

## **Product Preliminary**

## **VP222**

# USB Type-C DFP CC Controller with Universal Battery Charging

Mar. 07, 2015

VIA Labs, Inc.

www.via-labs.com

7F, 529-1, Zhongzheng Rd.,
Xindian District, New Taipei City 231 Taiwan
Tel: (886-2) 2218-1838
Fax: (886-2) 2218-8924
Email: sales@via-labs.com.tw



#### **Product Feature**

- Detect the attachment and detachment of Type-C port
- Provide Type-C cable orientation identification
- Provide the selection of VBUS power capability setting
- Provide the control signal for VBUS
- Provide VCONN application with maximum 1.5W
- Integrate VCONN MOSFET power switch
- Support Audio Accessory Identification
- Support Debug Accessory Identification
- Supports Sleep-mode charging for most available Apple devices, BC 1.2 compliant devices and Samsung Devices
- Meets Chinese Telecommunication Industrial Standard YD/T 1591-2009
- Meets Battery Charging Specification BC 1.2 for DCP and CDP
- Automatic SDP/CDP switching for devices
- Automatic selection of D+/D- mode for an attached device
- 1.2-GHz bandwidth USB 2.0 high speed data switch
- Thermal and Short-Circuit protection for Vconn
- Under-Voltage Lock Out protection
- Reverse current blocking for CC1 & CC2
- Supports USB Low/Full/High speed devices wake up
- Ambient operating temperature: -40 °C to 85 °C
- Available in 16-pin QFN package
- Lead(Pb)-Free and RoHS compliant

#### **Applications**

- USB Type-C DFP Ports (Host and Hub)
- Notebook/Desktop PCs
- USB Type C Backup Battery



#### **General Description**

VIA Lab's VP222 is an USB Type-C DFP CC controller and a universal battery charging controller with an integrated USB 2.0 high-speed data switch. The VP222 provides the electrical measurement to support the following Type-C CC controller features;

- (1) Detect attach of USB Type-C ports
- (2) Resolve cable orientation and twist connections to establish USB data bus routing
- (3) Establish DFP and UFP roles between two attached portsDiscover and configure VBUS: USB Type-C Current mode
- (4) Configure VCONN
- (5) Discover and configure accessory modes

The VP222 also provides the backward compatibility with the electrical protocol handshake on D+/D- to support the following battery charging schemes:

- (1) USB 2.0 Battery Charging Specification 1.2 (BC 1.2)
- (2) Chinese Telecommunication Standard YD/T 1591-2009
- (3) Divider mode, complaint with most of Apple® devices such as iPod®, iPhone® (1A), and iPad® (2.4A)
- (4) DCP 1.2V Mode, compliant with Samsung devices

The PowerModeX pins are used to configure the USB Type-C current modes and the charging modes of USB BC 1.2. These Type-C current modes include Default USB power, 1.5A and 3.0A modes. These charge modes of USB BC 1.2 allow the host device to actively select between Dedicated Charging Port (DCP) for wall adaptor emulation, Charging Downstream Port (CDP) for USB 2.0 data communication with 1.5A support, or Standard Downstream Port (SDP) for regular USB2.0/USB3.0 data communication with 500mA/900mA support. The chip also integrates an auto-detect feature that supports both DCP schemes for USB2.0 Battery Charging Specification (BC 1.2) and the Divider mode and DCP 1.2V mode without the need from outside user interaction.

The wide bandwidth (1.2GHz) data switch features low capacitance and low on resistance, allowing signals to pass with minimum edge and phase distortion. The VP222 supports low/full/high speed HID (human interface device like mouse/keyboard) wake function.



## Pin Diagram





## **Pin Descriptions**

#### Signal Type Definition

| Name              | Туре |   | Signal Description                    |
|-------------------|------|---|---------------------------------------|
| Input             | I    |   | Input is a standard input-only signal |
| Output            | 0    |   | This is a standard active driver      |
| Input/Output      | IO   |   | This is an input/output signal        |
| Open-Drain Output | OD   |   | Output with Open-Drain driver         |
| Power             | PWR  |   | A power pin                           |
| Ground            | GND  |   | A ground pin                          |
|                   |      |   |                                       |
|                   |      | _ |                                       |

| Pin Name           | Pin # | Туре | Description                                                                                               |
|--------------------|-------|------|-----------------------------------------------------------------------------------------------------------|
| DM_Out             | 1     | I/O  | D- data line to USB host connector                                                                        |
| DP_Out             | 2     | I/O  | D+ data line to USB host connector                                                                        |
| IN                 | 4     | PWR  | Input voltage and supply voltage                                                                          |
| ILIM               | 3     | I    | External Resistor referred by Rp.                                                                         |
| PMODE1             | 16    | I    |                                                                                                           |
| PMODE2             | 15    | I    | Logic-level control input for setting the Type-C current mode                                             |
| PMODE3             | 14    | I    |                                                                                                           |
| nFault (for Vconn) | 13    | OD   | Active-low open-drain output, asserted during over-temperature or current limit                           |
| CC2                | 9     | 0    | Initially monitor voltage on it and monitor the voltage when UFP is connected.                            |
| CC1                | 10    | ο    | detect Ra                                                                                                 |
| DP_IN              | 11    | 1/0  | D+ data line to downstream connector                                                                      |
| DM_IN              | 12    | 1/0  | D- data line to downstream connector                                                                      |
| nDebug             | 8     | OD   | Active-low open-drain output, asserted during Debug Accessory Mode                                        |
| nAudio             | 7     | OD   | Active-low open-drain output, asserted during Audio Accessory Mode                                        |
| Polarity           | 6     | OD   | Active-low open-drain output, asserted during negative connection                                         |
| VBUS_EN            | 5     | 0    | Logic-level output signal used to control the VBUS Power Switch                                           |
| PowerPAD           |       | GND  | Internally connected to GND; used to heat-sink the part to the circuit board traces, Connect to GND plane |



### **Package Information**





VIA Labs, Inc.

www.via-labs.com

7F, 529-1, Zhongzheng Rd.,

Xindian District, New Taipei City 231 Taiwan

Tel: (886-2) 2218-1838

Fax: (886-2) 2218-8924

Email: <u>sales@via-labs.com.tw</u>

Copyright © 2014 VIA Labs, Inc. All Rights Reserved.

No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Labs, Inc. The material in this document is for information only and is subject to change without notice. VIA Labs, Inc. reserves the right to make changes in the product design without reservation and without notice to its users.

All trademarks are the properties of their respective owners.

No license is granted, implied or otherwise, under any patent or patent rights of VIA Labs, Inc. VIA Labs, Inc. makes no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided by this document is believed to be accurate and reliable as of the publication date of this document. However, VIA Labs, Inc. assumes no responsibility for any errors in this document. Furthermore, VIA Labs, Inc. assumes no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change.