

# **Z8** Family Design Handbook

AUGUST 1989





August 1989

# Z8<sup>®</sup> Family Design Handbook

#### INTRODUCTION

Zilog was founded in 1974, and within its first year brought to market the most popular and best selling microprocessor in the world, the Z80 8-bit microprocessor.

With the unparalleled success of the Z80 CPU, the name Zilog became synonomous with quality, design integrity, and complete company support elements that remain integral to Zilog today.

Headquartered in Campbell, California, Zilog draws upon the services and skills of the most talented high technology minds in the industry. Zilog's Nampa, Idaho manufacturing facility, and assembly plant in the Philippines are the best of their size today. They provide Zilog customers with a total solution, from engineering, to production, to worldwide on-time delivery of the growing family of Zilog microprocessor and peripheral products.

# Z8 Family Design Handbook

## Table of Contents

| <b>20</b> P         | IMOS MCU Micro                                                                                                                                                                                                                                                                                                                                                                        | computers                                                                                                                                                                                                                                                                                                                                                                                                       | Page                                                                                                                       |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|                     | Z8600                                                                                                                                                                                                                                                                                                                                                                                 | MCU 2K 28-pin                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                          |
|                     | Z8601/11                                                                                                                                                                                                                                                                                                                                                                              | MCU 2K/4K                                                                                                                                                                                                                                                                                                                                                                                                       | •                                                                                                                          |
|                     | Z8603/13                                                                                                                                                                                                                                                                                                                                                                              | MCU Protopak 2K/4K                                                                                                                                                                                                                                                                                                                                                                                              | 13                                                                                                                         |
|                     | Z8671                                                                                                                                                                                                                                                                                                                                                                                 | MCU with Basic/Debug Interpreter                                                                                                                                                                                                                                                                                                                                                                                | 30                                                                                                                         |
|                     | Z8681/82                                                                                                                                                                                                                                                                                                                                                                              | MCU ROMIess                                                                                                                                                                                                                                                                                                                                                                                                     | 50                                                                                                                         |
|                     | Z8691                                                                                                                                                                                                                                                                                                                                                                                 | 71                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                            |
| Z8 C                | MOS MCU Microc                                                                                                                                                                                                                                                                                                                                                                        | computers                                                                                                                                                                                                                                                                                                                                                                                                       | ,                                                                                                                          |
|                     | Z86C08                                                                                                                                                                                                                                                                                                                                                                                | MCU 2K 18-pin                                                                                                                                                                                                                                                                                                                                                                                                   | 89                                                                                                                         |
|                     | Z86C00/C10/C20                                                                                                                                                                                                                                                                                                                                                                        | MCU 4K/8K 28-pin                                                                                                                                                                                                                                                                                                                                                                                                | 105                                                                                                                        |
|                     | Z86C11                                                                                                                                                                                                                                                                                                                                                                                | MCU 4K                                                                                                                                                                                                                                                                                                                                                                                                          | 117                                                                                                                        |
|                     | Z86C21/C12                                                                                                                                                                                                                                                                                                                                                                            | MCU 8K                                                                                                                                                                                                                                                                                                                                                                                                          | 134                                                                                                                        |
|                     | Z86E21                                                                                                                                                                                                                                                                                                                                                                                | MCU 8K OTP                                                                                                                                                                                                                                                                                                                                                                                                      | 134                                                                                                                        |
|                     | Z86C27                                                                                                                                                                                                                                                                                                                                                                                | Digital Television Controller                                                                                                                                                                                                                                                                                                                                                                                   | 155                                                                                                                        |
|                     | Z86C91                                                                                                                                                                                                                                                                                                                                                                                | MČU ROMIess                                                                                                                                                                                                                                                                                                                                                                                                     | 179                                                                                                                        |
| 78 ^                | pplication Notes                                                                                                                                                                                                                                                                                                                                                                      | and Technical Articles                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                            |
| 20 4                |                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                            |
| 20 4                | Memory Space and                                                                                                                                                                                                                                                                                                                                                                      | Register Organization App Note                                                                                                                                                                                                                                                                                                                                                                                  | 200                                                                                                                        |
|                     | Memory Space and<br>A Programmer's Gu                                                                                                                                                                                                                                                                                                                                                 | Register Organization App Note<br>ide to the Z8 MCU                                                                                                                                                                                                                                                                                                                                                             | 200<br>202                                                                                                                 |
| 20 4                | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra                                                                                                                                                                                                                                                                                                                          | Register Organization App Note<br>ide to the Z8 MCU<br>ry                                                                                                                                                                                                                                                                                                                                                       | 200<br>202<br>227                                                                                                          |
| 20 7                | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of M                                                                                                                                                                                                                                                                                                     | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units                                                                                                                                                                                                                                                                                                                                           | 200<br>202<br>227<br>277                                                                                                   |
|                     | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of M<br>Z86xx Interrupt Be                                                                                                                                                                                                                                                                               | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>pouest Registers                                                                                                                                                                                                                                                                                                                       | 200<br>202<br>227<br>277<br>291                                                                                            |
|                     | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of M<br>Z86xx Interrupt Re<br>Z8 Family Framing                                                                                                                                                                                                                                                          | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers                                                                                                                                                                                                                                                                                                                       | 200<br>202<br>227<br>277<br>291<br>292                                                                                     |
| <br>Z8 N            | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>CU Technical Ma                                                                                                                                                                                                                                      | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br><b>nual</b>                                                                                                                                                                                                                                                                                                        | 200<br>202<br>227<br>277<br>291<br>292<br>295                                                                              |
| Z8 N<br>Sup         | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>MCU Technical Ma<br>er8 MCU Microcol                                                                                                                                                                                                                 | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer                                                                                                                                                                                                                                                                                                     | 200<br>202<br>227<br>277<br>291<br>292<br>295                                                                              |
| Z8 N<br>Sup         | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>ICU Technical Ma<br>er8 MCU Microcol<br>Z8800/01                                                                                                                                                                                                     | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMless                                                                                                                                                                                                                                                                                      | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431                                                                       |
| Z8 N<br>Sup         | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>ICU Technical Ma<br>er8 MCU Microcol<br>Z8800/01<br>Z8820                                                                                                                                                                                            | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMIess<br>MCU 8K                                                                                                                                                                                                                                                                            | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431<br>431                                                                |
| Z8 M                | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>MCU Technical Ma<br>er8 MCU Microcol<br>Z8800/01<br>Z8820<br>Z8822                                                                                                                                                                                   | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMIess<br>MCU 8K<br>MCU 8K Protopak                                                                                                                                                                                                                                                         | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431<br>431<br>431<br>431                                                  |
| Z8 M<br>Sup         | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>MCU Technical Ma<br>er8 MCU Microcol<br>Z8800/01<br>Z8820<br>Z8822<br>er8 Application Net                                                                                                                                                            | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMIess<br>MCU 8K<br>MCU 8K Protopak<br>otes and Technical Articles                                                                                                                                                                                                                          | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431<br>431<br>431<br>431                                                  |
| Z8 M<br>Sup<br>Sup  | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>ICU Technical Ma<br>er8 MCU Microcol<br>Z8800/01<br>Z8820<br>Z8822<br>er8 Application No<br>Getting Started with                                                                                                                                     | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMless<br>MCU 8K<br>MCU 8K<br>Protopak<br>otes and Technical Articles                                                                                                                                                                                                                       | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431<br>431<br>431<br>431                                                  |
| <br>Z8 M<br><br>Sup | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>ICU Technical Ma<br>er8 MCU Microcol<br>Z8800/01<br>Z8820<br>Z8822<br>er8 Application Ne<br>Getting Started with<br>Polled Asynchrono                                                                                                                | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMless<br>MCU 8K<br>MCU 8K Protopak<br>otes and Technical Articles<br>otes and Technical Articles                                                                                                                                                                                           | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431<br>431<br>431<br>431<br>431<br>431                                    |
| <br>Z8 M<br><br>Sup | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>ICU Technical Ma<br>er8 MCU Microcol<br>Z8800/01<br>Z8820<br>Z8822<br>er8 Application Ne<br>Getting Started with<br>Polled Asynchrono<br>Using the Super8 In                                                                                         | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMless<br>MCU 8K<br>MCU 8K Protopak<br>otes and Technical Articles<br>the Zilog Super8<br>us Serial Operation with the Super8<br>hterrupt Driven Communications                                                                                                                             | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431<br>431<br>431<br>431<br>431                                           |
| <br>Z8 M<br><br>Sup | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>MCU Technical Ma<br>er8 MCU Microcol<br>Z8800/01<br>Z8820<br>Z8822<br>er8 Application Ne<br>Getting Started with<br>Polled Asynchronoo<br>Using the Super8 In<br>Using the Super8 S                                                                  | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMIess<br>MCU 8K<br>MCU 8K Protopak<br>MCU 8K Protopak<br>otes and Technical Articles<br>otes and Technical Articles<br>the Zilog Super8<br>us Serial Operation with the Super8<br>iterrupt Driven Communications<br>erial Port with DMA                                                    | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431        |
| <br>Z8 M<br><br>Sup | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br>MCU Technical Ma<br>er8 MCU Microcol<br>Z8800/01<br>Z8820<br>Z8822<br>er8 Application No<br>Getting Started with<br>Polled Asynchronol<br>Using the Super8 In<br>Using the Super8 S<br>Generating Sine Wa                                            | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMIess<br>MCU 8K<br>MCU 8K Protopak<br>Otes and Technical Articles<br>otes and Technical Articles | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431        |
| <br>Z8 M<br><br>Sup | Memory Space and<br>A Programmer's Gu<br>Z8 Subroutine Libra<br>A Comparison of MC<br>Z86xx Interrupt Re<br>Z8 Family Framing<br><b>ICU Technical Ma</b><br><b>er8 MCU Microcol</b><br>Z8800/01<br>Z8820<br>Z8822<br><b>er8 Application N</b> C<br>Getting Started with<br>Polled Asynchrono<br>Using the Super8 In<br>Using the Super8 In<br>Using the Super8 S<br>Generating DTMF T | Register Organization App Note<br>ide to the Z8 MCU<br>ry<br>CU Units<br>equest Registers<br>nual<br>mputer<br>MCU ROMIess<br>MCU 8K<br>MCU 8K Protopak<br>otes and Technical Articles<br>the Zilog Super8<br>us Serial Operation with the Super8<br>terrupt Driven Communications<br>erial Port with DMA<br>aves with Super8<br>fones with Super8                                                              | 200<br>202<br>227<br>277<br>291<br>292<br>295<br>295<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431<br>431 |

| Super8 Technica    | al Manual             | ·      | -<br>-<br>-                           | · · · | 503                                    |
|--------------------|-----------------------|--------|---------------------------------------|-------|----------------------------------------|
| Military Electrica | al Specifications     |        |                                       |       | ······································ |
| Z8611<br>Z8681     | MCU 4K<br>MCU ROMIess | ,<br>X | •                                     |       | 637<br>661                             |
| Packaging Inform   | mation                | -      | 2                                     |       | 673                                    |
| Ordering Inform    | ation                 |        | · · · · · · · · · · · · · · · · · · · | x     | 681                                    |

## .



## Z8600 Z8® Microcomputer

#### August 1989

#### **FEATURES**

- Complete microcomputer, 2K bytes of ROM, 128 bytes of RAM, and 22 I/O lines.
- 144-byte register file, including 124 general-purpose registers, four I/O port registers, and 14 status and control registers.
- Vectored, priority interrupts for I/O and counter/timers.
- Two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.

#### **GENERAL DESCRIPTION**

The Z8600 microcomputer introduces a new level of sophistication to single-chip architecture. Compared to earlier single-chip microcomputers, the Z8600 offers:

- faster execution
- more efficient use of memory
- more sophisticated interrupt, input/output, and bit manipulation capabilities

- Register Pointer so that short, fast instructions can access any one of the nine working register groups.
- On-chip oscillator that accepts crystal or external clock drive.
- 8 MHz
- Single + 5 power supply—all pins TTL-compatible.
- Average instruction execution time of 2.2 μs, maximum 1.5 μs.
- easier system expansion

Under program control, the MCU can be tailored to the needs of its user. It can be configured as a stand-alone microcomputer with 2K bytes of internal ROM. In all configurations, a large number of pins remain available for I/O.

The MCU is offered in a 28 pin Dual-In-Line-Package (DIP) (Figures 1 and 2).



**Figure 1. Pin Functions** 



Figure 2. Pin Assignments

1

#### **PIN DESCRIPTIONS**

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each memory transfer.

**P00-P05, P10-P17, P21-P25, P31, P35, P36.** I/O Port lines (bidirectional, TTL-compatible). These 22 I/O lines are grouped in four ports that can be configured under program control for I/O.

#### ARCHITECTURE

The MCU's architecture is characterized by a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are helpful in many applications. (Figure 3).

Microcomputer applications demand powerful I/O capabilities. The MCU fulfills this with 22 pins dedicated to input and output. These lines are grouped in four ports and are configurable under software control to provide timing, status signals, and parallel I/O.

**RESET.** Reset (input, active Low). RESET initializes the MCU. When RESET is deactivated, program execution begins from internal program location 000C<sub>H</sub>.

**XTAL1, XTAL2.** *Crystal 1, Crystal 2* (time-base input and output). These pins connect a parallel-resonant 8 MHz crystal to the on-chip clock oscillator and buffer.

Two basic internal address spaces are available to support this wide range of configurations: program memory and the register file. The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 14 control and status registers.

To unburden the program from coping with real-time problems such as counting/timing, two counter/timers with a large number of user-selectable modes are offered on-chip.



Figure 3. Functional Block Diagram

#### ADDRESS SPACES

**Program Memory.** The 16-bit program counter addresses 2K bytes of program memory space as shown in Figure 4.

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain three 16-bit vectors that correspond to the three available interrupts.

**Register File.** The 144-byte register file includes four I/O port registers ( $R_0$ - $R_3$ ), 124 general-purpose registers ( $R_4$ - $R_{127}$ ) and **14** control and status registers ( $R_{241}$ - $R_{255}$ ). These registers are assigned the address locations shown in Figure 5.

Instructions can access registers directly or indirectly with an 8-bit address field. The MCU also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into nine working-register groups, each occupying 16 contiguous locations (Figure 6). The Register Pointer addresses the starting location of the active working-register group.

**Stacks.** An 8-bit Stack Pointer ( $R_{255}$ ) is used for the internal stack that resides within the 124 general-purpose registers ( $R_4$ - $R_{127}$ ).



Figure 4. Program Memory Map



з

#### COUNTER/TIMERS

The MCU contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request— $IRQ_4$  (T<sub>0</sub>) or  $IRQ_5$  (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T<sub>1</sub> is user-definable and can be the internal microprocessor clock (4 MHz maximum) divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock (1 MHz maximum), a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T<sub>0</sub> output to the input of T<sub>1</sub>. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>OUT</sub>) through which T<sub>0</sub>, T<sub>1</sub> or the internal clock can be output.

#### I/O PORTS

The MCU has 22 lines dedicated to input and output grouped in four ports. Under software control, the ports can be programmed to provide address outputs, timing, status signals, and parallel I/O. All ports have active pull-ups and pull-downs compatible with TTL loads.

Port 0 can be programmed as an I/O port.

Port 1 can be programmed as a byte I/O port.

Port 2 can be programmed independently as input or output and is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Port 3 can be configured as I/O or control lines. P3<sub>1</sub> is a general purpose input or can be used for an external interrupt request signal (IRQ<sub>2</sub>). P3<sub>5</sub> and P3<sub>6</sub> are general purpose outputs. P3<sub>6</sub> is also used for timer input ( $T_{IN}$ ) and output ( $T_{OUT}$ ) signals.

#### **INTERRUPTS**

The MCU allows three different interrupts from three sources, the Port 3 line  $P3_1$  and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the three interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All interrupts are vectored. When an interrupt request is granted, an interrupt machine cycle is entered. This disables

#### CLOCK

The on-chip oscillator has a high-gain parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

Crystal source is connected across XTAL1 and XTAL2 using the recommended capacitors (C1  $\leq$  15 pf) from each pin to ground. The specifications are as follows:

all subsequent interrupts, saves the Program Counter and status flags, and branches to the program memory vector locations reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

- AT cut, parallel resonant
- Fundamental type, 8 MHz maximum
- Series resistance;  $Rs \le 100 \Omega$

#### INSTRUCTION SET NOTATION

Addressing Modes. The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

| IRR<br>X<br>DA<br>RA<br>IM | Indirect register pair or indirect working-register<br>pair address<br>Indirect working-register pair only<br>Indexed address<br>Direct address<br>Relative address<br>Immediate | indicates<br>data and<br>notation<br>location. | s that the source d<br>d the result is stored<br>"addr(n)" is used<br>For example,<br>c<br>bit 7 of the destinat |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| R                          | Register or working-register address                                                                                                                                             | 10101010                                       |                                                                                                                  |
| r                          | Working-register address only                                                                                                                                                    | Flags.                                         | Control Register R                                                                                               |
| IR                         | Indirect-register or indirect working-register                                                                                                                                   | flags:                                         |                                                                                                                  |
| ir<br>RR                   | address<br>Indirect working-register address only<br>Register pair or working register pair address                                                                              | C<br>Z<br>S                                    | Carry flag<br>Zero flag<br>Sign flag                                                                             |
| Symbols<br>instructio      | <b>s.</b> The following symbols are used in describing the<br>n set.                                                                                                             | V<br>D                                         | Overflow flag<br>Decimal-adjust f                                                                                |
| dst                        | Destination location or contents                                                                                                                                                 | п                                              | Hall-Cally liag                                                                                                  |
| src                        | Source location or contents                                                                                                                                                      | Affected                                       | flags are indicated                                                                                              |
| cc                         | Condition code (see list)                                                                                                                                                        | 0                                              | Cloared to zero                                                                                                  |
| @                          | Indirect address prefix                                                                                                                                                          | 1                                              | Set to one                                                                                                       |
| SP                         | Stack pointer (control registers 254-255)                                                                                                                                        | *                                              | Set or cleared a                                                                                                 |
| PC                         | Program counter                                                                                                                                                                  |                                                | Unaffected                                                                                                       |
| FLAGS                      | Flag register (control register 252)                                                                                                                                             | Y                                              | Undefined                                                                                                        |
|                            |                                                                                                                                                                                  | ~                                              | Undenned                                                                                                         |

- JUIS
- RP Register pointer (control register 253)

IMR Interrupt mask register (control register 251) Assignment of a value is indicated by the symbol "←". For example,

#### dst ← dst + src

lata is added to the destination d in the destination location. The to refer to bit "n" of a given

#### dst (7)

tion operand.

252 contains the following six

flag

by:

- ccording to operation
- Undefined

## **CONDITION CODES**

| Value | Mnemonic | Meaning                        | Flags Set              |
|-------|----------|--------------------------------|------------------------|
| 1000  |          | Always true                    | -                      |
| 0111  | С        | Carry                          | C = 1                  |
| 1111  | NC       | No carry                       | C = 0                  |
| 0110  | Z        | Zero                           | Z = 1                  |
| 1110  | NZ       | Not zero                       | Z = 0                  |
| 1101  | PL       | Plus                           | S = 0                  |
| 0101  | MI       | Minus                          | S = 1                  |
| 0100  | OV       | Overflow                       | V = 1                  |
| 1100  | NOV      | No overflow                    | V = 0                  |
| 0110  | EQ       | Equal                          | Z = 1                  |
| 1110  | NE       | Not equal                      | Z = 0                  |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0          |
| 0001  | LT       | Less than                      | (S XOR V) = 1          |
| 1010  | GT       | Greater than                   | [Z  OR (S  XOR V)] = 0 |
| 0010  | LE       | Less than or equal             | [Z OR (S XOR V)] = 1   |
| 1111  | UGE      | Unsigned greater than or equal | C = 0                  |
| 0111  | ULT      | Unsigned less than             | C = 1                  |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1  |
| 0011  | ULE      | Unsigned less than or equal    | (C  OR  Z) = 1         |
| 0000  |          | Never true                     | <u> </u>               |

#### **INSTRUCTION FORMATS**



Figure 7. Instruction Formats

## INSTRUCTION SUMMARY

|                                              | Addr                | Mode  | Opcode        | Flags Affected |   |   |   |   |   |
|----------------------------------------------|---------------------|-------|---------------|----------------|---|---|---|---|---|
| Instruction<br>and Operation                 | dst                 | src   | Byte<br>(Hex) | С              | z | S | v | D | н |
| <b>ADC</b> dst,src<br>dst ← dst + src + C    | (No                 | te 1) | 1□            | *              | * | * | * | 0 | * |
| ADD dst,src<br>dst ← dst + src               | (No                 | te 1) | 0□            | *              | * | * | * | 0 | * |
| AND dst,src<br>dst ← dst AND src             | (No                 | te 1) | 5□            |                | * | * | 0 |   |   |
| CALL dst<br>SP ← SP - 2<br>@SP ← PC; PC ← ds | DA<br>IRR           |       | D6<br>D4      |                |   |   |   |   |   |
| CCF<br>C←NOTC                                |                     |       | EF            | *              |   |   |   |   |   |
| CLR dst<br>dst ← 0                           | R<br>IR             |       | B0<br>B1      |                |   |   |   |   |   |
| <b>COM</b> dst<br>dst ← NOT dst              | lst R<br>NOT dst IR |       |               |                | * | * | 0 |   |   |

|                                                                             | Addr     | Mode  | Opcode        | Flags Affected |   |   |   |   |   |  |
|-----------------------------------------------------------------------------|----------|-------|---------------|----------------|---|---|---|---|---|--|
| Instruction<br>and Operation                                                | dst      | src   | Byte<br>(Hex) | С              | z | s | ۷ | D | н |  |
| CP dst,src                                                                  | (No      | te 1) | A             | *              | * | * | * |   |   |  |
| <b>DA</b> dst<br>dst ← DA dst                                               | R<br>IR  |       | 40<br>41      | *              | * | * | Х |   |   |  |
| <b>DEC</b> dst<br>dst ← dst – 1                                             | R<br>IR  |       | 00<br>01      |                | * | * | * | _ |   |  |
| <b>DECW</b> dst<br>dst ← dst – 1                                            | RR<br>IR |       | 80<br>81      |                | * | * | * |   |   |  |
| <b>DI</b><br>IMR (7) ← 0                                                    |          | ,     | 8F            |                |   | _ |   | _ |   |  |
| DJNZ r,dst<br>r ← r – 1<br>if r ≠ 0<br>PC ← PC + dst<br>Range: + 127, – 128 | RA<br>3  | - '   | r = 0 - F     | _              |   |   |   |   |   |  |

## **INSTRUCTION SUMMARY** (Continued)

|                                                            | Addr Mode Opcode Flags Affe |               | \ffe                  | ecte | ed | · |              |   |        |                               |
|------------------------------------------------------------|-----------------------------|---------------|-----------------------|------|----|---|--------------|---|--------|-------------------------------|
| and Operation                                              | dst                         | src           | Byte<br>(Hex)         | C    | z  | s | v            | D | н      | and Oper                      |
| <b>EI</b><br>IMR (7) ← 1                                   |                             |               | 9F                    |      |    | _ | _            |   |        | RL dst                        |
| INC dst<br>dst ← dst + 1                                   | r<br>R<br>IB                |               | rE = 0 - F $20$ $21$  |      | *  | * | *            |   |        | RLC dst                       |
| INCW dst<br>dst ← dst + 1                                  | RR                          |               | A0<br>A1              |      | *  | * | *            | _ | _      | RRC dst                       |
| IRET<br>FLAGS ← @SP; SP ←<br>PC ← @SP; SP ← SP             | - SP +<br>+ 2; I            | 1<br>MR (7)   | BF<br>← 1             | *    | *  | * | *            | * | *      | <b>SBC</b> dst,s<br>dst ← dst |
| JP cc,dst<br>if cc is true                                 | DA                          | . ,           | cD<br>c = 0 - F       | -    |    |   |              |   | _      | SCF<br>C ← 1                  |
| PC ← dst                                                   | IRR                         |               | 30                    |      |    |   |              |   |        | SRA dst [                     |
| JR cc,dst<br>if cc is true,<br>PC ← PC + dst               | RA                          |               | cB<br>c = 0 - F       | _    |    |   |              |   |        | <b>SRP</b> src<br>RP ← src    |
| Range: +127, -128                                          |                             | Im            |                       |      |    |   |              |   |        | SUB dst,s                     |
| dst ← src                                                  | r<br>R                      | R<br>r        | r8<br>r9              |      |    |   |              |   |        | SWAP ds                       |
|                                                            | r<br>X                      | X             | r = 0 - F<br>C7<br>D7 |      |    |   |              |   |        | <b>TCM</b> dst,s<br>(NOT dst) |
|                                                            | r<br>Ir                     | lr<br>r       | E3<br>F3              |      |    |   |              |   |        | TM dst,sr                     |
|                                                            | R<br>R<br>R                 | R<br>IR<br>IM | E4<br>E5<br>E6        |      |    |   |              |   |        | XOR dst,s<br>dst ← dst        |
|                                                            | IR<br>IR                    | IM<br>R       | E7<br>F5              |      |    |   |              |   |        | NOTE 1: TH                    |
| LDC dst,src<br>dst ← src                                   | r<br>Irr                    | lrr<br>r      | C2<br>D2              | _    |    |   |              |   |        | th<br>sy                      |
| <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1 | lr<br>Irr                   | lrr<br>Ir     | C3<br>D3              |      |    |   |              |   |        | pa<br>Fc<br>ac                |
| NOP                                                        |                             | ,             | FF                    | —    |    |   |              |   |        |                               |
| OR dst,src<br>dst ← dst OR src                             | (No                         | te 1)         | 4                     | _    | *  | * | 0            |   | _      | dst                           |
| <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                |                             | R<br>IR       | 50                    |      |    |   |              |   |        | r<br>r<br>B                   |
| PUSH src<br>SP ← SP - 1; @SP ←                             | - src                       | R<br>IR       | 70<br>71              | _    |    | _ |              |   |        | R                             |
| <b>RCF</b><br>C ← 0                                        |                             |               | CF                    | 0    |    |   |              | - | ****** | · R<br>IR                     |
| RET<br>PC ← @SP; SP ← SP                                   | + 2                         |               | AF                    |      |    |   | <del>.</del> |   |        |                               |

|                                         | Addr           | Mode  | Opcode            | Flags Affected |   |   |   |   |   |  |
|-----------------------------------------|----------------|-------|-------------------|----------------|---|---|---|---|---|--|
| nstruction<br>and Operation             | dst            | src   | Byte<br>(Hex)     | С              | z | s | v | D | н |  |
| <b>₹L</b> dst                           | R<br>IR        |       | 90<br>91          | *              | * | * | * | _ | _ |  |
| <b>RLC</b> dst                          | , R<br>∎<br>IR |       | 10<br>11          | *              | * | * | * |   | - |  |
| R dst                                   | R<br>R         |       | E0<br>E1          | *              | * | * | * | _ |   |  |
| RC dst                                  | P R<br>P IR    |       | C0<br>C1          | *              | * | * | * |   | _ |  |
| SBC dst,src<br>dst ← dst ← src ← C      | (No            | te 1) | 3□                | *              | * | * | * | 1 | * |  |
| <b>SCF</b><br>C ← 1                     |                |       | DF                | 1              |   |   |   |   |   |  |
|                                         | P R<br>IR      |       | D0<br>D1          | *              | * | * | 0 |   | _ |  |
| <b>SRP</b> src<br>RP ← src              |                | lm    | ′ 31 <sup>′</sup> |                |   |   |   |   |   |  |
| <b>SUB</b> dst,src<br>dst ← dst ← src   | (No            | te 1) | 2□                | *              | * | * | * | 1 | * |  |
| SWAP dst                                | ם R<br>וR      | ١     | F0<br>F1          | Х              | * | * | Х | _ |   |  |
| <b>FCM</b> dst,src<br>NOT dst) AND src  | (Nò            | te 1) | 6                 | -              | * | * | 0 | _ | _ |  |
| 「M dst,src<br>dst AND src               | (No            | te 1) | 70                | _              | * | * | 0 |   |   |  |
| <b>(OR</b> dst,src<br>dst ← dst XOR src | (No            | te 1) | В□                |                | * | * | 0 |   | _ |  |

IOTE 1: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a □ in this table, and its value is found in the following table to the right of the applicable addressing mode pair.

For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode | Lower         |
|------|------|---------------|
| dst  | src  | Opcode Nibble |
| r    | r    | . 2           |
| r    | lr   | 3             |
| R    | R    | 4             |
| R    | IR   | 5             |
| R    | IM   | 6             |
| IR   | IM   | 7             |
|      |      |               |

7

## **REGISTERS** (Continued)



#### R251 IMR INTERRUPT MASK REGISTER (FB<sub>H</sub>; Read/Write)



#### Figure 8. Control Registers (Continued)

## OPCODE MAP

|   |                                                   |                                           |                                                        |                                                          |                                                      |                                                       |                                          | Lower Nit                                             | obie (Hex)                                 |                                            |                                                                             |                                        |                               |                        |                 |                    |
|---|---------------------------------------------------|-------------------------------------------|--------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------------------|--------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------|-------------------------------|------------------------|-----------------|--------------------|
|   | 0                                                 | 1                                         | 2                                                      | 3                                                        | 4                                                    | 5                                                     | 6                                        | 7                                                     | 8                                          | 9                                          | A                                                                           | в                                      | с                             | D                      | E               | F                  |
| 0 | 6.5<br><b>DEC</b><br>R1                           | 6.5<br><b>DEC</b><br>IR <sub>1</sub>      | 6.5<br>ADD<br>r1 r2                                    | 6.5<br>ADD<br>r <sub>1</sub> .lr <sub>2</sub>            | 10.5<br>ADD<br>R <sub>2</sub> .R <sub>1</sub>        | 10 5<br>ADD<br>IR <sub>2</sub> .R <sub>1</sub>        | 10.5<br><b>ADD</b><br>R <sub>1</sub> .IM | 10 5<br><b>ADD</b><br>IR <sub>1</sub> .IM             | 6.5<br>LD<br>r <sub>1</sub> R <sub>2</sub> | 65<br>LD<br>r <sub>2</sub> .R <sub>1</sub> | 12/10 5<br><b>DJNZ</b><br>r1 RA                                             | 12/10 Q<br>JR<br>cc RA                 | 65<br>LD<br>r <sub>1</sub> IM | 12/10 0<br>JP<br>cc DA | 65<br>INC<br>r1 | -                  |
| 1 | 6.5<br>RLC<br>R <sub>1</sub>                      | 6.5<br>RLC<br>IR <sub>1</sub>             | 6 5<br>ADC<br>11.12                                    | 6.5<br>ADC<br>r1.lr2                                     | 10.5<br>ADC<br>R <sub>2</sub> .R <sub>1</sub>        | 10.5<br>ADC<br>IR <sub>2</sub> .R <sub>1</sub>        | 10.5<br>ADC<br>R <sub>1</sub> IM         | 10.5<br>ADC<br>IR <sub>1</sub> ,IM                    |                                            |                                            |                                                                             |                                        |                               |                        |                 |                    |
| 2 | 65<br>INC<br>R1                                   | 6.5<br>INC<br>IR1                         | 6.5<br>SUB                                             | 6.5<br>SUB<br>r1.lr2                                     | 10,5<br>SUB<br>R <sub>2</sub> ,R <sub>1</sub>        | 10.5<br>SUB<br>IR <sub>2</sub> .R <sub>1</sub>        | 10,5<br>SUB<br>R <sub>1</sub> .IM        | 10,5<br>SUB<br>IR1,IM                                 |                                            |                                            |                                                                             |                                        | ,                             |                        |                 |                    |
| 3 | 8.0<br>JP<br>IRR1                                 | 6.1<br>SRP<br>IM                          | 6.5<br>SBC                                             | 6,5<br>SBC<br>r <sub>1</sub> ,lr <sub>2</sub>            | 10,5<br>SBC<br>R <sub>2</sub> ,R <sub>1</sub>        | 10.5<br>SBC<br>IR <sub>2</sub> ,R <sub>1</sub>        | 10.5<br><b>SBC</b><br>R <sub>1</sub> .IM | 10.5<br>SBC<br>IR <sub>1</sub> ,IM                    | 1                                          |                                            |                                                                             |                                        |                               |                        |                 |                    |
| 4 | 8.5<br><b>DA</b><br>R <sub>1</sub>                | 8,5<br><b>DA</b><br>IR <sub>1</sub>       | 6.5<br>OR<br>r1.r2                                     | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10.5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> .IM  | 10.5<br><b>OR</b><br>IR <sub>1</sub> ,IM              |                                            |                                            |                                                                             |                                        |                               |                        |                 |                    |
| 5 | 10.5 <sup>-</sup><br><b>POP</b><br>R <sub>1</sub> | 10.5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br>AND<br>r1,r2                                    | 6,5<br>AND<br>r <sub>1</sub> ,lr <sub>2</sub>            | 10,5<br><b>AND</b><br>R <sub>2</sub> .R <sub>1</sub> | 10.5<br>AND<br>IR <sub>2</sub> .R <sub>1</sub>        | 10.5<br><b>AND</b><br>R <sub>1</sub> .IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM             |                                            |                                            |                                                                             |                                        |                               |                        |                 |                    |
| 6 | 6,5<br><b>COM</b><br>R <sub>1</sub>               | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6.5<br>TCM<br>r <sub>1</sub> .r <sub>2</sub>           | 6,5<br>TCM<br>r <sub>1</sub> .lr <sub>2</sub>            | 10,5<br><b>TCM</b><br>R <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>TCM</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>TCM</b><br>R <sub>1</sub> .IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM             |                                            | )                                          |                                                                             |                                        |                               |                        |                 |                    |
| 7 | 10/12.1<br><b>PUSH</b><br>R <sub>2</sub>          | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6.5<br>TM<br>r <sub>1</sub> .r <sub>2</sub>            | 6,5<br><b>TM</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10.5<br><b>TM</b><br>R <sub>1</sub> .IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> .IM              |                                            |                                            |                                                                             |                                        |                               |                        |                 |                    |
| 8 | 10,5<br><b>DECW</b><br>RR <sub>1</sub>            | 10,5<br><b>DECW</b><br>IR <sub>1</sub>    |                                                        |                                                          |                                                      |                                                       |                                          |                                                       |                                            |                                            |                                                                             |                                        |                               |                        |                 | 6 1<br>DI          |
| 9 | 6.5<br><b>RL</b><br>R <sub>1</sub>                | 6,5<br><b>RL</b><br>IR <sub>1</sub>       |                                                        |                                                          |                                                      |                                                       |                                          |                                                       |                                            |                                            |                                                                             |                                        |                               |                        |                 | 6.1<br>• <b>EI</b> |
| Â | 10.5<br>INCW<br>RR <sub>1</sub>                   | 10.5<br>INCW<br>IR1                       | 6.5<br><b>CP</b><br>r <sub>1</sub> .r <sub>2</sub>     | 6,5<br><b>CP</b><br>r <sub>1</sub> .lr <sub>2</sub>      | 10.5<br><b>CP</b><br>R <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10.5<br><b>CP</b><br>R <sub>1</sub> IM   | 10.5<br><b>CP</b><br>IR <sub>1</sub> .IM              |                                            |                                            |                                                                             |                                        |                               |                        |                 | 14.0<br>RET        |
| в | 6.5<br><b>CLR</b><br>R <sub>1</sub>               | 6.5<br>CLR<br>IR1                         | 6.5<br><b>XOR</b><br>r <sub>1</sub> .r <sub>2</sub>    | 6.5<br><b>XOR</b><br>r <sub>1</sub> .lr <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>XOR</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10 5<br><b>XOR</b><br>R <sub>1</sub> .IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> .IM             |                                            |                                            |                                                                             |                                        |                               |                        |                 | 16 0<br>IRET       |
| с | 6.5<br><b>RRC</b><br>R <sub>1</sub>               | 6.5<br>RRC<br>IR1                         | 12.0<br><b>LDC</b><br>r <sub>1</sub> .lrr <sub>2</sub> | 18,0<br>LDCI<br>ir <sub>1</sub> ,irr <sub>2</sub>        |                                                      |                                                       |                                          | 10,5<br><b>LD</b><br>r <sub>1</sub> ,x.R <sub>2</sub> |                                            |                                            |                                                                             |                                        |                               |                        |                 | 6.5<br>RCF         |
| D | 6.5<br><b>SRA</b><br>R <sub>1</sub>               | 6,5<br><b>SRA</b><br>IR <sub>1</sub>      | 12.0<br><b>LDC</b><br>r <sub>2</sub> .lrr <sub>1</sub> | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> | 20,0<br><b>CALL*</b><br>IRR <sub>1</sub>             |                                                       | 20.0<br><b>CALL</b><br>DA                | 10,5<br>LD<br>*r <sub>2</sub> .x.R <sub>1</sub>       |                                            |                                            |                                                                             |                                        |                               |                        |                 | 65<br>SCF          |
| E | 6.5<br><b>RR</b><br>R <sub>1</sub>                | 6,5<br><b>RR</b><br>IR <sub>1</sub>       |                                                        | 6,5<br><b>LD</b><br>r <sub>1</sub> .IR <sub>2</sub>      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10.5<br><b>LD</b><br>IR <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>LD</b><br>R <sub>1</sub> .IM  | 10.5<br><b>LD</b><br>IR <sub>1</sub> ,IM              |                                            |                                            |                                                                             |                                        |                               |                        |                 | 6 5<br>CCF         |
| F | 85<br><b>SWAP</b><br>R1                           | 8.5<br>SWAP<br>IR <sub>1</sub>            |                                                        | 6,5<br>LD<br>Ir <sub>1</sub> ,r <sub>2</sub>             |                                                      | 10,5<br><b>LD</b><br>R <sub>2</sub> .IR <sub>1</sub>  |                                          |                                                       | ↓                                          |                                            |                                                                             |                                        | ¥                             | V                      | Ļ               | 6 0<br>NOP         |
|   |                                                   |                                           |                                                        |                                                          |                                                      |                                                       |                                          |                                                       |                                            |                                            | ~                                                                           |                                        |                               | $\sim$                 | _               | ~                  |
|   |                                                   |                                           | 2                                                      |                                                          |                                                      | :                                                     | 3<br>F                                   | ivtes per l                                           | Instructio                                 | n <sup>,</sup>                             | 2                                                                           |                                        |                               | 3                      |                 | 1                  |
|   |                                                   |                                           | · ,                                                    | LOV<br>OPC<br>NIB                                        | WER<br>CODE<br>BLE                                   |                                                       |                                          | ,                                                     |                                            | ,                                          |                                                                             |                                        |                               | ÷.,                    |                 |                    |
|   |                                                   | EX                                        | CYCLES                                                 |                                                          | 4                                                    | PIPELINI<br>CYCLES                                    | E ,                                      |                                                       |                                            |                                            | <b>Legend</b><br>R = 8-bit<br>r = 4-bit<br>R <sub>1</sub> or r <sub>1</sub> | :<br>t address<br>address<br>= Dst add | ress                          |                        |                 |                    |
|   |                                                   | OPCOD<br>NIBBI                            | :н<br>)Е ——                                            |                                                          | P -                                                  | - MNEMO                                               | NIC                                      | *                                                     |                                            |                                            | R <sub>2</sub> or r <sub>2</sub>                                            | = Src add                              | ress                          |                        |                 |                    |

Sequence: Opcode, First Operand, Second Operand

NOTE. The blank areas are not defined

\*2-byte instruction, fetch cycle appears as a 3-byte instruction

FIRST

SECOND

9

49

## REGISTERS



Figure 8. Control Registers



Figure 9. Timing

## **AC CHARACTERISTICS**

Timing Table

|        |                                             |                                  | Z8   | 600  |        |
|--------|---------------------------------------------|----------------------------------|------|------|--------|
| Number | Symbol                                      | Parameter                        | Min  | Max  | Notes* |
| 1      | ТрС                                         | Input Clock Period               | 125  | 1000 | 1      |
| 2      | TrC,TfC                                     | Clock Input Rise and Fall Times  |      | 25   | _1     |
| 3      | TwC                                         | Input Clock Width                | 37   |      | 1      |
| 4      | TwTinL                                      | Timer Input Low Width            | 100  |      | 2      |
| - 5    | TwTinH                                      | Timer Input High Width           | 3ТрС |      | 2      |
| 6      | TpTin                                       | Timer Input Period               | 8TpC |      | 2      |
| 7      | TrTin,TfTin                                 | Timer Input Rise and Fall Times  |      | 100  | 2      |
| 8      | TwIL                                        | Interrupt Request Input Low Time | 100  |      | 2,3    |
| 9      | TwIH Interrupt Request Input High Time 3TpC |                                  |      | 2.3  |        |

NOTES:

1. Clock timing references use 3.8V for a logic "1" and 0.8V for a logic "0".
2. Timing references use 2.0V for a logic "1" and 0.8V for a logic "0".
3. Interrupt request via Port 3 (P3<sub>1</sub>-P3<sub>3</sub>).
\* Units in nanoseconds (ns).

## **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND              | $\dots \dots $ |
|---------------------|----------------------------------------------------------------------------------------------------------------------|
| Operating Ambient   |                                                                                                                      |
| Temperature         | See Ordering Information                                                                                             |
| Storage Temperature |                                                                                                                      |

STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- $0^{\circ}C \leq T_A \leq +70^{\circ}C$

#### **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 10. Test Load 1

|                 |                                |      |                 |          | · · · · · · · · · · · · · · · · · · ·              |
|-----------------|--------------------------------|------|-----------------|----------|----------------------------------------------------|
| Symbol          | Parameter                      | Min  | Max             | Unit     | Condition                                          |
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | Vcc             | V        | Driven by External Clock Generator                 |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8             | V        | Driven by External Clock Generator                 |
| VIH             | Input High Voltage             | 2.0  | V <sub>CC</sub> | V        |                                                    |
| VIL             | Input Low Voltage              | -0.3 | 0.8             | V        |                                                    |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8  | V <sub>CC</sub> | V        |                                                    |
| V <sub>RL</sub> | Reset Input Low Voltage        | -0.3 | 0.8             | V        | · .                                                |
| VOH             | Output High Voltage            | 2.4  |                 | V        | $I_{OH} = -250\mu\text{A}$                         |
| V <sub>OL</sub> | Output Low Voltage             |      | 0.4             | V        | $I_{OL} = +2.0 \text{ mA}$                         |
| μL              | Input Leakage                  | - 10 | 10              | μΑ       | $0V \le V_{IN} \le +5.25V$                         |
| ЮН              | Output Drive Current           |      | 1.5<br>2.50     | mΑ<br>μΑ | V <sub>OH</sub> = +2.4V<br>V <sub>OH</sub> = +4.0V |
| IOL             | Output Leakage                 | - 10 | 10              | μA       | $0V \le V_{IN} \le + 5.25V$                        |
| IR              | Reset Input Current            |      | - 50            | μA       | $V_{CC} = +5.25V, V_{RL} = 0V$                     |
| lcc .           | V <sub>CC</sub> Supply Current |      | 150             | mA ·     |                                                    |



June 1987

#### Z8601/Z8603 Z8611/Z8613 Z8®

Z8601 Single-Chip MCU with 2K ROM Z8603 Prototyping Device with 2K EPROM Interface Z8611 Single-Chip MCU with 4K ROM Z8613 Prototyping Device with 4K EPROM Interface

Features

- Complete microcomputer, 2K (8601) or 4K (8611) bytes of ROM, 128 bytes of RAM, 32 I/O lines, and up to 62K (8601) or 60K (8611) bytes addressable external space each for program and data memory.
  - 144-byte register file, including 124 generalpurpose registers, four I/O port registers, and 16 status and control registers.
  - Average instruction execution time of 1.5 μs, maximum of 1 μs.
  - Vectored, priority interrupts for I/O, counter/timers, and UART.

General Description The Z8 microcomputer introduces a new level of sophistication to single-chip architecture. Compared to earlier single-chip microcomputers, the Z8 offers faster execution; more efficient use of memory; more sophisticated interrupt, input/output and bit-manipulation capabilities; and easier system expansion.

Under program control, the Z8 can be tailored to the needs of its user. It can be configured as a



■ Full-duplex UART and two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.

- Register Pointer so that short, fast instructions can access any of nine working register groups in 1 μs.
- On-chip oscillator which accepts crystal or external clock drive.
- Single + 5 V power supply—all pins TTL compatible.
- 12.5 MHz.

stand-alone microcomputer with 2K or 4K bytes of internal ROM, a traditional microprocessor that manages up to 124K bytes of external memory, or a parallel-processing element in a system with other processors and peripheral controllers linked by the Z-BUS® bus. In all configurations, a large number of pins remain available for I/O.

Figure 2a. 40-pin Dual-In-Line Package (DIP), Pin Assignments Pin Description **AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ . Under program control,  $\overline{AS}$  can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P0<sub>0</sub>-P0<sub>7</sub>, P1<sub>0</sub>-P1<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under program control for I/O or external memory interface.

**RESET.** *Reset* (input, active Low). RESET initializes the Z8. When RESET is deactivated,

program execution begins from internal program location  $000C_{\rm H}$ .

**ROMIess.** (input, active LOW). This pin is only available on the 44 pin version of the Z8611. When connected to GND disables the internal ROM and forces the part to function as a Z8681 ROMIess Z8. When left unconnected or pulled high to  $V_{\rm cc}$  the part will function normally as a Z8611.

 $\mathbf{R}/\overline{\mathbf{W}}$ . Read/Write (output).  $\mathbb{R}/\overline{\mathbb{W}}$  is Low when the Z8 is writing to external program or data memory.

**XTAL1, XTAL2.** Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallel resonant 12.5 MHz crystal or an external single-phase 12.5 MHz clock to the on-chip clock oscillator and buffer.

2037-002



Figure 2b. 44-pin Chip Carrier, Pin Assignments

Z8 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/ data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the Z8 can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer to a microprocessor that can address 124K (Z8601) or 120K (Z8611) bytes of external memory. Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of userselectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.



Figure 3. Functional Block Diagram

Address Spaces **Program Memory.** The 16-bit program counter addresses 64K bytes of program memory space. Program memory can be located in two areas: one internal and the other external (Figure 4). The first 2048 (Z8601) or 4096 (Z8611) bytes consist of on-chip mask-programmed ROM. At addresses 2048 (Z8601) or 4096 (Z8611) and greater, the Z8 executes external program memory fetches.

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts.

**Data Memory.** The Z8 can address 62K (Z8601) or 60K (Z8611) bytes of external data memory beginning at location 2048 (Z8601) or 4096 (Z8611) (Figure 5). External data memory may be included with or separated from the external program memory space. DM, an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

**Register File.** The 144-byte register file includes four I/O port registers (R0-R3), 124 general-purpose registers (R4-R127) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 6.

Z8 instructions can access registers directly or indirectly with an 8-bit address field. The Z8 also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is



Figure 5. Data Memory Map



Figure 7. The Register Pointer



Figure 4. Program Memory Map

| LOCATION |                              | IDENTIFIERS |
|----------|------------------------------|-------------|
| 255      | STACK POINTER (BITS 7-0)     | SPL         |
| 254      | STACK POINTER (BITS 15-8)    | SPH         |
| . 253    | REGISTER POINTER             | RP          |
| 252      | PROGRAM CONTROL FLAGS        | FLAGS       |
| 251      | INTERRUPT MASK REGISTER      | IMR         |
| 250      | INTERRUPT REQUEST REGISTER   | IRQ         |
| 249      | INTERRUPT PRIORITY REGISTER  | IPR         |
| 248      | PORTS 0-1 MODE               | P01M        |
| 247      | PORT 3 MODE                  | P3M         |
| 246      | PORT 2 MODE                  | P2M         |
| 245      | TO PRESCALER                 | PREO        |
| 244      | TIMER/COUNTER 0              | то          |
| 243      | T1 PRESCALER                 | PRE1        |
| 242      | TIMER/COUNTER 1              | 1 11        |
| 241      | TIMER MODE                   | TMR         |
| 240      | SERIAL I/O                   | sio         |
|          |                              |             |
| 127      | GENERAL PURPOSE<br>REGISTERS |             |
| 3        | PORT 3                       | P3          |
| 2        | PORT 2                       | P2          |
|          | PORT 1                       | 1 P1        |
|          | PORT 0                       | PO          |
| -        |                              |             |

Figure 6. The Register File





#### Counter/ Timers

The Z8 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request—IRQ<sub>4</sub> (t<sub>0</sub>) or IRQ<sub>5</sub> (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (singlepass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for  $T_1$  is user-definable and can be the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the  $T_0$  output to the input of  $T_1$ . Port 3 line  $P3_6$  also serves as a timer output ( $T_{\rm OUT}$ ) through which  $T_0, T_1$  or the internal clock can be output.

#### I/O Ports

The Z8 has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to provide address

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines P3<sub>3</sub> and P3<sub>4</sub> are used as the handshake controls RDY<sub>1</sub> and DAV<sub>1</sub> (Ready and Data Available).

Memory locations greater than 2048 (Z8601) or 4096 (Z8611) are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$  and R/W,

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls  $\overline{DAV}_0$  and  $RDY_0$ . Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8-A_{11}$  (lower nibble) or  $A_8-A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while

**Port 2** bits can be programmed independently as input or output. The port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines P3<sub>1</sub> and P3<sub>6</sub> are used as the handshake controls lines  $\overline{DAV}_2$  and RDY<sub>2</sub>. The handshake signal assignment for Port 3 lines P3<sub>1</sub> and P3<sub>6</sub> is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input  $(P3_0-P3_3)$  and four output  $(P3_4-P3_7)$ . For serial I/O, lines  $P3_0$ and  $P3_7$  are programmed as serial in and serial out respectively.

Port 3 can also provide the following control functions: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals ( $IRQ_0$ - $IRQ_3$ ); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ). outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

allowing the Z8 to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning  $P3_3$  as a Bus Acknowledge input and  $P3_4$  as a Bus Request output.



Figure 9a. Port 1

the lower nibble is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the highimpedance state along with Port 1 and the control signals  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ .



Figure 9b. Port 0









Interrupts

Clock

The Z8 allows six different interrupts from eight sources: the four Port 3 lines P3<sub>0</sub>–P3<sub>3</sub>, Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z8 interrupts are vectored. When an interrupt request is granted, an interrupt machine

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitors

cycle is entered. This disables all subsequent interrupts, saves the Program Counter and status flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

 $(C_1 \le 15 \text{ pF})$  from each pin to ground. The specifications for the crystal are as follows:

- AT cut, parallel resonant
- Fundamental type, 12.5 MHz maximum

■ Series resistance,  $R_s \le 100 \Omega$ 

#### Z8603/13 Protopack Emulator

The Z8 Protopack is used for prototype development and preproduction of maskprogrammed applications. The Protopack is a ROMless version of the standard Z8601 or Z8611 housed in a pin-compatible 40-pin package (Figure 11).

To provide pin compatibility and interchangeability with the standard maskprogrammed device, the Protopack carries piggy-back a 24pin socket for a direct interface to program memory (Figure 1). The Z8603 24-pin socket is equipped with 11 ROM address lines, 8 ROM data lines and necessary control lines for interface to 2716 EPROM for the first 2K bytes of program memory. The Z8613 24-pin socket is



Figure 11. The Z8 Microcomputer Protopack Emulator

| Instruction<br>Set<br>Notation | <b>Addressing Modes.</b> The following notation is used<br>to describe the addressing modes and instruction<br>operations as shown in the instruction summary. |                                                                                                               |  |  |  |  |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                                | IRR                                                                                                                                                            | Indirect register pair or indirect working-register pair address                                              |  |  |  |  |  |  |  |
| ×                              | Irr                                                                                                                                                            | Indirect working-register pair only                                                                           |  |  |  |  |  |  |  |
|                                | х                                                                                                                                                              | Indexed address                                                                                               |  |  |  |  |  |  |  |
|                                | DĀ                                                                                                                                                             | Direct address                                                                                                |  |  |  |  |  |  |  |
|                                | RA                                                                                                                                                             | Relative address                                                                                              |  |  |  |  |  |  |  |
|                                | IM                                                                                                                                                             | Immediate                                                                                                     |  |  |  |  |  |  |  |
| •                              | R                                                                                                                                                              | Register or working-register address                                                                          |  |  |  |  |  |  |  |
|                                | r                                                                                                                                                              | Working-register address only                                                                                 |  |  |  |  |  |  |  |
| f .                            | IR                                                                                                                                                             | Indirect-register or indirect working-register address                                                        |  |  |  |  |  |  |  |
|                                | Ir                                                                                                                                                             | Indirect working-register address only                                                                        |  |  |  |  |  |  |  |
|                                | RR                                                                                                                                                             | Register pair or working register pair address                                                                |  |  |  |  |  |  |  |
|                                | Symbo<br>describ<br>dst                                                                                                                                        | <b>ls.</b> The following symbols are used in<br>bing the instruction set.<br>Destination location or contents |  |  |  |  |  |  |  |
|                                | src                                                                                                                                                            | Source location or contents                                                                                   |  |  |  |  |  |  |  |
|                                | cc                                                                                                                                                             | Condition code (see list)                                                                                     |  |  |  |  |  |  |  |
|                                | @                                                                                                                                                              | Indirect address prefix                                                                                       |  |  |  |  |  |  |  |
|                                | SP                                                                                                                                                             | Stack pointer (control registers 254–255)                                                                     |  |  |  |  |  |  |  |
|                                | PC                                                                                                                                                             | Program counter                                                                                               |  |  |  |  |  |  |  |
|                                | FLAGS                                                                                                                                                          | Flag register (control register 252)                                                                          |  |  |  |  |  |  |  |
|                                | RP                                                                                                                                                             | Register pointer (control register 253)                                                                       |  |  |  |  |  |  |  |
|                                | IMR                                                                                                                                                            | Interrupt mask register (control register 251)                                                                |  |  |  |  |  |  |  |

equipped with 12 ROM address lines, 8 ROM data lines and necessary control lines for interface to 2732 EPROM for the first 4K bytes of program memory.

Pin compatibility allows the user to design the pc board for a final 40-pin maskprogrammed Z8, and, at the same time, allows the use of the Protopack to build the prototype and pilot production units. When the final program is established, the user can then switch over to the 40-pin mask-programmed Z8 for large volume production. The Protopack is also useful in small volume applica tions where masked ROM setup time, mask charges, etc., are prohibitive and program flexibility is desired.

Compared to the conventional EPROM versions of the single-chip microcomputers, the Protopack approach offers two main advantages:

- Ease of developing various programs during the prototyping stage. For instance, in applications where the same hardware configuration is used with more than one program, the Protopack allows economical program storage in separate EPROMs (or PROMs), whereas the use of separate EPROM-based single-chip microcomputers is more costly.
- Elimination of long lead time in procuring EPROM-based microcomputers.

Assignment of a value is indicated by the symbol ←". For example,

dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation ``addr(n)'' is used to refer to bit "n" of a given location. For example, dst (7)

refers to bit 7 of the destination operand.

Flags. Control Register R252 contains the following six flags:

С Carry flag z Zero flag S Sign flag v Overflow flag D Decimal-adjust flag н Half-carry flag Affected flags are indicated by:

1

Cleared to zero n Set to one Set or cleared according to operation Unaffected Undefined ¥

| Condition              | Value                                                       | Mnemonic                                                                                             | Meani                                                                                                                                                                                                                                                                                                                                                                                                                             | ng                                                | Flags Set                                                                                                                                                                                                            |
|------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Codes —                | 1000<br>0111<br>1111<br>0100<br>1100<br>0100<br>0100<br>010 | C<br>NC<br>Z<br>NZ<br>PL<br>MI<br>OV<br>NOV<br>EQ<br>NE<br>GT<br>LT<br>GT<br>LE<br>UGE<br>ULT<br>ULE | Always true<br>Carry<br>No carry<br>Zero<br>Not zero<br>Plus<br>Minus<br>Overflow<br>Equal<br>Not equal<br>Greater than or equal<br>Greater than or equal<br>Unsigned greater tha<br>Unsigned greater tha | al<br>an or equal<br>an<br>r equal                | C = 1 $C = 0$ $Z = 1$ $Z = 0$ $S = 0$ $S = 1$ $V = 1$ $V = 0$ $Z = 1$ $Z = 0$ $(S XOR V) = 0$ $(S XOR V) = 0$ $(Z OR (S XOR V)] = 0$ $[Z OR (S XOR V)] = 1$ $C = 0$ $C = 1$ $(C = 0  AND  Z = 0) = 1$ $(C OR Z) = 1$ |
| Instruction<br>Formats | ,                                                           |                                                                                                      | OPC dst OPC                                                                                                                                                                                                                                                                                                                                                                                                                       | CCF, DI, EI, IRET, NOP,<br>RCF, RET, SCF<br>INC r |                                                                                                                                                                                                                      |
|                        | ۰<br>۲                                                      |                                                                                                      | One-Byte Instru                                                                                                                                                                                                                                                                                                                                                                                                                   | ctions                                            |                                                                                                                                                                                                                      |
| ~ ``                   | OPC MODE<br>dst/src OR                                      | 1 1 1 0 dst/src                                                                                      | CLR, CPL, DA, DEC,<br>DECW, INC, INCW, POP,<br>PUSH, RL, RLC, RR,<br>RRC, SRA, SWAP<br>JP, CALL (Indirect)                                                                                                                                                                                                                                                                                                                        | OPC MODE<br>src C<br>dst C                        | ADC, ADD, AND, CP,<br>LD, OR, SBC, SUB,<br>R 1 1 1 0 dst                                                                                                                                                             |
|                        | OPC<br>VALUE                                                | 1 1 1 0 dst                                                                                          | SRP                                                                                                                                                                                                                                                                                                                                                                                                                               | OPC MODE<br>dst<br>VALUE                          | ADC, ADD, AND, CP,<br>LD, OR, SEC, SUB,<br>TCM, TM, XOR                                                                                                                                                              |
|                        | OPC MODE<br>dst src                                         |                                                                                                      | ADC, ADD, AND,<br>CP, OR, SBC, SUB,<br>TCM, TM, XOR                                                                                                                                                                                                                                                                                                                                                                               | MODE OPC<br>src C<br>dst C                        | LD<br>DR 1 1 1 0 src<br>DR 1 1 1 0 dst                                                                                                                                                                               |
| 2 - C                  | MODE OPC<br>dst/src src/dst                                 | 1                                                                                                    | LD, LDE, LDEI,<br>LDC, LDCI                                                                                                                                                                                                                                                                                                                                                                                                       | MODE OPC<br>dst/src x<br>ADDRESS                  | LD                                                                                                                                                                                                                   |
|                        | dst/src OPC<br>src/dst OR                                   | 1 1 1 0 src                                                                                          | LD                                                                                                                                                                                                                                                                                                                                                                                                                                | CC OPC<br>DA <sub>U</sub><br>DA <sub>L</sub>      | JP                                                                                                                                                                                                                   |
|                        | dst OPC<br>VALUE<br>dst/CC OPC<br>RA                        |                                                                                                      | LD .                                                                                                                                                                                                                                                                                                                                                                                                                              | OPC<br>DA <sub>U</sub><br>DA <sub>L</sub>         | CALL                                                                                                                                                                                                                 |
|                        | Two                                                         | -Byte Instructio                                                                                     | ons                                                                                                                                                                                                                                                                                                                                                                                                                               | T                                                 | nree-Byte Instructions                                                                                                                                                                                               |

Figure 12. Instruction Formats

21

#### Instruction Summary

|   | Instruction                                                                        | Addr M           | lode         | Opcode        | Flags Affected | Instruction                                                                             |
|---|------------------------------------------------------------------------------------|------------------|--------------|---------------|----------------|-----------------------------------------------------------------------------------------|
|   | and Operation                                                                      | dst              | src          | Byte<br>(Hex) | CZSVDH         | and Operati                                                                             |
|   | ADC dst,src<br>dst - dst + src + C                                                 | (Note            | 1)           | 10            | * * * * 0 *    | LDE dst,src<br>dst – src                                                                |
|   | <b>ADD</b> dst,src<br>dst ← dst + src                                              | (Notè            | 1)           | 0□            | * * * * 0 *    | LDEI dst,src<br>dst - src                                                               |
|   | <b>AND</b> dst,src<br>dst ← dst AND src                                            | (Note            | 1)           | 5□            | - * * 0        | $\frac{\mathbf{r} - \mathbf{r} + \mathbf{l}; \mathbf{rr} - \mathbf{nop}}{\mathbf{Nop}}$ |
|   | <b>CALL</b> dst<br>SP - SP - 2<br>@SP - PC; PC - d                                 | DA<br>IRR<br>lst |              | D6<br>D4      |                | <b>OR</b> dst,src<br>dst - dst OR sr                                                    |
|   | CCF<br>C - NOT C                                                                   |                  | 1.           | EF            | *              | dst $\leftarrow @ SP$<br>SP $\leftarrow SP + 1$                                         |
|   | CLR dst<br>dst - 0                                                                 | R<br>IR          |              | B0<br>B1      |                | <b>PUSH</b> src<br>SP - SP - 1; @                                                       |
|   | <b>COM</b> dst<br>dst - NOT dst                                                    | R<br>IR          |              | 60<br>61      | - * * 0        | <b>RCF</b><br>C - 0                                                                     |
|   | CP dst,src<br>dst – src                                                            | (Note            | 1)           | A□            | * * * *        | RET<br>PC - @SP; SH                                                                     |
|   | <b>DA</b> dst<br>dst - DA dst                                                      | R<br>IR          |              | 40<br>41      | * * * X        | RL dst                                                                                  |
|   | DEC dst<br>dst ← dst - 1                                                           | R<br>IR          |              | 00<br>01      | - *.* *        | RLC dst                                                                                 |
|   | DECW dst<br>dst ← dst - 1                                                          | RR<br>IR         |              | 80<br>81      | - * * *        | RR dst                                                                                  |
|   | <b>DI</b><br>IMB (7) + 0                                                           |                  |              | 8F            |                | RRC dst                                                                                 |
|   | DINZ r.dst                                                                         | BA               |              | ог<br>        |                | <b>SBC</b> dst,src<br>dst – dst – src –                                                 |
|   | $r \leftarrow r - 1$<br>if $r \neq 0$                                              |                  |              | r = 0 - F     |                | <b>SCF</b><br>C + 1                                                                     |
|   | Range: $+127, -128$                                                                |                  |              |               |                | SRA dst                                                                                 |
|   | <b>EI</b><br>IMR (7) - 1                                                           |                  |              | 9F            |                | SRP src<br>RP + src                                                                     |
| , | INC dst<br>dst dst + 1                                                             | r                |              | rE = 0-F      | - * * *        | SUB dst,src<br>dst – dst – src                                                          |
|   | .*                                                                                 | R<br>IR          |              | 20<br>21      |                | SWAP dst                                                                                |
|   | INCW dst<br>dst ← dst + 1                                                          | RR<br>IR         |              | A0<br>A1      | - * * *        | TCM dst,src<br>(NOT dst) AND                                                            |
|   | <b>IRET</b><br>FLAGS $\leftarrow @SP; SP$<br>PC $\leftarrow @SP; SP \leftarrow SI$ | ← SP +           | 1<br>//B (7) | BF            | * * * * * *    | TM dst, src                                                                             |
|   | JP cc,dst<br>if cc is true                                                         | DA<br>IPP        |              | cD<br>c=0-F   |                | <b>XOR</b> dst,src<br>dst + dst XOR s                                                   |
|   | JR cc,dst                                                                          | RA               |              | cB            |                | Note 1                                                                                  |
|   | if cc is true,<br>PC ← PC + dst<br>Bange: + 127 - 128                              |                  |              | c=0-F         |                | These instructi<br>modes, which are                                                     |
|   | LD dst,src                                                                         | r I              | <br>m        | rC            |                | nibble is found in<br>second nibble is                                                  |
|   | dst – src                                                                          | r<br>B           | R            | r8<br>r9      |                | table, and its val<br>right of the appli                                                |
|   | •                                                                                  |                  |              | r = 0 - F     |                | For example, t                                                                          |
|   |                                                                                    | r<br>X           | X<br>r       | D7            | ×              | Ir (source). The                                                                        |
|   |                                                                                    | r<br>Ir          | lr<br>r      | E3            | •              |                                                                                         |
|   |                                                                                    | Ř                | R            | E4            |                | A                                                                                       |
|   |                                                                                    | н I<br>R I       | .н<br>m      | £5<br>Е6      |                | di                                                                                      |
|   |                                                                                    | IR I<br>IB       | m<br>R       | E7<br>F5      |                | 1                                                                                       |
|   | LDC dst,src                                                                        | r I              | rr           | <br>C2        |                | 1                                                                                       |
|   | dst – src                                                                          | Irr              | r            | D2            |                | H                                                                                       |
| Ì | <b>LDCI</b> dst,src<br>dst ← src                                                   | Ir I<br>Irr I    | rr<br>Ir     | C3<br>D3      |                | Η                                                                                       |
|   | $r \leftarrow r + 1; rr \leftarrow rr +$                                           | 1 .              |              |               |                | 1                                                                                       |

| Instruction                                                                               | Addr N           | fode      | Opcode        | Flags Affected |  |  |  |  |  |
|-------------------------------------------------------------------------------------------|------------------|-----------|---------------|----------------|--|--|--|--|--|
| and Operation                                                                             | dst              | SIC       | Byte<br>(Hex) | CZSVDH         |  |  |  |  |  |
| LDE dst,src<br>dst — src                                                                  | r<br>Irr         | Irr<br>r  | 82<br>92      |                |  |  |  |  |  |
| <b>LDEI</b> dst,src<br>dst $\leftarrow$ src<br>r $\leftarrow$ r + 1; rr $\leftarrow$ rr + | Ir<br>Irr<br>1   | Irr<br>Ir | 83<br>93      |                |  |  |  |  |  |
| NOP                                                                                       |                  |           | FF            |                |  |  |  |  |  |
| <b>OR</b> dst,src<br>dst ← dst OR src                                                     | (Note            | ə 1)      | 4□            | - * * 0        |  |  |  |  |  |
| <b>POP</b> dst<br>dst ← @ SP<br>SP ← SP + 1                                               | Ŕ<br>IR          |           | 50<br>51      |                |  |  |  |  |  |
| <b>PUSH</b> src<br>SP ← SP - 1; @ SP ←                                                    | src              | R<br>IR   | 70<br>71      |                |  |  |  |  |  |
| RCF<br>C + 0                                                                              |                  |           | CF            | 0              |  |  |  |  |  |
| RET<br>PC ← @ SP; SP ← SI                                                                 | <sup>5</sup> + 2 |           | AF            |                |  |  |  |  |  |
| RL dst                                                                                    | R<br>IR          |           | 90<br>91      | * * * *        |  |  |  |  |  |
| RLC dst                                                                                   | R<br>IR          |           | 10<br>11      | * * * *        |  |  |  |  |  |
| RR dst                                                                                    | ĨR<br>IR         |           | EO<br>E1      | * * * *        |  |  |  |  |  |
| RRC dst                                                                                   | R<br>IR          |           | C0<br>C1      | * * * *        |  |  |  |  |  |
| <b>SBC</b> dst,src<br>dst ← dst – src – C                                                 | (Note            | 1)        | 3□            | * * * * 1 *    |  |  |  |  |  |
| SCF<br>C + 1                                                                              | ,                |           | DF            | 1              |  |  |  |  |  |
|                                                                                           | ] R<br>IR        |           | D0<br>D1      | * * * 0        |  |  |  |  |  |
| SRP src<br>P - src                                                                        |                  | Im        | 31            | _,             |  |  |  |  |  |
| <b>SUB</b> dst,src<br>lst ← dst – src                                                     | (Note            | 1)        | 2□            | * * * * ] *    |  |  |  |  |  |
| SWAP dst                                                                                  | R<br>IR          | ,         | F0<br>F1      | X * * X        |  |  |  |  |  |
| <b>'CM</b> dst,src<br>NOT dst) AND src                                                    | (Note            | 1)        | 6□            | - * * 0        |  |  |  |  |  |
| IM dst, src<br>dst AND src                                                                | (Note            | 1)        | 7□            | - * * 0        |  |  |  |  |  |
| <b>IOR</b> dst,src<br>lst ← dst XOR src                                                   | (Note            | 1)        | В□            | - * * 0        |  |  |  |  |  |
|                                                                                           |                  |           |               |                |  |  |  |  |  |

tions have an identical set of addressing re encoded for brevity. The first opcode in the instruction set table above. The s expressed symbolically by a  $\square$  in this lue is found in the following table to the licable addressing mode pair. to determine the opcode of a ADC he addressing modes r (destination) and result is 13.

| Addr | Mode | Lower         |  |  |
|------|------|---------------|--|--|
| dst  | src  | Opcode Nibble |  |  |
| r    | r    | 2             |  |  |
| r    | Ir   | 3             |  |  |
| R    | R    | 4             |  |  |
| R    | IR   | 5             |  |  |
| R    | IM   | 6             |  |  |
| IR   | IM   | 7             |  |  |



#### **R240 SIO**

Serial I/O Register (F0<sub>H</sub>; Read/Write)

------ SERIAL DATA (Do = LSB)

R244 T0 Counter/Timer 0 Register

(F4<sub>H</sub>; Read/Write)



T<sub>0</sub> INITIAL VALUE (WHEN WRITTEN) (MANGE: 1-256 DECIMAL 01-00 HEX) T<sub>0</sub> CURRENT VALUE (WHEN READ)

R241 TMR Timer Mode Register (F1<sub>H</sub>; Read/Write)



R245 PRE0 Prescaler 0 Register (F5<sub>H</sub>; Write Only)





R246 P2M Port 2 Mode Register (F6<sub>H</sub>; Write Only)

D7 D8 D5 D4 D3 D2 D1 D0

R247 P3M Port 3 Mode Register

P20-P27 I/O DEFINITION - 0 DEFINES BIT AS OUTPUT 1 DEFINES BIT AS INPUT

R243 PRE1 Prescaler 1 Register (F3<sub>H</sub>; Write Only)

R242 T1

Counter Timer 1 Register

(F2<sub>H</sub>; Read/Write)  $D_7 D_6 D_5 D_4 D_3 D_2 D_1 D_0$ 



T1 INITIAL VALUE (WHEN WRITTEN) (RANGE 1-256 DECIMAL 01-00 HEX) T1 CURRENT VALUE (WHEN READ)

Figure 13. Control Registers



Figure 13. Control Registers (Continued)

| Орсо<br>Мар        | de          | •                                  |                                      |                              |                                                       |                                                         |                                                         | Low                                        | er Nibble                                   | e (Hex)   |                     | `                                             |                         |              |                         |            |                     |
|--------------------|-------------|------------------------------------|--------------------------------------|------------------------------|-------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|---------------------------------------------|-----------|---------------------|-----------------------------------------------|-------------------------|--------------|-------------------------|------------|---------------------|
|                    |             | 0                                  | 1                                    | 2                            | 3                                                     | 4                                                       | 5                                                       | 6                                          | 7                                           | 8         | 9                   | A                                             | В                       | с            | D                       | Е          | F                   |
|                    | 0           | 6,5<br>DEC<br>R1                   | 6,5<br><b>DEC</b><br>IR <sub>1</sub> | 6,5<br>ADD<br>11,12          | 6,5<br>ADD<br>r1, Ir2                                 | 10,5<br><b>ADD</b><br>R <sub>2</sub> , R <sub>1</sub>   | 10,5<br><b>ADD</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>ADD</b><br>R <sub>1</sub> ,IM   | 10, 5<br><b>ADD</b><br>IR <sub>1</sub> , IM | 6,5<br>LD | 6,5<br>LD<br>r2, R1 | 12/10,5<br>DJNZ                               | 12/10,0<br>JR<br>cc. RA | 6,5<br>LD    | 12/10,0<br>JP<br>cc. DA | 6,5<br>INC |                     |
|                    | 1           | 6,5<br>RLC<br>R1                   | 6,5<br><b>RLC</b><br>IR1             | 6,5<br>ADC<br>11,12          | 6,5<br>ADC<br>r1, Ir2                                 | 10, 5<br>ADC<br>R <sub>2</sub> , R <sub>1</sub>         | 10,5<br><b>ADC</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>ADC</b><br>R <sub>1</sub> , IM  | 10,5<br><b>ADC</b><br>IR1, IM               |           |                     |                                               |                         | 4            |                         |            | ۰.                  |
|                    | 2           | 6,5<br>INC<br>R1                   | 6,5<br><b>INC</b><br>IR1             | 6, 5<br>SUB<br>11, 12        | 6, 5<br><b>SUB</b><br>r1, Ir2                         | 10, 5<br><b>SUB</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>SUB</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>SUB</b><br>R1, IM              | 10, 5<br><b>SUB</b><br>IR1, IM              |           |                     |                                               |                         |              |                         |            |                     |
|                    | 3           | 8,0<br><b>JP</b><br>IRR1           | 6,1<br>SRP<br>IM                     | 6,5<br>SBC<br>11,12          | 6,5<br><b>SBC</b><br>r1, Ir2                          | 10,5<br><b>SBC</b><br>R <sub>2</sub> , R <sub>1</sub>   | 10, 5<br><b>SBC</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>SBC</b><br>R1, IM               | 10, 5<br><b>SBC</b><br>IR <sub>1</sub> , IM |           |                     |                                               |                         |              |                         |            |                     |
|                    | 4           | 8,5<br><b>DA</b><br>R <sub>1</sub> | 8,5<br><b>DÄ</b><br>IR1              | 6,5<br>OR<br>11,12           | 6,5<br>OR<br>r1, Ir2                                  | 10, 5<br><b>OR</b><br>R <sub>2</sub> , R <sub>1</sub>   | 10, 5<br><b>OR</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10, 5<br>OR<br>R1, IM                      | 10, 5<br><b>OR</b><br>IR1, IM               |           |                     |                                               |                         |              |                         |            |                     |
|                    | 5           | 10,5<br>POP<br>R1                  | 10,5<br><b>POP</b><br>IR1            | 6, 5<br><b>AND</b><br>11, 12 | 6,5<br>AND<br>r1, Ir2                                 | 10, 5<br><b>AND</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>AND</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> , IM  | 10, 5<br><b>AND</b><br>IR 1, IM             |           |                     |                                               |                         |              |                         |            |                     |
| Hex)               | 6           | 6,5<br>COM<br>R1                   | 6,5<br><b>COM</b><br>IR1             | 6,5<br><b>TCM</b><br>11,12   | 6,5<br><b>TCM</b><br>r1, Ir2                          | 10, 5<br><b>TCM</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>TCM</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> , IM  | 10, 5<br><b>TCM</b><br>IR 1, IM             |           |                     |                                               |                         |              |                         |            |                     |
| Nibble ()          | ,           | 10/12, 1<br><b>PUSH</b><br>R2      | 12/14, 1<br>PUSH<br>IR <sub>2</sub>  | 6,5<br><b>TM</b><br>11,12    | 6,5<br><b>TM</b><br>r1, Ir2                           | 10, 5<br>• <b>TM</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>TM</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>TM</b><br>R <sub>1</sub> , IM   | 10, 5<br><b>TM</b><br>IR <sub>1</sub> , IM  |           |                     |                                               |                         |              |                         |            |                     |
| Upper I            | 3           | 10, 5<br>DECW<br>RR1               | 10,5<br>DECW<br>IR1                  | 12, 0<br>LDE<br>r1, Irr2     | 18,0<br><b>LDEI</b><br>Ir1, Irr2                      |                                                         |                                                         |                                            |                                             |           |                     |                                               |                         | ι.           |                         |            | 6, 1<br>DI          |
| •                  | •           | 6,5<br><b>RL</b><br>R1             | 6,5<br><b>RL</b><br>IR1              | 12, 0<br>LDE<br>Irr1         | 18,0<br>LDEI<br>Ir2,Irr1                              |                                                         |                                                         |                                            |                                             |           |                     |                                               |                         |              |                         |            | 6, 1<br><b>EI</b>   |
| 1                  | s.          | 10,5<br>INCW<br>RR1                | 10,5<br>INCW<br>IR1                  | 6,5<br><b>CP</b><br>11,12    | 6,5<br><b>CP</b><br>r1, Ir2                           | 10, 5<br><b>CP</b><br>R <sub>2</sub> , R <sub>1</sub>   | 10, 5<br><b>CP</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>CP</b><br>R <sub>1</sub> , IM   | 10, 5<br><b>CP</b><br>IR 1, IM              |           |                     |                                               |                         |              |                         |            | 14, 0<br><b>RET</b> |
| 1                  | 3           | 6,5<br><b>CLR</b><br>R1            | 6,5<br><b>CLR</b><br>IR1             | 6,5<br><b>XOR</b><br>1,12    | 6,5<br><b>XOR</b><br>r1, Ir2                          | 10, 5<br><b>XOR</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>XOR</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>XOR</b><br>R <sub>1</sub> , IM | 10, 5<br><b>XOR</b><br>IR 1, IM             |           |                     |                                               |                         |              |                         |            | 16,0<br>IRET        |
| c                  | ;           | 6,5<br><b>RRC</b><br>R1            | 6,5<br><b>RRC</b><br>IR1             | 12, 0<br>LDC<br>r1, Irr2     | 18,0<br>LDCI<br>Ir1, Irr2                             |                                                         |                                                         |                                            | 10,5<br>LD<br>11, x, R <sub>2</sub>         |           |                     |                                               |                         |              |                         |            | 6,5<br><b>RCF</b>   |
| I                  |             | 6,5<br>SRA<br>R1                   | 6,5<br><b>SRA</b><br>IR1             | 12,0<br>LDC<br>12,Irr1       | 18,0<br><b>LDCI</b><br>Ir2, Irr1                      | 20,0<br><b>CALL*</b><br>IRR1                            |                                                         | 20, 0<br><b>CALL</b><br>DA                 | 10,5<br>LD<br>12, x, R1                     |           |                     |                                               |                         |              |                         |            | 6, 5<br><b>SCF</b>  |
| I                  | :           | 6,5<br><b>RR</b><br>R1             | 6, 5<br><b>RR</b><br>IR 1            | 1                            | 6,5<br>LD<br>r1, Ir2                                  | 10, 5<br><b>LD</b><br>R <sub>2</sub> , R <sub>1</sub>   | 10, 5<br><b>LD</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>LD</b><br>R <sub>1</sub> , IM  | 10, 5<br>LD<br>IR <sub>1</sub> , IM         |           |                     |                                               |                         |              |                         |            | 6, 5<br><b>CCF</b>  |
| I                  | ,           | 8,5<br>SWAP<br>R1                  | 8,5<br><b>SWAP</b><br>IR1            |                              | 6, 5<br>LD<br>Ir 1, r2                                |                                                         | 10, 5<br>LD<br>R <sub>2</sub> , IR <sub>1</sub>         |                                            |                                             | <b>V</b>  | ¥                   |                                               | ¥                       | ł            |                         | ¥          | 6, 0<br><b>NOP</b>  |
| Bytes j<br>Instruc | per<br>tion |                                    | 2                                    |                              | Lower                                                 | <u> </u>                                                | 3                                                       |                                            |                                             |           |                     | 2                                             |                         |              | 3                       |            | <br>I               |
|                    |             |                                    |                                      |                              | Opcod<br>Nibble                                       | 8<br>)                                                  |                                                         |                                            |                                             |           |                     |                                               |                         |              |                         |            | ,                   |
|                    |             |                                    | Exec                                 | cution<br>Cycles             | *                                                     | Pipe<br>Cyc                                             | eline<br>les                                            | ,                                          |                                             |           |                     | <b>Legend:</b><br>R = 8-Bit<br>r = 4-Bit      | Address<br>Address      |              |                         |            |                     |
|                    |             | · C                                | Upper<br>pcode -<br>Nibble           | → A                          | 10, 5<br><b>CP</b><br>R <sub>2</sub> , R <sub>1</sub> | н_ м.                                                   | nemonic                                                 |                                            |                                             |           |                     | $R_1 \text{ or } r_1 = R_2 \text{ or } r_2 =$ | Dst Addr<br>Src Addr    | 'ess<br>'ess |                         |            |                     |

Opcode, First Operand, Second Operand

Note: The blank areas are not defined.

\*2-byte instruction; fetch cycle appears as a 3-byte instruction

First Operand Second Operand

25

#### Absolute Voltages on all pins Maximum with respect to GND.....-0.3 V to +7.0 V Ratings **Operating Ambient** Temperature ...... See Ordering Information Storage Temperature .....-65°C to +150°C

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the reference pin.

Standard conditions are:

 $\Box$  +4.75 V  $\leq$  V\_{CC}  $\leq$  +5.25 V  $\Box$  GND = 0 V

 $\square 0^{\circ}C \le T_{A} \le +70^{\circ}C$ 

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



| TT: 1    | <br>TT    | T    | - 1 |
|----------|-----------|------|-----|
| F1011FA  | <br>I OCT | 1000 |     |
| Tidnie 1 | <br>1691  | bouu |     |

| DC                   | Syml            | bol Parameter                  | Min  | Μαχ             | Unit       | Condition                                                    |
|----------------------|-----------------|--------------------------------|------|-----------------|------------|--------------------------------------------------------------|
| Character-<br>istics | V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | V <sub>CC</sub> | , <b>v</b> | Driven by External Clock Generator                           |
|                      | V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8             | v          | Driven by External Clock Generator                           |
|                      | VIH             | Input High Voltage             | 2.0  | V <sub>CC</sub> | v          | · · · · · · · · · · · · · · · · · · ·                        |
| X                    | V <sub>IL</sub> | Input Low Voltage`             | -0.3 | 0.8             | v          |                                                              |
|                      | V <sub>RH</sub> | Reset Input High Voltage       | 3.8  | V <sub>CC</sub> | v          | · .                                                          |
|                      | V <sub>RL</sub> | Reset Input Low Voltage        | -0.3 | 0.8             | v          |                                                              |
|                      | VOH             | Output High Voltage            | 2.4  |                 | v          | $I_{OH} = -250 \ \mu \text{A}$                               |
|                      | VOL             | Output Low Voltage             |      | 0.4             | v          | $I_{OL} = +2.0 \text{ mA}$                                   |
|                      | I <sub>IL</sub> | Input Leakage                  | -10  | 10              | μA         | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq +5.25 \text{ V}$ |
|                      | I <sub>OL</sub> | Output Leakage                 | -10  | 10              | μA         | $0 \text{ V} \le \text{V}_{\text{IN}} \le +5.25 \text{ V}$   |
|                      | I <sub>IR</sub> | Reset Input Current            |      | -50             | μA         | $V_{\rm CC}$ = +5.25 V, $V_{\rm RL}$ = 0 V                   |
|                      | I <sub>CC</sub> | V <sub>CC</sub> Supply Current |      | 150             | mA         |                                                              |

#### **AC Characteristics**

#### External I/O or Memory Read and Write Timing



Figure 15. External I/O or Memory Read/Write

|      |             |                                                                                                  | 8 N      | ЛНz | 12.5    | MHz |          |
|------|-------------|--------------------------------------------------------------------------------------------------|----------|-----|---------|-----|----------|
| No.  | Symbol      | Parameter                                                                                        | Min      | Max | Min     | Max | Notes*†° |
| 1    | TdĀ(ĀS)     | Address Valid to $\overline{\mathrm{AS}}$ $\uparrow$ Delay                                       | 50       |     | 35      |     | 2,3      |
| 2    | TdAS(A)     | AS ↑ to Address Float Delay                                                                      | 60       |     | 45      |     | 2,3      |
| 3    | TdAS(DR)    | $\overline{\mathrm{AS}}$ $\uparrow$ to Read Data Required Valid                                  |          | 320 |         | 220 | 1,2,3    |
| 4    | TwAS        | AS Low Width                                                                                     | 80       |     | 55      |     | 1,2,3    |
| 5    | TdAz(DS)    | Address Float to $\overline{\mathrm{DS}}\downarrow$                                              | 0        |     | 0       |     |          |
| 6 —  | - TwDSR     | — DS (Read) Low Width ————                                                                       | <u> </u> |     | - 185 - |     | 1,2,3    |
| 7    | TwDSW       | DS (Write) Low Width                                                                             | 160      |     | 110     |     | 1,2,3    |
| 8    | TdDSR(DR)   | $\overline{\mathrm{DS}}\downarrow$ to Read Data Required Valid                                   |          | 200 |         | 130 | 1,2,3    |
| 9    | ThDR(DS)    | Read Data to DS↑ Hold Time                                                                       | 0        |     | . 0     |     |          |
| 10   | TdDS(A)     | DS ↑ to Address Active Delay                                                                     | 80       |     | 45      |     | 2,3      |
| 11   | TdDS(AS)    | DS↑toAS↓Delay                                                                                    | 70       |     | 55      |     | 2.3      |
| 12 — | - TdR/W(AS) | — R/ $\overline{W}$ Valid to $\overline{AS} \uparrow$ Delay ———————————————————————————————————— | — 50 —-  |     |         |     | 2,3      |
| 13   | TdDS(R/W)   | DS ↑ to R/W Not Valid                                                                            | 60       |     | 35      |     | 2,3      |
| 14   | TdDW(DSW)   | Write Data Valid to $\overline{\mathrm{DS}}$ (Write) $\downarrow$ Delay                          | 50       |     | 35      |     | 2,3      |
| 15   | TdDS(DW)    | DS ↑ to Write Data Not Valid Delay                                                               | 80       |     | 45      |     | 2,3      |
| 16   | TdA(DR)     | Address Valid to Read Data Required Valid                                                        |          | 410 |         | 255 | 1,2,3    |
| 17   | TdAS(DS)    | $\overline{\text{AS}} \uparrow \text{to} \overline{\text{DS}} \downarrow \text{Delay}$           | 80       |     | 55      |     | 2,3      |

NOTES:

When using extended memory timing add 2 TpC.
 Timing numbers given are for minimum TpC.
 See clock cycle time dependent characteristics table.

† Test Load 1.

• All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0". • All units in nanoseconds (ns).

#### **AC Characteristics**

#### Additional Timing Table



#### Figure 16. Additional Timing

|     |               |                                   | 8 MHz   |         | 12 5 MHz |                                        |        |
|-----|---------------|-----------------------------------|---------|---------|----------|----------------------------------------|--------|
| No. | Symbol        | Parameter                         | Min     | Max     | Min      | Max                                    | Notes* |
| 1   | TpC           | Input Clock Period                | 125     | 1000    | 80       | 1000                                   | 1      |
| 2   | TrC,TfC       | Clock Input Rise And Fall Times   |         | 25      |          | 15                                     | 1      |
| 3   | TwC           | Input Clock Width                 | 37      |         | 26       |                                        | 1      |
| 4   | TwTinL        | Time Input Low Width              | 100     |         | 70       |                                        | 2      |
| 5   | – TwTinH –––– | — Timer Input High Width ———      | —ЗТрС — |         | — 3TpC — | ······································ | 2      |
| 6   | TpTin         | Timer Input Period                | 8TpC    | pC 8TpC |          | 2                                      |        |
| 7   | TrTin,TfTin   | Timer Input Rise And Fall Times   |         | 100     |          | 100                                    | 2      |
| 8a  | TwIL          | Interrupt Request Input Low Time  | 100     |         | ' 70     |                                        | 2,3    |
| 8b  | TwIL          | Interrupt Request Input Low Time  |         | ЗТрС    | 3TpC     |                                        | 2,4    |
| 9   | TwIH          | Interrupt Request Input High Time |         | ЗТрС    | 3TpC     | × .                                    | 2,3    |

NOTES: 1. Clock timing references uses 3.8 V for a logic "1" and 0.8 V for

Cock mining references uses 2.0 V for a logic "1" and 0.8 V for a logic "0".
 Timing reference uses 2.0 V for a logic "1" and 0.8 V for a logic "0".

Interrupt request via Port 3 (P31-P33).
 Interrupt request via Port 3 (P30).
 <sup>\*</sup> Units in nanoseconds (ns).





Figure 17. Memory Port Timing

| No. | Symbol  | Parameter                         | Min | Max | Notes* |
|-----|---------|-----------------------------------|-----|-----|--------|
| 1   | TdA(DI) | Address Valid to Data Input Delay |     | 320 | 1,2    |
| 2   | ThDI(A) | Data In Hold time                 | 0   |     | 1      |

NOTES:

1. Test Load 2.

2. This is a Clock-Cycle-Dependent parameter. For clock frequencies other than the maximum, use the following formula:  $5\,TpC-95$ 

\*Units are nanoseconds unless otherwise specified.

#### Handshake Timing

۰<sup>.</sup>





Figure 18b. Output Handshake

• Units in nanoseconds (ns).

| No. | Symbol         | Parameter                    | Min | Max | Notes* |
|-----|----------------|------------------------------|-----|-----|--------|
| 1   | TsDI(DAV)      | Data In <b>Se</b> tup Time   | 0   |     | · .    |
| 2   | ThDI(DAV)      | Data I <b>n Ho</b> ld time   | 160 |     | , i    |
| 3   | TwDAV          | Data <b>Availa</b> ble Width | 120 |     |        |
| 4   | TdDAVIf(RDY)   | DAV ↓ Input to RDY ↓ Delay   |     | 120 | 1,2    |
| 5—  | -TdDAVOf(RDY)- |                              |     |     | 1,3    |
| 6   | TdDAVIr(RDY)   | DAV ↑ Input to RDY ↑ Delay   |     | 120 | 1,2    |
| 7   | TdDAV0r(RDY)   | DAV ↑ Output to RDY ↑ Delay  | · 0 |     | 1,3    |
| 8   | TdDO(DAV)      | Data Out to DAV ↓ Delay      | 30  |     | 1      |
| 9   | TdRDY(DAV)     | Rdy↓Input to DAV↑Delay       | 0   | 140 | 1      |

NOTES: 1. Test load 1 2. Input handshake 3. Output handshake 1 All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0".

| Clock-<br>Cycle-Time-       | Number | Symbol          | Equation  |
|-----------------------------|--------|-----------------|-----------|
| Dependent<br>Characteristic | 1      | Td <b>A(AS)</b> | ТрС-50    |
|                             | 2      | TdAS(A)         | TpC-40    |
|                             | 3      | TdAS(DR)        | 4TpC-110* |
|                             | 4      | TwAS            | TpC-30    |
|                             | 5      | - TwDSR         | 3TpC-65*  |
|                             | 7      | TwDSW           | 2TpC-55*  |
|                             | 8      | TdDSR(DR)       | 3TpC-120* |
|                             | 10     | Td(DS)A         | TpC-40    |
|                             | 11     | TdDS(AS)        | TpC-30    |
|                             | 12     | - TdR/W(AS)     | TpC-55    |
|                             | 13     | TdDS(R/W)       | TpC-50    |
|                             | 14     | TdDW(DSW)       | TpC-50    |
|                             | 15     | TdDS(DW)        | TpC-40    |
|                             | 16     | TdA(DR)         | 5TpC-160* |
|                             | 17     | TdAS(DS)        | ТрС-30    |

 $^{\ast}\text{Add}\,\text{2TpC}\,\text{when using extended memory timing.}$ 



## **Product Specification**

## Z8671 Z8<sup>®</sup> MCU with BASIC/Debug Interpreter

#### June 1987

#### **FEATURES**

- The Z8671 MCU is a complete microcomputer preprogrammed with a BASIC/Debug interpreter. Interaction between the interpreter and its user is provided through an on-board UART.
- BASIC/Debug can directly address the Z8671's internal registers and all external memory. It provides quick examination and modification of any external memory location or I/O port.
- The BASIC/Debug interpreter can call machine language subroutines to increase execution speed.
- The Z8671's auto start-up capability allows a program to be executed on power-up or Reset without operator intervention.
- Single + 5V power supply—all I/O pins TTL-compatible.
- 8 MHz

## **GENERAL DESCRIPTION**

The Z8671 Single-Chip Microcomputer (MCU) is one of a line of preprogrammed chips—in this case with a BASIC/Debug interpreter in ROM—offered by Zilog. As a member of the Z8 Family of microcomputers, it offers the same abundance of resources as the other Z8 microcomputers.

Because the BASIC/Debug interpreter is already part of the chip circuit, programming is made much easier. The Z8671 MCU thus offers a combination of software and hardware that is ideal for many industrial control applications. The Z8671 MCU allows fast hardware tests and bit-by-bit examination and modification of memory location, I/O ports,







Figure 2a. 40-pin Dual-In-Line Package (DIP), Pin Assignments

or registers. It also allows bit manipulation and logical operations. A self-contained line editor supports interactive debugging durther speeding up program development.

The BASIC Debug interpreter, a subset of Dartmouth BASIC, operates with three kinds of memory: on-chip registers and external ROM or RAM. The BASIC/Debug interpreter is located in the 2K bytes of on-chip ROM.

Additional features of the Z8671 MCU include the ability to call machine language subroutines to increase execution speed and the ability to have a program execute on power-up or Reset, without operator intervention.

Maximum memory addressing capabilities include 62K bytes of external program memory and 62K bytes of data memory with program storage beginning at location 800<sub>H</sub>. This provides up to 124K bytes of useable memory space. Very few 8-bit microcomputers can directly access this amount of memory.

Each Z8671 Microcomputer has 32 I/O lines, a 144-byte register file, an on-board UART, and two counter/timers.



Figure 2b. 44-pin Chip Carrier, Pin Assignments




## ARCHITECTURE

Z8671 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8671 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the Z8671 can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer

#### PIN DESCRIPTION

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of AS. Under program control, AS can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe, and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P00-P07, P10-P17, P20-P27, P30-P37.** *I/O Port Lines* (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under

#### ADDRESS SPACES

**Program Memory.** The Z8671's 16-bit program counter can address 64K bytes of program memory space. Program memory consists of 2K bytes of internal ROM and up to 62K bytes of external ROM, EPROM, or RAM. The first 12 bytes of program memory are reserved for interrupt vectors (Figure 4). These locations contain six 16-bit vectors that correspond to the six available interrupts. The BASIC/Debug interpreter is located in the 2K bytes of internal ROM. The interpreter begins at address 12 and extends to 2047. to a microprocessor that can address 124K bytes of external memory.

Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of userselectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.

program control for I/O or external memory interface.

**RESET.** Reset (input, active Low). RESET initializes the Z8671. When RESET is deactivated, program execution begins from internal program location 000C<sub>H</sub>.

**R/W.** Read/Write (output). R/W is Low when the Z8671 is writing to external program or data memory.

**XTAL1, XTAL2.** *Crystal 1, Crystal 2* (time-base input and output). These pins connect a parallel-resonant crystal (8 MHz maximum) or an external single-phase clock (8 MHz maximum) to the on-chip clock oscillator and buffer.



Figure 4. Program Memory Map

**Data Memory.** The Z8671 can address up to 62K bytes of external data memory beginning at location 2048 (Figure 5). External data memory may be included with, or separated from, the external program memory space. DM, an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish data and program memory space.

**Register File.** The 144-byte register file may be accessed by BASIC programs as memory locations 0-127 and 240-255. The register file includes four I/O port registers (R0-R3), 124 general-purpose registers (R4-R127), and 16 control and status registers (Figure 6).

The BASIC/Debug Interpreter uses many of the generalpurpose registers as pointers, scratch workspace, and internal variables. Consequently, these registers cannot be used by a machine language subroutine or other user programs. On power-up/Reset, BASIC/Debug searches for external RAM memory and checks for an auto start-up program. In a non-destructive method, memory is tested at relative location xxFD<sub>H</sub>. When BASIC/Debug discovers RAM in the system, it initializes the pointer registers to mark the boundaries between areas of memory that are assigned specific uses. The top page of RAM is allocated for the line buffer, variable storage, and the GOSUB stack. Figure 7a illustrates the contents of the general-purpose registers in the Z8671 system with external RAM. When BASIC/Debug tests memory and finds no RAM, it uses an internal stack and shares register space with the input line buffer and variables. Figure 7b illustrates the contents of the general-purpose registers in the Z8671 system without external RAM.

**Stacks.** Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory between location 2048 and 65535. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).

**Register Addressing.** Z8671 instructions can directly or indirectly access registers with an 8-bit address field. The Z8671 also allows short 4-bit register addressing using the Register Pointer, which is one of the control registers. In the 4-bit mode, the register file is divided into nine working-register groups, each group consisting of 16 contiguous registers (Figure 8). The Register Pointer addresses the starting location of the active working-register group.



Figure 5. Data Memory Map

Figure 6. Control and Status Registers

| ÷          |                                               |          | *                                       |
|------------|-----------------------------------------------|----------|-----------------------------------------|
| 127<br>104 | SHARED BY EXPRESSION<br>STACK AND LINE BUFFER | 127      |                                         |
| 103<br>86  | GOSUB<br>STACK                                | х.       | EXPRESSION<br>EVALUATION<br>STACK       |
| 85<br>64   | SHARED BY GOSUB<br>AND VARIABLES              | 64       | •                                       |
| 63<br>34   | VARIABLES                                     | 63       | FREE                                    |
| 33         | FREE, AVAILABLE<br>FOR USR ROUTINES           | 34       |                                         |
| 32         | COUNTER                                       | 33 32    | COUNTER                                 |
| 31         | USED INTERNALLY                               | . 31     | USED INTERNALLY                         |
| 30         | SCRATCH                                       | 30       | SCRATCH                                 |
| 29.<br>28  | POINTER TO<br>CONSTANT BLOCK                  | 29       | POINTER TO<br>CONSTANT BLOCK            |
| 27<br>24   | USED INTERNALLY                               | 27<br>24 | USED INTERNALLY                         |
| 23<br>22   | LINE NUMBER                                   | 23<br>22 |                                         |
| 21<br>20   | ARGUMENT FOR<br>SUBROUTINE CALL               | 21<br>20 | ARGUMENT FOR<br>SUBROUTINE              |
| 19<br>18   | ARGUMENT/RESULT FOR<br>SUBROUTINE CALL        | 19<br>18 | ARGUMENT/ROUTINE FOR<br>SUBROUTINE CALL |
| 17<br>16   | SCRATCH                                       | 17<br>16 | SCRATCH                                 |
| 15<br>14   | POINTER TO NEXT<br>CHARACTER                  | 15       | POINTER TO INPUT<br>LINE BUFFER         |
| 13<br>12   | POINTER TO LINE<br>BUFFER                     | 13<br>12 | POINTER TO END OF<br>LINE BUFFER        |
| 11<br>10   | POINTER TO GOSUB                              | 11       | POINTER TO STACK<br>BOTTOM              |
| 9<br>8     | POINTER TO BASIC<br>PROGRAM                   | 9        | ADDRESS OF USER<br>PROGRAM              |
| 7<br>6     | POINTER TO GOSUB                              | 7        | POINTER TO GOSUB<br>STACK               |
| 5<br>4     | FREE                                          | . 5      | POINTER TO END<br>OF PROGRAM            |
| 3<br>0     | I/O PORTS                                     | . 3      | I/O PORTS                               |

Figure 7a. General-Purpose Registers with External RAM





34

#### **PROGRAM EXECUTION**

Automatic Start-up. The Z8671 has an automatic start-up capability which allows a program stored in ROM to be executed without operator intervention. Automatic execution occurs on power-on or Reset when the program is stored at address 1020<sub>H</sub>.

**Execution Modes.** The Z8671's BASIC/Debug Interpreter operates in two execution modes: Run and Immediate.

# INTERACTIVE DEBUGGING

Interactive debugging is accomplished with the selfcontained line editor which operates in the Immediate mode. In addition to changing program lines, the editor can correct an immediate command before it is executed. It also allows the correction of typing and other errors as a program is entered.

BASIC/Debug allows interruptions and changes during a

#### COMMANDS

BASIC/Debug recognizes 15 command keywords. For detailed instructions of command usage, refer to the BASIC/Debug Software Reference Manual (#03-3149-02).

- FO The GO command unconditionally branches to a machine language subroutine. This statement is similar to the USR function except that no value is returned by the assembly language routine.
- GOSUB GOSUB unconditionally branches to a subroutine at a line number specified by the user.
- GOTO GOTO unconditionally changes the sequence of program execution (branches to a line number).
- IF/THEN This command is used for conditional operations and branches.
- INPUT/IN These commands request information from the user with the prompt "?", then read the input values (which must be separated by commas) from the keyboard, and store them in the indicated variables. INPUT discards any values remaining in the buffer from previous IN, INPUT, or RUN statements, and requests new data from the operator. IN uses

Programs are edited and interactively debugged in the Immediate mode. Some BASIC/Debug commands are used almost exclusively in this mode. The Run mode is entered from the Immediate mode by entering the command RUN. If there is a program in RAM, it is executed. The system returns to the Immediate mode when program execution is complete or interrupted by an error.

program run to correct errors and add new instructions without disturbing the sequential execution of the program. A program run is interrupted with the use of the escape key. The run is restarted with a GOTO command, followed by the appropriate line number, after the desired changes are entered. The same procedure is used to enter corrections after BASIC/Debug returns an error.

any values left in the buffer first, then requests new data.

- LET LET assigns the value of an expression to a variable or memory location.
- LIST This command is used in the interactive mode to generate a listing of program lines stored in memory on the terminal device.
- NEW The NEW command resets pointer R10-11 to the beginning of user memory, thereby marking the space as empty and ready to store a new program.
- PRINT PRINT lists its arguments, which may be text messages or numerical values, on the output terminal.
- REM This command is used to insert explanatory messages into the program.
- RETURN This command returns control to the line following a GOSUB statement.
- RUN RUN initiates sequential execution of all instructions in the current program.
- STOP STOP ends program execution and clears the GOSUB stack.

## FUNCTIONS

#### BASIC/Debug supports two functions: AND and USR.

The AND function performs a logical AND. It can be used to mask, turn off, or isolate bits. This function is used in the following format:

#### AND (expression, expression)

The two expressions are evaluated, and their bit patterns are ANDed together. If only one value is included in the parentheses, it is ANDed with itself. A logical OR can also be performed by complementing the AND function. This is accomplished by subtracting each expression from -1. For example, the function below is equivalent to the OR of A and B.

-1-AND(-1-A, -1-B)

The USR function calls a machine language subroutine and returns a value. This is useful for applications in which a subroutine can be performed more quickly and efficiently in machine language than in BASIC/Debug.

The address of the first instruction of the subroutine is the first argument of the USR function. The address can be followed by one or two values to be processed by the subroutine. In the following example, BASIC/Debug executes the subroutine located at address 2000 using values literal 256 and variable C.

#### USR(%2000,256,C)

The resulting value is stored in Registers 18-19.

#### **SERIAL INPUT/OUTPUT**

Port 3 lines  $P3_0$  and  $P3_7$  can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0, with a maximum rate of 62.5K bits/second.

The Z8671 automatically adds a start bit and two stop bits to transmitted data (Figure 9). Odd parity is also available as an option. Eight data bits are always transmitted, regardless of

parity selection. If parity is enabled, the eighth data bit is used as the odd parity bit. An interrupt request (IRQ4) is generated on all transmitted characters.

Received data must have a start bit, eight data bits, and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ3 interrupt request.



#### I/O PORTS

The Z8671 has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to provide address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines  $P3_3$  and  $P3_4$  are used as the handshake controls RDY1 and DAV1 (Ready and Data Available).

Memory locations greater than 2048 are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

Port 1 can be placed in the high-impedance state along with Port 0,  $\overrightarrow{AS}$ ,  $\overrightarrow{DS}$  and  $\overrightarrow{R/W}$ , allowing the Z8671 to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning P3<sub>3</sub> as a Bus Acknowledge input and P3<sub>4</sub> as a Bus Request output.

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls DAV0 and RDY0. Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the high-impedance state along with Port 1 and the control signals  $\overline{AS}$ .  $\overline{DS}$  and  $R/\overline{W}$ .

**Port 2** bits can be programmed independently as input or output. The port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $\overline{DAV2}$  and RDY2. The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input (P3<sub>0</sub>-P3<sub>3</sub>) and four output (P3<sub>4</sub>-P3<sub>7</sub>). For serial I/O, lines P3<sub>0</sub> and P3<sub>7</sub> are programmed as serial in and serial out respectively.

Port 3 can also provide the following control functions: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals (IRQ0-IRQ3); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).



#### COUNTER/TIMERS

The Z8671 contains two 8-bit programmable counter/timers (T0 and T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler can be driven by internal or external clock sources; however, the T0 prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request—IRQ4 ( $T_0$ ) or IRQ5 ( $T_1$ )—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T1 is user-definable; it can be either the internal microprocessor clock (4 MHz maximum) divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or nonretriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T0 output to the input of T1. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>OUT</sub>) through which T0, T1 or the internal clock can be output.

#### **INTERRUPTS**

The Z8671 allows six different interrupts from eight sources: the four Port 3 lines  $P3_0$ - $P3_3$ , Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z8671 interrupts are vectored; however, the internal UART operates in a polling fashion. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

The BASIC/Debug Interpreter does not process interrupts. Interrupts are vectored through locations in internal ROM which point to addresses  $1000-1011_{H}$ . To process

interrupts, jump instructions can be entered to the interrupt handling routines at the appropriate addresses as shown in Table 1.

#### Table 1. Interrupt Jump Instructions

| Hex<br>Address | Contains Jump Instruction and Subroutine Address for: |
|----------------|-------------------------------------------------------|
| 1000-1002      | IRQ0                                                  |
| 1003-1005      | IRQ1                                                  |
| 1006-1008      | IRQ2                                                  |
| 1009-100B      | IRQ3                                                  |
| 100C-100E      | IRQ4                                                  |
| 100F-1011      | IRQ5                                                  |
| ,              |                                                       |

# CLOCK

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitance ( $C_1 = 15$  pf maximum) from each pin to ground. The specifications for the crystal are as follows:

#### INSTRUCTION SET NOTATION

Addressing Modes. The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

| IRR      | Indirect register pair or indirect working-register       |  |  |  |  |  |
|----------|-----------------------------------------------------------|--|--|--|--|--|
|          | pair address                                              |  |  |  |  |  |
| Irr      | Indirect working-register pair only                       |  |  |  |  |  |
| Х        | Indexed address                                           |  |  |  |  |  |
| DA       | Direct address                                            |  |  |  |  |  |
| RA       | Relative address                                          |  |  |  |  |  |
| IM       | Immediate                                                 |  |  |  |  |  |
| R        | Register or working-register address                      |  |  |  |  |  |
| r        | Working-register address only                             |  |  |  |  |  |
| IR       | Indirect-register or indirect working-register            |  |  |  |  |  |
|          | address                                                   |  |  |  |  |  |
| Ir       | Indirect working-register address only                    |  |  |  |  |  |
| RR       | Register pair or working register pair address            |  |  |  |  |  |
| Symbols. | Symbols. The following symbols are used in describing the |  |  |  |  |  |

instruction set.

| dst   | Destination location or contents               |
|-------|------------------------------------------------|
| src   | Source location or contents                    |
| cc    | Condition code (see list)                      |
| @     | Indirect address prefix                        |
| SP    | Stack pointer (control registers 254-255)      |
| PC    | Program counter                                |
| FLAGS | Flag register (control register 252)           |
| RP    | Register pointer (control register 253)        |
| IMR   | Interrupt mask register (control register 251) |
|       |                                                |

- AT cut, parallel resonant
- Fundamental type, 8 maximum
- Series resistance,  $R \le 100 \Omega$
- 8 MHz maximum

Assignment of a value is indicated by the symbol "9". For example,

#### dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

#### dst (7)

refers to bit 7 of the destination operand.

Flags. Control Register R252 contains the following six flags:

according to operation

| С | Carry flag          |
|---|---------------------|
| Z | Zero flag           |
| S | 'Sign flag          |
| V | Overflow flag       |
| D | Decimal-adjust flag |
| н | Half-carry flag     |
|   |                     |

Affected flags are indicated by:

| ) ' | Cleared to zero  |
|-----|------------------|
| 1   | Set to one       |
| •   | Set or cleared a |
|     | Unaffected       |

- Undefined
- Х

# **CONDITION CODES**

| Value  | Mnemonic | Meaning                        | Flags Set                |
|--------|----------|--------------------------------|--------------------------|
| 1,000  | ,        | Always true                    |                          |
| 0111   | С        | Carry                          | C = 1                    |
| 1111   | NC       | No carry                       | . C = 0                  |
| 0110   | Z        | Zero                           | Z = 1                    |
| 1110   | NZ       | Not zero                       | Z = 0                    |
| 1101   | PL       | Plus                           | S = 0                    |
| 0101   | MI       | Minus                          | S = 1                    |
| 0100   | OV       | Overflow                       | V = 1                    |
| 1100   | NOV      | No overflow                    | V = 0                    |
| 0110   | EQ       | Equal                          | Z = 1                    |
| 1110   | NE       | Not equal                      | Z = 0                    |
| 1001   | GE       | Greater than or equal          | (S XOR V) = 0            |
| 0001   | LT       | Less than                      | (S XOR V) = 1            |
| . 1010 | GT       | Greater than                   | [Z OR (S XOR V)] = 0     |
| 0010   | LE       | Less than or equal             | [Z  OR  (S  XOR  V)] = 1 |
| 1111   | UGE      | Unsigned greater than or equal | C = 0                    |
| 0111   | ULT      | Unsigned less than             | C = 1                    |
| 1011   | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1    |
| 0011   | ULE      | Unsigned less than or equal    | (C  OR  Z) = 1           |
| 0000 ~ | ×<br>*   | Never true                     | <u> </u>                 |

#### **INSTRUCTION FORMATS**



CCF, DI, EI, IRET, NOP, RCF, RET, SCF

INC r

**ONE-BYTE INSTRUCTION** 



**Figure 11. Instruction Formats** 

# **INSTRUCTION SUMMARY**

|                                                                                      | Addr Mode      | Opcode | ;                   | Flags Affected |   |   |   |    | d  |   |                                                   |
|--------------------------------------------------------------------------------------|----------------|--------|---------------------|----------------|---|---|---|----|----|---|---------------------------------------------------|
| Instruction<br>and Operation                                                         | dst src        |        | Byte<br>(Hex)       |                | с | z | s | ۷  | D  | н | Instruction<br>and Operation                      |
| ADC dst,src<br>dst ← dst + src + C                                                   | (Not           | ie 1)  | 10                  |                | * | * | * | *  | 0  | * | <b>JR</b> cc,dst if cc is true,                   |
| ADD dst,src →<br>dst ← dst + src                                                     | (Not           | te 1)  | 0□                  |                | * | * | * | *  | 0  | * | PC ← PC<br>Range: + 12                            |
| AND dst,src<br>dst ← dst AND src                                                     | (Not           | te 1)  | 5□                  |                |   | * | * | 0  | _  |   | LD dst,src<br>dst ← src                           |
| <b>CALL</b> dst<br>SP $\leftarrow$ SP - 2<br>@SP $\leftarrow$ PC; PC $\leftarrow$ ds | DA<br>IRR<br>t |        | D6<br>D4            |                |   |   |   |    |    | _ | ,                                                 |
| CCF<br>C ← NOT C                                                                     |                |        | EF                  |                | * |   |   |    | _  |   |                                                   |
| CLR dst<br>dst ← 0                                                                   | R<br>IR        |        | B0<br>B1            |                |   |   |   |    |    |   |                                                   |
| <b>COM</b> dst<br>dst ← NOT dst                                                      | R<br>IR        |        | 60<br>61            |                |   | * | * | 0  |    |   |                                                   |
| CP dst.src<br>dst – src                                                              | (Not           | e 1)   | A                   |                | * | * | * | *  |    | _ | dst ← src                                         |
| <b>DA</b> dst<br>dst ← DA dst                                                        | R<br>IR        | *      | 40<br>41            |                | * | * | * | Х  |    |   | <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr |
| DEC dst<br>dst ← dst − 1                                                             | R<br>. IR      |        | 00<br>01            |                |   | * | * | *  | —  |   | LDE dst,srč<br>dst ← src                          |
| DECW dst<br>dst ← dst - 1                                                            | RR<br>IR       |        | 80<br>81            |                | _ | * | * | *  | _  |   | <b>LDEI</b> dst,src<br>dst ← src                  |
| <b>DI</b><br>IMR (7) ← 0                                                             |                |        | 8F                  |                |   |   |   | _  | `- |   | r ← r + 1; rr                                     |
| <b>DJNZ</b> r,dst<br>$r \leftarrow r - 1$                                            | RA             |        | r = 0 -             | F              |   |   | , |    |    |   | OR dst,src<br>dst ← dst OF                        |
| PC ← PC + dst<br>Range: + 127, - 128                                                 | ı              |        |                     |                |   |   |   |    |    |   | <b>POP</b> dst<br>dst ← @SP;                      |
| <b>EI</b><br>IMR (7) ← 1                                                             |                |        | 9F .                |                |   |   | _ | _  |    |   | <b>PUSH</b> src                                   |
| INC dst<br>dst ← dst + 1                                                             | r<br>R         |        | r = 0 - 20          | F              |   | * | * | *. | _  | _ | SP ← SP = *<br>RCF<br>C ← 0                       |
|                                                                                      | IR             |        | 21                  |                |   |   |   |    |    |   | RET                                               |
| INCW dst<br>dst ← dst + 1                                                            | R<br>R⊃        |        | A0<br>A1            |                | _ | * | * | *  | _  |   | PC ← @SP; .<br>                                   |
| IRET<br>FLAGS ← @SP; SP ←                                                            | - SP +         | 1      | BF                  |                | * | * | * | *  | *  | * |                                                   |
| PC ← @SP; SP ← SP                                                                    | + 2; 11        | MR (7) | ←1                  |                |   |   |   |    |    |   |                                                   |
| JP cc.dst<br>if cc is true<br>PC ← dst                                               | DA<br>IRR      |        | cD<br>c = 0 -<br>30 | F              |   |   |   | _  |    | - | RR dst                                            |

|                                                                  | Addr Mode     |         | Opcode          | Flags Affected |   |          |   |   |   |  |  |
|------------------------------------------------------------------|---------------|---------|-----------------|----------------|---|----------|---|---|---|--|--|
| nstruction<br>and Operation                                      | dst           | src     | Byte<br>(Hex)   | С              | z | s        | v | D | н |  |  |
| JR cc,dst<br>f cc is true,<br>PC ← PC + dst<br>Range: +127, –128 | RA            |         | cB<br>c = 0 - F |                |   |          |   |   |   |  |  |
| <b>_D</b> dst,src<br>dst  ← src                                  | r<br>r        | lm<br>R | rC<br>r8        |                |   |          |   | _ |   |  |  |
| н<br>- С                                                         | R             | r       | r9<br>r = 0 - F |                |   |          |   |   |   |  |  |
| 1                                                                | r<br>X        | X<br>r  | C7<br>D7        |                |   |          |   |   |   |  |  |
|                                                                  | r             | lr      | E3              |                |   |          |   |   |   |  |  |
|                                                                  | lr            | r       | F3              |                |   |          |   |   |   |  |  |
|                                                                  | R             | R       | E4              |                |   |          |   |   |   |  |  |
|                                                                  | R             | IR      | E5              |                |   |          |   |   |   |  |  |
|                                                                  | R             |         | E0<br>E7        |                |   |          |   |   |   |  |  |
|                                                                  | IR            | R       | F5              | ,              | • |          |   |   |   |  |  |
| <b>_DC</b> dst,src                                               | r             | Irr     | C2              | _              |   |          |   |   |   |  |  |
| dst ← src                                                        | Irr           | r       | D2              |                |   |          |   |   |   |  |  |
| <b>_DCI</b> dst,src                                              | lr            | lrr     | C3              |                |   |          |   |   |   |  |  |
| dst ← src                                                        | Irr           | lr      | D3              |                |   |          |   |   |   |  |  |
| $\leftarrow$ r + 1; rr $\leftarrow$ rr + 1                       |               |         |                 |                |   |          |   |   |   |  |  |
| _DE dst,src                                                      | r             | Irr     | 82              |                |   |          |   |   |   |  |  |
| dst ← src                                                        | Irr           | r       | 92              |                |   |          |   |   |   |  |  |
| DEI dst,src                                                      | ١r            | Irr     | 83              |                |   |          |   |   |   |  |  |
| dst ← src                                                        | lrr           | lr      | 93              |                |   |          |   |   |   |  |  |
| $\epsilon$ r + 1; rr $\epsilon$ rr + 1                           |               |         |                 |                |   |          |   |   |   |  |  |
| NOP                                                              |               |         | FF,             | _              | _ | _        |   |   |   |  |  |
| <b>DR</b> dst,src<br>dst ← dst OR src                            | (No           | te 1)   | 4 🗆             |                | * | *        | 0 |   |   |  |  |
| POP dst                                                          | R             |         | 50              |                |   |          | _ | _ |   |  |  |
| dst ← @SP;<br>SP ← SP + 1                                        | IR            |         | 51              |                |   |          |   |   |   |  |  |
| PUSH src                                                         |               | R       | 70              |                |   |          |   |   |   |  |  |
| SP ← SP - 1; @SP ←                                               | src           | IR      | 71              |                |   |          |   |   |   |  |  |
| RCF<br>C←0                                                       |               |         | CF              | 0              |   |          |   |   |   |  |  |
| <b>RET</b><br>PC ← @SP; SP ← SP                                  | + 2           |         | AF              |                |   |          |   |   | - |  |  |
| RL dst                                                           | ר R           |         | 90              | *              | * | *        | * | _ | _ |  |  |
|                                                                  | IR            |         | 91              |                |   |          |   |   |   |  |  |
| RLC dst                                                          | ר R           |         | 10              | *              | * | *        | * |   |   |  |  |
|                                                                  | <b>-</b> ' IR |         | 11              |                |   | -        |   |   |   |  |  |
| RR dst                                                           | ר R           |         | E0              | *              | * | <b>*</b> | * |   | - |  |  |
| ·버드 너 <u>가</u> 아                                                 | IR            |         | Ę1 '            |                |   |          |   |   |   |  |  |

# INSTRUCTION SUMMARY (Continued)

|                                           | Addr Mode |       | Opcode        | Flags Affected |   |              |   |          |   |  |
|-------------------------------------------|-----------|-------|---------------|----------------|---|--------------|---|----------|---|--|
| Instruction<br>and Operation              | dst       | src   | Byte<br>(Hex) | С              | z | s            | v | D        | н |  |
| RRC dst +0 +7                             | ם R<br>וR |       | C0<br>C1      | *              | * | *            | * |          |   |  |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No       | te 1) | 3□            | *              | * | *            | * | 1        | * |  |
| <b>SCF</b><br>C ← 1                       |           |       | DF            | 1              | _ | -            | - | <u>`</u> |   |  |
|                                           | ם R<br>IR |       | D0<br>D1      | *              | * | *            | 0 |          |   |  |
| SRP src<br>RP ← src                       |           | lm    | 31            |                |   | <del>.</del> |   |          | _ |  |
| <b>SUB</b> dst,src<br>dst ← dst ← src     | (No       | te 1) | 2□            | *              | * | *            | * | 1        | * |  |
| SWAP dst                                  | ■ R<br>IR |       | F0<br>F1      | Х              | * | *            | Х |          |   |  |
| TCM dst,src<br>(NOT dst) AND src          | (No       | te 1) | 6             |                | * | *            | 0 | _        |   |  |
| TM dst,src<br>dst AND src                 | (No       | te 1) | 7□            |                | * | *            | 0 |          |   |  |

| Instruction                             | Addr Mode |     | Opcode | Flags Affected |   |   |   |   |   |  |  |
|-----------------------------------------|-----------|-----|--------|----------------|---|---|---|---|---|--|--|
| and Operation                           | dst       | src | (Hex)  | С              | z | s | v | D | н |  |  |
| <b>XOR</b> dst,src<br>dst ← dst XOR src | (Note 1)  |     | B      |                | * | * | 0 |   |   |  |  |

NOTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a  $\square$  in this table, and its value is found in the following table to the left of the applicable addressing mode pair.

For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr    | Mode | Lower         |
|---------|------|---------------|
| <br>dst | src  | Opcode Nibble |
| r       | r    | 2             |
| r       | lr   | 3             |
| R       | R    | 4             |
| R       | IR   | 5             |
| R       | IM   | 6             |
| <br>IR  | IM   | 7             |







Figure 12. Control Registers (Continued)

# OPCODE MAP

|   | 0                                        | 1.                                        | 2                                                      | 3                                                        | 4                                                    | 5                                                     | 6                                        | 7                                                     | 8                                                  | 9                                                  | A                                            | в                             | с                                      | D                             | Е                       | F          |
|---|------------------------------------------|-------------------------------------------|--------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------|-------------------------------|----------------------------------------|-------------------------------|-------------------------|------------|
|   | 6.5<br><b>DEC</b><br>R <sub>1</sub>      | 6,5<br><b>DEC</b><br>IR <sub>1</sub>      | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>ADD</b><br>r <sub>1</sub> .lr <sub>2</sub>     | 10,5<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADD</b><br>IR <sub>1</sub> ,IM             | 6,5<br><b>LD</b><br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10,5<br><b>DJNZ</b><br>r <sub>1</sub> ,RA | 12/10,0<br><b>JR</b><br>cc,RA | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10,0<br><b>JP</b><br>cc,DA | 6,5<br><b>INC</b><br>r1 |            |
|   | 6,5<br><b>RLC</b><br>R1                  | 6,5<br><b>RLC</b><br>IR <sub>1</sub>      | 6,5<br>ADC<br>(1,72                                    | 6,5<br>ADC<br>r <sub>1</sub> ,ir <sub>2</sub>            | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>ADC<br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM | 10,5<br>ADC<br>IR <sub>1</sub> ,IM                    |                                                    |                                                    |                                              |                               |                                        |                               |                         |            |
|   | 6,5<br>INC<br>B1                         | 6,5<br>INC<br>IR1                         | 6,5<br>SUB                                             | 6,5<br>SUB<br>r1,lr2                                     | 10,5<br><b>ŞUB</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>SUB<br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM | 10,5<br>SUB<br>IR <sub>1</sub> ,IM                    |                                                    |                                                    |                                              |                               |                                        |                               |                         |            |
|   | 8,0<br><b>JP</b><br>IRR1                 | 6.1<br>SRP<br>IM                          | 6,5<br>SBC<br>1,12                                     | 6,5<br>SBC<br>r1,lr2                                     | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        |                               |                         | 2          |
|   | 8.5<br><b>DA</b><br>R <sub>1</sub>       | 8,5<br><b>DA</b><br>IR <sub>1</sub>       | 6,5<br><b>OR</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>OR</b><br>IR <sub>1</sub> ;IM              |                                                    |                                                    | ,                                            |                               |                                        |                               |                         |            |
| 5 | 10,5<br><b>POP</b><br>R <sub>1</sub>     | 10,5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br><b>AND</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br>AND<br>r <sub>1</sub> ,lr <sub>2</sub>            | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>AND<br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>AND</b><br>R <sub>1</sub> ,IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        | •                             |                         |            |
| 6 | 6,5<br><b>COM</b><br>R <sub>1</sub>      | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                              |                               |                                        |                               |                         |            |
| 7 | 10/12,1<br><b>PUSH</b><br>R <sub>2</sub> | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6,5<br><b>TM</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>TM</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                              |                               |                                        |                               |                         |            |
| B | 10,5<br><b>DECW</b><br>RR <sub>1</sub>   | 10,5<br><b>DECW</b><br>IR <sub>1</sub>    | 12,0<br><b>LDE</b><br>r <sub>1</sub> ,Irr <sub>2</sub> | 18,0<br><b>LDEI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,1<br>DI  |
| 9 | 6,5<br><b>RL</b><br>R <sub>1</sub>       | 6,5<br><b>RL</b><br>IR <sub>1</sub>       | 12,0<br><b>LDE</b><br>r <sub>2</sub> .lrr <sub>1</sub> | 18,0<br><b>LDEI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> |                                                      |                                                       |                                          |                                                       |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,<br>El   |
| A | 10,5<br>INCW<br>RR <sub>1</sub>          | 10,5<br><b>INCW</b><br>IR <sub>1</sub>    | 6,5<br><b>CP</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>CP</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                              | ,                             |                                        |                               |                         | 14,<br>RE  |
| в | 6.5<br><b>CLR</b><br>R <sub>1</sub>      | 6,5<br><b>CLR</b><br>IR <sub>1</sub>      | 6.5<br><b>XOR</b><br>r <sub>1.</sub> r <sub>2</sub>    | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>R <sub>1</sub> ,IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    | ×                                            |                               |                                        |                               |                         | 16,<br>IRE |
| C | 6,5<br><b>RRC</b><br>R <sub>1</sub>      | 6.5<br><b>RRC</b><br>IR <sub>1</sub>      | 12.0<br><b>LDC</b><br>r <sub>1</sub> ,lrr <sub>2</sub> | 18,0<br><b>LDCI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                      |                                                       |                                          | 10,5<br><b>LD</b><br>r <sub>1</sub> ,x,R <sub>2</sub> |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,5<br>RC  |
| D | 6.5<br><b>SRA</b><br>R <sub>1</sub>      | 6,5<br><b>SRA</b><br>IR <sub>1</sub>      | 12,0<br><b>LDC</b><br>r <sub>2</sub> ;lrr <sub>1</sub> | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> | 20,0<br><b>CALL*</b><br>IRR1                         |                                                       | 20,0<br><b>CALL</b><br>DA                | 10,5<br><b>LD</b><br>F <sub>2</sub> ,x,R <sub>1</sub> |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,5<br>SC  |
| E | 6.5<br><b>RR</b><br>R <sub>1</sub>       | 6,5<br><b>RR</b><br>IR <sub>1</sub>       |                                                        | 6,5<br>LD<br>r <sub>1</sub> .IR <sub>2</sub>             | 10,5<br><b>LD</b><br>R <sub>2</sub> .R <sub>1</sub>  | 10,5<br><b>LD</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>R <sub>1</sub> ,IM  | 10,5<br>- <b>LD</b><br>IR <sub>1</sub> ,IM            |                                                    |                                                    |                                              |                               |                                        |                               |                         | 6,5<br>CC  |
| F | * 8 5<br>SWAP<br>R1                      | 8.5<br><b>SWAP</b><br>IR <sub>1</sub>     |                                                        | 6,5<br><b>LD</b><br>Ir <sub>1</sub> .r <sub>2</sub>      |                                                      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>  |                                          |                                                       | V                                                  |                                                    |                                              |                               |                                        |                               |                         | 6,0<br>NO  |
|   |                                          |                                           |                                                        |                                                          | <u> </u>                                             |                                                       |                                          |                                                       |                                                    | L                                                  | ~~                                           |                               |                                        |                               |                         | _          |
|   |                                          | 2                                         | 2                                                      |                                                          |                                                      | ;                                                     | 3                                        |                                                       |                                                    |                                                    | 2                                            |                               |                                        | 3                             |                         | 1          |



Legend: R = 8-bit address r = 4-bit address  $R_1 \text{ or } r_1 = \text{Dst}$  address  $R_2 \text{ or } r_2 = \text{Src}$  address

Sequence:

Opcode, First Operand, Second Operand

NOTE: The blank areas are not defined

\*2-byte instruction fetch cycle appears as a 3-byte instruction

# **ABSOLUTE MAXIMUM RATINGS**

Voltages on all pins with respect

| to GND              | +7.0V                     |
|---------------------|---------------------------|
| Operating Ambient   |                           |
| Temperature         | .See Ordering Information |
| Storage Temperature | 65°C to +150°C            |

# STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- $\bullet 0^{\circ}C \leq T_A \leq +70^{\circ}C$

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

The Ordering Information section lists package temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.



#### Figure 13. Test Load 1

## **DC CHARACTERISTICS**

| Symbol          | Parameter                      | Min  | Max             | Unit | Condition                          |
|-----------------|--------------------------------|------|-----------------|------|------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | V <sub>CC</sub> | V    | Driven by External Clock Generator |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8             | V    | Driven by External Clock Generator |
| VIH             | Input High Völtage             | 2.0  | V <sub>CC</sub> | . V  |                                    |
| VIL             | Input Low Voltage              | 0.3  | 0.8             | V    |                                    |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8  | Vcc             | V    |                                    |
| V <sub>RL</sub> | Reset Input Low Voltage        | -0.3 | 0.8             | V    |                                    |
| VOH             | Output High Voltage            | 2.4  |                 | V    | $I_{OH} = -250 \mu A$              |
| VOL             | Output Low Voltage             |      | 0.4             | V    | $I_{OL} = +2.0 \text{ mA}$         |
| Ι <sub>ΙΕ</sub> | Input Leakage                  | - 10 | 10              | μA   | $0V \leq V_{IN} \leq +5.25V$       |
| IOL             | Output Leakage                 | - 10 | 10              | μÁ   | 0V ≤ V <sub>IN</sub> ≤ +5.25V      |
| l <sub>IR</sub> | Reset Input Current            |      | - 50            | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$     |
| lcc             | V <sub>CC</sub> Supply Current |      | 180             | mA   |                                    |



Figure 16. External I/O or Memory Read/Write

## **AC CHARACTERISTICS**

External I/O or Memory Read/Write Timing

| No.  | Symbol      | Parameter                                                                  | Min | Max | Notes*†° |
|------|-------------|----------------------------------------------------------------------------|-----|-----|----------|
| 1    | TdA(AS)     | Address Valid to AS ↑ Delay                                                | 35  |     | 2,3      |
| 2    | TdAS(A)     | AS ↑ to Address Float Delay                                                | 45  |     | 2,3      |
| 3    | TdAS(DR)    | AS ↑ to Read Data Required Valid                                           |     | 220 | 1,2,3    |
| 4    | TwAS        | AS Low Width                                                               | 55  |     | 1,2,3    |
| 5    | TdAz(DS)    | Åddress Float to DS↓                                                       | 0   |     |          |
| 6 -  | - TwDSR     | — <u>DS</u> (Read) Low Width                                               |     |     |          |
| 7    | TwDSW       | DS (Write) Low Width                                                       | 110 |     | 1,2,3    |
| 8    | TdDSR(DR)   | $\overline{\text{DS}}\downarrow$ to Read Data Required Valid               |     | 130 | 1,2,3    |
| 9    | ThDR(DS)    | Read Data to DS ↑ Hold Time                                                | 0   |     |          |
| 10   | TdDS(A)     | DS ↑ to Address Active Delay                                               | 45  |     | 2,3      |
| 11   | TdDS(AS)    | $\overline{\text{DS}}$ ↑ to $\overline{\text{AS}} \downarrow \text{Delay}$ | 55  |     | 2.3      |
| 12 - | - TdR/W(AS) | — R/₩ Valid to ĀS↑ Delay                                                   |     |     | 2,3      |
| 13   | TdDS(R/W)   | $\overline{\text{DS}}$ ↑ to R/ $\overline{\text{W}}$ Not Valid             | 35  |     | 2,3      |
| 14   | TdDW(DSW)   | Write Data Valid to $\overline{\text{DS}}$ (Write) $\downarrow$ Delay      | 35  |     | 2,3      |
| 15   | TdDS(DW)    | DS ↑ to Write Data Not Valid Delay                                         | 45  | 1   | 2,3      |
| 16   | TdA(DR)     | Address Valid to Read Data Required Valid                                  |     | 255 | 1,2,3    |
| 17   | TdAS(DS)    | $\overline{AS}$ $\uparrow$ to $\overline{DS}$ $\downarrow$ Delay           | 55  |     | 2,3      |

NOTES:

1. When using extended memory timing add 2 TpC.

2. Timing numbers given are for minimum TpC.

3. See clock cycle time dependent characteristics table.

† Test Load 1.

° All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0".

\* All units in nanoseconds (ns).



Figure 17. Additional Timing

# AC CHARACTERISTICS

Additional Timing

| Me  | Sambal       | Baram eter                        | Min  | Man    | N      |
|-----|--------------|-----------------------------------|------|--------|--------|
| NO. | Зутоо        | Farameter                         | Min  | Max    | Notes* |
| 1   | TpC          | Input Clock Period                | 80   | 1000   | 1      |
| 2   | TrC,TfC      | Clock Input Rise And Fall Times   |      | 15     | 1      |
| 3   | TwC          | Input Clock Width                 | 26   |        | 1      |
| 4   | TwTinL       | Time Input Low Width              | 70   |        | 2      |
| 5 — | - TwTinH     | — Timer Input High Width ———      |      |        | 2      |
| 6   | TpTin        | Timer Input Period                | 8TpC |        | 2      |
| 7   | TrTin, TfTin | Timer Input Rise And Fall Times   |      | 100    | 2      |
| 8a  | TwIL         | Interrupt Request Input Low Time  | 70   |        | 2,3    |
| 8b  | TwIL         | Interrupt Request Input Low Time  | 3TpC |        | 2,4    |
| 9   | TwIH         | Interrupt Request Input High Time | 3TpC | а.<br> | 2,3    |

NOTES: 1. Clock timing references uses 3.8 V for a logic "1" and 0.8 V for a logic "0". 2. Timing reference uses 2.0 V for a logic "1" and 0.8 V for a logic "0".

Interrupt request via Port 3 (P31-P33).
Interrupt request via Port 3 (P30).
Units in nanoseconds (ns).

A0-A10 ADDRESS VALID 1 (2)Do-D7 DON'T CARE DATA IN VALID

#### Figure 18. Memory Port Timing

## **AC CHARACTERISTICS**

Memory Port Timing

| No. | Symbol  | Parameter                         | Min | Max | Notes* |
|-----|---------|-----------------------------------|-----|-----|--------|
| 1   | TdA(DI) | Address Valid to Data Input Delay | · . | 320 | 1,2    |
| 2   | ThDI(Å) | Data In Hold time                 | 0   |     | 1      |

NOTES:

1. Test Load 2.

2. This is a Clock-Cycle-Dependent parameter. For clock frequencies other than the maximum, use the following formula:  $5 \, \mathrm{TpC} - 95$ 

\*Units are nanoseconds unless otherwise specified.



Figure 18b. Output Handshake

# **AC CHARACTERISTICS**

Handshake Timing

| No. | Symbol         | Parameter                     | Min   | Max | Notes* |
|-----|----------------|-------------------------------|-------|-----|--------|
| 1   | TsDI(DAV)      | Data In Setup Time            | 0     | 1   |        |
| 2   | ThDI(DAV)      | Data In Hold time             | 160   |     |        |
| 3   | TwDAV          | Data Available Width          | 120   |     |        |
| 4   | TdDAVIf(RDY)   | DAV ↓ Input to RDY ↓ Delay    |       | 120 | 1,2    |
| 5—  | - TdDAVOf(RDY) | - DAV ↓ Output to RDY ↓ Delay |       |     | 1,3    |
| 6   | TdDAVIr(RDY)   | DAV ↑ Input to RDY ↑ Delay    |       | 120 | 1,2    |
| 7   | TdDAV0r(RDY)   | DAV ↑ Output to RDY ↑ Delay   | 0     | /   | 1,3    |
| 8   | TdDO(DAV)      | Data Out to DAV↓ Delay        | 30    |     | 1      |
| 9   | TdRDY(DAV)     | Rdy↓Input to DAV ↑ Delay      | · • 0 | 140 | 1      |

\* Units in nanoseconds (ns).

NOTES:

1. Test load 1

Input handshake
Output handshake

† All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0".

# **CLOCK CYCLE TIME-DEPENDENT CHARACTERISTICS**

| Number | Symbol    | Z8671-8<br>Equation   | Number   | Symbol    | Z8671-8<br>Equation                   |
|--------|-----------|-----------------------|----------|-----------|---------------------------------------|
| 1 ·    | TdA(AS)   | TpC – 75              | 13       | TdDS(R/W) | TpC - 65                              |
| 2      | TdAS(A)   | TpC <sup>-</sup> - 55 | 14       | TdDW(DSW) | TpC – 75                              |
| 3      | TdAS(DR)  | 4TpC – 140*           | 15       | TdDS(DW)  | TpC - 55                              |
| 4      | TwAS      | TpC - 45              | 16       | TdA(DR)   | 5TpC - 215*                           |
| 6      | TwDSR     | 3TpC – 125*           | 17       | TdAS(DS)  | TpC - 45                              |
| 7      | TwDSW     | 2TpC - 90*            | <u> </u> |           |                                       |
| 8      | TdDSR(DR) | 3TpC - 175*           |          |           | · · · · · · · · · · · · · · · · · · · |
| 10     | Td(DS)A   | TpC - 55              |          |           |                                       |
| 11     | TdDS(AS)  | TpC – 55              |          |           |                                       |
| 12     | TdR/W(AS) | TpC - 75              |          |           |                                       |

\* Add 2TpC when using extended memory timing

.



## **Product Specification**

# Z8681/82 Z8® ROMIess MCU

#### June 1987

#### **FEATURES**

- Complete microcomputer, 24 I/O lines, and up to 64K bytes of addressable external space each for program and data memory.
- 143-byte register file, including 124 general-purpose registers, 3 I/O port registers, and 16 status and control registers.
- Vectored, priority interrupts for I/O, counter/timers, and UART.
- On-chip oscillator that accepts crystal or external clock drive.

## GENERAL DESCRIPTION

The Z8681 and Z8682 are ROMless versions of the Z8 single-chip microcomputer. The Z8682 is usually more cost effective. These products differ only slightly and can be used interchangeably with proper system design to provide maximum flexibility in meeting price and delivery needs.

 Full-duplex UART and two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.

- Register Pointer so that short, fast instructions can access any one of the nine working-register groups.
- Single + 5V power supply—all I/O pins TTL compatible.
- Z8681/82 available in 8 MHz. Z8681 also available in 12 and 16 MHz.

The Z8681/82 offers all the outstanding features of the Z8 family architecture except an on-chip program ROM. Use of external memory rather than a preprogrammed ROM enables this Z8 microcomputer to be used in low volume applications or where code flexibility is required.



The Z8681/82 can provide up to 16 output address lines, thus permitting an address space of up to 64K bytes of data or program memory. Eight address outputs (AD<sub>0</sub>-AD<sub>7</sub>) are provided by a multiplexed, 8-bit, Address/Data bus. The remaining 8 bits can be provided by the software configuration of Port 0 to output address bits  $A_8$ - $A_{15}$ .

Available address space can be doubled (up to 128K bytes for the Z8681 and 124K bytes for the Z8682) by programming bit 4 of Port 3 (P3<sub>4</sub>) to act as a data memory select output ( $\overline{\text{DM}}$ ). The two states of  $\overline{\text{DM}}$  together with the 16 address outputs can define separate data and memory address spaces of up to 64K/62Kbytes each. There are 143 bytes of RAM located on-chip and organized as a register file of 124 general-purpose registers, 16 control and status registers, and three I/O port registers. This register file can be divided into nine groups of 16 working registers each. Configuring the register file in this manner allows the use of short format instructions; in addition, any of the individual registers can be accessed directly.

The pin functions and the pin assignments of the Z8681/82 40- and 44-pin packages are illustrated in Figures 1 and 2, respectively.



Figure 2b. 44-pin Chip Carrier, Pin Assignments



Figure 3. Functional Block Diagram

## ARCHITECTURE

Z8681/82 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8681/82 fulfills this with 24 pins available for input and output. These lines are grouped into three ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an Address bus for interfacing external memory.

Three basic address spaces are available: program

**PIN DESCRIPTION** 

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ .

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P0<sub>0</sub>-P0<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (input/outputs, TTL-compatible). These 24 lines are divided into three 8-bit I/O ports that can be configured under program control for I/O or external memory interface (Figure 3).

**P1<sub>0</sub>-P1<sub>7</sub>.** Address/Data Port (bidirectional). Multiplexed address  $(A_0-A_7)$  and data  $(D_0-D_7)$  lines used to interface with

memory, data memory and the register file (internal). The 143-byte random-access register file is composed of 124 general-purpose registers, three I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of user-selectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate. Figure 3 shows the Z8681/82 block diagram.

program and data memory.

**RESET** . Reset (input, active Low). RESET initializes the Z8681/82. After RESET the Z8681 is in the extended memory mode. When RESET is deactivated, program execution begins from program location  $000C_H$  for the Z8681 and  $0812_H$  for the Z8682.

**R/W.** Read/Write (output). R/W is Low when the Z8681/82 is writing to external program or data memory.

**XTAL1, XTAL2.** *Crystal 1, Crystal 2* (time-base input and output). These pins connect a parallel-resonant crystal to the on-chip clock oscillator and buffer.

#### SUMMARY OF Z8681 AND Z8682 DIFFERENCES

| Eastura                                           | 78691                                                        | 78682                                                                                              |
|---------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
|                                                   | 20001                                                        | 20002                                                                                              |
| Address of first instruction executed after Reset | 12                                                           | 2066                                                                                               |
| Addressable memory space                          | 0–64K                                                        | 2K-64K                                                                                             |
| Address of interrupt vectors                      | 0-11                                                         | 2048–2065                                                                                          |
| Reset input high voltage                          | TTL levels *                                                 | 7.35-8.0V                                                                                          |
| Port 0 configuration after Reset                  | Input, float after reset. Can be programmed as Address bits. | Output, configured as Address bit $A_8-A_{15}$ .                                                   |
| External memory timing start-up configurations    | Extended Timing                                              | Normal Timing                                                                                      |
| Interrupt vectors                                 | 2 byte vectors point directly to service routines.           | 2 byte vectors in internal ROM point to 3 byte Jump instructions, which point to service routines. |
| Interrupt response time                           | 26 clocks                                                    | 36 clocks                                                                                          |
|                                                   |                                                              |                                                                                                    |

\*8.0V VIN max.

#### ADDRESS SPACES

**Program Memory\*.** The Z8681/82 addresses 64K/62K bytes of external program memory space (Figure 4).

For the Z8681, the first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. Program execution begins at location  $000C_H$  after a reset.

The Z8682 has six 24-bit interrupt vectors beginning at address  $0800_{\text{H}}$ . The vectors consist of Jump Absolute instructions. After a reset, program execution begins at location  $0812_{\text{H}}$  for the Z8682.

**Data Memory**<sup>\*</sup>. The Z8681/82 can address 64K/62K bytes of external data memory. External data memory may be included with or separated from the external program memory space.  $\overline{DM}$ , an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

Register File. The 143-byte register file includes three I/O

port registers (R0, R2, R3), 124 general-purpose registers (R4-R127) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 5.

Z8681/82 instructions can access registers directly or indirectly with an 8-bit address field. This also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into nine working-register groups, each occupying 16 contiguous locations (Figure 5). The Register Pointer addresses the starting location of the active working-register group (Figure 6).

**Stacks.** Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).



. .

Figure 4. Z8681/82 Program Memory Map



#### **SERIAL INPUT/OUTPUT**

Port 3 lines  $P3_0$  and  $P3_7$  can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0.

The Z8681/82 automatically adds a start bit and two stop bits to transmitted data (Figure 7). Odd parity is also available as an option. Eight data bits are always transmitted, regardless of parity selection. If parity is enabled, the eighth data bit is used as the odd parity bit. An interrupt request (IRQ4) is generated on all transmitted characters.

Received data must have a start bit, eight data bits, and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ3 interrupt request.



54

#### COUNTER/TIMERS

The Z8681/82 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request—IRQ4 ( $T_0$ ) or IRQ5 ( $T_1$ )—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass

## **I/O PORTS**

The Z8681/82 has 24 lines available for input and output. These lines are grouped into three ports of eight lines each and are configurable as input, output or address. Under software control, the ports can be programmed to provide

**Port 1** is a dedicated Z-BUS compatible memory interface. The operations of Port 1 are supported by the Address Strobe ( $\overline{AS}$ ) and Data Strobe ( $\overline{DS}$ ) lines, and by the Read/Write (R/W) and Data Memory ( $\overline{DM}$ ) control lines. The low-order program and data memory addresses ( $A_0$ - $A_7$ ) are output through Port 1 (Figure 8) and are multiplexed with data in/out ( $D_0$ - $D_7$ ). Instruction fetch and data memory read/write operations are done through this port.

Port 1 cannot be used as a register nor can a handshake mode be used with this port.

Both the Z8681 and Z8682 wake up with the 8 bits of Port 1 configured as address outputs for external memory. If more than eight address lines are required with the Z8681, additional lines can be obtained by programming Port 0 bits as address bits. The least-significant four bits of Port 0 can

**Port 0\*** can be programmed as a nibble I/O port, or as an address port for interfacing external memory (Figure 9). When used as an I/O port, Port 0 can be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls DAV<sub>0</sub> and RDY<sub>0</sub>. Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibbles) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble is used for addressing.

*In the Z8681*\*, Port 0 lines float after reset; their logic state is unknown until the execution of an initialization routine that configures Port 0.

mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T<sub>1</sub> is user-definable; it can be either the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or nonretriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T<sub>0</sub> output to the input of T<sub>1</sub>. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>OUT</sub>) through which T<sub>0</sub>, T<sub>1</sub> or the internal clock can be output.

address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

be configured to supply address bits  $A_8$ - $A_{11}$  for 4K byte addressing or both nibbles of Port 0 can be configured to supply address bits  $A_8$ - $A_{15}$  for 64K byte addressing.



Such an initialization routine must reside within the first 256 bytes of executable code and must be physically mapped into memory by forcing the Port 0 address lines to a known state (Figure 10). The proper port initialization sequence is:

- Write initial address (A<sub>8</sub>-A<sub>15</sub>) of initialization routine to Port 0 address lines.
- 2. Configure Port 0 Mode register to output  $A_8\text{-}A_{15}$  (or  $A_8\text{-}A_{11}$ ).

To permit the use of slow memory, an automatic wait mode of two oscillator clock cycles is configured for the bus timing of the Z8681 after each reset. The initialization routine could include reconfiguration to eliminate this extended timing mode.

\*This feature differs in the Z8681 and Z8682.

The following example illustrates the manner in which an initialization routine can be mapped in a Z8681 system with 4K of memory.

*Example.* In Figure 10, the initialization routine is mapped to the first 256 bytes of program memory. Pull-down resistors maintain the address lines at a logic 0 level when these lines are floating. The leakage current caused by fanout must be taken into consideration when selecting the value of the pulldown resistors. The resistor value must be large enough to allow the Port 0 output driver to pull the line to a logic 1. Generally, pulldown resistors are incompatible with TTL loads. If Port 0 drives into TTL input loads ( $I_{LOW} = 1.6 \text{ mA}$ ) the external resistor should be tied to  $V_{CC}$  and the initialization routine put in address space FF00<sub>H</sub>-FFFF<sub>H</sub>.

In the Z8682\*, Port 0 lines are configured as address lines  $A_8-A_{15}$  after a Reset. If one or both nibbles are needed for

I/O operation, they must be configured by writing to the Port 0 Mode register. The Z8682 is in the fast memory timing mode after Reset, so the initialization routine must be in fast memory.









**Port 2** bits can be programmed independently as input or output (Figure 11). This port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Port 0, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $\overline{DAV}_2$  and  $RDY_2$ . The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines (Figure 12). In either case, the direction of the eight lines is fixed as four input (P3<sub>0</sub>-P3<sub>3</sub>) and four output (P3<sub>4</sub>-P3<sub>7</sub>). For serial I/O, lines P3<sub>0</sub> and P3<sub>7</sub> are programmed as serial in and serial out, respectively.

Port 3 can also provide the following control functions: handshake for Ports 0 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals (IRQ0-IRQ3); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).









56

## INTERRUPTS\*

The Z8681/82 allows six different interrupts from eight sources: the four Port 3 lines P3<sub>0</sub>-P3<sub>3</sub>, Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z8681 and Z8682 interrupts are vectored through locations in program memory. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all subsequent interrupts, saves the Program Counter and status flags, and accesses the program memory vector location reserved for that interrupt. In the Z8681, this memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. The Z8681 takes 63 crystal cycles to enter an interrupt subroutine.

The Z8682 has a small internal ROM that contains six 2-byte interrupt vectors pointing to addresses 2048-2065, where 3-byte jump absolute instructions are located (Figure 4 and Table 1). These jump instructions each contain a 1-byte

#### CLOCK

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitance ( $C_L = 15$  pf maximum) from each pin to ground. The specifications for the crystal are as follows:

#### Z8681/Z8682 INTERCHANGEABILITY

Although the Z8681 and Z8682 have minor differences, a system can be designed for compatibility with both ROMless versions. To achieve interchangeability, the design must take into account the special requirements of each device in the external interface, initialization, and memory mapping.



Figure 13. Z8682 RESET Pin Input Waveform

\*This feature differs in the Z8681 and Z8682.

opcode and a 2-byte starting address for the interrupt service routine.

| Hex<br>Address | Contains Jump Instruction and<br>Subroutine Address For |
|----------------|---------------------------------------------------------|
| 800-802        | IRQ0                                                    |
| 803-805        | IRQ1                                                    |
| 806-808        | IRQ2                                                    |
| 809-80B        | IRQ3                                                    |
| 80C-80E        | IRQ4                                                    |
| 80F-811        | IRQ5                                                    |

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

- AT cut, parallel-resonant
- Fundamental type
- Series resistance,  $R_s \le 100\Omega$
- For Z8682, 8 MHz maximum
- For Z8681—12, 16 MHz maximum

**External Interface.** The Z8682 requires a 7.5V positive logic level on the RESET pin for at least 6 clock periods immediately following reset, as shown in Figure 13. The Z8681 requires a 3.8V or higher positive logic level, but is compatible with the Z8682 RESET waveform. Figure 14 shows a simple circuit for generating the 7.5V level.



Figure 14. RESET Circuit

**Initialization.** The Z8681 wakes up after reset with Port 0 configured as an input, which means Port 0 lines are floating in a high-impedance state. Because of this pullup or pulldown, resistors must be attached to Port 0 lines to force them to a valid logic level until Port 0 is configured as an address port.

Port 0 initialization is discussed in the section on ports. An example of an initialization routine for Z8681/Z8682 compatibility is shown in Table 2. Only the Z8681 need execute this program.

#### Table 2. Initialization Routine

| Address | Opcodes  | Instruction         | Comments                                                                                |
|---------|----------|---------------------|-----------------------------------------------------------------------------------------|
| 000C    | E6 00 00 | LD PO #%00          | Set A <sub>8</sub> -A <sub>15</sub> to 0.                                               |
| 000F    | E6 F8 96 | LD P01M #%96        | Configure Port 0 as A <sub>8</sub> -A <sub>15</sub> . Eliminate extended memory timing. |
| 0012    | 8D 08 12 | JP START<br>ADDRESS | Execute application program.                                                            |





**Memory Mapping.** The Z8681 and Z8682 lower memory boundaries are located at 0 and 2048, respectively. A single program ROM can be used with either product if the logical program memory map shown in Figure 15 is followed. The Z8681 vectors and initialization routine must be starting at address 0 and the Z8682 3-byte vectors (jump instructions) must be at address 2048 and higher. Addresses in the range 21-2047 are not used. Figure 16 shows practical schemes for implementing this memory map using 4K and 2K ROMs.



a. Logical to Physical Memory Mapping for 4K ROM





Figure 16. Practical Schemes for Implementing Z8681 and Z8682 Compatible Memory Map

# INSTRUCTION SET NOTATION

IMR

Addressing Modes. The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

Interrupt mask register (control register 251)

| IRR<br>Irr<br>X<br>DA | Indirect register pair or indirect working-register<br>pair address<br>Indirect working-register pair only<br>Indexed address<br>Direct address | indicate<br>data an<br>notatior<br>locatior | es that the source data is added to the<br>d the result is stored in the destination loo<br>n "addr(n)" is used to refer to bit "n"<br>h. For example, |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| RA                    | Relative address                                                                                                                                |                                             | dst (7)                                                                                                                                                |
| IM<br>R               | Immediate<br>Register or working-register address                                                                                               | refers to                                   | bit 7 of the destination operand.                                                                                                                      |
| r<br>IR               | Working-register address only<br>Indirect-register or indirect working-register<br>address                                                      | <b>Flags.</b><br>flags:                     | Control Register R252 contains the fol                                                                                                                 |
| lr<br>RR              | Indirect working-register address only<br>Register pair or working register pair address                                                        | C<br>Z                                      | Carry flag<br>Zero flag                                                                                                                                |
| Symbols<br>instructio | . The following symbols are used in describing the n set.                                                                                       | S<br>V<br>D                                 | Sign flag<br>Overflow flag<br>Decimal-adjust flag                                                                                                      |
| dst                   | Destination location or contents                                                                                                                | H                                           | Half-carry flag                                                                                                                                        |
| src<br>cc             | Source location or contents<br>Condition code (see list)                                                                                        | Affected                                    | d flags are indicated by:                                                                                                                              |
| @                     | Indirect address prefix                                                                                                                         | 0                                           | Cleared to zero                                                                                                                                        |
| SP                    | Stack pointer (control registers 254-255)                                                                                                       | 1                                           | Set to one                                                                                                                                             |
| PC                    | Program counter                                                                                                                                 | *                                           | Set or cleared according to operation                                                                                                                  |
| FLAGS                 | Flag register (control register 252)                                                                                                            |                                             | Unaffected                                                                                                                                             |
| RP                    | Register pointer (control register 253)                                                                                                         | Х                                           | Undefined                                                                                                                                              |

#### **CONDITION CODES**

| Value | Mnemonic | Meaning                        | Flags Set                |
|-------|----------|--------------------------------|--------------------------|
| 1000  |          | Always true                    | · · ·                    |
| 0111  | С        | Carry                          | C = 1                    |
| 1111  | NC       | No carry                       | C = 0                    |
| 0110  | Z        | Zero                           | -Z = 1                   |
| 1110  | NZ       | Not zero                       | Z = 0                    |
| 1101  | PĹ       | Plus                           | S = 0                    |
| 0101  | MI       | Minus                          | S = 1                    |
| 0100  | OV       | Overflow                       | V = 1                    |
| 1100  | NOV      | No overflow                    | V = 0                    |
| 0110  | EQ       | Equal                          | Z = 1                    |
| 1110  | NE       | Not equal                      | Z = 0                    |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0            |
| 0001  | LT       | Less than                      | (S XOR V) = 1            |
| 1010  | GT       | Greater than                   | [Z OR (S XOR V)] = 0     |
| 0010  | LE       | Less than or equal             | [Z  OR  (S  XOR  V)] = 1 |
| 1111  | UGE      | Unsigned greater than or equal | C = 0                    |
| 0111  | ULT      | Unsigned less than             | C = 1                    |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1    |
| 0011  | ULE      | Unsigned less than or equal    | (C  OR  Z) = 1           |
| 0000  |          | Nevertrue                      | _                        |

Assignment of a value is indicated by the symbol "←". For example,

ţ

#### dst ← dst + src

led to the destination stination location. The to bit "n" of a given

ains the following six



Figure 17. Instruction Formats

# **INSTRUCTION SUMMARY**

|                                                                                        | Addr      | Mode | Opcode     | F | lag | s A | ffe | cte | d |                                            | Addr     | Mode | Opcode          | Flags Affected |   |   |   |   |     |
|----------------------------------------------------------------------------------------|-----------|------|------------|---|-----|-----|-----|-----|---|--------------------------------------------|----------|------|-----------------|----------------|---|---|---|---|-----|
| and Operation                                                                          | dst       | src  | (Hex)      | C | z   | s   | ۷   | D   | н | and Operation                              | dst      | src  | (Hex)           | С              | z | s | v | D | H   |
| ADC dst,src<br>dst ← dst + src + C                                                     | (Not      | e 1) | 1          | * | *   | *   | *   | 0   | * | <b>DEC</b> dst<br>dst ← dst - 1            | R<br>IR  |      | 00<br>01        |                | * | * | * | _ |     |
| ADD dst,src<br>dst ← dst + src                                                         | (Not      | e 1) | 0□         | * | *   | *   | *   | 0   | * | <b>DECW</b> dst<br>dst ← dst – 1           | RR<br>IR |      | 80<br>81        | _              | * | * | * | - | -   |
| AND dst,src<br>dst ← dst AND src                                                       | (Not      | e 1) | 5□         |   | *   | *   | 0   |     | _ | <b>DI</b><br>IMR (7) ← 0                   |          |      | 8F              |                |   |   |   |   |     |
| <b>CALL</b> dst<br>SP $\leftarrow$ SP $- 2$<br>@SP $\leftarrow$ PC; PC $\leftarrow$ ds | DA<br>IRR |      | D6<br>D4   |   |     |     |     |     | _ | <b>DJNZ</b> r,dst<br>r ← r – 1<br>if r ≠ 0 | RA       |      | rA<br>r = 0 - F | -              |   |   |   | - | . — |
| CCF<br>C←NOTC                                                                          |           |      | EF         | * |     | _   | —   | _   |   | PC ← PC + dst<br>Range: +127, -128         |          |      |                 |                |   |   |   |   |     |
| CLR dst<br>dst ← 0                                                                     | R<br>IR   |      | B0<br>. B1 |   | _   |     |     |     | _ | <b>EI</b><br>IMR (7) ← 1                   |          |      | 9F              |                |   |   |   |   |     |
| COM dst<br>dst ← NOT dst                                                               | R<br>IR   |      | 60<br>61   |   | *   | *   | 0   |     | - | INC dst<br>dst ← dst + 1                   | r<br>D   |      | r = 0 - F       |                | * | * | * |   | _   |
| <b>CP</b> dst,src<br>dst – src                                                         | (Not      | e 1) | A          | * | *   | *   | *   | _   |   |                                            | IR       |      | 21              |                |   |   |   |   |     |
| DA dst<br>dst ← DA dst                                                                 | R         |      | 40         | * | *   | *   | Х   | _   | _ | INCW dst<br>dst ← dst + 1                  | IR       |      | A0<br>A1        |                | * | * | * |   |     |
|                                                                                        |           |      |            |   |     |     |     |     |   |                                            |          |      |                 |                |   |   |   |   |     |

# **INSTRUCTION SUMMARY** (Continued)

|                                                                                             | Addr                                  | Mode                                          | Opcode                                                                | Flags Affected |   |   |   |              |   |  |  |
|---------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------|----------------|---|---|---|--------------|---|--|--|
| and Operation                                                                               | dst                                   | src                                           | (Hex)                                                                 | С              | z | s | v | D            | н |  |  |
| <b>IRET</b><br>FLAGS ← @SP; SP ←<br>PC ← @SP; SP ← SP                                       | SP +<br>+ 2;1                         | 1<br>MR (7)                                   | BF<br>← 1                                                             | *              | * | * | * | *            | * |  |  |
| JP cc,dst<br>if cc is true<br>PC ← dst                                                      | DA<br>IRR                             |                                               | $c = \begin{array}{c} cD\\ c = 0 - F\\ 30 \end{array}$                |                |   |   |   |              |   |  |  |
| <b>JR</b> cc,dst<br>if cc is true,<br>PC ← PC + dst<br>Range: + 127, - 128                  | RA                                    |                                               | cB<br>c = 0 - F                                                       | <br>、          |   |   |   | and a second |   |  |  |
| LD dst,src<br>dst ← src                                                                     | r<br>R<br>T<br>X<br>Ir<br>R<br>R<br>R | lm<br>R<br>r<br>X<br>r<br>Ir<br>R<br>IR<br>IM | rC<br>r8<br>r9<br>r = 0 - F<br>C7<br>D7<br>E3<br>F3<br>E4<br>E5<br>E6 |                |   |   |   |              |   |  |  |
|                                                                                             | IR<br>IR                              | IM<br>R                                       | E7<br>F5                                                              |                |   |   |   |              |   |  |  |
| LDC dst,src<br>dst ← src                                                                    | r<br>Irr                              | lrr<br>r                                      | C2<br>D2                                                              |                | , |   |   | 1            |   |  |  |
| <b>LDCI</b> dst,src<br>dst $\leftarrow$ src<br>r $\leftarrow$ r + 1; rr $\leftarrow$ rr + 1 | lr<br>Irr ,                           | lrr<br>Ir                                     | C3<br>D3                                                              |                |   |   |   |              |   |  |  |
| LDE dst,src<br>dst ← src                                                                    | r<br>Irr                              | lrr<br>r                                      | 82<br>92                                                              |                |   | _ |   | -            | - |  |  |
| <b>LDEI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1                                  | lr<br>Irr                             | lrr<br>Ir                                     | 83<br>93                                                              |                |   |   |   |              |   |  |  |
| NOP                                                                                         |                                       |                                               | FF                                                                    | <u> </u>       | _ |   |   |              |   |  |  |
| <b>OR</b> dst,src<br>dst ← dst OR src                                                       | (No                                   | ote 1)                                        | 4                                                                     |                | * | * | 0 | _            | _ |  |  |
| <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                                                 | R<br>IR                               |                                               | 50<br>51                                                              |                |   |   |   |              |   |  |  |
| <b>PUSH</b> src<br>SP ← SP - 1; @SP ←                                                       | - src                                 | 'R<br>IR                                      | 70<br>71                                                              |                |   |   |   |              |   |  |  |
| <b>RCF</b><br>C ← 0                                                                         |                                       | ,                                             | CF                                                                    | 0              | _ |   |   |              |   |  |  |
| <b>RET</b><br>PC ← @\$P; SP ← SP                                                            | + 2                                   |                                               | AF                                                                    |                |   |   |   |              |   |  |  |
| RL dst                                                                                      | ך<br>R                                |                                               | 90<br>91                                                              | *              | * | * | * |              |   |  |  |

62

|                                           | Addr Mode | Opcode   | Flags Affected     |  |  |  |  |  |  |  |
|-------------------------------------------|-----------|----------|--------------------|--|--|--|--|--|--|--|
| and Operation                             | dst src   | (Hex)    | CZSVDH             |  |  |  |  |  |  |  |
| RLC dst                                   | R<br>IR   | 10<br>11 | * * * *            |  |  |  |  |  |  |  |
|                                           | ₽ R<br>IR | E0<br>E1 | * * * *            |  |  |  |  |  |  |  |
| RRC dst                                   | R<br>IR   | C0<br>C1 | * * * *            |  |  |  |  |  |  |  |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (Note 1)  | 3□       | * * * * 1 *        |  |  |  |  |  |  |  |
| <b>SCF</b><br>C ← 1                       |           | DF       | 1                  |  |  |  |  |  |  |  |
|                                           | R<br>IR   | D0<br>D1 | * * * 0            |  |  |  |  |  |  |  |
| <b>SRP</b> src<br>RP ← src                | lm        | 31       | <u> </u>           |  |  |  |  |  |  |  |
| SUB dst,src<br>dst ← dst ← src            | (Note 1)  | 2□       | * * * * 1 *        |  |  |  |  |  |  |  |
| SWAP dst                                  | ם R<br>IR | F0<br>F1 | X * * X            |  |  |  |  |  |  |  |
| TCM dst,src<br>(NOT dst) AND src          | (Note 1)  | 6□       | — <b>* *</b> 0 — — |  |  |  |  |  |  |  |
| TM dst,src<br>dst AND src                 | (Note 1)  | 7□       | - <b>* *</b> 0     |  |  |  |  |  |  |  |
| <b>XOR</b> dst,src<br>dst ← dst XOR src   | (Note 1)  | B        | - * * 0            |  |  |  |  |  |  |  |

NOTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a □ in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode  | Lower         |  |  |  |  |  |  |
|------|-------|---------------|--|--|--|--|--|--|
| dst  | src   | Opcode Nibble |  |  |  |  |  |  |
| r    | · r   | 2             |  |  |  |  |  |  |
| r    | lr    | 3             |  |  |  |  |  |  |
| R    | R ' ' | 4             |  |  |  |  |  |  |
| R    | IR ·  | 5             |  |  |  |  |  |  |
| R    | IM    | 6             |  |  |  |  |  |  |
| IR   | IM    | 7             |  |  |  |  |  |  |







# **Z8681/82 OPCODE MAP**

|   |                                      |                                           |                                                     |                                                      |                                                      |                                                       |                                          |                                                | ,                                                  |                                                    |                                              |                               |                                          |                        |                  |              |
|---|--------------------------------------|-------------------------------------------|-----------------------------------------------------|------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------|------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------|-------------------------------|------------------------------------------|------------------------|------------------|--------------|
|   | 0                                    | 1                                         | 2                                                   | 3                                                    | 4                                                    | 5                                                     | 6                                        | 7                                              | 8                                                  | 9                                                  | A                                            | в                             | с                                        | D                      | E                | F            |
| 0 | 6,5<br><b>DEC</b><br>R <sub>1</sub>  | 6,5<br>DEC<br>IR <sub>1</sub>             | 6,5<br>ADD<br>r <sub>1,r2</sub>                     | 6,5<br><b>ADD</b><br>r <sub>1</sub> ,lr <sub>2</sub> | 10,5<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADD</b><br>R <sub>1</sub> .IM | 10,5<br><b>ADD</b><br>IR <sub>1</sub> ,IM      | 6,5<br><b>LD</b><br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10,5<br><b>DJNZ</b><br>r <sub>1</sub> ,RA | 12/10,0<br><b>JR</b><br>cc,RA | 6,5<br>• <b>LD</b><br>r <sub>1</sub> ,IM | 12/10,0<br>JP<br>cc,DA | 6,5<br>INC<br>r1 |              |
| 1 | 6,5<br><b>RLC</b><br>R <sub>1</sub>  | 6,5<br><b>RLC</b><br>IR <sub>1</sub>      | 6,5<br>ADC<br>r <sub>1,</sub> r <sub>2</sub>        | 6,5<br>ADC<br>r <sub>1</sub> ,lr <sub>2</sub>        | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>ADC<br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>ADC</b><br>IR <sub>1</sub> ,IM      |                                                    |                                                    |                                              |                               |                                          |                        |                  |              |
| 2 | 6,5<br>INC<br>R <sub>1</sub>         | 6,5<br><b>INC</b><br>IR <sub>1</sub>      | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br>SUB<br>r <sub>1</sub> ,lr <sub>2</sub>        | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM      |                                                    |                                                    |                                              |                               |                                          |                        |                  |              |
| 3 | 8,0<br>JP<br>IRR1                    | 6,1<br><b>SRP</b><br>IM                   | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,ir <sub>2</sub> | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM      |                                                    |                                                    |                                              | ,                             |                                          |                        |                  |              |
| 4 | 8,5<br><b>DA</b><br>R <sub>1</sub>   | 8,5<br><b>DA</b><br>IR <sub>1</sub>       | 6,5<br><b>OR</b><br>r <sub>1</sub> ,r <sub>2</sub>  | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>  | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM       |                                                    |                                                    |                                              |                               |                                          |                        |                  |              |
| 5 | 10,5<br><b>POP</b><br>R <sub>1</sub> | 10,5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br>AND                                          | 6,5<br>AND<br>r1,lr2                                 | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>AND<br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>AND</b><br>R <sub>1</sub> ,IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM      |                                                    |                                                    |                                              |                               |                                          |                        |                  |              |
| 6 | 6,5<br><b>COM</b><br>R1              | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6,5<br><b>TCM</b><br><sup>[1,1</sup> 2              | 6,5<br>TCM<br>r1,lr2                                 | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM      |                                                    |                                                    |                                              |                               |                                          |                        |                  |              |
| 7 | 10/12,1<br><b>PUSH</b><br>B2         | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6,5<br>TM                                           | 6,5<br><b>TM</b>                                     | 10,5<br><b>TM</b><br>B2,B1                           | 10,5<br>TM<br>IB2,B1                                  | 10,5<br><b>TM</b><br>B1,IM               | 10,5<br><b>TM</b><br>IB1,IM                    |                                                    |                                                    |                                              |                               |                                          |                        |                  |              |
| 8 | 10,5<br>DECW<br>BB1                  | 10,5<br>DECW                              | 12,0<br>LDE                                         | 18,0<br>LDEI                                         |                                                      |                                                       |                                          |                                                |                                                    |                                                    |                                              |                               |                                          |                        |                  | 6,1<br>DI    |
| 9 | 6,5<br><b>RL</b><br>B1               | 6,5<br><b>RL</b><br>IR1                   | 12,0<br>LDE                                         | 18,0<br>LDEI                                         |                                                      |                                                       |                                          |                                                |                                                    |                                                    |                                              |                               |                                          |                        |                  | 6,1<br>El    |
| A | 10,5<br>INCW<br>BB1                  | 10,5<br>INCW<br>IR1                       | 6,5<br><b>CP</b>                                    | 6,5<br>CP                                            | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b>                                     | 10,5<br><b>CP</b><br>B <sub>1</sub> ,IM  | 10,5<br><b>CP</b><br>IR1,IM                    |                                                    |                                                    |                                              |                               |                                          |                        |                  | 14,0<br>RET  |
| в | 6,5<br><b>CLR</b><br>R1              | 6,5<br>CLR<br>IR1                         | 6,5<br><b>XOR</b>                                   | 6,5<br><b>XOR</b><br>r1,lr2                          | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>R <sub>1</sub> ,IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM      |                                                    |                                                    |                                              |                               |                                          |                        |                  | 16,0<br>IRET |
| с | 6,5<br>RRC<br>B1                     | 6,5<br><b>RRC</b>                         | 12,0<br>LDC                                         | 18,0<br>LDCI                                         |                                                      |                                                       |                                          | 10,5<br>LD                                     |                                                    |                                                    |                                              |                               |                                          |                        |                  | 6,5<br>RCF   |
| D | . 6,5<br><b>SRA</b><br>R1            | 6,5<br><b>SRA</b><br>IR1                  | 12,0<br>LDC<br>r <sub>2</sub> ,lrr <sub>1</sub>     | 18,0<br>LDCI                                         | 20,0<br>CALL*                                        | ,                                                     | 20,0<br><b>CALL</b><br>DA                | 10,5<br>LD<br>r <sub>2</sub> ,x,R <sub>1</sub> |                                                    |                                                    |                                              |                               |                                          | ,                      |                  | 6,5<br>SCF   |
| E | 6,5<br><b>RR</b><br>R <sub>1</sub>   | 6,5<br><b>RR</b><br>IR <sub>1</sub>       |                                                     | 6,5<br>LD<br>r <sub>1</sub> ,IR <sub>2</sub>         | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br>LD<br>IR <sub>2</sub> ,R <sub>1</sub>         | 10,5<br><b>LD</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>LD</b><br>IR <sub>1</sub> ,IM       |                                                    |                                                    |                                              |                               |                                          |                        |                  | 6,5<br>CCF   |
| F | 8.5<br>SWAP<br>R1                    | 8,5<br><b>SWAP</b><br>IR1                 |                                                     | 6,5<br>LD                                            |                                                      | 10,5<br>LD<br>R <sub>2</sub> ,IR <sub>1</sub>         |                                          |                                                |                                                    | V                                                  |                                              |                               | V                                        |                        |                  | 6,0<br>NOP   |



Legend: R = 8-bit address r = 4-bit address  $R_1 \text{ or } r_1 = \text{Dst} \text{ address}$  $R_2 \text{ or } r_2 = \text{Src} \text{ address}$ 

Sequence: Opcode, First Operand, Second Operand

NOTE: The blank areas are not defined.

\*2-byte instruction, fetch cycle appears as a 3-byte instruction

## **ABSOLUTE MAXIMUM RATINGS**

| Г                        |
|--------------------------|
| 0.3V to +7.0V            |
|                          |
| See Ordering Information |
| 65°C to +150°C           |
|                          |

#### STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- $0^{\circ}C \leq T_A \leq +70^{\circ}C$  for S (Standard temperature)
- $-40 \circ C \leq T_A \leq +100 \circ C$  for E (Extended temperature)

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 19. Test Load 1

## **DC CHARACTERISTICS**

| Symbol          | Parameter                      | Min  | Max             | Unit | Condition                          | ì |
|-----------------|--------------------------------|------|-----------------|------|------------------------------------|---|
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | V <sub>CC</sub> | V    | Driven by External Clock Generator |   |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8             | V    | Driven by External Clock Generator |   |
| VIH             | Input High Voltage             | 2.0  | V <sub>CC</sub> | V    |                                    |   |
| VIL             | Input Low Voltage              | -0.3 | 0.8             | V    |                                    |   |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8  | V <sub>CC</sub> | V    | See Note                           |   |
| V <sub>RL</sub> | Reset Input Low Voltage        | -0.3 | 0.8             | V    |                                    |   |
| VOH             | Output High Voltage            | 2.4  |                 | V    | $I_{OH} = -250 \mu A$              |   |
| V <sub>OL</sub> | Output Low Voltage             |      | 0.4             | V    | $I_{OL} = +2.0  \text{mA}$         |   |
| Ι <sub>Ι</sub>  | Input Leakage                  | - 10 | 10              | μΑ   | 0V ≤ V <sub>IN</sub> ≤ + 5.25V     |   |
| IOL             | Output Leakage                 | - 10 | , 10            | μA   | 0V ≤ V <sub>IN</sub> ≤ +5.25V      |   |
| I <sub>IR</sub> | Reset Input Current            |      | - 50            | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$     |   |
| lcc             | V <sub>CC</sub> Supply Current |      | 150             | mA   | All outputs and I/O pins floating  |   |

\*The Reset line (pin 6) is used to place the Z8682 in external memory mode. This is accomplished as shown in Figure 13.





## AC CHARACTERISTICS

External I/O or Memory Read and Write Timing

|                                                                                        |           |                                                   | Z86 | 81/82<br>MHz | Z8<br>12 | 681<br>MHz | Z8<br>16 |     |       |  |
|----------------------------------------------------------------------------------------|-----------|---------------------------------------------------|-----|--------------|----------|------------|----------|-----|-------|--|
| Numbe<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | erSymbol  | Parameter                                         | Min | Max          | Min      | Max        | Min      | Max | Notes |  |
| 1                                                                                      | TdA(AS)   | Address Valid to AS ↑Delay                        | 50  |              | 35       |            | 20       |     | 2,3   |  |
| 2                                                                                      | TdAS(A)   | AS ↑ to Address Float Delay                       | 70  |              | 45       |            | 30       |     | 2,3   |  |
| 3                                                                                      | TdAS(DR)  | AS ↑ to Read Data Required Valid                  |     | 360          |          | 220        |          | 180 | 1,2,3 |  |
| 4                                                                                      | TwAS      | AS Low Width                                      | 80  |              | 55       |            | 35       |     | 2,3   |  |
| 5                                                                                      | TdAz(DS)  | Address Float to DS ↓                             | 0   |              | 0        |            | 0        |     |       |  |
| 6                                                                                      | TwDSR     | <br>DS (Read) Low Width                           | 250 |              | 185      |            | 135      |     | 1,2,3 |  |
| 7                                                                                      | TwDSW     | DS (Write) Low Width                              | 160 |              | 110      |            | 80       |     | 1,2,3 |  |
| 8                                                                                      | TdDSR(DR) | DS $\downarrow$ to Read Data Required Valid       |     | 200          |          | 130        |          | 75  | 1,2,3 |  |
| 9                                                                                      | ThDR(DS)  | Read Data to DS ↑ Hold Time                       | 0   |              | 0        |            | 0        |     | 2,3   |  |
| 10                                                                                     | TdDS(A)   | DS ↑ to Address Active Delay                      | 70  |              | 45       |            |          |     | 2,3   |  |
| 11                                                                                     | TdDS(AS)  | <br>DS ↑ to AS ↓Delay                             | 70  |              | 55       |            | 30       |     | 2,3   |  |
| 12                                                                                     | TdR/W(AS) | R/W Valid to AS ↑ Delay                           | 50  |              | 30       |            | 20       |     | 2,3   |  |
| 13                                                                                     | TdDS(R/W) | DS ↑ to R/W Not Valid                             | 60  |              | 35       |            | 30       |     | 2,3   |  |
| 14                                                                                     | TdDW(DSW) | Write Data Valid to DS (Write) $\downarrow$ Delay | 50  |              | 35       |            | 25       |     | 2,3   |  |
| 15                                                                                     | TdDS(DW)  | <br>DS ↑ to Write Data Not Valid Delay            | 60  | ,            | 35       |            | 30       |     | 2,3   |  |
| 16                                                                                     | TdA(DR)   | Address Valid to Read Data Required Valid         | ,   | 410          |          | 255        |          | 200 | 1,2,3 |  |
| 17                                                                                     | TdAS(DS)  | AS ↑ to DS ↓ Delay                                | 80  |              | 55       |            | 40       | _   | 2,3   |  |

NOTES:

1. When using extended memory timing add 2 TpC.

2. Timing numbers given are for minimum TpC.

See clock cycle time dependent characteristics table.
16 MHz timing is preliminary and subject to change.

\* All units in nanoseconds (ns).

† Test Load 1

° All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

67


Figure 21. Additional Timing

## **AC CHARACTERISTICS**

Additional Timing Table

| er Symbol   | Parameter                                                                                             | <b>2868</b><br>8 M<br>Min                                                                                                                                                                                                                                                                                                               | B1/82<br>AHz<br>Max                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>Z8</b><br>12<br>Min                                                                                                                                                                                                                                                                                                                        | <b>681</b><br>MHz<br>Max                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>28</b><br>16<br>Min                                                                                                                                                                                                                                                                                                                                                                                              | Notes                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ТрС         | Input Clock Period                                                                                    | 125                                                                                                                                                                                                                                                                                                                                     | 1000                                                                                                                                                                                                                                                                                                                                                                                                                                        | 83                                                                                                                                                                                                                                                                                                                                            | 1000                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 62.5                                                                                                                                                                                                                                                                                                                                                                                                                | 1000                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TrC,TfC     | Clock Input Rise and Fall Times                                                                       |                                                                                                                                                                                                                                                                                                                                         | 25                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                               | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                     | 10                                                                                                                                                                                                                     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TwC         | Input Clock Width                                                                                     | 37                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                             | 70                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 21                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TwTinL      | Timer Input Low Width                                                                                 | 100                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                             | 70                                                                                                                                                                                                                                                                                                                                            | ,                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 50                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                        | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TwTinH      | Timer Input High Width                                                                                | ЗТрС                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                             | ЗТрС                                                                                                                                                                                                                                                                                                                                          | ,<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ЗТрС                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                        | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TpTin       | Timer Input Period                                                                                    | 8TpC                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8TpC                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8TpC                                                                                                                                                                                                                                                                                                                                                                                                                | ÷                                                                                                                                                                                                                      | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TrTin,TfTin | Timer Input Rise and Fall Times                                                                       |                                                                                                                                                                                                                                                                                                                                         | 100                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                               | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                     | 100                                                                                                                                                                                                                    | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TwiL        | Interrupt Request Input Low Time                                                                      | 100                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                             | 70                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 50                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                        | 2,4                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TwiL        | Interrupt Request Input Low Time                                                                      | ЗТрС                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                             | ЗТрС                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ЗТрС                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                        | 2,5                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TwlH        | Interrupt Request Input High Time                                                                     | ЗТрС                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                             | ЗТрС                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3TpC                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                        | 2,3                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | r Symbol<br>TpC<br>TrC,TfC<br>TwC<br>TwTinL<br>TwTinH<br>TpTin<br>TrTin,TfTin<br>TwIL<br>TwIL<br>TwIH | PrymbolParameterTpCInput Clock PeriodTrC,TfCClock Input Rise and Fall TimesTwCInput Clock WidthTwTinLTimer Input Low WidthTwTinHTimer Input High WidthTpTinTimer Input PeriodTrTin,TfTinTimer Input Request Input Low TimeTwILInterrupt Request Input Low TimeTwILInterrupt Request Input Low TimeTwIHInterrupt Request Input High Time | Z864<br>8 MinTpCInput Clock Period125TrC,TfCClock Input Rise and Fall TimesTwCInput Clock WidthTwTinLTimer Input Low WidthTwTinHTimer Input High WidthTpTinTimer Input PeriodTpTinTimer Input Rise and Fall TimesTwILInterrupt Request Input Low TimeTwILInterrupt Request Input Low TimeTwILInterrupt Request Input Low TimeTwILInterrupt Request Input Low TimeTwIHInterrupt Request Input High TimeTwIHInterrupt Request Input High Time | ParameterZ8681/82<br>8 MHz<br>MinTpCInput Clock Period125TrC,TfCClock Input Rise and Fall Times25TwCInput Clock Width37TwTinLTimer Input Low Width100TwTinHTimer Input High Width3TpCTpTinTimer Input Period8TpCTrTin,TfTinTimer Input Rise and Fall Times100TwILInterrupt Request Input Low Time3TpCTwILInterrupt Request Input Low Time3TpC | Z8681/82<br>8 MHz<br>MinZ8<br>12<br>MinZ8<br>12<br>MinZ8<br>12<br>MinTpCInput Clock Period125100083TrC,TfCClock Input Rise and Fall Times2525TwCInput Clock Width3770TwTinLTimer Input Low Width10070TwTinHTimer Input High Width3TpC3TpCTpTinTimer Input Period8TpC8TpCTvTin,TfTinTimer Input Rise and Fall Times10070TwILInterrupt Request Input Low Time3TpC3TpCTwILInterrupt Request Input Low Time3TpC3TpCTwIHInterrupt Request Input High Time3TpC3TpC | ParameterZ8681/82<br>8 MHz<br>MinZ8681<br>12 MHz<br>MaxTpCInput Clock Period1251000831000TrC,TfCClock Input Rise and Fall Times2515TwCInput Clock Width3770100TwTinLTimer Input Low Width1007070TwTinHTimer Input High Width3TpC3TpC100TpTinTimer Input Period8TpC8TpC100TwILInterrupt Request Input Low Time10070100TwILInterrupt Request Input Low Time3TpC3TpC100TwIHInterrupt Request Input Low Time3TpC3TpC100 | Z8681/82<br>8 MHz<br>MinZ8681/82<br>12 MHz<br>MinZ8681<br>12 MHz<br>MaxZ8681<br>12 MHz<br>MinZ8681<br>12 MHz<br>MaxZ8681<br>16<br>MinZ8681<br>MinZ8681<br>MinZ8681<br>MinZ8681<br>MinZ8681<br>MinZ8681<br>MinZ8681<br> | Z8681/82<br>8 MHz<br>MinZ8681/82<br>12 MHz<br>MaxZ8681<br>16 MHz<br>MaxTpCInput Clock Period125100083100062.51000TrC, TfCClock Input Rise and Fall Times251510TwCInput Clock Width37702110TwTinLTimer Input Low Width100705010TwTinHTimer Input High Width3TpC3TpC3TpC100TvTin, TfTinTimer Input Period8TpC8TpC8TpC8TpCTwILInterrupt Request Input Low Time1007050100TwILInterrupt Request Input Low Time3TpC3TpC3TpCTwIHInterrupt Request Input High Time3TpC3TpC3TpC |

NOTES:

1. Clock timing references use 3.8V for a logic "1" and 0.8V for a logic "0".

Timing references use 2.0V for a logic "1" and 0.8V for a logic "0".
 Interrupt request via Port 3.

Interrupt request via Port 3 (P3<sub>1</sub>-P3<sub>3</sub>)
 Interrupt request via Port 3 (P3<sub>0</sub>)
 16 MHz timing is preliminary and subject to change.
 \* Units in nanoseconds (ns).



Figure 22b. Output Handshake Timing

## **AC CHARACTERISTICS**

Handshake Timing

|       | × ,          |                                                   | Z868<br>8 M | 81/82<br>MHz | Z8<br>12 | 681<br>MHz | Z8<br>16 | 681<br>MHz |       |
|-------|--------------|---------------------------------------------------|-------------|--------------|----------|------------|----------|------------|-------|
| Numbe | er Symbol    | Parameter                                         | Min         | Max          | Min      | Max        | Min      | Max        | Notes |
| 1     | TsDI(DAV)    | Data In Setup Time                                | 0           |              | 0        |            | 0        |            |       |
| 2     | ThDI(DAV)    | Data In Hold Time                                 | 230         |              | 160      |            | 145      |            |       |
| 3     | TwDAV        | Data Available Width                              | 175         | *            | 120      |            | 110      |            |       |
| 4     | TdDAVIf(RDY) | DAV $\downarrow$ Input to RDY $\downarrow$ Delay  |             | 175          |          | 120        |          | 115        | 1,2   |
| 5     | TdDAVOf(RDY) | DAV $\downarrow$ Output to RDY $\downarrow$ Delay | 0           |              | 0        |            | 0        |            | 1,3   |
| 6     | TdDAVIr(RDY) | DAV ↑ Input to RDY ↑ Delay                        |             | 175          |          | 120        | ,        | 115        | 1,2   |
| 7     | TdDAVOr(RDY) | DAV ↑ Output to RDY ↑ Delay                       | 0           |              | 0        |            | 0        |            | 1,3   |
| 8     | TdDO(DAV)    | Data Out to DAV $\downarrow$ Delay                | 50          |              | 30       |            | 30       |            | 1     |
| 9     | TdRDY(DAV)   | Rdy $\downarrow$ Input to DAV $\uparrow$ Delay    | 0           | 200          | 0        | 140        | 0        | 130        | 1     |

NOTES:

1. Test load 1

2 Input handshake

3. Output handshake
4. 16 MHz timing is preliminary and subject to change.
† All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".
\* Units in nanoseconds (ns).

## CLOCK CYCLE TIME-DEPENDENT CHARACTERISTICS

/

| Number | Symbol    | Z8681/82<br>8 MHz<br>Equation | <b>Z8681/82</b><br>12 MHz<br>Equation |
|--------|-----------|-------------------------------|---------------------------------------|
| 1      | TdA(AS)   | TpC-75                        | TpC-50                                |
| 2      | ŢdAS(A)   | TpC-55                        | TpC-40                                |
| . 3    | TdAS(DR)  | 4TpC-140*                     | 4TpC-110*                             |
| 4      | TwAS      | TpC-45                        | TpC-30                                |
| 6      | TwDSR     | 3TpC-125 *                    | 3TpC-65 *                             |
| 7      | TwDSW     | 2TpC-90*                      | 2TpC-55 *                             |
| -8     | TdDSR(DR) | 3TpC-175*                     | 3TpC-120 *                            |
| 10     | Td(DS)A   | TpC-55                        | TpC-40                                |
| 11     | TdDS(AS)  | TpC-55                        | TpC-30                                |
| 12     | TdR/W(AS) | TpC-75                        | TpC-55                                |
| 13     | TdDS(R/W) | TpC-65                        | TpC-50                                |
| 14     | TdDW(DSW) | TpC-75                        | TpC-50                                |
| 15     | TdDS(DW)  | TpC-55                        | TpC-40                                |
| 16     | TdA(DR)   | 5TpC-215*                     | 5TpC-160 *                            |
| 17     | TdAS(DS)  | TpC-45                        | TpC-30                                |

\* Add 2TpC when using extended memory timing



## **Product Specification**

June 1987

# Z8691 Z8<sup>®</sup> ROMless Microcomputer

### FEATURES

- Complete microcomputer, 24 I/O lines, and up to 64K bytes of addressable external space each for program and data memory.
- 143-byte register file, including 124 general-purpose registers, 3 I/O port registers, and 16 status and control registers.
- Vectored, priority interrupts for I/O, counter/timers, and UART.
- On-chip oscillator that accepts crystal or external clock drive.

## **GENERAL DESCRIPTION**

The Z8691 is a ROMless version of the Z8 single-chip microcomputer. The Z8691 offers all the outstanding features of the Z8 family architecture except an on-chip program ROM. Use of external memory rather than a



preprogrammed ROM enables this Z8 microcomputer to be used in low volume applications or where code flexibility is required.





**Figure 1. Pin Functions** 

 Full-duplex UART and two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.

- Register Pointer so that short, fast instructions can access any one of the nine working-register groups.
- Single + 5V power supply—all I/O pins TTL compatible.
- 8 MHz/12 MHz versions.

The Z8691 can provide up to 16 output address lines, thus permitting an address space of up to 64K bytes of data or program memory. Eight address outputs  $(AD_0-AD_7)$  are provided by a multiplexed, 8-bit, Address/Data bus. The remaining 8 bits can be provided by the software configuration of Port 0 to output address bits A<sub>8</sub>-A<sub>15</sub>.

Available address space can be doubled (up to 128K bytes) by programming bit 4 of Port 3 ( $P3_4$ ) to act as a data memory select output ( $\overline{DM}$ ). The two states of  $\overline{DM}$  together with the 16 address outputs can define separate data and memory address spaces of up to 64K bytes each.

There are 143 bytes of RAM located on-chip and organized as a register file of 124 general-purpose registers, 16 control and status registers, and three I/O port registers. This register file can be divided into nine groups of 16 working registers each. Configuring the register file in this manner allows the use of short format instructions; in addition, any of the individual registers can be accessed directly.

The pin functions and the pin assignments of the Z8691 40-pin and 44-pin packages are illustrated in Figures 1 and 2, respectively.



Figure 2b. 44-pin Chip Carrier, Pin Assignments



**Figure 3. Functional Block Diagram** 

## ARCHITECTURE

Z8691 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8691 fulfills this with 24 pins available for input and output. These lines are grouped into three ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an Address bus for interfacing external memory.

Three basic address spaces are available: program memory,

data memory and the register file (internal). The 143-byte random-access register file is composed of 124 general-purpose registers, three I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of user-selectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate. Figure 3 shows the Z8691 block diagram.

#### PIN DESCRIPTION

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ .

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P0<sub>0</sub>-P0<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>.** *I/O Port Lines* (input/outputs, TTL-compatible). These 24 lines are divided into three 8-bit I/O ports that can be configured under program control for I/O or external memory interface (Figure 3).

P10-P17. Address/Data Port (bidirectional). Multiplexed

address ( $A_0$ - $A_7$ ) and data ( $D_0$ - $D_7$ ) lines used to interface with program and data memory.

**RESET.** *Reset* (input, active Low). **RESET** initializes the Z8691. After RESET the Z8691 is in the extended memory mode. When **RESET** is deactivated, program execution begins from program location 000C<sub>H</sub>.

**R/W**. Read/Write (output). R/W is Low when the Z8691 is writing to external program or data memory.

**XTAL1, XTAL2.** Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallel-resonant crystal to the on-chip clock oscillator and buffer.

#### ADDRESS SPACES

**Program Memory.** The Z8691 addresses 64K/62K bytes of external program memory space (Figure 4).

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. Program execution begins at location  $000C_H$  after a reset.

**Data Memory.** The Z8691 can address 64K bytes of external data memory. External data memory may be included with or separated from the external program memory space.  $\overline{DM}$ , an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

**Register File.** The 143-byte register file includes three I/O port registers (R0, R2, R3), 124 general-purpose registers (R4-R127) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 5,

Z8691 instructions can access registers directly or indirectly with an 8-bit address field. This also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into nine working-register groups, each occupying 16 contiguous locations (Figure 5). The Register Pointer addresses the starting location of the active working-register group (Figure 6).

**Stacks.** Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).





74



#### **SERIAL INPUT/OUTPUT**

Port 3 lines P3<sub>0</sub> and P3<sub>7</sub> can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0, with a maximum rate of 62.5K bits/second at 8 MHz or 93.75K bits/second at 12 MHz on the Z8691.

The Z8691 automatically adds a start bit and two stop bits to transmitted data (Figure 7). Odd parity is also available as an option. Eight data bits are always transmitted, regardless of

parity selection. If parity is enabled, the eighth data bit is used as the odd parity bit. An interrupt request (IRQ4) is generated on all transmitted characters.

Received data must have a start bit, eight data bits, and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ3 interrupt request.



### **COUNTER/TIMERS**

The Z8691 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request—IRQ4 (T<sub>0</sub>) or IRQ5 (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T<sub>1</sub> is user-definable; it can be either the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or nonretriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T<sub>0</sub> output to the input of T<sub>1</sub>. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>OUT</sub>) through which T<sub>0</sub>, T<sub>1</sub> or the internal clock can be output.

#### I/O PORTS

The Z8691 has 24 lines available for input and output. These lines are grouped into three ports of eight lines each and are configurable as input, output or address. Under software control, the ports can be programmed to provide address

**Port 1** is a dedicated Z-BUS compatible memory interface. The operations of Port 1 are supported by the Address Strobe  $(\overline{AS})$  and Data Strobe  $(\overline{DS})$  lines, and by the Read/Write  $(R/\overline{W})$  and Data Memory  $(\overline{DM})$  control lines. The low-order program and data memory addresses  $(A_0 \cdot A_7)$  are output through Port 1 (Figure 8) and are multiplexed with data in/out  $(D_0 \cdot D_7)$ . Instruction fetch and data memory read/write operations are done through this port.

Port 1 cannot be used as a register nor can a handshake mode be used with this port.

The Z8691 wakes up with the 8 bits of Port 1 configured as address outputs for external memory. If more than eight address lines are required, additional lines can be obtained by programming Port 0 bits as address bits. The

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory (Figure 9). When used as an I/O port, Port 0 can be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls DAV<sub>0</sub> and RDY<sub>0</sub>. Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibbles) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble is used for addressing.

Port 0 lines are configured as address lines  $A_8$ - $A_{15}$  after a reset. If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 Mode register.

outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

least-significant four bits of Port 0 can be configured to supply address bits  $A_8$ - $A_{11}$  for 4K byte addressing or both nibbles of Port 0 can be configured to supply address bits  $A_8$ - $A_{15}$  for 64K byte addressing.



Figure 8. Port 1

To permit the use of slow memory, an automatic wait mode of two oscillator clock cycles is configured for the bus timing of the Z8691 after each reset. The initialization routine could include reconfiguration to eliminate this extended timing mode.





**Port 2** bits can be programmed independently as input or output (Figure 10). This port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Port 2 may also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $\overline{DAV}_2$  and  $RDY_2$ . The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines (Figure 11). In either case, the direction of the eight lines is fixed as four input ( $P3_0$ - $P3_3$ ) and four output ( $P3_4$ - $P3_7$ ). For serial I/O, lines  $P3_0$  and  $P3_7$  are programmed as serial in and serial out, respectively.

Port 3 can also provide the following control functions: handshake for Ports 0 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals (IRQ0-IRQ3); timer input and output signals ( $T_{IN}$  and  $T_{OLT}$ ) and Data Memory Select ( $\overline{DM}$ ).

### INTERRUPTS

The Z8691 allows six different interrupts from eight sources: the four Port 3 lines  $P3_0$ - $P3_3$ , Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All interrupts are vectored through locations in program memory. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all subsequent

## CLOCK

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitance ( $C_L = 15$  pf maximum) from each pin to ground. The specifications for the crystal are as follows:







interrupts, saves the Program Counter and status flags, and accesses the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. The Z8691 takes 63 crystal cycles to enter an interrupt subroutine.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

- AT cut, parallel-resonant
- Fundamental type
- Series resistance, R<sub>s</sub> ≤ 100 Q ...
- 8 or 12 MHz maximum

## INSTRUCTION SET NOTATION

**Addressing Modes.** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

| IRR                                                                        | Indirect register pair or indirect working-register |  |  |  |  |  |  |
|----------------------------------------------------------------------------|-----------------------------------------------------|--|--|--|--|--|--|
|                                                                            | pair address                                        |  |  |  |  |  |  |
| Irr                                                                        | Indirect working-register pair only                 |  |  |  |  |  |  |
| Х                                                                          | Indexed address                                     |  |  |  |  |  |  |
| DA                                                                         | Direct address                                      |  |  |  |  |  |  |
| RA                                                                         | Relative address                                    |  |  |  |  |  |  |
| IM                                                                         | Immediate                                           |  |  |  |  |  |  |
| R                                                                          | Register or working-register address                |  |  |  |  |  |  |
| r                                                                          | Working-register address only                       |  |  |  |  |  |  |
| IR                                                                         | Indirect-register or indirect working-register      |  |  |  |  |  |  |
| 1                                                                          | address                                             |  |  |  |  |  |  |
| lr 🕖                                                                       | Indirect working-register address only              |  |  |  |  |  |  |
| ŔR                                                                         | Register pair or working register pair address      |  |  |  |  |  |  |
| Symbols. The following symbols are used in describing the instruction set. |                                                     |  |  |  |  |  |  |
| dst                                                                        | Destination location or contents                    |  |  |  |  |  |  |
|                                                                            | <b>O</b>                                            |  |  |  |  |  |  |

| src   | Source location or contents                    |
|-------|------------------------------------------------|
| cc    | Condition code (see list)                      |
| @     | Indirect address prefix                        |
| SP    | Stack pointer (control registers 254-255)      |
| PC    | Program counter                                |
| FLAGS | Flag register (control register 252)           |
| RP    | Register pointer (control register 253)        |
| IMR   | Interrupt mask register (control register 251) |

Assignment of a value is indicated by the symbol " $\leftarrow$ ". For example,

#### dst 🗢 dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

#### dst (7)

refers to bit 7 of the destination operand.

Flags. Control Register R252 contains the following six flags:

- C Carry flag
- Z Zero flag
- S Sign flag
- V Overflow flag
- D Decimal-adjust flag
- H Half-carry flag

Affected flags are indicated by:

- 0 Cleared to zero
- 1 Set to one
- Set or cleared according to operation
- Unaffected
- X Undefined

## **CONDITION CODES**

| Value | Mnemonic | Meaning                        | Flags Set             |
|-------|----------|--------------------------------|-----------------------|
| 1000  |          | Always true                    | <u> </u>              |
| 0111  | С        | Carry                          | C = 1                 |
| 1111  | NC       | No carry                       | C = 0                 |
| 0110  | Z        | Zero                           | Z = 1                 |
| 1110  | NZ       | Not zero                       | Z = 0                 |
| 1101  | PL       | Plus                           | S = 0                 |
| 0101  | MI       | Minus                          | S = 1                 |
| 0100  | OV       | Overflow                       | V = 1                 |
| 1100  | NOV      | No overflow                    | V = 0                 |
| 0110  | EQ       | Equal                          | Z = 1                 |
| 1110  | NE       | Not equal                      | Z = 0                 |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0         |
| 0001  | LT       | Less than                      | (S XOR V) = 1         |
| 1010  | GT       | Greater than                   | [Z OR (S XOR V)] = 0  |
| 0010  | ĽE       | Less than or equal             | [Z OR (S XOR V)] = 1  |
| 1111  | UGE      | Unsigned greater than or equal | C = 0                 |
| 0111  | ULT      | Unsigned less than             | C = 1                 |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1 |
| 0011  | ULE      | Unsigned less than or equal    | (C  OR Z) = 1         |
| 0000  |          | Never true                     | _                     |

## INSTRUCTION FORMATS

CCF, DI, EI, IRET, NOP, RCF, RET, SCF

dst OPC

OPC

INC r

**One-Byte Instruction** 



**Figure 12. Instruction Formats** 

### **INSTRUCTION SUMMARY**

|                                                                                        | Addr Mode      | Opcode        | Flags Affected |     |   |   | cte | d |                                            | Addr Mode |     | Opcode                | F | lag | js A | ffe | cte | ed: |
|----------------------------------------------------------------------------------------|----------------|---------------|----------------|-----|---|---|-----|---|--------------------------------------------|-----------|-----|-----------------------|---|-----|------|-----|-----|-----|
| and Operation                                                                          | dst src        | вуte<br>(Hex) | С              | c z | s | ۷ | D   | н | and Operation                              | dst       | src | Byte<br>(Hex)         | с | z   | s    | v   | D   | н   |
| ADC dst,src<br>dst ← dst + src + C                                                     | (Note 1)       | 1             | *              | *   | * | * | 0   | * | <b>DEC</b> dst<br>dst ← dst – 1            | R<br>IR   |     | 00<br>01              |   | *   | *    | *   |     |     |
| ADD dst,src<br>dst ← dst + src                                                         | (Note 1)       | 0□            | *              | *   | * | * | 0   | * | <b>DECW</b> dst<br>dst ← dst - 1           | RR<br>IR  |     | 80<br>81              |   | *   | *    | *   |     | _   |
| AND dst,src<br>dst ← dst AND src                                                       | (Note 1)       | 5□            |                | *   | * | 0 |     |   | <b>DI</b><br>IMR (7) ← 0                   | -         |     | 8F                    |   | _   |      |     |     |     |
| <b>CALL</b> dst<br>SP $\leftarrow$ SP $- 2$<br>@SP $\leftarrow$ PC; PC $\leftarrow$ ds | DA<br>IRR<br>t | D6<br>D4      |                |     |   |   | _   |   | <b>DJNZ</b> r,dst<br>r ← r – 1<br>if r ≠ 0 | RA        |     | rA<br>r = 0 - F       |   |     |      |     |     |     |
| CCF<br>C←NOTC                                                                          | 4              | EF            | *              |     |   |   |     |   | . PC ← PC + dst<br>Range: + 127, - 128     | 1         |     |                       |   |     |      |     |     |     |
| CLR dst<br>dst ← 0                                                                     | R              | B0<br>B1      |                |     |   | _ |     | _ | <b>EI</b><br>IMR (7) ← 1                   |           |     | 9F                    | _ |     |      | _   |     |     |
| <b>COM</b> dst<br>dst ← NOT dst                                                        | R<br>IR        | 60<br>61      | _              | *   | * | 0 |     | _ | INC dst<br>dst ← dst + 1                   | r<br>B    |     | rE<br>r = 0 - F<br>20 | - | *   | *    | *   | -   |     |
| <b>CP</b> dst,src<br>dst – src                                                         | (Note 1)       | A             | *              | *   | * | * |     |   |                                            | IR        |     | 21                    |   |     |      |     |     |     |
| DA dst<br>dst ← DA dst                                                                 | R              | 40<br>41      | *              | *   | * | Х |     |   | INCW dst<br>dst ← dst + 1                  | RR<br>IR  |     | A0<br>A1              |   | *   | *    | *   |     | _   |

## **INSTRUCTION SUMMARY** (Continued)

|                                                                            | Addr                          | Mode                     | Opcode                                 | Flags Affected |   |   |   |   |        |  |  |
|----------------------------------------------------------------------------|-------------------------------|--------------------------|----------------------------------------|----------------|---|---|---|---|--------|--|--|
| and Operation                                                              | dst                           | src                      | Byte<br>(Hex)                          | С              | z | s | v | D | н      |  |  |
| IRET<br>FLAGS ← @SP; SP ←<br>PC ← @SP; SP ← SP                             | - SP +<br>+ 2; I              | 1<br>MR (7)              | BF<br>← 1 <sup>′</sup>                 | *              | * | * | * | * | *      |  |  |
| JP cc.dst<br>if cc is true<br>PC ← dst                                     | DA<br>IRR                     |                          | c = 0 - F                              |                |   |   |   |   |        |  |  |
| <b>JR</b> cc,dst<br>if cc is true,<br>PC ← PC + dst<br>Range: + 127, - 128 | RA                            |                          | cB<br>c = 0 - F                        |                |   |   |   |   |        |  |  |
| LD dst,src<br>dst ← src                                                    | r<br>r<br>R<br>r              | lm<br>R<br>r<br>X        | rC $r8$ $r9$ $r = 0 - F$ $C7$ $D7$     |                |   |   |   |   |        |  |  |
| •<br>•<br>•                                                                | r<br>Ir<br>R<br>R<br>IR<br>IR | Ir<br>R<br>IR<br>IM<br>R | E3<br>F3<br>E4<br>E5<br>E6<br>E7<br>F5 |                |   | ` |   |   |        |  |  |
| LDC dst,src<br>dst ← src                                                   | r<br>Irr                      | lrŗ<br>r                 | C2<br>D2                               |                |   |   | - |   |        |  |  |
| <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1                 | lr<br>Irr                     | lrr<br>Ir                | C3<br>D3                               |                |   |   |   | - | -      |  |  |
| LDE dst,src<br>dst ← src                                                   | r<br>Irr                      | lrr<br>r                 | 82<br>92                               |                |   |   |   |   |        |  |  |
| <b>LDEI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1                 | lr<br>Irr                     | lrr<br>Ir                | 83<br>93                               |                |   |   |   |   |        |  |  |
| NOP                                                                        |                               |                          | FF,                                    |                |   |   |   |   |        |  |  |
| <b>OR</b> dst,src<br>dst ← dst OR src                                      | (No                           | ote 1)                   | 4                                      |                | * | * | 0 | - |        |  |  |
| <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                                | R<br>IR                       |                          | 50<br>51                               |                |   |   |   |   |        |  |  |
| <b>PUSH</b> src<br>SP ← SP - 1; @SP •                                      | ⊢ src                         | R<br>IR                  | 70<br>71                               |                | - |   |   |   | Tutton |  |  |
| <b>RCF</b><br>C ← 0                                                        |                               |                          | CF                                     | 0              |   |   |   |   |        |  |  |
| <b>RET</b><br>PC ← @SP; SP ← SF                                            | ° + 2                         |                          | AF                                     |                | , |   |   |   |        |  |  |
| RL dst                                                                     | ₽ R<br>IR                     |                          | 90<br>91                               | *              | * | * | * | _ |        |  |  |

|                                           | Addr Mod   | e Opcode        | Flags Affected |   |   |   |   |   |  |  |  |
|-------------------------------------------|------------|-----------------|----------------|---|---|---|---|---|--|--|--|
| Instruction<br>and Operation              | dst src    | – Byte<br>(Hex) | С              | z | s | ۷ | D | Н |  |  |  |
| RLC dst                                   | ם- R<br>IR | 10<br>11        | *              | * | * | * |   |   |  |  |  |
| RR dst                                    | ∎ R<br>IR  | E0<br>E1        | *              | * | * | * |   |   |  |  |  |
| RRC dst                                   | R<br>R     | C0<br>C1        | *              | * | * | * |   |   |  |  |  |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (Note 1)   | 3.              | *              | * | * | * | 1 | * |  |  |  |
| <b>SCF</b><br>C ← 1                       |            | DF              | 1              | _ | - |   |   |   |  |  |  |
|                                           | ∎ R<br>IR  | D0<br>D1        | *              | * | * | 0 |   |   |  |  |  |
| SRP src ′<br>RP ← src                     | lm         | 31              | _              |   | _ | _ |   |   |  |  |  |
| SUB dst,src<br>dst ← dst ← src            | (Note 1)   | 2□              | *              | * | * | * | 1 | * |  |  |  |
| SWAP dst 7 4]3                            | R IR       | F0<br>F1        | Х              | * | * | Х |   |   |  |  |  |
| TCM dst,src<br>(NOT dst) AND src          | (Note 1)   | 6□              |                | * | * | 0 | _ |   |  |  |  |
| TM dst,src<br>dst AND src                 | (Note 1)   | 7🗆              |                | * | * | 0 |   |   |  |  |  |
| <b>XOR</b> dst,src<br>dst ← dst XOR src   | (Note 1)   | B□              |                | * | * | 0 |   |   |  |  |  |

NOTE: These instructions have an identical set of addressing modes. which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a [] in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode | Lower         |
|------|------|---------------|
| dst  | SIC  | Opcode Nibble |
| r    | ŗ    | 2             |
| r    | Ir   | 3             |
| R    | R    | 4             |
| R    | IR   | 5             |
| R    | IM   | 6             |
| IR   | IM   | . 7           |



**Figure 13. Control Registers** 

81



### **OPCODE MAP**

|           |                                          |                                        |                                                        |                                                          |                                                      |                                                       |                                           | Lower Nit                                             | oble (Hex)                                         | )                                                  |                                                                         |                                              |                                        |                        |                  |              |
|-----------|------------------------------------------|----------------------------------------|--------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|-------------------------------------------|-------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------|----------------------------------------|------------------------|------------------|--------------|
|           | 0                                        | 1                                      | 2                                                      | 3                                                        | 4                                                    | 5                                                     | 6                                         | 7                                                     | 8                                                  | 9                                                  | A                                                                       | в                                            | С                                      | D                      | E                | F            |
| 0         | 6.5<br><b>DEC</b><br>R <sub>1</sub>      | 6.5<br>DEC<br>IR1                      | 6.5<br><b>ADD</b><br>r <sub>1.</sub> r <sub>2</sub>    | 6.5<br>ADD<br>r <sub>1</sub> .lr <sub>2</sub>            | 10,5<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10.5<br>ADD<br>IR <sub>2</sub> ,R <sub>1</sub>        | 10,5<br><b>ADD</b><br>R <sub>1</sub> .IM  | 10,5<br><b>ADD</b><br>IR <sub>1</sub> ,IM             | 6,5<br><b>LD</b><br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10,5<br><b>DJNZ</b><br>r <sub>1</sub> .RA                            | 12/10,0<br><b>JR</b><br>cc,RA                | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10.0<br>JP<br>cc.DA | 6.5<br>INC<br>r1 |              |
| 1         | 6.5<br><b>RLC</b><br>R <sub>1</sub>      | 6.5<br><b>RLC</b><br>IR <sub>1</sub>   | 6.5<br>ADC<br>r <sub>1</sub> ,r <sub>2</sub>           | 6,5<br><b>ADC</b><br>r <sub>1</sub> ,ir <sub>2</sub>     | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>ADC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    | 3                                                                       |                                              |                                        |                        |                  |              |
| 2         | 6.5<br>INC<br>R <sub>1</sub>             | 6,5<br>INC<br>IR <sub>1</sub>          | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  |              |
| × 3       | 8,0<br><b>JP</b><br>IRR <sub>1</sub>     | 6,1<br><b>SRP</b><br>IM                | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM  | 10.5<br><b>SBC</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  |              |
| 4         | 8,5<br><b>DA</b><br>R <sub>1</sub>       | 8,5<br><b>DA</b><br>IR <sub>1</sub>    | 6,5<br><b>OR</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM   | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  | X            |
| 5         | 10,5<br><b>POP</b><br>R <sub>1</sub>     | 10,5<br><b>POP</b><br>IR <sub>1</sub>  | 6,5<br><b>AND</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>AND</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  |              |
| 6         | 6,5<br><b>COM</b><br>R <sub>1</sub>      | 6,5<br><b>COM</b><br>IR <sub>1</sub>   | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                         |                                              |                                        | ſ.                     |                  |              |
| Yau) aloc | 10/12,1<br><b>PUSH</b><br>R <sub>2</sub> | 12/14,1<br>PUSH<br>IR <sub>2</sub>     | 6,5<br><b>TM</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>TM</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>R <sub>1</sub> ,IM   | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  |              |
| 8 8       | 10,5<br><b>DECW</b><br>RR <sub>1</sub>   | 10,5<br><b>DECW</b><br>IR <sub>1</sub> | 12,0<br><b>LDE</b><br>r <sub>1</sub> ,irr <sub>2</sub> | 18,0<br>LDEI<br>Ir <sub>1</sub> ,Irr <sub>2</sub>        |                                                      |                                                       |                                           |                                                       |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  | 6.1<br>DI    |
| 9         | 6,5<br><b>RL</b><br>R <sub>1</sub>       | 6,5<br><b>RL</b><br>IR <sub>1</sub>    | 12,0<br><b>LDE</b><br>r <sub>2</sub> ,Irt <sub>1</sub> | 18,0<br><b>LDEI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> |                                                      |                                                       |                                           |                                                       |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  | 6.1<br>El    |
| A         | 10,5<br><b>INCW</b><br>RR <sub>1</sub>   | 10,5<br>INCW<br>IR <sub>1</sub>        | 6,5<br><b>CP</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>CP</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>R <sub>1</sub> ,IM   | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  | 14.0<br>RET  |
| B         | 6,5<br><b>CLR</b><br>R <sub>1</sub>      | 6,5<br><b>CLR</b><br>IR <sub>1</sub>   | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,ir <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub> | `10,5<br><b>XOR</b><br>R <sub>1</sub> ,IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM             |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  | 16,0<br>IRET |
| c         | 6,5<br><b>RRC</b><br>R <sub>1</sub>      | 6,5<br><b>RRC</b><br>IR <sub>1</sub>   | 12,0<br>LDC<br>r <sub>1</sub> ,lrr <sub>2</sub>        | 18,0<br><b>LDCI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                      |                                                       |                                           | 10,5<br><b>LD</b><br>r <sub>1</sub> ,x,R <sub>2</sub> |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  | 6,5<br>RCF   |
| D         | 6,5<br><b>SRA</b><br>R <sub>1</sub>      | 6,5<br><b>SRA</b><br>IR <sub>1</sub>   | 12,0<br><b>LDC</b><br>r <sub>2</sub> ,Irr <sub>1</sub> | 18,0<br><b>LDCI</b><br>ir <sub>2</sub> ,Irr <sub>1</sub> | 20,0<br><b>CALL*</b><br>IRR <sub>1</sub>             |                                                       | 20,0<br><b>CALL</b><br>DA                 | 10,5<br><b>LD</b><br>r <sub>2</sub> ,x,R <sub>1</sub> |                                                    |                                                    |                                                                         | ~                                            |                                        |                        |                  | 6,5<br>SCF   |
| E         | 6,5<br><b>RR</b><br>R <sub>1</sub>       | 6,5<br><b>RR</b><br>IR <sub>1</sub>    |                                                        | 6,5<br>LD<br>r <sub>1</sub> ,IR <sub>2</sub>             | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>LD</b><br>R <sub>1</sub> .IM   | 10,5<br><b>LD</b><br>IR <sub>1</sub> ,IM              |                                                    |                                                    |                                                                         |                                              |                                        |                        |                  | 6,5<br>CCF   |
| F         | 8.5<br><b>SWAP</b><br>R <sub>1</sub>     | 8.5<br>SWAP<br>IR1                     |                                                        | 6,5<br><b>LD</b><br>ir <sub>1</sub> .r <sub>2</sub>      |                                                      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>  | -                                         |                                                       |                                                    | V                                                  |                                                                         | V                                            | V                                      |                        | ¥                | 6.0<br>NOP   |
|           |                                          |                                        | 2                                                      |                                                          |                                                      |                                                       | 3                                         |                                                       | _                                                  |                                                    | 2                                                                       |                                              |                                        | ۲<br>                  |                  | 1            |
|           |                                          |                                        |                                                        |                                                          | WER<br>CODE                                          |                                                       | E                                         | Bytes per                                             | Instructio                                         | 'n                                                 |                                                                         |                                              |                                        |                        |                  |              |
|           |                                          | EX                                     | ECUTION                                                |                                                          |                                                      |                                                       | E                                         |                                                       |                                                    |                                                    | Legend                                                                  | :                                            |                                        |                        |                  |              |
|           | UPPER A CYCLES                           |                                        |                                                        |                                                          |                                                      |                                                       |                                           |                                                       |                                                    |                                                    | H = 8-bi<br>r = 4-bit<br>$R_1 \text{ or } r_1$<br>$R_2 \text{ or } r_2$ | address<br>address<br>= Dst add<br>= Src add | ress<br>ress                           |                        |                  |              |
|           |                                          | NIBBI                                  | LE                                                     | R <sub>2</sub>                                           | .R1                                                  | SECON                                                 |                                           |                                                       |                                                    |                                                    | <b>Sequen</b><br>Opcode                                                 | <b>ce:</b><br>, First Ope                    | rand. Sec                              | ond Opera              | and              |              |
|           |                                          |                                        | OPERAN                                                 |                                                          |                                                      | OPERAN                                                | ,<br>ID                                   |                                                       |                                                    |                                                    | NOTE: T                                                                 | he blank a                                   | reas are r                             | not defined            | -                |              |

\*2-byte instruction; fetch cycle appears as a 3-byte instruction

## **ABSOLUTE MAXIMUM RATINGS**

| Voltages on all pins except RESET | 1                   |
|-----------------------------------|---------------------|
| with respect to GND               | 0.3V to +7.0V       |
| Operating Ambient                 |                     |
| TemperatureSee O                  | rdering Information |
| Storage Temperature               | - 65 ℃ to + 150 ℃   |

## STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- 0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C for S (Standard temperature)
- $-40 \text{ °C} \le T_A \le +100 \text{ °C}$  for E (Extended temperature)

#### **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 14. Test Load 1

|                 |                                |      |                   |      | ×                                  |  |
|-----------------|--------------------------------|------|-------------------|------|------------------------------------|--|
| Symbol          | Parameter                      | Min  | Max               | Unit | Condition                          |  |
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | V <sub>CC</sub>   | V    | Driven by External Clock Generator |  |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8               | V    | Driven by External Clock Generator |  |
| VIH             | Input High Voltage             | 2.0  | V <sub>CC</sub> - | V    |                                    |  |
| VIL             | Input Low Voltage              | -0.3 | 0.8               | V    |                                    |  |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8  | V <sub>CC</sub>   | V    |                                    |  |
| V <sub>RL</sub> | Reset Input Low Voltage        | -0.3 | 0.8               | V    |                                    |  |
| V <sub>OH</sub> | Output High Voltage            | 2.4  |                   | v    | $I_{OH} = -250 \mu A$              |  |
| VOL             | Output Low Voltage             |      | 0.4               | V    | $I_{OL} = +2.0 \text{ mA}$         |  |
| Ι <sub>ΙL</sub> | Input Leakage                  | - 10 | 10                | μA   | $V_{IN} = 0V, 5.25V$               |  |
| IOL             | Output Leakage                 | - 10 | 10                | μA   | $V_{IN} = 0V, 5.25V$               |  |
| l <sub>IR</sub> | Reset Input Current            |      | - 50              | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$     |  |
| ICC             | V <sub>CC</sub> Supply Current |      | 180               | ŗпА  | All outputs and I/O pins floating  |  |



Figure 15. External I/O or Memory Read/Write Timing

## **AC CHARACTERISTICS**

External I/O or Memory Read and Write Timing

|                 |           |                                           | 8 N        | ٨Hz | 121 | MHz |          |
|-----------------|-----------|-------------------------------------------|------------|-----|-----|-----|----------|
| Number          | Symbol    | Parameter                                 | Min        | Max | Min | Max | Notes*†° |
| 1               | TdA(AS)   | Address Valid to AS ↑ Delay               | 50         |     | 35  |     | 2,3      |
| 2               | TdAS(A)   | AS ↑ to Address Float Delay               | 70         |     | 45  |     | 2,3      |
| 3               | TdAS(DR)  | AS ↑ to Read Data Required Valid          |            | 360 |     | 220 | 1,2,3    |
| 4               | TwAS      | AS Low Width                              | 80         |     | 55  |     | 2,3      |
| 5               | TdAz(DS)  | Address Float to DS ↓                     | 0          |     | 0   |     |          |
| 6               | TwDSR     | DS (Read) Low Width                       | 250        |     | 185 |     | 1,2,3    |
| 7               | TwDSW     | DS (Write) Low Width                      | 160        |     | 110 |     | 1,2,3    |
| 8               | TdDSR(DR) | DS ↓ to Read Data Required Valid          |            | 200 |     | 130 | 1,2,3    |
| 9               | ThDR(DS)  | Read Data to DS ↑ Hold Time               | 0          |     | 0   |     |          |
| <sup>°</sup> 10 | TdDS(A)   | DS ↑ to Address Active Delay              | 70         |     | 45  |     | 2,3      |
| 11              | TdDS(AS)  | DS ↑ to AS ↓ Delay                        | . 70       |     | 55  |     | 2,3      |
| 12              | TdR/W(AS) | R/W Valid to AS ↑ Delay                   | 50         |     | 30  |     | 2,3      |
| 13              | TdDS(R/W) | DS ↑ to R/W Not Valid                     | 60         |     | 35  |     | 2,3      |
| 14              | TdDW(DSW) | Write Data Valid to DS (Write) ↓ Delay    | <b>5</b> 0 |     | 35  |     | 2,3      |
| 15              | TdDS(DW)  | DS ↑ to Write Data Not Valid Delay        | 60         |     | 35  |     | 2,3      |
| 16              | TdA(DR)   | Address Valid to Read Data Required Valid |            | 410 |     | 255 | 1,2,3    |
| 17              | TdAS(DS)  | AS ↑ to DS ↓ Delay                        | 80         |     | 55  |     | 2,3      |

#### NOTES:

1. When using extended memory timing add 2 TpC.

2. Timing numbers given are for minimum TpC.

3. See clock cycle time dependent characteristics table.

\* All units in nanoseconds (ns). † Test Load 1

<sup>o</sup> All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".



Figure 16. Additional Timing

I.

## **AC CHARACTERISTICS**

Additional Timing Table

|        |             | ,                                 | 8 N  | IHz  | 12   | ИHz  |        |
|--------|-------------|-----------------------------------|------|------|------|------|--------|
| Number | Symbol      | Parameter                         | Min  | Max  | Min  | Max  | Notes* |
| 1      | ТрС         | Input Clock Period                | 125  | 1000 | 83   | 1000 | 1      |
| 2 .    | TrC,TfC     | Clock Input Rise and Fall Times   | ,    | 25   |      | 15   | 1      |
| 3      | TwC         | Input Clock Width                 | 37   |      | 70   |      | · 1,   |
| 4      | TwTinL      | Timer Input Low Width             | 100  |      | 70   |      | 2      |
| 5      | TwTinH      | Timer Input High Width            | ЗТрС |      | 3TpC |      | 2      |
| 6      | TpTin       | Timér Input Period                | 8TpC |      | 8TpC |      | .2 ໍ   |
| 7      | TrTin,TfTin | Timer Input Rise and Fall Times   |      | 100  |      | 100  | 2      |
| 8A     | TwiL        | Interrupt Request Input Low Time  | 100  |      | 70   |      | 2,4    |
| 8B     | TwiL        | Interrupt Request Input Low Time  | 3TpC | ۰.   | 3TpC |      | 2,5    |
| 9      | TwiH        | Interrupt Request Input High Time | 3TpC |      | 3TpC |      | 2,3    |

NOTES:

Clock timing references use 3.8V for a logic "1" and 0.8V for a logic "0".
 Timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

3. Interrupt request via Port 3.

4. Interrupt request via Port 3 (P31-P33)

5. Interrupt request via Port 3 (P30)

\* Units in nanoseconds (ns).

•



Figure 17b. Output Handshake Timing

## **AC CHARACTERISTICS**

Handshake Timing

| Number | Symbol       | Parameter                   | 8 N | Hz  | 12 M | Notest* |       |
|--------|--------------|-----------------------------|-----|-----|------|---------|-------|
| Number | Symbol       | Farameter                   | Min | Max | Min  | Max     | Notes |
| 1      | TsDI(DAV)    | Data In Setup Time          | Q   |     | 0    |         |       |
| 2      | ThDI(DAV)    | Data In Hold Time           | 230 |     | 160  |         |       |
| 3      | TwDAV        | Data Available Width        | 175 |     | 120  |         |       |
| 4      | TdDAVIf(RDY) | DAV ↓ Input to RDY ↓ Delay  |     | 175 |      | 120     | 1,2   |
| 5      | TdDAVOf(RDY) | DAV ↓ Output to RDY ↓ Delay | 0   |     | 0    |         | 1,3   |
| 6      | TdDAVIr(RDY) | DAV ↑ Input to RDY ↑ Delay  | 1   | 175 |      | 120     | 1,2   |
| 7      | TdDAVOr(RDY) | DAV ↑ Output to RDY ↑ Delay | 0   |     | 0    |         | 1,3   |
| 8      | TdDO(DAV)    | Data Out to DAV ↓ Delay     | 50  |     | 30   | ,       | . 1   |
| 9      | TdRDY(DAV)   | Rdy ↓ Input to DAV ↑ Delay  | 0   | 200 | 0    | 140     | 1     |

NOTES:

1. Test load 1

2. Input handshake

3. Output handshake

† All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

\* Units in nanoseconds (ns).

## CLOCK CYCLE TIME-DEPENDENT CHARACTERISTICS

| Number | Symbol    | 8 MHz<br>Equation | 12 MHz    |
|--------|-----------|-------------------|-----------|
| Rumber | Symbol    | Equation          | Equation  |
| 1      | TdA(AS)   | TpC-75            | TpC-50    |
| 2      | TdAS(A)   | TpC-55            | TpC-40    |
| 3      | TdAS(DR)  | 4TpC-140*         | 4TpC-110* |
| 4      | TwAS      | TpC-45            | TpC-30    |
| 6      | TwDSR     | 3TpC-125*         | 3TpC-65*  |
| • 7    | TwDSW     | 2TpC-90*          | 2TpC-55*  |
| 8      | TdDSR(DR) | 3TpC-175*         | 3TpC-120* |
| 10     | Td(DS)A   | TpC-55            | TpC-40    |
| 11     | TdDS(AS)  | TpC-55            | TpC-30    |
| 12     | TdR/W(AS) | TpC-75            | TpC-55    |
| 13     | TdDS(R/W) | TpC-65            | TpC-50    |
| 14     | TdDW(DSW) | TpC-75            | TpC-50    |
| 15     | TdDS(DW)  | TpC-55            | TpC-40    |
| 16     | TdA(DR)   | 5TpC-215*         | 5TpC-160* |
| 17     | TdAS(DS)  | TpC-45            | TpC-30    |

\*Add 2TpC when using extended memory timing



## PRELIMINARY Product Specification

April 1988

## Z86C08 CMOS Z8 MICROCONTROLLER

### FEATURES:

- Complete microcomputer with 18-pin package, 14 I/O lines, and 2K bytes of on-chip ROM.
- 142-byte register file, including 124 general purpose 8-bit registers, 3 I/O port registers, and 15 status and control registers.
- Two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.
- On-chip osillator that accepts a crystal or external clock drive.
- 2 Volt "BROWN OUT" protection.

- Two analog comparators.
- Register pointer so that short fast instructions access any one of the eight working register groups
- Internal power on reset.
- Standby modes HALT and STOP.
- 8, 12 MHz
- CMOS process.

#### **GENERAL DESCRIPTION:**

The Z86C08 is a 2K ROM version of the Z8 single-chip microcomputer housed in an 18-pin DIP. It offers all the outstanding features of the Z8 family architecture in a low cost plastic DIP for price and size sensitive designs.

Flexible I/O with low power (15mA max, 5mA HALT,  $10\mu$ A STOP) operation makes this an ideal micrcomputer for hand-held and consumer applications. It has Instruction compatibility with the entire Z8 family for easy software migration.



#### **PIN DESCRIPTION:**

P0,-P0,- I/O Port Lines (inputs/outputs, CMOS compatible). The three lines of Port 0 are programmable as inputs or outputs on a group basis (Figure 3).

P2<sub>0</sub>-P2<sub>7</sub>. I/O Port Lines (inputs/outputs, CMOS compatible). The eight lines of Port 2 are programmable as inputs or outputs on a line by line basis (Figure 3).

P3<sub>1</sub>-P3<sub>3</sub>. Input Port Lines (inputs, CMOS compatible). The three lines of Port 3 are programmable as digital or analog comparator inputs on a group basis (Figure 3).

XTAL IN, XTAL OUT. Crystal In, Crystal Out (time-base input and output). These pins connect a parallel-resonant crystal (12 MHz maximum) or an external single-phase clock (12 MHz maximum) to the on-chip clock oscillator and buffer.

### **ARCHITECTURE:**

Z86C08 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications (Figure 3).

Microcomputer applications demand powerful I/O capabilities. The Z86C08 fulfills this with 14 pins dedicated to input and output. These lines are grouped into three I/O ports which are configurable under software control.

Two basic address spaces are available: program memory and the internal register file. The register file is composed of 124 general purpose 8-bit registers, three I/O port registers, and 15 control and status registers.

To unburden the program from coping with real-time problems two counter/timers with a large number of userselectable modes are offered on-chip.

#### ADDRESS SPACES:

Program Memory. The program counter addresses 2K

bytes of program memory space as shown in Figure 4. The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts.

Register File. The register file includes three I/O port registers, 124 general purpose registers (R4 - R127), and 15 control registers (R240 - R255). These

registers are assigned the address locations shown in Figure 5.

Instructions can access registers directly or indirectly with an 8-bit address field. The Z86C08 also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into eight working register groups, each occupying 16 contiguous locations. The Register Pointer addresses the starting location of the active working-register group (Figure 6).

**STACKS.** An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general purpose registers (R4 - R127).



Figure 3. Functional Block Diagram

### **COUNTER/TIMERS:**

The Z86C08 contains two 8-bit programmable counter/ timers (T0 and T1), each driven by its own 6-bit programmable prescaler. The T1 prescaler can be driven by internal or external clock sources; however, the T0 prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrement the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request - IRQ4 (T0) or IRQ5 (T1) - is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read at any time without disturbing their value or count mode.

The clock source for T1 is user-definable and can be retriggerable or non-retriggerable, or a gate input for the internal clock.

### I/O PORTS:

The Z86C08 has 14 lines dedicated to input and output. These lines are grouped into three ports and are configurable as input or output. All ports have active pull-ups and pull-downs compatible with CMOS loads.

Port 0 can be programmed on either inputs or outputs. The configuration is shown in Figure 7.

Port 2 bits can be programmed independently as input or output. In addition, Port 2 can be configured to provide open-drain outputs. The configuration is shown in Figure 8. Port 3 lines can be configured as digital inputs, analog inputs, or control lines. In all cases, the direction of these three lines is fixed as inputs.

Port 3 can also provide the following control functions: four external interrupt request signals (IRQ0, IRQ1, IRQ2 and IRQ3) or timer input signal (TIN). The configuration of Port 3 is shown in Figure 9.



Figure 4. Program Memory Map

Figure 5. Register File

Figure 6. Register Pointer

### **INTERRUPTS:**

The Z86C08 allows six different interrupts from five sources: the three Port 3 lines P31 - P33, both the rising and falling edge of P32 (AN2), the falling edge of P31 (AN1) and P32 (REF - Figure 9), and the two counter/ timers. These interrupts are both maskable and prioritized. The Interrupt Mask Register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z86C08 interrupts are vectored through locations in program memory. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all subsequent interrupts, saves the Program Counter and status flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the interrupt request register polled to determine which of the interrupt requests needs service. Interrupt sources and corresponding interrupts are shown in Table 2.

#### STANDBY MODE:

The Z86C08 has two standby modes which are entered by executing either:

STOP





#### Figure 7. Z86C08 Port 0 Configuration

The STOP instruction stops the internal clock and external crystal oscillation; the HALT instruction stops the internal clock but not crystal oscillation.

The STOP mode can be released by two methods. The first method is a RESET of the device by removing Vcc. The second method is if P27 is configured as an input line when the device executes the STOP instruction. A low input condition on P27 releases the STOP mode. Program execution under both conditions begins at location %000C(HEX). However, when P27 is used to release the STOP mode the I/O port mode registers are not reconfigured to their default power-on conditions. This prevents any I/O, configured as output when the STOP instruction was executed, from glitching to an unknown state.

The HALT mode is released by an interrupt on Port 3 input, a time-out in Timer 0 or Timer 1, or by a RESET of the device. To complete an instruction prior to entering standby mode, use the instructions:

#### NOP

#### HALT or STOP

To use the P27 release approach with STOP mode, use the following instructions:

OR P2, #% 80 NOP STOP

**RESET:** 

Power-On Reset is in the Z86C08. The Z86C08 waits for 10 to 25 ms + 18 crystal clocks (Figure 10) while power is on, and then jumps to the starting address %000C(HEX). The control Register reset value is listed in Table 1.



#### Figure 8. Z86C08 Port 2 Configuration



### Figure 9. Z86C08 Port 3 Configuration

Table 1. Z86C08 Control Registers

86CO8 control registers :

| Addr. | reg.  | Reset condition | Commments                        |
|-------|-------|-----------------|----------------------------------|
|       |       | ,               |                                  |
| F1    | TMR   | 0 0 0 0 0 0 0 0 |                                  |
| F2    | T1    | υυσυσσα         |                                  |
| F3    | PRE1  | υυυυυοο         |                                  |
| F4    | то    | υυυυυυ          |                                  |
| F5    | PREO  | υυυυνοο         |                                  |
| F6 *  | P2M   | 1111111         | Inputs after                     |
| F7 *  | P3M   | 0000000         | heber                            |
| F8 *  | PO1M  | U U U O U U O 1 |                                  |
| F9    | IPR   | υυυνυνυν        |                                  |
| FA    | IRQ   | UU00000         | IRQ3 is<br>used for<br>pos. edge |
|       |       |                 | detection                        |
| FB    | IMR   | ουυυυυυ         |                                  |
| FC    | FLAGS | υυυυυυυ         |                                  |
| FD    | RP    | 0 0 0 0 0 0 0 0 |                                  |
| FE    | SPH   | ប្រហ្មស្រុក្    | Not used,                        |
| FF    | SPL   | υυυυυυ          | internal                         |

\* Not reset after a low on P27 to get out of stop mode



### Figure 10. Internal Reset Configuration

### Table 2. Interrupt Types, Sources, and Vectors

|            |                    | Vector         |            |
|------------|--------------------|----------------|------------|
| Source     | Name               | Location       | Comments   |
| AN2 (P3,,) | IRQ_               | 0,1 External   | Edge Trig. |
| REF (P3 ,  | ) IRQ              | 2,3 External   | Edge Trig. |
| AN1 (P3,   | ) IRQ <sub>2</sub> | 4,5 External   | Edge Trig. |
| AN2 (P3 ,  | ) IRQ              | 6,7 External   | Edge Trig. |
| Т0         | IRQ₄               | 8,9 Internal   |            |
| T1         | IRQ <sub>5</sub>   | 10,11 Internal | ,          |

### WATCH DOG TIMER (WDT):

The Watch Dog Timer (WDT) should be refreshed within 15 ms. If not refreshed, then the Z86C08 resets itself. WDT: 5F(HEX).

#### CLOCK:

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal, ceramic resonator, or to any suitable external clock source (XTAL IN = Input, XTAL OUT = Output). The crystal source is connected across XTAL IN and XTAL OUT, using the recommended capacitors ( $C_L = 15 \text{ pF}$ ) from each pin to ground. The specifications for the crystal are as follows:

AT cut, parallel resonant

Fundamental type, 12 MHz max

Series resistance, RS < 100 ohm</p>

The oscillator configuration is shown in Figure 11.



#### Figure 11. Z86C08 Crystal Input Config.

#### **PORT 3 COMPARATORS:**

The 86C08's port 3 inputs include two analog comparators for added interface flexibility. Interrupts are generated on either edge of comparator 2's output, or on the falling edge of comparator 1's output. The block diagram is shown in Figure 9., Comparator outputs may be used for interrupt generation, Port 3 data inputs, or Tin in the case of AN1 (P31). Alternatively, the comparators may be disabled, freeing the reference input (P33) for use as IRQ1 and/or P33 input. The dual comparator (common inverting terminal) features a single power supply which discontinues power in stop mode. The common voltage range is 0-4V; the power supply and common mode rejection ratios are 90db and 60db, respectively. See comparator specifications for details (Page 16).

Typical applications for the on-board comparators include: zero crossing detection, analog-to-digital conversion, voltage scaling, and threshold detection.

## **INSTRUCTION SET NOTATION**

Addressing Modes. The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

| IRR<br>Irr<br>X<br>DA                                   | Indirect register pair or indirect working-register<br>pair address<br>Indirect working-register pair only<br>Indexed address<br>Direct address                                                                                                                                                                              | indica<br>data a<br>notatic<br>locatic | tes that the source data is added to the destination<br>nd the result is stored in the destination location. The<br>on "addr(n)" is used to refer to bit "n" of a given<br>on. For example, |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RA<br>IM<br>R<br>r<br>IR                                | Relative address<br>Immediate<br>Register or working-register address<br>Working-register address only<br>Indirect-register or indirect working-register                                                                                                                                                                     | refers<br><b>Flags</b><br>flags:       | dst (7)<br>to bit 7 of the destination operand.<br>. Control Register R252 contains the following six                                                                                       |
| Ir<br>RR<br>Symbols<br>instruction                      | Indirect-register address only     Indirect working-register     address     Indirect working-register address only     R Register pair or working register pair address ymbols. The following symbols are used in describing the struction set.                                                                             |                                        | Carry flag<br>Zero flag<br>Sign flag<br>Overflow flag<br>Decimal-adjust flag                                                                                                                |
| dst<br>src<br>cc<br>@<br>SP<br>PC<br>FLAGS<br>RP<br>IMR | Destination location or contents<br>Source location or contents<br>Condition code (see list)<br>Indirect address prefix<br>Stack pointer (control registers 254-255)<br>Program counter<br>Flag register (control register 252)<br>Register pointer (control register 253)<br>Interrupt mask register (control register 251) | H<br>Affecte<br>1<br>*<br>X            | Half-carry flag<br>ed flags are indicated by:<br>Cleared to zero<br>Set to one<br>Set or cleared according to operation<br>Unaffected<br>Undefined                                          |

## **CONDITION CODES**

| Value | Mnemonic | Meaning                        | Flags Set             |
|-------|----------|--------------------------------|-----------------------|
| 1000  | ,        | Always true                    |                       |
| 0111  | С        | Carry                          | C = 1                 |
| 1111  | NC       | No carry                       | C = 0                 |
| 0110  | Z        | Zero                           | Z = 1                 |
| 1110  | ,NZ      | Not zero                       | Z = 0                 |
| 1101  | PL       | Plus                           | S = 0                 |
| 0101  | MI       | Minus                          | S = 1                 |
| 0100  | OV       | Overflow                       | V = 1                 |
| 1100  | NOV      | No overflow                    | V = 0                 |
| 0110  | EQ       | Equal                          | Z = 1                 |
| 1110  | NE       | Not equal                      | Z = 0                 |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0         |
| 0001  | LT       | Less than                      | (S XOR V) = 1         |
| 1010  | GT       | Greater than                   | [Z OR (S XOR V)] = 0  |
| 0010  | ĹE       | Less than or equal             | [Z OR (S XOR V)] = 1  |
| 1111  | UGE      | Unsigned greater than or equal | . C = 0               |
| 0111  | ULT      | Unsigned less than             | C = 1                 |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 0 |
| 0011  | ULE      | Unsigned less than or equal    | (C OR Z) = 1          |
| 0000  |          | Never true                     | <del></del>           |

Assignment of a value is indicated by the symbol "←". For example,

### dst ← dst + src





**Two-Byte Instructions** 

**Three-Byte Instructions** 

Figure 12, Instruction Formats

### **INSTRUCTION SUMMARY**

| Instruction                                                                          | Addr Mode       | Opcode   | F   | lag | s A | ffe | cte | ed |                                            | Addr Mode |     | e Opcode              |          | Flags Affected |   |   |    |   |
|--------------------------------------------------------------------------------------|-----------------|----------|-----|-----|-----|-----|-----|----|--------------------------------------------|-----------|-----|-----------------------|----------|----------------|---|---|----|---|
| and Operation                                                                        | dst src         | (Hex)    | С 7 |     | zsv |     | DH  |    | and Operation                              |           | src | Byte<br>(Hex)         | с        | z              | s | ٧ | DH | 1 |
| ADC dst,src<br>dst ← dst + src + C                                                   | (Note 1)        | 1 🗆      | *   | *   | *   | *   | 0   | *  | <b>DEC</b> dst<br>dst ← dst - 1            | R<br>IR   |     | 00<br>01              |          | *              | * | * |    |   |
| ADD dst,src<br>dst ← dst + src                                                       | (Note 1)        | 0□       | *   | *   | *   | *   | 0   | *  | <b>DECW</b> dst<br>dst ← dst - 1           | RR<br>IR  |     | 80<br>81              | _        | *              | * | * |    |   |
| AND dst,src<br>dst ← dst AND src                                                     | (Note 1)        | - 5🗆     |     | *   | *   | 0   |     |    | <b>DI</b><br>IMR (7) ← 0                   |           |     | 8F                    |          |                |   |   |    |   |
| <b>CALL</b> dst<br>SP $\leftarrow$ SP - 2<br>@SP $\leftarrow$ PC; PC $\leftarrow$ ds | DA<br>IRR<br>st | D6<br>D4 | _   |     |     |     |     |    | <b>DJNZ</b> r,dst<br>r ← r – 1<br>if r ≠ 0 | RA        |     | rA<br>r = 0 - F       |          |                |   | _ |    |   |
| CCF<br>C←NOTC                                                                        |                 | EF       | *   |     |     |     |     |    | PC ← PC + dst<br>Range: + 127, – 128<br>   |           | . • | 1                     |          |                |   |   |    |   |
| CLR dst<br>dst ← 0                                                                   | R               | B0<br>B1 |     |     |     | ,—  |     |    | <b>EI</b><br>IMR (7) ← 1                   |           |     | 9F                    | <u> </u> |                |   |   |    |   |
| COM dst<br>dst ← NOT dst                                                             | R<br>IR         | 60<br>61 |     | *   | *   | 0   |     |    | HALT<br>INC dst                            | r         |     | 7F<br>rE              |          | *              | * | * |    |   |
| <b>CP</b> dst,src<br>dst – src                                                       | (Note 1)        | A        | *   | *   | *   | *   | _   |    | dst ← dst + 1                              | R<br>IR   |     | r = 0 - F<br>20<br>21 |          |                |   |   |    |   |
| <b>DA</b> dst<br>dst ← DA dst                                                        | R<br>IR         | 40<br>41 | *   | *   | *   | Х   |     |    | <b>INCW</b> dst<br>dst ← dst + 1           | RR<br>IR  |     | A0<br>A1              |          | *              | * | * |    | - |

96

## **INSTRUCTION SUMMARY** (Continued)

| Instruction                                                                        | Addr             | Mode        | Opcode       | Flags Affected |   |   |   |   |   |  |  |  |  |
|------------------------------------------------------------------------------------|------------------|-------------|--------------|----------------|---|---|---|---|---|--|--|--|--|
| and Operation                                                                      | dst              | src         | (Hex)        | С              | z | s | v | D | н |  |  |  |  |
| IRET                                                                               |                  |             | BF           | *              | * | * | * | * | * |  |  |  |  |
| FLAGS $\leftarrow$ @SP; SP $\leftarrow$<br>PC $\leftarrow$ @SP; SP $\leftarrow$ SP | - SP +<br>+ 2; I | 1<br>MR (7) | ←1           |                |   |   |   |   |   |  |  |  |  |
| JP cc,dst                                                                          | DA               |             | cD           |                |   |   | _ | _ | _ |  |  |  |  |
| if cc is true<br>PC ← dst                                                          | IRR              |             | c = 0 - F 30 |                |   |   |   |   |   |  |  |  |  |
| JR cc,dst                                                                          | RA               |             | сВ           | _              |   | - | _ | _ | _ |  |  |  |  |
| if cc is true,<br>PC ← PC + dst                                                    |                  | ,           | c = 0 - F    |                |   |   |   |   |   |  |  |  |  |
| Range: +127, -128                                                                  |                  |             |              |                |   |   |   |   |   |  |  |  |  |
| LD dst,src                                                                         | r                | Im          | rC           |                |   |   | _ | _ |   |  |  |  |  |
| dst ← src                                                                          | r                | R           | r8<br>r0     |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | п                | ſ           | r = 0 - F    |                |   |   |   |   |   |  |  |  |  |
| *                                                                                  | r                | х           | C7           |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | Х                | r           | D7           |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | r                | Ir          | E3           |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | lr               | r           | F3           |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | К                | H<br>H      | E4           |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | R                | iM          | E0<br>E6     |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | IR               | IM          | E7           |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | IR               | R           | F5           |                |   |   |   |   |   |  |  |  |  |
| LDC dst,src                                                                        | r                | Irr         | C2           |                |   |   |   |   | _ |  |  |  |  |
| dst ← src                                                                          | Irr              | r           | D2           | /              |   |   |   |   |   |  |  |  |  |
| LDCI dst,src                                                                       | lr               | · Irr       | C3           |                |   |   |   |   |   |  |  |  |  |
| dst ← src                                                                          | Irr              | lr          | D3           |                |   |   |   |   |   |  |  |  |  |
| $r \leftarrow r + 1; rr \leftarrow rr + 1$                                         |                  |             |              |                |   |   |   |   |   |  |  |  |  |
| LDE dst,src                                                                        | r                | Irr         | 82           | _              |   |   |   | _ |   |  |  |  |  |
| dst ← src                                                                          | Irr              | r           | 92           |                |   |   |   |   |   |  |  |  |  |
| LDEI dst,src                                                                       | lr               | Irr         | 83           |                |   |   |   |   |   |  |  |  |  |
| dst ← src                                                                          | Irr              | ir          | 93           |                |   |   |   |   |   |  |  |  |  |
| $r \leftarrow r + 1; rr \leftarrow rr + 1$                                         |                  |             |              |                |   |   |   |   |   |  |  |  |  |
| NOP                                                                                |                  |             | FF           |                |   |   |   |   |   |  |  |  |  |
| OR dst,src                                                                         | (Nc              | ote 1)      | 4 🗆          |                | * | * | 0 |   |   |  |  |  |  |
|                                                                                    |                  |             |              |                |   |   |   |   |   |  |  |  |  |
| POP dst                                                                            | R                |             | 50           |                |   |   |   |   |   |  |  |  |  |
| dst $\leftarrow @SP;$<br>SP $\leftarrow$ SP $\perp 1$                              | IK               |             | 51           |                |   |   |   |   |   |  |  |  |  |
|                                                                                    |                  |             |              |                |   |   |   |   |   |  |  |  |  |
|                                                                                    | - oro            | H<br>ID     | 70           |                |   |   |   |   | _ |  |  |  |  |
|                                                                                    | 510              |             |              |                |   |   |   |   |   |  |  |  |  |
| C ← 0                                                                              |                  |             | CF           |                |   | _ | _ |   | _ |  |  |  |  |
| RET                                                                                |                  |             | AF           |                |   |   |   |   |   |  |  |  |  |
| PC ← @SP; SP ← SP                                                                  | + 2              |             |              |                |   |   |   |   |   |  |  |  |  |
| RL dst                                                                             | R                |             | 90           | *              | * | * | * |   |   |  |  |  |  |
|                                                                                    | ' IR             |             | 91           |                |   |   |   |   |   |  |  |  |  |
| RLC dst                                                                            | - R              |             | 10           | *              | * | * | * |   | _ |  |  |  |  |
|                                                                                    | H IR             |             | 11           |                |   |   |   |   |   |  |  |  |  |

|                                           | Addr           | Mode  | Opcode        | F | lag | s A | ffe | cte | ed |
|-------------------------------------------|----------------|-------|---------------|---|-----|-----|-----|-----|----|
| and Operation                             | dst            | src   | Byte<br>(Hex) | С | z   | s   | v   | D   | н  |
| RR dst                                    | ] R<br>IR      |       | E0<br>E1      | * | *   | *   | *   |     |    |
| RRC dst                                   | ] R<br>IR      |       | C0<br>C1      | * | *   | *   | *   |     | _  |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No            | te 1) | 3□            | * | *   | *   | *   | 1   | *  |
| SCF                                       |                |       | DF            | 1 |     | -   |     |     |    |
|                                           | ] R<br>IR      |       | D0<br>D1      | * | *   | *   | 0   |     |    |
| SRP src<br>RP ← src                       |                | Im    | 31            |   | -   | _   |     |     |    |
| STOP                                      |                |       | 6F            |   |     |     |     |     |    |
| SUB dst,src<br>dst ← dst ← src            | (No            | te 1) | 2□            | * | *   | *   | *   | 1   | *  |
| SWAP dst                                  | ₀ <sub>R</sub> |       | F0<br>F1      | Х | *   | *   | Х   | _   | ,  |
| TCM dst,src<br>(NOT dst) AND src          | (No            | te 1) | 6□            |   | *   | *   | 0   |     | _  |
| TM dst,src<br>dst AND src                 | (No            | te 1) | 7□            |   | *   | *   | 0   |     |    |
| WDT                                       |                |       | 5F            |   |     |     |     |     |    |
| <b>XOR</b> dst,src<br>dst ← dst XOR src   | (No            | te 1) | B             |   | *   | *   | 0   |     |    |

NOTE. These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a □ in this table, and its value is found in the following table to the left of the applicable addressing mode pair For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Mode | Lower                                               |
|------|-----------------------------------------------------|
| src  | Opcode Nibble                                       |
| r    | 2                                                   |
| lr   | 3                                                   |
| R    | 4                                                   |
| IR - | 5                                                   |
| IM   | 6                                                   |
| IM   | 7                                                   |
|      |                                                     |
|      |                                                     |
|      | Mode<br>src<br>r<br>Ir<br>R<br>IR<br>IR<br>IM<br>IM |

## **OPCODE MAP**

|   |                                     |                                     |                                                 |                                                      |                                                      |                                                       |                                          | Lower Nil                                 | bble (Hex)                    |                                             |                                                                                                                 |                                                |                                |                               |                          |                    |
|---|-------------------------------------|-------------------------------------|-------------------------------------------------|------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------|-------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------|-------------------------------|--------------------------|--------------------|
|   | 0                                   | 1                                   | 2                                               | 3                                                    | 4                                                    | 5                                                     | 6                                        | 7                                         | 8                             | 9                                           | Α.                                                                                                              | в                                              | C                              | D                             | E                        | F                  |
| o | 65<br>DEC<br>R1                     | 6 5<br>DEC<br>IR1                   | 6.5<br>ADD<br>r1.r2                             | 6.5<br>ADD<br>11.lr2                                 | 10.5<br>ADD<br>R <sub>2</sub> .R <sub>1</sub>        | 10.5<br>ADD<br>IR <sub>2</sub> .R <sub>1</sub>        | 10.5<br><b>ADD</b><br>R <sub>1</sub> .IM | 10.5<br>ADD<br>IR <sub>1</sub> IM         | 65<br>LD<br>r <sub>1.R2</sub> | 6.5<br>LD<br>r <sub>2</sub> .R <sub>1</sub> | 12/10.5<br>• <b>DJNZ</b><br>r <sub>1</sub> RA                                                                   | 12/10.0<br><b>JR</b><br>cc RA                  | 6 5<br>LD<br>r <sub>1</sub> IM | 12/10.0<br><b>JP</b><br>cc DA | `6 5<br><b>INC</b><br>r1 |                    |
| 1 | 65<br>RLC<br>R1                     | 6 5<br>RLC<br>IR1                   | 6.5<br>ADC<br>r <sub>1</sub> .r <sub>2</sub>    | 6.5<br>ADC<br>r <sub>1.lr2</sub>                     | 10.5<br>ADC<br>R <sub>2</sub> .R <sub>1</sub>        | 10.5<br>ADC<br>IR <sub>2</sub> .R <sub>1</sub>        | 10.5<br><b>ADC</b><br>R <sub>1</sub> IM  | 10.5<br>ADC<br>IR <sub>1</sub> .IM        |                               |                                             |                                                                                                                 |                                                |                                |                               |                          |                    |
| 2 | 65<br>INC<br>R1                     | 6.5<br>INC<br>IR <sub>1</sub>       | 6.5<br>SUB<br>r <sub>1</sub> .r <sub>2</sub>    | 6.5<br>SUB<br>r <sub>1</sub> .lr <sub>2</sub>        | 10.5<br>SUB<br>R <sub>2</sub> .R <sub>1</sub>        | 10.5<br>SUB<br>IR <sub>2</sub> .R <sub>1</sub>        | 10.5<br><b>SUB</b><br>R <sub>1</sub> .IM | 10.5<br>SUB<br>IR <sub>1</sub> .IM        |                               |                                             |                                                                                                                 |                                                |                                |                               |                          |                    |
| 3 | 8 0<br>JP<br>IRR1                   | 6.1<br>SRP<br>IM                    | 6.5<br>SBC<br>r <sub>1</sub> .r <sub>2</sub>    | 6.5<br>SBC<br>r <sub>1.</sub> lr <sub>2</sub>        | 10.5<br><b>SBC</b><br>R <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>SBC</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10 5<br><b>SBC</b><br>R <sub>1</sub> IM  | 10.5<br>SBC<br>IR <sub>1</sub> .IM        |                               |                                             |                                                                                                                 |                                                |                                |                               |                          |                    |
| 4 | 8.5<br><b>DA</b><br>B1              | 85<br>DA<br>IR1                     | 6.5<br>OR<br>(1.(2                              | 6.5<br>OR<br>r1.lr2                                  | 10.5<br><b>OR</b><br>R <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>OR</b><br>IR <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>OR</b><br>R <sub>1</sub> .IM  | 10.5<br><b>OR</b><br>IR <sub>1</sub> .IM  |                               |                                             |                                                                                                                 |                                                |                                |                               |                          |                    |
| 5 | 10.5<br><b>POP</b><br>R1            | 10.5<br><b>POP</b><br>IR1           | 6.5<br>AND                                      | 6.5<br>AND<br>r1.lr2                                 | 10.5<br>AND<br>R <sub>2</sub> .R <sub>1</sub>        | 10.5<br>AND<br>IB <sub>2</sub> .B <sub>1</sub>        | 10.5<br><b>AND</b><br>R <sub>1</sub> .IM | 10.5<br>AND<br>IB1.IM                     |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 6.0<br>WDT         |
| 5 | 65<br><b>COM</b><br>B1              | 6.5<br><b>COM</b><br>IB1            | 6.5<br>TCM                                      | 6.5<br>TCM                                           | 10.5<br><b>TCM</b><br>B2.B1                          | 10.5<br>TCM<br>IB2.B1                                 | 10.5<br><b>TCM</b><br>B1.IM              | , 10,5<br>TCM                             |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 6,0<br><b>STOP</b> |
| , | 10/12.1<br>PUSH<br>Bo               | 12/14.1<br>PUSH                     | 65<br>TM                                        | 6.5<br>TM                                            | 10.5<br>TM<br>B2 B1                                  | 10.5<br>TM                                            | 10.5<br><b>TM</b><br>B1 IM               | 10.5<br>TM                                |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 7,0<br>HALT        |
| B | 10.5<br>DECW<br>RR1                 | 10.5<br>DECW                        | 11.2                                            | .12                                                  | 1.2.11                                               | 10201                                                 |                                          |                                           |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 6 1<br>DI          |
| ) | 65<br><b>RL</b><br>R <sub>1</sub>   | 6.5<br><b>RL</b><br>IR <sub>1</sub> |                                                 |                                                      |                                                      |                                                       |                                          |                                           |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 6 1<br>El          |
| 4 | 10.5<br>INCW<br>RR1                 | 10.5<br>INCW<br>IR1                 | 6.5<br><b>CP</b>                                | 6.5<br><b>CP</b><br>r <sub>1</sub> lr <sub>2</sub>   | 10.5<br><b>CP</b><br>R <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>CP</b><br>IR <sub>2</sub> R <sub>1</sub>   | 10.5<br><b>CP</b><br>R <sub>1</sub> IM   | 10.5<br>CP<br>IR <sub>1</sub> .IM         |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 14 0<br>RET        |
| 3 | 6.5<br><b>CLR</b><br>R <sub>1</sub> | 6.5<br>CLR<br>IR1                   | 6.5<br><b>XOR</b>                               | 6.5<br><b>XOR</b><br>r <sub>1</sub> .lr <sub>2</sub> | 10.5<br><b>XOR</b><br>R <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>XOR</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>XOR</b><br>R <sub>1</sub> IM  | 10.5<br><b>XOR</b><br>IR <sub>1</sub> .IM | 5                             |                                             |                                                                                                                 |                                                |                                |                               |                          | 16 0<br>IRET       |
| 5 | 6.5<br><b>RRC</b><br>R <sub>1</sub> | 6.5<br>RRC<br>IR1                   | 12.0<br>LDC<br>r <sub>1</sub> .lrr <sub>2</sub> | 18.0<br>LDCI<br>Ir <sub>1</sub> .Irr <sub>2</sub>    |                                                      |                                                       |                                          | 10.5<br>LD<br>r1.x B2                     |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 6.5<br>RCF         |
| ) | 6.5<br>SRA<br>R1                    | 6.5<br>SRA<br>IB1                   | 12.0<br>LDC<br>r2.lrr1                          | 18,0<br>LDCI<br>Ir2,Irr1                             | 20.0<br>CALL                                         |                                                       | 20.0<br><b>CALL</b><br>DÀ                | 10.5<br>LD                                |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 6 5<br>SCF         |
| E | 6.5<br><b>RR</b><br>B1              | 6.5<br>RR<br>IB1                    |                                                 | 6,5<br>LD                                            | 10.5<br>LD<br>B2.B1                                  | 10,5<br>LD                                            | 10.5<br><b>LD</b><br>B1.IM               | 10.5<br>LD                                |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 6.5<br>CCF         |
| - | 85<br>SWAP                          | 8.5<br>SWAP                         |                                                 | 6,5<br>LD                                            |                                                      | 10.5<br>LD<br>BalBi                                   |                                          |                                           |                               |                                             |                                                                                                                 |                                                |                                |                               |                          | 6 0<br><b>NOP</b>  |
|   |                                     |                                     | L                                               |                                                      |                                                      |                                                       |                                          |                                           |                               |                                             |                                                                                                                 | , V                                            |                                |                               |                          |                    |
|   |                                     |                                     | 2                                               |                                                      |                                                      |                                                       | 3                                        |                                           |                               | ,                                           | 2                                                                                                               |                                                |                                | 3                             |                          | 1                  |
| , |                                     |                                     |                                                 |                                                      |                                                      |                                                       | E                                        | Bytes per                                 | Instructio                    | n                                           |                                                                                                                 |                                                |                                |                               |                          |                    |
|   |                                     |                                     |                                                 | LON<br>OPC<br>NIE                                    | WER<br>CODE<br>BLE                                   |                                                       |                                          |                                           |                               |                                             |                                                                                                                 |                                                |                                |                               |                          |                    |
|   |                                     | UPPE<br>OPCOD                       | ECUTION<br>CYCLES                               |                                                      | 0,5                                                  | PIPELINI                                              | E                                        |                                           |                               |                                             | <b>Legend</b><br>R = 8-bit<br>r = 4-bit<br>R <sub>1</sub> or r <sub>1</sub><br>R <sub>2</sub> or r <sub>2</sub> | t address<br>address<br>= Dst add<br>= Src add | ress                           |                               |                          |                    |
|   |                                     | NIBBI                               | LE                                              | R <sub>2</sub>                                       | ,R1                                                  |                                                       |                                          |                                           |                               |                                             | <b>Sequen</b><br>Opcode                                                                                         | <b>ce:</b><br>, First Oper                     | rand, Sec                      | ond Opera                     | nd                       |                    |
|   |                                     |                                     |                                                 |                                                      |                                                      | NOTE: The blank areas are not defined                 |                                          |                                           |                               |                                             |                                                                                                                 |                                                |                                |                               |                          |                    |

2-byte instruction, fetch cycle appears as a 3-byte instruction

98



NOTE: All "don't care" bits return a "1" when read.

Figure 16 Control Registers



Figure 16 Control Registers (Continued)

100

## ABSOLUTE MAXIMUM RATINGS

Voltagés on all pins with respect

| to GND              | 0.3V to +7.0V             |
|---------------------|---------------------------|
| Operating Ambient   |                           |
| Temperature         | .See Ordering Information |
| Storage Temperature | 65°C to +150°C            |

## STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin (Figure 13).

Standard conditions are as follows:

- +4.5 V <\_ Vcc <\_ +5.5 V
- GND = 0V
- $\bullet 0^{\circ}C \leq T_A \leq +70^{\circ}C$

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



#### Figure 13. Test Load 1

## **Z86C0808PSC DC CHARACTERISTICS** $V_m = 3.0$ to 5.5V 0°C to 70°C

| Sym                                                                                                            | ol Parameter                                                                                                  | Min                                                               | Тур   | Max                                                                       | Unit                       | Condition                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|---------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CH</sub><br>V <sub>CL</sub><br>V <sub>IH</sub>                                                          | Max Input Voltage<br>Clock Input High Volta<br>Clock Input Low Volt<br>Input High Voltage                     | .9V <sub>CC</sub><br>age<br>age -0.3<br>.7V <sub>cc</sub>         |       | 12.0<br>V <sub>cc</sub> +0.3<br>.1V <sub>CC</sub><br>V <sub>cc</sub> +0.3 | V<br>V<br>V<br>V           | I <sub>IN</sub> 250μA<br>Driven by external CG<br>Driven by External CG                                                                                                                                                                      |
| V <sub>IL</sub>                                                                                                | Input Low Voltage                                                                                             | -0.3                                                              |       | .2V <sub>CC</sub>                                                         | V                          |                                                                                                                                                                                                                                              |
| V <sub>RH</sub><br>V <sub>RL</sub><br>V <sub>OH</sub><br>V <sub>OL1</sub><br>V <sub>OL2</sub>                  | RESET Input High V<br>RESET Input Low V<br>Output High Voltage<br>Output Low Voltage<br>Output Low Voltage    | oltage .7V <sub>cc</sub> .<br>oltage -0.3<br>V <sub>cc</sub> -0.4 | ,<br> | V <sub>cc</sub> +0.3<br>.2V <sub>∞</sub><br>0.4<br>0.8                    | V<br>V<br>V<br>V           | I <sub>OH</sub> = -2.0mA<br>I <sub>OL</sub> = +4.0mA<br>I <sub>OL</sub> = +12mA, 3 pins max.                                                                                                                                                 |
| <sub>IL</sub><br>  <sub>OL</sub><br>  <sub>IR</sub><br>  <sub>CC</sub><br>  <sub>CC1</sub><br>  <sub>CC2</sub> | Input Leakage<br>Output Leakage<br>RESET Input Curren<br>Supply Current<br>Standby Current<br>Standby Current | -10<br>-10<br>tt                                                  | -10   | 10<br>10<br>-50<br>15<br>5<br>10                                          | uA<br>uA<br>mA<br>mA<br>uA | $V_{IN} = 0V, V_{CC}$ $V_{IN} = 0V, V_{CC}$ $V_{CC} = 4.5 \text{ to } 5.5V, V_{RL} = 0V, P27$ All Output & I/O pins float<br>HALT Mode <sup>1</sup> V <sub>in</sub> = 0V, V <sub>CC</sub><br>STOP Mode V <sub>in</sub> = 0V, V <sub>CC</sub> |

Note:

| lccl                 | Тур.    | Max.  |
|----------------------|---------|-------|
| Clock driven on XTAL | 0.3 m A | 5.0mA |
| Resonator or Crystal | 3.0 m A | 5.0mA |

## **Z86C0808PEC DC CHARACTERISTICS**

# V<sub>∞</sub> = 3.0 to 5.5V -40 °C to +105 °C

| Sym              | bol Parameter            | Min                  | Тур     | Max                  | Unit | Condition                                                             |
|------------------|--------------------------|----------------------|---------|----------------------|------|-----------------------------------------------------------------------|
|                  | Max Input Voltage        |                      |         | 12.0                 | v    | I <sub>IN</sub> 250μA                                                 |
| V <sub>CH</sub>  | Clock Input High Voltage | .9V <sub>CC</sub>    |         | V <sub>cc</sub> +0.3 | v    | Driven by external CG                                                 |
| V                | Clock Input Low Voltage  | -0.3                 |         | .1V <sub>CC</sub>    | V    | Driven by External CG                                                 |
| V                | Input High Voltage       | 0.7V <sub>CC</sub>   |         | V <sub>cc</sub> +0.3 | v    |                                                                       |
| V                | Input Low Voltage        | -0.3                 |         | .2V <sub>CC</sub>    | v    |                                                                       |
| V                | RESET Input High Voltage | .7V.                 | · · · · | V <sub>00</sub> +0.3 | V    |                                                                       |
| V                | RESET Input Low Voltage  | e -õ.3               |         | .2V~                 | V    |                                                                       |
| V <sub>OH</sub>  | Output High Voltage      | V <sub>cc</sub> -0.4 |         | ~                    | V    | I <sub>он</sub> = -2.0mА                                              |
| V <sub>OL1</sub> | Output Low Voltage       |                      |         | 0.4                  | · V  | $I_{oL} = +4.0 \text{mA}$                                             |
| V <sub>0L2</sub> | Output Low Voltage       |                      |         | 0.8                  | V    | I <sub>oL</sub> = +12mA, 3 pins max.                                  |
| ,                | Input Leakago            | -10                  |         | 10                   | Λ    | V – 0V V                                                              |
| 11L<br>1         | Output Leakage           | -10                  |         | 10                   | μA   | $\mathbf{v}_{\rm IN} = 0 \mathbf{v}, \mathbf{v}_{\rm CC}$<br>V - 0V V |
| OL               | RESET Input Current      |                      | -10     | -50                  | цА   | V = 45  to  55  V = 0  V  P27                                         |
|                  | Supply Current           |                      |         | 15                   | mA   | All Output & I/O pins float                                           |
|                  | Standby Current          |                      |         | 5                    | mA   | HALT Mode <sup>1</sup> V. = 0V, V.                                    |
|                  | Standby Current          |                      |         | 20                   | uA   | STOP Mode $V_{in} = 0V, V_{cc}$                                       |

#### Note:

1. Iccl Typ. Clock driven on XTAL 0.3mA Resonator or Crystal 3.0mA

o. Max. mA 5.0mA mA 5.0mA



Figure 14. Additional Timing

## **AC CHARACTERISTICS**

| Number | Symbol             | Parameter                       | Min  | Max     | Notes |  |
|--------|--------------------|---------------------------------|------|---------|-------|--|
| 1      | ТрС                | Input Clock Period              | 125  | 100,000 | 1     |  |
| 2      | TrC, TfC           | Clock Input Rise and Fall Times |      | 25      | 1     |  |
| 3      | TwĆ                | Input Clock Width               | 37   |         | 1     |  |
| 4      | TwTinL             | Timer Input Low Width           | 100  |         | 2     |  |
| 5      | TwTinH             | Timer Input High Width          | ЗТрС |         | 2     |  |
| 6      | — — — — —<br>TpTin | Timer Input Period              | 8TpC |         |       |  |
| 7      | TrTin,TfTin        | Timer Input Rise and Fall Times | · ·  | 100     | 2     |  |
| 8A     | TwiL               | Int. Resquest Input Low Time    | 100  |         | 2,4   |  |
| 9      | TwiH               | Int. Request Input High Time    | ЗТрС |         | 2,3   |  |

NOTES:

1. Clock timing references use  $V_{cc}$  for a logic "1" and  $V_{ss}$  for logic "0". 2. Timing references use  $V_{cc}$  for a logic "1" and  $V_{ss}$  for a logic "0". 3. Interupt request via P31-P33

4. Interrupt request via P31-P33

\*Units in nanoseconds (ns)

### PRELIMINARY Z86C08 COMPARATOR SPECIFICATIONS

|                                               | CD 07 1                 | G1 G7 0           |                               | 616F 4                  | CACE E                         |
|-----------------------------------------------|-------------------------|-------------------|-------------------------------|-------------------------|--------------------------------|
| Conditions                                    | CASE I<br>VDD=2 5V      | VDD=2.5V          | VDD=55V                       | VDD=5.5V                | VDD=5.0V                       |
|                                               | Temp=40C°               | Temp=85C°         | $Temp=40C^{\circ}$            | Temp=85C <sup>o</sup>   | Temp=27C <sup>o</sup>          |
|                                               | - ·                     |                   |                               |                         |                                |
| Parameters                                    | 1                       |                   |                               |                         |                                |
| Offset                                        | _ <sup>+</sup> 50 (est) | _+50 (est)        | _ <sup>+</sup> 50 (est)       | _ <sup>+</sup> 50 (est) | _+25 (typ)                     |
| Voltage (mv)                                  |                         |                   |                               |                         |                                |
| Internal<br>Delay Time (us)<br>Overdrive (mv) | 15 (max)<br>_*300       | 15 (max)<br>_+300 | 1.(max)<br>_ <sup>+</sup> 300 | 1.0(max)<br>_*300       | 0.1(typ)<br>_ <sup>+</sup> 300 |
| I <sub>Bias</sub> (ma)<br>Power (mw)          | 0.1 (max)<br>0.25       | 0.1(max)<br>0.25  | 1.0 (max)<br>5.5              | 1.0 (max)<br>4.125      | 0.2 (typ)<br>1.25              |
| Power Down                                    | Yes                     | Yes               | Yes                           | Yes                     | Yes                            |
# **ORDERING INFORMATION**

Z86C08 CMOS Microcontroller Z86C0808PSC 8MHz Z86C0812PSC 12MHz

#### Codes

First letter is for package; second letter is for temperature.

- C = Ceramic DIP
- P = Plastic DIP
- L = Ceramic LCC
- V = Plastic PCC

TEMPERATURE

 $S = 0^{\circ}C \text{ to } + 70^{\circ}C$   $E = -40^{\circ}C \text{ to } + 85^{\circ}C$  $M^* = -55^{\circ}C \text{ to } + 125^{\circ}C$ 

Example: PS is a plastic DIP, 0°C to + 70°C.

- R = Protopack
- T = Low Profile Protopack
- DIP = Dual-In-Line Package
- LCC = Leadless Chip Carrier
- PCC = Plastic Chip Carrier (Leaded)

FLOW B = 883 Class B J = JAN 38510 Class B

## **PACKAGE DIMENSIONS**



#### **18-Pin Plastic Package**

NOTE: Package dimensions are given in inches. To convert to millimeters, multiply by 25.4.



# Z86C00/C10/C20 CMOS Z8® MCU

#### August 1989

# FEATURES

- Complete microcomputer, 2K (86C00), 4K (86C10), or 8K (86C20) bytes of ROM, 124 bytes of RAM (256 bytes Z86C20), and 22 I/O lines.
- 144-byte register file, including 124 (238 Z86C20) generalpurpose registers, four I/O port registers, and 14 status and control registers.
- Average instruction execution time of 1.5 us, maximum of 2.8 us.
- Vectored, priority interrupts for I/O and counter/timers.
- Two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.

- Register Pointer so that short, fast instructions can access any of nine working-register groups in 1.0 us.
- On-chip oscillator which accepts crystal, external clock drive, LC, ceramic resonator.
- Standby modes —— Halt and Stop.
- Single +5V power supply -- all pins TTLcompatible.
- 8 and 12 MHz
- CMOS process.

#### **GENERAL DESCRIPTION**

**Z86C10/C20** microcomputer (Figures 1 and 2) introduces a new level of sophistication to single-chip architecture. Compared to earlier single-chip microcomputers, the

**Z86C10/C20** offers faster execution; more efficient use of memory; more sophisticated interrupt, input/output and bit-manipulation capabilities; and easier system expansion.



### **PIN DESCRIPTIONS**

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each memory transfer.

**P0<sub>0</sub>-P0<sub>5</sub>, P1<sub>0</sub>-P1<sub>7</sub>, P2<sub>1</sub>-P2<sub>5</sub>, P3<sub>1</sub>, P3<sub>5</sub>, P3<sub>6</sub>.** *I/O Port lines* (bidirectional,' TTL-compatible). These 22 I/O lines are grouped in four ports that can be configured under program control for I/O.

# ARCHITECTURE

The MCU's architecture is characterized by a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are helpful in many applications. (Figure 3).

Microcomputer applications demand powerful I/O capabilities. The MCU fulfills this with 22 pins dedicated to input and output. These lines are grouped in four ports and are configurable under software control to provide timing, status signals, and parallel I/O.

**RESET.** *Reset* (input, active Low). RESET initializes the MCU. When RESET is deactivated, program execution begins from internal program location 000C<sub>H</sub>.

**XTAL1, XTAL2.** *Crystal 1, Crystal 2* (time-base input and output). These pins connect a parallel-resonant crystal to the on-chip clock oscillator and buffer.

Two basic internal address spaces are available to support this wide range of configurations: program memory and the register file. The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 14 control and status registers.

To unburden the program from coping with real-time problems such as counting/timing, two counter/timers with a large number of user-selectable modes are offered on-chip.





#### STANDBY MODE

The Z86C00/C10/C20's standby modes are:

- Stop
- Halt

The Stop instruction stops the internal clock and clock oscillation; the Halt instruction stops the internal clock but not clock oscillation.

A reset input releases the standby mode.

To complete an instruction prior to entering standby mode, use the instructions:

LD TMR, #00 NOP STOP or HALT

# ADDRESS SPACES

**Program Memory.** The 16-bit program counter addresses 4K or 8K bytes of program memory space as shown in Figure 4.

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain three 16-bit vectors that correspond to the three available interrupts.

**Register File.** The 144-byte register file includes four I/O port registers ( $R_0$ - $R_3$ ), 124 general-purpose registers ( $R_4$ - $R_{127}$ ) and 15 control and status registers ( $R_{241}$ - $R_{255}$ ). These registers are assigned the address locations shown in Figure 5.

Instructions can access registers directly or indirectly with an 8-bit address field. The MCU also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into nine working-register groups, each occupying 16 contiguous locations (Figure 6). The Register Pointer addresses the starting location of the active working-register group.

**Stacks.** An 8-bit Stack Pointer ( $R_{255}$ ) is used for the internal stack that resides within the 124 general-purpose registers ( $R_4$ - $R_{127}$ ).



### COUNTER/TIMERS

The MCU contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request— $IRQ_4$  (T<sub>0</sub>) or  $IRQ_5$  (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T<sub>1</sub> is user-definable and can be the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock , a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T<sub>0</sub> output to the input of T<sub>1</sub>. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>OUT</sub>) through which T<sub>0</sub>, T<sub>1</sub> or the internal clock can be output.

## I/O PORTS

The MCU has 22 lines dedicated to input and output grouped in four ports. Under software control, the ports can be programmed to provide address outputs, timing, status signals, and parallel I/O. All ports have active pull-ups and pull-downs compatible with TTL loads.

Port 0 can be programmed as an I/O port.

Port 1 can be programmed as a byte I/O port.

Port 2 can be programmed independently as input or output and is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Port 3 can be configured as I/O or control lines. P3<sub>1</sub> is a general purpose input or can be used for an external interrupt request signal (IRQ<sub>2</sub>). P3<sub>5</sub> and P3<sub>6</sub> are general purpose outputs. P3<sub>6</sub> is also used for timer input ( $T_{IN}$ ) and output ( $T_{OUT}$ ) signals.

### INTERRUPTS

The MCU allows three different interrupts from three sources, the Port 3 line  $P3_1$  and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the three interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All interrupts are vectored. When an interrupt request is granted, an interrupt machine cycle is entered. This disables

### CLOCK

The on-chip oscillator has a high-gain parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 – Input, XTAL2 = Output).

Crystal source is connected across XTAL1 and XTAL2 using the recommended capacitors (C1  $\leq$  15 pf) from each pin to ground. The specifications are as follows:

all subsequent interrupts, saves the Program Counter and status flags, and branches to the program memory vector locations reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

- AT cut, parallel resonant
- Fundamental type, 16 MHz maximum.
- Series resistance, Rs ≤ 100 n

# INSTRUCTION SET NOTATION

Addressing Modes. The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

| IRR<br>Irr<br>X<br>DA       | Indirect register pair or indirect working-register<br>pair address<br>Indirect working-register pair only<br>Indexed address<br>Direct address                      | indicate<br>data ar<br>notation<br>location | es that the source data is add<br>ad the result is stored in the des<br>n "addr(n)" is used to refer to<br>n. For example, |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| RA                          | Relative address                                                                                                                                                     |                                             | dst (7)                                                                                                                    |
| IM<br>R                     | Immediate<br>Register or working-register address                                                                                                                    | refers to                                   | o bit 7 of the destination operan                                                                                          |
| r<br>IR                     | Working-register address only<br>Indirect-register or indirect working-register                                                                                      | <b>Flags.</b><br>flags:                     | Control Register R252 conta                                                                                                |
| ir<br>RR                    | Indirect working-register address only<br>Register pair or working register pair address                                                                             | C<br>Z<br>S                                 | Carry flag<br>Zero flag<br>Sign flag                                                                                       |
| Symbols.<br>instruction     | The following symbols are used in describing the set.                                                                                                                | V<br>D                                      | Overflow flag<br>Decimal-adjust flag                                                                                       |
| dst<br>src<br>cc<br>@<br>SP | Destination location or contents<br>Source location or contents<br>Condition code (see list)<br>Indirect address prefix<br>Stack pointer (control registers 254-255) | Affecter<br>0<br>1                          | d flags are indicated by:<br>Cleared to zero<br>Set to one                                                                 |
| PC<br>FLAGS<br>RP           | Program counter<br>Flag register (control register 252)<br>Register pointer (control register 253)                                                                   | * .<br>X                                    | Set of cleared according to<br>Unaffected<br>Undefined                                                                     |

IMR Interrupt mask register (control register 251) Assignment of a value is indicated by the symbol "←". For example.

#### dst ← dst + src

ed to the destination stination location. The o bit "n" of a given

.

nd.

ins the following six

operation

# **CONDITION CODES**

| Value  | Mnemonic | Meaning                        | Flags Set                |
|--------|----------|--------------------------------|--------------------------|
| 1000   |          | Always true                    |                          |
| 0111   | С        | Carry                          | C = 1                    |
| 1111   | NC       | No carry                       | C = 0                    |
| 0110   | Z        | Zero                           | Z = 1                    |
| 1110   | NZ       | Not zero                       | Z = 0                    |
| 1101   | PL       | Plus                           | S = 0                    |
| 0101   | MI       | Minus                          | S = 1                    |
| 0100   | OV       | Overflow                       | V = 1                    |
| 1100   | NOV      | No overflow                    | V = 0                    |
| 0110   | EQ       | Equal                          | Z = 1                    |
| 1110   | NE       | Not equal                      | Z = 0                    |
| 1001   | GE       | Greater than or equal          | (S XOR V) = 0            |
| 0001   | LT       | Less than                      | (S XOR V) = 1            |
| 1010   | GT       | Greater than                   | [Z  OR  (S  XOR  V)] = 0 |
| 0010   | LE       | Less than or equal             | [Z  OR  (S  XOR  V)] = 1 |
| 1111   | UGE      | Unsigned greater than or equal | C = 0                    |
| . 0111 | ULT      | Unsigned less than             | C = 1                    |
| 1011   | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1    |
| 0011   | ULE      | Unsigned less than or equal    | (C  OR  Z) = 1           |
| 0000   |          | Never true                     | <u> </u>                 |



Figure 7. Instruction Formats

# INSTRUCTION SUMMARY

|                                                      | Addr Mode | Opcode        | F | laç | ys A | \ffe | cte | d | · · · · · · · · · · · · · · · · · · · | Addr Mode | opcode          | Fl | ag | s A | ffe | cted |
|------------------------------------------------------|-----------|---------------|---|-----|------|------|-----|---|---------------------------------------|-----------|-----------------|----|----|-----|-----|------|
| and Operation                                        | dst src   | Byte<br>(Hex) | С | z   | S    | ۷    | D   | н | and Operation                         | dst src   | - Byte<br>(Hex) | с  | z  | s   | v   | DH   |
| <b>ADC</b> dst,src<br>dst <del>←</del> dst + src + C | (Note 1)  | 1□            | * | *   | *    | *    | 0   | * | <b>CP</b> dst,src<br>dst – src        | (Note 1)  | A               | *  | *  | *   | *   |      |
| ADD dst,src<br>dst ← dst + src                       | (Note 1)  | 0□            | * | *   | *    | *    | 0   | * | <b>DA</b> dst<br>dst ← DA dst         | R<br>IR   | 40<br>41        | *  | *  | *   | Х   |      |
| AND dst,src<br>dst ← dst AND src                     | (Note 1)  | 5□            | _ | *   | *    | 0    | _   |   | <b>DEC</b> dst<br>dst ← dst - 1       | R<br>IR   | 00<br>01        |    | *  | *   | *   |      |
| <b>CALL</b> dst<br>SP ← SP - 2<br>@SP ← PC: PC ← ds  | DA<br>IRR | D6<br>D4      |   |     |      |      |     |   | DECW dst<br>dst ← dst - 1             | RR<br>IR  | 80<br>81        |    | *  | *   | *   |      |
| CCF<br>C←NOTC                                        | -         | EF            | * |     |      |      |     | _ | <b>DI</b><br>IMR (7) ← 0              |           | 8F              |    |    |     |     |      |
| CLR dst<br>dst ← 0                                   | R<br>IR   | B0<br>B1      |   |     |      |      |     | _ | <b>DJNZ</b> r,dst<br>r                | RA        | rA<br>r = 0 - F |    |    | -   |     |      |
| <b>COM</b> dst<br>dst ← NOT dst                      | R .<br>IR | 60<br>61      |   | *   | *    | 0    |     | _ | PC ← PC + dst<br>Range: +127, -128    |           | , N             |    |    |     |     |      |

# **INSTRUCTION SUMMARY** (Continued)

| Instruction                                                       | Addr              | Mode                      | Opcode                                                                            | Flags Affected |   |   |          |   |   |  |
|-------------------------------------------------------------------|-------------------|---------------------------|-----------------------------------------------------------------------------------|----------------|---|---|----------|---|---|--|
| and Operation                                                     | dst               | src                       | (Hex)                                                                             | С              | z | s | v        | D | н |  |
| <b>EI</b><br>IMR (7) ← 1                                          |                   |                           | 9F                                                                                |                | _ |   |          |   |   |  |
| HALT                                                              |                   |                           | 7F                                                                                |                |   |   |          |   |   |  |
| INC dst<br>dst ← dst + 1                                          | r<br>R<br>IB      |                           | rE<br>r = 0 - F<br>20<br>21                                                       |                | * | * | *        |   |   |  |
| INCW dst<br>dst ← dst + 1                                         | RR                |                           | A0<br>A1                                                                          |                | * | * | *        | _ |   |  |
| IRET<br>FLAGS ← @SP; SP ←<br>PC ← @SP; SP ← SP                    | - SP +<br>+ 2; II | 1<br>MR (7)               | BF -<br>← 1                                                                       | *              | * | * | *        | * | * |  |
| JP cc,dst<br>if cc is true<br>PC ← dst                            | DA<br>IRR         |                           | c = 0 - F                                                                         | -              | _ |   |          |   |   |  |
| JR cc,dst<br>if cc is true,<br>PC ← PC + dst<br>Range: +127, -128 | RA                | ,                         | cB<br>c = 0 - F                                                                   | _              |   | _ | <u> </u> |   | _ |  |
| LD dst,src<br>dst ← src                                           | rrRrXrlrRRRIR     | IMR r X r Ir r R IR IM IM | rC<br>r8<br>r9<br>r = 0 - F<br>C7<br>D7<br>E3<br>F3<br>E4<br>E5<br>E6<br>E7<br>F5 |                |   |   |          |   |   |  |
| LDC dst,src<br>dst ← src                                          | r .<br>Irr        | Irr<br>r                  | C2<br>D2                                                                          |                |   |   |          |   | _ |  |
| <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1        | lr<br>Irr         | Irr<br>Ir                 | C3<br>D3                                                                          |                |   |   |          |   |   |  |
| LDE dst,src<br>dst ← src                                          | r<br>Irr          | lrr<br>r                  | 82<br>92                                                                          |                |   | _ |          |   | _ |  |
| • <b>LDEI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1      | lr<br>Irr         | Irr<br>Ir                 | 83<br>93                                                                          |                |   |   | -        |   |   |  |
| NOP                                                               | `                 |                           | FF                                                                                |                | _ |   |          | _ |   |  |
| OR dst,src<br>dst ← dst OR src                                    | (No               | te 1)                     | 4                                                                                 |                | * | * | 0        |   |   |  |
| <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                       | R<br>IR           |                           | 50<br>51                                                                          | _              |   | _ |          | _ | _ |  |
| <b>PUSH</b> src<br>SP ← SP - 1; @SP ←                             | - src             | R<br>IR                   | 70<br>71                                                                          |                |   |   |          |   |   |  |

| and Operation                             |             |       | Bute          | Flags Affected |   |   |   |   |   |  |  |
|-------------------------------------------|-------------|-------|---------------|----------------|---|---|---|---|---|--|--|
| •                                         | dst         | src   | Byte<br>(Hex) | ć              | z | s | v | D | н |  |  |
| <b>RCF</b><br>C ← 0                       |             |       | CF            | 0              |   |   |   |   |   |  |  |
| <b>RET</b><br>PC ← @SP; SP ← SP           | + 2         |       | AF            |                |   |   | _ |   |   |  |  |
| RL dst                                    | R<br>IR     |       | 90<br>91      | *              | * | * | * |   |   |  |  |
| RLC dst                                   | , R<br>IR   |       | 10<br>11      | *              | * | * | * | _ | _ |  |  |
| RR dst                                    | ] R<br>IR   |       | E0<br>E1      | *              | * | * | * |   |   |  |  |
| RRC dst                                   | ] R<br>IR   |       | C0<br>C1      | *              | * | * | * |   |   |  |  |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No         | te 1) | 3□            | *              | * | * | * | 1 | * |  |  |
| <b>SCF</b><br>C ← 1                       |             |       | DF            | 1              |   |   |   |   |   |  |  |
|                                           | ] R '<br>IR |       | D0<br>D1      | *              | * | * | 0 |   |   |  |  |
| <b>SRP</b> src<br>RP ← src                |             | lm    | 31            |                |   |   | _ |   | _ |  |  |
| STOP                                      |             |       | 6F            |                |   |   |   |   |   |  |  |
| SUB dst,src<br>dst ← dst ← src            | (No         | te 1) | 2□            | *              | * | * | * | 1 | * |  |  |
| SWAP dst                                  | ר R<br>וR   |       | F0<br>F1      | Х              | * | * | Х |   |   |  |  |
| TCM dst,src<br>(NOT dst) AND src          | (No         | te 1) | 6□            | _              | * | * | 0 |   |   |  |  |
| TM dst,src<br>dst AND src                 | (No         | te 1) | 7□            |                | * | * | 0 |   |   |  |  |
| <b>XOR</b> dst,src<br>dst ← dst XOR src   | (No         | te 1) | B□            |                | * | * | 0 |   |   |  |  |

OTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a □ in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode | Lower         |  |  |  |  |  |
|------|------|---------------|--|--|--|--|--|
| dst  | src  | Opcode Nibble |  |  |  |  |  |
| r    | r    | 2             |  |  |  |  |  |
| r    | ir   | 3             |  |  |  |  |  |
| R    | R    | 4             |  |  |  |  |  |
| R    | IR   | 5             |  |  |  |  |  |
| R    | IM   | 6             |  |  |  |  |  |
| IR   | IM   | 7             |  |  |  |  |  |





**Figure 11. Control Registers** 

#### **REGISTERS** (Continued)





# **OPCODE MAP**

|            |     |                                          |                                           |                                                     |                                                          |                                                                   |                                                       |                                          | Lower Nit                                                                   | oble (Hex                                          | )                                                 |                                                                                                     |                                                           |                               |                               |                         |              |
|------------|-----|------------------------------------------|-------------------------------------------|-----------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------|-------------------------------|-------------------------|--------------|
|            | ,   | 0                                        | 1                                         | 2                                                   | 3                                                        | 4                                                                 | 5                                                     | 6                                        | 7                                                                           | 8                                                  | 9                                                 | Α                                                                                                   | в                                                         | с                             | D                             | Е                       | F            |
|            | 0   | 65<br><b>DEC</b><br>R1                   | 6 5<br><b>DEC</b><br>IR <sub>1</sub>      | 6 5<br><b>ADD</b><br>r1 r2                          | 6 5<br><b>ADD</b><br>r <sub>1</sub> lr <sub>2</sub>      | 10 5<br><b>ADD</b><br>R <sub>2</sub> .R <sub>1</sub>              | 10 5<br><b>ADD</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10 5<br><b>ADD</b><br>R <sub>1</sub> IM  | 10.5<br><b>ADD</b><br>IR <sub>1</sub> .IM                                   | 6.5<br><b>LD</b><br>r <sub>1</sub> .R <sub>2</sub> | 6.5<br><b>LD</b><br>r <sub>2</sub> R <sub>1</sub> | 12/10 5<br><b>DJNZ</b><br>r <sub>1</sub> RA                                                         | 12/10.0<br><b>JR</b><br>cc.RA                             | 65<br>LD<br>r <sub>1</sub> IM | 12/10 0<br><b>JP</b><br>cc DA | 6 5<br><b>INC</b><br>r1 |              |
|            | 1   | 65<br><b>RLC</b><br>R1                   | 65<br><b>RLC</b><br>IR <sub>1</sub>       | 6.5<br><b>ADC</b><br>r <sub>1</sub> r <sub>2</sub>  | 6.5<br>ADC<br>r <sub>1</sub> .lr <sub>2</sub>            | 10.5 <sup>°</sup><br><b>ADC</b><br>R <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>ADC</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>ADC</b><br>R <sub>1</sub> .IM | . 10.5<br><b>ADC</b><br>IR <sub>1</sub> .IM                                 |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         |              |
|            | 2   | 6.5<br><b>INC</b><br>R <sub>1</sub>      | 6.5<br>INC<br>IR1                         | 6 5<br>SUB<br>r <sub>1</sub> .r <sub>2</sub>        | 6 5<br><b>SUB</b><br>r <sub>1,</sub> lr <sub>2</sub>     | 10.5<br><b>SUB</b><br>R <sub>2</sub> .R <sub>1</sub>              | 10.5<br><b>SUB</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>SUB</b><br>R <sub>1</sub> IM  | 10.5<br><b>SUB</b><br>IR <sub>1</sub> .IM                                   |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         |              |
| :          | 3   | 8 0<br>JP<br>IRR <sub>1</sub>            | 6 1<br>SRP<br>IM                          | 6.5<br><b>SBC</b><br>r <sub>1</sub> .r <sub>2</sub> | 6.5<br><b>SBC</b><br>r <sub>1</sub> .lr <sub>2</sub>     | 10.5<br><b>SBC</b><br>R <sub>2</sub> .R <sub>1</sub>              | 10.5<br><b>SBC</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>SBC</b><br>R <sub>1</sub> .IM | 10.5<br><b>SBC</b><br>IR <sub>1</sub> .IM                                   |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         |              |
|            | 4   | 85<br><b>DA</b><br>R <sub>1</sub>        | 8.5<br><b>DA</b><br>IR <sub>1</sub>       | 6.5<br><b>OR</b><br>r <sub>1</sub> .r <sub>2</sub>  | 6.5<br><b>OR</b><br>r <sub>1</sub> .lr <sub>2</sub>      | 10,5 .<br><b>OR</b><br>R <sub>2</sub> .R <sub>1</sub>             | 10.5<br><b>OR</b><br>IR <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>OR</b><br>R <sub>1</sub> .IM  | 10,5<br>. <b>OR</b><br>IR <sub>1</sub> ,IM                                  |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         |              |
|            | 5   | 10.5<br><b>POP</b><br>R <sub>1</sub>     | 10.5<br><b>POP</b><br>IR <sub>1</sub>     | 6.5<br><b>AND</b><br>r <sub>1.</sub> r <sub>2</sub> | 6.5<br><b>AND</b><br>r <sub>1</sub> .lr <sub>2</sub>     | 10,5 ·<br><b>AND</b><br>R <sub>2</sub> .R <sub>1</sub>            | 10.5<br><b>AND</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> .IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM                                   |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         |              |
| 0          | 6   | 6.5<br><b>COM</b><br>R <sub>1</sub>      | 65<br><b>COM</b><br>IR <sub>1</sub>       | 6.5<br><b>TCM</b><br>r <sub>1</sub> .r <sub>2</sub> | 6.5<br><b>TCM</b><br>r <sub>1</sub> .lr <sub>2</sub>     | 10,5<br><b>TCM</b><br>R <sub>2</sub> .R <sub>1</sub>              | 10.5<br><b>TCM</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>TCM</b><br>R <sub>1</sub> .IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> .IM                                   |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         | 6,0<br>STOP  |
| ibble (Hex | 7 . | 10/12.1<br><b>PUSH</b><br>R <sub>2</sub> | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6.5<br><b>TM</b><br>r <sub>1</sub> .r <sub>2</sub>  | 6.5<br><b>TM</b><br>r <sub>1</sub> .lr <sub>2</sub>      | 10.5<br><b>TM</b><br>R <sub>2</sub> .R <sub>1</sub>               | 10.5<br><b>TM</b><br>IR <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>TM</b><br>R <sub>1</sub> .IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM                                    |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         | 7,0<br>HALT  |
| Upper Ni   | 8   | 10.5<br><b>DECW</b><br>RR <sub>1</sub>   | 10.5<br><b>DECW</b><br>IR <sub>1</sub>    |                                                     |                                                          |                                                                   |                                                       |                                          |                                                                             |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         | 6 1<br>DI    |
| 1          | 9   | 6.5<br><b>RL</b><br>R <sub>1</sub>       | 6.5<br><b>RL</b><br>IR <sub>1</sub>       | 1                                                   |                                                          | -                                                                 |                                                       |                                          |                                                                             |                                                    |                                                   |                                                                                                     | +                                                         |                               |                               |                         | 6.1<br>El    |
| •          | Α.  | 10.5<br>INCW<br>RR <sub>1</sub>          | 10.5<br>INCW<br>IR <sub>1</sub>           | 6.5<br><b>CP</b><br>r <sub>1</sub> .r <sub>2</sub>  | 6.5<br>. <b>CP</b><br>r <sub>1</sub> .lr <sub>2</sub>    | 10.5<br><b>CP</b><br>R <sub>2</sub> .R <sub>1</sub>               | 10.5<br><b>CP</b><br>IR <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>CP</b><br>R <sub>1</sub> .IM  | 10.5<br><b>CP</b><br>IR <sub>1</sub> .IM                                    |                                                    | r i                                               |                                                                                                     |                                                           |                               |                               |                         | 14'0<br>RET  |
| I          | в   | 6.5<br><b>CLR</b><br>R <sub>1</sub>      | 6.5<br>CLR<br>IR <sub>1</sub>             | 6.5<br><b>XOR</b><br>r <sub>1</sub> .r <sub>2</sub> | 6.5<br><b>XOR</b><br>r <sub>1</sub> .lr <sub>2</sub>     | 10.5<br><b>XOR</b><br>R <sub>2</sub> .R <sub>1</sub>              | 10.5<br><b>XOR</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>XOR</b><br>R <sub>1</sub> .IM | 10.5<br><b>XOR</b><br>IR <sub>1</sub> .IM                                   |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         | 16 0<br>IRET |
| 1          | с   | 6.5<br><b>RRC</b><br>R <sub>1</sub>      | 6.5<br><b>RRC</b><br>IR <sub>1</sub>      | 12.0<br>LDC<br>r <sub>1</sub> .lrr <sub>2</sub>     | 18.0<br><b>LDCI</b><br>Ir <sub>1</sub> .Irr <sub>2</sub> |                                                                   |                                                       |                                          | <ul> <li>10.5</li> <li>LD</li> <li>r<sub>1</sub>.x R<sub>2</sub></li> </ul> |                                                    |                                                   |                                                                                                     |                                                           | -                             |                               | , i                     | 6.5<br>RCF   |
| l          | D   | 6.5<br><b>SRA</b><br>R <sub>1</sub>      | 6.5<br>SRA<br>IR <sub>1</sub>             | 12.0<br>LDC<br>r <sub>2</sub> .lrr <sub>1</sub>     | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> .Irr <sub>1</sub> | 20.0<br>CALL*<br>IRR1                                             |                                                       | 20.0<br>CALL<br>DA                       | 10,5<br><b>LD</b><br>r <sub>2</sub> .x.R <sub>1</sub>                       |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         | 6 5<br>SCF   |
| I          | E   | 6.5<br><b>RR</b><br>R <sub>1</sub>       | 6.5<br><b>RR</b><br>IR <sub>1</sub>       |                                                     | 6.5<br>LD<br>r <sub>1</sub> .IR <sub>2</sub>             | 10.5<br><b>LD</b><br>R <sub>2</sub> .R <sub>1</sub>               | 10.5<br><b>LD</b><br>IR <sub>2</sub> .R <sub>1</sub>  | 10.5<br><b>LD</b><br>R <sub>1</sub> IM   | 10.5<br><b>LD</b><br>IR <sub>1</sub> .IM                                    |                                                    |                                                   |                                                                                                     |                                                           |                               |                               |                         | 6.5<br>CCF   |
| I          | F   | 8.5<br><b>SWAP</b><br>R <sub>1</sub>     | 8.5<br>SWAP<br>IR1                        |                                                     | 6.5<br>LD<br>lr <sub>1</sub> .r <sub>2</sub>             |                                                                   | 10.5<br><b>LD</b><br>R <sub>2</sub> .IR <sub>1</sub>  |                                          |                                                                             | V                                                  |                                                   |                                                                                                     |                                                           | V                             |                               | V.                      | 6 0<br>NOP   |
|            |     | -                                        |                                           |                                                     |                                                          | $\sim$                                                            |                                                       |                                          |                                                                             | $\sim$                                             | _                                                 | ~                                                                                                   |                                                           |                               | $\sim$                        | -                       | $\sim$       |
|            |     |                                          | :                                         | 2                                                   | -                                                        |                                                                   |                                                       | 3                                        |                                                                             |                                                    |                                                   | 2                                                                                                   |                                                           |                               | 3                             |                         | 1            |
|            |     |                                          |                                           |                                                     | LO                                                       | WER                                                               |                                                       | 1                                        | Bytes per                                                                   | Instructi                                          | on                                                |                                                                                                     |                                                           |                               |                               |                         |              |
|            |     |                                          |                                           |                                                     | OPO                                                      | BLE                                                               |                                                       |                                          |                                                                             |                                                    |                                                   |                                                                                                     | , .                                                       |                               |                               |                         |              |
|            |     |                                          | UPPE                                      |                                                     |                                                          | 4<br>0,5<br>CP                                                    | PIPELIN                                               | E                                        |                                                                             |                                                    |                                                   | Legen<br>R = 8-t<br>r = 4-b<br>R <sub>1</sub> or r <sub>1</sub><br>R <sub>2</sub> or r <sub>2</sub> | d:<br>bit address<br>it address<br>= Dst add<br>= Src add | dress<br>dress                | 5                             |                         |              |
|            |     |                                          | NIBBI                                     | LC;                                                 | Ro                                                       | R <sub>1</sub>                                                    |                                                       |                                          |                                                                             |                                                    |                                                   | Com                                                                                                 |                                                           |                               |                               |                         |              |

Sequence: Opcode, First Operand, Second Operand

NOTE: The blank areas are not defined.

\*2-byte instruction, fetch cycle appears as a 3-byte instruction

FIRST

R<sub>2</sub>,R<sub>1</sub>

SECOND

# ABSOLUTE MAXIMUM RATINGS

Voltages on all pins with respect

| to GND              | + 0.30 to $+ 7.00$       |
|---------------------|--------------------------|
| Operating Ambient   |                          |
| Temperature         | See Ordering Information |
| Storage Temperature | 65°Č to +150°C           |

# STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- +4.5 ≤ Vcc ≤ +5.5
- GND = 0V
- $\bullet 0^{\circ}C \leq T_A \leq +70^{\circ}C$

## **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximúm Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 12. Test Load 1

| Symbol           | Parameter                | Min                     | Тур | Max             | Unit | Condition                          |
|------------------|--------------------------|-------------------------|-----|-----------------|------|------------------------------------|
| V <sub>CH</sub>  | Clock Input High Voltage | 3.8                     |     | V <sub>CC</sub> | V    | Driven by External Clock Generator |
| V <sub>CL</sub>  | Clock Input Low Voltage  | -0.3                    |     | 0.8             | V    | Driven by External Clock Generator |
| VIH              | Input High Voltage       | 2.0                     |     | V <sub>CC</sub> | V    |                                    |
| VIL              | Input Low Voltage        | - 0.3                   |     | 0.8             | V    |                                    |
| V <sub>RH</sub>  | Reset Input High Voltage | 3.8                     |     | V <sub>CC</sub> | V    |                                    |
| V <sub>RL</sub>  | Reset Input Low Voltage  | -0.3                    |     | 0.8             | V    |                                    |
| VOH              | Output High Voltage      | 2.4                     |     |                 | V    | $I_{OH} = -250 \mu A$              |
| VOH              | Output High Voltage      | V <sub>CC</sub> -100 mV |     |                 | V    | IOH = -100μA                       |
| V <sub>OL</sub>  | Output Low Voltage       |                         |     | 0.4             | V    | $I_{OL} = +2.0 \text{ mA}$         |
| hμ               | Input Leakage            | - 10                    |     | 10              | μA   | $0V \le V_{IN} \le + 5.25V$        |
| IOL              | Output Leakage           | - 10                    |     | 10              | μA   | $0V \le V_{IN} \le + 5.25V$        |
| IIR              | Reset Input Current      |                         |     | - 50            | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$     |
| Icc 1            | Supply Current           |                         |     | 50              | mA   | All outputs and I/O pins floating  |
| ICC1             | Standby Current          |                         | 5   |                 | mA   | Halt Mode                          |
| I <sub>CC2</sub> | Standby Current          |                         |     | 10              | μΑ   | Stop Mode                          |

#### NOTE:

Icc2 low power requires loading TMR (%F1) with any value prior to stop execution. Use sequence:

LD TMR, #%00. NOP STOP



Figure 14. Additional Timing

# **AC CHARACTERISTICS**

Additional Timing Table

|        | ······································ |                                  | Z8   | 6C10    |        |
|--------|----------------------------------------|----------------------------------|------|---------|--------|
| Number | Symbol                                 | Parameter                        | Min  | Max     | Notes* |
| 1      | ТрС                                    | Input Clock Period               | 83   | 100,000 | 1      |
| 2      | TrC,TfC                                | Clock Input Rise and Fall Times  |      | 15      | 1      |
| 3      | TwC                                    | Input Clock Width                | 70   |         | 1      |
| 4      | TwTinL                                 | Timer Input Low Width            | . 70 |         | 2 .    |
| 5      | TwiL                                   | Interrupt Request Input Low Time | 70   |         | 2,3    |

NOTES:

1. Clock timing references use 3.8V for a logic "1" and 0.8V for a logic "0".
2. Timing references use 2.0V for a logic "1" and 0.8V for a logic "0".
3. Interrupt request via Port 3.
\* Units in nanoseconds (ns).



# **Product Specification**

# Z86C11 CMOS Z8® 4K ROM MCU

#### June 1987

## **FEATURES**

- Complete microcomputer, 4K bytes of ROM, 256 bytes of RAM, 32 I/O lines, and up to 60K bytes addressable external space each for program and data memory.
- 256 byte register file, including 236 general-purpose registers, four I/O port registers, and 16 status and control registers.
- Vectored, priority interrupts for I/O, counter/timers, and UART.
- Full-duplex UART and two programmable 8-bit counter/ timers, each with a 6-bit programmable prescaler.

- Register Pointer so that short, fast instructions can access any of **16** working-register groups in  $1.5 \,\mu$ s.
- On-chip oscillator which accepts crystal or external clock drive.
- Standby modes—Halt and Stop
- Single 4 5V power supply—all pins TTL-compatible.
- 12 MHz, 16 MHz
- CMOS process

### **GENERAL DESCRIPTION**

The Z86C11 microcomputer (Figures 1 and 2) introduces a new level of sophistication to single-chip architecture. Compared to earlier single-chip microcomputers, the

Z86C11 offers faster execution; more efficient use of memory; more sophisticated interrupt, input/output and bit-manipulation capabilities; and easier system expansion.



Figure 2. 40-pin Dual-In-Line Package (DIP), Pin Assignments

Under program control, the Z86C11 can be tailored to the needs of its user. It can be configured as a stand-alone microcomputer with 4K bytes of internal ROM, a traditional microprocessor that manages up to 120K bytes of external

#### FIELD PROGRAMMABLE VERSION

The Z86E11 is a pin compatible "one time programmable" version of the Z86C11. The Z86C11 contains 4K bytes of EPROM memory in place of the 4K bytes of masked ROM in the Z86C11. The Z86E11 also contains a programmable memory

#### ARCHITECTURE

Z86C11 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z86C11 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the Z86C11 can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer to a memory, or a parallel-processing element in a system with other processors and peripheral controllers linked by the Z-BUS<sup>®</sup> bus. In all configurations, a large number of pins remain available for I/O.

protect feature to provide program security by disabling all external accesses to the internal EPROM array. This is preliminary information, and is subject to change.

microprocessor that can address 120K bytes of external memory (Figure 3).

Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The **256**-byte random-access register file is composed of **236** general-purpose registers, four I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of user-selectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.



Figure 3. Functional Block Diagram

### STANDBY MODE

The Z86C11's standby modes are:

- Stop
- Halt

The Stop instruction stops the internal clock and clock oscillation, the Halt instruction stops the internal clock but not clock oscillation.

A reset input releases the standby mode.

### **POWER DOWN INSTRUCTIONS**

The Z86C91 has two instructions to reduce power consumption during standby operation. HALT turns off the processor and UART while the counter/timers and external interrupts IRQ0, IRQ1, and IRQ2 remain active.

When an interrupt occurs the processor resumes execution after servicing the interrupt. STOP turns off the clock to the entire Z86C91 and reduces the standby current to 10

## **PIN DESCRIPTION**

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ . Under program control,  $\overline{AS}$  can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

 $P0_0-P0_7$ ,  $P1_0-P1_7$ ,  $P2_0-P2_7$ ,  $P3_0-P3_7$ . *I/O Port Lines* (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under program control for I/O or external

### ADDRESS SPACE

**Program Memory.** The 16-bit program counter addresses 64K bytes of program memory space. Program memory can be located in two areas: one internal and the other external (Figure 4). The first 4096 bytes consist of on-chip mask-programmed ROM. At addresses 4096 and greater, the Z86C11 executes external program memory fetches.

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts.

**Data Memory.** The Z86C11 can address 60K bytes of external data memory beginning at location 4096 (Figure 5). External data memory may be included with or separated from the external program memory space.  $\overline{DM}$ , an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

**Register File.** The **256**-byte register file includes four I/O port registers (R0-R3), **236** general-purpose registers (R4-R **239**) and 16 control and status registers (R240-R255).

microamps. The stop mode is terminated by reset, which causes the processor to restart the application program at address 12.

To complete an instruction prior to entering standby mode, use the instructions:

LD TMR, #00 NOP STOP or HALT

#### memory interface (Figure 3).

**RESET.** Reset (input, active Low). RESET initializes the Z86C11. When RESET is deactivated, program execution begins from internal program location 000C<sub>H</sub>.

**R/W.** *Read/Write* (output). R/W is Low when the Z86C11 is writing to external program or data memory.

XTAL1, XTAL2. Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallelresonant crystal (12 MHz maximum) or an external single-phase clock (12 MHz maximum) to the on-chip clock oscillator and buffer.

These registers are assigned the address locations shown in Figure 6.

Z86C11 instructions can access registers directly or indirectly with an 8-bit address field. The Z86C11 also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 contiguous locations (Figure 6). The Register Pointer addresses the starting location of the active working-register group (Figure 7).

Note: Register Bank E0-EF can only be accessed through working register and indirect addressing modes.

**Stacks.** Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory between locations 4096 and 65535. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).



Figure 4. Program Memory Map



Figure 6. The Register File



Figure 5. Data Memory Map



Figure 7. The Register Pointer

# SERIAL INPUT/OUTPUT

Port 3 lines  $P3_0$  and  $P3_7$  can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0, with a maximum rate of 62.5K bits/second for 8 MHz.

The Z86C11 automatically adds a start bit and two stop bits to transmitted data (Figure 8). Odd parity is also available as an option. Eight data bits are always transmitted, regardless

of parity selection. If parity is enabled, the eighth bit is the odd parity bit. An interrupt request (IRQ<sub>4</sub>) is generated on all transmitted characters.

Received data must have a start bit, eight data bits and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ<sub>3</sub> interrupt request.



#### COUNTER/TIMERS

ą

The Z86C11 contains two 8-bit programmable counter/ timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request— $IRQ_4$  (T<sub>0</sub>) or  $IRQ_5$  (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for  $T_1$  is user-definable and can be the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock (1 MHz maximum), a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the  $T_0$  output to the input of  $T_1$ . Port 3 line P3<sub>6</sub> also serves as a timer output ( $T_{OUT}$ ) through which  $T_0$ ,  $T_1$  or the internal clock can be output.

### **I/O PORTS**

The Z86C11 has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to provide address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines  $P3_3$  and  $P3_4$  are used as the handshake controls  $RDY_1$  and  $\overline{DAV}_1$  (Ready and Data Available).

Memory locations greater than 4096 are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls  $\overline{DAV}_0$  and  $RDY_0$ . Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble

**Port 2** bits can be programmed independently as input or output. This port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $\overline{DAV}_2$  and RDY<sub>2</sub>. The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input ( $P3_0$ - $P3_3$ ) and four output ( $P3_4$ - $P3_7$ ). For serial I/O, lines  $P3_0$  and  $P3_7$  are programmed as serial in and serial out respectively.

Port 3 can also provide the following control functions: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals ( $IRQ_0$ - $IRQ_3$ ); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).

Port 1 can be placed in the high-impedance state along with Port 0,  $\overrightarrow{AS}$ ,  $\overrightarrow{DS}$  and  $\overrightarrow{RW}$ , allowing the Z86C11 to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning P3<sub>3</sub> as a Bus Acknowledge input, and P3<sub>4</sub> as a Bus Request output.



is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the high-impedance state along with Port 1 and the control signals AS, DS and R/W.











### INTERRUPTS

The Z86C11 allows six different interrupts from eight sources: the four Port 3 lines P30-P33, Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z86C11 interrupts are vectored. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all subsequent interrupts, saves the Program

CLOCK

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitors ( $C_1 \le 15$  pf) from each

### INSTRUCTION SET NOTATION

Addressing Modes. The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

| IRR                                                     | Indirect register pair or indirect working-register<br>pair address                                                                                                                                                                                                                                                          |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Irr                                                     | Indirect working-register pair only                                                                                                                                                                                                                                                                                          |
| X                                                       | Indexed address                                                                                                                                                                                                                                                                                                              |
| DA                                                      | Direct address                                                                                                                                                                                                                                                                                                               |
| RA                                                      | Relative address ,                                                                                                                                                                                                                                                                                                           |
| M                                                       | Immediate                                                                                                                                                                                                                                                                                                                    |
| R                                                       | Register or working-register address                                                                                                                                                                                                                                                                                         |
| r                                                       | Working-register address only                                                                                                                                                                                                                                                                                                |
| IR                                                      | Indirect-register or indirect working-register address                                                                                                                                                                                                                                                                       |
| r                                                       | Indirect working-register address only                                                                                                                                                                                                                                                                                       |
| RR                                                      | Register pair or working register pair address                                                                                                                                                                                                                                                                               |
| Symbols.<br>nstruction                                  | The following symbols are used in describing the set.                                                                                                                                                                                                                                                                        |
| dst<br>src<br>cc<br>@<br>SP<br>PC<br>FLAGS<br>RP<br>IMR | Destination location or contents<br>Source location or contents<br>Condition code (see list)<br>Indirect address prefix<br>Stack pointer (control registers 254-255)<br>Program counter<br>Flag register (control register 252)<br>Register pointer (control register 253)<br>Interrupt mask register (control register 251) |
|                                                         |                                                                                                                                                                                                                                                                                                                              |

Counter and status flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt reauest.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

pin to ground. The specifications for the crystal are as follows:

- AT cut, parallel resonant
- Fundamental type, 12 MHz maximum
- Series resistance, R<sub>s</sub> ≤ 100 Ω

Assignment of a value is indicated by the symbol "←". For example,

#### dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

#### dst (7)

refers to bit 7 of the destination operand.

Flags. Control Register R252 contains the following six flags:

| C<br>Z<br>S<br>V<br>D<br>H | Carry flag<br>Zero flag<br>Sign flag<br>Overflow flag<br>Decimal-adjust flag<br>Half-carry flag |
|----------------------------|-------------------------------------------------------------------------------------------------|
| Affected fl                | ags are indicated by:                                                                           |
| 0                          | Cleared to zero                                                                                 |

Set to one 1

Set or cleared according to operation

Unaffected

х Undefined

## **CONDITION CODES**

|          |          | · · · · · · · · · · · · · · · · · · · |                       |
|----------|----------|---------------------------------------|-----------------------|
| Value    | Mnemonic | Meaning                               | Flags Set             |
| <br>1000 |          | Always true                           |                       |
| 0111     | С        | Carry                                 | C = 1                 |
| 1111 -   | NC       | No carry                              | C = 0                 |
| 0110     | Z        | Zero                                  | Z = 1                 |
| 1110     | NZ       | Not zero                              | Z = 0                 |
| 1101     | . PL     | Plus                                  | S = 0                 |
| 0101     | MI       | Minus                                 | S = 1                 |
| 0100     | OV       | Overflow                              | V = 1                 |
| 1100     | NOV      | No overflow                           | V = 0                 |
| 0110     | EQ       | Equal                                 | Z = 1                 |
| 1110     | NE       | Not equal                             | Z = 0                 |
| 1001     | GE       | Greater than or equal                 | (S X O R V) = 0       |
| 0001     | LT       | Less than                             | (S XOR V) = 1         |
| 1010     | GT       | Greater than                          | [Z OR (S XOR V)] = 0  |
| 0010     | LE       | Less than or equal                    | [Z OR (S XOR V)] = 1  |
| 1111     | UGE      | Unsigned greater than or equal        | C = 0                 |
| 0111     | ULT      | Unsigned less than                    | C = 1                 |
| 1011     | UGT      | Unsigned greater than                 | (C = 0 AND Z = 0) = 1 |
| 0011     | ULE      | Unsigned less than or equal           | (C OR Z) = 1          |
| 0000     |          | Never true                            |                       |
|          |          |                                       |                       |

### **INSTRUCTION FORMATS**



**Two-Byte Instructions** 

**Three-Byte Instructions** 

.

# INSTRUCTION SUMMARY

|                                                                                        | Addr           | Mode  | Opcode                      | F | lag | s A | ffe | cte | d |
|----------------------------------------------------------------------------------------|----------------|-------|-----------------------------|---|-----|-----|-----|-----|---|
| and Operation                                                                          | dst            | src   | Byte<br>(Hex)               | С | z   | s   | ۷   | D   | н |
| <b>ADC</b> dst,src<br>dst ← dst + src + C                                              | (No            | te 1) | 1□                          | * | *   | *   | *   | 0   | * |
| ADD dst,src<br>dst ← dst + src                                                         | (No            | te 1) | 0□                          | * | *   | *   | *   | 0   | * |
| AND dst,src<br>dst ← dst AND src                                                       | (No            | te 1) | 5                           |   | *   | *   | 0   |     | - |
| <b>CALL</b> dst<br>SP ← SP – 2<br>@SP ← PC; PC ← ds                                    | DA<br>IRR<br>t |       | D6<br>D4                    |   |     |     | _   |     |   |
| CCF<br>C ← NOT C                                                                       |                |       | EF                          | * |     |     | _   |     |   |
| <b>CLR</b> dst<br>dst ← 0                                                              | R<br>IR        |       | B0<br>B1                    |   |     |     |     | _   |   |
| <b>COM</b> dst<br>dst ← NOT dst                                                        | R<br>IR        |       | 60<br>61                    | _ | *   | *   | 0   |     |   |
| <b>CP</b> dst,src<br>dst – src                                                         | (No            | te 1) | A□                          | * | *   | *   | *   | _   |   |
| <b>DA</b> dst<br>dst ← DA dst                                                          | R<br>IR        | ,     | 40<br>41                    | * | *   | *   | Х   |     |   |
| <b>DEC</b> dst<br>dst ← dst – 1                                                        | ,R<br>IR       |       | 00<br>01                    |   | *   | *   | *   | -   |   |
| <b>DECW</b> dst<br>dst ← dst – 1                                                       | RR<br>IR       |       | 80<br>• 81                  |   | *   | *   | *   |     | - |
| <b>DI</b><br>IMR (7) ← 0                                                               |                |       | 8F                          |   |     |     | _   | _   |   |
| <b>DJNZ</b> r,dst<br>$r \leftarrow r - 1$<br>if $r \neq 0$<br>PC $\leftarrow$ PC + dst | RA             |       | rA = 0 - F                  |   |     |     |     |     |   |
| Range: +127, -128                                                                      |                |       |                             |   |     |     |     |     |   |
| <b>EI</b><br>IMR (7) ← 1                                                               |                |       | 9F                          | _ |     |     | _   |     |   |
| HALT                                                                                   |                |       | 7F                          |   |     |     |     |     |   |
| <b>INC</b> dst<br>dst ← dst + 1                                                        | r<br>R<br>IR   |       | rE<br>r = 0 - F<br>20<br>21 |   | *   | *   | *   | _   |   |
| INCW dst<br>dst ← dst + 1                                                              | RR<br>IR       |       | A0<br>A1                    |   | *   | *   | *   |     |   |
| IRET<br>FLAGS ← @SP; SP ←                                                              | - SP +         | 1     | BF                          | * | *   | *   | *   | *   | * |

|                                                                          | Addr            | Mode                        | Opcode                                                               | F | lag | s A | ffe | cte | d |
|--------------------------------------------------------------------------|-----------------|-----------------------------|----------------------------------------------------------------------|---|-----|-----|-----|-----|---|
| and Operation                                                            | dst             | src                         | (Hex)                                                                | С | z   | S   | v   | D   | н |
| JP cc,dst<br>if cc is true<br>PC ← dst                                   | DA              |                             | c = 0 - F                                                            |   |     |     |     | -   |   |
| <b>JR</b> cc,dst<br>if cc is true,<br>PC ← PC + dst<br>Range: +127, -128 | RA              |                             | cB<br>c = 0 - F                                                      |   |     |     |     |     |   |
| LD dst,src<br>dst ← src                                                  | rrRrXrlirRRRIR, | IMR r X r ir r R IR IM IM R | rC<br>r8<br>r9<br>C7<br>D7<br>E3<br>F3<br>E4<br>E5<br>E6<br>E7<br>F5 | _ |     |     | ,   | -   |   |
| LDC dst,src<br>dst ← src                                                 | r<br>Irr        | lrr<br>r                    | C2<br>D2                                                             |   |     |     |     |     |   |
| <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1               | lr<br>Irr       | lrr<br>Ir                   | C3<br>D3                                                             |   |     |     |     |     |   |
| LDE dst,src<br>dst ← src                                                 | r<br>Irr        | lrr<br>r                    | 82<br>92                                                             |   |     |     |     |     | _ |
| <b>LDEI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1               | lr<br>Irr       | lrr<br>Ir                   | 83<br>93                                                             |   |     |     |     |     |   |
| NOP                                                                      |                 |                             | FF                                                                   |   |     |     |     | _   | _ |
| <b>OR</b> dst,src<br>dst ← dst OR src                                    | (No             | te 1)                       | 4□                                                                   |   | *   | *   | 0   |     | _ |
| <b>POP</b> dst<br>dst                                                    | R<br>IR         |                             | 50<br>51                                                             |   |     |     |     |     |   |
| <b>PUSH</b> src<br>SP ← SP – 1; @SP <del>&lt;</del>                      | - src           | R<br>IR                     | 70<br>71                                                             |   |     |     |     | _   |   |
| <b>RCF</b><br>C ← 0                                                      |                 |                             | CF                                                                   | 0 |     |     |     | , — |   |
| <b>RET</b><br>PC ← @SP; SP ← SP                                          | + 2             |                             | AF                                                                   | _ |     |     |     |     |   |
| RL dst                                                                   | ] R<br>IR       |                             | 90<br>91                                                             | * | *   | *   | *   |     |   |

# INSTRUCTION SUMMARY (Continued)

| -                                         | Addr              | Mode  | Opcode        | F | lag | s A | ffe | cte | ed |
|-------------------------------------------|-------------------|-------|---------------|---|-----|-----|-----|-----|----|
| Instruction<br>and Operation              | dst               | src   | Byte<br>(Hex) | c | z   | s   | v   | D   | н  |
| RLC dst                                   | ⊡ <del>-</del> IR |       | 10<br>11      | * | *   | *   | *   |     | _  |
| RR dst                                    | j R<br>∎ IR       |       | E0<br>E1      | * | *   | *   | *   |     | -  |
| RRC dst                                   | R<br>R            |       | C0<br>C1      | * | *   | *   | *   |     |    |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No               | te 1) | 3□            | * | *   | *   | *   | 1   | *  |
| <b>SCF</b><br>C ← 1                       |                   |       | DF            | 1 |     |     |     |     |    |
|                                           | ा R<br>IR         |       | D0<br>D1      | * | *   | *   | 0   |     | -  |
| SRP src<br>RP ← src                       |                   | lm    | 31            | _ |     | _   |     | _   | _  |
| STOP                                      |                   |       | 6F            |   |     |     |     |     |    |
| SUB dst,src<br>dst ← dst ← src            | (No               | te 1) | 2□            | * | *   | *   | *   | 1   | *  |
| SWAP dst                                  | LR<br>JIR         |       | F0<br>F1      | Х | *   | *   | Х   |     | _  |
| TCM dst,src<br>(NOT dst) AND src          | (No               | te 1) | 6□            |   | *   | *   | 0   |     |    |

| Instruction                             | Addr Mode | Opcode | I | =1a | ag | s A | ffe | cte | bd |
|-----------------------------------------|-----------|--------|---|-----|----|-----|-----|-----|----|
| and Operation                           | dst src   | (Hex)  | C | ;   | z  | S   | Ŷ   | D   | н  |
| TM dst,src<br>dst AND src               | (Note 1)  | 7🗆     |   | -   | *  | *   | 0   |     |    |
| <b>XOR</b> dst,src<br>dst ← dst XOR src | (Note 1)  | В□     |   | -   | *  | *   | 0   |     |    |

NOTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a [] in this table, and its value is found in the following table to the left of the applicable addressing mode pair.

For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode | Lower         |
|------|------|---------------|
| dst  | src  | Opcode Nibble |
| r    | r    | 2             |
| r    | Ir   | 3             |
| R    | R    | 4             |
| R    | IR   | 5             |
| R .  | IM · | 6             |
| IR   | IM   | 7             |
|      |      |               |

126

### REGISTERS



Figure 11. Control Registers







# OPCODE MAP

| 0     1     2     3     4     5     6     7     8     9     A     B     C     D     E       0     DEC     ADD     ADD <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th>Lower Nil</th> <th>bie (Hex)</th> <th>)</th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |   |                                          |                                           |                                                     |                                                      |                                                      |                                                         |                                          | Lower Nil                                      | bie (Hex)                                   | )                                           |                                                             |                                       |                                        |                               |                  |                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---|------------------------------------------|-------------------------------------------|-----------------------------------------------------|------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------|------------------------------------------|------------------------------------------------|---------------------------------------------|---------------------------------------------|-------------------------------------------------------------|---------------------------------------|----------------------------------------|-------------------------------|------------------|--------------------|
| e 5. 6.5 6.5 6.5 10.5 10.5 10.5 10.5 10.5 10.5 10.5 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |   | 0                                        | 1                                         | 2                                                   | 3                                                    | 4                                                    | 5                                                       | 6                                        | 7                                              | 8                                           | 9                                           | A                                                           | в                                     | С 🖓                                    | D                             | E                | F                  |
| 1       RLC       RLC       ADC       ADC       ADC       ADC         2       RLC       ADC       ADC       ADC       ADC       ADC       ADC         3       LP       RLC       ADC       ADC       ADC       ADC       ADC         4       RS       S5       S5       S5       S6       S105       T05       T05         7       RL       RLP, RLP, RP, RLP, RL, MLP, RP, RLP, RL, MLP, RLP, RP, RL, MLP, RLP, RLP, RLP, RLP, RL, MLP, RLP, RLP, RLP, RLP, RLP, RLP, RLP, R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           | 0 | 6.5<br><b>DEC</b><br>R <sub>1</sub>      | 6.5<br>DEC<br>IR <sub>1</sub>             | 6,5<br><b>ADD</b><br>r <sub>1</sub> .r <sub>2</sub> | 6,5<br><b>ADD</b><br>r <sub>1</sub> .lr <sub>2</sub> | 10.5<br>ADD<br>R <sub>2</sub> .R <sub>1</sub>        | 10.5<br>ADD<br>IR <sub>2</sub> ,R <sub>1</sub>          | 10,5<br><b>ADD</b><br>R <sub>1</sub> .IM | 10,5<br>ADD<br>IR <sub>1</sub> .IM             | 6,5<br>LD<br>r <sub>1</sub> ,R <sub>2</sub> | 6,5<br>LD<br>r <sub>2</sub> ,R <sub>1</sub> | 12/10,5<br><b>DJNZ</b><br>r <sub>1</sub> .RA                | 12/10.0<br><b>JR</b><br>cc,RA         | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10.0<br><b>JP</b><br>cc.DA | 6 5<br>INC<br>r1 |                    |
| 2<br>2<br>2<br>2<br>2<br>2<br>3<br>4<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           | 1 | 6.5<br><b>RLC</b><br>R <sub>1</sub>      | 6.5<br><b>RLC</b><br>IR <sub>1</sub>      | 6.5<br><b>ADC</b><br>r <sub>1</sub> ,r <sub>2</sub> | 6,5<br><b>ADC</b><br>r <sub>1</sub> .lr <sub>2</sub> | 10,5<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>ADC<br>IR <sub>2</sub> ,R <sub>1</sub>          | 10,5<br><b>ADC</b><br>R <sub>1</sub> ,IM | 10,5<br>ADC<br>IR <sub>1</sub> ,IM             |                                             |                                             |                                                             |                                       |                                        |                               |                  |                    |
| 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           | 2 | 6.5<br>INC<br>R <sub>1</sub>             | 6.5<br>INC<br>IR <sub>1</sub>             | 6,5<br>SUB                                          | 6,5<br><b>SUB</b><br>r1,ir2                          | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub>   | 10,5<br><b>SUB</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM      |                                             |                                             |                                                             |                                       |                                        |                               |                  |                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           | 3 | 8.0<br>JP<br>IRR1                        | 6,1<br><b>SRP</b><br>IM                   | 6,5<br>SBC                                          | 6,5<br>SBC<br>r <sub>1</sub> ,lr <sub>2</sub>        | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub>   | 10,5<br><b>SBC</b><br>R <sub>1</sub> .IM | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM      |                                             |                                             |                                                             |                                       |                                        |                               |                  |                    |
| 5         10.5         10.5         6.5         6.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5         10.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | 4 | 8.5<br><b>DA</b><br>R <sub>1</sub>       | 8,5<br><b>DA</b><br>IR <sub>1</sub>       | 6,5<br><b>OR</b><br>r1,r2                           | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>  | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>    | 10,5<br><b>OR</b><br>R <sub>1</sub> ,IM  | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM       |                                             |                                             |                                                             |                                       |                                        |                               |                  |                    |
| 6       8.5       6.5       6.5       6.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           | 5 | 10,5<br><b>POP</b><br>R <sub>1</sub>     | 10.5<br><b>POP</b><br>IR <sub>1</sub>     | 6,5<br>AND<br>r1,r2                                 | 6,5<br>AND<br>r <sub>1</sub> ,lr <sub>2</sub>        | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>AND<br>IR <sub>2</sub> ,R <sub>1</sub>          | 10,5<br><b>AND</b><br>R <sub>1</sub> .IM | 10,5<br>AND<br>IR <sub>1</sub> ,IM             |                                             |                                             |                                                             |                                       |                                        |                               |                  |                    |
| Geg<br>Bag<br>T<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |           | 6 | 6.5<br><b>COM</b><br>R <sub>1</sub>      | 6,5<br><b>COM</b><br>IR <sub>1</sub>      | 6,5<br><b>TCM</b><br>r <sub>1,</sub> r <sub>2</sub> | 6,5<br><b>TCM</b><br>r <sub>1</sub> ,lr <sub>2</sub> | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br>, <b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>R <sub>1</sub> ,IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM      |                                             |                                             |                                                             |                                       |                                        | ,                             |                  | 6,0<br><b>STOP</b> |
| 9       8       10.5       10.5       12.0       18.0       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       10.5       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ble (Hex) | 7 | 10/12,1<br><b>PUSH</b><br>R <sub>2</sub> | 12/14,1<br><b>PUSH</b><br>IR <sub>2</sub> | 6.5<br><b>TM</b><br>r <sub>1.</sub> r <sub>2</sub>  | 6,5<br><b>TM</b><br>r <sub>1</sub> ,lr <sub>2</sub>  | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>    | 10,5<br><b>TM</b><br>R <sub>1</sub> .IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM       |                                             |                                             |                                                             |                                       |                                        |                               |                  | 7,0<br><b>HALT</b> |
| <ul> <li></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Jpper Nib | 8 | 10,5<br><b>DECW</b><br>RR <sub>1</sub>   | 10,5<br>DECW<br>IR <sub>1</sub>           | 12.0<br>LDE<br>r <sub>1</sub> ,Irr <sub>2</sub>     | 18,0<br>LDEI<br>Ir <sub>1</sub> ,Irr <sub>2</sub>    |                                                      |                                                         |                                          |                                                |                                             |                                             |                                                             |                                       |                                        |                               |                  | 6.1<br>DI          |
| A<br>HOUSE 10.5 6.5 6.5 6.5 10.5 10.5 10.5 10.5 CP<br>RR1 1R1 r1,r2 r1,r12 R2,R1 H2,R1 R1,MI H1,IM<br>B<br>CLR CLR XOR XOR XOR XOR XOR XOR XOR XOR XOR<br>R1 1R1 r1,r2 r1,r12 R2,R1 H2,R1 R1,MI H1,IM<br>C. B.5 6.5 12.0 18.0 10.5 10.5 10.5 10.5 10.5 10.5 10.5 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2         | 9 | 6.5<br><b>RL</b><br>R <sub>1</sub>       | 6,5<br><b>RL</b><br>IR <sub>1</sub>       | 12,0<br>LDE<br>r <sub>2</sub> ,Irr <sub>1</sub>     | 18,0<br>LDEI<br>Ir <sub>2</sub> ,Irr <sub>1</sub>    |                                                      |                                                         |                                          |                                                |                                             |                                             |                                                             |                                       |                                        |                               |                  | 6.1<br>El          |
| B<br>6.5 6.5 12.0 18.0 XOR XOR XOR XOR XOR XOR<br>R1 IIR1 r1.r2 r1.r2 r1.r2 R2.R1 IIR2.R1 R1.IM IR1.IM<br>C RRC RRC LDC LDC LDC LDC LDC LDC<br>R1 IIR1 r2.Irr1 IIR2 r1.r1.r2 r2.R1 r1.R1.r1.r1.r2 r1.r1.R2 r2.R1 r1.R1.r1.r1.r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r2 r2 r1.r1.r2 r2 r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r2 r2 r1.r1.r2 r2 r1.r1.r2 r2 r2 r2 r1.r1.r2 r2 r2 r2 r1.r1.r1.r2 r1.r1.r1.r2 r2 r2 r2 r1.r1.r1.r2 r2 r2 r2 r1.r1.r1.r2 r2 r2 r2 r1.r1.r1.r2 r2 r2 r2 r1.r1.r1.r1.r1.r1.r1.r1.r1.r1.r1.r1.r1.r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |           | A | 10,5<br>INCW<br>RR <sub>1</sub>          | 10.5<br>INCW<br>IR1                       | 6.5<br><b>CP</b>                                    | 6,5<br><b>CP</b><br>r <sub>1</sub> .lr <sub>2</sub>  | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>    | 10,5<br><b>CP</b><br>R <sub>1</sub> .IM  | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM       |                                             |                                             |                                                             |                                       | r -                                    |                               |                  | 14.0<br>RET        |
| C $\frac{6.5}{RRC} + \frac{6.5}{RRC} + \frac{12.0}{LDC} + \frac{12.0}{LDC} + \frac{10.5}{LDC} + \frac{10.5}{LD} + \frac{10.5}{L$ |           | B | 6.5<br><b>CLR</b><br>R1                  | 6.5<br><b>CLR</b><br>IR1                  | 6.5<br>XOR                                          | 6,5<br><b>XOR</b><br>r1,lr2                          | 10,5<br><b>XOR</b><br>B <sub>2</sub> ,B <sub>1</sub> | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub>   | 10.5<br><b>XOR</b><br>R <sub>1</sub> .IM | 10,5<br><b>XOR</b><br>IB1,IM                   |                                             |                                             |                                                             |                                       |                                        |                               |                  | 16.0<br>IRET       |
| D       6.5       6.5       12.0       18.0       20.0       20.0       10.5         R1       IR1       r2.1r1       Ir2.0r1       CALL       D       D       r2.x.R1         6.5       6.5       6.5       10.5       10.5       10.5       10.5         E       RR       RR       D       D       LD       LD       LD       LD         B1       IR1       IR1       r1.IR2       R2.R1       R1.IM       IR1.IM       IR1.IM         B.5       8.5       6.5       10.5       LD       LD       LD       LD       LD         R1       IR1       IR1.IR2       R2.R1       R1.IM       IR1.IM       IR1.IM       IR1.IM         B.5       8.5       6.5       10.5       LD       LD       LD       LD         Q2       3       2       3       1         Bytes per Instruction       CYCLES       R = 8-bit address       R = 4-bit address         NBBLE       10.5       CYCLES       Logend:       R or 1 = Dot address         NOPCODE       10.5       CP       MNEMONIC       R or 2 = Sot address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           | c | 6.5<br><b>RRC</b><br>R1                  | 6.5<br><b>RRC</b><br>IR <sub>1</sub>      | 12.0<br>LDC<br>r <sub>1.</sub> lrr <sub>2</sub>     | 18,0<br>LDCI<br>Ir <sub>1</sub> ,Irr <sub>2</sub>    |                                                      |                                                         |                                          | 10,5<br>LD<br>r <sub>1</sub> .x.B <sub>2</sub> |                                             |                                             |                                                             |                                       |                                        |                               |                  | 6.5<br>RCF         |
| E<br>B<br>B<br>B<br>B<br>B<br>B<br>B<br>B<br>B<br>B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           | D | 6.5<br>SRA<br>R1                         | 6,5<br><b>SRA</b><br>IR <sub>1</sub>      | 12.0<br>LDC<br>r <sub>2</sub> .lrr <sub>1</sub>     | 18,0<br>LDCI<br>Ir2,Irr1                             | 20.0<br>CALL*<br>IRR1                                |                                                         | 20.0<br><b>CALL</b><br>DA                | 10,5<br>LD<br>r <sub>2</sub> ,x,R <sub>1</sub> |                                             |                                             |                                                             |                                       |                                        |                               |                  | 6.5<br><b>SCF</b>  |
| F B.5 8.5 6.5 10.5 LD LD R2.IR1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3 1 2 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           | E | 6.5<br><b>RR</b><br>R <sub>1</sub>       | 6.5<br><b>RR</b><br>IR <sub>1</sub>       |                                                     | 6,5<br>LD<br>r <sub>1</sub> .IR <sub>2</sub>         | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>  | 10.5<br>LD<br>IR <sub>2</sub> .R <sub>1</sub>           | 10,5<br><b>LD</b><br>R <sub>1</sub> .IM  | 10,5<br>LD<br>IR <sub>1</sub> ,IM              |                                             |                                             |                                                             |                                       |                                        |                               |                  | 6.5<br><b>CCF</b>  |
| 2 3 2 3 1<br>Bytes per Instruction<br>LOWER<br>OPCODE<br>NIBBLE<br>EXECUTION<br>CYCLES<br>UPPER<br>OPCODE<br>UPPER<br>DOCODE<br>IL.<br>DOWER<br>OPCODE<br>NIBBLE<br>UPPER<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>DOCUCES<br>IL.<br>I         |           | F | 8.5<br><b>SWAP</b><br>R1                 | 8.5<br>SWAP<br>IR1                        |                                                     | 6,5<br>LD<br>Ir <sub>1</sub> ,r <sub>2</sub>         |                                                      | 10,5<br>LD<br>R <sub>2</sub> .IR <sub>1</sub>           |                                          |                                                |                                             |                                             |                                                             |                                       |                                        |                               |                  | 6.0<br>NOP         |
| 2 3 1<br>Bytes per Instruction<br>LOWER<br>OPCODE<br>NIBBLE<br>EXECUTION<br>CYCLES<br>UPPER<br>DCCYCLES<br>UPPER<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES<br>DCCYCLES                                                                                                                                                                                   |           |   | $\overline{}$                            |                                           |                                                     |                                                      | -                                                    |                                                         |                                          |                                                | Ċ                                           | ·····                                       | ~                                                           | · · · · · · · · · · · · · · · · · · · |                                        | $\sim$                        | Ċ                |                    |
| Bytes per Instruction  LOWER OPCODE NIBBLE PIPELINE CYCLES PIPELINE CYCLES F = 4-bit address F = 4-bit address F1 or r1 = Dst address R1 or r2 = Dst address R2 or r2 = Src address R2 or r2 = Src address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |   |                                          | :                                         | 2                                                   |                                                      |                                                      |                                                         | 3                                        |                                                |                                             |                                             | 2                                                           |                                       |                                        | 3                             |                  | 1                  |
| Lower       OPCODE       NIBBLE       PIPELINE       CYCLES       PIPELINE       CYCLES       R = 8-bit address       r = 4-bit address       R1 or r1 = Dst address       PCCDE       NNEMONIC       R2 or r2 = Src address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |   |                                          |                                           |                                                     |                                                      |                                                      |                                                         | 6                                        | Bytes per                                      | Instructio                                  | on                                          |                                                             |                                       |                                        |                               |                  |                    |
| EXECUTION<br>CYCLES     PIPELINE<br>CYCLES     Legend:<br>R = 8-bit address<br>r = 4-bit address       UPPER<br>OPCODE     10.5     R1 or r1 = DSt address       R2 or r2 = Src address     R2 or r2 = Src address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |   | ,<br>J                                   |                                           |                                                     | LO<br>OPC<br>NIE                                     | WER<br>CODE<br>IBLE                                  |                                                         |                                          |                                                |                                             |                                             |                                                             |                                       |                                        |                               |                  |                    |
| UPPER       10.5       r = 4-bit address         OPCODE       A       CP         MNEMONIC       R2 or r2 = Src address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |   |                                          | EX                                        | ECUTION                                             |                                                      |                                                      | PIPELIN<br>/ CYCLES                                     | E                                        |                                                | 4                                           |                                             | <b>Legend</b><br>R = 8-b                                    | :<br>it address                       |                                        |                               |                  |                    |
| NIBRIE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |   |                                          | UPPE<br>OPCOI                             | ER<br>DE                                            |                                                      | 0,5<br>P                                             | - MNEMO                                                 | NIC                                      |                                                |                                             |                                             | r = 4-bit<br>$R_1 \text{ or } r_1$<br>$R_2 \text{ or } r_2$ | address<br>= Dst add<br>= Src add     | ress                                   |                               |                  |                    |

Sequence: Opcode, First Operand, Second Operand

NOTE: The blank areas are not defined.

\*2-byte instruction, fetch cycle appears as a 3-byte instruction

FIRST,

SECOND

# ABSOLUTE MAXIMUM RATINGS

Voltages on all pins with respect

| to GND            |   | -0.3V to $+7.0V$ |
|-------------------|---|------------------|
| Operating Ambient | - |                  |

# STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $\blacksquare +4.5 \leq Vcc \leq +5.5V$
- GND = 0V
- 0  $C \leq T_A \leq +70$ , C for S (Standard temperature)
- -40 C  $\leq$  T<sub>A</sub>  $\leq$ +100 C for E (Extended temperature)

# **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 12. Test Load 1

| Symbol          | Parameter                | Min        | Тур | Max             | Unit | Condition                                |
|-----------------|--------------------------|------------|-----|-----------------|------|------------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage | 3.8        |     | V <sub>CC</sub> | V    | Driven by External Clock Generator       |
| V <sub>CL</sub> | Clock Input Low Voltage  | -0.3       |     | 0.8             | V    | Driven by External Clock Generator       |
| VIH             | Input High Voltage       | 2.0        |     | V <sub>CC</sub> | V    |                                          |
| VIL             | Input Low Voltage        | -0.3       |     | 0.8             | V    |                                          |
| V <sub>RH</sub> | Reset Input High Voltage | 3.8 -      |     | V <sub>CC</sub> | V    |                                          |
| V <sub>RL</sub> | Reset Input Low Voltage  | -0.3       |     | 0.8             | V    |                                          |
| V <sub>OH</sub> | Output High Voltage      | 2.4        |     | ,               | V    | l <sub>OH</sub> = -250 μA                |
| VOH             | Output High Voltage      | VCC -100m\ | 1   |                 | v    | lOH = -100μA                             |
| VOL             | Output Low Voltage       |            |     | 0.4             | V    | $I_{OL} = +2.0  \text{mA}$               |
| ЧĽ              | Input Leakage            | - 10       |     | 10              | μA   | $0V \le V_{IN} \le + 5.25V$              |
| IOL             | Output Leakage           | - 10       |     | 10              | μA   | $0V \le V_{IN} \le + 5.25V$              |
| l <sub>IR</sub> | Reset Input Current      |            |     | - 50            | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$           |
| Icc             | Supply Current           | -          |     | 30              | mA   | All outputs and I/O pins floating, 12 MH |
| ICC1            | Standby Current          |            | 5   |                 | mA   | Halt Mode                                |
| ICC2            | Standby Current          | · · ·      |     | 10              | μΑ   | Stop Mode                                |

I<sub>CC</sub>2 requires loading TMR (%F1) with any value prior to STOP execution.

Use the sequence:

LD TMR, #00 NOP STOP



Figure 13. External I/O or Memory Read/Write

# **AC CHARACTERISTICS**

External I/O or Memory Read and Write Timing

|        |           |                                        | 12 M | /Hz | 16 M | MHz | •        |
|--------|-----------|----------------------------------------|------|-----|------|-----|----------|
| Number | Symbol    | Parameter                              | Min  | Max | Min  | Max | Notes*†° |
| 1      | TdA(AS)   | Address Valid to AS † Delay            | 35   |     | 20   |     | 2,3      |
| 2      | TdAS(A)   | AS t to Address Float Delay            | 45   |     | 30   |     | 2,3      |
| 3.     | TdAS(DR)  | AS ↑ to Read Data Required Valid       |      | 220 |      | 180 | 1,2,3    |
| 4      | TwAS      | AS Low Width                           | 55   |     | 35   |     | 2,3      |
| 5      | TdAz(DS)  | Address Float to DS ↓                  | 0    |     | 0    |     |          |
| 6      | TwDSR     | DS (Read) Low Width                    | 185  |     | 135  |     | 1,2,3    |
| 7      | TwDSW     | DS (Write) Low Width                   | 110  |     | 80   |     | 1,2,3    |
| 8      | TdDSR(DR) | DS ↓ to Read Data Required Valid       |      | 130 |      | 75  | 1,2,3    |
| . 9    | ThDR(DS)  | Read Data to DS ↑ Hold Time            | 0    |     | 0    |     |          |
| 10     | TdDS(A)   | DS ↑ to Address Active Delay           | 45   |     | 20   |     | 2,3      |
| 11     | TdDS(AS)  | DS ↑ to AS ↓ Delay                     | 55   |     | 20   |     | 2,3      |
| 12     | TdR/W(AS) | R/₩ Valid to AS I Delay                | 30   |     | 20   |     | 2,3      |
| 13     | TdDS(R/W) | DS ↑ to R/W Not.Valid                  | 35   |     | 20   |     | 2,3      |
| 14     | TdDW(DSW) | Write Data Valid to DS (Write) ↓ Delay | 35   |     | 25   |     | 2,3      |
| 15     | TdDS(DW)  | DS t to Write Data Not Valid Delay     | 35   |     | 20   |     | 2,3      |
| 16     | TdA(DR)   | Address Valid to Read Data Required Va | lid  | 255 |      | 200 | 1,2,3    |
| 17     | TdAS(DS)  | AS ↑ to DS ↓ Delay                     | 55   |     | 40   |     | 2,3      |

NOTES:

1. When using extended memory timing add 2 TpC.

2. Timing numbers given are for minimum TpC.

3. See clock cycle time dependent characteristics table.

\* All units in nanoseconds (ns).

† Test Load 1
All timing references use 2.0V for a logic "1" and 0.8V for a logic, "0".



Figure 14. Additional Timing

# AC CHARACTERISTICS

Additional Timing Table

|        |             |                                   | 12 N | <b>MHz</b> | 16   | MHz  |        |   |
|--------|-------------|-----------------------------------|------|------------|------|------|--------|---|
| Number | Symbol      | Parameter                         | Min  | Max        | Min  | Max  | Notes* |   |
| 1      | ТрС         | Input Clock Period                | 83   | 1000       | 62.5 | 1000 | 1      |   |
| 2      | TrC,TfC     | Clock Input Rise and Fall Times   |      | 15         |      | 10   | 1      |   |
| 3      | TwC         | Input Clock Width                 | 70   |            | 21   |      | 1      |   |
| 4      | TwTinL      | Timer Input Low Width             | 70   |            | 50   |      | 2      | ~ |
| 5      | TwTinH      | Timer Input High Width            | 3TpC |            | 3ТрС |      | 2      | • |
| 6      | TpTin       | Timer Input Period                | 8TpC |            | 8ТрС |      | 2      |   |
| 7      | TrTin,TfTin | Timer Input Rise and Fall Times   |      | 100        |      | 100  | 2      |   |
| 8A     | TwiL        | Interrupt Request Input Low Time  | 70   |            | 50   |      | . 2,4  |   |
| 8B     | Twill       | Interrupt Request Input Low Time  | 3TpC |            | ЗТрС | r.   | 2,5    |   |
| 9      | TwiH        | Interrupt Request Input High Time | 3TpC |            | ЗТрС |      | 2,3    |   |

NOTES:

1. Clock timing references use 3.8V for a logic "1" and 0.8V for a logic "0".

2. Timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

3. Interrupt request via Port 3.

4. Interrupt request via Port 3 (P31-P33).

5. Interrupt request via Port 3 (P30).

\* Units in nanoseconds (ns).



Figure 15b. Output Handshake

# AC CHARACTERISTICS

Handshake Timing

|        |              |                             | 12MHz | 16MHz |         |
|--------|--------------|-----------------------------|-------|-------|---------|
| Number | Symbol       | Parameter                   | Min   | Max   | Notes†* |
| 1      | TsDI(DAV)    | Data In Setup Time          | 0     |       |         |
| 2      | ThDI(DAV)    | Data In Hold Time           | 145   |       |         |
| 3      | TwDAV        | Data Available Width        | 110   |       |         |
| 4      | TdDAVIf(RDY) | DAV ↓ Input to RDY ↓ Delay  | 20    | 115   | 1,2     |
| 5      | TdDAVOf(RDY) | DAV ↓ Output to RDY ↓ Delay | 0     |       | 1,3     |
| 6      | TdDAVIr(RDY) | DAV † Input to RDY † Delay  |       | 115   | 1,2     |
| 7      | TdDAVOr(RDY) | DAV † Output to RDY † Delay | 0     |       | 1,3     |
| 8      | TdDO(DAV)    | Data Out to DAV ↓ Delay     | Трс   |       | 1       |
| 9      | TdRDY(DAV)   | RDY ↓ Input to DAV ↑ Delay  | 0     | 130   | 1       |

NOTES:

1. Test load 1

2. Input handshake

3. Output handshake

† All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

\* Units in nanoseconds (ns).



# ADVANCED INFORMATION Product Specification

# Z86C21/Z86E21 CMOS CMOS Z8<sup>®</sup> 8K ROM MCU

#### June 1987

#### FEATURES

- Complete microcomputer, 8K bytes of ROM, 256 bytes of RAM, 32 I/O lines, and up to 56K bytes addressable external space each for program and data memory.
- 256-byte register file, including 236 general-purpose registers, 4 I/O port registers, and 16 status and control registers.
- **Minimum instruction execution time of 0.6**  $\mu$ s, average of 1.0  $\mu$ s.
- Vectored, priority interrupts for I/O, counter/timers, and UART.
- Full-duplex UART and two programmable 8-bit counter/ timers, each with a 6-bit programmable prescaler.

- Register Pointer so that short, fast instructions can access any of 16 working-register groups in .6 μs.
- On-chip oscillator which accepts crystal or external clock drive.
- Standby modes—Halt and Stop
- Single + 5V power supply—all pins TTL-compatible.
- 12 and 16 MHz.
- CMOS process
- Z86E21 compatible field—programmable version same feature set.

### **GENERAL DESCRIPTION**

The Z86C21 microcomputer (Figures 1 and 2) introduces a new level of sophistication to singlechip architecture. Compared to earlier single-chip microcomputers, the Z86C21 offers faster execution; more efficient use of memory; more sophisticated interrupt, input/output and bit-manipulation capabilities; and easier system expansion.



134

#### **General Purpose Microcontroller**

Under program control, the Z86C21 can be tailored to the needs of its user. It can be configured as a stand—alone microcomputer with 8K bytes of internal ROM, a traditional microprocessor that manages up to 112K bytes of external memory, or

#### Field Programmable Version

The Z86E21 is a pin compatible Onetime Programmable version of the Z86C21. The Z86E21 contains 8K bytes of EPROM memory in place of the 8K bytes of masked ROM on the Z86C21. The a parallel-processing element in a system with other processors and peripheral controllers linked by the Z-BUS bus. In all configurations, a large number of pins remain available for 1/O.

Z86E21 also contains a programmable memory protect feature to provide program security by disabling all external accesses to the internal EPROM array.

## ARCHITECTURE

**Z86C21** architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The **Z86C21** fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the **Z86C21** can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer to a microprocessor that can address 120K bytes of external memory (Figure 3).

Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The 256-byte random-access register file is composed of 236 general-purpose registers, 4 I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of user-selectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.



Figure 3. Functional Block Diagram

### STANDBY MODE

The Z86C21's standby modes are:

- Stop
- Halt

The Stop instruction stops the internal clock and clock oscillation; the Halt instruction stops the internal clock but not clock oscillation.

#### **PIN DESCRIPTION**

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ . Under program control,  $\overline{AS}$  can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P00-P07, P10-P17, P20-P27, P30-P37.** *I/O Port Lines* (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under program control for I/O or external memory interface (Figure 3).

### ADDRESS SPACE

**Program Memory.** The 16-bit program counter addresses 64K bytes of program memory space. Program memory can be located in two areas: one internal and the other external (Figure 4). The first **8192** bytes consist of on-chip mask-programmed ROM. At addresses **8192** and greater, the **Z86C21** executes external program memory fetches.

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts.

**Data Memory.** The **Z86C21** can address **56K** bytes of external data memory beginning at location 4096 (Figure 5). External data memory may be included with or separated from the external program memory space.  $\overline{\text{DM}}$ , an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

**Register File.** The 256-byte register file includes 4 I/O port registers (R0-R3), 236 general-purpose registers (R4-R239) and 16 control and status registers (R240-R255).

A reset input releases the standby mode.

To complete an instruction prior to entering standby mode, use the instructions:

NOP(FF<sub>H</sub>) + STOP(6F<sub>H</sub>) NOP(FF<sub>H</sub>) + HALT(7F<sub>H</sub>)

**RESET.** *Reset* (input, active Low). **RESET** initializes the **Z86C21**. When **RESET** is deactivated, program execution begins from internal program location 000C<sub>H</sub>.

**R/W.** *Read/Write* (output). R/W is Low when the **Z86C21** is writing to external program or data memory.

XTAL1, XTAL2. Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallel-resonant crystal (12 or 20 MHz maximum) or an external singlephase clock (12 or 20 MHz maximum) to the on-chip clock oscillator and buffer.

These registers are assigned the address locations shown in Figure 6.

Z86C21 instructions can access registers directly or indirectly with an 8-bit address field. The Z86C21 also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 contiguous locations (Figure 6). The Register Pointer addresses the starting location of the active working-register group (Figure 7). Note: Register Bank E0-EF can only be accessed through working register and indirect addressing mode.

**Stacks.** Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory between locations 4096 and 65535. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 124 general-purpose registers (R4-R127).



Figure 4. Program Memory Map







Figure 5. Data Memory Map





# SERIAL INPUT/OUTPUT

Port 3 lines  $P3_0$  and  $P3_7$  can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0.

The **Z86C21** automatically adds a start bit and two stop bits to transmitted data (Figure 8). Odd parity is also available as an option. Eight data bits are always transmitted, regardless

of parity selection. If parity is enabled, the eighth bit is the odd parity bit. An interrupt request ( $IRQ_4$ ) is generated on all transmitted characters.

Received data must have a start bit, eight data bits and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ<sub>3</sub> interrupt request.



)

#### **COUNTER/TIMERS**

The **Z86C21** contains two 8-bit programmable counter/ timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request— $IRQ_4$  (T<sub>0</sub>) or  $IRQ_5$  (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for  $T_1$  is user-definable and can be the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock (1MHz maximum), a trigger input that can be retriggerable or non-retriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the  $T_0$  output to the input of  $T_1$ . Port 3 line P3<sub>6</sub> also serves as a timer output ( $T_{OUT}$ ) through which  $T_0$ ,  $T_1$  or the internal clock can be output.

# I/O PORTS

The **Z86C21** has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to provide address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines  $P3_3$  and  $P3_4$  are used as the handshake controls  $RDY_1$  and  $\overline{DAV}_1$  (Ready and Data Available).

Memory locations greater than **8192** are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls  $\overline{DAV}_0$  and  $RDY_0$ . Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while the lower nibble

**Port 2** bits can be programmed independently as input or output. This port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $\overline{DAV}_2$  and  $RDY_2$ . The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input ( $P3_0$ - $P3_3$ ) and four output ( $P3_4$ - $P3_7$ ). For serial I/O, lines  $P3_0$  and  $P3_7$  are programmed as serial in and serial out respectively.

Port 3 can also provide the following control functions: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals ( $IRQ_0$ - $IRQ_3$ ); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select ( $\overline{DM}$ ).

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ , allowing the **Z86C21** to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning P3<sub>3</sub> as a Bus Acknowledge input, and P3<sub>4</sub> as a Bus Request output.



is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the high-impedance state along with Port 1 and the control signals AS, DS and RW.



Figure 9b. Port 0






#### INTERRUPTS

The **Z86C21** allows six different interrupts from eight sources: the four Port 3 lines  $P3_0$ - $P3_3$ , Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z86C21 interrupts are vectored through locations in program memory. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all

CLOCK

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitors ( $C_1 \le 15$  pf) from each

#### GENERAL DESCRIPTION

The Z86C12 development device allows users to prototype a system with an actual hardware device and to develop the code. This code is eventually mask-programmed into the on-chip ROM for any of the 86Cxx devices (except the 86C91). Development devices are also useful in emulator appli-cations where the final system configura-tion -- memory configuration, I/O, interrupt inputs, etc. -- are unknown. The Z86C12 development device is identical to its equivalent Z86C21 microcomputer with the following exceptions:

• No internal ROM is provided, so that code is developed in off-chip memory. Five "size" inputs configure the memory boundaries.

Z86C12 PIN DESCRIPTION

**D0** - D7 (Inputs, TTL compatible) Data bus. These 8 lines provide the input data bus to access external memory emulating on the on-chip ROM. During read cycles in the internal memory space the data on these lines is latched in just prior to the rise of the /MDS data strobe.

A0 - A15 (Outpus TTL compatible) Address bus. During T1 these lines output the current memory address. All addresses, whether internal or external, are output.

/MAS (Output, TTL compatible) Memory Address Strobe. This line is active during every T1 cycle. The rising edge of this signal may be used to latch the current memory address on the lines A0 -A15. This line is always valid; it is not tri-stated when /AS is tri-stated. subsequent interrupts, saves the Program Counter and status flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

pin to ground. The specifications for the crystal are as follows:

- AT cut, parallel resonant
- Fundamental type, 16 MHz maximum
- Series resistance,  $R_s \le 100 \Omega$

The normally internal ROM address and data lines are buffered and brought out to external pins to interface with the external memory.

 Control lines (/MAS and /MDS) are added to interface with external program memory.

The Timing and Control, I/O ports, and clock pins on the Z86C12 are identical in function to those on the 86C21. This section covers those pins that do not appear on the Z86C21 8K ROM device. The pin functions and pin assignments are shown on figure 00.

/MDS (Output, TTL compatible) Memory Data Strobe. This is a timing signal used to enable the external memory to emulate the on-chip ROM. It is active only during accesses to the on-chip ROM memory space, as selected by the configuration of the SIZEn pins.

/SCLK (Output, TTL compatible) System Clock. This line is teh internal system clock.

/SYNC (Output TTL, compatible) Sync signal. This signal indicates the last clock cycle of the currently executing instruction.

/IACK (Output TTL, compatible) Interrupt Acknow-ledge. This output, when low, indicates that the Z86C12 is an interrupt cycle. /SIZE0, /SIZE1, /SIZE2, /SIZE3, SIZE4 (Inputs, TTL compatible). The /SIZEn lines control the emulation mode of the 86C12. Note that /SIZE0 - /SIZE3 are active low, while SIZE4 is active high. The functions are defined as shown in figure 00. The 86C12 should be in RESET when the state of these lines are changed. NOTE:

The SIZE pins may be configured to make the memory control signals (/MAS, /MDS, R/W, /AS, and /DS) look like the Z86C91 ROMless device, however on power-up or reset ports 0 and 1 are configured as inputs, rather than A15 - A8 and AD7 - AD0, respectively.

| NAME   |     |      | PIN         | NAME | PIN  | NAME  | PIN |
|--------|-----|------|-------------|------|------|-------|-----|
| /AS    | ·B2 | A8   | J5          | P07  | J1   | P36   | A7  |
| /DS    | C4  | A9   | K4          | P10  | G8   | P37   | A5  |
| /MAS   | E1  | D0   | H3          | P11  | G9   | R/W   | A1  |
| /MDS   | G3  | D1   | K2          | P12  | G10  | SCLK  | G2  |
| /RESET | B3  | D2   | J3          | P13  | F8   | SIZE4 | F10 |
| /SIZE0 | A3  | D3   | , <b>K3</b> | P14  | D10  | VCC   | A4  |
| /SIZE1 | C5  | D4   | H8          | P15  | C10  | VCC1  | B6  |
| /SIZE2 | A6  | D5   | J10         | P16  | B10  | VCC2  | F9  |
| /SIZE3 | C6  | D6   | H9          | P17  | E9   | VSS   | F3  |
| /SYNC  | F1  | D7   | H10         | P20  | C9   | VSS1  | E2  |
| AO     | J9  | IACK | F2          | P21  | A10  | VSS2  | H6  |
| A1     | H7  | , NC | J2          | P22  | B9   | VSS3  | E8  |
| A10    | J4  | NC   | СЗ ,        | P23  | C8   | Xtal1 | B5  |
| A11    | H4  | NC   | D8          | P24  | A9   | Xtal2 | A2  |
| A12    | K9  | NC   | H2          | P25  | B8   | ٢     |     |
| A13    | K7  | NC   | K1          | P26  | A8   |       |     |
| A14    | K5  | P00  | C1          | P27  | · C7 |       |     |
| A15    | H5  | P01  | D3          | P30  | B4   |       |     |
| A2     | K10 | P02  | D2          | P31  | B7   |       |     |
| A3     | .18 | P03  | D1          | P32  | C2   |       |     |
| A4     | J7  | P04  | E3          | P33  | D9   |       |     |
| A5     | K6  | P05  | G1          | P34  | E10  |       |     |
| A6     | .16 | P06  | H1          | P35  | B1   |       |     |
| A7     | K8  |      |             |      |      |       |     |

# Table 1. Z86C12 Pin Assignments

## Table 2. Memory Size Configuration

| SIZE4                 | /SIZE3                | /SIZE2                | /SIZE1                     | /SIZE0                     | MEMORY                                                      |
|-----------------------|-----------------------|-----------------------|----------------------------|----------------------------|-------------------------------------------------------------|
| 0<br>0<br>0<br>0<br>1 | 1<br>1<br>1<br>0<br>1 | 1<br>1<br>0<br>1<br>1 | 1<br>1<br>0<br>1<br>1<br>1 | 1<br>0<br>1<br>1<br>1<br>1 | ROMIess<br>2K ROM<br>4K ROM<br>8K ROM<br>16K ROM<br>32K ROM |



TOP VIEW

|            |                 |        |        |           | 1               |             |
|------------|-----------------|--------|--------|-----------|-----------------|-------------|
| TIMINO     |                 | OFOFT  |        | -14       | _               |             |
| INNING     |                 | RESEI  |        | +5V       |                 |             |
| AND        |                 | H/W    |        | GND       |                 |             |
| CONTROL    |                 | /DS    |        |           |                 |             |
|            |                 | _      |        | Xtal1     |                 | CLOCK       |
|            | <>              | P00    |        | Xtal2     | >               |             |
|            | <>              | P01    |        |           |                 |             |
| PORT 0     | <>              | P02    |        | P20       | <b></b>         |             |
| (NIBBLE    | <>              | P03    |        | P21       | $ \rightarrow $ |             |
| PROGRAM-   |                 | P04    |        | P22       |                 | PORT 2      |
| MABLE) I/O |                 | P05    |        | P23       |                 | (BIT PRO.   |
| OP 49-415  | 2 3             | POG    |        | D24       |                 | CDAMMARIE)  |
| ONACAIS    |                 | D07    |        | D05       |                 | unaminadec/ |
|            |                 | F07    |        | F 2.5     |                 |             |
|            |                 | D10    |        | P20       |                 |             |
|            |                 | PIU    |        | P2/       |                 |             |
| PORT 1     | $ \rightarrow $ | P11    |        |           |                 |             |
| (BYTE PRO- | <>              | P12    |        | P30       | ◄               |             |
| GRAMMABLE) | $ \rightarrow $ | P13    |        | P31       |                 | PORT 3      |
| 1/0 OR     | <>              | P14    |        | P32       | <               | SERIAL AND  |
| AD0-AD7    | <>              | P15    |        | P33       |                 | PARALLEL    |
|            |                 | P16    |        | P34       | >               | I/O CON-    |
|            |                 | P17    |        | P35       | >               | TROL        |
|            |                 |        |        | P36       |                 |             |
|            |                 | D0 '   |        | P37       |                 |             |
| 1          | 2               | D1     |        | ,         |                 |             |
| PPOCRAM    |                 | D2     |        | A0        |                 |             |
| MEMODY     |                 | D2     |        | A1        |                 |             |
|            |                 | D4     |        | A2        |                 |             |
| DATA IN-   |                 | D5     |        | M2<br>A2  |                 |             |
| PUIS       |                 | 05     |        | AS .      |                 |             |
|            |                 | D6     |        | A4        |                 |             |
|            | >               | D7     |        | A5        | >               |             |
|            |                 |        |        | A6        | >               | PROGRAM     |
|            | >               | /SIZE0 |        | A7        | >               | MEMORY      |
| ROM SIZE   | >               | /SIZE1 |        | <b>A8</b> |                 | ADDRESS     |
| INPUTS     | >               | /SIZE2 |        | A9        | >               | OUTPUTS     |
|            |                 | /SIZE3 |        | A10       |                 |             |
|            |                 | SIZE4  |        | A11       |                 |             |
|            | -               |        |        | Δ12       |                 |             |
|            | -               | ACK    |        | A13       |                 |             |
|            |                 |        |        |           |                 |             |
| STATUS AND |                 | /MA5   |        | A14       |                 |             |
| MEMORY CON | ·               | /MDS   |        | A15       |                 |             |
| TROL       | ◄               | /SYNC  |        |           |                 |             |
|            |                 | SCLK   |        | VCC       |                 | ,           |
|            |                 |        |        | VCC1      |                 | POWER       |
|            | >               | VSS    |        | VCC2      |                 |             |
| GROUND     | >               | VSS1   |        |           |                 |             |
|            | >               | VSS2   |        |           | 1               |             |
|            |                 |        |        |           |                 |             |
|            |                 |        | Z86C12 |           |                 |             |
|            |                 |        | · · ·  |           | 1               |             |

Z86C12 Pin Functions

## INSTRUCTION SET NOTATION

Addressing Modes. The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

|                                           |                                                                                                                                                                                                                                                           |                                                | 050 00                                                                                  |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------|
| IRR<br>Irr<br>X<br>DA                     | Indirect register pair or indirect working-register<br>pair address<br>Indirect working-register pair only<br>Indexed address<br>Direct address                                                                                                           | indicates<br>data and<br>notation<br>location. | that the source data<br>the result is stored in<br>"addr(n)" is used to<br>For example, |
| RA                                        | Relative address                                                                                                                                                                                                                                          |                                                | dst                                                                                     |
| IM<br>D                                   | Immediate<br>Register or working-register address                                                                                                                                                                                                         | refers to I                                    | bit 7 of the destination                                                                |
| r<br>IR                                   | Working-register address only<br>Indirect-register or indirect working-register                                                                                                                                                                           | <b>Flags.</b> C<br>flags:                      | Control Register R25                                                                    |
| lr<br>RR                                  | adoress<br>Indirect working-register address only<br>Register pair or working register pair address                                                                                                                                                       | C<br>Z<br>S                                    | Carry flag<br>Zero flag                                                                 |
| Symbols.                                  | The following symbols are used in describing the set.                                                                                                                                                                                                     | V<br>D                                         | Overflow flag<br>Decimal-adjust flag                                                    |
| dst<br>src                                | Destination location or contents<br>Source location or contents                                                                                                                                                                                           | H<br>Affected                                  | Half-carry flag<br>flags are indicated by                                               |
| CC<br>@<br>SP<br>PC<br>FLAGS<br>RP<br>IMR | Condition code (see list)<br>Indirect address prefix<br>Stack pointer (control registers 254-255)<br>Program counter<br>Flag register (control register 252)<br>Register pointer (control register 253)<br>Interrupt mask register (control register 251) | 0<br>1<br>*<br>X                               | Cleared to zero<br>Set to one<br>Set or cleared acco<br>Unaffected<br>Undefined         |
|                                           | •                                                                                                                                                                                                                                                         |                                                |                                                                                         |

Assignment of a value is indicated by the symbol "←". For example,

#### dst ← dst + src

a is added to the destination n the destination location. The o refer to bit "n" of a given

#### (7)

n operand.

52 contains the following six

ording to operation

## **CONDITION CODES**

| Value | Mnemonic | Meaning                        | Flags Set             |
|-------|----------|--------------------------------|-----------------------|
| 1000  |          | Always true                    | · · · ·               |
| 0111  | С        | Carry                          | C = 1                 |
| 1111  | NC NC    | No carry                       | C = 0                 |
| 0110  | Z        | Zero                           | Z = 1                 |
| 1110  | NZ       | Not zero                       | Z = 0                 |
| 1101  | PL       | Plus                           | S = 0                 |
| 0101  | MI       | Minus                          | S = 1                 |
| 0100  | OV       | Overflow                       | V = 1                 |
| 1100  | NOV      | No overflow                    | V = 0                 |
| 0110  | EQ       | Equal                          | Z = 1                 |
| 1110  | NE       | Not equal                      | Z = 0                 |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0         |
| 0001  | LT       | Less than                      | (S XOR V) = 1         |
| 1010  | GT       | Greater than                   | [Z OR (S XOR V)] = 0  |
| 0010  | LE       | Less than or equal             | [Z OR (S XOR V)] = 1  |
| 1111  | UGE      | Unsigned greater than or equal | C = 0                 |
| 0111  | ULT      | Unsigned less than             | C = 1                 |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1 |
| 0011  | ULE      | Unsigned less than or equal    | (C  OR  Z) = 1        |
| 0000  |          | Never true                     | _                     |



## **INSTRUCTION SUMMARY**

|                                           | Addr    | Mode | Opcode        | F     | lag | s A | \ffe       | cte           | ed  | · · · · · · · · · · · · · · · · · · ·                | Addr          | Mode    | Opcode          | Fla | igs / | Affe | ect | ed |
|-------------------------------------------|---------|------|---------------|-------|-----|-----|------------|---------------|-----|------------------------------------------------------|---------------|---------|-----------------|-----|-------|------|-----|----|
| and Operation                             | dst src |      | Byte<br>(Hex) | CZSV  |     | D   | н          | and Operation | dst | src                                                  | Byte<br>(Hex) | c       | z s             | v   | D     | Н    |     |    |
| <b>ADC</b> dst,src<br>dst ← dst + src + C | (Not    | e 1) | 10            | *     | *   | *   | *          | 0             | *   | JP cc,dst<br>if cc is true                           | DA            |         | cD<br>c = 0 - F |     |       |      |     |    |
| ADD dst,src                               | (Not    | e 1) | 0□            | *     | *   | *   | <b>,</b> * | Ò             | *   | , PC ← dst                                           | IKK           |         | 30              |     |       |      |     |    |
| dst ← dst + src                           |         |      |               |       |     |     |            |               |     | <b>JR</b> cc,dst                                     | RA            |         | cB              |     |       |      |     |    |
| AND dst,src<br>dst ← dst AND src          | (Not    | e 1) | 5□            |       | *   | *   | 0          |               | _   | if cc is true,<br>PC ← PC + dst<br>Bange: +127, -128 | 3             |         | c = 0 - F       |     |       |      |     |    |
| CALL dst                                  | DA      |      | D6            |       |     |     |            |               |     |                                                      |               | · · · · |                 |     |       |      |     |    |
| SP ← SP - 2                               | IRR     |      | D4            |       |     |     |            |               |     | LD dst,src                                           | ŗ             | Im      | rC              |     |       |      |     |    |
| $@SP \leftarrow PC: PC \leftarrow ds$     | 1       | `    |               |       |     |     |            |               |     | dst <del>&lt;-</del> src                             | r             | R       | r8              |     |       |      |     |    |
|                                           | -       |      |               |       |     |     |            |               |     |                                                      | R             | r       | r9              |     |       |      |     |    |
| CCF                                       |         |      | EF '          | *     |     |     |            |               |     |                                                      |               |         | r = 0 - F       |     |       |      |     |    |
| C ← NOT C                                 |         | 1    |               |       |     |     |            |               |     |                                                      | r             | х       | C7              |     |       |      |     |    |
| CL B det                                  | R       |      | BO            |       |     |     |            |               |     |                                                      | Х             | r       | D7              |     |       |      |     |    |
| $det \leftarrow 0$                        | IR      |      | B1            |       |     |     |            |               |     | ι.                                                   | r             | lr      | E3              |     |       | , i  |     |    |
|                                           |         |      | <u>, DI</u>   |       |     |     |            |               |     |                                                      | lr            | r       | F3              |     |       |      |     |    |
| COM dst                                   | R       |      | 60            |       | *   | *   | 0          |               |     |                                                      | R             | R       | E4              |     |       |      |     |    |
| dst 🗲 NOT dst                             | IR      |      | 61            |       |     |     |            |               |     |                                                      | R             | IR      | E5              |     | /     |      |     | Ì  |
|                                           | (NIet   |      | Δ             | ····· |     |     |            |               |     | A                                                    | R             | IM      | E6              |     |       |      |     |    |
| det ere                                   | (1901)  | e () | AL            | *     | *   | *   | *          |               |     |                                                      | IR            | IM      | E7              |     |       |      |     |    |
| usi – sic                                 |         |      |               |       |     |     |            |               |     |                                                      | IR            | R       | F5              |     |       |      |     |    |

## **INSTRUCTION SUMMARY** (Continued)

|                                               | Addr               | Mode        | Opcode          | F | lag | s A | ffe   | ecte | ed |                                                                | Addr I                                |
|-----------------------------------------------|--------------------|-------------|-----------------|---|-----|-----|-------|------|----|----------------------------------------------------------------|---------------------------------------|
| Instruction<br>and Operation                  | dst                | src         | Byte<br>(Hex)   | с | z   | s   | ۷     | D    | н  | Instruction<br>and Operation                                   | dst                                   |
| <b>DA</b> dst<br>dst ← DA dst                 | R<br>IR            |             | 40<br>41        | * | *   | *   | х     |      | _  | LDC dst,src<br>dst ← src                                       | r<br>Irr                              |
| <b>DEC</b> dst<br>dst ← dst - 1               | R<br>IR            |             | 00<br>01        |   | *   | *   | *     |      |    | LDCI dst,src<br>dst ← src                                      | lr<br>Irr                             |
| DECW dst<br>dst ← dst - 1                     | RR<br>IR           |             | 80<br>81        |   | *   | *   | *     |      |    |                                                                | r<br>tim                              |
| <b>DI</b><br>IMR (7) ← 0                      |                    |             | 8F              | _ |     |     |       |      | _  | LDEI dst,src                                                   | lr                                    |
| <b>DJNZ</b> r,dst<br>r ← r – 1                | RA                 |             | rA<br>r = 0 - F |   |     |     |       |      |    | dst ← src<br>r ← r + 1; rr ← rr +                              | Irr<br>1                              |
| if r ≠ 0<br>PC ← PC + dst<br>Range: +127, -12 | 8                  |             |                 |   |     |     |       |      |    | <b>OR</b> dst,src<br>dst ← dst OR src                          | (Not                                  |
| <b>EI</b><br>IMR (7) ← 1                      |                    |             | 9F              |   |     |     |       |      |    | <b>POP</b> dst<br>dst ← @SP;                                   | R                                     |
| HALT                                          |                    |             | 7F              |   |     |     |       |      |    | SP ← SP + 1                                                    |                                       |
| INC dst<br>dst ← dst + 1                      | r                  |             | rE<br>r = 0 - F |   | *   | *   | *     |      |    | <b>PUSH</b> src<br>SP ← SP - 1; @SP                            | ← src                                 |
|                                               | IR                 |             | 20<br>21        |   |     |     |       |      |    | <b>RCF</b><br>C ← 0                                            |                                       |
| INCW dst<br>dst ← dst + 1                     | RR<br>IR           |             | A0<br>A1        |   | *   | *   | *     |      | -  | RET<br>PC ← @SP: SP ← S                                        | P + 2                                 |
| IRET<br>FLAGS ← @SP; SP<br>PC ← @SP; SP ← SI  | ← SP +<br>P + 2; I | 1<br>MR (7) | BF<br>← 1       | * | *   | *   | *     | *    | *  | RL dst                                                         | R<br>IR                               |
| RLC dst                                       |                    |             | 10<br>11        | * | *   | *   | *     |      | ·  | TM dst,src<br>dst AND src                                      | (Not                                  |
| RR dst                                        | ר R<br>קר R        |             | E0<br>E1        | * | *   | *   | *     |      |    | <b>XOR</b> dst,src<br>dst ← dst XOR src                        | (Not                                  |
| RRC dst                                       | R<br>اR            |             | C0<br>C1        | * | *   | *   | *     |      |    | NOTE: These instruction<br>which are enco<br>the instruction s | ons have a<br>ded for b<br>at table a |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C     | (No                | ote 1)      | 3□              | * | *   | *   | *     | 1    | *  | symbolically by<br>following table                             | a 🗆 in th<br>o the left               |
| <b>SCF</b><br>C ← 1                           |                    |             | DF              | 1 |     |     |       |      |    | For example, tr<br>addressing mo                               | e opcode<br>des r (des                |
| SRA dst                                       | ר R<br>וR          |             | D0<br>D1        | * | *   | *   | 0     |      |    | Addr Mod<br>dst                                                | e<br>src                              |
| SRP src<br>RP ← src                           |                    | Im          | 31              | _ |     |     |       |      | ·  | r                                                              | r                                     |
| STOP                                          |                    |             | 6F              |   |     |     |       |      |    | r                                                              | lr                                    |
| SUB dst,src                                   | (Nc                | ote 1)      | 2□              | * | *   | *   | *     | 1    | *  | R,<br>B                                                        | R                                     |
|                                               |                    |             |                 |   |     |     |       |      |    | R                                                              | IM                                    |
|                                               |                    |             | F0<br>F1        | X | *   | *   | х<br> |      |    | IR                                                             | IM                                    |
| TCM dst,src                                   | (Nc                | ote 1)      | 6□              | _ | *   | *   | 0     | _    |    |                                                                |                                       |

|                                                             | Addr      | Mode      | Opcode   | F | lag | s A | ffe | cte | be |
|-------------------------------------------------------------|-----------|-----------|----------|---|-----|-----|-----|-----|----|
| and Operation                                               | dst       | src       | (Hex)    | С | z   | s   | ۷   | D   | н  |
| LDC dst,src<br>dst ← src                                    | r<br>Irr  | lrr<br>r  | C2<br>D2 |   |     |     |     |     | _  |
| L <b>DCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1 | lr<br>Irr | lrr<br>Ir | C3<br>D3 |   |     |     |     |     | _  |
| LDE dst,src<br>dst ← src                                    | r<br>Irr  | lrr<br>r  | 82<br>92 |   |     |     |     |     |    |
| <b>LDEI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1  | lr<br>Irr | lrr<br>Ir | 83<br>93 |   |     |     |     |     |    |
| NOP                                                         |           |           | FF       | _ |     |     | _   |     | _  |
| <b>OR</b> dst,src<br>dst <del>←</del> dst OR src            | (Nc       | ote 1)    | 4        |   | *   | *   | 0   |     |    |
| <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                 | R<br>IR   |           | 50<br>51 | _ |     |     |     |     |    |
| <b>PUSH</b> src<br>SP ← SP - 1; @SP <del>&lt;</del>         | - src     | R<br>IR   | 70<br>71 |   |     |     |     |     |    |
| <b>RCF</b><br>C ← 0                                         |           |           | CF       | 0 |     |     |     |     |    |
| <b>RET</b><br>PC ← @SP; SP ← SP                             | + 2       |           | AF       | · |     |     |     |     |    |
| RL dst                                                      | ) R<br>IR | •         | 90<br>91 | * | *   | *   | *   |     | _  |
| TM dst,src<br>dst AND src                                   | (No       | te 1)     | 70       |   | *   | *   | 0   |     |    |
| <b>XOR</b> dst,src<br>dst ← dst XOR src                     | (No       | te 1)     | B⊡,      |   | *   | *   | 0   |     |    |

NOTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a  $\square$  in this table, and its value is found in the following table to the left of the applicable addressing mode pair. For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode | Lower         |
|------|------|---------------|
| dst  | SIC  | Opcode Nibble |
| r    | r    | 2             |
| r    | lr   | 3             |
| R    | R    | 4             |
| R    | IR   | 5             |
| R    | IM   | 6             |
| IR   | IM   | 7             |
|      |      |               |

## REGISTERS



Figure 11. Control Registers

## **REGISTERS** (Continued)





#### **OPCODE MAP**

|                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                        | mie (nev)                                              |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2 .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7                                                      | 8                                                      | 9                                                       | <b>, A</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | в                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | С                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | . E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 65<br><b>DEC</b><br>R <sub>1</sub>       | 65<br><b>DEC</b><br>IR1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6.5<br><b>ADD</b><br>r <sub>1</sub> .r <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6.5<br><b>ADD</b><br>r <sub>1</sub> .lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10.5<br><b>ADD</b><br>R <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10 5<br>ADD<br>IR <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10.5<br><b>ADD</b><br>R <sub>1</sub> IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10.5<br><b>ADD</b><br>IR <sub>1</sub> .IM              | 6.5<br><b>LD</b><br>r <sub>1</sub> .R <sub>2</sub>     | 6.5<br>LD<br>r <sub>2</sub> .R <sub>1</sub>             | 12/10.5<br><b>DJNZ</b><br>r <sub>1</sub> RA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 12/10.0<br><b>JR</b><br>cc.RA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6.5<br><b>LD</b><br>r <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 12/10.0<br>JP<br>cc.DA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 6.5<br>INC<br>r1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6.5<br><b>RLC</b><br>R <sub>1</sub>      | 65<br><b>RLC</b><br>IR1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6.5<br><b>ADC</b><br>r <sub>1.r<sub>2</sub></sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6.5<br>ADC<br>r <sub>1.</sub> lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10.5<br><b>ADC</b><br>R <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10,5<br><b>ADC</b><br>IR <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10.5<br><b>ADC</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10.5<br><b>ADC</b><br>IR <sub>1</sub> ,IM              |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6.5<br>INC<br>R <sub>1</sub>             | 6.5<br>INC<br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6.5<br><b>SUB</b><br>r <sub>1</sub> .r <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6,5<br><b>SUB</b><br>r <sub>1</sub> .lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10,5<br><b>SUB</b><br>IR <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10,5<br><b>SUB</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM              |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 8.0<br><b>JP</b><br>IRR <sub>1</sub>     | 6.1<br><b>SRP</b><br>. IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6.5<br><b>SBC</b><br>r <sub>1</sub> .r <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6,5<br><b>SBC</b><br>r <sub>1</sub> .lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10,5<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10.5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM              |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 8.5<br><b>DA</b><br>R <sub>1</sub>       | 8,5<br><b>DA</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 6.5<br><b>OR</b><br>r <sub>1.</sub> r <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6,5<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10,5<br><b>OR</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM               |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 10,5<br><b>POP</b><br>R <sub>1</sub>     | 10.5<br><b>POP</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6.5<br><b>AND</b><br>r1.r2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6,5<br><b>AND</b><br>r <sub>1</sub> ,lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10,5<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10,5<br><b>AND</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM              |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6.5<br><b>COM</b><br>R <sub>1</sub>      | 6,5<br><b>COM</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6.5<br><b>TCM</b><br>r <sub>1</sub> .r <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6,5<br><b>TCM</b><br>r <sub>1</sub> .lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10,5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10.5<br><b>TCM</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM              |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6,0<br><b>STOP</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10/12,1<br><b>PUSH</b><br>R <sub>2</sub> | 12/14;1<br><b>PUSH</b><br>IR <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6.5<br><b>TM</b><br>r <sub>1.</sub> r <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6,5<br><b>TM</b><br>r <sub>1</sub> .lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10,5<br><b>TM</b><br>R <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10,5<br><b>TM</b><br>IR <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10,5<br><b>TM</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM               |                                                        |                                                         | · .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | s.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7,0<br><b>HALT</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10,5<br><b>DECW</b><br>RR <sub>1</sub>   | 10,5<br><b>DECW</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 12.0<br>LDE<br>r <sub>1</sub> ,Irr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 18,0<br><b>LDEI</b><br>Ir <sub>1</sub> .Irr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                        | × .                                                    |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.1<br>DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6.5<br><b>RL</b><br>R <sub>1</sub>       | 6,5<br><b>RL</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 12.0<br><b>LDE</b><br>r <sub>2</sub> .lrr <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 18,0<br><b>LDEI</b><br>Ir <sub>2</sub> .Irr <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                        |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.1<br>El                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10,5<br>INCW<br>RR <sub>1</sub>          | 10,5<br><b>INCW</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6.5<br><b>CP</b><br>r <sub>1</sub> .r <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6,5<br><b>CP</b><br>r <sub>1</sub> .lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10,5<br><b>CP</b><br>R <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10.5<br><b>CP</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM               |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 14.0<br>RET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6.5<br><b>CLR</b><br>R <sub>1</sub>      | 6,5<br><b>CLR</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6.5<br><b>XOR</b><br>r <sub>1.r2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6,5<br><b>XOR</b><br>r <sub>1</sub> .lr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10,5<br><b>XOR</b><br>R <sub>2</sub> .R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10,5<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10.5<br><b>XOR</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM              |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 16.0<br>IRET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6,5<br><b>RRC</b><br>R <sub>1</sub>      | 6,5<br><b>RRC</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 12,0<br>LDC<br>r <sub>1</sub> .lrr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 18,0<br>LDCI<br>Ir <sub>1</sub> ,Irr <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10,5<br>LD<br>r <sub>1</sub> ,x.R <sub>2</sub>         |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6.5<br>RCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6.5<br><b>SRA</b><br>R <sub>1</sub>      | 6,5<br>SRA<br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 12.0<br>LDC<br>r <sub>2</sub> .lrr <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 20,0<br><b>CALL*</b><br>IRR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20,0<br><b>CALL</b><br>DA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10,5<br><b>LD</b><br>r <sub>2</sub> ,x,R <sub>1</sub>  |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.5<br>SCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6,5<br><b>RR</b><br>R <sub>1</sub>       | 6,5<br><b>RR</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IR <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10,5<br>LD<br>IR <sub>2</sub> ,R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 10,5<br><b>LD</b><br>R <sub>1</sub> .IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10,5<br><b>LD</b><br>`IR <sub>1</sub> ,IM              |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.5<br>CCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8.5<br>SWAP<br>R1                        | 8.5<br><b>SWAP</b><br>IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6,5<br>LD<br>Ir <sub>1</sub> ,r <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10,5<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                        |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.0 <b>NOP</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| _                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                        |                                                        |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ~~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\dot{\sim}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                        |                                                        |                                                         | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                                                      |                                                        |                                                         | ••                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                          | 0<br>65<br>DEC<br>R1<br>65<br>RLC<br>R1<br>65<br>RLC<br>R1<br>8.0<br>JP<br>IRR1<br>8.5<br>DA<br>R1<br>10/12,1<br>PUSH<br>R2<br>10/12,1<br>PUSH<br>R2<br>10,5<br>RR1<br>10/12,1<br>PUSH<br>R2<br>10,5<br>RR1<br>6.5<br>RL<br>6.5<br>RL<br>8.5<br>SRA<br>R1<br>6.5<br>RL<br>8.5<br>SRA<br>R1<br>6.5<br>R1<br>8.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>6.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>8.5<br>SRA<br>R1<br>SSA<br>R1<br>SSA<br>SSA<br>SSA<br>SSA<br>SSA<br>SSA<br>SSA<br>SS | 0         1           6.5         6.5           DEC         IR1           6.5         6.5           RLC         IR1           6.5         6.5           IRC         IR1           6.5         6.5           IRC         IR1           8.5         INC           JP         SRP           IR1         IR1           8.0         6.1           JP         SRP           IR1         IR1           8.5         DA           R1         IR1           10.5         10.5           POP         POP           R1         IR1           10.5         DECW           RR1         IR1           10.5         IO.5           DECW         RRL           R1         IR1           10.5         IO.5           INCW         INCW           RR1         IR1           10.5         INCW           RR1         IR1           10.5         RAC           R1         IR1           6.5         6.5           RRC <td>0         1         2           6.5         6.5         6.5         ADD           R1         IR1         r1.r2         6.5         6.5           BLC         RLC         ADC         r1.r2           6.5         6.5         6.5         6.5           IRC         RIC         ADC           R1         IR1         r1.r2           6.5         6.5         6.5           INC         SUB         SUB           R1         IR1         r1.r2           8.0         6.1         6.5           JP         SRP         SBC           R1         IR1         r1.r2           8.5         8.5         6.5           DA         DR         OR           R1         IR1         r1.r2           10.5         10.5         6.5           POP         POP         AND           R1         IR1         r1.r2           10.5         10.5         12.0           DECW         DECW         LDE           R1         IR1         r1.r2           6.5         6.5         12.0           R1         IR1<!--</td--><td>0         1         2         3           65         65         65         65         65           DEC         DEC         ADD         ADD         ADD           R1         IR1         r1.rf2         r1.lf2           65         65         65         65         65           RLC         RLC         ADC         ADC           R1         IR1         r1.rf2         r1.lf2           65         6.5         6.5         6.5           INC         SUB         SUB         SUB           R1         IR1         r1.rf2         r1.lf2           8.0         6.1         6.5         6.5           JP         SRP         SBC         SBC           R1         IR1         r1.rf2         r1.lf2           8.5         8.5         6.5         6.5           DA         OR         OR         OR           R1         IR1         r1.rf2         r1.lf2           10.5         10.5         6.5         6.5           COM         COM         TCM         RM           R1         IR1         r1.rf2         r1.lf2</td><td>0         1         2         3         4           6.5         6.5         6.5         6.5         10.5           DEC         DEC         ADD         ADD         ADD         ADD           R1         IR1         r1.r2         r1.r12         R2.R1           6.5         6.5         6.5         6.5         10.5           RLC         RDC         ADC         ADC         ADC           8.5         6.5         6.5         10.5         SUB         SUB         SUB           R1         IR1         r1.r2         r1.lr2         R2.R1         8.0         6.1         6.5         10.5           JP         SRP         SEC         SBC         &lt;</td><td>0         1         2         3         4         5           65         6.5         6.5         6.5         10.5         10.5           DEC         DEC         ADD         F1.122         R2.R1         IR2.R1           6.5         6.5         6.5         6.5         10.5         10.5           RLC         RDC         ADC         ADC         ADC         ADC           R1         IR1         r1.12         R2.R1         IR2.R1           6.5         6.5         6.5         6.5         10.5         10.5           INC         SUB         SUB         SUB         SUB         SUB         SUB           R1         IR1         r1.12         r1.12         R2.R1         IR2.R1           8.0         6.1         6.5         6.5         10.5         10.5           JP         SRP         SBC         SBC         SBC         SBC         SBC           JPO         SAD         OR         OR         OR         OR         OR           R1         IR1         r1.72         r1.12         R2.R1         IR2.R1           10.5         10.5         6.5         6.5</td><td><math display="block">\begin{array}{c c c c c c c c c c c c c c c c c c c </math></td><td><math display="block">\begin{array}{c c c c c c c c c c c c c c c c c c c </math></td><td><math display="block"> \begin{array}{ c c c c c c c c c c c c c c c c c c c</math></td><td>0         1         2         3         4         5         6         7         8         9           65         65         65         65         65         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105</td><td>0     1     2     3     4     5     6     7     8     9     A       65     65     65     65     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105</td><td>0     1     2     3     4     5     6     7     8     9     A     B       65     65     65     65     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     10</td><td>0     1     2     3     4     5     6     7     8     9     A     B     C       65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65</td><td>0     1     2     3     4     5     6     7     8     9     A     B     C     D       65     65     65     65     105     105     105     105     65     65     65     12105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105<td>0         1         2         3         4         5         6         7         8         9         A         B         C         D         E           65         65         65         65         65         65         65         10700         65           65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105</td></td></td> | 0         1         2           6.5         6.5         6.5         ADD           R1         IR1         r1.r2         6.5         6.5           BLC         RLC         ADC         r1.r2           6.5         6.5         6.5         6.5           IRC         RIC         ADC           R1         IR1         r1.r2           6.5         6.5         6.5           INC         SUB         SUB           R1         IR1         r1.r2           8.0         6.1         6.5           JP         SRP         SBC           R1         IR1         r1.r2           8.5         8.5         6.5           DA         DR         OR           R1         IR1         r1.r2           10.5         10.5         6.5           POP         POP         AND           R1         IR1         r1.r2           10.5         10.5         12.0           DECW         DECW         LDE           R1         IR1         r1.r2           6.5         6.5         12.0           R1         IR1 </td <td>0         1         2         3           65         65         65         65         65           DEC         DEC         ADD         ADD         ADD           R1         IR1         r1.rf2         r1.lf2           65         65         65         65         65           RLC         RLC         ADC         ADC           R1         IR1         r1.rf2         r1.lf2           65         6.5         6.5         6.5           INC         SUB         SUB         SUB           R1         IR1         r1.rf2         r1.lf2           8.0         6.1         6.5         6.5           JP         SRP         SBC         SBC           R1         IR1         r1.rf2         r1.lf2           8.5         8.5         6.5         6.5           DA         OR         OR         OR           R1         IR1         r1.rf2         r1.lf2           10.5         10.5         6.5         6.5           COM         COM         TCM         RM           R1         IR1         r1.rf2         r1.lf2</td> <td>0         1         2         3         4           6.5         6.5         6.5         6.5         10.5           DEC         DEC         ADD         ADD         ADD         ADD           R1         IR1         r1.r2         r1.r12         R2.R1           6.5         6.5         6.5         6.5         10.5           RLC         RDC         ADC         ADC         ADC           8.5         6.5         6.5         10.5         SUB         SUB         SUB           R1         IR1         r1.r2         r1.lr2         R2.R1         8.0         6.1         6.5         10.5           JP         SRP         SEC         SBC         &lt;</td> <td>0         1         2         3         4         5           65         6.5         6.5         6.5         10.5         10.5           DEC         DEC         ADD         F1.122         R2.R1         IR2.R1           6.5         6.5         6.5         6.5         10.5         10.5           RLC         RDC         ADC         ADC         ADC         ADC           R1         IR1         r1.12         R2.R1         IR2.R1           6.5         6.5         6.5         6.5         10.5         10.5           INC         SUB         SUB         SUB         SUB         SUB         SUB           R1         IR1         r1.12         r1.12         R2.R1         IR2.R1           8.0         6.1         6.5         6.5         10.5         10.5           JP         SRP         SBC         SBC         SBC         SBC         SBC           JPO         SAD         OR         OR         OR         OR         OR           R1         IR1         r1.72         r1.12         R2.R1         IR2.R1           10.5         10.5         6.5         6.5</td> <td><math display="block">\begin{array}{c c c c c c c c c c c c c c c c c c c </math></td> <td><math display="block">\begin{array}{c c c c c c c c c c c c c c c c c c c </math></td> <td><math display="block"> \begin{array}{ c c c c c c c c c c c c c c c c c c c</math></td> <td>0         1         2         3         4         5         6         7         8         9           65         65         65         65         65         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105</td> <td>0     1     2     3     4     5     6     7     8     9     A       65     65     65     65     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105</td> <td>0     1     2     3     4     5     6     7     8     9     A     B       65     65     65     65     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     10</td> <td>0     1     2     3     4     5     6     7     8     9     A     B     C       65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65</td> <td>0     1     2     3     4     5     6     7     8     9     A     B     C     D       65     65     65     65     105     105     105     105     65     65     65     12105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105<td>0         1         2         3         4         5         6         7         8         9         A         B         C         D         E           65         65         65         65         65         65         65         10700         65           65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105</td></td> | 0         1         2         3           65         65         65         65         65           DEC         DEC         ADD         ADD         ADD           R1         IR1         r1.rf2         r1.lf2           65         65         65         65         65           RLC         RLC         ADC         ADC           R1         IR1         r1.rf2         r1.lf2           65         6.5         6.5         6.5           INC         SUB         SUB         SUB           R1         IR1         r1.rf2         r1.lf2           8.0         6.1         6.5         6.5           JP         SRP         SBC         SBC           R1         IR1         r1.rf2         r1.lf2           8.5         8.5         6.5         6.5           DA         OR         OR         OR           R1         IR1         r1.rf2         r1.lf2           10.5         10.5         6.5         6.5           COM         COM         TCM         RM           R1         IR1         r1.rf2         r1.lf2 | 0         1         2         3         4           6.5         6.5         6.5         6.5         10.5           DEC         DEC         ADD         ADD         ADD         ADD           R1         IR1         r1.r2         r1.r12         R2.R1           6.5         6.5         6.5         6.5         10.5           RLC         RDC         ADC         ADC         ADC           8.5         6.5         6.5         10.5         SUB         SUB         SUB           R1         IR1         r1.r2         r1.lr2         R2.R1         8.0         6.1         6.5         10.5           JP         SRP         SEC         SBC         < | 0         1         2         3         4         5           65         6.5         6.5         6.5         10.5         10.5           DEC         DEC         ADD         F1.122         R2.R1         IR2.R1           6.5         6.5         6.5         6.5         10.5         10.5           RLC         RDC         ADC         ADC         ADC         ADC           R1         IR1         r1.12         R2.R1         IR2.R1           6.5         6.5         6.5         6.5         10.5         10.5           INC         SUB         SUB         SUB         SUB         SUB         SUB           R1         IR1         r1.12         r1.12         R2.R1         IR2.R1           8.0         6.1         6.5         6.5         10.5         10.5           JP         SRP         SBC         SBC         SBC         SBC         SBC           JPO         SAD         OR         OR         OR         OR         OR           R1         IR1         r1.72         r1.12         R2.R1         IR2.R1           10.5         10.5         6.5         6.5 | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | 0         1         2         3         4         5         6         7         8         9           65         65         65         65         65         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105 | 0     1     2     3     4     5     6     7     8     9     A       65     65     65     65     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105 | 0     1     2     3     4     5     6     7     8     9     A     B       65     65     65     65     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     10 | 0     1     2     3     4     5     6     7     8     9     A     B     C       65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65     65 | 0     1     2     3     4     5     6     7     8     9     A     B     C     D       65     65     65     65     105     105     105     105     65     65     65     12105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105     105 <td>0         1         2         3         4         5         6         7         8         9         A         B         C         D         E           65         65         65         65         65         65         65         10700         65           65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105</td> | 0         1         2         3         4         5         6         7         8         9         A         B         C         D         E           65         65         65         65         65         65         65         10700         65           65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         65         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105         105 |



Legend: R = 8-bit address r = 4-bit address  $R_1$  or  $r_1 = D$ st address  $R_2$  or  $r_2 = S$ rc address

Sequence: Opcode, First Operand, Second Operand

NOTE: The blank areas are not defined.

\*2-byte instruction; fetch cycle appears as a 3-byte instruction

## **ABSOLUTE MAXIMUM RATINGS**

| Voltages on all pins with respect | •                         |
|-----------------------------------|---------------------------|
| to GND                            | 0.3V to +7.0V             |
| Operating Ambient                 |                           |
| Temperature                       | .See Ordering Information |
| Storage Temperature               | 65°Č to +150°C            |

## STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- +4.5 ≤ Vcc ≤ + 5.5V
- GND = 0V
- 0  $C \leq T_A \leq +70 C$  for S (Standard temperature)

#### DC CHARACTERISTICS

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.





| Symbol          | Parameter                | Min        | Тур   | Max             | Unit | Condition                                |
|-----------------|--------------------------|------------|-------|-----------------|------|------------------------------------------|
| VCH             | Clock Input High Voltage | 3.8        |       | V <sub>CC</sub> | V    | Driven by External Clock Generator       |
| V <sub>CL</sub> | Clock Input Low Voltage  | - 0.3      |       | 0.8             | V    | Driven by External Clock Generator       |
| VIH             | Input High Voltage       | 2.0        |       | V <sub>CC</sub> | • V  |                                          |
| V <sub>IL</sub> | Input Low Voltage        | - 0.3      |       | 0.8             | v    |                                          |
| V <sub>ŘH</sub> | Reset Input High Voltage | 3.8        |       | V <sub>CC</sub> | . V  |                                          |
| V <sub>RL</sub> | Reset Input Low Voltage  | -0.3       |       | 0.8             | V    |                                          |
| V <sub>OH</sub> | Output High Voltage      | 2.4        |       | •               | V    | I <sub>OH</sub> = -250 μA                |
| Vон             | Output High Voltage      | VCC -100m\ | /     |                 | V    | ί <sub>CC</sub> = -100μΑ                 |
| V <sub>OL</sub> | Output Low Voltage       |            | ····· | 0.4             | ۷    | $I_{OL} = +2.0  \text{mA}$               |
| μL              | Input Leakage            | - 10       |       | 10              | μA   | $0V \le V_{IN} \le + 5.25V$              |
| IOL             | Output Leakage           | - 10       |       | 10              | μA   | $0V \le V_{IN} \le + 5.25V$              |
| IR              | Reset Input Current      |            |       | - 50            | μA   | $V_{CC} = +5.25V, V_{RL} = 0V$           |
| Icc             | Supply Current           |            |       |                 | mA   | All outputs and I/O pins floating, 12 MH |
| ICC1            | Standby Current          |            | 5     |                 | mA   | Halt Mode                                |
| ICC2            | Standby Current          |            |       | 10              | μA   | Stop Mode                                |

I<sub>CC</sub>2 requires loading TMR (%F1) with any value prior to STOP execution.

Use the sequence: LD TMR, #00 NOP STOP



Figure 13. External I/O or Memory Read/Write

## **AC CHARACTERISTICS**

External I/O or Memory Read and Write Timing

|        |           |                                        | 12M | IHz | 16N | IHz | 20  | ٨Hz |       |         |
|--------|-----------|----------------------------------------|-----|-----|-----|-----|-----|-----|-------|---------|
| Number | Symbol    | Parameter                              | Min | Max | Min | Мах | Min | Max | Units | Notes   |
| 1      | TdA(AS)   | Address Valid to AS t Delay            | 35  |     | 25  |     | 20  |     | ns    | 2,3,4   |
| 2      | TdAS(A)   | AStto Address Float Delay              | 45  |     | 35  |     | 25  |     | ns    | 2,3,4   |
| 3      | TdAS(DR)  | AS†to Read Data Req'd Valid            |     | 250 |     | 180 |     | 150 | ns    | 1,2,3,4 |
| 4      | TwAS      | AS Low Width                           | 55  |     | 40  | · . | 30  |     | ns    | 2,3,4   |
| 5      | TdAZ(DS)  | Address Float to DS↓                   | 0   |     | 0   |     | 0   |     | ns    |         |
| 6      | TwDSR     | DS (Read) Low Width                    | 185 |     | 135 |     | 105 |     | ns    | 1,2,3,4 |
| 7      | TwDSW     | DS (Write) Low Width                   | 110 |     | 80  |     | 65  |     | ns    | 1,2,3,4 |
| 8      | TdDSR(DR) | DS∔to Read Data Req'd Valid            |     | 130 |     | 75  |     | 55  | ns    | 1,2,3,4 |
| 9      | ThDR(DS)  | Read Data to DS Hold Time              | 0   |     | 0   |     | 0   |     | ns    | 2,3,4   |
| 10     | TdDS(A)   | DStto Address Active Delay             | 65  |     | 50  |     | 40  |     | ns    | 2,3,4   |
| 11     | TdDS(AS)  | DS†to AS↓Delay                         | 45  |     | 35  |     | 25  |     | ns    | 2,3,4   |
| 12     | TdR/W(AS) | R/W Valid to ASt Delay                 | 33  |     | 25  |     | 20  |     | ns    | 2,3,4   |
| 13     | TdDS(R/W) | DS to R/W Not Valid                    | 50  |     | 35  |     | 25  |     | ns    | 2,3,4   |
| 14     | TdDW(DSW) | Write Data Valid to DS+(Write) Delay   | 35  |     | 25  |     | 20  |     | ns    | 2,3,4   |
| 15     | TdDS(DW)  | DStto Write Data Not Valid Delay       | 55  |     | 35  |     | 25  |     | ns    | 2,3,4   |
| 16     | TdA(DR)   | Address Valid to Read Data Reg'd Valid |     | 310 |     | 230 | ×.  | 180 | ns    | 1,2,3,4 |
| 17     | TdAS(DS)  | AS†to DS↓Delay                         | 65  |     | 45  |     | 35  |     | ns    | 2,3,4   |
| 18     | TdDI(DS)  | Data Input Setup to DS t               | 75  |     | 60  |     | 50  |     | ns    | 1,2,3,4 |
| 19     | TdDM(AS)  | DM Valid to AS↓Delay                   | 50  |     | 30  |     | 20  |     | ns    | 2,3,4   |

Notes

1. When using extended memory timing add 2TpC

2. Timing numbers given are for minimum TpC

3. See clock cycle dependent characteristics table

4. 20 MHz timing is preliminary and subject to change

+ Test Load 1

\* All timing references use 2.0V for a

logic "1" and 0.8V for a logic "0"

## **AC CHARACTERISTICS**

Additional Timing Table

| Number         | Symbol      | Deservator                        | 12  | MHz  | 16  <br>Min | MHz   | 20<br>Min | MHz  | Notes  |
|----------------|-------------|-----------------------------------|-----|------|-------------|-------|-----------|------|--------|
| number         | Symbol      | Parameter                         | Min | max  | 11111       | IVIAX |           |      | 110103 |
| 1              | ТрС         | Input Clock Period                | 83  | 1000 | 62.5        | 1000  | 50        | 1000 | 1      |
| 2              | TrC,TfC     | Clock Input Rise & Fall Times     |     | 15   |             | 10    |           | 10   | 1      |
| 3              | TwC         | Input Clock Width                 | 37  |      | 21          |       | 15        |      | 1      |
| 4              | TwTinL      | Timer Input Low Width             | 75  |      | 75          |       | 75        |      | 2      |
| 5              | TwTinH      | Timer Input High Width            | ЗТр | С    | ЗТрС        | ;     | ЗТр       | 0    | 2      |
| 6              | TpTin       | Timer Input Period                | 8Tp | C    | 8TpC        | ;     | 8TpC      | 2    | 2      |
| 7              | TrTin,TfTin | Timer Input Rise and Fall Times   | 100 |      | 100         |       | 100       |      | 2 '    |
| 8A             | TwiL        | Interrupt Request Input Low Time  | 70  |      | 70          |       | 70        |      | 2,4    |
| 8B             | TwiL        | Interrupt Request Input Low Time  | 3Tp | С    | ЗТрС        | ;     | 3Tp0      | 2    | 2,5    |
| <sup>-</sup> 9 | TwlH        | Interrupt Request Input High Time | ЗТр | C '  | 3TpC        | )     | 3Tp0      | 0    | 2,3    |

Notes:

1. Clock timing references use 3.8 V for a logic "1" and 0.8 V for a logic "0"

2. Timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0"

3. Interrupt references request via Port 3

4. Interrupt request via Port 3 (P3, - P3,)

5. Interrupt request via P30

6. 20 MHz timing is preliminary and subject to change.

Units in nanoseconds (ns)















Figure 14. Additional Timing

## AC CHARACTERISTICS

Handshake Timing

|        |             |                       | 12,16,20 MHz |                        |
|--------|-------------|-----------------------|--------------|------------------------|
| Number | Symbol      | Parameter             | Min Max      | Notes (Data Direction) |
| 1      | TsDI(DAV)   | Data In Setup Time    | 0            | In                     |
| 2      | ThDI(DAV)   | Data In Hold Time     | 145          | ln j                   |
| 3      | TwDAV       | Data Available Width  | 110          | In                     |
| 4      | TdDAV(RDY)  | DAV∔to RDY∔Delay      | 115          | In                     |
| 5      | TdDAV(RDY)  | DAV tto RDY t Delay   | 115          | In                     |
| 6      | TdRDY(DAV)  | RDYtto DAV+Delay      | 0            | in                     |
| 7      | TdDO(DAV)   | Data Out to DAV↓Delay | ТрС          | Out                    |
| 8 .    | TdDAVd(RDY) | DAV+to RDY+Delay      | 0            | Out                    |
| 9      | TdRDY(DAV)  | RDY+to DAV †Delay     | 115          | Out                    |
| 10     | TwRDY       | RDY Width             | 110          | Out                    |
| 11     | TdRDY(DAV)  | RDY†to DAV↓Delay      | 115          | Out                    |

## **CLOCK DEPENDENT AC CHARACTERISTICS**

External I/O or Memory Read and Write Timing

| Number | Symbol    | Equation      |
|--------|-----------|---------------|
| 1      | TdA(AS)   | 0.4TpC+0.32   |
| 2      | TdAS(A)   | 0.59TpC-3.25  |
| 3      | TdAS(DR)  | 2.83TpC+6.14  |
| 4      | TwAS      | 0.66TpC-1.65  |
| 6      | TwDSR     | 2.33TpC-10.56 |
| 7      | TwDSW     | 1.27TpC+1.67  |
| 8      | TdDSR(DR) | 1.97TpC-42.5  |
| 10     | TdDS(A)   | 0.8TpC        |
| 11     | TdDS(AS)  | 0.59TpC-3.14  |
| 12     | TdR/W(AS) | 0.4TpC        |
| 13     | TdDS(R/W) | 0.8TpC-15     |
| 14     | TdDW(DSW) | 0.4TpC        |
| 15     | TdDS(DW)  | 0.88TpC-19    |
| 16     | TdA(DR)   | 4TpC-20       |
| 17     | TdAS(DS)  | 0.91TpC-10.7  |
| 18     | TsDI(DS)  | 0.8TpC-10     |
| 19     | TdDM(AS)  | 0.9TpC-26.3   |
|        | · · · · · | •             |

S Zilog

PRELIMINARY PRODUCT SPECIFICATION

# Z86C27 DTC, Z86C97 DTC

DIGITAL TELEVISION CONTROLLERS

May 1989

#### **FEATURES**

- CMOS technology operating over a 3 to 6 volt power supply range.
- Complete single-chip microcomputer:

8 bit Z8 core processor with 256 byte register file, Watch Dog Timer, Power On Reset, Brown-out protection, 43 I/O lines and 2 channel Counter/ Timer.

8K byte internal program ROM (Z86C27) or 64K byte external program/data memory interface (Z86C91).

On-Screen Display video controller:

20 character by 6 row screen format

12 by 15 pixel character cell

Mask programmable 128 character typeface with English, Korean, Chinese and Japanese ROM-less versions available.

Programmable color attributes including row character, row background/fringe, frame background, and bar graph color change.

Programmable display position and character size control.

13 Pulse Width Modulator outputs for digital to analog conversion - require a simple external RC low pass filter.

12 volt open drain outputs

14-, 8- and 6-bit resolutions

#### **GENERAL DESCRIPTION**

The Z86C27 and Z86C97 are CMOS Application Specific Standard Product microcomputers that integrate specialized peripheral functions (normally provided by external components) for the control of color television related products. Utilizing Zilog's advanced Superintegration<sup>™</sup> design methodology, these devices provide an ideal cost, performance and reliability solution for consumer and industrial television applications. The devices have an 8 bit internal data path controlled by a Z8 microcontroller core with 256 bytes of register space. On-chip peripherals include a two channel Counter/Timer, an On-Screen Display video controller, a 13 channel Digital-to-Analog converter and comprehensive Input/Output ports. The Z86C27 is the mask-ROM high volume production device embedded with a custom (customer supplied) program of up to 8 K bytes in size (Figure 1). The Z86C97 is the ROM-less version for prototyping and low volume production (Figure 2).

## **PIN CONFIGURATIONS**

|        |   |        | _  |        |        |   |    |    | -  |        |
|--------|---|--------|----|--------|--------|---|----|----|----|--------|
| PWM5   | С | 1 64   | Ь  | PWM6   | PWM5   | Б |    | 64 | Ь  | PWM6   |
| PWM4   | Ц | 2 63   | Þ  | PWM7   | PWM4   | d | 2  | 63 | þ  | PWM7   |
| PWM3   | С | 3 62   | Þ  | PWM8   | PWM3   | d | 3  | 62 | þ  | PWM8   |
| PWM2   | Е | 4 61   | Þ  | PWM9   | PWM2   | d | 4  | 61 | Þ  | PWM9   |
| PWM1   | E | 5 60   | Þ  | PWM10  | PWM1   |   | 5  | 60 | þ  | PWM10  |
| P35    | С | 6 59   | Þ  | PWM11  | P35    | d | 6  | 59 | þ  | PWM11  |
| P36    | С | 7 58   | Þ  | PWM12  | P36    | d | 7  | 58 | Þ. | PWM12  |
| P34    | С | 8. 57  | Þ  | PWM13  | P34    |   | 8  | 57 | Þ  | PWM13  |
| P31    | Е | 9 56   | Þ  | P27    | P31    | С | 9  | 56 | Þ  | P27    |
| P30    | С | 10 55  | Þ  | P26    | P30    | d | 10 | 55 | Þ  | P26    |
| XTAL1  |   | .11 54 | Þ  | P25    | XTAL1  | d | 11 | 54 | Þ  | P25    |
| XTAL2  | С | 12 53  | Þ  | P24    | XTAL2  | d | 12 | 53 | Þ  | P24    |
| RESET  | Ц | 13 52  | Þ  | P23    | RESET  | d | 13 | 52 | Þ  | P23    |
| P60    | С | .14 51 | Þ  | Vss    | AS     |   | 14 | 51 | Þ  | Vss    |
| Vss    |   | 15 50  | Þ  | P22    | Vss    | d | 15 | 50 | Þ  | P22    |
| P61    | С | 16 49  | Þ  | P21    | DS     | d | 16 | 49 | Þ  | P21    |
| P62    | С | 17 48  | Þ  | Vcc    | R/W    | d | 17 | 48 | þ  | Vcc    |
| Vcc    |   | 18 47  | Þ  | P20    | Vcc    |   | 18 | 47 | Þ  | P20    |
| P63    | С | 19 46  | Þ  | P47    | SCLK   | d | 19 | 46 | þ  | P17    |
| P64    |   | 20 45  | Þ  | P46    | P66    | d | 20 | 45 | þ  | P16    |
| P65    | Ľ | 21 44  | Þ  | P45    | P67    | d | 21 | 44 | þ  | P15    |
| AFCIN  |   | 22 43  | Þ  | P44    | AFCIN  | d | 22 | 43 | þ  | P14    |
| P50    | Ľ | ·23 42 | Þ  | P43    | P00    | Ц | 23 | 42 | þ  | P13    |
| P51    | E | 24 41  | Þ  | P42    | P01    |   | 24 | 41 | Þ  | P12    |
| P52    | d | 25 40  | Þ  | P41    | P02    | Ь | 25 | 40 | Þ  | P11    |
| P53    | Ц | 26 39  | D. | P40    | - P03  | d | 26 | 39 | Þ  | P10    |
| P54    | С | 27 38  | Þ  | VBLANK | P04    | d | 27 | 38 | 白  | VBLANK |
| P55    | С | 28 37  | Þ  | VBLUE  | P05    | d | 28 | 37 | Þ  | VBLUE  |
| P56    | С | 29 36  | Þ  | VGREEN | P06    | Ц | 29 | 36 | 白  | VGREEN |
| P57    | С | 30 35  | þ  | VRED   | P07    |   | 30 | 35 | Þ  | VRED   |
| OSCIN  | С | 31 34  | þ  | VSYNC  | OSCIN  |   | 31 | 34 | 口  | VSYNC  |
| OSCOUT |   | 32 33  | Ь  | HSYNC  | OSCOUT | П | 32 | 33 | Ь  | HSYNC  |

Figure 1. Z86C27 mask-ROM Plastic Dip

Figure 2. Z86C97 ROM-less Plastic DIP

#### **PIN IDENTIFICATION**

#### Z86C27 mask-ROM

#### Z86C97 ROM-less

| Pin            | Name                                                                    | Function                                                  | Pin                           | Name                                                                                                                            | Function                                                                                                      |
|----------------|-------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| 1-5            | PWM <sub>5</sub> -PWM <sub>1</sub>                                      | Pulse Width Modulator Output                              | 1-5                           | PWM <sub>5</sub> -PWM <sub>1</sub>                                                                                              | Pulse Width Modulator Output                                                                                  |
| 6, 7, 8        | P3 <sub>5</sub> , P3 <sub>6</sub> , P3 <sub>4</sub>                     | Port 3 Outputs                                            | 6, 7, 8                       | P3 <sub>5</sub> , P3 <sub>6</sub> , P3 <sub>4</sub>                                                                             | Port 3 Outputs                                                                                                |
| 9, 10          | P3 <sub>1</sub> , P3 <sub>0</sub>                                       | Port 3 Inputs                                             | 9, 10                         | P3 <sub>1</sub> , P3 <sub>0</sub>                                                                                               | Port 3 Inputs                                                                                                 |
| 11, 12         | XTAL <sub>1</sub> , XTAL <sub>2</sub>                                   | Microcontroller Crystal Oscillator                        | 11, 12                        | XTAL <sub>1</sub> , XTAL <sub>2</sub>                                                                                           | Microcontroller Crystal Oscillator                                                                            |
| 13             | RESET(Test1)                                                            | System Reset (Test1) Input                                | 13                            | RESET(Test1)                                                                                                                    | System Reset (Test1) Input                                                                                    |
| 14             | P6 <sub>0</sub>                                                         | Port 6 bit 0 Input                                        | 14                            | AS                                                                                                                              | Address Strobe, Output                                                                                        |
| 15             | V <sub>ss</sub>                                                         | Power Supply Ground                                       | 15                            | V <sub>ss</sub>                                                                                                                 | Power Supply Ground                                                                                           |
| 16, 17         | P6 <sub>1</sub> , P6 <sub>2</sub>                                       | Port 6 bits 1 and 2 Input                                 | 16                            | DS                                                                                                                              | Data Strobe, Output                                                                                           |
| 18             | V <sub>cc</sub>                                                         | Power Supply Positive                                     | 17                            | R/W                                                                                                                             | Read/Write, Output                                                                                            |
| 19-21          | P6 <sub>3</sub> -P6 <sub>5</sub>                                        | Port 6 bits 3 thru 5 Input                                | 18                            | V <sub>cc</sub>                                                                                                                 | Power Supply Positive                                                                                         |
| 22             | AFC <sub>IN</sub>                                                       | AFC Analog Input                                          | 19                            | S <sub>cl.k</sub>                                                                                                               | System Clock, Output                                                                                          |
| 23-30          | P5 <sub>0</sub> -P5 <sub>7</sub>                                        | Port 5 bits 0-7, Output (LED)                             | 20,21                         | P6 <sub>6</sub> , P6 <sub>7</sub>                                                                                               | Internal AFC Comparator (Out)                                                                                 |
| 31, 32         | OSC <sub>IN</sub> ,OSC <sub>OUT</sub>                                   | Video Dot Clock Oscillator                                | 22                            | AFC <sub>IN</sub>                                                                                                               | AFC Analog Input                                                                                              |
| 33             | H <sub>SYNC</sub>                                                       | Horizontal Sync Input                                     | 23-30                         | PO <sub>0</sub> -PO <sub>7</sub>                                                                                                | Port 0 bits 0-7, Output (A <sub>8-15</sub> )                                                                  |
| 34             | V <sub>SYNC</sub>                                                       | Vertical Sync Input                                       | 31, 32                        | OSC <sub>IN</sub> , OSC <sub>OUT</sub>                                                                                          | Video Dot Clock Oscillator                                                                                    |
| 35             | V <sub>RED</sub>                                                        | Video Red Output                                          | 33                            | H <sub>SYNC</sub>                                                                                                               | Horizontal Sync Input                                                                                         |
| 36             | V <sub>green</sub>                                                      | Video Green Output                                        | 34                            | V <sub>SYNC</sub>                                                                                                               | Vertical Sync Input                                                                                           |
| 37             | V <sub>blue</sub>                                                       | Video Blue Output                                         | 35                            | V <sub>RED</sub>                                                                                                                | Video Red Output                                                                                              |
| 38             | V <sub>blank</sub>                                                      | Video Blank Output                                        | 36                            | V <sub>GREEN</sub>                                                                                                              | Video Green Output                                                                                            |
| 39-46          | P4 <sub>0</sub> -P4 <sub>7</sub>                                        | Port 4 bits 0-7, Output                                   | 37                            | V <sub>BLUE</sub>                                                                                                               | Video Blue Output                                                                                             |
| 47             | P2 <sub>0</sub>                                                         | Port 2 bit 0, I/O                                         | 38                            | V <sub>BLANK</sub>                                                                                                              | Video Blank Output                                                                                            |
| 48             | V <sub>cc</sub>                                                         | Power Supply Positive                                     | 39-46                         | P1 <sub>0</sub> -P1 <sub>7</sub>                                                                                                | Port 1 bits 0-7, Output (AD <sub>0-7</sub> )                                                                  |
| 49,50          | P2 <sub>1</sub> ,P2 <sub>2</sub> ,                                      | Port 2 bits 1, and 2, I/O                                 | 47                            | P2 <sub>0</sub>                                                                                                                 | Port 2 bit 0, I/O                                                                                             |
| 51             | V <sub>ss</sub> ,                                                       | Power Supply Ground                                       | 48                            | V <sub>CC</sub>                                                                                                                 | Power Supply Positive                                                                                         |
| 52-56<br>57-64 | P2 <sub>3</sub> -P2 <sub>7</sub><br>PWM <sub>13</sub> -PWM <sub>6</sub> | Port 2 bits 3 thru 7, I/O<br>Pulse Width Modulator Output | 49,50<br>51<br>52-56<br>57-64 | P2 <sub>1</sub> , P2 <sub>2</sub><br>V <sub>ss</sub><br>P2 <sub>3</sub> -P2 <sub>7</sub><br>PWM <sub>13</sub> -PWM <sub>6</sub> | Port 2 bits 1, and 2, I/O<br>Power Supply Ground<br>Port 2 bits 3 thru 7, I/O<br>Pulse Width Modulator Output |

#### **PIN FUNCTIONS**

**AFC**<sub>IN</sub> AFC Analog Voltage, (input). Input to two comparators used for AFC voltage analog to digital conversion. The comparator outputs are internally connected to P6<sub>67</sub> for the Z86C27. They are external outputs for the Z86C97 ROM-less part.

**AS**. Address Strobe - Z86C97(output). External addresses and R/W status are valid at the trailing edge of this strobe.

**DS.** Data Strobe - Z86C97 (output). Read and write data transactions are controlled by this strobe.

 $H_{\text{sync}}$ . Horizontal Sync (input).  $H_{\text{sync}}$  is an input pin supplying an externally generated Horizontal Sync signal of either negative or positive polarity.

**OSC**<sub>IN</sub>, **OSC**<sub>OUT</sub> Video Oscillator (input/output). These pins connect to the internal video dot clock L-C oscillator circuit.

 $PO_0-PO_7$ . High Address Bus - Z86C97 (output). The ROMless device uses this port to output the high order address (A<sub>R-15</sub>) during an external memory cycle. **P1**<sub>0</sub>-**P1**<sub>7</sub>. *Multiplexed Address/Data Bus - Z86C97*. The ROM-less device uses this port to multiplex low order address ( $A_{0,7}$  during  $\overline{AS}$ ) and data ( $D_{0,7}$  during  $\overline{DS}$ ) for an external memory cycle.

**P20-P27.** *Port 2* (input/output). This 8 bit general purpose port is bit programmable for either input or output. The output drivers (for bits defined as outputs) are globally programmable as either push-pull or open-drain.

**P3**<sub>0</sub>. Port 3 bit 0 (input). This input may be read directly. A negative edge event will be latched in IRQ<sub>3</sub> to initiate an IRQ3 vectored interrupt if appropriately enabled. P3<sub>0</sub> going high will also initiate a STOP mode recovery if the device is stopped.

**P3**, Port 3 bit 1 (input). This input may be read directly. A negative edge event will be latched in  $IRQ_2$  to initiate an IRQ2 vectored interrupt if appropriately enabled. It can also be programmed to serve as the  $T_{IN}$  signal to Timer 1.

**P3**<sub>4</sub>, **P3**<sub>5</sub>. *Port 3 bits 4 and 5* (outputs). These pins are general purpose output bits.

**P3**<sub>e</sub>. Port 3 bit 6 (output). P3<sub>e</sub> may be used as a general purpose output bit or may be programmed to output  $T_{out}$  (from Timer 1 or Timer 2) or  $S_{ctk}$ .

P4<sub>0</sub>-P4<sub>7</sub>. Port 4 - Z86C27 (output). Port 4 is an 8-bit output port.

**P5**<sub>0</sub>-**P5**<sub>7</sub>. *Port 5 - Z86C27* (output). Port 5 is an 8-bit output port with a higher current sink capability - suited for driving the cathodes of a multiplexed LED display.

**P6**<sub>0</sub>-**P6**<sub>5</sub>. *Port 6 - Z86C27 only* (input). Port 6 is a 6-bit input port. Bits 6 and 7 are internally connected to the outputs of the AFC comparators.

**P6**<sub>e</sub>, **P6**<sub>7</sub>. AFC Comparator Outputs - Z86C97 only. These pins serve as outputs for the internal comparators used in the AFC<sub>N</sub> analog to digital converter. They may be connected to bits 6 and 7 of an external Port 6 emulation port if required.

**PWM**<sub>1</sub>. *14 bit PWM* (output). PWM<sub>1</sub> is the output of a 14-bit resolution Pulse Width Modulator or may be programmed as a general purpose output. In either case, the output driver is a 12 volt open-drain. PWM1 is typically used as the D to A converter for Voltage Synthesis Tuning systems.

**PWM<sub>2</sub>-PWM**, 6-bit PWM's (outputs). Pins PWM<sub>2.8</sub> are outputs of 6-bit resolution Pulse Width Modulator circuits.

**PWM<sub>9</sub>-PWM<sub>13</sub>**. 8-bit PWM's (outputs). Pins PWM<sub>9-13</sub> are outputs of 8-bit resolution Pulse Width Modulator circuits or may be individually programmed as general purpose outputs. In either case, the output drivers are 12 volt opendrain.

**R/W.** *Read/Write Status - Z86C97* (output). A low level signifies an external memory write cycle.

**RESET.** System Reset. A low level on RESET forces a cold restart of the device.

**V<sub>BLANK</sub>**. *Video Blank* (output). Output of the Blank video signal. May be programmed for either polarity.

**V**<sub>BLUE</sub>. *Video Blue* (Output). Output of the Blue video signal. May be programmed for either polarity.

Vcc, Vss. Power and Ground. Care must be taken to adequately bypass the supplied voltage at the device power pins. Two bypass capacitors of  $1_{\mu F}$  each are recommended - one on each side of the device located as close as possible to the pins.

**V**<sub>GREEN</sub>. *Video Green* (output). Output of the Green video signal. May be programmed for either polarity.

**V**<sub>RED</sub>. *Video Red* (output). Output of the Red video signal. May be programmed for either polarity.

**V**<sub>SYNC</sub>. *Vertical Sync* (input). V<sub>SYNC</sub> is an input pin supplying an externally generated Vertical Sync signal of either negative or positive polarity.

**XTAL**<sub>1</sub>, **XTAL**<sub>2</sub>. Oscillator (input and output). These pins connect to the internal clock oscillator circuit. XTAL<sub>1</sub> may also be used as an external clock input.



Figure 3. Z86C27 (Z86C97) Block Diagram

## **INPUT/OUTPUT CIRCUITS**

# Mapping Symbolic Pad Types to Pin Functions

| Pin Name                                                                                                                                     | Pád Type         | Note                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------|
| XTAL₁, OSC <sub>IN</sub><br>XTAL₂, OSC <sub>OUT</sub>                                                                                        | 1                | High gain start,<br>Iow gain run<br>amplifier circuit |
| RESET                                                                                                                                        | 8                |                                                       |
| P0 <sub>0</sub> -P0,<br>P1 <sub>0</sub> -P1,<br>P2 <sub>0</sub> -P2,<br>P3 <sub>0</sub> -P3,                                                 | 6<br>4<br>5<br>2 | Z86C97 only<br>Z86C97 only                            |
| P3 <sub>4</sub> -P3 <sub>6</sub><br>P4 <sub>0</sub> -P4 <sub>7</sub><br>P5 <sub>0</sub> -P5 <sub>7</sub><br>P6 <sub>0</sub> -P6 <sub>5</sub> | 3<br>3<br>3<br>2 | Z86C27 only<br>Z86C27 only<br>Z86C27 only             |
| P6 <sub>6</sub> -P6 <sub>7</sub><br>AS, DS, R/W, SCLK<br>AFC <sub>IN</sub><br>PWM <sub>1</sub> -PWM <sub>13</sub>                            | 3<br>3<br>9<br>7 | Z86C97 only<br>Z86C97 only                            |
| H <sub>sync</sub> , V <sub>sync</sub><br>V <sub>red</sub> , V <sub>blue</sub> ,<br>V <sub>green</sub> , V <sub>blank</sub>                   | 2<br>3           |                                                       |



## Figure 5. Input only, Schmidt Triggered (Pad Type 2)







Figure 4. Input only (Pad Type 1)



















Figure 11. Reset Input Circuit (Pad Type 8)



Figure 12. AFC Input Circuit (Pad Type 9)

## **ABSOLUTE MAXIMUM RATINGS**

## **Absolute Maximum Ratings**

| Parameter @ T <sub>A</sub> =25°C                                                                                       | Sym                                                                         | Min                              | Max                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------|
| Power supply voltage<br>Input voltage<br>Input voltage<br>Output Voltage                                               | V <sub>cc</sub><br>V <sub>I</sub><br>V <sub>I(1)</sub><br>V <sub>O(2)</sub> | -0.3V<br>-0.3V<br>-0.3V<br>-0.3V | +7V<br>V <sub>cc</sub> +0.3V<br>V <sub>cc</sub> +0.3V<br>V <sub>cc</sub> +0.3V<br>V <sub>cc</sub> +8V |
| Output current high, 1 pin<br>Output current high, all total<br>Output current low, 1 pin<br>Output current low, 1 pin | <sub>ОН</sub><br>  <sub>ОН</sub><br>  <sub>ОL</sub>                         | -<br>-<br>-                      | -10mA<br>-100mA<br>10mA<br>20mA                                                                       |
| Output current low, all total<br>Operating temperature<br>Storage temperature<br>Power Dissipation                     | l <sub>oL</sub>                                                             | -<br>-0°C<br>-65°C<br>-          | 200mA<br>+70°C<br>+150°C<br>2.2W<br>(Ta=70°C)                                                         |

**Comment:** Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. Exposure to absolute maximum rating conditions for extended periods of time may effect device reliability.

Note:

(1) Port 2 open drain
 (2) PWM open drain outputs
 (3) Port 5

## STANDARD TEST CONDITIONS

Characteristics listed below apply for standard test conditions as noted.

## Variance of V<sub>s</sub>, R<sub>LL</sub> and R<sub>LH</sub>

| Output Circuit                                                                      | Vs                 | R <sub>IL</sub>  | R <sub>LH</sub> |
|-------------------------------------------------------------------------------------|--------------------|------------------|-----------------|
| Standard CMOS output<br>Port 4 high current output<br>PWM 12 volt open drain output | +5V<br>+5V<br>+12V | 1K<br>.5K<br>4K4 | 2K<br>2K        |



Figure 13. Standard Output Test Load

## CAPACITANCE

## TA=25°C, V<sub>cc</sub>=GND=0V, f=1.0MHz, Unmeasured pins to GND.

| Parameter                           | Max  |
|-------------------------------------|------|
| Input capacitance                   | 10pF |
| Output capacitance                  | 20pF |
| I/O capacitance                     | 25pF |
| AFC <sub>IN</sub> input capacitance | 10pF |

## **DC CHARACTERISTICS**

## TA=0°C to +70°C; V<sub>cc</sub>=+4.5V to +5.5V; F<sub>osc</sub>=4mHz

| Parameter                                                                                                | Sym                                                                                                                                        | Min                                                                                   | Тур                | Max                                                                             | Condition                                          |
|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------|----------------------------------------------------|
| Input voltage low<br>Input voltage high<br>Reset input current<br>Schmidt Hysteresis                     | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>HY</sub>                                                                                      | 0<br>.7V <sub>cc</sub><br>.1V <sub>cc</sub>                                           | -                  | .2V <sub>cc</sub><br>V <sub>cc</sub><br>-80µA                                   | V <sub>RL</sub> =0V                                |
| Output current low<br>AFC Level 01 In<br>AFC Level 11 In<br>AFC Tracking                                 | l <sub>oL</sub><br>l <sub>oL(1)</sub><br>l <sub>oL(2)</sub><br>V <sub>0001</sub><br>V <sub>01-11</sub><br>V <sub>01</sub> -V <sub>11</sub> | 0.75mA<br>3.2mA<br>1mA<br>.3V <sub>cc</sub><br>.5V <sub>cc</sub><br>.2V <sub>cc</sub> | 2mA<br>4mA<br>1.5. | TBD<br>TBD<br>TBD<br>5V <sub>cc</sub><br>.7V <sub>cc</sub><br>.2V <sub>cc</sub> | $V_{OL} = .4V$<br>$V_{OL} = .4V$<br>$V_{OL} = .4V$ |
| Output current high<br>Min. supply voltage<br>Inp.leakage current<br>Tri-state leakage<br>Supply current |                                                                                                                                            | ΤΒD<br>-3μΑ<br>-10μΑ                                                                  | -2mA<br>2µА        | TBD<br>2.5V<br>3μA<br>10μA<br>20mA<br>3mA<br>10μA                               | $V_{oH} = V_{cc}4V$<br>0, $V_{cc}$<br>0, $V_{cc}$  |

Note: (1) Port 5 (2) PWM Open Drain

## AC CHARACTERISTICS (Z86C27 and Z86C97)

| No | Sym               | Parameter                                        | Min   | Max        |
|----|-------------------|--------------------------------------------------|-------|------------|
| 1  | TpC               | Input clock period                               | 250   | 1000nS     |
| 2  | TrC,TfC           | Clock input rise and fall                        | -     | 15nS       |
| 3  | TwC               | Input clock width                                | 70nS  | -          |
| 4  | TwTinL            | Timer input low width                            | 70nS  | -          |
| 5  | TwTinH            | Timer input high width                           | 100   | -          |
| 6  | TpTin             | Timer input period                               | 8TpC  | . <b>.</b> |
| 7  | TrTin,TfTin       | Timer input rise and fall                        | - ,   | 100nS      |
| 8A | TwiL              | Int reg input low (P31)                          | 70nŚ  | <b>-</b> , |
| 8B | TwiL              | Int reg input low (P30)                          | 3TpC  | -          |
| 9  | TwiH              | Int request input high                           | 3TpC  | -          |
| 10 | Td <sub>POP</sub> | Power On Reset delay                             | 25mS  | 100mS      |
| 11 | Tdumes            | Low voltage detect to Internal RESET condition   | 200nS |            |
| 12 | TW                | Reset minimum width                              | 5TpC  | -          |
| 13 | TdHsÕl            | H <sub>sync</sub> start to V <sub>osc</sub> stop | 2TpV  | 3TpV       |
| 14 | TdHsOh            | $H_{SYNC}$ end to $V_{OSC}$ start                |       | 1TpV       |

## TA=0°C to 70°C; $V_{cc}$ =+4.5 V to +5.5V; $F_{osc}$ =4MHz, Units in nS

Notes:

1. Refer to DC Characteristics for details on switching levels.

## AC TIMING DIAGRAM (Z86C27 and Z86C97)



Figure 14. External Clock



Figure 15. Counter Timer



Figure 16. Interrupt Request









## AC CHARACTERISTICS UNIQUE TO Z86C97

## TA=0oC to 70oC; VCC=+4.5 Vto +5.5V; FOSC=4mHz

| No | Sym                                   | Parameter                       | Min          | Max |
|----|---------------------------------------|---------------------------------|--------------|-----|
| 1  | Td <sub>a(AS)</sub>                   | Address valid to AS delay       | 35           | -   |
| 2  | TdAS(AS)                              | AS high to Address float delay  | 45           | -   |
| 3  | Td <sub>AS(DB)</sub>                  | AS high to Read Data required   | -            | 220 |
| 4  | TWAS                                  | AS low width                    | 55           | -   |
| 5  | Td <sub>AZ(DS)</sub>                  | Addr float to DS low            | 5            | -   |
| 6  | Tw <sub>DSR</sub>                     | DS Read low width               | 185          | -   |
| 7  | Tw <sub>psw</sub>                     | DS Write low width              | 110          | -   |
| 8  | Td <sub>DSR/DR)</sub>                 | DS low to Read Data reg'd       | -            | 130 |
| 9  | Th <sub>DB(DS)</sub>                  | Read Data to DS high hold       | 5            |     |
| 10 | Td <sub>DS(A)</sub>                   | DS high to Address active       | 55           | -   |
| 11 | Td <sub>DS(AS)</sub>                  | DS high to AS low delay         | 55           | -   |
| 12 | Td <sub>BAW(AS)</sub>                 | R/W valid to AS high delay      | 35           | -   |
| 13 | Tdps(RW)                              | DS high to R/W not valid        | 55           | -   |
| 14 | Td <sub>pwpsw</sub>                   | Write Data valid to DS low      | 35           | -   |
| 15 | Td <sub>DS(DW)</sub>                  | DS high to Write Data not valid | 55           | -   |
| 16 | Td <sub>A(DR)</sub>                   | Address valid to Read Data      | . <u>-</u> ´ | 330 |
|    | · · · · · · · · · · · · · · · · · · · | required valid                  |              |     |
| 17 | Td <sub>AS(DS)</sub>                  | AS high to DS low delay         | 65           | -   |
| 18 | Td <sub>DI(DS)</sub>                  | Data Input setup to DS high     | 75           | -   |

Notes:

1. When using extended memory timing, for parameters 3, 6, 7, 8, 16 and 18 add 2TpC (500 nS @ 4.0 MHz).

2. Min and Max times are in nanoseconds unless otherwise noted.

TIMING DIAGRAM (Unique to Z86C97)





## STANDARD CHARACTER SETS

#### ENGLISH/KOREAN



Figure 20. English/Korean

## **REGISTER SUMMARY**

Refer to the Z8 Technical Manual for standard Z8 register and port descriptions. Registers shown here are specific to the Z86C27/97.

#### **Port Registers**



Output Control 0 Logic Level 0 1 Logic Level 1

#### Figure 21. Port 4 Output Register

| Port | t 5 · |   |   |   |   | FC | 31h | 1              |
|------|-------|---|---|---|---|----|-----|----------------|
| 7    | 6     | 5 | 4 | 3 | 2 | 1  | 0   | Output         |
| Т    | Т     | Т | Т | Т | Т | Т  | Т   | 0 Log<br>1 Log |

Dutput Control 0 Logic Level 0 1 Logic Level 1

#### Figure 22. Port 5 Output Register



#### Figure 23.. Port 6 Input Register

#### **PWM Registers**

|                        | DDE | / M( | PWN | I |   |   | %FC10 |   |  |  |
|------------------------|-----|------|-----|---|---|---|-------|---|--|--|
| Mode Control           | 0   | 1    | 2   | 3 | 4 | 5 | 6     | 7 |  |  |
| 0 PWM<br>1 Output Port | Т   | Т    | Т   | Т | Т | T | Т     | Т |  |  |
| i eupuri in            | 1   | 2    | 3   | 4 | 5 | 6 | 7     | 8 |  |  |

#### Figure 24. PWM Mode Register

| %F( | C11 |   |   |   | P٧ | ٧M | OUT |                |
|-----|-----|---|---|---|----|----|-----|----------------|
| 7   | 6   | 5 | 4 | 3 | 2  | 1  | 0   | Outp           |
| T   | Ţ   | T | Ţ | T | T  | T  | T   | 0 Lo<br>. 1 Lo |

Output Control 0 Logic Level 0 1 Logic Level 1

#### Figure 25. PWM Port Output Register



## **OSD Registers**



Figure 43. OSD Display Attribute Register

Display On-Off 0 - Off 1 - On

## **ORDERING INFORMATION**

| Part Number                                           | Package                                | ROM                                                               | <br> | <br> |  |
|-------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------|------|------|--|
| Z86C2708PSCRxxx<br>Z86C2708PSCRxxx<br>Z86C9708PSCR314 | 64-Pin DIP<br>64-Pin DIP<br>64-Pin DIP | Custom mask-ROM<br>Evaluation mask-ROM<br>Korean/English Char Gen | 1    |      |  |

,

171



PRELIMINARY PRODUCT SPECIFICATION

## **Z86C27EAB** EMULATION ADAPTER BOARD

May 1989

## FEATURES

- Z86C9708PSC 8 MHz ROM-less device.
- 27C64/27C256 EPROM ZIF socket.
- Full Port 4, Port 5 and Port 6 functional emulation.
- ICE support with third party analyzer-emulator available from Orion Instruments.

#### On-board CPU Crystal and Video L-C oscillator circuitsjumper selectable.

 Z86C27 mask-ROM footprint or cable interface to target system.

#### DESCRIPTION

The Z86C27EAB Emulation Adapter Board is specifically designed to assist in the development of software for Zilog's Z86C27 mask-ROM Digital Television Controller.

The board utilizes a Z86C97 ROM-less device that provides an address and data path (for access to external memory and I/O) and additional emulation signals. As the Z86C97 uses Port 4, Port 5 and Port 6 for the external interface, the emulation board simulates true Z86C27 port functions with additional on-board logic (Figure 1).

An EPROM socket is provided to allow validation of t customer ROM-code before submitting to Zilog for ge eration of the Z86C27 ROM mask.

In-Circuit Emulation with real time trace capability is sup ported in conjunction with a "Unilab<sup>m</sup>" 8620 or 8420 analyzer-emulator available separately from Orion Instruments. Orion is located at: 702 Marshall Street, Redwood City, CA 94063 (Ph: 415/361-8883, FAX: 415/361-8970).





## **PIN ASSIGNMENTS**

## Target Z86C27 Interface

The Z86C27 EAB can plug directly into the target socket or may be connected via ribbon cable to the target if access is difficult. Connectors P1 and P2 are used for the ribbon cable interface or as test points (Table 1). The supplied Cable Adapter has a corresponding P1 and P2 - do not reverse the P1 and P2 assignments.

A ribbon cable connection will degrade signal integrity, so the length of cable should be kept as short as possible. The local crystal and L-C oscillator components mounted on the Emulation Adapter Board should always be used if a ribbon cable connection is selected.

Note that GND and VCC are both connected to the target interface. Power the EAB board locally if the target system can not supply sufficient current.

#### **ORION Emulation Interface**

Connectors P3 and P4 have signals allocated to allow a direct connection to the ORION analyzer/emulator (Table 2). Connector P3 connects to the "Emulator" connector and P4 to the "Analyzer" connector on the ORION. Use the appropriate cables supplied by ORION.

# Miscellaneous Connectors/Jumpers/Test Points

P5 connects to power and may be used for power supply connection if the target supply is not used. J1 and J2 allow isolation of the target oscillator circuits. J3 provides test points for the address decodes of videoram and the simulated I/O ports (Table 3).

|       | DIAL                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D14/4.40                                              |
|-------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| 1     | PWM5                                                                                                                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PWM6                                                  |
| 2     | PWM4                                                                                                                          | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PWM7                                                  |
| 3     | PWM3                                                                                                                          | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PWM8                                                  |
| 4     | PWM2                                                                                                                          | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PWM9                                                  |
| 5     | PWM1                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | . 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | PWM10                                                 |
| 6     | P35 /                                                                                                                         | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PWM11                                                 |
| 7     | P36                                                                                                                           | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>PWM12</b>                                          |
| 8     | P34                                                                                                                           | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PWM13                                                 |
| 9     | P31                                                                                                                           | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P27                                                   |
| 10    | P30                                                                                                                           | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P26                                                   |
| 11    | XTAL1 <sup>1</sup>                                                                                                            | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P25                                                   |
| 12    | XTAL2 <sup>1</sup>                                                                                                            | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P24                                                   |
| 13    | RESET                                                                                                                         | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P23                                                   |
| 14    | P60                                                                                                                           | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 14,15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | GND                                                   |
| 15.16 | GND                                                                                                                           | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P22                                                   |
|       |                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ,                                                     |
| 17    | P61                                                                                                                           | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P21                                                   |
| 18    | P62                                                                                                                           | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 18.19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VCC                                                   |
| 19.20 | VCC                                                                                                                           | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P20                                                   |
| 21    | P63                                                                                                                           | 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P47                                                   |
| 22    | P64,                                                                                                                          | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P46                                                   |
| 23    | P65                                                                                                                           | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P45                                                   |
| 24    | AFCIN                                                                                                                         | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P44                                                   |
|       | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15,16<br>17<br>18<br>19,20<br>21<br>22<br>23<br>24 | 1         PWM5           2         PWM4           3         PWM3           4         PWM2           5         PWM1           6         P35 (           7         P36 (           8         P34 (           9         P31 (           10         P30           11         XTAL1'           12         XTAL2'           13         RESET           14         P60           15,16         GND           17         P61           18         P62           19,20         VCC           21         P63           22         P64,           23         P65           24         AFCIN | 1         PWM5         1           2         PWM4         2           3         PWM3         3           4         PWM2         4           5         PWM1         5           6         P35         6           7         P36         7           8         P34         8           9         P31         9           10         P30         10           11         XTAL1 <sup>1</sup> 11           12         XTAL2 <sup>1</sup> 12           13         RESET         13           14         P60         14           15.16         GND         15           17         P61         16           18         P62         17           19.20         VCC         18           21         P63         19           22         P64,         20           23         P65         21           24         AFCIN         22 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

23

24

25

26

27

28

29

30

31

32

Target Z86C2

PIN

SIGNAL

P1

Notes:

25

26

27

28

29

30

31

32

33

34

P50

P51

P52

P53

P54

P55

P56

P57

OSCIN<sup>2</sup>

OSCOUT<sup>2</sup>

 XTAL1 and XTAL2 are connected to P1 via jumper block J2 pins 1-2 and 3-4. Leave these jumpers open for local crystal operation.
 OSCIN and OSCOUT are connected to P1 via jumper block J1 pins 1-2 and 3-4. Leave these jumpers open for local L-C operation.

25

26

27

28

29

30

31

32

33

34

P43

P42

P41

P40

**VBLANK** 

VGREEN

VBLUE

VRED

VSYNC

HSYNC

P2

Target Z86C27

PIN

64

63

62 61

60

59

58

57 56

55

54 53 52

51 50

49

48

47

46 45

44

43

42

41

40

39

38

37

36

35

34

33

SIGNAL

| Table | 2. | ORION | Interface | - P3, P4 |
|-------|----|-------|-----------|----------|
|       |    |       |           |          |

| EA                         | B P3                            | Orion "                    | Emul"                              | eae                        | 3 P4                          | Orion                      | "Anal"                     |
|----------------------------|---------------------------------|----------------------------|------------------------------------|----------------------------|-------------------------------|----------------------------|----------------------------|
| Pin                        | Sig                             | Pin                        | Sig                                | Pin                        | Sig                           | Pir                        | Sig                        |
| 1                          | A14                             | 1                          | A14E                               | 1                          | P27                           | 1                          | M7                         |
| 2                          | A12                             | 2                          | A12E                               | 2                          | P26                           | 2                          | M6                         |
| 3                          | A13                             | 3                          | A13E                               | 3                          | P25                           | 3                          | M5                         |
| 4                          | A7                              | 4                          | A7E                                | 4                          | P24                           | 4                          | M4                         |
| 5                          | A8                              | 5                          | A8E                                | 5                          | P23                           | 5                          | M3                         |
| 6                          | A6                              | 6                          | A6E                                | 6                          | P22                           | 6                          | M2                         |
| 7                          | A9                              | 7                          | A9E                                | 7                          | P21                           | 7                          | M1                         |
| 8                          | A5                              | 8                          | A5E                                | 8                          | P20                           | 8                          | M0                         |
| 9                          | A11                             | 9                          | A11E                               | 9                          | GND                           | 9                          | GND                        |
| 10                         | A4                              | 10                         | A4E                                | 10                         | RESET                         | 16                         | RES                        |
| 11                         | DS                              | 11                         | OE                                 | 11                         | -                             | 17                         | NMI                        |
| 12                         | A3                              | 12                         | A3E                                | 12                         | GND                           | 18                         | GND                        |
| 13                         | A10                             | 13                         | A10E                               | 13                         | -                             | 19                         | K2                         |
| 14                         | A2                              | 14                         | A2E                                | 14                         | R/W                           | 20                         | C7                         |
| 15                         | ROMCS                           | 5 15                       | CE                                 | 15                         | -                             | 21                         | K1                         |
| 16<br>17<br>18<br>19<br>20 | A1<br>A0<br>GND<br>AD7<br>AD6   | 16<br>17<br>18<br>19<br>20 | A1E<br>A0E<br>GND<br>D7E<br>D6E    | 16<br>17<br>18<br>19<br>20 | -<br>DS<br>-<br>-             | 22<br>23<br>24<br>25<br>26 | C6<br>WR<br>C5<br>RD<br>C4 |
| 21<br>22<br>23<br>24<br>25 | AD0<br>AD5<br>AD1<br>AD4<br>AD2 | 21<br>22<br>23<br>24<br>25 | D0E<br>D5E<br>D1E<br>D4E<br>D2E    | 21<br>22<br>23<br>24<br>25 | A15<br>-<br>P35<br>P36<br>P31 | 27<br>28<br>NC<br>NC       | A15<br>ALE<br>-<br>-       |
| 26<br>27<br>28<br>29<br>30 | AD3<br>INTP67<br>INTP66<br>P34  | 26<br>43<br>44<br>45<br>46 | D3E<br>D15A<br>D14A<br>D8A<br>D13A | 26                         | P30                           | NC                         |                            |
| 31<br>32<br>33<br>34       | <br>-<br>-                      | 47<br>48<br>49<br>50       | D9A<br>D12A<br>D10A<br>D11A        |                            |                               | ,                          | · ·                        |

Table 3. Misc. Connectors/Jumpers/Test Points

| Pin    | Signal | Comment                               |
|--------|--------|---------------------------------------|
| P5-1   | GND    | Ground test point or supply           |
| P5-2   | VCC    | VCC test point or supply              |
| J1-1,2 | OSCIN  | Open isolates OSCIN from target       |
| J1-3,4 | OSCOUT | Open isolates OSCOUT from target      |
| J2-1,2 | XTAL1  | Open isolates XTAL1 from target       |
| J2-3,4 | XTAL2  | Open isolates XTAL1 from target       |
| J3-1   | VRAM   | Test point for Videoram select signal |
| J3-2   | P6     | Test point for port 6 select signal   |
| J3-3   | P5     | Test point for port 5 select signal   |
| J3-4   | P4     | Test point for port 4 select signal   |

#### Unilab 8620/8420 Analyzer/Emulator Setup

The standard Orion software is distributed to support either piggy-back or ROM-less versions of generic Z8 microcontroller products. The system must be especially configured to support the Z86C27EAB development environment.

1. Follow Orion instructions for installation and invocation of standard Orion Z8 distribution software.

2. Choose the external memory version of the Z8.

3. From the main menu, press "F8" to select TOOLKIT ROUTINE S.

4. Press "F8" again to select CHANGE DISPLAY OR LOG MODES.

5. Set the window settings as shown:

| Disassembler | on                    |
|--------------|-----------------------|
| Symbols      | off                   |
| Reset        | enabled               |
| Misc Column  | on                    |
| Cont Column  | on                    |
| Misc # Başe  | binary                |
| Paginate     | on                    |
| Color        | on (if color display) |
| _og to File  | off                   |
| Printer      | off                   |
| Step-into    | software              |
| Debug        | active                |
|              |                       |
6. Type "EM-SET" [RETURN]. This command is used for memory configuration.

7. Enable memory 0-37FF in "EMSEGF." Press "END" key to save and exit.

8. Type "INTDATA" [RETURN]. This command configures the stack to be internal.

9. Type "EXTRAM" [RETURN]. This command configures the RAM to be external.

10. Type "PTR =D0" [RETURN]. This command sets the Orion Debug registers to D0h and D1h of the Z8 register file. The user program must not use these registers.

11. Type "2001 = OVERLAY" [RETURN]. This command sets the Orion debug overlay area to start at address 2001h.

12. Type "8000 =READ" [RETURN]. This sets the external RAM pointer to address 8000h.

13. Type "SAVE-SYS C27EAB" [RETURN]. This saves a new system called C27EAB.

14. Type "BYE" [RETURN] to exit from the Orion environment.

Now that the system is saved, to re-invoke the Orion software with the parameters that have been just set-up, type C27EAB.



Figure 2. Z86C27EAB Layout

# **ELECTRICAL CHARACTERISTICS**

Refer to seperate data sheets for individual AC and DC characteristics of the Z86C9708PSC, Z86C2708PSC, user EPROM and Altera™ EP1810J EPLD. Particular consideration should be given to characteristic differences between the Z86C27 and the EAB board with respect to ports 4, 5 and 6.

Parameters listed in Table 4 are supplemental to the individual device parameters or apply to the EAB as a whole.

**Table 4. Supplemental Parameters** 

| Parameter                                                                               | Sym                                                                                   | Min                       | Max                         | Condition                                               |
|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------|-----------------------------|---------------------------------------------------------|
| Power supply voltage<br>Power supply current<br>Input voltage low<br>Input voltage high | V <sub>cc</sub><br>I <sub>cc</sub><br>V <sub>IL</sub> <sup>1</sup><br>V <sub>IH</sub> | 4.8v<br>-<br>0<br>2.0     | 5.2v<br>100mA<br>.8v<br>VCC |                                                         |
| Output current high<br>Output current low<br>Output current max<br>Operating Temp       | <sub>он</sub> 1<br>  <sub>о</sub> 1<br>  <sub>он</sub> 1<br>  <sub>онц</sub> 1        | -4mA,<br>4mA<br>-<br>10°C | -<br>-<br>50°C              | V <sub>он</sub> =2.4v<br>V <sub>оL</sub> =.45v<br>±20mA |

### Notes:

1. These parameters apply to Port 4, 5 and 6 and differ from the Z86C27 implementation.

# **ORDERING INFORMATION**

### Part Number Comment

Z86C2708EAB Includes Z86C9708PSC ROM-less device (Korean/English character generator ROM).



# **Z86C91 CMOS ROMless Z8® Microcomputer**

# FEATURES

- Complete microcomputer, 24 I/O lines, and up to 64K bytes of addressable external space each for program and data memory.
- 256-byte register file, including 236 general-purpose registers, 3 I/O port registers, and 16 status and control registers.
- Vectored, priority interrupts for I/O, counter/timers, and UART.
- On-chip oscillator that accepts crystal or external clock drive.

- Full-duplex UART and two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.
- Register Pointer so that short, fast instructions can access any one of the sixteen working-register groups.
- Single + 5V power supply—all I/O pins TTL compatible.
- 12, 16, and 20 MHz
- CMOS process
- Two Low-power Standby Modes

+ 5 V

XTAL2

XTAL1 3

P37

Г

P3<sub>0</sub> 5

RESET

Ē Ŕ/Ŵ 7

ds [

ĀŠ C 2

4

6

8

9

Z86C91

# GENERAL DESCRIPTION

The Z86C91 is a CMOS ROMless version of the Z8 singlechip microcomputer. It offers all the outstanding features of the Z8 family architecture except an on-chip program ROM. Use of external memory rather than a preprogrammed ROM enables this Z8 microcomputer to be used in applications where code flexibility is required.

40 D P36

39 🗖 P3,

38 D P27

37 D P26

36 D P25

35 D P24

34 D P23

33 🔲 P22

32 🗖 P21

31 D P20

30 🗖 P33

28 D P17

□ P34

29

27 P1.

26 P15

25 P1₄

24 P1<sub>3</sub>

23 P12

22 P11

21 P1<sub>0</sub>





Figure 2a. 40-pin Dual-In-Line Package (DIP), **Pin Assignments** 

**Figure 1. Pin Functions** 

The Z86C91 can provide up to 16 output address lines, thus permitting an address space of up to 64K bytes of data or program memory. Eight address outputs  $(AD_0 \cdot AD_7)$  are provided by a multiplexed, 8-bit, Address/Data bus. The remaining 8 bits can be provided by the software configuration of Port 0 to output address bits A<sub>8</sub>-A<sub>15</sub>.

Available address space can be doubled (up to 128K bytes) by programming bit 4 of Port 3 ( $P3_4$ ) to act as a data memory select output ( $\overline{DM}$ ). The two states of  $\overline{DM}$  together with the 16 address outputs can define separate data and memory address spaces of up to 64K bytes each.

There are 256 bytes of RAM located on-chip and organized as a register file of 236 general-purpose registers, 16 control and status registers, and three I/O port registers. This register file can be divided into sixteen groups of 16 working registers each. Configuring the register file in this manner allows the use of short format instructions; in addition, any of the individual registers can be accessed directly.

The pin functions and the pin assignments of the Z86C91 package are illustrated in Figures 1 and 2.



Figure 2b. 44-pin Leaded Chip Carrier, Pin Assignments



Figure 2c. 44-pin Quad Flat Pack, Pin Assignments



Figure 3. Functional Block Diagram

# ARCHITECTURE

Architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z86C91 fulfills this with 24 pins available for input and output. These lines are grouped into three ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address bus for interfacing external memory.

Three basic address spaces are available: program memory, data memory and the register file (internal). The 256-byte

# LOW POWER STANDBY MODES

The Z86C91 has two instructions to reduce power consumption during standby operation. HALT turns off the processor and UART while the counter/timers and external interrupts IRQ0, IRQ1, and IRQ2 remain active.

When an interrupt occurs the processor resumes execution after servicing the interrupt. STOP turns off the clock to the entire Z86C91 and reduces the standby current to 10 microamps. The stop mode is terminated by reset, which causes the processor to restart the application program at adddress 000CH. In order to enter STOP or HALT modes,

# **PIN DESCRIPTION**

**AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ .

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer. For a READ operation, data must be available prior to the trailing edge of DS. For WRITE operations, the falling edge of DS indicates that output data is valid.

**P00-P07, P20-P27, P30-P37.** *I/O Port Lines* (input/outputs, TTL-compatible). These 24 lines are divided into three 8-bit I/O ports that can be configured under program control for I/O or external memory interface (Figure 3).

P10-P17. Address/Data Port (bidirectional). Multiplexed

# ADDRESS SPACES

**Program Memory.** The Z86C91 addresses 64K bytes of external program memory space (Figure 4).

The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts. Program execution begins at location  $000C_H$  after a reset.

Data Memory. The Z86C91 can address 64K bytes of external data memory. External data memory may be

random-access register file is composed of 236 general-purpose registers, three I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of user-selectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate. Figure 3 shows the block diagram.

it is necessary to first flush the instruction pipeline to avoid suspending execution mid-instruction. To do this, the user must execute a NOP (opcode=OFFH) immediately before the appropriate sleep instruction, ie

| FF | NOP  | ; clear the pipeline |
|----|------|----------------------|
| 6F | STOP | ; enter STOP mode    |
|    |      | or                   |
| FF | NOP  | ; clear the pipeline |
| 7F | HALT | : enter HALT mode    |
|    |      | ,                    |

address  $(A_0-A_7)$  and data  $(D_0-D_7)$  lines used to interface with program and data memory.

**RESET.** *Reset* (input, active Low). **RESET** initializes the Z86C91. After RESET the MCU is in the extended memory mode. When **RESET** is deactivated, program execution begins from program location 000C<sub>H</sub>.

**R/W** goes low for the duration of a WRITE operation to Program or Data memory.

XTAL1, XTAL2. Crystal 1, Crystal 2 (time-based input and output, respectively). These pins connect a parallel-resonant crystal, LC circuit, or ceramic resonator to the on-chip oscilator and buffer. A single-ended TTL or CMOS clock is also valid at the XTAL1 input.

included with or separated from the external program memory space. DM, an optional I/O signal that can be programmed to appear on pin  $P3_4$ , is used to distinguish between data and program memory space. The state of the DM signal is controlled by the type instruction being executed. An "LDC" opcode references PROGRAM (DM inactive) memory, and an "LDE" instruction references DATA (DM active low) memory.

**Register File.** The 256-byte register file includes three I/O **port registers (P0, P2, P3), 236 general-purpose registers** (R4-R239) and 16 control and status registers (R240-R255). These registers are assigned the address locations shown in Figure 5.

Z86C91 instructions can access registers directly or indirectly with an 8-bit address field. This also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is divided into sixteen working-register groups, each occupying 16 contiguous locations (Figure 5). The Register Pointer addresses the starting location of the active working-register group (Figure 6).

Note: Register Bank E0-EF can only be accessed through working register and indirect addressing modes.

Stacks. Either the internal register file or the external data memory can be used for the stack. A 16-bit Stack Pointer (R254 and R255) is used for the external stack, which can reside anywhere in data memory. An 8-bit Stack Pointer (R255) is used for the internal stack that resides within the 236 general-purpose registers (R4-R239). For internal stack, R256 may be used as a general-purpose register, however its contents will be impacted in the event of a stack overflow.







# SERIAL INPUT/OUTPUT

Port 3 lines P3<sub>o</sub> and P3<sub>7</sub> can be programmed as serial I/O lines for full-duplex serial asynchronous receiver/transmitter operation. The bit rate is controlled by Counter/Timer 0, with a maximum rate of 156.25K bits/second at 20 MHz.

The Z86C91 automatically adds a start bit and two stop bits to transmitted data (Figure 7). Odd parity is also available as an option. Eight data bits are always transmitted, regardless

of parity selection. If parity is enabled, the eighth data bit is used as the odd parity bit. An interrupt request (IRQ4) is generated on all transmitted characters.

Received data must have a start bit, eight data bits, and at least one stop bit. If parity is on, bit 7 of the received data is replaced by a parity error flag. Received characters generate the IRQ3 interrupt request.



# **COUNTER/TIMERS**

The Z86C91 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$  prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request—IRQ4 ( $T_0$ ) or IRQ5 ( $T_1$ )—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (single-pass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for T<sub>1</sub> is user-definable; it can be either the internal microprocessor clock divided by four, or an external signal input via Port 3. The maximum frequency of the external Timer signal is the XTAL signal divided by 8. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or nonretriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the T<sub>0</sub> output to the input of T<sub>1</sub>. Port 3 line P3<sub>6</sub> also serves as a timer output (T<sub>out</sub>) through which T<sub>0</sub>, T<sub>1</sub> or the internal clock can be output.

### I/O PORTS

The Z86C91 has 24 lines available for input and output. These lines are grouped into three ports of eight lines each and are configurable as input, output or address. Under software control, the ports can be programmed to provide address outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

**Port 1** is a dedicated Z-BUS® compatible memory interface. The operations of Port 1 are supported by the Address Strobe ( $\overline{AS}$ ) and Data Strobe ( $\overline{DS}$ ) lines, and by the Read/Write ( $R/\overline{W}$ ) and Data Memory ( $\overline{DM}$ ) control lines. The low-order program and data memory addresses ( $A_0$ - $A_7$ ) are output through Port 1 (Figure 8) and are multiplexed with data in/out ( $D_0$ - $D_7$ ). Instruction fetch and data memory read/write operations are done through this port.



Figure 8a. Port 1

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory (Figure 9). When used as an I/O port, Port 0 can be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls DAV<sub>0</sub> and RDY<sub>0</sub>. Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibbles) depending on the required address space. If the address range requires 12 bits or less, the upper



Figure 9a. Port 0

Port 1 cannot be used as a register nor can a handshake mode be used with this port.

The Z86C91 wakes up with the 8 bits of Port 1 configured as address outputs for external memory. If more than eight address lines are required, additional lines can be obtained by programming Port 0 bits as address bits. The least-significant four bits of Port 0 can be configured to supply address bits  $A_8$ - $A_{11}$  for 4K byte addressing or both nibbles of Port 0 can be configured to supply address bits  $A_8$ - $A_{15}$  for 64K byte addressing.



Figure 8b. Simplified Port 1 Output Configuration

nibble of Port 0 can be programmed independently as I/O while the lower nibble is used for addressing.

Port 0 lines are configured as address lines  $A_8$ - $A_{15}$  after a Reset. If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 Mode register.

To permit the use of slow memory, an automatic wait mode of two oscillator clock cycles is configured for bus timing after each reset. The initialization routine could include reconfiguration to eliminate this extended timing mode.



Figure 9b. Simplified Port 0 I/O Configuration

**Port 2** bits can be programmed independently as input or output (Figure 10), This port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Port 0, Port 2 may also be placed under handshake



control. In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake controls lines  $\overline{DAV}_2$  and  $RDY_2$ . The handshake signal assignment for Port 3 lines  $P3_1$  and  $P3_6$  is dictated by the direction (input or output) assigned to bit 7 of Port 2.



**Port 3** lines can be configured as I/O or control lines (Figure 11). In either case, the direction of the eight lines is fixed as four input ( $P3_0$ - $P3_0$ ) and four output ( $P3_4$ - $P3_7$ ). For serial I/O, lines  $P3_0$  and  $P3_7$  are programmed as serial in and serial out, respectively.



Figure 11a. Port 3

Port 3 can also provide the following control functions: handshake for Ports 0 and 2 (DAV and RDY); four external interrupt request signals (IRQ0-IRQ3); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select (DM).



Figure 11b. Simplified Port 3 Input Configuration

# **INTERRUPTS**

The Z86C91 allows six different interrupts from eight sources: the four Port 3 lines P3<sub>0</sub>-P3<sub>3</sub>, Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All interrupts are vectored through locations in program memory. When an interrupt request is granted, an interrupt machine cycle is entered. This disables all subsequent interrupts, saves the Program Counter and status flags, and accesses the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. Nested interrupts are supported by enabling interrupts in the interrupt service routine.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service. Software initiated interrupts are supported by setting the apppropriate bit in the Interrupt Request Register (IRQ--register 250, 0FAH).

Internal interrupt requests are sampled on the falling edge of the last cycle of every instruction. Externally generated interrupt requests (input to Port 3) are delayed by a 5 TpC filter, so in order to be valid at an interrupt sample point, the interrupt request must be valid 5TpC before the falling edge of the last clock cycle of the currently executing instruction. When the Z86C91 samples a valid interrupt request, the next 48 (external) clock cycles are used to prioritize the interrupt, and push the two PC bytes and the FLAGS register on the stack. The following 9 cycles are used to fetch the interrupt vector from external memory. The first

### CLOCK

The on-chip oscillator has a high-gain, parallel resonant amplifier for connection to a crystal, ceramic resonator, or resonant LC circuit. A CMOS or TTL level clock oscillator is also acceptable. Unlike its NMOS counterpart, the Z86C91 clock should be driven single-ended with the XTAL2 output left floating.

A low level clock source (crystal, resonator, or parallel LC combination) should be connected across XTAL1 and XTAL2 with capacitor "legs" from each pin to ground. Table 1 shows recommended capacitor values for the oscillator circuit in figure 12.

| Oscillator<br>Type   | C <sub>L</sub> (min) | C <sub>L</sub> (max) |
|----------------------|----------------------|----------------------|
| Crystal              | 12pF                 | 60pF                 |
| Ceramic<br>Resonator | 12pF                 | 60pF                 |
| LC Circuit           | 33pF                 | 47pF                 |

 Table 1
 Recommended capacitor values for various types of oscillator circuits.

byte of the interrupt service routine is fetched beginning on the 58th TpC cycle following the internal sample point, which corresponds to the 63rd TpC cycle following the external interrupt sample point.



Figure 12. Z86C91 Oscillator Configuration

### **CRYSTAL TYPE**

For a crystal clock input, the Z8 requires the following specifications:

- AT cut, parallel resonant
- Fundamental Type
- Series resistance, R<sub>s</sub> ≤ 100Ω
- Capacitance C<sub>a</sub> ≤ 30pF
- Frequency 20MHz maximum

### RESET

To avoid asynchronous and noisy RESET problems, the Z86C91 is equipped with a RESET filter of four external clocks (4TpC). If the external RESET signal is less than 4TpC in duration, no RESET will occur.

On the fifth clock after the RESET is detected, an internal RST signal is latched and held for an internal register count of 18 external clocks, or for the duration of the external

RESET, whichever is longer. During the RESET cycle, DS is held active low while  $\overline{AS}$  cycles at a rate of TpC/2.

Program execution begins at location 000C 5-10 TpC cycles after RST is released.

For power-on RESET, the RESET time must be held low for 50mS, or until Vcc is stable, whichever is longer.

# INSTRUCTION SET NOTATION

pair address

Indexed address

**Relative address** 

Direct address

Immediate

address

IRR

Irr

Х

DA

RA

IM

R

r IR

RP IMR

Addressing Modes. The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

Indirect working-register pair only

Register or working-register address

Working-register address only

Interrupt mask register (control register 251)

Indirect register pair or indirect working-register

Indirect-register or indirect working-register

Assignment of a value is indicated by the symbol "-". For example,

### dst ← dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

### dst(7)

refers to bit 7 of the destination operand.

Flags. Control Register R252 contains the following six flags:

| ir<br>RR                           | address<br>Indirect working-register address only<br>Register pair or working register pair address                                                                                                     | °C<br>Z<br>S     | Carry flag<br>Zero flag<br>Sign flag                                                              |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------|
| Symbols.                           | The following symbols are used in describing the set.                                                                                                                                                   | V                | Overflow flag                                                                                     |
| instruction                        |                                                                                                                                                                                                         | D                | Decimal-adjust flag                                                                               |
| dst                                | Destination location or contents                                                                                                                                                                        | n                | d flags are indicated by:                                                                         |
| src                                | Source location or contents                                                                                                                                                                             | Affecte          |                                                                                                   |
| cc<br>@<br>SP<br>PC<br>FLAGS<br>RP | Condition code (see list)<br>Indirect address prefix<br>Stack pointer (control registers 254-255)<br>Program counter<br>Flag register (control register 252)<br>Register pointer (control register 253) | 0<br>1<br>*<br>X | Cleared to zero<br>Set to one<br>Set or cleared according to operation<br>Unaffected<br>Undefined |

### CONDITION CODES

| Value | Mnemonic | Meaning                        | Flags Set              |  |  |
|-------|----------|--------------------------------|------------------------|--|--|
| 1000  |          | Always true                    | ·                      |  |  |
| 0111  | С        | Carry                          | C = 1                  |  |  |
| 1111  | NC       | No carry                       | C = 0                  |  |  |
| 0110  | Z        | Zero                           | Z = 1                  |  |  |
| 1110  | NZ       | Not zero                       | Z = 0                  |  |  |
| 1101  | PL       | Plus                           | S = 0                  |  |  |
| 0101  | MI       | Minus                          | S = 1                  |  |  |
| 0100  | OV       | Overflow                       | V = 1                  |  |  |
| 1100  | NOV      | No overflow                    | V = 0                  |  |  |
| 0110  | EQ       | Equal                          | Z = 1                  |  |  |
| 1110  | NE       | Not equal í                    | Z = 0                  |  |  |
| 1001  | GE       | Greater than or equal          | (S XOR V) = 0          |  |  |
| 0001  | LT       | Less than                      | (S XOR V) = 1          |  |  |
| 1010  | GT       | Greater than                   | [Z  OR (S  XOR V)] = 0 |  |  |
| 0010  | LE       | Less than or equal             | [Z  OR (S  XOR V)] = 1 |  |  |
| 1111  | UGE      | Unsigned greater than or equal | C = 0                  |  |  |
| 0111  | ULT      | Unsigned less than             | C = 1                  |  |  |
| 1011  | UGT      | Unsigned greater than          | (C = 0 AND Z = 0) = 1  |  |  |
| 0011  | ULE,     | Unsigned less than or equal    | (C  OR  Z) = 1         |  |  |
| 0000  |          | Never true                     |                        |  |  |



**Two-Byte Instructions** 

Three-Byte Instructions

### Figure 13. Instruction Formats

# **INSTRUCTION SUMMARY**

| Instruction                                                                            | Addr Mode | Opcode   | Flags Affected |     |   |   | ecte | ed         | Instruction                                | Addr                    | Mode | Opcode                | F | laç | js . | Aff | ect        | ted | l |
|----------------------------------------------------------------------------------------|-----------|----------|----------------|-----|---|---|------|------------|--------------------------------------------|-------------------------|------|-----------------------|---|-----|------|-----|------------|-----|---|
| and Operation                                                                          | dst src   | (Hex)    |                | z   | S | v | D    | н          | and Operation                              | dst                     | src  | (Hex)                 | С | Ż   | S    | 3 V | / C        | DH  | н |
| ADC dst,src<br>dst ← dst + src + C                                                     | (Note 1)  | 1 🗆      | *              | *   | * | * | 0    | *          | <b>DEC</b> dst<br>dst ← dst — 1            | R<br>IR                 |      | 00<br>01              |   | *   |      | * * | •          |     |   |
| ADD dst,src<br>dst ← dst + src                                                         | (Note 1)  | 0□       | *              | *   | * | * | 0    | *          | <b>DECW</b> dst<br>dst ← dst — 1           | RR<br>IR                |      | 80<br>81              | ÷ | *   | k    |     | -          |     |   |
| AND dst,src<br>dst ← dst AND src                                                       | (Note 1)  | 5□       |                | - * | * | 0 |      |            | <b>DI</b><br>IMR (7) ← 0                   |                         |      | 8F                    |   |     |      |     |            |     |   |
| <b>CALL</b> dst<br>SP $\leftarrow$ SP $-2$<br>@SP $\leftarrow$ PC; PC $\leftarrow$ dst | DA<br>IRR | D6<br>D4 |                |     |   |   |      |            | <b>DJNZ</b> r,dst<br>r ← r – 1<br>if r ≠ 0 | RA                      |      | rA<br>r = 0 - F       |   |     |      |     |            |     |   |
| CCF<br>C←NOTC                                                                          |           | EF       | , *            | ·   |   |   |      |            | PC ← PC + dst<br>Range: + 127, - 128       | Kyana - Matalagan - Iya |      |                       |   |     |      |     |            |     |   |
| CLR dst<br>dst ← 0                                                                     | R<br>IR   | B0<br>B1 | _              |     |   | • |      |            | <b>EI</b><br>IMR (7) ← 1                   |                         |      | 9F                    |   |     |      |     |            |     |   |
| COM dst<br>dst ← NOT dst                                                               | R         | 60<br>61 |                | - * | * | 0 |      | <br>       | HALT<br>INC dst                            | r                       |      | 7F<br>rE              |   | *   |      |     | <br>+ -    |     |   |
| CP dst,src<br>dst – src                                                                | (Note 1)  | A□       | ,              | * * | * | * |      |            | dst <del>←</del> dst + 1                   | R                       |      | r = 0 - F<br>20<br>21 |   |     |      |     | ,          |     |   |
| DA dst<br>dst ← DA dst                                                                 | R<br>IR   | 40<br>41 | *              | r 1 | * | X |      | - <u>-</u> | <b>INCW</b> dst<br>dst ← dst + 1           | RR                      |      | A0<br>A1              |   | *   |      | • • | <b>•</b> - |     |   |

# **INSTRUCTION SUMMARY** (Continued)

| Instruction                                                         | Addr                                                   | Mode                                         | Opcode                                                         | Flags Affected |       |   |   |   |              |  |  |
|---------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------|----------------|-------|---|---|---|--------------|--|--|
| and Operation                                                       | dst                                                    | src                                          | (Hex)                                                          | С              | Z     | s | ۷ | D | н            |  |  |
| IRET<br>FLAGS ← @SP; SP ←<br>PC ← @SP; SP ← SP                      | ·SP +<br>+ 2;1                                         | · 1<br>MR (7)                                | . BF                                                           | *              | *     | * | * | * | *            |  |  |
| JP cc,dst<br>if cc is true<br>PC ← dst                              | DA<br>IRR                                              |                                              | $c = \begin{array}{c} cD\\ c = 0 - F\\ 30 \end{array}$         |                |       |   |   |   |              |  |  |
| JR cc,dst<br>if cc is true,<br>PC ← PC + dst<br>Range: + 127, - 128 | RA                                                     |                                              | cB<br>c = 0 - F                                                |                | <br>, |   |   |   |              |  |  |
| LD dst,src<br>dst ← src                                             | r<br>R<br>r<br>X<br>r<br>Ir<br>R<br>R<br>R<br>IR<br>IR | Im<br>r<br>X<br>r<br>Ir<br>R<br>R<br>IM<br>R | rC<br>r8<br>r9<br>C7<br>D7<br>E3<br>E4<br>E5<br>E6<br>E7<br>F5 |                |       |   |   |   |              |  |  |
| LDC dst,src<br>dst ← src                                            | r<br>Irr                                               | lrr<br>r                                     | C2<br>D2                                                       |                |       |   |   |   | <sup>.</sup> |  |  |
| <b>LDCI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr +<br>1       | lr<br>Irr                                              | lrr<br>Ir                                    | C3<br>D3                                                       |                |       |   |   |   |              |  |  |
| LDE dst,src<br>dst ← src                                            | r<br>Irr                                               | lrr<br>r                                     | 82<br>92                                                       |                |       |   |   |   |              |  |  |
| <b>LDEI</b> dst,src<br>dst ← src<br>r ← r + 1; rr ← rr + 1          | lr<br>Irr                                              | lrr<br>Ir                                    | 83<br>93                                                       |                |       |   |   | _ |              |  |  |
| NOP                                                                 |                                                        |                                              | FF                                                             |                |       |   | _ |   |              |  |  |
| <b>OR</b> dst,src<br>dst ← dst OR src                               | (Not                                                   | te 1)                                        | 4                                                              |                | *     | * | 0 |   |              |  |  |
| <b>POP</b> dst<br>dst ← @SP;<br>SP ← SP + 1                         | R<br>IR                                                |                                              | 50<br>51                                                       |                |       |   |   |   |              |  |  |
| <b>PUSH</b> src<br>SP ← SP - 1; @SP ←                               | -src                                                   | R<br>IR                                      | 70<br>71                                                       |                |       |   |   |   |              |  |  |
| RCF<br>C←0                                                          |                                                        |                                              | CF                                                             | 0              |       |   |   |   | _            |  |  |
| RET<br>PC ← @SP; SP ← SP                                            | + 2                                                    |                                              | AF                                                             |                |       |   |   |   |              |  |  |
| RL dst                                                              | R<br>IR                                                |                                              | 90<br>91                                                       | *              | *     | * | * |   | _            |  |  |

| Instruction                               | Addr        | Mode  | Opcode   | Flags Affected |   |   |   |   |   |  |  |
|-------------------------------------------|-------------|-------|----------|----------------|---|---|---|---|---|--|--|
| and Operation                             | dst         | src   | (Hex)    | С              | z | s | ۷ | D | н |  |  |
| RLC dst                                   | ] R<br>IR   |       | 10<br>11 | *              | * | * | * |   | _ |  |  |
| RR dst                                    | ] R<br>IR   |       | E0<br>E1 | *              | * | * | * |   |   |  |  |
| RRC dst                                   | R           |       | C0<br>C1 | *              | * | * | * |   |   |  |  |
| <b>SBC</b> dst,src<br>dst ← dst ← src ← C | (No         | te 1) | 3□       | *              | * | * | * | 1 | * |  |  |
| <b>SCF</b><br>C ← 1                       |             |       | ĎF       | 1              |   |   |   | _ | _ |  |  |
| SRA dst                                   | R<br>IR     |       | D0<br>D1 | *              | * | * | 0 |   | _ |  |  |
| <b>SRP</b> src<br>RP ← src                |             | Im    | 31       |                |   |   |   |   |   |  |  |
| STOP                                      |             |       | 6F       |                |   | _ |   |   |   |  |  |
| SUB dst,src<br>dst ← dst ← src            | (No         | te 1) | 2□       | *              | * | * | * | 1 | * |  |  |
| SWAP dst                                  | ₀ R<br>₀ IR |       | F0<br>F1 | Х              | * | * | Х |   | _ |  |  |
| TCM dst,src<br>(NOT dst) AND src          | (No         | te 1) | 6□       |                | * | * | 0 |   | _ |  |  |
| TM dst,src<br>dst AND src                 | (No         | te 1) | 7□       |                | * | * | 0 |   |   |  |  |
| XOR dst,src<br>dst ← dst XOR src          | (No         | te 1) | B□       |                | * | * | 0 |   | _ |  |  |

NOTE: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a  $\Box$  in this table, and its value is found in the following table to the left of the applicable addressing mode pair.

For example, the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

| Addr | Mode | Lower<br>Opcode Nibble |  |  |  |  |  |
|------|------|------------------------|--|--|--|--|--|
| dst  | STC  |                        |  |  |  |  |  |
| r    | r    | 2                      |  |  |  |  |  |
| ʻ, r | lr   | 3                      |  |  |  |  |  |
| R    | R    | 4                      |  |  |  |  |  |
| R    | IR   | 5                      |  |  |  |  |  |
| R    | IM   | 6                      |  |  |  |  |  |
| IR   | IM   | 7                      |  |  |  |  |  |



Figure 14. Control Registers



# **OPCODE MAP**

|   |                                          |                                        |                                                        |                                                          |                                                        |                                                       |                                          | Lower His                                             |                                             |                                             |                                             |                               |                                        |                                 |                  |         |
|---|------------------------------------------|----------------------------------------|--------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|------------------------------------------|-------------------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|-------------------------------|----------------------------------------|---------------------------------|------------------|---------|
|   | 0                                        | 1                                      | 2                                                      | 3                                                        | 4                                                      | 5                                                     | 6                                        | 7                                                     | 8                                           | 9                                           | Α                                           | в                             | с                                      | D                               | E                | F       |
| D | 65<br><b>DEC</b><br>R1                   | 6 5<br>DEC<br>IR1                      | 6 5<br><b>ADD</b><br>r <sub>1</sub> r <sub>2</sub>     | 6.5<br><b>ADD</b><br>r <sub>1</sub> lr <sub>2</sub>      | 10.5<br><b>ADD</b><br>R <sub>2</sub> .R <sub>1</sub>   | 10 5<br><b>ADD</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>ADD</b><br>R <sub>1</sub> IM  | 10.5<br><b>ADD</b><br>IR <sub>1</sub> .IM             | 6.5<br>LD<br>r <sub>1</sub> .R <sub>2</sub> | 6.5<br>LD<br>r <sub>2</sub> .R <sub>1</sub> | 12/10.5<br><b>DJNZ</b><br>r <sub>1</sub> RA | 12/10.0<br><b>JR</b><br>cc.RA | 6 5<br><b>LD</b><br>r <sub>1</sub> .IM | 12/10 0<br>. <b>JP</b><br>cc DA | 6.5<br>INC<br>r1 |         |
|   | 6.5<br><b>RLC</b><br>R <sub>1</sub>      | 6 5<br>RLC<br>IR1                      | 6.5<br>ADC<br>r <sub>1.</sub> r <sub>2</sub>           | 6,5<br>ADC<br>r <sub>1</sub> ,lr <sub>2</sub>            | 10.5<br><b>ADC</b><br>R <sub>2</sub> .R <sub>1</sub>   | 10.5<br>ADC<br>IR <sub>2</sub> .R <sub>1</sub>        | 10.5<br><b>ADC</b><br>R <sub>1</sub> .IM | 10,5<br><b>ADC</b><br>IR <sub>1</sub> ,IM             |                                             |                                             |                                             |                               |                                        |                                 |                  |         |
|   | 6 5<br>INC<br>R <sub>1</sub>             | 6.5<br>INC<br>IR <sub>1</sub>          | 6,5<br><b>SUB</b><br>`r <sub>1</sub> ,r <sub>2</sub>   | 6,5<br><b>SUB</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub>   | 10,5<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SUB</b><br>R <sub>1</sub> .IM | 10,5<br><b>SUB</b><br>IR <sub>1</sub> ,IM             |                                             |                                             |                                             |                               |                                        |                                 |                  |         |
|   | 8.0<br>JP<br>IRR <sub>1</sub>            | 6.1<br>SRP<br>IM                       | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,r <sub>2</sub>    | 6,5<br><b>SBC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>SBC</b><br>R <sub>2</sub> .R <sub>1</sub>   | 10,5<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>SBC</b><br>R <sub>1</sub> ,IM | 10,5<br><b>SBC</b><br>IR <sub>1</sub> ,IM             |                                             |                                             |                                             | -                             |                                        |                                 |                  |         |
|   | 8.5<br><b>DA</b><br>R <sub>1</sub>       | 8.5<br><b>DA</b><br>IR <sub>1</sub>    | 6,5<br><b>OR</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6,5<br><b>OR</b><br>r <sub>1</sub> ,Ir <sub>2</sub>      | 10,5<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>    | 10,5<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10,5<br><b>OR</b><br>R <sub>1</sub> .IM  | 10,5<br><b>OR</b><br>IR <sub>1</sub> ,IM              |                                             |                                             |                                             |                               |                                        |                                 |                  |         |
|   | 10.5<br><b>POP</b><br>R <sub>1</sub>     | 10.5<br><b>POP</b><br>IR <sub>1</sub>  | 6.5<br><b>AND</b><br>r <sub>1</sub> .r <sub>2</sub>    | 6,5<br><b>AND</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub>   | 10,5<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>AND</b><br>R <sub>1</sub> .IM | 10,5<br><b>AND</b><br>IR <sub>1</sub> ,IM             |                                             |                                             |                                             |                               |                                        |                                 |                  |         |
|   | 6.5<br><b>COM</b><br>R <sub>1</sub>      | 6.5<br><b>COM</b><br>IR <sub>1</sub>   | 6.5<br>TCM<br>r <sub>1.</sub> r <sub>2</sub>           | 6,5<br><b>TCM</b><br>r <sub>1</sub> .lr <sub>2</sub>     | · 10.5<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10,5<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub> | 10.5<br><b>TCM</b><br>R <sub>1</sub> .IM | 10,5<br><b>TCM</b><br>IR <sub>1</sub> ,IM             |                                             |                                             |                                             |                               |                                        |                                 |                  | 6<br>S1 |
|   | 10/12,1<br><b>PUSH</b><br>R <sub>2</sub> | 12/14,1<br>PUSH<br>IR <sub>2</sub>     | 6.5<br><b>TM</b><br>r <sub>1</sub> .r <sub>2</sub>     | 6,5<br><b>TM</b><br>r <sub>1</sub> .lr <sub>2</sub>      | 10,5<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>    | 10,5<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10.5<br><b>TM</b><br>R <sub>1</sub> .IM  | 10,5<br><b>TM</b><br>IR <sub>1</sub> ,IM              |                                             |                                             |                                             |                               |                                        |                                 |                  | ,<br>H  |
|   | 10,5<br><b>DECW</b><br>RR <sub>1</sub>   | 10,5<br><b>DECW</b><br>IR <sub>1</sub> | 12.0<br>LDE<br>r <sub>1</sub> .lrr <sub>2</sub>        | 18,0<br><b>LDEI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                        |                                                       |                                          |                                                       |                                             |                                             |                                             |                               |                                        |                                 |                  | e       |
|   | 6,5<br><b>RL</b><br>R <sub>1</sub>       | 6,5<br><b>RL</b><br>IR <sub>1</sub>    | 12.0<br>LDE<br>.r <sub>2</sub> .lrr <sub>1</sub>       | 18,0<br><b>LDEI</b><br>Ir <sub>2</sub> .Irr <sub>1</sub> |                                                        | ,                                                     |                                          |                                                       |                                             |                                             |                                             |                               |                                        |                                 |                  | e       |
| · | 10,5<br>INCW<br>RR <sub>1</sub>          | 10,5<br>INCW<br>IR1                    | 6.5<br><b>CP</b><br>r <sub>1</sub> ,r <sub>2</sub>     | 6.5<br><b>CP</b><br>r <sub>1</sub> .lr <sub>2</sub>      | 10,5<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>    | 10,5<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 10.5<br><b>CP</b><br>R <sub>1</sub> .IM  | 10,5<br><b>CP</b><br>IR <sub>1</sub> ,IM              | ,                                           |                                             |                                             |                               |                                        |                                 |                  | 1<br>R  |
| ; | 6.5<br><b>CLR</b><br>R <sub>1</sub>      | 6,5<br>CLR<br>IR <sub>1</sub>          | 6.5<br><b>XOR</b><br>r <sub>1</sub> .r <sub>2</sub>    | 6,5<br><b>XOR</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10,5<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub>   | 10,5<br><b>XOR</b><br>IR <sub>2</sub> .R <sub>1</sub> | 10.5<br><b>XOR</b><br>R <sub>1</sub> .IM | 10,5<br><b>XOR</b><br>IR <sub>1</sub> ,IM             |                                             |                                             |                                             |                               |                                        |                                 |                  | 1<br>IF |
|   | 6,5<br>. <b>RRC</b><br>R <sub>1</sub>    | 6.5<br><b>RRC</b><br>IR <sub>1</sub>   | 12.0<br>LDC<br>r <sub>1</sub> .lrr <sub>2</sub>        | 18,0<br><b>LDCI</b><br>Ir <sub>1</sub> ,Irr <sub>2</sub> |                                                        |                                                       |                                          | 10,5<br><b>LD</b><br>r <sub>1</sub> .x.R <sub>2</sub> |                                             |                                             |                                             |                               |                                        |                                 |                  | e<br>R  |
|   | 6.5<br><b>SRA</b><br>R <sub>1</sub>      | 6,5<br><b>SRA</b><br>IR <sub>1</sub>   | 12.0<br><b>LDC</b><br>r <sub>2</sub> .lrr <sub>1</sub> | 18,0<br><b>LDCI</b><br>Ir <sub>2</sub> ,Irr <sub>1</sub> | 20,0<br><b>CALL*</b><br>IRR <sub>1</sub>               |                                                       | 20.0<br><b>CALL</b><br>DA                | 10.5<br><b>LD</b><br>r <sub>2</sub> .x.R <sub>1</sub> |                                             |                                             |                                             |                               |                                        |                                 |                  | e<br>S  |
|   | 6,5<br><b>RR</b><br>R <sub>1</sub>       | 6,5<br><b>RR</b><br>IR <sub>1</sub>    |                                                        | 6,5<br><b>LD</b><br>r <sub>1</sub> ,IR <sub>2</sub>      | 10,5<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>    | 10.5<br>LD<br>IR <sub>2</sub> ,R <sub>1</sub>         | 10.5<br><b>LD</b><br>R <sub>1</sub> .IM  | 10.5<br><b>LD</b><br>IR <sub>1</sub> ,IM              |                                             |                                             |                                             |                               |                                        |                                 |                  | e<br>C  |
|   | 8.5<br><b>SWAP</b><br>R <sub>1</sub>     | 8.5<br>SWAP<br>IR1                     |                                                        | 6,5<br>LD<br>Ir <sub>1</sub> ,r <sub>2</sub>             |                                                        | 10.5<br>LD<br>R <sub>2</sub> ,IR <sub>1</sub>         |                                          |                                                       |                                             |                                             |                                             |                               |                                        |                                 |                  | e<br>N  |



Bytes per Instruction

### Legend:

 $R = 8 \text{-bit address} \\ r = 4 \text{-bit address} \\ R_1 \text{ or } r_1 = \text{Dst address} \\ R_2 \text{ or } r_2 = \text{Src address}$ 

#### Sequence:

Opcode, First Operand, Second Operand

NOTE: The blank areas are not defined.

\*2-byte instruction, fetch cycle appears as a 3-byte instruction

# ABSOLUTE MAXIMUM RATINGS

Voltages on all pins with respect

| to GND              | + 7.00                   |
|---------------------|--------------------------|
| Operating Ambient   |                          |
| Temperature         | See Ordering Information |
| Storage Temperature | 65°Č to +150°C           |

# STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin.

Standard conditions are as follows:

- $\bullet + 4.5V \le Vcc \le +5.5V$
- GND = 0V
- $0 \circ C \leq T_A \leq +70 \circ C$  for S (Standard Temperature)

# **DC CHARACTERISTICS**

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 12. Test Load 1

| Symbol           | Parameter                | Min                    | Тур | Max             | Unit | Condition                                                  |
|------------------|--------------------------|------------------------|-----|-----------------|------|------------------------------------------------------------|
|                  | <u></u>                  |                        |     |                 |      |                                                            |
| v <sub>сн</sub>  | Clock Input High Voltage | 3.8V                   |     | V <sub>cc</sub> |      | Driven by External Clock Generator                         |
| V <sub>cL</sub>  | Clock Input Low Voltage  | -0.3                   |     | 0.8             | v    | Driven by External Clock Generator                         |
| V <sub>IH</sub>  | Input High Voltage       | 2.0                    |     | V <sub>cc</sub> | V    | /                                                          |
| V <sub>IL</sub>  | Input Low Voltage        | -0.3                   |     | 0.8             |      |                                                            |
| V <sub>RH</sub>  | Reset Input Low Voltage  | 3.8                    |     | V <sub>cc</sub> |      |                                                            |
| V <sub>RL</sub>  | Reset Input Low Voltage  | -0.3                   |     | 0.8             |      |                                                            |
| V <sub>он</sub>  | Output High Voltage      | 2.4                    |     |                 | V    | I <sub>oH</sub> = -2mA                                     |
| V <sub>он</sub>  | Output High Voltage      | V <sub>cc</sub> -100mV | '   |                 |      | I <sub>OH</sub> = -100uA                                   |
| V <sub>ol</sub>  | Output Low Voltage       | ,                      |     | 0.4             | V    | I <sub>oL</sub> = 5mA                                      |
| I <sub>IL</sub>  | Input Leakage            | -10                    |     | 10              | uA   | $V_{\rm IN} = 0V, V_{\rm CC}$                              |
|                  | Output Leakage           | -10                    |     | 10              | uA   | $V_{\rm IN} = 0V, V_{\rm CC}$                              |
| l <sub>iR</sub>  | Reset Input Current      |                        |     | -80             | uA   | 4.5V <u>&lt;</u> V <sub>cc</sub> ≤5.5V,V <sub>RL</sub> =0V |
| CC .             | Supply Current           |                        | -   |                 | mA   | All outputs and I/O pins floating                          |
| I <sub>CC1</sub> | Halt Mode Current        |                        | 5   |                 | mA   | All inputs driven at rail                                  |
| LCC2             | Stop Mode Current        |                        |     | 10              | uA   | All inputs driven at rail                                  |



Figure 13. External I/O or Memory Read/Write

# **AC CHARACTERISTICS**

External I/O or Memory read and Write Timing

|        |           |                                        | 12MHz |     | 16MHz |     | 20MHz |     |                    | × .     |
|--------|-----------|----------------------------------------|-------|-----|-------|-----|-------|-----|--------------------|---------|
| Number | Symbol    | Parameter                              | Min   | Max | Min   | Max | Min   | Max | <sup>,</sup> Units | Notes   |
| 1      | TdA(AS)   | Address Valid to AS 1 Delay            | 35    |     | 25    |     | 20    |     | ns                 | 2,3,4   |
| 2      | TdAS(A)   | AStto Address Float Delay              | 45    |     | 35    |     | 25    |     | ns                 | 2,3,4   |
| 3      | TdAS(DR)  | ASt to Read Data Reg'd Valid           |       | 250 |       | 180 |       | 150 | ns                 | 1,2,3,4 |
| 4      | TwAS      | AS Low Width                           | 55    |     | 40    |     | 30    |     | ns                 | 2,3,4   |
| 5      | TdAZ(DS)  | Address Float to DS+                   | 0     |     | 0     |     | 0     |     | ns                 |         |
| 6      | TwDSR     | DS (Read) Low Width                    | 185   |     | 135   |     | 105   |     | ns                 | 1,2,3,4 |
| 7      | TwDSW     | DS (Write) Low Width                   | 110   |     | 80    |     | 65    |     | ns                 | 1,2,3,4 |
| 8      | TdDSR(DR) | DS↓to Read Data Req'd Valid            |       | 130 |       | 75  |       | 55  | ns                 | 1,2,3,4 |
| 9      | ThDR(DS)  | Read Data to DS Hold Time              | 0     |     | 0     |     | 0     |     | ns                 | 2,3,4   |
| 10     | TdDS(A)   | DStto Address Active Delay             | 65    |     | 50    |     | 40    |     | ns                 | 2,3,4   |
| 11     | TdDS(AS)  | DS†to AS↓Delay                         | 45    |     | 35    |     | 25    |     | ns                 | 2,3,4   |
| 12     | TdR/W(AS) | R/W Valid to ASTDelay                  | 33    |     | 25    |     | 20    |     | ns                 | 2,3,4   |
| 13     | TdDS(R/W) | DS↑to R/W Not Valid                    | 50    | ,   | 35    |     | 25    |     | ns                 | 2,3,4   |
| 14     | TdDW(DSW) | Write Data Valid to DS↓(Write) Delay   | 35    |     | 25    |     | 20    |     | ns .               | 2,3,4   |
| 15     | TdDS(DW)  | DStto Write Data Not Valid Delay       | 55    |     | 35    |     | 25    |     | ns                 | 2,3,4   |
| 16     | TdA(DR)   | Address Valid to Read Data Reg'd Valid |       | 310 |       | 230 |       | 180 | ns                 | 1,2,3,4 |
| 17     | TdAS(DS)  | AS†to DS↓Delay                         | 65    |     | 45    |     | 35    |     | ns                 | 2,3,4   |
| 18     | TdDI(DS)  | Data Input Setup to DS †               | 75    |     | 60    |     | 50    |     | ns                 | 1,2,3,4 |
| 19     | TdDM(AS)  | DM Valid to AS↓Delay                   | 50    |     | 30    |     | 20    |     | ns                 | 2,3,4   |

Notes

1. When using extended memory timing add 2TpC

2. Timing numbers given are for minimum TpC

3. See clock cycle dependent characteristics table

4. 20 MHz timing is preliminary and subject to change

+ Test Load 1

• All timing references use 2.0V for a

logic "1" and 0.8V for a logic "0"



### Figure 14. Additional Timing

# AC CHARACTERISTICS Additional Timing Table

|        |             |                                   | 12  | MHz  | 16   | MHz  | 20   | MHz        | eter tins over endolgen og det |
|--------|-------------|-----------------------------------|-----|------|------|------|------|------------|--------------------------------|
| Number | Symbol      | Parameter                         | Min | Max  | Min  | Max  | Min  | Max        | Notes                          |
| 1      | TnC         | Input Clock Period                | 83  | 1000 | 62 5 | 1000 | 50   | 1000       | 1                              |
| 2      | TrC.TfC     | Clock Input Rise & Fall Times     | 00  | 15   | 02.0 | 10   |      | 10         | 1                              |
| 3,     | TwC         | Input Clock Width                 | 37  |      | 21   |      | 15   |            | 1                              |
| 4      | TwTinL      | Timer Input Low Width             | 75  |      | 75   |      | 75   |            | 2                              |
| 5      | TwTinH      | Timer Input High Width            | ЗТр | C -  | ЗТрС | ;    | ЗТр  | C          | 2                              |
| 6      | TpTin       | Timer Input Period                | 8Tp | с    | 8TpC | ;    | 8Tp  | с <u>,</u> | 2                              |
| 7      | TrTin,TfTin | Timer Input Rise and Fall Times   | 100 | -    | 100  |      | 100  |            | 2                              |
| 8A     | TwIL        | Interrupt Request Input Low Time  | 70  |      | 70   |      | 70   |            | 2,4                            |
| 8B     | TwiL        | Interrupt Request Input Low Time  | 3Tp | C    | ЗТрС | ;    | 3Tp0 | 0          | 2,5                            |
| 9      | TwlH        | Interrupt Request Input High Time | зТр | C    | ЗТрС | ;    | 3Tp  | C          | 2,3                            |

Notes:

1. Clock timing references use 3.8 V for a logic "1" and 0.8 V for a logic "0"

2. Timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0"

3. Interrupt references request via Port 3

4. Interrupt request via Port 3 (P3, - P3,)

5. Interrupt request via P30

6. 20 MHz timing is preliminary and subject to change. Units in nanoseconds (ns)



Figure 15a. Input Handshake Timing



Figure 15b. Output Handshake Timing

# AC CHARACTERISTICS

Handshake Timing

| Number                                    | Symbol      | Parameter               | 12,16,20 MHz<br>Min Max                | Notes (Data Direction) |  |  |
|-------------------------------------------|-------------|-------------------------|----------------------------------------|------------------------|--|--|
| <br>· · · · · · · · · · · · · · · · · · · |             |                         | ······································ |                        |  |  |
| 1                                         | TsDI(DAV)   | Data In Setup Time      | 0                                      | In                     |  |  |
| 2                                         | ThDI(DAV)   | Data In Hold Time       | 145                                    | In                     |  |  |
| 3                                         | TwDAV       | Data Available Width    | 110                                    | ln È                   |  |  |
| 4                                         | TdDAV(RDY)  | DAV∔to RDY↓Delay        | 115                                    | In                     |  |  |
| 5                                         | TdDAV(RDY)  | DAV tto RDY t Delay     | 115                                    | In                     |  |  |
| 6                                         | TdRDY(DAV)  | RDY†to DAV+Delay        | 0                                      | In                     |  |  |
| 7                                         | TdDO(DAV)   | Data Out to DAV J Delay | ТрС                                    | Out                    |  |  |
| 8                                         | TdDAVd(RDY) | DAV∔to RDY∔Delay        | ò                                      | Out                    |  |  |
| 9                                         | TdRDY(DAV)  | RDY+to DAV †Delay       | 115                                    | Out                    |  |  |
| 10                                        | TwRDY       | RDY Width               | 110                                    | Out                    |  |  |
| 11 1                                      | TdRDY(DAV)  | RDY†to DAV↓Delay        | 115                                    | Out                    |  |  |

# CLOCK DEPENDENT AC CHARACTERISTICS External I/O or Memory Read and Write Timing

| Number | Symbol      | Equation      |
|--------|-------------|---------------|
| 1      | TdA(AS)     | 0.4TpC+0.32   |
| 2      | TdAS(A)     | 0.59TpC-3.25  |
| 3      | TdAS(DR)    | 2.83TpC+6.14  |
| 4      | TwAS        | 0.66TpC-1.65  |
| 6      | TwDSR       | 2.33TpC-10.56 |
| 7      | TwDSW       | 1.27TpC+1.67  |
| 8      | · TdDSR(DR) | 1.97TpC-42.5  |
| 10     | TdDS(A)     | 0.8TpC        |
| 11 ·   | TdDS(AS)    | 0.59TpC-3.14  |
| 12     | TdR/W(AS)   | 0.4TpC        |
| 13     | TdDS(R/W)   | 0.8TpC-15     |
| 14     | TdDW(DSW)   | 0.4TpC        |
| 15     | TdDS(DW)    | 0.88TpC-19    |
| 16     | TdA(DR)     | 4TpC-20       |
| 17     | TdAS(DS)    | 0.91TpC-10.7  |
| 18     | TsDI(DS)    | 0.8TpC-10     |
| 19     | TdDM(AS)    | 0.9TpC-26.3   |
|        |             |               |



١

Application Notes/Technical Articles

# AUGUST 1989

Z8 Family Design Handbook

÷

### MEMORY SPACE AND REGISTER

#### ORGANIZATION

#### Memory Space

The Z8 can address up to 126K bytes of program and data memory separately from the on chip registers. The 16-bit program counter provides for 64K bytes of program memory, the first 2K bytes of which are internal to the Z8. The remaining 62K bytes of program memory are located externally and can be implemented with ROM, EPROM, or RAM.

The 62K bytes of data memory are also located external to the Z8 and begin with location 2048. The two address spaces, program memory and data memory, are individually selected by the Data Memory Select output (DM) which is available from Port 3.

The Program Memory Map and the Data Memory Map are shown in Figure 2.



Program Memory Map Data Memory Map

Figure 2 Program Memory Map And Data Memory Map

External memory access is accomplished by the 28 through its I/O Ports. When less than 256 bytes of external memory are required, Port 1 is programmed for the multiplexed address/data mode (ADØ-AD7). In this configuration 8-bits of address and 8-bits of data are time multiplexed on the 8 I/O lines for memory transfers. The memory "handshake" control lines are provided by the Address Strobe (AS), Data Strobe (DS), and the Read/Write (R/W) pins on the 28. If program and data are included in the external memory space, the Data Memory Select (DM) function may be programmed into the Port 3 Mode register. When this is done, the DM signal is available on line 4 of the Port 3 (P34) to select between program and data memory for external memory operations.

Port 0 is used to provide the additional address bits for external memory beyond the first 256 locations up to a full 16-bits of external memory address. It becomes immediately obvious that the first 8-bits of external memory address from Port 1 must be latched externally to the Z8 so that program or data may be transferred over the same 8 lines during the external memory transaction machine cycle. The AS, DS, and R/W control lines simplify the required interface logic. The timing for external memory transactions is given in Figure 3.

### Registers

The 28 has 144 8-bit registers including four Port registers (RO-R3), 124 general purpose registers (R4-R127), and 16 control and status register (R240-R255). The 144 registers are all located in the same 8-bit address space to allow any 28 instruction to operate on them. The 124 general purpose registers can function as accumulators, address pointers, or index registers. The registers are read when they are referenced as source registers, and written when they are referenced as destination registers. Registers, or indirectly through another register with an 8-bit address, or with a 4-bit address and Register Pointer.

The entire Z8 register space may be divided into 16 contiguous Working Register Areas, each having 16 registers. A control register, called the Register Pointer, may be loaded with the most significant nibble of a Working Register Area address. The Register Pointer provides for the selection of the Working Register Area, and allows registers within that area to be selected with a 4-bit address.

The Z8 register organization is shown in Figure 4.

#### Stacks

The 28 provides for stack operations through the use of a stack pointer, and the stack may be located in the internal register space or in the external data memory space. The "stack selection" bit (D2) in the Port 0-1 Mode control register selects an internal or external stack. When the stack is located internally, register 255 contains an 8-bit stack pointer and register 254 is available as a general purpose register. If an external stack is used, register 255 or registers 254 and 255 may be used as the stack pointer depending on the anticipated "depth" of the stack. When registers 254 and 255 are both used, the stack pointer is a full 16-bits wide. The CALL, IRET, RET, PUSH, and POP instructions are Z8 instructions which include implicit stack operations.

### I/O STRUCTURE

#### Parallel I/O

The 28 microcomputer has 32 lines of I/O arranged as four 8-bit ports. All of the I/O ports are TTL compatible and are configurable as input, output, input/output, or address/data. The handshake control lines for Ports 0, 1, and 2 are bits from Port 3 that have been programmed through a Mode control register, except for AS, DS, and R/W which are available as separate 28 pins. The I/O ports are accessed as separate internal registers by the 28. Ports 0 and 1 share one Mode control register, and Ports 2 and 3 each have a Mode control register for configuring the port.

Port 0 can be programmed to be an I/O port or as an address output port. More specifically Port 0 can be configured to be an 8-bit I/O port, or a 4-bit address output port (A8-A11) for external memory and one 4-bit I/O port, or an 8-bit address output port (A8-A15) for external memory.

Port 1 can be programmed as an I/O port (with or without handshake), or an address/data port (ADØ-AD7) for interfacing with external memory. If Port 1 is programmed to be an address/data port, it cannot be accessed as a register.

Port 2 can be configured as individual input or output bits, and Port 3 can be programmed to be parallel I/O bits, and/or serial I/O bits, and/or handshake control lines for the other ports. Figure 5 shows the port Mode registers.

The off chip expansion capability using Ports 0 and 1 offers the added feature of being Z-Bus compatible. All Z-Bus compatible peripheral chips that are available now, and will be available in the future, will interface directly with the Z8 multiplexed address/data bus.

#### Serial I/O

As memtioned in the last section, Port 3 can be programmed to be a serial I/O port with bits 0 and 7, the serial input and serial output lines respectively. The serial I/O capability provides for full duplex asynchronous serial data at rates up to 62.5K bits per second. The transmitted format is one start bit, eight data bits including odd parity (if parity is enabled), and two stop bits. The received data format is one start bit, eight data bits and at least one stop bit. If parity is enabled, the eighth data bit received (bit 7) is replaced by a parity error flag which indicates a parity error if it is set to a ONE.

Timer/Counter  $T_0$  is the baud rate generator and runs at 10 times the serial data bit rate. The receiver is double duffered and an internal interrupt (IRQ3) is generated when a character is loaded into the receive buffer register. A different internal interrupt (IRQ4) is generated when a character is transmitted.

#### COUNTER/TIMERS

The 28 has two 8-bit programmable counter/ timers, each of which is driven by a programmable 6-bit prescaler. The T<sub>1</sub> prescaler can be driven by internal or external clock sources, and the T<sub>0</sub> prescaler is driven by the internal clock only. The two prescalers and the two counters are loaded through four control registers (see Figure 4) and when a counter/timer reaches the "end of count" a timer interrupt is generated (IRQ4 for T<sub>0</sub>, and IRQ5 for T<sub>1</sub>). The counter/timers can be programmed to stop upon reaching the end of count, or to reload and continue counting. Since either counter (one at a time) can have its output available external to the 28, and Counter/Timer T<sub>1</sub> can have an external input, the two counters can be cascaded.

Port 3 can be programmed to provide timer outputs for external time base generation or trigger pulses.

#### INTERRUPT STRUCTURE

The 28 provides for six interrupts from eight different sources including four Port 3 lines (P30-P33), serial in, serial out, and two counter/timers. These interrupts can be masked and prioritized using the Interrupt Mask Register (register 251) and the Interrupt Priority Register (register 249). All interrupts can be disabled with the master interrupt enable bit in the Interrupt Mask Register.

Each of the six interrupts has a 16-bit interrupt vector that points to its interrupt service routine. These six 2-byte vectors are placed in the first twelve locations in the program memory space (see Figure 2).

When simultaneous interrupts occur for enabled interrupt sources, the Interrupt Priority Register determines which interrupt is serviced first. The priority is programmable in a way that 1s described by Figure 6.

When an interrupt is recognized by the Z8, all other interrupts are disabled, the program counter and program control flags are saved, and the program counter is loaded with the corresponding interrupt vector. Interrupts must be re-enabled by the user upon entering the service

# A Programmer's Guide to the Z8<sup>™</sup> Microcomputer

# Application Note

Doll Freund

### October 1980

SECTION

🖗 Zilag

### Introduction

The Z8 is the first microcomputer to offer both a highly integrated microcomputer on a single chip and a fully expandable microprocessor for I/O-and memory-intensive applications. The Z8 has two timer/counters, a UART, 2K bytes internal ROM, and a 144-byte internal register file including 124 bytes of RAM, 32 bits of I/O, and 16 control and status registers. In addition, the Z8 can address up to 124K bytes of external program and data memory, which can provide full, memorymapped I/O capability.

### Accessing Register Memory

The Z8 register space consists of four I/O ports, 16 control and status registers, and 124 general-purpose registers. The generalpurpose registers are RAM areas typically used for accumulators, pointers, and stack area. This section describes these registers and how they are used. Bit manipulation and stack operations affecting the register space are discussed in Sections 4 and 5, respectively.

**2.1 Registers and Register Pairs.** The Z8 supports 8-bit registers and 16-bit register pairs. A register pair consists of an even-numbered register concatenated with the next higher numbered register (%00 and %01, %02 and %03, ... %7E and %7F, %F0 and %F1, ... %FE and %FF). A register pair must be addressed by reference to the even-numbered register. For example,

%F1 and %F2 is not a valid register pair; %F0 and %F1 is a valid register pair, addressed by reference to %F0.

Register pairs may be incremented (INCW) and decremented (DECW) and are useful as pointers for accessing program and external data memory. Section 3 discusses the use of register pairs for this purpose. This application note describes the important features of the Z8, with software examples that illustrate its power and ease of use. It is divided into sections by topic; the reader need not read each section sequentially, but may skip around to the sections of current interest.

It is assumed that the reader is familiar with the Z8 and its assembly language, as described in the following documents:

- Z8 Technical Manual (03-3047-02)
- Z8 PLZ/ASM Assembly Language Programming Manual (03-3023-02)

Any instruction which can reference or modify an 8-bit register can do so to any of the 144 registers in the Z8, regardless of the inherent nature of that register. Thus, I/O ports, control, status, and general-purpose registers may all be accessed and manipulated without the need for 'special-purpose instructions. Similarly, instructions which reference or modify a 16-bit register pair can do so to any of the valid 72 register pairs. The only exceptions to this rule are:

- The DJNZ (decrement and jump if non-zero) instruction may successfully operate on the general-purpose RAM registers (%04-%7F) only.
- Six control registers are write-only registers and therefore, may be modified only by such instructions as LOAD, POP, and CLEAR. Instructions such as OR and AND require that the current contents of the operand be readable and therefore will not function properly on the write-only registers. These registers are the following: the timer/counter prescaler registers PRE0 and PRE1, the port mode registers POIM, P2M, and P3M, the interrupt priority register IPR.

2. Accessing Register Memory (Continued) **2.2 Register Pointer.** Within the register addressing modes provided by the Z8, a register may be specified by its full 8-bit address (0-%7F, %F0-%FF) or by a short 4-bit address. In the latter case, the register is viewed as one of 16 working registers within a working register group. Such a group must be aligned on a 16-byte boundary and is addressed by Register Pointer RP (%FD). As an example, assume the Register Pointer contains %70, thus pointing to the working register group from %70 to %7F. The LD instruction may be used to initialize register %76 to an immediate value in one of two ways:

LD %76,#1 !8-bit register address is given by instruction (3 byte instruction)!

or

LD R6,#1 !4-bit working register address is given by instruction; 4-bit working register group address is given by Register Pointer (2 byte instruction)! The address calculation for the latter case is illustrated in Figure 1. Notice that 4-bit working-register addressing offers code compactness and fast execution compared to its 8-bit counterpart.

To modify the contents of the Register Pointer, the Z8 provides the instruction

SRP #value

Execution of this instruction will load the upper four bits of the Register Pointer; the lower four bits are always set to zero. Although a load instruction such as

LD RP,#value

could be used to perform the same function, SRP provides execution speed (six vs. ten cycles) and code space (two vs. three bytes) advantages over the LD instruction. The instruction

SRP #%70

is used to set the Register Pointer for the above example.



| figure | 1. 1 | Address | Ca | lcul | lation | Using | the | Re | gister | Poi | nter |
|--------|------|---------|----|------|--------|-------|-----|----|--------|-----|------|
|--------|------|---------|----|------|--------|-------|-----|----|--------|-----|------|

2.3 Context Switching. A typical function performed during an interrupt service routine is context switching. Context switching refers to the saving and subsequent restoring of the program counter, status, and registers of the interrupted task. During an interrupt machine cycle, the Z8 automatically saves the Program Counter and status flags on the stack. It is the responsibility of the interrupt service routine to preserve the register space. The recommended means to this end is to allocate a specific portion of the register file for use by the service routine. The service routine thus preserves the register space of the interrupted task by avoiding modification of registers not allocated as its own. The most efficient scheme with which to implement this function in the Z8 is to allocate a working register group (or portion thereof) to the interrupt service routine. In this way, the preservation of the interrupted task's registers is solely a matter of saving the Register Pointer on entry to the service routine, setting the Register Pointer to its own working register group, and restoring the Register Pointer prior to exiting the service routine. For example,

assume such a register allocation scheme has been implemented in which the interrupt service routine for IRQ0 may access only working register Group 4 (registers %40-%4F). The service routine for IRQ0 should be headed by the code sequence:

| PUSH | RP     | Ipreserve Register Pointer | of |
|------|--------|----------------------------|----|
|      |        | interrupted task!          |    |
| CDD  | 10/ 10 | 1.11                       |    |

### SRP #%40 laddress working register group 4!

Before exiting, the service routine should execute the instruction

### POP RP

to restore the Register Pointer to its entry value.

It should be noted that the technique described above need not be restricted to interrupt service routines. Such a technique might prove efficient for use by a subroutine requiring intermediate registers to produce its outputs. In this way, the calling task can assume that its environment is intact upon return from the subroutine. 2. Accessing Register Memory (Continued) **2.4 Addressing Mode.** The Z8 provides three addressing modes for accessing the register space: Direct Register, Indirect Register, and Indexed.

2.4.1 Direct Register Addressing. This addressing mode is used when the target register address is known at assembly time. Both long (8-bit) register addressing and short (4-bit) working register addressing are supported in this mode. Most instructions supporting this mode provide access to single 8-bit registers. For example:

LD %FE,#HI STACK

!load register %FE (SPH) with the upper 8-bits of the label STACK!

AND 0,MASK\_REG !AND register 0 with register named MASK\_REG!

OR 1,R5 !OR register 1 with working register 5!

Increment word (INCW) and decrement word (DECW) are the only two Z8 instructions which access 16-bit operands. These instructions are illustrated below for the direct register addressing mode.

INCW RR0 !increment working register pair R0, R1: R1 - R1 + 1

R0 🖛 R0 + carry!

DECW %7E

!decrement working register pair %7E, %7F: %7F ← %7F - 1 %7E ← %7E - carry!

Note that the instruction

INCW RR5

will be flagged as an error by the assembler (RR5 not even-numbered).

2.4.2 Indirect Register Addressing. In this addressing mode, the operand is pointed to by the register whose 8-bit register address or 4-bit working register address is given by the instruction. This mode is used when the target register address is not known at assembly time and must be calculated during program execution. For example, assume registers %60-%7F contain a buffer for output to the serial line via repetitive calls to procedure SERIAL\_OUT. SERIAL\_OUT expects working register 0 to hold the output character. The following instructions illustrate the use of the indirect addressing mode to accomplish this task:

LD R1,#%20

!working register l is the byte counter: output %20 bytes!

### LD R2,#%60

!working register 2 is the buffer pointer register!

out\_again: LD R0,@R2

- !load into working register 0 the byte pointed to by working register 2!
- INC R2 !increment pointer!

CALL SERIAL\_OUT

!output the byte! DJNZ R1,out \_\_again

lloop till done!

Indirect addressing may also be used for accessing a 16-bit register pair via the INCW and DECW instructions. For example,

INCW @R0 lincrement the register pair whose address is contained in working register 0!

DECW @%7F

!decrement the register pair whose address is contained in register %7F!

The contents of registers R0 and %7F should be even numbers for proper access; when referencing a register pair, the least significant address bit is forced to the appropriate value by the Z8. However, the register used to point to the register pair need not be an evennumbered register.

Since the indirect addressing mode permits calculation of a target address prior to the desired register access, this mode may be used to simulate other, more complex addressing modes. For example, the instruction

### SUB 4, BASE(R5)

requires the indexed addressing mode which is not directly supported by the Z8 SUBtract instruction. This instruction can be simulated as follows:

LD R6,#BASE

!working register 6 has the base address!

- ADD R6,R5 !calculate the target address!
- SUB 4,@R6 !now use indirect addressing to perform the actual subtract!

Any available register or working register may be used in place of R6 in the above example.

2.4.3 Indexed Addressing. The indexed addressing mode is supported by the load instruction (LD) for the transference of bytes between a working register and another register. The effective address of the latter register is given by the instruction which is offset by the contents of a designated working (index) 2. Accessing Register Memory

(Continued)

register. This addressing mode provides efficient memory usage when addressing consecutive bytes in a block of register memory, such as a table or a buffer. The working register used as the index in the effective address calculation can serve the additional role of counter for control of a loop's duration.

For example, assume an ASCII character buffer exists in register memory starting at address BUF for LENGTH bytes. In order to determine the logical length of the character string, the buffer should be scanned backward until the first nonoccurrence of a blank character. The following code sequence may be used to accomplish this task:

LD R0,#LENGTH

!length of buffer!
!starting at buffer end, look for
 lst non-blank!

loop:

LD R1,BUF-1(R0) CP R1,#' ' JR ne,found !found non-blank!

DJNZ R0,loop !look at next!

all\_\_blanks: found:

5 instructions

12 bytes

 $1.5 \,\mu s$  overhead

10.5  $\mu$ s (average) per character tested

!length = 0!

At labels "all\_blanks" and "found," R0 contains the length of the character string. These labels may refer to the same location, but they are shown separately for an application where special processing is required for a string of zero length. To perform this task without indexed addressing would require a code sequence such as:

SECTION

### Accessing Program and External Data Memory

In a single instruction, the Z8 can transfer a byte between register memory and either program or external data memory. Load Constant (LDC) and Load Constant and Increment (LDCI) reference program memory; Load External (LDE) and Load External and Increment (LDEI) reference external data memory. These instructions require that a working register pair contain the address of the byte in either program or external data memory to be accessed by the instruction (indirect working register pair addressing mode). The register byte operand is specified by using the direct working register addressing mode in LDC and

- LD R1,#BUF + LENGTH 1
- LD RO,#LENGTH

!starting at buffer end, look for 1st non-blank!

loopl:

CP @R1,#''

JR ne,foundl

!found non-blank!

DEC R1 !dec pointer!

DJNZ R0,loopl

!are we done?!

all\_\_blanks1: !length = 0!

foundl:

ne

cr:

6 instructions

13 bytes

3 μs overhead

9.5  $\mu$ s (average) per character tested

The latter method requires one more byte of program memory than the former, but is faster by four execution cycles (1  $\mu$ s) per character tested.

As an alternate example, assume a buffer exists as described above, but it is desired to scan this buffer forward for the first occurrence of an ASCII carriage return. The following illustrates the code to do this:

LD RO,#-LENGTH

!starting at buffer start, look for 1st carriage return (=%0D)!

| xt: ~ |        | 4                      |
|-------|--------|------------------------|
| LD    | rl,BU  | F + LENGTH(R0)         |
| CP    | R1,#%  | 0D                     |
| JR    | eq,cr  | !found it!             |
| INC   | RO     | !update counter/index! |
| JR    | nz,nex | t                      |
|       |        | !try again!            |
|       |        | ,                      |
| ADD   | RO,#LI | ENGTH                  |
|       |        | !R0 has length to CR!  |

7 instructions

16 bytes

 $1.5 \,\mu s$  overhead

 $12 \,\mu s$  (average) per character tested

LDE or the indirect working register addressing mode in LDCI and LDEI. In addition to performing the designated byte transfer, LDCI and LDEI automatically increment both the indirect registers specified by the instruction. These instructions are therefore efficient for performing block moves between register and either program or external data memory. Since the indirect addressing mode is used to specify the operand address within program or external data memory, more complex addressing modes may be simulated as discussed earlier in Section 2.4.2. For example, the instruction

### LDC R3,BASE(R2)

requires the indexed addressing mode, where

3. Accessing Program and External Data Memory (Continued) BASE is the base address of a table in program memory and R2 contains the offset from table start to the desired table entry. The following code sequence simulates this instruction with the use of two additional registers (R0 and R1 in this example).

- LD RO,#HI BASE
- LD R1,#LO BASE

!RRO has table start address! R1.R2

- ADD R1,R2 ADC R0,#0
- !RR0 has table entry address! LDC R3,@RR0

!R3 has the table entry!

**3.1 Configuring the Z8 for I/O Applications vs. Memory Intensive Applications.** The Z8 offers a high degree of flexibility in memory and I/O intensive applications. Thirty-two port bits are provided of which 16, 12, eight, or zero may be configured as address bits to external memory. This allows for addressing of 62K, 4K or 256 bytes of external memory, which can be expanded to 124K, 8K, or 512 bytes if the Data Memory Select output (DM) is used to distinguish between program and data memory accesses. The following instructions illustrate the code sequence required to configure the Z8 with 12 external addressing lines and to enable the Data Memory Select output. LD P01M,#%(2)00010010 !bit 3-4: enable AD<sub>0</sub>-AD<sub>7</sub>; bit 0-1: enable A<sub>8</sub>-A<sub>11</sub>! LD P3M,#%(2)00001000 !bit 3-4: enable DM!

The two bytes following the mode selection of ports 0 and 1 should not reference external memory due to pipelining of instructions within the Z8. Note that the load instruction to P3M satisfies this requirement (providing that it resides within the internal 2K bytes of memory).

3.2 LDC and LDE. To illustrate the use of the Load Constant (LDC) and Load External (LDE) instructions, assume there exists a hardware configuration with external memory and Data Memory Select enabled. The following module illustrates a program for tokenizing an ASCII input buffer. The program assumes there is a list of delimiters (space, comma, tab, etc.) in program memory at address DELIM for COUNT bytes (accessed via LDC) and that an ASCII input buffer exists in external data memory (accessed via LDE). The program scans the input buffer from the current location and returns the start address of the next token (i.e. the address of the first nondelimiter found) and the length of that token (number of characters from token start to next delimiter).

| Z8ASM<br>LOC (       | 2.0<br>DBJ CODE      | STMT SOURCE STATEMENT                                 |                                                                                          |
|----------------------|----------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------|
|                      |                      | 1 SCAN MODULE<br>2 CONSTANT<br>3 COUNT :=<br>4 GLOBAL | 6                                                                                        |
| P 0000 2<br>P 0003 2 | 20 3B 2C<br>2E 0A 0D | 5 \$SECTIO<br>6 DELIM. ARRAY<br>7                     | N PROGRAM<br>[COUNT BYTE] :=                                                             |
| P-0006               | •                    | 8<br>9 scan PROCEDU                                   | RE                                                                                       |
|                      |                      | 10 !************************************              | To find the next token within an                                                         |
|                      |                      | 12                                                    | ASCII buffer.                                                                            |
|                      |                      | 13<br>14 Input =<br>15<br>16                          | RRO = address of current location<br>within input buffer in external<br>memory.          |
|                      | ť                    | 18 Output =<br>19<br>20                               | RR4 = address of start of next token<br>RR0 = address of new token's ending<br>delimiter |
|                      |                      | 21                                                    | R2 = length of token<br>R3 - ending delimiter                                            |
|                      |                      | 23                                                    | R6, R7, R8, R9 destroyed                                                                 |
|                      | ,                    | 24<br>25 *************                                | ****************                                                                         |
| D 0006               | ,<br>DO <b>D</b> O   | 26 ENTRY                                              | PO Marth Lewith country I                                                                |
| P 0006               | B0 F5                | 27 cir<br>28 D0                                       | R2 !init. length counter!                                                                |
| P 0008               | 82 30                | 29 LDE                                                | R3,@RR0 !get byte from input buffer!                                                     |
| P 0000               | D6 002E'             | 31 call                                               | check !look for non-delimiter!                                                           |
| P 000F               | FD 0015'             | 32 IF C T                                             | HEN                                                                                      |
|                      |                      | 34 FI                                                 |                                                                                          |
| P 0015               | 8D 00081             | 35 OD                                                 |                                                                                          |

|        |          |                   |                 | 26             |                               |                              |           |                     |                                         |
|--------|----------|-------------------|-----------------|----------------|-------------------------------|------------------------------|-----------|---------------------|-----------------------------------------|
| Р      | 0018     | 48                | FO              | 30             |                               | 1d                           | R4.R0     |                     |                                         |
| P      | 001A     | 58                | E1              | 38             |                               | ld                           | R5, R1    | !RR4 = t            | oken starting addr!                     |
| Р      | 001C     | 2 E               |                 | 40             |                               | inc                          | R2        | !inc. le            | ength counter!                          |
| Ρ      | 001D     | 82                | 30              | 41             |                               | LDE                          | R3,@RRO   | !get ne>            | t input byte!                           |
| P      | 001F     | D6                | 002E'           | 42             |                               | call                         | check     | look fo             | or delimiter!                           |
| P<br>P | 0022     | 7 D<br>8 D        | 0028<br>002D    | 45<br>44<br>45 |                               | EXIT                         | INEN      | found t             | oken end!                               |
| Р      | 0028     | AO                | EO              | 46             |                               | incw                         | RRO       | !point t            | co next byte!                           |
| Р      | 002A     | 8 D               | 0010'           | 47             |                               | OD                           |           | •                   | ·                                       |
| п      | 0020     | A E               | χ.              | 48             |                               | <b>n</b> +                   |           |                     |                                         |
| P      | 002D     | Ar                |                 | 49<br>50       | END                           | scan                         |           |                     |                                         |
| •      | 0010     |                   |                 | 51             | 5.15                          | 504                          |           |                     |                                         |
| Ρ      | 002E     |                   |                 | 52             | check                         | PROCEDU                      | RE        |                     |                                         |
|        |          |                   |                 | 53             | 1*****                        | {*********                   | *******   | ********            | ******************************          |
|        |          |                   |                 | 54             | Purpos                        | se =                         | delimit   | current<br>er table | until table                             |
|        |          |                   |                 | 56             |                               |                              | end or    | match for           | und                                     |
|        |          |                   |                 | 57             |                               |                              |           |                     |                                         |
|        |          |                   |                 | 58             | input                         | =                            | DELIM =   | start a             | ddress of table                         |
|        |          |                   |                 | 60             |                               |                              | R3 = bv   | te to be            | scrutinized                             |
|        |          |                   |                 | 61             |                               |                              |           |                     | bor doining of                          |
|        |          |                   |                 | 62             | output                        | 5 =                          | Carry f   | lag = 1 :           | => input byte                           |
|        |          |                   |                 | 63<br>64       |                               |                              | is not    | a delimi            | ter (no match found)                    |
|        |          |                   |                 | 65             | *                             |                              | Carry f   | lag = 0 :           | => input byte                           |
|        |          |                   |                 | 66             |                               |                              | is a de   | limiter             | (match found)                           |
|        |          |                   |                 | 67             |                               |                              | R6, R7, R | 8,R9 de:            | stroyed                                 |
|        |          |                   |                 | 69             | *****                         | ******                       | ******    | ******              | * * * * * * * * * * * * * * * * * * * * |
|        |          |                   |                 | 70             | ENTRY                         |                              |           |                     | •                                       |
| P      | 002E     | 6C                | 00*             | 71             |                               | ld                           | R6,#HI    | DELIM               |                                         |
| Ρ      | 0030     | 10                | 00*             | 73             |                               | ld                           | R7,#LO    | DELIM               | !RRO points to                          |
| Р      | 0032     | 8C                | 06              | 74             |                               | ld                           | R8,#COU   | NT                  | !R8 = length of list!                   |
|        |          |                   |                 | 75             | here:                         |                              | •         |                     |                                         |
| P      | 0034     | C2                | 96<br>E6        | 76             |                               | LDC                          | R9,@RR6   |                     | get table entry!                        |
| P      | 0038     | AC<br>A2          | 93              | 78             |                               | CD                           | RQ.R3     |                     | Point to next entry!                    |
| P      | 003A     | 6B                | óš              | 79             |                               | jr                           | eq, bye   |                     | lyes. $carry = 0!$                      |
| P      | 003C     | 8 A               | F6              | 80             |                               | djnz                         | R8,here   |                     | <pre>!next entry!</pre>                 |
| P      | 003E     | DF                |                 | 81             |                               | scf                          |           |                     | table done. R3                          |
|        |          |                   |                 | 83             | bve:                          |                              |           |                     | not a defimiter!                        |
| Р      | 003F     | AF                |                 | 84             |                               | ret                          |           |                     |                                         |
| Ρ      | 0040     |                   |                 | 85             | END                           | check                        |           |                     |                                         |
|        |          |                   |                 | 80             | END                           | SCAN                         |           |                     |                                         |
|        | 0 E1     | RROR              | S               |                |                               |                              |           |                     |                                         |
| A      | SSEMBI   | LY C              | OMPLETE         |                |                               |                              |           |                     |                                         |
|        |          |                   |                 |                |                               |                              |           |                     |                                         |
|        |          |                   |                 |                |                               |                              |           | ~                   |                                         |
| 2      | 7 instru | ctions            |                 |                |                               |                              |           |                     |                                         |
| 5      | 8 bytes  |                   |                 |                |                               |                              | •         |                     |                                         |
| E      | xecutio  | n time            | e is a function | of th          | e number o                    | ot leading de                | limiters  |                     |                                         |
|        | token l  | ioker.<br>(v): 12 | 3 us overhead   | илет.<br>1 + " | 10 m Der of C<br>39 x us + 10 | 2021 naraciers in<br>2021 us | шe        |                     |                                         |
|        | (avera   | ge) pe            | er token        |                |                               |                              |           |                     |                                         |
|        |          | -                 |                 |                |                               |                              |           |                     |                                         |

**3.3 LDCI.** A common function performed in Z8 applications is the initialization of the register space. The most obvious approach to this function is the coding of a sequence of "load register with immediate value" instructions (each occupying three program bytes for a

register or two program bytes for a working register). This approach is also the most efficient technique for initializing less than eight consecutive registers or 14 consecutive working registers. For a larger register block, the 3. Accessing LDCI instruction provides an economical means of initializing consecutive registers from Program and External Data an initialization table in program memory. The Memory following code excerpt illustrates this tech-(Continued) nique of initializing control registers %F2 through %FF from a 14-byte array (INIT\_tab) in program memory: SRP #%00 IRP not %F0! LD R6,#HI INIT\_\_tab LD R7.#LO INIT\_tab LD R8,#%F2 !lst reg to be initialized! LD R9,#14 !length of register block! loop: LDCI @R8,@RR6 lload a register from the init table! DJNZ R9,loop [continue til] done! 7 instructions 14 bytes 7.5  $\mu$ s overhead

7.5 µs per register initialized

### SECTION Bit Manipulations

4

Support of the test and modification of an individual bit or group of bits is required by most software applications suited to the Z8 microcomputer. Initializing, and modifying the Z8 control registers, polling interrupt requests, manipulating port bits for control of or communication with attached devices, and manipulation of software flags for internal control purposes are all examples of the heavy use of bit manipulation functions. These examples illustrate the need for such functions in all areas of the Z8 register space. These functions are supported in the Z8 primarily by six instructions:

- Test under Mask (TM)
- Test Complement under Mask (TCM)
- AND
- XOR
- Complement (COM)

These instructions may access any Z8 register, regardless of its inherent type (control, I/O, or general purpose), with the exception of the six write-only control registers (PRE0, PRE1, P01M, P2M, P3M, IPR) mentioned earlier in Section 2.1. Table 1 summarizes the function performed on the destination byte by each of the above instructions. All of these instructions, with the exception of COM, require a mask operand. The "selected" bits referenced in Table 1 are those bits in the destination operand for which the corresponding mask bit is a logic 1. **3.4 LDEI.** The LDEI instruction is useful for moving blocks of data between external and register memory since auto-increment is pertormed on both indirect registers designated by the instruction. The following code excerpt illustrates a register buffer being saved at address %40 through %60 into external memory at address SAVE:

- LD R10,#HI SAVE
- lexternal memory! LD R11,#LO SAVE
- laddress! LD R8,#%40
  - !starting register! R9,#%21
  - Inumber of registers to save in external data memory!
- loop: LDEI @RR10,@R8
  - linit a register!
  - DJNZ R9,loop
  - !until done! 6 instructions
- 12 bytes
- 6 µs overhead

LD

7.5 µs per register saved

| Opcode | Use                                       |
|--------|-------------------------------------------|
| TM     | To test selected bits for logic 0         |
| TCM    | To test selected bits for logic 1         |
| AND    | To reset all but selected bits to logic 0 |
| OR     | To set selected bits to logic 1           |
| XOR    | To complement selected bits               |
| COM    | To complement all bits                    |

### Table 1. Bit Manipulation Instruction Usage

The instructions AND, OR, XOR, and COM have functions common to today's microprocessors and therefore are not described in depth here. However, examples of the use of these instructions are laced throughout the remainder of this document, thus giving an integrated view of their uses in common functions. Since they are unique to the Z8, the functions of Test under Mask and Test Complement under Mask, are discussed in more detail next.

**4.1 Test under Mask (TM).** The Test under Mask instruction is used to test selected bits for logic 0. The logical operation performed is

destination AND source

Neither source nor destination operand is modified; the FLAGS control register is the only register affected by this instruction. The zero flag (Z) is set if all selected bits are logic 0; it is reset otherwise. Thus, if the selected destination bits are either all logic 1 or a combination of 1s and 0s, the zero flag would be cleared by this instruction. The sign flag (S) is either set or reset to reflect the result of the 4. Bit Manipulations (Continued) AND operation; the overflow flag (V) is always reset. All other flags are unaffected. Table 2 illustrates the flag settings which result from the TM instruction on a variety of source and destination operand combinations. Note that a given TM instruction will never result in both the Z and S flags being set.

**4.2 Test Complement under Mask.** The Test Complement under Mask instruction is used to test selected bits for logic 1. The logical operation performed is

(NOT destination) AND source.

| Source   | 1                                                                                          | Flag                                                                                                                                                                                                                        | s                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
|----------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (binary) | Z                                                                                          | s                                                                                                                                                                                                                           | v                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
| 01110000 | 1                                                                                          | 0                                                                                                                                                                                                                           | 0                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
| 01110000 | 0                                                                                          | 0                                                                                                                                                                                                                           | 0                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
| 11110000 | 0                                                                                          | 1                                                                                                                                                                                                                           | 0                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
| 11110000 | 0                                                                                          | 1                                                                                                                                                                                                                           | 0                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
| 10100001 | 1                                                                                          | 0                                                                                                                                                                                                                           | 0                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                             |
| 10100001 |                                                                                            | 0                                                                                                                                                                                                                           | 0                                                                                                                                                                                                                                                             | ,                                                                                                                                                                                                                                                                                                                                                                           |
|          | Source<br>(binary)<br>01110000<br>01110000<br>11110000<br>11110000<br>10100001<br>10100001 | Source         I           (binary)         Z           01110000         1           01110000         0           11110000         0           10110000         1           10100001         1           10100001         1 | Source         Flag           (binary)         Z         S           01110000         1         0           01110000         0         0           11110000         0         1           10100001         1         0           10100001         1         0 | Source         Flags           (binary)         Z         S         V           01110000         1         0         0           01110000         0         1         0           11110000         0         1         0           11110000         0         1         0           10100001         1         0         0           10100001         1         0         0 |

Table 2. Effects of the TM Instruction

# SECTION

5

### Stack Operations

The Z8 stack resides within an area of data memory (internal or external). The current address in the stack is contained in the stack pointer, which decrements as bytes are pushed onto the stack, and increments as bytes are popped from it. The stack pointer occupies two control register bytes (%FE and %FF) in the Z8 register space and may be manipulated like any other register. The stack is useful for subroutine calls, interrupt service routines, and parameter passing and saving. Figure 2 illustrates the downward growth of a stack as bytes are pushed onto it.

**5.1 Internal vs. External Stack.** The location of the stack in data memory may be selected to be either internal register memory or external data memory. Bit 2 of control register P01M (%F8) controls this selection. Register pair SPH (%FE), SPL (%FF) serves as the stack pointer for an external stack. Register SPL is the stack pointer for an internal stack. In the



Figure 2. Growth of a Stack

As in Test under Mask, the FLAGS control register is the only register affected by this operation. The zero flag (Z) is set if all selected destination bits are 1; it is reset otherwise. The sign flag (S) is set or reset to reflect the result of the AND operation; the overflow flag (V) is always reset. Table 3 illustrates the flag settings which result from the TCM instruction on a variety of source and destination operand combinations. As with the TM instruction, a given TCM instruction will never result in both the Z and S flags being set.

| Destination | Source    | Flags |   |   |  |  |
|-------------|-----------|-------|---|---|--|--|
| (binary)    | (binary)  | Z     | S | V |  |  |
| 10001100    | 01110000  | 0     | 0 | 0 |  |  |
| 01111100    | 01110000  | 1     | 0 | 0 |  |  |
| 10001100    | 11110000  | 0     | 0 | 0 |  |  |
| 11111100    | 11110000  | 1     | 0 | 0 |  |  |
| 00011000    | .10100001 | 0     | 1 | 0 |  |  |
| 01000000    | 10100001  | 0     | 1 | 0 |  |  |
| ·····       |           |       |   |   |  |  |

Table 3. Effects of the TCM Instruction

latter configuration, SPH is available for use as a data register. The following illustrates a code sequence that initializes external stack operations:

LD P01M, #%(2)0000000

!bit 2: select external stack! LD\_SPH\_#HI\_STACK

LD SPL,#LO STACK

**5.2 CALL.** A subroutine call causes the current Program Counter (the address of the byte following the CALL instruction) to be pushed onto the stack. The Program Counter is loaded with the address specified by the CALL instruction. This address may be a direct address or an indirect register pair reference. For example,

LABEL 1: CALL %4F98

!direct addressing: PC is loaded with the hex value 4F98; address LABEL 1 + 3 is pushed onto the stack!

LABEL 2: CALL @RR4

lindirect addressing: PC is loaded with the contents of working register pair R4, R5; address LABEL 2+2 is pushed onto the stack! 5. Stack Operations (Continued) LABEL 3: CALL @%7E

Indirect addressing: PC is loaded with the contents of register pair %7E, %7F; address LABEL 3 + 2 is pushed onto the stack!

**5.3 RET.** The return (RET) instruction causes the top two bytes to be popped from the stack and loaded into the Program Counter. Typically, this is the last instruction of a subroutine and thus restores the PC to the address following the CALL to that subroutine.

**5.4 Interrupt Machine Cycle.** During an interrupt machine cycle, the PC followed by the status flags is pushed onto the stack. (A more detailed discussion of interrupt processing is provided in Section 6.)

**5.5 IRET.** The interrupt return (IRET) instruction causes the top byte to be popped from the stack and loaded into the status flag register, FLAGS (%FC); the next two bytes are then popped and loaded into the Program Counter. In this way, status is restored and program execution continues where it had left off when the interrupt was recognized.

**5.6 PUSH and POP.** The PUSH and POP instructions allow the transfer of bytes between

the stack and register memory, thus providing program access to the stack for saving and restoring needed values and passing parameters to subroutines.

Execution of a PUSH instruction causes the stack pointer to be decremented by 1; the operand byte is then loaded into the location pointed to by the decremented stack pointer. Execution of a POP instruction causes the byte addressed by the stack pointer to be loaded into the operand byte; the stack pointer is then incremented by 1. In both cases, the operand byte is designated by either a direct register address or an indirect register reference. For example:

- PUSH R1 !direct address: push working register 1 onto the stack!
- POP 5 !direct address: pop the top stack byte into register 5!
- PUSH @R4 !indirect address: pop the top stack byte into the byte pointed to by working register 4!
- PUSH @17 !indirect address: push onto the stack the byte pointed to by register 17!

### Interrupts

SECTION

6

The Z8 recognizes six different interrupts from four internal and four external sources, including internal timer/counters, serial I/O, and four Port 3 lines. Interrupts may be individually or globally enabled/disabled via Interrupt Mask Register IMR (%FB) and may be prioritized for simultaneous interrupt resolution via Interrupt Priority Register IPR (%F9). When enabled, interrupt request processing automatically vectors to the designated service routine. When disabled, an interrupt request may be polled to determine when processing is needed.

**6.1 Interrupt Initialization.** Before the Z8 can recognize interrupts following RESET, some initialization tasks must be performed. The initialization routine should configure the Z8 interrupt requests to be enabled/disabled, as required by the target application and assigned a priority (via IPR) for simultaneous enabled-interrupt resolution. An interrupt request is enabled if the corresponding bit in the IMR is set (= 1) and interrupts are globally enabled (bit 7 of IMR = 1). An interrupt request is disabled if the corresponding bit in the IMR is reset (= 0) or interrupts are globally disabled (bit 7 of IMR = 0).

A RESET of the Z8 causes the contents of the Interrupt Request Register IRQ (%FA) to be held to zero until the execution of an EI instruction. Interrupts that occur while the Z8 is in this initial state will not be recognized, since the corresponding IRQ bit cannot be set. The EI instruction is specially decoded by the Z8 to enable the IRQ; simply setting bit 7 of IMR is therefore *not* sufficient to enable interrupt processing following RESET. However, subsequent to this initial EI instruction, interrupts may be globally enabled either by the instruction

lenable interrupts!

or by a register manipulation instruction such as

OR IMR,#%80

EI

To globally disable interrupts, execute the instruction

DI !disable interrupts!

This will cause bit 7 of IMR to be reset.

Interrupts *must* be globally disabled prior to any modification of the IMR, IPR or enabled bits of the IRQ (those corresponding to enabled interrupt requests), unless it can be *guaranteed* that an enabled interrupt will not occur during the processing of such instructions. Since interrupts represent the occurrence of events asynchronous to program execution, it is highly unlikely that such a guarantee can be made reliably.

#### 6. Interrupts 6.2 Vectored Interrupt Processing. Enabled

(Continued)

interrupt requests are processed in an automatic vectored mode in which the interrupt service routine address is retrieved from within the first 12 bytes of program memory. When an enabled interrupt request is recognized by the Z8, the Program Counter is pushed onto the stack (low order 8 bits first, then high-order 8 bits) followed by the FLAGS register (#%FC). The corresponding interrupt request bit is reset in IRO, interrupts are globally disabled (bit 7 of IMR is reset), and an indirect jump is taken on the word in location 2x, 2x + 1 (x = interrupt request number,  $0 \le x \le 5$ ). For example, if the bytes at addresses %0004 and %0005 contain %05 and %78 respectively, the interrupt machine cycle for IRQ2 will cause program execution to continue at address %0578.

When interrupts are sampled, more than one interrupt may be pending. The Interrupt Priority Register (IPR) controls the selection of the pending interrupt with highest priority. While this interrupt is being serviced, a higherpriority interrupt may occur. Such interrupts

may be allowed service within the current interrupt service routine (nested) or may be held until the current service routine is complete (non-nested).

To allow nested interrupt processing, interrupts must be selectively enabled upon entry to an interrupt service routine. Typically, only higher-priority interrupts would be allowed to nest within the current interrupt service. To do this, an interrupt routine must "know" which interrupts have a higher priority than the current interrupt request. Selection of such nesting priorities is usually a reflection of the priorities established in the Interrupt Priority Register (IPR). Given this data, the first. instructions executed in the service routine should be to save the current Interrupt Mask Register, mask off all interrupts of lower and equal priority, and globally enable interrupts (EI). For example, assume that service of interrupt requests 4 and 5 are nested within the service of interrupt request 3. The following illustrates the code required to enable IRO4 and IRO5:

#### (

| CONSTANT                 |             |          |                             |                        |                                          |
|--------------------------|-------------|----------|-----------------------------|------------------------|------------------------------------------|
| · ]                      | INT         | MASK_    | _3                          | :=                     | %(2) 00110000                            |
| GLOBAL                   |             |          |                             |                        |                                          |
| IRQ3servic               | e           |          | PROCEDURE                   |                        | ENTRY                                    |
| !service routin          | ne for      | IRQ3!    |                             | •                      |                                          |
| PUSH IMR                 |             |          |                             |                        | !save Interrupt Mask Register!           |
| interrupts were globally |             |          |                             |                        | y disabled during the interrupt          |
|                          |             |          | machine cy                  | cle - no DI            | is needed prior to modification of IMR!  |
| L                        | AND         | IMR,#    | INTMASK                     | .3                     | !disable all but IRQ4 & 5!               |
| . 1                      | EI          |          |                             |                        |                                          |
| !                        | 11          |          | Iservice inter              | rupt!                  |                                          |
|                          |             |          | linterrupts an modification | re globally<br>of IMR! | enabled now — must disable them prior to |
| ]                        | DI          |          |                             |                        | ,                                        |
| I                        | POP<br>IRET | IMR      |                             |                        | !restore entry IMR!                      |
| END IRQ3_s               | ervice      | <b>)</b> |                             |                        |                                          |
|                          |             |          |                             |                        | ,                                        |

Note that IRQ4 and IRQ5 are enabled by the above sequence only if their respective IMR bits = 1 on entry to IRQ3\_service.

The service routine for an interrupt whose processing is to be completed without interruption should not allow interrupts to be nested within it. Therefore, it need not modify the IMR, since interrupts are disabled automatically during the interrupt machine cycle.

The service routine for an enabled interrupt is typically concluded with an IRET instruction, which restores the FLAGS register and Program Counter from the top of the stack and globally enables interrupts. To return from an interrupt service routine without re-enabling

interrupts, the following code sequence could be used:

POP FLAGS

| E | LAGS | <br>@SP! |
|---|------|----------|
|   |      |          |

#### RET !PC ← @SP!

This accomplishes all the functions of IRET, except that IMR is not affected.

6.3 Polled Interrupt Processing Disabled interrupt requests may be processed in a polled mode, in which the corresponding bits of the Interrupt Request Register (IRQ) are examined by the software'. When an interrupt request bit is found to be a logic 1, the interrupt should be processed by the appropriate
6. Interrupts (Continued)

service routine. During such processing, the interrupt request bit in the IRQ must be cleared by the software in order for subsequent interrupts on that line to be distinguished from the current one. If more than one interrupt request is to be processed in a polled mode, polling should occur in the order of established priorities. For example, assume that IRQ0, IRQ1, and IRQ4 are to be polled and that established priorities are, from high to low, IRQ4, IRQ0, IRQ1. An instruction sequence like the following should be used to poll and service the interrupts:

| 1                                            |                                                                                        |                                                                                                                                                         | ×.    |                                                                                                                         |
|----------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------|
| <pre>!poll interru TEST0: TEST1: DONE:</pre> | TCM<br>TCM<br>JR<br>CALL<br>TCM<br>JR<br>CALL<br>TCM<br>JR<br>CALL<br>IR<br>CALL<br>!! | ere!<br>IRQ, #%(2)00010000<br>NZ, TEST0<br>IRQ4service<br>IRQ, #%(2)0000001<br>NZ, TEST1<br>IRQ0service<br>IRQ, #%(2)0000010<br>NZ, DONE<br>IRQ1service |       | !IRQ4 need service?!<br>!no!<br>!yes!<br>!IRQ0 need service?!<br>!no!<br>!yes!<br>!IRQ1 need service?!<br>!no!<br>!yes! |
| IRQ4_serv                                    | ice<br>!!<br>AND<br>!!<br>RET<br>service                                               | PROCEDURE<br>IRQ, #%(2)11101111                                                                                                                         | ENTRY | !clear IRQ4!                                                                                                            |
| IRQ0_serv.                                   | ice<br>I!<br>AND<br>I!<br>RET<br>_service                                              | PROCEDURE<br>IRQ, #%(2)11111110                                                                                                                         | ENTRY | !clear IRQ0!                                                                                                            |
| IRQ1_serv                                    | ice<br>!!<br>AND<br>!!<br>RET<br>_service                                              | PROCEDURE<br>IRQ, #%(2)11111101                                                                                                                         | ENTRY | !clear IRQ1!                                                                                                            |

-----

7

**SECTION** Timer/Counter Functions

The Z8 provides two 8-bit timer/counters,  $T_0$  and  $T_1$ , which are adaptable to a variety of application needs and thus allow the software (and external hardware) to be relieved of the bulk of such tasks. Included in the set of such uses are:

- Interval delay timer
- Maintenance of a time-of-day clock
- Watch-dog timer
- External event counting
- Variable pulse train`output
- Duration measurement of external event
- Automatic delay following external event detection

Each timer/counter is driven by its own 6-bit prescaler, which is in turn driven by the internal Z8 clock divided by four. For  $T_1$ , the internal clock may be gated or triggered by an external event or may be replaced by an external clock input. Each timer/counter may operate in either single-pass or continuous mode where, at end-of-count, either counting stops or the counter reloads and continues counting. The counter and prescaler registers may be altered individually while the timer/ counter is running; the software controls whether the new values are loaded immediately or when end-of-count (EOC) is reached.

Although the timer/counter prescaler registers (PRE0 and PRE1) are write-only, there is a technique by which the timer/ 7. Timer/ Counter Functions (Continued) counters may simulate a readable prescaler. This capability is a requirement for high resolution measurement of an event's duration. The basic approach requires that one timer/ counter be initialized with the desired counter and prescaler values. The second timer/ counter is initialized with a counter equal to the prescaler of the first timer/counter and a prescaler of 1. The second timer/counter must be programmed for continuous mode. With both timer/counters driven by the internal clock and started and stopped simultaneously, they will run synchronous to one another; thus, the value read from the second counter will always be equivalent to the prescaler of the first.

**7.1 Time/Count Interval Calculation** To determine the time interval (i) until EOC, the equation

 $i = t \times p \times v$ 

characterizes the relation between the prescaler (p), counter (v), and clock input period (t); t is given by

1/(XTAL/8)

where XTAL is the Z8 input clock frequency; p is in the range 1-64; v is in the range 1-256. When programming the prescaler and counter registers, the maximum load value is truncated to six and eight bits, respectively, and is therefore programmed as zero. For an input clock frequency of 8 MHz, the prescaler and counter register values may be programmed to time an interval in the range

 $l \mu s \times l \times l \le i \le l \mu s \times 64 \times 256$ 

 $1 \ \mu s \leq i \leq 16.384 \ ms$ 

To determine the count (c) until EOC for  $T_{\rm l}$  with external clock input, the equation

 $c = p \times v$ 

characterizes the relation between the  $T_1$  , prescaler (p) and the  $T_1$  counter (v). The divide-by-8 on the input frequency is bypassed in this mode. The count range is

 $1 \times 1 \le c \le 64 \times 256$ 

l ≤ c ≤ 16,384

**7.2 TOUT Modes.** Port 3, bit 6 (P3<sub>6</sub>) may be configured as an output (T<sub>OUT</sub>) which is dynamically controlled by one of the following:

- T<sub>0</sub>
- T<sub>1</sub>

Internal clock

When driven by  $T_0$  or  $T_1$ ,  $T_{OUT}$  is reset to a logic 1 when the corresonding load bit is set in timer control register TMR (%F1) and toggles on EOC from the corresponding counter.

When T<sub>OUT</sub> is driven by the internal clock, that clock is directly output on P3<sub>6</sub>.

While programmed as  $T_{OUT}$ , P36 is disabled from being modified by a write to port register %03; however, its current output may be examined by the Z8 software by a read to port register %03.

**7.3 T<sub>IN</sub> Modes.** Port 3, bit  $1_{(P3_1)}$  may be configured as an input  $(T_{IN})$  where h is used in conjunction with  $T_1$  in one of four modes:

- External clock input
- Gate input for internal clock
- Nonretriggerrable input for internal clock
- Retriggerable input for internal clock

For the latter two modes, it should be noted that the existence of a synchronizing circuit within the Z8 causes a delay of two to three internal clock periods following an external trigger before clocking of the counter actually begins.

Each High-to-Low transition on  $T_{IN}$  will generate interrupt request IRQ2, regardless of the selected  $T_{IN}$  mode or the enabled/disabled state of  $T_1$ . IRQ2 must therefore be masked or enabled according to the needs of the application.

The "external clock input"  $T_{IN}$  mode supports the counting of external events, where an event is seen as a High-to-Low transition on  $T_{IN}$ . Interrupt request IRQ5 is generated on the n<sup>th</sup> occurrence (single-pass mode) or on every n<sup>th</sup> occurrence (continuous mode) of that event.

The "gate input for internal clock" T<sub>IN</sub> mode provides for duration measurement of an external event. In this mode, the T1 prescaler is driven by the Z8 internal clock, gated by a High level on  $T_{IN}$ . In other words,  $T_1$  will count while T<sub>IN</sub> is High and stop counting while T<sub>IN</sub> is Low. Interrupt request IRQ2 is generated on the High-to-Low transition on TIN. Interrupt request IRO5 is generated on Ti EOC. This mode may be used when the width of a High-going pulse needs to be measured. In this mode, IRQ2 is typically the interrupt request of most importance, since it signals the end of the pulse being measured. If IRQ5 is generated prior to IRQ2 in this mode, the pulse width on  $T_{IN}$  is too large for  $T_1$  to measure in a single pass.

The "nonretriggerable input"  $T_{IN}$  mode provides for automatic delay timing following an external event. In this mode,  $T_1$  is loaded and clocked by the Z8 internal clock following the first High-to-Low transition on  $T_{IN}$ , after  $T_1$  is enabled.  $T_{IN}$  transitions that occur after this point do not affect  $T_1$ . In single-pass mode, the



7. Timer/ Counter Functions (Continued) enable bit is reset on EOC; further  $T_{IN}$  transitions will not cause  $T_1$  to load and begin counting until the software sets the enable bit again. In continuous mode, EOC does not modify the enable bit, but the counter is reloaded and counting continues immediately; IRQ5 is generated every EOC until software resets the enable bit. This  $T_{IN}$  mode may be used, for example, to time the line feed delay following end of line detection on a printer or to delay data sampling for some length of time following ing a sample strobe.

The "retriggerable input"  $T_{\rm IN}$  mode will load and clock  $T_1$  with the Z8 internal clock on every occurrence of a High-to-Low transition on  $T_{\rm IN}$ .  $T_1$  will time-out and generate interrupt request IRQ5 when the programmed time interval (determined by  $T_1$  prescaler and load register values) has elapsed since the last High-to-Low transition on  $T_{\rm IN}$ . In single-pass mode, the enable bit is reset on EOC; further  $T_{\rm IN}$  transitions will not cause  $T_1$  to load and begin counting until the software sets the enable bit again. In continuous mode, EOC does not modify the enable bit, but the counter is reloaded and counting continues immedi-

ately; IRQ5 is generated at every EOC until the software resets the enable bit. This  $T_{\rm IN}$  mode may provide such functions as watch-dog timer (e.g., interrupt if conveyor belt stopped or clock pulse missed), or keyboard time-out (e.g., interrupt if no input in x ms).

**7.4 Examples.** Several possible uses of the timer/counters are given in the following four examples.

7.4.1 Time of Day Clock. The following module illustrates the use of  $T_1$  for maintenance of a time of day clock, which is kept in binary format in terms of hours, minutes, seconds, and hundredths of a second. It is desired that the clock be updated once every hundredth of a second; therefore,  $T_1$  is programmed in continuous mode to interrupt 100 times a second. Although  $T_1$  is used for this example,  $T_0$  is equally suited for the task.

The procedure for initializing the timer (TOD\_INIT), the interrupt service routine (TOD) which updates the clock, and the interrupt vector for  $T_1$  end-of-count (IRQ\_5) are illustrated below. XTAL = 7.3728 MHz is assumed.

| Z8ASM<br>LOC                                                       | 2.<br>OBJ C                              | 0<br>ODE                         | STMT SOURCE S                                                                                   | TATEMENT                                                     |                                                                             | ·                                                                                                                                       |
|--------------------------------------------------------------------|------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
|                                                                    |                                          | ۰.                               | 1 TIMER1<br>2 CONSTAN<br>3 HOUR<br>4 MINUTE<br>5 SECOND<br>6 HUND<br>7<br>8 GLOBAL<br>9 !IRQ5 i | MODULE<br>T<br>:=<br>:=<br>:=<br>\$SECTIO                    | R12<br>R13<br>R14<br>R15<br>N PROGRAM<br>vector!                            |                                                                                                                                         |
| P 0000                                                             | 000F'                                    |                                  | 10<br>11 IRQ_5<br>12                                                                            | \$ABS<br>ARRAY                                               | 10<br>[1 WORD]                                                              | := [TOD]                                                                                                                                |
| P 000C                                                             |                                          |                                  | 13<br>14 TOD_INI<br>15 ENTRY                                                                    | \$REL<br>T ~                                                 | PROĆEDURE                                                                   |                                                                                                                                         |
| P 0000                                                             | È6 F                                     | 3 93                             | 16<br>17<br>18<br>19                                                                            | LD.                                                          | PRE1,#%(2)                                                                  | )10010011<br>!bit 2-7: prescaler = 36;<br>bit 1: internal clock;<br>bit 0: continuous mode!                                             |
| P 0003                                                             | E6 F                                     | 72 00                            | 20                                                                                              | LD                                                           | T1,#0                                                                       | !(256) time-out =<br>1/100 second!                                                                                                      |
| P 0006                                                             | 46 F<br>8F                               | 1 00                             | 22                                                                                              | OR                                                           | TMR,#%OC                                                                    | !load, enable T1!                                                                                                                       |
| P 000A<br>P 000D<br>P 000E<br>P 000F                               | 46 F<br>9F<br>AF                         | °B 20                            | 24<br>25<br>26<br>27 END<br>28                                                                  | OR<br>EI<br>RET<br>TOD_INI                                   | IMR,#%20<br>T                                                               | !enable T1 interrupt!                                                                                                                   |
| P 000F                                                             |                                          |                                  | 29 TOD<br>20 ENTRY                                                                              | PROCEDU                                                      | RE.                                                                         |                                                                                                                                         |
| P 000F                                                             | 70 F                                     | ۶D                               | 31<br>32 !Workir                                                                                | PUSH<br>g regist                                             | RP<br>er file %10                                                           | 0 to %1F contains                                                                                                                       |
| P 0011<br>P 0013<br>P 0014<br>P 0017<br>P 0019<br>P 0019<br>P 0016 | 31 1<br>FE<br>EB 1<br>B0 F<br>EE<br>A6 F | 10<br>EF 64<br>13<br>EF<br>EE 30 | 33 the ti<br>34<br>35<br>36<br>37<br>38<br>39<br>40                                             | me of da<br>SRP<br>INC<br>CP<br>JR<br>CLR<br>INC<br>CP<br>UP | y clock!<br>#%10<br>HUND,#100<br>NE,TOD_EX:<br>HUND<br>SECOND<br>SECOND,#60 | <pre>!1 more .01 sec!<br/>!full second yet?!<br/>IT !jump if no!<br/>!1 more second!<br/>0 !full minute yet?!<br/>IT !iump if no!</pre> |
| 1 0011                                                             | 60 (                                     | 0                                | /                                                                                               | 0 11                                                         | NE, 100_EA                                                                  | TI +Jomp II 1101                                                                                                                        |

| 7. Timer/<br>Counter<br>Functions<br>(Continued) | P 0021 B0 EE<br>P 0023 DE<br>P 0024 A6 ED 3C<br>P 0027 EB 03<br>P 0029 B0 ED<br>P 0028 CE | 42 CL<br>43 IN<br>44 CP<br>45 JR<br>46 CL<br>47 IN        | R SECOND<br>C MINUTE<br>MINUTE,#60<br>NE,TOD_EXIT<br>R MINUTE<br>C HOUR | !1 more minute!<br>!full hour yet?!<br>!jump if no! |
|--------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------|
| ,                                                | P 002C 50 FD<br>P 002E BF<br>P 002F<br>O ERRORS<br>ASSEMBLY COMPLETE                      | 48 TOD_EXIT:<br>49 PO<br>50 IRI<br>51 END TO<br>52 END TI | P RP<br>ET<br>D<br>MER1                                                 | Irestore entry RP!                                  |
| _                                                | TOD_INIT:<br>7 instructions<br>15 bytes<br>16 μs                                          | TO<br>1<br>3<br>1                                         | D:<br>17 instruction<br>12 bytes<br>19.5 μs (average) including         | interrupt response time                             |

7.4.2 Variable Frequency, Variable Pulse Width Output. The following module illustrates one possible use of T<sub>OUT</sub>. Assume it is necessary to generate a pulse train with a 10% duty cycle, where the output is repetitively high for 1.6 ms and then low for 14.4 ms. To do this, T<sub>OUT</sub> is controlled by end-of-count from  $T_1$ , although  $T_0$  could alternately be chosen. This example makes use of the Z8 feature that allows a timer's counter register to be modified without disturbing the count in progress. In continuous mode, the new value is loaded when T1 reaches EOC. T1 is first loaded and enabled with values to generate the short interval. The counter register is then immediately modified with the value to generate the long interval; this value is loaded into the counter automatically on  $T_1$  EOC. The prescaler selected value must be the same for both long and short intervals. Note that the

initial loading of the T<sub>1</sub> counter register is followed by setting the T<sub>1</sub> load bit of timer control register TMR (%F1); this action causes T<sub>OUT</sub> to be reset to a logic 1 output. Each subsequent modification of the T1 counter register does not affect the current T<sub>OUT</sub> level, since the T<sub>1</sub> load bit is NOT altered by the software. The new value is loaded on EOC, and  $T_{OUT}$  will toggle at that time. The  $T_1$  interrupt service routine should simply modify the T<sub>1</sub> counter register with the new value, alternating between the long and short interval values.

In the example which follows, bit 0 of register %04 is used as a software flag to indicate which value was loaded last. This module illustrates the procedure for T1/TOUT initialization (PULSE\_\_INIT), the T1 interrupt service routine (PULSE), and the interrupt vector for  $T_1$  EOC (IRQ\_5). XTAL = 8 MHz is assumed.

| Z8<br>L0 | ASM<br>C | OBJ | 2.0<br>COD | E  | STMT :               | SOURCE                    | STATEMENT                       |                                                                                                                                            |
|----------|----------|-----|------------|----|----------------------|---------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|          |          |     |            | ŝ  | 1<br>2<br>3<br>4     | TIMER2<br>GLOBAI<br>!IRQ5 | MODULE<br>\$SECTIO              | N PROGRAM                                                                                                                                  |
| P        | 0000     | 001 | 7 <b>'</b> |    | 5<br>6<br>7          | IRQ_5                     | \$ABS<br>ARRAY                  | 10<br>[1 WORD] := [PULSE]                                                                                                                  |
| P        | 0000     |     |            | ,  | 8<br>9<br>10         | PULSE_<br>ENTRY           | \$REL<br>_INIT                  | PROCEDURE                                                                                                                                  |
| ·P       | 0000     | E6  | F3         | 03 | 11<br>12<br>13<br>14 |                           | LD                              | <pre>PRE1,#%(2)00000011             Ibit 2-7: prescaler = 64;             bit 1: internal clock;             bit 0: continuous mode!</pre> |
| Р        | 0003     | E6  | F7         | 00 | 15                   |                           | LD                              | P3M.#00 lbit 5: let P36 be Tout!                                                                                                           |
| P        | 0006     | E6  | F2         | 19 | 16                   |                           | LD                              | T1.#25 Ifor short interval!                                                                                                                |
| P        | 0009     | 8F  |            |    | 17                   |                           | DT                              |                                                                                                                                            |
| P        | A 000    | 46  | FB         | 20 | 18                   |                           | OR                              | IMR.#%(2)00100000 lenable T1 interrupt!                                                                                                    |
| P        | 000D     | E6  | F1         | 80 | 19                   |                           | LD                              | TMR, #\$(2)10001100                                                                                                                        |
| •        |          |     |            |    | 20<br>21<br>22<br>23 |                           |                                 | Ibit 6-7: Tout controlled<br>by T1;<br>bit 3: enable T1;<br>bit 2: load T1 !                                                               |
| P        | 0010     | E6  | F2         | E1 | 24<br>25<br>26       | !Set ]<br>!Clear          | Long inter<br>LD<br>r alternat: | val counter, to be loaded on T1 EOC!<br>T1,#225<br>ing flag for PULSE!                                                                     |

| 7. Timer/<br>Counter<br>Functions | P 0013 B0<br>P 0015 9F                             | 04                            | 27<br>28<br>29                       | CL R<br>EI                                | %04                                         | != 0 : 25 next;<br>= 1 : 225 next !                                          |
|-----------------------------------|----------------------------------------------------|-------------------------------|--------------------------------------|-------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------|
| Continued)                        | P 0016 AF<br>P 0017                                |                               | 30<br>31 END<br>32<br>33             | RET<br>PULSE_I                            | NIT                                         |                                                                              |
|                                   | P 0017                                             |                               | 34 PULSE<br>35 ENTRY                 | PROCEDU                                   | RE                                          | ,                                                                            |
|                                   | P 0017 E6<br>P 001A B6<br>P 001D 6B<br>P 001F E6   | F2 E1<br>04 01<br>03<br>F2 19 | 36<br>37<br>38<br>39                 | LD<br>XOR<br>JR<br>LD                     | T1,#225<br>%04,#1<br>Z,PULSE_EXIT<br>T1,#25 | !new load value!<br>!which value next?!<br>!should be 225!<br>!should be 25! |
| F X                               | P 0022 BF<br>P 0023                                |                               | 40 FOLSE_E<br>41<br>42 END<br>43 END | IRET<br>PULSE<br>TIMER2                   | ı.                                          |                                                                              |
| Υ.                                | O ERRORS<br>ASSEMBLY CO                            | S<br>Omplete                  |                                      |                                           |                                             |                                                                              |
|                                   | PULSE_INIT:<br>10 instruction<br>23 bytes<br>23 us | ns                            |                                      | PULSE:<br>5 instru<br>12 byte<br>25 us (c | ctions<br>s<br>iverage) including int       | errupt response time                                                         |

7.4.3 Cascaded Timer/Counters. For some applications it may be necessary to measure a greater time interval than a single timer/ counter can measure (16.384 ms). In this case,  $T_{\rm IN}$  and  $T_{\rm OUT}$  may be used to cascade  $T_0$  and



Figure 3. Cascaded Timer/Counters

 $T_1$  to function as a single unit.  $T_{OUT}, \mbox{ programmed to toggle on <math display="inline">T_0$  end-of-count, should be wired back to  $T_{IN},$  which is selected as the external clock input for  $T_1.$  With  $T_0$  programmed for continuous mode,  $T_{OUT}$  (and therefore  $T_{IN}$ ) goes through a High-to-Low transition (causing  $T_1$  to count) on every other  $T_0$  EOC. Interrupt request IRQ5 is generated when the programmed time interval has elapsed. Interrupt requests IRQ2 (generated on every  $T_{IN}$  High-to-Low transition) and IRQ4 (generated on  $T_0$  EOC) are of no importance in this application and are therefore disabled.

To determine the time interval (i) until EOC, the equation

 $i = t \times p0 \times v0 \times (2 \times p1 \times v1 - 1)$ 

characterizes the relation between the  $T_0$  prescaler (p0) and counter (v0), the  $T_1$  prescaler (p1) and counter (v1), and the clock input period (t); t is defined in Section 7.1. Assuming XTAL = 8 MHz, the measurable time interval range is

 $\begin{array}{ll} l \ \mu s \ \times \ l \ \times \ l \ \times \ (2 \ \times \ l-l) \ \leq \ i \ \leq \\ l \ \mu s \ \times \ 64 \ \times \ 256 \ \times \ (2 \ \times \ 64 \ \times \ 256 \ -l) \end{array}$ 

l μs ≤ i ≤ 536.854528 s

Figure 3 illustrates the interconnection between  $T_0$  and  $T_1$ . The following module illustrates the procedure required to initialize the timers for a 1.998 second delay interval:

| 7. Timer/<br>Counter            | Z8ASM<br>LOC                     | OBJ          | 2.0<br>CODE |     | STMT SOURCE          | STATEMENT |                                                                                                                    |
|---------------------------------|----------------------------------|--------------|-------------|-----|----------------------|-----------|--------------------------------------------------------------------------------------------------------------------|
| <b>Functions</b><br>(Continued) |                                  |              |             |     | 1 TIMER3<br>2 GLOBAL | MODULE    |                                                                                                                    |
|                                 | P 0000                           |              |             |     | 3 TIMER_<br>4 ENTRY  | 16        | PROCEDURE                                                                                                          |
|                                 | P 0000                           | E6           | F3          | 28  | 5<br>6<br>7<br>8     | LD        | <pre>PRE1,#%(2)00101000     !bit 2-7: prescaler = 10;     bit 1: external clock;     bit 0: simle-pass mode!</pre> |
|                                 | P 0003                           | E6           | F7          | 00  | 9                    | LD        | P3M, #00 !bit 5: let P36 be Tout!                                                                                  |
|                                 | P 0006                           | Еб           | F2          | 64  | 10                   | LD        | T1,#100 !T1 counter register!                                                                                      |
|                                 | P 0009                           | E6           | F5          | 29  | 11                   | LD        | PREO,#%(2)00101001                                                                                                 |
|                                 |                                  | `            |             |     | 12                   |           | !bit $2-7$ : prescaler = 10;                                                                                       |
|                                 | B 000C                           | F6           | <b>F</b> 1  | 64  | 13                   | L D       | bit U: continuous mode!                                                                                            |
|                                 | P 0000                           | 8F           | F4          | 04  | 14                   |           | 10,#100 !10 counter register!                                                                                      |
|                                 | P 0010                           | 56           | FB          | 2B  | 16<br>17             | AND       | IMR,#%(2)00101011 !disable IRQ2 (Tin);<br>and IRQ4 (TO) !                                                          |
|                                 | P 0013                           | 46           | FB          | 20  | 18                   | OR        | IMR,#%(2)00100000 !enable IRQ5 (T1)!                                                                               |
|                                 | P 0016                           | 9F           |             |     | 19                   | EI        |                                                                                                                    |
|                                 | P 0017                           | E6           | F 1         | 4 F | 20                   | LD        | TMR, #%(2)01001111                                                                                                 |
|                                 |                                  |              |             |     | 21                   |           | bit 6-7: Tout controlled                                                                                           |
|                                 |                                  |              |             |     | 23                   |           | bit 4-5. Tin mode is ext                                                                                           |
|                                 |                                  |              |             |     | 24                   |           | clock input:                                                                                                       |
| ,                               |                                  |              |             |     | 25                   |           | bit 3: enable T1;                                                                                                  |
|                                 |                                  |              |             |     | 26                   |           | bit 2: load T1;                                                                                                    |
|                                 |                                  |              |             |     | 27                   |           | bit 1: enable TO;                                                                                                  |
|                                 | B 0014                           | A 17         |             |     | 28                   | DET       | bit 0: load TO !                                                                                                   |
|                                 | P 001R                           | АГ           |             |     | 29<br>30 END         | TTMER 1   | 5                                                                                                                  |
|                                 |                                  |              |             |     | 31 END               | TIMER3    |                                                                                                                    |
|                                 | O E<br>ASSEMB                    | RROR<br>LY C | S<br>OMPLE  | TE  |                      |           |                                                                                                                    |
|                                 | 11 instru<br>27 bytes<br>26.5 µs | ictions      | 3           |     |                      |           |                                                                                                                    |

7.4.4 Clock Monitor.  $T_1$  and  $T_{IN}$  may be used to monitor a clock line (in a diskette drive, for example) and generate an interrupt request when a clock pulse is missed. To accomplish this, the clock line to be monitored is wired to P3<sub>1</sub> ( $T_{IN}$ ).  $T_{IN}$  should be programmed as a retriggerable input to  $T_1$ , such that each falling edge on  $T_{IN}$  will cause  $T_1$  to reload and continue counting. If  $T_1$  is programmed to time-out after an interval of one-and-a-half times the clock period being monitored,  $T_1$  will time-out and generate interrupt request IRQ5 only if a clock pulse is missed.

The following module illustrates the procedure for initializing  $T_1$  and  $T_{IN}$  (MONITOR\_INIT) to monitor a clock with a period of 2  $\mu$ s. XTAL = 8 MHz is assumed. Note that this example selects single-pass rather than continuous mode for  $T_1$ . This is to prevent a continuous stream of IRQ5 interrupt requests in the event that the monitored clock fails completely. Rather, the interrupt service routine (CLK\_ERR) is left with the choice of whether or not to re-enable the monitoring. Also shown is the  $T_1$  interrupt vector (IRQ\_5).

```
Z8 ASM
           2.0
LOC
        OBJ CODE
                     STMT SOURCE STATEMENT
                            TIMER4
                                     MODULE
                          1
                                      $SECTION PROGRAM
                         234
                            GLOBAL
                            !IRQ5 interrupt
                                              vector!
                         5
6
                                               10
                                     $ABS
P 0000 0015'
                            IRQ_5
                                     ARRAY
                                               [1 WORD]
                                                                  [CLK_ERR]
                                                           :=
                         7
                         8
                                     $REL
P 000C
                         9
                           MONITOR_INIT
                                               PROCEDURE
                        10
                            ENTRY
 0000 E6
            F 3
                 04
                        11
                                               PRE1,#%(2)00000100
Ρ
                                     -LD
                        12
                                                           !bit 2-7: prescaler = 1;
                        13
14
                                                           bit 1: external clock;
                                                            bit 0: single-pass mode!
                        15
Ρ
 0003 E6
            F7
                 00
                                     LD
                                               P3M, #00
                                                           !bit 5: let P36 be Tout!
                                                                 !T1 load register,
= 1.5 * 2 usec !
Ρ
 0006 E6
            F2
                 03
                        16
                                     LD
                                               T1,#3
                        17
```

| 7. Timer/<br>Counter<br>Functions | P 0009 8F<br>P 000A 56 FB 3B<br>P 000D 46 FB 20<br>P 0010 9F | 18 DI<br>19 AND IMR,#%(2)00111011 !disable IRQ2 (Tin)!<br>20 OR IMR,#%(2)00100000 !enable IRQ5 (T1)!<br>21 EI |
|-----------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| (Commueu)                         | P 0011 E6 F1 38                                              | 22<br>23 LD TMR,#%(2)00111000<br>24 !bit 4-5: Tin mode is<br>25 retrig. input;<br>26 bit 2: orable T1 !       |
|                                   | P 0014 AF<br>P 0015                                          | 27 RET<br>28 END MONITOR_INIT<br>29<br>30                                                                     |
|                                   | P 0015                                                       | 31 CLK_ERR PROCEDURE<br>32 ENTRY<br>33 !! !handle the missed clock!                                           |
| х<br>Х                            | P 0015 46 F1 08                                              | 35 !if clock monitoring should continue!<br>36 OR TMR,#%(2)00001000<br>37 Ibit 3: enable T1 !                 |
|                                   | P 0018 BF<br>P 0019                                          | 38 IRET<br>39 END CLK_ERR<br>40 END TIMER4                                                                    |
|                                   | O ERRORS<br>ASSEMBLY COMPLETE                                |                                                                                                               |
|                                   | MONITOR_INIT:<br>9 instructions<br>21 bytes<br>21.5 µs       | CLK_ERR:<br>2 + instructions<br>4 + bytes<br>18.5 + μs including interrupt response time                      |

#### I/O Functions

SECTION

8

The Z8 provides 32 I/O lines mapped into registers 0-3 of the internal register file. Each nibble of port 0 is individually programmable as input, output, or address/data lines  $(A_{15}-A_{12}, A_{11}-A_8)$ . Port 1 is programmable as a single entity to provide input, output, or address/data lines  $(AD_7-AD_0)$ . The operating modes for the bits of Ports 0 and 1 are selected by control register P01M (%F8). Selection of I/O lines as address/data lines supports access to external program and data memory; this is discussed in Section 3. Each bit of Port 2 is individually programmable as an input or an

| Function                                          | Bit                                                                                         | Signal                                                                     |  |
|---------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
| Handshake                                         | $\left\{ \begin{array}{c} P3_1 \\ P3_2 \\ P3_3 \\ P3_4 \\ P3_5 \\ P3_6 \end{array} \right.$ | DAV2/RDY2<br>DAV0/RDY0<br>DAV1/RDY1<br>RDY1/DAV1<br>RDY0/DAV0<br>RDY2/DAV2 |  |
| Interrupt<br>Request                              | $\left\{ \begin{array}{l} P3_0\\ P3_1\\ P3_2\\ P3_3 \end{array} \right.$                    | IRQ3<br>IRQ2<br>IRQ0<br>IRQ1                                               |  |
| Counter/<br>Timer                                 | $\left\{ \begin{array}{l} \mathtt{P3}_1 \\ \mathtt{P3}_6 \end{array} \right.$               | T <sub>IN</sub><br>T <sub>OUT</sub>                                        |  |
| Data Memory<br>Select<br>Status Out<br>Serial I/O | $\left\{\begin{array}{l} P3_4\\ P3_0\\ P3_7\end{array}\right.$                              | DM<br>Serial In<br>Serial Out                                              |  |

Table 4. Port 3 Special Functions

output bit. Port 2 bits programmed as outputs may also be programmed (via bit 0 of P3M) to all have active pull-ups or all be open-drain (active pull-ups inhibited). In Port 3, four bits (P3<sub>0</sub>-P3<sub>3</sub>) are fixed as inputs, and four bits (P3<sub>4</sub>-P3<sub>7</sub>) are fixed as outputs, but their functions are programmable. Special functions provided by Port 3 bits are listed in Table 4. Use of the Data Memory select output is discussed in Section 3; uses of T<sub>IN</sub> and T<sub>OUT</sub> are discussed in Section 7.

# 8.1 Asynchronous Receiver/Transmitter

**Operation.** Full-duplex, serial asynchronous receiver/transmitter operation is provided by the Z8 via P3<sub>7</sub> (output) and P3<sub>0</sub> (input) in conjunction with control register SIO (%FO), which is actually two registers: receiver buffer and transmitter buffer. Counter/Timer T<sub>0</sub> provides the clock for control of the bit rate.

The Z8 always receives and transmits eight bits between start and stop bits. However, if parity is enabled, the eighth bit  $(D_7)$  is replaced by the odd-parity bit when transmitted and a parity-error flag (= 1 if error) when received. Table 5 illustrates the state of the parity bit/parity error flag during serial I/O with parity enabled.

Although the Z8 directly supports either odd parity or no parity for serial I/O operation, even parity may also be provided with additional software support. To receive and transmit with even parity, the Z8 should be configured for serial I/O with odd parity disabled. The Z8 software must calculate parity

| 8. I/O<br>Functions | Character Loaded<br>Into SIO | Transmitted To<br>Serial Line | Received From<br>Serial Line | Character<br>Transferred To SIO | Note*    |
|---------------------|------------------------------|-------------------------------|------------------------------|---------------------------------|----------|
| (Continued)         | 11000011                     | 01000011                      | 01000011                     | 01000011                        | no error |
|                     | 11000011                     | 01000011                      | 01000111                     | 11000111                        | error    |
|                     | 01111000                     | 11111000                      | 11111000                     | 01111000                        | no error |
|                     | 01111000                     | 11111000                      | 01111000                     | 11111000                        | error    |

#### Table 5. Serial I/O With Odd Parity

\* Left-most bit is D7

and modify the eighth bit prior to the load of a character into SIO and then modify a parity error flag following the load of a character from SIO. All other processing required for serial I/O (e.g. buffer management, error handling, etc.) is the same as that for odd parity operations.

To configure the Z8 for Serial I/O, it is necessary to:

- Enable P30 and P37 for serial I/O and select parity,
- Set up T<sub>0</sub> for the desired bit rate,
- Configure IRQ3 and IRQ4 for polled or automatic interrupt mode,
- Load and enable  $T_0$ .

To enable  $P3_0$  and  $P3_7$  for serial I/O, bit 6 of P3M (R247) is set. To enable odd parity, bit 7 of P3M is set; to disable it, the bit is reset. For example, the instruction

LD P3M, #%40

will enable serial  $\ensuremath{\mathrm{I/O}}$  , but disable parity. The instruction

LD P3M,#%C0

will enable serial I/O, and enable odd parity.

In the following discussions, bit rate refers to all transmitted bits, including start, stop, and parity (if enabled). The serial bit rate is given by the equation:

bit rate = \_\_\_\_\_\_input clock frequency

The final divide-by-16 is incurred for serial communications, since in this mode  $T_0$  runs at 16 times the bit rate in order to synchronize the data stream. To configure the Z8 for a specific bit rate, appropriate values must first be selected for  $T_0$  prescaler and  $T_0$  counter by the above equation; these values are then programmed into registers  $T_0$  (%F4) and PRE0 (%F5) respectively. Note that PRE0 also controls the continuous vs. single-pass mode for  $T_0$ ; continuous mode should be selected for serial I/O. For example, given an input clock frequency of 7.3728 MHz and a selected bit rate of 9600 bits per second, the equation is satisfied by  $T_0$  counter = 2 and prescaler = 3. The following code sequence will configure the  $T_0$  counter and  $T_0$  prescaler registers:

LD  $T_0, #2$   $!T_0$  counter = 2!

LD PRE0, #%(2)00001101

lbit 2-7: prescaler = 3; bit 0: continuous mode!

Interrupt request 3 (IRQ3) is generated whenever a character is transferred into the receive buffer; interrupt request 4 (IRQ4) is generated whenever a character is transferred out of the transmit buffer. Before accepting such interrupt requests, the Interrupt Mask, Request, and Priority Registers (IMR, IRQ, and IPR) must be programmed to configure the mode of interrupt response. The section on Interrupt Processing provides a discussion of interrupt configurations.

To load and enable  $T_0$ , set bits 0 and 1 of the timer mode register (TMR) via an instruction such as

OR TMR,#%03

This will cause the  $T_0$  prescaler and counter registers (PRE0 and  $T_0$ ) to be transferred to the  $T_0$  prescaler and counter. In addition,  $T_0$  is enabled to count, and serial I/O operations will commence.

Characters to be output to the serial line should be written to serial I/O register SIO (%F0). IRQ4 will be generated when all bits have been transferred out.

Characters input from the serial line may be read from SIO. IRQ3 will be generated when a full character has been transferred into SIO.

The following module illustrates the receipt of a character and its immediate echo back to the serial line. It is assumed that the Z8 has been configured for serial I/O as described above, with IRQ3 (receive) enabled to interrupt, and IRQ4 (transmit) configured to be polled. The received character is stored in a circular buffer in register memory from address %42 to %5F. Register %41 contains the address of the next available buffer position and should have been initialized by some earlier routine to #%42.

| 8. I/O<br>Functions | Z8ASM<br>Loc | 2.0<br>OBJ CO | )<br>DDE S    | STMT SOURCE STATEMENT                                                              |     |
|---------------------|--------------|---------------|---------------|------------------------------------------------------------------------------------|-----|
| (Continued)         |              |               |               | 1 SERIAL_IO MODULE                                                                 |     |
|                     |              |               |               | 2 CONSTANT                                                                         |     |
| ,                   |              |               |               | 4  start := %42                                                                    | •   |
|                     |              |               |               | 5 length $:=$ %1E                                                                  |     |
|                     |              |               |               | 6 \$SECTION PROGRAM                                                                |     |
|                     |              |               |               | 7 GLOBAL<br>8 ITPO2 weaton!                                                        |     |
|                     |              |               |               | 9 \$ABS 6                                                                          |     |
|                     | P 0006       | 0000          |               | 10 IRQ_3 ARRAY [1 WORD] := [GET_CHARACTER]                                         |     |
|                     |              |               |               |                                                                                    |     |
|                     | P 0000       | )             |               | 12 OFT CHARACTER PROCEDURE ENTRY                                                   |     |
|                     |              |               | 1             | 14                                                                                 |     |
| 5                   |              |               |               | 15 !Serial I/O receive interrupt service!                                          |     |
|                     |              |               |               | 10 Echo received character and wait for                                            |     |
|                     | P 0000       | ) E4 F(       | ) FO          | 18 ld SIO.SIO !echo!                                                               |     |
|                     |              |               |               | 19                                                                                 |     |
|                     | D 0007       |               | <b>0 11 1</b> | 20 !save it in circular buffer!                                                    |     |
|                     | P 0003       | 5 F5 F0       | 1 41          | 21 Id enext_addr, SLO isave in buffer!<br>22 inc next addr Incint to next position | n I |
|                     | P 0008       | 3 A6 4'       | i 60          | 23 cp next_addr,#start+length                                                      |     |
|                     |              |               |               | 24 !wrap-around yet?!                                                              |     |
|                     | P 000E       | B EB 03       | 3             | 25 jr ne,echo_wait !no.!                                                           |     |
|                     | P 0001       | JEO 4         | 1 42          | 20 Id next_addr,#start :yes. point to start:<br>27 !now. wait for echo complete!   |     |
| · ·                 |              |               |               | 28 echo_wait:                                                                      |     |
|                     | P 0010       | 066 FI        | A 10          | 29 tcm IRQ,#%10 !transmitted yet?!                                                 |     |
|                     | P 0013       | S EB FI       | В             | 30 jr nz,echo_wait !not yet!                                                       |     |
|                     | P 0015       | 556 F/        | A EF          | 32 and IRO.#%EF !clear IRO4!                                                       |     |
|                     | P 0018       | B BF          |               | 33 IRET !return from interrupt                                                     | !   |
|                     | P 0019       | )             |               | 34 END GET_CHARACTER<br>35 END SERIAL_IO                                           |     |
|                     |              |               |               | _                                                                                  |     |

O ERRORS ASSEMBLY COMPLETE

10 instructions

25 bytes

35.5 µs + 5.5 µs for each additional pass through the echo\_wait loop, including interrupt response time

8.2 Automatic Bit Rate Detection. In a typical system, where serial communication is required (e.g. system with a terminal), the desired bit rate is either user-selectable via a switch bank or nonvariable and "hard-coded" in the software. As an alternate method of bit-rate detection, it is possible to automatically determine the bit rate of serial data received by measuring the length of a start bit. The advantage of this method is that it places no requirements on the hardware design for this function and provides a convenient (automatic) operator interface.

In the technique described here, the serial channel of the Z8 is initialized to expect a bit rate of 19,200 bits per second. The number of bits (n) received through Port pin P30 for each bit transmitted is expressed by

n = 19,200/b

where b = transmission bit rate. For example, if the transmission bit rate were 1200 bits per second, each incoming bit would appear to the receiving serial line as 19,200/1200 or 16 bits.

The following example is capable of disting-

uishing between the bit rates shown in Table 6 and assumes an input clock frequency of 7.3728 MHz, a  $T_0$  prescaler of 3, and serial I/O enabled with parity disabled. This example requires that a character with its low order bit = 1 (such as a carriage return) be sent to the serial channel. The start bit of this character can be measured by counting the number of zero bits collected before the low order 1 bit. The number of zero bits actually collected into data bits by the serial channel is less than n (as given in the above equation), due to the detection of start and stop bits. Figure 4 illustrates the collection (at 19,200



Figure 4. Collection of a Start Bit Transmitted at at 19,200 BPS

| 8. I/O<br>Functions | Bit Rate | Number of Bits Received<br>Per Bit Transmitted | Number of<br>as I | 0 Bits Collected .<br>Data Bits | T <sub>O</sub> ( | Counter  |
|---------------------|----------|------------------------------------------------|-------------------|---------------------------------|------------------|----------|
| (Continued)         |          |                                                | dec               | binary                          | dec              | binary   |
|                     | 19200    | 1                                              | 0                 | 00000000                        | 1                | 0000001  |
|                     | 9600     | 2                                              | 1                 | 00000001                        | 2                | 00000010 |
|                     | 4800     | 4                                              | 3                 | 00000011                        | 4                | 00000100 |
|                     | 2400     | 8                                              | 7                 | 00000111                        | 8                | 00001000 |
|                     | 1200     | 16                                             | 13                | 00001101                        | 16               | 00010000 |
|                     | 600      | 32                                             | 25                | 00011001                        | 32               | 00100000 |
|                     | 300      | 64                                             | 49                | 00110001                        | 64               | 01000000 |
|                     | 150      | 128                                            | 97                | 01100001                        | 128              | 1000000  |

Table 6. Inputs to the Automatic Bit Rate Detection Algorithm

bits per second) of a zero bit transmitted to the Z8 at 1,200 bits per second. Notice that only 13 of the 16 zero bits received are collected as data bits.

Once the number of zero bits in the start bit has been collected and counted, it remains to translate this count into the appropriate  $T_0$ counter value and program that value into  $T_0$ (%F4). The patterns shown in the two binary columns of Table 6 are utilized in the algorithm for this translation.

As a final step, if incoming data is to commence immediately, it is advisable to wait until the remainder of the current "elongated" character has been received, thus "flushing" the serial line. This can be accomplished either via a software loop, or by programming  $T_1$  to generate an interrupt request after the appropriate amount of time has elapsed. Since a character is composed of eight bits plus a minimum of one stop bit following the start bit, the length of time to delay may be expressed as

#### $(9 \times n)/b$

where n and b are as defined above. The following module illustrates a sample program for automatic bit rate detection.

| Z8ASM<br>Loc | OBJ      | 2.0<br>CODE | 3        | STMT S | SOURCE ST | FATEMENT |              |                                       |
|--------------|----------|-------------|----------|--------|-----------|----------|--------------|---------------------------------------|
|              |          |             |          | 1      | bit_rate  | 9        | MODULE       |                                       |
|              |          |             |          | 2      | EXTERNAL  |          | DE           |                                       |
|              |          |             |          | 4      | GLOBAL    | FROCEDO  | KE           |                                       |
| P 0000       |          |             |          | 5      | main      | PROCEDU  | RE           |                                       |
| P 0000       | 8F       |             |          | 7      |           | di       |              | disable interrupts!                   |
| P 0001       | 56       | FB          | 77       | 8      |           | and      | IMR,#%77     | !IRQ3 polled mode!                    |
| P 0004       | 56       | FA          | F7       | 9      |           | and      | IRQ,#%F7     | <pre>!clear IRQ3!</pre>               |
| P 0007       | E6       | F7          | 40       | 10     |           | ld       | P3M,#%40     | !enable serial I/O!                   |
| P 000A       | -E6      | F4          | 01       | 11     |           | ld       | TO,#1        |                                       |
| P 000D       | E6       | F5          | OD       | 12     |           | 1d       | PREO,#(3 SH  | L 2)+1 !bit rate = 19,200;            |
| D 0010       |          | 50          |          | 13.    |           | . 1      | <b>D</b> 0   | continuous count mode!                |
| P 0010       | БU<br>Е6 | EU<br>E1    | 02       | 14     |           | eir      | KU<br>TMP #2 | init. Zero byte counter!              |
| 1 0012       | 50       | r 1         | 05       | 16     |           | IU       | 1111, # 3    | itoad and enable io:                  |
|              |          |             |          | 17     | Icollect  | . input  | bytes by con | inting the number of null             |
|              |          |             |          | 18     | charact   | ters rec | eived. Stor  | when non-zero byte received!          |
|              |          |             |          | 19     | collect:  |          |              | · · · · · · · · · · · · · · · · · · · |
| P 0015       | 76       | FA          | 80       | 20     |           | TM       | IRQ,#%08     | !character received?!                 |
| P 0018       | 6B       | FB          |          | 21     |           | jr       | z,collect    | <pre>!not yet!</pre>                  |
| P 001A       | 18       | FO          |          | 22     |           | ld       | R1,SIO       | get the character!                    |
| P 001C       | 56       | FA          | F7       | 23     |           | and      | IRQ,#%F7     | clear interrupt request!              |
| P 001F       | TE       | 05          |          | 24     |           | inc      | R1           | compare to 0!                         |
| P 0020       | 14       | 05          | <u> </u> | 25     |           | djnz     | RI, Ditloop  | I(in 3 bytes of code)!                |
| P 0022       | 88       | EU          | 00       | 20     |           | add      | RU,#0        | supdate count of 0 bits:              |
| r 0025       | 05       | 66          |          | 28     | hitloon   | . Jr     | COLLECC      | ladd in zero bits from low            |
|              |          |             |          | 29     | 5101000   | •        |              | end of 1st non-zero byte!             |
| P 0027       | E0       | E1          |          | 30     |           | RR       | R1           |                                       |
| P 0029       | 7 B      | 03          |          | 31     |           | jr       | c,count_dor  | ne                                    |
| P 002B       | ΟE       |             |          | 32     |           | inc      | RÓ           |                                       |
| P 002C       | 8B       | F9          |          | 33     |           | jr       | bitloop      |                                       |
|              |          |             |          | 34     |           | -        |              |                                       |
|              |          |             |          | 35     | IRO has   | number   | of zero bits | s collected!                          |
|              |          |             |          | 30     | itransla  | ate KU t | o the approp | priate 10 counter value!              |
| P 0025       | 10       | 07          |          | 30     | count_do  | 14       | P1 #7        | ing has count of zero bits!           |
| P 0020       | 20       | 80          |          | 30     |           | 14       | R2 #%80      | IR2 will have TO counter value        |
| P 0032       | 90       | EO          |          | 40     |           | RI.      | RO 800       | . WE WITT HAVE TO COUNTER VALUE!      |
|              | 24       | 10          |          | 41     |           |          |              |                                       |
| P 0034       | 90       | EO          |          | 42     | loop:     | RL       | RO           |                                       |

| 8. I/O<br>Functions<br>(Continued) | P 0036 7B 04<br>P 0038 E0 E2<br>P 003A 1A F8              | 43 jr c,done<br>44 RR R2<br>45 djnz r1,loop<br>46                                                                                    | *       |
|------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                    | P-003C 29 F4                                              | 47 done: ld T0,R2 !load value for dete<br>48 bit rate!                                                                               | cted    |
|                                    | P 003E D6 0000 <b>*</b><br>P 0041 56 FA F7                | 49 !Delay long enough to clear serial line of bit<br>50 call DELAY<br>51 .Iclear receive interrupt request!<br>52 and IRQ,#%F7<br>53 | stream! |
|                                    | P 0044                                                    | 54 END main<br>55 END bit_rate                                                                                                       |         |
|                                    | O ERRORS<br>ASSEMBLY COMPLETE                             |                                                                                                                                      |         |
| Α.                                 | 30 instructions<br>68 bytes<br>Execution time is variable | hased on transmission hit rate                                                                                                       |         |

8.3 Port Handshake. Each of Ports 0, 1 and 2 may be programmed to function under input or output handshake control. Table 7 defines the port bits used for the handshaking and the mode bit settings required to select handshaking. To input data under handshake control. the Z8 should read the input port when the DAV input goes Low (signifying that data is available from the attached device). To output data under handshake control, the Z8 should write the output port when the RDY input goes Low (signifying that the previously output data has been accepted by the attached device). Interrupt requests IRQ0, IRQ1, and IRQ2 are generated by the falling edge of the handshake signal input to the Z8 for Port 0, Port 1, and Port 2 respectively. Port handshake operations may therefore be processed under interrupt control.

Consider a system that requires communication of eight parallel bits of data under handshake control from the Z8 to a peripheral device and that Port 2 is selected as the output port. The following assembly code illustrates the proper sequence for initializing Port 2 for output handshake.

- CLR P2M !Port 2 mode register: all Port 2 bits are outputs!
  - %03,#%40

OR

- !set DAV2: data not available! LD P3M,#%20
  - !Port 3 mode register: enable Port 2 handshake!
- LD %02,DATA !output first data byte; DAV2 will be cleared by the Z8 to indicate data available to the peripheral device!

Note that following the initialization of the output sequence, the software outputs the first data byte without regard to the state of the RDY2 input; the Z8 will automatically hold  $\overline{\text{DAV2}}$  High until the RDY2 input is High. The peripheral device should force the Z8 RDY2 input line Low after it has latched the data in response to a Low on  $\overline{\text{DAV2}}$ . The Low on RDY2 will cause the Z8 to automatically force  $\overline{\text{DAV2}}$  High until the next byte is output. Subsequent bytes should be output in response to interrupt request IRQ2 (caused by the High-to-Low transition on RDY2) in either a polled or an enabled interrupt mode.

|                             | Port 0                                                               | Port 1                                                          | Port 2                                                      |
|-----------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------|
| Input handshake lines       | $\begin{cases} P3_2 = \overline{DAV} \\ P3_5 = RDY \end{cases}$      | $P3_3 = \overline{DAV}$ $P3_4 = RDY$                            | $P3_1 = \overline{DAV}$ $P3_6 = RDY$                        |
| Output handshake lines      | $\begin{cases} P3_2 = RDY \\ P3_5 = DAV \end{cases}$                 | $P3_3 = RDY$<br>$P3_4 = DAV$                                    | $P3_1 = RDY P3_6 = DAV$                                     |
| To select input handshake:  | set bit 6 & reset bit 7 of<br>P01M (program high<br>nibble as input) | set bit 3 & reset bit 4 of<br>P01M (program byte as<br>input)   | set bit 7 of P2M<br>(program high bit as input)             |
| To select output handshake: | (reset bits 6, 7 of P01M<br>(program high nibble as<br>output)       | reset bits 3, 4 of P01M<br>(program byte as output)             | reset bit 7 of P2M<br>(program high bit as output)          |
| To enable handshake:        | set bit 5 of Port 3 (P3 <sub>5</sub> );<br>set bit 2 of P3M          | set bit 4 of Port 3 (P3 <sub>4</sub> );<br>set bits 3, 4 of P3M | set bit 6 of Port 3 (P3 <sub>6</sub> );<br>set bit 5 of P3M |

Table 7. Port Handshake Selection

SECTION 9

#### **Arithmetic Routines**

This section gives examples of the arithmetic and rotate instructions for use in multiplication, division, conversion, and BCD arithmetic algorithms.

9.1 Binary to Hex ASCII. The following module illustrates the use of the ADD and SWAP arithmetic instructions in the conversion of a 16-bit binary number to its hexadecimal ASCII representation. The 16-bit number is viewed as a string of four nibbles and is processed one nibble at a time from left to right, beginning with the high-order nibble of the lower memory address. %30 is added to each nibble if it is in the range 0 to 9; otherwise %37 is added. In this way, %0 is converted to %30, %1 to %31, . . . %A to %41, . . . %F to %46. Figure 5 illustrates the conversion of RR0 (contents = %F2BE) to its hex ASCII equivalent; the destination buffer is pointed to by RR4.



15 instructions 34 bytes

120.5 µs (average)

9. Arithmetic Routines (Continued)

**9.2 BCD Addition.** The following module illustrates the use of the add with carry (ADC) and decimal adjust (DA) instructions for the addition of two unsigned BCD strings of equal length. Within a BCD string, each nibble represents a decimal digit (0-9). Two such digits are packed per byte with the most

significant digit in bits 7–4. Bytes within a BCD string are arranged in memory with the most significant digits stored in the lowest memory location. Figure 6 illustrates the representation of 5970 in a 6-digit BCD string, starting in register %33.



0 ERRORS ASSEMBLY COMPLETE

11 instructions

20 bytes

Execution time is a function of the number of bytes (n) in input BCD string:  $20 \ \mu s + 12.5 \ (n - 1) \ \mu s$ 

9. Arithmetic
 9.3 Multiply. The following module illustrates an efficient algorithm for the multiplication of two unsigned 8-bit values, resulting in a 16-bit product. The algorithm repetitively shifts the multiplicand right (using RRC), with the low-order bit being shifted out (into the carry flag). If a one is shifted out, the multiplier is added

to the high-order byte of the partial product. As the high-order bits of the multiplicand are vacated by the shift, the resulting partialproduct bits are rotated in. Thus, the multiplicand and the low byte of the product occupy the same byte, which saves register space, code, and execution time.

| Z8ASM 2.99<br>LOC OBJ CODE                      | INTERNAL RELEASE<br>STMT SOURCE STATEMENT                                                                                                             |                                                                            |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| P 0000                                          | 1 ARITH MODULE<br>2 CONSTANT<br>3 MULTIPLIER :<br>4 PRODUCT_LO :<br>5 PRODUCT_HI :<br>6 COUNT :<br>7 GLOBAL<br>8 MULT PROCEDURE<br>9 !*************** | := R1<br>:= R3<br>:= R2<br>:= R0<br>E                                      |
|                                                 | 10 Purpose = 1<br>11 b                                                                                                                                | To perform an 8-bit by 8-bit unsigned                                      |
|                                                 | 12<br>13 Input = F<br>14 F                                                                                                                            | R1 = multiplier<br>R3 = multiplicand                                       |
|                                                 | 15<br>16 Output = F                                                                                                                                   | RR2 = product                                                              |
|                                                 | ۲<br>۲8 ****************************                                                                                                                  | K#####################################                                     |
|                                                 | 19 ENTRY                                                                                                                                              | •                                                                          |
| P 0000 0C 09<br>P 0002 B0 E2<br>P 0004 CF       | 20 1d C<br>21 clr F<br>22 RCF                                                                                                                         | COUNT,#9 !8 BITS + 1!<br>PRODUCT_HI !INIT HIGH RESULT BYTE!<br>!CARRY = 0! |
| P 0005 C0 E2<br>P 0007 C0 E3<br>P 0009 FB 02    | 23 LOOP: RRC F<br>24 RRC F<br>25 jr M                                                                                                                 | PRODUCT_HI<br>PRODUCT_LO<br>NC,NEXT                                        |
| P 000B 02 21<br>P 000D 0A F6                    | 26 ADD F<br>27 NEXT: djnz C                                                                                                                           | PRODUCT_HI,MULTIPLIER<br>COUNT,LOOP                                        |
| P 000F AF<br>P 0010                             | 28 ret<br>29 END MULT<br>30 END ARITH                                                                                                                 |                                                                            |
| 0 errors<br>Assembly complete                   |                                                                                                                                                       | x                                                                          |
| 9 instructions<br>16 bytes<br>92.5 μs (average) |                                                                                                                                                       |                                                                            |

**9.4 Divide.** The following module illustrates an efficient algorithm for the division of a 16-bit unsigned value by an 8-bit unsigned value, resulting in an 8-bit unsigned quotient. The algorithm repetitively shifts the dividend left (via RLC). If the high-order bit shifted out is a one or if the resulting high-order dividend byte is greater than or equal to the divisor, the

divisor is subtracted from the high byte of the dividend. As the low-order bits of the dividend are vacated by the shift left, the resulting partial-quotient bits are rotated in. Thus, the quotient and the low byte of the dividend occupy the same byte, which saves register space, code, and execution time.

| 9. Arithmetic<br>Routines | Z8ASM 2.0<br>LOC OBJ CODE                                                                 | STMT SOURCE STATEMENT                                                                                                                                          |
|---------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Continued)               | P 0000                                                                                    | 1 ARITH MODULE<br>2 CONSTANT<br>3 COUNT := R0<br>4 DIVISOR := R1<br>5 DIVIDEND_HI := R2<br>6 DIVIDEND_LO := R3<br>7 GLOBAL<br>8 DIVIDE PROCEDURE               |
|                           |                                                                                           | <pre>9 !************************************</pre>                                                                                                             |
|                           |                                                                                           | 15<br>16 Output = R3 = 8-bit quotient<br>17 R2 = 8-bit remainder<br>18 Carry flag = 1 if overflow<br>19 = 0 if no overflow                                     |
|                           | P 0000 0C 08                                                                              | 20<br>21 ENTRY<br>22 1d COUNT,#8 !LOOP COUNTER!<br>23                                                                                                          |
|                           | P 0002 A2 12<br>P 0004 BB 02<br>P 0006 DE                                                 | 24 !CHECK IF RESULT WILL FIT IN 8 BITS!<br>25 cp dIVISOR,DIVIDEND_HI<br>26 jr UGT,LOOP ICARRY = 0 (FOR RLC)!<br>27 !WON'T FIT. OVERFLOW!<br>28 SCF ICARPY - 11 |
|                           | P 0007 AF<br>P 0008 10 E3<br>P 000A 10 E2                                                 | 29 ret<br>30<br>31 LOOP: !RESULT WILL FIT. GO AHEAD WITH DIVISION!<br>32 RLC DIVIDEND_LO !DIVIDEND # 2!<br>33 RLC DIVIDEND HI                                  |
|                           | P 000C 7B 04<br>P 000E A2 12<br>P 0010 BB 03<br>P 0012 22 21<br>P 0014 DF<br>P 0015 0A F1 | 34jrc,subt35cpDIVISOR,DIVIDEND_HI36jrUGT,nextICARRY = 0!37subt:SUBDIVIDEND_HI,DIVISOR38SCF!TO BE SHIFTED INTO RESULT!39next:djnzCOUNT,LOOP10lngs affected!     |
|                           | P 0017 10 E3<br>P 0019 AF<br>P 001A                                                       | 40<br>41 !ALL DONE!<br>42 RLC DIVIDEND_LO<br>43 !CARRY = 0: no overflow!<br>44 ret<br>45 END DIVIDE                                                            |
|                           | 0 ERRORS<br>ASSEMBLY COMPLETE                                                             | 46 END ARITH                                                                                                                                                   |
|                           | 15 instructions<br>26 bytes<br>124.5 μs (average)                                         |                                                                                                                                                                |

SECTION 10

Conclusion

This Application Note has focused on ways in which the Z8 microcomputer can easily yet effectively solve various application problems. In particular, the many sample routines illustrated in this document should aid the reader in using the Z8 to greater advantage. The major features of the Z8 have been described so that the user can continue to expand and explore the Z8's repertoire of uses.

# **Z8° Subroutine Library**



# Application Note

#### April 1982

#### INTRODUCTION

This application note describes a preprogrammed Z8601 MCU that contains a bootstrap to external program memory and a collection of general-purpose subroutines. Routines in this application note can be implemented with a Z8 Protopack and a 2716 EPROM programmed with the bootstrap and subroutine library.

In a system, the user's software resides in external memory beginning at hexidecimal address 0800. This software can use any of the subroutines in the library wherever appropriate for a given application. This application example makes certain assumptions about the environment; the reader should exercise caution when copying these programs for other cases.

Following RESET, software within the subroutine library is executed to initialize the control registers (Table 1). The control register selections can be subsequently modified by the user's program (for example, to use only 12 bits of Ports 0 and 1 for addressing external memory). Following control register initialization, an EI

|         | Control Register |            |             |                                                                                                                                                                                          |
|---------|------------------|------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | Name             | Address In | itial Value | Meaning                                                                                                                                                                                  |
|         | TMR              | F1H -      | OOH         | TO and T1 disabled                                                                                                                                                                       |
|         | P2M              | F6H        | FFH         | P2 <sub>0</sub> -P2 <sub>7</sub> : inputs                                                                                                                                                |
|         | Р3М              | F7H        | 10н ,       | P2 pull-ups open drain;<br>P3 <sub>0</sub> -P3 <sub>3</sub> : inputs;<br>P3 <sub>5</sub> -P3 <sub>7</sub> : outputs;<br>P3 <sub>4</sub> : DM                                             |
| *<br>{1 | PO1M             | F8H        | D7H         | P1 <sub>0</sub> -P1 <sub>7</sub> : AD <sub>0</sub> -AD <sub>7</sub> ;<br>P0 <sub>0</sub> -P0 <sub>7</sub> : A <sub>8</sub> -A <sub>15</sub> ;<br>normal memory timing;<br>internal stack |
|         | IRQ              | FAH        | 00H         | no interrupt requests                                                                                                                                                                    |
|         | IMR              | FBH        | 00H         | no interrupts enabled                                                                                                                                                                    |
|         | RP               | FDH        | OOH         | working register file<br>OOH-OFH                                                                                                                                                         |
|         | SPL              | FFH        | 65H         | 1st byte of stack is<br>register 64H                                                                                                                                                     |

Table 1. Control Register Initialization

instruction is executed to enable interrupt processing, and a jump instruction is executed to transfer control to the user's program at location 0812<sub>H</sub>. The interrupt vectors for IRQn through IRQ5 are rerouted to locations O800<sub>H</sub> through OSOF<sub>H</sub>, respectively, in three-byte increments, allowing enough room for a jump instruction to the appropriate interrupt service routine. That is, IRQ<sub>0</sub> is routed to location 0800<sub>H</sub>, IRQ<sub>1</sub> to 0803<sub>H</sub>, IRQ<sub>2</sub> to 0806<sub>H</sub>, IRQ<sub>3</sub> to 0809<sub>H</sub>, IRQ<sub>4</sub> to OBOCH, and IRQ5 to OBOFH. Figure 1 illustrates the allocation of Z8 memory as defined by this application note.

The subroutines available to the user are referenced by a jump table beginning at location 001BH. Entry to a subroutine is made via the jump table. The 32 subroutines provided in the library are grouped into six functional classifications. These classifications are described below, each with a brief overview of the functions provided by each category. Table 2 defines one set of entry addresses for each subroutine in the library.

- Binary Arithmetic: Multiplication and division of unsigned 8- and 16-bit quantities.
- BCD Arithmetic: Addition and subtraction of variable-precision floating-point BCD values.

- Conversion Algorithms: BCD to and from decimal ASCII, binary to and from decimal ASCII, binary to and from hex ASCII.
- Bit Manipulations: Packs selected bits into the low-order bits of a byte, and optionally uses the result as an index into a jump table.
- Serial I/0: Inputs bytes under vectored interrupt control, outputs bytes under polled interrupt control. Options provided include:
   odd or even parity
   BREAK detection
   echo
   input editing (backspace, delete)
   auto line feed
- Timer/Counter: Maintains a time-of-day clock with a variable number of ticks per second, generates an interrupt after a specified delay, generates variable width, variable frequency pulse output.

The listings in the "Canned Subroutine Library" provide a specification block prior to each subroutine, explain the subroutine's purpose, lists the input and output parameters, and gives pertinent notes concerning the subroutines. The following notes provide additional information on data formats and algorithms used by the subroutines.



Figure 1. "ROMLess Z8" Subroutine Library Memory Usage Map

1. Although the user is free to modify the conditions selected in the Port 3 Mode register (P3M, F7<sub>H</sub>), P3M is a write-only register. This subroutine library maintains an image of P3M in its register P3M\_\_save ( $7F_H$ ). If software outside of the subroutine package is to modify P3M, it should reference and modify P3M\_save prior to modification of P3M. For example, to select P32/P35 for handshake, the following instruction sequence could be used:

> OR P3M\_save, #04H LD P3M, P3M save

- 2. For many of the subroutines in this library, the location of the operands (source/destination) is flexible between register memory, external memory (code/data), and the serial channel (if enabled). The description of each parameter in the specification blocks tells what the location options are.
  - The location designation "in reg/ext memory" implies that the subroutine allows the operand to exist in register or in external data memory. The address of such an operand is contained in the designated register pair. If the high byte of that pair is 0, the operand is in register memory at the address held in the low byte of the register pair. Otherwise, the operand is in external data memory (accessed via LDE).
  - The location designation "in reg/ext/ser memory" implies the same considerations as above with one enhancement: if both bytes of the register pair are 0, the operand exists in the serial channel. In this case, the register pair is not modified (updated). For example, rather than storing a destination ASCII string in memory, it might be desirable to output the string to the serial line.
- 3. The BCD format supported by the following arithmetic and conversion routines allows representation of signed variable-precision BCD numbers. A BCD number of 2n digits is represented in n+1 consecutive bytes, where the byte at the lowest memory address (byte 0) represents the sign and post-decimal digit count, and the bytes in the n higher memory locations (bytes 1 through n) represent the magnitude of the BCD number. The address of byte 0 and the value n are passed to the subroutines in specified working registers.

Digits are packed two per byte with the mostsignificant digit in the high-order nibble of byte 1 and the least-significant digit in the low-order nibble of byte n. Byte 0 is organized as two fields:

Bit 7 represents sign: 1 = negative; 0 = positive.

Bits 0-6 represent post-decimal digit count.

For example:

- byte 0 =  $05_{H}$  = positive, with five postdecimal digits
  - = 80<sub>H</sub> = negative, with no postdecimal digits
  - = 90<sub>H</sub> = negative, with 16 postdecimal digits
- 4. The format of the decimal ASCII character string expected as input to the conversion routines "dascbcd" and "dascwrd" is defined as:

(+1-)(<digit>) [(<digit>)]

in which

- ( ) Parentheses mean that the enclosed times or can be omitted.
- [ ] Brackets denote that the enclosed element is optional.

Table 3 illustrates how various input strings are interpreted by the conversion routines.

 The format of the decimal ASCII character string output from the conversion routine "bcddasc" operating on an input BCD string of 2n digits is

1 sign of character ( + 1 - )
2n-x pre-decimal digits
1 decimal point if x does not equal 0
x post-decimal digits

 The format of the decimal ASCII character string output from the conversion routine "wrddassc" is

> 1 sign character (determined by bit 15 of input word) 6 pre-decimal digits

- no decimal point
- no post-decimal digits

### Table 2. Subroutine Entry Points

| Address    | Name             | Description                          |
|------------|------------------|--------------------------------------|
| Binary Ari | thmetic Routines |                                      |
| 001B       | divide           | 16/8 unsigned binary division        |
| 001E       | div_16           | 16/16 unsigned binary division       |
| 0021       | multiply         | 8x8 unsigned binary multiplication   |
| 0024       | mult_16          | 16x16 unsigned binary multiplication |
| BCD Arith  | etic Routines    |                                      |
| 0027       | bcdadd           | BCD addition                         |
| 002A       | bcdsub           | BCD subtraction                      |
| Conversion | Routines         | · · · ·                              |
| 002D       | bcddasc          | BCD to decimal ASCII                 |
| 0030       | dascbcd          | Decimal ASCII to BCD                 |
| 0033       | bedwrd           | BCD to binary word                   |
| 0036       | wrdbed           | Binary word to BCD                   |
| 0039       | bythasc          | Binary byte to hexadecimal ASCII     |
| 003C       | wrdhasc          | Binary word to hexadecimal ASCII     |
| 003F       | hascwrd          | Hexadecimal ASCII to binary word     |
| 0042       | wrddasc          | Binary word to decimal ASCII         |
| 0045       | dascwrd          | Decimal ASCII to binary word         |
| Bit Manipu | lation Routines  |                                      |
| 0048       | clb              | Collect bits in a byte               |
| 004B       | tmj              | Table jump under mask                |
| Serial Rou | <b>itines</b>    |                                      |
| 004E       | ser init         | Initialize serial I/O                |

| 004E | ser_init    | inicialize serial 1/0      |
|------|-------------|----------------------------|
| 0051 | ser_input   | IRQ3 (receive) service     |
| 0054 | ser_rlin    | Read line                  |
| 0057 | ser_rabs    | Read absolute              |
| 005A | ser break   | Transmit BREAK             |
| 005D | ser_flush   | Flush (clear) input buffer |
| 0060 | ser_wlin    | Write line                 |
| 0063 | ser wabs    | Write absolute             |
| 0066 | ser_wbyt    | Write byte                 |
| 0069 | ser_disable | Disable serial I/O         |
|      |             |                            |

### Timer/Counter Routines

| 006C | tod_i   | Initialize for time-of-day clock |
|------|---------|----------------------------------|
| 006F | tod     | Time-of-day IRQ service          |
| 0072 | delay   | Initialize for delay interval    |
| 0075 | pulse i | Initialize for pulse output      |
| 0078 | pulse   | Pulse IRQ service                |
|      |         |                                  |

#### 7. Procedure name: ser input

The conclusion of the algorithm for BREAK detection requires the Serial Receive Shift register to be cleared of the character currently being collected (if any). This requires a software wait loop of a one-character duration. The following explains the algorithm used (code lines 464 through 472, Part II):

1 character time = 
$$\frac{(128 \times PRE0 \times T0)}{XTAL} = \frac{1280 \times PRE0 \times T0}{XTAL} = \frac{1280 \times PRE0 \times T0}{XTAL} = \frac{1280 \times PRE0 \times T0}{Char}$$

A software loop equal to one character time is needed:

1 character time = 
$$\frac{2}{\text{XTAL}} \frac{\text{sec}}{\text{cycle}} \times n \frac{\text{cycle}}{100p}$$
  
=  $\frac{2n}{\text{XTAL}} \frac{\text{sec}}{100p}$ 

Solve for n:

$$\frac{(1280 \times PRE0 \times T0)}{XTAL} = \frac{2n}{XTAL}$$

$$n = 640 \times PRE0 \times TO$$

The register pair SERhtime, SERItime was initialized during ser init to equal the product of the prescaler and the counter selected for the baud rate clock. That is,

SERhtime, SER1time = PRE0 x TO

The instruction sequence

inlop: ld rSERtmpl, #53 (6 cycles)

lpl: djnz rSERtmpl, lpl (12/10 cycles taken/not taken)

executes in

 $6 + (52 \times 12) + 10$  cycles = 640 cycles

8. BREAK detection on the serial input line requires that the receive interrupt service routine be entered within a half-a-bit time, since the routine reads the input line to detect a true (=1) or false (=0) stop bit. Since the interrupt request is generated halfway through reception of the stop bit, half-a-bit time remains in which to read the stop bit level. Interrupt priorities and interrupt nesting should be established appropriately to ensure this requirement.

$$1/2 \text{ bit time} = \frac{(128 \times PREO \times TO)}{XTAL \times 2} \text{ sec}$$

| ab. | le | 3. | Decimal | ASCII | Character | String | Interpretation |
|-----|----|----|---------|-------|-----------|--------|----------------|
|-----|----|----|---------|-------|-----------|--------|----------------|

| Input String | Sign | Pre-Decimal<br>Digits | Post-Decimal<br>Digits | Terminator |  |
|--------------|------|-----------------------|------------------------|------------|--|
| +1234.567,   | +    | 1234                  | 567                    | 9          |  |
| ++.789+      | -    |                       | 789                    | +          |  |
| 1234         | +    | 1234                  |                        | •          |  |
| 4976-        | +    |                       | 4976                   | -          |  |

NOTE: The terminator can be any ASCII character that is not a valid ASCII string character.

### ROMLESS Z8 SUBROUTINE LIBRARY PART I

| LOC OBJ CODE | STMT                                                                                                                   | SOURCE                                         | STATEMEN                                                                                                                                                                                  | Т                                                                                                                   |                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                        |                                                                                                                                                                          |
|--------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOC OBJ CODE | STMT<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>101<br>112<br>13<br>14<br>156<br>17<br>18<br>10<br>17<br>18<br>20 | SOURCE<br>PART_I<br>!'ROMLE<br>Initia<br>Note: | STATEMEN<br>MODULE<br>SS Z8'<br>lize:<br>The use                                                                                                                                          | T<br>SUBR<br>a) P6<br>b) i<br>c) n<br>d) I<br>e) P<br>f) D<br>g) E<br>h) J<br>r is                                  | OUTINE LIBRAR<br>ort 0 & Port<br>4K external ma<br>nternal stack<br>AM for subrout<br>ormal memory to<br>MR, IRQ, TMR,<br>ort 2 inputs of<br>ata Memory sel<br>I executed to<br>ump to \$0812.<br>free to modify                                                                                                                  | Y PART I<br>1 set up to<br>emory;<br>below allo<br>tines;<br>timing;<br>RP cleared<br>open-drain<br>lect enable<br>'unfreeze'<br>y the initi                                                                                           | address<br>cated<br>;<br>pull-ups;<br>d;<br>IRQ;<br>al                                                                                                                   |
| , · · · ·    | 20123456789012334567890112<br>22222222333333333334444                                                                  | Note:                                          | The user<br>condition<br>wide real<br>The user<br>selected<br>However<br>register<br>an image<br>If soft<br>is to mu<br>P3M_save<br>example<br>an instr<br>This is<br>counter<br>routine: | r is<br>ons s<br>ect m<br>giste<br>r is<br>d, ple<br>r. of<br>ware<br>ye, to<br>ructi<br>OR<br>LD<br>impor<br>s may | free to modify<br>elected for a<br>odification of<br>r (POIM, %F8)<br>free to modify<br>the Port 3 Moo<br>ase note that<br>his subroutine<br>P3M in its reg<br>outside of the<br>P3M, it shoul<br>ior to modific<br>select P32/P3<br>on sequence st<br>P3M save,<br>P3M, P3M_s<br>rtant if the s<br>outines are to<br>modify P3M. | y the initia<br>, b, and c<br>f the Port<br>y the condi<br>de register<br>P3M is a way<br>e library m<br>gister P3M<br>e subroutin<br>d referenc.<br>cation of P<br>5 for hands<br>uch as:<br>#%04<br>ave<br>serial and/<br>o be used, | al<br>above,<br>0 & 1<br>tions<br>(P3M, \$F7).<br>rite-only<br>aintains<br>save (\$7F).<br>e package<br>e and modify<br>3M. For<br>hake, use<br>or timer/<br>since these |

44 !Access to GLOBAL subroutines in this library should 45 be made via a CALL to the corresponding entry in the 46 jump table which begins at address \$000F. The jump 47 table should be referenced rather than a CALL to the 48 actual entry point of the subroutine to avoid future 49 conflict in the event such entry points change in 50 potential future revisions. 51 52 Each GLOBAL subroutine in this listing is headed by a 53 comment block specifying its PURPOSE and calling

53 comment block specifying its PURPOSE and calling 54 sequence (INPUT and OUTPUT parameters). For many of 55 the subroutines in this library, the location of the 66 operands (sources/destinations) is quite flexible 57 between register memory, external memory (code/data), 58 and the serial channel (if enabled). The description 59 of each parameter specifies what the location choices 60 are: 61

The location designation 'in reg/ext memory'
implies that the subroutine allows that the operand
exist in either register or external data memory
The address of such an operand is contained
in the designated register pair. If the high byte of
that pair is zero, the operand is in register memory
at the address given by the low byte of the register
pair. Otherwise, the operand is in external data
memory (accessed via LDE).

The location designation
'in reg/ext/ser memory' implies the same
considerations as above with one enhancement: if both
bytes of the reg. pair are zero, the operand exists
in the serial channel. In this case, the register
pair is not modified (updated). For example, rather
than storing a destination ASCII string in memory, it
might be desirable to output such to the serial line.

82 CONSTANT 83 !Register Usage! 84 %7F 85 RAM START := 86 87 P3M save RAM START := 88 TEMP 3 89 TEMP 2 90 TEMP 1 P3M save-1 TEMP 3-1 TEMP 2-1 := : -:= TEMP-1-1 91 TEMP 4 := ģ2 93 !The following registers are modified/referenced by the Serial Routines ONLY. They are 94 available as general registers to the user who does not intend to make use of the **9**5 96 97 Serial Routines! 98 99 SER char TEMP 4-1 := 100 SER\_tmp2 101 SER\_tmp1 SER char-1 := SER\_tmp2-1 SER\_tmp1-1 SER\_put-1 SER\_len-2 := 102 SER put 103 SER len := := 104 SER buf := 105 SER imr 106 SER cfg SER\_buf-1 SER\_imr-1 := := 107 !Serial Configuration Data 108 bit 7 : =1 => odd parity on 109 bit 6 : =1 => even parity on (bit 6,7 = 11 =) undefined) 110 111 bit 5 : undefined 112 bit 4 : undefined 113 bit 3 : =1 => input editting on 114 bit 2 : =1 => auto line feed enabled 115 bit 1 : =1 => BREAK detection enabled 116 bit 0 : =1 => input echo on 117 ! 118 op \$80 := 119 ep := \$40 \$08 120 ie 1 = 121 al := \$04 122 be \$02 1 = 123 ec := \$01 124 SER get 125 SER flg SER cfg-1 := SER get-1 := 126 !Serial Status Flags 127 bit 7 : =1 => serial I/O disabled 128 bit 6 : undefined 129 bit 5 : undefined 130 bit 4 : =1 => parity error 131 bit 3 : =1 => BREAK detected 2 : =1 => input buffer overflow 132 bit 133 bit 1 : =1 => input buffer not empty 134 bit 0 : =1 => input buffer full 135 ! %80 136 sd := 137 pe := \$10 138 bd := \$08 %04 139 bo := 140 bne := \$02 141 bf \$01 := 142 143 RAM TMR := RAM START-\$10 144 145 SERltime SER\_flg-1 :=

| 146 | SERhtime      | :=           | SERltim           | ie-1  | :            |
|-----|---------------|--------------|-------------------|-------|--------------|
| 147 | The follow    | ing register | s are mo          | difia | d/roforonood |
| 180 | hy the Tim    | an/Counter P | s are mo          | ONIV  | They are     |
| 150 | available     | as general r | agisters          | to t  | he user      |
| 151 | who doog n    | as general i | egisters          |       | the user     |
| 151 | Timer/Cour    | ton Poutinos | make us           | e or  | une          |
| 152 | TTmer / Couri | cer noucines | • •               |       |              |
| 153 | TOD tio       | •-           | PAM THE           |       |              |
| 155 | TOD           | .=           |                   | -2    | ,            |
| 155 | TOD hr        |              |                   |       |              |
| 150 | TOD min       | .=           | TOD               | .1    |              |
| 158 |               | . =          | TOD               | _ 1   |              |
| 150 | TOD_500       |              | TOD               | -1    |              |
| 160 |               | .=           | TOD Sec           |       |              |
| 161 | PIS tmr       | .=           | PIS-1-1           |       |              |
| 162 |               |              | DIS +             |       |              |
| 162 | 1,12,2        | •=           | rLS_um            | -1    |              |
| 161 | RAM END       | • -          | 019 0             |       |              |
| 165 | STACK         | •=           | PAN ENT           |       |              |
| 166 | STRCK         | •=           | NAM_ENL           |       |              |
| 167 | I Fauiwalant  | working nog  | iston of          |       |              |
| 169 | for above     | working reg  | ister eq          | uates |              |
| 160 | IO: above     | register lay | ouci              |       |              |
| 170 | Inogiston f   | ilo #70 #7   | F 1               |       |              |
| 171 | TIERTSCEL T   | 11e »/0 - »/ | f:<br>#70         | Ifor  | SRDI         |
| 170 | NAM_START     | .=           | 76 / 0            | 1101  | Shr:         |
| 172 | - DoMasus     |              | D 1 C             |       |              |
| 173 | rrymsave      | . =          | R 15              |       |              |
| 1/4 | FILMP 3       | :=           | R14               |       |              |
| 175 | rTEMP 2       | :=           | R13               |       |              |
| 170 | rIEMP 1       | :=           | R12               |       |              |
| 177 | TTTEMP 1      | :=           | RK12              |       |              |
| 178 | rTEMP In      | :=           | K12               |       |              |
| 179 | rTEMP 11      | :=           | R13               |       |              |
| 180 | riemp 4       | :=           | R11               |       |              |
| 181 | rSERenar      | :=           | R10               |       |              |
| 182 | rSERtmp2      | :=           | K9                |       |              |
| 183 | rSERUMPI      | :=           | <u>к</u> 8<br>Бро |       |              |
| 184 | rrSERUMP      | :=           | RK8               |       |              |
| 185 | rSERtmpl      | :=           | RY                |       |              |
| 180 | rSERtmpn      | :=           | 88                |       |              |
| 187 | rSERput       | ;=           | RÝ ,              |       |              |
| 188 | rSERIen       | :=           | R6                |       |              |
| 189 | rrSERbut      | :=           | KK4               |       |              |
| 190 | rSERbufh      | :=           | <u>R</u> 4        |       |              |
| 191 | rSERbufl      | :=           | R5                |       |              |
| 192 | rSERimr       | :=           | R3                |       |              |
| 193 | rSERcfg       | :=           | R2                |       |              |
| 194 | rSERget       | :=           | R1                |       |              |
| 195 | rSERfig       | := .         | RO                |       |              |
| 196 |               |              |                   |       |              |
| 197 |               |              |                   |       |              |
| 198 | iregister f   | 11e %60 - %6 | F I               |       |              |
| 199 | RAM_TMRr      | :=           | %60               | . for | SRP!         |
| 200 | rTODtic       | :=           | R13               |       |              |
| 201 | rTODimr       | :=           | R12               |       |              |
| 202 | rTODhr        | · :=         | R11               |       |              |
| 203 | rTODmin       | :=           | R10               |       |              |
| 204 | rTODsec       | :=           | R9                |       |              |
| 205 | rTODtt        | :=           | R 8               |       |              |
| 206 | rPLS_1        | :=           | R7                |       |              |
| 207 | rPLStmr       | :=           | R6                |       |              |
| 208 | rPLS_2        | :=           | R5                |       |              |

C

|   |      |      |           | 210<br>2112<br>213<br>215<br>215<br>215<br>215<br>215<br>215<br>215<br>215<br>222<br>222 | EXTERNA<br>ser_in<br>ser_in<br>ser_ra<br>ser_ra<br>ser_bi<br>ser_wa<br>ser_wa<br>ser_wa<br>ser_wa<br>ser_wa<br>ser_ou<br>tod_<br>tod_<br>delay<br>pulse_ | L<br>it<br>put<br>in<br>bs<br>wush<br>in<br>bs<br>sable<br>t<br>t<br>put | PROCEL<br>PROCEL<br>PROCEL<br>PROCEL<br>PROCEL<br>PROCEL<br>PROCEL<br>PROCEL<br>PROCEL<br>PROCEL<br>PROCEL<br>PROCEL | URE<br>URE<br>URE<br>URE<br>URE<br>URE<br>URE<br>URE<br>URE<br>URE | 1        |  |
|---|------|------|-----------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------|--|
|   |      |      | \$ *<br>} | 230                                                                                      |                                                                                                                                                          | \$SECTIC                                                                 | N PROGR                                                                                                              | AM                                                                 |          |  |
|   |      |      |           | 231                                                                                      | GLOBAL                                                                                                                                                   |                                                                          |                                                                                                                      |                                                                    |          |  |
|   |      |      |           | 232                                                                                      |                                                                                                                                                          |                                                                          |                                                                                                                      | ~                                                                  | 1        |  |
|   |      |      | 14 L      | 231                                                                                      | Interr                                                                                                                                                   | unt vect                                                                 | orsi                                                                                                                 |                                                                    |          |  |
| Р | 0000 | 0800 |           | 235                                                                                      | IRO O                                                                                                                                                    | ARRAY                                                                    | [1 wor                                                                                                               | d] :=                                                              | [\$0800] |  |
| Ρ | 0002 | 0803 | · · .     | 236                                                                                      | IRQ 1                                                                                                                                                    | ARRAY                                                                    | [1 wor                                                                                                               | d] :=                                                              | [\$0803] |  |
| Ρ | 0004 | 0806 |           | 237                                                                                      | IRQ_2                                                                                                                                                    | ARRAY                                                                    | [1 wor                                                                                                               | d] :=                                                              | [%0806]  |  |
| P | 0006 | 0809 |           | 238                                                                                      | IRQ_3                                                                                                                                                    | ARRAY                                                                    | [1 wor                                                                                                               | d] :=                                                              | [%0809]  |  |
| P | 0008 | 0800 |           | 239                                                                                      |                                                                                                                                                          | ARRAY                                                                    | L1 wor                                                                                                               | d] :=                                                              | [%080C]  |  |
| r | UUUA | 000  | -         | 240                                                                                      | T # 6 2                                                                                                                                                  | АЛЛАІ                                                                    | LI WOR                                                                                                               | aj :=                                                              | [20805]  |  |
|   |      |      |           | 212                                                                                      |                                                                                                                                                          |                                                                          |                                                                                                                      |                                                                    |          |  |

۰.

÷.

|        |              |          |            |            | 244        | GLOBAL        |             |                 |                                                 |
|--------|--------------|----------|------------|------------|------------|---------------|-------------|-----------------|-------------------------------------------------|
| D      | 0000         |          |            |            | 245        | Jump T        | able!       | DF              |                                                 |
| r      | 0000         |          |            | <b>.</b> . | 248        | ENTRY         | FROCEDU.    |                 | · · ·                                           |
| P<br>P | 000C<br>000F | 8D       | 007        | Β'         | 249        | END           | JP<br>Enter | INIT            | '                                               |
|        |              |          |            |            | 251        |               |             |                 |                                                 |
| P<br>P | 000F<br>0012 | 28<br>31 | 43<br>39   | 29<br>38   | 253        | copyrig       | ht ARRAY    | [* BYTE] := '(C | :)1980ZILOG'                                    |
| P<br>P | 0015<br>0018 | 30<br>4C | - 5A<br>4F | 49<br>47   |            |               |             |                 |                                                 |
|        |              |          |            |            | 254<br>255 | !Subrou       | tine Ent    | rv Points!      |                                                 |
| Ρ      | 001B         |          |            |            | 256<br>257 | JUMP<br>Entry | PROCEDU     | RĒ              |                                                 |
|        |              |          |            |            | 258        | Binary        | Arithme     | tic Routines!   |                                                 |
| р      | 0018         | 0 D      | 000        | <b>.</b> . | 260        | . Dinur y     | In Lonmes   | at the          |                                                 |
| г<br>- | 0015         | 00       | 009        | 9.         | 262        |               | JP          | divide          | division!                                       |
| Ρ      | 001E         | 8D       | 00B        | 7'         | 263<br>264 |               | JP          | div_16          | !16/16 unsigned binary division!                |
| Ρ      | 0021         | 8D       | 00E        | 2'         | 265<br>266 |               | JP          | multiply        | <pre>!8x8 unsigned binary multiplication!</pre> |
| Ρ      | 0024         | 8D       | 00F        | 6'         | 267<br>268 |               | JP          | mult_16         | 116x16 unsigned binary<br>multiplication!       |
|        |              |          |            |            | 269<br>270 | BCD Ar        | ithmetic    | Routines!       |                                                 |
| Р      | 0027         | 80       | 011        | ۵,         | 271        |               | IP          | bodadd          | IBCD addition!                                  |
| P      | 002A         | 8D       | 011        | , <b>,</b> | 273        |               | 10          | bodsub          | IBCD subtraction!                               |
| -      |              | 02       | 011        | 1          | 275        | I Convon      | di Poui     | ines!           | ibeb subtraction:                               |
|        |              | 0.5      |            |            | 277        | convers       | sion koui   | linest          |                                                 |
| r<br>- | 0020         | 8D       | 020        | o'         | 278        | i.            | JP          | bcddasc         | BCD to decimal ASCII!                           |
| Р      | 0030         | 8D       | 036        | 3'         | 280<br>281 |               | JP          | dascbcd         | !Decimal ASCII to BCD!                          |
| Ρ      | 0033         | 8D       | 028        | 4 '        | 282<br>283 |               | JP          | bedwrd          | !BCD to binary word!                            |
| P      | 0036         | 8D       | 0201       | D'         | 284<br>285 |               | JP          | wrdbed          | !binary word to BCD!                            |
| P      | 0039         | 8D       | 0250       |            | 286        |               | JP          | bythase         | !Bin. byte to Hex ASCII!                        |
| Ρ      | 003C         | 8D       | 0251       | 7 '        | 288        |               | JP          | wrdhasc         | !Bin. word to hex ASCII!                        |
| P      | 003F         | 8D       | 0319       | <b>'</b>   | 290<br>291 |               | JP          | hasewrd         | !Hex ASCII to bin word!                         |
| Ρ      | 0042         | 8D       | 03B1       | Ε'         | 292        |               | JP          | wrddasc         | !Bin. word to dec ASCII!                        |
| Ρ      | 0045         | 8D       | 0341       | <b>'</b>   | 294<br>295 |               | JP          | dascwrd         | !dec ASCII to bin word!                         |
|        |              |          |            |            | 296        | !Bit Mar      | nipulatio   | on Routines!    |                                                 |
| P      | 0048         | 8D       | 04A        | 1'         | 298        |               | JP          | clb             | <pre>!collect bits in a byte!</pre>             |
| Ρ      | 004B         | 8D       | 04B9       | <b>,</b> , | 300        |               | JP          | tjm             | !Table Jump Under Mask!                         |
|        |              |          |            |            | 302        | !Serial       | Routines    | s !             | ·                                               |
| P      | 004E         | 8D       | 0000       | )#         | 303        |               | JP          | ser_init        | initialize serial I/0!                          |

| P      | 0051 8D                                                                   | 0000*                                           | 305<br>306<br>207                             | JP                                         | ser_input                                                                         | !IRQ3 (receive) service!                                                                                                                                   |
|--------|---------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ρ      | 0054 8D                                                                   | 0000*                                           | 307                                           | JP                                         | ser_rlin                                                                          | !read line!                                                                                                                                                |
| Ρ      | 0057 8D                                                                   | 0000*                                           | 310                                           | JP                                         | ser_rabs                                                                          | !read absolute!                                                                                                                                            |
| P      | 005A 8D                                                                   | 0000*                                           | 312                                           | JP                                         | ser_break                                                                         | !transmit BREAK!                                                                                                                                           |
| Ρ      | 005D 8D                                                                   | 0000*                                           | 314                                           | JP                                         | ser_flush                                                                         | !flush (clear)                                                                                                                                             |
| P      | 0060 8D                                                                   | 0000*                                           | 316                                           | JP                                         | ser_wlin                                                                          | !write line!                                                                                                                                               |
| Ρ      | 0063-8D                                                                   | 0000*                                           | 318                                           | JP                                         | ser_wabs                                                                          | !write absolute!                                                                                                                                           |
| P      | 0066 8D                                                                   | 0000*                                           | 320<br>321                                    | JP                                         | ser_wbyt                                                                          | !write byte!                                                                                                                                               |
| Ρ      | 0069 8D                                                                   | 0000*                                           | 322                                           | JP                                         | ser_disable                                                                       | !disable serial I/O!                                                                                                                                       |
|        |                                                                           | ,                                               | 324 !Timer/<br>325                            | Counter                                    | Routines!                                                                         |                                                                                                                                                            |
| Ρ      | 006C 8D                                                                   | 0000*                                           | 326<br>327                                    | JP                                         | tod_i                                                                             | !init for time of day!                                                                                                                                     |
| Ρ      | 006F 8D                                                                   | 0000*                                           | 328<br>329                                    | JP                                         | tod                                                                               | !tod IRQ service!                                                                                                                                          |
| Ρ      | 0072 8D                                                                   | 0000*                                           | 330<br>331                                    | JP                                         | delay                                                                             | init for delay interval                                                                                                                                    |
| Ρ      | 0075 8D                                                                   | 0000*                                           | 332<br>333                                    | JP                                         | pulse_i                                                                           | linit for pulse output!                                                                                                                                    |
| Ρ      | 0078 8D                                                                   | 0000#                                           | 334<br>335                                    | JP                                         | pulse                                                                             | !pulse IRQ service!                                                                                                                                        |
| Ρ      | 007B                                                                      | · .                                             | 336 END                                       | JUMP                                       |                                                                                   |                                                                                                                                                            |
| ٩      | 007B                                                                      |                                                 | 338 !Initia<br>339 INIT<br>340 ENTRY<br>341   | lization<br>PROCEDU                        | JRE                                                                               |                                                                                                                                                            |
| P      | 007B E6                                                                   | F8 D7                                           | 342<br>343<br>344<br>345                      | LD                                         | P01M,#%(2)11010                                                                   | 111<br>!internal stack;<br>ADO-A15;<br>normal memory                                                                                                       |
| Ρ      | 007E E6                                                                   | 7F 10                                           | 347<br>348<br>349<br>350                      | LD                                         | P3M_save,#%(2)0                                                                   | 0010000<br>!P3M is write-only,<br>so keep a copy in<br>RAM for later<br>reference !                                                                        |
| P      | 0081 E4<br>0084 E6<br>0087 B0<br>0089 E6<br>008C B0<br>008E B0<br>008E B0 | 7F F7<br>FF 65<br>F1<br>F6 FF<br>FA<br>FB<br>FD | 352<br>353<br>354<br>355<br>356<br>357<br>358 | LD<br>LD<br>CLR<br>LD<br>CLR<br>CLR<br>CLR | P3M,P3M save<br>SPL,#STACK<br>TMR<br>P2M,#%FF<br>IRQ<br>IMR<br>RP<br>SPD 61- 5500 | <pre>!set up Port 3 ! !stack pointer ! !reset timers! !all inputs! !reset int. requests! !disable interrupts ! !register pointer! !register bointer!</pre> |
| P<br>P | 0092 E6<br>0095 9F                                                        | 70 80                                           | 359<br>360<br>361                             | LD<br>EI                                   | SER_11g,#%80                                                                      | <pre>!ser1a1 d1sab1ed! !globally enable interrupts !</pre>                                                                                                 |
| Ρ      | 0096 8D                                                                   | 0812                                            | 362<br>363                                    | JP                                         | \$0812                                                                            |                                                                                                                                                            |
| Ρ      | 0099                                                                      |                                                 | 364 END                                       | INIT                                       |                                                                                   |                                                                                                                                                            |

## **Binary Arithmetic Routines**

|   |       |     |     | 397  | CONSTAN | Т        |           |          |           |            |          |
|---|-------|-----|-----|------|---------|----------|-----------|----------|-----------|------------|----------|
|   |       |     |     | 398  | div LE  | N        | :=        | R10      |           |            |          |
|   |       |     |     | 399  | DIVĪSO  | R        | :=        | R11      |           |            |          |
|   |       |     |     | 400  | divide  | nd HI    | :=        | R12      |           |            |          |
|   |       |     |     | 401  | divide  | nd_LO    | :=        | R13      |           |            |          |
|   |       |     |     | 402  | GLOBAL  |          |           |          |           |            |          |
| Ρ | 0099  |     |     | 403  | divide  | PROCEDU  | IRE       |          |           | •          |          |
|   | ,     |     |     | 404  | 1****** | ******   | ********  | ******   | *******   | ********   | *****    |
|   |       |     |     | 405  | Purpos  | e =      | To perf   | orm a 16 | bit by    | 8-bit unsi | gned     |
|   |       |     |     | 406  | •       | -        | binary    | division |           | -          | 0        |
|   |       |     |     | 407  |         |          | •         |          |           |            |          |
|   |       |     |     | 408  | Input   | =        | R11 = 8   | -bit div | isor      |            |          |
|   |       |     |     | 409  |         |          | RR12 =    | 16-bit d | lividend  |            |          |
|   |       |     |     | 410  |         |          |           |          |           |            |          |
|   |       |     |     | 411  | Output  | =        | R13 =     | 8-bit qu | otient    |            |          |
|   |       |     |     | 412  | •       |          | R12 =     | 8-bit re | emainder  |            |          |
|   |       |     |     | 413  |         |          | Carry f   | lag = 1  | if overf  | low        |          |
|   |       |     |     | 414  |         |          | •         | = 0      | if no ov  | erflow     |          |
|   |       |     |     | 415  |         |          | R11 unm   | odified  |           |            |          |
|   |       |     |     | 416  | ******  | *******  | *******   | *******  | *******   | ********   | r####!   |
|   |       |     |     | 417  | ENTRY   |          |           |          |           |            |          |
| Ρ | 0099  | A 9 | 7C  | 418  |         | 1d       | TEMP 1,   | div LEN  | !save c   | aller's R' | 101      |
| Ρ | 009B  | AC  | 08  | 419  |         | 1d       | div TEN   | ,#8      | ILOOP C   | OUNTER!    |          |
|   |       |     |     | 420  |         |          | -         |          |           |            |          |
|   |       |     |     | 421  | ! CHECK | IF RESUL | .T WILL F | IT IN 8  | BITS      |            |          |
| Ρ | 009D  | A 2 | BC  | 422  |         | cp       | DIVISOR   | ,divider | Id HI     |            |          |
| Ρ | 009F  | BB  | 02  | 423  |         | jr       | UGT,LOO   | P        | TCARRY    | = 0 (FOR F | RLC)!    |
|   |       |     |     | 424  | !overfl | ow!      |           |          |           |            |          |
| Ρ | 00A 1 | DF  |     | 425  |         | SCF      |           |          | ! CARRY   | = 1!       |          |
| Ρ | 00A2  | AF  |     | 426  |         | ret      |           |          |           |            |          |
|   |       |     |     | 427  |         |          |           |          |           |            |          |
| Ρ | 00A3  | 10  | ED  | 428  | LOOP:   | RLC      | dividen   | d LO     | !DIVIDE   | ND # 2!    |          |
| Ρ | 00A5  | 10  | EC  | 429  |         | RLC      | dividen   | d_HI     |           |            |          |
| Ρ | 00A7  | 7 B | 04  | 430  |         | jr       | c,subt    |          |           |            |          |
| Ρ | 00A9  | A2  | BC  | 431  |         | cp       | DIVISOR   | ,divider | d_HI      |            |          |
| Ρ | OOAB  | BB  | 03  | 432  |         | jr       | UGT,nex   | t        | ! CARRY   | = 0!       |          |
| Ρ | OOAD  | 22  | СВ  | 433  | subt:   | SUB      | dividen   | d HI,DIV | ISOR      |            |          |
| Ρ | 00AF  | DF  |     | -434 |         | SCF      |           | - !TC    | ) BE SHIF | TED INTO P | RESULTI  |
| Ρ | 00B0  | AA  | F 1 | 435  | next:   | djnz     | div_LEN   | ,LOOP    | ino fla   | gs affecte | ed !     |
|   |       |     |     | 436  |         |          |           |          |           |            |          |
|   |       |     |     | 437  | !ALL    | DONE!    |           |          |           |            |          |
| Ρ | 0082  | 10  | ED  | 438  |         | RLC      | dividen   | d_LO     |           |            | <u> </u> |
| - |       |     |     | 439  |         |          |           |          | CARRY     | = 0: no ov | erflow   |
| P | 00B4  | 8 A | 7C  | 440  |         | 1d       | div_LEN   | , TEMP_1 | Irestor   | e caller's | 8 R10!   |
| P | 00B6  | AF  |     | 441  |         | ret      | _         |          |           |            |          |
| Ρ | 00B7  |     |     | 442  | END div | ide      |           |          |           | •          | •        |

| P 00B7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                    | 444 CONSTANT<br>445 d16_LEN<br>446 dvsr_lo<br>448 rem hi<br>449 rem lo<br>450 quot hi<br>451 quot lo<br>452 GLOBAT<br>453 div 16 PROCED<br>454 <b>!***********</b><br>455 Purpose =<br>456<br>457<br>458 Input =<br>459                                                                                        | <pre>:= R7<br/>:= R8<br/>:= R9<br/>:= R10<br/>:= R11<br/>:= R12<br/>:= R13<br/>************************************</pre>                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P 00B7 79<br>P 00B9 70<br>P 00BB CI<br>P 00BB CI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7C<br>10                                                                                                                                                                                                 | 461 Output =<br>462<br>463<br>464 ******************<br>465 ENTRY<br>466 ld<br>467 ld<br>468 rcf                                                                                                                                                                                                               | <pre>RR12 = 16-bit quotient<br/>RR10 = 16-bit remainder<br/>RR8 unmodified<br/>************************************</pre>                                                                  |
| P 00BC BC<br>P 00BE BC<br>P 00C2 10<br>P 00C2 10<br>P 00C2 10<br>P 00C2 10<br>P 00C6 10<br>P 00D0 42<br>P 00D0 42<br>P 00D0 42<br>P 00D0 42<br>P 00D0 43<br>P 00D0 43<br>P 00D0 43<br>P 00D0 43<br>P 00D0 83<br>P 0000 | )       EA         )       EB         )       EC         )       EB         )       EA         3       OA         2       8A         3       O4         2       9B         3       O5         2       A8 | 469       clr         470       clr         471       dlp_16: rlc         472       rlc         474       rlc         475       jr         476       cp         477       jr         478       jr         479       cp         480       jr         481       subt_16: sub         482       sbc               | rem_n1<br>rem_lo<br>quot_lo<br>quot_hi<br>rem_Io<br>rem_hi<br>c,sUbt_16<br>dvsr_h1,rem_hi<br>ugt,skp_16<br>ult,subt_16<br>dvsr_lo,rem_lo<br>ugt,skp_16<br>rem_lo,dvsr_lo<br>rem_hi,dvsr_hi |
| P 00D9 74<br>P 00DB 10<br>P 00DD 10<br>P 00DF 78<br>P 00E1 A1<br>P 00E2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | A E5<br>5 ED<br>5 EC<br>3 7C                                                                                                                                                                             | 484       skp_16: djnz         485       rlc         486       rlc         487       ld         488       ret         489       END div_16                                                                                                                                                                     | d16 LEN,dlp_16 !no flags affected!<br>quot_lo<br>quot_hi<br>d16_TEN,TEMP_1                                                                                                                 |
| P 00E2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                          | 491 CONSTANT<br>492 MULTIPLIER<br>493 PRODUCT_LO<br>494 PRODUCT_HI<br>495 mul LEN<br>496 GLOBAL<br>497 multiply<br>498 I************************************                                                                                                                                                   | <pre>:= R11<br/>:= R13<br/>:= R12<br/>:= R10<br/>PROCEDURE<br/>To perform an 8-bit by 8-bit unsigned</pre>                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                          | 500<br>501<br>502 Input =<br>503<br>504<br>505 Output =<br>506<br>507 ************************************                                                                                                                                                                                                     | R11 = multiplier<br>R13 = multiplicand<br>RR12 = product<br>R11 unmodified                                                                                                                 |
| P 00E2 A<br>P 00E4 A<br>P 00E6 CI<br>P 00E8 CI<br>P 00E9 CI<br>P 00E9 CI<br>P 00E9 CI<br>P 00EF CI<br>P 00EF CI<br>P 00F1 A<br>P 00F3 A<br>P 00F5 A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9 7C<br>09<br>0 EC<br>7 EC<br>0 ED<br>8 02<br>2 CB<br>A F6<br>3 7C                                                                                                                                       | 509         ld           510         ld           511         clr           512         RCF           513         LOOP1:           514         RRC           515         jr           516         ADD           517         NEXT:           518         ld           519         ret           520         END | TEMP 1,mul LEN !save caller's R10!<br>mul LEN,#9                                                                                                                                           |

| P 00F6                                                                                                                                                                                                                 |                                                                                  | 522 CONSTANT<br>523 m16_LEN<br>524 plier_hi<br>525 plier_lo<br>526 prod_hi<br>527 prod_lo<br>528 mult_hi<br>529 mult_lo<br>530 GLOBAT<br>531 mult 16 PROC<br>532 !************************************                                                                                                                                                                                                  | <pre>:= R7<br/>:= R8<br/>:= R9<br/>:= R10<br/>:= R11<br/>:= R12<br/>:= R13<br/>CEDURE<br/>To perform an 16-bit by 16-bit unsigned<br/>binary multiplication.<br/>RR8 = multiplier<br/>RR12 = multiplier<br/>RR12 = multiplicand<br/>RQ10 = product (R10, R11, R12, R13)<br/>RR8 unmodified<br/>Zero FLAG = 0 if result &gt; 16 bits<br/>= 1 if result fits in 16<br/>(unsigned) bits (RR12 = result)</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P 00F6 79<br>P 00F8 7C<br>P 00F4 B0<br>P 00FC B0<br>P 00FF C0<br>P 0101 C0<br>P 0103 C0<br>P 0105 C0<br>P 0107 FB<br>P 0107 FB<br>P 0107 78<br>P 010D 78<br>P 010D 78<br>P 0111 A9<br>P 0113 44<br>P 0116 AF<br>P 0117 | 7C<br>11<br>EA<br>EB<br>EC<br>ED<br>04<br>B9<br>A8<br>F0<br>7C<br>7C<br>EB<br>7C | 545       ENTRY         546       1d         547       1d         548       clr         550       rcf         551       loop16:         552       rrc         553       rrc         554       rrc         555       jr         556       add         557       add         558       next16:         559       1d         560       1d         560       1d         562       ret         563       END | <pre>TEMP 1,m16 LEN isave caller's R7!<br/>m16 LEN,#17 i16 BITS!<br/>prod hi<br/>prod_lo init product!<br/>iCARRY = 0!<br/>prod hi<br/>prod lo ibit 0 to carry!<br/>mult_hi imultiplicand / 2!<br/>mult_lo<br/>nc,next16<br/>prod lo,plier lo<br/>prod_hi,plier_hi<br/>im16 LEN,160p16 !next bit!<br/>m16 LEN,16</pre> |

593 !The BCD format supported by the following arithmetic 594 and conversion routines allows representation 595 of signed magnitude variable precision BCD numbers. A BCD number of 2n digits is 596 represented in n+1 consecutive bytes where 597 598 the byte at the lowest memory address ('byte 0') represents the sign and post-decimal digit count, and the bytes in the next n higher memory locations ('byte 1' 599 600 601 through 'byte n') represent the magnitude of the BCD number. The address of 'byte 0' and the value n are passed to the subroutines 602 603 604 in specified working registers. Digits are packed two per byte with the most significant digit in the high order nibble 605 606 607 608 of 'byte 1' and the least significant digit in the low order nibble of 'byte n'. 'Byte O' 609 is organized as two fields: 610 bit 7 represents sign: 611 = 1 => negative 612 613 = 0 => positive bit 6-0 represent post-decimal digit 614 615 count 616 For example: 617 'byte 0'= \$05 => positive, with 5 post-decimal digits 618 = \$80 => negative, with no post-decimal digits 619 = \$90 => negative, with 16 post-decimal digits 620 ! 622 CONSTANT 623 bcd LEN := R12 624 bcd SRC := R14 625 bcd DST := R15 626 GLOBAL 627 bcdsub PROCEDURE 628 !\*\*\*\*\*\* 629 To subtract two packed BCD strings of Purpose = 630 equal length. 631 dst <-- dst - src 632 633 Input = R15 = address of destination BCD string (in register memory). R14 = address of source BCD 634 635 636 string (in register memory). 637 R12 = BCD digit count / 2 638 Output = · 639 Destination BCD string contains the 640 difference. 641 Source BCD string may be modified. R12, R14, R15 unmodified if no error 642 643 R13 modified. 644 Carry FLAG = 1 if underflow or format 645 error. 646 \*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* 647 ENTRY 648 @bcd SRC, #%80 !complement sign of xor 649 subtrahend! 650 !fall into bcdadd! 651 END bcdsub

P 0117

P 011A

P 0117 B7 EE 80

| P 011A                             | 653 GLOBAL<br>654 bcdadd PRO | CEDURE                                                      |
|------------------------------------|------------------------------|-------------------------------------------------------------|
|                                    | 656 Purpose = 657            | To add two packed BCD strings of<br>equal length.           |
|                                    | 659<br>660 Trout -           | ast $<$ ast + src<br>R15 - address of destination BCD       |
|                                    | 661                          | string (in register memory).                                |
|                                    | 662                          | K14 = address of source BCD<br>string (in register memory). |
|                                    | 664<br>665                   | R12 = BCD digit count / 2                                   |
|                                    | 666 Output =                 | Destination BCD string contains the sum.                    |
|                                    | 667<br>668                   | Source BCD string may be modified.                          |
|                                    | 669                          | R12, R14, R15 dimodified if no error                        |
|                                    | 670                          | Carry FLAG = 1 if overflow or format                        |
|                                    | 671<br>672 ##############    | error.                                                      |
|                                    | 673 ENTRY                    |                                                             |
|                                    | 674 !delete all              | leading pre-decimal zeroes!                                 |
| P 011A E6 7E 02                    | 675 ld                       | TEMP_3,#2                                                   |
| POILD D8 EE                        | 677 ha 2 · 1d                | TEMP 4 Fod IEN                                              |
| P 0121 04 7B 7B                    | 678 add                      | TEMP 4. TEMP 4 !total digit count!                          |
| P 0124 E5 ED 7D                    | 679 ld                       | TEMP_2,@R13 !get_sign/post_dec #!                           |
| P 0127 56 7D 7F                    | 680 and                      | TEMP 2, #%7F !isolate post dec #!                           |
| P 012A 24 7D 7B<br>P 012D 7D 02031 | 681 SUD<br>682 in            | ult ba err I format error!                                  |
| P 0130 6B 1A                       | 683 jr                       | z,ba 1 Ino pre-dec. digits!                                 |
| P 0132 70 EC                       | 684 ba_2: pus                | h R12 Isave!                                                |
| P 0134 C7 CD 01                    | 685 1d                       | R12,1(R13) !leading byte:<br>R12 ##F0 !test leading digit!  |
| P 013A 50 EC                       | 687 DOD                      | R12, #pro itest leading digiti                              |
| P 013C EB OE                       | 688 jr                       | nz,ba_1 !no more leading 0's!                               |
| P 013E B0 7C                       | 689 clr                      | TEMP_1                                                      |
| P 0140 D6 0463                     | 690 car                      | AR13 !update post dec #!                                    |
| P 0145 4D 0203'                    | 692 jp                       | ov,ba err !oops!                                            |
| P 0148 00 7B                       | 693 dec                      | TEMP_4 !dec pre-dec #!                                      |
| P 014A EB E6                       | 694 jr                       | nz, ba_2 !loop!<br>R12 bad DST                              |
| P 014C D0 EF                       | 696 dec                      | TEMP 3 ISRC and DST done?!                                  |
| P 0150 EB CD                       | 697 jr                       | nz,ba_3 !do DST!                                            |
|                                    | 698 !leading ze              | ro deletion complete!                                       |
| P 0152 E3 DF                       | 700 1d                       | R13.@bcd DST                                                |
| P 0154 56 ED 7F                    | 701 and                      | R13,#%7F !isolate post dec #!                               |
| P 0157 E5 EE 7D                    | 702 ld                       | TEMP_2, @bcd_SRC                                            |
|                                    | 703 and 70% and              | TEMP 2, #%7F isolate post dec #!                            |
| P 0160 70 ED                       | 704 CP<br>705 Dus            | h R13 Isavel                                                |
| P 0162 7B 39                       | 706 jr                       | ult,ba_4 !DST > SRC!                                        |
| P 0164 BB 18                       | 707 jr                       | ugt,ba_5 !DST < SRC!                                        |
|                                    | 700 idecimal po              | ints in same position.<br>re magnitude!                     |
| P 0166 D8 EC                       | 710 ld                       | R13, bcd LEN                                                |
| P 0168 E9 7C                       | 711 1d                       | TEMP_1, Ded_SRC                                             |
| P U16A F9 7B                       | 712 1d                       | TEMP_4, bcd_DST<br>TEMP_1                                   |
| P 016E 20 7B                       | 714 inc                      | TEMP-4                                                      |
| P 0170 E5 7C 7E                    | 715 ld                       | TEMP_3,@TEMP_1 !get SRC byte!                               |
| P 0173 A5 7B 7E                    | 716 cp                       | TEMP 3,@TEMP 4 !compare DST byte!                           |

| P 01  | 76       | BB       | 06   |               | 717   |          | jr              | ugt,ba 5          | ISRC > DSTI               |
|-------|----------|----------|------|---------------|-------|----------|-----------------|-------------------|---------------------------|
| P 01  | 78       | 7B       | 23   |               | 718   |          | .jr             | ult,ba 4          | ISRC < DSTI               |
| P 01  | 7 A      | DA       | FÖ   |               | 719   | 1        | djnz            | R13,ba 6          | !loop!                    |
| P 01  | 7C       | 8B       | 1Ē   |               | 720   |          | ir              | ba 4              | !DST > or = SRC!          |
|       | •        | ·        |      |               | 721   | Iswap so | ource and       | d destination ope | erands!                   |
| P 01  | 7 E      | D8       | EC   |               | 722   | ba 5:    | 1d .            | R13.bcd LEN       |                           |
| P 01  | 80       | DE       |      |               | 723   |          | inc             | R13               | !include flag/size byte!  |
| P 01  | 81       | 02       | ED   |               | 724   |          | add             | bed SRC.R13       | • •                       |
| P 01  | 83       | 02       | FD   |               | 725   |          | add             | bed DST.R13       |                           |
| P 01  | 85       | 00       | FF   |               | 726   | ha 7º    | dec             | bod SRC           | `                         |
| P 01  | 87       | ñň       | FF   |               | 727   |          | dec             | bed DST           |                           |
| P 01  | 80       | F5       | FF   | 70            | 728   |          | 14              | TEMP 1 Abod SRC   |                           |
| P 01  | ar       | 55       | FF   | 78            | 720   |          | 14              | TEMP 4 abod DST   |                           |
| P 01  | 85       | 55       | 78   | 17            | 730   |          | 14              | Abod SRC TEMP 4   |                           |
| P 01  | 0.2      | 55       | 70   | FF            | 721   |          | 14              | abod DST TEMP 1   | lone byte swapped!        |
| P 01  | 92       | r 🤈      | 55   | , <b>L</b> .r | 722   |          | dinz            | B12 59 7          | tone byte swapped.        |
|       | 77       | DA<br>DO | 70   |               | 722   |          | 14              | R12 TEMP 2        | ·                         |
|       | 91       | 50       | 70   |               | 721   |          | 10              | TEMP 2            |                           |
|       | 99<br>00 | 50       |      |               | 725   |          | pop             | P12               |                           |
| P 01  | 96       | 10       | ΕD   |               | 132   | Lovebon  | push            | R 15              |                           |
| B 01  | ~ ~      |          |      |               | 730   | iexchang | se compre       | B10               | Inactonal                 |
| PUT   | 90       | 50       | ED   |               | 131   | Da 4:    | pop             |                   | irestorei                 |
|       |          |          |      |               | 738   | 1813 = 1 | USI post        | decimal digit co  | bunt                      |
|       |          |          |      |               | 739   | TEMP_2   | = SRC pe        | ost decimal digit | count                     |
|       |          | 2        |      | ·             | 740   | R13 =<   | TEMP_2          |                   | !                         |
| P 01  | 9F       | 24       | ED   | 7 D           | 741   |          | sub             | TEMP_2,R13        |                           |
| P 01  | A2       | CO       | 7 D  |               | 742   |          | rrc             | TEMP_2            | !alignment offset!        |
| P 01. | A 4      | FB       | 09   |               | . 743 |          | jr              | nc,ba_8           | !digits word aligned!     |
|       |          |          |      |               | 744   | !rotate  | out leas        | st significant SI | RC post decimal digit!    |
| P 01  | A 6      | D8       | EE   |               | 745   |          | 1d              | R13,bcd_SRC       | ,                         |
| P 01  | 8 A      | 01       | ЕD   | ,             | 746   |          | dec             | @R13              | !dec post dec digit #!    |
| P 01  | AA       | во       | 7C   |               | 747   |          | clr             | TEMP 1            | ,                         |
| P 01  | AC       | D6       | 048  | 5'            | 748   |          | call            | rdr -             |                           |
|       |          |          |      |               | 749   | !determ: | ine if a        | ddition or subtra | action!                   |
| P 01  | AF       | E5       | ΕE   | 7B            | 750   | ba 8:    | 1d              | TEMP 4.0bcd SRC   | sign of SRC!              |
| P 01  | B2       | B5       | EF   | 7Β            | 751   | _        | xor             | TEMP 4. @bcd DST  | isign of DST!             |
|       |          | - /      |      |               | 752   | lget sta | arting a        | ddressest         |                           |
| P 01  | B5       | D8`      | EC   |               | 753   |          | 1d              | R13.bcd LEN       |                           |
| P 01  | B7       | 24       | 7 D  | ED            | 754   |          | sub             | R13. TEMP 2       | ,                         |
| P 01  | ВÅ       | 6B       | 45   |               | 755   | •        | ir              | z.ba 14           | <pre>!done already!</pre> |
| P 01  | BC       | 02       | ED   |               | 756   |          | add             | bod SRC R13       |                           |
| P 01  | BF       | 02       | FC   |               | 757   |          | add             | bed DST, bed LEN  |                           |
|       |          | 02       |      |               | 758   | Ireadyl  | 11              | 500_551,000_222   |                           |
| P 01  | co       | CF       |      |               | 750   | cuuj.    | rof             |                   | loarry - Ol               |
| P 01  | C 1      | EE.      |      | 70            | 760   | ho 11.   | 14              | TEMP 1 Abod DST   | ically = 01               |
| P 01  |          | 76       | 70   | 20            | 761   | va_11.   | 1u<br>+         | TEMP ##90         | lodd on sub21             |
| P 01  | C 77     | 40       | 10   | 80            | 761   |          | i m             | 1EMF_4,#%00       |                           |
| P 01  |          | 25       | 55   | 70            | 762   |          | Jr              | TEMP 1 Abod SPC   | radui                     |
|       | 69       | 32       | C.E. | 10            | 703   |          | SDC             | LEMF I, ebca_skc  |                           |
|       |          | 15       | 52   | 70            | 764   | ha 0.    | Jr <sup>.</sup> |                   |                           |
| F 01  |          | 15       | EE   | 10            | 105   | ba_9     | ade             | TEMP 1, ebcd SRC  |                           |
| P 01  | וע       | 40       | 70   |               | 700   | ba_10:   | da              | IERF I            |                           |
| P 01  | 03       | 5        | 70   | EF            | 707   |          | ia              | ebca_DSI, IEMP_1  |                           |
| P 01  | D6       | 00       | EF   |               | 768   |          | dec             | bed_DS1           |                           |
| P 01  | 8ע       | 00       | EE   |               | 769   |          | dec             | bed SRC           |                           |
| P 01  | DA       | DA       | £5   |               | 770   |          | djnz            | K13,Da 11         |                           |
|       |          |          |      |               | 771   | ipropaga | ate carr        | y thru TEMP 2 by  | tes of DST!               |
| P 01  | DC       | D8       | γD   |               | 772   |          | τα              | RIS, TEMP_2       | · · · ·                   |
| P 01  | DE       | DE       |      |               | 773   | ,        | inc             | R13               | imay be zero!             |
| P 01  | DF       | DA       | 02   |               | 774   |          | djnz            | K13,0a_12         |                           |
| P 01  | E 1      | 8B       | 09   |               | 775   |          | jr              | ba_13             |                           |
| P 01  | E3       | 17       | EF   | 00            | 776   | ba_12:   | adc             | @bcd_DST,#0       |                           |
| P 01  | E 6      | 41       | EF   |               | 777   |          | da              | ebcd_DST          |                           |
| P 01  | E 8      | 00       | EF   |               | 778   |          | dec             | bed_DST           |                           |
| P 01  | ΕA       | DA       | F7   |               | 779   |          | djnz            | R13,ba_12         |                           |

| P 01EC FB 13<br>781 ba_13: jr nc,ba_14 !done!<br>782 !Rotate out least significant post decimal DST<br>783 digit to make room for carry at high end!<br>P 01EE E5 EF 7C 784 ld TEMP 1,0 bcd DST<br>P 01E1 E6 7C 7F 705 ord TEMP 1 407E |        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 782 !Rotate out least significant post decimal DST<br>783 digit to make room for carry at high end!<br>P 01EE E5 EF 7C 784 ld TEMP 1,0bcd DST<br>0.01E1 56 7C 7E 705 and TEMP 1.057                                                    |        |
| 783 digit to make room for carry at high end!<br>P 01EE E5 EF 7C 784 ld TEMP 1,00cd DST<br>P 01E1 E6 7C 7E 705 and TEMP 1,00cd                                                                                                         |        |
| P 01EE E5 EF 7C 784 1d TEMP 1, @bcd_DST                                                                                                                                                                                                |        |
|                                                                                                                                                                                                                                        |        |
|                                                                                                                                                                                                                                        |        |
| P 01F4 6D 0203' 786 jp z,ba_err !no post dec dig                                                                                                                                                                                       | igits! |
| P 01F7 E6 7C 10 787 ld TEMP 1,#%10                                                                                                                                                                                                     |        |
| P 01FA D8 EF 788 ld R13, Dcd_DST                                                                                                                                                                                                       |        |
| P 01FC D6 0485' 789 call rdr                                                                                                                                                                                                           |        |
| P 01FF 01 EF 790 dec @bcd_DST !dec digit cnt!                                                                                                                                                                                          | 1      |
| P 0201 CF 791 ba 14: rcf                                                                                                                                                                                                               |        |
| P 0202 AF 792 ret                                                                                                                                                                                                                      |        |
| 793                                                                                                                                                                                                                                    |        |
| P 0203 DF 794 ba_err: scf                                                                                                                                                                                                              |        |
| P 0204 AF 795 ret                                                                                                                                                                                                                      |        |
| P 0205 796 END bcdadd                                                                                                                                                                                                                  |        |

| <b>Conversion Routines</b> |                                         | ,                                          |
|----------------------------|-----------------------------------------|--------------------------------------------|
| . 82                       | 1 CONSTANT                              | <b>P</b>                                   |
| 82                         | 2 bca_LEN<br>3 bca_SRC                  | := K12<br>- B12                            |
| 82                         | 4 GLOBAL                                |                                            |
| P 0205 82                  | 5 beddase PROCEDU                       | RE                                         |
| 82                         | 6 !************************************ | To convert a variable longth BCD           |
| 82                         | 8                                       | string to decimal ASCII.                   |
| 82                         | 9                                       |                                            |
| . 83                       | 0 Input =                               | RR14 = address of destination ASCII        |
| 83                         | 2                                       | R13 = address of source BCD                |
| 83                         | 3                                       | string (in register memory).               |
| 83                         | 4 ·                                     | R12 = BCD digit count / 2                  |
| . 83                       | 6 Output =                              | ASCII string in designated                 |
| 83                         | 7                                       | destination buffer.                        |
| 83                         | 8                                       | Carry FLAG = 1 if input format error       |
| 84                         | 0                                       | = 0 if no error.                           |
| 84                         | 1                                       | R12, R13, R14, R15 modified.               |
| 84                         | 2                                       | Input BCD string ummodified.               |
| 84                         | 4 ENTRY                                 | · · · · · · · · · · · · · · · · · · ·      |
| P 0205 E6 7C 2D 84         | 5 1d                                    | TEMP_1,#'-' !minus sign!                   |
| P 0208 77 ED 80 84         | 6 tm<br>7 im                            | <pre>@bca_SRC,#%80 !src negative?!</pre>   |
| P 020D E6 7C 2B 84         | 7 Jr<br>8 1d                            | TEMP 1.#'+' !positive sign!                |
| P 0210 E5 ED 7E 84         | 9 bcd_d1: 1d                            | TEMP_3, @bca_SRC                           |
| P 0213 56 7E 7F 85         | 0 and                                   | TEMP 3, #%7F !isolate post dec cnt!        |
| P 0218 70 EC 85            | l add<br>2 push                         | bca_LEN, bca_LEN !total digit count!       |
| P 021A 24 7E EC 85         | 3 sub                                   | bca_LEN, TEMP_3 !pre-dec digit cnt!        |
| P 021D 50 7E 85            | 4 pop                                   | TEMP 3 !total digit count!                 |
| P 0221 D6 03F4 85          | 5 jr<br>6 call                          | put dest lign to dest.                     |
| P 0224 7B 30 85            | 7 jr                                    | c, bcd d2 !serial error!                   |
| P 0226 A6 EC 00 85         | 8 cp                                    | bca_LEN,#0 !any pre-dec digits?!           |
| P 022B 76 7E 01 86         | 9 jr<br>0 bed d4: tm                    | TEMP 3.#1 ineed next byte?!                |
| P 022E EB 04 86            | 1 jr                                    | nz, bcd d3 Inot yet.!                      |
| P 0230 DE 86               | 2 inc                                   | bca_SRC !update pointer!                   |
| P 0234 F0 7D 86            | 3 IC<br>4 bcd d3: swap                  | TEMP 2, edca_SKC !get next byte!<br>TEMP 2 |
| P 0236 E4 7D 7C 86         | 5 1d                                    | TEMP 1, TEMP 2                             |
| P 0239 56 7C OF 86         | 6 and                                   | TEMP 1, #%0F !isolate digit!               |
| P 023F BB 14 86            | ( cp<br>8 ir                            | ugt. Ecd d5 inc good!                      |
| P 0241 06 7C 30 86         | 9 add                                   | TEMP 1, #\$30 !convert to ASCII!           |
| P 0244 D6 03F4' 87         | 0 call                                  | put dest !to destination!                  |
| P 0249 6B 0B 87            | i dec<br>2 ir                           | z. bcd. d2 iall done!                      |
| P 024B CA DE 87            | 3 djnz                                  | bca LEN, bcd d4 !next digit!               |
| P 024D E6 7C 2E 87         | 4 bcd_d6: 1d                            | TEMP 1,#'.' !time for dec. pt.!            |
| P 0253 8B D6 87            | 5 call<br>6 ir                          | bcd d4 [continue]                          |
| P 0255 DF 87               | 7 bcd d5: scf                           | !set error return!                         |
| P 0256 AF 87               | 8 bcd <sup>-</sup> d2: ret              |                                            |
| P 0257 87                  | 9 END DCddasc                           |                                            |
| 88                         | 1 GLOBAL                                | DE                                         |
| P 0257 00<br>88            | 2 Wrdnase FROCEDO<br>3 !**************  | ~~                                         |
| 88                         | 4 Purpose =                             | To convert a binary word to Hex ASCII.     |
| 88                         | 5                                       | DD40 second binene could                   |
| 88<br>88                   | 0 input =<br>7                          | RR14 = address of destination ASCII        |
| 88                         | 8                                       | string (in reg/ext/ser memory).            |
| 88                         | 9<br>Noto -                             | All other details same as for buthess      |
| 89                         | U NULE =<br>1 ###############           | **************************************     |
| 89                         | 2 ENTRY                                 | · · · · · · · · · · · · · · · · · · ·      |
| P 0254 C8 ED 80            | 3 call<br>14 14                         | bythasc Iconvert R121<br>R12,R13           |
| 89                         | 5 !fall into byth                       | ascl                                       |
| P 025C 89                  | 6 END wrdhase                           |                                            |

| P      | 025C |     |     |            | 898<br>899<br>900<br>901        | CONSTAN<br>bna SR<br>GLOBAL<br>bythasc | T<br>C<br>PROCEDU | := R12                                                   | 2                                                                           |
|--------|------|-----|-----|------------|---------------------------------|----------------------------------------|-------------------|----------------------------------------------------------|-----------------------------------------------------------------------------|
|        |      |     |     |            | 902<br>903<br>904               | Purpos                                 | e =               | To convert                                               | a binary byte to Hex ASCII.                                                 |
|        | ×    |     |     |            | 905<br>906<br>907               | Input :                                | =                 | RR14 = addr<br>strin<br>R12 = Sourc                      | ress of destination ASCII<br>ng (in reg/ext/ser memory).<br>ce binary byte. |
|        |      |     |     |            | 908<br>909<br>910<br>911<br>912 | Output                                 | =                 | ASCII strin<br>destination<br>Carry = 1 d<br>R14, R15 mo | ng in designated<br>n buffer.<br>if error (serial only).<br>odified.        |
|        |      |     |     |            | 913                             | ******                                 | *******           | **********                                               | *****************************                                               |
|        |      |     |     |            | 914                             | ENTRY                                  |                   |                                                          |                                                                             |
| Ρ      | 025C | BO  | 7 E |            | 915                             |                                        | clr               | MODE !fl                                                 | lag => binary to ASCII!                                                     |
| Ρ      | 025E | E6  | 7 D | 02         | 916                             | bca_go:                                | 1d                | TEMP_2,#2                                                |                                                                             |
| P      | 0261 | FO  | EC  |            | 917                             | bca_go1                                | : SWAP            | bna SRC                                                  | !look at next nibble!                                                       |
| P      | 0263 | C9  | 7C  |            | 918                             |                                        | 10                | TEMP_1, bna                                              |                                                                             |
| P      | 0265 | 56  | 7C  | OF         | 919                             |                                        | and               | TEMP_1,#%0E                                              | F !isolate low nibble!                                                      |
| P      | 0268 | 06  | 70  | 30         | 920                             |                                        | ADD               | TEMP_1,#%30                                              | 0 Iconvert to ASCIII                                                        |
| P      | 0268 | Ab  | 70  | 3A         | 921                             |                                        | cp                | TEMP 1,#%31                                              | A 1>9?1                                                                     |
| P      | 026E | 75  | 09  |            | 922                             |                                        | jr                | uit,skip                                                 | inoi<br>tin ongo onnont                                                     |
| r<br>D | 0270 | 76  | 75  | 01         | 923                             |                                        | TM                | MODE #1                                                  | tinnut is BCD21                                                             |
| P      | 0271 | FB  | 00  | 01         | 025                             |                                        | TR                | N7 boa ex                                                | lves error l                                                                |
| D      | 0276 | 06  | 70  | 07         | 026                             |                                        |                   | TEMP 1 #403                                              | 7 linput hex. adjust!                                                       |
| P      | 0270 | D6  | 035 | <u>л</u> , | 027                             | ekin.                                  | 0911              | nut dest                                                 | Inut byte in dest                                                           |
| Þ      | 0270 | 7B  | 051 | -          | 028                             | Skip.                                  | ir                | c bca ex                                                 | lerror!                                                                     |
| P      | 027E | 60  | 7D  |            | 929                             |                                        | dec               | TEMP 2                                                   |                                                                             |
| P      | 0280 | EB  | DF  |            | 930                             |                                        | ir                | nz.bca gol                                               | <pre>!loop till done!</pre>                                                 |
| P      | 0282 | CF  |     |            | 931                             |                                        | RCF               | _,                                                       | lcarry = 0: no error!                                                       |
| P      | 0283 | AF  |     |            | 932                             | bca ex:                                | ret               |                                                          | 'idone!                                                                     |
| P      | 0284 | ••• |     |            | 633                             | END                                    | bythase           |                                                          |                                                                             |
P 0284

Ρ

Ρ

P

P

P

Ρ

Ρ

P

P

P

P

P

Ρ

P

Ρ

P

D

Ρ

P

P

Ρ

Ρ

P

Ρ

P

Ρ

P

Ρ

P

Ρ

P

Ρ

P

935 CONSTANT bcd adr R14 936 := 937 bcd\_cnt R15 := 938 GLOBAL PROCEDURE 939 bcdwrd ....... 940 <u>9</u>41 To convert a variable length BCD Purpose = 942 string to a signed binary word. Only pre-decimal digits are converted. <u>9</u>44 945 Input = R14 = address of source BCD 946 string (in register memory). 947 R15 = BCD digit count / 2 **9**48 949 RR12 = binary word Carry FLAG = 1 if input format error Output = 950 <u>95</u>1 or dest overflow, = 0 if no error. 952 R14, R15 modified. 953 954 \*\*\*\*\* 955 ENTRY 0284 BO EC 956 clr R12 !init destination! 0286 BO ED 957 clr R13 TEMP 4,@bcd adr !get sign/post length! TEMP 4,#%7F !isolate post Tength! bcd\_ont,bcd\_ont !# bcd digitsT 0288 E5 ΕE 7B 958 ld 028B 56 7B FF 7F 959 960 and 028E 02 add bcd\_ent,TEMP\_4 0290 24 7B EF 961 sub !# pre-dec digits! 7B 0293 37 962 jr ult,bcd w2 TEMP 4,@bcd adr !format error! 0295 E5 EE 7B 963 ĩd !remember sign! TEMP 3,#2 0298 E6 7E Ò2 964 bed w3: !digits per byte! 1 d bcd\_adr TEMP\_2,@bcd\_adr bcd\_cnt,#0 Isrc address! 029B EE 965 inc 029C E5 ΕE 7D 966 1d iget next src byte! 029F A6 967 bcd w1: cp EF !digit count = 0?! 00 02Å2 6B 12 968 z,bēd w4 !conversion complete! .ir TEMP 2 TEMP 1, TEMP 2 Inext digit! 02A4 F0 7 D 969 swap 02A6 E4 7D 7C 970 ld 02A9 D6 0420 971 bed bin cal1 !accumulate in binary! 02AC 7B 1E !overflow or format err! 972 jr c,bcd w2 02AE 00 EF 973 dec bed ent !update digit count! TEMP 3 02B0 00 7 E 974 Inext byte?! dec 02B2 EB EB 975 jr nz,bcd w1 !no. same.! bcd\_w3 02B4 8B E2 976 jr inext byte! bcd w4: 02B6 DF scf 977 lin case! ЕC 02B7 76 80 978 tm R12,#%80 !result > 15 bits?! 02BA EB !overflow! 10 979 nz, bcd w2 ir 02BC 76 TEMP 4,#%80 7B 80 980 bcd w5: tm !source negative?! 02BF 6B ΟA 981 jr z, bcd w6 Ino. done. 0201 60 ĒC 982 R12 com 0203 60 ED R13 983 com R13,#1 ED 01 984 add 02C8 16 !RR12 two's complement! EC 00 985 adc R12,#0 02CB CF 986 bed w6: ref !carry = 0!02CC AF bcd w2: 987 ret 02CD 988 END bcdwrd

| P 02CD     | ,         |     | 990<br>991 | GLOBAL<br>wrdbcd | PROCEDU   | RE               | *******                       |
|------------|-----------|-----|------------|------------------|-----------|------------------|-------------------------------|
|            |           |     | 993        | Purpose          | 8 =       | To convert a sig | gned binary word              |
|            |           |     | 994        |                  |           | to a variable le | ength BCD string.             |
|            |           | × 1 | 995        | Input :          | -         | R14 = address of | f destination BCD             |
|            |           |     | 997        |                  |           | string           | (in register memory)          |
|            |           |     | 998        |                  |           | RR12 = source bi | inary word                    |
|            |           |     | 999        |                  |           | R15 = BCD digit  | count / 2                     |
|            |           |     | 1000       | <b>.</b>         |           |                  |                               |
|            |           |     | 1001       | Output           | =         | BCD string in de | estination builer             |
|            |           |     | 1002       |                  |           |                  | if no error.                  |
| ,          |           |     | 1004       |                  |           | R12.R13.R14.R15  | modified.                     |
|            |           |     | 1005       | ******           | *******   | **************   | *********************         |
|            |           |     | 1006       | ENTRY            |           |                  |                               |
| P 02CD B1  | EE        |     | 1007       |                  | clr       | @bcd_adr         | !init sign/post_dec_cnt!      |
| P 02CF 76  | EC        | 80  | 1008       |                  | tm        | R12,#%80         | is input word negative?       |
| P 02D2 6B  | OD        | 0.0 | 1009       |                  | jr        | z, wrd bu        | leat magult magativel         |
| P 0204 47  | EE        | 80  | 1010       |                  | or        | P12              | iset result negative:         |
| P 02D0 60  | FC        |     | 1012       |                  | com       | R12              |                               |
| P 02DB 06  | ĒD        | 01  | 1013       |                  | add       | R13.#1           |                               |
| P 02DE 16  | EC        | 00  | 1014       |                  | adc       | R12.#0           | !RR12 two's complement!       |
| P 02E1 10  | ED        |     | 1015       | wrd b0:          | rlc       | R13              | ·                             |
| P 02E3 10  | EC        |     | 1016       | -                | rlc       | R12              | !bit 15 not magnitude!        |
| P 02E5 EE  |           |     | 1017       |                  | inc       | bed adr          | !update dest pointer!         |
| P 02E6 E9  | 70        |     | 1018       |                  | 10        | TEMP 1, bcd adr  | Ideat byte count!             |
| P 02E8 F9  | 70        | 70  | 1019       |                  | 10        | TEMP 2, Ded ent  | idest byte count!             |
| P 02ER 04  | 70        | .10 | 1020       |                  | dec       | TEMP 1           | I- bod end addrl              |
| P 02EF B1  | ÉÉ        |     | 1022       | wrd b1:          | elr       | ebcd_adr         | !initialize dest!             |
| P 02F1 EE  |           |     | 1023       |                  | inc       | bod adr          |                               |
| P 02F2 FA  | FB        |     | 1024       |                  | djnz      | bcd_cnt,wrd_b1   |                               |
| P 02F4 E6  | 7 E       | OF  | 1025       |                  | 1d        | TEMP 3,#15       | <pre>!source bit count!</pre> |
| P 02F7 70  | 7E        |     | 1026       | wrd_b3:          | push      | TEMP_3           |                               |
| P 02F9 10  | ED        |     | 1027       |                  | rle       | R13              | thit 15 to commut             |
| P 02FB 10  | 20        |     | 1028       |                  | ric<br>1d | RIZ              | istort at and                 |
| P O2FF F8  | 70        |     | 1029       |                  | 10        | bed_ent.TEMP_2   | idest byte count!             |
| 1 02.11 10 | 10        |     | 1031       | !(dest )         | bed stri  | ng) < (dest bco  | i string # 2) + carry!        |
| P 0301 E5  | ΕE        | 7 E | 1032       | wrd b2:          | 1d        | TEMP 3,@bcd adr  | <b>0 1 1</b>                  |
| P 0304 15  | ΕE        | 7E  | 1033       |                  | adc       | TEMP 3,@bcd adr  | !# 2 + carry!                 |
| P 0307 40  | 7 E       |     | 1034       |                  | da        | TEMP_3           |                               |
| P 0309 F5  | 7 E       | EE  | 1035       |                  | 1d        | @bcd_adr,TEMP_3  | Incut two dimital             |
| P 030C 00  | EE<br>F 1 |     | 1036       |                  | aec       | bed ant und bo   | inext two digits:             |
|            | 76        |     | 103/       |                  | non       | TEMP 2           | Irestore src bit cot!         |
| P 0312 7B  | 04        |     | 1039       |                  | ir        | c.wrd ex         | !dest. overflow!              |
| P 0314 00  | 7 E       |     | 1040       |                  | dec       | TEMP 3           |                               |
| P 0316 EB  | DF        |     | 1041       |                  | jr        | nz, wrd b3       | !next_bit!                    |
| P 0318 AF  |           |     | 1042       | wrd_ex:          | ret       | · •• -           | •                             |
| P 0319     |           |     | 1043       | END              | wrdbed    |                  |                               |

|   |      |            |                  |     | 1045 | GLOBAL    |              |                  |                                       |
|---|------|------------|------------------|-----|------|-----------|--------------|------------------|---------------------------------------|
| Ρ | 0319 |            |                  |     | 1046 | hasewrd   | PROCEDUE     | RE               |                                       |
|   |      |            |                  |     | 1047 |           | ******       | **************   |                                       |
|   |      |            |                  |     | 1048 | Purpose   | =            | To convert a va  | ariable length Hex                    |
|   |      |            |                  |     | 1049 | •         |              | ASCII string to  | binary.                               |
|   |      |            |                  |     | 1050 |           |              |                  | · · · · · · · · ·                     |
|   |      |            |                  |     | 1051 | Input =   |              | RR14 = address   | of source ASCII                       |
|   |      |            |                  |     | 1052 | •         |              | string           | (in reg/ext/ser memory).              |
|   |      |            |                  |     | 1053 |           |              |                  | (                                     |
|   |      |            |                  |     | 1054 | Output :  | -            | RR12 = binarv v  | word (any overflow                    |
|   |      |            |                  |     | 1055 |           |              | high order digi  | its are truncated                     |
|   |      |            |                  |     | 1056 |           |              | without error).  |                                       |
|   |      |            |                  |     | 1057 |           |              | Carry FLAG = 1   | if input error                        |
|   |      |            |                  |     | 1058 |           |              | ou,              | (serial only)                         |
|   |      |            |                  |     | 1059 |           |              | (SER f)          | lg indicates cause)                   |
|   |      |            |                  |     | 1060 |           |              | 0                | if no error                           |
|   |      |            |                  |     | 1061 |           |              | R14 R15 modifi   | ied                                   |
|   |      |            |                  |     | 1062 |           |              |                  |                                       |
|   |      |            |                  |     | 1063 | Note -    |              | The ASCIT input  | string processing is                  |
|   |      |            |                  |     | 1064 |           |              | terminated with  | the occurrence of a                   |
|   |      |            |                  |     | 1065 |           |              | non-hey ASCII of | haracter                              |
|   |      |            |                  |     | 1066 | *******   | *******      | ************     |                                       |
|   |      |            |                  |     | 1067 | ENTRY     |              |                  | •                                     |
| D | 0210 | RA         | 75               |     | 1069 |           | -1r          | TEMP 3           |                                       |
| P | 0318 | BO         | FC               |     | 1060 |           |              | P12              |                                       |
| P | 0310 | BO         | FD.              |     | 1070 |           | -1r          | R12              | linit output!                         |
| P | 0315 | D6         | 020              | ۸ ۱ | 1071 | hae 01.   |              | ant ero          | last input!                           |
| Þ | 0311 | 70         | 200              |     | 1071 | "as_c1. c | Jarr<br>Jarr | get_sid          | iget input:                           |
| P | 0322 |            | 20               |     | 1072 | 2         | )r<br>2211   | von oso          | lucrify boy ASCII                     |
| b | 0327 | 78         | 22               | 0   | 1073 |           | ir<br>ir     | o has ev         | tend conversion!                      |
| P | 0321 | 16         | 70               | 20  | 1075 |           | );<br>       | TEMP 1 4420      | tend conversion:                      |
| D | 0329 | 20         | 02               | 39  | 1075 |           | sp<br>in     | 1LMF 1,#7039     | · · · · · · · · · · · · · · · · · · · |
| P | 0325 | 26         | 70               | 27  | 1070 |           | Ji           | TEMD 1 ##27      |                                       |
| • | 120  | 20         | 10               | 51  | 1077 | 194154 1  | oft one      | nibblet          | /                                     |
|   |      |            |                  |     | 1070 | Insort a  | ert one      | litute:          | mificant nibblet                      |
| P | 0331 | FO         | FD               |     | 1080 | has c2:   | swap         | R12              | guilleant hibble:                     |
| P | 0333 | na         | 70               |     | 1081 |           |              | TEMP 2 R12       |                                       |
| Þ | 0335 | 56         | <i>ר</i> ח<br>הח | FO  | 1082 | -         | and          | R12 74F0         | - · · ·                               |
| P | 0338 | 56         | 70               | 0F  | 1082 |           | and          | TEMP 1 #40F      | · .                                   |
| P | 033B | <u>n</u> n | 70               | FD  | 1084 |           | nu ·         | R13. TEMP 1      | · · · ·                               |
| P | 033E | FO         | FC               | 20  | 1085 |           | suan         | R12              |                                       |
| Þ | 0310 | 56         | FC               | FO  | 1086 | - e       | and          | R12 #4F0         | . <b>.</b>                            |
| P | 0340 | 56         | 70               | 0F  | 1000 |           | and          | TEMP 2 HOAF      |                                       |
| P | 0345 | <u>л</u> п | 70               | FC  | 1089 | · · · ·   | 200<br>7     | R12 TEMP 2       |                                       |
| P | 0370 | 88         | עק               | 20  | 1080 |           | ir           | has of           | Lloopt                                |
| P | 037b | CE         | 7                |     | 1009 | has av .  | of f         |                  | ino errori                            |
| P | 0340 | AF         |                  |     | 1090 | has 6111  | et.          |                  |                                       |
| Þ | 0740 |            |                  |     | 1002 | FND P     | hasowrd      |                  |                                       |
|   | υj¬D |            |                  |     | 1092 |           |              | *                |                                       |

|   |                                                                                                 |                                                                  | 1094                                                                         | GLOBAL  |                                                 |                                                                                                                                                            |                                                                                                                               |                                          |
|---|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------|---------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| Ρ | 034D                                                                                            |                                                                  | 1095                                                                         | dascwrd | PROCEDUI                                        | RE                                                                                                                                                         |                                                                                                                               |                                          |
|   |                                                                                                 |                                                                  | 1096                                                                         | 1*****  | *******                                         | ***************                                                                                                                                            | ***************                                                                                                               | ******                                   |
|   |                                                                                                 |                                                                  | 1097<br>1098                                                                 | Purpos  | 9 =                                             | To convert a var<br>ASCII string to                                                                                                                        | riable length de<br>signed binary.                                                                                            | cimal                                    |
|   |                                                                                                 |                                                                  | 1100<br>1101                                                                 | Input : | =                                               | RR14 = address of<br>string (                                                                                                                              | of source ASCII<br>(in reg/ext/ser                                                                                            | memory).                                 |
|   |                                                                                                 |                                                                  | 1103<br>1104<br>1105<br>1106<br>1107<br>1108                                 | Output  | =                                               | RR12 = binary WG<br>R8,R9,R10,R11 hd<br>version of the r<br>Carry FLAG = 1 d<br>(SER fla                                                                   | ord<br>olds the packed<br>result.<br>if input error<br>(seria)<br>g indicates caus                                            | BCD<br>only)                             |
|   |                                                                                                 |                                                                  | 1109<br>1110<br>1111<br>1112                                                 |         |                                                 | = 0 f<br>R14, R15 modifie                                                                                                                                  | or dest overflo<br>if no error<br>ed                                                                                          | <b>W</b>                                 |
|   |                                                                                                 |                                                                  | 1113<br>1114<br>1115<br>1116<br>1117<br>1118<br>1119<br>1120                 | Note =  |                                                 | The ASCII input<br>terminated with<br>non-decimal ASCI<br>Decimal ASCII st<br>than 6 digits in<br>will be returned<br>Post decimal dig<br>in the binary re | string processi<br>the occurrence<br>II character.<br>tring may be no<br>n length, else (<br>i.<br>gits are not inc<br>esult. | ng is<br>of a<br>more<br>Carry<br>cluded |
|   |                                                                                                 |                                                                  | 1121                                                                         | ******  | *******                                         | ***************                                                                                                                                            | **************                                                                                                                | ******!                                  |
| P | 034D CC<br>034F DC<br>0351 D4<br>0354 D6<br>0357 7E<br>0359 EC<br>035B 04<br>035E FC<br>0360 8E | C 03<br>08<br>FD ED<br>0363'<br>F3<br>08<br>FD EE<br>03<br>0284' | 1122<br>1123<br>1124<br>1125<br>1126<br>1127<br>1128<br>1129<br>1130<br>1131 | EN1KI   | ld<br>ld<br>call<br>jr<br>ld<br>add<br>ld<br>ip | R12,#3<br>R13,#8<br>R13,RP<br>dascbcd<br>c,has_ex1<br>R14,#8<br>R14,RP<br>R15,#3<br>bcdwrd                                                                 | <pre>!6 digits!<br/>!temp addr =!<br/>!R8 thru R11!<br/>!convert to bcc<br/>!error!<br/>!convert to bin</pre>                 | !!<br>arv!                               |
| P | 0363                                                                                            |                                                                  | 1132                                                                         | FND     | dascwrd                                         |                                                                                                                                                            |                                                                                                                               | •                                        |

| P 0363                                                                                                                                                                                                      | 1134 CONSTANT<br>1135 dab_LEN<br>1136 dab_DST<br>1137 GLOBAL<br>1138 dascbcd PROCEDU<br>1139 !************************************                                                                                                                                                   | := R12<br>:= R13<br>RE<br>To convert a variable length decimal                                                                                                                                                                                                                                                                                                                                       |   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                                                                                                                                                                                                             | 1141<br>1142<br>1143 Input =<br>1144<br>1145<br>1146<br>1147<br>1148                                                                                                                                                                                                                 | <pre>ASCII string to BCD.<br/>R13 = address of destination BCD<br/>string (in register memory).<br/>RR14 = address of source ASCII<br/>string (in reg/ext/ser memory)<br/>R12 = BCD digit count / 2</pre>                                                                                                                                                                                            |   |
|                                                                                                                                                                                                             | 1149 Output =<br>1150<br>1151<br>1152<br>1153<br>1153<br>1154                                                                                                                                                                                                                        | BCD string in designated destination<br>buffer (any overflow high order<br>digits are truncated without error).<br>Carry FLAG = 1 if input error<br>(serial only)<br>(SER_flg indicates cause)                                                                                                                                                                                                       |   |
|                                                                                                                                                                                                             | 1155<br>1156<br>1157<br>1158 Note =<br>1159<br>1160<br>1161 ***************                                                                                                                                                                                                          | or overflow<br>R14, R15 modified.<br>The ASCII input string processing is<br>terminated with the occurrence of a<br>non-decimal ASCII character.                                                                                                                                                                                                                                                     |   |
| P 0363 70 EC<br>P 0365 70 ED<br>P 0367 B1 ED<br>P 0369 DE<br>P 0364 CA FB<br>P 036C B1 ED<br>P 036E 50 ED<br>P 0370 50 EC<br>P 0372 E6 7E 01<br>P 0375 B0 7B                                                | 1162       ENTRY         1163       push         1164       push         1165       das_g1:         1166       inc         1167       djnz         1168       clr         1169       pop         1170       pop         1171       ld         1172       clr         1173       1173 | <pre>dab LEN !save!<br/>dab DST !init. destination!<br/>dab DST !init. destination!<br/>dab DST !init.!<br/>dab DST !init.!<br/>dab DST !restore!<br/>dab LEN<br/>TEMP_3,#1 !for ver asc!<br/>TEMP_4 !bit 0 =&gt; digit seen;<br/>bit 1 =&gt; dec pt seen;<br/>pit 7 =&gt; overflow!</pre>                                                                                                           |   |
| P 0377 D6 03DA'<br>P 037A 7B 41<br>P 037C 56 7C 7F<br>P 037F 76 7B 03<br>P 0382 EB 0F<br>P 0384 A6 7C 2B<br>P 0387 6B EE<br>P 0387 6B EE<br>P 0386 EB 07<br>P 0386 EB 07<br>P 0386 B7 ED 80<br>P 0391 8B E4 | 1175 das_g2: call         1176 jr         1177 and         1178 tm         1179 jr         1180 cp         1181 jr         1182 cp         1183 jr         1184 xor         1185 jr                                                                                                  | get_src  get_input byte!<br>c,dab_ex1 !serial error!<br>TEMP 1,#\$7F !7-bit ASCII!<br>TEMP 1,#\$75 !sign char not valid!<br>TEMP 1,#++' !positive?!<br>z,das_g2 !yes. no affect!<br>TEMP 1,#+-' !negative?!<br>nz,das_g4 !not sign char!<br>@dab_DST,#\$80 !complement sign!<br>das g2 !get next input!                                                                                              |   |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                       | 1186 das_g5: jr         1187 das_g4: cp         1187 das_g4: cp         1180 or         1190 jr         1191 das_g6: call         1192 jr         1193 or         1194 call         1195 jr         1196 tm         1197 jr                                                          | <pre>mi, das g6 !dec pt has been seen!<br/>TEMP 1, # .' !is char dec pt?!<br/>nz, das g6 !nope.!<br/>TEMP 4, #\$03 !dec pt and digit seen!<br/>das g2 !get next input!<br/>ver asc !is bcd digit?!<br/>c, dab ex !end conversion.!<br/>TEMP 4, #\$01 !digit seen!<br/>rd1 !new digit to dest!<br/>nz, das g7 !overflow!<br/>TEMP 4, #\$02 !post dec digit?!<br/>z, das g2 !no. get next input!</pre> | ! |

| P<br>P<br>P<br>P | 03B1<br>03B3<br>03B5<br>03B8 | 21<br>8B<br>46<br>8B | ED<br>C2<br>7B<br>BD | 80 | 1198<br>1199<br>1200<br>1201<br>1202 | das_g7:                     | inc<br>jr<br>or<br>jr  | @dab_DST<br>das_g2<br>TEMP_4,#%80<br>das_g2                              | linc post dec cnt!<br>!get next input!<br>!set overflow!<br>!get next input! |
|------------------|------------------------------|----------------------|----------------------|----|--------------------------------------|-----------------------------|------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------|
| P<br>P<br>P      | 03BA<br>03BD<br>03BE         | E4<br>Af             | 7B                   | FC | 1203<br>1204<br>1205                 | dab_ex:<br>dab_ex1:<br>END  | ld<br>: ret<br>dascbcd | FLAGS, TEMP_4                                                            | !carry = 0 or 1!                                                             |
| P                | 03BE                         |                      |                      |    | 1207<br>1208<br>1209                 | GLOBAL<br>wrddasc<br>!***** | PROCEDU                | RE                                                                       | *******                                                                      |
|                  |                              |                      |                      |    | 1210<br>1211<br>1212                 | Purpose                     | 9 =                    | To convert a si<br>decimal ASCII                                         | gned binary word to                                                          |
|                  |                              |                      |                      |    | 1213<br>1214<br>1215<br>1216         | Input :                     |                        | RR12 = source b<br>RR14 = address<br>memory)                             | inary word.<br>of dest (in reg/ext/ser                                       |
|                  |                              |                      |                      |    | 1217<br>1218<br>1219<br>1220         | Output                      | =                      | Decimal ASCII in<br>R8,R9,R10,R11 ho<br>version of the<br>R12, R13, R14, | n dest buffer.<br>olds the packed BCD<br>result.<br>R15 modified.            |
|                  |                              |                      |                      |    | 1221                                 | *******                     | *******                | **************                                                           | **********************                                                       |
| P<br>P<br>P      | 03BE<br>03C0<br>03C2         | 70<br>70<br>EC       | EE<br>EF<br>08       |    | 1223<br>1224<br>1225                 | ENIKI                       | push<br>push<br>ld     | R14<br>R15<br>R14,#8                                                     | !save dest addr!                                                             |
| P<br>P           | 0304                         | 04<br>FC             | FD<br>03             | EE | 1226<br>1227                         |                             | add<br>1d              | R14,RP<br>R15,#3                                                         | !R8,9,10 & 11 temp!<br>!temp byte length!                                    |
| P                | 0309                         | D6                   | OZCD                 | •• | 1228                                 |                             | call                   | wrdbed                                                                   | !convert input word!                                                         |
| P<br>P           | ORCE                         | 50<br>50             | EE                   |    | 1229                                 |                             | pop<br>pop             | R15<br>R14                                                               | !restore dest addr!                                                          |
| P                | 03D0                         | CC<br>DC             | 03                   |    | 1231                                 |                             | 1d                     | R12,#3                                                                   | <pre>!length of temp!</pre>                                                  |
| P                | 03D4                         | 04                   | FD                   | ED | 1233                                 |                             | add                    | R13.RP                                                                   | laddr of temp!                                                               |
| Ρ                | 03D7                         | 8D                   | 0205                 | •  | 1234                                 |                             | jp                     | beddase                                                                  | !convert to ASCII!                                                           |
| Ρ                | O3DA                         |                      |                      |    | 1235                                 | END                         | wrddasc                |                                                                          |                                                                              |

| P 03DA    |              | 1237 GLOBAL<br>1238 get sr<br>1230 I##### | PROCEDU         | Ifor PART II of<br>RE        | nly!                                  |
|-----------|--------------|-------------------------------------------|-----------------|------------------------------|---------------------------------------|
| •         |              | 1240 Purpo<br>1241                        | 3e' =           | To get source reg/ext/ser me | byte from<br>mory into TEMP_1.        |
|           |              | 1243 Outpu<br>1244                        | t =             | Carry FLAG = $1$<br>= 0      | if error (serial)<br>if all ok        |
| · ·       |              | 1245<br>1246                              |                 | RR14 updated.                | e byte.                               |
|           |              | 1247 ******                               | ********        | ***********                  | ******************                    |
| P OBDA CF | '            | 1240 20101                                | rcf             |                              | !set good return code!                |
| P 03DB EE |              | 1250                                      | inc             | R14                          | !test R14 = 0!                        |
| P O3DC EA | 06           | 1251                                      | djnz            | R14,get_s1                   | <pre>!src in ext memory!</pre>        |
| P 03DE FE |              | 1252                                      | inc             | R15                          | !test R15 = 0!                        |
| P O3DF FA | OE           | 1253                                      | djnz            | R15,get_s2                   | Isrc in reg memory!                   |
| P 03E1 8D | .0000*<br>FB | 1254 1255 det s1                          | JP<br>• nush    | R11                          | isic in ser memory:                   |
| P 03E6 82 | BE           | 1256                                      | lde             | R11.@RR14                    | !get byte!                            |
| P 03E8 B9 | 7C           | 1257                                      | ld              | TEMP 1, R11                  | imove to common!                      |
| P 03EA 50 | EB           | 1258                                      | pop             | R11                          | Irestore user's!                      |
| P O3EC AO | EE           | 1259                                      | incw            | RR14                         | lupdate src ptr!                      |
| P OSEE AF | FF 70        | 1261 get \$2                              | · 1d            | TEMP 1 ARIS                  | last bytel                            |
| P 03F2 FE |              | 1262                                      | inc             | R15                          | lupdate src ptr!                      |
| P 03F3 AF |              | 1263                                      | ret             |                              |                                       |
| P 03F4    |              | 1264 END                                  | get_src         |                              |                                       |
|           |              | 1265 CLOPAL                               |                 | I for DAPT IT o              | n] v I                                |
| P 0.3F4   |              | 1267 Dut de                               | s+              | PROCEDURE                    | 11 <b>1y</b> :                        |
| 1 0 ) 1 4 |              | 1268 !*****                               | ********        | ***********                  | ******************                    |
|           |              | 1269 Purpo                                | se = ,          | To store desti               | nation byte from TEMP_1               |
|           |              | 1270                                      | ,               | into reg/ext/s               | er memory                             |
|           |              | 1271                                      | -               | DD11 undeted                 |                                       |
|           | Υ            | 1272 Uutpu                                | L =<br>******** |                              | ******************                    |
|           |              | 1274 ENTRY                                |                 |                              | •                                     |
| P 03F4 EE |              | 1275                                      | inc             | R14                          | !test R14 = 0!                        |
| P 03F5 EA | 06           | 1276                                      | djnz            | R14,put_s1                   | !dest in ext memory!                  |
| P 03F7 FE |              | 1277                                      | inc             | R15                          | !test R15 = 0!                        |
| P 03F8 FA | UE OCO       | 1278                                      | ajnz            | R15, put_s2                  | idest in reg memory:                  |
| P OSFA OD | 5000 = ·     | 12/9<br>1280 put s1                       | JP<br>• nush    | R11                          | idest in ser memory:<br>isave user's! |
| P 03FF B8 | 7C           | 1281                                      | ld              | R11.TEMP 1                   |                                       |
| P 0401 92 | BE           | 1282                                      | lde             | @RR14,R1T                    |                                       |
| P 0403 50 | EB           | 1283                                      | рор             | R11                          | !restore user's!                      |
| P 0405 A0 | EE           | 1284                                      | incw            | RR14                         |                                       |
| P 0407 AF | 7C FF        | 1285                                      | ret<br>• 1d     | ARIS TEMP 1                  |                                       |
| P 0408 FF | IC EF        | 1280 put_82                               | inc             | R15                          |                                       |
| P 040C AF |              | 1288                                      | ret             |                              | 1                                     |
| P 040D    |              | 1289 END                                  | put des         | t                            |                                       |

| P. OHOD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1291<br>1292<br>1293<br>1294                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CONSTAN<br>MODE<br>char<br>INTERNA                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | := TEI<br>:= TEI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MP_3<br>MP_1                                    |                                                                                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P 040D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1295                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ver asc                                                              | PROCEDU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | *****                                           | *****************                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1290<br>1297<br>1298                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpos                                                               | e =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | To verify<br>hex or dec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | input<br>imal A                                 | character as valid<br>ISCII.                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1300<br>1301<br>1302                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Input                                                                | = .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | TEMP_1 = 8<br>TEMP_3 = 0<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -bit i<br>=> te<br>=> te                        | nput<br>st for hex,<br>st for decimal                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1304<br>1305                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Output                                                               | =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Carry FLAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | = 0 i<br>1 i                                    | f no error<br>f error.                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1306                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ******                                                               | *******                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | **********                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | *****                                           | ***********                                                                                                                                                                                                                            |
| D 040D 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1307                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ENTRY                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                 |                                                                                                                                                                                                                                        |
| P 040D 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 71                         | 1308                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ×                                                                    | and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | char,#%7F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                 | 17-bit ASCII!                                                                                                                                                                                                                          |
| P 0410 A6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 30                         | 1309                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | cp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | char,#'0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -                                               | irange start: 'U'!                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 34                         | 1311                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | Jr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | obar #101+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                               | ino goou:<br>Ideo range end: 1911                                                                                                                                                                                                      |
| P 0418 7B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 74                         | 1312                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ult ver ok                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •                                               | fall's well!                                                                                                                                                                                                                           |
| P 041A 76                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7Ĕ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 01                         | 1313                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | tm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MODE. #1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                 | idec or hex?!                                                                                                                                                                                                                          |
| P 041D EB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ÓВ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                            | 1314                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | jr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | nz, ver erc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                 | ino good!                                                                                                                                                                                                                              |
| P 041F 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7 C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DF                         | 1315                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | char,#LNOT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ('a'-'                                          | A') !insure upper case!                                                                                                                                                                                                                |
| P 0422 A6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 41                         | 1316                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | cp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | char,#'A'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                 | <pre>!check A-F range!</pre>                                                                                                                                                                                                           |
| P 0425 7B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                            | 1317                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | jr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ult, ver_er                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | r                                               | ino good!                                                                                                                                                                                                                              |
| P 0427 A6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 47                         | 1318                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | wan akt                                                              | сp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | char,#'F'+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                               | lend hex range!                                                                                                                                                                                                                        |
| P OUCH FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1220                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ver_ok:                                                              | . aaf                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                 | Leemplement connul                                                                                                                                                                                                                     |
| P 042R EF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1320                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ver erc                                                              | : cci<br>: ret                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                 | icomplement carry!                                                                                                                                                                                                                     |
| P 042C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1322                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | END                                                                  | ver asc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                 |                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1324                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | INTERNA                                                              | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                 |                                                                                                                                                                                                                                        |
| P 042C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1325                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | bcd_bin                                                              | PROCEDU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                 |                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                      | * * * * * * * * *                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                 |                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1326                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                      | *******                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | **********                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | *****                                           | ********************                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | 1326<br>1327<br>1328                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpos                                                               | e =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | To convert                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | next                                            | bed digit to binary.                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            | 1326<br>1327<br>1328<br>1329<br>1330                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpos                                                               | e =<br>=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | To convert<br>TEMP_1 = d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | next<br>igit                                    | bcd digit to binary.                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            | 1326<br>1327<br>1328<br>1329<br>1330<br>1331                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Purpos<br>Input<br>Output                                            | e =<br>=<br>=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | To convert<br>TEMP_1 = d<br>RR12 = RR1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | next<br>igit<br>2 <b>*</b> 10                   | bcd digit to binary.<br>) + digit                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            | 1326<br>1327<br>1328<br>1329<br>1330<br>1331<br>1332                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpos<br>Input<br>Output                                            | e =<br>=<br>=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | To convert<br>TEMP_1 = d<br>RR12 = RR1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ******<br>next<br>igit<br>2 * 10<br>*****       | bcd digit to binary.<br>) + digit                                                                                                                                                                                                      |
| P 042C 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OF                         | 1326<br>1327<br>1328<br>1329<br>1330<br>1331<br>1332<br>1333                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>********                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | To convert<br>TEMP_1 = d<br>RR12 = RR1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | next<br>igit<br>2 * 10<br>*****                 | bcd digit to binary.                                                                                                                                                                                                                   |
| P 042C 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7.C<br>7.C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OF                         | 1326<br>1327<br>1328<br>1329<br>1330<br>1331<br>1332<br>1333<br>1334                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>********************************                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>***********************************                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | next<br>igit<br>2 # 10<br>#****                 | <pre>bcd digit to binary. ) + digit ***********************************</pre>                                                                                                                                                          |
| P 042C 56<br>P 042F A6<br>P 0432 BB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7.C<br>7.C<br>2.D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0F<br>09                   | 1326<br>1327<br>1328<br>1329<br>1330<br>1331<br>1332<br>1333<br>1334<br>1335<br>1336                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | To convert<br>TEMP_1 = d<br>RR12 = RR1:<br>TEMP_1,#\$0<br>TEMP_1,#9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | next<br>igit<br>2 <b>#</b> 10<br>*****          | <pre>bcd digit to binary. ) + digit ***********************************</pre>                                                                                                                                                          |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7.C<br>7C<br>2D<br>DD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0F<br>09                   | 1326<br>1327<br>1328<br>1329<br>1330<br>1331<br>1332<br>1333<br>1334<br>1335<br>1336<br>1337                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Purpose<br>Input<br>Output<br>******<br>ENTRY                        | e =<br>=<br>=<br>**********<br>cp<br>jr<br>add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | To convert<br>TEMP_1 = d<br>RR12 = RR11<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt, 5cd b1<br>R13,R13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | *****<br>igit<br>2 * 10<br>*****                | bcd digit to binary.<br>) + digit<br>*************************<br>!isolate digit!<br>!verify valid!<br>!error!                                                                                                                         |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02<br>P 0434 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7C<br>7C<br>2D<br>DD<br>CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0F<br>09                   | 1326<br>1327<br>1328<br>1329<br>1330<br>1331<br>1332<br>1333<br>1334<br>1335<br>1336<br>1337<br>1338                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpose<br>Input<br>Output<br>*******<br>ENTRY                       | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R13,R13<br>R12,R12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | *****<br>igit<br>2 * 10<br>*****                | <pre>bcd digit to binary. ) + digit ***********************************</pre>                                                                                                                                                          |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02<br>P 0436 12<br>P 0438 7B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 7.C<br>7C<br>2D<br>DD<br>CC<br>27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0F<br>09                   | 1326<br>1327<br>1328<br>1329<br>1330<br>1331<br>1332<br>1333<br>1334<br>1335<br>1336<br>1337<br>1338<br>1339                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | <pre>e = = = and cp jr add jr</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | To convert<br>TEMP_1 = d<br>RR12 = RR1.<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt, 5ed_b1<br>R12,R12<br>e,bed_b1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | next<br>igit<br>2 * 10<br>*****                 | <pre>bcd digit to binary. ) + digit ***********************************</pre>                                                                                                                                                          |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02<br>P 0436 12<br>P 0438 7B<br>P 0438 7B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 7 C C 2D C C 27 C 20 C 27 C 20 C 27 C 20 C 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0F<br>09                   | 1326<br>1327<br>1328<br>1329<br>1330<br>1332<br>1333<br>1334<br>1335<br>1336<br>1337<br>1338<br>1339<br>1340                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Purpose<br>Input<br>Output<br>******<br>ENTRY                        | e =<br>=<br>=<br>*********<br>cp<br>jr<br>add<br>adc<br>jr<br>push                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#%0<br>TEMP_1,#%<br>ugt,bed_b1<br>R13,R13<br>R12,R12<br>c,bed_b1<br>R12<br>R12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ******<br>igit<br>2 * 10<br>*****<br>F          | <pre>bcd digit to binary. ) + digit ***********************************</pre>                                                                                                                                                          |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02<br>P 0438 7B<br>P 0438 7B<br>P 0438 70<br>P 0432 70<br>P 0432 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7C<br>7C<br>2D<br>2C<br>27C<br>2D<br>C<br>27C<br>2D<br>C<br>27C<br>2D<br>C<br>27C<br>2D<br>C<br>27C<br>2D<br>C<br>27C<br>2D<br>C<br>27C<br>2D<br>C<br>27C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2C<br>2D<br>2C<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2D<br>2C<br>2C<br>2D<br>2C<br>2C<br>2D<br>2C<br>2C<br>2D<br>2C<br>2C<br>2D<br>2C<br>2C<br>2C<br>2D<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0F<br>09                   | 1326<br>1327<br>1328<br>1329<br>1330<br>1331<br>1332<br>1333<br>1334<br>1335<br>1337<br>1338<br>1337<br>1338<br>1339<br>1340<br>1341                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpose<br>Input<br>Output<br>******<br>ENTRY                        | e =<br>=<br>=<br>interfactors<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=<br>=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#%0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R12,R12<br>c,bcd_b1<br>R12<br>R13<br>P12 P12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ******<br>igit<br>2 * 10<br>*****<br>F          | <pre>bcd digit to binary. ) + digit ***********************************</pre>                                                                                                                                                          |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02<br>P 0436 12<br>P 0438 70<br>P 0438 70<br>P 0432 70<br>P 0432 70<br>P 0432 12<br>P 0432 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7C 2D DC 7C 2D C 27C 2D DC 20C 2D CC 20C 20C 2D CC 20C 20C 20C 20C 20C 20C 20C 20C 20C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0F<br>09                   | 1326<br>1327<br>1329<br>1329<br>1331<br>1332<br>1333<br>1334<br>1335<br>1337<br>1338<br>1337<br>1338<br>1339<br>1340<br>1341<br>1342                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpose<br>Input<br>Output<br>******<br>ENTRY                        | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>push<br>add<br>add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>**********<br>TEMP_1,#%0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R13,R13<br>R12,R12<br>c,5cd_b1<br>R12<br>R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ******<br>igit<br>2 * 10<br>*****<br>F          | <pre>bcd digit to binary. ) + digit ***********************************</pre>                                                                                                                                                          |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02<br>P 0434 02<br>P 0436 12<br>P 0438 7B<br>P 0438 70<br>P 043C 70<br>P 043C 70<br>P 043C 02<br>P 0440 27<br>B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 772DC<br>722DC<br>27C<br>20C<br>27C<br>20C<br>20C<br>20C<br>20C<br>20C<br>20C<br>20C<br>20C<br>20C<br>20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0F<br>09                   | 1326<br>1327<br>1329<br>1330<br>1331<br>1332<br>1333<br>1335<br>1336<br>1337<br>1338<br>1337<br>1340<br>1341<br>1344<br>1344<br>1344                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Purpose<br>Input<br>Output<br>******<br>ENTRY                        | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>jr<br>push<br>add<br>add<br>add<br>ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,5ed_b1<br>R12,R12<br>c,bed_b1<br>R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bed_b2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ******<br>next<br>igit<br>2 * 10<br>*****       | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 12<br>P 0436 12<br>P 0438 7B<br>P 0438 70<br>P 0432 70<br>P 0432 70<br>P 0432 02<br>P 0442 72<br>P 0442 72<br>P 0444 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 772DC<br>722DC<br>27C<br>20C<br>27C<br>20C<br>20C<br>20D<br>20D<br>20D<br>20D<br>20D<br>20D<br>20D<br>20D<br>20D<br>20D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0F<br>09                   | 1326<br>1327<br>1329<br>1330<br>1331<br>1332<br>1333<br>1335<br>1335<br>1335<br>1336<br>1337<br>1338<br>13340<br>1344<br>1344<br>1344<br>1344                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Purpose<br>Input<br>Output<br>******<br>ENTRY                        | <pre>e = = = and cp jr add adc jr push push add adc jr add adc add adc </pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | To convert<br>TEMP_1 = d<br>RR12 = RR1.<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt, 5ed_b1<br>R12,R12<br>c, bcd_b1<br>R12<br>R13<br>R13,R13<br>R12,R12<br>c, bcd_b2<br>R13,R13<br>R13,R13<br>R12,R12<br>c, bcd_b2<br>R13,R13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ******<br>next<br>igit<br>2 * 10<br>******<br>F | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02<br>P 0436 12<br>P 0436 12<br>P 0436 70<br>P 043C 70<br>P 043C 70<br>P 0443C 70<br>P 0443C 02<br>P 0443C 02<br>P 0442 7B<br>P 0444 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 772DDC<br>772DDC<br>260D<br>200<br>200<br>200<br>200<br>200<br>200<br>200<br>200<br>200<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0F<br>09                   | 13267<br>1327<br>13290<br>1333<br>1333<br>1333<br>1333<br>1335<br>1337<br>1337<br>1337                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Purpose<br>Input<br>Output<br>******<br>ENTRY                        | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>add<br>adc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#%0<br>TEMP_1,#9<br>ugt,bcd_b1<br>R13,R13<br>R12,R12<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>R12,R12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ******<br>next<br>igit<br>2 * 10<br>******<br>F | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 043F 2 BB<br>P 0434 02<br>P 0434 02<br>P 0438 78<br>P 0438 78<br>P 0438 70<br>P 0432 70<br>P 0432 70<br>P 0440 12<br>P 0440 12<br>P 0444 78<br>P 0448 78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 772DDC<br>27000<br>2000<br>2000<br>2000<br>2000<br>2000<br>2000<br>20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 <b>F</b><br>09           | 13267<br>132278<br>1322301<br>133231<br>133334<br>133334<br>13336<br>133378<br>13340<br>13341<br>13341<br>13344<br>13344<br>13344<br>13445<br>13445<br>13447                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#%0<br>TEMP_1,#9<br>ugt,bcd_b1<br>R13,R13<br>R12,R12<br>c,bcd_b1<br>R12<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ******<br>igit<br>2 * 10<br>******              | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 043F 28<br>P 0434 02<br>P 0434 02<br>P 0438 70<br>P 0438 70<br>P 0438 70<br>P 0438 70<br>P 0442 02<br>P 0440 12<br>P 0442 78<br>P 0444 02<br>P 0448 78<br>P 0444 04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 772DC<br>772DC<br>2000<br>2000<br>2000<br>2000<br>2000<br>2000<br>2000<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OF<br>O9<br>ED             | 13267<br>13227<br>13229<br>13329<br>13332<br>13332<br>13334<br>13336<br>13338<br>13338<br>13338<br>13349<br>13344<br>13344<br>13344<br>13344<br>13344<br>13344<br>13344<br>13345<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13349<br>13356<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13357<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>13577<br>135777<br>135777<br>135777<br>135777<br>1357777<br>1357777777777                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>jr<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>**********<br>TEMP_1,#%0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R13,R13<br>R12,R12<br>c,bcd_b1<br>R12<br>R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,RT2<br>c,bcd_b2<br>R13,RT4<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>C,bcd_b2<br>R13,RT4<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_b2<br>C,bcd_                | ******<br>next<br>igit<br>2 * 10<br>******      | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 02<br>P 0436 12<br>P 0436 12<br>P 0436 70<br>P 0438 70<br>P 0438 70<br>P 0438 70<br>P 0438 02<br>P 0448 70<br>P 0444 02<br>P 0448 78<br>P 0444 04<br>P 0444 04<br>P 0444 04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7C<br>2DD<br>2C<br>27C<br>2DD<br>27C<br>20D<br>27C<br>20D<br>20C<br>19<br>DD<br>2C<br>37C<br>20D<br>2C<br>27C<br>20D<br>2C<br>27C<br>20D<br>2C<br>27C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>20D<br>2C<br>2C<br>20D<br>2C<br>20D<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C<br>2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0F<br>09<br>ED             | 132678<br>13229012323<br>1323011333335678338901<br>1333335678338901<br>133334567338901<br>133442344578<br>13344678133449<br>1334467849                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | To convert<br>TEMP_1 = d<br>RR12 = RR1.<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R13,R13<br>R12,R12<br>c,bcd_b1<br>R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,TEMP_1<br>R12,R12<br>c,bcd_b2<br>R13,TEMP_1<br>R12,R12<br>c,bcd_b2<br>R13,TEMP_1<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,   | ******<br>next<br>igit<br>2 * 10<br>*****<br>F  | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 042F A6<br>P 0432 BB<br>P 0434 12<br>P 0436 12<br>P 0436 12<br>P 0436 70<br>P 0436 70<br>P 0436 70<br>P 0436 70<br>P 0436 02<br>P 0442 78<br>P 0442 78<br>P 0444 12<br>P 0444 78<br>P 0445 78<br>P 0455 78<br>P 055 78<br>P 0 | 7CC<br>72D<br>DCC<br>72C<br>DDC<br>72C<br>DD<br>CC<br>13C<br>7CC<br>9D<br>0C<br>13C<br>0B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0F<br>09<br>ED<br>00       | 132678<br>132278<br>13230<br>13323<br>13333<br>13335<br>13335<br>13338<br>13335<br>13338<br>13344<br>1334478<br>1334478<br>1334478<br>1334478<br>1334478<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13345<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13355<br>13555<br>13555<br>13555<br>13555<br>13555<br>13555<br>135555<br>135555<br>135555<br>135555<br>135555<br>135555555<br>1355555555                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | To convert<br>TEMP_1 = d<br>RR12 = RR1.<br>TEMP_1,#\$0<br>TEMP_1,#9<br>Ugt, bed_b1<br>R12,R12<br>c,bed_b1<br>R12,R12<br>c,bed_b1<br>R13,R13<br>R12,R12<br>c,bed_b2<br>R13,RT3<br>R12,R12<br>c,bed_b2<br>R13,RT4<br>R12,R12<br>c,bed_b2<br>R13,RT5<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R12,R12<br>c,bed_b2<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13,RT6<br>R13, | ******<br>next<br>igit<br>2 * 10<br>*****<br>F  | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 566<br>P 0432 BB<br>P 0432 BB<br>P 0434 02<br>P 0438 72<br>P 0438 72<br>P 0438 70<br>P 0432 70<br>P 0432 70<br>P 0440 12<br>P 0440 12<br>P 0444 02<br>P 0444 78<br>P 0444 78<br>P 0444 78<br>P 0444 78<br>P 0444 78<br>P 0444 16<br>P 0450 78<br>P 0452 504                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7C<br>2D<br>DDC<br>27<br>EC<br>DD<br>CC<br>19<br>DCC<br>13<br>7C<br>COB<br>7C<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>20<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>27<br>CC<br>2<br>CC<br>27<br>CC<br>2<br>CC<br>2<br>CC<br>2<br>C<br>C<br>CC<br>CC<br>CC<br>CC<br>CC<br>CC<br>CC | 0F<br>09<br>ED<br>00       | 132678<br>1322901<br>132301<br>133334<br>133334<br>133334<br>133334<br>133334<br>133334<br>133367<br>1334412<br>1334434<br>13344788<br>133447889<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>1335512<br>135512<br>135512<br>135512<br>135512<br>135512<br>135512<br>135512<br>135512<br>135512<br>135512<br>135512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>1355512<br>13555512<br>13555512<br>13555555555555555555555555555555555555                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Purpose<br>Input<br>Output<br>******<br>ENTRY                        | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | To convert<br>TEMP_1 = d<br>RR12 = RR1.<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,bcd_b1<br>R13,R13<br>R12,R12<br>c,bcd_b1<br>R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>TEMP_1<br>R12,#0<br>c,bcd_b2<br>TEMP_1<br>R12,#0<br>c,bcd_b2<br>TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TE                                                                                         | ******<br>next<br>igit<br>2 * 10<br>******<br>F | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 043F 28<br>P 0432 88<br>P 0434 02<br>P 0438 78<br>P 0438 70<br>P 0438 70<br>P 0432 02<br>P 0442 78<br>P 0442 78<br>P 0442 78<br>P 0444 02<br>P 0444 78<br>P 0445 78<br>P 0448 78<br>P 0452 76<br>P 0452 76<br>P 0454 76<br>P 0454 76<br>P 0455 76<br>P 055 76<br>P 055 76<br>P 055 76    | 7CC<br>2DDCC<br>2CC<br>2DDCC<br>2CC<br>2CC<br>2DDCC<br>20<br>2CC<br>2DDCC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>20<br>2CC<br>2CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OF<br>O9<br>ED<br>O0<br>ED | $\begin{array}{c} 132278 \\ 332278 \\ 332301223 \\ 133233333333333333333333333333333$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>pop<br>add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R13,R13<br>R12,R12<br>c,bcd_b1<br>R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,RT3<br>R12,R12<br>c,bcd_b2<br>R13,RT3<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,TEMP_1<br>R13,T                                                                                   | ******<br>next<br>igit<br>2 * 10<br>******      | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 043F 2BB<br>P 0434 02<br>P 0434 02<br>P 0436 72<br>P 0438 70<br>P 0438 70<br>P 0438 70<br>P 0438 02<br>P 0449 02<br>P 0449 02<br>P 0440 12<br>P 0444 78<br>P 0448 78<br>P 0448 78<br>P 0448 78<br>P 0448 78<br>P 0444 04<br>P 0449 76<br>P 0449 76<br>P 0449 75<br>P 0449 75<br>P 0449 75<br>P 04450 75<br>P 0450 75<br>P 0450 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7CC<br>2DDCC<br>27CC<br>DDCC<br>27CC<br>DDCC<br>10DCC<br>17CC<br>20CC<br>10DCC<br>7CC<br>20DCC<br>10DCC<br>17CC<br>20DCC<br>10DCC<br>17CC<br>20DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC<br>10DCC                                                                                                                                                                                                                                                                                          | OF<br>O9<br>ED<br>ED       | $\begin{array}{c} 132278 \\ 3322301223 \\ 1332333335678 \\ 33333335678 \\ 333333333345678 \\ 3333333333355678 \\ 33333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 3333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 333345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 33345678 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 3334578 \\ 333578 \\ 3334578 \\ 3334578 \\ 333578 \\ 333578 \\ 333578 \\ 333578 \\ 333578 \\ 3337878 \\ 33378 \\ 33378 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333787 \\ 333778 \\ 333778 \\ 333778 \\ 333778 \\ 333778 \\ 333778 \\ 333778 \\ 333778 \\ 33$                                                             | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>adc<br>adc<br>adc<br>jr<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R12,R12<br>c,bcd_b1<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,TEMP_1<br>R12,#0<br>c,bcd_b2<br>R13,TEMP_1<br>R13,TEMP_1<br>R12,TEMP_1<br>R12,TEMP_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ******<br>next<br>igit<br>2 * 10<br>*****<br>F  | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 043F BB<br>P 0434 02<br>P 0434 12<br>P 0436 12<br>P 0436 12<br>P 0436 70<br>P 0438 70<br>P 0438 70<br>P 0438 70<br>P 0442 70<br>P 0442 70<br>P 0442 70<br>P 0444 70<br>P 0445 70<br>P 0450 70<br>P 0440 70<br>P 04450 70<br>P 04450 70<br>P 04450 70<br>P 04450 70<br>P 04450 70<br>P 04450 70<br>P 0450 70        | 7C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2<br>7C<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OF<br>09<br>ED<br>ED<br>EC | $\begin{array}{c} 132278 \\ 132290 \\ 123230 \\ 1333333567 \\ 13333333567 \\ 13333333567 \\ 133334567 \\ 13333444 \\ 1334447 \\ 1334447 \\ 133557 \\ 133557 \\ 1335552 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 133555 \\ 1335555 \\ 1335555 \\ 1335555 \\ 1335555 \\ 1335555 \\ 13355555 \\ 13355555 \\ 13355555 \\ 133555555 \\ 13355555555 \\ 1335555555555$                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>********<br>and<br>cp<br>jr<br>add<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>sub<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>sub<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>adc<br>jr<br>add<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>j<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>jr<br>adc<br>j<br>j<br>a<br>j<br>a<br>j<br>a<br>j<br>adc<br>jr<br>j<br>adc<br>jr<br>adc<br>j<br>j<br>a<br>j<br>a<br>j<br>j<br>a<br>j<br>a<br>j<br>adc<br>j<br>j<br>j<br>a<br>j<br>j<br>j<br>j<br>a<br>j<br>a<br>j<br>j<br>j<br>a<br>j<br>a<br>j<br>j<br>j<br>j<br>j<br>j<br>a<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j<br>j | To convert<br>TEMP_1 = d<br>RR12 = RR1.<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R13,R13<br>R12,R12<br>c,bcd_b1<br>R13<br>R13,R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,TEMP_1<br>R12,TEMP_1<br>R12,TEMP_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ******<br>next<br>igit<br>2 * 10<br>*****<br>F  | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 043F BB<br>P 0434 02<br>P 0434 12<br>P 0436 12<br>P 0436 12<br>P 0436 70<br>P 0432 70<br>P 0432 70<br>P 0432 02<br>P 0442 70<br>P 0442 70<br>P 0442 70<br>P 0444 12<br>P 0444 70<br>P 0444 70<br>P 0444 70<br>P 0444 70<br>P 0445 750<br>P 0455 50<br>P 0455 AF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7C 2D DCC 27C 2D DCC 27C 2D DCC 13C 2C 0D DCC 13C 7C 0D DCC 7C 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | OF<br>O9<br>ED<br>ED<br>EC | $\begin{array}{c} 132278 \\ 90278 \\ 90278 \\ 132290 \\ 13333 \\ 13333 \\ 13333 \\ 13333 \\ 13333 \\ 13333 \\ 13334 \\ 13334 \\ 1334 \\ 4447 \\ 84951 \\ 13355 \\ 1335556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 135556 \\ 13$                       | Purpos<br>Input<br>Output<br>******<br>ENTRY                         | e =<br>=<br>=<br>********************************                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | To convert<br>TEMP_1 = d<br>RR12 = RR1.<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt, bed_b1<br>R12,R12<br>c,bed_b1<br>R12,R12<br>c,bed_b1<br>R13,R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bed_b2<br>R13,RT3<br>R12,R12<br>c,bed_b2<br>R13,RT4<br>R13,TEMP_1<br>TEMP_1<br>R12,TEMP_1<br>R12,TEMP_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ******<br>next<br>igit<br>2 * 10<br>*****<br>F  | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 0432 BB<br>P 0432 BB<br>P 0434 02<br>P 0438 7B<br>P 0438 7B<br>P 0438 70<br>P 043C 70<br>P 043C 70<br>P 0440 12<br>P 0440 12<br>P 0444 7B<br>P 0444 7B<br>P 0448 7B<br>P 0448 7B<br>P 0448 7B<br>P 0448 7B<br>P 0448 7B<br>P 0448 7B<br>P 0445 750<br>P 0457 50<br>P 045    | 7CC<br>2DDCC<br>2TC<br>DDCC<br>19DDC<br>13CC<br>7CC<br>7CC<br>7CC<br>7CC<br>7CC<br>7CC<br>7CC<br>7CC<br>7CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OF<br>O9<br>ED<br>ED<br>EC | $\begin{array}{c} 132678\\ 1322901\\ 1323334567\\ 133334567\\ 133334567\\ 133334567\\ 133334567\\ 133334567\\ 13334478\\ 1335512334456\\ 133555557\\ 133555557\\ 1355557\\ 1355557\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 1355567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 135567\\ 1$         | Purpos<br>Input<br>Output<br>******<br>ENTRY<br>bcd b2:              | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>pr<br>add<br>adc<br>jr<br>add<br>adc<br>pr<br>add<br>adc<br>pr<br>add<br>adc<br>pr<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>pr<br>add<br>adc<br>pr<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop<br>adc<br>pop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R12,R12<br>c,bcd_b1<br>R12,R12<br>c,bcd_b2<br>R13,RT3<br>R12,R12<br>c,bcd_b2<br>R13,RT3<br>R12,R12<br>c,bcd_b2<br>R13,TEMP_1<br>R12,TEMP_1<br>TEMP_1<br>TEMP_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ******<br>next<br>igit<br>2 * 10<br>******<br>F | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 0432 BB<br>P 0432 BB<br>P 0434 02<br>P 0438 70<br>P 0436 70<br>P 0436 70<br>P 0436 70<br>P 0436 70<br>P 0440 12<br>P 0440 12<br>P 0440 12<br>P 0440 12<br>P 0444 02<br>P 0444 70<br>P 0444 70<br>P 0444 70<br>P 0445 75<br>P 0452 50<br>P 0459 14<br>P 0455 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7CC<br>2DD<br>2CC<br>27CC<br>DD<br>2CC<br>27CC<br>DD<br>2CC<br>27CC<br>20D<br>2CC<br>27CC<br>20D<br>2CC<br>27CC<br>20D<br>2CC<br>27CC<br>20D<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>2DD<br>2CC<br>27CC<br>20D<br>2CC<br>27CC<br>20D<br>2CC<br>27CC<br>27CC<br>20D<br>2CC<br>27CC<br>27CC<br>27CC<br>27CC<br>27CC<br>27CC<br>27CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | OF<br>O9<br>ED<br>ED<br>EC | $\begin{array}{c} 132278 \\ 90278 \\ 9033333333333333333333333333333333333$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Purpos<br>Input<br>Output<br>******<br>ENTRY<br>bcd_b2:              | e =<br>=<br>=<br>******************************                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>***********************************                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ******<br>next<br>igit<br>2 * 10<br>*****<br>F  | <pre>bcd digit to binary.<br/>) + digit<br/>!!solate digit!<br/>!verify valid!<br/>!error!<br/>!2x!<br/>!overflow!<br/>!%x!<br/>!overflow!<br/>!8x!<br/>!overflow!<br/>!8x + d!<br/>!overflow!<br/>!10x + d!<br/>!restore stack!</pre> |
| P 042C 56<br>P 043F 88<br>P 0432 88<br>P 0434 02<br>P 0436 12<br>P 0436 70<br>P 0436 70<br>P 043C 70<br>P 043C 70<br>P 0442 78<br>P 0442 78<br>P 0442 78<br>P 0444 02<br>P 0444 78<br>P 0444 78<br>P 0444 78<br>P 0444 78<br>P 0444 78<br>P 0444 78<br>P 0445 75<br>P 0452 50<br>P 0455 50<br>P 0455 50<br>P 0455 50<br>P 0456 10<br>F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2C<br>2<br>7C<br>2C<br>2<br>7C<br>2C<br>2<br>7C<br>2C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7C<br>2<br>7<br>7C<br>2<br>7<br>7C<br>2<br>7<br>7<br>7<br>7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OF<br>09<br>ED<br>ED<br>EC | $\begin{array}{c} 132278 \\ 90278 \\ 903333335678 \\ 9001 \\ 1333333335678 \\ 9001 \\ 1333333335678 \\ 9001 \\ 13333444 \\ 9011 \\ 1333444 \\ 1334447 \\ 13344478 \\ 4901 \\ 1335557 \\ 1355567 \\ 1355567 \\ 135559 \\ 135559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13559 \\ 13$ | Purpose<br>Input<br>Output<br>*******<br>ENTRY<br>bcd_b2:<br>bcd_b1: | e =<br>=<br>=<br>**********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>pr<br>r<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>r<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>push<br>add<br>adc<br>push<br>add<br>adc<br>push<br>add<br>adc<br>push<br>add<br>adc<br>push<br>acc<br>push<br>adc<br>push<br>adc<br>push<br>acc<br>acc<br>acc<br>acc<br>acc<br>acc<br>acc<br>ac                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | To convert<br>TEMP_1 = d<br>RR12 = RR1<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt, 5cd b1<br>R12,R12<br>c, bcd b1<br>R13<br>R13,R13<br>R13,R13<br>R12,R12<br>c, bcd b2<br>R13,R13<br>R12,R12<br>c, bcd b2<br>R13,R13<br>R12,R12<br>c, bcd b2<br>R13,TEMP_1<br>R12,TEMP_1<br>TEMP_1<br>TEMP_1<br>TEMP_1<br>TEMP_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ******<br>next<br>igit<br>2 * 10<br>*****<br>F  | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |
| P 042C 56<br>P 043F 8B<br>P 0434 02<br>P 0434 12<br>P 0436 12<br>P 0436 12<br>P 0436 12<br>P 0436 70<br>P 0436 70<br>P 0432 02<br>P 0442 70<br>P 0442 70<br>P 0442 72<br>P 0444 72<br>P 0445 75<br>P 0452 50<br>P 0455 50<br>P 0455 50<br>P 0455 50<br>P 0456 15<br>P 0456 15<br>P 0456 15<br>P 0456 15<br>P 0466 10<br>P 0457    | 7C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2DD<br>2C<br>27C<br>2<br>7C<br>2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OF<br>09<br>ED<br>EC       | $\begin{array}{c} 13227890123.345678890123244478901232333334567890123444784467890123333333334567833334444784467843446783333333333344234447844678333333333333333333$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Purpos<br>Input<br>Output<br>******<br>ENTRY<br>bcd_b2:<br>bcd_b1:   | e =<br>=<br>=<br>*********<br>and<br>cp<br>jr<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>pr<br>push<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>push<br>push<br>push<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>push<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>add<br>adc<br>jr<br>push<br>adc<br>adc<br>jr<br>push<br>adc<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>jr<br>adc<br>adc<br>adc<br>adc<br>adc<br>jr<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc<br>adc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | To convert<br>TEMP_1 = d<br>RR12 = RR1.<br>TEMP_1,#\$0<br>TEMP_1,#9<br>ugt,5cd_b1<br>R13,R13<br>R12,R12<br>c,bcd_b1<br>R12,R12<br>c,bcd_b1<br>R13,R13<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,R13<br>R12,R12<br>c,bcd_b2<br>R13,TEMP_1<br>TEMP_1<br>TEMP_1<br>TEMP_1<br>TEMP_1<br>TEMP_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ******<br>next<br>igit<br>2 * 10<br>*****<br>F  | <pre>bcd digit to binary.<br/>) + digit<br/>***********************************</pre>                                                                                                                                                  |

| P                | 0463                         |                      | -                    | v  | 1363<br>1364<br>1365<br>1366<br>1367<br>1368<br>1369<br>1370<br>1371<br>1372<br>1373 | CONSTAN<br>s_len<br>s_adr<br>INTERNA<br>rdl<br>!******<br>Rotate<br>Input | T<br>PROCEDUI<br>*********<br>Digit La | :=<br>RE<br>###################################          | R12<br>R13<br>CD string<br>CD string<br>Dit 3-0 =                                     | ; length<br>; address<br>= new digit                                                                            |
|------------------|------------------------------|----------------------|----------------------|----|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                  |                              |                      |                      |    | 1374<br>1375<br>1376<br>1377<br>1378<br>1379<br>1380<br>1381                         | Output                                                                    | = ,                                    | BCD stri<br>new digi<br>TEMP_1 t<br>Zero FLA<br>R12, R12 | ing rotat<br>it insert<br>oit 3-0 =<br>of high<br>oit 7-4 =<br>AG = 1 if<br>3 unmodif | ed left one digit;<br>ed in units position.<br>digit rotated out<br>order digit position<br>TEMP_1 <> 0<br>Tied |
|                  |                              |                      |                      |    | 1382                                                                                 | *******<br>FNTRY                                                          | *******                                | *******                                                  | *******                                                                               |                                                                                                                 |
| P<br>P<br>P<br>P | 0463<br>0465<br>0467<br>0469 | 70<br>02<br>F1<br>E5 | EC<br>DC<br>ED<br>ED | 7D | 1384<br>1385<br>1386<br>1387                                                         | rdl_01:                                                                   | push<br>add<br>swap<br>ld<br>and       | s_len<br>s_adr,s_<br>@s_adr<br>TEMP 2,6                  | len<br>s adr                                                                          | address of units place!                                                                                         |
| P                | 046E                         | 56                   | 7C                   | OF | 1389                                                                                 |                                                                           | and                                    | TEMP 1,4                                                 | #%0F                                                                                  | !isolate new digit!                                                                                             |
| P                | 0472                         | 45                   | ED                   | 7C | 1390                                                                                 |                                                                           | or                                     | TEMP 1,6                                                 | s adr                                                                                 | larve new hytel                                                                                                 |
| P                | 0478                         | гэ<br>Е4             | 7D                   | 7C | 1392                                                                                 |                                                                           | ld                                     | TEMP 1,1                                                 | EMP 1                                                                                 | isave new bytei                                                                                                 |
| P                | 047B                         | 00                   | ED                   |    | 1393                                                                                 |                                                                           | dec                                    | s_adr                                                    | -                                                                                     | !back-up pointer!                                                                                               |
| P                | 047D                         | 56                   | 7C                   | OF | 1395                                                                                 |                                                                           | and                                    | TEMP 1,4                                                 | \$TOF                                                                                 | !old high order digit!                                                                                          |
| P                | 0482                         | 50                   | EC                   |    | 1396                                                                                 | •                                                                         | pop                                    | s_len                                                    |                                                                                       | Irestore R12!                                                                                                   |
| P                | 0485                         | Ar                   |                      |    | 1398                                                                                 | END                                                                       | rdl                                    |                                                          | 1                                                                                     |                                                                                                                 |
|                  |                              |                      |                      |    | 1400                                                                                 | INTERNAL                                                                  | L                                      |                                                          |                                                                                       | ~                                                                                                               |
| P                | 0485                         |                      | ·                    |    | 1401                                                                                 | rdr                                                                       | PROCEDUI                               | RE                                                       |                                                                                       |                                                                                                                 |
|                  |                              |                      |                      |    | 1402                                                                                 | Rotate                                                                    | Digit R                                | lght                                                     |                                                                                       | *****                                                                                                           |
|                  |                              |                      |                      |    | 1404                                                                                 | Trout                                                                     | -                                      | R12 - BC                                                 | D string                                                                              | length                                                                                                          |
|                  |                              |                      |                      |    | 1406                                                                                 | 1                                                                         | -                                      | R13 = BC                                                 | D string                                                                              | address                                                                                                         |
|                  |                              |                      |                      |    | 1407<br>1408                                                                         |                                                                           | ,                                      | TEMP_1 b                                                 | oit 7-4 =                                                                             | new digit                                                                                                       |
|                  |                              |                      |                      |    | 1409                                                                                 | Output                                                                    | =                                      | BCD stri                                                 | ng rotat                                                                              | ed right one digit;                                                                                             |
|                  |                              |                      |                      | ,  | 1410<br>1411                                                                         |                                                                           |                                        | new digi<br>position                                     | t insert.                                                                             | ed in high order                                                                                                |
|                  |                              |                      |                      | •  | 1412                                                                                 |                                                                           |                                        | R12 unmo                                                 | dified                                                                                |                                                                                                                 |
|                  |                              |                      |                      |    | 1413                                                                                 | ******                                                                    | *******                                | к13 modi<br>*******                                      | .11ed<br>********                                                                     | ******                                                                                                          |
| <b>.</b>         | 0100                         | 70                   | <b>F</b> 0           |    | 1415                                                                                 | ENTRY                                                                     | nuak                                   | . 1                                                      |                                                                                       |                                                                                                                 |
| P (              | 0485                         | DE                   | EC                   |    | 1416                                                                                 | rdr 01:                                                                   | inc                                    | s_ien<br>s_adr                                           |                                                                                       |                                                                                                                 |
| P                | 0488                         | F1<br>FF             | ED                   | 75 | 1418                                                                                 | -                                                                         | swap                                   | es adr                                                   | n <sup>r</sup> od-                                                                    |                                                                                                                 |
| r (<br>P (       | 048D                         | ⊾⊃<br>57             | ED                   | OF | 1419                                                                                 |                                                                           | and                                    | es adr.                                                  | s adr<br>\$0F                                                                         | !isolate digit!                                                                                                 |
| P                | 0490                         | 56                   | 7C                   | FO | 1421                                                                                 |                                                                           | and                                    | TEMP 1,4                                                 | %F0                                                                                   | !isolate new digit!                                                                                             |
| P (              | 0493                         | 45<br>F5             | ЕD<br>7С             | ËD | 1422                                                                                 |                                                                           | or<br>ld                               | es adr.1                                                 | EMP 1                                                                                 | Isave new byte!                                                                                                 |
| P                | 0499                         | E4                   | 7E                   | 7C | 1424                                                                                 |                                                                           | ld<br>ding                             | TEMP_1,1                                                 | EMP_3                                                                                 | · · · · · · · · · · · · · · · · · · ·                                                                           |
| P                | 049C                         | 50                   | E9<br>EC             |    | 1425                                                                                 |                                                                           | ajnz<br>pop                            | s_len,rd<br>s_len                                        | ir_01                                                                                 | lloop till done!<br>!restore R12!                                                                               |
| P                | 04Á0                         | ĀF                   |                      |    | 1427                                                                                 | END                                                                       | ret                                    | -                                                        |                                                                                       |                                                                                                                 |
| - 1              |                              |                      |                      |    | 14/8                                                                                 | P 04 1 1                                                                  |                                        |                                                          |                                                                                       |                                                                                                                 |

# Bit Manipulation Routines

|       |       |     |    | 1460  | CONSTAN | Т       |                   |          |                                 |
|-------|-------|-----|----|-------|---------|---------|-------------------|----------|---------------------------------|
|       |       |     |    | 1461  | tim bi  | ts      | :=                | R12      |                                 |
|       |       |     |    | 1462  | t im ma | sk      |                   | R13      |                                 |
|       |       |     |    | 1/162 | CI OBTI | on      | •-                |          |                                 |
|       | 1     |     |    | 1161  | alb     | PROCEDU | DE                |          | ·                               |
| 1 044 | 1     |     |    | 1165  | 12220   |         | ********          |          | *******************             |
|       |       |     |    | 11166 | Bummen  |         | To                |          | abad bita in a buba             |
|       |       |     |    | 1400  | Furpos  | e =     | 10 00116          | ect sele | ite in the low order            |
|       |       |     |    | 1407  |         |         | into au           | jacent D | lis in the low order            |
|       |       |     |    | 1400  |         |         |                   | te byte  | . Opper bits in byte            |
|       |       |     |    | 1409  |         |         | are set           | CO Zero  | •                               |
|       |       |     |    | 14/0  | Tanut   | _       | P10 - 1           | nut but  |                                 |
|       |       |     |    | 14/1  | Input   | =       | $R_{12} = 10$     | iput byt | •                               |
|       |       |     |    | 14/2  |         |         | $n_{13} = ma$     | ASK. BIT | = I => corresponding            |
|       |       |     |    | 1473  |         |         |                   | input b  | it is selected.                 |
|       |       |     |    | 1475  | Output  | -       | R12 = cc          | llected  | bits                            |
|       |       |     |    | 1476  |         | -       |                   |          |                                 |
|       |       |     |    | 1477  | Note =  |         | For exam          | nple:    |                                 |
|       |       |     |    | 1478  |         |         | Input :           | R12 = 1  | \$(2)01110110                   |
|       |       |     |    | 1479  |         |         | •                 | R13 =    | \$(2)10000101                   |
|       |       |     |    | 1480  |         |         |                   | -        |                                 |
|       |       |     |    | 1481  |         |         | Output :          | R12 =    | \$(2)0000010                    |
|       |       |     |    | 1482  | ******  | ******* | ********          | *******  | ***********************         |
|       |       |     |    | 1483  | ENTRY   |         |                   |          |                                 |
| P 04A | 1 E 6 | 7C  | 08 | 1484  |         | 1d .    | TEMP 1,           | ¥8 ′     | !bit count!                     |
| P 04A | 4 BO  | 7 D |    | 1485  |         | clr     | TEMP <sup>2</sup> |          | !bits collected here!           |
| P 04A | 6 90  | EC  |    | 1486  | next1:  | rl      | tjm bits          | 5        | !bit 7 to bit 0!                |
| P 04A | 8 90  | ED  |    | 1487  |         | rl      | tjm mask          | ۲.       | !bit 7 to carry!                |
| P 04A | A FB  | 06  |    | 1488  |         | jr      | nc, no se         | elect    | !don't use this bit!            |
| P 04A | C EO  | EC  |    | 1489  |         | řr      | tjm bIts          | 3        |                                 |
| P 04A | E 90  | EC  |    | 1490  |         | rl      | tjm bits          | 3        | !bit 7 to 0 and carry!          |
| P 04B | 0 10  | 7 D |    | 1491  |         | rlc     | TEMP 2            |          | <pre>!collect source bit!</pre> |
|       |       |     |    | 1492  | no_sele | ct:     | -                 |          |                                 |
| P 04B | 2 00  | 7C  |    | 1493  | -       | dec     | TEMP_1            |          | · .                             |
| P 04B | 4 E B | FO  |    | 1494  |         | jr      | nz,next1          | 1        | !repeat!                        |
| P 04B | 6 C8  | 7 D |    | 1495  |         | ld      | R12,TEMP          | 2_2      |                                 |
| P 04B | 8 AF  |     |    | 1496  |         | ret     |                   |          |                                 |
| P 04B | 9     |     |    | 1407  | END     | clb     |                   |          |                                 |

| Ý 0489                                                                                                                                                                 | 1499 CONSTANT<br>1500 tjm_tabh<br>1501 tjm_tabl<br>1502 tjm_tab<br>1503 GLOBAL<br>1504 tjm PROCEDU                                                                                                                                         | := R14<br>:= R15<br>:= RR14<br>RE                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                        | 1506 Purpose =<br>1507<br>1508<br>1509<br>1510<br>1511<br>1512<br>1513<br>1514<br>1515<br>1516                                                                                                                                             | To take a jump to a routine address<br>determined by the state of selected<br>bits in a source byte. A bit<br>is 'selected' by a one in the<br>corresponding position of a mask.<br>The 'selected' bits are packed into<br>adjacent bits in the low order end of<br>the byte. This value is then doubled,<br>and used as an index into the jump<br>table. |
|                                                                                                                                                                        | 1517 Input =<br>1518<br>1519<br>1520                                                                                                                                                                                                       | RR14 = address of jump table in<br>program memory.<br>R12 = input data<br>R13 = mask                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                        | 1522 ENTRY                                                                                                                                                                                                                                 | **********                                                                                                                                                                                                                                                                                                                                                |
| P 04B9 D6 04A1'<br>P 04BC 02 CC<br>P 04BE 16 EE 00<br>P 04C1 02 FC<br>P 04C3 16 EE 00<br>P 04C6 C2 DE<br>P 04C6 AC EE<br>P 04C6 AC EE<br>P 04CC E8 ED<br>P 04CC 230 EE | 1523       call         1524       add         1525       adc         1526       add         1527       adc         1528       ldc         1529       incw         1530       ldc         1531       ld         1532       jp         1534 | <pre>clb !collect selected bits!<br/>tjm_bits,tjm_bits !collected bits # 2!<br/>tjm_tabh,#0 !in case carry!<br/>tjm_tabl,tjm_bits<br/>tjm_tabh,#0 !tjm_tab points to!<br/>tjm_mask,@tjm_tab !table entry!<br/>tjm_tab<br/>tjm_tabl,@tjm_tab !get table entry!<br/>tjm_tabh,tjm_mask !into tjm_tab!<br/>@tjm_tab !bye!</pre>                               |
| P 04D0                                                                                                                                                                 | 1535 END tjm<br>1536 END PART T                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                           |

0 errors Assembly complete

# ROMLESS Z8 SUBROUTINE LIBRARY PART II

| Z8ASM<br>LOC | 3.02<br>OBJ CODE | STMT SOURCE STATEMENT                                                                                                                                                                                                                                                                                    |
|--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                  | 1<br>2<br>3 PART_II MODULE<br>4                                                                                                                                                                                                                                                                          |
|              |                  | 5<br>6 !'ROMLESS Z8' SUBROUTINE LIBRARY PART II<br>7 !                                                                                                                                                                                                                                                   |
|              |                  | 9 CONSTANT<br>10 !Register Usage!<br>11                                                                                                                                                                                                                                                                  |
|              |                  | 12 RAM_START := %7F<br>13                                                                                                                                                                                                                                                                                |
|              | ·                | 14 P3M save := RAM_START<br>15 TEMP 3 := P3M save-1<br>16 TEMP <sup>-2</sup> := TEMP 3-1<br>17 TEMP <sup>-1</sup> := TEMP <sup>-2</sup> -1<br>18 TEMP <sup>-4</sup> := TEMP <sup>-1</sup> -1                                                                                                             |
|              |                  | 19<br>20 !The following registers are modified/referenced<br>21 by the Serial Routines ONLY. They are<br>22 available as general registers to the user<br>23 who does not intend to make use of the<br>24 Serial Routines!<br>25                                                                         |
|              |                  | 26       SER_char       :=       TEMP 4-1         27       SER_tmp2       :=       SER_char-1         28       SER_tmp1       :=       SER_tmp2-1         29       SER_put       :=       SER_tmp1-1         30       SER_len       :=       SER_put-1         31       SER_buf       :=       SER_len-2 |
|              |                  | 32 SER_imr := SER_buf-1<br>33 SER_ofg := SER_imr-1<br>34 !Serial Configuration Data<br>35 bit 7 : =1 => odd parity on<br>36 bit 6 : =1 => even parity on<br>36 bit 6 := 1 => even parity on                                                                                                              |
|              | Ň                | 37 (bit 6,7 = 11 => undefined)<br>38 bit 5 : undefined<br>39 bit 4 : undefined<br>40 bit 3 : =1 => input editting on<br>41 bit 2 : =1 => auto line feed enabled                                                                                                                                          |
|              |                  | 42 Dit 1 : =1 => BKEAK detection enabled<br>43 bit 0 : =1 => input echo on<br>44 !                                                                                                                                                                                                                       |
|              |                  | 45 op := \$80<br>46 ep := \$40<br>47 ie - \$08                                                                                                                                                                                                                                                           |
|              |                  | 48 al := \$04<br>49 be := \$02                                                                                                                                                                                                                                                                           |
|              |                  | 50 ec := \$01<br>51 SER get := SER cfg-1<br>52 SFR flg :- SFR ret-1                                                                                                                                                                                                                                      |
|              |                  | 53 !Serial Status Flags<br>54 bit 7 : =1 => serial I/O disabled                                                                                                                                                                                                                                          |
|              |                  | 55 bit 6 : undefined<br>56 bit 5 : undefined<br>57 bit 1 : -1 -> parity error                                                                                                                                                                                                                            |
|              |                  | 58 bit 3 := 1 => BREAK detected<br>59 bit 2 := 1 => input buffer overflow                                                                                                                                                                                                                                |
|              |                  | 60 bit 1 : =1 => input buffer not empty<br>61 bit 0 : =1 => input buffer full<br>62 !                                                                                                                                                                                                                    |
|              |                  | 63 sd := \$80<br>64 pe := \$10                                                                                                                                                                                                                                                                           |
|              |                  | 65 bd := \$08<br>66 bo := \$04<br>67 bne :- \$02                                                                                                                                                                                                                                                         |
|              |                  | 68 bf := \$01<br>69                                                                                                                                                                                                                                                                                      |

,

| 70<br>71 | RAM_TMR              | :=                                    | RAM_STAR   | T <b>-%</b> 1 | 0            |
|----------|----------------------|---------------------------------------|------------|---------------|--------------|
| 72       | SERltime             | :=                                    | SER flg-   | 1             |              |
| 73<br>74 | SERhtime             | :=                                    | SERltime   | -1            | ·            |
| 75       | !The foll            | owing register:                       | s are mod  | ifie          | d/referenced |
| 76       | by the T             | imer/Counter R                        | outines O  | NLY.          | They are     |
| 77       | availabl             | e as general r                        | egisters   | to_t          | he user      |
| 78       | Who does<br>Timer/Co | not intend to                         | make use   | 01            | the          |
| 80       | Time:/co             | uncer Koucines                        | 1          |               |              |
| 81       | TOD tic              | :=                                    | RAM TMR-   | 2             | *            |
| 82       | TOD_imr              | :=                                    | TOD tic-   | ī :           |              |
| 83       | TOD_hr               | :=                                    | TOD imr-   | 1             |              |
| 84       | TOD min              | :=                                    | TOD_hr-1   |               |              |
| 86       | TOD_tt               |                                       | TOD min-   | 1             |              |
| 87       | PLS <sup>-1</sup>    | :=                                    | TOD_tt_1   | •             |              |
| 88       | PLS_tmr              | :=                                    | PLS_1-1    |               |              |
| 89       | PLS <sup>2</sup>     | := /                                  | PLS tmr-   | 1             |              |
| 90       | -                    |                                       | -          | ,             |              |
| 91       | RAM END              | :=                                    | PLS_2      |               |              |
| 92       | STACK                | :=                                    | RAM_END    |               |              |
| 93<br>01 | Fouivale             | nt working reg                        | ister enu  | stes          |              |
| 95       | for abov             | e register lavo                       | out!       | ave 5         |              |
| 96       |                      | · · · · · · · · · · · · · · · · · · · |            |               |              |
| 97       | !register            | file %70 - %71                        | F1         |               |              |
| 98       | RAM_START            | r :=                                  | %70        | !for          | SRP!         |
| 99       | "P2Meaua             | • -                                   | P15        |               |              |
| 100      | rfjmsave<br>rTFMP 3  | :=                                    | ホリラ<br>R1れ |               |              |
| 102      | rTEMP <sup>2</sup>   | :=                                    | R13        |               |              |
| 103      | rTEMP1               | :=                                    | R12        |               |              |
| 104      | rrTEMP_1             | :=                                    | RR12       |               |              |
| 105      | rTEMP_1h             | :=                                    | R12        |               |              |
| 106      | rTEMP_11             | :=                                    | R13        |               |              |
| 107      | riemp 4              | :=                                    | R11<br>P10 |               |              |
| 109      | rSERtmp2             | .=                                    | RQ         |               |              |
| 110      | rSERtmp1             | :=                                    | R8         |               |              |
| 111      | rrSERtmp             | :=                                    | RR8        |               |              |
| 112      | rSERtmpl             | :=                                    | R9         |               |              |
| 113      | rSERtmph             | :=                                    | R8         |               |              |
| 114      | rSERPUC              | :=                                    | R/<br>PC   |               |              |
| 116      | rrSERbuf             | .=                                    | RR4        |               |              |
| 117      | rSERbufh             | :=                                    | R4         |               |              |
| 118      | rSERbufl             | :=                                    | R5         | •             |              |
| 119      | rSERimr              | :=                                    | R3         |               | *            |
| 120      | rSERcfg              | :=                                    | R2         |               |              |
| 121      | rSEkget              | :=                                    | R1<br>R0   |               |              |
| 122      | rSERIIG              | :=                                    | RU         |               |              |
| 124      |                      |                                       |            |               |              |
| 125      | !register            | file %60 - %6H                        | 71         |               |              |
| [26      | RAM TMRr             | :=                                    | \$60       | for!          | SRP!         |
| 127      | rTODtic              | :=                                    | R13        |               |              |
| 128      | r IODimr             | :=                                    | K12        |               |              |
| 130      | rTODmin              | i = '                                 | R10        |               |              |
| 131      | rTODsec              |                                       | R9         |               |              |
| 132      | rTODtt               | :=                                    | RŚ         |               |              |
| 133      | rPLS_1               | :=                                    | R7         |               |              |
| 134      | rPLStmr              | :=                                    | R6         |               |              |
| 135      | rPLS 2               | :=                                    | R5         |               |              |

# Serial Routines

| P 0000                                                                                                            | 16<br>16<br>16<br>16<br>16<br>16<br>17<br>17<br>17<br>17                                 | 4 CONSTANT<br>5 si_PTR<br>6 si_TMP1<br>7 si_TMP2<br>8 GLOBAL<br>9 ser_init<br>0 !************************************ | := RR14<br>:= R11<br>:= R13<br>PROCEDURE<br>************************************                                                                                                                                                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                   | 17<br>17<br>17<br>17<br>17<br>17                                                         | 3 Purpose =<br>4<br>5<br>6<br>7<br>8 Input =                                                                          | To initialize the serial channel and<br>RAM flags for serial I/O. Serial<br>input occurs under interrupt control.<br>Serial output occurs in a polled mode.<br>RR14 = address of parameter list in                                                                                                                                                  |
|                                                                                                                   | 17<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18               | 9<br>0<br>1<br>2<br>3<br>4<br>4<br>5<br>5<br>6<br>6<br>7<br>8<br>9                                                    | program memory (11 K14 = 0,<br>use defaults):<br>1 byte = Serial Configuration Data<br>(see definition of SER_cfg)<br>1 byte = IMR mask for nestable<br>interrupts<br>1 word = address of circular input<br>buffer (in reg/ext memory)<br>1 byte = Length of input buffer<br>1 byte = Baud rate counter value<br>1 byte = Baud rate prescaler value |
| ,                                                                                                                 | 19<br>19<br>19<br>19<br>19                                                               | 0<br>1<br>2 Output =<br>3<br>4                                                                                        | (unshifted)<br>Serial I/O operations initialized.<br>R11, R12, R13, R14, R15 modified.                                                                                                                                                                                                                                                              |
| •<br>•<br>•                                                                                                       | 19<br>19<br>19<br>19<br>20<br>20<br>20<br>20<br>20<br>20<br>20<br>20<br>20<br>20         | 5 Note`=<br>6<br>7<br>8<br>9<br>0<br>1<br>2<br>2<br>3<br>4<br>5<br>5<br>6                                             | Defaults:<br>Input echo on<br>Input editting on<br>BREAK detection enabled<br>No parity<br>Auto line feed on<br>Input Buffer Address = SER char<br>Input buffer length = 1 byte<br>Baud Rate = 9600 (assuming<br>XTAL = 7.3728 MHz)<br>The instruction at \$0809 must result                                                                        |
| ,                                                                                                                 | 20<br>20<br>20<br>21<br>21<br>21                                                         | 7<br>8<br>9<br>0<br>1                                                                                                 | in a jump to the jump table entry for<br>ser_input.<br>If BREAK detection is disabled, and a<br>BREAK occurs, it will be received as a<br>continuous string of null characters.                                                                                                                                                                     |
|                                                                                                                   | 21<br>21<br>21<br>21                                                                     | 3<br>4<br>5<br>6 ************                                                                                         | The parameter list is not referenced<br>following initialization.<br>************************************                                                                                                                                                                                                                                           |
| P 0000 EE<br>P 0001 EA<br>P 0003 EC<br>P 0005 FC<br>P 0007 BC<br>P 0009 DC<br>P 0008 C3<br>P 000D DA<br>P 000F 56 | 21<br>21<br>21<br>00* 22<br>51* 22<br>72 22<br>05 22<br>BE 22<br>FC 22<br>73 F7 22<br>22 | 7 ENTRY<br>8 inc<br>9 djnz<br>0 ld<br>1 ld<br>2 si_1: ld<br>3 ld<br>4 si_2: ldci<br>5 djnz<br>6 and<br>7              | R14 !use defaults?!<br>R14,si 1 !no. given by caller.!<br>R14,#HI ser def !address of default!<br>R15,#LO ser def ! parameter list. !<br>si TMP1,#SER ofg<br>si TMP2,#5<br>@sI TMP1,@si PTR !get initialization!<br>si TMP2,si 2 !parameters!<br>SER_imr,#%F7 !insure no self-nesting!                                                              |

| P P P P P P | 0012<br>0015<br>0017<br>001A<br>001D<br>0020<br>0023                         | 56<br>88<br>56<br>46<br>44<br>E4                         | F 1<br>72<br>EB<br>7F<br>EB<br>7F             | FC<br>80<br>40<br>3F<br>7F<br>F7 | 228<br>229<br>230<br>231<br>232<br>233<br>234<br>235<br>236        | !initia                 | lize<br>AND<br>Id<br>AND<br>OR<br>AND<br>OR<br>LD                      | Port          | 2 3 Mode Register<br>TMR,#%FC<br>si_TMP1,SER_cfg<br>si_TMP1,#%80<br>si_TMP1,#%40<br>P3M_save,#%3F<br>P3M_save,si_TMP<br>P3M,P3M_save | for ser<br>!disable<br>!configu<br>!odd par<br>!P30/7 =<br>!mask of<br>!new se<br>!to writ                              | ial I/O!<br>TO!<br>ration data<br>ity select<br>Sin/Sout!<br>f old sett<br>lection!<br>e-only reg | ings!<br>ister! |
|-------------|------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------|----------------------------------|--------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|
| P           | 0026<br>0028<br>002A<br>002C<br>0031<br>0033<br>0035<br>0037<br>0038<br>003A | BC<br>C2<br>C3<br>C2<br>D6<br>C9<br>D9<br>DF<br>10<br>B9 | F4<br>DE<br>BE<br>000<br>6E<br>6F<br>EB<br>F5 | 0*                               | 237<br>238<br>239<br>241<br>242<br>244<br>244<br>245<br>246<br>248 | !initia                 | lize<br>ld<br>ldc<br>ldc<br>call<br>ld<br>ld<br>rl<br>scf<br>rlc<br>ld |               | si TMP1,#TO<br>si TMP2,@si PTR<br>@si TMP1,@si PTR<br>multiply<br>SERbtime,R12<br>SERltime,R13<br>si TMP1<br>si TMP1<br>PRE0,si TMP1 | <pre>!save co<br/>? !init c<br/>!get pre<br/>!TO x PF<br/>!save fo<br/>!dete<br/>!SHL 1!<br/>!continu<br/>!SHL 2!</pre> | ounter!<br>scaler!<br>EO!<br>r BREAK!<br>ction<br>ous mode!                                       | <br>!           |
| P<br>P<br>P | 003C<br>003D<br>003F<br>0041                                                 | 8F<br>B0<br>B0<br>B0                                     | 71<br>77<br>70                                |                                  | 249<br>250<br>251<br>252<br>253<br>254                             | ! 1n1t1a.               | DI<br>clr<br>clr<br>clr                                                | KAM           | SER_get<br>SER_put<br>SER_flg                                                                                                        | Idisable<br>Iinput b<br>Iempt<br>Ino erro                                                                               | interrupts<br>uffer!<br>y!<br>rs!                                                                 | s !             |
| P<br>P<br>P | 0043<br>0046<br>0049<br>004C                                                 | 56<br>56<br>46<br>9F                                     | FA<br>FB<br>FB                                | E7<br>EF<br>08                   | 255<br>256<br>257<br>258<br>259                                    | !initia]                | AND<br>and<br>or<br>EI                                                 | inte          | errupts!<br>IRQ,#%E7<br>IMR,#%EF<br>IMR,#%08                                                                                         | !clear I<br>!disable<br>!enable                                                                                         | RQ3 & 4!<br>IRQ4 (xmt)<br>IRQ3 (rcv)!                                                             | !               |
| P<br>P<br>P | 004D<br>0050<br>0051                                                         | 46<br>AF                                                 | F1                                            | 03                               | 260<br>261<br>262<br>263<br>264<br>265<br>266<br>267               | :go:<br>END<br>!Default | or<br>ret<br>ser_                                                      | init<br>or se | TMR,#%03<br>;<br>erial initializat                                                                                                   | !load/en                                                                                                                | able TO!                                                                                          | ۰.              |
| P<br>P<br>P | 0051<br>0053<br>0056                                                         | 0F<br>007<br>02                                          | A 00<br>03                                    | 1                                | 268<br>269<br>270<br>271<br>272<br>273                             | ser_def                 | RECC<br>:=<br>[ec+                                                     | )RD<br>•al+i  | <pre>[cfg_, imr_<br/>buf_<br/>len_, ctr_, pre<br/>e+be, \$00, SER_c</pre>                                                            | -<br>:har, 1,                                                                                                           | BYTE<br>WORD<br>BYTE]<br>\$02, \$03]                                                              | r               |

P 0058

P 0058 BO

P 005A 70 P 005C 70 P 005E 70 P 0060 D6 P 0063 7B P 0065 76 P 0068 6B P 006A 76 P 006D 6B

| 27<br>27<br>27                                                                              | 75 CONSTAN<br>76 rli_ler<br>77 GLOBAL   | Г<br>1       | := R13                                                                                                                       |                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------|-----------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21                                                                                          | 78 ser rlin                             | 1            | PROCEDURE                                                                                                                    |                                                                                                                                                                                   |
| 27                                                                                          | 79 <b>!***</b> ***                      | *******      | *************                                                                                                                | *******                                                                                                                                                                           |
| 28                                                                                          | 50 read 110<br>31                       | 16           |                                                                                                                              |                                                                                                                                                                                   |
| 28                                                                                          | 32 Purpose                              | 3 =          | To return inpu<br>up to 'carriag<br>maximum length                                                                           | ut from serial channel<br>ge return' character or<br>n requested or BREAK.                                                                                                        |
| 28                                                                                          | 36 Input :<br>37<br>38                  |              | RR14 = address<br>(in re<br>R13 = maximum                                                                                    | s of destination buffer<br>eg/ext memory)<br>length                                                                                                                               |
| 28<br>20<br>20<br>20<br>20<br>20                                                            | 39<br>90 Output<br>91<br>92<br>93<br>93 | =            | Input characte<br>RR14 = unmodif<br>R13 = length r<br>Carry Flag = -                                                         | ers is destination buffer.<br>fied<br>returned<br>1 if any error,<br>0 if no error.                                                                                               |
| 20                                                                                          | 95                                      |              | R12 indicates                                                                                                                | read status                                                                                                                                                                       |
| 20<br>20<br>20<br>30                                                                        | 96<br>97 Note =<br>98<br>99             |              | 1. Return will<br>program only a<br>characters hav<br>the serial lin                                                         | l be made to the calling<br>after the requisite<br>ve been received from<br>ne.                                                                                                   |
| 30<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>3             | 02<br>03<br>04<br>05<br>06<br>07<br>08  |              | 2. If input ed<br>'backspace' ch<br>the previous of<br>the destination<br>a 'delete' cha<br>previous chara<br>destination bu | ditting is enabled, a<br>naracter will cause<br>character (if any) in the<br>on buffer to be deleted;<br>aracter will cause all<br>acters (if any) in the<br>uffer to be deleted. |
| 30<br>37<br>37<br>37<br>37<br>37<br>37<br>37<br>37<br>37<br>37<br>37<br>37<br>37            | )9<br>10<br>11<br>12<br>13<br>14<br>15  |              | 3. If parity (<br>the parity err<br>if any charact<br>error. (Bit 7<br>then be examin<br>know which cha                      | (odd or even) is enabled,<br>ror flag (R14) will be set<br>ter returned had a parity<br>of each character may<br>ned if it is desirable to<br>aracter(s) had the error).          |
| 3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3 | 10<br>17<br>18<br>19<br>20<br>21        |              | 4. The status<br>'parity error'<br>overflow' will<br>as part of R12<br>SER_stat.                                             | flags 'BREAK detected',<br>', and 'input buffer<br>l be returned<br>2, but will be cleared in                                                                                     |
| 32<br>32<br>32<br>32                                                                        | 22<br>23<br>24<br>25                    |              | 5. The staus is<br>and 'input but<br>updated in SE                                                                           | flags: 'input buffer full'<br>ffer not empty' will be<br>R stat.                                                                                                                  |
| - 32                                                                                        | 26 *******                              | *******      | ************                                                                                                                 | **********************                                                                                                                                                            |
| 7E 32                                                                                       | 27 ENTRY<br>28                          | clr          | TEMP 3                                                                                                                       | !flag => read line!                                                                                                                                                               |
| 32                                                                                          | 29 ser_read                             | i:           | ́Р1н                                                                                                                         | leave original 1                                                                                                                                                                  |
| EF 3                                                                                        | 30                                      | pusn<br>push | R15                                                                                                                          | !dest. pointer!                                                                                                                                                                   |
| ED 3                                                                                        | 32                                      | push         | rli_len                                                                                                                      | !and length!                                                                                                                                                                      |
| 0170' 3                                                                                     | 33 rli_4:                               | call<br>ir   | ser_get                                                                                                                      | iget input character!                                                                                                                                                             |
| 72 CO 3                                                                                     | 35                                      | tm           | SER_cTg, #op L(                                                                                                              | OR ep !parity enabled?!                                                                                                                                                           |
| 08 3                                                                                        | 36                                      | jr<br>tm     | z,rli_1<br>TEMP 1 #480                                                                                                       | inol<br>Iparity error?!                                                                                                                                                           |
| 03 3                                                                                        | 38                                      | jr           | z,rli_1                                                                                                                      | Inol                                                                                                                                                                              |

| Р      | 006F   | 46  | 70        | 10  | 339           |        | or         | SER flg.#pe         | lves, set error flag!     |
|--------|--------|-----|-----------|-----|---------------|--------|------------|---------------------|---------------------------|
| P      | 0072   | D6  | òòo       | oσ¥ | 340 r         | li 1:  | call       | put dest            | Istore in buffer!         |
| P      | 0075   | A6  | 7E        | 00  | 341           |        | CD         | TEMP 3.#0           | Iread line?!              |
| P      | 0078   | EB  | 31        |     | 342           |        | ir         | nz, $rTi 2$         | Inol                      |
| P      | 007A   | 56  | 7C        | 7F  | 343           |        | and        | TEMP 1 #%7F         | lignore parity bit!       |
| Р      | 0070   | 76  | 72        | 08  | 344           |        | tm         | SER ofg.#ie         | linput editting on21      |
| Р      | 0080   | 6B  | 21        |     | 345           |        | ir         | z.rTi 9             | ino.1 -                   |
|        |        |     |           |     | 346 !         | input  | editting   | 1 -                 | ·                         |
| P      | 0082   | A6  | 7C        | 7F  | 347           |        | ср         | TEMP 1,#%7F         | !char = delete?!          |
| P      | 0085   | 6B  | 3E        |     | 348           |        | jr         | z,r1T_6             | lyes!                     |
| P      | 0087   | A6  | 7C        | 08  | 349           |        | cp         | TEMP_1,#%08         | !char = backspace?!       |
| P      | 0084   | EB  | 17        |     | 350           |        | jr         | nz,rli_9            | <pre>!no. continue!</pre> |
| P      | 0080   | 50  | 70        |     | 351           |        | pop        | TEMP_1              | get original length!      |
| r<br>D | 0000   | 10  | 70        | 70  | 352           |        | pusn       | TEMP 1              |                           |
| P      | 0090   | 6 R | 20        | 70  | 353           |        | cp         | IEMP_1,r11_1en      | any characters?!          |
| D      | 0093   | סט  | 30        |     | 324           |        | Jr         | eq,r11_0            | inone!                    |
| P      | 0095   | 26  | FF        | 02  | 377           | ,      | Inc        |                     | iundo last decrement!     |
| P      | 0090   | ĒĒ  | <b>D1</b> | 02  | 357           |        | inc        | R11                 | ipackspace & previous!    |
| P      | 009Á   | ĒĂ  | 02        |     | 358           |        | dinz       | $R_{11}$ $r_{1i}$ 7 | lovt!                     |
| P      | 0090   | 8B  | Č2        |     | 359           |        | ir         | $r_{1i}^{1}$        | Iregi                     |
| Ρ      | 009E   | 36  | ÈE        | 00  | 360 r         | li 7:  | sbc        | R14.#0              |                           |
| Ρ      | 00Å1   | 8B  | BD        |     | 361           |        | ir         | rli 4               |                           |
|        |        |     |           |     | 362           |        | <b>J</b> * |                     |                           |
| Ρ      | 00 A 3 | 00  | ED        |     | 363 r]        | li 9:  | dec        | rli len             | !in case cr!              |
| Р      | 00A5   | A 6 | 7C        | OD  | 364           | -      | cp         | TEMP 1,#%0D         | !carriage return?!        |
| P      | 00A8   | 6B  | 03        |     | 365           |        | jr         | z,rlī 3             | !end input!               |
| P      | OOAA   | DE  |           |     | 366           |        | inc        | rli_len             | !restore!                 |
| P      | OOAB   | DA  | В3        |     | 367 r]        | li_2:  | djnz       | rli_len,rli_4       | !loop for max length!     |
| P      | OOAD   | 50  | 70        | - 0 | 368 r]        | li_3:  | рор        | TEMP_1              | !original length!         |
| r<br>D | OOAF   | 24  | ED        | 70  | 369           | ·      | sub        | TEMP_1,rli_len      | !# chars returned!        |
| P      | 0082   | 00  | 70        |     | 370           |        | 1d         | rli_len,TEMP_1      | tell caller!              |
| D      | 00004  | 56  | 70        | 52  | 371           |        | 10         | R12, SER fig        | ireturn read status!      |
| 1      | 0000   | 50  | 10        | دع  | 312           | ,      | and        | SER_IIG,#LNOI (p    | e LUK DO LUK DO)          |
| Р      | OOBO   | CF  |           |     | 371           |        | rof        |                     | ireset for next time!     |
| P      | OOBÁ   | 76  | EC        | 90  | 375           |        | tm         | R12 #ne IOR bd I    | OR bo LOR ed              |
| Ρ      | OOBD   | 6B  | 01        |     | 376           |        | ir         | $z_rli 5$           | ino errori                |
| Ρ      | OOBF   | DF  |           |     | 377           |        | scf        |                     | Iset error return!        |
| Ρ      | 0000   | 50  | EF        |     | 378 r1        | li 5:  | рор        | R15                 | reduin:                   |
| Ρ      | 00C2   | 50  | ΕE        |     | 379           | -      | рор        | R14                 | !original buffer addr!    |
| Р      | 00C4   | AF  |           |     | 380           |        | ret        |                     |                           |
| _      |        |     |           |     | 381           |        |            |                     |                           |
| P      | 0005   | 50  | ED        |     | 382 r1        | i_6:   | рор        | rli_len             |                           |
| P      | 0007   | 50  | EF        |     | 383           |        | рор        | R15                 |                           |
| P      | 0009   | 50  | EE        |     | 384           |        | pop        | R14                 |                           |
| Г<br>D |        | СD  | 8D        |     | 385<br>286 FK | ID     | jr         | ser_read            | !start over!              |
|        | 0000   |     |           |     | 200 50        | 0      | ser_riit   | 1                   |                           |
| D      | 0000   |     |           |     | 280 66        | r rahe |            | PROCEDURE           |                           |
| r      | 0000   |     |           |     | 309 36        | *****  | *******    | *************       | ******************        |
|        |        |     |           |     | 391 re        | ad abs | olute      |                     |                           |
|        |        |     |           |     | 392           |        |            |                     |                           |
|        |        |     |           |     | 393 P         | urpose | =          | To return input     | from serial channel       |
|        |        |     |           |     | 394           | •      |            | of maximum length   | h requested. (Input       |
|        |        | 1   |           |     | 395           |        |            | is not terminated   | d with the receipt of     |
|        |        |     |           |     | 396           |        |            | a 'carriage retur   | rn'. BREAK will           |
|        |        |     |           |     | 397           |        |            | terminate read.)    |                           |
|        |        |     |           |     | 398           | -      | /          | 111 abban dat - 11  | a one og for laon slåst   |
|        |        |     |           |     | 399 N         | 076 =  | *******    | ATT Ofuel defail:   | s are as ior 'ser riin'.  |
|        |        |     |           |     | 400 F         | TRY    |            |                     |                           |
| Р      | 0000   | E6  | 7 E -     | 01  | 402           |        | 1d         | TEMP 3.#1           | !flag => read absolute!   |
| P      | OODO   | 8B  | 88        | ~ . | 403           |        | jr         | ser read            | J                         |
| P      | 00D2   |     |           |     | 404 EN        | D      | ser rabs   |                     |                           |
|        |        |     |           |     |               |        | _          |                     |                           |

,

| P 00D2                                | 406 GLOBAL<br>407 ser input<br>408 !****************<br>409 Interrupt servi | PROCEDURE<br>************************************                                                                                   |
|---------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| A A A A A A A A A A A A A A A A A A A | 410<br>411 Purpose =<br>412<br>413<br>414                                   | To service IRQ3 by inputting current<br>character into next available position<br>in circular buffer.                               |
|                                       | 415 Input =                                                                 | None.                                                                                                                               |
|                                       | 410<br>417 Output =<br>418<br>419                                           | New character inserted in buffer.<br>SER_stat , SER_put updated.                                                                    |
|                                       | 420 Note =<br>421<br>422<br>423                                             | <ol> <li>If even parity enabled, the software<br/>replaces the eigth data bit with a<br/>parity error flag.</li> </ol>              |
|                                       | 424<br>425<br>426                                                           | 2. If BREAK detection is enabled, and<br>the received character is null,<br>the serial input line is monitored to                   |
|                                       | 427<br>428<br>429<br>430                                                    | detect a potential BREAK condition.<br>BREAK is defined as a zero start bit<br>followed by 8 zero data bits and a<br>zero stop bit. |
|                                       | 431<br>432<br>433<br>434                                                    | <ol> <li>If 'buffer full' on entry, 'input<br/>buffer overflow' is flagged.</li> </ol>                                              |
| 7                                     | 435<br>436<br>437<br>438                                                    | <ol> <li>If input echo is on, the character is<br/>immediately sent to the output serial<br/>channel.</li> </ol>                    |
| 1                                     | 439<br>440<br>441 *************                                             | 5. IMR is modified to allow selected<br>nested interrupts (see ser init).                                                           |
|                                       | 442 ENTRY                                                                   | •                                                                                                                                   |
| P 00D2 E4 03 78                       | 443 1d                                                                      | SER_tmp1,%03 !read stop bit level!                                                                                                  |
| P 00D7 54 73 FB                       | 445 and                                                                     | imr, SER_imr !allow nesting!                                                                                                        |
| P OODA 9F<br>P OODB 70 FD             | 446 ei<br>447 push                                                          | rp !save user's!                                                                                                                    |
| P 00DD 31 70                          | 448 srp                                                                     | #RAM_STARTr                                                                                                                         |
| P 00DF A8 F0<br>P 00F1 76 F2 02       | 449 1d                                                                      | rSERchar,SIO !capture input!                                                                                                        |
| P 00E4 6B 2F                          | 451 in                                                                      | z.ser 30 inope.i                                                                                                                    |
| P 00E6 B0 E9                          | 452 clr                                                                     | rSERtmp2                                                                                                                            |
| P 00E8 76 E2 80                       | 453 tm                                                                      | rSERcfg,#op !odd parity enabled?!                                                                                                   |
| P 00ED 9C . 80                        | 454 JF<br>455 1d                                                            | 2, ser 23 :::0.:<br>rSERtmp2, #\$80                                                                                                 |
| P OOEF A2 A9                          | 456 ser 23: cp                                                              | rSERchar, rSERtmp2 !8 received bits = 0?!                                                                                           |
| P 00F1 EB 22                          | 457 - jr                                                                    | ne,ser_30 !no!                                                                                                                      |
| P 00F3 76 E8 01                       | 458 tm                                                                      | rSERtmp1,#1 !test stop bit!                                                                                                         |
|                                       | 460 lis BREAK. Wait                                                         | for marking!                                                                                                                        |
| P 00F8 46 E0 08                       | 461 or                                                                      | rSERflg,#bd !set BREAK flag!                                                                                                        |
| P 00FB 76 03 01                       | 462 ser_24: tm                                                              | %03,#1 !marking yet?!                                                                                                               |
| F OUFL OD FD                          | 405 Jr<br>464 Iwait 1 char ti                                               | z,ser_24 inct yet:<br>me to flush receive shift register!                                                                           |
| P 0100 70 6E                          | 465 push                                                                    | SERbtime                                                                                                                            |
| P 0102 70 6F                          | 466 push                                                                    | SERItime !save PREO x TO!                                                                                                           |
| P 0104 8C 35                          | 467 in loop: ld                                                             | rSERtmp1,#53                                                                                                                        |
| P 0108 80 6E                          | 469 decw                                                                    | SERbtime                                                                                                                            |

| P 010A EB F8    | 470<br>471          | jr             | nz,in_loop       | !delay (128x10xPRE0xT0)!  |
|-----------------|---------------------|----------------|------------------|---------------------------|
|                 | 472                 |                |                  | 2                         |
| P 010C 50 6F    | 473                 | DOD            | SERltime         |                           |
| P 010E 50 6E    | 474                 | DOD            | SERhtime         | PRE0 x TO!                |
| P 0110 56 FA F7 | 475                 | and            | IRO.#LNOT %08    | Iclear int reg!           |
| P 0113 8B 49    | 476                 | jr             | ser 15           | ibye!                     |
|                 | 477                 | •              | _                |                           |
| P 0115 76 E0 01 | 478 ser 30:         | tm             | rSERflg,#bf      | !buffer full?!            |
| P 0118 EB 4A    | 479 -               | jr             | nz,ser i1        | <pre>!yes.overflow!</pre> |
| P 011A 76 E2 01 | 480                 | tm             | rSERcfg,#ec      | lecho on?!                |
| P 011D 6B 0A    | 481                 | jr             | z,ser_i0         | Ino'l                     |
| P 011F A9 F0    | 482                 | 10             | SIO, rSERchar    | lechol                    |
| P 0121 66 FA 10 | 483 ser_16:         | tem            | 1RQ,#%10         | 1 poll!                   |
| P 0124 EB FB    | 484                 | Jr.            | nz, ser 16       | !loop!                    |
| P 0120 50 FA EF | 485                 | and            | IRQ,#LNOT %10    | iclear ind bit!           |
| P 0129 /0 E2 40 | 480 ser_10:         | tm             | rSERCIG,#ep      | leven parity?!            |
| F 012C 0B 14    | 407                 | jr<br>ate pari | z, ser zz        | ino paricy!               |
| P 012F 8C 07    | , 400 rearcur       | ace pari       | sceptmon 1 #7    |                           |
| P 0130 B0 F9    | 409                 |                | rSERtmp2         | locust 11s horal          |
| P 0132 CO FA    | 101 ser 20.         | rro            | rSERchar         | icount is nerei           |
| P 0134 16 F9 00 | 102                 | ada            | rSERtmp2 #0      | lundate 115 counti        |
| P 0137 84 F9    | 103<br>103          | dinz           | rSFRtmp1 ser 20  | lloon till done!          |
| P 0139 56 E9 01 | <u>иои</u>          | and            | rSFRtmp2,#1      | 11's count even or odd?   |
| P 013C B2 A9    | 495                 | xor            | rSERchar.rSERtm  |                           |
| P 013E CO EA    | 496                 | rrc            | rSERchar         | Iparity error flag!       |
| P 0140 CO EA    | 497                 | rrc            | rSERchar         | !to bit 7!                |
| P 0142 88 E4    | 498 ser 22:         | 1d             | rSERtmph,rSERbu: | fh                        |
| P 0144 98 E5    | 499 -               | 1d             | rSERtmpl,rSERbu: | fl                        |
| P 0146 02 97    | 500                 | add            | rSERtmpl,rSERput | t Inext char address!     |
| P 0148 8E       | 501                 | inc            | rSERtmph         | !in external memory?!     |
| P 0149 8A 1E    | 502                 | djnz           | rSERtmph,ser 12  | lyes.!                    |
| P 014B F3 9A    | 503                 | 1d             | @rSERtmpl,rSERcl | nar !store char in buf!   |
| P 014D 46 E0 02 | 504 ser_i3:         | or             | rSERflg,#bne     | !buffer not empty!        |
| P 0150 7E /     | 505                 | inc            | rSERput          | !update put ptr!          |
| P 0151 A2 76    | 506                 | cp             | rSERput,rSERlen  | !wrap-around?!            |
| P 0153 EB 02    | 507                 | jr             | ne,ser_14        | Inol                      |
| P 0155 BU E7    | 508<br>500 man illa | clr            | rSERput          | !set to start!            |
| P 0150 FP 02    | 509 Ser_14:         | ep             | rSERput,rSERget  | iii equal, then iuili     |
| P 0158 16 E0 01 | 510                 | Jr             | ne,ser 15        |                           |
| P 015E 50 ED    | 512 ser 15.         | non            | r Searce, #01    | Inastona usarisi          |
| P 0160 8F       | 513 - 19.           | di             | i p              | irescore user si          |
| P 0161 50 FB    | 514                 | DOD            | imr              | Irestore entry imrl       |
| P 0163 BF       | 515                 | iret           | ****             |                           |
| ,               | 516                 |                |                  |                           |
| P 0164 46 E0 04 | 517 ser i1:         | or             | rSERflg,#bo      | !buffer overflow!         |
| P 0167 8B F5    | 518                 | jr             | ser i5           |                           |
|                 | 519                 |                | -                | 1 A                       |
| P 0169 16 E8 00 | 520 ser_i2:         | adc            | rSERtmph,#0      |                           |
| P 016C 92 A8    | 521 -               | lde            | @rrSERtmp,rSERcl | nar !store in buf!        |
| P 016E 8B DD    | 522                 | jr             | ser_i3           |                           |
| P 0170          | 523 END             | ser_inp        | ut               | 4                         |

| P      | 0170    |            |    | 525<br>526 | GLOBAL<br>ser get | PROCEDU   | Ifor PART I!<br>RE | ,<br>,                              |
|--------|---------|------------|----|------------|-------------------|-----------|--------------------|-------------------------------------|
|        |         |            |    | 527        | 1** <b>*</b> ***  | *******   | **************     | ****************                    |
|        |         |            |    | 528        | Purpos            | 9 =       | To return one se   | rial input character.               |
|        | •       |            |    | 530        | Input             | =         | None.              |                                     |
|        |         |            |    | 531        | Output            | = '       | Carry FLAG = 1 i   | f BREAK detected or                 |
|        |         |            |    | 533<br>534 |                   |           |                    | or buffer overflow                  |
|        |         |            |    | 535        | •                 |           | = 0 0              | therwise                            |
|        |         |            |    | 536<br>537 |                   |           | TEMP_1 = charact   | er                                  |
|        |         |            |    | 538        | Note =            |           | This routine wil   | 1 not return control                |
|        |         |            |    | 539        |                   |           | until a characte   | r is available in the               |
|        |         |            |    | 540        |                   |           | input buffer or    | an error is detected.               |
|        |         |            |    | 541        | ******            | *******   | ***************    | ******************                  |
|        |         |            | ·. | 542        | ENTRY             |           |                    |                                     |
| Р      | 0170 70 | FD         |    | 543        |                   | push      | rp                 | isave caller's ro!                  |
| P      | 0172 31 | 70         |    | 511        |                   | srn       | #RAM START         | Ipoint to subr. RAM!                |
| P      |         | 10         |    | 545        |                   | sof       |                    | lin case error!                     |
| Þ      | 0175 76 | FO         | 80 | 546        | ser al.           | tm        | rSFRfla #sd LOR    | hd LOR bo                           |
| r      | 0115 10 | 20         | 00 | 540        | 3er _8            | om        | BENIIG,#54 LON     | Iserial disabled or                 |
|        |         |            |    | 510        |                   |           |                    | BREAK detected or                   |
|        |         |            |    | 540        |                   |           |                    | buffer overflou?                    |
| -      | 0170 ED | <b>~</b> " |    | 549        |                   | 4         | ng con ch          | luce 1                              |
| P      | 0178 ED | 24         | 00 | 220        |                   | Jr        | nz, ser go         | thuffen net empty()                 |
| r      | 017A 70 | EU         | 02 | 221        | κ.                | Cm<br>dim | rSERIIG,#Dne       | ibuiler not empty?!                 |
| ۲<br>۲ | 0170 68 | ro         |    | 552        |                   | jr        | z, ser_gi          | iempty. wart:                       |
| P      | 0171 08 | 5<br>5     |    | 553        |                   | 10        | rTEMP_11,rSERDUI   |                                     |
| P      | 0181 C8 | E 4        |    | 554        |                   | 10 .      | rTEMP_In,rSERDUI   | n                                   |
| P      | 0183 8  |            |    | 555        |                   | d1        |                    | iprevent 1803 conflict!             |
| P      | 0184 02 | D 1        |    | 556        |                   | add       | rTEMP_11,rSERget   | inext char address!                 |
| P      | 0186 CE |            |    | 557        |                   | inc       | rTEMP_1h           | linput buffer in!                   |
| Ρ      | 0187 CA | 18         |    | 558        |                   | djnz      | rTEMP_1h,ser_g3    | !external memory!                   |
|        |         |            |    | 559        |                   |           |                    | !register memory!                   |
| Ρ      | 0189 E3 | CD         |    | 560        |                   | ld (      | rTEMP_1,@rTEMP_1   | 1 !get char!                        |
| Ρ      | 018B 56 | ΕO         | FE | 561        | ser_g4:           | and       | rSERfIg,#LNOT bf   | !buffer not full!                   |
| Ρ      | 018E 1E |            |    | 562        |                   | inc       | rSERget            | !update get pointer!                |
| P      | 018F A2 | 16         |    | 563        | 4                 | cp        | rSERget,rSER1en    | !wrap-around?!                      |
| Ρ      | 0191 EB | 02         |    | 564        |                   | jr        | ne,ser_g2          | 1no.1                               |
| Ρ      | 0193 BO | E 1        |    | 565        |                   | clr       | rSERget            | lyes. set to start!                 |
| Ρ      | 0195 A2 | 17         |    | 566        | ser g2:           | cp        | rSERget,rSERput    | !buffer empty if get!               |
| Ρ      | 0197 EB | 03         |    | 567        | _                 | jr        | ne,ser_g5          | <pre>!and put =!</pre>              |
| Ρ      | 0199 56 | ΕO         | FD | 568        |                   | and       | rSERflg,#LNOT bn   | e !buffer empty now!                |
| Ρ      | 019C CF |            |    | 569        | ser g5:           | rcf       |                    | <pre>!set good return!</pre>        |
| Ρ      | 019D 9F |            |    | 570        |                   | ei        |                    | !re-enable interrupts!              |
| Ρ      | 019E 50 | FD         |    | 571        | ser g6:           | рор       | rp                 | !restore caller's rp!               |
| Ρ      | 01A0 AF |            |    | 572        |                   | ret       | -                  | •                                   |
|        |         |            |    | 573        |                   |           |                    | ×                                   |
| Ρ      | 01A1 16 | EC         | 00 | 574        | ser g3:           | adc       | rTEMP 1h,#0        | <pre>!rrTEMP 1 has char addr!</pre> |
| Р      | 01A4 82 | СС         | -  | 575        |                   | lde       | rTEMP 1.errTEMP    | 1 !get Char!                        |
| P      | 01A6 8B | E3         |    | 576        |                   | ir        | ser g4             | Iclean up!                          |
| P      | 0148    | - 5        |    | 577        | END               | ser get   | <b>_</b> ° ·       |                                     |
| -      |         |            |    |            |                   |           |                    |                                     |

| P 01A8           | ,        |             | 579<br>580<br>581<br>582               | GLOBAL<br>ser brea<br>!*******<br>break tr | ak<br>********<br>ansmiss | PROCEDURE                                                                                                                                                                                  |
|------------------|----------|-------------|----------------------------------------|--------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |          |             | 583                                    | Purpose                                    | ) =                       | To transmit BREAK on the serial line.                                                                                                                                                      |
| ۰.               |          |             | 585                                    | Input :                                    | -                         | RR14 = break length                                                                                                                                                                        |
|                  |          |             | 587<br>588                             | Output                                     | Ξ                         | None.                                                                                                                                                                                      |
|                  |          |             | 589<br>590<br>591<br>592<br>593        | Note =                                     | ,                         | BREAK is defined as:<br>serial out (P37) = 0 for<br>2 x 28 cycles/loop x RR14 loops<br>                                                                                                    |
|                  |          |             | 594                                    |                                            | ì                         | XTAL                                                                                                                                                                                       |
|                  |          |             | 595<br>596<br>597<br>598<br>599<br>600 | •<br>•                                     |                           | RR14 should yield at least 1 bit time<br>so that the last 'clr SIO' will<br>have been preceded by at least 1 bit<br>time of spacing. Therefore, RR14 should<br>be greater than or equal to |
|                  |          |             | 602                                    |                                            |                           | 4 x 16 x PREO x TO                                                                                                                                                                         |
|                  |          |             | 603<br>604                             |                                            |                           | 28                                                                                                                                                                                         |
| *                |          |             | 605<br>606                             | ENTRY                                      | ******                    | ***********                                                                                                                                                                                |
| P 01A8           | BO       | FO          | 608                                    | ser_bi:                                    | clr                       | SIO                                                                                                                                                                                        |
| P 01AA<br>P 01AC | 80<br>EB | FA          | 609<br>610                             |                                            | decw<br>jr                | nz, ser bl                                                                                                                                                                                 |
| P O1AE           | 8D       | 02381       | 611<br>612                             | !wait fo                                   | jp                        | ser_o1                                                                                                                                                                                     |
| P 01B1           |          |             | 613                                    | END                                        | ser_bre                   | ak                                                                                                                                                                                         |
| P 01B1           |          |             | 615<br>616                             | GLOBAL<br>ser flus                         | sh                        | PROCEDURE                                                                                                                                                                                  |
|                  |          |             | 617<br>618                             | input f                                    | *******<br>lush           | *********                                                                                                                                                                                  |
|                  |          |             | 619<br>620<br>621                      | Purpose                                    | e = .                     | To flush (clear) the serial input<br>buffer of characters.                                                                                                                                 |
|                  |          |             | 623                                    | Input :                                    | =                         | None                                                                                                                                                                                       |
|                  |          |             | 625                                    | Output                                     | =                         | Empty input buffer.                                                                                                                                                                        |
|                  |          |             | 627<br>628<br>629                      | Note =                                     |                           | This routine might be useful to clear<br>all past input after a BREAK has been<br>detected on the line.                                                                                    |
|                  |          |             | 630                                    | ********<br>FNTRY                          | *******                   | ********                                                                                                                                                                                   |
| P 01 <b>B1</b>   | 8F       | λ.          | 632<br>633                             | -MIAI                                      | di                        | !disable interrupts!<br>!(to avoid collision with                                                                                                                                          |
| P 01B2           | BO       | 71          | 635                                    |                                            | clr                       | SER_get !buffer start!                                                                                                                                                                     |
| P 01B4           | B0<br>56 | 77<br>70 80 | 636<br>637                             |                                            | clr<br>and                | SER put != buffer end!<br>SFR flg.#%80  clear status!                                                                                                                                      |
| P 01B9           | 9F       | 10 00       | 638                                    | -                                          | ei                        | !re-enable interrupts!                                                                                                                                                                     |
| P 01BA<br>P 01BB | AF       |             | 639<br>640                             | END                                        | ret<br>ser flu            | sh                                                                                                                                                                                         |

|                                 | 642 CONSTAN     | Т         |                   |                                       |
|---------------------------------|-----------------|-----------|-------------------|---------------------------------------|
|                                 | 643 wli_le      | n -       | := R13            |                                       |
| 5 6455                          | 644 GLOBAL      | _         | DRACEDURE         |                                       |
| P 01BB                          | 645 ser W11     | ********  |                   |                                       |
|                                 | 647 write 1     | ine       |                   |                                       |
|                                 | 648             |           |                   |                                       |
|                                 | 649 Purpos      | e =       | To output a char  | acter string to serial                |
|                                 | 650             |           | line, ending wit  | ch either a 'carriage                 |
|                                 | 651             | -         | return' characte  | er or the maximum length              |
|                                 | 652             |           | specified.        |                                       |
|                                 | 653             |           | DD4H - MANARA     | · · · · · · · · · · · · · · · · · · · |
|                                 | 654 Input:      | =         | KK14 = address (  | of source buffer                      |
|                                 | 055             |           | P12 - longth      | ext memory)                           |
|                                 | 657             |           | wij = rengen      |                                       |
|                                 | 658 Output      | =         | RR14 = updated    |                                       |
|                                 | 659             |           | Carry Flag = 1 i  | if serial not enabled,                |
|                                 | 660             |           | = 0 1             | if no error.                          |
|                                 | 661             |           | R13 = # bytes out | stput (not including                  |
|                                 | 662             |           |                   | auto line feed)                       |
|                                 | 663<br>661 Note |           | TE auto line for  | a da anablad a                        |
|                                 | 004 NOTE =      |           | li auto line lee  | ed is enabled, a                      |
|                                 | 666             |           | following each of | arriage return                        |
|                                 | 667             |           | (ser wlin only)   |                                       |
|                                 | 668 ******      | *******   | ***************   | **********************                |
|                                 | 669 ENTRY       |           |                   |                                       |
| P 01BB B0 7E                    | 670             | clr       | TEMP_3            | <pre>!flag =&gt; write line!</pre>    |
| D 0100 DE                       | 671             |           | 1                 |                                       |
| P 01BE 76 70 90                 | 672 Write:      | sci<br>tm | SER fla #sd       | In case error:<br>[serial disabled?]  |
| P 01C1 EB 30                    | 674             | ir        | $n_{7}$ , with 1  | lyes, error!                          |
| P 01C3 70 ED                    | 675             | push      | wli len           | .yes. crist.                          |
| P 01C5 D6 0000*                 | 676 wli 4:      | call      | get_src           |                                       |
| P 01C8 D6 020B'                 | 677 -           | call      | ser output        | !write the character!                 |
| P 01CB 7B 1E                    | 678             | jr        | c,wIi_2           | <pre>!serial disabled!</pre>          |
| P 01CD A6 7E 00                 | 679             | cp        | TEMP_3,#0         | !write line?!                         |
| P OIDO EB 17                    | 680             | jr        | nz,wii 5          | ino, absolute.                        |
| P 01D2 56 7C 7F                 | 681             | and       | 1EMP 1,#%/F       | imask off parity:                     |
|                                 | 682             | ir        | 1EMF 1,#200       | ives.                                 |
| P 01DA 00 ED                    | 684             | dec       | wli len           | .,                                    |
| P 01DC 76 72 04                 | 685             | tm        | SER cfg.#al       | !auto line feed?!                     |
| P 01DF 6B 0A                    | 686             | jr        | z,wli 2           | !disabled!                            |
| P 01E1 E6 7C 0A                 | 687             | Īd        | TÉMP_1,#%0A       | !output line feed!                    |
| P 01E4 D6 020B'                 | 688             | call      | ser output        |                                       |
| P 01E7 8B 02                    | 689             | jr        | w1i_2             |                                       |
| POILS DA DA                     | 690 W11_5:      | ajnz      | Wil len, wii_4    | ILOODI                                |
| F UILD DU /C<br>P 01FD 24 FD 70 | 602 W11_2:      | pop       | TENE 1 uli lon    | to: TRINGT TENRON:                    |
| P 01F0 D8 7C                    | 603             | 300<br>1d | wli Ten.TEMP 1    | Ireturn output count!                 |
| P-01F2 CF                       | 694             | ref       |                   | ino error!                            |
| P 01F3 AF                       | 695 wli 1:      | ret       |                   |                                       |
|                                 | COC END         |           |                   |                                       |

| P           | 01F4                 |            |          | 1   | 698<br>699<br>700<br>701<br>702 | GLOBAL<br>ser_wab<br>!*****<br>write a | s<br>*********<br>bsolute | PROCEDURE                                                                   |                                                                                       |
|-------------|----------------------|------------|----------|-----|---------------------------------|----------------------------------------|---------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
|             | -                    |            |          |     | 703<br>704<br>705<br>706<br>707 | Purpos                                 | e =                       | To output a char<br>line for the ler<br>is not terminate<br>a 'carriage ret | racter string to serial<br>ngth specified. (Output<br>ed with the output of<br>urn'). |
|             |                      |            |          |     | 708                             | Note =                                 |                           | All other detail                                                            | ls are as for 'ser_wlin'.                                                             |
| P<br>P<br>P | 01F4<br>01F7<br>01F9 | E6<br>8B   | 7E<br>C4 | 01  | 709<br>710<br>711<br>712<br>713 | ENTRY                                  | ld<br>jr<br>ser wab       | **************************************                                      | ******                                                                                |
| Р           | 01F9                 |            |          |     | 715                             | ser wbv                                | t —                       | PROCEDURE                                                                   | P                                                                                     |
|             | -                    |            |          |     | 716                             | 1*****                                 | *******                   | **************                                                              | *****************                                                                     |
|             |                      |            |          |     | 717                             | write b                                | yte                       |                                                                             |                                                                                       |
|             |                      |            |          |     | 719                             | Purpos                                 | e = .                     | To output a give                                                            | en character to the                                                                   |
|             |                      |            |          |     | 720                             |                                        | -                         | serial line. If                                                             | the character is a                                                                    |
|             |                      |            |          |     | 721                             |                                        |                           | carriage return                                                             | and auto line feed                                                                    |
|             |                      |            |          |     | 722<br>723                      |                                        |                           | is enabled, a la as well.                                                   | ine feed will be output                                                               |
|             |                      |            |          |     | 724                             | Input                                  | _                         | P12 - character                                                             | to output                                                                             |
|             |                      |            |          |     | 726                             | Input                                  | -                         |                                                                             |                                                                                       |
|             |                      | · ·        |          |     | 727                             | Note =                                 |                           | Equivalent to se                                                            | er_wlin with length = 1.                                                              |
|             |                      |            |          |     | 728                             | *******                                | *******                   | **************                                                              |                                                                                       |
| Р           | 01F9                 | C 9        | 7C       |     | 730                             | ENIKI                                  | 1d                        | TEMP 1.R12                                                                  |                                                                                       |
| Ρ           | 01FB                 | D6         | 020      | B'  | 731                             |                                        | call                      | ser output                                                                  | !output it!                                                                           |
| Ρ           | 01FE                 | 76         | 72       | 04  | 732                             |                                        | tm                        | SER_cfg,#al                                                                 | !auto line feed?!                                                                     |
| P           | 0201                 | 6B         | 3E       | 0.0 | 733                             |                                        | jr                        | z,ser 05                                                                    | inot enabled!                                                                         |
| P           | 0203                 | A D<br>F B | 20       | עט  | 734                             |                                        | ep                        | π12,#%UU                                                                    | ichar = car. retfi                                                                    |
| P           | 0208                 | E6         | 7C       | 0A  | 736                             |                                        | 14                        | TEMP 1.#\$0A                                                                | foutput line feed!                                                                    |
| •           | 5200                 |            | 10       |     | 737                             | !fall i                                | nto ser d                 | output!                                                                     |                                                                                       |
| Ρ           | 020B                 |            |          |     | 738                             | END                                    | ser wby1                  | t -                                                                         |                                                                                       |

| P      | 020B               |            |          | 740<br>741               | GLOBAL<br>ser_out | put              | for PART I!<br>PROCEDURE                             |                                                                            |   |
|--------|--------------------|------------|----------|--------------------------|-------------------|------------------|------------------------------------------------------|----------------------------------------------------------------------------|---|
|        |                    |            |          | 742<br>743<br>744        | Purpos            | *******<br>e =   | To output one c<br>line.                             | haracter to the serial                                                     |   |
|        |                    |            |          | 745                      | Input             | =                | TEMP_1 = charac                                      | ter                                                                        |   |
|        |                    |            |          | 748<br>749               | Output            | = .              | Carry FLAG = 1<br>= 0                                | if serial disabled<br>otherwise.                                           |   |
|        |                    |            |          | 750<br>751<br>752<br>753 | Note =            |                  | 1. If even pari<br>data bit is mod<br>output to SIO. | ty is enabled, the eigth<br>ified prior to character                       |   |
|        |                    |            |          | 754<br>755<br>756<br>757 |                   | 5                | 2. IRQ4 is poll<br>of character tr<br>returns to the | ed to wait for completion<br>ansmission before control<br>calling program. |   |
|        |                    |            |          | 758                      | *******<br>ENTDV  | *******          | **************                                       | ********************                                                       |   |
| Ρ      | 020B DF            |            |          | 760                      | ENINI             | scf              |                                                      | !in case error!                                                            |   |
| P<br>P | 020C 76<br>020F EB | 70<br>30   | 80       | 761<br>762               |                   | tm<br>ir         | SER_flg,#sd<br>nz.ser 05                             | !serial disabled?!<br>!ves. error!                                         |   |
| P<br>P | 0211 76<br>0214 6B | 72<br>1F   | 40       | 763<br>764               |                   | tm<br>jr         | SER_cfg,#ep<br>z,ser_o2                              | <pre>!even parity enabled?! !no. just output!</pre>                        |   |
| P      | 0216 70            | 7 E        |          | 765<br>766               | !calcula          | ate pari<br>push | ty! -<br>TEMP 3                                      |                                                                            |   |
| P      | 0218 E6            | 7E         | 07       | 767                      | `                 | id               | TEMP_3,#7                                            |                                                                            |   |
| P<br>P | 021B B0            | 70<br>70   |          | 769                      | ser 04:           | rre              | TEMP 2<br>TEMP 1                                     | !character bit to carry!                                                   |   |
| P      | 021F 16            | 7D<br>7E   | 00       | 770                      | -                 | adc<br>dec       | TEMP <sup>2</sup> ,#0<br>TEMP <sup>3</sup>           | !count 1's!                                                                |   |
| P      | 0224 EB            | F7         |          | 772                      |                   | jr               | nz,ser_04                                            | !next bit!                                                                 |   |
| P<br>P | 0226 56 0229 56    | 7 D<br>7 C | 01<br>FE | 773<br>774               | *                 | and<br>and       | TEMP_2,#01<br>TEMP_1,#%FE                            | il's count odd/even!                                                       |   |
| P      | 0220 44            | 7D         | 7C       | 775                      |                   | or               | TEMP 1, TEMP 2                                       | parity bit in DO!                                                          |   |
| P      | 0231 C0            | 7C         |          | 777                      |                   | rre              | TEMP_1                                               | !parity bit in D7!                                                         |   |
| P<br>P | 0233 50<br>0235 E4 | 7E<br>7C   | FO       | 778                      | ser o2:           | pop<br>ld        | TEMP 3<br>SIO,TEMP 1                                 | !output character!                                                         |   |
| P      | 0238 66            | FA         | 10       | 780                      | ser_o1:           | tcm              | IRQ,#%10                                             | <pre>!check IRQ4!<br/>!wait for complete!</pre>                            |   |
| P      | 023D 56            | FA         | EF       | 782                      |                   | and              | IRQ,#%EF                                             | iclear IRQ4!                                                               |   |
| P<br>P | 0240 CF<br>0241 AF |            |          | 783<br>784               | ser 05:           | rci<br>ret       |                                                      | iall oki                                                                   |   |
| Ρ      | 0242               |            |          | 785                      | END               | ser_out          | put                                                  |                                                                            |   |
|        |                    |            |          | 787                      | GLOBAL            |                  |                                                      |                                                                            | • |
| Ρ      | 0242               |            |          | 788<br>789               | ser dis:          | able<br>*******  | PROCEDURE                                            | *********                                                                  |   |
|        |                    |            |          | 790<br>701               | disable           |                  |                                                      | ч                                                                          |   |
|        |                    |            |          | 792                      | Purpose           | e =              | To disable seri                                      | al I/O operations.                                                         |   |
|        |                    |            |          | 793                      | Input             | =                | None.                                                | y.                                                                         |   |
|        |                    |            |          | 796                      | Output<br>******  | =<br>*******     | Serial I/O disa                                      | bled.                                                                      |   |
| _      |                    |            |          | 798                      | ENTRY             | د د              | Louaid                                               | TPO2 conflict!                                                             |   |
| Р<br>Р | 0242 81            | 70         | 80       | 800                      |                   | or               | SER_flg,#sd                                          |                                                                            |   |
| P      | 0246 56            | F1.        | FC       | 801<br>802               |                   | and              | !set se<br>TMR,#%FC                                  | rial disabled!                                                             |   |
| P      | 0249 56            | FB         | E7       | 804                      |                   | and              | IMR,#%E7                                             |                                                                            |   |
| P      | 0240 56            | 7 F        | BF       | 805<br>806               |                   | and              | !disabl<br>P3M_save,#%BF                             | e 1KQ3,41                                                                  |   |
| •      |                    | 75         | 57       | 807                      |                   | 14               |                                                      | normal i/o pins!                                                           |   |
| P<br>P | 024F E4<br>0252 9F | 7 P        | r7,      | 809                      |                   | ei /             | !re-ena                                              | ble interrupts!                                                            |   |
| F<br>F | 0253 AF            | 1          |          | 810<br>811               | END               | ret<br>ser dis   | able                                                 |                                                                            |   |
|        |                    | 1          |          |                          |                   |                  |                                                      |                                                                            |   |

| Timer | /Count  | er Routine | s .                    |          | - ,                       | )                                                       |
|-------|---------|------------|------------------------|----------|---------------------------|---------------------------------------------------------|
|       |         | 840        |                        | т        |                           | '                                                       |
|       |         | 841        | TMP                    | • • -    | R13                       |                                                         |
|       |         | 8/12       | DTR                    |          | BB1/                      |                                                         |
|       |         | 8/13       | DTRh                   | :-       | R14                       |                                                         |
|       |         | 811        | CLOBAL                 | •-       | A 1 4                     |                                                         |
| B 025 |         | 0.4-       | tod i                  | PROCEDU  | RF                        |                                                         |
| r 025 | 4       | 845        | 5 1 <del>337</del> *** | ******** | ***************           |                                                         |
|       |         | 847        | time of                | dav • i  | nitialize                 |                                                         |
|       |         | 9119       |                        | day . 1  | litite                    |                                                         |
|       |         | 910        |                        | • -      | To initialize T(          | ) on T1 to function of                                  |
|       |         | 045        | Furpos                 | e =      | a time of day of          | ork                                                     |
|       | ,       | 050        |                        |          | a cime of day ci          | IUCK I                                                  |
|       |         | 07         |                        | _        | PP1H - oddrogg            | f nonomoton list in                                     |
|       |         | . 074      | Tubac                  | =        | KK14 = address c          | memory:                                                 |
|       |         | 07:        | 5                      |          | program<br>1 byto – TMP m | wemory.                                                 |
|       |         | 000        | •                      |          | internu                   | te lor nescable                                         |
|       |         | 052        | 5                      |          | 1 byte - # of c           | look ticks per second                                   |
|       |         | 000        | 7                      |          | 1  byte = #  or  c        | $\pi$ $\#$ $\pi$ $\#$ $\pi$ $\#$ $\pi$ $\#$ $\pi$ $\pi$ |
|       |         | 001        |                        |          | i byte = counte           | = 4F2 = 5T1                                             |
|       |         | 000        |                        |          | 1 but a - County          | = pr z = - 1                                            |
|       |         | 055        |                        |          | 1 byte = Counte           | an walne (unchicked)                                    |
|       |         | 000        |                        |          | I byce = Presca           | iler value (unshiited)                                  |
|       |         | 80         |                        |          | TOD by TOD and            | TOD TOD ++                                              |
|       |         | 804        | 2                      |          | IOD_nr, IOD_min           | , IOD sec, IOD tt                                       |
|       |         | 86         | 3                      |          | initialized to            | the starting time of                                    |
|       |         | 864        | ł                      |          | nours, minutes,           | , seconds, and ticks                                    |
|       |         | 805        | 2                      |          | respectively.             |                                                         |
|       |         | 866        |                        |          |                           |                                                         |
|       |         | 861        | Output                 | =        | Selected timer i          | s loaded and                                            |
|       |         | 868        | 3.                     |          | enabled; corresp          | bonding interrupt                                       |
|       |         | 869        | )                      |          | is enabled.               |                                                         |
|       | ,       | 870        | 2                      |          | R13, R14, R15 mc          | dified.                                                 |
|       |         | 87         |                        |          | -                         | • • · · · ·                                             |
|       |         | 872        | 2 Note =               |          | The cntr and pre          | escaler values provided                                 |
|       |         | 87         | 3                      |          | are those values          | s which will generate an                                |
| 1     |         | 87,4       | ł                      |          | interrupt (tick)          | the designated # of                                     |
|       |         | 875        | 5                      |          | times per second          | 1.                                                      |
|       |         | 876        | 5                      |          |                           |                                                         |
|       |         | 871        |                        |          | For example:              | · · · · · · · · ·                                       |
|       |         | 878        | 3                      | •        | for XTAL = 8 MH2          | c, entr = 250 and                                       |
|       |         | 879        | )                      |          | prescaler = 40 y          | ield a .01 sec interval;                                |
|       |         | 880        | 2                      |          | the 2nd byte of           | the parameter list                                      |
|       |         | 88         | 1                      |          | should = $100$ .          |                                                         |
|       |         | 882        | 2                      |          | -                         |                                                         |
|       |         | 883        | 3                      |          | For TO the instr          | uction at %080C or                                      |
|       |         | 88         | 4                      |          | for T1 the inst           | uction at %080F must                                    |
|       |         | 88         |                        |          | result in a jump          | p to the jump table entry                               |
|       |         | 886        | 2                      |          | for 'tod'.                |                                                         |
|       |         | 88         | 7                      |          | · ·                       |                                                         |
|       |         | 888        | 3                      |          | The parameter 1:          | ist is not referenced                                   |
|       |         | 889        | •                      |          | following initia          | allzation.                                              |
|       |         | 890        | ) *******              | *******  | ***************           | *********************                                   |
| _ · · |         | 89         | 1 ENTRY                |          | · · · · ·                 | ν.                                                      |
| P 025 | 4 DC (  | 5C 892     | 2                      | ld       | TMP,#TOD_imr              | ·                                                       |
| P 025 | 6 C 3 1 | DE 893     | 3                      | ldci     | @TMP,@PTR                 | !imr mask!                                              |
| P 025 | 8 C 3 I | DE 89      | 4                      | ldci     | @TMP,@PTR                 | <pre>!ticks/second!</pre>                               |
| P 025 | A E 6   | 7B 6C 895  | 5                      | ld       | TEMP_4,#TOD_imr           |                                                         |
| P 025 | D 8D (  | 02B2' 89   | 5                      | jp       | pre_ctr                   | !ctr & prescaler!                                       |
| P 026 | 0       | . 89'      | 7 END                  | tod_i    | -                         |                                                         |

| P           | 0260                 |                |                | ,  | 899<br>900<br>901<br>902<br>903<br>904<br>905 | GLOBAL<br>tod<br>!*******<br>Interrup<br>Purpose | PROCEDUI           | RE<br>- time of day<br>To update the ti | me of day clock.                                       |
|-------------|----------------------|----------------|----------------|----|-----------------------------------------------|--------------------------------------------------|--------------------|-----------------------------------------|--------------------------------------------------------|
| Þ           | 0260                 | 70             | FB             |    | 906                                           | ENTRY                                            | nuch               | imr                                     | leave entry imrl                                       |
| P           | 0262                 | 54<br>9F       | 6C             | FB | 908<br>909                                    |                                                  | and<br>ei          | imr,TOD_imr                             | !allow nested interrupts<br>!enable interrupts!        |
| PPP         | 0266                 | 70<br>31       | FD<br>60       |    | 910<br>911                                    |                                                  | push<br>srp        | rp<br>#RAM_TMRr<br>#TODEt               | <pre>!save rp! !point to our set! !ticks/second!</pre> |
| PP          | 026B<br>026D         | A2<br>EB       | 8D<br>13       |    | 912<br>913<br>914                             |                                                  | cp<br>ir           | rTODtt,rTODtic<br>ne.tod ex             | !second complete?!<br>!nope.!                          |
| Р<br>Р      | 026F<br>0271         | BÕ<br>9E       | ÉŠ             |    | 915<br>916                                    |                                                  | clr<br>inc         | rTODtt<br>rTODsec                       | !seconds!                                              |
| P<br>P<br>P | 0272<br>0275<br>0277 | Á6<br>EB<br>BO | E9<br>0B<br>E9 | 3C | 917<br>918<br>919                             | 1                                                | cp<br>jr<br>clr    | rTODsec,#60<br>né,tod_ex<br>rTODsec     | !minute complete?!<br>!nope.!                          |
| P           | 0279                 | AE             | -,             |    | <u>920</u>                                    |                                                  | inc                | rTODmin                                 | !minutes!                                              |
| P<br>P<br>P | 027Å<br>027D<br>027F | A6<br>EB<br>B0 | EA<br>03<br>FA | 3C | 921<br>922                                    |                                                  | cp<br>jr<br>clr    | rTODmin,#60<br>ne,tod_ex<br>rTODmin     | <pre>!hour complete?! !nope.!</pre>                    |
| P           | 0281                 | BE             | LA             |    | 924<br>925                                    |                                                  | inc                | rTODhr                                  | lhoursi                                                |
| P<br>P      | 0282<br>0284         | 50<br>8F       | FD             |    | 926<br>927                                    | tod_ex:                                          | pop<br>di          | rp .                                    | <pre>!restore rp! !disable interrupts!</pre>           |
| P<br>P<br>P | 0285<br>0287<br>0288 | 50<br>BF       | FB             |    | 928<br>929<br>930                             | END                                              | pop<br>iret<br>tod | imr                                     | !restore entry imr!                                    |

~

PC

2

**₽₽₽₽₽₽₽₽₽₽** 

Ρ

P P P

P P P

|       |            |      |    | 932 | GLOBAL   |               | x                          |                          |
|-------|------------|------|----|-----|----------|---------------|----------------------------|--------------------------|
| 0288  |            |      |    | 933 | pulse i  | PROCEDUI      | RE                         |                          |
|       |            |      |    | 934 | <u>.</u> | ********      | **************             | ****************         |
|       |            |      |    | 935 | Purpose  | 2 =           | To initialize o            | ne of the timers         |
|       |            |      |    | 936 |          |               | to generate a v            | ariable frequency/       |
|       |            |      |    | 937 |          |               | variable pulse             | width output.            |
|       |            |      |    | 938 | ·        | _             | PP1H - oddnoos             | of non-moton list in     |
|       |            |      |    | 939 | Input :  | =             | nni4 = address             | memory.                  |
|       |            |      |    | 041 |          |               | 1 byte = ontr              | value for low interval   |
|       |            |      |    | 942 |          |               | 1 byte = count             | er # : = %F4 => T0       |
|       |            |      |    | 943 |          |               |                            | = %F2 => T1              |
|       |            |      |    | 944 | ·        |               | 1 byte = cntr              | value for high interval  |
|       |            |      |    | 945 |          |               | 1 byte = presc             | aler (unshifted)         |
|       |            |      |    | 946 | <b>.</b> |               | <b>.</b>                   |                          |
|       |            |      |    | 947 | Output   | =             | Selected timer             | is loaded and            |
|       |            |      |    | 948 |          |               | enabled; corres            | fonding interrupt        |
|       |            |      |    | 949 |          |               | R12 R11 R15 m              | odified.                 |
|       |            |      | ·  | 950 |          |               | 11), 11 <del>,</del> 11) 1 |                          |
|       |            |      |    | 952 | Note =   |               | The parameter 1            | ist is not referenced    |
|       |            |      |    | 953 |          |               | following initi            | alization.               |
|       |            |      |    | 954 |          |               | •                          | 1                        |
|       |            |      |    | 955 |          |               | The value of F             | rescaler x Counter       |
|       |            | ,    |    | 956 |          |               | must be > 26 (=            | %1A) for proper          |
|       |            |      |    | 957 |          |               | operation.                 |                          |
|       |            |      |    | 958 | ******   | *******       | **************             | *******************      |
| 200   | DC         | 65   |    | 959 | ENIRI    | I D           | TMP #PIS 2                 |                          |
| 1200  | C 2        | 05   |    | 900 |          | ldoi          | ATMD ADTP                  | llow interval ontrl      |
| 1280  | 63         | DE   |    | 062 |          | ldci          | OTMP.OPTR                  | timer addr!              |
| 028E  | čĩ         | DE   |    | 963 |          | ldci          | @TMP.@PTR                  | !high interval cntr!     |
| 0290  | 8Õ         | EE   |    | 964 |          | decw          | PTR                        | 5                        |
| 0292  | 80         | ΕE   |    | 965 | -        | decw          | PTR                        | !back to flag!           |
| 0294  | 56         | F 1  | 3F | 966 |          | and           | TMR,#%3F                   | will be modifying TMR!   |
| 0297  | 56         | 7F   | DF | 967 |          | and           | P3M_save,#%DF              | !P36 = Tout!             |
| 029A  | E4         | 71   | 17 | 968 |          | 10            | TEMP 1 Jave                | lflog for mo stal        |
| 0290  | 20<br>0 D  | 0.28 | 21 | 909 |          | in            | $1 \text{EMP}_4, \#_b$     | Iset up timerT           |
| 0240  | 00         | 020  | 2  | 970 | FND      | JP<br>Dulse i | pre_cu                     | the up brace:            |
| 02115 |            |      |    | 972 | 2110     | purbe_1       |                            |                          |
|       |            |      |    | 973 |          |               |                            |                          |
|       |            |      |    | 974 | GLOBAL   |               |                            |                          |
| 02A3  |            |      |    | 975 | pulse    | PROCEDU       | RE                         |                          |
|       |            |      |    | 976 | 1*****   | *******       | **************             |                          |
|       |            |      |    | 977 | Purpos   | e =           | To modify the c            | counter load value       |
|       |            |      |    | 978 |          |               | to continue the            | purse output generation. |
|       |            |      |    | 979 | ******   | *******       | **************             | **********************   |
|       |            |      |    | 981 | ENTRY    |               |                            |                          |
|       |            |      |    | 982 | lexchan  | ge value      | s!                         | λ                        |
| D2A3  | B4         | 65   | 67 | 983 |          | xor           | PLS 1, PLS 2               |                          |
| 02A6  | B4         | 67   | 65 | 984 |          | xor           | PLS 2, PLS 1               |                          |
| 02A9  | <u>B</u> 4 | 65   | 67 | 985 |          | xor           | PLS_1,PLS_2                |                          |
|       |            |      |    | 986 | !exchan  | ge compl      | ete!                       | llest sev volvol         |
| D2AC  | F5         | 67   | 66 | 987 |          | Id            | ePLS_tmr,PLS_1             | itoad new varuei         |
| UZAF  | BF         |      | ١  | 988 | END      | iret          |                            |                          |
| 0580  |            |      |    | 989 | END      | purse         |                            |                          |

P 02B0

| 991         | GLOBAL          |                                         |
|-------------|-----------------|-----------------------------------------|
| 992         | delay PROCEDUI  | RE                                      |
| 993         |                 | ***********************************     |
| 994         | Purpose =       | To generate an interrupt after a        |
| 995         | •               | designated amount of time.              |
| 996         |                 | , , , , , , , , , , , , , , , , , , ,   |
| 997         | Input =         | RR14 = address of parameter list in     |
| 998         | • • •           | program memory:                         |
| <u> 999</u> |                 | 1 byte = counter # : = %F4 => T0        |
| 1000        |                 | = %F2 => T1                             |
| 1001        |                 | 1 byte = Counter value                  |
| 1002        |                 | 1 byte = Prescaler value and count mode |
| 1003        |                 | (to be loaded as is into                |
| 1004        |                 | PREO or PRE1).                          |
| 1005        |                 |                                         |
| 1006        | Output =        | Selected timer is loaded and            |
| 1007        |                 | enabled; corresponding interrupt        |
| 1008        |                 | is enabled.                             |
| 1009        |                 | R13, R14, R15 modified.                 |
| 1010        |                 |                                         |
| 1011        | Note =          | This routine will initialize the timer  |
| 1012        |                 | for single-pass or continuous mode      |
| 1013        |                 | as determined by bit 0 of byte 3 in     |
| 1014        |                 | the parameter list.                     |
| 1015        |                 | The caller is responsible for provid-   |
| 1016        |                 | ing the interrupt service routine.      |
| 1017        |                 |                                         |
| 1018        |                 | The parameter list is not referenced    |
| 1019        |                 | following initialization.               |
| 1020        | ************    | *************************************** |
| 1021        | ENTRY           | ·                                       |
| 1022        | clr             | TEMP_4                                  |
| 1023        | Ifall into pre_ | otri                                    |
| 1024        | END delay       | · · · ·                                 |
|             |                 |                                         |

•

P 02B0 B0 7B

. P 02B2

|           |              |     | 1026 | INTERNAL |            | ,                       |                          |
|-----------|--------------|-----|------|----------|------------|-------------------------|--------------------------|
| P 02B2    |              |     | 1027 | pre ctr  | PROCEDUI   | RE                      |                          |
|           |              |     | 1028 |          | *******    | ***************         | *****************        |
|           |              |     | 1029 | Purpose  |            | To get counter a        | and prescaler values     |
|           |              |     | 1030 |          |            | from parameter 1        | list and modify control  |
|           |              |     | 1031 |          |            | registers approp        | priately.                |
|           |              |     | 1032 |          |            |                         |                          |
|           |              |     | 1033 | Input    | =          | $TEMP_4 = 0 => f$       | for 'delay'              |
|           |              |     | 1034 |          |            | = 1 => f                | for 'pulse'              |
|           |              |     | 1035 |          |            | = TOD in                | nr => for 'tod'          |
|           |              |     | 1036 | *******  | *******    |                         | ******************       |
|           |              |     | 1037 | ENTRY    | <b>.</b> . |                         | 1 ma                     |
| P 02B2 C2 | 2 DE         |     | 1038 |          | lde        | TMP,@PTR                | 110 or 111               |
| P 02B4 AC | ) EE         |     | 1039 |          | incw       | PIK                     | LC TUDI                  |
| P 02B6 E6 | 5 7D         | 8C  | 1040 |          | 10         | TEMP_2,#%8C             | LIOP IMRI                |
| P 02B9 E6 | 5 <u>7</u> E | 20  | 1041 |          | 10         | TEMP_3,#%20             | lior IMM                 |
| P UZBC AC |              | F 2 | 1042 |          | ep         | IMP,#11                 | lig for T11              |
| P 02BF 6E | 5 06         |     | 1043 |          | jr         | eq, pre_1               |                          |
| P 0201 E  | 5 7D         | 43  | 1044 |          | 10         | 1EMP 2,#7643            | lfor IMRI                |
| P 0204 E  | ) 7E         | 10  | 1045 | 1.       | 10         | ATMD ADTP               | linit counter!           |
| P 0207 03 |              |     | 1040 | pre_1:   |            | PTPN APTR               | Infit counter:           |
| P 0209 02 | 5 EL         | 00  | 1047 |          | 100        | TEMP 1 #0               | Ishift prescaler?!       |
| P O2CD AC | 10           | 00  | 1040 |          | jep<br>in  | 1Ent 4, #0              | Inol                     |
| P 0200 DE | 12           |     | 1050 |          | Sof        | eq, pre_z               | linternal clock!         |
| P 02D0 D1 | ) FF         |     | 1051 |          | rle        | PTRh                    |                          |
| P 02D3 DF | 7 22         |     | 1052 |          | sef        |                         | !continuous mode!        |
| P 02D4 10 | ) EE         |     | 1053 |          | rlc        | PTRh                    |                          |
| P 02D6 46 | 5 7B         | 6C  | 1054 |          | cp         | TEMP 4. #TOD imr        |                          |
| P 02D0 EF | A OA         |     | 1055 |          | ir         | ne.pre 3                | !for 'pulse'!            |
| P 02DB 60 | ) 7E         |     | 1056 |          | com        | TEMP 3                  | •                        |
| P 02DD 54 | 1 7E         | 6C  | 1057 |          | and        | TOD Imr, TEMP 3         | !insure no self-nesting! |
| P 02E0 60 | ) 7E         |     | 1058 |          | com        | TEMP 3                  |                          |
| P 02E2 50 | 5 7D         | OF  | 1059 | pre 2:   | and        | TEMP <sup>2</sup> ,#%OF | ino Tout mode mod!       |
| P 02E5 F  | 3 DE         |     | 1060 | pre 3:   | ld         | @TMP,PTRh               | !init prescaler!         |
| P 02E7 4  | 4 7 D        | F 1 | 1061 |          | or         | TMR, TEMP 2             | !init tmr mode!          |
| P 02EA 8E | 7            |     | 1062 |          | di         |                         |                          |
| P 02EB 44 | 4 7E         | FΒ  | 1063 |          | or         | imr,TEMP_3              | !enable interrupt!       |
| P 02EE 9I | -            |     | 1064 |          | e1 `       |                         |                          |
| P 02EF AI |              |     | 1065 |          | ret        |                         |                          |
| P 02F0    |              |     | 1066 | END      | pre_ctr    |                         | *                        |
|           |              |     | 1067 | END PAR  | 1 11       |                         |                          |

0 errors Assembly complete



# **Benchmark Report**

## May 1981

## INTRODUCTION

The microcomputer industry has recently developed single-chip microcomputers that incorporate on one chip functions previously performed by peripherals. These microcomputer units (MCUs) are aimed at markets requiring a dedicated computer. This report describes and compares the most powerful MCUs in today's market: the Zilog Z8611, the Intel 8051, and the Motorola MC6801. Table 1 lists facts that should be considered when comparing these MCUs.

| FEATURES                                                                         | Zilog<br>Z8611                                 | Intel<br>8051                                | Notorola<br>MC6801                                     |
|----------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------|--------------------------------------------------------|
| On-Chip ROM                                                                      | 4K×8                                           | 4K×8                                         | 2K×8                                                   |
| General-Purpose<br>Registers                                                     | 124                                            | 128                                          | 128                                                    |
| Special-Function<br>Registers<br>Status/Control<br>I/O ports                     | 16<br>4                                        | 16<br>- 4                                    | 17<br>4                                                |
| <b>I/O</b><br>Parallel lines<br>Ports<br>Handshake                               | 32<br>Four 8-bit<br>Hardware on<br>three ports | 32<br>Four 8-bit<br>None                     | 29<br>Three 8-bit,one 5-bit<br>Hardware on<br>one port |
| <b>Interrupts</b><br>Source<br>External source<br>Vector<br>Priority<br>Maskable | 8<br>4<br>6<br>48 Programmable<br>orders<br>6  | 5<br>2<br>5<br>2 Programmable<br>orders<br>5 | 7<br>2<br>7<br>Nonprogrammable<br>6                    |
| External<br>Memory                                                               | 120K bytes                                     | 124K bytes                                   | 64K bytes                                              |
| <b>Stack</b><br>Stack pointer<br>Internal stack<br>External stack                | 16-Bit<br>Yes, uses<br>8-bits<br>Yes           | 8-Bit<br>Yes<br>No                           | 16-Bit<br>Yes<br>Yes                                   |

#### Table 1. MCU Comparison

| FEATURES                                                                                                                                                   | Zilog<br>Z8611                                                                 | Intel<br>8051                                                                               | Motorola<br>MC6801                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Counter/<br>Timers<br>Counters<br>Prescalers                                                                                                               | Two 8-bit<br>Two 6-bit                                                         | Two 16-bit<br>or two 8-bit<br>No prescale<br>with 16-bits;<br>5-bit prescale<br>with 8-bits | One 16-bit<br>None                                                 |
| Addressing<br>Modes<br>Register<br>Indirect Register<br>Indexed<br>Direct<br>Relative<br>Immediate<br>Implied                                              | Yes<br>Yes<br>Yes<br>Yes<br>Yes<br>Yes<br>Yes                                  | Yes<br>Yes<br>Yes<br>Yes<br>Yes<br>Yes<br>Yes                                               | No<br>No<br>Yes<br>Yes<br>Yes<br>Yes<br>Yes                        |
| Index<br>Registers                                                                                                                                         | 124, Any<br>general-<br>purpose<br>register                                    | 1, Uses the<br>accumulator<br>for 8-bit<br>offset                                           | 1, Uses<br>16-bit index<br>register                                |
| Serial<br>Communication<br>Interface<br>Full duplex<br>UARI<br>Interrupts<br>for transmit<br>and receive<br>Registers<br>Double buffer<br>Serial Data Rate | Yes<br>One for each<br>Receiver<br>62.5K b/s<br>@8 MHz<br>93.5K b/s<br>@12 MHz | Yes<br>One for both<br>Receiver<br>187.5K b/s<br>@12 MHz                                    | Yes<br>One for both<br>Transmitter/Receiver<br>62.5K b/s<br>@4 MHz |
| <b>Speed</b><br>Instruction<br>execution average<br>Longest<br>instruction                                                                                 | 2.2 Usec<br>1.5 Usec @12 MHz<br>4.25 Usec<br>2.8 Usec @12 MHz                  | 1.5 Usec<br>4 Usec                                                                          | 3.9 Usec<br>10 Usec                                                |
| Clock Frequency                                                                                                                                            | 8 and 12 MHz                                                                   | 12 MHz                                                                                      | 4 MHz                                                              |
| Power Down<br>Mode                                                                                                                                         | Saves first<br>124 registers                                                   | Saves first<br>128 registers                                                                | Saves first<br>64 registers                                        |
| Context<br>Switching                                                                                                                                       | Saves PC<br>and flags                                                          | Saves PC;<br>programmer<br>must save all<br>registers                                       | Saves PC, PSW,<br>accumulators,<br>and Index<br>register           |

# Table 1. MCU Comparison (Continued)

| FEATURES     | Zilog<br>Z8611                                                           | Intel<br>8051 | Motorola<br>MC6801 |
|--------------|--------------------------------------------------------------------------|---------------|--------------------|
| Development  | 40-Pin<br>Protopack (8613)<br>64-Pin (8612)<br>40-Pin ROMless<br>(Z8681) | 40-Pin (8751) | 40-Pin (68701)     |
| Eprom        | 4K bytes (2732)<br>2K bytes (2716)                                       | 4K bytes      | 2K bytes           |
| Availability | Now                                                                      | ТВА           | Now                |

## Table 1. MCU Comparison (Continued)

## ARCHITECTURAL OVERVIEW

This section examines three chips: the on-chip functions and data areas manipulated by the Zilog, Intel and Motorola MCUs. The three chips have somewhat similar architectures. There are, however, fundamental differences in design criteria. The 8051 and the MC6801 were designed to maintain compatability with older products, whereas the Z8611 design was free from such restrictions and could experiment with new ideas. Because of this, the accumulator architectures of the MC6801 and the 8051 are not as flexible as that of the Z8611, which allows any register to be used as an accumulator.

#### Memory Spaces

The Z8611 CPU manipulates data in four memory spaces:

- 60K bytes of external data memory
- 60K bytes of external program memory
- 4K bytes of internal program memory (ROM)
- 144-byte register file

The 8051 CPU manipulates data in four memory spaces:

- 64K bytes of external data memory
- 60K bytes of external program memory
- 4K bytes of internal program memory
- 148-byte register file

The MC6801 manipulates data in three memory spaces:

- 62K bytes of external memory
- 2K bytes of internal program memory
- 149-byte register file

**On-Chip ROM.** All three chips have internal ROM for program memory. The Z8611 and the 8051 have 4K bytes of internal ROM, and the MC6801 has 2K bytes. In some cases, external memory may be

required with the MC6801 that is not necessary with the Z8611 or the 8051.

**On Chip RAM.** All three chips use internal RAM as registers. These registers are divided into two catagories: general-purpose registers and special function registers (SFRs).

The 124 general-purpose registers in the Z8611 are divided into eight groups of 16 registers each. In the first group, the lowest four registers are the I/0 port registers. The other registers are general purpose and can be accessed with an 8-bit address or a short 4-bit address. Using the 4-bit address saves bytes and execution time. Four-bit short addresses are discussed later. The general-purpose registers can be used as accumulators, address, or Index registers.

The 128 general-purpose registers in the 8051 are grouped into two sets. The lower 32 bytes are allocated as four 8-register banks, and the upper registers are used for the stack or for general purpose. The registers cannot be used for indexing or as address pointers.

The MC6801 also has a 128-byte, general-purpose register bank, which can be used as a stack or as address pointers, but not as Index registers.

As pointed out in Table 1, any of the Z8611 general-purpose registers can be used for indexing; the MC6801 and the 8051 cannot use registers this way. The Z8611 can use any register as an accumulator; the MC6801 and the 8051 have fixed accumulators. The use of registers as memory pointers is very valuable, and only the Z8611 can use its registers in this way.

The number of general-purpose registers on each chip is comparable. However, because of its flexible design, the Z8611 clearly has a more powerful register architecture. The Z8611 has 20 special function registers used for status, control, and I/0. These registers include:

- Two registers for a 16-bit Stack Pointer (SPH, SPL)
- One register used as Register Pointer for working registers (RP)
- One register for the status flags (FLAGS)
- One register for interrupt priority (IPR)
- One register for interrupt mask (IMR)
- One register for interrupt request (IRQ)
- Three mode registers for the four ports (PO1M, P2M, P3M)
- Serial communications port used like a register (SIO)
- Two counter/timer registers (TO, T1)
- One Timer Mode Register (TMR)
- Two prescaler registers (PREO, PRE1)
- Four I/O ports accessed as registers (PORTO, PORT1, PORT2, PORT3)

The 8051 also has 20 special function registers used for status, control, and I/0. They include:

- One register for the Stack Pointer (SP)
- Two accumulators (A,B)
- One register for the Program Status Word (PSW)
- Two registers for pointing to data memory (DPH, DPL)
- Four registers that serve as two 16-bit counter/timers (THO, TH1, TLO, TL1)
- One mode register for the counter/timers (TMDD)
- One control register for the counter/timers (TCON)
- One register for interrupt enable (IEC)
- One register for interrupt priority (IPC)
- One register for serial communications buffer (SBUF)
- One register for serial communications control (SCON)
- Four registers used as the four I/O ports (PO, P1, P2, P3)

The MC6801 has 21 special function registers used for status, control, and I/0. These include:

- One register for RAM/EROM control
- One serial receive register
- One serial transmit register
- One register for serial control and status
- One serial rate and mode register
- One register for status and control of port 3
- One register for status and control of the timer
- Two registers for the 16-bit timer
- Two registers for 16-bit input capture used with timer
- Two registers for 16-bit output compare used with timer
- Four data direction registers associated with the four I/O ports
- Four I/O ports

The special function registers in the three chips seem comparable in number and function. However, upon closer examination, the SFRs of the MC6801 prove less efficient than those of the Z8611. The MC6801 has five registers associated with the I/O ports, whereas the Z8611 uses only three registers for the same functions. The MC6801 uses four registers to perform the serial communication function, whereas the Z8611 uses only one register and part of another.

The 8051 uses two registers for the accumulators; the Z8611 is not limited by this restriction. The 8051 also uses two registers for the serial communication interface, whereas the Z8611 accomplishes the same job with one register. Another two registers in the 8051 are used for data pointers; these are not necessary in the Z8611 since any register can be used as an address pointer.

The Z8611 uses registers more efficiently than either the MC6801 or the 8051. The registers saved by this optimal design are used to perform the functions needed for enhanced interrupt handling and for register pointing with short addresses. The Z8611 also supplies the extra register required for the external stack. These features are not available on the 8051 or the MC6801.

External Memory. All three chips can access external memory. The Z8611 and the 8051 can generate signals used for selecting either program or data memory. The Data Memory strobe (the signal used for selecting data or program memory) gives the Z8611 access to 120K bytes of external memory (60K bytes in both program and data memory). The 8051 can use 124K bytes of external memory (64K bytes of external data memory and 60K bytes of external program memory). The MC6801 can access only 62K bytes of external memory and does not distinguish between program and data memory. Thus, the Z8611 and the 8051 are clearly able to access more external memory than the MC6801.

#### **On-Chip Peripheral Functions**

In addition to the CPU and memory spaces, all chips provide an interrupt system and extensive I/0 facilities including I/0 pins, parallel I/0 ports, a bidirectional address/ data bus, and a serial port for I/0 expansion.

Interrupts. The Z8611 acknowledges interrupts from eight sources, four are external from pins  $IRQ_0-IRQ_3$ , and four are internal from serial-in, serial-out, and the two counter/timers. All interrupts are maskable, and a wide variety of priorities are realized with the Interrupt Mask Register and the Interrupt Priority Registers (see Table 1). All Z8611 interrupts are vectored, with six vectors located in the on-chip ROM. The vectors are fixed locations, two bytes long, that contain the memory address of the service routine. The 8051 acknowledges interrupts from five sources: two external sources (from INTO and INT1) and three internal sources (one from each of the internal counters and one from the serial I/O port). All interrupts can be disabled individually or globally. Each of the five sources can be assigned one of two priorities: high or low. All 8051 interrupts are vectored. There are five fixed locations in memory, each eight bytes long, allocated to servicing the interrupt.

The MC6801 has one external interrupt, one nonmaskable interrupt, an internal interrupt request, and a software interrupt. The internal interrupts are caused by the serial I/O port, timer overflow, timer output compare, and timer input capture. The priority of each interrupt is preset and cannot be changed. The external interrupt can be masked in the Condition Code register. The MC6801 vectors the interrupts to seven fixed addresses in ROM where the 16-bit address of the service routine is located.

When an interrupt occurs in the 8051, only the Program Counter is saved: the user must save the flags, accumulator, and any registers that the interrupt service routine might affect. The MC6801 saves the Program Counter, acumulators, Index register, and the PSW; the user must save all registers that the interrupt service routine might affect. The Z8611 saves the Program Counter and the Flags register. To save the 16 working registers, only the Register Pointer register need be pushed onto the stack and another set of working registers is used for the service routine. For more detail on working registers and interrupt context switching, see the Z8 Technical Manual (03-3047-02).

With regard to interrupts, the Z8611 is clearly superior. The Z8611 requires only one command to save all the working registers, which greatly increases the efficiency of context switching.

**I/O Facilities.** The Z8611 has 32 lines dedicated to I/O functions. These lines are grouped into four ports with eight lines per port. The ports can be configured individually under software control to provide input, output, multiplexed address/data lines, timing, and status. Input and output can be serial or parallel, with or without handshake. One port can be configured for serial transmission and four ports can be configured for parallel transmission. With parallel transmissions, ports 0, 1, and 2 can transmit data with the handshake provided by port 3.

The 8051 also has 32 I/O lines grouped together into four ports of eight lines each. The ports can be configured under program control for parallel or serial I/O. The ports can also be configured for multiplexed address/data lines, timing, and status. Handshake is provided by user software.

The MC6801 has 29 lines for I/O (three 8-bit ports and one 5-bit port). One port has two lines for

handshake. The ports provide all the signals needed to control input and output either serially or in parallel, with or without multiplexed address/data lines. They can be used to interface with external memory.

The main differences in I/O facilities are the number of 8-bit ports and the hardware handshake. The Z8611 and the 8051 have four 8-bit ports, whereas the MC6801 has three 8-bit ports and an additional 5-bit port. The Z8611 has hardware handshake on three ports, the MC6801 has hardware handshake on only one port, and the 8051 has no hardware handshake.

**Counter/timers.** The Z8611 has two 8-bit counters, and two 6-bit programmable prescalers. One prescaler can be driven internally or externally; the other prescaler is driven internally only. Both timers can interrupt the CPU when counting is completed. The counters can operate in one of two modes: they can count down until interrupted, or they can count down, reload the initial value, and start counting down again (continuously). The counters for the Z8611 can be used for measuring time intervals and pulse widths, generating variable pulse widths, counting events, or generating periodic interrupts.

The 8051 has two 16-bit counter/timers for measuring time intervals and pulse widths, generating pulse widths, counting events, and generating periodic interrupts. The counter/timers have several modes of operation. They can be used as 8-bit counters or timers with two 5-bit programmable prescalers. They can also be used as 16-bit counter/timers. Finally, they can be set as 8-bit modulo-n counters with the reload value held in the high byte of the 16-bit register. An interrupt is generated when the counter/timer has completed counting.

The MC6801 has one 16-bit counter which can be used for pulse-width measurement and generation. The counter/timer actually consists of three 16-bit registers and an 8-bit control/status register. The timer has an input capture register, an output compare register, and a free-running counter. All three 16-bit registers can generate interrupts.

Serial Communications Interface. The Z8611 has a programmable serial communication interface. The chip contains a UARI for full-duplex, asynchronous, serial receiver/ transmitter operation. The bit rate is controlled by counter/timer 0 and has a maximum bit rate of 93.500 b/s. An interrupt is generated when an assembled character is transferred to the receive buffer. The transmitted character generates a separate interrupt. The receive register is double-buffered. A hardware parity generator and detector are optional.

The 8051 handles serial I/O using one of its parallel ports. The 8051 bit rate is controlled

by counter/timer 1 and has a maximum bit rate of 187,500 b/s. The 8051 generates one interrupt for both transmission and receipt. The receive register is double-buffered.

The MC6801 contains a full-duplex, asynchronous, serial communication interface. The bit rate is controlled by a rate register and by the MCU's clock or an external clock. The maximum bit rate is 62,500 b/s. Both the transmit and the receive registers are double-buffered. The MC6801 generates only one interrupt for both transmit and receive operations. No hardware parity generation or detection is available, although it does have automatic detection of framing errors and overrun conditions.

The 8051 and the MC6801 generate only one interrupt for both transmit and receive, whereas the Z8611 has a separate interrupt for each. The ability to generate separate interrupts greatly enhances the use of serial communications, since separate service routines are often required for transmitting and receiving.

Other differences between the Z8611, MC6801, and the 8051 occur in the hardware parity detector, the double-buffering of registers, framing error detectors and overrun conditions. The 8051 has a faster data rate than either the Z8611 or the MC6801. The MC6801 has the advantage of a hardware framing error detector and automatic detection of overrun conditions. The MC6801 also has both its transmit and receive registers double-buffered. The Z8611 has a hardware parity detector. For detection of framing errors and overrun conditions, a simple, low-overhead software check is available that uses only two instructions. See Z8600 Software Framing Error Detection Application Brief (document #617-1881-0004).

#### INSTRUCTION ARCHITECTURE

The architecture of the Z8611 is designed specifically for microcomputer applications. This fact is manifest in the instruction composition. The arduous task of programming the MC6801 and the 8051 starkly contrasts that of programming the Z8611.

#### Addressing Modes

The Z8611 and the 8051 both have six addressing modes: Register, Indirect Register, Indexed, Direct, Relative, and Immediate. The MC6801 has five addressing modes: Accumulator, Indexed, Direct, Relative, and Immediate. A quick comparison of these addressing modes reveals the versatility of the Z8611 and the 8051. The addressing modes of the MC6801 have several restrictions, as shown in Table 1. While the 8051 has all the addressing modes of the Z8611, its use of them is restricted. The Z8611 allows many more combinations of addressing modes per instruction, because any of its registers can be used as an accumulator. For example, the instructions to clear, complement, rotate, and swap nibbles are all accumulator oriented in the 8051 and operate on the accumulator only. These same commands in the Z8611 can use any register and access it either directly, with register addressing, or with indirect register addressing.

Indexed Addressing. All three chips differ in their handling of indexing. The Z8611 can use any register for indexing. The 8051 can use only the accumulator as an Index register in conjunction with the data pointer or the Program Counter. The MC6801 has one 16-bit Index register. The address located in the second byte of an instruction is added to the lower byte of the Index register. The carry is added to the upper byte for the complete address. The MC6801 requires the index value to be an immediate value.

The MC6801 has only one 16-bit Index register and an immediate 8-bit value from the second byte of the instruction. Hence, the Indexed mode of the MC6801 is much more restrictive than that of the Z8611. The 8051 must use the accumulator as its only Index register, loading the accumulator with the register address each time a reference is made. Then, using indexing, the data is moved into the accumulator, eradicating the previous index. This forces a stream of data through the accumulator and requires a reload of the index before access can be made again. The Z8611 is clearly superior to both the MC6801 and the 8051 in the flexibility of its indexed addressing mode.

Short and Long Addressing. Short addressing helps to optimize memory space and execution speed. In sample applications of short register addressing, an eight percent decrease in the number of bytes used was recorded.

All three chips have short addressing modes, but the Z8611 has short addressing for both external memory and register memory. The 8051 has short addressing for the lowest 32 registers only.

The Z8611 has two different modes for register addressing. The full-byte address can be used to provide the address, or a 4-bit address can be used with the Register Pointer. To use the working registers, the Register Pointer is set for a particular bank of 16 registers, and then one of the 16 registers is addressing external memory is Another feature for addressing external memory is the use of a 12-bit address in place of a full 16-bit address. To use the 12-bit address, one port supplies the eight multiplexed address/data lines and another port supplies four bits for the address. The remaining four bits of the second port can be used for I/O. This feature allows access to a maximum of 10K bytes of memory. The 8051 uses short addresses by organizing its lowest 32 registers into four banks. The bank select is located in a 2-bit field in the PSW, with three bits addressing the register in the bank.

The MC6801 uses extended addressing for addressing external memory. With a special, nonmultiplexed expansion mode, 256 bytes of external memory can be accessed without the need for an external address latch. The MC6801 uses one 8-bit port for the address and another port for the data.

#### Stacks

The Z8611 and the MC6801 provide for external stacks, which require a 16-bit Stack Pointer. Internal stacks use only an 8-bit Stack Pointer. The 8051 uses only a limited internal stack requiring an 8-bit Stack Pointer. Using an external stack saves the internal RAM registers for general-purpose use.

#### Summary

The stack structure of the Z8611 and the MC6801 is better than that of the 8051. In most applications, the 8051 is more flexible and easier to program than the MC6801. The Z8611 is easier to use than either the 8051 or the MC6801 because of its register flexibility and its numerous combinations of addressing modes. The 8051 features a unique 4 $\mu$ n multiply and divide command. The MC6801 has a multiply, but it takes 10 $\mu$ s to perform it.

In summary, the Z8611 has the most flexible addressing modes, the most advanced indexing capabilities, and superior space- and time-saving abilities with respect to short addressing.

#### DEVELOPMENT SUPPORT

All three vendors provide development support for their products. This section discusses the different support features, including development chips, software, and modules.

#### Chips

Zilog offers an entire family of microcomputer chips for product development and final product. The Z8611 is a single-chip microcomputer with 4K bytes of mask-programmed ROM. For development, two other chips are offered. The Z8612 is a 64-pin, development version with full interface to external memory. The Z8613 is a prototype version that uses a functional, piggy-back, ÉPROM protopak. The Z8613 can use either a 4K EPROM (2732) or a 2K EPROM (2716). Zilog also offers a ROMless version in a 40-pin package that has all the features of the Z8611 except on-board ROM (Z8681).

Intel offers a similar line of development chips

with its 8051 family. The 8031 has no internal ROM and the 8751 has 4K of internal EPROM.

Motorola offers the MC6801, MC6803, MC6803NR, and MC68701. These are all similar except the MC68701 has 2K bytes of EPROM and the MC6801 has 2K bytes of ROM. The MC6803 has no internal ROM and the MC6803NR has neither ROM nor RAM on board.

The Z8613 and the MC68701 are both available now, but the 8751 is still unavailable (as of April 1981).

## Software

Development software includes assemblers, and conversion programs. All manufacturers offer some or all of these features.

Since the MC6801 is compatible with the 6800, there is no need for a new assembler. The Z8611 and the 8051 both offer assemblers for their products. The Zilog PLZ/ASM assembler generates relocatable and absolute object code. PLZ/ASM also supports high-level control and data statements, such as IF... THEN...ELSE. Intel offers an absolute macroassembler, ASM51, with their product. They also offer a program for converting 8048 code to 8051 code.

#### Modules

The Z8611 development module has two 64-pin development versions of the 40-pin, ROM-masked Z8611. Intel offers the EM-51 emulation board, which contains a modified 8051 and PROM or EPROM in place of memory. Motorola has the MEX6801EVM evaluation board for program development. All three development boards are available now.

#### ADDITIONAL FEATURES

Additional features include Power Down mode, selftesting, and family-compatibility.

#### Power Down Mode

All three microcomputers offer a Power Down mode. The Z8611 and the 8051 save all of their registers with an auxilary power supply. The MC6801 uses an auxiliary power supply to save only the first 64 bytes of its register file.

The Z8611 uses one of the crystal input pins for the external power supply to power the registers in Power Down mode. Since the XTAL2 input must be used, an external clock generator is necessary and is input via XTAL1. The 8051 and the MC6801 both have an input reserved for this function. The MC6801 uses the V<sub>cc</sub> standby pin, and the 8051 uses the V<sub>pd</sub> pin.
#### Family Compatibility

Another strength of the Z8611 is its expansion bus, which is completely compatible with the Zilog Z-BUS<sup>TM</sup>. This means that all Z-BUS peripherals can be used directly with the Z8611.

The MC6801 is fully compatible with all MC6800 family products. The 8051 is software compatible with the older 8048 series and all others in that family.

#### BENCHMARKS

The following benchmark tests were used in this report to compare the Z8611, 8051, and MC6801:

- Generate CRC check for 16-bit word.
- Search for a character in a block of memory.
- Execute a computed GOTO jump to one of eight locations depending on which of the eight bits is set.
- Shift a 16-word five places to the right.
- Move a 64-byte block of data from external memory to the register file.
- Toggle a single bit on a port.
- Measure the subroutine overhead time.

These programs were selected because of their importance in microcomputer applications. Algorithms that reflect a unique function or feature were excluded for the sake of comparison. Although programs can be optimized for a particular chip and for a particular attribute (code density or speed) these programs were not.

The figures cited in this text are taken directly from the vendor's documentation. Therefore, the cycles given below for the MC6801 and the 8051 are in machine cycles and the Z8611 figures are given in clock cycles. The Z8611 clock cycles should be divided by six to give the instruction time in microseconds. The 8051 and MC6801 machine cycle is 1,4s, and the Z8611 clock cycle is .166,4s at 12 MHz.

Because of the lack of availability of the MC6801 and the 8051, the benchmark programs listed here have not yet been run. When these products are readily available, the programs will be run and later editions of this document will reflect any changes in the findings.

Program Listings

#### CRC Generation

|                                     | Machine<br>Cvcles                                                                                                                                                                                               | Bvte                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INDEX, #8                           | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A, DAŤA                             | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A, HCHECK                           | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A                                   | 1                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A, LCHECK                           | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A, LPOLY                            | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A                                   | 1                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| LCHECK, A                           | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A, HCHECK                           | 1                                                                                                                                                                                                               | - 2                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A, HPOLY                            | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A                                   | . 1                                                                                                                                                                                                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| НСНЕСК, А                           | 1 .                                                                                                                                                                                                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| С                                   | 1                                                                                                                                                                                                               | . 1                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A, DATA                             | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Α                                   | 1                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DATA, A                             | 1                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| INDEX, LOOP                         | 2                                                                                                                                                                                                               | - 3                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                     | 2                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| +17X8 = <b>139 cycle</b>            | 8                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $\frac{1002 - 107 - 19}{1000 - 19}$ |                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $\frac{10001000}{31} = 10$          |                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                     | INDEX, #8<br>A, DATA<br>A, HCHECK<br>A<br>A, LCHECK<br>A, LPOLY<br>A<br>LCHECK, A<br>A, HCHECK<br>A, HPOLY<br>A<br>HCHECK, A<br>C<br>A, DATA<br>A<br>DATA, A<br>INDEX, LOOP<br>+17X8 = 139 As<br>tructions = 18 | Machine<br>Cycles      INDEX, #8    1      A, DATA    1      A, DATA    1      A, DATA    1      A, HCHECK    1      A, LCHECK    1      A, LOULY    1      A    1      LCHECK, A    1      A, HCHECK    1      A, HCHECK, A    1      A, HCHECK, A    1      C    1      A, HOLY    1      A    1      DCHECK, A    1      C    1      A, HOLY    2      INDEX, LOOP    2      +17X8 = 139 cycles      MHz = 139 4/s      tructions = 18 |

| MC6801 |       | Machine            |        |       |
|--------|-------|--------------------|--------|-------|
|        |       |                    | CACTER | bytes |
|        | LDAA  | #\$08              | 2      | 2     |
| L00P:  | STAA  | COUNT              | 3      | 2     |
|        | LDAA  | HCHECK             | 3      | 2     |
|        | EORA  | DATA               | 3      | 2     |
|        | ROLA  |                    | 2      | 1     |
|        | LDAD  | POLY               | 4      | 2     |
|        | EORA  | HCHECK             | 3      | 2     |
|        | EORB  | LCHECK             | 3      | 2     |
|        | ROLB  |                    | 2      | 1     |
|        | ROLA  |                    | 2      | 1     |
|        | STAD  | LCHECK             | 4      | 2     |
|        | ASL   | DATA               | 6      | 3     |
|        | DEC   | COUNT              | 6      | 3     |
|        | BNE   | LOOP               | 4      | 2     |
|        | RTS   |                    | 5      | 1     |
|        | N = 4 | 5X8+7 = 367 cycles | _      |       |
|        | @4    | MHz = 367 44s      |        |       |
|        | Ins   | tructions = 15     |        |       |
|        | Byt   | es = 28            |        |       |

| Z8611 |       |                   | Clock    | <b>.</b> . |
|-------|-------|-------------------|----------|------------|
|       |       |                   | Cycles   | Bytes      |
|       | LD    | INDEX, #8         | 6        | 2          |
| LOOP: | LD ·  | R6, DATA          | 6        | 2          |
|       | XOR   | R6, HCHECK        | 6        | 2          |
|       | RLC   | R6                | 6        | 2          |
|       | XOR   | LCHECK, LPOLY     | 6        | 2          |
|       | RLC   | LCHECK            | 6        | 2          |
|       | XOR   | HCHECK, HPOLY     | 6        | 2          |
|       | RLC   | HCHECK            | 6        | 2          |
|       | RCF   |                   | 6        | 1          |
|       | RLC   | DATA              | 6        | 2          |
|       | DJNZ  | INDEX, LOOP       | 12 or 10 | 2          |
|       | RET   |                   | 14       | 1          |
|       | N = 2 | 0+66X7+64 = 546 c | vcles    |            |
|       | @12   | MHz = 91 #s       |          |            |
|       | Ins   | tructions = 12    |          |            |
|       | Byt   | $e_8 = 22$        |          |            |
|       |       |                   |          |            |

#### Character Search Through Block of 40 Bytes

### Shift 16-Bit Word to Right 5-Bits

| 8051   |        |                          | Machine |       |
|--------|--------|--------------------------|---------|-------|
|        |        |                          | Cycles  | Bytes |
|        | MOV    | INDEX, #41               | 1       | 2     |
|        | MOV    | DPTR, #TABLE             | 2       | 3     |
| LOOP1: | DJNZ   | INDEX, LOOP 2            | 2       | 2     |
|        | SJMP   | OUT                      | 2       | 2     |
| L00P2: | MOV    | A, INDEX                 | 1       | 2     |
|        | MOVC   | A, @A+DPTR               | 2       | 1     |
|        | CJNE   | A, CHARAC, LOOP1         | 2       | 3     |
| OUT:   |        |                          |         |       |
|        | N = 3- | +39X7+4 = <b>280 cyc</b> | les     |       |
|        | @12    | MHz = 280 <i>M</i> -s    | ÷.,     |       |
|        | Ins    | tructions = 7            |         |       |
|        | Byt    | es = 15                  |         |       |

| 8051  |       |                         | Machine |       |
|-------|-------|-------------------------|---------|-------|
|       |       |                         | Cycles  | Bytes |
|       | MOV   | INDEX #5                | 1       | 2     |
| LOOP: | CLR   | С .                     | 1       | 1     |
|       | MOV   | A, WORD + 1             | 1       | 2     |
|       | RRC   | Α                       | 1       | 1     |
|       | MOV   | WORD + 1, A             | 1       | 2     |
|       | MOV   | A, WORK                 | 1       | 2     |
|       | RRC   | A                       | 1       | 1     |
|       | MOV   | WORD, A                 | 1       | 2     |
|       | DJNZ  | INDEX, LOOP             | 2       | 2     |
|       | N = 1 | +9X5 = <b>46 Cycles</b> |         |       |
|       | @12   | MHz = 46 <b>#</b> s     |         |       |
|       | Ins   | tructions = 9           |         |       |
|       | Byt   | es = 15                 |         |       |

| MC680 | 1     |                   | Machine |       |                         |         |       |
|-------|-------|-------------------|---------|-------|-------------------------|---------|-------|
|       |       |                   | Cycles  | Bytes | MC6801                  | Machine |       |
|       | LDAB  | #\$40             | 2       | 2     |                         | Cycles  | Bytes |
|       | LDAA  | #CHARAC           | 2       | 2     | LDX #5                  | 6       | 3     |
|       | LDX   | #TABLE            | 3       | 3     | LDAD WORK               | 4       | 2     |
| L00P: | CMPA  | \$O, X            | 4       | 2     | LOOP: LSRD              | 3       | 1     |
|       | BEQ   | OUT               | 4       | 2     | DEX                     | 3       | 1     |
|       | INX   |                   | 3       | 1     | BNE LOOP                | 4       | 2     |
|       | DECB  |                   | 2       | ່1    | STAD WORD               | 4       | 2     |
|       | BNE   | LOOP              | 4       | 2     | N = 10X5+11 = 61 Cycles |         |       |
| OUT:  | -     |                   |         |       | <b>@4 MHz = 61 44</b> 6 |         |       |
|       | -     |                   |         |       | Instructions = $6$      |         |       |
|       | -     |                   |         |       | Bytes = 11              |         |       |
| ·     | N = 7 | +40X17 = 687 cycl | es      |       |                         |         |       |
|       | 84    | MHz = 68744-s     |         |       |                         |         |       |
|       | Ins   | tructions = 8     |         |       | Z8611                   | Clock   |       |
| ,     | Byt   | es = 15           |         |       |                         | Cycles  | Bytes |

| Z8611 |       |                       | Clock  |    |       |
|-------|-------|-----------------------|--------|----|-------|
|       |       |                       | Cycles |    | Bytes |
|       | LD    | INDEX, #40            | 6      |    | 2     |
| LOOP: | LD    | DATA, TABLE (INDEX)   | ) 10   |    | 3     |
|       | CP    | DATA, CHARAC          | 6      |    | 2     |
|       | JR    | Z, OUT                | 12 ог  | 10 | 2     |
|       | DJNZ  | INDEX, LOOP           | 12 or  | 10 | 2     |
| OUT:  | -     |                       |        |    |       |
|       | -     |                       |        |    |       |
|       | N = 6 | +38X40 = 1524 cycles  | 3      |    |       |
|       | @12   | MHz = 254 <i>M</i> -s |        |    |       |
|       | Ins   | tructions = 5         |        |    |       |
|       | Byt   | es = 11               |        |    |       |

| Z8611 |       |                       | Clock<br>Cycles | Bytes |
|-------|-------|-----------------------|-----------------|-------|
|       | LD    | INDEX, #5             | 6               | 2     |
| L00P: | CCF   |                       | 6               | 1     |
|       | RRC   | WORD + 1              | 6               | 2     |
|       | RRC   | WORD                  | 6               | 2     |
|       | DJNZ  | INDEX, LOOP           | 12 or 10        | 2     |
|       | N = 6 | +4X30+28 = <b>154</b> | Cycles          |       |
|       | @12   | MHz = 2644s           |                 |       |
|       | Ins   | tructions = 5         |                 |       |
|       | Bvt   | es = 9                |                 |       |

#### Computed GOTO

| 8051   |             |                   | Machine |       |
|--------|-------------|-------------------|---------|-------|
|        |             |                   | Cycles  | Bytes |
|        | MOV         | INDEX, #40        | 1       | 2     |
| LOOP:  | Mov         | A, DATA           | 1       | 2     |
|        | RLC         | Α                 | 1       | 1     |
|        | JC          | OUT               | · 2     | 2     |
|        | MOV         | A, INDEX          | 1       | 1     |
|        | ADD         | A, #3             | 1       | 2     |
|        | MOV         | INDEX, A          | 1       | 1     |
|        | SJMP        | LOOP              | 2       | 2     |
| OUT:   | MOV         | DPTR, #TABLE      | 2       | 3     |
|        | MOV         | A, INDEX          | 1       | 1 ·   |
|        | JMP         | @A+DPTR           | 2       | 1     |
| TABLE: | LCALL       | ADDR1             |         | 3     |
|        | -           |                   |         |       |
|        | -           |                   | -       |       |
|        | LCALL       | ADDRN             | 2       |       |
|        | N = 1-      | +9X7+11 = 75 Cycl | es      |       |
|        | erz<br>Taal | mnz = 7044-s      |         |       |
|        | Ins         | ructions = 12     |         |       |

| bytes | = | 21 |  |
|-------|---|----|--|
|       |   |    |  |
|       |   |    |  |

| MC6801 |       | Machine               |          |       |
|--------|-------|-----------------------|----------|-------|
|        |       |                       | Cycles   | Bytes |
|        | LDAB  | #2                    | 2        | 2     |
|        | LDX   | TABLE                 | 3        | 3     |
| LOOP:  | RORA  |                       | 2        | 1     |
|        | BCS   | OUT                   | 4        | 2     |
|        | ABX   |                       | . 3 .    | 1     |
|        | JMP   | LOOP                  | 3        | 2     |
| OUT:   | LDX   | 0, X                  | 5        | 3     |
|        | JMP   | 0, X                  | . 4      | 3     |
|        | N = 8 | X12+14 = <b>110</b>   | Cycles   |       |
|        | 84    | MHz = 110 <i>#</i> /s |          |       |
|        | Ins   | tructions = 8         | <b>B</b> |       |
|        | Byt   | es = 17               |          |       |

| Z8611 |     |                         | Clo<br>Cyc | ck<br>Les |    | Bytes |
|-------|-----|-------------------------|------------|-----------|----|-------|
|       | CLR | INDEX                   | 6          |           |    | 2     |
| L00P: | INC | INDEX                   | 6          |           |    | 1     |
|       | RLC | DATA                    | 6          |           |    | 2     |
|       | JR  | NC, LOOP                | 12         | or        | 10 | 2     |
|       | LD  | ADDR, TABLE 1, (INDEX)  | 10         |           |    | 3     |
|       | LD  | ADDR+1, TABLE 2, (INDEX | ) 10       |           |    | 3     |
|       | JP  | @ADDR                   | 12         |           |    | 2     |
|       | N = | 6+24X7+54 = 228 Cycles  |            |           |    |       |
|       | @1  | 2 MHz = 3844-s          |            |           |    |       |
|       | In  | structions = 7          |            |           |    |       |
|       | By  | tes = 15                |            |           |    |       |

#### Move 64-Byte Block

| 8051  |        |                  | Machine<br>Cycles | Bytes |
|-------|--------|------------------|-------------------|-------|
|       | MOV    | INDEX, #COUNT    | 1                 | 2     |
| L00P: | MOV    | DPTR, #ADDR1     | 2                 | 3     |
|       | MOVX   | A, @DPTR         | 2                 | 1     |
|       | INC    | #ADDR1           | 1                 | 1     |
|       | MOV    | @ADDR2,A         | 1                 | 1     |
|       | INC    | ADDR2            | 1                 | 1     |
|       | DJNZ   | INDEX, LOOP      | 2                 | 1     |
|       | N = 1+ | 9X64 = 577 Cycle | 88                |       |
|       | @12    | MHz = 57744s     |                   |       |
|       | Inst   | tructions = 7    |                   |       |
|       | Byte   | es = 10          |                   |       |

| MC680 | 1      |                       | Machine  |       |
|-------|--------|-----------------------|----------|-------|
|       |        |                       | Cycles   | Bytes |
|       | LDAB   | #COUNT                | 2        | 2     |
| LOOP: | LDX    | ADDR1                 | 4        | 3     |
|       | LDAA   | 0, X                  | 4        | 2     |
|       | INX    |                       | 3        | 1     |
|       | STAA   | ADDR1                 | 4        | 2     |
|       | LDX    | ADDR2                 | 4        | 3     |
|       | STAA   | 0, X                  | 4        | 2     |
|       | INX    |                       | 3        | 1     |
|       | STX    | ADDR2                 | 4        | 2     |
|       | DECB   | *                     | 2        | 1     |
|       | BNE    | LOOP                  | 4        | 2     |
|       | N = 64 | 4X36+2 = <b>230</b>   | 6 Cycles |       |
|       | @4 I   | MHz =2306 <b>44</b> s |          |       |
|       | Inst   | tructions =           | 11       |       |
|       | Byte   | es = 21               |          |       |

| Z8611                     |        |          |        | Cloc   | :k |    |       |
|---------------------------|--------|----------|--------|--------|----|----|-------|
|                           |        |          |        | Cycl   | es |    | Bytes |
|                           | LD     | INDEX,   | #COUNT | 6      |    |    | 2     |
| L00P:                     | LDEI   | @ADDR2,  | @ADDR1 | 18     |    |    | 2     |
|                           | DJNZ   | INDEX,   | LOOP   | 12     | or | 10 | 2     |
|                           | N = 6+ | 63X30+28 | = 1924 | Cycles |    |    | e     |
| @12 MHz = 321 <b>#-</b> s |        |          |        |        |    |    |       |
| Instructions = $3$        |        |          |        |        |    |    |       |
|                           | Byte   | s = 6    |        |        |    |    |       |

#### Toggle a Port Bit

Subroutine Call/Return Overhead

| 0054  |                                                                                        |             |            | 8051                              |
|-------|----------------------------------------------------------------------------------------|-------------|------------|-----------------------------------|
| 8051  |                                                                                        | Machine     | <b>.</b> . |                                   |
|       | XRL PO, #YY<br>N = <b>2 Cycles</b><br>@12 MHz = 2.4 s<br>Instructions = 1<br>Bytes = 3 | Cycles<br>2 | Bytes<br>3 | -<br>-<br>SUBR: -<br>-<br>RI<br>N |
| MC680 | 1                                                                                      | Machine     |            |                                   |
|       |                                                                                        | Cycles      | Bytes      |                                   |
|       | LDAA PORTO                                                                             | 3           | 2          | MC6801                            |
|       | EORA #YY                                                                               | 2           | 2          |                                   |
|       | STAA PORTO                                                                             | 3           | 2          | J:<br>-                           |
|       | N = 8 Cycles                                                                           |             |            |                                   |
|       | ®4 MHz = 8 44-s                                                                        |             |            | SURD.                             |
|       | Instructions = 3                                                                       |             |            | 50DN: -                           |
|       | Bytes = 6                                                                              |             | e<br>K     | R                                 |
| Z8611 |                                                                                        | Clock       |            |                                   |
|       |                                                                                        | Cycles      | Bytes      | r.                                |
|       | XOR PORTO, #YY                                                                         | 10          | 2          |                                   |
|       | N = <b>10 Cycles</b><br>@12 MHz = 1.7 44-s                                             |             |            | Z8611                             |
|       | Instructions = 1                                                                       |             |            | C/                                |
|       | Byte = 2                                                                               |             |            | -                                 |
|       |                                                                                        |             |            |                                   |
|       |                                                                                        |             |            | SUBR: -                           |
|       |                                                                                        |             |            | -                                 |
|       |                                                                                        |             |            | RE                                |
|       |                                                                                        |             |            | N                                 |

| 8051               |                                                                                     | Machine<br>Cvcles            | Bytes      |
|--------------------|-------------------------------------------------------------------------------------|------------------------------|------------|
|                    | LCALL SUBR<br>-<br>-                                                                | 2                            | 3          |
| SUBR :             | -<br>-<br>-                                                                         |                              |            |
|                    | RE F<br>@12 MHz = 4 #s<br>Instructions = 2<br>Bytes = 4                             | 2                            | 1          |
| MC680 <sup>.</sup> | JSR SUBR                                                                            | Machine<br>Cycles<br>9       | Bytes<br>2 |
| SUBR :             | -<br>RIS<br>N = <b>14 Cycles</b><br>@4 MHz = 14 %s<br>Instructions = 2<br>Bytes = 3 | 5                            | 1          |
| Z8611              | CALL @SUBR<br>-<br>-                                                                | <b>Clock</b><br>Cycles<br>20 | Bytes<br>2 |
| SUBR :             | -<br>-<br>-<br>RE T                                                                 | 14                           | 1          |
| ,                  | N = <b>34 Cycles</b><br>@12 MHz = 5.7 44s<br>Instructions = 2<br>Bytes = 3          |                              |            |

#### Results

Table 2 summarizes the results of this comparison. The relative performance column lists the speeds of the MC6801 and 8051 divided by the Z8611 speeds (12 MHz). The overall performance averages the separate relative performances. The higher the number, the faster the Z8611 as compared to the MC6801 and the 8051.

The relative performance figures show that the Z8611 runs 50 percent faster than the 8051 and 250 percent faster than the MC6801. Although speed is not necessarily the most important criterion for selecting a particular product, the Z8611 proves to be an undeniably superior product when speed is added to the advantages of programming ease, code density, and flexibility.

#### Table 2. Benchmark Program Results

| Benchmark<br>Test        | MC680<br>(4 M<br>cycles | D1<br>Hz)<br>time | 8051<br>(12 Mi<br>cycles | l<br>Hz)<br>time | Z8<br>(8 MH<br>cycles | lz)<br>time | Z8<br>(12 Mi<br>cycles | lz)<br>time | Relative<br>MC6801 | Performance<br>8051 |
|--------------------------|-------------------------|-------------------|--------------------------|------------------|-----------------------|-------------|------------------------|-------------|--------------------|---------------------|
| CRC<br>Generation        | 367                     | 367               | 139                      | 139              | 546                   | 137         | 546                    | 91          | 4.03               | 1.53                |
| Character<br>Search      | 687                     | 687               | 280                      | 280              | 1524                  | 382         | 1524                   | 254         | 2.70               | 1.10                |
| Computed<br>GOTO         | 110                     | 110               | 75                       | 75               | 228                   | 57          | 228                    | 38          | 2.89               | 1.97                |
| Shift Right<br>5 Bits    | 61                      | 61                | 46                       | 46               | 154                   | 38          | 154                    | 26          | 2.35               | 1.78                |
| Move<br>64-byte<br>block | 2306                    | 2306              | 577                      | 577              | 1924                  | 481         | 1924                   | 321         | 7.18               | 1.80                |
| Subroutine<br>Overhead   | 14                      | . 14              | 4                        | 4                | 34                    | 8.5         | 34                     | 5.7         | 2.46               | 0.70                |
| Toggle a<br>Port Bit     | . 8                     | 8                 | 2                        | 2                | 10                    | 2.5         | . 10                   | 1.7         | 4.71               | 1.18                |
| ĩ                        |                         |                   | -                        |                  | Over:<br>Performa     | all<br>nce  | ~                      |             | 3.76               | 1.44                |

Note: All times are given in microseconds.

| Table 3. Byte/Instruction/Ti | me Comparison |
|------------------------------|---------------|
|------------------------------|---------------|

|                    | Bytes  |      | Instructions |        |      | Time (microseconds) |        |      |       |
|--------------------|--------|------|--------------|--------|------|---------------------|--------|------|-------|
|                    | MC6801 | 8051 | Z8611        | MC6801 | 8051 | Z8611               | MC6801 | 8051 | Z8611 |
| CRC Generation     | 28     | 31   | 22           | 15     | 18   | 12                  | 367    | 139  | 91    |
| Character Search   | 15     | 15   | 11           | 8      | 7    | 5                   | 687    | 280  | 254   |
| Shift Right 5 Bits | 11     | 15   | 9            | 6      | 9    | 5                   | 61     | 46   | 26    |
| Computed GOTO      | 17     | 21   | 15           | 8      | 12   | 7                   | 110    | 75   | 38    |
| Move Block         | 21     | 10   | 6            | 11     | 7    | 3                   | 2306 / | 577  | 321   |
| Toggle Port Bit    | 6      | 3    | 2            | 3      | 1    | 1                   | 8      | 2    | 1.7   |
| Subroutine Call    | 3      | 4    | 3            | 2      | 2    | 2                   | 14     | 4    | 5.7   |

#### SUMMARY

The hardware of the three chips compared is very similar. The Z8611, however, has several advantages, the most important of which is its interrupt structure. It is more advanced than the interrupt structures of both the 8051 and the MC6801. Other advantages of the Z8611 over either the MC6801 or the 8051 include I/O facilities with parity detection and hardware handshake and a larger amount of internal ROM (the MC6801 has only ZK bytes).

Substantial differences are apparent with regard to software architecture. The addressing modes of the Z8611 are more flexible than those of either the MC6801 or the 8051. The Z8611 can use bytesaving addressing with working registers, and it has short external addresses for saving I/O lines. It can also provide for an external stack. The register architecture (as opposed to the accumulator architecture) of the Z8611 saves execution time and enhances programming speed by reducing the byte count.

The Z8611 microcomputer stands out as the most powerful chip of the three, and concurrently, it is the easiest to program and configure.

## Z86XX Interrupt Request Register

# 

## Application Brief

October 1980

The Interrupt Request Register (IRQ, R250) stores requests from the six possible interrupt sources (IRO<sup>0</sup>-IRO<sup>5</sup>) in the Z8600 series microcomputer. In addition to other functions, a hardware reset to the Z8600 disables the IRQ register and resets its request bits. Before the IRQ will register requests, it must first be enabled by executing an Enable Interrupts (EI) instruction. Setting the Enable Interrupt bit in the Interrupt Mask Register (IMR, R251) is not an equivalent operation for this purpose; to enable the IRQ, an El instruction is required. The function of this El instruction is distinct from its task of globally enabling the interrupt system. Even in a polled system where IRQ bits are tested in software, it is necessary to execute the EI.

The designer must ensure that unexpected and undesirable interrupt requests will not occur after the El is executed. One method of doing this is to reset all interrupt enable bits in the IMR for levels that are possible interrupt sources; the El instruction may then be safely executed. Once El is executed, the program may immediately execute a Disable interrupts (DI) instruction. The code necessary to perform these operations is as follows:

#### RESET: LD IMR, #\$XX !SET INTERRUPT MASK! EI !ENABLE GLOBAL INTER-RUPT, ENABLE IRQ!

where XX has a  $\emptyset$  in each bit position corresponding to the interrupt level to be disabled. If all IMR bits are to be reset, a CLR IMR instruction may be used.



#### Figure 1 - IRQ Reset Functional Logic Diagram

## **Z8 Family Software** Framing Error Detection

## **Application Brief**

high- Three pos

October 1980

The Zilog Z8600 UART microcomputer is a highperformance, single-chip device that incorporates on-chip ROM, RAM, parallel 1/0, serial 1/0, and a baud rate generator. The UART is capable of full-duplex, asynchronous serial communication at nine standard software-selectable baud rates from 110 to 19.2K baud; other nonstandard rates can also be obtained under software control. Odd parity generation and checking can also be selected. Three possible error conditions can occur during reception of serial data: framing error, parity error, and overrun error. A framing error condition occurs when a stop bit is not received at the proper time (Figure 1). This can result from noise in the data channel, causing erroneous detection of the previous start bit or lack of detection of a properly transmitted stop bit. The Z8600 UART does not incorporate hardware framing error detection but does facilitate a simple, low-overhead software detection method.



Fig. 1 - Asynchronous Data Format

In the middle of the stop bit time, the Z8600 UART automatically posts a serial input interrupt request on  $IRQ_3$ . The serial input can also be tested by reading Port 3 bit 0  $(P3_0)$  as shown in Figure 2. Thus, within the interrupt service routine or polling loop, it is only necessary to test  $P3_0$  in order to identify a framing error. If  $P3_0$  is Low when  $IRQ_3$  goes High, a framing error con-

dition exists and the following code is used to test this:

TM P3, #%01 ! TEST FOR P30 = 1 ! JR Z, FERR ! ELSE FRAMING ERROR !

The execution time of this framing error test is only 5.54s at 8 MHz. In the worst case (19.2K baud), this would result in 1% overhead. Only five program bytes are required.



#### Fig. 2 - Z8600 Serial Input Connection

Z8 is a trademark of Zilog, Inc.

#### CONCLUSION

While the Z8600 UART does not incorporate hardware framing error detection, this feature can be implemented in software with a maximum penalty of 1% at 19.2K baud using no additional hardware and only five bytes of program memory.

#### Reprinted with permission of Synertek, Inc.

293



## **Technical Manual**

November 1984

**Z8®** Microcomputer

## **Table Of Contents**

| Chapt      | er 1. Z8 Family Overview             |
|------------|--------------------------------------|
|            |                                      |
| 1.1<br>1.2 | Introduction                         |
|            | 1.2.1  Instruction Set               |
| 1.3        | Microcomputers (Z8601/11)            |
| 1.4        | Development Device (Z8612)           |
| 1.5        | Protopack Emulator (Z8603/13)        |
| 1.6        | BASIC/Debug Interpreter (Z8671)      |
| 1.7        | ROMless Microcomputer (Z8681/82)     |
| 1.8        | Applications                         |
| Chapt      | er 2. Architectural Overview 2       |
| 2 1        |                                      |
| 2.2        | Address Spares                       |
| 2.3        | Register File                        |
|            | 2.3.1 Register Pointer               |
|            | 2.3.2 Instruction Set                |
|            | 2.3.3 Data Ivoes                     |
|            | 2.3.4 Addressing Modes               |
| 2.4        | I/O Operations                       |
|            | 2 4 1 Timps 207                      |
|            | 2.4.2 Interrupts                     |
| 2.5        | 0scillator                           |
| 2.6        | Protopack                            |
| Chapt      | er 3. Address Spaces 3               |
| 3.1        | Introduction                         |
| 3.2        | CPU Register File                    |
| ,          | 3.2.1 Error Conditions               |
| 3.3        | CPU Control and Peripheral Registers |
| 3.4        | CPU Program Memory                   |
| 3.5        | CPU Data Memory                      |
| 3.6        | CPU Stacks                           |
|            |                                      |

## Table Of Contents (Continued)

| Chapt                                                         | er 4. Address Modes                                                                                                                                                                                                                          |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7<br><b>Chaot</b> | Introduction  315    Register Addressing (R)  315    Indirect Register Addressing (IR)  316    Indexed Addressing (X)  316    Direct Addressing (DA)  317    Relative Addressing (RA)  317    Immediate Data Addressing (IM)  318            |
| 5.1<br>5.2                                                    | Functional Summary  319    Processor Flags  320    5.2.1 Carry Flag (C)  320    5.2.2 Zero Flag (Z)  320    5.2.3 Sign Flag (S)  320    5.2.4 Overflow Flag (V)  321    5.2.5 Decimal-Adjust Flag (D)  321    5.2.6 Half-Carry Flag (H)  321 |
| 5.3<br>5.4                                                    | Condition Codes                                                                                                                                                                                                                              |
| 5.5<br>5.6                                                    | Instruction Summary                                                                                                                                                                                                                          |

### Chapter 6. External Interface (Z8601, Z8611)

| 6.1<br>6.2<br>6.3 | Introduction    369      Pin Description    369      Configuring for External Memory    370               |
|-------------------|-----------------------------------------------------------------------------------------------------------|
| 6.4               | External Stacks                                                                                           |
| 6.5               | Data Memory                                                                                               |
| 6.6               | Bus Operation                                                                                             |
|                   | 6.6.1  Address Strobe (AS)  372    6.6.2  Data Strobe (DS)  372    6.6.3  External Memory Operations  372 |
| 6.7               | Shared Bus                                                                                                |
| 6.8               | Extended Bus Timing                                                                                       |
| 6.9               | Instruction Timing                                                                                        |
| 6.10              | Reset Conditions                                                                                          |

297

6

Chapter 7. External Interface (Z8681, Z8682)

| 7.1<br>7.2<br>7.3         | Introduction                                                                                              |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------|--|
|                           | 7.3.1  Z8681 Initialization  380    7.3.2  Z8682 Initialization  381    7.3.3  Read/Write Operations  382 |  |
| 7.4<br>7.5<br>7.6         | External Stacks                                                                                           |  |
|                           | 7.6.1  Address Strobe (AS)                                                                                |  |
| 7.7<br>7.8<br>7.9<br>7.10 | Extended Bus Timing                                                                                       |  |

#### Chapter 8. Reset and Clock 8.1 Reset . . . . 385 . 8.2 Clock . . . . 386 . . . . 8.3 Test Mode . . . . 386 . 8.3.1 Interrupt Testing . . 386 • • • • • . . • ٠ . 8.3.2 ROMless Operation . . . . • . •

#### Chapter 9. I/O Ports

| 9.1 | Introduction                   |  |
|-----|--------------------------------|--|
|     | 9.1.1  Mode Registers          |  |
| 9.2 | Port 0                         |  |
|     | 9.2.1    Read/Write Operations |  |
| 9.3 | Port 1                         |  |
|     | 9.3.1    Read/Write Operations |  |

## 7

8

g

## Table Of Contents (Continued)

| 9.4        | Port 2                      |   |
|------------|-----------------------------|---|
|            | 9.4.1 Read/Write Operations |   |
| 9.5        | Port 3                      | , |
|            | 9.5.1 Read/Write Operations |   |
| 9.6<br>9.7 | Port Handshake              |   |

#### Chapter 10. Interrupts

| 10.1<br>10.2 | Introduction                                     |
|--------------|--------------------------------------------------|
|              | 10.2.1    External Interrupt Sources             |
| 10.3<br>10.4 | Interrupt Request Register Logic and Timing      |
|              | 10.4.1Interrupt Priority Register Initialization |
| 10.5<br>10.6 | IRQ Software Interrupt Generation                |
|              | 10.6.1Vectored Interrupt Cycle Timing            |
| 10.7         | Polled Processing                                |
| 10.8         | Reset Conditions                                 |

## 10

9

299

Chapter 11. Counter/Timers

| 11.1<br>11.2<br>11.3 | Introduction                                                                                                                                                   | ;<br>; |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                      | 11.3.1 Load and Enable Count Bits                                                                                                                              | ;<br>; |
| 11.4<br>11.5         | $T_{OUT}$ Modes                                                                                                                                                | )      |
|                      | 11.5.1  External Clock Input Mode  411    11.5.2  Gated Internal Clock Mode  411    11.5.3  Triggered Input Mode  413    11.5.4  Retriggerable Input Mode  413 | 1      |
| 11.6<br>11.7         | Cascading Counter/Timers                                                                                                                                       | ;<br>; |

## Chapter 12. Serial I/O

| 12.1 | Introduction          |       | •    |      |   | •  |     | •          | • | • |     | •   | • | • |   | • | • | • | • | • | • | • | • |   | 415 |
|------|-----------------------|-------|------|------|---|----|-----|------------|---|---|-----|-----|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| 12.2 | Bit Rate Generation . | • •   | •    | •••  | • | •  | • • | <b>.</b> . | • | • | • • | •   | • | • | • | • | • | • | • | • | • | • | • | • | 415 |
| 12.3 | Receiver Operation .  | ••    | •    | •••  | • | •  | • • | •••        | • | • | • • | •   | • | • | • | • | • | • | • | • | • | • | • | • | 417 |
|      | 12.3.1 Receiver Shift | : Reg | jist | ter  |   |    |     |            | • |   | • • |     |   |   |   |   |   | • | • |   |   |   | • |   | 417 |
|      | 12.3.2 Overwrites .   |       | •    |      | • |    | •   |            | • | • | •   |     | • | • | • | • | • | • |   | • | • | • | • | • | 418 |
|      | 12.3.3 Framing Errors | з.    | •    |      | • |    | •   |            | • |   | •   |     | • | • | • | • | • | • | • | • | • | • | • | • | 418 |
|      | 12.3.4 Parity         | ••    | •    | • .• | • | •  | •   | • •        | • | • | •   | ••• | • | • | • | • | • | • | • | • | • | • | • | • | 418 |
| 12.4 | Transmitter Operation | ••    | •    |      | • | •, | •   |            | • | • | •   |     | • | • | • | • | • | • | • | • | • | • | • | • | 418 |
|      | 12.4.1 Overwrites .   | •••   | •    | •••  | • | •  | •   | •••        | • | • | •   |     | • | • | • | • | • | • | • | • | • | • | • | • | 419 |
|      | 12.4.2 Parity         | ••    | •    | ••   | • | •  | •   | •••        | • | • | •   | ••• | • | • | • | • | • | • | • | • | • | • | • | • | 419 |
| 12.5 | Reset Conditions      |       |      |      | • |    | •   |            |   | • | •   |     |   |   |   |   |   |   |   |   | • |   |   |   | 420 |

Appendix A. Pin Descriptions and Functions

| A.1<br>A.2 | Develo<br>Protop | pment Device<br>ack Emulatòr | (Z8612)<br>(Z8603/ | ,<br>(13) |   | • | • | • | • | • | • | • | • | • | • | • | • |   | • | • | • | • | • | • | • | • | 422<br>422 |
|------------|------------------|------------------------------|--------------------|-----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------------|
| Appen      | dix B.           | Control Regi                 | isters             | •••       | • | • | ÷ | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | 427        |
| Appen      | dix C.           | Opcode Map                   |                    |           |   |   |   | • |   | • |   | • | • |   | • | • | • |   | • |   |   |   | • |   |   |   | 430        |

11

12

#### 1.1 INTRODUCTION

This chapter provides an overview of the architecture and features of the Z8 Family of products, with particular emphasis on those features that set this microcomputer apart from earlier microcomputers. Detailed information about the architecture, address spaces and modes, instruction set, external interface, timing, input/output operations, and interrupts can be found in subsequent chapters of this manual.

#### 1.2 FEATURES

The Z8 microcomputer introduces a new level of sophistication to single-chip architecture. Compared to earlier single-chip microcomputers, the Z8 offers faster execution; more efficient use of memory; more sophisticated interrupt, input/output and bit-manipulation capabilities; and easier system expansion.

Z8 products offer the standard on-chip functions of earlier microcomputers, including:

- 2K or 4K bytes of ROM
- 144 8-bit registers
- 32 lines of programmable I/O
- Clock oscillator
- Arithmetic logic unit
- Parallel and serial ports

Beyond these basic features, the Z8 Family offers such advanced characteristics as:

- Two counter/timers
- Six vectored interrupts
- UART for serial I/O communication
- Stack functions
- Power-down option
- TTL compatibility
- Optimized instruction set
- BASIC/Debug interpreter

All members of the Z8 Family are variations of the basic Z8 microcomputer, the Z8601/11. The Z8 Family includes a development device (Z8612), a ROMless device (Z8681/82), BASIC/Debug Interpreter (Z8671), a Protopack emulator (Z8603/13), as well

## Chapter 1 Z8 Family Overview

as the basic microcomputer. These products offer all the parts and development tools necessary for systems development (both hardware and software prototyping), field trials (pre-production) and full production. For prototyping and preproduction, or where code flexibility is important, the Z8603/13 Protopack, 2K and 4K EPROM-based parts are the most appropriate. The ROM-based Z8601/11 microcomputers are used in high-volume production applications after the software has been perfected. For ROMless applications, two versions of the Z8 microcomputer are available: the 40-pin Z8681/82 and the 64-pin Z8612. In addition, there is a military version of the Z8611 4K ROM device, available in both 40-pin ceramic and 44-pin leadless chip carrier packages.

The Z8671 MCU is a complete microcomputer preprogrammed with a BASIC/Debug Interpreter. This device, operating with both external ROM or RAM and on-chip memory registers, is suitable for most industrial control applications, or whenever fast and efficient program development is necessary.

The Z8 microcomputer is well-suited for dedicated control applications in real-time mode. Since speed is a key consideration in such applications, the Z8 Family is available in both 8 and 12 MHz versions, supported by either of two development modules: the Development Module  $(\overline{\text{DM}})$  or the Z-SCAN 8. The Z-SCAN module provides (ICE) incircuit emulation capability.

#### 1.2.1 Instruction Set

The Z8 instruction set, consisting of 43 basic instructions, is optimized for high-code density and reduced execution time. The 47 instruction types and six addressing modes--together with the ability to operate on bits, 4-bit words, BCD digits, 8-bit bytes, and 16-bit words--make for a code-efficient, flexible microcomputer.

#### 1.2.2 Architecture

Z8 architecture offers more flexibility and performance than previous A/B accumulator designs. All 128 general-purpose registers, including dedicated I/O port registers, can be used as accumulators. This eliminates the bottleneck commonly found in A/B devices, particularly in highspeed applications such as disk drives, printers and terminals. In addition, the registers can be used as address pointers for indirect addressing, as index registers or for implementing an on-chip stack. Speed of execution and smooth programming are supported by a "working register area"--short 4-bit register addresses.

#### 1.3 NICROCOMPUTERS (28601/28611)

The ZB can be a stand-alone microcomputer with either 2K bytes (Z8601) or 4K bytes (Z8611) of internal ROM, a traditional microprocessor that can manage up to 124K bytes (Z8601) or 120K bytes (Z8611) of external memory, or a parallel processing element in a system with other processors and peripheral controllers linked by a Z-BUS. In all configurations, a large number of device pins are available for I/O. Key features of the Z8601/11 microcomputer include:

- ROM 2K-byte (28601) or 4K-byte (28611) Program Memory. This ROM is mask-programmed during production with user-provided programs.
- 144-byte RAM Register File. The internal register organization of the Z8 microcomputer centers around a 144-byte file composed of 124 general-purpose registers, 16 status and control registers, and 4 I/O port registers. Either an 8-bit or a 4-bit address mode can be used to access the register file. When the 4-bit mode is used, the register file is divided into 9 groups of 16 working registers each. A Register Pointer uses short-format instructions to quickly access any one of the nine groups. Use of the 4-bit addressing mode decreases access time and improves throughput.
- Programmable Counter/Timers. Two 8-bit counter/timer circuits are provided, each driven by its own prescaler. Both the counter/timers and their prescaler circuits are programmable.
- UART (Universal Asynchronous Receiver Transmitter). A full-duplex UART is provided to control serial data communications. One of the on-chip counter/timer circuits provides the required bit rate input to enable the UART to operate at a maximum data transfer rate of 93.75K bits per second at a crystal frequency of 12 MHz.

- Table 1-1 lists the basic characteristics of the members of the Z8 Family. As shown, the major differences between the products are in their physical packaging and the manner in which address space is handled. An overall description for each Z8 type is given in the following sections. Variations within each group are specified where applicable.
- **I/O Lines/Ports.** The Z8 microcomputer provides 32 input/output lines, arranged as 4 8-bit ports. Under software control, the I/O ports (Ports 0, 1, 2, 3) can be programmed as input, output, or additional address lines. The I/O ports can also be programmed to provide timing, status signals, interrupt inputs and serial or parallel I/O (with or without handshake).
- Vectored Interrupts. The Z8 MPU permits the use of six different interrupts from any of eight different sources. Four Port 3 lines (P30-P33), serial input pin (P30), the serial output pin (P37) and both counter/timer circuits may be interrupt sources. All interrupts are vectored and are both maskable and prioritized.
- Oscillator Circuit. An oscillator circuit that can be driven from an external clock or crystal is provided on the Z8 microcomputer. The oscillator will accept an input frequency of up to 12 MHz on the XTAL1 and XTAL2 pins provided.
- Optional Power-Down Feature. This option permits normal input power to be removed from the chip without affecting the contents of the register file. The power-down function requires an external battery backup system.

Pin functions and descriptions for the Z8601/11 microcomputer can be found in Chapter 6.

#### 1.4 DEVELOPMENT DEVICE (Z8612)

A development device allows users to prototype a system with an actual hardware device and to develop the code that is eventually mask-programmed into the on-chip ROM of the Z8601 or Z8611 microcomputer. Development devices are also useful in applications where production volume does not justify the expense of a ROM system. The Z8612 development device is identical to its equivalent microcomputer, the Z8611, with the following exceptions:

- No internal ROM is provided, so that code is developed in an off-chip memory.
- The normally internal ROM address and data lines are buffered and brought out to external pins to interface with the external memory.
- Control lines are added to interface with external program memory.

ROM1ess

Z8681/82

0

24, 3 ports

• The device package is enlarged in order to accommodate the new control, address, and data lines.

Pin functions and descriptions for the development device can be found in the Appendix.

#### ROM PCB Part Capacity Programmable Dedicated I/O Pins Comments Number (Bytes) I/O Pins Footprint Product 2K ROM Z8601 2K 32, 4 ports 8 Power, 40 Pin Masked ROM part, used Control primarily for high volume production. 2K Protopack Z8603 0 32, 4 ports 8 Power, 40 Pin Piggyback part used where Control program flexibility is plus required (prototyping). 24 EPROM Z8611 Masked ROM part, used 4K ROM 4K 32. 4 ports 8 Power. 40 Pin Control primarily for high volume production. 4K Develop-Z8612 n 32, 4 ports 8 Power. 64 Pin ROMless part used primarily ment part Control in development systems. plus 24 external memory 8 Power, Piggyback part used where 4K Protopack Z8613 0 32, 4 ports 40 Pin Control program flexibility is plus required (prototyping). 24 EPROM BASIC/ 8 Power. Z8671 2K 32, 4 ports 40 Pin BASIC/Debug part used in Control Debug low volume applications.

8 Power,

Control

plus 8

external memory 40 Pin

#### Table 1-1. Z8 Family of Products

303

Low cost ROMless production

Program memory is external.

part with reduced I/O.

#### 1.5 PROTOPACK EMULATOR (Z8603/13)

The Protopack emulator devices, Z8603 and Z8613, are ROMless versions of their equivalent microcomputers (Z8601 and Z8611, respectively). The emulators differ from development devices in two ways: they use the same pinout as the microcomputers, and an external ROM or EPROM can be plugged into the top of the package. The emulator package allows for flexibility of application, since it can be used in either prototype or final pc boards, yet still allows for program development.

When the final program is developed, it can be mask-programmed into the Z8601/11 which then replaces the emulator. The emulator is also useful in small volume applications where the cost of mask-programming is prohibitive or where program flexibility is desired.

Physical description for the Protopack emulator is found in the Appendix.

#### 1.6 BASIC/DEBUG INTERPRETER (Z8671)

The Z8671 MCU is a complete microcomputer preprogrammed with a BASIC/Debug interpreter. BASIC/ Debug can directly address the Z8671's internal registers and all external memory. It can quickly examine and modify any external memory location or I/O port, and can call machine language subroutines to increase execution speed.

The Z8671 MCU has a combination of software and hardware that is ideal for most industrial control applications. Along with the functions mentioned above, this microcomputer has a self-contained line editor for interactive debugging which further speeds program development. In addition the BASIC/Debug Interpreter allows program execution on power-up or reset, without operator intervention.

Two kinds of memory exist in the Z8671 device: on-chip registers and external ROM or RAM. The BASIC/Debug interpreter is located in the 2K bytes of on-chip ROM. Maximum addressing capability is 62K bytes of external program memory and 62K bytes of data memory. In addition, 32 I/O lines, a 144byte register file, on-board UART and two counter/timers are provided.

Pin descriptions and functions are the same as those for the Z8601/11 basic microcomputer (Chapter 6).

#### 1.7 ROMLESS MICROCOMPUTER (Z8681/82)

The Z8681 and Z8682 ROMless microcomputers provide virtually all of the functions of the standard Z8 microcomputer without the need to mask-program on-chip ROM. This microcomputer is similar to the Z8601 version except that there is no on-chip program memory. Unlike the ROMless development and Protopack devices the Z8681/82 has no additional address or address control lines nor does it carry a plug-in piggyback memory module. Use of external memory rather than internal ROM enables this Z8 device to be used in low volume applications or where code flexibility is required. The use of Ports 0 and 1 to interface external memory leaves 16 to 24 lines for I/O.

Since Port 1 is dedicated as an 8-bit multiplexed Address/Data bus, and Port 0 lines can be programmed as address bits, the resulting 16-bit addresses can directly address up to 64K bytes of memory for the Z8681 and 62K bytes for the Z8682. (The Z8682 MCU cannot address the lower 2K bytes of memory):

The address capability of the Z8681/82 can be doubled by programming output  $P3_4$  of Port 3 as Data Memory ( $\overline{DM}$ ) select signal. The two states of this signal can be used with the 16-bit addresses to identify two separate external address spaces, thus increasing external address space to 128K bytes for the Z8681 and 124K bytes for the Z8682.

Pin functions and descriptions for the Z8681/82 microcomputer can be found in Chapter 7.

#### 1.8 APPLICATIONS

Z8 microcomputers are most often used in high-performance, dedicated applications. Such specialized functions were previously accomplished with TTL logic, TTL logic plus a low-end MCU, or a microprocessor and peripherals. Some typical applications include:

- Disc drive controller
- Printer controller
- Terminals
- Modems
- Industrial controllers
- Key telephones
- Telephone switching systems
- Arcade games and intelligent home games
- Process control
- Intelligent instrumentation
- Automotive mechanisms

Following are brief descriptions for a few Z8 applications.

**Printers.** Input data (typically transmitted via a terminal or computer) can be sent to the Z8 on either a serial or parallel port. The Z8 then transfers the data into the external RAM buffer via another parallel port, where it can operate on the data before output to the printing mechanism.

Disk. Disk operations are read or write, with input received from either the disk or the computer. Data is transferred to the buffer memory a sector (128, 256, 512, 1024 bytes) at a time via the Z8, operated on as required, and subsequently output to the disk or computer.

**Terminal.** Input is received from either the keyboard or a computer. The Z8 device must maintain at least an input buffer and often the screen RAM.

# 

#### 2.1 INTRODUCTION

The Z8 is a versatile single-chip microcomputer. Because its multiplexed address/data bus is merged with several I/O-oriented ports, the Z8 can function as either an I/O-intensive or a memoryintensive microcomputer. One key advantage to this organization is that external memory can be addressed while maintaining many of the I/O lines. Figure 2-1 shows the Z8 block diagram.

#### 2.2 ADDRESS SPACES

To provide for both I/O-intensive and memoryintensive applications, the Z8 supports three basic address spaces:

## Chapter 2 Architectural Overview

- Program memory (internal and external)
- Data memory (external)
- Register file (internal)

A maximum of 64K bytes of program memory are directly addressable. In the Z8601 and Z8611 microcomputers, internal program memory consists of a mask-programmed ROM. The size of this internal ROM is 2K bytes for the Z8601 and 4K bytes for the Z8611. In one member of the Z8 family, the Z8681, all of the program memory is externally addressable.

Data memory space is always external to the Z8 microcomputer and is 62K bytes in size for the Z8601 and Z8682, and 60K and 64K bytes in size respectively for the Z8611 and Z8681.



Figure 2-1. Z8 Block Diagram ,

#### 2.3 REGISTER FILE

The Z8's register-oriented architecture centers around an internal register file composed of 124 general-purpose registers, 16 CPU and peripheral control registers, and 4 I/O port registers. All registers are eight bits. Any general-purpose register can be used as an accumulator, an address pointer, or an index, data, or stack register.

#### 2.3.1 Register Pointer

A Register Pointer logically divides the register file into 9 working register groups of 16 regis-. ters each, which allows for fast context switching and shorter instruction formats.

#### 2.3.2 Instruction Set

The Z8 CPU has an instruction set designed for the large register file. The instruction set provides a full complement of 8-bit arithmetic and logical operations. BCD operations are supported using a decimal adjustment of binary values, and 16-bit quantities for addresses and counters can be incremented and decremented. Bit manipulation and Rotate and Shift instructions complete the data manipulation capabilities of the Z8 system. No special I/O instructions are necessary since the I/O is mapped into the register file.

#### 2.3.3 Data Types

The Z8 CPU supports operations on bits, BCD<sup>\*</sup> digits, bytes, and 2-byte words.

Bits in the register file can be tested, set, cleared, and complemented. Bits within a byte are numbered from 0 to 7 with bit 0 being the least significant (right-most) bit (Figure 2-2).



#### Figure 2-2. Bits in Register

Manipulation of BCD digits packed two-to-a-byte is accomplished by a Decimal Adjust instruction and a Swap instruction. Decimal Adjust is used after a binary addition or subtraction on BCD digits. Logical, Shift, Rotate and Load instructions operate on bytes in the register file. Bytes in data memory are only affected by Load instructions.

Sixteen-bit arithmetic instructions (Increment Word and Decrement Word) operate on words in the register file.

#### 2.3.4 Addressing Modes

The addressing modes of the Z8 CPU are:

- Register
- Indirect Register
- Immediate
- Direct Address
- Indexed (with a short 8-bit displacement)
- Program Counter Relative

Register, Indirect Register, and Immediate addressing modes are available for Load, Arithmetic, Logical, Shift, Rotate, and Stack instructions. Conditional Jumps use both Direct Address and Program Counter Relative, while Jump and Call instructions use Direct Address and Indirect Register addressing modes.

#### 2.4 I/O OPERATIONS

The Z8 has 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each. Ports can be programmed as input, output, or bidirectional. Under software control, the ports provide timing, status signals, address outputs, and serial or parallel I/O with or without handshake. Multiprocessor system configurations are also supported.

#### 2.4.1 Timers

To unburden the program from real-time problems such as serial data communications and counting/ timing, the Z8 contains an on-chip universal asynchronous receiver/transmitter (UART) and two counter/timers with a large number of user-selectable modes. One on-chip timer provides the bit rate input to the UART during communications.

#### 2.4.2 Interrupts

I/O operations can be interrupt-driven or polled. The Z8 supports six vectored interrupts that can be masked and prioritized.

#### 2.5 OSCILLATOR

The Z8 offers an on-chip oscillator and an optional power-down mechanism that can be used to maintain the contents of the register file with a low-power battery.

2.6 PROTOPACK

The Z8 Protopack allows the user to prototype system hardware and develop software that is eventually to be mask-programmed into the on-chip ROM of the 2K byte (Z8601) or the 4K byte (Z8611) version of the Z8.

## **Chapter 3 Address Spaces**

#### 3.1 INTRODUCTION

Three address spaces are available in the Z8 microcomputer:

- The CPU Register File contains addresses for all general-purpose, peripheral, control, and I/O port registers.
- The CPU Program Memory contains addresses for all memory locations having executable code and/or data.
- The CPU Data Memory contains addresses for all memory locations that hold data only.

These address spaces are described in detail in the following sections.

#### 3.2 CPU REGISTER FILE

The register file totals 256 consecutive bytes, of which 144 have been implemented. (Unused register space is reserved for future expansion.) The register file consists of 4 I/O ports (RO-R3), 124 general-purpose registers (R4-R127), 9 peripheral registers (R240-R248), and 7 control registers (R249-R255). Figure 3-1 shows the layout of the register file, including register names, locations, and identifiers.

Registers can be accessed as either 8- or 16-bit registers using Direct, Indirect, or Indexed addressing. All 144 registers can be referenced or modified by any instruction that accesses an 8-bit register, without the need for special instructions. Registers accessed as 16-bits are treated as even-odd register pairs (there are 72 valid pairs). In this case, the data's MSB is stored in the even-numbered register, while the LSB goes into the next higher odd-numbered register (Figure 3-2).

| DEC |                              | HEY | IDENTICIEDE |
|-----|------------------------------|-----|-------------|
| 255 | STACK POINTER (BITS 7-0)     | FF  | SDI         |
| 254 | STACK POINTER (BITS 15-8)    | FF  | SDH         |
| 253 | BEGISTER POINTER             | FD  | BP          |
| 252 | PROGRAM CONTROL FLAGS        | FC  | FLAGS       |
| 251 | INTERRUPT MASK REGISTER      | FB  | IMR         |
| 250 | INTERRUPT REQUEST REGISTER   | FA  | IRQ         |
| 249 | INTERRUPT PRIORITY REGISTER  | F9  | IPR         |
| 248 | PORTS 0-1 MODE               | F8  | P01M        |
| 247 | PORT 3 MODE                  | F7  | P3M         |
| 246 | PORT 2 MODE                  | F6  | P2M         |
| 245 | TO PRESCALER                 | F5  | PREO        |
| 244 | TIMER/COUNTER 0              | F4  | то          |
| 243 | T1 PRESCALER                 | F3  | PRE1        |
| 242 | TIMER/COUNTER 1              | F2  | T1          |
| 241 | TIMER MODE                   | F1  | TMR         |
| 240 | SERIAL I/O                   | FO  | SIO         |
|     | NOT<br>IMPLEMENTED           |     |             |
| 127 | GENERAL-PURPOSE<br>REGISTERS | 7F  | · · ·       |
| 4   |                              | 04  |             |
| 3   | PORT 3                       | 03  | P3 /        |
| 2   | PORT 2                       | 02  | P2          |
| 1   | PORT 1                       | 01  | P1          |
| 0   | PORT 0                       | 00  | P0          |







309

#### Address Spaces

By using logical instructions and a mask, individual bits within registers can be accessed for bit set, bit clear, bit complement, or bit test operations. For example, the instruction AND R, MASK performs a bit clear operation.

When instructions are executed, registers are read when defined as sources and written when defined as destinations. All general-purpose registers function as accumulators, address pointers, index registers, stack areas, or scratchpad memory.

28 instructions can access 8-bit registers and register pairs (16-bit) using either 4-bit or 8-bit address fields. With 4-bit addressing, the register file is logically divided into 9 groups of 16 working registers as shown in Figure 3-3. A Register Pointer (one of the control registers) contains the base address of the active working register group.

When accessing one of the working registers, the 4-bit address is concatenated with the upper four bits of the Register Pointer, thus forming an 8-bit address. Figure 3-4 illustrates this operation. Since working registers are typically specified by short format instructions, there are fewer bytes of code needed, which reduces execution time. In addition, when processing interrupts or changing tasks, the Register Pointer speeds context switching. A special Set Register Pointer (SRP) instruction sets the contents of the Register Pointer.

#### 3.2.1 Error Conditions

Registers must be correctly used because certain conditions produce inconsistent results and should be avoided:

- Registers R243 and R245-R249 are write-only registers. If an attempt is made to read these registers, %FF is returned (% is a prefix that indicates hexadecimal notation).
- When register R253 (Register Pointer) is read, all Os are returned in the least significant four bits.



Figure 3-3. Working Register Groups



Figure 3-4. Working Register Addressing

- When registers RO and R1 (Ports O and 1) are defined as address outputs, they will return 1s in each address bit location when read.
- Writing to bits which are defined as address output, timer output, serial output, or handshake output will have no effect.
- Instruction DJNZ uses a general register as a counter. Only registers R4-R127 can be used with this instruction.

#### 3.3 CPU CONTROL AND PERIPHERAL REGISTERS

The Z8 control registers govern the operation of the CPU. Any instruction that references the register file can access these control registers. Available control registers are:

- Interrupt Priority register (IPR)
- Interrupt Mask register (IMR)
- Interrupt Request register (IRQ)
- Program Control flags (FLAGS)
- Register Pointer (RP)
- Stack Pointer high-byte (SPH)
- Stack Pointer low-byte (SPL)

The Z8 uses a 16-bit Program Counter (PC) to determine the sequence of current program instructions. The PC is not an addressable register.

Peripheral registers are used to transfer data, configure the operating mode, and control the operation of the on-chip peripherals. Any instruction that references the register file can access peripheral registers. The peripheral registers are:

- Serial I/O (SIO)
- Timer Mode (TMR)
- Timer/Counter 0 (TO)
- TO Prescaler (PREO)
- Timer/Counter 1 (T1)
- T1 Prescaler (PRE1)
- Port O-1 Mode (PO1M)
- Port 2 Mode (P2M)
- Port 3 Mode (P3M)

In addition, the four port registers (PO-P3) are considered to be peripheral registers.

The functions and applications of control and peripheral registers are described in subsequent sections of this manual.

#### 3.4 CPU PROGRAM MEMORY

The Z8 can access 64K bytes of program memory with the 16-bit Program Counter. In the Z8601, the lower 2K bytes of the program memory address space are internal ROM, while in the Z8611 the lower 4K bytes are internal ROM. In the Z8682 the lower 2K bytes are not accessible.

To access program memory outside the on-board ROM space, Port O and Port 1 can be configured as a memory interface. For example, Port 1 as a multiplexed Address/Data port ( $AD_0-AD_7$ ) provides Address lines  $A_0-A_7$  and Data lines  $D_0-D_7$ . Port O can be configured for an additional four or eight address lines ( $A_8-A_{11}$  or  $A_8-A_{15}$ ). This memory interface is supported by the control lines  $\overline{AS}$  (Address Strobe),  $\overline{DS}$  (Data Strobe) and  $R/\overline{W}$  (Read/Write).

In the ROMless Z8681 version, Port 1 is automatically a multiplexed Address/Data port. Port 0 must be configured for additional address lines as needed.

The first 12 bytes of program memory are reserved for the interrupt vectors. Addresses 0-11 contain six 16-bit vectors that correspond to the six available interrupts. Figure 3-5 illustrates the order of 16-bit data stored in program memory.



Figure 3-5a. Z8601 Program Memory Map



Figure 3-5b. Z8611 Program Memory Map





| LOCATION OF<br>FIRST BYTE OF<br>INSTRUCTION<br>EXECUTED<br>AFTER RESET | 65535 | EXTERNAL<br>ROM OR RAM |
|------------------------------------------------------------------------|-------|------------------------|
|                                                                        | 2066  | *                      |
|                                                                        | 2065  | IRQ5                   |
|                                                                        |       | IRQ5                   |
|                                                                        |       | JP                     |
|                                                                        |       | IRQ4                   |
| ,                                                                      |       | IRQ4                   |
|                                                                        |       | JP                     |
|                                                                        |       | IRQ3                   |
| -                                                                      |       | IRQ3                   |
|                                                                        |       | JP                     |
|                                                                        | 2056  | IRQ2                   |
|                                                                        | 2055  | IRQ2                   |
|                                                                        | 2054  | JP                     |
|                                                                        | 2053  | IRQ1                   |
|                                                                        | 2052  | IRQ1                   |
|                                                                        | 2051  | JP                     |
| ча.                                                                    | 2050  | IRQ0                   |
|                                                                        | 2049  | IRQ0                   |
|                                                                        | 2048  | JP                     |
|                                                                        | 2047  |                        |
| 2                                                                      |       | NOT ADDRESSABLE        |

Figure 3-5d. Z8682 Program Memory Map

When an interrupt occurs, the address stored in the interrupt's vector location points to a service routine. This routine assumes program control.

The first 2K bytes of program memory are not addressable in the Z8682 ROMless version. Beginning at address 2048 the first 18 bytes contain interrupt vectors which are Jump Direct instructions. When an interrupt occurs, the Z8682 executes the corresponding Jump to interrupt.

The first address available for a user program is location 12. This address is loaded into the Program Counter after a hardware reset.

The first address available for a user program in the Z8682 is location 2066 (Hexadecimal %812). This address is loaded into the Program Counter after a hardware reset.

#### 3.5 CPU DATA MEMORY

Up to 64K bytes of external data memory can be accessed in the Z8 microcomputer. As shown in Figure 3-6, the origin, and hence, the actual size of data memory is device-dependent. The origin of data memory is the same as the starting address of external program memory.

Like external program memory, external data memory Address/Data lines are provided by Port 1 for 8-bit addresses, and by Ports 0 and 1 for 12-bit and 16-bit addresses.

External data memory can be included with or separated from the external program memory addressing space. When data memory is separated from program memory, the Data Memory output  $(\overline{DM})$  is used to select between data and program memories.



Figure 3-6a. Z8601 or Z8682 Data Memory Map







Figure 3-6c. Z8681 Data Memory Map

#### Address Spaces

#### 3.6 CPU STACKS

Stack operations can occur in either the register file or data memory. Under software control, Port O and 1 Mode register (R258) selects stack location.

The register pair R254 and R255 forms the 16-bit Stack Pointer (SP) which is used for all stack operations. The stack address is stored with the MSB in R254 and LSB in R255 (Figure 3-7).





When the Z8 is configured for an internal stack (i.e., using the register file), register R255 serves as the Stack Pointer. The value in R254 is ignored and can be used as a general-purpose register. However, an overflow or underflow can occur when stack address is incremented or decremented during normal stack operations.





#### Figure 3-8. Stack Operations

## Chapter 4 Address Modes

#### 4.1 INTRODUCTION

The Z8 microcomputer provides six addressing modes:

- Register (R)
- Indirect Register (IR)
- Indexed (X)
- Direct (D)
- Relative (RA)
- Immediate (IM)

With the exception of immediate data and condition codes, all operands are expressed as register file, program memory, or data memory addresses. Registers are accessed using 8-bit addresses in the range 0-127 and 240-255.

Working registers are accessed using 4-bit addresses in the range 0-15. The address of the register being accessed is formed by the concatenation of the upper four bits in the Register Pointer (R253) with the 4-bit working register address supplied by the instruction.

Registers can be used in pairs to designate 16-bit values or memory addresses. A register pair must be specified as an even-numbered address in the range 0, 2,...., 14.

Addressing modes are instruction-specific. Section 5.4 discusses each addressing mode as it corresponds to particular instructions.

In the following definitions, the use of "register" also implies register pair, working register, or working register pair.

#### 4.2 REGISTER ADDRESSING (R)

In the Register addressing mode, the operand value is the contents of the specified register or register pair (Figures 4-1 and 4-2).



#### 4.3 INDIRECT REGISTER ADDRESSING (IR)

In the Indirect Register addressing mode, the contents of the specified register is the address of the operand (Figures 4-3 and 4-4).

Depending upon the instruction selected, the address points to a register, program memory, or an external data memory location.

When accessing program memory or external data memory, register pairs or working register pairs are used to hold the 16-bit addresses.

#### 4.4 INDEXED ADDRESSING (X)

The Indexed addressing mode is used only by the Load (LD) instruction. An indexed address consists of a register address offset by the contents of a designated working register (the Index). This offset is added to the register address to obtain the address of the operand. Figure 4-5 illustrates this addressing convention.



Figure 4-3. Indirect Register Addressing to Register File

Figure 4-4. Indirect Register Addressing to Program or Data Memory

#### 4.5 DIRECT ADDRESSING (DA)

The Direct addressing mode, as shown in Figure 4-6, specifies the address of the next instruction to be executed. Only the Conditional Jump (JP) and Call (CALL) instructions use this addressing mode.

#### 4.6 RELATIVE ADDRESSING (RA)

In the Relative addressing mode, illustrated in Figure 4-7, the instruction specifies a









Figure 4-6. Direct Addressing

Figure 4-7. Relative Addressing

#### 4.7 INMEDIATE DATA ADDRESSING (IM)

Immediate data is considered an "addressing mode" for the purposes of this discussion. It is the only addressing mode that does not indicate a register or memory address as the source operand; the operand value used by the instruction is the value supplied in the operand field itself. Because an immediate operand is part of the instruction, it is always located in the program memory address space.

THE OPERAND VALUE IS IN THE INSTRUCTION.

Figure 4-8. Immediate Data Addressing

## Chapter 5 Instruction Set

#### 5.1 FUNCTIONAL SUMMARY

Z8 instructions can be divided functionally into the following eight groups:

- Load
- Arithmetic
- Logical
- Program Control
- Bit Manipulation
- Block Transfer
- Rotate and Shift
- CPU Control

The following summary shows the instructions belonging to each group and the number of operands required for each. The source operand is "src", "dst" is the destination operand, and "cc" is a condition code.

#### Load Instructions

| Mnemonic | Operands | Instruction   |
|----------|----------|---------------|
| CLR      | dst      | Clear         |
| LD       | dst,src  | Load          |
| LDC      | dst,src  | Load Constant |
| LDE      | dst,src  | Load External |
| POP      | dst      | Рор           |
| PUSH     | SFC      | Push          |

#### Arithmetic Instructions

| Mnemonic | Operands | Instruction         |
|----------|----------|---------------------|
| ADC      | dst,src  | Add With Carry      |
| ADD      | dst,src  | Add                 |
| СР       | dst,src  | Compare             |
| ÐA       | dst      | Decimal Adjust      |
| DEC      | dst      | Decrement           |
| DECW     | dst      | Decrement Word      |
| INC      | dst      | Increment           |
| INCW     | dst      | Increment Word      |
| SBC      | dst,src  | Subtract With Carry |
| SUB      | dst,src  | Subtract            |
|          |          |                     |

#### Logical Instructions

| Mnemonic | Operands | Instruction          |
|----------|----------|----------------------|
| AND      | dst,src  | Logical And          |
| COM      | dst      | Complement           |
| OR       | dst,src  | Logical Or           |
| XOR      | dst,src  | Logical Exclusive Or |

#### Program-Control Instructions

| Mnemonic | Operands | Instruction             |
|----------|----------|-------------------------|
| CALL     | dst      | Call Procedure          |
| DJNZ     | r,dst    | Decrement and Jump NonO |
| IRET     |          | Interrupt Return        |
| JP       | cc,dst   | Jump                    |
| JR       | cc,dst   | Jump Relative           |
| RET      |          | Return                  |

#### Bit-Manipulation Instructions

| Mnemonic | Operands | Instruction                |
|----------|----------|----------------------------|
| TCM      | dst,src  | Test Complement Under Mask |
| TM       | dst,src  | Test Under Mask            |
| AND      | dst,src  | Bit Clear                  |
| OR       | dst,src  | Bit Set                    |
| XOR      | dst,src  | Bit Complement             |

#### Block-Transfer Instructions

| Mnemonic<br>LDCI | <b>Operands</b><br>dst <b>,</b> src | <b>Instruction</b><br>Load Constant Auto- |
|------------------|-------------------------------------|-------------------------------------------|
|                  |                                     | increment                                 |
| LDEI             | dst,src                             | Load External Auto-                       |
|                  |                                     | increment                                 |

#### Rotate and Shift Instructions

| Mnemonic | Operands | Instruction                |
|----------|----------|----------------------------|
| RL       | dst      | Rotate Left                |
| RLC      | dst      | Rotate Left Through Carry  |
| RR       | dst      | Rotate Right               |
| RRC      | dst      | Rotate Right Through Carry |
| SRA      | dst      | Shift Right Arithmetic     |
| SWAP     | dst      | Swap Nibbles               |
#### Mnemonic Operand Instruction CCF Complement Carry Flag DT Disable Interrupts ΕI Enable Interrupts NOP No Operation RCF Reset Carry Flag SCF Set Carry Flag SRP Set Register Pointer arc

**CPU Control Instructions** 

### 5.2 PROCESSOR FLAGS

The Flag register (R252) informs the user about the current status of the Z8. The flags and their bit positions in the Flag register are shown in Figure 5-1.







Figure 5-1. Flag Register

The Z8 Flag register contains six bits of status information which are set or cleared by CPU operations. Four of the bits (C, V, Z and S) can be tested for use with conditional Jump instructions. Two flags (H, D) cannot be tested and are used for BCD arithmetic.

The two remaining bits in the Flag register (F1, F2) are available to the user, but they must be set or cleared by instruction and are not usable with conditional Jumps.

As with bits in the other control registers, Flag register bits can be set or reset by instructions; however, only those instructions that do not affect the flags as an outcome of the execution should be used (e.g., Load Immediate).

### 5.2.1 Carry Flag (C)

The Carry flag is set to 1 whenever the result of an arithmetic operation generates a carry out of or a borrow into the high order bit 7; otherwise, the Carry flag is cleared to 0.

Following Rotate and Shift instructions, the Carry flag contains the last value shifted out of the specified register.

An instruction can set, reset, or complement the Carry flaq.

RETI changes the value of the Carry flag when the saved Flag register is restored.

5.2.2 Zero Flag (Z)

For arithmetic and logical operations, the Zero flag is set to 1 if the result is zero; otherwise, the Zero flag is cleared.

If the result of testing bits in a register is 0. the Zero flag is set to 1; otherwise the flag is cleared.

If the result of a Rotate or Shift operation is O, the Zero flag is set to 1; otherwise, the flag is cleared.

RETI changes the value of the Zero flag when the saved Flag register is restored.

#### 5.2.3 Sign Flag (S)

The Sign flag stores the value of the most significant bit of a result following arithmetic, logical, Rotate, or Shift operations.

When performing arithmetic operations on signed numbers, binary two's complement notation is used to represent and process information. A positive number is identified by a O in the most significant bit position, and therefore, the Sign flag is also 0.

A negative number is identified by a 1 in the most significant bit position, and therefore, the Sign flag is also 1.

RETI changes the value of the Zero flag when the saved Flag register is restored.

### 5.2.4 Overflow Flag (V)

For signed arithmetic, Rotate, and Shift operations, the Overflow flag is set to 1 when the result is greater than the maximum possible number ( > 127) or less than the minimum possible number ( < -128) that can be represented in two's complement form. The flag is set to 0 if no overflow occurs.

Following logical operations, the Overflow flag is set to 0.

RETI changes the value of the Overflow flag when the saved Flag register is restored.

#### 5.2.5 Decimal-Adjust Flag (D)

The Decimal-adjust flag is used for BCD arithmetic. Since the algorithm for correcting BCD operations is different for addition and subtraction, this flag specifies what type of instruction was last executed so that the subsequent Decimal Adjust (DA) operation can function properly. Normally, the Decimal-adjust flag cannot be used as a test condition.

After a subtraction, the Decimal-adjust flag is set to 1; following an addition it is cleared to 0.

RETI changes the value of the Decimal-adjust flag when the saved Flag register is restored.

### 5.2.6 Half-Carry Flag (H)

The Half-carry flag is set to 1 whenever an addition generates a carry out of bit 3 (Overflow), or a subtraction generates a borrow into bit 3. The Half-carry flag is used by the Decimal Adjust (DA) instruction to convert the binary result of a previous addition or subtraction into the correct decimal (BCD) result. As in the case of the Decimal-adjust flag, the user does not normally access this flag.

RETI changes the value of the Half-carry flag when the saved Flag register is restored.

### 5.3 CONDITION CODES

Flags C, Z, S, and V control the operation of the "conditional" Jump instructions. Sixteen frequently useful functions of the flag settings are encoded in a 4-bit field called the condition code (CC), which forms bits 4-7 of the conditional instructions.

Section 5.4.2 lists the condition codes and the flag settings they represent.

#### 5.4 NOTATION AND BINARY ENCODING

In the detailed instruction descriptions that make up the rest of this chapter, operands and status flags are represented by a notational shorthand. Operands (condition codes and address modes) and their notations are as follows:

| Notation | Address Mode                                          | Actual Operand/Range                                                            |
|----------|-------------------------------------------------------|---------------------------------------------------------------------------------|
| cc       | Condition Code                                        | See condition code<br>list below                                                |
| r `      | Working register<br>only                              | Rn: where n = 0-15                                                              |
| R        | Register or<br>working register                       | reg: where reg repre-<br>sents a number in the<br>range 0-127, 240-255          |
|          |                                                       | Rn: where n = 0-15                                                              |
| RR       | Register pair or<br>working register<br>pair          | reg: where reg repre-<br>sents an even number<br>in the range 0-126,<br>240-254 |
|          |                                                       | RRp: where p = 0,<br>2,,14                                                      |
| Ir       | Indirect working<br>register only                     | @ Rn: where n = 0-15                                                            |
| IR       | Indirect register<br>or working<br>register           | @ reg: where reg re-<br>presents a number in<br>the range 0-127,<br>240-255     |
|          |                                                       | @ Rn: where n = 0-15                                                            |
| Irr      | Indirect working<br>register pair<br>only             | @ RRp: where p = 0,<br>2,,14                                                    |
| IRR      | Indirect register<br>pair or working<br>register pair | @ reg: where reg re-<br>sents an even number<br>in the range 0-126,<br>240-254  |
|          |                                                       | @ RRp: where p = 0,<br>2,,14                                                    |

321

| Notation | Address Mode     | Actual Operand/Range                                                                     | 5.4.1 Assembly Language Syntax                                                                                                                                                                                                                           |
|----------|------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Χ.,      | Indexed          | reg (Rn): where reg<br>represent a number in<br>the range 0-127,<br>240-255 and n = 0-15 | For proper instruction execution, Z8 PLZ/ASM<br>assembly language syntax requires that "dst, src"<br>be specified, in that order. The following<br>instruction descriptions show the format of the<br>object code produced by the assembler. This binary |
| DA       | Direct Address   | addrs: where addrs<br>represents a number<br>in the range 0–65,535                       | format should be followed by users who prefer<br>manual program coding or who intend to implement<br>their own assembler.                                                                                                                                |
| RA       | Relative Address | addrs: where addrs<br>represents a number<br>in the range +127,<br>-128 which is an      | Example: If the contents of registers %43 and %08<br>are added and the result stored in %43, the<br>assembly syntax and resulting object code are:                                                                                                       |
|          | , •              | offset relative to<br>the address of the<br>next instruction                             | ASM: ADD %43, %08 (ADD dst, src)<br>OBJ: 04 08 43 (OPC src, dst)                                                                                                                                                                                         |
| IM       | Immediate        | #data: where data is<br>a number between<br>O and 255                                    | requires an 8-bit register address, that address<br>can specify any register location in the range<br>0-127, 240-255 or a working register RO-R15. If,<br>in the above example, register %08 is a working                                                |

Additional symbols used are:

| Symbol | Meaning                       |
|--------|-------------------------------|
| dst    | Destination operand           |
| SIC    | Source operand                |
| 0      | Indirect address prefix       |
| SP     | Stack Pointer                 |
| PC     | Program Counter               |
| FLAGS  | Flag register (R252)          |
| RP     | Register Pointer (R253)       |
| IMR    | Interrupt mask register (251) |
| #      | Immediate operand prefix      |
| 8      | Hexadecimal number prefix     |
| OPC    | Opcode:                       |

Assignment of a value is indicated by the symbol "<-". For example,

### dst <- dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

### dst (7) .

refers to bit 7 of the destination operand.

register, the assembly syntax and resulting object code would be:

| ASM: | ADD | %43, | R8 | (ADD  | dst | src) |
|------|-----|------|----|-------|-----|------|
| OBJ: | 04  | E8   | 43 | (OPC) | src | dst) |

For a more complete description of assembler syntax refer to the Z8 PLZ/ASM Assembly Language Manual (publication no. 03-3023-03) and ZSCAN 8 User's Tutorial (publication no. 03-8200-01).

### 5.4.2 Condition Codes and Flag Settings

The condition codes and flag settings are summarized in the following tables. Notation for the flags and how they are affected are as follows:

| С | Carry flag          | 0   | Cleared to O   |
|---|---------------------|-----|----------------|
| Ζ | Zero flag           | 1   | Set to 1       |
| S | Sign flag           | *   | Set or cleared |
|   | )                   |     | according to   |
| ۷ | Overflow flag       |     | operation      |
| D | Decimal-adjust flag | · _ | Unaffected     |
| Н | Half-carry flag     | Χ.  | Undefined      |
|   |                     |     |                |

|        | Condition Codes |                                |                    |  |  |  |
|--------|-----------------|--------------------------------|--------------------|--|--|--|
| Binary | Mnemonic        | Meaning Fla                    | ags Settings       |  |  |  |
| 0000   | F               | Always false                   | -                  |  |  |  |
| 1000   | (blank)         | Always true                    | -                  |  |  |  |
| 0111   | С               | Carry                          | C = 1              |  |  |  |
| 1111   | NC              | No carry                       | C = 0              |  |  |  |
| 0110   | Z               | Zero                           | Z = 1              |  |  |  |
| 1110   | NZ              | Not O                          | Ζ = Ο              |  |  |  |
| 1101   | PL              | Plus                           | S = 0              |  |  |  |
| 0101   | MI              | Minus                          | S = 1              |  |  |  |
| 0100   | ov              | Overflow                       | V = 1              |  |  |  |
| 1100   | NOV             | No overflow                    | V = 0              |  |  |  |
| 0110   | EQ              | Equal                          | Z = 1              |  |  |  |
| 1110   | NE              | Not equal                      | Z = 0              |  |  |  |
| 1001   | GE              | Greater than or<br>equal       | (S XOR V) = 0      |  |  |  |
| 0001   | LT              | Less than                      | (S XOR V) = 1      |  |  |  |
| 1010   | GT              | Greater Than                   | (Z OR (S XOR V))=0 |  |  |  |
| 0010   | LE              | Less than or equal             | (Z OR (S XOR V))=1 |  |  |  |
| 1111   | UGE             | Unsigned greater than          | C = 0              |  |  |  |
|        |                 | or equal                       |                    |  |  |  |
| 0111   | ULT             | Unsigned less than             | C = 1              |  |  |  |
| 1011   | UGT             | Unsigned greater than          | (C=0 AND Z=0) = 1  |  |  |  |
| 0011   | ULE             | Unsigned less than or<br>equal | (C OR Z) = 1       |  |  |  |

| Instruction                                                                                                                 | Äddr                                         | Mode                                     | Opcode                                                            | Flags Affected |   |    |   |   |   |
|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------|-------------------------------------------------------------------|----------------|---|----|---|---|---|
| and Operation                                                                                                               | dst                                          | SIC                                      | (Hex)                                                             | С              | Z | S  | V | D | н |
| ADC dst,src<br>dst - dst + src + C                                                                                          | (No                                          | te l)                                    | 10                                                                | *              | * | *  | * | 0 | * |
| ADD dst,src<br>dst - dst + src                                                                                              | (No                                          | tèl)                                     | 0□                                                                | *              | * | *  | * | 0 | * |
| <b>AND</b> dst,src<br>dst ← dst AND src                                                                                     | (No                                          | te 1)                                    | 5□                                                                | -              | * | *  | 0 | - | - |
| <b>CALL</b> dst<br>SP + SP - 2<br>@SP - PC; PC - d                                                                          | DA<br>IRR<br>st                              |                                          | D6<br>D4                                                          | -              | - | -  | - | - | - |
| CCF<br>C - NOT C                                                                                                            |                                              |                                          | EF                                                                | *              |   | -  | - | - | - |
| CLR dst<br>dst - 0                                                                                                          | R<br>IR                                      |                                          | B0<br>B1                                                          | -              | - | -  | - | - | - |
| <b>COM</b> dst<br>dst ← NOT dst                                                                                             | R<br>IR                                      |                                          | 60<br>61                                                          | -              | * | *  | 0 | - | - |
| <b>CP</b> dst,src<br>dst – src                                                                                              | (No                                          | ote l)                                   | A                                                                 | *              | * | *  | * | - | - |
| <b>DA</b> dst<br>dst ← DA dst                                                                                               | R<br>IR                                      |                                          | 40<br>41                                                          | *              | * | *  | X | - | - |
| DEC dst<br>dst - dst - 1                                                                                                    | R<br>IR                                      |                                          | 00<br>01                                                          | -              | * | *  | * | - | - |
| DECW dst<br>dst - dst - 1                                                                                                   | RR<br>IR                                     |                                          | 80<br>81                                                          | -              | * | *  | * | - | - |
| <b>DI</b><br>IMR (7) + 0                                                                                                    |                                              |                                          | 8F                                                                | -              | - | -  | - | - | - |
| <b>DJNZ</b> r,dst<br>r $\leftarrow$ r - 1<br>if r $\neq$ 0                                                                  | RA                                           |                                          | rA = 0-F                                                          | -              | - | -  | - | - |   |
| PC ← PC + dst<br>Range: + 127, -128                                                                                         |                                              | `                                        |                                                                   |                |   |    |   |   |   |
| EI<br>IMR (7) ← 1                                                                                                           |                                              |                                          | 9F                                                                | -              | - | -  | - | - | _ |
| INC dst<br>dst ← dst + 1                                                                                                    | r<br>R<br>IB                                 |                                          | rE<br>r=0-F<br>20<br>21                                           | -`             | * | .* | * | - | - |
| INCW dst                                                                                                                    | RR                                           |                                          | A0<br>A1                                                          | -              | * | *  | * | - | - |
| IRET                                                                                                                        |                                              | · · ·                                    | BF                                                                | *              | * | *  | * | * | * |
| $\frac{\text{FLAGS} \leftarrow @ \text{SP}; \text{ SP}}{\text{PC} \leftarrow @ \text{SP}; \text{ SP} \leftarrow \text{SP}}$ | $P \leftarrow SP$<br>SP + 2                  | ; IMR (                                  | 7) - 1                                                            |                |   |    |   |   |   |
| JP cc,dst<br>if cc is true<br>PC ← dst                                                                                      | DĂ<br>IBB                                    |                                          | cD<br>c=0-F<br>30                                                 | -              | - | -  | - | - | - |
| <b>JR</b> cc,dst<br>if cc is true,<br>$PC \leftarrow PC + dst$<br>Range: +127, -128                                         | RA                                           |                                          | cB<br>c=0-F                                                       | -              | - | -  | - | - | - |
| LD dst,src<br>dst - src                                                                                                     | r<br>r                                       | IM<br>R                                  | rC<br>r8                                                          | -              | - | -  | - | - | - |
|                                                                                                                             | R<br>r<br>X<br>r<br>R<br>R<br>IR<br>IR<br>IR | r<br>X<br>Ir<br>R<br>IR<br>IM<br>IM<br>R | r9<br>r=0-F<br>C7<br>D7<br>E3<br>F3<br>E4<br>E5<br>E6<br>E7<br>F5 |                |   |    |   |   |   |
| LDC dst,src<br>dst - src                                                                                                    | r<br>Irr                                     | Irr<br>r                                 | C2<br>D2                                                          | -              | - | -  | - | - | - |
| <b>LDCI</b> dst,src<br>dst $\leftarrow$ src<br>r $\leftarrow$ r + 1; rr $\leftarrow$ rr +                                   | Ir<br>Irr<br>l                               | Irr<br>Ir                                | C3<br>D3                                                          | -              | - | -  | - | - | - |

| Instruction                                                                                | Addr Mode        |           | Opcode   | Flags Affected |   |   |   |    |   |
|--------------------------------------------------------------------------------------------|------------------|-----------|----------|----------------|---|---|---|----|---|
| and Operation                                                                              | dst              | SIC       | (Hex)    | C              | Z | S | V | D  | Н |
| LDE dst,src<br>dst - src                                                                   | r<br>Irr         | Irr<br>r  | 82<br>92 | -              | - | - | - | -  | - |
| <b>LDEI</b> dst, src<br>dst $\leftarrow$ src<br>r $\leftarrow$ r + 1; rr $\leftarrow$ rr + | Ir<br>Irr<br>- 1 | Irr<br>Ir | 83<br>93 | -              | - | - | - | -  | - |
| NOP                                                                                        |                  |           | FF       |                | - | - | - | -  | - |
| <b>OR</b> dst,src<br>dst – dst OR src                                                      | (No              | tel)      | 4□       | -              | * | * | 0 | -  | - |
| <b>POP</b> dst<br>dst - @SP<br>SP - SP + 1                                                 | R<br>IR          |           | 50<br>51 | -              | - | - | - | -  | - |
| <b>PUSH</b> src<br>SP - SP - 1; @ SP -                                                     | - src            | R<br>IR   | 70<br>71 | -              | - | - | - | -, | - |
| <b>RCF</b><br>C - 0                                                                        |                  |           | CF       | 0              | - | - | - | -  | - |
| <b>RET</b><br>PC - @ SP; SP - S                                                            | SP + 2           |           | AF       | -              | - | - |   | -  | - |
| RL dst                                                                                     | ] R<br>IR        |           | 90<br>91 | *              | * | * | * | -  | - |
| RLC dst                                                                                    | ] R<br>IR        |           | 10<br>11 | *              | * | * | * | -  | - |
| RR dst                                                                                     | ∃ R<br>IR        |           | EO<br>E1 | *              | * | * | * | -  | - |
| RRC dst                                                                                    | R<br>IR          |           | C0<br>C1 | *              | * | * | * | -  | - |
| <b>SBC</b> dst,src<br>dst - dst - src - C                                                  | (Not             | e 1)      | 3□       | *              | * | * | * | 1  | * |
| <b>SCF</b><br>C - 1                                                                        |                  |           | DF       | 1              | - | - | - | -  | - |
| SRA dst                                                                                    | R                |           | D0<br>D1 | *              | * | * | 0 | -  | - |
| SRP src<br>RP - src                                                                        |                  | Im        | 31       | -              |   | - | - | -  | - |
| <b>SUB</b> dst,src<br>dst ← dst - src                                                      | (Not             | e 1)      | 2□       | *              | * | * | * | 1  | * |
| SWAP dst                                                                                   | R<br>IR          |           | F0<br>F1 | х              | * | * | Х | -  | - |
| TCM dst,src<br>(NOT dst) AND src                                                           | (Not             | e l)      | 6□       | -              | * | * | 0 | -  | - |
| TM dst,src<br>dst AND src                                                                  | (Not             | e 1)      | 7□       | -              | * | * | 0 | -  | - |
| <b>XOR</b> dst,src<br>dst – dst XOR src                                                    | (Not             | el)       | В□       |                | * | * | 0 | -  |   |

### Note 1

These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble is found in the instruction set table above. The second nibble is expressed symbolically by a L. in this table, and its value is found in the following table to the left of the applicable addressing mode pair.

For example, to determine the opcode of an ADC instruction using the addressing modes r (destination) and Ir (source) is 13.

|          | Addr | Mode | Lower         |
|----------|------|------|---------------|
|          | dst  | STC  | Opcode Nibble |
|          | r    | r    | . <u>2</u> .  |
|          | r    | Ir   | 3             |
| <i>'</i> | R    | R    | 4             |
|          | R    | IR   | 5             |
|          | R    | IM   | 6             |
|          | IR   | IM   | Ī.            |

### 5.6 Z8 Instruction Descriptions and Formats

ADC dst,src

| Instruction Format: |     |     |     | Cycles | OPC<br>(Hex) | Address<br>det | Hode<br>src |
|---------------------|-----|-----|-----|--------|--------------|----------------|-------------|
| OPC                 | dst | SFC |     | 6      | 12<br>13     | r<br>r         | r<br>Ir     |
| OPC                 | 81  | rc  | dst | 10     | 14<br>15     | R<br>R         | R<br>IR     |
| OPC                 | ds  | st  | Brc | 10     | 16 ·<br>17   | R<br>IR        | IM<br>IM    |

Operation: dst <-- dst + src + c

> The source operand, along with the setting of the C flag, is added to the destination operand and the sum is stored in the destination. The contents of the source are not affected. Two's complement addition is performed. In multiple precision arithmetic, this instruction permits the carry from the addition of low-order operands to be carried into the addition of high-order operands.

### Flags:

- . C: Set if there is a carry from the most-significant bit of the result; cleared otherwise
  - Z: Set if the result is zero; cleared otherwise
  - S: Set if the result is negative; cleared otherwise
    V: Set if arithmetic overflow occurs, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise

  - D: Always cleared H: Set if there is a carry from the most-significant bit of the low-order four bits of the result; cleared otherwise

Example:

If the register named SUM contains %16, the C flag is set to 1, working register 10 contains %20 (32 decimal), and register 32 contains %10, the statement

#### ADC SUM.@R10

leaves the value %27 in Register SUM. The C, Z, S, V, D, and H flags are all cleared.

Note:

When used to specify a 4-bit working-register address, address modes R or IR use the format:

src/dst Ε

### ADD Add

ADD dst,src

| Instruction Format: |         | × . | Cycles | OPC<br>(Hex) | Addre:<br>dst | ss Mode<br>src |
|---------------------|---------|-----|--------|--------------|---------------|----------------|
| OPC                 | dst src |     | 6      | 02<br>03     | r<br>r        | r<br>Ir        |
| OPC                 | STC     | dst | 10     | 04<br>05     | R<br>R        | R<br>IR        |
| OPC                 | dst     | src | 10     | 06<br>07     | R<br>IR       | IM<br>IM       |

Operation:

The source operand is added to the destination operand and the sum is stored in the destination. The contents of the source are not affected. Two's complement addition is performed.

Flags:

- C: Set if there was a carry from the most-significant bit of the result; cleared otherwise
- Z: Set if the result is zero; cleared otherwise
- V: Set if arithmetic overflow occurs, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise
- S: Set if the result is negative; cleared otherwise
- H: Set if a carry from the low-order nibble occurs
- D: Always reset to O
- ------

Example:

If the register named SUM contains %44 and the register named AUGEND contains %11, the statement

### ADD SUM, AUGEND

leaves the value %55 in register SUM and leaves all flags cleared.

Note:

When used to specify a 4-bit working-register address, address modes R or IR use the format:

| Ε | src/dst |
|---|---------|
|   |         |

dst <-- dst + src

**AND** Logical

AND dst.src

| Instruction Format: |     |     |     | Cycles | OPC<br>(Hex) | Addre<br>dst | ss Mode<br>src |
|---------------------|-----|-----|-----|--------|--------------|--------------|----------------|
| OPC                 | dst | SIC |     | 6      | 52<br>53     | r<br>r       | r<br>IR        |
| OPC                 | SI  | c   | dst | 10     | 54<br>55     | R<br>R       | R<br>IR        |
| OPC                 | ds  | st  | src | 10     | 56<br>57     | R<br>IR      | IM<br>Im       |

Operation: dst <-- dst AND src

The source operand is logically ANDed with the destination operand. The result is stored in the destination. The AND operation results in a 1 bit being stored whenever the corresponding bits in the two operands are both 1s; otherwise a 0 bit is stored. The contents of the source bit are not affected.

Flags:

- C: Unaffected Z: Set if the result is zero; cleared otherwise
- V: Always reset to 0
- S: Set if the result bit 7 is set; cleared otherwise
- H: Unaffected
- D: Unaffected

Example:

If the source operand is the immediate value %7B (01111011) and the register named TARGET contains %C3 (11000011), the statement

### AND TARGET, #%7B

leaves the value %43 (01000011) in register TARGET. The Z, V, and S flags are cleared.

Note:

When used to specify a 4-bit working-register address, address modes R or IR use the format:

| E | <pre>src/dst</pre> |
|---|--------------------|
|   |                    |

# CALL Call Procedure

CALL dst

|             |                                                          |                                                  |                                             |                                                       |                                                                |                                            | Cycles                                       | (Hex)                                           | address mode<br>dst                                                      |
|-------------|----------------------------------------------------------|--------------------------------------------------|---------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|----------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------|
| OPC         |                                                          | n., 1. 1. 1. 1                                   |                                             | dst                                                   |                                                                |                                            | 20                                           | D6                                              | DA                                                                       |
| OPC         |                                                          | . (                                              | ist                                         |                                                       |                                                                |                                            | 20                                           | D4 `                                            | IRR                                                                      |
| <b>-</b>    | CD /                                                     | CD 4                                             | 5                                           |                                                       |                                                                |                                            |                                              |                                                 |                                                                          |
| eración:    | @SP <                                                    | PC<br>dst                                        |                                             |                                                       |                                                                |                                            |                                              |                                                 |                                                                          |
|             | The cu<br>is th<br>specif<br>instru                      | urrent (<br>ne addr<br>fied de:<br>uction (      | contents<br>ess of<br>stinatio<br>of a prod | of the P<br>the firs<br>n address<br>cedure.          | C are pushe<br>t instruct<br>is then l                         | d onto t<br>ion foll<br>paded int          | he top o<br>owing th<br>to the P             | f the sta<br>ne CALL<br>C and po                | ack, The PC val<br>instruction. T<br>ints to the fir                     |
|             | At th<br>origin                                          | e end<br>nal prog                                | of the<br>gram flo                          | procedure<br>w. RET po                                | a RETurn<br>ps the top                                         | instruct<br>of the st                      | ion can<br>tack back                         | be used<br>into the                             | to return to t<br>PC.                                                    |
| ags:        | No fla                                                   | ags affe                                         | ected.                                      |                                                       |                                                                |                                            | ,                                            |                                                 |                                                                          |
| ample:      | If th<br>254-5)                                          | e conte<br>) are %3                              | nts of<br>3002, th                          | the PC ar<br>e statemer                               | e %1A47 and<br>It                                              | i the cor                                  | ntents of                                    | the SP                                          | (control registe                                                         |
|             |                                                          |                                                  |                                             | CAL                                                   | L %3521                                                        |                                            |                                              |                                                 |                                                                          |
|             |                                                          |                                                  |                                             |                                                       |                                                                |                                            |                                              |                                                 |                                                                          |
|             | causes<br>instru<br>%3521.<br>be exe                     | s the<br>uction)<br>. The<br>ecuted.             | SP to<br>is store<br>PC now p               | be decre<br>ed in exte<br>points to                   | mented to<br>rnal data m<br>the address                        | %3000,<br>emory %30<br>of the              | %1A4A (t<br>)00-%3001<br>first st            | he addre<br>, and the<br>atement i              | ess following t<br>PC is loaded wi<br>n the procedure                    |
|             | causes<br>instru<br>%3521.<br>be exe                     | s the<br>uction)<br>. The<br>ecuted.             | SP to<br>is store<br>PC now p               | be decre<br>ed in exte<br>points to                   | mented to<br>rnal data m<br>the address                        | %3000,<br>emory %3(<br>of the              | %1A4A (t<br>DOD-%3OO1<br>first st            | he addre<br>, and the<br>atement i              | ess following t<br>PC is loaded wi<br>n the procedure                    |
| te:         | causes<br>instru<br>%3521,<br>be exe<br>When u<br>format | the<br>stion)<br>The<br>cuted.<br>sed to         | SP to<br>is store<br>PC now p<br>specify    | be decre<br>ed in exte<br>points to<br>a 4-bit w      | mented to<br>rnal data m<br>the address<br>orking-regia        | %3000,<br>emory %30<br>of the<br>ster pair | %1A4A (t<br>DOD-%3001<br>first st<br>address | he addre<br>, and the<br>atement i<br>, address | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |
| te:         | causes<br>instru<br>%3521,<br>be exe<br>When u<br>format | s the<br>uction)<br>The<br>ecuted.<br>sed to     | SP to<br>is store<br>PC now p<br>specify    | be decre<br>ed in exte<br>points to<br>a 4-bit w      | mented to<br>rnal data m<br>the address<br>orking-regin<br>dst | %3000,<br>emory %30<br>of the<br>ster pair | %1A4A (t<br>000-%3001<br>first st<br>address | he addre<br>, and the<br>atement i<br>, address | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |
| te:         | causes<br>instru<br>%3521,<br>be exe<br>When u<br>format | s the<br>uction)<br>The<br>ecuted.<br>sed to     | SP to<br>is story<br>PC now p<br>specify    | be decre<br>ed in exte<br>points to<br>a 4-bit w<br>E | mented to<br>rnal data m<br>the address<br>orking-regin<br>dst | %3000,<br>emory %30<br>of the<br>ster pair | %1A4A (t<br>DOO-%3001<br>first st<br>address | he addre<br>, and the<br>atement i<br>, address | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |
| te:         | causes<br>instr<br>%3521,<br>be exe<br>When u<br>format  | a the<br>Jotion)<br>The<br>scuted.               | SP to<br>is story<br>PC now  <br>specify    | be decre<br>ed in exte<br>points to<br>a 4-bit w<br>E | mented to<br>rnal data m<br>the address<br>orking-regin<br>dst | %3000,<br>emory %30<br>of the              | %1A4A (t<br>)00-%3001<br>first st            | he addre<br>, and the<br>atement i              | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |
| te:         | Causes<br>instr<br>%3521,<br>be exe<br>When u<br>format  | s the<br>iction)<br>The<br>cuted.<br>sed to<br>: | SP to<br>is stor<br>PC now p<br>specify     | be decre<br>ed in exte<br>points to<br>a 4-bit w<br>E | mented to<br>rnal data m<br>the address<br>orking-regin<br>dst | %3000,<br>emory %3(<br>of the              | %1A4A (t<br>)00-%3001<br>first st            | he addre<br>, and the<br>atement i<br>, address | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |
| te:         | causes<br>instru<br>%3521.<br>be exe<br>When u<br>format | s the<br>Jotion)<br>The<br>Scuted.               | SP to<br>is story<br>PC now  <br>specify    | be decre<br>ed in exte<br>points to<br>a 4-bit w<br>E | mented to<br>rnal data m<br>the address<br>orking-regin<br>dst | %3000,<br>emory %3(<br>of the<br>ster pair | %1A4A (t<br>)00-%3001<br>first st            | he addre<br>, and the<br>atement i<br>, address | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |
| te:         | causes<br>instru<br>%3521.<br>be exe<br>When u<br>format | s the<br>iction)<br>The<br>couted.               | SP to<br>is storn<br>PC now  <br>specify    | be decre<br>ed in exte<br>points to<br>a 4-bit w      | mented to<br>rnal data m<br>the address<br>orking-regin<br>dst | %3000,<br>emory %3(<br>of the<br>ster pair | %1A4A (t<br>)00-%3001<br>first st            | he addre<br>, and the<br>atement i              | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |
| te:         | causes<br>instru<br>%3521.<br>be exe<br>When u<br>format | s the<br>Jotion)<br>The<br>Scuted.               | SP to<br>is story<br>PC now  <br>specify    | be decre<br>ed in exte<br>points to<br>a 4-bit w      | mented to<br>rnal data m<br>the address<br>orking-regin<br>dst | %3000,<br>emory %3(<br>of the              | %1A4A (t<br>)00-%3001<br>first st            | he addre<br>, and the<br>atement i              | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |
| t <b>e:</b> | causes<br>instru<br>%3521.<br>be exe<br>When u<br>format | s the<br>iction)<br>The<br>couted.<br>ised to    | SP to<br>is storn<br>PC now  <br>specify    | be decre<br>ed in exte<br>points to<br>a 4-bit w<br>E | mented to<br>rnal data m<br>the address<br>orking-regin<br>dst | %3000,<br>emory %3(<br>of the<br>ster pair | %1A4A (t<br>)00-%3001<br>first st            | he addre<br>, and the<br>atement i              | ess following t<br>PC is loaded wi<br>n the procedure<br>mode IRR uses t |

# **CCF** Complement Carry Flag

| CCF                 |                                                                               |
|---------------------|-------------------------------------------------------------------------------|
| Instruction Format: | OPC<br>Čycles (Hex)                                                           |
| OPC                 | 6 EF                                                                          |
|                     |                                                                               |
| Operation:          | C < NOT C                                                                     |
| ,                   | The C flag is complemented; if C = 1, it is changed to C = 0, and vice-versa. |
| Flags:              | C: Complemented<br>No other flags affected                                    |
|                     |                                                                               |
| Example:            | If the C flag contains a D, the statement                                     |
|                     | CCF                                                                           |
|                     | will change the O to 1.                                                       |

329

### CLR Clear

### CLR dst

| Instruction Format: |                                                            | Cycles | OPC<br>(Hex) | Address Mode<br>dst |
|---------------------|------------------------------------------------------------|--------|--------------|---------------------|
| OPC                 | dst                                                        | 6      | 80<br>B1     | R<br>IR             |
| Operation:          | dst < O<br>The destination location is cleared to O.       | ı      |              |                     |
| Flags:              | No flags affected.                                         |        |              |                     |
| Example:            | If working register 6 contains %AF, the statemen<br>CLR R6 | t      |              | ,                   |
|                     | will leave the value O in that register                    |        | Ż            |                     |

Note:

When used to specify a 4-bit working-register address, address modes  $\hat{\boldsymbol{R}}$  or IR use the format:

Ε dsť

COM Complement

| .COM dst  | :          |                               |                           |                                   |                  |              |                     |     |
|-----------|------------|-------------------------------|---------------------------|-----------------------------------|------------------|--------------|---------------------|-----|
| Instructi | on Format: |                               |                           |                                   | Cycles           | OPC<br>(Hex) | Address Mode<br>dst |     |
|           | OPC        | dst                           |                           |                                   | 6                | 60<br>61     | R<br>IR             |     |
| Operation | n: ds      | t < NOT ds                    | :                         |                                   | •                |              |                     |     |
|           | Th<br>bi   | e contents o<br>ts are change | f the dest<br>ed to O, ar | ination locatio<br>nd vice-versa. | n are complement | ed (one's    | complement); all    | L 1 |

Flags:

Example:

|                                  | · · · · · · · · · · · · · · · · · · ·                                                                                                                        |        |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| C:<br>Z:<br>V:<br>S:<br>H:<br>D: | Unaffected<br>Set if the result is zero; cleared otherwise<br>Always reset to O<br>Set if result bit 7 is set; cleared otherwise<br>Unaffected<br>Unaffected |        |
| If                               | working register 8 contains %24 (00100100), the statement                                                                                                    |        |
|                                  | COM R8                                                                                                                                                       |        |
| lea<br>the                       | aves the value %DB (11011011) in that register. The Z and V flags are clear<br>e S flag is set.                                                              | ed and |

Note:

When used to specify a 4-bit working-register address, address modes R or IR use the format:

| E | dst |
|---|-----|
|   |     |

### CP<sup>®</sup> Compare

CP dst,src

| Instruction Format: |     |     |     | Cycles | OPC<br>(Hex) | Addre<br>dst | ss Mode<br>src |
|---------------------|-----|-----|-----|--------|--------------|--------------|----------------|
| OPC                 | dst | SIC |     | 6      | A2<br>A3     | r<br>r       | r<br>Ir        |
| OPC                 | 81  | rc  | dst | 10     | A4<br>A5     | R<br>R       | R<br>IR        |
| OPC                 | ds  | st  | SIC | 10     | A6<br>A7     | R<br>IR      | IM<br>IM       |

Operation:

The source operand is compared to (subtracted from) the destination operand, and the appropriate flags set accordingly. The contents of both operands are unaffected by the comparison.

Flags:

C: Cleared if there is a carry from the most significant bit of the result; set otherwise, indicating a "borrow"

Z: Set if the result is zero; cleared otherwise

V: Set if arithmetic overflow occurs; cleared otherwise

- S: Set if the result is negative; cleared otherwise
- H: Unaffected
- D: Unaffected

Example:

If the register named TEST contains %63, working register 0 contains %30 (48 decimal), and register 48 contains %63, the statement

### CP TEST, @RO

sets (only) the Z flag. If this statement is followed by "JP EQ, true\_routine", the jump is taken.

Note:

When used to specify a 4-bit working-register address, address modes R or IR use the format:



dst - src

#### DA dst

| Instruction Format: |     | Cycles | OPC<br>(Hex) | Address Mode<br>dst |
|---------------------|-----|--------|--------------|---------------------|
| OPC                 | dst | 8      | 40<br>41     | R<br>IR             |

### Operation:

dst <-- DA dst

The destination operand is adjusted to form two 4-bit BCD digits following a binary addition or subtraction operation on BCD encoded bytes. For addition (ADD, ADC), or subtraction (SUB, SBC), the following table indicates the operation performed:

| Instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Carry<br>Before DA | Bits 4-7<br>Value<br>(Hex) | H Flag<br>Before DA | Bits 0-3<br>Value<br>(Hex) | Number<br>Added<br>To Byte | Carry<br>After DA |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|---------------------|----------------------------|----------------------------|-------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                  | 0-9                        | 0                   | 0-9                        | 00                         | 0                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                  | 0-8                        | 0                   | A-F                        | 06                         | 0                 |
| ADD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                  | 0-9                        | 1                   | 0-3                        | 06                         | 0                 |
| ADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D                  | A-F                        | 0                   | 0-9                        | 60                         | 1                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10 A               | 9-F                        | Ó                   | A-F                        | 66                         | 1                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                  | A-F                        | 1                   | 0-3                        | 66                         | . 1               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                  | 0-2                        | 0                   | 0-9                        | 60                         | 1 1               |
| 1. State 1. | . 1                | 0-2                        | 0                   | A-F                        | 66                         | 1 1               |
| х.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                  | 0-3                        | 1                   | 0-3                        | 66                         | 1                 |
| SUB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | n                  | n_9                        | n                   | 0-9                        | 00                         | n                 |
| SBC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ŏ                  | 0-8                        | ĩ                   | 6-F                        | FĂ                         | ŏ                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | × 1                | 7-F                        | Ó                   | 0-9                        | AO                         | 1                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                  | 6-F                        | Ĩ                   | 6-F                        | 9A                         | 1                 |

If the destination operand is not the result of a valid addition or subtraction of BCD digits, the operation is undefined.

Flags:

- C: Set if there is a carry from the most significant bit; cleared otherwise (see table above) Set if the result is 0; cleared otherwise
- Z:

V: Undefined

- S: Set if the result bit 7 is set; cleared otherwise
- H: Unaffected D: Unaffected

333

Example:

If addition is performed using the BCD values 15 and 27, the result should be 42. The sum is incorrect, however, when the binary representations are added in the destination location using standard binary arithmetic.

|   | 0001 | 0101  |   |     |
|---|------|-------|---|-----|
| + | 0010 | 0111/ |   |     |
|   | 0011 | 1100  | = | %3C |

The DA statement adjusts this result so that the correct BCD representation is. obtained.

|   | 0011 | 1100 |   |    |
|---|------|------|---|----|
| + | 0000 | 0110 |   |    |
|   | 0100 | 0010 | = | 42 |

The C, Z, and S flags are cleared and V is undefined.

Note:

When used to specify a 4-bit working-register address, address modes R or IR use the format:

| Ē | dst |
|---|-----|
|   |     |

DEC Decrement

| Instruction Form | nat:                             |                                                                                              |                                           | ,                                               | Cycles                                  | OPC<br>(Hex) | Address Mode<br>dst |
|------------------|----------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------|-----------------------------------------|--------------|---------------------|
| OPC              | ,                                | dst                                                                                          |                                           | ,                                               | 6                                       | 00<br>01     | R<br>IR             |
| Operation:       | dst                              | < dst - 1                                                                                    | erendie oon                               | tents are den                                   |                                         | ,            | <i>.</i>            |
|                  | ine                              |                                                                                              | erand a con                               |                                                 | remenced by one.                        |              |                     |
| Flags:           | C:<br>Z:<br>V:<br>S:<br>H:<br>D: | Unaffected<br>Set if the res<br>Set if arithme<br>Set if the res<br>Unaffected<br>Unaffected | ult is zero<br>tic overflo<br>ult is nega | ; cleared oth<br>w occurred; c<br>tive; cleared | erwise<br>leared otherwise<br>otherwise |              |                     |
| Example:         | Ifv                              | working registe<br>DEC R10                                                                   | r 10 contai                               | ns %2A, the si                                  | tatement                                |              |                     |
| · • •            | leav                             | ves the value %                                                                              | 29 in that                                | register. The                                   | e Z, V, and S fl                        | .ags∵are (   | cleared.            |
| Note:            | When<br>for                      | n used to speci<br>mat:                                                                      | ify a 4-bit                               | working-regis                                   | ster address, ad                        | ldress mod   | des R or IR use th  |

### **DECW** Decrement Word

### DECW dst

| Instruction Format | :                                |                                                                                                               |                                                                               | Cycles                       | OPC<br>(Hex)         | Address Mode<br>dst                  |
|--------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------|----------------------|--------------------------------------|
| OPC                |                                  | dst                                                                                                           | ]                                                                             | _ <b>10</b>                  | 80<br>81             | RR<br>IR                             |
| Operation:         | dst                              | t < dst - 1                                                                                                   | •                                                                             |                              |                      |                                      |
|                    | The<br>ope<br>dec                | e contents of the de<br>erand following that<br>cremented by one.                                             | estination location (wh<br>contion are treated                                | ich must be<br>I as a sing   | an even<br>gle 16-bi | address) and the<br>t value which is |
| Flags:             | C:<br>Z:<br>V:<br>S:<br>H:<br>D: | Unaffected<br>Set if the result is<br>Set if arithmetic o<br>Set if the result is<br>Unaffected<br>Unaffected | s zero; cleared otherwi<br>verflow occurred; clear<br>s negative; cleared oth | se<br>ed otherwise<br>erwise | , ,                  | · · · · · ·                          |
| Example:           | If<br>%F∕                        | working register O c<br>AF3, the statement                                                                    | ontains %30 (48 decimal                                                       | ) and regist                 | ers 48-49            | contain the value                    |
|                    |                                  |                                                                                                               | DECW GIRD                                                                     |                              |                      |                                      |
|                    |                                  |                                                                                                               |                                                                               |                              |                      |                                      |

leaves the value  $\ensuremath{^{\mbox{\scriptsize FAF2}}}$  in registers 48 and 49. The Z and V flags are cleared and S is set.

| Instruction Format: | OPC<br>Cycles (Hex)<br>6 8F                                                                                                                                                                                                                                            |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation:          | IMR (7) < 0<br>Bit 7 of control register 251 (the Interrupt Mask Register) is reset to 0. All<br>interrupts are disabled, although they remain <u>potentially</u> enabled (i.e., the Global<br>Interrupt Enable is clearednot the individual interrupt level enables.) |
| Flags:              | No flags affected                                                                                                                                                                                                                                                      |
| Example:            | If control register 251 contains %8A (10001010, that is, interrupts IRQ1 and IRQ3 are enabled), the statement                                                                                                                                                          |
|                     | DI                                                                                                                                                                                                                                                                     |
| <i>i</i>            | sets control register 251 to %OA and disables these interrupts.                                                                                                                                                                                                        |

DI

# **DJNZ** Decrement and Jump if Nonzero

DJNZ r,dst

| Instruction Format: |                                                                                                                                                                                                | Cycles                                                                                                                                                                          | OPC<br>(Hex)                                                                        | Address Mode<br>dst                                                                                                                |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| r OPC               | dst                                                                                                                                                                                            | 12 if jump taken<br>10 if jump not taken                                                                                                                                        | rA<br>r=O to F                                                                      | RA                                                                                                                                 |
|                     |                                                                                                                                                                                                |                                                                                                                                                                                 |                                                                                     |                                                                                                                                    |
| Operation:          | $r \leq -r - 1$<br>If $r \neq 0$ , PC $\leq$ PC + dst                                                                                                                                          | · · ·                                                                                                                                                                           |                                                                                     |                                                                                                                                    |
|                     | The working register being<br>register are not zero aft<br>Program Counter (PC) and co<br>PC. The range of the rela<br>PC is the address of the<br>working register counter<br>following DJNZ. | used as a counter is decre<br>er decrementing, the rela<br>ontrol passes to the statem<br>tive address is +127, -128,<br>instruction byte following<br>reaches zero, control fa | mented. If<br>tive addres<br>ent whose a<br>and the or<br>the DJNZ s<br>lls through | the contents of the<br>is is added to the<br>ddress is now in the<br>iginal value of the<br>tatement. When the<br>to the statement |
| Flags:              | No flags affected                                                                                                                                                                              |                                                                                                                                                                                 | -                                                                                   |                                                                                                                                    |
| Example:            | DJNZ is typically used to<br>bytes are moved from one<br>involved are:                                                                                                                         | control a "loop" of instr<br>buffer area in the registe                                                                                                                         | ructions.<br>r file to                                                              | In this example, 12<br>another. The steps                                                                                          |
|                     | o Load 12 into the counter<br>o Set up the loop to perfo<br>o End the loop with DJNZ                                                                                                           | (working register 6)<br>rm the moves                                                                                                                                            |                                                                                     |                                                                                                                                    |
|                     | LD R6, #12 !<br>LOOP: LD R9,0LDBUF (R6) !<br>LD NEWBUF (R6),R9 !<br>DJNZ R6,LOOP !                                                                                                             | Load Counter!<br>Move one byte to!<br>New location!<br>Decrement and !<br>Loop until counter = O!                                                                               |                                                                                     |                                                                                                                                    |
|                     |                                                                                                                                                                                                | ,                                                                                                                                                                               |                                                                                     |                                                                                                                                    |
| Note:               | The working register being<br>Use of one of the I/O por<br>results.                                                                                                                            | ) used as a counter must b<br>ts, control or peripheral                                                                                                                         | e one of t<br>registers                                                             | he registers 04-7F.<br>will have undefined                                                                                         |
|                     |                                                                                                                                                                                                |                                                                                                                                                                                 |                                                                                     |                                                                                                                                    |

# **EI** Enable Interrupts

| EI                  |                                                                                                                                                      |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction Format: | OPC<br>Cycles (Hex)                                                                                                                                  |
| OPC                 | 6 9F                                                                                                                                                 |
|                     |                                                                                                                                                      |
| Operation:          | IMR (7) < 1                                                                                                                                          |
|                     | Bit 7 of control register 251 (the Interrupt Mask Register) is set 10 to 1. This allows any <u>potentially</u> enabled interrupts to become enabled. |
| Flags:              | No flags affected                                                                                                                                    |
| Example:            | If control register 251 contains  (00001010, that is, interrupts IRQ1 and IRQ3 potentially enabled), the statement                                   |
|                     | EI                                                                                                                                                   |
|                     | sets control register 251 to %8A (10001010) and enables these interrupts.                                                                            |

339

# INC Increment

INC dst

| Instruction Format: |                                                                                                                                                                                                          | Cycles                    | OPC<br>(Hex)   | Address Mode<br>dst |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------|---------------------|
| dst OPC             |                                                                                                                                                                                                          | 6                         | rE<br>r=0 to F | r                   |
| OPC                 | dst                                                                                                                                                                                                      | 6                         | 20<br>21       | R<br>IR             |
| Operation:          | dst < dst + 1<br>The destination operand's contents are increment                                                                                                                                        | ed by one.                | <b>1</b>       |                     |
| Flags:              | C: Unaffected<br>Z: Set if the result is zero; cleared otherwise<br>V: Set if arithmetic overflow occurred; cleared<br>S: Set if the result is negative; cleared other<br>H: Unaffected<br>D: Unaffected | e<br>d otherwise<br>rwise | <b>)</b>       | •                   |
| Example:            | If working register 10 contains %2A, the stateme                                                                                                                                                         | ent                       |                |                     |
|                     | INC R10                                                                                                                                                                                                  |                           | х.             |                     |
|                     | leaves the value %2B in that register. The Z, $\boldsymbol{v}$                                                                                                                                           | , and S f]                | ags are c]     | eared.              |
| Note:               | When used to specify a 4-bit working-register a format:                                                                                                                                                  | address, ac               | ldress mode    | es R or IR use the  |
|                     | /                                                                                                                                                                                                        |                           |                |                     |
|                     |                                                                                                                                                                                                          |                           |                |                     |

### INCW dst

| Instruction Format: | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                 | Cycles                     | OPC<br>(Hex)            | Address Mode<br>dst                   |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------|---------------------------------------|
| OPC                 | dst                                                                                                                                                                                                                   | 10                         | AO<br>A1                | RR<br>IR                              |
| Operation:          | dst < dst + 1                                                                                                                                                                                                         |                            |                         |                                       |
|                     | The contents of the destination (which must<br>following that location are treated as a singl<br>one.                                                                                                                 | : be an e<br>e 16-bit va   | ven addre<br>alue which | ss) and the byte<br>is incremented by |
| Flags:              | <pre>C: Unaffected<br/>Z: Set if the result is zero; cleared otherwis<br/>V: Set if arithmetic overflow occurred; cleare<br/>S: Set if the result is negative; cleared othe<br/>H: Unaffected<br/>D: Unaffected</pre> | se<br>d otherwise<br>rwise | <b>9</b>                |                                       |
| Example:            | If working-register pair 0-1 contains the value                                                                                                                                                                       | %FAF3, the                 | e statemen              | t                                     |
|                     | INCW RRO                                                                                                                                                                                                              |                            |                         |                                       |
| н.<br>1             | leaves the value %FAF4 in working-register pai<br>and S is set.                                                                                                                                                       | r 0-1. The                 | e Z and V               | flags are cleared                     |

### IRET Interrupt Return

### IRET

| Inst | truc | tion | Forma | t: |
|------|------|------|-------|----|
|      |      |      |       |    |



OPC Cycles (Hex) 16 BF

Operation:

FLAGS <-- @SP SP <-- SP + 1 PC <-- @SP SP <-- SP + 2 IMR (7) <-- 1

This instruction is issued at the end of an interrupt service routine. It restores the Flag register (control register 252) and the PC. It also reenables any interrupts that are <u>potentially</u> enabled.

Flags:

All flags are restored to original settings (before interrupt occurred).

JP cc.dst

| Instructio | n Format: |     |                  |              | ,                   |
|------------|-----------|-----|------------------|--------------|---------------------|
| Conditions | 1         |     | Cycles           | OPC<br>(Hex) | Address Mode<br>dst |
| cc         | OPC       | dst | 12 if jump taken | ccD          | DA                  |
| Unconditio | nal       |     |                  | cc=0 to i    | <del>.</del>        |
| (          | PC ,      | dst | 8                | 30           | IRR                 |
|            |           |     | ,<br>,           |              |                     |
|            |           | ,   |                  |              |                     |
|            |           |     |                  |              |                     |

Operation: If cc is true, PC <-- dst

A conditional jump transfers Program Control to the destination address if the condition specified by "cc" is true; otherwise, the instruction following the JP instruction is executed. See Section 6.4 for a list of condition codes.

The unconditional jump simply replaces the contents of the Program Counter with the contents of the specified register pair. Control then passes to the statement addressed by the PC, decremented by one.

Flags:

No flags affected

Example:

If the carry flag is set, the statement

JP C.%1520

replaces the contents of the Program Counter with %1520 and transfers control to that location. Had the carry flag not been set, control would have fallen through to the statement following the JP.

Note:

When used to specify a 4-bit working-register pair address, address mode IRR uses the format:

| Ε | dst |
|---|-----|
|   |     |

# **JR** Jump Relative

JR cc,dst

| Instruction Form | at:                                                                                                                              | Cycles                                                                                                                                       | OPC<br>(Hex)                                                                            | Address Mode<br>dst                                                                                                                    |
|------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| CC OP            | C dst                                                                                                                            | 12 If jump taker<br>10 If jump not t                                                                                                         | n ccB<br>:aken                                                                          | RA                                                                                                                                     |
|                  |                                                                                                                                  | ,                                                                                                                                            | cc=U to F                                                                               |                                                                                                                                        |
| peration:        | If cc is true, PC <                                                                                                              | PC + dst                                                                                                                                     |                                                                                         | ,                                                                                                                                      |
| ·<br>、           | If the condition s<br>PC and control pass<br>instruction followi<br>condition codes).<br>value of the PC is<br>the JR statement. | pecified by "cc" is true,<br>es to the statement whose<br>ng the JR instruction is e<br>The range of the relative<br>taken to be the address | , the relative<br>address in now<br>executed. (See<br>address is +12<br>of the first in | address is added to th<br>in the PC; otherwise, th<br>Section 5.3 for a list o<br>7, -128, and the origina<br>nstruction byte followin |
| lags:            | No flags affected                                                                                                                |                                                                                                                                              |                                                                                         |                                                                                                                                        |
| Example:         | If the result of t<br>four statements (wh                                                                                        | he last arithmetic operat<br>ich occupy a total of seve                                                                                      | tion executed is<br>n bytes) are sk                                                     | s negative, the following ipped with the statement                                                                                     |
|                  |                                                                                                                                  | JR MI,\$+9                                                                                                                                   |                                                                                         |                                                                                                                                        |
|                  | If the result is n<br>JR. A short form o                                                                                         | ot negative, execution co<br>f a jump to label LO is                                                                                         | ntinues with th                                                                         | e statement following the                                                                                                              |
|                  | ×.                                                                                                                               | , JR LO                                                                                                                                      |                                                                                         |                                                                                                                                        |
|                  | where LO must be w<br>case, and is assume                                                                                        | ithin the allowed range.<br>d to be "always true."                                                                                           | The condition                                                                           | code is "blank" in this                                                                                                                |
|                  | Y                                                                                                                                |                                                                                                                                              |                                                                                         |                                                                                                                                        |
|                  |                                                                                                                                  |                                                                                                                                              |                                                                                         |                                                                                                                                        |
|                  |                                                                                                                                  | ,                                                                                                                                            | 1                                                                                       |                                                                                                                                        |
|                  |                                                                                                                                  |                                                                                                                                              |                                                                                         | 1                                                                                                                                      |
|                  | х.<br>Х                                                                                                                          |                                                                                                                                              |                                                                                         | ,<br>,                                                                                                                                 |
|                  |                                                                                                                                  |                                                                                                                                              |                                                                                         |                                                                                                                                        |
|                  |                                                                                                                                  |                                                                                                                                              |                                                                                         |                                                                                                                                        |
|                  | ζ.                                                                                                                               |                                                                                                                                              |                                                                                         |                                                                                                                                        |
|                  | и.                                                                                                                               |                                                                                                                                              |                                                                                         |                                                                                                                                        |

### LD dst,src

| Instructio | n Format: |     |     |   |       | Cycles     | OPC<br>(Hex)   | Address<br>dst | Mode<br>src |
|------------|-----------|-----|-----|---|-------|------------|----------------|----------------|-------------|
| dst        | OPC       | SI  | c   | ] |       | 6          | rC<br>r8       | r              | IM          |
| SIC        | OPC       | de  | st  | ] |       | 6          | r9<br>r=0 to F | R*             | r           |
| 0          | PC        | dst | SIC | ] |       | 6<br>6     | E3<br>F3       | r<br>Ir        | Ir<br>r     |
| 0          | PC        | 81  | °C  | ] | dst   | 10<br>10   | E4<br>E5       | R<br>R         | R<br>IR     |
| 0          | PC        | de  | st  | ] | src   | ) 10<br>10 | E6<br>E7       | R<br>IR        | IM<br>IM    |
| 0          | PC        | 81  | re  | ] | dst   | 10         | F5             | IR             | R           |
| 0          | PC        | dst | x   | ] | Brc , | 10         | C7             | r              | X           |
| 0          | PC        | SIC | ×   | ] | dst   | 10         | D7             | x              | r           |

\*In this instance only a full 8-bit register address can be used.

Operation:

dst <-- src

The contents of the source are loaded into the destination. The contents of the source are not affected.

Flags:

No flags affected

Example:

If working register O contains %OB (11 decimal) and working register 10 contains %B3, the statement

### LD 240(RO),R10

will load the value %83 into register 251 (240 + 11). Since this is the Interrupt Mask register, the Load statement has the effect of enabling IRQO and IRQ1. The contents of working register 10 are unaffected by the load.

Note:

When used to specify a 4-bit working-register address, address modes R or IR use the format:

| E | src/dst |
|---|---------|
|   |         |

## LDC Load Constant

LDC dst,src

,

| Instruction Format: |     |     | Cycles | OPC<br>(Hex) | Address Mode<br>dst src |
|---------------------|-----|-----|--------|--------------|-------------------------|
| OPC                 | dst | SIC | 12     | C2 `         | r Irr                   |
| OPC                 | SIC | dst | 12     | D2           | Irr / r                 |

Operation:

### dst <-- src

This instruction is used to load a byte constant from program memory into a working register, or vice-versa. The address of the program memory location is specified by a working register pair. The contents of the source are not affected.

Flags:

No flags affected

Example:

If the working-register pair 6-7 contains \$30A2 and program-memory location \$30A2 contains the value \$22, the statement

LDC R2, @RR6

loads the value %22 into working register 2. The value of location %30A2 is unchanged by the load.

### LDCI dst,src

| Instruction Format | .:                                                            |                                                                         |                                                                 |                                                                           |                                                                                    | Cycles                                                                              | OPC<br>(Hex)                                                  | Addre<br>dst                                          | 88 Mode<br>8rc                                                     |
|--------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------|
| OPC                |                                                               | dst                                                                     | SIC                                                             | ]                                                                         |                                                                                    | 18                                                                                  | C3                                                            | Ir                                                    | Irr                                                                |
| OPC                |                                                               | SIC                                                                     | dst                                                             | ]                                                                         |                                                                                    | 18                                                                                  | D3                                                            | Irr                                                   | Ir                                                                 |
| Operation:         | dst <<br>r < :<br>rr <                                        | - src<br>r + 1<br>rr + 1                                                |                                                                 | x                                                                         |                                                                                    |                                                                                     |                                                               |                                                       |                                                                    |
|                    | This in<br>registo<br>working<br>a work<br>desting<br>content | nstructio<br>er file.<br>g-registe<br>king reg<br>ation lo<br>ts of the | on is use<br>The<br>er pair,<br>ister.<br>cation.<br>e source a | d for blo<br>address c<br>and the ad<br>The cont<br>Both ad<br>are not af | ck transfer<br>of the prod<br>ddress of th<br>ents of th<br>dresses are<br>fected. | s of data betw<br>gram-memory la<br>ne register-fi<br>e source loc<br>e then increm | ween prog<br>ocation i<br>le locati<br>ation are<br>mented au | ram memo<br>s speci<br>on is sp<br>loaded<br>tomatica | ory and the<br>fied by a<br>pecified by<br>d into the<br>ally. The |
| Flags:             | No fla                                                        | gs affect                                                               | ted                                                             |                                                                           |                                                                                    |                                                                                     |                                                               |                                                       |                                                                    |
| Example:           | If the<br>and %3<br>stateme                                   | working<br>OA3 cont<br>ent                                              | -register<br>ain %22B(                                          | ; pair 6-<br>C, and if                                                    | 7 contains<br>working re                                                           | %30A2 and pro<br>gister R2 cont                                                     | gram-memo:<br>tains %20                                       | ry∘locat<br>(32 deo                                   | tions %30A2<br>cimal), the                                         |
|                    |                                                               |                                                                         |                                                                 | LDCI 🛭                                                                    | R2, ORR6                                                                           |                                                                                     |                                                               |                                                       |                                                                    |
|                    | loads (                                                       | the value                                                               | e %22 int∢                                                      | o register                                                                | 32. A sec                                                                          | ond                                                                                 |                                                               |                                                       |                                                                    |
| . *                |                                                               |                                                                         |                                                                 | LDCI 🛿                                                                    | R2, @RR6                                                                           |                                                                                     |                                                               |                                                       |                                                                    |
|                    | loads f                                                       | the value                                                               | e %BC into                                                      | o,register                                                                | 33.                                                                                |                                                                                     |                                                               |                                                       |                                                                    |
|                    |                                                               |                                                                         |                                                                 |                                                                           |                                                                                    |                                                                                     |                                                               |                                                       |                                                                    |

### LDE Load External Data

LDE dst,src

| Instruction Format: |     |     | Cycles      | OPC<br>(Hex) | Address Mode<br>dst src |
|---------------------|-----|-----|-------------|--------------|-------------------------|
| OPC                 | dst | src | , <b>12</b> | 82           | r Irr                   |
| OPC                 | src | dst | 12          | 92           | Irr r                   |

Operation:

### dst <-- src

This instruction is used to load a byte from external data memory into a working register or vice-versa. The address of the external data-memory location is specified by a working-register pair. The contents of the source are not affected.

Flags:

No flags affected

Example:

If the working-register pair 6-7 contains %404A and working register 2 contains %22, the statement

### LDE @RR6,R2

loads the value %22 into external data-memory location %404A.

### LDEI dst,src

| Instruction Format: |       |     | Cycles | OPC<br>(Hex) | Addres<br>dst | s Mode<br>src |
|---------------------|-------|-----|--------|--------------|---------------|---------------|
| OPC                 | dst · | SIC | 18 ·   | 83           | Ir            | Irr           |
| OPC                 | BIC   | dst | 18     | 93           | Irr           | Ir            |

#### Operation:

r <-- r + 1 rr <-- rr + 1

dst <-- src

This instruction is used for block transfers of data between external data memory and the register file. The address of the external data-memory location is specified by a working-register pair, and the address of the register file location is specified by a working register. The contents of the source location are loaded into the destination location. Both addresses are then incremented automatically. The contents of the source are not affected.



No flags affected

Example:

If the working-register pair 6-7 contains %404A, working register 2 contains %22 (34 decimal), and registers 34-35 contain %ABC3, the statement

#### LDEI @RR6,@R2

loads the value %AB into external location %404A. A second

loads the value %C3 into external location %404B.

#### LDEI @RR6,@R2

Note:

When used to specify a 4-bit working-register pair address, address modes RR or IR use the format:

| E | dst |
|---|-----|
|   |     |

# **NOP** No Operation

### NOP

| Instruction Format: | Cycles | OPC /<br>(Hex) |
|---------------------|--------|----------------|
| OPC                 | 6      | FF             |
| ς                   |        |                |

Operation:

No action is performed by this instruction. It is typically used for timing delays.

Flags:

No flags affected

#### OR dst.src

| Instruction Format: |     |     |     | Cycles | OPC<br>(Hex) | Addre:<br>dst | ss Mode<br>src |
|---------------------|-----|-----|-----|--------|--------------|---------------|----------------|
| OPC                 | dst | BIC |     | 6      | 42           | r             | r              |
|                     | L   | ll  |     | 6      | 43           | r             | lr             |
| OPC                 | 81  | tc  | dst | 10     | 44           | R             | R              |
|                     |     |     | L   | 10     | 45           | R             | IR             |
| OPC                 | de  | st  | SIC | 10     | 46           | R             | IM             |
|                     | L   |     |     | 10     | 47           | IR            | IM             |

Operation:

dst <-- dst OR src

The source operand is logically ORed with the destination operand and the result is stored in the destination. The contents of the source are not affected. The OR operation results in a one bit being stored whenever either of the corresponding bits in the two operands is 1; otherwise a 0 bit is stored.

Flags:

- Z: Set if result is zero; cleared otherwise
- V:
- Always reset to 0 Set if the result bit 7 is set; cleared otherwise S:
- H: Unaffected

C: Unaffected

D: Unaffected

Example:

If the source operand is the immediate value %7B (01111011) and the register named TARGET contains %C3 (11000011), the statement

### OR TARGET,#%7B

leaves the value %FB (11111011) in register TARGET. The Z and V flags are cleared and S is set.

Note:

When used to specify a 4-bit working-register address, address modes R and IR use the format:

| Е | src/dst |
|---|---------|
|   |         |

# POP Pop

POP dst

| Instruction Format: | OPC Address Mode<br>Cycles (Hex) dst                                                                                                                                                 | , |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| OPC                 | dst 10 50 R<br>10 51 IR                                                                                                                                                              |   |
|                     |                                                                                                                                                                                      |   |
| Operation:          | dst < @SP<br>SP < SP + 1                                                                                                                                                             |   |
|                     | The contents of the location addressed by the 5P are loaded into the destination The SP is then incremented automatically.                                                           | • |
| Flags:              | No flags affected                                                                                                                                                                    |   |
| Example:            | If the SP (control registers 254-255) contains %1000, external data-memory locatio<br>%1000 contains %55, and working register 6 contains %22 (34 decimal), the statement<br>POP @R6 | n |
|                     | loads the value %55 into register 34. After the POP operation, the SP contain %1001.                                                                                                 | 5 |
|                     |                                                                                                                                                                                      |   |
| Note:               | When used to specify a 4-bit working-register address, address modes R or IR use th format:                                                                                          | e |
| 4                   | E dst                                                                                                                                                                                |   |

PUSH arc Instruction Format: OPC Address Mode Cycles (Hex) STC OPC Internal stack 70 R SIC 10 12 External stack 12 Internal stack 71 IR 14 External stack SP <--- SP - 1 Operation: OSP <-- src The contents of the SP are decremented, then the contents of the source are loaded into the location addressed by the decremented SP, thus adding a new element to the top of the stack. No flags affected Flags: If the SP contains %1001, the statement Example: PUSH FLAGS stores the contents of the register named FLAGS in location %1000 . After the PUSH operation, the SP contains %1000 . Note: When used to specify a 4-bit working-register address, address modes R or IR use the format:

E src

# RCF Reset Carry Flag

### RCF

| Instruction Format | ::                                               | Cycles     | OPC<br>(Hex) |
|--------------------|--------------------------------------------------|------------|--------------|
| OPC                |                                                  | . 6        | CF           |
| · ·                |                                                  |            |              |
| Operation:         | C < D                                            | ,          |              |
|                    | The C flag is reset to O, regardless of its prev | ious value | •            |

Flags:

Reset to O No other flags affected

C:

| RET                 |                                                                                                                                                                                                                                                                                                 |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction Format: | OPC<br>Cycles (Hex)                                                                                                                                                                                                                                                                             |
| OPC                 | 14 AF                                                                                                                                                                                                                                                                                           |
| Operation:          | PC < @SP<br>SP < SP + 2                                                                                                                                                                                                                                                                         |
|                     | This instruction is normally used to return to the previously executed procedure at the end of a procedure entered by a CALL instruction. The contents of the location addressed by the SP are popped into the PC. The next statement executed is that addressed by the new contents of the PC. |
| Flags:              | No flags affected                                                                                                                                                                                                                                                                               |
| Example:            | If the PC contains %35B4, the SP contains %2000, external data-memory location %2000 contains %18, and location %2001 contains %B5, then the statement                                                                                                                                          |

RET

ŕ

leaves the value %2002 in the SP and the PC contains %1885, the address of the next instruction.
# **RL** Rotate Left

RL dst

| Instruction Format: | <b>i</b> .                                                                                                                                                                |                                                                                               | Cycles                                            | OPC<br>(Hex)          | Address Mode<br>dst                    |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------|----------------------------------------|
| OPC                 | dst                                                                                                                                                                       |                                                                                               | 6<br>6                                            | 90<br>91              | R<br>IR                                |
| Operation:          | C < dst(7)<br>dst(0) < dst(7)<br>dst(n + 1) < dst(n) +                                                                                                                    | n = 0 - 6                                                                                     |                                                   |                       |                                        |
|                     | The contents of the c<br>initial value of bit<br>flag.                                                                                                                    | lestination operand a<br>7 is moved to the b                                                  | are rotated lef<br>it O position a                | t one bi<br>nd also i | it position. The<br>replaces the carry |
|                     |                                                                                                                                                                           |                                                                                               |                                                   |                       |                                        |
| Flags:              | C: Set if the bit rot                                                                                                                                                     | ated from the most s                                                                          | ignificant bit                                    | position              | was 1; i.e., bit :                     |
|                     | <ul> <li>Y: Set if the result</li> <li>Y: Set if arithmetic<br/>changed during rot</li> <li>S: Set if the result</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | is zero; cleared othe<br>overflow occurred;<br>ation; cleared otherw<br>bit 7 is set; cleared | erwise.<br>that is, if th<br>vise.<br>I otherwise | ie sign o             | of the destination                     |
| Example:            | If the contents of the                                                                                                                                                    | register named SHIFT                                                                          | ER are %88 (100                                   | 01000), t             | he statement                           |
|                     | leaves the value %11 (<br>1 and the Z flag is cl                                                                                                                          | RL SHIFTER<br>00010001) in that rec<br>eared.                                                 | jister. The C f                                   | lag and               | V flags are set to                     |
| Note:               | When used to specify a                                                                                                                                                    | 4-bit working-regis                                                                           | ter address, add                                  | iress mod             | as R or IR use the                     |
|                     | format:                                                                                                                                                                   | E dst                                                                                         | ] -                                               |                       |                                        |
| s.                  |                                                                                                                                                                           |                                                                                               |                                                   |                       |                                        |
|                     | · · · · ·                                                                                                                                                                 |                                                                                               |                                                   |                       |                                        |
|                     | v                                                                                                                                                                         |                                                                                               | ,                                                 |                       |                                        |
|                     | 1. S.                                                                                                                                 |                                                                                               |                                                   | •                     |                                        |

# **RLC** Rotate Left Through Carry

| RLC dst <sup>.</sup> |                                  |                                                                                                                                                   |                                                                                                                       |                                                                 |                      | n de la construcción de la constru<br>La construcción de la construcción d |
|----------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction Format:  |                                  |                                                                                                                                                   |                                                                                                                       | Cycles                                                          | OPC<br>(Hex)         | Address Mode<br>dst                                                                                                                                                                                                                |
| OPC                  | ] [                              | dst                                                                                                                                               | ] .                                                                                                                   | 6<br>6                                                          | 10<br>11             | R<br>IR                                                                                                                                                                                                                            |
|                      |                                  |                                                                                                                                                   |                                                                                                                       | ·                                                               |                      |                                                                                                                                                                                                                                    |
| Operation:           | dst<br>C <-<br>dst(              | (0) < C<br>- dst (7)<br>n + 1) < dst(n) r                                                                                                         | n = 0 - 6                                                                                                             |                                                                 |                      |                                                                                                                                                                                                                                    |
|                      | The<br>posi<br>flag              | contents of the de<br>tion. The initial<br>replaces bit O.                                                                                        | estination operand w<br>value of bit 7 repla                                                                          | ith the C flag<br>ces the C flag;                               | are rot<br>the init  | ated left one bit<br>ial value of the C                                                                                                                                                                                            |
|                      | Ĺ                                | 7<br>C <                                                                                                                                          |                                                                                                                       |                                                                 |                      |                                                                                                                                                                                                                                    |
| ' <b>legs:</b>       | C:<br>Z:<br>V:<br>S:<br>H:<br>D: | Set if the bit rot<br>was 1<br>Set if the result i<br>Set if arithmetic<br>changed during rota<br>Set if the result b<br>Unaffected<br>Unaffected | ated from the most s<br>is zero; cleared othe<br>overflow occurs, t<br>ation; cleared otherw<br>Dit 7 is set; cleared | ignificant bit<br>erwise<br>hat is, if th<br>ise<br>I otherwise | position<br>e sign c | was 1; i.e., bit 7<br>of the destination                                                                                                                                                                                           |
| xample:              | If t<br>the                      | he C flag is reset<br>statement 、                                                                                                                 | (to O) and the regis                                                                                                  | ter named SHIFT                                                 | ER contai            | ns %8F (10001111),                                                                                                                                                                                                                 |
|                      |                                  |                                                                                                                                                   | RLC SHIFTER                                                                                                           |                                                                 |                      |                                                                                                                                                                                                                                    |
|                      | sets                             | the C flag and the                                                                                                                                | e V flag to 1 and SHI                                                                                                 | FTER contains %                                                 | 1E (00011            | 110).                                                                                                                                                                                                                              |
|                      |                                  |                                                                                                                                                   |                                                                                                                       |                                                                 |                      |                                                                                                                                                                                                                                    |
| lote:                | When<br>form                     | used to specify a at:                                                                                                                             | 4-bit working-regis                                                                                                   | ter address, add                                                | iress mod            | les R or IR use the                                                                                                                                                                                                                |
|                      |                                  |                                                                                                                                                   | E dst                                                                                                                 | ]                                                               |                      |                                                                                                                                                                                                                                    |
|                      |                                  |                                                                                                                                                   |                                                                                                                       |                                                                 |                      |                                                                                                                                                                                                                                    |
|                      |                                  |                                                                                                                                                   |                                                                                                                       |                                                                 |                      |                                                                                                                                                                                                                                    |
| -                    |                                  |                                                                                                                                                   |                                                                                                                       |                                                                 |                      |                                                                                                                                                                                                                                    |
|                      |                                  |                                                                                                                                                   | ·                                                                                                                     |                                                                 |                      | × ,                                                                                                                                                                                                                                |

357

# **RR** Rotate Right

RR dst



# **RRC** Rotate Right Through Carry

|             | at:                                     |                                                            |                                                 |                                                               | X                                                  | Cycles                                    | OPC<br>(Hex)            | Addreas Mode<br>dst                                   |
|-------------|-----------------------------------------|------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------|-------------------------------------------|-------------------------|-------------------------------------------------------|
| OPC         |                                         | dst                                                        | ;                                               | ]                                                             |                                                    | 6<br>6                                    | C0<br>C1                | R<br>IR                                               |
| eration:    | dst(7<br>C <<br>dst(n                   | ) < C<br>dst(0)<br>)~< dst(                                | (n + 1)                                         | n = 0 - 6                                                     |                                                    | ,                                         |                         |                                                       |
|             | The c<br>posit<br>C fla                 | ontents of<br>ion. The<br>greplaces                        | f the de<br>initial<br>bit 7.<br>7              | value of bi                                                   | erand with<br>t 0 replaces                         | the C flag<br>s the C fla                 | are rota<br>g; the in   | ited right one<br>itial value of                      |
| ags:        | C: Si<br>Wi<br>Z: Si<br>V: Si<br>Si     | et if the<br>as 1<br>et if the<br>et if arit<br>uring rota | bit rota<br>result is<br>chmetic o<br>ation; cl | ted from the<br>s zero; clea<br>verflow occu<br>eared otherw  | least signi<br>red otherwis<br>rred, that i<br>ise | ificant bit<br>se<br>is, the sign         | position                | was 1; i.e., bi<br>Westination chan                   |
|             | 5: 5<br>H: U<br>D: U                    | naffected                                                  | result D                                        | 1t / 1s set;                                                  | cleared our                                        | IETWISE                                   | 1011101)                |                                                       |
| (ample)     | TE th                                   |                                                            | a of the                                        | nonicton n                                                    | mod SHIFTED                                        | 000 8101 (1                               |                         | and the Conny f                                       |
| kample:     | If th<br>is re                          | e contents<br>set to 0,                                    | s of the<br>the stat                            | register na<br>ement                                          | umed SHIFTER                                       | are %DD (1                                | 1011101)                | and the Carry f                                       |
| kample:     | If th<br>is re<br>sets                  | e content<br>set to O,<br>the C flag                       | s of the<br>the state<br>and the                | register na<br>ement<br>RRC SHIF<br>V flag and                | umed SHIFTER<br>TER<br>leaves the v                | are %DD (1<br>value %6E (C                | 01101110)               | and the Carry f<br>in the register                    |
| kample:<br> | If th<br>is re<br>sets<br>When<br>forma | e contents<br>set to O,<br>the C flac<br>used to sp        | s of the<br>the stat<br>, and the<br>pecify a   | register na<br>mment<br>RRC SHIF<br>V flag and<br>4-bit worki | med SHIFTER<br>TER<br>leaves the v<br>ng-register  | are %DD (1<br>value %6E (C<br>address, ad | )1101110)<br>Idress moc | and the Carry f<br>in the register<br>les R or IR use |

# **SBC** Subtract With Carry

SBC dst,src

| Instruction Format: |     | ,    |     | Cycles   | OPC<br>(Hex) | Addre<br>dst | ss Mode<br>src |
|---------------------|-----|------|-----|----------|--------------|--------------|----------------|
| OPC                 | dst | SIC  |     | 6        | 32<br>33     | r<br>r       | r<br>. Ir      |
| OPC                 | SI  | re 🛛 | dst | 10<br>10 | 34<br>35     | R<br>R       | R<br>IR        |
| OPC                 | ds  | st   | SIC | 10<br>10 | 36<br>37     | R<br>IR      | IM<br>IM       |

### **Operation:**

dst <-- dst - src - C

The source operand, along with the setting of the C flag, is subtracted from the destination operand and the result is stored in the destination. The contents of the source are not affected. Subtraction is performed by adding the two's complement of the source operand to the destination operand. In multiple precision arithmetic, this instruction permits the carry ("borrow") from the subtraction of low-order operands to be subtracted from the subtraction of high-order operands.

### Flags:

- C: Cleared if there is a carry from the most significant bit of the result; set otherwise, indicating a "borrow"
- Z: Set if the result is 0; cleared otherwise
- V: Set if arithmetic overflow occurred, that is, if the operands were of opposite sign and the sign of the result is the same as the sign of the source; reset otherwise
- S: Set if the result is negative; cleared otherwise
- H: Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise indicating a "borrow."
- D: Always set to 1

Example:

If the register named MINUEND contains %16, the Carry flag is set to 1, working register 10 contains %20 (32 decimal), and register 32 contains %05, the statement

#### SBC MINUEND, @R10

leaves the value %10 in register MINUEND. The C, Z, V, S and H flags are cleared and D is set.

Note:

| E | src/dst |
|---|---------|
|   | J       |

# SCF Set Carry Flag

| Instruction Format: | Сус | OP(<br>les (He: | C<br>X) |
|---------------------|-----|-----------------|---------|
| OPC                 | 6   | DF              |         |
|                     |     |                 |         |

Operation:

SCF

- C <-- 1

The C flag is set to 1, regardless of its previous value.

Flags:

C: Set to 1 No other flags affected

*\* ·

# **SRA** Shift Right Arithmetic

# SRA dst

| Instruction Format | •                                                        |                                                                                                                |                                           |                                                    | Cycles                     | OPC<br>(Hex)            | Address Mode<br>dst                     |
|--------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------|----------------------------|-------------------------|-----------------------------------------|
| OPC                |                                                          | dst                                                                                                            |                                           | ٨                                                  | 6<br>6                     | DO<br>D1                | R<br>IR                                 |
|                    |                                                          |                                                                                                                |                                           |                                                    |                            |                         | , t                                     |
| Operation:         | dst(7)<br>C <<br>dst(n)                                  | ) < dst(7)<br>dst(0)<br>) < dst(n + 1)                                                                         | n = 0 – 6                                 |                                                    |                            |                         |                                         |
|                    | An ari<br>Bit O<br>shifte                                | ithmetic shift ri<br>replaces the C f<br>ed into bit posit                                                     | ght one bit<br>flag. Bit<br>ion 6.        | t position is<br>7 (the Sign bi                    | performed o<br>t) is uncha | on the dea<br>nged, and | stination operand.<br>its value is also |
|                    | [                                                        | 7                                                                                                              |                                           | С                                                  |                            |                         | ,                                       |
|                    | L                                                        | <b>.</b>                                                                                                       |                                           |                                                    | 1                          |                         |                                         |
| Flags:             | C: Se<br>Wa<br>Z: Se<br>V: AJ<br>S: Se<br>H: Ur<br>D: Ur | et if the bit shi<br>as 1<br>et if the result<br>ways reset to 0<br>et if the result<br>haffected<br>haffected | fted from t<br>is zero; cl<br>is negative | he least signi<br>eared otherwis<br>; cleared othe | ficant bit<br>e<br>rwise   | position                | was 1; i.e., bit (                      |
| Example:           | If the                                                   | e register named                                                                                               | SHIFTER con                               | tains %B8 (101                                     | 11000), the                | statemen                | t                                       |
|                    |                                                          | ,                                                                                                              | SRA SH                                    | IFTER                                              |                            |                         |                                         |
|                    | resets<br>S flag                                         | the C flag to O<br>is set to 1.                                                                                | and leaves                                | the value %D(                                      | C (11011100)               | ) in regis              | ster SHIFTER. The                       |
| Note:              | When u<br>format                                         | used to specify a                                                                                              | a 4-bit work                              | king-register a                                    | address, ad                | dress mod               | es R or IR use the                      |
|                    |                                                          | <i>'</i>                                                                                                       | E                                         | dst                                                |                            |                         |                                         |

| Instruction Format:         DPC         Address Mode<br>src           OPC         arc         6         31         IM           Operation:         RP < arc         6         31         IM           Operation:         RP < arc         The specified value is loaded into bits 4-7 of the Register Pointer (RP) (con-<br>register 253). Bits 0-3 of the RP are always set to 0. The source data (with<br>0-3 forced to 0) is the starting addresses of a working-register group.<br>working-register group starting addresses are:           Way         Decimal<br>300         0<br>320         32<br>330         48<br>340         64<br>350         96<br>370         112           %FO         240 (control and peripheral registers)         Values in the range %80-E0 are invalid.         Values in the range %80-E0 are invalid.           'lags:         No flags affected         SRP #370         SRP #370         SRP #370           'sample:         Assume the RP currently addresses the control and peripheral register group and<br>program has just entered an interrupt service routine. The statement<br>SRP #370         SRP #370           saves the contents of the control and peripheral registers by setting the RP to<br>(01110000), or 112 decimal. Any reference to working registers in the inter<br>routine will point to registers 112-127. | SRP src            |                                                    |                                                     | 'n                                                      |                                                   |                                          |                            |                                     | I                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------|---------------------------------------------------|------------------------------------------|----------------------------|-------------------------------------|-------------------------------------------------------|
| OPC       src       6 31 IM         peration:       RP ( src         The specified value is loaded into bits 4-7 of the Register Pointer (RP) (con register 253). Bits 0-3 of the RP are always set to 0. The source data (with 0-3 forced to 0) is the starting addresses are:         Working-register group starting addresses are:         Working - 1         Working - 1         Working - 1         Working - 1         YOO         0         10         11         Working - 1         12         13         14         15         15         16         17         18         19         19         10         10         10         112         12         12         12         12         12         12         12         12         12         12         13         14         14         15         15         16         17         12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | nstruction Format: |                                                    |                                                     |                                                         |                                                   | c                                        | ycles                      | OPC<br>(Hex)                        | Address Mode<br>src                                   |
| <ul> <li>Reration: RP &lt; src</li> <li>The specified value is loaded into bits 4-7 of the Register Pointer (RP) (con register 253). Bits 0-3 of the RP are always set to 0. The source data (with 0-3 forced to 0) is the starting addresses are:</li> <li></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | OPC                |                                                    | SIC                                                 |                                                         |                                                   |                                          | 6                          | 31                                  | IM                                                    |
| The specified value is loaded into bits 4-7 of the Register Pointer (RP) (con<br>register 253). Bits 0-3 of the RP are always set to 0. The source data (with<br>0-3 forced to 0) is the starting addresses of a working-register group.<br>working-register group starting addresses are:<br>Hex         Decimal           %00         0           %10         16           %20         32           %30         40           %40         64           %50         80           %60         96           %70         112           %FO         240 (control and peripheral registers)           Values in the range %80-E0 are invalid.           ags:         No flags affected   sample: Assume the RP currently addresses the control and peripheral register group and program has just entered an interrupt service routine. The statement SRP #%70 saves the contents of the control and peripheral registers by setting the RP to (01110000), or 112 decimal. Any reference to working registers in the inter routine will point to registers 112-127.                                                                                                                                                                                                                                                                                                                  | eration:           | RP < sro                                           | 2                                                   |                                                         |                                                   |                                          |                            |                                     |                                                       |
| Hex       Decimal         \$00       0         \$10       16         \$20       32         \$30       48         \$40       64         \$260       56         \$70       112         \$FO       240 (control and peripheral registers)         Values in the range %80-E0 are invalid.         aggs:       No flags affected         cample:       Assume the RP currently addresses the control and peripheral register group and program has just entered an interrupt service routine. The statement         SRP #%70       saves the contents of the control and peripheral registers by setting the RP to (01110000), or 112 decimal. Any reference to working registers in the inter routine will point to registers 112-127.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    | The speci<br>register :<br>O-3 force<br>working-re | fied value<br>253). Bit:<br>ed to O)<br>egister gro | is loaded<br>s O-3 of the<br>is the sta<br>oup starting | into bits<br>RP are al<br>arting add<br>addresses | 4-7 of t<br>lways set<br>ress of<br>are: | he Regi<br>to O.<br>a work | ster Poin<br>The sour<br>king-regis | nter (RP) (contr<br>ce data (with bi<br>ster group. T |
| <ul> <li>\$00 0<br/>\$20 32<br/>\$30 49<br/>\$40 64<br/>\$50 80<br/>\$70 112<br/>\$FO 240 (control and peripheral registers)</li> <li>Values in the range %80-E0 are invalid.</li> <li>ags: No flags affected</li> <li>ample: Assume the RP currently addresses the control and peripheral register group and<br/>program has just entered an interrupt service routine. The statement<br/>SRP #%70</li> <li>saves the contents of the control and peripheral registers by setting the RP to<br/>(01110000), or 112 decimal. Any reference to working registers in the inter<br/>routine will point to registers 112-127.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                    |                                                    | Hex                                                 | Decimal                                                 |                                                   |                                          |                            |                                     |                                                       |
| <ul> <li>\$20 44<br/>\$40 64<br/>\$50 80<br/>\$70 112<br/>\$FO 240 (control and peripheral registers)</li> <li>Values in the range \$80-E0 are invalid.</li> <li>lags: No flags affected</li> <li>cample: Assume the RP currently addresses the control and peripheral register group and<br/>program has just entered an interrupt service routine. The statement<br/>SRP #%70</li> <li>saves the contents of the control and peripheral registers by setting the RP to<br/>(0110000), or 112 decimel. Any reference to working registers in the inter<br/>routine will point to registers 112-127.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    | \$00<br>\$10<br>\$20                                | 0<br>16<br>32                                           |                                                   |                                          |                            |                                     |                                                       |
| <ul> <li>\$70 112</li> <li>\$FO 240 (control and peripheral registers)</li> <li>Values in the range %80-EO are invalid.</li> <li>Lags: No flags affected</li> <li>Assume the RP currently addresses the control and peripheral register group and program has just entered an interrupt service routine. The statement SRP #%70</li> <li>saves the contents of the control and peripheral registers by setting the RP to (01110000), or 112 decimal. Any reference to working registers in the inter routine will point to registers 112-127.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |                                                    | %40<br>%50<br>%60                                   | 48<br>64<br>80<br>96                                    |                                                   | 1.                                       |                            | ×                                   |                                                       |
| FO 240 (control and peripheral registers)<br>Values in the range %80-EO are invalid. lags: No flags affected sample: Assume the RP currently addresses the control and peripheral register group and program has just entered an interrupt service routine. The statement SRP #%70 saves the contents of the control and peripheral registers by setting the RP to (01110000), or 112 decimal. Any reference to working registers in the inter routine will point to registers 112-127.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |                                                    | %70                                                 | 112                                                     |                                                   |                                          |                            |                                     |                                                       |
| Values in the range %80-E0 are invalid.<br>Lags: No flags affected<br>cample: Assume the RP currently addresses the control and peripheral register group and<br>program has just entered an interrupt service routine. The statement<br>SRP #%70<br>saves the contents of the control and peripheral registers by setting the RP to<br>(01110000), or 112 decimal. Any reference to working registers in the inter<br>routine will point to registers 112-127.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    | %FO                                                 | 240 (cor                                                | ntrol and p                                       | eripheral                                | l regist                   | ers)                                |                                                       |
| Lags: No flags affected          Kample:       Assume the RP currently addresses the control and peripheral register group and program has just entered an interrupt service routine. The statement         SRP #%70         saves the contents of the control and peripheral registers by setting the RP to (01110000), or 112 decimal. Any reference to working registers in the interroutine will point to registers 112-127.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    | Values in                                          | the range                                           | %80-E0 are :                                            | invalid.                                          |                                          |                            |                                     | -                                                     |
| Assume the RP currently addresses the control and peripheral register group and program has just entered an interrupt service routine. The statement         SRP #%70         saves the contents of the control and peripheral registers by setting the RP to (01110000), or 112 decimal. Any reference to working registers in the inter routine will point to registers 112-127.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | lags:              | No flags a                                         | affected                                            |                                                         |                                                   |                                          |                            |                                     |                                                       |
| SRP #%70<br>saves the contents of the control and peripheral registers by setting the RP to<br>(01110000), or 112 decimal. Any reference to working registers in the inter<br>routine will point to registers 112-127.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | xample:            | Assume the<br>program ha                           | e RP curre<br>as just ent                           | ntly address<br>ered an inte                            | ses the cor<br>errupt serv                        | ntrol and<br>vice routi                  | periph<br>ine. Th          | eral regi<br>e stateme              | ster group and t<br>ent                               |
| saves the contents of the control and peripheral registers by setting the RP to<br>(01110000), or 112 decimal. Any reference to working registers in the inter<br>routine will point to registers 112-127.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    | ,                                                  |                                                     | SRP i                                                   | <b>#%70</b>                                       |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    | saves the<br>(01110000)<br>routine wi              | contents<br>), or 112<br>ill point t                | of the cont<br>decimal.<br>to registers                 | rol and per<br>Any referen<br>112–127.            | ripheral<br>nce to wo                    | registen<br>orking :       | rs by set<br>registers              | ting the RP to %<br>in the interru                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     | ·                                                       |                                                   |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     |                                                         | *                                                 |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     |                                                         |                                                   |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | k.                 |                                                    | ×.                                                  |                                                         |                                                   |                                          |                            |                                     | ÷ ,                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     |                                                         |                                                   |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     |                                                         |                                                   |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     |                                                         |                                                   |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     |                                                         |                                                   |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    | ,                                                   |                                                         |                                                   |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     |                                                         |                                                   |                                          |                            |                                     |                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                    |                                                     | ,                                                       |                                                   |                                          |                            | •                                   |                                                       |

# SUB Subtract

SUB dst,src

| Instruction Format: | ,     |     |     | Cycles   | OPC<br>(Hex) | Addre<br>dst | ss Mode<br>src |
|---------------------|-------|-----|-----|----------|--------------|--------------|----------------|
| OPC                 | dst   | SIC |     | 6<br>6   | 22<br>23     | r<br>r       | r<br>Ir        |
| OPC                 | SI SI | rc  | dst | 10<br>10 | 24<br>25     | R<br>R       | R<br>IR        |
| OPC                 | de    | st  | SFC | 10<br>10 | 26<br>27     | R<br>IR      | IM<br>IM       |

Operation:

dst <-- dst - src

The source operand is subtracted from the destination operand and the result is stored in the destination. The contents of the source are not affected. Subtraction is performed by adding the two's complement of the source operand to the destination operand.

Flags:

- C: Cleared if there is a carry from the most significant bit of the result; set otherwise, indicating a "borrow"
- Z: Set if the result is zero; cleared otherwise
- V: Set if arithmetic overflow occurred, that is, if the operands were of opposite signs and the sign of the result is the same as the sign of the source operand; cleared otherwise
- S: Set if the result is negative; cleared otherwise
- H: Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise indicating a "borrow."
- D: Always set to 1

Example:

If the register named MINUEND contains %29, the statement

## SUB MINUEND, #%11

will leave the value %18 in the register. The C, Z, V, S and H flags are cleared and D is set.

Note:

When used to specify a 4-bit working-register address, address modes R or IR use the format:

E src/dst

**SWAP** Swap Nibbles

| SWAP dst            |                                  |                                                                                                                |                                 |                             |               |              | - <u>-</u><br>      |
|---------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|---------------|--------------|---------------------|
| Instruction Format: |                                  |                                                                                                                |                                 |                             | Cycles        | OPC<br>(Hex) | Address Mode<br>dst |
| OPC                 |                                  | dst                                                                                                            |                                 |                             | 8<br>8        | F0<br>F1     | R<br>IR             |
| Operation:          | dst<br>The<br>are                | (O = 3) <> dst(4<br>contents of the 2<br>swapped.                                                              | - 7)<br>lower four bit:         | s and upper                 | four bits     | of the d     | estination operand  |
|                     |                                  | 7 4                                                                                                            | 3 0                             |                             |               |              |                     |
| Flags:              | C:<br>Z:<br>V:<br>S:<br>H:<br>D: | Undefined<br>Set if the result<br>Undefined<br>Set if the result<br>Unaffected<br>Unaffected                   | is zero; clean<br>bit 7 is set; | red otherwis<br>cleared oth | se<br>Nerwise |              |                     |
| Example:            | Sup                              | pose the register                                                                                              | named BCD_Opera                 | ands contair                | ns %B3 (1011  | 0011). T     | he statement        |
|                     |                                  |                                                                                                                | SWAP BCD                        | Operands                    |               |              |                     |
|                     | wil                              | l leave the value !                                                                                            | %38 (00111011)                  | in the regi                 | ister. The    | Zand Sf      | lags are cleared.   |
| Note:               | Whe<br>for                       | n used to specify<br>mat:                                                                                      | a 4-bit workin                  | g-register                  | address, ad   | dress mod    | les R or IR use the |
|                     |                                  |                                                                                                                | E                               | dst                         |               |              |                     |
|                     |                                  | ing and a second se |                                 |                             |               |              |                     |
|                     |                                  | · .                                                                                                            |                                 |                             |               |              |                     |

# **TCM** Test Complement Under Mask

TCM dst.src

| Instruction Format: | -       |     | Cycles   | OPC<br>(Hex) | Addres  | s Mode<br>src |
|---------------------|---------|-----|----------|--------------|---------|---------------|
| OPC                 | dst src | ,   | 6<br>6   | 62<br>63     | r<br>r  | r<br>Ir       |
| OPC                 | SFC     | dst | 10<br>10 | 64<br>65     | R<br>R  | R<br>IR       |
| OPC                 | dst     | src | 10<br>10 | 66<br>67     | R<br>IR | IM<br>IM      |

#### Operation:

(NOT dst) AND src

This instruction tests selected bits in the destination operand for a logical "1" value. The bits to be tested are specified by setting a 1 bit in the corresponding position of the source operand (mask). The TCM statement complements the destination operand, which is then ANDed with the source mask. The Zero (Z) flag can then be checked to determine the result. When the TCM operation is complete, the destination location still contains its original value.

Flags:

C: Unaffected

- Z: Set if the result is zero; cleared otherwise
- V: Always reset to O
- S: Set if the result bit 7 is set; cleared otherwise
- H: Unaffected

D: Unaffected

Example:

If the register named TESTER contains %F6 (11110110) and the register named MASK contains %O6 (00000110), that is, bits 1 and 2 are being tested for a 1 value, the statement

#### TCM TESTER, MASK

complements TESTER (to 00001001) and then do a logical AND with register MASK, resulting in  $\%00.\,$  A subsequent test of the Z flag,

### JP Z,plabel

causes a transfer of program control. At the end of this sequence, TESTER still contains % F6.

Note:

| E | src/dst |
|---|---------|
|---|---------|

# TM dst,src

| Instruction Format: |         |     |     | Cycles | OPC<br>(Hex) | Addre<br>dst | ss Mode<br>src |
|---------------------|---------|-----|-----|--------|--------------|--------------|----------------|
| OPC                 | dst     | SIC |     | 6      | 72           | r            | r              |
| OPC                 | src src |     | dst | 10     | 74           | R            | R              |
|                     | [       |     |     | 10     | 75           | R            | IR             |
| UPC                 | d       | st  | BIC | 10     | 76<br>77     | к<br>IR      | IM<br>IM       |

Operation:

#### dst AND src

This instruction tests selected bits in the destination operand for a logical "O" value. The bits to be tested are specified by setting a 1 bit in the corresponding position of the source operand (mask), which is ANDed with the destination operand. The Z flag can be checked to determine the result. When the TM operation is complete, the destination location still contains its original value.

Flags:

- C: Unaffected
- Z: Set if the result is zero; cleared otherwise
- V: Always reset to O
- S: Set if the result bit 7 is set; cleared otherwise
- H: Unaffected D: Unaffected
- D: Unai rected

Example:

If the register named TESTER contains %F6 (11110110) and the register named MASK contains %D6 (00000110), that is, bits 1 and 2 are being tested for a 0 value, the statement

#### TM TESTER, MASK

results in the value %06 (00000110). A subsequent test for nonzero

# JP NZ, plabel

causes a transfer of program control. At the end of this sequence, TESTER still contains % F6. The Z and S flags are cleared.

Note:

| Ε | src/dst |
|---|---------|
|   |         |

# XOR Logical Exclusive OR

XOR dst,src

| Instruction Format: | γ   | ,   |          | Cycles   | OPC<br>(Hex) | Addre<br>dst | ss Mode<br>src |
|---------------------|-----|-----|----------|----------|--------------|--------------|----------------|
| OPC                 | dst | SIC | <b>)</b> | 6<br>6   | 82<br>83     | r<br>r       | r<br>Ir        |
| OPC                 | s   | rc  | dst      | 10<br>10 | 84<br>85     | R<br>R       | R<br>IR        |
| OPC                 | d   | зt  | SIC      | 10<br>10 | 86<br>87     | R<br>IR      | IM<br>IM       |

Operation:

dst <-- dst XOR src

C: Unaffected

H: Unaffected D: Unaffected

The source operand is logically EXCLUSIVE ORed with the destination operand and the result stored in the destination. The EXCLUSIVE OR operation results in a one bit being stored whenever the corresponding bits in the operands are different; otherwise, a 0 bit is stored.

Flags:

Example:

If the source operand is the immediate value %7B (011111011) and the register named TARGET contains %C3 (11000011), the statement

OR TARGET, #%7B

leaves the value %B8 (10111000) in the register.

Z: Set if the result is zero; cleared otherwise
Y: Always reset to 0
S: Set if the result bit 7 is set; cleared otherwise

Note:

| Ε | src/dst |  |  |
|---|---------|--|--|
|   |         |  |  |

# 6.1 INTRODUCTION

The ROM versions of the Z8 microcomputer have 40 external pins, of which 32 are programmable I/0 pins. The remaining 8 pins are used for power and control. Up to 16 I/0 pins can be configured as an external memory interface. This interface function is the subject of this chapter. The I/0 mode of these pins is described in Chapter 9.

## 6.2 PIN DESCRIPTIONS

 $\overline{\text{AS}}$ . Address Strobe (output, active Low, 3-state, pin 9). Address Strobe is pulsed Low once at the beginning of each machine cycle. The rising edge of  $\overline{\text{AS}}$  indicates that addresses, Read/Write (R/W), and Data Memory ( $\overline{\text{DM}}$ ) signals, are valid when output for external program or data memory transfers. Under program control,  $\overline{\text{AS}}$  can be placed in

# Chapter 6 External Interface (Z8601, Z8611)

a high-impedance state along with Ports 0 and 1, Data Strobe ( $\overline{\text{DS}}$ ), and  $R/\overline{W}_{\star}$ 

 $\overline{\text{DS}}$ . Data Strobe (output, active Low, 3-state, pin 8). Data Strobe provides the timing for data movement to or from Port 1 for each external memory transfer. During a Write cycle, data out is valid at the leading edge of  $\overline{\text{DS}}$ . During a Read cycle, data in must be valid prior to the trailing edge of  $\overline{\text{DS}}$ .  $\overline{\text{DS}}$  can be placed in a high-impedance state along with Ports 0 and 1,  $\overline{\text{AS}}$ , and  $R/\overline{\text{W}}$ .

**R/W.** Read/Write. (output, 3-state, pin 7). Read/Write determines the direction of data transfer for external memory transactions. R/W is Low when writing to external program or data memory, and High for all other transactions. R/W can be placed in a high-impedance state along with Ports 0 and 1,  $\overline{AS}$ , and  $\overline{DS}$ .



Figure 6-2. Z8601/11 Pin Assignments

## External Interface (Z8601,Z8611)

PO<sub>0</sub>-PO<sub>7</sub>, P1<sub>0</sub>-P1<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>. I/O port lines (inputs/outputs, TTL-compatible, pins 12-40). These 32 I/O lines are divided into four 8-bit I/O ports that can be configured under program control for I/O or external memory interface. Individual lines of a port are denoted by the second digit of the port number. For example, P3<sub>0</sub> refers to bit O of Port 3. Ports O and 1 can be placed in a high-impedance state along with  $\overline{AS}$ ,  $\overline{DS}$ , and R/W.

**RESET.** Reset (input, active Low, pin 6). RESET initializes the Z8. When RESET is deactivated, program execution begins from internal program location %C. If held Low, RESET acts as a register file protect during power-down and power-up sequences. RESET also enables the Z8 Test mode.

XTAL1, XTAL2. Crystal 1, Crystal 2 (oscillator input and output, pins 3 and 2). These pins connect a parallel-resonant crystal (12 MHz maximum) or an external source (12 MHz maximum) to the on-board clock oscillator and buffer.

# 6.3 CONFIGURING FOR EXTERNAL MEMORY

Before interfacing with external memory, the user must configure Ports 0 and 1 appropriately. The minimum bus configuration uses Port 1 as a multiplexed Address/Data port ( $AD_0-AD_7$ ), allowing access to 256 bytes of external memory. In this configuration, the eight lower order address bits ( $A_0-A_7$ ) are multiplexed with the data ( $D_0-D_7$ ).

Port 0 can be programmed to provide four additional address lines  $(A_8-A_{11})$ , which increases the externally addressable program memory to 4K bytes. Port 0 can also be programmed to provide eight additional address lines  $(A_8-A_{15})$ , which increases the externally addressable memory to 62K bytes for the Z8601 or 60K bytes for the Z8611. Refer to Chapter 3, Figures 3-5 and 3-6, for external memory maps.

Ports 0 and 1 are configured for external memory operation by writing the appropriate bits in the Port 0-1 Mode register (Figure 6-3).

For example, Port 1 can be defined as a multiplexed Address/Data port  $(AD_0-AD_7)$  by setting  $D_4$  to 1 and  $D_3$  to 0. The lower nibble of Port 0 can be defined as address lines  $A_8-A_{17}$ , by setting D1 to 1. Similarly, setting D7 to 1 defines the upper nibble of Port 0 as address lines  $A_{12}-A_{15}$ . Whenever Port 0 is configured to output address lines  $A_{12}-A_{15}$ ,  $A_8-A_{11}$  must also be selected as address lines.



Figure 6-3. Ports 0 and 1 External Memory Operation

Once Port 1 is configured as an Address/Data port, it can no longer be used as a register. Attempting to read Port 1 returns FF; writing has no effect. Similarly, if Port 0 is configured for address lines  $A_8-A_{15}$ , it can no longer be used as a register. However, if only the lower nibble is defined as address lines  $A_8-A_{11}$ , the upper nibble is still addressable as an I/O register. Reading Port 0 with only the lower nibble defined as address outputs returns XF, where X equals the data in bits  $D_4-D_7$ . Writing to Port 0 transfers data to the I/O nibble only.

An instruction to change the modes of Ports 0 or 1 should not be immediately followed by an instruction that performs a stack operation, because this may cause indeterminate program flow. In addition, after setting the modes of Ports 0 and 1 for external memory, the next three bytes must be fetched from internal program memory.

# 6.4 EXTERNAL STACKS

Z8 architecture supports stack operations in either the register file or data memory. A stack's location is determined by bit  $D_2$  in the Port 0-1 Mode register. For example, if  $D_2$  is set to 1, the stack is in internal data memory (Figure 6-4).





Figure 6-4. Ports 0 and 1 Stack Selection

The instruction used to change the stack selection bit should not be immediately followed by the instructions RET or IRET, because this will cause indeterminate program flow.

#### 6.5 DATA MEMORY

The two external memory spaces, data and program, can be addressed as a single memory space or as two separate spaces of equal size; i.e., 62K bytes each for the Z8601 and 60K bytes each for the Z8611. If the memory spaces are separated, program memory and data memory are logically selected by the Data Memory select output  $(\overline{\text{DM}})$ . DM is available on Port 3, line 4 (P3<sub>4</sub>) by setting bits D<sub>4</sub> and D<sub>3</sub> in the Port 3 Mode register to 10 or 01 (Figure 6-5).  $\overline{\text{DM}}$  is active Low during the execution of the LDE, LDEI instructions.  $\overline{\text{DM}}$  is also active during the execution of CALL, POP, PUSH, REI and IRET instructions if the stack resides in external memory.

# R247 P3M Port 3 Mode Register

(% F7; Write Only)





#### 6.6 BUS OPERATION

The timing for typical data transfers between the Z8 and external memory is illustrated in Figure 6-6. Machine cycles can vary from six to twelve clock periods depending on the operation being performed. The notations used to describe the basic timing periods of the Z8 are: machine cycles (Mn), timing states (Tn), and clock periods. All timing references are made with respect to the output signals  $\overline{AS}$  and  $\overline{DS}$ . The clock is shown for clarity only and does not have a specific timing relationship with other signals.



Figure 6-6a. External Instruction Fetch, or Memory Read Cycle

# 6.6.1 Address Strobe (AS)

All transactions start with  $\overline{AS}$  driven Low and then raised High by the Z8. The rising edge of  $\overline{AS}$ indicates that  $R/\overline{W}$ ,  $\overline{DM}$ , and the addresses output from Ports 0 and 1 are valid. The addresses output via Port 1 remain valid only during MnT1 and typically need to be latched using  $\overline{AS}$ , whereas Port 0 address outputs remain stable throughout the machine cycle.

# 6.6.2 Data Strobe

The Z8 uses  $\overline{\text{DS}}$  to time the actual data transfer. For Write operations ( $R/\overline{W}$  = Low), a Low on  $\overline{\text{DS}}$ indicates that valid data is on the Port 1 AD<sub>0</sub>-AD<sub>7</sub> lines. For Read operations, ( $R/\overline{W}$  = High), the Address/Data bus is placed in a high-impedance state before driving  $\overline{\text{DS}}$  Low so that the addressed device can put its data on the bus. The Z8 samples this data prior to raising  $\overline{\text{DS}}$  High.

# 6.6.3 External Memory Operations

Whenever the Z8 is configured for external memory operation, the addresses of all internal program memory references appear on the external bus. This should have no effect on the external system since the bus control lines,  $\overline{\text{DS}}$  and R/W, remain in their inactive High state.  $\overline{\text{DS}}$  and R/W become active only during external memory references.

### CAUTION

Do not use LDC, LDCI, LDE or LDEI to write to internal program memory. The execution of these instructions causes the Z8 to assume that an external write operation is being performed and this will activate control signals  $\overline{\text{DS}}$  and  $R/\overline{W}$ .





# 6.7 SHARED BUS

Port 1, along with  $\overline{\rm AS}$ ,  $\overline{\rm DS}$ , R/W, and Port 0 nibbles configured as address lines, can be placed in a high-impedance state, allowing the Z8601 or the Z8611 to share common resources with other bus masters. This shared bus mode is under software control and is programmed by setting Port 0-1 Mode register bits D<sub>4</sub> and D<sub>3</sub> both to 1 (Figure 6-7).

Data transfers can be controlled by assigning, for example,  $P_{3_3}$  as a Bus Acknowledge input and  $P_{3_4}$  as a Bus Request output. Bus Request/Acknowledge control sequences must be software driven.





#### External Interface (Z8601,Z8611)

# 6.8 EXTENDED BUS TIMING

The Z8601 and Z8611 can accommodate slow memory access times by automatically inserting an additional state time (Tx) into the bus cycle. This stretches the  $\overline{D5}$  timing by two clock periods, though internal memory access time is not affected. Timing is extended by setting bit D<sub>5</sub> in the Port O-1 Mode register to 1 (Figure 6-8).

Figures 6-9a and 6-9b illustrate extended memory Read and Write cycles.



\*ALWAYS EXTENDED TIMING AFTER RESET EXCEPT Z8682

Figure 6-8. Extended Bus Timing



Figure 6-9a. Extended External Instruction Fetch, or Memory Read Cycle

# 6.9 INSTRUCTION TIMING

The high throughput of the Z8 is due, in part, to the use of instruction pipelining, in which the instruction fetch and execution cycles are overlapped. During the execution of an instruction the opcode of the next instruction is fetched. This is illustrated in Figure 6-10.

Figures 6-11 and 6-12 show typical instruction cycle timing for instructions fetched from external memory. (It should be noted that all instruction fetch cycles have the same machine timing regardless of whether memory is internal or external.) For those instructions that require execution time longer then that of the overlapped fetch, or instructions that reference program or data memory as part of their execution, the pipe must be flushed. In order to calculate the execution time of a program, the internal clock periods shown in the cycles column of the instruction formats in Section 5.4 should be added together. The cycles are equal to one-half the crystal or input clock rate.





External Interface M<sub>1</sub> M<sub>2</sub> M M<sub>2</sub> M<sub>1</sub>  $M_2$ INTERNAL CLOCK OPERAND INSTRUCTION INSTRUCTION INSTRUCTION FETCH(ES) ALU STORE FETCH 1 FETCH 2 N -EXECUTION CYCLE -----OPERAND INSTRUCTION INSTRUCTION INSTRUCTION FETCH(ES) ALU STORE FETCH 1 FETCH 2 N+1 -EXECUTION CYCLE-INSTRUCTION INSTRUCTION INSTRUCTION N+2 FETCH 1 FETCH 2 EFFECTIVE HIDDEN DELAY EXECUTION TIME UNTIL COMPLETION -INSTRUCTION COMPLETION TIME-

(Z8601,Z8611)

Figure 6-10. Instruction Pipelining

376



Figure 6-12. Instruction Cycle Timing (Two and Three Byte Instructions)

External Interface (Z8601,Z8611)

377

# 6.10 RESET CONDITIONS

After a hardware reset, Ports 0 and 1 are configured as input ports, memory and stack are internal, extended timing is set and DM is inactive. Figure 6-13 shows the binary values reset into POIM.



# \*ALWAYS EXTENDED TIMING AFTER RESET EXCEPT Z8682

Figure 6-13. Ports 0 and 1 Reset

# 7.1 INTRODUCTION

The ROMless versions of the Z8 microcomputer have 40 external pins, of which 24 are programmable I/O pins. Of the remaining 16 pins, 8 form an Address/Data bus and the others are used for power and control. Up to 8 I/O pins can be programmed as additional address lines to be used for external memory interface.

# 7.2 PIN DESCRIPTIONS

 $\overline{AS}$ . Address Strobe (output, active Low, pin 9). Address Strobe is pulsed Low once at the beginning of each machine cycle. The rising edge of  $\overline{AS}$ indicates that addresses, Read/Write ( $R/\overline{W}$ ), and Data Memory ( $\overline{DM}$ ) signals are valid when output for program or data memory transfers.

# Chapter 7 External Interface (Z8681, Z8682)

 $\overline{\text{DS}}$ . Data Strobe (output, active Low, pin 8). Data Strobe provides the timing for data movement to or from Port 1 for each memory transfer. During a Write cycle, data out is valid at the leading edge of  $\overline{\text{DS}}$ . During a Read cycle, data in must be valid prior to the trailing edge of  $\overline{\text{DS}}$ .

**R/W.** Read/Write. (output, pin 7). Read/Write determines the direction of data transfer for memory transactions. R/W is Low when writing to program or data memory, and High for all other transactions.

PO<sub>1</sub>-PO<sub>7</sub>. Address/Data Port (inputs/outputs, TTLcompatible, pins 13-20). Port 1 is permanently configured as a multiplexed Address/Data memory interface. The lower eight address lines ( $A_0$ - $A_7$ ) are multiplexed with data ( $D_0$ - $D_7$ ).



### External Interface (Z8681,Z8682)

PO<sub>0</sub>-PO<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>. I/O Port Lines (inputs/outputs, TTL-compatible). These 24 I/O lines are divided into 3 8-bit I/O ports that can be configured under program control for I/O or memory interface. Individual lines of a port are denoted by the second digit of the port number. For example, P3<sub>0</sub> refers to bit O of Port 3.

RESET. Reset (input, active Low, pin 6). RESET the Z8681/82. initializes RESET When is deactivated. program execution begins from external program location %C for the Z8681 and location %812 for the Z8682. If held Low, RESET acts as a register file protect during power-down and power-up sequences.

XTAL1, XTAL2. Crystal 1, Crystal 2 (oscillator input and output, pins 3 and 2). These pins connect a parallel resonant crystal or an external source to the on-board clock oscillator and buffer.

# 7.3 CONFIGURING PORT O

The minimum bus configuration uses Port 1 as a multiplexed Address/Data port  $(AD_0-AD_7)$  allowing access to 256 bytes of memory. In this configura-

tion, the eight low order address bits (A\_0-A\_7) are multiplexed with the data ( $D_0-D_7$ ).

Port 0 can be programmed to provide either four additional address lines  $(A_8-A_{11})$  which increases the addressable memory to 4K bytes, or eight additional address lines  $(A_8-A_{15})$  which increases the addressable memory to 64K bytes for the Z8681 and 62K bytes for the Z8682. Refer to Chapter 3, Figures 3-5 and 3-6, for the memory maps.

In the Z8681, Port O lines intended for use as address lines are automatically configured as inputs after a Reset. These lines therefore float and their logic state remains unknown until an initialization routine configures Port O. In the Z8682, Port O lines are configured as address lines  $A_8-A_{15}$  following a Reset.

### 7.3.1 Z8681 Initialization

The initialization routine must reside within the first 256 bytes of executable code and must be physically mapped into memory by forcing the port 0 address lines to a known state. Figures 7-3 and 7-4 illustrate how a 4K byte memory space can be addressed.



The initialization routine is mapped in the top 256 bytes of program memory. Depending on the application, the interrupt vectors may need to be written in the first 12 byte locations of program memory by the initialization routine.

Figure 7-3. Example Z8681/Memory Interface



The initialization routine is mapped in the first 256 bytes of program memory. Any memory write operation will cause the flip-flop to select Port 0 outputs as addresses.



Port 0 is programmed for memory operation by writing the appropriate bits in the Port 0-1 Mode register (Figure 7-5). The proper port initialization sequence is:

- Load Port 0 with initial address value.
- Configure Port 0-1 Mode register.
- Fetch the next three bytes without changing the address in Port O. (This is necessary due to instruction pipelining.)





The lower nibble of Port 0 can be defined as address lines  $A_B-A_{11}$ , by setting  $D_1$  to 1. Similarly, setting  $D_7$  to 1 defines the upper nibble of Port 0 as address lines  $A_{12}-A_{15}$ .

Whenever Port O is configured to output address lines  $A_{12}$ - $A_{15}$ ,  $A_8$ - $A_{11}$  must also be selected as address lines.

# 7.3.2 Z8682 Initialization

The Z8682 must be operated in Test mode only. Section 8.4 gives a complete description of the proper technique for entering Test mode.

The user initialization routine must begin at location %812 and must reside in memory fast enough for normal memory timing. In the Z8682, the user is not protected from reconfiguring Port 1 by writing to R248 (PO1M). Therefore whenever a write is made to PO1M, the value 10 (binary) must be written to bits D<sub>4</sub> and D<sub>3</sub>. Any other value will cause complete loss of program control.

# External Interface (Z8681,Z8682)

The lower nibble of Port O can be defined as address lines  $A_8-A_{11}$ , by setting  $D_1$  to 1. Similarly, setting  $D_7$  to 1 defines the upper nibble of Port O as address lines  $A_{12}-A_{15}$ .

Whenever Port O is configured to output address lines  $A_{12}\text{-}A_{15},\ A_8\text{-}A_{11}$  must also by selected as address lines.

# 7.3.3 Read/Write Operations

If Port 0 is configured for address lines  $A_7-A_{15}$ , it can no longer be used as a register; however, if only the lower nibble of Port 0 is defined as address lines  $A_8-A_{11}$ , the upper nibble is still addressable as an I/O register. When only the lower nibble is defined as address outputs, reading Port 0 returns XF, where X equals the data in bits  $D_4-D_7$ . Writing to Port 0 transfers data to the I/O nibble only.

The instruction used to change the mode of Port O should not be immediately followed by an instruction that performs a stack operation, because this will cause indeterminate program flow. In addition, after setting the mode of Port O for memory, the next three bytes must be fetched without changing the value of the upper byte of the Program Counter (PC).

# 7.4 EXTERNAL STACKS

The Z8681/82 architecture supports stack operations in either the register file or data memory. A stack's location is determined by bit  $D_2$  in the Port O-1 Mode register. For example, if  $D_2$  is set to 0, the stack is in external data memory (Figure 7-7).

The instruction used to change the stack selection bit should not be immediately followed by the instructions RET or IRET, because this will cause indeterminate program flow.

#### 7.5 DATA MEMORY

The two memory spaces, data and program, can be addressed as a single memory space or as two separate spaces of equal size; i.e. 64K bytes each for the Z8681 and 62K bytes each for the Z8682. If the memory spaces are separated, program memory and data memory are logically selected by Data Memory select output  $(\overline{DM})$ .  $\overline{DM}$  is made available on Port 3, line 4 (P3<sub>4</sub>) by setting bits D<sub>4</sub> and D<sub>3</sub> in the Port 3 Mode register to 10 or 01 (Figure 7-8).  $\overline{DM}$  is active Low during the execution of the LDE, LDEI instructions.  $\overline{DM}$  is also active Low during the execution of CALL, POP, PUSH, RET and IRET instructions if the stack resides in memory.



Figure 7-6. Z8682 Port 0 Memory Operation









## 7.6 BUS OPERATION

Typical data transfers between the Z8681/82 and memory are illustrated in Figure 6-6. Machine cycles can vary from six to twelve clock periods depending on the operation being performed. The notations used to describe the basic timing periods of the Z8681/82 are: machine cycles (Mn), timing states (Tn), and clock periods. All timing references are made with respect to the output signals  $\overline{AS}$  and  $\overline{DS}$ . The clock is shown for clarity only and does not have a specific timing relationship with other signals.

## 7.6.1 Address Strobe (AS)

All transactions start with  $\overline{\text{AS}}$  driven Low and then raised High by the Z8681/82. The rising edge of  $\overline{\text{AS}}$  indicates that R/W,  $\overline{\text{DM}}$  (if used), and the addresses output from Ports 0 and 1 are valid. The addresses output via Port 1 remain valid only during MnT1 and typically need to be latched using  $\overline{\text{AS}}$ , whereas Port 0 address outputs remain stable throughout the machine cycle.

# 7.6.2 Data Strobe (DS)

The Z8681/82 uses  $\overline{\text{DS}}$  to time the actual data transfer. For Write operations ( $R/\overline{W}$  = Low), a Low on  $\overline{\text{DS}}$  indicates that valid data is on the Port 1 AD<sub>0</sub>-AD<sub>7</sub> lines. For Read operations ( $R/\overline{W}$  = High), the Address/Data bus is placed in a high-impedance state before driving  $\overline{\text{DS}}$  Low so that the addressed device can put its data on the bus. The Z8681/82 samples this data prior to raising  $\overline{\text{DS}}$  High.

#### 7.7 EXTENDED BUS TIMING

The Z8681/82 accommodates slow memory access times by automatically inserting an additional softwarecontrolled state time (Tx). This stretches the  $\overline{\text{DS}}$ timing by two clock periods. Timing is extended by setting bit D<sub>5</sub> in the Port 0-1 Mode register to 1 (Figure 7-9).

Refer to Section 6.7 for other figures pertaining to extended bus timing.



### \*ALWAYS EXTENDED TIMING AFTER RESET EXCEPT Z8682

Figure 7-9. Extended Bus Timing

# 7.8 INSTRUCTION TIMING

The high throughput of the Z8681/82 is due, in part, to the use of instruction pipelining, in which the instruction fetch and execution cycles are overlapped. During the execution of the current instruction the opcode of the next instruction is fetched as illustrated in Figure 6-10.

Figures 6-11 and 6-12 show typical instruction cycle timing for instructions fetched from memory. For those instructions that require execution time longer than that of the overlapped fetch, or reference program or data memory as part of their execution, the pipe must be flushed. In order to calculate the execution time of a program, the internal clock periods shown in the cycles column of the instruction formats in Section 5.6 should be added together. The cycles are equal to one-half the crystal or input clock rate.

# 7.9 Z8681 RESET CONDITIONS

After a hardware reset, Port O is configured as input port, extended timing is set to accommodate slow memory access during the configuration routine,  $\overline{\text{DM}}$  is inactive, and the stack resides in the register file. Figure 7-10 shows the binary values reset into POIM.

# 7.10 Z8682 RESET CONDITIONS

After a hardware reset, Port O is configured as address lines  $A_{B}-A_{15}$ , memory timing is normal,  $\overline{DM}$  is inactive, and the stack resides in the register file. Figure 7-11 shows the binary values reset into PO1M.



Figure 7-10. Z8681 Port 0 and 1 Reset Conditions



Figure 7-11. Z8682 Ports 0 and 1 Reset Conditions

# Chapter 8 Reset and Clock

# 8.1 RESET

This section describes Z8 reset conditions, reset timing, and register initialization procedures.

A system reset overrides all other operating conditions and puts the Z8 into a known state. To initialize the chip's internal logic, the reset input must be held Low for at least 18 clock periods.

While RESET is Low, AS is output at the internal

clock rate (XTAL frequency divided by 2),  $\overline{\rm DS}$  is forced Low and R/W remains High. (Zilog Z-BUS compatible peripherals use the  $\overline{\rm AS}$  and  $\overline{\rm DS}$  coincident Low state as a peripheral reset function.) In addition, interrupts are disabled, Ports 0, 1, and 2 are put in input mode, and %C is loaded into the Program Counter.

The hardware Reset initializes the control and peripheral registers, as shown in Table 8.1. Specific reset values are shown by 1s or Os, while bits whose states are unknown are indicated by the

| Register                         | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | Comments                                                                                  |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| %FO Serial I/O                   | undefined                                                                                                               |                                                                                           |
| %F1 Timer Mode                   | 0 0 0 0 0 0 0 0                                                                                                         | Counter/Timers stopped                                                                    |
| %F2 Counter/Timer 1              | undefined                                                                                                               |                                                                                           |
| %F3 T1 Prescaler                 | . u u u u u 0 0                                                                                                         | Single Pass count mode,<br>external clock source                                          |
| %F4 Counter/Timer 0              | undefined                                                                                                               | ×                                                                                         |
| %F5 TO Prescaler                 | u u u u u u u O                                                                                                         | Single Pass count mode                                                                    |
| %F6 Port 2 Mode                  | 1 1 1 1 1 1 1 1                                                                                                         | All lines input                                                                           |
| %F7 Port 3 Mode                  | 0 0 0 0 0 u 0                                                                                                           | Port 2 open-drain                                                                         |
|                                  |                                                                                                                         | P3 <sub>0</sub> -P3 <sub>3</sub> input; P3 <sub>4</sub> -P3 <sub>7</sub> output           |
| %F8 Port O-1 Mode<br>Z8601/Z8611 | 01101101                                                                                                                | Ports O and 1 inputs; internal stack;<br>extended external memory timing                  |
| %F8 Port 0-1 Mode<br>Z8681       | 0 1 1 1 0 1 0 1                                                                                                         | Port O inputs<br>Port 1 Address/Data; internal stack;<br>extended external memory timing  |
| %F8 Port 0-1 Mode<br>Z8682       | 1 0 0 1 0 1 1 0                                                                                                         | Port O Address<br>Port 1 Address/Data<br>internal stack; normal external<br>memory timico |
| %F9 Interrupt Priority           | undefined                                                                                                               | momory criming                                                                            |
| %FA Interrupt Request            | u u O O O O O O                                                                                                         | Reset all interrupt disabled                                                              |
| %FB Interrupt Mask               | 0 u u u u u u                                                                                                           | Interrupts disabled                                                                       |
| %FC Flags                        | undefined                                                                                                               |                                                                                           |
| %FD Register Pointer             | undefined                                                                                                               |                                                                                           |
| %FE Stack Pointer                | undefined                                                                                                               | Most significant byte                                                                     |
| MER STACK MOINTER                | unuer 1nea                                                                                                              | Least significant byte                                                                    |

# Table 8-1. Control and Peripheral Register Reset Values

#### Reset and Clock

letter u. Registers that are not predictable are listed as undefined.

Program execution starts four clock cycles after  $\overline{\text{RESET}}$  has returned High. The initial instruction fetch is from location %C. Figure 8-1 shows reset timing.

After a reset, the first program executed should be a routine that initializes the control registers to the required system configuration. The Interrupt Request register remains inactive until an EI instruction is executed. This guarantees that program execution can proceed free from interrupts.

**RESET** is the input of a Schmitt trigger circuit. To form the internal reset line, the output of the trigger is synchronized with the internal clock (xtal frequency divided by 2). The clock must therefore be running for **RESET** to function. For a power-up reset operation, the **RESET** input must be held Low for at least 50 ms after the power supply is within tolerance. This allows the on-board clock oscillator to stabilize. An internal pull-up combined with an external capacitor of 1 <sup>e</sup>F provides enough time to properly reset the Z8 (Figure 8-2).

# 8.2 CLOCK

The Z8 derives its timing from on-board clock circuitry connected to pins XTAL1 and XTAL2. The clock circuitry consists of an oscillator, a divide-by-2 shaping circuit, and a clock buffer. Figure 8-3 illustrates the clock circuitry. The oscillator's input is XTAL1; its output is XTAL2. The clock can be driven by a crystal, a ceramic resonator, or an external clock source.

Crystals and ceramic resonators should have the following characteristics to ensure proper oscillator operation:

Cut: AT (crystal only) Mode: Parallel, Fundamental Capacitance 30 pF max Resistance: 100 ohms max

Depending on operation frequency, the oscillator may require the addition of capacitors C1 and C2 (shown in Figure 8-4). The range of recommended capacitance values is dependent on crystal specifications but should not exceed 15 pF. The ratio of the values of C1 to C2 can be adjusted to shift the operating frequency of the circuit by approximately  $\pm.005\%$ .



Figure 8-1. Reset Timing



Figure 8-2. Power-Up Reset Circuit

When an external frequency source is used, it must drive both XTAL1 and XTAL2 inputs. This differential drive requirement arises from the loading on the oscillator output (XTAL2) without the reactive feedback network of a crystal or resonator. A typical clock interface circuit is shown in Figure 8-5.

The capacitors shown represent the maximum parasitic loading when using a 74LSO4 driver. The pull-up resistors can be eliminated by using a 74HCO4 driver.





Figure 8-4. Crystal/Ceramic Resonator Oscillator



Figure 8-5. External Clock Interface

# 9.1 INTRODUCTION

The Z8 has 32 lines dedicated to input and output. These lines are grouped into four 8-bit ports and are configurable as input, output, or address/data. Under software control, the ports can be programmed to provide address/data, timing, status, serial, and parallel input/output with or without handshake.

All ports have active pull-ups and pull-downs compatible with TTL loads. In addition, the pull-ups of Port 2 can be turned off for open-drain operation.

#### 9.1.1 Mode Registers

Each port has an associated mode register which determines the port's functions and allows dynamic change in port functions during program execution. Ports and mode registers are mapped into the register file as shown in Figure 9-1.

Because of their close association, ports and mode registers are treated like any other general-purpose register. There are no special instructions for port manipulation; any instruction that addresses a register can address the ports. Data can be directly accessed in the port register, with no extra moves.

| DEC |                | HE | ( IDENTIFIERS |
|-----|----------------|----|---------------|
|     |                |    |               |
| 248 | PORTS 0-1 MODE | F8 | P01M          |
| 247 | PORT 3 MODE    | F7 | РЗМ           |
| 246 | PORT 2 MODE    | F6 | P2M           |
|     |                |    |               |
|     |                |    |               |
| 4   |                | 04 | ·             |
| 3   | PORT 3         | 03 | P3            |
| 2   | PORT 2         | 02 | P2            |
| 1   | PORT 1         | 01 | P1            |
| 0   | PORT 0         | 00 | P0            |

# Figure 9-1. I/O Port and Port Mode Registers

# Chapter 9 I/O Ports

# 9.1.2 Input and Output Registers

Each bit of Ports 0, 1, and 2 has an input register, an output register, associated buffer, and control logic. Since there are separate input and output registers associated with each port, writing to bits defined as inputs stores the data in the output register. This data cannot be read as long as the bits are defined as inputs. However, if the bits are reconfigured as output, the data stored in the output register is reflected on the output pins and can then be read. This mechanism allows the user to initialize the outputs prior to driving their loads.

Since port inputs are asynchronous to the Z8's internal clock, a Read operation could occur during an input transition. In this case, the logic level might be uncertain--somewhere between a logic 1 and 0. To eliminate this meta-stable condition, the Z8 latches the input data two clock periods prior to the execution of the current instruction. The input register uses these two clock periods to stabilize to a legitimate logic level before the instruction reads the data.

### 9.2 PORT O

This section deals only with the I/O operation of Port O. Refer to Sections 6.2 and 7.2 for a description of the port's external memory interface operation.

Port 0 is a general I/O port. Bits within each nibble can be independently programmed as inputs, outputs or address lines. Figure 9-2 shows a block diagram of Port 0. This diagram also applies to Ports 1 and 2.





389

I/O Ports

# 9.2.1 Read/Write Operations

In the nibble I/0 mode, Port 0 is accessed as general-purpose register PO (%00). The port is written by specifying PO as an instruction's destination register. Writing the port causes data to be stored in the port's output register.

The port is read by specifying PO as the source register of an instruction. When an output nibble is read, data on the external pins is returned. Under normal loading conditions this is equivalent to reading the output register. Reading a nibble defined as input also returns data on the external pins. However, input bits under handshake control return data latched into the input register via the input strobe.

The Port O-1 Mode register bits  $D_1D_0$  and  $D_7D_6$  are used to configure Port O nibbles (Figure 9-3). The lower nibble ( $PO_0-PO_3$ ) can be defined as inputs by setting bits  $D_1$  to O and  $D_0$  to 1, or as outputs by setting both  $D_1$  and  $D_0$  to O. Likewise, the upper nibble ( $PO_4-PO_7$ ) can be defined as inputs by setting bits  $D_7$  to O and  $D_6$  to 1, or as outputs by setting both  $D_6$  and  $D_7$  to O.

#### 9.2.2 Handshake Operation

When used as an I/O port, Port O can be placed under handshake control by programming the Port 3 Mode register bit  $D_2$  to 1 (Figure 9-4). In this configuration, handshake control lines are  $\overline{DAV}_0$ (P3<sub>2</sub>) and RDY<sub>0</sub> (P3<sub>5</sub>) when Port O is an input port, or RDY<sub>0</sub> (P3<sub>2</sub>) and  $\overline{DAV}_0$  (P3<sub>5</sub>) when Port O is an output port.

Handshake direction is determined by the configuration (input or output) assigned to Port O's upper nibble,  $PO_4-PO_7$ . The lower nibble must have the same I/O configuration as the upper nibble to be under handshake control. Figure 9-5 illustrates the Port O upper and lower nibbles, and the associated handshake lines of Port 3.

Handshake operation is discussed in detail in Section 9.6.











Figure 9-5. Port 0

# 9.3 PORT 1

This section deals only with the I/O operation of Port 1 and does not apply to the Z8681/82 ROMless devices. Refer to Sections 6.2 and 7.2 for a description of the port's external memory interface operation.

Port 1 is a general-purpose I/O port that can be programmed as a byte I/O port with or without handshake, or as an address/data port for interfacing with external memory. Refer to Figure 9-2 for a block diagram of Port 1.

# 9.3.1 Read/Write Operations

In byte input or byte output mode, the port is accessed as general-purpose register P1 (%O1). The port is written by specifying P1 as an instruction's destination register. Writing the port causes data to be stored in the port's output register.

The port is read by specifying P1 as the source register of an instruction. When an output is read, data on the external pins is returned. Under normal loading conditions, this is equivalent to reading the output register. When Port 1 is defined as an input, reading also returns data on the external pins. However, inputs under handshake control return data latched into the input register via the input strobe.

Using the Port 0-1 Mode register, Port 1 is configured as an output port by setting bits  $D_4$  and  $D_3$  to 0s, or as an input port by setting  $D_4$  to 0 and  $D_3$  to 1 (Figure 9-6).



#### Figure 9-6. Port 1 I/O Operation

#### 9.3.2 Handshake Operations

R247 P3M

When used as an I/O port, Port 1 can be placed under handshake control by programming the Port 3 Mode register bits  $D_4$  and  $D_3$  both to 1 (Figure 9-7). In this configuration, handshake control lines are  $\overline{DAV}_1$  (P3<sub>3</sub>) and RDY<sub>1</sub> (P3<sub>4</sub>) when Port 1 is an input port, or RDY<sub>1</sub> (P3<sub>3</sub>) and  $\overline{DAV}_1$  (P3<sub>4</sub>) when Port 1 is an output port.



Figure 9-7. Port 1 Handshake Operation

Handshake direction is determined by the configuration (input or output) assigned to Port 1. For example, if Port 1 is an output port then handshake is defined as output. Figure 9-8 illustrates the Port 1 lines and the associated handshake lines of Port 3.

Handshake operation is discussed in detail in Section 9.6.




#### 9.4 PORT 2

Port 2 is a general-purpose port. Each of its lines can be independently programmed as input or output via the Port 2 Mode register (Figure 9-9). A bit set to a 1 in P2M configures the corresponding bit in Port 2 as an input, while a bit set to 0 determines an output line.



Figure 9-9. Port 2 I/O Operation

### 9.4.1 Read/Write Operations

Port 2 is accessed as general-purpose register P2 (%02). The port is written by specifying P2 as an instruction's destination register. Writing the port causes data to be stored in the port's output register, and reflected externally on any bit configured as an output.

The port is read by specifying P2 as the source register of an instruction. When an output bit is read, data on the external pin is returned. Under normal loading conditions, this is equivalent to reading the output register. However, if a bit of Port 2 is defined as an open-drain output, the data returned is the value forced on the output pin by the external system. This may not be the same as the data in the output register.

Reading input bits of Port 2 also returns data on the external pins. However, inputs under handshake control return data latched into the input register via the input strobe.

#### 9.4.2 Handshake Operation

Port 2 can be placed under handshake control by programming the Port 3 Mode register (Figure 9-10). In this configuration, Port 3 lines  $P3_1$  and  $P3_6$  are used as the handshake control lines  $\overline{DAV}_2$  and  $RDY_2$  for input handshake, or  $RDY_2$  and  $\overline{DAV}_2$  for output handshake.



#### Figure 9-10. Port 3 Handshake Operation

Handshake direction is determined by the configuration (input or output) assigned to bit 7 of Port 2. Only those bits with the same configuration as  $P2_7$  will be under handshake control. Figure 9-11 illustrates Port 2's bit lines and the associated handshake lines of Port 3.



Figure 9-11. Port 2

Port 2 can also by configured to provide opendrain outputs by programming Port 3 Mode register (P3M) bit  $D_{\Pi}$  to 0 (Figure 9-12).

Regardless of the bit input/output configuration, Port 2 is always written and read as a byte-wide port.

## R247 P3M Port 3 Mode Register (% F7: Write Only)





## 9.5 PORT 3

Port 3 differs structurally from the other three ports. Port 3 lines are fixed as four input  $(P_{3_0}-P_{3_3})$  and four output  $(P_{3_4}-P_{3_7})$  and do not have an input and output register for each bit. Instead, all the input lines have one input register, and output lines have an output register. Under software control, the lines can be configured as input or output, special control lines for handshake, or as I/O lines for the on-board serial and timer facilities. Figure 9-13 is a block diagram of Port 3.

#### 9.5.1 Read/Write Operations

Port 3 is accessed as general-purpose register P3 (%03). The port is written by specifying P3 as an instruction's destination register. However,



Figure 9-13. Port 3 Block Diagram

I/O Ports

Port 3 outputs cannot be written if they are used for special functions. When writing to Port 3, data is stored in the output register.

The port is read by specifying P3 as the source register of an instruction. When reading from Port 3, the data returned is both the data on the input pins and in the output register.

#### 9.5.2 Special Functions

Special functions for Port 3 are defined by programming the Port 3 Mode register. By writing Ds in  $D_2$ - $D_6$ , lines  $P_{30}$ - $P_{37}$  ar configured in input/ output pairs (Figure 9-14). Table 9-1 shows available functions for Port 3. The special functions indicated in the table are discussed in detail in their corresponding sections in this manual.

Port 3 input lines  $P3_0-P3_3$  always function as interrupt requests regardless of the configuration specified in the Port 3 Mode register. Unwanted interrupts must be masked off as described in Chapter 10.

| Function      | Line            | Signal                             |
|---------------|-----------------|------------------------------------|
| Input         | P30-P33         | Input                              |
| Output        | P34-P37         | Output                             |
| Handshake     | P31             | DAV <sub>2</sub> /RDY <sub>2</sub> |
| Inputs        | P32             | DAV0/RDY                           |
|               | P33             | DAV1/RDY1                          |
| Handshake     | P34             | RDY 1/DAV                          |
| Outputs       | P35             | RDY0/DAV                           |
|               | P36             | RDY2/DAV2                          |
| Interrupt     | Р3 <sub>0</sub> | IRQ3                               |
| Requests      | P31             | IRQ2                               |
|               | P32             | IRQO                               |
|               | P33             | IRQ <sub>1</sub>                   |
| Serial Input  | P3n             | SI                                 |
| Output        | P37             | S0 ·                               |
| Counter/Timer | P3 <sub>1</sub> | T <sub>in</sub>                    |
|               | P36             | Tout                               |
| Status        | Ρ3 <sub>4</sub> | DM                                 |

Table 9.1 Port 3 Line Functions



Figure 9-14. Port 3 I/O Operation

### 9.6 PORT HANDSHAKE

When Ports 0, 1, or 2 are configured for handshake operation, a pair of lines from Port 3 is used for handshake controls for each port. The handshake controls are interlocked to properly time asynchronous data transfers between the Z8 and its peripheral. One control line  $(\overline{\text{DAV}}_n)$  functions as a strobe from the sender to indicate to the receiver that data is available. The second control line  $(\text{RDY}_n)$  acknowledges receipt of the sender's data, and indicates when the receiver is ready to accept another data transfer.

In the input mode, data is latched into the port's input register by the first  $\overline{DAV}$  signal, and is protected from being overwritten if additional pulses occur on the  $\overline{DAV}$  line. This overwrite protection is maintained until the port data is read. In the output mode, data written to the port is not protected and can be overwritten by the Z8 during the handshake sequence. To avoid losing data, the software must not overwrite the port until the corresponding interrupt request indicates that the external device has latched the data.

The software can always read Port 3 output and input handshake lines, but cannot write to the output handshake lines. Following is the recommended setup sequence when configuring a port for handshake operation for the first time after a reset:

- Load PO1M or P2M to configure the port for input/output.
- Load P3 to set the Output Handshake bit to a logic 1.
- Load P3M to select the Handshake mode for the port.

Once a data transfer begins, the configuration of the handshake lines should not be changed until handshake is completed.

Figures 9-15 and 9-16 show detailed operation for the handshake sequence.

In applications requiring a strobed signal instead of the interlocked handshake, the Z8 can satisfy this requirement as follows:

- In the Strobed Input mode, data can be latched in the port input register using the  $\overline{DAV}$ input. The data transfer rate must allow enough time for the software to read the port before strobing in the next character. The RDY output is ignored.
- In the Strobed Output mode, the RDY input should be tied to the DAV output.



State 1. Port 3 Ready output is High, indicating that the Z8 is ready to accept data. State 2. The I/O device puts data on the port and then activates the DAV input. This causes

- 11e 2. The I/O device puts data on the port and then activates the DAV input. This causes the data to be latched into the port input register and generates an interrupt request.
- State 3. The Z8 forces the Ready (RDY) output Low, signaling to the I/O device that the data has been latched.
- State 4. The I/O device returns the DAV line High in response to RDY going Low.
- State 5. The Z8 software must respond to the interrupt request and read the contents of the port in order for the handshake sequence to be completed. The RDY line goes High if and only if the port has not been read and DAV is High. This returns the interface to its initial state.





- State 2. The Z8 writes to the port register to initiate a data transfer. Writing the port outputs new data and forces DAV Low if and only if RDY is High.
- State 3. The I/O device forces RDY Low after latching the data. RDY Low causes an interrupt request to be generated. The Z8 can write new data in response to RDY going Low; however, the data is not output until State 5.

State 4. The DAV output from the Z8 is driven High in response to RDY going Low.

State 5. After DAV goes High, the I/O device is free to raise RDY High thus returning the interface to its initial state.



Figures 9-17 and 9-18 illustrate the strobed handshake connections.







Figure 9-18. Output Strobed Handshake using Port 2

#### 9.7 I/O PORT RESET CONDITIONS

After a hardware reset, mode registers PO1M, P2M, and P3M are set as shown in Figures 9-19 - 9-22. Ports 0, 1 and 2 are configured for input operation on all bits, except Port 1 in the Z8681 and Ports 0 and 1 in the Z8682 as shown.

The pull-ups of Port 2 are set for open-drain. If active pull-ups are desired for Port 3 outputs, remember to configure them using P3M (Figure 9-22).

All special I/O functions of Port 3 are inactive, with  $P3_0-P3_3$  set as inputs and  $P3_4-P3_7$  set as outputs (Figure 9-23).







## R246 P2M Port 2 Mode Register (% F6; Write Only)



Figure 9-22. Port 2 Reset





## 10.1 INTRODUCTION

DEC

The Z8 microcomputer allows six different interrupt levels from eight sources: the four Port 3 lines  $P3_0$ - $P3_3$  make up the external interrupt sources while serial in, serial out, and the two counter/timers make up the internal sources. These interrupts can be masked and their priorities set by using the Interrupt Mask and the Interrupt Priority registers. All six interrupts can be globally disabled by resetting the master Interrupt Enable bit  $D_7$  in the Interrupt Mask register with a Disable Interrupt (DI) instruction. Interrupts are globally enabled by setting  $D_7$  with an Enable Interrupt (EI) instruction.

There are three interrupt control registers: the Interrupt Request register (IRQ), the Interrupt Mask register (IMR), and the Interrupt Priority register (IPR). Figure 10-1 shows addresses and identifiers for the interrupt control registers. Figure 10-2 is a block diagram showing the Interrupt Mask and Interrupt Priority logic.

The Z8 family supports both vectored and polled interrupt handling. Details on vectored and polled interrupts can be found in Sections 10.6 and 10.7.

HEX IDENTIFIERS

## Chapter 10 Interrupts

## 10.2 INTERRUPT SOURCES

Table 10-1 presents the interrupt types, sources, and vectors available in the Z8 family of processors.

#### 10.2.1 External Interrupt Sources

External sources involve interrupts request lines  $IRQ_0-IRQ_3$ .  $IRQ_0$ ,  $IRQ_1$ , and  $IRQ_2$  are always generated by a negative edge signal on the corresponding Port 3 pin (P3<sub>2</sub>, P3<sub>3</sub>, P3<sub>1</sub> correspond to  $IRQ_0$ ,  $IRQ_1$ , and  $IRQ_2$ , respectively). Figure 10-3 is a block diagram for interrupt sources  $IRQ_0$ ,  $IRQ_1$ , and  $IRQ_2$ .

When the Port 3 pin  $(P3_1, P3_2, \text{ or } P3_3)$  goes Low, the first flip-flop is set. The next two flipflops synchronize the request to the internal clock and delay it by four external clock periods. The output of the last flip-flop (IRQ\_0, IRQ\_1, or IRQ\_3) goes to the corresponding Interrupt Request register.



Figure 10-2. Interrupt Block Diagram



Figure 10-1. Interrupt Control Registers

| Interrupt Types, Sources, and Vectors |                                                       |                         |                                                      |  |  |  |  |  |  |  |  |
|---------------------------------------|-------------------------------------------------------|-------------------------|------------------------------------------------------|--|--|--|--|--|--|--|--|
| Name                                  | Source                                                | ,<br>Vector<br>Location | Comments                                             |  |  |  |  |  |  |  |  |
| IRQO                                  | DAV <sub>O</sub> , IRQ <sub>O</sub>                   | 0,1                     | External (P3 <sub>2</sub> ), <b>∳</b> Edge Triggered |  |  |  |  |  |  |  |  |
| IRQ <sub>1</sub>                      | DAV <sub>1</sub> , IRQ <sub>1</sub>                   | 2,3                     | External (P3ʒ), ♥ Edge Triggered                     |  |  |  |  |  |  |  |  |
| IRQ2                                  | DAV <sub>2</sub> , IRQ <sub>2</sub> , T <sub>IN</sub> | 4,5                     | External (P3 <sub>1</sub> ), ∳ Edge Triggered        |  |  |  |  |  |  |  |  |
| TPO-                                  | IRQ3                                                  | 6,7                     | External (P3 <sub>0</sub> ), <b>∳</b> Edge Triggered |  |  |  |  |  |  |  |  |
| 1 643                                 | Serial In                                             | 6,7                     | Internal                                             |  |  |  |  |  |  |  |  |
| I PO .                                | TO                                                    | 8,9                     | Internal                                             |  |  |  |  |  |  |  |  |
| 11144                                 | Serial Out                                            | 8,9                     | Internal                                             |  |  |  |  |  |  |  |  |
| IRQ5                                  | т <sub>1</sub>                                        | 10,11                   | Internal                                             |  |  |  |  |  |  |  |  |
|                                       |                                                       |                         |                                                      |  |  |  |  |  |  |  |  |

Table 10-1.

IRQ<sub>3</sub> can be generated from an external source only if Serial In is not enabled; otherwise, its source is internal. The external request is generated by a negative edge signal on  $P3_0$  as shown in Figure 10-4. Again, the external request is synchronized and delayed before reaching IRQ.



Figure 10-3. Interrupt Sources IRQ0-IRQ2 Block Diagram



Figure 10-4. Interrupt Source IRQ3 Block Diagram

#### 10.2.2 Internal Interrupt Sources

Internal sources involve interrupt requests IRQ3-IRQ5. If Serial In is enabled, IRQ3 generates an interrupt request whenever the receiver assembles a complete byte. Interrupt level IRQA has two mutually exclusive sources, Counter/Timer O  $(T_0)$  and the Serial Out transmitter. If Serial Out is enabled, an interrupt request is generated when the transmit buffer is empty. If  $T_{\Omega}$  is enabled, an interrupt request is generated at Tn end-of-count. IRQ5 generates an interrupt request at Counter/Timer 1's  $(T_1)$  end-of-count.

For more details on the internal interrupt sources, refer to the chapters describing serial I/O and the counter/timers.

# 10.3 INTERRUPT REQUEST (IRQ) REGISTER LOGIC AND TIMING

Figure 10-5 shows the logic diagram for the Interrupt Request register. The leading edge of the request will set the first flip-flop, which will remain set until interrupt requests are sampled. Requests are sampled internally during the last clock cycle before an opcode fetch (Figure 10-6). External requests are sampled two internal clocks earlier, due to the synchronizing flip-flops shown in Figures 10-3 and 10-4.

At sample time the request is transferred to the second flip-flop in Figure 10-5, which drives the interrupt mask and priority logic. When an interrupt cycle occurs, this flip-flop will be reset only for the highest priority level that is enabled.

The user has direct access to the second flip-flop by reading and writing the IRQ register. IRQ is read by specifying it as the source register of an instruction and written by specifying it as the destination register.

#### 10.4 INTERRUPT INITIALIZATION

After reset, all interrupts are disabled and must be initialized before vectored or polled interrupt processing can begin. The Interrupt Priority register (IPR), Interrupt Mask register (IMR) and Interrupt Request register (IRQ) must be initialized, in that order, to start the interrupt process. However, IPR need not be initialized for polled processing.



Figure 10-5. IRQ Register Logic



Figure 10-6. Interrupt Request Timing

#### Interrupts

## 10.4.1 Interrupt Priority Register (IPR) Initialization

IPR (Figure 10-7) is a write-only register that sets priorities for the six levels of vectored interrupts in order to resolve simultaneous interrupt requests. (There are 48 sequence possibilities for interrupts.) The six interrupt levels  $IRQ_0-IRQ_5$  are divided into three groups of two interrupt requests each. One group contains IRQ<sub>3</sub> (SI/P<sub>30</sub>) and IRQ<sub>5</sub> (T<sub>1</sub>), another group contains IRQ<sub>0</sub> (P<sub>32</sub>) and IRQ<sub>2</sub> (P<sub>31</sub>), and the third group contains IRQ<sub>1</sub> (P<sub>33</sub>) and IRQ<sub>4</sub> (SO/T<sub>0</sub>).

Priorities can be set both within and between groups as shown in Table 10-2. Bits  $D_1$ ,  $D_2$ , and  $D_5$  define the priority of the individual members within the three groups. Bits  $D_0$ ,  $D_3$ , and  $D_4$  are encoded to define six priority orders between the three groups. Bits  $D_6$  and  $D_7$  are not used.





| Group | Bit               | Prio             | rity             | Bi | it Patt | ern            | Group Priority  |
|-------|-------------------|------------------|------------------|----|---------|----------------|-----------------|
|       |                   | Highest          | Lowest           |    |         |                | Highest> Lowest |
| С     | D <sub>1</sub> =0 | IRQ <sub>1</sub> | IRQ4             | D4 | D,      | D <sub>O</sub> | ······          |
|       | 1                 | IRQ4             | IRQ1             | •  | 5       | -              |                 |
|       |                   | -                | •                | 0  | 0       | 0              | NOT USED        |
| В     | D <sub>2</sub> =0 | IRQ <sub>2</sub> | IRQ              | 0  | 0       | 1              | САВ             |
|       | <b>1</b> .        | IRQ              | IRQ <sub>2</sub> | 0  | 1       | 0              | ABC             |
|       |                   | 0                | -                | 0  | 1       | 1              | АСВ             |
| А     | D5=0              | IRQ5             | IRQ3             | 1  | 0       | 0              | BCA             |
|       | 1                 | IRQ3             | IRQ              | 1  | 0       | 1              | СВА             |
|       |                   |                  | ,                | 1  | 1       | 0              | BAC             |
|       |                   |                  |                  | 1  | 1       | 1              | NOT USED        |

Table 10-2. Interrupt Priority









#### 10.6 VECTORED PROCESSING

Each Z8 interrupt level has its own vector. When an interrupt occurs, control passes to the service routine pointed to by the interrupt's location in program memory. The sequence of events for vectored interrupts is as follows:

- PUSH PC lower byte on stack
- PUSH PC upper byte on stack
- PUSH FLAGS on stack
- Fetch upper byte of vector
- Fetch lower byte of vector
- Branch to service routine specified by vector

Figures 10-10 and 10-11 show the vectored interrupt operation.

## 10.6.1 Vectored Interrupt Cycle Timing

Interrupt cycle timing for all Z8 devices except the Z8681 is diagrammed in Figure 10-12. Timing for the Z8681 ROMless device is different and is shown in Figure 10-13.

#### 10.6.2 Nesting of Vectored Interrupts

Nesting of vectored interrupts allows higher priority requests to interrupt a lower priority request. To initiate vectored interrupt nesting, do the following during the interrupt service routine:

- Push the old IMR on the stack.
- Load IMR. with a new mask to disable lower priority interrupts.
- Execute EI instruction.
- Proceed with interrupt processing.
- After processing is complete, execute DI instruction.
- Restore the IMR to its original value by returning the previous mask from the stack.
- Execute IRET.

Depending on the application, some simplification of the above procedure may be possible.

#### 10.7 POLLED PROCESSING

Polled interrupt processing is supported by masking off the IRQ levels to be polled. This is accomplished by clearing the corresponding bit in the IMR to 0.

To initiate polled processing, check the bits of interest in the IRQ using the Test Under Mask (TM) instruction. If the bit is set, call or branch to the service routine. The service routine services the request, resets its Request bit in the IRQ, and branches or returns back to the main program. An example of a polling routine is as follows:

| TM IRQ,#MASK | !Test for request         | ! |
|--------------|---------------------------|---|
| JR Z NEXT    | !If no request go to NEXT | ! |
| CALL SERVICE | !If request is there      | ! |
|              | then service it           | ! |

NEXT:

|          | •          |                    |   |
|----------|------------|--------------------|---|
|          | •          |                    |   |
| SERVICE: |            | Process Request    | 1 |
|          | •          |                    |   |
|          | •          |                    |   |
|          | •          |                    |   |
| AND      | IRQ,#MASK_ | !Clear Request bit | ! |
| RET      |            | !Return to next    | ! |

In this example, if  $IRQ_2$  is being polled, MASK will be %200000100 (in binary) and MASK\_ will be %211111011.

## 10.8 RESET CONDITIONS

During a reset, all bits in IPR are undefined.

In IMR, bit  $D_7$  is 0 and bits  $D_0\text{-}D_5$  are undefined. Bit  $D_6$  is not implemented, though reading this bit returns 0.

IRQ bits  $D_0-D_5$  are held at 0 until an EI instruction is executed. Bits  $D_6$  and  $D_7$  are not implemented, but reading these bits returns 0.



## 11.1 INTRODUCTION

The Z8 provides two 8-bit counter/timers,  $T_0$  and  $\Gamma_1$ , each driven by its own 6-bit prescaler,  $PRE_0$  and  $PRE_1$ . Both counter/timers are independent of the processor instruction sequence, which relieves software from time-critical operations such as interval timing or event counting.

## Chapter 11 Counter/Timers

Each counter/timer operates in either Single-Pass or Continuous mode. At the end-of-count, counting either stops or the initial value is reloaded and counting continues. Under software control, new values are loaded immediately or when the end-ofcount is reached. Software also controls counting mode, how a counter/timer is started or stopped, and its use of I/O lines. Both the counter and prescaler registers can be altered while the counter/timer is running.





#### Counter/Timers

Counter/timers 0 and 1 are driven by a timer clock generated by dividing the internal clock by four. The divide-by-four stage, the 6-bit prescaler, and the 8-bit counter/timer form a synchronous 16-bit divide chain. Counter/timer 1 can also be driven by an external input  $(T_{IN})$  via Port 3 line P3<sub>1</sub>. Port 3 line P3<sub>6</sub> can serve as a timer output  $(T_{OUT})$  through which  $T_0$ ,  $T_1$ , or the internal clock can be output. The timer output will toggle at the end-of-count. Figure 11-1 is a block diagram of the counter/timers.

The counter/timer, prescaler, and associated mode registers are mapped into the register file as shown in Figure 11-2. This allows the software to treat the counter/timers as general-purpose registers, and eliminates the need for special instructions.

## 11.2 PRESCALERS AND COUNTER/TIMERS

The prescalers,  $PRE_0$  (%F5) and  $PRE_1$  (%F3), each consist of an 8-bit register and a 6-bit down-counter as shown in Figure 11-1. The prescaler registers are write-only registers. Reading the prescalers returns the value %FF. Figures 11-3 and 11-4 show the prescaler registers.

The six most significant bits  $(D_2-D_7)$  of  $PRE_0$  or  $PRE_1$  hold the prescalers count modulo, a value from 1 to 64 decimal. The prescaler registers also contain control bits that specify  $T_0$  and  $T_1$  counting modes. These bits also indicate whether the clock source for  $T_1$  is internal or external. These control bits will be discussed in detail throughout this chapter.

The counter/timers,  $T_0$  (%F4) and T1 (%F<sub>2</sub>), each consist of an 8-bit down-counter, a write-only



register which holds the initial count value, and a read-only register which holds the current count value (Figure 11-1). The initial value can range from 1 to 256 decimal (%01,%02,..,%00). Figure 11-5 illustrates the counter/timer registers.











#### 11.3 COUNTER/TIMER OPERATION

Under software control, counter/timers are started and stopped via the Timer Mode register (%F1) bits  $D_0-D_3$  (Figure 11-6). Each counter/timer is associated with a Load bit and an Enable Count bit.

## 11.3.1 Load and Enable Count Bits

Setting the Load bit  $(D_0$  to 1 for  $T_0$  and  $D_2$  to 1 for  $T_1$ ) transfers the initial value in the prescaler and the counter/timer registers into their respective down-counters. The next internal clock resets bits  $D_0$  and  $D_2$  to 0, readying the Load bit for the next load operation. The initial values may be loaded into the down-counters at any time. If the counter/timer is running, it continues to do so and starts the count over with the initial value. Therefore, the Load bit actually functions as a software re-trigger.

The counter/timers remain at rest as long as the Enable Count bits  $D_1$  and  $D_3$  are both 0. To enable counting, the Enable Count bit  $(D_1 \mbox{ for } T_0 \mbox{ and } D_3 \mbox{ for } T_1)$  must be set to 1. Counting actually starts when the Enable Count bit is written by an instruction. The first decrement occurs four internal clock periods after the Enable Count bit has been set.

The Load and Enable Count bits can be set at the same time. For example, using the instruction OR TMR #%03 sets both  $D_0$  and  $D_1$  of TMR to 1. This loads the initial values of  $PRE_0$  and  $T_0$  into their respective counters and starts the count after the M2I2 machine state after the operand is fetched (Figure 11-7).

#### 11.3.2 Prescaler Operations

During counting, the programmed clock source drives the prescaler 6-bit counter. The counter is counted down from the value specified by bits  $D_2-D_7$  of the corresponding prescaler register,  $PRE_0$  or  $PRE_1$  (Figure 11-8). When the prescaler counter reaches its end-of-count, the initial value is reloaded and counting continues. The prescaler never actually reaches 0. For example, if the prescaler is set to divide by 3, the count sequence is:

3-2-1-3-2-1-3-2....

Each time the prescaler reaches its end-of-count a carry is generated, which allows the counter/timer to decrement by one on the next timer clock input. When the counter/timer and the prescaler both reach their end-of-count, an interrupt request is generated --  $IRQ_4$  for  $I_0$  and  $IRQ_5$  for  $T_1$ . Depending on the counting mode selected, the counter/timer will either come to rest with its value at %00 (Single-Pass mode) or the initial value will be automatically reloaded and counting will continue (Continuous mode).













Figure 11-8. Counting Modes

#### Counter/Timers

The counting modes are controlled by bit  $D_0$  of  $PRE_0$  and  $PRE_1$ , with  $D_0$  cleared to 0 for Single-pass counting mode or set to 1 for Continuous mode.

The counter/timers can be stopped at any time by setting the Enable Count bit to 0, and restarted by setting it back to 1. The counter/timer will continue its count value at the time it was stopped. The current value in the counter/timer  $(T_0 \text{ or } T_1)$  can be read at any time without affecting the counting operation.

New initial values can be written to the prescaler or the counter/timer registers at any time. These values will be transferred to their respective down-counters on the next load operation. If the counter/timer mode is Continuous, the next load occurs on the timer clock following an end-of-count. New initial values should be written before the desired load operation, since the prescalers always effectively operate in Continuous count mode.

The time interval (i) until end-of-count, is given by the equation

i=txpxv ·

in which t is 8 divided by XTAL frequency, p is the prescaler value (1 - 64), and v is the counter/timer value (1 - 256). It should be apparent that the prescaler and counter/timer are true divide-by-n counters.

## 11.4 TOUT MODES

The Timer Mode register TMR (%F1) (Figure 11-10) is used in conjunction with the Port 3 Mode

register P3M (%F7) (Figure 11-9) to configure P3<sub>6</sub> for  $T_{OUT}$  operation. In order for  $T_{OUT}$  to function, P3<sub>6</sub> must be defined as an output line by setting P3M bit D<sub>5</sub> to 0. Output is controlled by one of the counter/timers (T<sub>0</sub> or T<sub>1</sub>) or the internal clock.

The counter/timer to be output is selected by TMR bits  $D_7$  and  $D_6$ .  $T_0$  is selected to drive the  $T_{OUT}$  line by setting  $D_7$  to 0 and  $D_6$  to 1. Likewise, T1 is selected by setting  $D_7$  and  $D_6$  to 1 and 0 respectively. The counter/timer  $T_{OUT}$  mode is turned off by setting TMR bits  $D_7$  and  $D_6$  both to 0, freeing P3\_6 to be a data output line.

 $T_{OUT}$  is initialized to a logic 1 whenever the TMR Load bit (D\_{\Pi} for  $T_{\Pi}$  or D\_2 for  $T_{1}$ ) is set to 1.









Figure 11-10. Timer Mode Register Tour Operation



Figure 11-11. Counter/Timers Output Via Tour





At end-of-count, the interrupt request line (IRQ<sub>4</sub> or IRQ<sub>5</sub>), clocks a toggle flip-flop. The output of this flip-flop drives the  $T_{OUT}$  line, P3<sub>6</sub>. In all cases, when the selected counter/timer reaches its end-of-count,  $T_{OUT}$  toggles to its opposite state (Figure 11-11). If, for example, the counter/timer is in Continuous counting mode,  $T_{OUT}$  will have a 50% duty cycle output. This duty cycle can easily be controlled by varying the initial values after each end-of-count.

The internal clock can be selected as output instead of  $T_0$  or  $T_1$  by setting TMR bits  $D_7$  and  $D_6$  both to 1. The internal clock (XTAL frequency/2) is then directly output on P3<sub>6</sub> (Figure 11-12).

While programmed as  $T_{OUT}$ ,  $P3_6$  cannot be modified by a write to port register P3. However, the Z8 software can examine  $P3_6$ 's current output by reading the port register.

#### 11.5 T<sub>TN</sub> MODES

The Timer Mode register TMR (%F1) (Figure 11-13) is used in conjunction with the Prescaler register  $PRE_1$  (%F3) (Figure 11-14) to configure  $P3_1$  as  $I_{IN}$ .  $T_{IN}$  is used in conjunction with  $T_1$  in one of four modes:

- External clock input
- Gated internal clock
- Triggered internal clock
- Retriggerable internal clock



Figure 11-13. Timer Mode Register T<sub>IN</sub> Operation



Figure 11-14. Prescaler 1 T<sub>IN</sub> Operation

The counter/timer clock source must be configured for external by setting  $\text{PRE}_1$  bit  $\text{D}_2$  to 0. The Timer Mode register bits  $\text{D}_5$  and  $\text{D}_4$  can then be used to select the desired  $\text{T}_{\text{IN}}$  operation.

For  $\Gamma_1$  to start counting as a result of a  $T_{\rm IN}$  input, the Enable Count bit  ${\rm D}_3$  in TMR must be set to 1. When using  $T_{\rm IN}$  as an external clock or a gate input, the initial values must be loaded into the down-counters by setting the Load bit  ${\rm D}_2$  in TMR to a 1 before counting begins. In the descriptions of  $T_{\rm IN}$  that follow, it is assumed that the programmer has performed these operations. Initial values are automatically loaded in Trigger and Retrigger modes so software loading is unnecessary.

It is suggested that P3<sub>1</sub> be configured as an input line by setting P3M bit D<sub>5</sub> to O although T<sub>IN</sub> is still functional if P3<sub>1</sub> is configured as a hand-shake input.

Each High-to-Low transition on  $T_{\rm IN}$  generates interrupt request  $IRQ_2$ , regardless of the selected  $T_{\rm IN}$  mode or the enabled/disabled state of  $T_1$ .  $IRQ_2$  must therefore be masked or enabled according to the needs of the application.

#### 11.5.1 External Clock Input Mode

The T<sub>IN</sub> External Clock Input mode (TMR bits D<sub>5</sub> and D<sub>4</sub> both set to 0) supports counting of external events, where an event is considered to be a High-to-Low transition on T<sub>IN</sub> (Figure 11-15). occurrence (Single-Pass mode) or on every nth occurrence (Continuous mode) of that event.

#### 11.5.2 Gated Internal Clock Mode

The T<sub>IN</sub> Gated Internal Clock mode (TMR bits D<sub>5</sub> and D<sub>4</sub> set to 0 and 1 respectively) measures the duration of an external event. In this mode, the T<sub>1</sub> prescaler is driven by the internal timer clock, gated by a High level on T<sub>IN</sub> (Figure 11-16). T<sub>1</sub> counts while T<sub>IN</sub> is High and stops counting while T<sub>IN</sub> is Low. Interrupt request IRQ<sub>2</sub> is generated on the High-to-Low transition of T<sub>IN</sub>, signaling the end of the gate input. Interrupt request IRQ<sub>5</sub> is generated if T<sub>1</sub> reaches its end-of-count.



Figure 11-15. External Clock Input Mode



Figure 11-16. Gated Clock Input Mode









Counter/Timers

#### 11.5.3 Triggered Input Mode

The T<sub>IN</sub> Triggered Input mode (TMR bits D<sub>5</sub> and D<sub>4</sub> set to 1 and 0 respectively) causes T<sub>1</sub> to start counting as the result of an external event (Figure 11-17). T<sub>1</sub> is then loaded and clocked by the internal timer clock following the first High-to-Low transition on the T<sub>IN</sub> input. Subsequent T<sub>IN</sub> transitions do not affect T<sub>1</sub>. In the Single-Pass mode, the Enable bit is reset whenever T<sub>1</sub> reaches its end-of-count. Further T<sub>IN</sub> transitions will have no effect on T<sub>1</sub> until software sets the Enable Count bit again. In Continuous until software resets the Enable Count bit. Interrupt request IRQ<sub>5</sub> is generated when T<sub>1</sub> reaches its end-of-count.

#### 11.5.4 Retriggerable Input Mode

The T<sub>IN</sub> Retriggerable Input mode (IMR bits D<sub>5</sub> and  $D_4$  both set to 1) causes  $T_1$  to load and start counting on every occurrence of a High-to-Low transition on T<sub>IN</sub> (Figure 11-17). Interrupt request IRQ5 will be generated if the programmed time interval (determined by T<sub>1</sub> prescaler and counter/timer register initial values) has elapsed since the last High-to-Low transition on T<sub>TN</sub>. In Single-Pass mode, the end-of-count resets the Enable Count bit. Subsequent T<sub>IN</sub> transitions will not cause T1 to load and start counting until software sets the Enable Count bit again. In Continuous mode, counting continues once  $T_1$  is triggered until software resets the Enable Count bit. When enabled, each High-to-Low T<sub>IN</sub> transition causes T1 to reload and restart counting. Interrupt request IRQ5 is generated on every end-ofcount.

#### 11.6 CASCADING COUNTER/TIMERS

For some applications, it may be necessary to measure a time interval greater than a single counter/timer can measure. In this case, T<sub>IN</sub> and T<sub>OUT</sub> can be used to cascade T<sub>O</sub> and T<sub>1</sub> as a single unit (Figure 11-18). T<sub>O</sub> should be configured to operate in Continuous mode and to drive  $T_{IN}$  should be configured as an external TOUT clock input to  $T_1$  and wired back to  $T_{OUT}$ . On every other  $\rm T_{0}$  end-of-count,  $\rm T_{OUT}$  undergoes a High-to-Low transition which causes  $T_1$  to count. T1 can operate in either Single-Pass or Continuous Each time T1's end-of-count is reached, mode. interrupt request IRQ5 is generated. Interrupt requests  $IRQ_2$  (T<sub>IN</sub> High-to-Low transitions) and  $\mathrm{IRQ}_4$  (I\_0 end-of-count) are also generated but are most likely of no importance in this configuration and should be disabled.

#### 11.7 RESET CONDITIONS

After a hardware reset, the counter/timers are disabled and the contents of both the counter/timer registers and the prescaler modulos are undefined. However, the counting modes are configured for Single-Pass and  $T_1$ 's clock source is set for external.  $T_{\rm IN}$  is set for External Clock mode, and the  $T_{\rm OUT}$  mode is off. Figures 11-19 through 11-22 show the binary reset values of the Prescaler, Counter/Timer, and Timer Mode registers.













 $\begin{array}{l} 0 &= & \text{NO FUNCTION} \\ 1 &= & \text{LOAD } T_0 \\ 0 &= & \text{DISABLE } T_0 \ \text{COUNT} \\ 1 &= & \text{ENABLE } T_0 \ \text{COUNT} \end{array}$ 

0 = NO FUNCTION1 = LOAD T<sub>1</sub>0 = DISABLE T<sub>1</sub> COUNT1 = ENABLE T<sub>1</sub> COUNT

 $T_{OUT} MODES$  $T_{OUT} OFF = 00$  $T_0 OUT = 01$ 

T<sub>1</sub> OUT = 10 INTERNAL CLOCK OUT = 11

T<sub>IN</sub> MODES EXTERNAL CLOCK INPUT = 00 GATE INPUT = 01 TRIGGER INPUT = 10 (NON-RETRIGGERABLE) TRIGGER INPUT = 11 (RETRIGGERABLE)

## Chapter 12 Serial I/O

## 12.1 INTRODUCTION

The Z8 microcomputer contains an on-board full-duplex receiver/transmitter for asynchronous data communications. The receiver/transmitter consists of a Serial I/O register SIO (%F1) and its associated control logic (Figure 12-1). The SIO is actually two registers--the receiver buffer and the transmitter buffer--which are used in conjunction with counter/timer  $T_0$  and Port 3 I/O lines P3<sub>0</sub> (input) and P3<sub>7</sub> (output). Counter/timer  $I_{\Omega}$  provides the clock input for control of the data rates.

Configuration of the serial I/O is controlled by the Port 3 Mode register, P3M. The Z8 always transmits 8 bits between the start and stop bits; that is, 8 data bits or 7 data bits and 1 parity bit. Odd parity generation and detection is supported.

The Serial I/O register and its associated Mode Control registers are mapped into the register file as shown in Figure 12-2. This organization allows the software to access the serial I/O as general-purpose registers, eliminating the need for special instructions.

#### 12.2 BIT RATE GENERATION

When Port 3 Mode register bit  $D_6$  is set to 1, the serial I/O is enabled and  $T_0$  automatically becomes the bit rate generator (Figure 12-3).  $T_0$ 's end-of-count signal no longer generates interrupt request IRQ<sub>4</sub>; instead, the signal is used as the input to the divide-by-16 counters (one each for the receiver and the transmitter) which clock the data stream.

The divide chain that generates the bit rate is shown in Figure 12-4. The bit rate is given by the following equation:

bit rate = XTAL frequency/ $(2 \times 4 \times p \times t \times 16)$ 

where p and t are the initial values in the Prescaler and Counter/Timer registers, respectively.



Figure 12-1. Serial I/O Block Diagram

#### Serial I/O

The final divide-by-16 is required since  $T_{\rm O}$  runs at 16 times the bit rate in order to synchronize on the incoming data.

To configure the Z8 for a specific bit rate, appropriate values as determined by the above equation must be loaded into registers  $PRE_0$  (%F5) and  $T_0$  (%F4).  $PRE_0$  also controls the counting mode for  $T_0$  and should therefore be set to the Continuous mode ( $D_n$  set to 1).

For example, given an input clock frequency (fXTAL) of 11.9808 MHz and a selected bit rate of 1200 bits per second, the equation is satisfied by p=39 and t=2. Counter/timer  $T_0$  should be set to %02. With  $T_0$  in Continuous mode, the value of PRE0 becomes %9D (Figure 12-5).

Table 12-1 lists several commonly used bit rates and the values of fXTAL, p, and t required to derive them. This list is presented for convenience and is not intended to be exhaustive.

The bit rate generator is started by setting the Timer Mode register TMR (%F1) bits  $D_1$  and  $D_0$  both to 1 (Figure 12-6). This transfers the contents of the Prescaler and Counter/Timer registers to their corresponding down-counters. In addition, counting is enabled so that serial I/O operations begin.



Figure 12-2. Serial I/O Register Map



and Bit Rate Generation



Figure 12-4. Bit Rate Divide Chain

| T | abl | e 1 | 2-' | 1 | . 1 | Bi | it | R | at | e |
|---|-----|-----|-----|---|-----|----|----|---|----|---|
|---|-----|-----|-----|---|-----|----|----|---|----|---|

| Di+   | 7, | 3728 | 7,9 | 9872 | 9, | 8304 | 11  | ,0592 | 11, | 6736 | 11, | 9808 | 12  | ,2880 |
|-------|----|------|-----|------|----|------|-----|-------|-----|------|-----|------|-----|-------|
| Rate  | р  | t    | p   | t    | p  | ∘t.  | р   | t     | р   | t.   | р   | t    | р   | t     |
| 19200 | 3  | 1    |     |      | 4  | 1    |     |       |     |      |     |      | 5   | 1     |
| 9600  | 3  | 2    |     |      | 4  | 2    | 9   | 1     |     |      |     |      | 5   | 2     |
| 4800  | 3  | 4    | 13  | 1    | 4  | 4    | 9   | 2     | 19  | 1    | )   |      | 5   | 4     |
| 2400  | 3  | 8    | 13  | 2    | 4  | 8    | 9   | 4     | 19  | 2    | 39  | 1    | 5   | 8     |
| 1200  | 3  | 16   | 13  | 4    | 4  | 16   | 9   | 8     | 19  | 4    | 39  | 2    | 5   | 16    |
| 600   | 3  | 32   | 13  | 8    | 4  | 32   | 9   | 16    | 19  | 8    | 39  | . 4  | . 5 | 32    |
| 300   | 3  | 64   | 13  | 16   | 4  | 64   | 9   | 32    | 19  | 16   | 39  | 8    | 5   | 64    |
| 150   | 3  | 128  | 13  | 32   | 4  | 128  | . 9 | 64    | 19  | 32   | 39  | 16   | 5   | 128 ′ |
| 110   | 3  | 175  | 3   | 189  | 4  | 175  | 5   | 157   | 4   | 207  | 17  | 50   | 8   | 109   |











## 12.3 RECEIVER OPERATION

The receiver consists of a receiver buffer (SIO [%FO]), a serial-in, parallel-out Shift register, parity checking, and data synchronizing logic. The receiver block diagram is shown as part of Figure 12-1.

#### 12.3.1 Receiver Shift Register

After a hardware reset or after a character has been received, the Receiver Shift register is initialized to all 1s and the shift clock is stopped. Serial data, input through Port 3 pin  $P_{30}$ , is synchronized to the internal clock by two D-type flip flops before being input to the Shift register and the start bit detection circuitry.

The start bit detection circuitry monitors the incoming data stream, looking for a start bit (a High-to-Low input transition). When a start bit is detected, the shift clock logic is enabled. The To input is divided by 16 and, when the count equals 8, the divider outputs a shift clock. This clock shifts the start bit into the Receiver Shift register at the center of the bit time. Before the shift actually occurs, the input is rechecked to ensure that the start bit is valid. If the detected start bit is false. the receiver is reset and the process of looking for a start bit is repeated. If the start bit is valid, the data is shifted into the Shift register every sixteen counts until a full character is assembled (Figure 12-7).



## Figure 12-7. Receiver Timing

#### Serial I/O

After a full character has been assembled in the Shift register, the data is transferred to the receiver's buffer, SIO (%FO), and interrupt request IRQ<sub>3</sub> is generated. The shift clock is stopped and the Shift register reset to all 1s. The start bit detection circuitry begins monitoring the data input for the next start bit. This cycle allows the receiver to synchronize on the center of the bit time for each incoming character.

#### 12.3.2 Overwrites

Although the receiver is buffered, it is not protected from being overwritten, so the software must read the SIO register within one character time after the interrupt request. The Z8 does not have a flag to indicate this overrun condition. If polling is used, the IRQ3 bit in the Interrupt Request register must be reset by software.

#### 12.3.3 Framing Errors

Framing error detection is not supported by the receiver hardware, but by responding to the interrupt request within one character bit time, the software can test for a stop bit at  $P3_0$ . Port 3 bits are always readable, which facilitates break detection. For example, if a null character is received, testing  $P3_0$  results in a 0 being read.

## 12.3.4 Parity

The data format supported by the receiver must have a start bit, eight data bits, and at least one stop bit. If parity is on, bit  $D_7$  of the data received will be replaced by a Parity Error flag. A parity error sets  $D_7$  to 1; otherwise,  $D_7$  is set to 0. Figure 12-8 shows these data formats.

The Z8 hardware supports odd parity only, which is enabled by setting Port 3 Mode register bit  $D_7$  to 1 (Figure 12-9). If even parity is required, the Parity mode should be disabled (i.e. P3M  $D_7$  set to 0), and software must calculate the received data's parity.

#### 12.4 TRANSMITTER OPERATION

The transmitter consists of a transmitter buffer (SIO (%FO)), a parity generator, and associated control logic. The transmitter block diagram is shown as part of Figure 12-1.

After a hardware reset or after a character has been transmitted, the transmitter is forced to a marking state (output always High) until a character is loaded into the transmitter buffer, SIO (%FO). The transmitter is loaded by specifying the SIO as the destination register of any instruction.





#### Figure 12-9. Parity and Port 3 Mode Register

 $T_0$ 's output drives a divide-by-16 counter which in turn generates a shift clock every 16 counts. This counter is reset when the transmitter buffer is written by an instruction. This reset synchronizes the shift clock to the software. The transmitter then outputs one bit per shift clock, through Port 3 pin P37, until a start bit, the character written to the buffer, and two stop bits have been transmitted. After the second stop bit has been transmitted. Interrupt is again forced to a marking state. Interrupt request IRQ<sub>4</sub> is

#### 12.4.1 Overwrites

The user is not protected from overwriting the transmitter, so it is up to the software to respond to  $IRQ_4$  appropriately. If polling is used, the  $IRQ_4$  bit in the Interrupt Request register must be reset.

#### 12.4.2 Parity

The data format supported by the transmitter has a start bit, eight data bits, and at least two stop bits. If parity is on, bit  $D_7$  of the data transmitted will be replaced by an odd parity bit. Figure 12-10 shows the transmitter data formats.

Parity is enabled by setting Port 3 Mode register bit  $D_7$  to 1. If even parity is required, the parity mode should be disabled (i.e. P3M  $D_7$  set to 0), and software must modify the data to include even parity.

Since the transmitter can be overwritten, the user is able to generate a break signal. This is done by writing null characters to the transmitter buffer (SIO, %FO) at a rate which does not allow the stop bits to be output. Each time the SIO is loaded, the divide-by-16 counter is re-synchronized and a new start bit is output followed by data.



Figure 12-10. Transmitter Data Formats

## 12.5 RESET CONDITIONS

After a hardware reset, the Serial I/O register contents are undefined, and Serial mode and parity are disabled. Figures 12-11 and 12-12 show the binary reset values of the Serial I/O register and its associated mode register P3M.









A

Zilog

. .

This appendix contains pin information and physical descriptions for the Z8 development device (Z8612) and Protopack emulator (Z8603/13). Pin descriptions for the Z8601/11 and Z8681/82 microcomputers can be found in Chapters 6 and 7, respectively.

## A.1 DEVELOPMENT DEVICE (Z8612)

The pin mnemonics and descriptions presented for the Z8 microcomputers (Chapter 6) also apply to the development device. Additional pin descriptions are as follows:

A<sub>0</sub>-A<sub>11</sub>. Program Memory Address (outputs). These lines are used to access the first 4K bytes of the external program memory.

**D0-D7. Program Data (inputs).** Data from the external program memory is input through these pins.

**IACK.** Interrupt Acknowledge (output, active High). IACK is driven High in response to an interrupt during the interrupt machine cycle.

MDS. Program Memory Data Strobe (output, active Low). MDS is Low during an instruction fetch

## Appendix A Pin Descriptions and Functions

cycle when the first 4K bytes of program memory are being accessed.

SCLK. System Clock (output). SCLK is the internal clock output through a buffer. The clock rate is equal to one-half the crystal frequency.

SYNC. Instruction Sync (output, active Low). This strobe output is forced Low during the internal clock period preceding an opcode fetch.

#### A.2 PROTOPACK EMULATOR (Z8603/13)

Both the Z8603 and Z8613 devices use a 40-pin package that also has a 24-pin "piggy-back" socket. An EPROM or ROM can be installed on the back of the emulator's standard 40-pin package via the socket (Figure A-3). A single +5 V dc power source is required. Figure A-4 illustrates the pinout for the socket carried piggyback. The socket is designed to accept a 2716 EPROM for the Z8603 and a 2732 EPROM for the Z8613 device.

Pin mnemonics and descriptions are the same as those for the Z8601/11 microcomputer (Chapter 6). Descriptions for the additional (24-pin socket) memory interface lines are the same as those given for the development devices above.







Figure A-2. Z8612 Pin Assignments

Zilog

B






C

Zilag

. .

.

429

| Opcode<br>Man            |                        |                          |                              |                               | ,                                                      |                                                         | Low                                        | er Nibble                                   | e (Hex)             |                     |                                  |                                |                     |                         |                  |                    |
|--------------------------|------------------------|--------------------------|------------------------------|-------------------------------|--------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|---------------------------------------------|---------------------|---------------------|----------------------------------|--------------------------------|---------------------|-------------------------|------------------|--------------------|
| uap                      | 0                      | 1                        | 2                            | 3                             | 4                                                      | 5                                                       | 6                                          | 7                                           | 8                   | 9                   | A                                | В                              | С                   | D                       | E                | F                  |
| 0,                       | 6,5<br>DEC<br>. R1     | 6,5<br><b>DEC</b><br>IR1 | 6, 5<br><b>ADD</b><br>11, 12 | 6, 5<br><b>ADD</b><br>r1, Ir2 | 10, 5<br><b>ADD</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ÅDD</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ADD</b><br>R <sub>1</sub> , IM | 10, 5<br><b>ADD</b><br>IR <sub>1</sub> , IM | 6,5<br>LD<br>r1, R2 | 6,5<br>LD<br>r2, R1 | 12/10,5<br><b>DJNZ</b><br>r1, RA | 12/10,0<br><b>JR</b><br>cc, RA | 6,5<br>LD<br>r1, IM | 12/10,0<br>JP<br>cc, DA | 6,5<br>INC<br>11 |                    |
| . 1                      | 6,5<br>RLC<br>R1       | 6,5<br>RLC<br>IR1        | 6,5<br>ADC<br>11,12          | 6,5<br>ADC<br>11, Ir2         | 10,5<br>ADC<br>R <sub>2</sub> , R <sub>1</sub>         | 10,5<br>ADC<br>IR <sub>2</sub> , R <sub>1</sub>         | 10, 5<br><b>ADC</b><br>R <sub>1</sub> , IM | 10,5<br><b>ADC</b><br>IR <sub>1</sub> , IM  |                     |                     |                                  |                                |                     |                         |                  |                    |
| 2                        | 6,5<br>INC<br>B1       | 6,5<br>INC<br>IB1        | 6,5<br>SUB                   | 6,5<br>SUB                    | 10,5<br><b>SUB</b><br>R2, R1                           | 10,5<br><b>SUB</b><br>IB2, B1                           | 10,5<br><b>SUB</b><br>B1, IM               | 10,5<br><b>SUB</b><br>IB1, IM               |                     |                     |                                  |                                |                     |                         |                  |                    |
| 3                        | 8,0<br>JP              | 6, 1<br>SRP<br>IM        | 6,5<br>SBC                   | 6,5<br>SBC                    | 10,5<br>SBC<br>B2 B1                                   | 10,5<br>SBC                                             | 10,5<br>SBC<br>B1, IM                      | 10,5<br>SBC                                 |                     |                     |                                  |                                |                     |                         |                  |                    |
| 4                        | 8,5<br>DA<br>B         | 8,5<br>DA                | 6,5<br>OR                    | 6,5<br>OR                     | 10,5<br>OR<br>B2 B1                                    | 10,5<br>OR<br>IB2 B1                                    | 10,5<br>OR<br>B1 IM                        | 10,5<br>OR<br>IB1 IM                        |                     |                     |                                  |                                |                     | 4                       |                  |                    |
| 5                        | 10,5<br>PÒP            | 10,5<br>POP              | 6,5<br>AND                   | 6,5<br>AND                    | 10,5<br>AND<br>B2, B1                                  | 10,5<br>AND<br>IB2, B1                                  | 10,5<br>AND<br>B1, IM                      | 10, 5<br>AND                                |                     |                     |                                  |                                |                     |                         |                  |                    |
| 6 (x                     | 6, 5<br>COM<br>B1      | 6,5<br>COM<br>IB1        | 6,5<br>TCM                   | 6,5<br>TCM                    | 10,5<br>TCM<br>R2, R1                                  | 10, 5<br>TCM<br>IB2, B1                                 | 10,5<br>TCM<br>R1,IM                       | 10,5<br>TCM                                 |                     |                     |                                  |                                |                     |                         |                  |                    |
| H) alddi<br>2            | 10/12, 1<br>PUSH<br>B2 | 12/14, 1<br>PUSH<br>IB2  | 6,5<br><b>TM</b>             | 6,5<br>TM                     | 10,5<br>TM<br>B2, B1                                   | 10,5<br>TM<br>IB2, B1                                   | 10,5<br>TM<br>B1 IM                        | 10,5<br>TM<br>IB1, IM                       |                     |                     |                                  |                                |                     |                         | 4                |                    |
| Jpper N<br>8             | 10, 5<br>DECW          | 10,5<br>DECW             | 12,0<br>LDE                  | 18,0<br>LDEI                  |                                                        |                                                         |                                            |                                             |                     |                     |                                  |                                |                     |                         |                  | 6, 1<br>DI         |
| 9                        | 6,5<br>RL<br>B1        | 6,5<br>RL<br>IB1         | 12,0<br>LDE                  | 18,0<br>LDEI<br>Irz.Irri      |                                                        |                                                         | ×                                          |                                             |                     |                     |                                  |                                |                     |                         |                  | 6, 1<br><b>EI</b>  |
| A                        | 10, 5<br>INCW<br>BB1   | 10,5<br>INCW             | 6,5<br>CP                    | 6,5<br>CP                     | 10,5<br>CP<br>B2 B1                                    | 10,5<br>CP                                              | 10,5<br>CP<br>B1 IM                        | 10,5<br>CP                                  |                     |                     |                                  |                                |                     |                         |                  | 14,0<br><b>RET</b> |
| B                        | 6, 5<br>CLR<br>B1      | 6,5<br>CLR<br>IB1        | 6,5<br>XOR                   | 6,5<br>XOR                    | 10,5<br>XOR<br>Ba Bi                                   | 10, 5<br><b>XOR</b><br>IB2, B1                          | 10,5<br>XOR<br>B1 IM                       | 10,5<br>XOR                                 |                     |                     |                                  |                                | •                   |                         |                  | 16,0<br>IRET       |
| с                        | 6, 5<br>RRC<br>B1      | 6,5<br>RRC<br>IB1        | 12,0<br>LDC                  | 18,0<br>LDCI                  |                                                        |                                                         |                                            | 10,5<br>LD                                  |                     |                     |                                  |                                |                     |                         |                  | 6,5<br>RCF         |
| D                        | 6, 5<br>SRA<br>B1      | 6, 5<br>SRA<br>IB1       | 12,0<br>LDC                  | 18,0<br>LDCI                  | 20, 0<br>CALL*                                         |                                                         | 20,0<br>CALL<br>DA                         | 10,5<br>LD                                  |                     |                     |                                  |                                |                     |                         |                  | 6, 5<br>SCF        |
| E                        | 6,5<br>RR<br>B1        | 6,5<br>RR<br>IB          |                              | 6,5<br>LD                     | 10,5<br>LD<br>Ba Bi                                    | 10,5<br>LD<br>IB2 B1                                    | 10,5<br>LD<br>B1 IM                        | 10,5<br>LD                                  |                     |                     |                                  |                                |                     |                         |                  | 6,5<br>CCF         |
| F                        | 8,5<br>SWAP            | 8,5<br>SWAP              |                              | 6,5<br>LD                     |                                                        | 10,5<br>LD<br>B2 IB1                                    |                                            |                                             |                     |                     |                                  |                                |                     |                         |                  | 6,0<br>NOP         |
|                          |                        |                          | I                            |                               |                                                        |                                                         |                                            |                                             | Ċ                   | · ·                 |                                  | <u> </u>                       |                     |                         | . <u> </u>       |                    |
| Bytes per<br>Instruction | n                      |                          | 2                            |                               |                                                        |                                                         | 3                                          |                                             |                     |                     | 2                                |                                |                     | 3                       |                  | 1                  |
| t                        | ,                      |                          |                              | Lowe:<br>Opcod<br>Nibble      | r<br>le<br>e                                           |                                                         |                                            |                                             |                     |                     |                                  |                                |                     | 1                       |                  |                    |
|                          |                        | Exe                      | cution                       | ł                             | Pip                                                    | eline                                                   |                                            |                                             |                     | Leg                 | end:                             | 1                              |                     |                         |                  |                    |
|                          |                        | Unner                    | -1-1-1-0                     | 10.5                          |                                                        |                                                         |                                            |                                             |                     | n ≞<br>r =<br>Rìo   | 4-Bit Ådd<br>$rr_1 = Ds$         | iress<br>t Address             |                     |                         |                  |                    |
|                          | ¢                      | Opcode -<br>Nibble       | → A                          | CP<br>R2, R1                  | - M                                                    | nemonio                                                 |                                            |                                             | 2                   | R2 0                | $r r_2 = Sro$                    | Address                        |                     |                         | `                |                    |
|                          |                        | - ,                      | First                        |                               | * Sec                                                  | ond                                                     |                                            |                                             |                     | Seq<br>Opc          | u <b>ence:</b><br>code, Fir      | st Opera                       | and, Sec            | cond Ope                | erand            |                    |
|                          |                        | Op                       | erand                        |                               | Op                                                     | erand                                                   |                                            |                                             |                     | Not                 | e: The b                         | lank are                       | as are n            | ot define               | d.               |                    |
|                          |                        |                          |                              |                               |                                                        |                                                         |                                            |                                             |                     |                     |                                  |                                |                     |                         |                  |                    |

ì

 $^{*2}$ -byte instruction; fetch cycle appears as a 3-byte instruction



August 1988

# Super8<sup>™</sup> MCU ROMless, ROM, and Prototyping Device with EPROM Interface

Z8800, Z8801, Z8820, Z8822

# FEATURES

- Improved Z8<sup>®</sup> instruction set includes multiply and divide instructions, Boolean and BCD operations.
- Additional instructions support threaded-code languages, such as "Forth."
- 325 byte registers, including 272 general-purpose registers, and 53 mode and control registers.
- Addressing of up to 128K bytes of memory.
- Two register pointers allow use of short and fast instructions to access register groups within 600 nsec.
- Direct Memory Access controller (DMA).
- Two 16-bit counter/timers.

- Up to 32 bit-programmable and 8 byte-programmable I/O lines, with 2 handshake channels.
- Interrupt structure supports:
  - 27 interrupt sources
  - □ 16 interrupt vectors (2 reserved for future versions)
- 8 interrupt levels
- Servicing in 600 nsec. (1 level only)
- Full-duplex UART with special features.
- On-chip oscillator.
- 20 MHz clock.
- 8K byte ROM for Z8820

### **GENERAL DESCRIPTION**

The Zilog Super8 single-chip MCU can be used for development and production. It can be used as I/O- or memory-intensive computers, or configured to address external memory while still supporting many I/O lines.



The Super8 features a full-duplex universal asynchronous receiver/transmitter (UART) with on-chip baud rate generator, two programmable counter/timers, a direct memory access (DMA) controller, and an on-chip oscillator.

The Super8 is also available as a 48-pin and 68-pin ROMless microcomputer with four byte-wide I/O ports plus a byte-wide address/data bus. Additional address bits can be configured, up to a total of 16.





#### Protopack

This part functions as an emulator for the basic microcomputer. It uses the same package and pin-out as the basic microcomputer but also has a 28-pin "piggy back" socket on the top into which a ROM or EPROM can be installed. The socket is designed to accept a type 2764 EPROM.

This package permits the protopack to be used in prototype and final PC boards while still permitting user program development. When a final program is developed, it can be mask-programmed into the production microcomputer device, directly replacing the emulator. The protopack part is also useful in situations where the cost of maskprogramming is prohibitive or where program flexibility is desired.



### ARCHITECTURE

The Super8 architecture includes 325 byte-wide internal registers. 272 of these are available for general purpose use; the remaining 53 provide control and mode functions.

The instruction set is specially designed to deal with this large register set. It includes a full complement of 8-bit arithmetic and logical operations, including multiply and divide instructions and provisions for BCD operations. Addresses and counters can be incremented and decremented as 16-bit quantities. Rotate, shift, and bit manipulation instructions are provided. Three new instructions support threaded-code languages.

### **PIN DESCRIPTIONS**

The Super8 connects to external devices via the following TTL-compatible pins:

**AS.** Address Strobe (output, active Low).  $\overline{AS}$  is pulsed Low once at the beginning of each machine cycle. The rising edge indicates that addresses  $R/\overline{W}$  and  $\overline{DM}$ , when used, are valid.

**DS.** Data Strobe (output, active Low).  $\overline{DS}$  provides timing for data movement between the address/data bus and external memory. During write cycles, data output is valid at the leading edge of  $\overline{DS}$ . During read cycles, data input must be valid prior to the trailing edge of  $\overline{DS}$ .

The UART is a full-function multipurpose asynchronous serial channel with many premium features.

The 16-bit counters can operate independently or be cascaded to perform 32-bit counting and timing operations. The DMA controller handles transfers to and from the register file or memory. DMA can use the UART or one of two ports with handshake capability.

The architecture appears in the block diagram (Figure 5).

**P0<sub>0</sub>-P0<sub>7</sub>, P1<sub>0</sub>-P1<sub>7</sub>, P2<sub>0</sub>-P2<sub>7</sub>, P3<sub>0</sub>-P3<sub>7</sub>, P4<sub>0</sub>-P4<sub>7</sub>.** *Port I/O Lines* (input/output). These 40 lines are divided into five 8-bit I/O ports that can be configured under program control for I/O or external memory interface.

In the ROMIess devices, Port 1 is dedicated as a multiplexed address/data port, and Port 0 pins can be assigned as additional address lines; Port 0 non-address pins may be assigned as I/O. In the ROM and protopack, Port 1 can be assigned as input or output, and Port 0 can be assigned as input or output on a bit by bit basis.

Ports 2 and 3 can be assigned on a bit-for-bit basis as general I/O or interrupt lines. They can also be used as special-purpose I/O lines to support the UART, counter/timers, or handshake channels.

Port 4 is used for general I/O.

During reset, all port pins are configured as inputs (high impedance) except for Port 1 and Port 0 in the ROMless devices. In these, Port 1 is configured as a multiplexed address/data bus, and Port 0 pins  $P0_0$ - $P0_4$  are configured as address out, while pins  $P0_5$ - $P0_7$  are configured as inputs.

**RESET.** Reset (input, active Low). Reset initializes and starts the Super8. When it is activated, it halts all processing; when

REGISTERS

The Super8 contains a 256-byte internal register space. However, by using the upper 64 bytes of the register space more than once, a total of 325 registers are available.

Registers from 00 to BF are used only once. They can be accessed by any register command. Register addresses C0 to FF contain two separate sets of 64 registers. One set, called control registers, can only be accessed by register direct commands. The other set can only be addressed by register indirect, indexed, stack, and DMA commands. it is deactivated, the Super8 begins processing at address 0020<sub>H</sub>.

**ROMIess.** (input, active High). This input controls the operation mode of a 68-pin Super8. When connected to  $V_{CC}$ , the part will function as a ROMIess Z8800. When connected to GND, the part will function as a Z8820 ROM part.

**R/W.** *Read/Write* (output). R/W determines the direction of data transfer for external memory transactions. It is Low when writing to program memory or data memory, and High for everything else.

**XTAL1, XTAL2.** (Crystal oscillator input.) These pins connect a parallel resonant crystal or an external clock source to the on-board clock oscillator and buffer.

The uppermost 32 register direct registers (E0 to FF) are further divided into two banks (0 and 1), selected by the Bank Select bit in the Flag register. When a Register Direct command accesses a register between E0 and FF, it looks at the Bank Select bit in the Flag register to select one of the banks.

The register space is shown in Figure 6.



Figure 6. Super8 Registers

#### **Working Register Window**

Control registers R214 and R215 are the register pointers, RP0 and RP1. They each define a moveable, 8-register section of the register space. The registers within these spaces are called working registers.

Working registers can be accessed using short 4-bit addresses. The process, shown in section a of Figure 4, works as follows:

- The high-order bit of the 4-bit address selects one of the two register pointers (0 selects RP0; 1 selects RP1).
- The five high-order bits in the register pointer select an 8-register (contiguous) slice of the register space.
- The three low-order bits of the 4-bit address select one of the eight registers in the slice.

The net effect is to concatenate the five bits from the register pointer to the three bits from the address to form an 8-bit address. As long as the address in the register pointer remains unchanged, the three bits from the address will always point to an address within the same eight registers.

The register pointers can be moved by changing the five high bits in control registers R214 for RP0 and R215 for RP1.

The working registers can also be accessed by using full 8-bit addressing. When an 8-bit logical address in the range 192 to 207 (C0 to CF) is specified, the lower nibble is used similarly to the 4-bit addressing described above. This is shown in section b of Figure 7.





Since any direct access to logical addresses 192 to 207 involves the register pointers, the physical registers 192 to 207 can be accessed only when selected by a register pointer. After a reset, RP0 points to R192 and RP1 points to R200.

### **Register List**

Table 1 lists the Super8 registers. For more details, see Figure 8.

|                      | х.<br>Х     | Table 1. Super-8 Registers | <b>3</b>                            |
|----------------------|-------------|----------------------------|-------------------------------------|
| Addre                | SS          |                            |                                     |
| Decimal              | Hexadecimal | Mnemonic                   | Function                            |
| General-Purpose Reg  | isters      |                            |                                     |
| 000-192              | 00-BF       | <u> </u>                   | General purpose (all address modes) |
| 192-207              | C0-CF       | ×                          | Working register (direct only)      |
| 192-255              | CO-FF       | _                          | General purpose (indirect only)     |
| Mode and Control Red | aisters     |                            |                                     |
| 208                  | D0          | P0                         | Port 0 I/O bits                     |
| 209                  | D1          | P1                         | Port 1 (I/O only)                   |
| 210                  | D2          | P2                         | Port 2                              |
| 211                  | <br>D3      | P3                         | Port 3                              |
| 212                  | D4          | P4                         | Port 4                              |
| 213                  | D5          | FLAGS                      | System Flags Begister               |
| 214                  | De          | RP0                        | Begister Pointer 0                  |
| 215                  |             | PP1                        | Pogister Pointer 1                  |
| 215                  | 08          |                            | Stack Pointer High Puto             |
| -210                 | D8          | SEL                        | Stack Pointer Low Pute              |
| 217                  | D9          |                            | Stack Pointer Low Byte              |
| 210                  | DA          |                            | Instruction Pointer Figh Byte       |
| 219                  | DB          | IPL                        | Instruction Pointer Low Byte        |
| 220                  | DC          | IRQ                        | Interrupt Request                   |
| 221                  | DD          | IMR                        | Interrupt Mask Register             |
| 222                  | DE          | SYM                        | System Mode                         |
| 224                  | EU Bank U   | 0001                       | CTR 0 Control                       |
|                      | Bank 1      | COM                        | CTR 0 Mode                          |
| 225                  | E1 Bank 0   | C1CT                       | CTR 1 Control                       |
|                      | Bank 1      | C1M                        | CTR 1 Mode                          |
| 226                  | E2 Bank 0   | COCH                       | CTR 0 Capture Register, bits 8-15   |
|                      | Bank 1      | CTCH                       | CTR 0 Timer Constant, bits 8-15     |
| 227                  | E3 Bank 0   | COCL                       | CTR 0 Capture Register, bits 0-7    |
|                      | Bank 1      | CTCL                       | CTR 0 Time Constant, bits 0-7       |
| 228                  | E4 Bank 0   | C1CH                       | CTR 1 Capture Register, bits 8-15   |
|                      | _ Bank 1    | C1TCH                      | CTR 1 Time Constant, bits 8-15      |
| 229                  | E5 Bank 0   | C1CL                       | CTR 1 Capture Register, bits 0-7    |
|                      | Bank 1      | C1TCL                      | CTR 1 Time Constant, bits 0-7       |
| 235                  | EB Bank 0   | UTC                        | UART Transmit Control               |
| 236                  | EC Bank 0   | URC                        | UART Receive Control                |
| 237                  | ED Bank 0   | UIE                        | UART Interrupt Enable               |
| 23 <del>9</del>      | EF Bank 0   | UIO                        | UART Data                           |
| 240                  | F0 Bank 0   | POM                        | Port 0 Mode                         |
|                      | Bank 1      | DCH                        | DMA Count, bits 8-15                |
| 241                  | F1 Bank 0   | PM                         | Port Mode Register                  |
|                      | Bank 1      | DCI                        | DMA Count, bits 0-7                 |
| 244                  | F4 Bank 0   | HOC                        | Handshake Channel 0 Control         |
| 245                  | F5 Bank 0   | HÍC                        | Handshake Channel 1 Control         |
| 246                  | F6 Bank 0   | P4D                        | Port 4 Direction                    |
| 247                  | F7 Bank 0   | P40D                       | Port 4 Open Drain                   |
| 248                  | F8 Bank 0   | P2AM                       | Port 2/3 A Mode                     |
|                      | Bank 1      | UBGH                       | UART Baud Bate Generator, bits 8-15 |

436

| lable 1. Super-8 Redisters (Continu |
|-------------------------------------|
|-------------------------------------|

| Addr                | ess                    |          |          |                                    |  |  |  |
|---------------------|------------------------|----------|----------|------------------------------------|--|--|--|
| Decimal             | Hexa                   | adecimal | Mnemonic | Function                           |  |  |  |
| Mode and Control Re | gisters (Cor           | ntinued) | ·        |                                    |  |  |  |
| 249                 | F9                     | Bank 0   | P2BM     | Port 2/3 B Mode                    |  |  |  |
|                     |                        | Bank 1   | UBGL     | UART Baud Rate Generator, bits 0-7 |  |  |  |
| 250                 | FA                     | Bank 0   | P2CM     | Port 2/3 C Mode                    |  |  |  |
|                     |                        | Bank 1   | UMA      | UART Mode A                        |  |  |  |
| 251                 | FB                     | Bank 0   | P2DM     | Port 2/3 D Mode                    |  |  |  |
|                     |                        | Bank 1   | UMB      | UART Mode B                        |  |  |  |
| 252                 | FC                     | Bank 0   | P2AIP    | Port 2/3 A Interrupt Pending       |  |  |  |
| 253                 | FD                     | Bank 0   | P2BIP    | Port 2/3 B Interrupt Pending       |  |  |  |
| 254                 | FE                     | Bank 0   | EMT      | External Memory Timing             |  |  |  |
| ,                   |                        | Bank 1   | WUMCH    | Wakeup Match Register              |  |  |  |
| 255                 | <ul> <li>FF</li> </ul> | Bank 0   | IPR      | Interrupt Priority Register        |  |  |  |
|                     |                        | Bank 1   | WUMSK    | Wakeup Mask Register               |  |  |  |
|                     |                        |          |          |                                    |  |  |  |

# MODE AND CONTROL REGISTERS



Figure 8. Mode and Control Registers











#### Figure 8. Mode and Control Registers (Continued)

۰,

441



# I/O PORTS

The Super8 has 40 I/O lines arranged into five 8-bit ports. These lines are all TTL-compatible, and can be configured as inputs or outputs. Some can also be configured as address/data lines.

Each port has an input register, an output register, and a register address. Data coming into the port is stored in the input register, and data to be written to a port is stored in the output register. Reading a port's register address returns the value in the input register; writing a port's register address loads the value in the output register. If the port is configured for an output, this value will appear on the external pins.

When the CPU reads the bits configured as outputs, the data on the external pins is returned. Under normal output loading, this has the same effect as reading the output register, unless the bits are configured as open-drain outputs.

The ports can be configured as shown in Table 2.

#### Table 2. Port Configuration

| Port    | Configuration Choices                         |
|---------|-----------------------------------------------|
| 0       | Address outputs and/or general I/O            |
| 1       | Multiplexed address/data(or I/O, only for ROM |
|         | and Protopack)                                |
| 2 and 3 | Control I/0 for UART, handshake channels, and |
|         | counter/timers; also general I/O and external |
|         | interrupts                                    |
| 4       | General I/O                                   |

#### Port 0

Port 0 can be configured as an I/O port or an output for addressing external memory, or it can be divided and used as both. The bits configured as I/O can be either all outputs or all inputs; they cannot be mixed. If configured for outputs, they can be push-pull or open-drain type.

Any bits configured for I/O can be accessed via R208. To write to the port, specify R208 as the destination (dst) of an instruction; to read the port, specify R208 as the source (src).

Port 0 bits configured as I/O can be placed under handshake control of handshake channel 1.

Port 0 bits configured as address outputs cannot be accessed via the register.

In ROMIess devices, initially the four lower bits are configured as address eight through twelve.

#### Port 1

In the ROMless device, Port 1 is configured as a byte-wide address/data port. It provides a byte-wide multiplexed address/data path. Additional address lines can be added by configuring Port 0.

The ROM and Protopack Port 1 can be configured as above or as an I/O port; it can be a byte-wide input, open-drain output, or push-pull output. It can be placed under handshake control or handshake channel 0.

#### Ports 2 and 3

Ports 2 and 3 provide external control inputs and outputs for the UART, handshake channels, and counter/timers. The pin assignments appear in Table 3.

Bits not used for control I/O can be configured as general-purpose I/O lines and/or external interrupt inputs.

Those bits configured for general I/O can be configured individually for input or output. Those configured for output can be individually configured for open-drain or push-pull output.

All Port 2 and 3 input pins are Schmitt-triggered.

The port address for Port 2 is R210, and for Port 3 is R211.

#### Table 3. Pin Assignments for Ports 2 and 3

| Port | 2                   | Port 3 |                        |  |  |  |  |  |
|------|---------------------|--------|------------------------|--|--|--|--|--|
| Bit  | Function            | Bit    | Function               |  |  |  |  |  |
| 0    | UART receive clock  | 0      | UART receive data      |  |  |  |  |  |
| 1    | UART transmit clock | 1      | UART transmit data     |  |  |  |  |  |
| 2    | Reserved            | 2      | Reserved               |  |  |  |  |  |
| 3    | Reserved            | 3      | Reserved               |  |  |  |  |  |
| 4    | Handshake 0 input   | 4      | Handshake 1 input/WAIT |  |  |  |  |  |
| 5    | Handshake 0 output  | 5      | Handshake 1 output/DM  |  |  |  |  |  |
| 6    | Counter 0 input     | 6      | Counter 1 input        |  |  |  |  |  |
| 7    | Counter 0 I/O       | 7      | Counter 1 I/O          |  |  |  |  |  |

#### Port 4

Port 4 can be configured as I/O only. Each bit can be configured individually as input or output, with either push-pull or open-drain outputs. All Port 4 inputs are Schmitt-triggered.

Port 4 can be placed under handshake control of handshake channel 0. Its register address is R212.

#### UART

The UART is a full-duplex asynchronous channel. It transmits and receives independently with 5 to 8 bits per character, has options for even or odd bit parity, and a wake-up feature.

Data can be read into or out of the UART via R239, Bank 0. This single address is able to serve a full-duplex channel because it contains two complete 8-bit registers—one for the transmitter and the other for the receiver.

#### Pins

The UART uses the following Port 2 and 3 pins:

| Port/Pin | UART Function        |
|----------|----------------------|
| 2/0      | <b>Receive Clock</b> |
| 3/0      | Receive Data         |
| 2/1      | Transmit Clock       |
| 3/1      | Transmit Data        |

#### Transmitter

When the UART's register address is specified as the destination (dst) of an operation, the data is output on the UART, which automatically adds the start bit, the programmed parity bit, and the programmed number of stop bits. It can also add a wake-up bit if that option is selected.

If the UART is programmed for a 5-, 6-, or 7-bit character, the extra bits in R239 are ignored.

Serial data is transmitted at a rate equal to 1, 1/16, 1/32 or 1/64 of the transmitter clock rate, depending on the programmed data rate. All data is sent out on the falling edge of the clock input.

When the UART has no data to send, it holds the output marking (High). It may be programmed with the Send Break command to hold the output Low (Spacing), which it continues until the command is cleared.

#### Receiver

The UART begins receive operation when Receive Enable (URC, bit 0) is set High. After this, a Low on the receive input pin for longer than half a bit time is interpreted as a start bit. The UART samples the data on the input pin in the middle of each clock cycle until a complete byte is assembled. This is placed in the Receive Data register.

If the 1X clock mode is selected, external bit synchronization must be provided, and the input data is sampled on the rising edge of the clock.

For character lengths of less than eight bits, the UART inserts ones into the unused bits, and, if parity is enabled, the parity bit is not stripped. The data bits, extra ones, and the parity bit are placed in the UART Data register (UIO).

While the UART is assembling a byte in its input shift register, the CPU has time to service an interrupt and manipulate the data character in UIO.

Once a complete character is assembled, the UART checks it and performs the following:

- If it is an ASCII control character, the UART sets the Control Character status bit.
- It checks the wake-up settings and completes any indicated action.
- If parity is enabled, the UART checks to see if the calculated parity matches the programmed parity bit. If they do not match, it sets the Parity Error bit in URC (R236 Bank 0), which remains set until reset by software.
- It sets the Framing Error bit (URC, bit 4) if the character is assembled without any stop bits. This bit remains set until cleared by software.

Overrun errors occur when characters are received faster than they are read. That is, when the UART has assembled a complete character before the CPU has read the current character, the UART sets the Overrun Error bit (URC, bit 3), and the character currently in the receive buffer is lost.

The overrun bit remains set until cleared by software.

# ADDRESS SPACE

The Super8 can access 64K bytes of program memory and 64K bytes of data memory. These spaces can be either combined or separate. If separate, they are controlled by the  $\overline{\text{DM}}$  line (Port P3<sub>5</sub>), which selects data memory when Low and program memory when High.

Figure 9 shows the system memory space.

#### **CPU Program Memory**

Program memory occupies addresses 0 to 64K. External program memory, if present, is accessed by configuring Ports 0 and 1 as a memory interface.

The address/data lines are controlled by  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ .

The first 32, program memory bytes are reserved for interrupt vectors; the lowest address available for user programs is 32 (decimal). This value is automatically loaded into the program counter after a hardware reset.

#### ROMIess

Port 0 can be configured to provide from 0 to 8 additional address lines. Port 1 is always used as an 8-bit multiplexed address/data port.

#### **ROM and Protopack**

Port 1 is configured as multiplexed address/data or as I/O. When Port 1 is configured as address/data, Port 0 lines can be used as additional address lines, up to address 15. External program memory is mapped above internal program memory; that is, external program memory can occupy any space beginning at the top of the internal ROM space up to the 64K (16-bit address) limit.

#### **CPU Data Memory**

The external CPU data memory space, if separated from program memory by the  $\overline{DM}$  optional output, can be mapped anywhere from 0 to 64K (full 16-bit address space). Data memory uses the same address/data bus (Port 1) and additional addresses (chosen from Port 0) as program memory. Data memory is distinguished from program memory by the DM pin (P3<sub>5</sub>), and by the fact that data memory can begin at address 0000<sub>H</sub>. This feature differs from the Z8.





### **INSTRUCTION SET**

The Super8 instruction set is designed to handle its large register set. The instruction set provides a full complement of 8-bit arithmetic and logical operations, including multiply and divide. It supports BCD operations using a decimal adjustment of binary values, and it supports incrementing and decrementing 16-bit quantities for addresses and counters.

It provides extensive bit manipulation, and rotate and shift operations, and it requires no special I/O instructions—the I/O ports are mapped into the register file.

#### Instruction Pointer

A special register called the Instruction Pointer (IP) provides hardware support for threaded-code languages. It consists of register-pair R218 and R219, and it contains memory addresses. The MSB is R218.

Threaded-code languages deal with an imaginary higher-level machine within the existing hardware machine. The IP acts like the PC for that machine. The command NEXT passes control to or from the hardware machine to the imaginary machine, and the commands ENTER and EXIT are imaginary machine equivalents of (real machine) CALLS and RETURNS.

If the commands NEXT, ENTER, and EXIT are not used, the IP can be used by the fast interrupt processing, as described in the Interrupts section.

#### Flag Register

The Flag register (FLAGS) contains eight bits that describe the current status of the Super8. Four of these can be tested and used with conditional jump instructions; two others are used for BCD- arithmetic. FLAGS also contains the Bank Address bit and the Fast Interrupt Status bit.

The flag bits can be set and reset by instructions.

#### CAUTION

Do not specify FLAGS as the destination of an instruction that normally affects the flag bits or the result will be unspecified.

The following paragraphs describe each flag bit:

**Bank Address.** This bit is used to select one of the register banks (0 or 1) between (decimal) addresses 224 and 255. It is cleared by the SB0 instruction and set by the SB1 instruction.

**Fast Interrupt Status.** This bit is set during a fast interrupt cycle and reset during the IRET following interrupt servicing. When set, this bit inhibits all interrupts and causes the fast interrupt return to be executed when the IRET instruction is fetched.

**Half-Carry.** This bit is set to 1 whenever an addition generates a carry out of bit 3, or when a subtraction borrows out of bit 4. This bit is used by the Decimal Adjust (DA) instruction to convert the binary result of a previous addition or subtraction into the correct decimal (BCD) result. This flag, and the Decimal Adjust flag, are not usually accessed by users.

**Decimal Adjust.** This bit is used to specify what type of instruction was executed last during BCD operations, so a subsequent Decimal Adjust operation can function correctly. This bit is not usually accessible to programmers, and cannot be used as a test condition.

**Overflow Flag.** This flag is set to 1 when the result of a twos-complement operation was greater than 127 or less than -128. It is also cleared to 0 during logical operations.

**Sign Flag.** Following arithmetic, logical, rotate, or shift operations, this bit identifies the state of the MSB of the result. A 0 indicates a positive number and a 1 indicates a negative number.

**Zero Flag.** For arithmetic and logical operations, this flag is set to 1 if the result of the operation is zero.

For operations that test bits in a register, the zero bit is set to 1 if the result is zero.

For rotate and shift operations, this bit is set to 1 if the result is zero.

**Carry Flag.** This flag is set to 1 if the result from an arithmetic operation generates a carry out of, or a borrow into, bit 7.

After rotate and shift operations, it contains the last value shifted out of the specified register.

It can be set, cleared, or complemented by instructions.

#### **Condition Codes**

The flags C, Z, S, and V are used to control the operation of conditional jump instructions.

The opcode of a conditional jump contains a 4-bit field called the condition code (cc). This specifies under which conditions it is to execute the jump. For example, a conditional jump with the condition code for "equal" after a compare operation only jumps if the two operands are equal.

The condition codes and their meanings are given in Table 4.

### **Addressing Modes**

All operands except for immediate data and condition codes are expressed as register addresses, program memory addresses, or data memory addresses. The addressing modes and their designations are:

Register (R) Indirect Register (IR) Indexed (X) Direct (DA) Relative (RA) Immediate (IM) Indirect (IA)

| Table 4. Condition | Codes a | and N | leanings |
|--------------------|---------|-------|----------|
|--------------------|---------|-------|----------|

| Binary | Mnemonic | Flags                    | Meaning                        |
|--------|----------|--------------------------|--------------------------------|
| 0000   | F        |                          | Always false                   |
| 1000   |          |                          | Always true                    |
| 0111*  | С        | C = 1                    | Carry                          |
| 1111*  | NC       | C = 0                    | No carry                       |
| 0110*  | Ž ·      | Z = 1                    | Zero                           |
| 1110*  | NZ       | Z = 0                    | Not zero                       |
| 1101   | ΡL       | S=0                      | Plus                           |
| 0101   | MI       | S = 1                    | Minus                          |
| 0100   | OV       | V = 1                    | Overflow                       |
| 1100   | NOV      | V = 0                    | No overflow                    |
| 0110*  | EQ       | Z = 1                    | Equal                          |
| 1110*  | NE       | Z=0                      | Not equal                      |
| 1001   | GE       | (S XOR V) = 0            | Greater than or equal          |
| 0001   | LT       | (S XOR V) = 1            | Less than                      |
| 1010   | GT       | (Z  OR (S  XOR V)) = 0   | Greater than                   |
| 0010   | LE       | (Z  OR  (S  XOR  V)) = 1 | Less than or equal             |
| 1111*  | UGE      | $\mathbf{C} = 0$         | Unsigned greater than or equal |
| 0111*  | ULT      | C = 1                    | Unsigned less than             |
| 1011   | UGT      | (C = 0 AND Z = 0) = 1    | Unsigned greater than          |
| 0011   | ULE      | (C OR Z) = 1             | Unsigned less than or equal    |

NOTE: Asterisks (\*) indicate condition codes that relate to two different mnemonics but test the same flags. For example, Z and EQ are both True if the Zero flag is set, but after an ADD instruction, Z would probably be used, while after a CP instruction, EQ would probably be used.

Registers can be addressed by an 8-bit address in the range of 0 to 255. Working registers can also be addressed using 4-bit addresses, where five bits contained in a register pointer (R218 or R219) are concatenated with three bits from the 4-bit address to form an 8-bit address.

### **Notation and Encoding**

The instruction set notations are described in Table 5.

#### **Functional Summary of Commands**

Figure 10 shows the formats followed by a quick reference guide to the commands.

Registers can be used in pairs to generate 16-bit program or data memory addresses.

#### **Table 5. Instruction Set Notations**

| Notation | Meaning                                                  | Notation | Meaning                               |
|----------|----------------------------------------------------------|----------|---------------------------------------|
| сс       | Condition code (see Table 4)                             | DA       | Direct address (between 0 and 655'35) |
| r        | Working register (between 0 and 15)                      | RA       | Relative address                      |
| rb       | Bit of working register                                  | IM       | Immediate                             |
| rO       | Bit 0 of working register                                | IML      | Immediate long                        |
| R        | Register or working register                             | dst      | Destination operand                   |
| RR       | Register pair or working register pair (Register pairs   | src      | Source operand                        |
|          | always start on an even-number boundary)                 | @        | Indirect address prefix               |
| IA       | Indirect address                                         | SP       | Stack pointer                         |
| lr       | Indirect working register                                | PC       | Program counter                       |
| IR       | Indirect register or indirect working register           | IP       | Instruction pointer                   |
| Irr      | Indirect working register pair                           | FLAGS    | Flags register                        |
| IRR      | Indirect register pair or indirect working register pair | RP       | Register pointer                      |
| Х        | Indexed                                                  | #        | Immediate operand prefix              |
| XS       | Indexed, short offset                                    | %        | Hexadecimal number prefix             |
| XL       | Indexed, long offset                                     | OPC      | Opcode                                |

#### **One-Byte Instructions**

OPC CCF, DI, EI, ENTER, EXIT, IRET, NEXT, NOP, RCF, RET, SB0; SB1, SCF, WFI

dst OPC INC

ŧ

#### **Two-Byte Instructions**

|         | •                                                                                     |
|---------|---------------------------------------------------------------------------------------|
| OPC     | dst src ADC, ADD, AND, CP, LD, LDC, LDCI, LDCD, LDE, LDED, OR, SBC, SUB, TCM, TM, XOR |
| OPC     | src dst LDC, LDCPD, LDCPI, LDE, LDEPD, LDEPI                                          |
| OPC     | dst CALL, DA, DEC, DECW, INC, INCW, JP, POP,<br>RL, RLC, RR, RRC, SWAP, CLR, SRA, COM |
| OPC     | src PUSH, SRP, SRP0, SRP1                                                             |
| OPC     | dst b 0 BITC, BITR                                                                    |
| OPC     | dst b 1 BITS                                                                          |
| r OPC   | dst DJNZ                                                                              |
| cc OPC  | dst JR                                                                                |
| dst OPC | src LD                                                                                |
| src OPC | dst LD                                                                                |

Figure 10. Instruction Formats



Figure 10. Instruction Formats (Continued)

# **INSTRUCTION SUMMARY**

|                                    | Addr     | Mode     | Opcode        | Flags Affected |   |   |   | ecte | ed |                                           | Addr        | Mode Opcode |               | Flags Affected |   |   |     |     |    |
|------------------------------------|----------|----------|---------------|----------------|---|---|---|------|----|-------------------------------------------|-------------|-------------|---------------|----------------|---|---|-----|-----|----|
| and Operation                      | dst      | src      | Byte<br>(Hex) | С              | z | s | v | D    | н  | and Operation                             | dst         | src         | Byte<br>(Hex) | С              | z | S | ; \ | / 1 | рΗ |
| ADC dst,src<br>dst ← dst + src + C | (No      | te 1)    | ʻ1 🗆          | *              | * | * |   | 0    | *  | <b>BOR</b> dst, src<br>dst ← dst OR src   | r0<br>Rb    | rB<br>r0    | 07            |                | * | 0 | L   | J - |    |
| ADD dst,src<br>dst ← dst + src     | . (No    | te 1)    | 0□            | *              | * | * | * | 0    | *  | <b>BTJRF</b><br>if src = 0, PC = PC       | RA<br>+ dst | rb          | 37            |                |   |   |     |     |    |
| AND dst,src<br>dst ← dst AND src   | (No      | te 1)    | 5□            |                | * | * | 0 |      |    | <b>BTJRT</b><br>if src = 1, PC = PC       | RA<br>+ dst | rb .        | ູ 37          |                |   |   |     |     |    |
| BAND dst,src<br>dst ← dst AND src  | r0<br>Rb | Rb<br>r0 | 67<br>67      | _              | * | 0 | U | _    | _  | <b>BXOR</b> dst, src<br>dst ← dst XOR src | r0<br>Rb    | Rb<br>r0    | 27<br>27      |                | * | 0 | ι   | J - |    |
| BCP dst, src<br>dst – src          | rO       | Rb       | 17            |                | * | 0 | U |      | _  | CALL dst<br>SP ← SP - 2                   | DA<br>IRR   |             | F6<br>F4      | <u> </u>       |   |   | - ' |     |    |
| BITC dst<br>dst ← NOT dst          | rb       | N.       | 57            |                | * | 0 | U | •    | -  | @SP ← PC<br>PC ← dst                      | IA          |             | D4            |                |   |   |     |     |    |
| BITR dst<br>dst ← 0                | rb       |          | 77            |                |   |   |   |      |    | CCF<br>C = NOT C                          | • • •       | ٢           | EF            | *              | - |   |     |     |    |
| BITS dst<br>dst ← 1                | rb       |          | 77            |                |   |   |   |      | _  | CLR/dst<br>dst ← 0                        | R<br>IR     |             | B0<br>B1      |                |   |   |     |     |    |
|                                    | ×        |          |               |                |   |   |   |      |    |                                           |             |             |               |                |   |   |     |     |    |

# **INSTRUCTION SUMMARY** (Continued)

| Instruction                                                                                                                         | Addr Mode      |               | Opcode               | Flags Affected |   |   |              |   |   |
|-------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|----------------------|----------------|---|---|--------------|---|---|
| and Operation                                                                                                                       | dst            | src           | (Hex)                | С              | z | S | ۷            | D | н |
| <b>COM</b> dst<br>dst ← NOT dst                                                                                                     | R<br>IR        |               | 60<br>61             |                | * | * | 0            |   |   |
| <b>CP</b> dst,src<br>dst – src                                                                                                      | (No            | te 1)         | Α□                   | *              | * | * | *            | _ |   |
| <b>CPIJE</b><br>if dst - src = 0,then<br>$PC \leftarrow PC + RA$<br>$Ir \leftarrow Ir + 1$                                          | r              | lr            | C2                   |                | _ |   |              |   |   |
| <b>CPIJNE</b><br>if dst - src = 0,then<br>PC ← PC + RA<br>Ir ← Ir + 1                                                               | r              | lr            | D2                   |                |   |   |              |   |   |
| <b>DA</b> dst<br>dst ← DA dst                                                                                                       | R<br>IR        |               | 40<br>41             | *              | * | * | U            | _ |   |
| DEC dst<br>dst ← dst - 1                                                                                                            | R<br>IR        |               | 00<br>01             |                | * | * | *            |   |   |
| DECW dst<br>dst ← dst - 1                                                                                                           | RR             |               | 80<br>81             |                | * | * | *            |   |   |
| <b>DI</b><br>SMR (0) ← Ó                                                                                                            |                |               | 8F                   |                |   |   | <del>,</del> |   |   |
| DIV dst, src<br>dst ÷ src<br>dst (Upper) ←<br>Quotient<br>dst (Lower) ←<br>Remainder                                                | RR<br>RR<br>RR | R<br>IR<br>IM | 94<br>95<br>96       | *              | * | * | *            |   |   |
| <b>DJNZ</b> r,dst<br>r ← r – 1<br>if r = 0<br>PC ← PC + dst                                                                         | RA             | r<br>·        | rA<br>(r = 0 to F)   |                |   |   |              |   |   |
| <b>EI</b><br>SMR (0) ← 1                                                                                                            |                |               | 9F                   |                |   |   |              |   | _ |
| ENTER<br>SP $\leftarrow$ SP $-2$<br>$@$ SP $\leftarrow$ IP<br>IP $\leftarrow$ PC<br>PC $\leftarrow$ @ IP<br>IP $\leftarrow$ IP $+2$ |                |               | 1F                   |                |   |   |              |   |   |
| EXIT<br>IP ← @SP<br>SP ← SP + 2<br>PC ← @IP<br>IP ← IP + 2                                                                          |                |               | 2F                   | <br>,          |   |   |              |   |   |
| INC dst<br>dst ← dst + 1                                                                                                            | r<br>R         |               | rE = 0  to  F) 20 21 |                | * | * | *            |   | _ |

|                                                         |                                                                                             |                                                    |                                                                                |                |       | _          |           |     | _ |  |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------|----------------|-------|------------|-----------|-----|---|--|
| netruction                                              | Addr                                                                                        | Mode                                               | Opcode                                                                         | Flags Affected |       |            |           |     |   |  |
| and Operation                                           | dst                                                                                         | src                                                | (Hex)                                                                          | С              | z     | s          | v         | D   | н |  |
| NCW dst<br>lst ← 1 + dst                                | RR<br>IR                                                                                    |                                                    | A0<br>A1                                                                       | -              | *     | *          | *         | _   |   |  |
| <b>RET</b> (Fast)<br>PC ↔ IP<br>FLAG ← FLAG'<br>FIS ← 0 | 1                                                                                           |                                                    | BF                                                                             | Res            | stor  | red<br>int | to<br>err | upt |   |  |
| RET (Normal)<br>ELAGS ← @SP; SP ←<br>PC ← @SP; SP ← SP  | SP +<br>+ 2; \$                                                                             | 1<br>SMR (0                                        | BF•<br>) ← 1                                                                   | Re:<br>bef     | store | red<br>int | to<br>err | upt |   |  |
| IP cc,dst<br>i cc is true,<br>PC ← dst                  | DA<br>IRR                                                                                   |                                                    | ccD<br>(cc = 0 to F)<br>30                                                     |                |       |            |           |     |   |  |
| IR cc,dst<br>f cc is true,<br>PC ← PC + d               | RA                                                                                          |                                                    | ccB<br>(cc = 0 to F)                                                           |                |       |            |           |     | _ |  |
| D dst,src<br>dst ← src                                  | r<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R<br>R | IM<br>R<br>r<br>IR<br>r<br>R<br>IR<br>IM<br>R<br>x | rC<br>r8<br>r9<br>(r = 0 to F)<br>C7<br>D7<br>E4<br>E5<br>E6<br>D6<br>F5<br>87 |                |       |            |           | _   |   |  |
| <b>-DB</b> dst, src<br>dst ← src                        | r0<br>Rb                                                                                    | r<br>Rb<br>r0                                      | 47<br>47                                                                       | _              |       |            |           |     |   |  |
| <b>LDC/LDE</b><br>dst ← src                             | r<br>Irr<br>r<br>xs<br>r<br>x1<br>r<br>DA                                                   | Irr<br>r<br>xs<br>r<br>x1<br>r<br>DA<br>r          | C3<br>D3<br>E7<br>F7<br>A7<br>B7<br>A7<br>B7<br>A7<br>B7                       | <br>           |       |            |           |     |   |  |
| L <b>DCD/LDED</b> dst, src<br>dst ← src<br>rr ← rr – 1  | r                                                                                           | Irr                                                | E2                                                                             | ,              |       |            |           | _   |   |  |
| L <b>DEI/LDCI</b> dst, src<br>dst ← src<br>rr ← rr + 1  | r                                                                                           | Irr                                                | E3                                                                             |                |       |            |           | ,   |   |  |
| <b>LDCPD/LDEPD</b> dst,s<br>r ← rr – 1<br>dst ← src     | src<br>Irr                                                                                  | r                                                  | F2                                                                             |                |       |            | -         |     |   |  |
|                                                         |                                                                                             |                                                    |                                                                                |                |       |            |           |     |   |  |

# INSTRUCTION SUMMARY (Continued)

| Instruction                                                                                      | Addr     | Mode      | Opcode   | F | -18 | ıg | s / | ١ff | ect | ed |
|--------------------------------------------------------------------------------------------------|----------|-----------|----------|---|-----|----|-----|-----|-----|----|
| and Operation                                                                                    | dst      | src       | (Hex)    | ç |     | z  | s   | v   | D   | H  |
| DCPI/LDEPI dst, s                                                                                | rC       |           |          |   |     |    |     |     |     |    |
| ←rr + 1<br>st <del>←</del> src                                                                   | lrr      | r         | F3       |   |     |    |     |     |     |    |
| DW dst, src                                                                                      | RR       | RR        | C4       |   |     |    |     |     |     |    |
| st ← src                                                                                         | RR<br>RR | IR<br>IMM | C5<br>C6 |   |     |    |     | •   |     |    |
| ULT dst, src                                                                                     | RR       | R         | 84       | * |     | 0  | *   | *   |     |    |
|                                                                                                  | RR       | IR        | 85       |   |     |    |     |     |     |    |
|                                                                                                  | RR       | IM        | 86       |   |     |    |     |     |     |    |
| ХT                                                                                               |          |           | 0F       |   |     |    |     |     |     |    |
| C ← @IP<br>← IP + 2                                                                              |          |           |          |   |     |    |     |     |     |    |
| P .                                                                                              |          |           | FF       |   |     |    |     |     |     |    |
| dst,src<br>← dst OR src                                                                          | (Nc      | te 1)     | 4□       |   | -   | *  | *   | 0   |     |    |
| <b>)P</b> dst                                                                                    |          | R         | 50       |   |     | _  |     |     |     |    |
| ←@SP;<br>←SP + 1                                                                                 |          | IR        | 51       |   |     |    |     |     |     |    |
| <b>PUD</b> dst, src<br>← src<br>← IR – 1                                                         | R        | IR        | 92       |   |     |    |     |     |     |    |
| <b>PUI</b> dst, src<br>← src<br>← IR + 1                                                         | R        | IR        | 93       |   |     |    |     |     |     |    |
| ISH src                                                                                          |          | R         | 70       |   |     |    |     |     |     |    |
| ← SP - 1; @SP                                                                                    | ← src    | IR        | 71       |   |     |    |     |     |     |    |
| SHUD dst, src                                                                                    | IR       | R         | 82       |   |     |    |     |     |     |    |
| ← src                                                                                            |          |           |          |   |     |    |     |     |     |    |
| I <b>SHUI</b> dst, src<br>← IR + 1<br>: ← src                                                    | IR       | R         | 83       |   |     |    |     |     |     |    |
| CF<br>← 0                                                                                        |          |           | CF       | 0 |     |    | _   |     |     |    |
| <b>ET</b><br>C ← @SP; SP ← SF                                                                    | ° + 2    |           | AF       |   |     |    |     |     |     |    |
| L dst                                                                                            | R        |           | 90       | * |     | *  | *   | *   |     |    |
| $\leftarrow dst (7)$<br>$t (0) \leftarrow dst (7)$<br>$t (N + 1) \leftarrow dst (N)$<br>= 0 to 6 | IR       |           | 91       |   |     |    |     |     |     |    |

| nstruction                                                                                                                | Addr    | Mode  | Opcode   | Flags Affected |   |   |   |   |   |  |
|---------------------------------------------------------------------------------------------------------------------------|---------|-------|----------|----------------|---|---|---|---|---|--|
| and Operation                                                                                                             | dst     | src   | (Hex)    | С              | z | S | v | D | н |  |
| <b>RLC</b> dst<br>dst (0) $\leftarrow$ C<br>C $\leftarrow$ dst (7)<br>dst (N + 1) $\leftarrow$ dst (N)<br>N = 0 to 6      | R<br>IR |       | 10<br>11 | *              | * | * | * |   |   |  |
| <b>RR</b> dst<br>$C \leftarrow dst (0)$<br>dst (7) $\leftarrow dst (0)$<br>dst (N) $\leftarrow dst (N + 1)$<br>N = 0 to 6 | R<br>IR |       | E0<br>E1 | *              | * | * | * |   | _ |  |
| <b>RRC</b> dst<br>$C \leftarrow dst (0)$<br>dst (7) $\leftarrow C$<br>dst (N) $\leftarrow dst (N + 1)$<br>N = 0 to 6      | R<br>IR |       | C0<br>C1 | *              | * | * | * |   | _ |  |
| <b>SB0</b><br>BANK ← 0                                                                                                    |         |       | 4F       |                | _ |   | _ |   | - |  |
| <b>SB1</b><br>BANK ← 1                                                                                                    |         |       | 5F       |                |   | - |   |   |   |  |
| <b>SBC</b> dst,src<br>dst ← dst – src – C                                                                                 | (No     | te 1) | 3□       | *              | * | * | * | 1 | * |  |
| <b>SCF</b><br>C ← 1                                                                                                       |         |       | DF       | 1              |   |   |   | - |   |  |
| <b>SRA</b> dst<br>dst (7) ← dst (7)<br>C ← dst (0)<br>dst (N) ← dst (N + 1)<br>N = $0$ to 6                               | R<br>IR |       | D0<br>D1 | *              | * | * | 0 |   |   |  |
| <b>SRP</b> src<br>RP0 ← IM<br>RP1 ← IM + 8                                                                                |         | IM    | 31       |                |   |   |   |   |   |  |
| <b>SRP0</b><br>RP0 ← IM                                                                                                   |         | IM    | 31       |                |   |   | _ |   | _ |  |
| <b>SRP1</b><br>RP1 <b>←</b> IM                                                                                            |         | IM    | ЗI       |                |   |   |   |   |   |  |
| <b>SUB</b> dst,src<br>dst <b>←,</b> dst – src                                                                             | (No     | te 1) | 2□       | *              | * | * | * | 1 | * |  |

451

# **INSTRUCTION SUMMARY** (Continued)

| · · · · · · · · · · · · · · · · · · ·    | Addr     | Mode  | Opcode        | Flags Affected |   |   |   |   |   |  |
|------------------------------------------|----------|-------|---------------|----------------|---|---|---|---|---|--|
| Instruction<br>and Operation             | dst src  |       | Byte<br>(Hex) | С              | z | s | ۷ | D | н |  |
| <b>SWAP</b> dst<br>dst (0-3) ↔ dst (4-7) | R<br>IR  |       | F0<br>F1      |                | * | * | U |   |   |  |
| TCM dst, src<br>(NOT dst) AND src        | (No      | te 1) | 6□            |                | * | * | 0 | _ |   |  |
| TM dst,src<br>dst AND src                | (No      | te 1) | 7🗆            |                | * | * | 0 | _ |   |  |
| WFI                                      |          |       | ЗF            | ·              | _ | _ |   | _ |   |  |
| <b>XOR</b> dst,src<br>dst ← dst XOR src  | (Note 1) |       | B□            |                | * | * | Ó |   | - |  |

NOTE 1: These instructions have an identical set of addressing modes, which are encoded for brevity. The first opcode nibble identifies the command, and is found in the table above. The second nibble, represented by a 

, defines the addressing mode as shown in Table 6.:

#### Table 6. Second Nibble

| Add | r Mode | Lower         |
|-----|--------|---------------|
| dst | SIC    | Opcode Nibble |
| r   | r -    | 2             |
| r   | · Ir   | 3             |
| R   | R      | 4             |
| R   | IR     | 5             |
| R   | IM     | 6             |

For example, to use an opcode represented as  $x\square$  with an "RR" addressing mode, use the opcode "x4."

0 = Cleared to Zero

1 = Set to One

– Unaffected

✤ = Set or reset, depending on result of operation.

U = Undefined

# **SUPER-8 OPCODE MAP**

Upper Nibble (Hex)

|   |                                        |                                         |                                                               |                                                        |                                                           |                                                         | Lowe                                     | er Nibbl                                                  | e (Hex)                                   |                                                  |                                            |                      |                                      |                             |                       |              |
|---|----------------------------------------|-----------------------------------------|---------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|------------------------------------------|-----------------------------------------------------------|-------------------------------------------|--------------------------------------------------|--------------------------------------------|----------------------|--------------------------------------|-----------------------------|-----------------------|--------------|
|   | 0                                      | 1                                       | 2                                                             | 3                                                      | 4                                                         | 5                                                       | 6                                        | 7                                                         | 8                                         | 9                                                | A                                          | в                    | С                                    | Ď                           | ۰E                    | F            |
| 0 | 6<br><b>DEC</b><br>R1                  | 6<br>DEC<br>IR <sub>1</sub>             | 6<br>ADD<br>r1,r2                                             | 6<br><b>ADD</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>ADD</b><br>R <sub>1</sub> ,IM   | 10<br><b>BOR⁺</b><br>r <sub>0</sub> -R <sub>b</sub>       | 6<br>LD<br>r <sub>1</sub> ,R <sub>2</sub> | 6<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10<br><b>DJNZ</b><br>r <sub>1</sub> ,RA | 12/10<br>JR<br>cc,RA | 6<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10<br><b>JP</b><br>cc;DA | 6<br><b>INC</b><br>r1 | 14<br>NEXT   |
| 1 | 6<br><b>RLC</b><br>R <sub>1</sub>      | 6<br>RLC<br>IR <sub>1</sub>             | 6<br>ADC<br>r <sub>1</sub> ,r <sub>2</sub>                    | 6<br>ADC<br>r <sub>1</sub> ,lr <sub>2</sub>            | 10<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10<br><b>ADC</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>ADC</b><br>R <sub>1</sub> ,IM   | 10<br><b>BCP</b><br>r <sub>1</sub> ,b,R <sub>2</sub>      |                                           |                                                  |                                            |                      |                                      |                             |                       | 20<br>ENTER  |
| 2 | 6<br>INC<br>R <sub>1</sub>             | 6<br>INC<br>IR <sub>1</sub>             | 6<br>SUB<br>r1.r2                                             | 6<br><b>SUB</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>SUB</b><br>R <sub>1</sub> ,IM   | 10<br><b>вхоя•</b><br>r <sub>0</sub> -R <sub>b</sub>      |                                           |                                                  |                                            |                      |                                      |                             |                       | 22<br>EXIT   |
| 3 | 10 .<br><b>JP</b><br>IRR <sub>1</sub>  | NOTE<br>C                               | 6<br>SBC<br>r <sub>1</sub> ,r <sub>2</sub>                    | 6<br><b>SBC</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>SBC</b><br>R <sub>1</sub> ,IM   |                                                           |                                           |                                                  |                                            |                      |                                      |                             |                       | . 6<br>WFI   |
| 4 | 6<br><b>DA</b><br>R <sub>1</sub>       | 6<br>, <b>DA</b><br>IR <sub>1</sub>     | 6<br><b>OR</b><br>r <sub>1</sub> ,r <sub>2</sub>              | 6<br><b>OR</b><br>r <sub>1</sub> ,ir <sub>2</sub>      | <b>€</b> 0<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub> | 10<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>OR</b><br>R <sub>1</sub> ,IM    | 10<br><b>LDB⁺</b><br>r <sub>0</sub> -R <sub>b</sub>       |                                           |                                                  |                                            |                      |                                      |                             | ,                     | . 6<br>SBO   |
| 5 | 10<br><b>POP</b><br>R <sub>1</sub>     | 10<br><b>POP</b><br>IR <sub>1</sub>     | 6<br>AND<br>r <sub>1</sub> ,r <sub>2</sub>                    | 6<br><b>AŇD</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>AND</b><br>R <sub>1</sub> ,IM   | 8<br>BITC<br>r <sub>1</sub> ,b                            |                                           |                                                  |                                            |                      |                                      |                             |                       | 6<br>SBI     |
| 6 | 6<br>COM<br>R <sub>1</sub>             | 6<br><b>COM</b><br>IR <sub>1</sub>      | 6<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6<br><b>TCM</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>TCM</b><br>R <sub>1</sub> ,IM   | 10<br><b>BAND*</b><br>r <sub>0</sub> -R <sub>b</sub>      |                                           |                                                  |                                            |                      |                                      | Í                           |                       |              |
| 7 | 10/12<br><b>PUSH</b><br>R <sub>2</sub> | 12/14<br><b>PUSH</b><br>IR <sub>2</sub> | 6<br><b>TM</b><br>r <sub>1</sub> ,r <sub>2</sub>              | 6<br><b>TM</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>         | 10<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>TM</b><br>R <sub>1</sub> IM     | NOTE                                                      |                                           |                                                  |                                            |                      |                                      |                             |                       | , .          |
| 8 | 10<br><b>DECW</b><br>RR <sub>1</sub>   | 10<br>DECW<br>IR <sub>1</sub>           | 10<br><b>PUSHUD</b><br>IR <sub>1</sub> ,R <sub>2</sub>        | 10<br><b>PUSHUI</b><br>IR <sub>1</sub> ,R <sub>2</sub> | 24<br><b>MULT</b><br>R <sub>2</sub> ,RR <sub>1</sub>      | 24<br><b>MULT</b><br>IR <sub>2</sub> ,RR <sub>1</sub>   | 24<br><b>MULT</b><br>IM,RR <sub>1</sub>  | 10<br><b>LD</b><br>r <sub>1</sub> ,x,r <sub>2</sub>       |                                           |                                                  |                                            | -                    |                                      |                             |                       | 6<br>DI      |
| 9 | 6<br><b>RL</b><br>R <sub>1</sub>       | 6<br><b>RL</b><br>IR <sub>1</sub>       | 10<br><b>POPUD</b><br>IR <sub>2</sub> ,R <sub>1</sub>         | 10<br><b>POPUI</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 28/12<br><b>DIV</b><br>R <sub>2</sub> ,RR <sub>1</sub>    | 28/12<br><b>DIV</b><br>IR <sub>2</sub> ,RR <sub>1</sub> | 28/12<br>DIV<br>IM,RR <sub>1</sub>       | 10<br>LD<br>r <sub>2</sub> ,x,r <sub>1</sub>              |                                           |                                                  |                                            |                      |                                      |                             |                       | 6<br>El      |
| A | 10<br>INCW<br>RR <sub>1</sub>          | 10<br>INCW<br>IR <sub>1</sub>           | 6<br>CP<br>r <sub>1</sub> ,r <sub>2</sub>                     | 6<br><b>CP</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>         | 10<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>CP</b><br>R <sub>1</sub> ,IM    | NOTE<br>D                                                 |                                           |                                                  |                                            |                      |                                      |                             |                       | 14<br>RET    |
| в | 6<br>CLR<br>R <sub>1</sub>             | 6<br><b>CLR</b><br>IR <sub>1</sub>      | 6<br><b>XÓR</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6<br><b>XOR</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub>        | 10<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>XOR</b><br>R <sub>1</sub> ,IM   | NOTE<br>E                                                 |                                           |                                                  |                                            |                      |                                      |                             |                       | 16/6<br>IRET |
| с | 6<br><b>RRC</b><br>R1                  | 6<br>RRC<br>IR <sub>1</sub>             | 16/18<br>CPIJE<br>Ir,r <sub>2</sub> ,RA                       | 12<br>LDC*<br>r <sub>1</sub> ,lrr <sub>2</sub>         | 10<br><b>LDW</b><br>RR <sub>2</sub> ,RR <sub>1</sub>      | 10<br><b>LDW</b><br>IR <sub>2</sub> ,RR <sub>1</sub>    | 12<br><b>LDW</b><br>RR <sub>1</sub> ,IML | 6<br><b>LD</b><br>r <sub>1</sub> ,lr <sub>2</sub>         |                                           |                                                  |                                            |                      |                                      |                             |                       | 6<br>RCF     |
| D | 6<br><b>SRA</b><br>R <sub>1</sub>      | 6<br><b>SRA</b><br>IR <sub>1</sub>      | 16/18<br><b>CPIJNE</b><br>Ir <sub>1</sub> ,r <sub>2</sub> ,RA | 12<br>LDC*<br>r <sub>2</sub> ,lrr <sub>1</sub>         | 20<br>CALL<br>IA <sub>1</sub>                             |                                                         | 10<br><b>LD</b><br>IR <sub>1</sub> ,IM   | / 6<br>LD<br>lr <sub>1</sub> ,r <sub>2</sub>              |                                           |                                                  |                                            |                      |                                      |                             |                       | 6<br>SCF     |
| E | 6<br><b>RR</b><br>R <sub>1</sub>       | 6<br><b>RR</b><br>_IR <sub>1</sub>      | 16<br>LDCD*<br>r <sub>1</sub> ,lrr <sub>2</sub>               | 16<br>LDCI*<br>r <sub>1</sub> ,Irr <sub>2</sub>        | 10<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>         | 10<br><b>LD</b><br>IR <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>LD</b><br>R <sub>1</sub> ,IM    | 18<br><b>LDC*</b><br>r <sub>1</sub> ,Irr <sub>2</sub> ,xs |                                           |                                                  |                                            |                      |                                      |                             |                       | CCF          |
| F | 8<br>SWAP<br>R1                        | 8<br>SWAP<br>IR1                        | 16<br>LDCPD*<br>r <sub>2</sub> ,Irr <sub>1</sub>              | 16<br>LDCPI*<br>r <sub>2</sub> ,irr <sub>1</sub>       | 18<br>CALL<br>IRR1                                        | 10<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>      | 18<br><b>CALL</b><br>DA <sub>1</sub>     | 18<br>LDC*<br>r <sub>2</sub> ,Irr <sub>1</sub> ,xs        |                                           |                                                  |                                            |                      |                                      |                             |                       | 6<br>NOP     |



| Legend:                                        | *1 |
|------------------------------------------------|----|
| r = 4-bit address                              | B  |
| R = 8-bit address                              |    |
| b = bit number                                 |    |
| R1 or r1 = dst address                         | LC |
| R <sub>2</sub> or r <sub>2</sub> = src address |    |
|                                                |    |

\*Examples: 30R r<sub>0</sub>-R<sub>2</sub> is BOR r<sub>1</sub>,b,R<sub>2</sub> or BOR r<sub>2</sub>,b,R<sub>1</sub> .DC r<sub>1</sub>,Irr<sub>2</sub> is LDC r<sub>1</sub>,Irr<sub>2</sub> = program or LDE r<sub>1</sub>,Irr<sub>2</sub> = data

#### Sequence:

Opcode, first, second, third operands

NOTE. The blank areas are not defined.

#### Figure 11. Opcode Map

# INSTRUCTIONS

| Table | 7. | Super8 | Instructions |
|-------|----|--------|--------------|
|-------|----|--------|--------------|

| Mnemonic     | Operands                | Instruction                    |  |  |  |  |  |  |
|--------------|-------------------------|--------------------------------|--|--|--|--|--|--|
| Load Instruc | tions                   |                                |  |  |  |  |  |  |
| CLR          | dst                     | Clear                          |  |  |  |  |  |  |
| LD           | dst, src                | Load                           |  |  |  |  |  |  |
| LDB          | dst, src                | Load bit                       |  |  |  |  |  |  |
| LDC          | dst, src                | Load program memory            |  |  |  |  |  |  |
| LDE          | dist, src               | Load data memory               |  |  |  |  |  |  |
| LDCD         | dst, src                | Load program memory and        |  |  |  |  |  |  |
|              |                         | decrement                      |  |  |  |  |  |  |
| LDED         | dst, src                | Load data memory and           |  |  |  |  |  |  |
|              |                         | decrement                      |  |  |  |  |  |  |
| LDCI         | dst, src                | Load program memory and        |  |  |  |  |  |  |
|              |                         | increment                      |  |  |  |  |  |  |
| LDEI         | dst, src                | Load data memory and increment |  |  |  |  |  |  |
| LDCPD        | dst, src                | Load program memory with       |  |  |  |  |  |  |
|              |                         | pre-decrement                  |  |  |  |  |  |  |
| LDEPD        | dst, src                | Load data memory with          |  |  |  |  |  |  |
|              |                         | pre-decrement                  |  |  |  |  |  |  |
| LDCPI        | dst, src                | Load program memory with       |  |  |  |  |  |  |
|              |                         | pre-increment                  |  |  |  |  |  |  |
| LDEPI        | dst, src                | Load data memory with          |  |  |  |  |  |  |
|              |                         | pre-increment                  |  |  |  |  |  |  |
| LDW          | dst, src                | Load word                      |  |  |  |  |  |  |
| POP          | dst                     | Pop stack                      |  |  |  |  |  |  |
| POPUD        | dst, src                | Pop user stack (decrement)     |  |  |  |  |  |  |
| POPUI        | dst, src                | Pop user stack (increment)     |  |  |  |  |  |  |
| PUSH         | src                     | Push stack                     |  |  |  |  |  |  |
| PUSHUD       | dst, src                | Push user stack (decrement)    |  |  |  |  |  |  |
| PUSHUI       | dst, src                | Push user stack (increment)    |  |  |  |  |  |  |
| Arithmetic   | Arithmetic Instructions |                                |  |  |  |  |  |  |

| ADC  | dst, src | Add with carry      |    |
|------|----------|---------------------|----|
| ADD  | dst, src | Add                 |    |
| CP   | dst, src | Compare             |    |
| DA   | dst      | Decimal adjust      |    |
| DEC  | dst      | Decrement           |    |
| DECW | dst      | Decrement word      |    |
| DIV  | dst, src | Divide              |    |
| INC  | dst      | Increment           |    |
| INCW | dst      | Increment word      |    |
| MULT | dst, src | Multiply            |    |
| SBC  | dst, src | Subtract with carry | r. |
| SUB  | dst, src | Subtract            |    |
|      |          |                     |    |

### Logical Instructions

| AND | dst, src | Logical AND       |
|-----|----------|-------------------|
| COM | dst      | Complement        |
| OR  | dst, src | Logical OR        |
| XOR | dst, src | Logical exclusive |

| Mnemonic      | Operands         | Instruction                     |
|---------------|------------------|---------------------------------|
| Program Con   | trol Instruction | 1S ·                            |
| BTJRT         | dst, src         | Bit test jump relative on True  |
| BTJRF         | dst, src         | Bit test jump relative on False |
| CALL          | dst              | Call procedure                  |
| CPIJE         | dst, src         | Compare, increment and jump on  |
|               |                  | equal                           |
| CPLINE        | dst src          | Compare increment and jump on   |
| OFICIAL       | 000, 010         | non-equal                       |
|               | r det            | Decrement and jump on non-zoro  |
|               | , USL , a        | Enter                           |
|               |                  |                                 |
| EXII          |                  | Exit                            |
| IREI          |                  | Return from interrupt           |
| JP            | cc, dst          | Jump on condition code          |
| JP            | dst              | Jump unconditional              |
| JR            | cc, dst          | Jump relative on condition code |
| JR            | dst              | Jump relative unconditional     |
| NEXT          |                  | Next                            |
| RET           |                  | Return                          |
| WFI           |                  | Wait for interrupt              |
| Bit Manipulat | ion Instruction  | 18                              |
| BAND          | dst. src         | Bit AND                         |
| BCP           | dst src          | Bit compare                     |
| BITC          | det, ere         | Bit complement                  |
| BITE          | det              | Bit reset                       |
| DITE          | dot              | Bit act                         |
| BI13          |                  |                                 |
| BUR '         | usi, sic         |                                 |
| BXOR          | dst, src         | BIT EXClusive OR                |
| ICM           | dst, src         | lest complement under mask      |
| 1 IM          | dst, src         |                                 |
| Rotate and SI | hift Instruction | S                               |
| RL            | dst              | Rotate left                     |
| RLC           | dst              | Rotate left through carry       |
| RR            | dst              | Rotate right                    |
| RRC           | dst              | Rotate right through carry      |
| SRA           | dst              | Shift right arithmetic          |
| SWAP          | dst              | Swap nibbles                    |
| CPU Control   | Instructions     | ,<br>,                          |
| CCF           |                  | Complement carry flag           |
| DI            |                  | Disable interrupts              |
| EI            |                  | Enable interrupts               |
| NOP           |                  | ,<br>Do nothing                 |
| BCE           |                  | Reset carry flag                |
| SBO           | 1                | Set bank 0                      |
| SB1           |                  | Sot bank 1                      |
| 50 I          |                  |                                 |
| 30F           | <u>`</u>         |                                 |
| SHP           | SIC              | Set register pointers           |
| SRPO          | src              | Set register pointer zero       |
| SRP1          | SIC              | Set register pointer one        |

# INTERRUPTS

The Super8 interrupt structure contains 8 levels of interrupt, 16 vectors, and 27 sources.

Interrupt priority is assigned by level, controlled by the Interrupt Priority register (IPR). Each level is masked (or enabled) according to the bits in the Interrupt Mask register (IMR), and the entire interrupt structure can be disabled by clearing a bit in the System Mode register (R222).

The three major components of the interrupt structure are sources, vectors, and levels. These are shown in Figure 10 and discussed in the following paragraphs.

#### Sources

A source is anything that generates an interrupt. This can be internal or external to the Super8 MCU. Internal sources are hardwired to a particular vector and level, while external sources can be assigned to various external events. External interrupts are falling-edge triggered.

#### Vectors

The 16 vectors are divided unequally among the eight levels. For example, vector 12 belongs to level 2, while level 3 contains vectors 0, 2, 4, and 6.

The vector number is used to generate the address of a particular interrupt servicing routine; therefore all interrupts using the same vector must use the same interrupt handling routine.

#### Levels

Levels provide the top level of priority assignment. While the sources and vectors are hardwired within each level, the priorities of the levels can be changed by using the Interrupt Priority register (see Figure 8 for bit details).

If more than one interrupt source is active, the source from the highest priority level will be serviced first. If both sources are from the same level, the source with the lowest vector will have priority. For example, if the UART Receive Data bit and UART Parity Error bit are both active, the UART Parity Error bit will be serviced first because it is vector 16, and UART receive data is vector 20.

The levels are shown in Figure 12.

| INTERRUPT SOURCES                                                            | POLLING      | VECTORS | LEVELS |
|------------------------------------------------------------------------------|--------------|---------|--------|
| COUNTER 0 ZERO COUNT<br>EXTERNAL INTERRUPT (P26)<br>EXTERNAL INTERRUPT (P27) |              | 12      | IRQ2   |
| COUNTER 1 ZERO COUNT<br>EXTERNAL INTERRUPT (P36)                             |              | 14      | IRQ5   |
| HANDSHAKE CHANNEL 0<br>EXTERNAL INTERRUPT (P24)                              |              | 28      | IRQ4   |
| HANDSHAKE CHANNEL 1<br>EXTERNAL INTERRUPT (P34)                              |              | 30      | IRQ7   |
| RESERVED                                                                     | ,            | 0       |        |
| RESERVED                                                                     |              | 2       | IRQ3   |
| EXTERNAL INTERRUPT (P32)                                                     |              | 4       |        |
| EXTERNAL INTERRUPT (P22)                                                     |              | 6       |        |
| EXTERNAL INTERRUPT (P23)                                                     |              | 8       | IRQ0   |
| EXTERNAL INTERRUPT (P33)                                                     |              | 10      |        |
| UART RECEIVE OVERRUN<br>UART FRAMING ERROR                                   |              | 16      | 1      |
| UART WAKEUP DETECT<br>UART BREAK DETECT<br>UART CONTROL CHAR DETECT          |              | 18      | IRQ6   |
| UART RECEIVE DATA<br>EXTERNAL INTERRUPT (P30)                                |              | 20      |        |
| EXTERNAL INTERRUPT (P20)                                                     |              | 22      | 1      |
| UART ZERO COUNT<br>EXTERNAL INTERRUPT (P21)<br>UART TRANSMIT DATA            |              | 24      | IRQ1   |
| EXTERNAL INTERRUPT (P31)                                                     | <del>_</del> |         |        |

#### Figure 12. Interrupt Levels and Vectors

#### Enables

Interrupts can be enabled or disabled as follows:

- Interrupt enable/disable. The entire interrupt structure can be enabled or disabled by setting bit 0 in the System Mode register (R222).
- Level enable. Each level can be enabled or disabled by setting the appropriate bit in the Interrupt Mask register (R221).
- Level priority. The priority of each level can be controlled by the values in the Interrupt Priority register (R255, Bank 0).
- Source enable/disable. Each interrupt source can be enabled or disabled in the sources' Mode and Control register.

#### **Service Routines**

Before an interrupt request can be granted, a) interrupts must be enabled, b) the level must be enabled, c) it must be the highest priority interrupting level, d) it must be enabled at the interrupting source, and e) it must have the highest priority within the level.

If all this occurs, an interrupt request is granted.

- The Super8 then enters an interrupt machine cycle that completes the following sequence:
- It resets the Interrupt Enable bit to disable all subsequent interrupts.
- It saves the Program Counter and status flags on the stack.
- It branches to the address contained within the vector location for the interrupt.
- It passes control to the interrupt servicing routine.

When the interrupt servicing routine has serviced the interrupt, it should issue an interrupt return (IRET) instruction. This restores the Program Counter and status flags and sets the Interrupt Enable bit in the System Mode register.

#### **Fast Interrupt Processing**

The Super8 provides a feature called fast interrupt processing, which completes the interrupt servicing in 6 clock periods instead of the usual 22.

Two hardware registers support fast interrupts. The Instruction Pointer (IP) holds the starting address of the service routine, and saves the PC value when a fast interrupt occurs. A dedicated register, FLAG', saves the contents of the FLAGS register when a fast interrupt occurs.

To use this feature, load the address of the service routine in the Instruction Pointer, load the level number into the Fast Interrupt Select field, and turn on the Fast Interrupt Enable bit in the System Mode register.

When an interrupt occurs in the level selected for fast interrupt processing, the following occurs:

- The contents of the Instruction Pointer and Program Counter are swapped.
- The contents of the Flag register are copied into FLAG.
- The Fast Interrupt Status Bit in FLAGS is set.
- The interrupt is serviced.
- When IRET is issued after the interrupt service outline is completed, the Instruction Pointer and Program Counter are swapped again.
- The contents of FLAG' are copied back into the Flag register.
- The Fast Interrupt Status bit in FLAGS is cleared.

The interrupt servicing routine selected for fast processing should be written so that the location after the IRET instruction is the entry point the next time the (same) routine is used.

#### Level or Edge Triggered

Because internal interrupt requests are levels and interrupt requests from the outside are (usually) edges, the hardware for external interrupts uses edge-triggered flip-flops to convert the edges to levels.

The level-activated system requires that interrupt-serving software perform some action to remove the interrupting source. The action involved in serving the interrupt may remove the source, or the software may have to actually reset the flip-flops by writing to the corresponding Interrupt Pending register.

# STACK OPERATION

The Super8 architecture supports stack operations in the register file or in data memory. Bit 1 in the external Memory Timing register (R254 bank 0) selects between the two.

Register pair 216-217 forms the Stack Pointer used for all stack operations. R216 is the MSB and R217 is the LSB.

The Stack Pointer always points to data stored on the top of the stack. The address is decremented prior to a PUSH and incremented after a POP.

The stack is also used as a return stack for CALLs and interrupts. During a CALL, the contents of the PC are saved on the stack, to be restored later. Interrupts cause the contents of the PC and FLAGS to be saved on the stack, for recovery by IRET when the interrupt is finished.

When the Super8 is configured for an internal stack (using the register file), R217 contains the Stack Pointer. R216 may be used as a general-purpose register, but its contents will be changed if an overflow or underflow occurs as the result of incrementing or decrementing the stack address during normal stack operations.

#### **User-Defined Stacks**

The Super8 provides for user-defined stacks in both the register file and program or data memory. These can be made to increment or decrement on a push by the choice of opcodes. For example, to implement a stack that grows from low addresses to high addresses in the register file, use PUSHUI and POPUD. For a stack that grows from high addresses to low addresses in data memory, use LDEI for pop and LDEPD for push.

### **COUNTER/TIMERS**

The Super8 has two identical independently programmable 16-bit counter/timers that can be cascaded to produce a single 32-bit counter. They can be used to count external events, or they can obtain their input internally. The internal input is obtained by dividing the crystal frequency by four.

The counter/timers can be set to count up or down, by software or external events. They can be set for single or continuous cycle counting, and they can be set with a bi-value option, where two preset time constants alternate in loading the counter each time it reaches zero. This can be used to produce an output pulse train with a variable duty cycle. The counter/timers can also be programmed to capture the count value at an external event or generate an interrupt whenever the count reaches zero. They can be turned on and off in response to external events by using a gate and/or a trigger option. The gate option enables counts only when the gate line is Low; the trigger option turns on the counter after a transient High. The gate and trigger options used together cause the counter/timer to work in gate mode after initially being triggered.

The control and status register bits for the counter/timers are shown in Figure 5.

### DMA

The Super8 features an on-chip Direct Memory Access (DMA) channel to provide high bandwidth data transmission capabilities. The DMA channel can be used by the UART receiver, UART transmitter, or handshake channel 0. Data can be transferred between the peripheral and contiguous locations in either the register file or external data memory. A 16-bit count register determines the number of transactions to be performed; an interrupt can be generated when the count is exhausted. DMA transfers to or from the register file require six CPU clock cycles; DMA transfers to or from external memory take ten CPU clock cycles, excluding wait states.

# **ABSOLUTE MAXIMUM RATINGS**

Voltage on all pins with respect

# STANDARD TEST CONDITIONS

Figure 14 shows the setup for standard test conditions. All voltages are referenced to ground, and positive current flows into the reference pin.

Standard conditions are:

- $+4.75V \le V_{CC} \le +5.25V$
- GND = 0V
- $0^{\circ}C \leq T_A \leq +70^{\circ}C$

Stresses greater than these may cause permanent damage to the device. This is a stress rating only; operation of the device under conditions more severe than those listed for operating conditions may cause permanent damage to the device. Exposure to absolute maximum ratings for extended periods may also cause permanent damage.



Standard Test Load

# **DC CHARACTERISTICS**

| Symbol          | Parameter                      | Min          | Max             | Unit | Condition                          |
|-----------------|--------------------------------|--------------|-----------------|------|------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8          | V <sub>CC</sub> | V    | Driven by External Clock Generator |
| V <sub>CL</sub> | Clock Input Low Voltage        | <i>→</i> 0.3 | 0.8             | V    | Driven by External Clock Generator |
| VIH             | Input High Voltage             | 2.2          | Vcc             | V    |                                    |
| VIL             | Input Low Voltage              | -0.3         | 0.8             | V    | ,                                  |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8          | Vcc             | V .  |                                    |
| V <sub>RL</sub> | Reset Input Low Voltage        | - 0.3        | 0.8             | V    |                                    |
| V <sub>OH</sub> | Output High Voltage            | 2.4          |                 | , v  | $I_{OH} = -400 \mu A$              |
| V <sub>OL</sub> | Output Low Voltage             |              | 0.4             | ·V   | $I_{OL} = +4.0 \text{ mA}$         |
| hL '            | Input Leakage                  | - 10         | 10              | μA   |                                    |
| IOL             | Output Leakage                 | - 10         | 10              | μA   |                                    |
| liR             | Reset Input Current            |              | - 50            | μA   |                                    |
| lcc             | V <sub>CC</sub> Supply Current |              | 320             | mA   |                                    |

# INPUT HANDSHAKE TIMING





Fully Interlocked Mode

Strobed Mode

# AC CHARACTERISTICS (20 MHz)

Input Handshake

|   | Number | Symbol       | Parameter                    | Min | Max | Notes*‡        |
|---|--------|--------------|------------------------------|-----|-----|----------------|
|   | 、1     | TsDI(DAV)    | Data In to Setup Time        | 0   |     |                |
|   | 2      | TdDAVIf(RDY) | DAV ↓ Input to RDY ↓ Delay   |     | 200 | <sup>^</sup> 1 |
|   | 3      | ThDI(RDY)    | Data In Hold Time from RDY↓  | 0   |     |                |
|   | 4      | TwDAV        | DAV In Width                 | 45  |     |                |
| , | 5      | ThDI(DAV)    | Data In Hold Time from DAV ↓ | 130 |     |                |
|   | 6      | TdDAV(RDY)   | DAV ↑ Input to RDY ↑ Delay   |     | 100 | 2              |
|   | 7      | TdRDYf(DAV)  | RDY ↓ Output to DAV ↑ Delay  | 0   |     | ,              |

NOTES:

1. Standard Test Load

2. This time assumes user program reads data before DAV Input goes high. RDY will not go high before data is read.

‡Times given are in ns.

\*Times are preliminary and subject to change.

# OUTPUT HANDSHAKE TIMING





**Fully Interlocked Mode** 



# AC CHARACTERISTICS (12 MHz, 20 MHz)

Output Handshake

| Number | Symbol       | Parameter                   | Min | Max | Notes*‡ |
|--------|--------------|-----------------------------|-----|-----|---------|
| 1.     | TdDO(DAV)    | Data Out to DAV ↓ Delay     | 90  |     | 1,2     |
| 2      | TdRDYr(DAV)  | RDY ↑ Input to DAV ↓ Delay  | 0   | 110 | 1       |
| 3      | TdDAVOf(RDY) | DAV ↓ Output to RDY ↓ Delay | 0   |     |         |
| 4      | TdRDYf(DAV)  | RDY ↓ Input to DAV ↑ Delay  | 0   | 110 | 1       |
| . 5    | TdDAVOr(RDY) | DAV ↑ Output to RDY ↑ Delay | 0   |     |         |
| 6      | TwDAVO       | DAV Output Width            | 150 | *   | 2       |

NOTES:

1. Standard Test Load

2. Time given is for zero value in Deskew Counter. For nonzero value of n where n = 1, 2, . . . 15 add 2 × n × TpC to the given time.

‡Times given are in ns.

\*Times are preliminary and subject to change.

# AC CHARACTERISTICS (12 MHz)

Read/Write

|        |             |                                       | Norma | Timing | Extende | d Timing |         |
|--------|-------------|---------------------------------------|-------|--------|---------|----------|---------|
| Number | Symbol      | Parameter                             | Min   | Max    | Min     | Max      | Notes‡* |
| 1      | TdA(AS)     | Address Valid to AS t Delay           | 35    |        | 115     |          |         |
| 2      | TdAS(A)     | AS ↑ to Address Float Delay           | 65    |        | 150     |          |         |
| 3      | TdAS(DR)    | AS ↑ to Read Data Required Valid      |       | 270    |         | 600      | . 1     |
| 4      | TwAS        | AS Low Width                          | 65    |        | 150     |          |         |
| 5      | TdA(DS)     | Address Float to DS ↓                 | 20    |        | 20      |          |         |
| 6a     | TwDS(Read)  | DS (Read) Low Width                   | 225   |        | 470     |          | 1       |
| 6b     | TwDS(Write) | DS (Write) Low Width                  | 130   |        | 295     |          | 1       |
| 7      | TdDS(DR)    | DS ↓ to Read Data Required Valid      |       | 180    |         | 420      | 1       |
| . 8    | ThDS(DR)    | Read Data to DS ↑ Hold Time           | 0     |        | 0       |          |         |
| 9      | TdDS(A)     | DS↑ to Address Active Delay           | 50    |        | 135     |          |         |
| 10     | TdDS(AS)    | DS ↑ to AS ↓ Delay                    | 60    |        | 145     |          |         |
| 11     | TdDO(DS)    | Write Data Valid to DS (Write)↓ Delay | 35    |        | 115     |          |         |
| 12     | TdAS(W)     | AS ↑ to Wait Delay                    |       | 220    |         | 600      | . 2     |
| 13     | ThDS(W)     | DS↑ to Wait Hold Time                 | 0     |        | 0       |          |         |
| . 14   | TdRW(AS)    | R/W Valid to AS ↑ Delay               | 50    |        | 135     |          |         |

NOTES:

1. WAIT states add 167 ns to these times.

2. Auto-wait states add 167 ns to this time.

‡ All times are in ns and are for 12 MHz input frequency.

\* Timings are preliminary and subject to change.

# AC CHARACTERISTICS (20 MHz)

Read/Write

|        |             | , , , , , , , , , , , , , , , , , , , , | Norma | Timing | Extende | d Timing |                                       |
|--------|-------------|-----------------------------------------|-------|--------|---------|----------|---------------------------------------|
| Number | Symbol      | Parameter                               | Min   | Max    | Min     | Max      | Notes‡*                               |
| 1      | TdA(AS)     | Address Valid to AS ↑ Delay             | 20    |        | 50      |          | · · · · · · · · · · · · · · · · · · · |
| 2      | TdAS(A)     | AS ↑ to Address Float Delay             | 35    |        | 85      |          |                                       |
| 3      | TdAS(DR)    | AS ↑ to Read Data Required Valid        |       | 150    |         | 335      | 1                                     |
| 4      | TwAS        | AS Low Width                            | 35    |        | 85      |          |                                       |
| 5      | TdA(DS)     | Address Float to DS ↓                   | 0     |        | 0       |          |                                       |
| 6a     | TwDS(Read)  | DS (Read) Low Width                     | 125   |        | 275     |          | 1                                     |
| 6b     | TwDS(Write) | DS (Write) Low Width                    | 65    |        | 165     |          | 1                                     |
| 7      | TdDS(DR)    | DS ↓ to Read Data Required Valid        |       | 80     |         | 225      | 1                                     |
| / 8    | ThDS(DR)    | Read Data to DS ↑ Hold Time             | 0     |        | 0       |          |                                       |
| 9      | TdDS(A)     | DS ↑ to Address Active Delay            | 20    |        | 70      |          |                                       |
| 10     | TdDS(AS)    | DS↑toAS↓Delay                           | 30    |        | 80      |          |                                       |
| 11     | TdDO(DS)    | Write Data Valid to DS (Write)↓Delay    | 10    |        | 50      |          |                                       |
| 12     | TdAS(W)     | AS ↑ to Wait Delay                      |       | 90     |         | 335      | 2                                     |
| 13     | ThDS(W)     | DS ↑ to Wait Hold Time                  | 0     |        | 0       |          | *                                     |
| 14     | TdRW(AS)    | R/W Valid to AS ↑ Delay                 | 20    |        | 70      |          |                                       |

.

NOTES:

1. WAIT states add 100 ns to these times.

2. Auto-wait states add 100 ns to this time.

‡ All times are in ns and are for 20 MHz input frequency.

\* Timings are preliminary and subject to change.



**External Memory Read and Write Timing** 



EPROM Read Timing

# AC CHARACTERISTICS (20 MHz) EPROM Read Cycle

| Number | Symbol  | Parameter                           | Min | Max | Notes‡* |
|--------|---------|-------------------------------------|-----|-----|---------|
| - 1    | TdA(DR) | Address Valid to Read Data Required | , - | 170 | 1       |
|        |         | Valid                               |     | 1/0 |         |

NOTES:

1. WAIT states add 167 ns to these times.

‡All times are in ns and are for 12 MHz input frequency.

\*Timings are preliminary and subject to change.



August 1987

# GETTING STARTED WITH THE ZILOG SUPER8

by Charles M. Link, II

Any time an engineer switches to a new processor, he usually begins the time consuming process of learning the quirks of the new part. This article is the first of a series of articles written to speed that transition time from any other processor to the Zilog Super8.

Getting started is the most difficult part of switching to a strange new processor and development tools. Weeks can be spent just getting the first lines of initialization code written and successfully assembled. Testing the code becomes another problem. The software from this article series has been tested and it should be possible to copy most of the software directly to a user's application. All of the software is available in machine readable form as noted at the end of the article.

This first article demonstrates the proper initialization of the Zilog Super8 microcontroller. It sets up a Z8800 ROMLESS for 64K bytes of external program memory, although most typical applications probably do not require more than maybe 4K or 8K bytes. Ports 2 and 3, which are bit mappable as inputs or outputs, are set into the output mode. Port 4, also bit mappable, is set into the input mode. A hardware schematic has been included as an example.

The hardware schematic shown defines a simple Super8 implementation that was used to test the code in this series of articles. This example defines a simple evaluation board that contains 32K bytes of programable EPROM, and up to 32K bytes of RAM. The design contains a simple RS-232 interface that is used in future articles of the series. The entire board, including the RS-232 interface, is powered from 5 volts. The RAM battery option allows the software to be downloaded into the RAM and saved if power fails. Additional logic on the design allows a user to protect the lower half of RAM with a simple jumper change. This prevents the processor from destroying executable code if it goes off into space on a power failure.

Specifically, the ROMLESS Super8 is used as the core. The Super8 requires a latch to demultiplex the address from the data bus. A 74LS373 fits nicely here, requiring only an inverter to correct for the address strobe. The 'LS373 with inverter is preferred here rather than a single 'LS374 because the 'LS373 is a transparent latch and will present the address earlier than the 'LS374. JU1 selects the EPROM size, correcting for the /PGM pin on 2764 and 27128 EPROMs. It is necessary to use pull down resistors on the upper 4 bits of the address bus be-

cause on reset, the ROMLESS Super8 defines only 12 bits for address; the other 4 are set as inputs. Since LS-TTL devices require more current to pull down the inputs, this pull down trick will only work for MOS and CMOS inputs, hence the requirement for the logic chips in this design to be HCT type devices.

The remaining logic is required to select the EPROM or RAM. JU2 selects the half-RAM protect mode. JU3 is set to determine what size ram to protect. This circuit allows the lower half of CMOS battery backed RAM to be read only, and removes chip select on any writes to that address space. Of course, that exact circuitry and the battery is optional, and might be replaced by a power threshold detector. On the other front, a Maxim MAX 232 provides the RS-232 interface requiring only 5 volts.

To make the software initialization more interesting, a few other typical initialization tasks are demonstrated. The entire block of registers (user ram) is cleared to zero, and one of the counter timer units is initialized to provide a periodic interrupt to form the heart of a real time clock function.

The program shows the typical pseudo-op usage demonstrated. This article series uses a cross assembler available from Zilog for either an IBM PC or a VAX operating under VMS. The program begins by defining the registers used as general purpose storage. This is done so the user does not have to refer to register numbers, but may refer to a name equated to the register.

The first 32 bytes of every program (beginning at 0000H) always contain the interrupt vectors for the different sources. Using the Zilog assembler, the .WORD pseudo-op defines a pair of bytes for each of the 16 sources. Program execution begins at location 0020H. Since copyright requirements usually require the notice as close to the beginning as possible, it becomes necessary to jump around an ASCII string. The .ASCII pseudo-op generates the necessary string for this notice.

463
The source code describes almost completely, without further explaination, the entire initialization. Once initialized, the processor loops in a WAIT loop waiting on the periodic interrupt generated by the counter/timer. The counter timer interrupts 60 times per second, and the interrupt bumps ram storage locations representing seconds, minutes, and hours. Each time a location is bumped, an external port line is toggled so that those without emulators can see some activity with an oscilloscope.

One point of notice, is the interrupt service routine for the timer. One must reset the end of count interrupt bit (the source of interrupt) before exiting the interrupt service routine.

In the next article of this series, we will take the same basic initialization routine and modify it to support the serial UART. That article will demonstrate polled serial communications using the Zilog Super 8.

[Editors note: The sofware for this series is available on an IBM PC diskette and is included with the Super 8 Emulator package available from Creative Technology Corporation, 5144 Peachtree Road, Suite 301, Atlanta, GA 30341. (404) 455-8255. Any Zilog Field Application engineer should also be able to provide copies of the software on a user provided diskette.]

: .TITLE Sample Zilog Super 8 Initialization : TITLE: INIT.S8 ;= ;= DATE: JUNE 17, 1986 TO DEMONSTRATE INITIALIZATION ;= PURPOSE: OF THE ZILOG SUPER 8 USING THE := **ZILOG ASMS8 ASSEMBLER** := CHARLES M. LINK, II := PROGRAMMER: . PAGE 55 ;set maximum page size to 55 lines : 1 :\* REGISTER EQUATE TABLE period: .equ 0 ;period timer second: .equ 1 ;seconds timer minute: .equ 2 ;minutes timer hours: .equ 3 ;hours timer ;\* :\* INTERRUPT VECTOR TABLE INTRO: .WORD INTRET ;this area should always be defined INTR1: . WORD INTRET ;as it reserves the lower 32 bytes INTR2: ; for the interrupt table. .WORD INTRET the name .WORD ; of the subroutine for each particular INTR3: INTRET INTR4: . WORD INTRET ; interrupt service would normally be INTR5: . WORD INTRET ;named here. INTR6: .WORD TIMERO INTR7: .WORD INTRET INTR8: WORD TNTRET INTR9: . WORD INTRET INTR10: .WORD INTRET .WORD INTR11: INTRET INTR12: .WORD INTRET INTR13: .WORD INTRET INTR14: .WORD INTRET INTR15: .WORD INTRET ; \* : \* START OF PROGRAM EXECUTION ;\* :1

| START:   | jr       | START1            | <pre>;program execution unconditionally ;begins at this location after reset</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | NOOTT    |                   | ; and power up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          | .ASCII   | .KET 0 6/16/86.   | containing release info, copyright, etc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| START1:  | dì       |                   | ; begin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | sb0      |                   | ;select register bank 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | ld       | EMT, #00000000B   | <pre>;external memory timing=no wait input, normal<br/>;memory timing, no wait states, stack internal,<br/>;and DMA internal</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          | ld       | P0,#00H           | address begins at 0000h, set upper byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|          | lđ       | POM, #11111111B   | ;select all lines as address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          | 1d       | PM,#00110000B     | ;enable port 0 as upper 8 bits address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          | ld       | H1C,#0000000B     | ;handshake not enabled port 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ;        |          |                   | ··· ··· ·· ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| port 1   | is defi  | ned in romless pa | art as address/data. it is not necessary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ;here t  | o initia | lize that port    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ;        | 1.4      | D0 #000           | anant 2 autouts lou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | 10       | P2,#00H           | port 2 outputs low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          | 14       | P2AW #10101010B   | $\cdot$ point 5 outputs fow<br>$\cdot$ point 5 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          | 14       | P2RM #101010100   | $r_{12}$ $r_{12}$ $r_{12}$ $r_{12}$ $r_{12}$ $r_{13}$ $r$ |
|          | 14       | P2CM #10101010B   | $n_{34}$ 35 24 25 as output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          | 10       | P2DM, #10101010B  | $p_{36,37,26,27}$ as output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ;        |          |                   | , <u>Footon 100100 and canefact</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| •        | 1d       | P4,#00000000B     | clear port 4 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          | 1d       | P4D, #11111111B   | set all bits of P4 as inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|          | ld       | P40D, #00000000B  | active push/pull [not necessary since all                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| •        |          |                   | ; bits are inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ;        |          |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ;basic ; | Super 8  | I/O is initialize | ed, now internal registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          | ld       | RP0,#0C0H         | ;set working register low to lower 8 bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          | 1d       | RP1,#0C8H         | ;set working register high to upper 8 bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          | ld       | SPL,#OFFH         | ;set stack pointer to start at top of set two                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| RP1,#0CBH ;set working register high to up<br>SPL,#0FFH ;set stack pointer to start at i<br>;note here that only lower 8 bi<br>;for stack pointer. location 00<br>;as stack operation. SPH is gen<br>:storage. | wer 8 bytes    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SPL,#OFFH ;set stack pointer to start at ;<br>note here that only lower 8 bi<br>;for stack pointer. location 0<br>;as stack operation. SPH is gen<br>:storage.                                                 | pper 8 bytes   |
| ; for stack pointer. location 01<br>; as stack operation. SPH is gen<br>:storage.                                                                                                                              | top of set two |
| ; as stack operation. SPH is get<br>:storage.                                                                                                                                                                  | ts are used    |
| :storage.                                                                                                                                                                                                      | neral purpose  |
| ,                                                                                                                                                                                                              |                |

; now clear the internal memory and stack area

| ZERO: | ld<br>clr | SPH,#OFFH<br>@SPH<br>SPU | ;point to top of general purpose register<br>;zero it                   |
|-------|-----------|--------------------------|-------------------------------------------------------------------------|
|       | jr<br>clr | nz,ZERO<br>@SPH          | <pre>;do it until register set is all cleared ;zero last register</pre> |

; ; ; cpu and memory now initialized, set up timer for real time clock ;

| i          |            |                   |                                                |
|------------|------------|-------------------|------------------------------------------------|
|            | ld         | SYM, #00000000B   | disable fast interrupt response;               |
|            | 1 <b>d</b> | IPR, #00000010B   | ; interrupt priority                           |
|            |            |                   | ;IRQ2>IRQ3>IRQ4>IRQ5>IRQ6>IRQ7>IRQ0>IRQ1       |
|            | 1d         | IMR,#00000100B    | ;enable only interrupt 2                       |
|            | sb1        |                   | select bank 1                                  |
|            | 1d         | COTCH, #^HB(50000 | ) ;high byte of time constant                  |
|            | 1d         | COTCL. #^LB(50000 | )) ; low byte of time constant                 |
|            |            |                   | 12.000.000 hertz / 4 / 50.000 = 60 hertz       |
|            |            |                   | :12 Mhz is xtal freq. 4 is internal divider    |
|            | 1d         | COM. #00000100B   | ;p27,37 is I/O, programmed up/down, no capture |
|            |            |                   | timer mode is selected                         |
|            | sb0        |                   | ;select bank 0                                 |
|            | 1d         | COCT.#10100101B   | continuous, count down, load counter,          |
|            |            |                   | zero count interrupt enable, enable counter    |
| ;          |            |                   | ·····                                          |
| ;<br>timer | is initi   | alized, now lets  | enable interrupts and wait                     |
| :          |            | ,                 |                                                |
|            | ei         | •                 | ;enable interrupts                             |
|            |            |                   |                                                |

|      | er  |
|------|-----|
| AIT: | nop |
|      | nop |
|      | nop |
|      | nop |
|      | jr  |

WAIT

;

;

:

;loop back

|    | 1. <b>19</b> 14 - 11 |              |                 |                                    |   |
|----|----------------------|--------------|-----------------|------------------------------------|---|
| ٢, |                      | nop          | •               |                                    |   |
|    | 김 사람이 같아.            | nop          |                 |                                    |   |
|    | • /                  | nop          |                 |                                    | , |
|    | TIMERO:              | inc          | period          | ; bump periodic counter (60 hertz) |   |
|    | · · ·                | ср           | period,#60      | ;one second yet?                   |   |
|    |                      | jr           | ne, NOROLL      | ;no rollover                       |   |
|    |                      | xor          | P2,#00000001B   | ;complement the second bit         |   |
|    |                      | clr          | period          | start it over again                |   |
|    |                      | inc          | second          | ; bump the seconds timer           |   |
|    |                      | CD           | second, #60     | ;reached maximum                   |   |
|    |                      | ir           | ne,NOROLL       | ;no rollover                       |   |
|    |                      | xor          | P2,#00000010B   | ; complement the minute bit        |   |
|    |                      | clr          | second          | start it over again                |   |
|    |                      | inc          | minute          | ; bump the minutes timer           |   |
|    |                      | ср           | minute,#60      | ;reached maximum                   |   |
|    |                      | jr           | ne,NOROLL       | ;no rollover                       |   |
|    |                      | xor          | P2,#00000100B   | ;complement the hour bit           |   |
|    |                      | clr          | minute          | start it over again;               |   |
|    |                      | inc          | hours           | ;bump the hours timer              |   |
|    |                      | ср           | hours,#24       | ;reached maximum                   |   |
|    |                      | jr           | ne,NOROLL       | ;no rollover                       |   |
|    |                      | clr          | hours           | ;start it over again               |   |
|    | NOROLL:              | or           | COCT,#00000010B | reset end of count interrupt       |   |
| 4  |                      | nop          |                 |                                    | ľ |
|    |                      | nop          |                 |                                    |   |
|    | INTRET:              | iret         |                 | ;and return from interrupt         |   |
|    | ;                    |              |                 |                                    |   |
|    | ;                    |              |                 |                                    |   |
|    | ;                    | THE          |                 |                                    |   |
|    |                      | <b>P</b> (1) |                 |                                    |   |



August 1987

#### **Application Note**

# POLLED ASYNCHRONOUS SERIAL OPERATION WITH THE ZILOG SUPER8

by Charles M. Link, II

Next, the baud rate generator must be loaded. The formula for determining the baud rate is shown below:

TIME CONSTANT = (XTAL FREQ / 8 / CLOCK MULT / DESIRED RATE) - 1

where TIME CONSTANT is a 16 bit value, XTAL FREQ is the crystal ifrequency in hertz, CLOCK MULT is the clock rate loaded into UART MODE A register (as above X1, X16, X32, and X64), and DESIRED rate is the desired bit rate in bits per second. Note that the baud rate generator may be used as an additional counter, and may be loaded with any value permitting just about any crystal frequency to operate the Super8.

The cross-assembler permitted a single 16-bit decimal number to be loaded into the UART BAUD RATE GEN-ERATOR, high and low byte, without unnecessary figuring using the high/low byte pseudo-op.

The initialization sequence continues, with the UART MODE B register next. This example sends port 21 data to the port 21 pin. An option allows different clocks to be sent out from this pin. It could be used for clocking external logic, or for diagnostic purposes to make sure the baud rate generator is running. Auto-echo is not selected in this application, as that is primarily what the example software does. The receive and transmit clock input is the baud rate generator and the generator source is the internal clock; the crystal divided by four. Since the baud rate generator has been loaded, it is enabled. and the UART is set for normal operation (without loopback). Loopback operation permits transmitting and receiving data without any external logic in front of the Super8.

The UART TRANSMIT CONTROL register is initialized next in the sequence. Select transmit data out on port 31 and transmit enable. The stop bits are optional, and the DMA and WAKE-UP enables are for features discussed in future application articles. At this point, the transmitter is operational, and except for housekeeping, is usable. The housekeeping is in reference to selecting the bank 0 by executing the SB0 instruction.

Since polled mode communications are desired, all of the UART interrupts are disabled by loading the UART IN-TERRUPT ENABLE with all zeros. Lastly, the receiver must be enabled by setting bit 0 of the UART RECEIVE CONTROL register.

The transition from one processor to another often involves many hours of trial-and-error software development to determine the quirks (manufacturers call it features) of the part. Once the real features are discovered, programming the processor to perform as described can be hazardous to one's health. This article, the second in a series of eight, attempts to introduce the Zilog Super8 user to the serial communications port, and its initialization in a polled serial environment.

The universal asynchronous receiver/transmitter (UART) on the Super8 is a fairly unique implementation among single chip microcomputers in that it supports all of the functions generally available only on chip level UARTs. The UART is a close approximation of the Z80 DART device in one channel. It supports independent receiver/transmitter clocking, 5 to 8 bits per character, plus optional odd or even parity, and even an optional wake-up bit. The UART can serve full duplex communications via polled, interrupt, or DMA modes of operation. Auto-echo and internal loopback can be programmed as options. The most unique of the UART features is the character match and interrupt option.

The following article describes the initialization and use of the UART in a polled environment. This software has been tested and provides several routines that may be copied into a user's software. Although the demonstration software does not do much, it is fully functional as a stand-alone program, and may be "burned" into eprom as a test.

The basic software is almost the same general purpose initialization software from the first article in the series. Routines set-up counter/timer 0 for a real time clock option. Note, however, the change to configuration register P2AM. It is necessary to configure port 30 as input for receive data and p31 as output for transmit data.

The UART initialization sequence begins by setting the functions in the UART MODE A register. Since the UMA register is in the alternate bank, the instruction SB1 must be executed to gain access to the following registers. The loaded data selects a X16 clock, 8 bits per character, no parity, and no wake up values. Note that the clock options are X1, X16, X32, and X64. For true asynchronous operation, a clock multiplier option of at least X16 is required. The X1 mode could be used for externally syncing the received data to the UART. The transmitter is not affected.

This program primarily sends a message to the console and then accepts input from the console and echos it upon receiving a carriage return. It is necessary to delay sending data to the console after initialization because the transmit data line is in the SPACE state when idle. Alternately, add a pull-up resistor to the output, and while idle and before initialized, it would exibit the MARK state.

The transmit character routine "SENDC" monitors the TRANSMIT BUFFER EMPTY bit of the UART TRANS-MIT CONTROL register. When this bit is a "1", the transmit buffer is empty and may be loaded with a new character for transmission. To transmit a character, load the character into the UART data register (UIO). The receive character routine "GETC" monitors the RECEIVE CHARACTER AVAILABLE bit of the UART RECEIVE CONTROL register. When this bit is a "1", a new character has been received by the UART.

The polled mode of UART operation is simple. Making the UART operate in an interrupt mode requires a few minor modifications, and DMA mode requires a few more modifications. Those modes are the subject of future application articles in this series.

.TITLE Sample Zilog Super 8 Serial Port Initialization ;== UART1.S ;= TITLE: ;= DATE: JULY 17. 1986 ;= PURPOSE: TO DEMONSTRATE INITIALIZATION ;= AND USAGE OF SERIAL PORT IN • == POLLED MODE. ;= ASSEMBLER: ZILOG ASMS8 ASSEMBLER ;= CHARLES M. LINK, II PROGRAMMER: := : : ; . PAGE 55 ;set maximum page size to 55 lines :\* ;\* ;\* GENERAL EQUATES ;\* ; \*: CR: .equ 0 d H ;carriage return LF: 0aH ;line feed .eau : ;\* :\* ;\* REGISTER EQUATE TABLE :\* :\*\* period: .equ ٥ ;period timer second: .equ 1 ;seconds timer minute: .equ 2 ;minutes timer hours: .equ 3 ;hours timer ;working register equates MPTR: .equ RR8 ;message pointer for external memory ;\*\* \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* ;\* ;\* INTERRUPT VECTOR TABLE \* ;\* INTRO: .WORD INTRET ;this area should always be defined .WORD INTR1: TNTRET ;as it reserves the lower 32 bytes INTR2: .WORD INTRET ; for the interrupt table. the name ; of the subroutine for each particular INTR3: .WORD INTRET INTR4: .WORD INTRET ; interrupt service would normally be INTR5: .WORD INTRET ;named here. INTR6: .WORD TIMERO INTR7: .WORD INTRET INTR8: .WORD INTRET INTR9: .WORD INTRET INTR10: .WORD INTRET .WORD INTR11: INTRET INTR12: .WORD INTRET

INTR13: .WORD INTRET INTR14: .WORD INTRET INTR15: .WORD TNTRET :\*\* \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* ;\* ;\* START OF PROGRAM EXECUTION ;\* \*\*\*\*\*\*\* 2 \* 1 START: jr START1 ;program execution unconditionally ; begins at this location after reset ; and power up. .ASCII 'REL 0 7/17/86' ;jump around optional ascii string ; containing release info, copyright, etc. START1: di ;begin sb0 ;select register bank 0 ;external memory timing=no wait input, normal EMT, #0000000B 1d ;memory timing, no wait states, stack internal, ;and DMA internal ld P0,#00H ;address begins at 0000h, set upper byte ld POM, #11111111B ;select all lines as address ;enable port 0 as upper 8 bits address
;handshake not enabled port 0 ld PM, #00110000B 1d H1C,#0000000B ; port 1 is defined in romless part as address/data. it is not necessary ;here to initialize that port ; 14 P2,#00H ;port 2 outputs low 1d P3,#00H ;port 3 outputs low P2AM, #10001010B ;p31,20,21 as output,p30 input ld ; it is necessary here to configure p30 as input ; for the receive data, and p31 as output for ;transmit data for UART P2BM, #10101010B ;p32,33,22,23 as output P2CM, #10101010B ;p34,35,24,25 as output P2DM, #10101010B ;p36,37,26,27 as output ld ld 14 ; 1d P4,#0000000B ;clear port 4 register P4D, #11111111B ;set all bits of P4 as inputs 14 ld P40D, #00000000B ;active push/pull [not necessary since all ; bits are inputs ;basic Super 8 I/O is initialized, now internal registers 1d RP0,#0C0H ;set working register low to lower 8 bytes ld ;set working register high to upper 8 bytes RP1,#0C8H 1d SPL, #OFFH ;set stack pointer to start at top of set two ;note here that only lower 8 bits are used ;for stack pointer. location OFFH is wasted ;as stack operation. SPH is general purpose ;storage. ;now clear the internal memory and stack area 1d SPH, #OFFH ;point to top of general purpose register ZERO: clr **ØSPH** ;zero it dec SPH jr nz, ZERO ;do it until register set is all cleared clr ASPH ;zero last register ;now everything except working registers is cleared ; cpu and memory now initialized, set up timer for real time clock • 1d SYM, #0000000B ;disable fast interrupt response 1d IPR, #00000010B ;interrupt priority ;IRQ2>IRQ3>IRQ4>IRQ5>IRQ6>IRQ7>IRQ0>IRQ1 ld IMR,#00000100B ;enable only interrupt 2 ;select bank 1 sb1 14 COTCH, #^HB(50000) ; high byte of time constant ld COTCL, #^LB(50000) ;low byte of time constant ;12,000,000 hertz / 4 / 50,000 = 60 hertz ;12 Mhz is xtal freq, 4 is internal divider ld COM, #00000100B ;p27,37 is I/O, programmed up/down, no capture ;timer mode is selected

sh0 ;select bank 0 1d COCT, #10100101B ;continuous, count down, load counter, ;zero count interrupt enable, enable counter ;timer is set, now lets initialize the UART for polled operation sb1 :bank 1 UMA, #01110000B 14 time constant = (12,000,000/4/16/9600/2)-1=;8.76 rounded to 9. ;note that a 12 Mhz does not make a very accurate baud rate source. error is large ;high byte of time constant ld UBGH, #^HB(00009) ld UBGL. #^LB(00009) ; low byte of time constant ;p21=p21data,auto-echo is off, transmit and ;receive clock is baud rate generator output, ld UMB, #00011110B ; baud rate generator input is system clock / 2, ; baud rate generator is enabled, loopback ; is disabled sb0 select bank 0 1d UTC, #10001000B ;select p31 as transmit data out, 1 stop bit ;and transmit enable ld ;disable all interrupts, no DMA UIE,#0000000B URC, #00000010B ;enable receive 1d ;UART is initialized, enable interrupts for real time clock ei ;enable interrupts ;wait 1 full second for serial line to mark before sending anything WAIT: second, #1 :wait 1 second cp ir ne,WAIT ;display the logon message ;load the address of MSG into word reg MPTR LOGON Jdw MPTR, #MSG call SENDM ;send the message ;logon message displayed, get response from console ; and move to upper register memory GET: ;maximum character count 1d r1,#80 ;point to first location in upper register bank 1d r2,#80H GETN: call GETC ;get input from console r0,#7fH and ;remove upper parity bit call SENDC ;echo to console 1d ;move to upper internal ram in Super8 @r2,r0 ср r0,#CR ;was the received character a carriage return ; if so, echo it to console jr eq, ECHO inc ;bump pointer r2 djnz r1,GETN ;get next character if not done ; if carriage return typed, or 80 characters exceeded, echo message ECHO: ldw MPTR, #MSG1 ; load the address of MSG1 in word req MPTR call SENDM ;send the message 1d r1,#80 ;maximum character count ;first location of character buffer ld r2,#80H ECHO1: ld r0,@r2 ;get character from buffer call SENDC ;send the character to console ср r0,#CR ;carriage return? eq, LOGON ; if so, end message display jr inc ; bump pointer r2;display next character if not done djnz r1,ECHO1 jr LOGON ;subroutines ;send message at MPTR until '\$' character found SENDM: ldci r0,@MPTR ;get the character call ;otherwise send character SENDC r0,#'\$' ср ;last character? ne.SENDM ir ;and loop back to send next one ret

;send character in r0 UTC,#00000010B ;transmit buffer empty yet z,SENDC ;if not, wait until it is SENDC: tm jr ;load the character into the transmitter ĺđ UIO, r0 ret ;get a character from the uart, return in r0 ;character available GETC: tm URC, #0000001B z,GETC ; if not, wait until it is ; get the character from the receiver ir rÒ,UIO ĺđ ret : ;real time interrupt running in background ;bump periodic counter (60 hertz) TIMERO: inc period ср period,#60 ;one second yet? ;no rollover jr ne,NOROLL ; complement the second bit P2,#0000001B xor clr period start it over again ; bump the seconds timer second inc ;reached maximum ср second, #60 ne,NOROLL ;no rollover ir P2,#00000010B ; complement the minute bit xor ;start it over again clr second ; bump the minutes timer inc minute ;reached maximum minute,#60 ср jr ne, NOROLL ;no rollover ; complement the hour bit P2,#00000100B xor ;start it over again clr minute ; bump the hours timer inc hours reached maximum hours,#24 ср ne, NOROLL ;no rollover jr hours ;start it over again COCT,#00000010B ;reset end of count clr NOROLL: or nop nop INTRET: iret ;and return from interrupt ; ; • CR, LF, 'Super8 Uart test program.', CR, LF MSG: .ASCII .ASCII 'Enter up to one full line followed by return', CR, LF, '\$' MSG1: CR, LF, 'Echoed back, your line was...', CR, LF, '\$' .ASCII

. END



August 1987

#### **Application Note**

# **USING THE ZILOG SUPER8** IN INTERRUPT DRIVEN COMMUNICATIONS

by Charles M. Link, II

The power of the Super8 microcomputer lies in its on board peripherals. One of those peripherals is the full duplex UART. The UART can operate under program control in polled mode, or under interrupt control, and in a DMA mode. This article, the third in a series, discusses using the UART in a fully interrupt driven system. Since it is assumed that the reader has access to the eariler article discussing the UART and the polled mode of operation, this article will only discuss the differences.

The Zilog Super8 contains an on board interrupt controller that is tightly linked to the other on-board peripherals. The UART, being on-board, can be operated in an interrupt mode permitting very little execution overhead time while monitoring the UART for incomming characters and waiting for the UART to send outgoing characters.

Operation of an interrupt driven system demands more software logic to control the interrupt. Although more software is present, less time is spent executing it, because most of the overhead is in the setup for interrupt transfers. Generally, interrupt driven serial I/O overlaps some other process or processes, and therefore enhances total system speed and operation. Interrupt driven I/O has no advantages in a system that must wait on the serial port. In the example program, no real advantage has been gained by interrupt operation. The program displays a simple message to the console, and accepts input responses and echos them. For program simplicity, the main program waits on the interrupt to complete before starting the next phase of the program.

In any interrupt driven system, the central processor must know what to do when an interrupt occurs. The Super8 is no exeception. An interrupt vector table directs the processor to begin execution at certain addresses for particular interrupt inputs. The UART can be the source for up to five different interrupts and therefore up to five of the sixteen vectors can be designated for it. This sample program ignores errors and special condition interrupts, and therefore only two vectors are used: one for transmit buffer empty and one for receive character available. These vectors are programmed into the vector table by setting interrupt vector 10 (zero reference) to the address for the receive data service routine, and setting interrupt vector 13 to the address for the transmit data service routine.

The setup of the Super8 is essentially the same as that of the serial port in a polled mode of operation. The

proper priority for the interrupts are assigned arbitrarily. The real time clock as highest priority, the receive character available as second priority, and transmit character buffer empty as the lowest priority. Generally, the transmit interrupt should be the lowest in an asynchronous system because if it does not get serviced immediately, no major problems occur. If the real time interrupt took more time in relationship to the time required to transmit a single character, then maybe the receive should be put higher. If the receiver is not serviced, that character would be lost.

Enabling the interrupts is a two stage process. First the mask in the INTERRUPT MASK REGISTER must be enabled for each level of the interrupts used. Next, it is necessary to enable the individual transmit and receive In the example program, a character is interrupts. loaded into the transmit buffer and then the interrupt is enabled by setting bit 2 in the UART INTERRUPT ENABLE (UIE) register. Each successive transmit interrupt indicates an empty buffer, and the next character is loaded into the buffer. When the last character is loaded into the buffer, the transmit interrupt is disabled to prevent further interruptions by clearing bit 2 of the UIE reaister.

The receiver interrupt is enabled to allow the processor to accept incoming characters by setting bit 0 of the UIE register. Once set, any received character will cause the processor to transfer control to the "RXDATI" routine. In this example, the receive service routine reads, echos, and stores each received character until a carriage routine is received. The input is then repeated.

The example program does not fully utilize the interrupt system, as it waits for each routine to complete before moving to the next. However, it does however work, and demonstrates interrupt service routines. Serial interrupt software is not complex, and could lead to very powerful user programs. With the addition of the on board DMA to automaticlly transfer characters, the Super8 can complete many tasks that previously would require complex hardware and software. The next article in the series demonstrates using the DMA controller with the serial port.

; .TITLE Sample Zilog Super 8 Serial Interrupt Mode Operation ;= TITLE: UART2.S ;= DATE: JULY 17, 1986 ;= PURPOSE: TO DEMONSTRATE INTERRUPT := DRIVEN SERIAL PORT := COMMUNICATIONS ASSEMBLER: ZILOG ASMS8 ASSEMBLER := ;= PROGRAMMER: CHARLES M. LINK, II \_\_\_\_\_ PAGE 55 ;set maximum page size to 55 lines ; \* \*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\*\* ;\* ;\* GENERAL EQUATES ;\* :\*: CR: .eau 0dH ;carriage return LF: .equ 0aH ;line feed : ;\* ;\* REGISTER EQUATE TABLE ;\* ;\*: period: .equ 0 ;period timer second: .equ minute: .equ ;seconds timer 1 ;minutes timer 2 hours: .equ 3 ;hours timer ;working register equates MPTR: .equ RR8 ;message pointer for external memory ;\* INTERRUPT VECTOR TABLE ;\* : \* \*\*\*\* INTRO: .WORD INTRET ;this area should always be defined INTR1: .WORD INTRET ;as it reserves the lower 32 bytes .WORD ; for the interrupt table. the name INTR2: INTRET INTR3: .WORD INTRET ; of the subroutine for each particular INTR4: .WORD INTRET ; interrupt service would normally be .WORD ;named here. INTR5: INTRET INTR6: WORD TIMERO INTR7: .WORD INTRET .WORD INTR8: INTRET INTR9: .WORD INTRET INTR10: .WORD RXDATI INTR11: .WORD INTRET INTR12: .WORD INTRET INTR13: .WORD TXDATI INTR14: .WORD INTRET INTR15: .WORD INTRET \*\*\*\*\*\*\*\*\*\* ;\* ;\* START OF PROGRAM EXECUTION ;\* :\* START: jr START1 ;program execution unconditionally ; begins at this location after reset ; and power up. .ASCII 'REL 0 7/17/86' ;jump around optional ascii string ; containing release info, copyright, etc. START1: di ;begin sb0 ;select register bank 0

ld ;external memory timing=no wait input, normal EMT, #00000000B memory timing, no wait states, stack internal, ;and DMA internal ld PO,#00H ;address begins at 0000h, set upper byte ld POM, #11111111B select all lines as address PM,#00110000B ;enable port 0 as upper 8 bits address ld H1C, #00000000B ;handshake not enabled port 0 1d ;port 1 is defined in romless part as address/data. it is not necessary ;here to initialize that port ٠ P2,#00H ;port 2 outputs low ld ld P3,#00H port 3 outputs low 14 P2AM, #10001010B ;p31,20,21 as output,p30 input ; it is necessary here to configure p30 as input ; for the receive data, and p31 as output for ;transmit data for UART ld P2BM, #10101010B ;p32,33,22,23 as output P2CM, #10101010B ;p34,35,24,25 as output 1d ld P2DM, #10101010B ;p36, 37, 26, 27 as output ; ld P4,#0000000B ;clear port 4 register ;set all bits of P4 as inputs ld P4D.#11111111B P40D, #00000000B ;active push/pull [not necessary since all 1d ; bits are inputs ;basic Super 8 I/O is initialized, now internal registers RPO,#OCOH 14 ;set working register low to lower 8 bytes ;set working register high to upper 8 bytes ld RP1,#0C8H lđ SPL, #OFFH ;set stack pointer to start at top of set two ;note here that only lower 8 bits are used ;for stack pointer. location OFFH is wasted ;as stack operation. SPH is general purpose ;storage. ;now clear the internal memory and stack area ; SPH,#OFFH ld ;point to top of general purpose register ZERO: clr **ØSPH** ;zero it SPH dec jr nz,ZERO ;do it until register set is all cleared clr **ØSPH** ;zero last register ;now everything except working registers is cleared ; cpu and memory now initialized, set up timer for real time clock ; 1d SYM, #0000000B ;disable fast interrupt response 14 IPR,#00000010B ; interrupt priority ;IRQ2>IRQ3>IRQ4>IRQ5>IRQ6>IRQ7>IRQ0>IRQ1 lđ IMR, #01000110B ;enable counter, rx and tx interrupts sb1 ;select bank 1 COTCH, #^HB(50000) ; high byte of time constant lđ 1d COTCL, #^LB(50000) ;low byte of time constant ;12,000,000 hertz / 4 / 50,000 = 60 hertz ;12 Mhz is xtal freq, 4 is internal divider ld COM, #00000100B ;p27,37 is I/O, programmed up/down, no capture ;timer mode is selected sb0 ;select bank 0 COCT, #10100101B ;continuous, count down, load counter, ;zero count interrupt enable, enable counter ld ; ;timer is set, now lets initialize the UART for polled operation : sb1 ;bank 1 1d UMA, #01110000B ;time constant = (12,000,000/4/16/9600/2)-1= ;8.76 rounded to 9. ;note that a 12 Mhz does not make a very ;accurate baud rate source. error is large ld UBGH, #^HB(00009) ; high byte of time constant 1 d UBGL, #^LB(00009) ;low byte of time constant UMB, #00011110B ;p21=p21data,auto-echo is off, transmit and ld ; receive clock is baud rate generator output, ; baud rate generator input is system clock / 2, ; baud rate generator is enabled, loopback ;is disabled

ch0 ;select bank 0 14 ;select p31 as transmit data out, 1 stop bit UTC, #10001000B and transmit enable 1d UIE, #0000000B ;no interrupts, no DMA URC, #00000010B 14 ;enable receive ;UART is initialized, enable interrupts for real time clock ; ei ;enable interrupts ; ;wait 1 full second of serial line mark before sending anything WAIT: сp second,#1 ;wait 1 second ir ne,WAIT ;display the logon message LOGON: ;load the address of MSG into word reg MPTR ldw MPTR, #MSG call SENDM ;send the message call. TYWAT ;wait for transmitter to complete ;logon message displayed, get response from console ; and move to upper register memory GET: 1d r1,#80 ;maximum character count 14 ;point to first location in upper register bank r2,#80H di ;stop interrupts or UIE,#0000001B ;receive character enable ei ;now wait for input to be completed GW: tm UIE, #00000001B ;wait for interrupt to be disabled ; if interrupt still enabled jr nz,GW ; if carriage return typed, or 80 characters exceeded, echo message ECHO: ldw MPTR, #MSG1 ;load the address of MSG1 in word reg MPTR call SENDM ;send the message ;since messages are interrupt driven, we must wait for message to :complete before transmitting next message ; call TXWAT ;wait on transmitter 1d ;maximum character count ∕r1,#80 ld r2,#80H ;first location of character buffer ECHO1: ld r0,er2 ;get character from buffer call SENDC ;send the character to console ср r0,#CR ;carriage return? jr eq, LOGON ; if so, end message display inc  $r\bar{2}$ ;bump pointer ;display next character if not done r1,ECHO1 djnz ir LOGON ;subroutines ;send message at MPTR until '\$' character found SENDM: ldci r0.@MPTR ;get the character ;start UART transmitting call SENDC di ;no interrupts or UIE,#00000100B ;enable transmit interrupts ei ret ;send character in r0 SENDC: tm UTC, #00000010B ;transmit buffer empty yet
;if not, wait until it is ir z, SENDC ld UIO,r0 ;load the character into the transmitter ret ;transmit buffer available interrupt TXDATI: 1dci r0,@MPTR ;get next character to transmit ld UIO,r0 ;load the character in transmitter r0,#'\$' ;last character ср jr eq, LASTT ; if last transmit character iret LASTT: and UIE,#11111011B ;disable transmit interrupts ; ignore it if no character to transmit iret ;transmitter wait routine TXWAT: tm UIE,#00000100B ;wait until interrupts disabled 1r nz, TXWAT ;wait if bit set ret

;receive character available interrupt r0,UIO r0,#7fH RXDATI: 1d ;get input from console and remove upper parity bit call SENDC ;echo to console 1d @r2,r0 ;move to upper internal ram in Super8 ;was the received character a carriage return ср r0,#CR eq, LASTR jr ; if so, disable interrupts inc ;bump pointer ;exit if not last r2 djnz r1,RXR LASTR: ;disable the receive interrupts and UIE,#11111110B RXR: iret ; ;real time interrupt running in background TIMER0: inc ;bump periodic counter (60 hertz) period ср period, #60 ;one second yet? ne,NOROLL jr ;no rollover xor P2,#0000001B ;complement the second bit ;start it over again clr period inc second ; bump the seconds timer Cρ second, #60 ;reached maximum ne,NOROLL ;no rollover jr P2,#00000010B ; complement the minute bit xor clr second start it over again ; bump the minutes timer minute inc ср minute,#60 ;reached maximum ne,NOROLL ;no rollover jr ; complement the hour bit P2,#00000100B xor clr minute ;start it over again ; bump the hours timer inc hours ;reached maximum ср hours,#24 ne, NOROLL ;no rollover jr ;start it over again clr hours NOROLL: COCT, #00000010B ; reset end of count or non nop **INTRET:** iret ;and return from interrupt ; : MSG: .ASCII CR, LF, 'Super8 Uart test program.', CR, LF 'Enter up to one full line followed by return', CR, LF, '\$' .ASCII MSG1: CR,LF, 'Echoed back, your line was...', CR, LF, '\$' .ASCII .END

*`*1



August 1987

USING THE SUPER8 SERIAL PORT WITH DMA

by Charles M. Link, II

With the increasing integration available today, microprocessor manufacturers are incorporating new peripherals that typically were off board in previous products, and sometimes required a large amount of external logic to utilize. The direct memory access function is a good example. Zilog has incorporated a very powerful DMA in the new Super8 microcontroller. It has the capability of linking to several on board peripherals, including the serial port, and can control data transfers to the different memory mediums.

The Super8, with its on-board DMA can reduce processor overhead in data transfer tasks. It allows direct transfer of serial input characters to either internal register memory (256 bytes) or external ram memory. For example, this transfer can be set to transfer a specific number of input characters, then interrupt the processor. Processor program service overhead is minimal. Serial output characters can be transfered from external EPROM or ram memory, or the internal register memory.

The required setup for the DMA transfers are much the same as that of interrupt or polled operation. This program example uses the DMA to interrupt upon termination of data transfers so that approopriate vectors and routines are required. Since the program links to the serial port, the DMA uses the serial port receive and transmit interrupt vectors 10 and 13, respectively. Upon completion of a receive DMA transfer, the service routine defined by the receive vector is executed. Upon completion of the transmit DMA transfer, service routine defined by the transmit vector is executed.

It is necessary to define the memory source/destination by setting the appropriate state of bit 0 in the EXTERNAL MEMORY TIMING (EMT) register. Initially, the example program selects external memory as the source/destination. A special note: read the fine print in the technical manual. Many hours were spent debugging the DMA mode of operation, with the final realization that internal rom does not qualify as external memory. Only that memory that would be selected if the /DM line was true would be a valid source/destination. Since this article uses the hardware defined from the first of the series, and uses a Z8800 with external EPROM, it will work perfectly. ROM and PIGGYBACK or prototype type parts will not work. Neither will emulators. This sample uses the DMA mode to transmit a few lines of ASCII data to a console. The DMA requires a total

byte count to properly transfer the data and terminate. Be careful to recognize that the ASCIL pseudo-op in the Zilog assembler, or many other assemblers, is not an easy way to generate the byte count. Warning! The Zilog assembler generates a length for each subgroup, e.g., "MSG" generates a separate length for each group separated by commas, not one total length.

Initially, the DMA transfers from EPROM. The address from which to transfer is C0 and C1 as defined by the working register pointers. It is necessary to set RP0 to C0 to access the register, and it is accessed as R0 and R1 or RR0. The count for the transfer is taken from DMA COUNT HIGH and DMA COUNT LOW. For each transfer, initialize the address and count values. Upon completion of the DMA transmit process, when the count goes to -1, a transmit interrupt is generated. The example program disables transmit interrupts and DMA, and returns. The main line program was polling the interrupt enable bit for completion.

Next, the DMA is set up to transfer 25 characters into the internal register memory. One must select internal memory in the EMT register by clearing bit 0. The address for transfer requires only one byte, so that working register 1 (R1), when RP0 equals C0, is the address pointer. The DMA count must also be loaded, in this case with 25. For demonstration purposes, the auto-echo bit of the UART MODE B register is selected. This causes any characters received to be automatically looped back to the transmit port. Finally, the receive interrupt and DMA enable bits (BITS 0 and 1) are set to enable and begin DMA operation. When 25 characters have been input to the Super8, a receive interrupt will be generated, and control will be transfered to the "RXDATI" routine, where interrupts and DMA are disabled.

The last routine in the example software sends another message from EPROM to the console and then sends the characters from the internal memory buffer that were previously entered. The prime consideration is to remember to select the source/destination memory in the EMT register.

In this DMA example, the code is simple for DMA operation. It is important to note that this example does not fully utilize the functionality of the DMA transfer. The example purposely waits in a software loop while the DMA transfer occurs. This prevents the supporting code from becoming too complex to follow for an example. Normal operation might have the UART receiving characters under DMA controls and transmitting character's under interrupt control with processing occurring somewhere in the middle.

: .TITLE Sample Zilog Super 8 Serial DMA Mode Operation TITLE: UART3.S ;= := DATE: JULY 17, 1986 ;= PURPOSE: TO DEMONSTRATE DMA DRIVEN SERIAL PORT := •= COMMUNICATIONS ASSEMBLER: ZILOG ASMS8 ASSEMBLER := PROGRAMMER: CHARLES M. LINK, II ;= \_\_\_\_\_ : : : PAGE 55 ;set maximum page size to 55 lines :\*\* \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* ;\* ;\* GENERAL EQUATES ;\* :\*\* CR: .equ 0dH ;carriage return LF: .equ 0aH ;line feed : \* ;\* ;\* REGISTER EQUATE TABLE ;\* ;\*• period: .equ 0 ;period timer second: .equ 1 ;seconds timer minute: .equ 2 ;minutes timer hours: .equ 3 ;hours timer ;working register equates MPTR: RRO ;message pointer for external memory .equ ;\*\* ;\* ;\* INTERRUPT VECTOR TABLE ;\* ;\*\* INTRO: .WORD INTRET ;this area should always be defined INTR1: .WORD INTRET ;as it reserves the lower 32 bytes INTR2: ; for the interrupt table. the name .WORD INTRET .WORD INTR3: INTRET ; of the subroutine for each particular INTR4: .WORD INTRET ; interrupt service would normally be .WORD INTR5: INTRET ;named here. INTR6: .WORD TIMERO INTR7: .WORD INTRET INTR8: .WORD INTRET INTR9: .WORD INTRET INTR10: .WORD RXDATI INTR11: .WORD INTRET INTR12: .WORD INTRET INTR13: .WORD TXDATT INTR14: .WORD INTRET INTR15: .WORD INTRET ;\* ;\* ;\* START OF PROGRAM EXECUTION ;\* ;\*\* \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* START: jr START1 ;program execution unconditionally

; begins at this location after reset ; and power up. .ASCII 'REL 0 7/17/86' ; jump around optional ascii string ;containing release info, copyright, etc. START1: di ;begin sh0 ;select register bank 0 1d EMT.#0000001B ;external memory timing=no wait input, normal memory timing, no wait states, stack internal, ; and DMA external 10 ;address begins at 0000h, set upper byte PO,#00H ld POM, #11111111B ;select all lines as address ;enable port 0 as upper 8 bits address 1d PM, #00110000B 1d H1C.#0000000B ;handshake not enabled port 0 ;port 1 is defined in romless part as address/data. it is not necessary ;here to initialize that port : 14 P2,#00H ;port 2 outputs low ld P3,#00H ;port 3 outputs low lđ P2AM, #10001010B ;p31,20,21 as output,p30 input ; it is necessary here to configure p30 as input ; for the receive data, and p31 as output for ;transmit data for UART ld P2BM, #10101010B ;p32,33,22,23 as output P2CM, #10101010B ;p34,35,24,25 as output ld lđ P2DM, #10101010B ;p36,37,26,27 as output : P4,#0000000B 1d ;clear port 4 register ld P4D, #11111111B ;set all bits of P4 as inputs 14 P4OD, #00000000B ;active push/pull [not necessary since all ; bits are inputs ; basic Super 8 I/O is initialized, now internal registers 14 RPO, #OCOH ;set working register low to lower 8 bytes 1d RP1, #0C8H ;set working register high to upper 8 bytes ;set stack pointer to start at top of set two ld SPL, #OFFH ;note here that only lower 8 bits are used ;for stack pointer. location OFFH is wasted ;as stack operation. SPH is general purpose ;storage. ;now clear the internal memory and stack area SPH, #OFFH ;point to top of general purpose register 1d ZERO: clr **@SPH** ;zero it dec SPH jr nz,ZERO ;do it until register set is all cleared ;zero last register clr **ØSPH** ;now everything except working registers is cleared ; cpu and memory now initialized, set up timer for real time clock ; ;disable fast interrupt response 1d SYM, #0000000B IPR, #00000010B ld ; interrupt priority ;IRQ2>IRQ3>IRQ4>IRQ5>IRQ6>IRQ7>IRQ0>IRQ1 IMR, #01000110B ld ;enable counter, rx and tx interrupts sb1 ;select bank 1 COTCH, #^HB(50000) ; high byte of time constant ld COTCL, #^LB(50000) ;low byte of time constant 14 ;12,000,000 hertz / 4 / 50,000 = 60 hertz ;12 Mhz is xtal freq, 4 is internal divider ;p27,37 is I/O, programmed up/down, no capture ld COM, #00000100B ;timer mode is selected sb0 ;select bank 0 ld COCT, #10100101B ;continuous, count down, load counter, ;zero count interrupt enable, enable counter ;timer is set, now lets initialize the UART for polled operation ; sb1 ;bank 1 lđ UMA, #01110000B ;time constant = (12,000,000/4/16/9600/2)-1= ;8.76 rounded to 9. ;note that a 12 Mhz does not make a very ;accurate baud rate source. error is large

ld UBGH, #^HB(00009) ; high byte of time constant UBGL, #^LB(00009) 1d ;low byte of time constant 14 UMB, #00011110B ;p21=p21data,auto-echo is off, transmit and receive clock is baud rate generator output, ; baud rate generator input is system clock / 2, ; baud rate generator is enabled, loopback ; is disabled sh0 ;select bank 0 1d UTC, #10001000B ;select p31 as transmit data out, 1 stop bit ;and transmit enable 14 UIE,#0000000B ;no interrupts, no DMA URC, #00000010B 14 ;enable receive ;UART is initialized, enable interrupts for real time clock ei ;enable interrupts ; because uart was just enabled, allow data line to mark for at least 1 second WAIT: second, #1 CD jr ne,WAIT ;wait 1 second ;display the logon message LOGON: ldw MPTR, #MSG ;load the address of MSG into word reg MPTR call SENDM ;send the message call TXWAT ;wait for transmitter to complete ;logon message displayed, get response from console ; and move to upper register memory GET: đi ;no interrupts while setting up for DMA ldw MPTR, #0080H ;first character receive location EMT, #11111110B and ;select register file for receiving character sb1 ;select bank one DCH,#0 1d ;DMA count high byte ;DMA count low byte 1d DCL, #25 UMB, #00100000B or ;auto echo enable sb0 ;restore to bank zero UIE,#00000011B ;receive character DMA link, interrupt enable or ei RXWAT ;wait for receiver to complete receiving input call receive characters in buffer, restore Super8 non DMA state; di ;no interrupts while cleaning up sb1 ;bank 1 and ;disable auto echo UMB, #11011111B sb0 restore bank 0 or EMT, #00000001B ;select data memory for DMA transfers ei ;25 characters received via DMA, now display "ECHO" message ECHO: ldw MPTR, #MSG1 ;load the address of MSG1 in word reg MPTR call SENDM ;send the message TXWAT call ;wait on transmitter ;message sent, now replay typed input di ldw MPTR, #0080H ;point to beginning of buffer and EMT, #11111110B ;select register bank for DMA transfer sb1 ;select bank 1 lđ DCH,#0 ;DMA count high byte ld ;DMA count low byte DCL, #25 sb0 ;select bank 0 or UIE,#00000100B ;enable transmit interrupts or UTC, #0000001B ;transmit DMA enable ;enable interrupts ei call TXWAT ;wait on transmitter di or EMT, #00000001B ;select external data memory for DMA transfer ei ;replay complete, loop back and do it again LOGON jr

;subroutines ;send message at MPTR for length in first byte SENDM: 1dci ;get the character r7,@MPTR dec r7 ; count actually should be n-1 for n bytes ino interrupts while setting up di ;select external data memory for DMA transfer or EMT.#0000001B ;select bank 1 sb1 ;DMA count high byte is 0 1d DCH,#0 1d DCL, r7 ; move the count DMA count low byte sb0 ;select bank 0 ;enable transmit interrupts or UIE,#00000100B UTC, #00000001B transmit DMA enable or ei ret ;transmit DMA complete TXDATI: and UIE,#11111011B ;disable transmit interrupts UTC,#11111110B ;disable transmit DMA and ; ignore it if no character to transmit iret ;transmitter wait routine TXWAT: tm UIE, #00000100B ;wait until interrupts disabled jr nz, TXWAT ;wait if bit set ret ;receive character available interrupt RXDATI: and UIE, #11111100B ;; disable the receive interrupts iret ;receive wait routine UIE, #00000001B ;wait until interrupts disabled RXWAT: tm nz, RXWAT ;wait if bit still set jr ret ; real time interrupt running in background TIMER0: inc period ;bump periodic counter (60 hertz) period,#60 ;one second yet? ср jr ne,NOROLL ;no rollover xor P2,#0000001B ;complement the second bit start it over again clr period ; bump the seconds timer inc second ;reached maximum ср second.#60 ne,NOROLL ;no rollover jr xor P2,#00000010B ;complement the minute bit clr second :start it over again ; bump the minutes timer inc minute minute,#60 ;reached maximum ср ne,NOROLL ;no rollover jr ; complement the hour bit xor P2,#00000100B clr minute ;start it over again ; bump the hours timer inc hours hours,#24 ;reached maximum ср ne, NOROLL no rollover jr clr hours ;start it over again NOROLL: or COCT, #00000010B ; reset end of count nop nop INTRET: iret ;and return from interrupt : MSG: . BYTE 56 .ASCII CR, LF, 'Super8 Uart DMA test program.', CR, LF 'Enter 25 characters', CR, LF, \$ .ASCII MSG1: . BYTE 34 .ASCII CR,LF, 'Echoed back, your line was...', CR, LF, '\$'

. END



August 1987

# GENERATING SINE WAVES WITH THE ZILOG SUPER8

by Charles M. Link, II

Generally digital microprocessors are thought of as only being able to generate digital signals...that is either on or off. With the simple addition of a digital-to-analog converter (DAC), more complex waveforms may be generated. Since the advent of the microprocessor and the DAC, many methods have been used by hardware and software designers to generate sine waves, including some that involve precise instruction and clock cycle calculations. This example is different.

The Zilog Super8 microcomputer is a single chip device requiring only a latch and EPROM to operate in its ROM-LESS state. Leaving 24 I/O lines for user configuration, it is extremely easy to interface with peripherals, including, in this case, the DAC- 08. The hardware in this application example is essentially the same base hardware as the previous application articles. Since it is assumed that the reader has access to those articles, detailed explaination of the base will not be made here. Only the additions to the base will be explained.

The base Super8 microprocessor has ports 2, 3 and 4 available for user connection. For this example, the DAC-08 is connected to port 4 (P4). The DAC-08 is tied, with the least significant bit tied to P40 and the most significant bit tied to P47. The other connections to the DAC-08 are mostly out of the test circuit description shown in the data manuals associated with it. The DAC requires -12 volts for proper operation. The output for this example is tied to a simple op- amp filter with a sharp roll off at about 3500 hertz. This type filter might be quite suitable for telecommunications applications, but may not be so good for many others. An oscilloscope displays the resultant waveform.

The software to operate the Super8 is in the original initialization software from earlier in this article series. Initialization is essentially the same. Port 4 must be set up as output, with active push-pull drivers. The main consideration for this program is the software "sample" rate. For this example, 8000 samples per second was chosen. Any other rate may be chosen, and the author has successfully used values up to 16000 samples per second without timing problems. Higher base clock rates are possible with the recently introduced 20 megahertz Super8 chips available. With the sample method used, the sample rate does not vary with the different sine wave frequencies generated. The sample method requires a sine wave table stored in ROM or EPROM. This example uses 256 values, al-

though 64, 128 or more values are quite acceptable. The BASICA program that generated the sine table is included for user modification. Once the values were generated, they were manually typed into the program. Using the Zilog macro assembler would have signigicantly slowed assembling. Note that the comments in the BASICA program imust be removed before the PC can execute.

The values generated by the BASICA program are values ranging from 01H to 0FEH. Since the DAC represents 00H as zero volts and 0FFH as 5 volts, this table will product sine outputs from almost zero to almost five volts.

The principle of operation requires that a sixteen bit frequency increment be maintained. This increment is generated by the simple formula

FREQUENCY INCREMENT = (TABLESTEP X 256 X FRE-QUENCY) / SAMPLE

where FREQUENCY INCREMENT is a sixteen bit value saved in an increment register, TABLESTEP is the number of values in the sine wave table, FREQUENCY is the desired frequency of generation in hertz, and SAMPLE is the number of samples per second. In the example program, this increment is stored in "FINCR".

A current offset into the sine table is maintained in the register pair labeled "INCR". At each periodic interrupt, FINCR must be added to INCR and saved in INCR. This sixteen bit value remains the offset into the table. The upper byte of the offset is used to point to the value in the 256 byte sine table that is loaded into the DAC. In the sample program, the value loaded into the DAC is generated in the previous interrupt and saved until the first instruction of the next interrupt. This allows the interrupt to perform some other varying length transactions, without introducing bit jitter into the sine wave.

Changing the "FINCR" by program control causes different frequencies to be generated. In this case, the sine wave may be turned off by disabling the counter 0 interrupt. Depending upon the number of steps in the sine table and the sample frequency, very accurate sine frequencies may be generated. Calculate the actual error by using the following formula:

[ ABS ( REAL FREQI - INTEGER FREQI) / REAL FREQI ] X 100 = % ERROR

where REAL FREQI is the actual calculated frequency increment, INTEGER FREQI is the nearest rounded integer of the calculated frequency increment, and the result is the actual percent error form the desired value. With the addition of a filter with sharp cutoff just above the highest desired frequency, the Super8 serves quite well as a programmable sine wave generator. In addition to sine waves, complex waveforms may be easily generated by the Super8 with the addition of the low-cost DAC. The next article in this series will describe how to generate some of these more complex waveforms.

: .TITLE Super8 Example Sine Wave Generation ;= TITLE: SINE.S ;= DATE: JUNE 17, 1986 := ;= PURPOSE: TO DEMONSTRATE USING SUPER8 := TO GENERATE HIGH QUALITY SINE ;= WAVES . DAC-08 ON PORT 4 ;= HARDWARE: := SEE DIAGRAM := ASSEMBLER: ZILOG ASMS8 ASSEMBLER := PROGRAMMER: CHARLES M. LINK, II . PAGE ;set maximum page size to 55 lines 55 ;\* ;\* REGISTER EQUATE TABLE ; \* \*\*\* \*\*\*\*\* INCR: .eau rr0 ;current increment in sine table ;high byte of current increment value INCRH: .equ r0 INCRL: .equ **r**1 ;low byte of current increment value FINCR: ; increment in sine table for frequency .equ rr2 FINCRH: .equ r2 ; high byte of frequency increment value FINCRL: .equ r3 ;low byte of frequency increment value ;pointer into sine table POINT: .equ rr4 POINTH: .equ ; high byte of sine table pointer r4 ;low byte of sine table pointer POINTL: .equ r5 CVAL: ;current value to output to DAC-08 .equ r6 ;\* ;\* :\* GENERAL EQUATES ;\* ;\*\* XTAL: .equ 12000000 crystal freq in hertz SAMPLE: .equ 8000 ;sample frequency in hertz ;counter load value CTVAL: XTAL/4/SAMPLE .equ TABSTP: 256 ;number of values in sine table .equ FREQ: .equ 697 ;desired sine wave frequency FREQI: .equ (TABSTP\*256\*FREQ)/SAMPLE ;\* ;\* INTERRUPT VECTOR TABLE .WORD ;this area should always be defined INTRO: INTRET INTR1: .WORD INTRET ;as it reserves the lower 32 bytes ; for the interrupt table. the name INTR2: .WORD INTRET .WORD ; of the subroutine for each particular INTR3: INTRET INTR4: .WORD INTRET ; interrupt service would normally be INTR5: ;named here. .WORD INTRET INTR6: . WORD TIMERO INTR7: .WORD INTRET

INTR8: .WORD INTRET INTRET INTR9: .WORD INTRET INTR10: .WORD . WORD INTR11: INTRET INTR12: . WORD INTRET INTR13: . WORD INTRET INTR14: .WORD INTRET INTR15: .WORD TNTRET :\* ;\* START OF PROGRAM EXECUTION ;\* ;\* \*\*\*\*\*\*\*\* : \* \* START: ir START1 ;program execution unconditionally ; begins at this location after reset ; and power up. .ASCII 'REL 0 6/16/86' ;jump around optional ascii string ; containing release info, copyright, etc. START1: di ;begin sb0 ;select register bank 0 ;external memory timing=no wait input, normal 1d EMT, #0000000B ;memory timing, no wait states, stack internal, and DMA internal 14 ;address begins at 0000h, set upper byte PO,#00H 1d POM, #11111111B ;select all lines as address PM, #00110000B ;enable port 0 as upper 8 bits address ld H1C, #0000000B 1d ;handshake not enabled port 0 ; port 1 is defined in romless part as address/data. it is not necessary ;here to initialize that port ld P2,#00H ;port 2 outputs low ld P3,#00H ;port 3 outputs low 1d P2AM, #10101010B ;p30,31,20,21 as output 1d P2BM, #10101010B ;p32,33,22,23 as output ld P2CM, #10101010B ;p34,35,24,25 as output 14 P2DM, #10101010B ;p36,37,26,27 as output : ld P4,#10000000B ;set midpoint for DAC inputs 1d P4D, #00000000B ;set all bits of P4 as output 1d P4OD, #00000000B ;active push/pull ;basic Super 8 I/O is initialized, now internal registers ; 1d ;set working register low to lower 8 bytes RPO, #OCOH ;set working register high to upper 8 bytes 1d RP1,#0C8H ;set stack pointer to start at top of set two 1d SPL, #OFFH ;note here that only lower 8 bits are used ;for stack pointer. location OFFH is wasted ;as stack operation. SPH is general purpose ;storage. ;now clear the internal memory and stack area : 1d SPH, #OFFH point to top of general purpose register **ØSPH** ZERO: clr ;zero it dec SPH nz, ZERO ;do it until register set is all cleared jr clr **ØSPH** ;zero last register ;now everything except working registers is cleared (cpu and memory now initialized, set up timer for real time clock : SYM, #00000000B 14 ;disable fast interrupt response 1d ;interrupt priority IPR, #00000010B ;IRQ2>IRQ3>IRQ4>IRQ5>IRQ6>IRQ7>IRQ0>IRQ1 ld IMR, #00000100B ;enable only interrupt 2 sb1 ;select bank 1 1d COTCH, #^HB(CTVAL) ; high byte of time constant 1d COTCL, #^LB(CTVAL) ;low byte of time constant 1d COM, #00000100B :p27,37 is I/O, programmed up/down, no capture ;timer mode is selected sb0 ;select bank 0 1d COCT, #10100101B ; continuous, count down, load counter,

;zero count interrupt enable, enable counter ;timer is initialized, now lets enable interrupts and wait 1 dw INCR,#1 ;start at the beginning of sine table ldw FINCR, #FREQI ;load frequency of increment ;pointer points to sine table ;initial value to prevent glitch at start ldw POINT, #SINTAB ld CVAL, #080H ei ;enable interrupts WATT: nop nop non nop ir WAIT ;loop back ;Timer interrupt. Occurs SAMPLE times per second ;interrupt outputs value to DAC-08 and then determines value for next ; interrupt. This assures no bit jitter. ;write new value to DAC-08 TIMERO: 1d p4,CVAL rcf ;clear carry flag add INCRL, FINCRL ;find next position in sine table ; by adding frequency offset to last position INCRH, FINCRH adc 1d POINTL, INCRH ;set new pointer into sine table ;upper byte ok since on boundary 1dc CVAL, @POINT ;get value from sine table or COCT, #00000010B ; reset end of count interrupt INTRET: iret ;and return from interrupt ;\* ;\* ;\* SINE WAVE LOOKUP :\* ;\*\* \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* ;sine table for sine wave generation using DAC-08. Table based upon ; case of waveform with minumum amplititude = 0 volts and maximum ;amplititude = 5 volts. DAC-08 input for 0 volts = 00H ;5 volts = OFFH. Table generated using following BASICA program, ;then typed into program. 10 CLS ;clear screen 20 PI=3.141593 ;define PI 30 FOR I=0 TO 255 ;256 total values 40 C=360/256 define basic interval value ;value from zero on sine wave 50 D=C\*I 60 E=D\*PI/180 70 F=SIN(E) ;figure sine for interval from 0 ;sine range should be from -127 to 127 80 G=F\*127 90 H=128+G ;make result from 0 to 255 100 J=CINT(H) ;round to nearest integer 110 A\$=HEX\$(J) ; convert to hex 120 PRINT AS ;on screen 130 LPRINT A\$ ;on printer 140 NEXT ;do next inverval 150 END ;\*note-remove comments, BASICA will not accept ; as comment delimiter SINTAB: .ORG ; begin sine table on even byte boundary 0400H 080H, 083H, 086H, 089H, 08CH, 090H, 093H, 096H, 099H, 09CH, 09FH, 0A2H .byte OA5H, OA8H, OABH, OAEH, OB1H, OB3H, OB6H, OB9H, OBCH, OBFH, OC1H, OC4H .byte OC7H, OC9H, OCCH, OCEH, OD1H, OD3H, OD5H, OD8H, ODAH, ODCH, ODEH, OEOH .byte OE2H, OE4H, OE6H, OE8H, OEAH, OEBH, OEDH, OEFH, OFOH, OF1H, OF3H, OF4H .byte of5h, of6h, of8h, of9h, ofAh, ofAh, ofBh, ofch, ofCh, ofDh, ofeh, ofeh ofeh, offh, offh, offh, offh, offh, offh, offh, offh, ofeh, ofeh, ofch, ofDh .byte .byte .byte OFDH, OFCH, OFBH, OFAH, OFAH, OF9H, OF8H, OF6H, OF5H, OF4H, OF3H, OF1H .byte OFOH, OEFH, OEDH, OEBH, OEAH, OE8H, OE6H, OE4H, OE2H, OEOH, ODEH, ODCH ODAH, OD8H, OD5H, OD3H, OD1H, OCEH, OCCH, OC9H, OC7H, OC4H, OC1H, OBFH .byte .byte OBCH, OB9H, OB6H, OB3H, OB1H, OAEH, OABH, OA8H, OA5H, OA2H, O9FH, O9CH

| .byte | 099H, 096H, 093H, 090H, 08CH, 089H, 086H, 083H, 080H, 07DH, 07AH, 077H |
|-------|------------------------------------------------------------------------|
| .byte | 074H, 070H, 06DH, 06AH, 067H, 064H, 061H, 05EH, 05BH, 058H, 055H, 052H |
| .byte | 04FH, 04DH, 04AH, 047H, 044H, 041H, 03FH, 03CH, 039H, 037H, 034H, 032H |
| .byte | 02FH, 02DH, 02BH, 028H, 026H, 024H, 022H, 020H, 01EH, 01CH, 01AH, 018H |
| .byte | 016H, 015H, 013H, 011H, 010H, 00FH, 00DH, 00CH, 00BH, 00AH, 008H, 007H |
| .byte | 006H,006H,005H,004H,003H,003H,002H,002H,002H,001H,001H,001H            |
| .byte | 001H,001H,001H,001H,002H,002H,002H,003H,003H,004H,005H,006H            |
| .byte | 006H,007H,008H,00AH,00BH,00CH,00DH,00FH,010H,011H,013H,015H            |
| .byte | 016H,018H,01AH,01CH,01EH,020H,022H,024H,026H,028H,02BH,02DH            |
| .byte | 02FH, 032H, 034H, 037H, 039H, 03CH, 03FH, 041H, 044H, 047H, 04AH, 04DH |
| .byte | 04FH, 052H, 055H, 058H, 05BH, 05EH, 061H, 064H, 067H, 06AH, 06DH, 070H |
| .byte | 074H,077H,07AH,07DH                                                    |

. END



August 1987

### GENERATING DTMF TONES WITH THE ZILOG SUPER8

by Charles M. Link, II

The method used to combine the two tones into one single complex waveform is simple: add the two individual tones together. Adding the tones together is

usually what happens when analog circuitry produces the DTMF tone. In fact, most of the DTMF encoder chips usually add the tones together either internally or externally to produce the single waveform.

Generating the two tones is no task for the Super8 microcomputer. Just set up two current table offset values and two different frequency increments. At each periodic interrupt the 16 bit frequency increment is added to the current table offset producing a new current table offset. The upper byte of each current table offset (one for the row frequency and one for the column) is used as a pointer into a 256 byte table. The sine values retrieved from the table are then added together and loaded into the DAC-08.

Since the DAC input of 00H corresponds to an output of 0 volts and the input of 0FFH corresponds to an output of 5 volts, adding two values that could possibly be 0FFH presents a problem. Since two sines must add to no more 5 volts, the maximum for one single sine value must be one half of 5 volts, or 80H. The sine table has been adjusted so that the 2.5 volt value is mid-range. The maximum or mimumum for the sine wave is plus or minus 1.25 volts.

The interrupt service routine is almost exactly the same as the interrupt routine for the sine wave, except that two sine waves are calculated. The final values are added together and stored for the first instruction of the next interrupt. In order to change tones, or disable the tone generation, additional software logic could enable or disable the interrupt, and modify the two values "CINCR", and "RINCR".

It is clear from the example, that ringback, busy, MF, and other signaling tones can be easily generated without additional hardware. Increased sampling rates could be used to generate tones of much higher frequencies and accuracies. The accuracy, using the above method and sampling frequencies, is much less than one percent, totally suitable for telecommunications needs.

In the previous article, a sine wave generation example was demonstrated. Sine waves are great, but, sometimes, more complex waveforms must be generated. One of the most widely used complex waveforms is the DTMF tone. The DTMF tone is used on millions of telephones under the AT&T registered name "TOUCH TONE". Generally, telecommunications designers purchase one of the many DTMF encoder chips and hang it beside a microprocessor. This application article contains an example of a DTMF generation scheme that produces nearly as pure and probably as accurate a tone as the external chip method.

Generating sine waves requires some type of digital-toanalog converter to interface to the microprocessor. For this application, a DAC-08 is used. This DAC-08 is tied to port 4 of the Super8. Since it is assumed that the reader has access to the previous article, a detailed description of the hardware will be left to that article. Why not use the DTMF generator chip, when it might be just as inexpensive as the DAC- 08? The answer is that the DTMF generator chip requires an external crystal or clock, and it might not be convenient to pick a processor frequency that is a direct multiple of the one required by the generator. The second and more important reason is that the DAC-08 can be used to generate other call progress tones such as ringback and busy, or any other complex waveform.

Since the previous article discussed the method for generating sine wave tones, this article will only discuss how to turn that into the DTMF tone. The DTMF tone is actually a combination of two tones, hence, the name DUAL TONE MULTI-FREQUENCY. The tones are arranged such that each row and each column has a corresponding single frequency tone assigned. An additional, normally unseen column, contains an eighth tone frequency. A simple diagram below shows the arrangement.

#### DTMF TONE ASSIGNMENT

|     | 1209 | 1336 | 1477 | 1633 |
|-----|------|------|------|------|
| 697 | _1   | 2    | 3    | Α    |
| 770 | 4    | 5    | 6    | В    |
| 852 | 7    | 8    | 9    | С    |
| 941 | *    | 0    | #    | D    |

; .TITLE Super8 Example DTMF Generation : ;= ;= TITLE: DTMF.S •== DATE: JUNE 17, 1986 PURPOSE: TO DEMONSTRATE USING SUPER8 := TO GENERATE HIGH QUALITY DTMF ;= := WAVES. ;= HARDWARE: DAC-08 ON PORT 4 SEE DIAGRAM ;= ;= ASSEMBLER: ZILOG ASMS8 ASSEMBLER ----CHARLES M. LINK, II := PROGRAMMER: := \_\_\_\_ . PAGE ;set maximum page size to 55 lines 55 :\* ;\* REGISTER EQUATE TABLE ;\* ;column tone equates CINCR: .equ rr0 ;current increment in sine table CINCRH: .equ r0 ; high byte of current increment value CINCRL: .equ CFINCR: .equ r1 ;low byte of current increment value rr2 ; increment in sine table for frequency CFINCH: .equ r2 ; high byte of frequency increment value CFINCL: .equ r3 ;low byte of frequency increment value POINT: .equ rr4 ;pointer into sine table POINTH: .equ ;high byte of sine table pointer r4 POINTL: .equ **r**5 ;low byte of sine table pointer ;row tone equates RINCR: .equ rr6 ;current increment in sine table RINCRH: .equ r6 ; high byte of current increment value RINCRL: .equ **r**7 ;low byte of current increment value RFINCR: .equ rr8 ; increment in sine table for frequency RFINCH: .equ ; high byte of frequency increment value r8 RFINCL: .equ r9 ;low byte of frequency increment value CVAL: .equ r10 ;current value to output to DAC-08 RVAL: r11 ;current row value .equ ;\* ;\* GENERAL EQUATES ;\* ;\*: \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\*\*\* XTAL: .equ 12000000 ;crystal freq in hertz SAMPLE: .equ 8000 ;sample frequency in hertz XTAL/4/SAMPLE CTVAL: .equ ;counter load value TABSTP: .equ 256 ;number of values in sine table CFREQ: .equ 1209 ;desired column frequency RFREQ: .equ 697 ;desired row frequency CFREQI: .equ (TABSTP\*256\*CFREQ)/SAMPLE RFREQI: .equ (TABSTP\*256\*RFREQ)/SAMPLE ;note dtmf frequencies are 697,770,852,941,1209,1336,1477,1633 \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* ;\* : \* INTERRUPT VECTOR TABLE ;\* ;\*: INTRO: .WORD INTRET ;this area should always be defined INTR1: .WORD INTRET ;as it reserves the lower 32 bytes INTR2: .WORD ; for the interrupt table. the name INTRET INTR3: .WORD INTRET ; of the subroutine for each particular INTR4: .WORD INTRET ; interrupt service would normally be INTR5: .WORD INTRET ;named here. INTR6: .WORD TIMERO INTR7: .WORD INTRET INTR8: .WORD INTRET INTR9: .WORD INTRET INTR10: .WORD INTRET

INTR11: .WORD INTRET INTR12: .WORD INTRET INTR13: .WORD INTRET INTR14: .WORD INTRET INTR15: .WORD INTRET ;\* ;\* ;\* START OF PROGRAM EXECUTION :\* . \* \*\*\*\*\*\*\*\*\*\* START: ir START1 ;program execution unconditionally ; begins at this location after reset ; and power up. ;jump around optional ascii string ASCIT 'REL 0 6/16/86' ; containing release info, copyright, etc. START1: di ;begin sh0 ;select register bank 0 ;external memory timing=no wait input, normal 1d EMT, #0000000B ;memory timing, no wait states, stack internal, ;and DMA internal 1d P0,#00H address begins at 0000h, set upper byte ld POM, #11111111B ;select all lines as address 1d ;enable port 0 as upper 8 bits address PM,#00110000B ld H1C, #0000000B ;handshake not enabled port 0 ;port 1 is defined in romless part as address/data. it is not necessary ;here to initialize that port : ;port 2 outputs low ld P2,#00H ld P3,#00H ;port 3 outputs low ld P2AM, #10101010B ;p30,31,20,21 as output 14 P2BM, #10101010B ;p32,33,22,23 as output ld P2CM, #10101010B ;p34,35,24,25 as output 1d P2DM, #10101010B ;p36,37,26,27 as output ; 1d P4,#1000000B ;set midpoint for DAC inputs P4D, #00000000B ;set all bits of P4 as output ld 1d P4OD, #00000000B ;active push/pull ;basic Super 8 I/O is initialized, now internal registers lđ RPO, #OCOH ;set working register low to lower 8 bytes ld RP1,#0C8H ;set working register high to upper 8 bytes 1d SPL, #OFFH ;set stack pointer to start at top of set two note here that only lower 8 bits are used ; for stack pointer. location OFFH is wasted ; as stack operation. SPH is general purpose ;storage. ;now clear the internal memory and stack area 1d SPH, #OFFH ;point to top of general purpose register ZERO: clr **ØSPH** ;zero it dec SPH jr nz, ZERO ;do it until register set is all cleared **ØSPH** clr ;zero last register ;now everything except working registers is cleared ;cpu and memory now initialized, set up timer for real time clock SYM, #0000000B 1d ;disable fast interrupt response 1d IPR, #00000010B ;interrupt priority ;IRQ2>IRQ3>IRQ4>IRQ5>IRQ6>IRQ7>IRQ0>IRQ1 ld IMR, #00000100B ;enable only interrupt 2 sb1 ;select bank 1 COTCH, #^HB(CTVAL) 14 ; high byte of time constant COTCL, #^LB(CTVAL) ld ;low byte of time constant ld COM, #00000100B ;p27,37 is I/O, programmed up/down, no capture ;timer mode is selected sb0 ;select bank 0 COCT, #10100101B ;continuous, count down, load counter, ;zero count interrupt enable, enable counter 1d ;timer is initialized, now lets enable interrupts and wait ldw CINCR,#1 ;start column at beginning of sine table 1dw RINCR, #1 ;start row at beginning of sine table

this example loads the tones for digit '1' ;user software would, of course have to manipulate these registers for proper tone control ٠ ldw CFINCR. #CFREOI ;load column frequency increment ·load row frequency increment ldw RFINCR, #RFREQI ldw POINT, #SINTAB ;pointer points to sine table ;initial value to prevent glitch at start ld CVAL, #080H ;enable interrupts ei. WAIT: nop nop nop nop WAIT ;loop back ir Timer interrupt. Occurs SAMPLE times per second ;interrupt outputs value to DAC-08 and then determines value for next ;interrupt. This assures no bit jitter. TIMERO: 1d D4.CVAL write new value to DAC-08 Sclear carry flag ;find next position in sine table ;by adding frequency offset to last position ;set new pointer into sine table rcf add CINCRL, CFINCL adc CINCRH, CFINCH POINTL, CINCRH ĩa ldc CVAL, @POINT RINCRL, RFINCL ;get value from sine table ;find next position in sine table ;by adding frequencty offset to last position ;set new pointer into sine table ;get second value from sine table add adc RINCRH, RFINCH 14 POINTL, RINCRH RVAL, @POINT ldc add CVAL, RVAL ;form a complex waveform from two sine values COCT, #00000010B ;reset end of count interrupt or INTRET: iret ;and return from interrupt ;\* : \* STNE WAVE LOOKUP ;\* ;sine table for DTMF generation using DAC-08. Table based upon ;case of waveform consisting of two sine waves summed to provide a single ;complex waveform with minumum amplititude = 0 volts and maximum amplititude = 5 volts. DAC-08 input for 0 volts = 00H ;5 volts = OFFH. Both waves must total no more than OFFH, therefore maximum for one wave must be 1/2 5 volts or 080H. Table generated using following BASICA program, then typed into program. 10 CLS ;clear screen 20 PI=3.141593 30 FOR I=0 TO 255 define PI ;256 total values 40 C=360/256 ;define basic interval value 50 D=C\*I value from zero on sine wave 60 E=D\*PI/180 70 F=SIN(E) ;figure sine for interval from 0 80 G=F\*63 ;sine range should be from -63 to 63 ;make result from 0 to 127 90 H=64+G 100 J=CINT(H) ;round to nearest integer 110 A\$=HEX\$(J) ;convert to hex 120 PRINT AS :on screen 130 LPRINT A\$ ;on printer 140 NEXT :do next inverval 150 END ;\*note-remove comments, BASICA will not accept ; as comment delimiter SINTAB: .ORG 0400H ;begin sine table on even byte boundary 040H,042H,043H,045H,046H,048H,049H,04BH,04CH,04EH,04FH,051H .byte 052H, 054H, 055H, 057H, 058H, 05AH, 05BH, 05CH, 05EH, 05FH, 060H, 062H .byte .byte 063H, 064H, 066H, 067H, 068H, 069H, 06AH, 06BH, 06DH, 06EH, 06FH, 070H 071H, 072H, 073H, 074H, 074H, 075H, 076H, 077H, 078H, 078H, 079H, 07AH 07AH, 07BH, 07BH, 07CH, 07CH, 07DH, 07DH, 07DH, 07EH, 07EH, 07EH, 07FH .byte .byte .byte .byte 07EH, 07DH, 07DH, 07DH, 07CH, 07CH, 07BH, 07BH, 07AH, 07AH, 079H, 078H 078H, 077H, 076H, 075H, 074H, 074H, 073H, 072H, 071H, 070H, 06FH, 06EH .byte .byte 06DH, 06BH, 06AH, 069H, 068H, 067H, 066H, 064H, 063H, 062H, 060H, 05FH 05EH, 05CH, 05BH, 05AH, 058H, 057H, 055H, 054H, 052H, 051H, 04FH, 04EH .byte .byte 04CH, 04BH, 049H, 048H, 046H, 045H, 043H, 042H, 040H, 03EH, 03DH, 03BH .byte 03AH, 038H, 037H, 035H, 034H, 032H, 031H, 02FH, 02EH, 02CH, 02BH, 029H .byte 028H, 026H, 025H, 024H, 022H, 021H, 020H, 01EH, 01DH, 01CH, 01AH, 019H .byte 018H,017H,016H,015H,013H,012H,011H,010H,00FH,00EH,00DH,00CH оосн, оовн, ооан, ооэн, оовн, оовн, оо7н, оо6н, оо6н, оо5н, оо5н, оо4н .byte .byte .byte .byte 004H, 004H, 005H, 005H, 006H, 006H, 007H, 008H, 008H, 009H, 00AH, 00BH 00CH, 00CH, 00DH, 00EH, 00FH, 010H, 011H, 012H, 013H, 015H, 016H, 017H .byte .byte 018H,019H,01AH,01CH,01DH,01EH,020H,021H,022H,024H,025H,026H 028H, 029H, 02BH, 02CH, 02EH, 02FH, 031H, 032H, 034H, 035H, 037H, 038H .byte .byte 03AH,03BH,03DH,03EH . END



August 1987

#### A SIMPLE SERIAL TO PARALLEL CONVERTER USING THE ZILOG SUPER8 by Charles M. Link, II

The Zilog Super8 has many on-board peripherals that provide multiple user applications. Earlier articles have demonstrated simple application "stubs" or short test programs. This article and the next article demonstrate a useful application for the Super8. Although it underutilizes the Super8's power, the simple serial to parallel converter in this application and the print buffer in the next application demonstrate the ease at which applications are developed with the Super8.

The Zilog Super8 has several features that enhance its use as a communication controller. The interrupt or DMA driven serial port are helpful, but the handshaking parallel ports finish the job. In the serial to parallel converter, the 256 byte internal register memory is used as a small circular queue. Hardware for this application is fairly simple. Port 4 is buffered and hooked to the data lines, as shown, to interface to a centronics type printer connector. The strobe from P25 provides the strobe (pin 1) to the printer. The acknowledge line from the printer is inverted and tied to P24 of the Super8. The busy signal from the printer is buffered and tied to P23 of the Super8. The design was tested on an Okidata printer and is not guaranteed to work on all printers.

Software is fairly straightforward. The serial port is initialized just like it was in the application article on the interrupt driven serial port. Port 4 must be set-up as outputs with active push-pull drivers. Port 2, bits 3 and 4, are set up as input with P24 set to enable interrupts. P25 is set as output and handshake 0 is set in H0C to provide a strobe of 16 clock periods in length.

|                                                                                        | .TITLE                                            | Sample                                                     | e zilog Super 8 Serial to Parallel                                                                                                    | conver                                          |
|----------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| =====<br>=                                                                             | TITLE:                                            |                                                            | SERPAR.S                                                                                                                              |                                                 |
|                                                                                        | DATE:                                             |                                                            | JULY 17, 1986                                                                                                                         | =                                               |
| =                                                                                      | PURPOS                                            | E:                                                         | TO DEMONSTRATE INTERRUPT                                                                                                              | =                                               |
| =                                                                                      |                                                   |                                                            | DRIVEN SERIAL PORT IN A                                                                                                               | =                                               |
| =                                                                                      |                                                   |                                                            | REALISTIC APPLICATION.                                                                                                                | -                                               |
| =                                                                                      |                                                   |                                                            | THIS APPLICATION RECEIVES                                                                                                             | =                                               |
|                                                                                        |                                                   |                                                            | SIMPLE SERIAL DATA A SENDS IT                                                                                                         | =                                               |
| =                                                                                      |                                                   |                                                            | OUT THE PARALLEL PORT TO A                                                                                                            | -                                               |
| •                                                                                      |                                                   |                                                            | PRINTER.                                                                                                                              | =                                               |
| •                                                                                      | ASSEMB                                            | LER:                                                       | ZILOG ASMS8 ASSEMBLER                                                                                                                 | =                                               |
| -                                                                                      | PROGRA                                            | MMER:                                                      | CHARLES M. LINK, II                                                                                                                   | -                                               |
| ****                                                                                   | .PAGE                                             | 55<br>******                                               | ;set maximum page size to 55 lir<br>************                                                                                      | 1es<br>****                                     |
| ****                                                                                   | .PAGE                                             | 55<br>******                                               | set maximum page size to 55 lir;                                                                                                      | nes<br>*****<br>*<br>*                          |
| *****                                                                                  | .PAGE                                             | 55<br>*******                                              | ;set maximum page size to 55 lir<br>************************************                                                              | nes<br>****<br>*<br>*<br>*                      |
| ****                                                                                   | .PAGE<br>**********<br>**********<br>.equ<br>.equ | 55<br>********<br>********<br>0dH<br>0aH                   | set maximum page size to 55 lir;<br>GENERAL EQUATES<br>;carriage return<br>;line feed                                                 | nes<br>*****<br>*<br>*                          |
| *****                                                                                  | .PAGE<br>*********<br>*********<br>.equ<br>.equ   | 55<br>********<br>0dH<br>0aH                               | <pre>;set maximum page size to 55 lir<br/>GENERAL EQUATES<br/>;carriage return<br/>;line feed</pre>                                   | nes<br>*****<br>*<br>*****                      |
| *****<br>*<br>* *****<br>?:<br>*****                                                   | . PAGE                                            | 55<br>********<br>0dH<br>0aH                               | set maximum page size to 55 lir;<br>GENERAL EQUATES<br>;carriage return<br>;line feed                                                 | hes<br>****<br>*<br>*****                       |
| *****                                                                                  | . PAGE<br>**********<br>. equ<br>. equ            | 55<br>********<br>0dH<br>0aH<br>*******                    | ;set maximum page size to 55 lir<br>GENERAL EQUATES<br>;carriage return<br>;line feed<br>EGISTER EQUATE TABLE                         | hes<br>*****<br>*<br>*****                      |
| ****<br>*<br>* * * * *<br>? :<br>* * * * *                                             | . PAGE<br>**********<br>. equ<br>. equ            | 55<br>********<br>odH<br>oaH<br>*******                    | set maximum page size to 55 lir<br>GENERAL EQUATES<br>;carriage return<br>;line feed<br>EGISTER EQUATE TABLE                          | nes<br>*****<br>*<br>******<br>*                |
| *****<br>*<br>*<br>R:<br>F:<br>*****<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>* | . PAGE                                            | 55<br>********<br>OdH<br>OaH<br>********<br>RI<br>******** | <pre>;set maximum page size to 55 lir<br/>GENERAL EQUATES<br/>;carriage return<br/>;line feed<br/>EGISTER EQUATE TABLE<br/>ates</pre> | nes<br>*****<br>*<br>******<br>******<br>*      |
| *****<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*<br>*  | .PAGE                                             | 55<br>********<br>OdH<br>OaH<br>********<br>RI<br>******** | set maximum page size to 55 lir<br>GENERAL EQUATES<br>;carriage return<br>;line feed<br>EGISTER EQUATE TABLE                          | nes<br>*****<br>*<br>******<br>******<br>****** |

MPTR: RR6 .equ ;message pointer for external memory ACKB: R5 ; byte containing acknowledge bit .equ ACKBIT: .equ 0 ;bit set = no acknowledge yet ; bit clear = not waiting on acknowledge \*\*\*\*\*\*\*\*\*\* :\*\* ;\* ;\* INTERRUPT VECTOR TABLE ;\* ;\*\* \*\*\*\*\*\*\*\*\*\*\*\* INTRO: .WORD INTRET this area should always be defined INTR1: .WORD INTRET ;as it reserves the lower 32 bytes ;for the interrupt table. the name INTR2: . WORD INTRET .WORD INTR3: INTRET ; of the subroutine for each particular .WORD INTR4: INTRET ; interrupt service would normally be .WORD INTR5: INTRET ;named here. INTR6: .WORD INTRET .WORD INTR7: INTRET INTR8: WORD INTRET INTR9: .WORD INTRET ;receive data interrupt INTR10: .WORD RXDATI INTR11: .WORD INTRET INTR12: .WORD INTRET INTR13: .WORD INTRET INTR14: .WORD ACKSTB ;acknowledge strobe interrupt INTR15: .WORD INTRET ;\* ;\* ;\* START OF PROGRAM EXECUTION ;\* ;\*\* \*\*\*\*\*\*\* START: jr START1 ;program execution unconditionally ; begins at this location after reset ; and power up. .ASCII 'REL 0 7/17/86' ; jump around optional ascii string ; containing release info, copyright, etc. START1: di ;begin sb0 ;select register bank 0 14 ;external memory timing=no wait input, normal EMT, #0000000B ;memory timing, no wait states, stack internal, ;and DMA internal ld PO,#00H ;address begins at 0000h, set upper byte 1d POM, #11111111B ;select all lines as address PM, #00110000B ld ;enable port 0 as upper 8 bits address ld H1C, #0000000B ;handshake not enabled port 0 ;port 1 is defined in romless part as address/data. it is not necessary ;here to initialize that port 1. lđ P2,#0010000B ;port 2 outputs low, except strobe bit ld P3,#00H ;port 3 outputs low 1d P2AM, #10001010B ;p31,20,21 as output, p30 input ; it is necessary here to configure p30 as input ; for the receive data, and p31 as output for ;transmit data for UART ld P2BM, #10100010B ;p32,33,22 as output, 23 as input P2CM, #10101001B ;p34,35,25 as output, 24 as input, interrupt en ld ld P2DM, #10101010B ;p36, 37, 26, 27 as output : ld P4,#00000000B ;clear port 4 register ld P4D, #00000000B ;set all bits of P4 as outputs ld P4OD, #00000000B ;active push/pull 1d HOC, #11110001B ;handshake enable for port 4, 16 clock pulse ;basic Super 8 I/O is initialized, now internal registers 1d RPO, #OCOH ;set working register low to lower 8 bytes ;set working register high to upper 8 bytes RP1, #0C8H ld ;set stack pointer to start at top of set two 1d SPL, #OFFH ;note here that only lower 8 bits are used ;for stack pointer. location OFFH is wasted ;as stack operation. SPH is general purpose ;storage. ;now clear the internal memory and stack area

; ld SPH. #OFFH ; point to top of general purpose register ZERO: clr ASPH :zero it dec SPH ;do it until register set is all cleared nz.ZERO ir člr **ØSPH** ;zero last register ;now everything except working registers is cleared ; cpu and memory now initialized, set up timer for real time clock ; 14 SYM, #0000000B ;disable fast interrupt response 1d IPR, #10111111B ; interrupt priority ;IRQ6>IRQ7>IRQ5>IRQ4>IRQ3>IRQ2>IRQ1>IRQ0 14 IMR, #01010000B ;rx interrupts, acknowledge strobe ;timer is set, now lets initialize the UART for polled operation sh1 ;bank 1 UMA, #01110000B 14 ;time constant = (12,000,000/4/16/9600/2)-1= ;8.76 rounded to 9. ;note that a 12 Mhz does not make a very ;accurate baud rate source. error is large 1d UBGH, #^HB(00009) ; high byte of time constant UBGL, #^LB(00009) 1d ;low byte of time constant ;p21=p21data,auto-echo is off, transmit and 14 UMB, #00011110B receive clock is baud rate generator output, ; baud rate generator input is system clock / 2, ; baud rate generator is enabled, loopback ; is disabled sb0 ;select bank 0 1d UTC.#10001000B ;select p31 as transmit data out, 1 stop bit ;and transmit enable 1d UIE,#0000001B ;receive interrupts, no DMA 14 URC, #00000010B ;enable receiver ;UART is initialized, reset acknowledge bit and begin ;reset acknowldege bit if set bitr ACKB, #ACKBIT P2BIP, #0000001B ;reset interrupt input flip-flop 1d ei ;enable interrupts WAIT: ldw MPTR, #MSG ;point to message call ;send the message SENDM 1d INPNT,#0 ;set input pointer to register 0 OUTPNT, #0 ld ;set output pointer to register 0 WAIT1: call SNDBUF ;send any characters in buffer jr WAIT1 ;loop back ; SENDM: P2,#00001000B tm ;printer busy ;wait for printer unbusy jr nz, SENDM ;see if the acknowledge has occurred btjrt SENDM, ACKB, #ACKBIT ;from possible last byte bits ACKB, #ACKBIT ;set acknowledge bit before writing to output ldci r0.@MPTR ;get the character 14 P4,r0 ;send to printer nop ;allow 18 clocks for strobe nop nop r0,#'\$' ср ;last character? ne, SENDM ;loop back for next jr ret : SNDBUF: ср INPNT, OUTPNT ;compare inpointer to outpointer ;send character if any to send jr ne,SC1 ret ;otherwise return sc1: ;printer busy? tm P2,#00001000B jr nz,SC1 ; if so, wait until it is not busy btjrt SC1, ACKB, #ACKBIT ;see if acknowledge has occurred ;from possible last byte di ;set acknowledge bit before writing to output bits ACKB, #ACKBIT P4, COUTPNT ld ;send the character tm P2,#0000001B

ir z.HON ; if host is on ;get the output pointer ;add 128 to it ĩđ r0,OUTPNT xor r0,#1000000B INPNT, r0 turn host back on when 128 bytes left in buf ср ne, HON ;otherwise keep sending jr and P2,#11111110B ;host back on HON: nop OUTPNT ; bump pointer inc ; to make sure pointer not changed ei ret ;send character in r0 SENDC: UTC,#00000010B ;transmit buffer empty yet tm z, SENDC ir ; if not, wait until it is ĺđ UIO,r0 ;load the character into the transmitter ret ;receive character available interrupt RXDATI: 1d r0,UIO ;get input from console and r0,#7fH ;remove upper parity bit ;echo to console call SENDC ld @INPNT,r0 ;save the character ;bump input pointer inc TNPNT INPNT, OUTPNT ;has the input made a complete loop? ср ir ne, RXIT receive character buffer full, stop sending device ; P2,#0000001B ;raise DTR to stop host sending or INTRET: RXIT: iret ACKSTB: tm P2,#00010000B ; is line low or high now ACKB, #ACKBIT ;reset acknowledge bit in register bitr ACKS1: P2,#00010000B tm ;test ack bit ;wait here till end of strobe jr z,ACKS1 ĺđ P2BIP, #0000001B ;reset p24 interrupt pending register ;and return iret MSG: .ASCII CR, LF, 'Super8 serial/parallel test program.', CR, LF 'Second line test data', CR, LF, '\$' .ASCII . END

.TITLE Sample Zilog Super 8 Serial to Parallel Converter with XON/XOFF ;= TITLE: SERPAR1.S ;= := DATE: JULY 17, 1986 := PURPOSE: TO DEMONSTRATE INTERRUPT ;= DRIVEN SERIAL PORT IN A REALISTIC APPLICATION. := := THIS APPLICATION RECEIVES SIMPLE SERIAL DATA A SENDS IT := ;= OUT THE PARALLEL PORT TO A := PRINTER. FLOW CONTROL IS BY XON/XOFF COMMANDS ON THE BACK := CHANNEL TO THE HOST := ;= ASSEMBLER: ZILOG ASMS8 ASSEMBLER CHARLES M. LINK, II := **PROGRAMMER:** := . PAGE 55 ;set maximum page size to 55 lines ;\* ;\* ;\* GENERAL EOUATES ;\* ;\* CR: .equ 0dH ;carriage return LF: .equ 0aH ;line feed

XON: .equ 11H ;control-Q or DC1 XOFF: .eau 13H :control-S or DC3 ;\*\* ;\* ;\* REGISTER EQUATE TABLE ;\* ;working register equates ;input character pointer INPNT: .equ R3 OUTPNT: .equ R4 ;output character pointer ;message pointer for external memory MPTR: RR6 .equ ACKB: .equ R5 ;byte containing acknowledge bit ACKBIT: .equ ;bit set = no acknowledge yet 0 ;bit clear = not waiting on acknowledge XBIT: ;XOFF send to host .equ 1 : \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* :\*\* ;\* ;\* INTERRUPT VECTOR TABLE ;\* ·\*\* INTRO: .WORD INTRET this area should always be defined ;as it reserves the lower 32 bytes INTR1: .WORD INTRET .WORD INTRET INTR2: ; for the interrupt table. the name INTR3: .WORD INTRET ; of the subroutine for each particular ; interrupt service would normally be INTR4: .WORD INTRET INTR5: .WORD INTRET ;named here. INTR6: .WORD INTRET INTR7: .WORD INTRET INTR8: .WORD INTRET INTR9: .WORD INTRET INTRIO: .WORD RXDATI ;receive data interrupt INTR11: .WORD INTRET INTR12: .WORD INTRET INTR13: .WORD INTRET INTR14: .WORD ACKSTB ;acknowledge strobe interrupt INTRET INTR15: .WORD ÷\* \*\*\*\*\*\*\*\*\* ;\* ;\* START OF PROGRAM EXECUTION ;\* ;\* START: di ; for emulation if nothing else ;program execution unconditionally ir START1 ; begins at this location after reset ; and power up. .ASCII 'REL 0 7/17/86' ;jump around optional ascii string ;containing release info, copyright, etc. START1: sb0 ;select register bank 0 EMT, #00000000B ; external memory timing=no wait input, normal 1d ;memory timing, no wait states, stack internal, ;and DMA internal ;address begins at 0000h, set upper byte P0,#00H 1đ ld POM, #11111111B ;select all lines as address PM, #00110000B PM, #00110000B ;enable port 0 as upper 8 bits address H1C, #00000000B ;handshake not enabled port 0 ld 14 ;port 1 is defined in romless part as address/data. it is not necessary ;here to initialize that port ; 1đ P2,#0010000B ;port 2 outputs low, except strobe bit 1d ;port 3 outputs low P3,#00H lđ P2AM, #10001010B ;p31,20,21 as output,p30 input ; it is necessary here to configure p30 as input ; for the receive data, and p31 as output for ;transmit data for UART ld P2BM,#10100010B ;p32,33,22 as output, 23 as input P2CM,#10101001B ;p34,35,25 as output, 24 as input, interrupt en ld ld P2DM, #10101010B ;p36,37,26,27 as output ; ld P4,#0000000B clear port 4 register; 1d P4D, #0000000B ;set all bits of P4 as outputs
1**d** P4OD,#0000000B ;active push/pull lđ HOC, #11110001B ; handshake enable for port 4, 16 clock pulse ; basic Super 8 I/O is initialized, now internal registers 1d RPO, #OCOH ;set working register low to lower 8 bytes 1d RP1,#0C8H ;set working register high to upper 8 bytes 1d SPL, #OFFH ;set stack pointer to start at top of set two ;note here that only lower 8 bits are used ;for stack pointer. location OFFH is wasted ;as stack operation. SPH is general purpose ;storage. ;now clear the internal memory and stack area SPH, #OFFH ;point to top of general purpose register 14 ZERO: **ØSPH** clr ;zero it dec SPH nz, ZERO ;do it until register set is all cleared jr clr **@SPH** ;zero last register ;now everything except working registers is cleared ;cpu and memory now initialized, set up timer for real time clock SYM, #0000000B ;disable fast interrupt response ld 14 IPR, #10111111B ;interrupt priority ;IRQ6>IRQ7>IRQ5>IRQ4>IRQ3>IRQ2>IRQ1>IRQ0 IMR.#01010000B ;rx interrupts, acknowledge strobe 14 ;timer is set, now lets initialize the UART for polled operation sb1 ;bank 1 UMA, #01110000B 1đ ;time constant = (12,000,000/4/16/9600/2)-1= ;8.76 rounded to 9. ;note that a 12 Mhz does not make a very accurate baud rate source. error is large UBGH, #^HB(00009) 1d ; high byte of time constant 1d UBGL, #^LB(00009) ;low byte of time constant ;p21=p21data,auto-echo is off, transmit and UMB.#00011110B 1d ;receive clock is baud rate generator output, ; baud rate generator input is system clock / 2, ; baud rate generator is enabled, loopback ; is disabled sb0 ;select bank 0 ;select p31 as transmit data out, 1 stop bit 1d UTC, #10001000B ;and transmit enable lđ UIE, #00000001B ;receive interrupts, no DMA URC, #00000010B 1d ;enable receiver ;UART is initialized, reset acknowledge bit and begin bitr ACKB, #ACKBIT ;reset acknowldege bit if set hitr ACKB, #XBIT ;reset XON/XOFF bit ld P2BIP, #0000001B reset interrupt input flip-flop ei ;enable interrupts WAIT: ldw MPTR, #MSG ;point to message call SENDM ;send the message 1d INPNT, #0 ;set input pointer to register 0 1d OUTPNT, #0 ;set output pointer to register 0 WAIT1: call SNDBUF ;send any characters in buffer ir WAIT1 ;loop back ; ;printer busy SENDM: tm P2,#00001000B nz,SENDM ;wait for printer unbusy jr **b**tjrt ;see if the acknowledge has occurred SENDM, ACKB, #ACKBIT ;from possible last byte ;set acknowledge bit before writing to output bits ACKB, #ACKBIT ;get the character ldci r0,@MPTR 1d P4,r0 ;send to printer ;allow 18 clocks for strobe nop nop nop r0,#'\$' ;last character? ср ne,SENDM jr ;loop back for next ret

500

timer is initialized, now lets enable interrupts and wait ;start column at beginning of sine table ldw CINCR,#1 start row at beginning of sine table ldw RINCR, #1 ;this example loads the tones for digit '1' ;user software would, of course have to manipulate these registers for ;proper tone control ldw CFINCR, #CFREQI ; load column frequency increment ;load row frequency increment ;pointer points to sine table ldw RFINCR, #RFREQI ldw POINT, #SINTAB 1d CVAL, #080H ; initial value to prevent glitch at start ;enable interrupts ei WAIT: nop non nop nop jr WAIT ;loop back ;Timer interrupt. Occurs SAMPLE times per second ;interrupt outputs value to DAC-08 and then determines value for next ; interrupt. This assures no bit jitter. TIMERO: 1d p4,CVAL write new value to DAC-08 ;clear carry flag rcf add CINCRL, CFINCL ;find next position in sine table ;by adding frequency offset to last position ;set new pointer into sine table adc CINCRH, CFINCH lđ POINTL, CINCRH ldc CVAL, @POINT ;get value from sine table ;find next position in sine table ;by adding frequencty offset to last position ;set new pointer into sine table add RINCRL, RFINCL adc RINCRH, RFINCH 1d POINTL, RINCRH ;get second value from sine table 1dc RVAL, @POINT add CVAL, RVAL ; form a complex waveform from two sine values COCT, #00000010B ; reset end of count interrupt or INTRET: iret and return from interrupt \*\*\*\*\* ;\*: ;\* ;\* SINE WAVE LOOKUP ;\* ;\*\* ;sine table for DTMF generation using DAC-08. Table based upon case of waveform consisting of two sine waves summed to provide a single ;complex waveform with minumum amplititude = 0 volts and maximum ;amplititude = 5 volts. DAC-08 input for 0 volts = 00H ;5 volts = OFFH. Both waves must total no more than OFFH, therefore ;maximum for one wave must be 1/2 5 volts or 080H. ;Table generated using following BASICA program, ;then typed into program. 10 CLS ;clear screen ; 20 PI=3.141593 define PI ; 30 FOR I=0 TO 255 ;256 total values : 40 C=360/256 :define basic interval value ; 50 D=C\*I ;value from zero on sine wave : 60 E=D\*PI/180 ; 70 F=SIN(E) ;figure sine for interval from 0 1 80 G=F\*63 90 H=64+G ;sine range should be from -63 to 63 : ;make result from 0 to 127 : 100 J=CINT(H) ;round to nearest integer 110 A\$=HEX\$(J) ; convert to hex 120 PRINT AS ;on screen 130 LPRINT A\$ ;on printer 140 NEXT :do next inverval 150 END ;\*note-remove comments, BASICA will not accept ; as comment delimiter SINTAB: .ORG ; begin sine table on even byte boundary 0400H 040H, 042H, 043H, 045H, 046H, 048H, 049H, 04BH, 04CH, 04EH, 04FH, 051H .byte .byte 052H, 054H, 055H, 057H, 058H, 05AH, 05BH, 05CH, 05EH, 05FH, 060H, 062H 063H, 064H, 066H, 067H, 068H, 069H, 06AH, 06BH, 06DH, 06EH, 06FH, 070H .byte 071H, 072H, 073H, 074H, 074H, 075H, 076H, 077H, 078H, 078H, 079H, 07AH .byte 07AH, 07BH, 07BH, 07CH, 07CH, 07DH, 07DH, 07DH, 07EH, 07EH, 07FH .byte

: SNDBUF: cp INPNT, OUTPNT ; compare inpointer to outpointer jr ne,SC1 ;send character if any to send ret ;otherwise return P2,#00001000B SC1: tm ;printer busy? ;if so, wait until it is not busy ;see if acknowledge has occurred jr nz,SC1 **b**tjrt SCI, ACKB, #ACKBIT ;from possible last byte di bits ACKB, #ACKBIT ;set acknowledge bit before writing to output P4, COUTPNT ;send the character 1d btjrf HON, ACKB, #XBIT ;host is still sending r0,OUTPNT 10 ;get the output pointer xor r0,#1000000B ;add 128 to it ср INPNT, r0 ;turn host back on when 128 bytes left in buf ir ne, HON ;otherwise keep sending ĺđ r0,XON ;send XON to host to start it sending again call SENDC ACKB, #XBIT bitr ;reset XOFF bit HON: nop inc OUTPNT ;bump pointer to make sure pointer not changed ei ret ;send character in r0 UTC, #00000010B SENDC: ;transmit buffer empty yet
;if not, wait until it is tm jr z, SENDC UIO, rO ;load the character into the transmitter ĩđ ret ;receive character available interrupt ;get input from console RXDATI: 1d r0,UIO and r0, #7fH ; remove upper parity bit call SENDC ;echo to console 1d @INPNT, r0 ;save the character inc INPNT ;bump input pointer ld r0, INPNT ;get the input pointer ;allow 5 characters after XOFF add r0,#5 ср r0,OUTPNT ;has the input made a complete loop? ne,RXIT ir ;receive character buffer full, stop sending device r0,#XOFF ;send XOFF to host 1d call SENDC ;send it ;set the XOFF bit bits ACKB, #XBIT INTRET: RXIT: iret ACKSTB: tm P2,#00010000B ; is line low or high now bitr ACKB, #ACKBIT ;reset acknowledge bit in register ACKS1: P2,#00010000B tm ;test ack bit ;wait here till end of strobe jr z, ACKS1 ĩđ P2BIP, #00000001B ;reset p24 interrupt pending register iret and return MSG: CR,LF, 'Super8 serial/parallel test program.',CR,LF .ASCII 'Second line test data', CR, LF, '\$' .ASCII

. END



**Technical Manual** 

# Super8<sup>TM</sup> Microcomputer

· · · · ·

# Contents

| Chap                                          | pter 1. Super8 Overview                                                                                                                                                                                                                                                                       | 1 |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 1.1<br>1.2<br>1.3<br>1.4<br>1.5               | Introduction508Features508Basic Microcomputers508Protopack Microcomputers508ROMless Microcomputers508                                                                                                                                                                                         |   |
| Chap                                          | oter 2. Architectural Overview                                                                                                                                                                                                                                                                | 2 |
| 2.1<br>2.2<br>2.3                             | Introduction509Address Spaces509Register File5102.3.1 Register Pointer5102.3.2 Instruction Pointer510                                                                                                                                                                                         | - |
| 2.4                                           | Instruction Set                                                                                                                                                                                                                                                                               |   |
|                                               | 2.4.1 Addressing Modes                                                                                                                                                                                                                                                                        |   |
| 2.5                                           | I/O Operations                                                                                                                                                                                                                                                                                |   |
|                                               | 2.5.1 Interrupts                                                                                                                                                                                                                                                                              |   |
| 2.6                                           | Oscillator                                                                                                                                                                                                                                                                                    |   |
| Chap                                          | pter 3. Address Spaces                                                                                                                                                                                                                                                                        | 3 |
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6        | Introduction512CPU Register File512System Registers and Mode and Control Registers515Program and Data Memory515CPU and User Stacks517Instruction Pointer (IP)518                                                                                                                              |   |
| Chap                                          | pter 4. Addressing Modes                                                                                                                                                                                                                                                                      | 4 |
| 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7 | Introduction       519         Register Addressing (R)       519         Indirect Register Addressing (IR)       521         Indexed Addressing (IA)       521         Direct Addressing (DA)       523         Indirect Addressing (IA)       523         Relative Addressing (RA)       523 |   |
| 4.8                                           | Immediate Addressing (IM)                                                                                                                                                                                                                                                                     |   |
| Chap                                          | pter 5. Instruction Set                                                                                                                                                                                                                                                                       | 5 |
| 5.1<br>5.2                                    | Functional Summary                                                                                                                                                                                                                                                                            | - |

# Contents (Continued)

| 5.3<br>5.4                                    | Condition Codes                                                                                                                                                                                                                                                                                     | 5 |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                                               | 5.4.1 Notational Shorthand                                                                                                                                                                                                                                                                          |   |
| 5.5                                           | Instruction Descriptions and Formats                                                                                                                                                                                                                                                                |   |
| Chap                                          | ter 6. Interrupts                                                                                                                                                                                                                                                                                   | 6 |
| 6.1                                           | Introduction                                                                                                                                                                                                                                                                                        | • |
|                                               | 6.1.1       Sources       586         6.1.2       Vectors       586         6.1.3       Levels       587         6.1.4       Enables       589         6.1.5       The Interrupt Routine       589                                                                                                  |   |
| 6.2<br>6.3<br>6.4                             | Fast Interrupt Processing       590         Clearing the Interrupt Source       590         Interrupt Control Registers       590                                                                                                                                                                   |   |
|                                               | 6.4.1       System Mode Register       591         6.4.2       Interrupt Request Register       591         6.4.3       Interrupt Mask Register       592         6.4.4       Interrupt Priority Register       592         6.4.5       Fast Interrupt Status Bit (FIS of Flags Register)       592 |   |
| 6.5                                           | Interrupts and the DMA Channel                                                                                                                                                                                                                                                                      |   |
| Chap                                          | oter 7. Reset and Clock                                                                                                                                                                                                                                                                             | 7 |
| 7.1<br>7.2<br>7.3                             | Reset                                                                                                                                                                                                                                                                                               | , |
| Chap                                          | oter 8. I/O Ports                                                                                                                                                                                                                                                                                   | 8 |
| 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7 | Introduction       600         General Structure       600         Port 0       600         Port 1       600         Port 2       600         Port 3       600         Port 4       600         Port 4       602         Port Mode and Control Registers       602                                  |   |
|                                               | 8.7.2       Port 0 Mode Register       603         8.7.3       Port 2/3 Mode Registers       603                                                                                                                                                                                                    |   |

|      | 8.7.4   | Port 2/3 Interrupt Peoding Registers                    | 0  |
|------|---------|---------------------------------------------------------|----|
|      | 8.7.5   | Port 4 Direction Register                               | Ö  |
|      | 8.7.6   | Port A Deep-Drain Register                              |    |
|      | 0       |                                                         |    |
| 8.8  | Handsh  | naking Channels                                         |    |
|      | 8.8.1   | Pin Descriptions                                        |    |
|      | 8.8.2   | Handshake Control Registers                             |    |
| Chep | ter 9.  | Counter/Timers                                          | 9  |
| 9.1  | Introd  | luction                                                 | •  |
|      |         | Dr. Velture Mede                                        |    |
|      | 9.1.1   | B1-Value Mode                                           |    |
|      | 9.1.2   |                                                         |    |
|      | 9.1.3   | External late and Trigger                               |    |
| 9.2  | Counte  | er/Timer Control and Mode Registers                     |    |
|      | 0 2 1   | Country/Timon Control Projetors                         |    |
|      | 7.2.1   | Counter/ Timer Control Registers                        |    |
|      | 7.4.4   | Counter/ Timer Mode Registers                           |    |
|      | 9.2.7   |                                                         |    |
|      | /.2.4   |                                                         |    |
| Chap | ter 10. | , UART                                                  | 10 |
| 10 1 | Introd  | huntion 61/                                             |    |
| 10.1 | Trenem  | nitter 614                                              |    |
| 10.3 | Receiv  |                                                         |    |
| 10.4 | Wake-U  | n Feature                                               |    |
| 10.5 | Auto-E  | Icho/Loopback                                           |    |
| 10.6 | Polled  | ) Operation                                             |    |
| 10.7 | Baud-R  | Rate Generator                                          |    |
| 10.8 | UART I  | Interface Pins                                          |    |
| 10.9 | UART C  | Control/Mode and Status Registers                       |    |
|      | 10 0 1  |                                                         |    |
|      | 10.7.1  |                                                         |    |
|      | 10.7.2  | wake-up match register (wumth)                          |    |
|      | 10.7.7  |                                                         |    |
|      | 10.9.4  |                                                         |    |
|      | 10.7.7  |                                                         |    |
|      | 10.7.0  | 7  UART FROM A Register (URC)                           | ,  |
|      | 10.2.7  | $\frac{1}{1000}$                                        |    |
|      | 10.9.9  | 9 UART Baud-Rate Generator Time Constant Register (UBG) |    |
|      |         |                                                         |    |
| unap | Cer II. |                                                         | 11 |
| 11.1 | Introd  | Juction                                                 |    |
| 11.2 | DMA Co  | ontrol Registers                                        |    |
| 11.3 | DMA an  | nd the UART Register                                    |    |
| 11.4 | DMA an  | nd the UART Transmitter                                 |    |
|      |         |                                                         |    |

# Contents (Continued)

| 11.5 DMA and Handshake Channel O     | •••    | ••   | • | • • | •   | • • | •   | • | • • | • | • | • •   | •   | • | • | • | 626 | 11 |
|--------------------------------------|--------|------|---|-----|-----|-----|-----|---|-----|---|---|-------|-----|---|---|---|-----|----|
| 11.5.1 DMA Write (Input Handshak     | e O)   |      |   |     |     |     |     |   |     |   |   | • • • |     |   |   |   | 626 |    |
| 11.5.2 DMA Read (Output Handshak     | e O).  | ••   | • | ••• | •   |     | •   | • | ••  | • | • | •     | •   | • | • | • | 627 |    |
| 11.5.2.1 Fully Interlocke            | d Mode |      |   |     |     |     |     |   |     |   |   |       |     |   |   |   | 627 |    |
| 11.5.2.2 Strobed Mode .              | •••    | ••   | • |     | •   | ••  | •   | • | • • | • | • | •     | ••  | • | • | • | 627 |    |
| Chapter 12. External Interface       |        |      |   |     |     |     |     |   |     |   |   |       |     |   |   |   |     | 12 |
| 12.1 Introduction                    |        |      |   |     |     |     |     |   |     |   |   |       |     |   |   |   | 628 |    |
| 12.2 Pin Descriptions                |        |      | • |     |     |     |     | • |     |   |   |       |     |   |   |   | 628 |    |
| 12.3 Configuring for External Memory |        |      |   |     |     |     | •   | • |     |   |   | •     |     |   |   |   | 629 |    |
| 12.4 External Stacks                 |        |      | • |     |     |     |     | • |     |   |   | •     |     |   |   |   | 630 |    |
| 12.5 Data Memory                     | • • •  | •. • |   |     | •   |     |     | • | · • |   |   | •     |     |   | • |   | 630 |    |
| 12.6 Bus Operation                   | •••    | ••   | • | ••  | • ` | ••• | •   | • | ••  | • | • | •     | •   | • | • | • | 630 |    |
| 12.6.1 Address Strobe (AS)           |        |      |   |     |     |     |     | • |     |   |   | • •   | •   |   | • |   | 631 | 4  |
| 12.6.2 Data Strobe (DS)              | • •. • |      |   |     |     |     |     | • |     |   |   | •     |     |   | • |   | 631 |    |
| 12.6.3 External Memory Operation     |        | ••   | • | ••, | •   | ••• | •   | • | ••• | • | • | •     | • • | • | • | • | 631 |    |
| 12.7 Extended Bus Timing             | •••    | ••   | • | ••  | •   | ••  | •   | • | ••• | • | • | •     |     | • | • | • | 631 |    |
| 12.7.1 Software Programmable Wai     | t Stat | es   |   |     |     |     |     |   |     |   |   | •     |     |   |   |   | 631 |    |
| 12.7.2 Slow Memory Timing            |        |      | • |     | •   |     | •   | • |     | • | • | •     |     |   |   | • | 632 |    |
| 12.7.3 Hardware Wait States          | •••    | ••   | • | ••  | •   | ••• | · • | • | •   | • | • | •     | •   | • | • | • | 632 |    |
| 12.8 Instruction Timing              | ••••   | ••   | • |     | •   | ••• | •   | • |     | • | • | •     | ••  | ÷ | • | • | 632 |    |
| Glossary                             |        |      |   |     |     | ••• | •   | • |     |   | • | •     |     |   | • | • | 635 |    |

# 1.1 INTRODUCTION

The Super8 family consists of basic microcomputers, protopack emulators, and ROMless microcomputers. The various family members differ in the amount of on-chip ROM and the physical packaging.

All of the Super8 family members offer a fullduplex universal asynchronous receiver/transmitter (UART) with an on-chip baud-rate generator, two 16-bit programmable counter/timers, a direct memory access (DMA) controller, and an on-chip oscillator.

#### 1.2 FEATURES

Super8 microprocessor features include:

- 325 byte-wide registers, including 272 generalpurpose registers and 53 mode and control registers
- Full-duplex UART with special features
- Up to 32 bit-programmable and 8 byteprogrammable I/O lines, with 2 handshake channels
- Addressing of up to 128K byes of memory.
- An interrupt structure that supports:
  - 27 interrupt sources
  - 16 interrupt vectors (2 reserved for future versions)
  - 8 interrupt levels
  - Servicing in 6 CPU clock cycles
- Two Register Pointers that allow use of short and fast instructions to access register groups within 600 ns.
- An instruction set that includes multiply and divide instructions, Boolean and BCD operations
- Additional instructions that support threadedcode languages, such as Forth

# Chapter 1 Super8 Overview

#### 1.3 BASIC MICROCOMPUTERS

These parts are the core of the Super8 family of products. They have various amounts of maskprogrammable on-chip ROM, are suitable for high volume applications, and require a single +5 Vdc power supply.

#### 1.4 PROTOPACK MICROCOMPUTERS

These parts function as emulators for the basic microcomputer versions. They use the same package and pin-out as the basic microcomputer but also have a 28-pin "piggy back" socket on the top into which a ROM or EPROM can be installed, to replace the on-chip ROM of the basic microcomputer.

This package permits the protopack to be used in prototype and final PC boards while still permitting user program development. When a final program is developed, it can be mask-programmed into the production microcomputer device, directly replacing the emulator. The protopack parts are also useful in situations where the cost of maskprogramming is prohibitive or where program flexibility is desired.

#### 1.5 ROMLESS MICROCOMPUTERS

The ROMless microcomputers are similar to the basic microcomputer parts, but have no internal ROM. Port 1 is dedicated as an 8-bit address/data bus and  $PO_0-PO_4$  are dedicated address lines. Up to 64K bytes of external memory can be addressed by configuring Port 0 as address bits. The address capability can be doubled to 128K bytes by programming P35 of Port 3 as the Data Memory select signal DM. The two states of this signal can be used with the 16-bit address bus to address two separate banks of external memory, each with up to 64K bytes.

# Chapter 2 Architectural Overview

# 2.1 INTRODUCTION

The Super8 is a versatile single-chip microcomputer that can be programmed for many different memory and I/O configurations. This flexibility has been achieved by merging a multiplexed address/data bus with several I/O-oriented ports. This provides the user with large amounts of external memory while maintaining many I/O lines. Figure 2-1 shows the Super8 block diagram.

# 2.2 ADDRESS SPACES

To provide for both I/O and memory intensive applications, the Super8 supports three basic address spaces:

# Program memory (internal and external)

- Data memory (external)
- Register file (internal)

A maximum of 64K bytes of program memory is directly addressable. When present, internal program memory normally consists of maskprogrammed ROM. The data memory space is 64K bytes in size.

The ease of interfacing with external memory is enhanced with options for programmable wait states and half-speed memory timing, as well as an optional external wait input.



# Figure 2-1. Functional Block Diagram

# 2.3 REGISTER FILE

The Super8 architecture centers around an internal register file composed of 325 registers. All registers are eight bits wide. Of the 272 general-purpose registers, 208 can be used as an accumulator, address pointer, index register, data register, or stack register. The 64 remaining general-purpose registers are limited to Indirect or Indexed addressing mode functions such as stacks, data buffers, and look-up tables. Fiftythree registers are dedicated to special control and status operations.

#### 2.3.1 Register Pointer

The register file is logically divided into 32 working register groups of 8 registers each when using 4-bit register addressing. Two groups may be active at any one time and the two Register Pointers (RPO and RP1) contain the base addresses of these two working register groups. This allows fast context switching and shorter instruction formats.

#### 2.3.2 Instruction Pointer

The Super8 hardware includes features that facilitate the implementation of threaded-code languages such as Forth. These include a special 16-bit register called the Instruction Pointer (IP) and three special CPU instructions called NEXT, ENTER, and EXIT. The IP can also be used to support the fast interrupt processing mode.

#### 2.4 INSTRUCTION SET

The CPU has an instruction set designed for its large register file. This includes a full complement of 8-bit arithmetic and logical operations, including multiply and divide. Binary-Coded Decimal (BCD) operations are supported using a decimal adjustment of binary values. Incrementing and decrementing 16-bit quantities for addresses and counters are also supported. Extensive bit manipulation, including Rotate and Shift instructions, round out the data manipulation capabilities of the Super8. No special I/O instructions are necessary since I/O is mapped into the register file.

# 2.4.1 Addressing Modes

The addressing modes of the Super8 Central Processing Unit (CPU) are:

- Register (R)
- Indirect Register (IR)
- Indirect Address (IA)
- Immediate (IM)
- Direct Address (DA)
- Indexed (X)
- Relative Address (RA)

Register, Indirect Register, and Immediate addressing modes are available for Load, Arithmetic, Logical, Shift, Rotate, and Stack instructions. Conditional jumps support both the Direct and Relative addressing modes, while Jump and Call instructions support the Direct, Indirect, and Indirect Register addressing modes. Only Load instructions support Indexed addressing.

# 2.4.2 Data Types

The Super8 CPU supports operations on bits, bytes, BCD digits, and 2-byte words.

Bits in the register file can be set, cleared, complemented, and tested. Bits within a byte are numbered from 0 to 7; bit 0 is the least significant (right-most) bit.

Bytes in the register file can be operated on by Arithmetic, Logical, Shift and Rotate, and Load instructions. Bytes in memory can be operated on only by load or stack instructions.

Manipulation of BCD digits, packed two to a byte, is accomplished by a Decimal Adjust instruction and a Swap instruction. Decimal Adjust is used after either a binary addition or subtraction on BCD digits.

Words in the register file can be loaded, incremented, and decremented with the 16-bit Load Word, Increment Word, and Decrement Word instructions.

# 2.5 I/O OPERATIONS

The Super8 has I/O lines grouped into five ports of eight lines each. Ports are configurable as input, output, or bidirectional. Under software control, the ports can provide timing, status signals, address outputs, and I/O ports with or without handshaking. Multiprocessor system configurations are also supported.

# 2.5.1 Interrupts

I/O operations can be interrupt-driven or polled. The Super8 supports 16 vectored interrupts on eight different levels from 27 interrupt sources. Each level can be masked and prioritized. Optional high-speed interrupt processing can be used on any one of the levels for minimum latency.

# 2.5.2 On-Chip Peripherals

To help cope with real-time problems such as counting/timing, the Super8 contains two counter/ timers with a large number of user selectable modes. It also contains an on-chip universal asynchronous receiver/transmitter (UARI) which has its own built-in baud-rate generator that can be used as a counter when not being used to generate baud rates.

A DMA channel is provided that allows high-speed data transfers between on-chip peripherals and the register file or external memory.

# 2.6 OSCILLATOR

In addition to these features, the Super8 offers an on-chip oscillator requiring only an external crystal for operation.

# 3.1 INTRODUCTION

The Super8 microprocessor supports the following address spaces:

- CPU register file
- Program memory
- Data memory

#### 3.2 CPU REGISTER FILE

Registers within the Super8 CPU's internal register file are identified with an 8-bit address, yielding 256 possible register addresses. However, the upper 64 addresses are used more than once, as described below. A total of 325 registers is available, including 272 general-purpose registers and 53 special control and status registers. Two of these registers are Register Pointers.

# Chapter 3 Address Spaces

A total of 325 registers is accessible with 192 registers  $(00_{H}-BF_{H})$  accessible in all addressing modes. These can be used as accumulators, working registers, data buffers, internal stack, and so forth. It is possible to set up a 256-byte data buffer and still have 16 registers remaining as accumulators and working registers.

Figures 3-1 and 3-2 show layouts of the register file address space. The upper 64 bytes of the address space (CO<sub>H</sub>-FF<sub>H</sub>) contain two sets of registers. The first set can be accessed only by the Register addressing mode; the second set can be accessed by the Indirect Register and Indexed addressing modes, stack operations, and DMA accesses. The registers in the second set are usable as data buffers or as an internal stack area.









The first set consists of three subsets of regis-The bottom sixteen registers  $(CO_H-CF_H)$ ters. are available for use as accumulators or working registers. The middle sixteen registers (DO<sub>H-</sub> DF<sub>H</sub>) are used for system registers--Stack Pointer, Flag register, I/O ports, and so forth. The upper 32 bytes (EO<sub>H</sub>-FF<sub>H</sub>) consist of two banks of registers. Each bank is selected by a bit located in the Flag register called the Bank Address bit. These two banks, a total of 64 bytes, are used for Mode and Control registers. Only 38 of these 64 bytes are currently used. The remaining 26 bytes are reserved for future expansion.

Registers can be accessed as either 8- or 16-bit registers using Register, Indirect Register, or Indexed addressing modes. For register addresses  $CO_H$  to FF<sub>H</sub>, the addressing mode used determines the actual register being accessed. Registers accessed as 16-bit registers are treated as even-odd register pairs, with the most signifi-

cant byte of data stored in the even-numbered register and the least significant byte stored in the next higher odd-numbered register (Figure 3-3).

#### Figure 3-3. 16-Bit Register Addressing

With few exceptions, all instructions that reference or modify a register may do so to any of the 325 8-bit registers or 176 16-bit register pairs, regardless of the particular register, as long as the proper addressing mode is used. The instructions operate on I/O ports, system registers, mode and control registers, and general-purpose registers without the need for special-purpose instructions.

Usage and access are shown in Table 3-1.

| Registers     | Usage                      | Ассевв                                                                                                             |  |  |
|---------------|----------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| 00-BF         | General-purpose registers  | Register, Indirect Register, or<br>Indexed modes, via on-chip DMA<br>operations, or as part of inter-<br>nal stack |  |  |
| CO-FF Set Two | General-purpose registers  | Indirect Register or Indexed<br>modes, via on-chip DMA opera-<br>tions, or as part of internal<br>stack            |  |  |
| CO-FF Set One | Working registers only     | Register mode                                                                                                      |  |  |
| DO-DF Set One | System registers           | Register mode                                                                                                      |  |  |
| EO-FF Set One | Mode and control registers | Register mode                                                                                                      |  |  |

Table 3-1. Super8 Register File

The instructions can access 8-bit registers or 16-bit register pairs using either 4-bit or 8-bit address fields. When using 4-bit register addressing, the register file is logically divided into 32 groups of 8 working registers, as shown in Figure 3-4. All the registers in a working register set have the same value for their five mostsignificant address bits. The two Register Pointers (RPO and RP1) are system registers that contain the base addresses of two active working register groups.



Figure 3-4. Working Register Groups

Note that 4-bit register addressing (Figure 3-5) is a Register addressing mode so that the registers accessible by this mode include the mode and control registers, system registers, and working register groups.





Working registers are typically specified by short format instructions; when a working register destination is used in the instruction, only four bits of address are needed to specify the register; one bit selects the appropriate Register Pointer and three bits provide the least-significant bits of the register address. The five most-significant bits of the address come from the selected Register Pointer and together they form an 8-bit address. Applications using working registers require fewer bytes and have a reduced execution time.

The Register Pointer also speeds context switching when processing interrupts or changing tasks. A special Set Register Pointer (SRP) instruction is provided for setting the Register Pointer contents.



# Figure 3-6. 8-Bit Working Register Addressing

Not all instructions have 4-bit addressing modes, but the active working registers can still be accessed using 8-bit addressing without having to know the contents of the Register Pointers. Figure 3-6 shows how this works. The upper four bits of the 8-bit address contain 1100 to specify working register addressing. Bit 3 selects Register Pointer 0 or 1, which supplies the upper five bits of the final address while the lower three bits come from bits 0-2 of the original 8-bit address.

Any address in the range  $CO_H-CF_H$  (R192-R207) will invoke working register addressing. Therefore the registers physically located at these addresses can only be accessed when selected by a Register Pointer (see Figure 3-2).

After Reset, the register pointers will be set to RPO =  $CO_{\rm H}$  and RP1 =  $C8_{\rm H}$ .

# 3.3 SYSTEM REGISTERS AND MODE AND CONTROL REGISTERS

The system registers govern the operation of the CPU and can be accessed using any of the instructions that reference the register file using Register addressing mode. These registers can be accessed as working registers. Table 3-2 shows the system registers.

The Super8 uses a 16-bit Program Counter (PC) to control the sequence of instructions in the currently executing program. The PC is not an addressable register.

Mode and control registers are used to transfer data, configure the mode of operation, and control the operation of the on-chip peripherals. These registers are accessed using Register addressing mode and are shown in Table 3-3. These registers can be accessed as working registers. The current "bank" is determined by bit  $D_0$  in the Flag register (R213).

#### 3.4 PROGRAM AND DATA MEMORY

Program memory is memory that can hold code or data. Instruction code can be fetched from program memory, data can be read from program memory and, if external program memory is implemented in RAM, data or code can be written to program memory. Memory addresses are 16 bits long, allowing a maximum of 64K bytes of program

| Decimal<br>Address | Hexadecimal<br>Address | Register Name                   | Identifier |
|--------------------|------------------------|---------------------------------|------------|
| 222                | DE                     | System Mode                     | SYM        |
| 221                | DD -                   | Interrupt Mask Register         | IMR        |
| 220                | DC                     | Interrupt Request Register      | IRQ        |
| 219                | DB                     | Instruction Pointer (Bits 7-0)  | IPL        |
| 218                | DA                     | Instruction Pointer (Bits 15-8) | IPH        |
| 217                | D9                     | Stack Pointer (Bits 7-0)        | SPL        |
| 216                | D8                     | Stack Pointer (Bits 15-8)       | SPH        |
| 215                | D7                     | Register Pointer 1              | RP1        |
| 214                | D6                     | Register Pointer D              | RPO        |
| 213                | D5                     | Program Control Flags           | FLAGS      |
| 212                | D4                     | Port 4                          | P4         |
| 211                | D3                     | Port 3                          | P3         |
| 210                | D2                     | Port 2                          | P2         |
| 209                | D1                     | Port 1                          | P1         |
| 208                | DO Č                   | Port O                          | PO         |

## Table 3-2. System Registers

| Table | 3-3. | Mode | and | Control | Registers |
|-------|------|------|-----|---------|-----------|
|       |      |      |     |         |           |

| Decimal<br>Address | Hexadecimal<br>Address | Register Name                 | Identifier     |
|--------------------|------------------------|-------------------------------|----------------|
| ank 0 Re           | gisters                |                               |                |
| 255                | FF                     | Interrupt Priority            | IPR            |
| 254                | FF                     | External Memory Timing        | FMT            |
| 253                | FD                     | Port 2/38 Interrupt Pending   | P2BTP          |
| 252                | FC                     | Port 2/3A Interrupt Pending   | P2ATP          |
| 251                | FB                     | Port 2/3D Mode                | P2DM           |
| 250                | FA                     | Port 2/30 Mode                | P2CM           |
| 249                | F9                     | Port 2/38 Mode                | P2BM           |
| 249                | F8                     | Port 2/30 Mode                | D20M           |
| 240                | F7                     | Port / Open Drain             | P/00           |
| 247                | F /                    | Port 4 Direction              | F400           |
| 240                | F 0                    | Hendeheke 1 Centrel           | F4D            |
| 24)                | F 3                    | Handshake   Control           |                |
| 244                | F4                     | Handshake U Control           | HUC            |
| 241                | F1                     | Port Mode                     | PM             |
| 240                | FU                     | Port U Mode                   | PUM            |
| 239                | EF ,                   | UARI Data                     | 010            |
| 237                | ED                     | UART Interrupt Enable         | UIE            |
| 236                | EC                     | UART Receive Control          | URC            |
| 235                | EB                     | UART Transmit Control         | UTC            |
| 229                | E5                     | Counter 1 Capture Low         | C1CL           |
| 228                | E4                     | Counter 1 Capture High        | C1CH           |
| 227                | E3                     | Counter O Capture Low         | COCL           |
| 226                | E2                     | Counter O Capture High        | COCH           |
| 225                | E1                     | Counter 1 Control             | C1CT           |
| 224                | EO                     | Counter O Control             | COCT           |
| ank 1 Re           | gisters                | x x                           |                |
| 255                | FF                     | Wake-Up Mask                  | WUMSK          |
| 254                | FE                     | Wake-Up Match                 | WUMCH          |
| 251                | FB                     | UART Mode B                   | UMB            |
| 250                | FA                     | UART Mode A                   | UMA            |
| 249                | F9                     | UART Baud-Rate Generator Low  | UBGL           |
| 248                | F8                     | UART Baud-Rate Generator High | UBGH           |
| 241                | F1                     | DMA Count Low                 | DCL            |
| 240                | FO                     | DMA Count High                | DCH            |
| 229                | E5                     | Counter 1 Time Constant Low   | CITCI          |
| 228                | E4                     | Counter 1 Time Constant High  | C1TCH          |
| 227                | F3                     | Counter O Time Constant Low   | COTCI          |
| 226                | F2                     | Counter A Time Constant High  | CO,CE<br>COTCH |
| 225                | F1                     | Counter 1 Mode                | C1M            |
| 224                | FO                     | Counter 0 Mode                | CIN            |
| ~ 7                | LU                     |                               | COM            |

memory. The bottom of program memory is in the on-chip ROM; the remaining program memory can be implemented external to the Super8.

Data memory is memory that can hold only data to be read or written, not instruction code; instruction fetches never reference data memory. Data memory is always implemented external to the Super8. External data memory can be incorporated with or separated from the external program memory address space. To implement separate program and data memory address spaces external to the Super8, a port output pin (P35) must be defined as the Data Memory select ( $\overline{\text{DM}}$ ) output. This output remains high when fetching instructions or accessing data in the program memory address space and goes low when accessing data in the data memory address space. Thus, this signal can be used to segregate



Figure 3-7. Program and Data Memory Address Spaces

the program and data spaces external to the Super8. Separate forms of Load instructions are used to access the two memory address spaces: the LDC instruction and its derivatives access program memory, and the LDE instruction and its derivatives access data memory.

Program and data memory maps are illustrated in. Figure 3-7.

To access memory beyond the on-chip ROM, Ports O and 1 must be configured as a memory interface. Port 1 can be configured as a multiplexed address/data bus  $(AD_0-AD_7)$ , thus providing address lines  $A_0-A_7$  and data lines  $D_0-D_7$ . Port O can be configured on an individual bit basis for up to eight additional address lines  $(A_{B}-A_{15})$ . Both parts are supported by the control lines Address Strobe ( $\overline{AS}$ ), Data Strobe ( $\overline{DS}$ ), and Read/Write (R/W).

In the ROMless version, Port 1 is automatically configured as a multiplexed address/data bus. Port 0 bits 0-4 will be configured as address bits  $A_{B-A12}$  at Reset, but any Port 0 bit may be defined as either I/O or address as needed.

For more details on external memory interface, see section 12.3.

No matter which version of the Super8 is used, the first 32 bytes of program memory are reserved for the interrupt vectors. Thus the first address available for a user program is location 32. This address is automatically loaded into the Program Counter whenever a hardware Reset occurs.

#### 3.5 CPU AND USER STACKS

The Super8 uses a stack for implementing subroutine calls and returns, interrupt process-

ing, and general dynamic storage (via the Push and Pop instructions). The Super8 provides hardware support for stack operations from either the register file or data memory. Stack location selection is under software control via the External Memory Timing register (R254, Bank 0).

Register pair RR216 forms the 16-bit Stack Pointer, used for CPU stack operations. The address is stored with the most significant byte in R216 and least significant in R217 (Figure 3-8).



#### Figure 3-8. Stack Pointer

The Stack Pointer is decremented before a Push operation and incremented after a Pop operation. The stack address always points to the last data stored on the top-of-stack.

The stack is used to hold the return address for CALL instructions and interrupts, as well as data. The contents of the Program Counter are saved on the stack during a CALL instruction and restored during a RET instruction. During interrupts, the contents of the Program Counter and Flag register are saved on the stack. The IRET instruction restores them (Figure 3-9).

When the Super8 is configured to use an internal stack (the register file), register R217 serves as the Stack Pointer and register R216 is a generalpurpose register. However, if an overflow or underflow condition occurs due to the incrementing



Figure 3-9. Stack Operations

| `                       |                | St               | Stack Location    |                |  |  |
|-------------------------|----------------|------------------|-------------------|----------------|--|--|
| Stack Type <sup>*</sup> | Operation      | Register<br>File | Program<br>Memory | Data<br>Memory |  |  |
| Ascending               | PUSH to stack  | PUSHU I          | LDCPI             | LDEPI          |  |  |
|                         | POP from stack | Popud            | LDCD              | LDED           |  |  |
| Descending              | PUSH to stack  | Pushud           | LDCPD             | LDEPD          |  |  |
|                         | POP from stack | Popui            | LDCI              | LDEI           |  |  |

Table 3-4. User Stack Operations Summary

\* Ascending stack goes from low to high addresses within memory or register file. Descending stack goes from high to low addresses within memory or register file.

and decrementing of normal stack operations, the contents of register R216 are affected.

The Super8 also provides for user-defined stacks in both the register file and in program or data memory. These stacks can be made to increment or decrement on Push and Pop. Table 3-4 summarizes the kinds of stacks and the instructions used.

# 3.6 INSTRUCTION POINTER (IP)

The Super8 provides hardware support for implementation of threaded-code languages such as Forth. An important part of that support is in the form of a special register called the Instruction Pointer (IP) (Figure 3-10). The Instruction Pointer is made up of register pair RR218, with R218 holding the most significant byte of a memory address and R219 the least significant byte.

A threaded-code language may be considered to have created a higher level imaginary machine within the actual hardware machine. For comparison purposes, the IP is to the imaginary machine as the Program Counter is to the actual hardware machine.



#### Figure 3-10. Instruction Pointer

The IP is used by three special instructions called NEXT, ENTER, and EXIT. The instruction NEXT passes control from the hardware machine to the imaginary machine, while ENTER and EXIT are the imaginary machine equivalents of subroutine CALLS and RETURNS in the hardware machine.

The IP can also be used in the fast interrupt processing mode for special interrupt handling (see section 6.2). It can be used either for interrupt processing or imaginary machine processing, but not for both at the same time.

518

# 4.1 INTRODUCTION

Instructions are stored as lists of bytes in program memory that are fetched via instruction fetches using the Program Counter. Instructions will indicate both the action to be performed and the data to be operated on. The method used to determine the location of the data operand is called the addressing mode.

Operands specified in Super8 instructions are either condition codes, immediate data, or the designation of a register file, program memory, or data memory location.

For the Super8, there are seven explicit addressing modes (i.e., addressing modes designated by the programmer):

- Register (R)
- Indirect Register (IR)
- Indexed (X)
- Direct Address (DA)
- Indirect Address (IA)
- Relative Address (RA)
- Immediate (IM)

Not all modes are available with each instruction (refer to the individual instruction descriptions in section 5.5).

# Chapter 4 Addressing Modes

Accessing an individual register requires specifying an 8-bit address in the range 0-255 or a working register's 4-bit address. The most significant bit of the 4-bit working register address selects one of two Register Pointers: if this bit is 0, then R214 (RPO) is selected; if it is 1, then R215 (RP1) is selected. The address of the actual register being accessed is formed by the concatenation of the high order five bits of the value contained in the selected Register Pointer with the remaining three bit address supplied by the instruction.

A register pair can be used to specify a 16-bit value or memory address. The Load Constant instruction and its derivatives (LDC, LDCD, LDCI, LDCPD, LDCPI) load data from program memory; the Load External instruction and its derivatives (LDE, LDED, LDEI, LDEPD, LDEP1) load from program memory. See the instruction set in Chapter 5 for further details.

## 4.2 REGISTER ADDRESSING (R)

In the Register addressing mode, the operand value is 'the contents of the specified register or register pair (Figures 4-1 and 4-2).

Registers  $\rm CO_{H}\text{-}FF_{H}$  (set one) can only be accessed with the Register addressing mode.













Figure 4-5. Indirect Register Addressing to Program Memory

# 4.3 INDIRECT REGISTER ADDRESSING (IR)

In the Indirect Register addressing mode, the content of the specified register or register pair is the address of the operand (Figures 4-3, 4-4, 4-5, and 4-6). Depending on the instruction used, the actual address may point to a register, program memory, or data memory.

Any general-purpose byte register can be used to indirectly address another register; any generalpurpose register pair can be used to indirectly address a memory location.

General-purpose registers  $\rm CO_{H}{-}FF_{H}$  (set two) can be accessed only with the Indirect Register and Indexed addressing modes.

# 4.4 INDEXED ADDRESSING (X)

The Indexed addressing mode involves adding an offset to a base address during instruction execution to calculate the effective address of the operand. The Indexed addressing mode can be used to access registers or memory areas.

For register accesses, an 8-bit base address given in the instruction is added to an 8-bit offset given in a working register (Figure 4-7). General-purpose registers  $CO_H$ -FF<sub>H</sub> (set two) can be accessed only with the Indirect Register and Indexed addressing modes. The LD instruction is the only instruction that allows Indexed addressing of the registers.



Figure 4-6. Indirect Working Register Addressing to Program or Data Memory



Figure 4-7. Indexed Addressing to Register File

# Addressing Modes

For memory accesses, the base address is held in the working register pair designated in the instruction and an 8-bit or 16-bit offset given in the instruction is added to that base address (Figures 4-8 and 4-9). In the short offset Indexed addressing mode, the 8-bit displacement is treated as a signed integer in the range -128 to +127. Only the LDC and LDE instructions allow Indexed addressing of memory.



Figure 4-8. Indexed Addressing to Program or Data Memory with Short Offset





522·

## 4.5 DIRECT ADDRESSING (DA)

In Direct addressing mode, as seen in Figures 4-10 and 4-11, the 16-bit memory address of the operand is given in the instruction. This mode is used by the Jump and Call instructions to specify the 16-bit destination that is loaded into the Program Counter to implement the Jump or Call. This mode is also supported by the LDE and LDC instructions to specify the source or destination memory address for a load between a register and a memory location. Memory loads with LDC and LDE can use the Direct or Indirect Register addressing modes.



## Figure 4-10. Direct Addressing for Load Instructions





## 4.6 INDIRECT ADDRESSING (IA)

In the Indirect addressing mode (Figure 4-12), the instruction specifies a pair of memory locations found in the lowest 256 bytes of program memory. The selected pair, in turn, contains the actual address of the next instruction to be executed.

Since the Indirect addressing mode assumes that the operand is located in the lowest 256 bytes of memory, only an 8-bit address is supplied in the instruction; the upper bytes of the destination address are assumed to be all Os. Only the CALL instruction uses this addressing mode.



Figure 4-12. Indirect Addressing

#### 4.7 RELATIVE ADDRESSING (RA)

In the Relative addressing mode (Figure 4-13), a twos-complement signed displacement in the range -128 to +127 is specified in the instruction and added to the value contained in the Program Counter. The result is the address of the next instruction to be executed. Prior to the add, the Program Counter contains the address of the instruction following the current instruction.

The Relative addressing mode is supported by several program control type instructions: BTJRF, BTJRT, DJNZ, CPIJE, CPIJNE, and JR.





# 4.8 INNEDIATE ADDRESSING (IM)

In the Immediate addressing mode (Figure 4-14), the operand value used in the instruction is the value supplied in the operand field itself. The operand may be a byte or word in length, depending on the instruction. The Immediate addressing mode is useful for loading constant values into registers.

| PROGRAM | MEMORY |
|---------|--------|
|---------|--------|



THE OPERAND VALUE IS IN THE INSTRUCTION

Figure 4-14. Immediate Addressing

# 5.1 FUNCTIONAL SUMMARY

Super8 instructions can be divided functionally into the following seven groups:

- Load
- Arithmetic
- Logical
- Program Control
- Bit Manipulation
- Rotate and Shift
- CPU Control

Table 5-1 shows the instructions belonging to each group and the number of operands required for each, where "src" is the source operand, "dst" is the destination operand, and "cc" is the condition code.

With few exceptions, all instructions that reference a register may do so to any of the 325 8-bit registers or 176 16-bit register pairs. Thus, the same instructions are used to operate on I/O ports, system registers, mode and control registers, and general-purpose registers.

The exceptions to the above are as follows:

- The Decrement and Jump on Non-Zero (DJNZ) instruction's register operand must be a general-purpose byte register.
- The following control registers are write-only registers: Port Mode, Port 2/3 A Mode, Port 2/3 B Mode, Port 2/3 C Mode, Port 2/3 D Mode, Handshake 0 Control, and Handshake 1 Control.
- The Flags register (R213) cannot be the destination for an instruction that alters the flags as part of its operation.

#### 5.2 PROCESSOR FLAGS

Flag register R213 supplies the status of the Super8 CPU at any time. The flags and their bit positions are shown in Figure 5-1.

# Instruction Set

**Chapter 5** 



# Figure 5-1. Flag Register

This register contains eight bits of status information that are set or cleared by CPU operations. Four of the bits (C, V, Z, and S) are testable for use with conditional Jump instructions. Two of the flags (H and D) are not testable and are used only for BCD arithmetic. All flags are restored to the pre-interrupt value by a return from interrupt.

Bank Address Flag (BA). This bit selects which of the two groups of mode and control registers is active.

**Carry Flag (C).** This flag is set to 1 whenever the result of an arithmetic operation generates a carry-out of or borrow into the high order bit 7. It is cleared to 0 whenever an operation does not generate a carry or borrow condition. This flag can be set, cleared, and complemented by the Set Carry Flag (SCF), Reset Carry Flag (RCF), and Complement Carry Flag (CCF) instructions.

Decimal-Adjust Flag (D). The Decimal-Adjust flag is used for BCD arithmetic. It is set to 1 following a subtraction operation and cleared to 0 following an addition operation. Since the algorithms for correcting BCD addition and subtraction are different, this flag is used to specify the type of instruction last executed so that the subsequent Decimal Adjust (DA) operation can function properly. It is not normally used as a test flag by the programmer.

Fast Interrupt Status Flag (FIS). This bit is set to 1 during a Fast Interrupt and cleared to 0 during the Interrupt Return (IRET).

| Table | 5-1. | Instruction  | Crown | SIMPORY |
|-------|------|--------------|-------|---------|
| 19010 | J-1. | TUBLI UCCIUN | arvap | Jummary |

| Mnemonic      | Operands        | Instruction                            |
|---------------|-----------------|----------------------------------------|
| Load Instruct | ions            |                                        |
| CLR           | dst             | Clear                                  |
| LD            | dst .src        | Load                                   |
| LDB           | dst.src         | Load Bit                               |
| LDE           | dst.src         | Load Data Memory                       |
| LDC           | dst.src         | Load Program memory                    |
| LDED          | dst.src         | Load Data Memory and Decrement         |
| LDCD          | dst.src         | Load Program Memory and Decrement      |
| LDEI          | dst.src         | Load Data Memory and Increment         |
| LDCI          | dst.src         | Load Program Memory and Increment      |
| LDEPD         | dst.src         | Load Data Memory with Pre-Decrement    |
| LDCPD         | dst.src         | Load Program Memory with Pre-Decrement |
| LDEPT         | dst.src         | Load Data memory with Pre-Increment    |
| LDCPI         | dst.src         | Load Program Memory with Pre-Increment |
| LDW           | dst.src         | Lead Word                              |
| POP           | dst.            | Pop                                    |
| POPUD         | dst.src         | Pop User Stack (Decrementing)          |
| POPUI         | dst.src         | Pop User Stack (Incrementing)          |
| PUSH          | arc             | Push                                   |
| PUSHUD        | dst.src         | Push User Stack (Decrementing)         |
| PUSHUI        | dst,src         | Push User Stack (Incrementing)         |
| Arithmetic In | structions      |                                        |
| ADC           | dst.src         | Add with Carry                         |
|               | dst.src         | Add                                    |
| CP            | dst.src         | Compare                                |
| DA            | dst             | Decimal Adjust                         |
| DEC           | dst             | Decrement                              |
| DECW          | dst             | Decrement Word                         |
| DIV           | dst,src         | Divide                                 |
| INC           | dst             | Increment                              |
| INCW          | dst             | Increment Word                         |
| MULT          | dst,src         | Multiply                               |
| SBC           | dst,src         | Subtract with Carry                    |
| ,SUB          | dst,src         | Subtract                               |
| Logical Instr | uctions         |                                        |
| AND           | dst,src         | Logical AND                            |
| COM           | dst             | Complement                             |
| OR            | dst,src         | Logical OR                             |
| XOR           | dst,src         | Logical Exclusive OR                   |
| Program Contr | ol Instructions |                                        |
| BTJRF         | dst,src         | Bit Test and Jump Relative on False    |
| BTJRT         | dst,src         | Bit Test and Jump Relative on True     |
| CALL          | dst             | Call Procedure                         |
| CPIJE         | dst,src         | Compare, Increment and Jump on Equal   |
|               |                 |                                        |

| Mnemonic    | Operands        | Instruction                              |
|-------------|-----------------|------------------------------------------|
| Program Con | trol Instructio | ns (Continued)                           |
|             |                 |                                          |
| CPIJNE      | dst,src         | Compare, Increment and Jump on Non-Equal |
| DJNZ        | r,dst           | Decrement Register and Jump on Non-Zero  |
| INTER       |                 | Enter                                    |
| EXIT        |                 | Exit                                     |
| IRET        |                 | Interrupt Return                         |
| JP          | cc,dst          | Jump on Condition Code                   |
| JP          | dst             | Jump Unconditional                       |
| JR          | cc,dst          | Jump Relative on Condition Code          |
| JR          | dst             | Jump Relative Unconditional              |
| EXT         |                 | Next                                     |
| RET         |                 | Return                                   |
| <b>VFI</b>  |                 | Wait for Interrupt                       |
|             |                 |                                          |
| Bit Menipul | ation Instructi | ons                                      |
| BAND        | dst,src         | Bit AND                                  |
| 3CP         | dst,src         | Bit Compare                              |
| BITC        | dst             | Bit Complement                           |
| BITR        | dst             | Bit Reset                                |
| BITS        | í dst           | Bit Set                                  |
| BOR         | dst.src         | Bit OR                                   |
| XOR         | dst.src         | Bit XOR                                  |
| ICM         | det erc         | Test Complement Under Mask               |
| ſM          | dst,src         | Test Under Mask                          |
| Rotate and  | Shift Instructi |                                          |
|             |                 | мн <del>о</del><br>                      |
| RL          | dst             | Rotate Left                              |
| RLC         | dst             | Rotate Left through Carry                |
| R           | dst             | Rotate Right                             |
| RC          | dst             | Rotate Right through Carry               |
| SRA         | dst             | Shift Right Arithmetic                   |
| WAP         | dst             | Swap Nibbles                             |
| CPU Control | Instructions    |                                          |
| CCF         |                 | Complement Carry Flag                    |
| T           | 1               | Disable Interrunts                       |
| -<br>T      |                 | Enable Interrunts                        |
| INP         |                 | No. Operation                            |
| RCF         |                 | Reget Carry Flag                         |
| <br>        |                 | Sat Book O                               |
| 281         |                 | Set Bonk 1                               |
| 50 T        |                 | Set Conny Flog                           |
|             |                 | Set Carry Flag                           |
| 770         | SFC             | Set Register Pointers                    |
| 5820        | src             | Set Kegister Pointer U                   |
| 3001        | 970             | Sat Pagistan Daistan 1                   |

527

#### Instruction Set

Half-Carry Flag (H). The Half-Carry flag is set to 1 whenever an addition generates a carry-out of bit 3 or subtraction generates a borrow into bit 3. The Half-Carry flag is used by the Decimal Adjust (DA) instruction to convert the binary result of a previous addition or subtraction into the correct decimal (BCD) result. It is not normally used as a test flag by the programmer.

**Overflow Flag (V).** This flag is set to 1 during arithmetic, rotate, or shift operations that result in a value greater than +127 or less than -128 (the maximum and minimum numbers that can be represented in twos-complement form); it is cleared to 0 whenever the result is a value within these ranges. This flag is also cleared to 0 following logical operations.

**Sign Flag (5).** When performing arithmetic operations on signed numbers, binary twos-complement notation is used to represent and process information. A positive number is identified by a 0 in the most significant bit position; when this occurs, the Sign flag is also cleared to 0. A negative number is identified by a 1 in the most significant bit position and therefore the Sign flag would be set to 1. Zero Flag (Z). During arithmetic and logical operations, the Zero flag is set to 1 if the result is zero and cleared to 0 if the result is non-zero. When testing bits in a register or when shifting or rotating, the Zero flag is set to 1 if the result is zero; if the result is not zero, the flag is cleared to 0.

#### 5.3 CONDITION CODES

Flags C, Z, S, and V control the operation of the "conditional" Jump instructions. Sixteen frequently used combinations of flag settings are encoded in a 4-bit field called the condition code (cc), which forms a part of the conditional instructions (bits 4-7).

The condition codes and the flag settings they represent are listed in Table 5-2.

#### 5.4 NOTATION AND BINARY ENCODING

The following sections describe the symbols used for operands and status flags, and the flag settings and their meanings.

| Binary  | Mnemonic | Meaning                        | Flags Set             |
|---------|----------|--------------------------------|-----------------------|
| 0000    | F.       | Always False                   | - :                   |
| 1000    |          | Always True                    | -                     |
| 0111*   | С        | Carry                          | C = 1                 |
| 1111*   | NC       | No Carry                       | C = 0                 |
| 0110*   | Z ·      | Zero                           | Z = 1                 |
| 1110*   | NZ       | Not Zero                       | Z = 0                 |
| 1101    | PL       | Plus                           | S = 0                 |
| 0101    | MI       | Minus                          | S = 1                 |
| 0100    | ٥V       | Overflow                       | V = 1                 |
| 1100    | NOV      | No Overflow                    | V = 0                 |
| 0110*   | EQ       | Equal y                        | Z = 1                 |
| 1110*   | NE       | Not Equal                      | Z = 0                 |
| 1001    | GE       | Greater than or equal          | (S XOR V) = 0         |
| 0001    | LT       | Less than                      | (S XOR V) = 1         |
| 1010    | GT       | Greater than                   | (Z OR (S XOR V)) = 0  |
| 0010    | LE       | Less than or equal             | (Z OR (S XOR V)) = 1  |
| 1111*   | UGE      | Unsigned greater than or equal | C = 0                 |
| / 0111* | ULT      | Unsigned less than             | C = 1                 |
| 1011    | UGT      | Unsigned greater than          | (C = O AND Z = O) = 1 |
| 0011    | ULE      | Unsigned less than or equal    | (C  OR  Z) = 1        |

Table 5-2. Condition Codes

\*Indicates condition codes that relate to two different mnemonics but test the same flags. For example, Z and EQ are both True if the Zero flag is set, but after an ADD instruction, Z would probably be used, while after a CP instruction, EQ would probably be used. Table 5-3. Notation and Binary Encoding

| Notation | Meaning                                   | Actual Operand/Range                                                                                                                  |
|----------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| cc       | Condition code                            | See condition code list (Table 5-2)                                                                                                   |
| r        | Working register only                     | Rn: where n = 0-15                                                                                                                    |
| rb       | Bit b of working register                 | Rn $\#$ b: where n = 0-15 and b = 0-7                                                                                                 |
| rO       | Bit O of working register                 | Rn: where n = 0-15                                                                                                                    |
| rr       | Working register pair                     | RRp: where $p = 0, 2, 4, \dots, 14$                                                                                                   |
| R        | Register or working register              | Reg: where reg represents a number in the range<br>0-255                                                                              |
|          |                                           | Rn: where $n = 0-15$                                                                                                                  |
| Rb       | Bit b of register or working<br>register  | Reg #b: where reg represents a number in the<br>range 0-255 and b = 0-7                                                               |
|          | <b>.</b>                                  | Rn #b: where $n = 0-15$ and $b = 0-7$                                                                                                 |
| RR .     | Register pair or working<br>register pair | Reg: where reg reprsents an even number in the<br>range 0-254                                                                         |
|          |                                           | RRp: where $p = 0, 2,, 14$                                                                                                            |
| IA       | Indirect addressing mode                  | # addrs: where addrs represents an even number<br>in the range 0-254                                                                  |
| Ir       | Indirect working register only            | @Rn: where n = 0-15                                                                                                                   |
| IR       | Indirect register or working<br>register  | @reg: where reg represents a number in the range<br>0-255                                                                             |
|          |                                           | @Rn: where n`= 0-15                                                                                                                   |
| Irr      | Indirect working register only            | @RRp: where p = 0,2,,14                                                                                                               |
| IRR      | Indirect register pair or                 | @reg: where reg represents an even number in the                                                                                      |
|          | working register pair                     | range 0-254                                                                                                                           |
|          |                                           | @RRp: where ρ = 0,2,,14                                                                                                               |
| X        | Indexed addressing mode                   | reg (Rn): where reg represents a number in the<br>range 0-255 and n = 0-15                                                            |
| XS       | Indexed (Short Offset)<br>addressing mode | addrs (RRp): where addrs represents a number in<br>the range -128 to +127 and p = 0,2,,14                                             |
| XL       | Indexed (Long Offset)<br>addressing mode  | addrs (RRp): where addrs represents a number in<br>the range 0-65,535 and p = 0,2,,14                                                 |
| DA       | Direct addressing mode                    | addrs: where addrs represents a number in the range 0-65,535                                                                          |
| RA       | Relative addressing mode                  | addrs: where addrs represents a number in the<br>range +127,-128 that is an offset relative to<br>the address of the next instruction |
| IM       | Immediate addressing mode                 | #data: where data is a number between 0 and 255                                                                                       |
| IML      | Immediate (Long)<br>addressing mode       | #data: where data is a number between 0 and 65,535                                                                                    |

# Instruction Set

# 5.4.1 Notational Shorthand

Operands and status flags are represented by a notational shorthand in the detailed instruction descriptions of section 5.5.2. The notation for operands (condition codes and addressing modes) and the actual operands they represent are shown in Table 5-3.

# Additional Symbols Used:

| Symbol | Meaning                          |
|--------|----------------------------------|
| dst    | Destination operand              |
| STC    | Source operand                   |
| 8      | Indirect Register address prefix |
| SP     | Stack Pointer (R216 and R217)    |
| PC     | Program Counter                  |
| IP     | Instruction Pointer (R218 and    |
| FLACS  | NZIZ)<br>Flag register (P213)    |
| RPO    | Register Pointer O (R214)        |
| RP1    | Register Pointer 1 (R215)        |
| IMR    | Interrupt Mask register (R221)   |
| #      | Immediate operand or Register    |
|        | address prefix                   |
| *      | Hexadecimal number prefix        |
| OPC    | Opcode                           |
| ·      |                                  |

Assignment of a value is indicated by the symbol "<--"; for example,

dst <-- dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr (n)" is used to refer to bit "n" of a given location. For example, /

dst (7)

refers to bit 7 of the destination operand.

# 5.4.2 Flag Settings

Notation for the flags is shown below.

| Flag | Meaning                               |
|------|---------------------------------------|
| C    | Carry flag                            |
| z    | Zero flag                             |
| S    | Sign flag                             |
| v    | Overflow flag                         |
| D    | Decimal-Adjust flag                   |
| н    | Half-Carry flag                       |
| 0    | Cleared to O                          |
| 1    | Set to 1                              |
| *    | Set or Cleared according to operation |
| -    | Unaffected                            |
| x    | Undefined                             |

Figure 5-2 provides a quick reference guide to the commands.

| SUPE | R8 OPC                                 | ODEN                                    | IAP                                                           |                                                        |                                                        |                                                         | Lo                                       | wer Nibbl                                            | e (Hex)                                   | )   |                                                  |                                            |                             |                                      |                             |                       |                 |
|------|----------------------------------------|-----------------------------------------|---------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------|------------------------------------------|------------------------------------------------------|-------------------------------------------|-----|--------------------------------------------------|--------------------------------------------|-----------------------------|--------------------------------------|-----------------------------|-----------------------|-----------------|
|      | 0                                      | 1                                       | 2                                                             | 3                                                      | 4                                                      | 5                                                       | 6                                        | , 7                                                  | 8                                         |     | 9                                                | A                                          | в                           | с                                    | D                           | E                     | F               |
| 0    | 6<br>DEC<br>R1                         | 6<br>DEC<br>IR <sub>1</sub>             | 6<br>ADD<br>r <sub>1</sub> ,r <sub>2</sub>                    | 6<br><b>ADD</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>ADD</b><br>R <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>ADD</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>ADD</b><br>R <sub>1</sub> ,IM   | 10<br><b>BOR*</b><br>r <sub>0</sub> -R <sub>b</sub>  | 6<br>LD<br>r <sub>1</sub> ,R <sub>2</sub> | 2 1 | 6<br><b>LD</b><br>r <sub>2</sub> ,R <sub>1</sub> | 12/10<br><b>DJNZ</b><br>r <sub>1</sub> ,RA | 12/10<br><b>JR</b><br>cc,RA | 6<br><b>LD</b><br>r <sub>1</sub> ,IM | 12/10<br><b>JP</b><br>cc,DA | 6<br><b>INC</b><br>r1 | 14<br>NEXT      |
| 1    | 6<br><b>RLC</b><br>R <sub>1</sub>      | 6<br>RLC<br>IR <sub>1</sub>             | 6<br>ADC<br>r <sub>1</sub> ,r <sub>2</sub>                    | 6<br><b>ADC</b><br>r <sub>11</sub> lr <sub>2</sub>     | 10<br><b>ADC</b><br>R <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>ADC</b><br>IR2,R1                              | 10<br><b>ADC</b><br>R <sub>1</sub> ,IM   | 10<br><b>BCP</b><br>r <sub>1</sub> ,b,R <sub>2</sub> |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 20<br>ENTER     |
| 2    | 6<br>INC<br>R <sub>1</sub>             | 6<br>INC<br>IR <sub>1</sub>             | 6<br>SUB<br>r <sub>1</sub> ,r <sub>2</sub>                    | 6<br><b>SUB</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>SUB</b><br>R <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>SUB</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>SUB</b><br>R <sub>1</sub> ,IM   | 10<br><b>BXOR*</b><br>r <sub>0</sub> -R <sub>b</sub> |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 22<br>EXIT      |
| 3    | 10<br><b>JP</b><br>IRR <sub>1</sub>    | NOTE<br>C                               | 6<br>SBC<br>r <sub>1</sub> ,r <sub>2</sub>                    | 6<br>SBC<br>r <sub>1</sub> ,lr <sub>2</sub>            | 10<br><b>SBC</b><br>R <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>SBC</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | .10<br><b>SBC</b><br>R <sub>1</sub> ,IM  | NOTE<br>A                                            |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br>WFI        |
| 4    | 6<br><b>DA</b><br>R <sub>1</sub>       | 6<br><b>DA</b><br>IR <sub>1</sub>       | 6<br>OR<br>r <sub>1</sub> ,r <sub>2</sub>                     | 6<br><b>OR</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10<br><b>OR</b><br>R <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>OR</b><br>IR <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>OR</b><br>R <sub>1</sub> ,IM    | 10<br><b>LDB⁺</b><br>r <sub>0</sub> -R <sub>b</sub>  |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br><b>SBO</b> |
| 5    | 10<br><b>POP</b><br>R <sub>1</sub>     | 10<br><b>POP</b><br>IR <sub>1</sub>     | 6<br>AND<br>r <sub>1</sub> ,r <sub>2</sub>                    | 6<br><b>AND</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>AND</b><br>R <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>AND</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>AND</b><br>R <sub>1</sub> ,IM   | 8<br>BITC<br>r <sub>1</sub> ,b                       |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br>SBI        |
| 6    | 6<br><b>COM</b><br>R <sub>1</sub>      | 6<br>COM<br>IR1                         | 6<br><b>TCM</b><br>r <sub>1</sub> ,r <sub>2</sub>             | 6<br><b>TCM</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>TCM</b><br>R <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>TCM</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>TCM</b><br>R <sub>1</sub> ,IM   | 10<br><b>BAND*</b><br>r <sub>0</sub> -R <sub>b</sub> |                                           |     |                                                  |                                            |                             |                                      |                             |                       |                 |
| 7    | 10/12<br><b>PUSH</b><br>R <sub>2</sub> | 12/14<br><b>PUSH</b><br>IR <sub>2</sub> | 6<br>TM<br>r <sub>1</sub> ,r <sub>2</sub>                     | 6<br><b>TM</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10<br><b>TM</b><br>R <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>TM</b><br>IR <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>TM</b><br>R <sub>1</sub> ,IM    | NOTE<br>B                                            |                                           |     |                                                  |                                            |                             |                                      |                             |                       |                 |
| 8    | 10<br><b>DECW</b><br>RR <sub>1</sub>   | 10<br>DECW                              | 10<br><b>PUSHUD</b><br>IR <sub>1</sub> ,R <sub>2</sub>        | 10<br><b>PUSHUI</b><br>IR <sub>1</sub> ,R <sub>2</sub> | 24<br><b>MULT</b><br>R <sub>2</sub> ,RR <sub>1</sub>   | 24<br><b>MULT</b><br>IR <sub>2</sub> ,RR <sub>1</sub>   | 24<br>MULT<br>IM,RR <sub>1</sub>         | 10<br>LD<br>r <sub>1</sub> ,x,r <sub>2</sub>         |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br>DI         |
| 9    | 6<br><b>RL</b><br>R <sub>1</sub>       | 6<br><b>RL</b><br>IR <sub>1</sub>       | 10<br><b>POPUD</b><br>IR <sub>2</sub> ,R <sub>1</sub>         | 10<br><b>POPUI</b><br>IR <sub>2</sub> ,R <sub>1</sub>  | 28/12<br><b>DIV</b><br>R <sub>2</sub> ,RR <sub>1</sub> | 28/12<br><b>DIV</b><br>IR <sub>2</sub> ,RR <sub>1</sub> | 28/12<br>DIV<br>IM,RR <sub>1</sub>       | 10<br><b>LD</b><br>r <sub>2</sub> ,x,r <sub>1</sub>  |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br>El         |
| A    | 10<br>INCW<br>RR <sub>1</sub>          | 10<br>INCW<br>IR <sub>1</sub>           | 6<br>CP<br>r <sub>1,</sub> r <sub>2</sub>                     | 6<br><b>CP</b><br>r <sub>1</sub> ,lr <sub>2</sub>      | 10<br><b>CP</b><br>R <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>CP</b><br>IR <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>CP</b><br>R <sub>1</sub> ,IM    | NOTE<br>D                                            |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 14<br>RET       |
| в    | 6<br>CLR<br>R <sub>1</sub>             | 6<br>CLR<br>IR1                         | , 6<br><b>XOR</b><br>r <sub>1,</sub> r <sub>2</sub>           | 6<br><b>XOR</b><br>r <sub>1</sub> ,lr <sub>2</sub>     | 10<br><b>XOR</b><br>R <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>XOR</b><br>IR <sub>2</sub> ,R <sub>1</sub>     | 10<br><b>XOR</b><br>R <sub>1</sub> ,IM   | NOTE<br>E                                            |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 16/6<br>IRET    |
| ć    | 6<br><b>RRC</b><br>R1                  | 6<br><b>RRC</b><br>IR <sub>1</sub>      | 16/18<br><b>CPIJE</b><br>Ir,r <sub>2</sub> ,RA                | 12<br>LDC*<br>r <sub>1</sub> ,lrr <sub>2</sub>         | 10<br><b>LDW</b><br>RR <sub>2</sub> ,RR <sub>1</sub>   | 10<br><b>LDW</b><br>IR <sub>2</sub> ,RR <sub>1</sub>    | 12<br><b>LDW</b><br>RR <sub>1</sub> ,IML | 6<br>LD<br>r <sub>1</sub> ,lr <sub>2</sub>           |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br>RCF        |
| D    | 6<br><b>SRA</b><br>R <sub>1</sub>      | 6<br><b>SRA</b><br>IR <sub>1</sub>      | 16/18<br><b>CPIJNE</b><br>Ir <sub>1</sub> ,r <sub>2</sub> ,RA | 12<br><b>LDC*</b><br>r <sub>2</sub> ,lrr <sub>1</sub>  | 20<br>CALL<br>IA <sub>1</sub>                          |                                                         | 10<br><b>LD</b><br>IR <sub>1</sub> ,IM.  | 6<br>LD<br>Ir <sub>1</sub> ,r <sub>2</sub>           |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br>SCF        |
| E    | 6<br><b>RR</b><br>R <sub>1</sub>       | 6<br><b>RR</b><br>IR <sub>1</sub>       | 16<br>LDCD*<br>r <sub>1</sub> ,Irr <sub>2</sub>               | 16<br>LDCI*<br>r <sub>1</sub> ,lrr <sub>2</sub>        | 10<br><b>LD</b><br>R <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>LD</b><br>IR <sub>2</sub> ,R <sub>1</sub>      | 10<br><b>LD</b><br>R <sub>1</sub> ,IM    | 18<br>LDC*<br>r <sub>1</sub> ,Irr <sub>2</sub> ,xs   |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br>CCF        |
| F    | 8<br>SWAP<br>R1                        | 8<br>SWAP                               | 16<br>LDCPD*<br>r <sub>2</sub> ,Irr <sub>1</sub>              | 16<br>LDCPI*<br>r <sub>2</sub> ,irr <sub>1</sub>       | 18<br>CALL<br>IRR1                                     | 10<br><b>LD</b><br>R <sub>2</sub> ,IR <sub>1</sub>      | 18<br>CALL<br>DA1                        | 18<br>LDC*<br>r <sub>2</sub> ,Irr <sub>1</sub> ,xs   |                                           |     |                                                  |                                            |                             |                                      |                             |                       | 6<br>NOP        |



Legend: r = 4-bit address R = 8-bit address b = bit number  $R_1 \text{ or } r_1 = \text{dst} \text{ address}$  $R_2 \text{ or } r_2 = \text{src} \text{ address}$ 

\*Examples: BOR r<sub>0</sub>-R<sub>2</sub> is BOR r<sub>1</sub>,b,R<sub>2</sub> or BOR r2,b,R1  $LDC r_1, Irr_2$ is LDC  $r_1, Irr_2 = program$ or LDE r1, Irr2 = data

Sequence: ` Opcode, first, second, third operands

NOTE: The blank areas are not defined.

Figure 5-2. Super8 Opcode Map

531

| 5.5<br>Insti<br>Dese<br>and | ruction<br>criptions<br>Formats |                    |   | · | · · · · · | Ac | <b>A</b><br>Id With C |
|-----------------------------|---------------------------------|--------------------|---|---|-----------|----|-----------------------|
| ADC                         | dst,src                         |                    |   |   |           | •  |                       |
| Opera                       | ation:                          | dst 🖛- dst + src + | с |   |           | ×  |                       |

The source operand, along with the setting of the Carry flag, is added to the destination operand and the sum is stored in the destination. The contents of the source are unaffected. Twos-complement addition is performed. In multiple precision arithmetic, this instruction permits the carry from the addition of low-order operands to be carried into the addition of high-order operands.

arry

C: Set if there is a carry from the most significant bit of the result; cleared otherwise. Z: Set if the result is 0; cleared otherwise.

- V: Set if arithmetic overflow occurs, that is, if both operands are of the same sign and the result is of the opposite sign; cleared otherwise.
- S: Set if the result is negative; cleared otherwise.
- D: Always cleared

H: Set if there is a carry from the most significant bit of the low-order four bits of the result; cleared otherwise.



Example:

Flags:

If the register named SUM contains %16, the Carry flag is set to 1, working register 10 contains %20 (32 decimal), and register 32 contains %10, the statement

ADC SUM, @R10

leaves the value %27 in register SUM.

# AND dst,src

Operation: dst -- dst AND src

The source operand is logically ANDed with the destination operand. The result is stored in the destination. The AND operation results in a 1 bit being stored whenever the corresponding bits in the two operands are both 1s; otherwise a 0 bit is stored. The contents of the source are unaffected.

#### Flags: C: Unaffected Z: Set if the result is 0; cleared otherwise. V: Always cleared to 0. S: Set if the result bit 7 is set; cleared otherwise. H: Unaffected

D: Unaffected

| Instruction<br>Format: |            |     |     | Cycles     | Opcode<br>(Hex) | Addressi<br><u>dst</u> | ng Mode<br><u>src</u> |
|------------------------|------------|-----|-----|------------|-----------------|------------------------|-----------------------|
|                        | Opcode dst | src |     | 6          | 52<br>53        | r<br>r                 | r<br>Ir               |
|                        | Opcode     | src | dst | 10         | 54<br>55        | R<br>R                 | R<br>IR               |
|                        | Opcode     | dst | src | 10         | 56*             | R                      | IM                    |
|                        |            |     |     | *This form | at is used      | in the ex              | ample.                |

Example:

If the source operand is the immediate value %7B (01111011) and the register named TARGET contains %C3 (11000011), the statement

AND TARGET, #%7B

leaves the value %43 (01000011) in register TARGET.

# BAND **Bit And**

| BAND dst,src<br>BAND dst,b,si | ,b<br>rc                                                                                                                                                                                                             |                                             |                                       |                                       |                               |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------|---------------------------------------|-------------------------------|
| Operation:                    | dst(0) ←- dst(0) AND src(b)<br>or<br>dst(b) ←- dst(b AND src(0)<br>The specified bit of the source (or the destina<br>destination (or source). The resultant bit<br>destination. No other bits of the destination ar | tion) is logi<br>is stored i<br>e affected. | cally ANDe<br>n the spe<br>The source | d with bit<br>cified bi<br>is unaffed | 0 of the<br>t of the<br>sted. |
| Flags:                        | C: Unaffected<br>Z: Set if the result is 0; cleared otherwise.<br>V: Undefined<br>S: 0<br>H: Unaffected<br>D: Unaffected                                                                                             | · .                                         |                                       |                                       |                               |
| Instruction<br>Format:        | Opcode dst b 0 src<br>Opcode src b 1 dst                                                                                                                                                                             | <u>Cycles</u><br>10<br>10                   | 0pcode<br>(Hex)<br>67*                | Address<br>dst<br>ro<br>Rb            | r <sub>0</sub>                |
|                               |                                                                                                                                                                                                                      | *This for                                   | mat is used                           | in the e                              | ample.                        |

If the register named BYIE contains %73 (01110011) and working register 3 contains %01, the statement  $\dot{\}$ 

BAND R3, BYTE, #7

leaves the value %00 in working register 3.

| dst(0) - src(b)                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The specified bit of the source is compared to (s<br>The Zero flag is set if the bits are the same; o<br>both operands are unaffected by the comparison.                                                          | subtracted fr<br>therwise it                                                                                                                                                                                                                                                                                                                                                                                            | com) bit O<br>is cleared                                                                                                                                                                                                                                                                                                                                                                                                                                                              | of the des<br>. The co                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | stination.<br>Intents of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| C: Unaffected<br>Z: Set if the two bits are the same; cleared other<br>V: Undefined<br>S: O<br>H: Unaffected<br>D: Unaffected                                                                                     | rwise.                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                   | Cycles                                                                                                                                                                                                                                                                                                                                                                                                                  | Opcode<br>(Hex)                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Address<br>dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ing Mode<br><u>src</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Opcode dst b 0 src                                                                                                                                                                                                | 10 <sup>.</sup>                                                                                                                                                                                                                                                                                                                                                                                                         | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | rO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Rb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| If working register 3 contains %01 and register 64<br>BCP R3,64,#0<br>sets the Zero flag bit in Flag register R213.                                                                                               | (%40) conta                                                                                                                                                                                                                                                                                                                                                                                                             | ins %FF, tr                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ne statemer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | nt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                   | r                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| det(b) - NOT det(b)                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Bit Com                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BITC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| dst(b) = hot dst(b)                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| This instruction complements the specified bit wit other bits in the destination.                                                                                                                                 | thin the des                                                                                                                                                                                                                                                                                                                                                                                                            | tination wi                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ithout affe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ecting any                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| This instruction complements the specified bit with<br>other bits in the destination.<br>C: Unaffected<br>Z: Set if the result is 0; cleared otherwise.<br>V: Undefined<br>S: 0<br>H: Unaffected<br>D: Unaffected | thin the des                                                                                                                                                                                                                                                                                                                                                                                                            | tination wi                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ithout affe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ecting any                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| This instruction complements the specified bit with<br>other bits in the destination.<br>C: Unaffected<br>Z: Set if the result is 0; cleared otherwise.<br>V: Undefined<br>S: 0<br>H: Unaffected<br>D: Unaffected | thin the des                                                                                                                                                                                                                                                                                                                                                                                                            | Upcode<br>(Hex)                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ing Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Opcode       dst b       0                                                                                                                                                                                        | thin the des<br><u>Cycles</u><br>8                                                                                                                                                                                                                                                                                                                                                                                      | Upcode<br>(Hex)<br>57                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Address:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ing Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                   | <pre>dst(0) - src(b) The specified bit of the source is compared to (s The Zero flag is set if the bits are the same; o both operands are unaffected by the comparison. C: Unaffected Z: Set if the two bits are the same; cleared othe Y: Undefined S: 0 H: Unaffected D: Unaffected D: Unaffected If working register 3 contains %01 and register 64 BCP R3,64,#0 sets the Zero flag bit in Flag register R213.</pre> | <pre>dst(0) - src(b) The specified bit of the source is compared to (subtracted fi The Zero flag is set if the bits are the same; otherwise it both operands are unaffected by the comparison. C: Unaffected Z: Set if the two bits are the same; cleared otherwise. Y: Undefined S: 0 H: Unaffected D: Unaffected D: Unaffected If working register 3 contains %01 and register 64 (%40) conta BCP R3,64,#0 sets the Zero flag bit in Flag register R213. dst(b) ←- NOT dst(b)</pre> | <pre>dst(0) - src(b) The specified bit of the source is compared to (subtracted from) bit 0 The Zero flag is set if the bits are the same; otherwise it is cleared both operands are unaffected by the comparison. C: Unaffected Z: Set if the two bits are the same; cleared otherwise. Y: Undefined S: 0 H: Unaffected D: Unaffected D: Unaffected D: Unaffected I: Set b 0 src 10 17 If working register 3 contains %01 and register 64 (%40) contains %FF, th BCP R3,64,#0 sets the Zero flag bit in flag register R213. dst(b) ←- NOT dst(b)</pre> | <pre>dst(0) - src(b) The specified bit of the source is compared to (subtracted from) bit 0 of the dest The Zero flag bit of the bits are the same; otherwise it is cleared. The comparison. C: Unaffected Z: Set if the two bits are the same; cleared otherwise. Y: Undefined S: 0 H: Unaffected D: Unaffected Cycles Cycles Addressi dst dst Dpcode dst b 0 src 10 17 r0 If working register 3 contains %01 and register 64 (%40) contains %FF, the statement BCP R3,64,#0 sets the Zero flag bit in Flag register R213. Bit Comp dst(b) ←- NOT dst(b) </pre> |
# BITR Bit Reset

| dst(b) ← 0                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------|
| This instruction clears the specified bit within the destination without affecting any ot bits in the destination. |
| No flags affected                                                                                                  |
| Dpcode Addressing Moc<br><u>Cycles (Hex) dst</u>                                                                   |
| Opcode     dst     b     0     8     77     rb                                                                     |
| If working register 3 contains %80 the statement                                                                   |
| BITR R3.#7                                                                                                         |
| leaves the value %00 in that register.                                                                             |
|                                                                                                                    |
|                                                                                                                    |
| dst(b) ←- 1                                                                                                        |
| This instruction sets the specified bit within the destination without affecting any ot bits in the destination.   |
| No flags affected                                                                                                  |
| Opcode Addressing Moc<br>Cycles (Hex) dst                                                                          |
|                                                                                                                    |
|                                                                                                                    |
| If working register 3 contains %00, the statement                                                                  |
| If working register 3 contains %00, the statement                                                                  |
| If working register 3 contains %00, the statement<br>BITS R3,#7                                                    |

| Occupations                                       | dst(0) 🖛 -                                                                |                                                                 |                                                     |                                              |                                            |                                        |                                        |                                        |                                |
|---------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|--------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|--------------------------------|
|                                                   | or<br>dst(b) ←-<br>The specif<br>destination<br>destination               | dst(U) UR<br>dst(b) OR<br>ied bit of<br>n (or the<br>n. No othe | src(b)<br>src(0)<br>the sou<br>source).<br>r bits o | urce (or<br>The re<br>f <sub>t</sub> the des | the destina<br>sultant bit<br>tination are | tion) is log<br>is stored<br>affected. | ically ORec<br>in the sp<br>The source | d with bit<br>ecified bi<br>is unaffed | 0 of the<br>it of the<br>sted. |
| Flags: ()<br>7<br>9<br>9<br>1<br>1<br>1<br>1<br>1 | C: Unaffec<br>Z: Set if<br>V: Undefir<br>S: O<br>H: Unaffec<br>D: Unaffec | cted<br>the result<br>ned<br>cted<br>cted                       | . is 0; c                                           | leared ot                                    | nerwise.                                   |                                        |                                        |                                        |                                |
| Instruction<br>Format:                            |                                                                           |                                                                 |                                                     |                                              |                                            | Cycles                                 | Opcode<br>(Hex)                        | Addressi<br><u>dst</u>                 | ing Mode<br><u>src</u>         |
|                                                   | Opcode                                                                    | dst                                                             | ь О                                                 | src                                          |                                            | 10                                     | 07                                     | r0                                     | Rb                             |
| 2.<br>1                                           | Opcode                                                                    | src                                                             | ь 1                                                 | dst                                          |                                            | 10                                     | 07*                                    | R <sub>b</sub>                         | rO                             |
|                                                   |                                                                           |                                                                 |                                                     |                                              |                                            | *This for                              | mat is used                            | d in the ex                            | kample.                        |

If register 32 (%20) contains %OF and working register 3 contains %O1, the statement

BOR 32,#7,R3

leaves the value %8F in register 32.

### **BTJRF** Bit Test and Jump Relative on False

| Operation:             | If src(b) is a O, PC PC + dst                                                                                                                                                                                                                                         |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •                      | The specified bit within the source operand is tested. If it is a O, the relative addre<br>is added to the Program Counter and control passes to the statement whose address is now<br>the PC; otherwise the instruction following the BTJRF instruction is executed. |
| Flags:                 | No flags affected                                                                                                                                                                                                                                                     |
| Instruction<br>Format: | Opcode Addressing Mode<br><u>Cycles (Hex) dst src</u>                                                                                                                                                                                                                 |
| ι. · · · ·             | Opcode src b 0 dst 16/18* 37 RA r <sub>b</sub><br>* 18 if jump taken, 16 if not                                                                                                                                                                                       |
| Example:               | If working register 6 contains %7F,the statement<br>BIJRF SKIP,R6,#7<br>causes the Program Counter to jump to the memory location pointed to by SKIP. The memo<br>location must be within the allowed range of +127,-128.                                             |
|                        |                                                                                                                                                                                                                                                                       |

### Bit Test and Jump Relative on True

| BTJRT dst,src          | • <b>,</b> b                                                                                                                                                         |                                        |                                                        |                                                                                                                |                         |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------|
| Operation:             | If src(b) is a 1, PC ←- PC + dst                                                                                                                                     |                                        |                                                        |                                                                                                                |                         |
|                        | The specified bit within the source operand is test<br>is added to the Program Counter and control passes of<br>the PC; otherwise the instruction following the BTJR | ed. If it<br>to the stat<br>I instruct | : is a 1, t<br>tement whos<br>ion is exec              | the relati<br>e address<br>cuted.                                                                              | ve address<br>is now in |
| Flags:                 | No flags affected                                                                                                                                                    | ,<br>,                                 |                                                        | 1976-979 ( ) - 999 ( ) - 999 ( ) - 999 ( ) - 999 ( ) - 999 ( ) - 999 ( ) - 999 ( ) - 999 ( ) - 999 ( ) - 999 ( |                         |
| Instruction<br>Format: |                                                                                                                                                                      | Cycles                                 | Opcode<br>(Hex)                                        | Address<br>dst                                                                                                 | ing Mode                |
|                        | Opcode src b 1 dst                                                                                                                                                   | 16/18*                                 | 37                                                     | RA                                                                                                             | rb                      |
|                        |                                                                                                                                                                      | *18 if j                               | ump taken,                                             | 16 if not                                                                                                      |                         |
| Example:               | If working register 6 contains %80, the statement<br>BIJRT \$+8,R6,#7<br>causes the next five bytes in memory to be skipped.                                         | ,                                      | <u>y - 4 40 10 10 10 10 10 10 10 10 10 10 10 10 10</u> |                                                                                                                |                         |
| Note:                  | The \$ refers to the address of the first byte of the                                                                                                                | e instructi                            | on current                                             | ly being e                                                                                                     | xecuted.                |
| 3                      |                                                                                                                                                                      |                                        |                                                        |                                                                                                                |                         |

| bxor<br>bxor   | dst,src,b<br>dst,b,src |                                                              |                                               |                                                                  |                                      |                                    |                                     |                                   |                  | -                                      |                                             |                                        |
|----------------|------------------------|--------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------|--------------------------------------|------------------------------------|-------------------------------------|-----------------------------------|------------------|----------------------------------------|---------------------------------------------|----------------------------------------|
| Opera          | tion:                  | dst(0) -<br>or<br>dst(b) -<br>The spec<br>of the<br>destinat | ←- dst()<br>←- dst()<br>sified b<br>destinat  | D) XOR src<br>b) XOR src<br>it of the<br>ion (or s<br>o other bi | (b)<br>(O)<br>sour<br>ource<br>ts of | ce (or the<br>). The s<br>the dest | e destina<br>resultant<br>ination a | ition) is<br>bit is<br>are affect | logica<br>stored | ally EXCLUS<br>in the sp<br>The source | GIVE ORed wi<br>becified bit<br>is unaffect | th bit 0<br>c of the<br>ed.            |
| Flags          | <b>:</b>               | C: Unaf<br>Z: Set<br>V: Unde<br>S: O<br>H: Unaf<br>D: Unaf   | fected<br>if the<br>fined<br>fected<br>fected | result is                                                        | 0; c]                                | leared oth                         | erwise.                             |                                   |                  |                                        |                                             |                                        |
| Instr<br>Forma | uction<br>t:           | Opcod                                                        | le                                            | dst b                                                            | 0                                    | src                                |                                     | <u>Cy</u>                         | 2 <b>1es</b>     | Opcode<br>(Hex)<br>27*                 | Addressin<br>dst<br>r <sub>0</sub>          | g Mode<br><u>src</u><br>R <sub>b</sub> |
|                |                        |                                                              |                                               | src b                                                            | <u>[''</u>                           |                                    | ]                                   | *TI                               | nis for          | 2/<br>mat is use                       | Rb<br>ed in the ex                          | rŋ<br>ample.                           |

Example:

If working register 6 contains %FF and working register 7 contains %FO, the statement

BXOR R6,R7,#4

leaves the value %FE in working register 6.

#### CALL Call Procedure

#### CALL dst

Operation:

SP ← SP - 1 @SP ← PCL SP ← SP - 1 @SP ← PCH PC ← dst

The current contents of the Program Counter are pushed onto the top of the stack. The Program Counter value used is the address of the first instruction following the CALL instruction. The specified destination address is then loaded into the Program Counter and points to the first instruction of a procedure.

At the end of the procedure the Return (RET) instruction can be used to return to the original program flow. RET pops the top of the stack back into the Program Counter.

| F. | lags: |
|----|-------|
|----|-------|

No flags affected

| Instruction<br>Format: |        |     | Cycles | Opcode<br>(Hex) | Addressing Mode |
|------------------------|--------|-----|--------|-----------------|-----------------|
| ,                      | Opcode | dst | 18     | F6              | DA              |
|                        | Opcode | dst | 18     | F4              | IRR             |
| ,                      | Opcode | dst | 20     | D4              | IA              |

#### Examples:

(1) If the contents of the Program Counter are %1A47 and the contents of the Stack Pointer (control registers 216-217) are %3002, the statement

CALL %3521

causes the Stack Pointer to be decremented to %3000, %1A4A (the address following the instruction) to be stored in external data memory locations %3000 and %3001 (%4A in %30001, %1A in %3000), and the Program Counter to be loaded with %3521. The Program Counter now points to the address of the first statement in the procedure to be executed.

(2) If the contents of the Program Counter and Stack Pointer are the same as in Example 1, working register 6 contains %35, and working register 7 contains %21, the statement

CALL @RR6

produces the same result as Example 1 except that %49 is stored in external data memory location %3000.

(3) If the contents of the Program Counter and Stack Pointer are the same as in Example 1, address %0040 contains %35, and address %0041 contains %21, the statement

CALL #%40

produces the same result as Example 2.

#### ADD Add

| ADD ast, src           |                                                                                                                                                                                                                                                                                                                                                                                               |                                                                 |                                |                       |                          |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------|-----------------------|--------------------------|
| Operation:             | dst <del>≪-</del> dst + src                                                                                                                                                                                                                                                                                                                                                                   |                                                                 |                                |                       |                          |
|                        | The source operand is added to the destination destination. The contents of the source are performed.                                                                                                                                                                                                                                                                                         | on operand a<br>unaffected.                                     | nd the sum<br>Twos-comp        | is store<br>lement ad | d in the<br>dition is    |
| Flags:                 | <ul> <li>C: Set if there was a carry from the most signif</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Set if arithmetic overflow occurred, that is,<br/>the result is of the opposite sign; cleared ot</li> <li>S: Set if the result is negative; cleared otherw</li> <li>H: Set if a carry from the low-order nibble occu</li> <li>D: Always cleared to 0.</li> </ul> | ficant bit of<br>, if both oper<br>therwise.<br>vise.<br>urred. | the result                     | ; cleared o           | otherwise.<br>e sign and |
| Instruction<br>Format: |                                                                                                                                                                                                                                                                                                                                                                                               |                                                                 | Opcode                         | Addagoog              |                          |
|                        |                                                                                                                                                                                                                                                                                                                                                                                               | Cycles                                                          | (Hex)                          | dst                   | SIC                      |
|                        | Opcode dst src                                                                                                                                                                                                                                                                                                                                                                                | Cycles<br>6                                                     | (Hex)<br>02<br>03              | r<br>r<br>r           | r<br>Ir                  |
|                        | Opcode dst src<br>Opcode src dst                                                                                                                                                                                                                                                                                                                                                              | <u>Cycles</u><br>6<br>10                                        | (Hex)<br>02<br>03<br>04*<br>05 | r<br>r<br>R<br>R      | r<br>Ir<br>R<br>IR       |

\*This format is used in the example.

Example:

If the register named SUM contains %44 and the register named AUGEND contains %11, the statement

ADD SUM, AUGEND

leaves the value %55 in Register SUM.

|            | С     | CF   |
|------------|-------|------|
| Complement | Carry | Flag |

| CCF                    |                                                                                                                 |              |                       |                 |
|------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|-----------------------|-----------------|
| Operation:             | C <del>≪</del> - NOT C                                                                                          |              |                       | 3               |
| operación.             | The Carry flag is complemented: if $C = 1$ , it is cha                                                          | anged to C = | 0. and vice           | -versa.         |
| Flaqs:                 | C: Complemented                                                                                                 |              | -,                    |                 |
| -                      | No other flags affected                                                                                         |              |                       |                 |
|                        |                                                                                                                 |              |                       |                 |
| Instruction<br>Format: |                                                                                                                 | Cycles       | Opcode<br>(Hex)       |                 |
|                        | Opcode                                                                                                          | 6            | EF                    |                 |
| Example:               | If the Carry flag contains a O, the statement                                                                   |              |                       | 1               |
| x                      | CCF                                                                                                             |              | ,                     |                 |
|                        | changes the O to 1.                                                                                             |              |                       | ,               |
|                        | a a ann an tar a chuir an an tar ann an tar an tar an tar ann ann ann ann an tar ann an 1999. Ann ann an 1999 a |              |                       | · · · · ·       |
|                        |                                                                                                                 | ×            |                       | ·               |
|                        |                                                                                                                 | -            |                       | CLR<br>Clear    |
| CLR dst                |                                                                                                                 |              |                       |                 |
| Operation:             | dst 🖛 - 0                                                                                                       |              |                       | х<br>1          |
|                        | The destination location is cleared to 0.                                                                       |              |                       | -               |
| Flags:                 | No flags affected                                                                                               |              |                       |                 |
| Instruction<br>Format: |                                                                                                                 | Cycles       | Opcode<br>(Hex)       | Addressing Mode |
|                        | Opcode dst                                                                                                      | 6            | 80 <sup>*</sup><br>81 | R<br>IR         |
|                        |                                                                                                                 | *This for    | mat is used           | in the example. |
| Example:               | If working register 6 contains %AF, the statement                                                               |              |                       |                 |
|                        | CLR R6                                                                                                          |              |                       |                 |
|                        | leaves the value O in that register.                                                                            | 4            |                       | ~               |
|                        |                                                                                                                 | × ,          |                       |                 |
|                        |                                                                                                                 |              |                       |                 |
|                        |                                                                                                                 |              |                       |                 |

# COM Complement

| COM dst                |                                                                                                                                                                                                                                     |                    |                                     |                                          |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------|------------------------------------------|
| Operation:             | dst 🛶- NOT dst                                                                                                                                                                                                                      |                    |                                     |                                          |
|                        | The contents of the destination location are on changed to 0, and vice-versa.                                                                                                                                                       | complemented (on   | es compleme                         | ent); all 1 bits are                     |
| Flags:                 | <ul> <li>C: Unaffected</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Always reset to 0</li> <li>S: Set if the result bit 7 is set; cleared otherwise.</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | nerwise.           |                                     |                                          |
| Instruction<br>Format: | Opcode dst                                                                                                                                                                                                                          | <u>Cycles</u><br>6 | <b>Opcode</b><br>(Hex)<br>60*<br>61 | Addressing Mode<br><u>dst</u><br>R<br>IR |
|                        |                                                                                                                                                                                                                                     | *This for          | mat is used                         | in the example.                          |
| Example:               | If working register 8 contains %24 (00100100),                                                                                                                                                                                      | the statement      |                                     |                                          |

COM R8

leaves the value %DB (11011011) in that register.

|                        | 1                                                                                                                                                                                                                                                                                               |                                       |                            |                          |                        |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------|--------------------------|------------------------|
| Operation:             | dst - src                                                                                                                                                                                                                                                                                       |                                       |                            |                          |                        |
| · ,                    | The source operand is compared to (subtracted<br>appropriate flags are set accordingly. The cont<br>comparison.                                                                                                                                                                                 | d from) the<br>ents of both           | destination<br>operands ar | n operand,<br>e unaffect | ed by th               |
| Flags:                 | <ul> <li>C: Set if a "borrow" occurred (src &gt; dst); clear</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Set if arithmetic overflow occurred, cleared</li> <li>S: Set if the result is negative; cleared otherw</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | red otherwise.<br>otherwise.<br>wise. |                            | ·                        |                        |
| Instruction<br>Format: |                                                                                                                                                                                                                                                                                                 | Cycles                                | Opcode<br>(Hex)            | Address<br>dst           | ing Mode<br><u>src</u> |
|                        | Opcode dst src                                                                                                                                                                                                                                                                                  | 6                                     | A2<br>A3                   | r<br>r                   | r<br>Ir                |
|                        |                                                                                                                                                                                                                                                                                                 |                                       |                            |                          |                        |
|                        | Opcode src dst                                                                                                                                                                                                                                                                                  | 10                                    | A4<br>A5*                  | R<br>R                   | R'<br>IR               |

Example:

If the register named TEST contains %63, working register 0 contains %30 (48 decimal), and register 48 contains %63, the statement

CP TEST, @RO

sets (only) the Z flag. If this statement is followed by "JP EQ, true\_routine," the jump will be taken.

#### DA dst

#### Operation: dst - DA dst

The destination operand is adjusted to form two 4-bit BCD digits following an addition or subtraction operation. For addition (ADD, ADC) or subtraction (SUB, SBC), the following table indicates the operation performed:

| Instruction | Carry<br>Before DA | Bits 4-7<br>Value (Hex) | H Flag<br>Before DA | Bits O-3<br>Value (Hex) | Number Added<br>To Byte | Carry<br>After DA |
|-------------|--------------------|-------------------------|---------------------|-------------------------|-------------------------|-------------------|
|             | 0                  | 0-9                     | 0                   | 0-9                     | 00                      | 0                 |
|             | 0                  | 0-8                     | 0                   | A-F                     | 06                      | 0                 |
|             | 0                  | 0-9                     | 1                   | 0-3                     | 06                      | 0                 |
| ADD         | 0                  | A-F                     | 0                   | 0-9                     | 60                      | 1                 |
| ADC         | 0                  | 9 <b>-</b> F            | 0                   | A-F                     | 66                      | 1                 |
|             | 0                  | A-F                     | . 1                 | 0-3                     | 66                      | 1                 |
|             | 1                  | 0-2                     | 0                   | 0-9                     | 60                      | 1                 |
|             | 1                  | 0-2                     | 0                   | A-F                     | 66                      | 1                 |
|             | 1                  | 0-3                     | 1                   | 0-3                     | 66                      | 1                 |
|             | 0                  | 0-9                     | 0                   | 0-9                     | 00 = -00                | 0                 |
| SUB         | 0                  | 0-8                     | 1                   | 6-F                     | FA = -06                | 0                 |
| SBC         | 1                  | 7 <b>-</b> F            | 0                   | 0-9                     | A0 = -60                | 1                 |
|             | 1                  | 6-F                     | 1                   | 6–F                     | 9A = -66                | 1                 |

The operation is undefined if the destination operand was not the result of a valid addition or subtraction of BCD digits.

| Instruction<br>Format: | · · ·      | Cycles   | Opcode<br>(Hex) | Addressing Mode<br><u>dst</u> |
|------------------------|------------|----------|-----------------|-------------------------------|
|                        | Opcode dst | 6        | 40*<br>41       | R<br>IR                       |
|                        |            | *This fo | rmat is used    | l in the example.             |

Example:

If working register R0 contains %15 and working register R1 contains %27, the statements

ADD R1, RO DAB R1

leave %42 in working register R1.

If addition is performed using the BCD values 15 and 27, the result should be 42. The sum is incorrect, however, when the binary representations are added in the destination location using standard binary arithmetic.

The DA statement adjusts this result so that the correct BCD representation is obtained.

| + | 0011<br>0000 | 1100<br>0110 |   |    |
|---|--------------|--------------|---|----|
|   | 0100         | 0010         | = | 42 |

# **CPIJE** Compare Increment and Jump on Equal

| CPIJE dst,s            | c,RA                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation:             | If dst - src = zero, PC ← - PC + RA<br>Ir ← - Ir + 1                                                                                                                                                                                                                                                                                                                                                                 |
|                        | The source operand is compared to (subtracted from) the destination operand. If the result<br>is 0, the relative address is added to the Program Counter and control passes to the<br>statement whose address is now in the Program Counter; otherwise the instruction following<br>the CPIJE instruction is executed. In either case the source pointer is incremented by one<br>before the next instruction.       |
| Flags:                 | No flags affected                                                                                                                                                                                                                                                                                                                                                                                                    |
| Instruction<br>Format: | Opcode Addressing Mode<br><u>Cycles (Hex) dst src</u>                                                                                                                                                                                                                                                                                                                                                                |
| с · ·                  | Opcode src dst RA 16/18* C2 r Ir<br>* 18 if jump taken, 16 if not                                                                                                                                                                                                                                                                                                                                                    |
| Example:               | If working register 3 contains %AA, working register 5 contains %10, and register %10 contains %AA, the statement                                                                                                                                                                                                                                                                                                    |
|                        | CPIJE R3, @R5, \$                                                                                                                                                                                                                                                                                                                                                                                                    |
| ,                      | puts the value %11 in working register 5 and then executes the same instruction again.                                                                                                                                                                                                                                                                                                                               |
| CPIJNE dst,            | rc,RA                                                                                                                                                                                                                                                                                                                                                                                                                |
| Operation:             | If dst - src $\neq$ zero, PC $\leftarrow$ - PC + RA<br>Ir $\leftarrow$ - Ir + 1                                                                                                                                                                                                                                                                                                                                      |
|                        | The source operand is compared to (subtracted from) the destination operand. If the result<br>is not 0, the relative address is added to the Program Counter and control passes to the<br>statement whose address is now in the Program Counter; otherwise the instruction following<br>the CPIJNE instruction is executed. In either case, the source pointer is incremented by<br>one before the next instruction. |
| Flags:                 | No flags affected                                                                                                                                                                                                                                                                                                                                                                                                    |
| Instruction<br>Format: | Opcode Addressing Mode<br>Cycles (Hex) dst src                                                                                                                                                                                                                                                                                                                                                                       |
| x                      | Opcode src dst RA 16/18* D2 r Ir                                                                                                                                                                                                                                                                                                                                                                                     |
|                        | * 18 if jump taken, 16 if not                                                                                                                                                                                                                                                                                                                                                                                        |
| Example:               | If working register 3 contains %AA, working register 5 contains %10, and register %10 contains %AA, the statement                                                                                                                                                                                                                                                                                                    |
|                        | CPIJNE R3,@R5,\$                                                                                                                                                                                                                                                                                                                                                                                                     |
|                        | puts the value %11 in working register 5 and then executes the next instruction following this instruction.                                                                                                                                                                                                                                                                                                          |
| Note:                  | The <b>\$</b> refers to the address of the first byte of the instruction currently being executed.                                                                                                                                                                                                                                                                                                                   |

#### DEC Decrement

| DEC'dst                |                                                                                                                                                                                                                                                             | -            |                 |                               |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|-------------------------------|
| Operation:             | dst <del>≪</del> - dst - 1                                                                                                                                                                                                                                  |              |                 |                               |
|                        | $^{\prime\prime}$ The contents of the destination operand are decrem                                                                                                                                                                                        | ented by one | •               |                               |
| Flags:                 | <ul> <li>C: Unaffected</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Set if arithmetic overflow occurred; cleared o</li> <li>S: Set if result is negative; cleared otherwise.</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | therwise.    |                 |                               |
| Instruction<br>Format: |                                                                                                                                                                                                                                                             | Cycles       | Opcode<br>(Hex) | Addressing Mode<br><u>dst</u> |
|                        | Opcode dst                                                                                                                                                                                                                                                  | 6            | 00*<br>01       | R<br>IR                       |
| <i>t</i>               |                                                                                                                                                                                                                                                             | *This for    | mat is used     | d in the example.             |

Example:

If working register 10 contains %2A, the statement

DEC R10

leaves the value %29 in that register.

| DECW dst               | `                                                                                                                                                                                                                                                                        |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation:             | dst 🛶 dst - 1                                                                                                                                                                                                                                                            |
|                        | The contents of the destination location (which must be an even address) and the operand following that location are treated as a single 16-bit value which is decremented by one.                                                                                       |
| Flags:                 | <ul> <li>C: Unaffected</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Set if arithmetic overflow occurred; cleared otherwise.</li> <li>S: Set if the result is negative; cleared otherwise.</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> |
| Instruction<br>Format: | Opcode Addressing Mode<br><u>Cycles (Hex) dst</u>                                                                                                                                                                                                                        |
|                        | Opcode         dst         10         80         RR           81*         IR                                                                                                                                                                                             |
|                        | *This format is used in the example.                                                                                                                                                                                                                                     |
| Example:               | If working register O contains %3O (48 decimal) and registers 48-49 contain the value %FAF3,<br>the statement                                                                                                                                                            |
|                        | DECW @RO                                                                                                                                                                                                                                                                 |
|                        | leaves the value %FAFZ in registers 48 and 49.                                                                                                                                                                                                                           |
| ,                      | DI<br>Disable Interrupts                                                                                                                                                                                                                                                 |
| DI                     |                                                                                                                                                                                                                                                                          |
| Operation:             | SMR (0) ←- 0                                                                                                                                                                                                                                                             |
|                        | Bit O of control register 222 (the System Mode register) is cleared to O. All interrupts<br>are disabled; they can still set their respective interrupt status latches, but the CPU will<br>not directly service them.                                                   |
| Flags:                 | No flags affected                                                                                                                                                                                                                                                        |
| Instruction<br>Format: | Opcode<br><u>Cycles (Hex)</u>                                                                                                                                                                                                                                            |
|                        | Opcode 6 8F                                                                                                                                                                                                                                                              |
| Example:               | If control register 222 contains %01, that is, interrupts are enabled, the statement                                                                                                                                                                                     |
|                        |                                                                                                                                                                                                                                                                          |
| •                      | sets control register ZZZ to %UU, disabling all interrupts.                                                                                                                                                                                                              |
|                        |                                                                                                                                                                                                                                                                          |

# Divide (Unsigned)

| DIV dst,src            |                                                                                                                                                                                                                                                                                                          |                                                         |                                                                         |                                                   |                                                    |  |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|--|
| Operation:             | dst ÷ src<br>dst (UPPER) ←- REMAINDER<br>dst (LOWER) ←- QUOTIENT                                                                                                                                                                                                                                         |                                                         |                                                                         |                                                   |                                                    |  |
|                        | The destination operand (16 bits) is divided by<br>(8 bits) is stored in the lower half of the dest:<br>in the upper half of the destination. When the<br>upper and lower halves of the destination for qu<br>operands are treated as unsigned integers.                                                 | the source<br>ination. TH<br>quotient is<br>notient and | operand (8 t<br>ne remainder<br>≥2 <sup>8</sup> , the nu<br>remainder a | oits). Th<br>(8 bits)<br>umbers sto<br>re incorro | e quotient<br>is stored<br>red in the<br>ect. Both |  |
| Flags:                 | C: Set if V is set and quotient is between $2^8$ and $2^9$ - 1; cleared otherwise.<br>Z: Set if divisor or quotient = 0; cleared otherwise.<br>V: Set if quotient is $\ge 2^8$ or divisor = 0; cleared otherwise.<br>S: Set if MSB of quotient = 1; cleared otherwise.<br>H: Unaffected<br>D: Unaffected |                                                         |                                                                         |                                                   |                                                    |  |
| Instruction<br>Format: |                                                                                                                                                                                                                                                                                                          | Cycles                                                  | Opcode<br>(Hex)                                                         | Address<br><u>dst</u>                             | sing Mode                                          |  |
|                        | Opcode Src dst                                                                                                                                                                                                                                                                                           | 28/12*<br>28/12*<br>28/12*                              | 94 **<br>95<br>96                                                       | RR<br>RR<br>RR                                    | R<br>IR<br>IM                                      |  |
|                        |                                                                                                                                                                                                                                                                                                          | * 12 if<br>** This                                      | divide by ze<br>format is us                                            | ero is att<br>sed in the                          | empted<br>example                                  |  |
| Example:               | If working register pair 6-7 (dividend) contains and working register 4 (divisor) contains %40, the                                                                                                                                                                                                      | %10 in reg<br>e statement                               | ister 6 and                                                             | %03 in r                                          | egister 7,                                         |  |
| ,                      | DIV RR6,R4                                                                                                                                                                                                                                                                                               |                                                         |                                                                         |                                                   |                                                    |  |

leaves the value %40 in working register 7 (quotient) and the value %03 in working register 6 (remainder).

| r ←- r -1<br>. If r ≠ 0, PC ←- PC + dst                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The working register being us<br>register are not 0 after decrem<br>and control passes to the stater<br>of the relative address is +127<br>taken to be the address of the<br>working register counter reacher<br>DJNZ statement. | ed as a counter is decrement<br>enting, the relative address<br>ment whose address is now in<br>7 to -128, and the original<br>e instruction byte following<br>s zero, control falls throug                                                                                                                                                                                                                                                                                                                                    | nted. If the contents of the<br>is added to the Program Counter<br>the Program Counter. The rand<br>value of the Program Counter i<br>the DJNZ statement. When the<br>h to the statement following the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ne<br>er<br>je<br>is<br>ne                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| No flags affected                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                  | Cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Opcode Addressing Mode<br>(Hex) dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| r Opcode dst                                                                                                                                                                                                                     | 12 if jump taken<br>10 if jump not taken                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | rA RA<br>r = 0 to F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| DJNZ is typically used to contr<br>moved from one buffer area in th                                                                                                                                                              | col a "loop" of instructions.<br>ne register file to another.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . In this example, 12 bytes an<br>The steps involved are:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| o Load 12 into the counter (wor<br>o Set up the loop to perform th<br>o End the loop with DJNZ                                                                                                                                   | king register 6)<br>ne moves                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LD R6,#12 !!<br>LOOP: LD R9,0LDBUF (R6) !!<br>LD NEWBUF (R6),R9 !!<br>DJNZ R6,LOOP !!<br>!!                                                                                                                                      | oad Counter!<br>Move one byte to!<br>Wew location!<br>Decrement and !<br>.oop until counter.= 0!                                                                                                                                                                                                                                                                                                                                                                                                                               | • •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                  | r ← r -1<br>If r ≠ 0, PC ← PC + dst<br>The working register being use<br>register are not 0 after decrem<br>and control passes to the state<br>of the relative address is +12<br>taken to be the address of the<br>working register counter reache<br>DJNZ statement.<br>No flags affected<br>DJNZ is typically used to contr<br>moved from one buffer area in th<br>o Load 12 into the counter (won<br>o Set up the loop to perform th<br>o End the loop with DJNZ<br>LD R6,#12 !!<br>LO NEWBUF (R6),R9 !!<br>DJNZ R6,LOOP !! | $r \leftarrow r - 1$ If $r \neq 0$ , PC \leftarrow - PC + dst The working register being used as a counter is decreme register are not 0 after decrementing, the relative address and control passes to the statement whose address is now in of the relative address is +127 to -128, and the original taken to be the address of the instruction byte following working register counter reaches zero, control falls throug DJNZ statement. No flags affected $\frac{Cycles}{12 \text{ if jump taken}}$ DJNZ is typically used to control a "loop" of instructions. moved from one buffer area in the register file to another. 0 Load 12 into the counter (working register 6) 0 Set up the loop to perform the moves 0 End the loop with DJNZ LD R6,#12 LD R6,#12 LD NEWBUF (R6), PP DJNZ R6,LOOP | $r + r - r - 1$ If $r \neq 0$ , PC $\leftarrow$ - PC + dst<br>The working register being used as a counter is decremented. If the contents of the<br>register are not 0 after decrementing, the relative address is added to the Program Counter<br>and control passes to the statement whose address is now in the Program Counter. The range<br>of the relative address is +127 to -128, and the original value of the Program Counter is<br>taken to be the address of the instruction byte following the DNX statement. When the<br>working register counter reaches zero, control falls through to the statement following the<br>DNX statement.<br>No flags affected<br>$\frac{Cycles}{12 \text{ if jump taken}}$ PDD and taken<br>DJNZ is typically used to control a "loop" of instructions. In this example, 12 bytes are<br>moved from one buffer area in the register file to another. The steps involved are:<br>0 Load 12 into the counter (working register 6)<br>0 Set up the loop to perform the moves<br>0 End the loop with DJNZ<br>LD R6, #12<br>LOOP: LD R9,0LDBUF (R6)<br>LD NEWBUF (R6), R9<br>DJNZ R6,LOOP<br>New location!<br>LO perform the loop to perform the moves<br>10 int counter = 0! |

Note:

The working register being used as a counter must be one of the registers 00-CF. Using one of the  $\rm I/O$  ports, control or peripheral registers will have undefined results.

### EI Enable Interrupts

|                        | nupis                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EI                     |                                                                                                                                                                                                                                                                                                                                                                                                     |
| Operation:             | SMR (0) ←- 1                                                                                                                                                                                                                                                                                                                                                                                        |
|                        | Bit 0 of control register 220 (the System Mode register) is set to 1. This allows any<br>interrupts to be serviced when they occur (assuming they have highest priority) or, if their<br>respective interrupt status latch was previously enabled by its interrupt, then its<br>interrupt can also be serviced.                                                                                     |
| Flags:                 | No flags affected                                                                                                                                                                                                                                                                                                                                                                                   |
| Instruction<br>Format: | Opcode<br><u>Cycles (Hex)</u>                                                                                                                                                                                                                                                                                                                                                                       |
|                        | Opcode 6 9F                                                                                                                                                                                                                                                                                                                                                                                         |
| Example:               |                                                                                                                                                                                                                                                                                                                                                                                                     |
| ,                      | If control register 222 contains %UU, (i.e., interrupts are disabled), the statement                                                                                                                                                                                                                                                                                                                |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                     |
|                        | sets control register 222 to wor, enabling all interrupts.                                                                                                                                                                                                                                                                                                                                          |
| ENTER                  |                                                                                                                                                                                                                                                                                                                                                                                                     |
| Operation:             | SP $\leftarrow$ SP - 2<br>@SP $\leftarrow$ IP<br>IP $\leftarrow$ PC<br>PC $\leftarrow$ @IP<br>V IP $\leftarrow$ IP + 2                                                                                                                                                                                                                                                                              |
| ν.                     | This instruction is useful for the implementation of threaded-code languages. The contents<br>of the Instruction Pointer are pushed onto the stack. The value in the Program Counter is<br>then transferred to the Instruction Pointer. The program memory word pointed to by the<br>Instruction Pointer is loaded into the Program Counter. The Instruction Pointer is then<br>incremented by two. |
| Flags:                 | No flags affected                                                                                                                                                                                                                                                                                                                                                                                   |
| Instruction<br>Format: | Opcode<br><u>Cycles (Hex)</u>                                                                                                                                                                                                                                                                                                                                                                       |
|                        | Opcode 20 1F                                                                                                                                                                                                                                                                                                                                                                                        |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                     |
| *                      |                                                                                                                                                                                                                                                                                                                                                                                                     |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                     |



# EXIT Exit (Continued)

#### Example:



Note:

The examples for ENTER, EXIT, and NEXT illustrate how these instructions could actually be used together in a program.

# INC Increment

INC dst Operation: dst 🛶- dst + 1 The contents of the destination operand are incremented by one. Flags: C: Unaffected Set if the result is 0; cleared otherwise. Z: ٧: Set if arithmetic overflow occurred; cleared otherwise. S: Set if the result is negative; cleared otherwise. H: Unaffected D: Unaffected Instruction Format: Addressing Mode Opcode Cycles (Hex) dst dst Opcode 6 rE\* r r = 0 to F Opcode dst 6 20 R IR 21

Example:

If working register 10 contains %2A, the statement

INC R10

leaves the value %2B in that register.

\*This format is used in the example.

| Operation:             | dst <b>←</b> - dst + 1                                                                                                                                                                                                                                  |                                   |                            |                               |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------|-------------------------------|
|                        | The contents of the destination (which must be<br>location are treated as a single, 16-bit value w                                                                                                                                                      | an even addres<br>hich is increme | s) and the<br>ented by one | byte following that           |
| Flags:                 | <ul> <li>C: Unaffected</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Set if arithmetic overflow occurred; cleared</li> <li>S: Set if the result is negative; cleared othe</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | d otherwise.<br>rwise.            |                            |                               |
| Instruction<br>Format: |                                                                                                                                                                                                                                                         | Cycles                            | Opcode<br>(Hex)            | Addressing Mode<br><u>dst</u> |
| ĩ                      | Opcode dst                                                                                                                                                                                                                                              | 10                                | A0*<br>A1                  | RR<br>IR                      |
|                        |                                                                                                                                                                                                                                                         | *This for                         | mat is used                | l in the example.             |

Example:

If working register pair 0-1 contains the value %FAF3, the statement

. N

INCW RRO

leaves the value %FAF4 in working register pair 0-1.

### IRET Interrupt Return



#### Example:

In the figure below, the Instruction Pointer is initially loaded with %100 in the main program before interrupts are enabled. When an interrupt occurs, the Program Counter and Instruction Pointer are swapped. This causes the Program Counter to jump to address %100 and the Instruction Pointer to keep the return address. The last instruction in the service routine normally is a Jump to IRET at address %FF. This causes the Instruction Pointer to be loaded with %100 "again" and the Program Counter to jump back to the main program. Now the next interrupt can occur and the Instruction Pointer is still correct at %100.



Note:

For the Fast Interrupt example above, if the last instruction is not a Jump to IRET, then care must be taken with the order of the last two instructions. The instruction IRET cannot be immediately preceded by a clear of interrupt status (such as a reset of the Interrupt Pending register).

| JP cc,dst<br>JP dst    |                                                                                                                                             |                                                    |                            |                                           |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------|-------------------------------------------|
| Operation:             | If cc is true, PC 🛶 dst                                                                                                                     |                                                    |                            |                                           |
|                        | The conditional Jump transfers program contro<br>specified by "cc" is true; otherwise, the<br>executed. See section 5.3 for a list of condi | l to the destina<br>instruction fol<br>tion codes. | ation addre:<br>lowing the | ss if the condition<br>JP instruction is  |
| ι<br>-                 | The unconditional Jump simply replaces the con<br>of the specified register pair. Control th<br>Program Counter.                            | tents of the Pro<br>en passes to th                | gram Counte<br>ne statemen | r with the contents<br>t addressed by the |
| Flags:                 | No flags affected                                                                                                                           |                                                    |                            | 1.                                        |
| Instruction<br>Format: |                                                                                                                                             | Cycles                                             | Opcode<br>(Hex)            | Addressing Mode<br>dst                    |
| Conditional            | cc Opcode dst                                                                                                                               | 10/12*                                             | ccD**<br>cc = 0            | DA<br>to F                                |
| Unconditional          | Opcode dst                                                                                                                                  | 10                                                 | 30                         | IRR                                       |
|                        |                                                                                                                                             | *12 if j<br>**This fo                              | ump taken,<br>rmat is use  | 10 if not<br>d in the example.            |
| Francia                |                                                                                                                                             |                                                    |                            |                                           |

Example:

If the Carry flag is set to 1, the statement

JP C,%1520

replaces the contents of the Program Counter with %1520 and transfers control to that location. Had the Carry flag not been set, control would have fallen through to the statement following the JP.

### JR Jump Relative

| JR cc,dst              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Operation:             | If cc is true, PC 🛶 PC + dst                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                        | If the condition specified by "cc" is true, the relative address is added to the Program<br>Counter and control passes to the statement whose address is now in the Program Counter;<br>otherwise, the instruction following the JR instruction is executed. (See section 5.3 for a<br>list of condition codes.) The range of the relative address is +127, -128, and the original<br>value of the Program Counter is taken to be the address of the first instruction byte<br>following the JR statement. |  |  |  |  |  |
| Flags:                 | No flags affected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Instruction<br>Format: | Opcode Addressing Mode<br><u>Cycles (Hex) dst</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                        | $\begin{array}{ccc} cc & 0pcode \\ \hline dst & 10/12^* & ccB & RA \\ cc = 0 \text{ to } F \\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                        | * 12 if jump taken, 10 if not                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| Example:               | If the result of the last arithmetic operation executed is negative, then the four following statements (which occupy a total of seven bytes) are skipped with the statement                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                        | JR MI,\$+9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| N                      | If the result is not negative, execution continues with the statement following the JR. A short form of a jump to label LO is                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|                        | JR LO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                        | where LO must be within the allowed range. The condition code is "blank" in this case, and JR has the effect of an unconditional JP instruction.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Note:                  | The \$ refers to the address of the first byte of the instruction currently being executed.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |

#### LD dst,src

Operation:

The contents of the source are loaded into the destination. The contents of the source are unaffected.

Flags:

No flags affected

dst 🛶- src

### Instruction

Format:

|            |         |     | Cycle    | Opcode<br>(Hex) | Addressing Ma<br>dst sr | ode<br><u>c</u> |
|------------|---------|-----|----------|-----------------|-------------------------|-----------------|
| dst Opcode | Src     |     | 6<br>6   | rC<br>r8        | r II<br>r R             | М               |
| src Opcode | dst     |     | 6        | r9<br>r=O to    | R r<br>F                |                 |
| Opcode     | dst src |     | 6<br>6   | . C7<br>D7      | r I<br>Ir r             | r               |
| Opcode     | src     | dst | 10<br>10 | E4              | R R<br>R II             | R               |
| Opcode     | dst     | src | 10<br>10 | E6<br>D6        | R II<br>IR II           | M<br>M          |
| Opcode     | SFC     | dst | 10       | F5              | IR R                    |                 |
| Opcode     | dst src | ×   | 10       | 87              | r x                     | (r)             |
| Opcode     | src dst | ×   | 10       | 97* .           | x(r) r                  | ,               |
|            |         |     | *This    | format is used  | in the example          | e.              |

#### Example:

If working register 0 contains %08 (11 decimal) and working register 10 contains %83, the statement

#### LD 240(RO),R10

loads the value %83 into register 251 (240 +11). The contents of working register 10 are unaffected by the load.

# LDB Load Bit

| LDB<br>LDB    | dst,src,b<br>dst,b,src |                                                                                                                                                                                                       |                       |                      |                         |                       |
|---------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|-------------------------|-----------------------|
| Opera         | ation:                 | <pre>dst(0) ←- src(b) or dst(b) ←- src(0) The specified bit of the source is loaded into bit source is loaded into the specified bit of the destination are affected. The source is unaffected.</pre> | O of the<br>destinati | destinatio<br>on. No | n, or bit<br>other bits | 0 of the<br>of the    |
| Flag          | 3:                     | No flags affected                                                                                                                                                                                     |                       | ,                    |                         |                       |
| Inst<br>Forma | ruction<br>at:         |                                                                                                                                                                                                       | Cycles                | Opcode<br>(Hex)      | Addressin               | ng Mode<br><u>src</u> |
|               |                        | Opcode dst b 0 src                                                                                                                                                                                    | 10                    | 47                   | ro                      | Rb                    |
|               |                        | Opcode src b 1 dst                                                                                                                                                                                    | 10                    | 47                   | Rb                      | rO                    |

Example:

If working register 3 contains %00 and working register 5 contains %FF, the statement

LDB R3,R5,#7

leaves the value %01 in working register 3.

#### LDE/LDC dst,src

#### Operation: dst 🛶 - src

Flags:

This instruction is used to load a byte from program or data memory into a working register or vice-versa. The contents of the source are unaffected.

No flags affected

| Instructio<br>Format: | n      |          | /    |                 | Cycles | Opcode<br>(Hex) | Addressin<br>dst | g Mode<br>src |
|-----------------------|--------|----------|------|-----------------|--------|-----------------|------------------|---------------|
|                       | Opcode | dst src  |      |                 | 12     | С3              | r                | Irr           |
|                       | Opcode | src dst  |      |                 | 12     | D3**            | Irr              | r             |
|                       | Opcode | dst src  | xs   |                 | 18     | E7              | r                | xs(rr)        |
|                       | Opcode | src dst  | XS   |                 | 18     | F7              | xs(rr)           | r             |
|                       | Opcode | dst src* | x1L  | ×1 <sub>H</sub> | 20     | Α7              | r                | xl(rr)        |
|                       | Opcode | src dst* | x1 L | ×1 <sub>H</sub> | 20     | 87              | x1(rr)           | r             |
| , .                   | Opcode | dst 0000 | DAL  | DAH             | 20     | Α7              | r                | DA<br>Program |
|                       | Opcode | src 0000 | DAL  | DAH             | 20     | 87              | DA               | r Memory      |
|                       | Opcode | dst 0001 | DAL  | DA H            | 20     | A7 💊            | r                | Data          |
|                       | Opcode | src 0001 | DAL  | DA <sub>H</sub> | 20     | 87              | DA               | r   Memory    |

\*The src or (rr) cannot use register pair 0-1. \*\*This format is used in the example.

Example:

If the working register pair 6-7 contains %404A and working register 2 contains %22, the statement

LDE @RR6,R2

will load the value %22 into data memory location %404A.

Note:

LDE refers to data memory. LDC refers to program memory.

The assembler makes Irr or rr even for program memory and odd for data memory. In the example above, the assembler produces this code: D3 27.

#### LDED/LDCD Load Memory and Decrement

#### LDED/LDCD dst,src

Operation: dst ←- src rr ←- rr -1

> This instruction is used for user stacks or block transfers of data from program or data memory to the register file. The address of the memory location is specified by a working register pair. The contents of the source location are loaded into the destination location. The memory address is then decremented. The contents of the source are unaffected.

Flags: No flags affected

| Instruction<br>Format: |                |        | Opcode | Addressing Mode |     |
|------------------------|----------------|--------|--------|-----------------|-----|
|                        |                | Cycles | (Hex)  | dst             | SIC |
|                        | Opcode dst src | 16     | E2     | r               | Irr |

Example:

If working register pair 6-7 contains %30A3 and data memory locations %30A2 and %30A3 contain %22BC, the statement

LDED R2, @RR6

loads the value %BC into working register 2 and the value %30A2 into working register pair 6-7. A second statement

LDED R2, @RR6

loads the value %22 into working register 2 and the value %30A1 into working register pair 6-7.

Note:

LDED refers to data memory. LDCD refers to program memory.

The assembler makes Irr even for program memory and odd for data memory. In the example above, the assembler produces this code: E2 27.

This instruction is the equivalent of a POPUD with the stack in memory rather than in the register file.

| LDEI/LDCI             | dst,src                                                                                                                                                                                                                                                                                                                                                  |                                                  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Operation:            | : dst ←- src<br>rr ←- rr + 1                                                                                                                                                                                                                                                                                                                             |                                                  |
|                       | This instruction is used for user stacks or block transfers of data from program<br>memory to the register file. The address of the memory location is specified by<br>register pair. The contents of the source location are loaded into the de<br>location. The memory address is then incremented automatically. The contents of t<br>are unaffected. | n or data<br>a working<br>stination<br>he source |
| Flags:                | No flags affected                                                                                                                                                                                                                                                                                                                                        |                                                  |
| Instructio<br>Format: | on Opcode Addressi<br><u>Cycles (Hex) dst</u>                                                                                                                                                                                                                                                                                                            | ng Mode<br><u>src</u>                            |
|                       | Opcode dst src 16 E3 r                                                                                                                                                                                                                                                                                                                                   | Irr                                              |
| Example:              | If working register pair 6-7 contains %30A2 and program memory locations %30A2 contain %22BC, the statement                                                                                                                                                                                                                                              | and %30A3                                        |
|                       | LDCI R2,9RR6                                                                                                                                                                                                                                                                                                                                             |                                                  |
|                       | loads the value %22 into working register 2, and working register pair 6-7 is in<br>to %30A3. A second                                                                                                                                                                                                                                                   | cremented                                        |
|                       | LDCI R2, arr6                                                                                                                                                                                                                                                                                                                                            |                                                  |
|                       | loads the value %BC into register 2, and working register pair 6-7 is incremented t                                                                                                                                                                                                                                                                      | o %30A4.                                         |
| Note:                 | LDEI refers to data memory.<br>LDCI refers to program memory.                                                                                                                                                                                                                                                                                            |                                                  |
|                       | The assembler makes Irr even for program memory and odd for data memory. In th above, the assembler produces this code: E3 26.                                                                                                                                                                                                                           | e example                                        |
|                       | This instruction is the equivalent of a POPUI with the stack in memory rather register file.                                                                                                                                                                                                                                                             | than the                                         |
|                       |                                                                                                                                                                                                                                                                                                                                                          | v                                                |
|                       |                                                                                                                                                                                                                                                                                                                                                          |                                                  |
|                       |                                                                                                                                                                                                                                                                                                                                                          |                                                  |
|                       |                                                                                                                                                                                                                                                                                                                                                          |                                                  |
|                       |                                                                                                                                                                                                                                                                                                                                                          |                                                  |
|                       |                                                                                                                                                                                                                                                                                                                                                          | ·                                                |
|                       |                                                                                                                                                                                                                                                                                                                                                          |                                                  |

### LDEPD/LDCPD Load Memory with Pre-Decrement

| LDEPD/LDCPD            | dst,src                                                                                                                                                                                                                     |                                   |                                                 |                                         |                                   |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------|-----------------------------------------|-----------------------------------|
| Operation:             | rr ← rr - 1<br>dst ← src                                                                                                                                                                                                    |                                   |                                                 |                                         |                                   |
|                        | This instruction is used for block transfers of data<br>register file. The address of the memory location is<br>and is first decremented. The contents of the so<br>destination location. The contents of the source are un | to pr<br>specif<br>urce<br>naffec | ogram or d<br>fied by a w<br>location a<br>ted. | ata memory<br>orking regis<br>re loaded | from the<br>ster pair<br>into the |
| Flags:                 | No flags affected                                                                                                                                                                                                           |                                   |                                                 |                                         |                                   |
| Instruction<br>Format: | <u>0</u>                                                                                                                                                                                                                    | ycles                             | Opcode<br>(Hex)                                 | Addressi<br>dst                         | ng Mode<br><u>src</u>             |
|                        | Opcode src dst                                                                                                                                                                                                              | 16                                | F2                                              | Irr                                     | r                                 |
| Example:               | If working register pair 6-7 contains %404B and wo<br>decimal), the statement                                                                                                                                               | rking                             | register                                        | 2 contains                              | %22 (34                           |
|                        | LDEPD @RR6,R2                                                                                                                                                                                                               |                                   |                                                 |                                         |                                   |
|                        | loads the value %22 into data memory location %404A<br>register pair 6-7.                                                                                                                                                   | and                               | the value                                       | %404A into                              | working                           |
| Note:                  | LDEPD refers to data memory.<br>LDCPD refers to program memory.                                                                                                                                                             |                                   |                                                 |                                         |                                   |
|                        | The assembler makes Irr even for program memory and odd                                                                                                                                                                     | for d                             | ata memory.                                     |                                         |                                   |

This instruction is the equivalent of a PUSHUD with the stack in memory rather than the register file.

#### LDEPI/LDCPI Load Memory with Pre-Increment

LDEPI/LDCPI dst.src Operation: rr 🖛 - rr + 1 dst 🖛 - src This instruction is used for block transfers of data to program or data memory from the register file. The address of the memory location is specified by a working register pair and is first incremented. The contents of the source location are loaded into the destination location. The contents of the source are unaffected. Flags: No flags affected Instruction Formet: Opcode Addressing Mode Cycles (Hex) dst src Opcode src dst 16 F3 Irr r Example: If working register pair 6-7 contains %404A and working register 2 contains %22 (34 decimal), the statement LDEPI @RR6,R2 loads the value %22 into external data memory location %404B and the value %404B into working register pair 6-7. Note: LDEPI refers to data memory. LDCPI refers to program memory. The assembler makes Irr even for program memory and odd for data memory. This instruction is the equivalent of a PUSHUI with the stack in memory rather than the register file.

# LDW Load Word



| MULI dst,src           |                                                                                                                                                                                                                                                         |                                                    |                                         |                                           |                     |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------|-------------------------------------------|---------------------|
| Operation:             | dst <del>≪-</del> dst x src                                                                                                                                                                                                                             |                                                    |                                         |                                           |                     |
|                        | The 8-bit destination operand (even register of<br>source operand (8 bits) and the product (16 bits<br>by the destination address. Both operands are tr                                                                                                 | f the register<br>) is stored in<br>eated as unsig | r pair) is<br>n the regi<br>gned intege | s multiplied by<br>ster pair spec<br>ers. | y the<br>ified      |
| Flags:                 | <ul> <li>C: Set if result is &gt; 255; cleared otherwise.</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Cleared</li> <li>S: Set if MSB of the result is a 1; cleared othe</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | rwise.                                             |                                         |                                           |                     |
| Instruction<br>Format: |                                                                                                                                                                                                                                                         | Cycles                                             | Opcode<br>(Hex)                         | Addressing Ma                             | ode<br>rc           |
|                        | Opcode src dst                                                                                                                                                                                                                                          | 24<br>24<br>24<br>*This form                       | 84*<br>85<br>86<br>nat is used          | RR R<br>RR<br>RR<br>in the example        | R<br>IR<br>IM<br>e. |
| Example:               | If working register 6 contains %40 (64 decimal<br>decimal), the statement<br>MULT RR6, R4                                                                                                                                                               | ) and working                                      | register<br>,                           | 4 contains %42                            | 2 (66               |
|                        | leaves the value %10 in working register 6 and<br>decimal).                                                                                                                                                                                             | %80 in worki                                       | ng registe                              | er 7 (%1080 is                            | 4224                |

| NEXT                  |                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation:            | PC ←- @IP<br>IP ←- IP + 2                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                       | This instruction is useful for a<br>memory word pointed to by the I<br>Instruction Pointer is then incr             | the implementation of threaded-code languages. The program<br>nstruction Pointer is loaded into the Program Counter. The<br>emented by two.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Flags:                | No flags affected                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Instructio<br>Format: | Opcode                                                                                                              | Opcode<br><u>Cycles (Hex)</u><br>14 OF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Example:              | Before                                                                                                              | After                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                       | Address<br>Addr H<br>Addr H<br>Addr L<br>Addr H<br>Addr H<br>Addr H<br>Addr H<br>Addr H<br>Addr H<br>NEXT<br>Memory | Address<br>43<br>Addr H<br>44<br>Addr L<br>Addr L<br>Addr H<br>Addr |

Note:

The examples for ENTER, EXIT, and NEXT illustrate how they could actually be used together in a program.

# NOP No Operation

#### NOP

Operation:

No action is performed by this instruction. It is typically used for timing delays.

| Flags:                 | No flags affected | , |        |                 |  |
|------------------------|-------------------|---|--------|-----------------|--|
| Instruction<br>Format: |                   |   | Cycles | Opcode<br>(Hex) |  |
|                        | Opcode            |   | 6      | FF              |  |

### **OR** Logical OR

OR dst,src Operation: dst 🛶 dst OR src The source operand is logically ORed with the destination operand and the result is stored in the destination. The contents of the source are unaffected. The OR operation results in a 1 bit being stored whenever either of the corresponding bits in the two operands is 1; otherwise a 0 bit is stored. Flags: C: Unaffected Z: Set if the result is 0; cleared otherwise. ۷: Always cleared to O Set if the result bit 7 is set; cleared otherwise. S: H: Unaffected D: Unaffected

Instruction Format: Addressing Mode **Opcode** Cycles . (Hex) dst SIC Opcode dst src 6 42 r r 6 43 I٢ r R Opcode src dst 10 44 R 10 45 R IR 46\* Opcode dst src 10 R IΜ \*This format is used in the example.

Example:

If the source operand is the immediate value %7B (O1111011) and the register named TARGET contains %C3 (11000011), the statement

OR TARGET, #%7B

leaves the value %FB (11111011) in register TARGET.

| POP dst                            |                                                                                                                                                                                  |                                             |                                           |                                           |                                            |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------|-------------------------------------------|--------------------------------------------|
| Operation:                         | dst <del>≪-</del> @SP<br>SP <del>≪-</del> SP + 1                                                                                                                                 |                                             |                                           | ×                                         |                                            |
|                                    | The contents of the location addressed by th<br>destination. The Stack Pointer is then incremented                                                                               | he Stack f<br>d by'one.                     | Pointer are                               | loaded                                    | into the                                   |
| Flags:                             | No flags affected                                                                                                                                                                |                                             |                                           |                                           |                                            |
| Instruction<br>Format:             |                                                                                                                                                                                  | Cycles                                      | Opcode<br>(Hex)                           | Address<br>ds                             | ing Mode<br>t                              |
|                                    | Opcode dst                                                                                                                                                                       | 10<br>10                                    | 50<br>51*                                 | R                                         | R                                          |
| Example:                           | If the Stack Pointer (control registers 216-217<br>location %1000 contains %55, and working register 6<br>POP @R6<br>loads the value %55 into register 34. After the 6<br>%1001. | 7) contains<br>6 contains 9<br>POP operatio | %1000, ex<br>%22 (34 deci<br>on, the Stac | ternal da<br>mal), the<br>ck Pointer      | ita memory<br>statement<br>r contains      |
|                                    |                                                                                                                                                                                  | Pop U                                       | ser Stack                                 | P(<br>(Decrer                             | <b>OPUD</b><br>menting)                    |
| POPUD dst,src                      |                                                                                                                                                                                  |                                             |                                           |                                           |                                            |
| Operation:                         | dst ←- src<br>IR ←- IR - 1                                                                                                                                                       | ,                                           | _ ·                                       |                                           |                                            |
| ¥.                                 | This instruction is used for user-defined stacks in<br>register file location addressed by the user Stack<br>The user Stack Pointer is then decremented.                         | n the regis<br>< Pointer ar                 | ter file. I<br>e loaded in                | The conter<br>to the de:                  | nts of the<br>stination.                   |
| Flags:                             | No flags affected                                                                                                                                                                |                                             |                                           | · · · · ·                                 |                                            |
|                                    |                                                                                                                                                                                  |                                             |                                           |                                           |                                            |
| Instruction<br>Format:             |                                                                                                                                                                                  | Cycles                                      | Opcode<br>(Hex)                           | Address:<br>dst                           | ing Mode<br>src                            |
| Instruction<br>Format:             | Opcode src dst                                                                                                                                                                   | <u>Cycles</u><br>10                         | Opcode<br>(Hex)<br>92                     | Address<br>dst<br>R                       | ing Mode<br><u>src</u><br>IR               |
| Instruction<br>Format:<br>Example: | Opcode src dst<br>If the user Stack Pointer (register %42, for examp)<br>5A, the statement                                                                                       | Cycles<br>10<br>le) contains                | Opcode<br>(Hex)<br>92<br>3 %80 and rea    | Address<br>dst<br>R<br>gister %80         | ing Mode<br><u>src</u><br>IR<br>D contains |
| Instruction<br>Format:<br>Example: | Opcode src dst<br>If the user Stack Pointer (register %42, for exampl<br>5A, the statement<br>POPUD R2,%%42                                                                      | <u>Cycles</u><br>10<br>le) contains         | 0pcode<br>(Hex)<br>92<br>3 %80 and re     | Address.<br><u>dst</u><br>R<br>gister %80 | ing Mode<br><u>src</u><br>IR<br>D contains |

### **POPUI** Pop User Stack (Incrementing)

| POPUI dst,src          |                                                                                                                                                  |                                      |                       |                                 |                  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------|---------------------------------|------------------|
| Operation:             | dst ←- src<br>IR ←- IR + 1                                                                                                                       |                                      |                       |                                 |                  |
|                        | This instruction is used for user-defined stack<br>register file location addressed by the user S<br>The user Stack Pointer is then incremented. | s in the regista<br>tack Pointer are | er file.<br>loaded in | The contents of the the destine | of the<br>ation. |
| Flags:                 | No flags affected                                                                                                                                | 1                                    |                       |                                 |                  |
| Instruction<br>Format: |                                                                                                                                                  | Cycles                               | Opcode<br>(Hex)       | Addressing det                  | Mode<br>src      |
|                        | Opcode src dst                                                                                                                                   | 10                                   | 93                    | R                               | IR               |
| Example:               | If the user Stack Pointer (register %42, for ex<br>%5A, the statement                                                                            | ample) contains                      | %80 and re            | gister %80 co                   | ntains           |
|                        | POPUI R2,8%42<br>loads the value %5A into working register 2.<br>Pointer contains %81.                                                           | After the PC                         | P operatio            | on, the user                    | Stack            |
|                        |                                                                                                                                                  |                                      |                       |                                 |                  |
| PUSH<br>Push           |                                                                                                                                                  |                                      |                       |                                 |                  |
| PUSH src               |                                                                                                                                                  | ,                                    |                       |                                 |                  |
| Operation:             | SP ←- SP - 1<br>@SP ←- src                                                                                                                       |                                      |                       |                                 |                  |
|                        | The contents of the Stack Pointer are decrem<br>loaded into the location addressed by the de<br>element to the top of the stack.                 | ented, then the<br>ecremented Stack  | contents<br>Pointer,  | of the sourd<br>thus adding     | ce are<br>a new  |
| Flags:                 | No flags affected                                                                                                                                |                                      |                       |                                 |                  |
| Instruction<br>Format: | Сус                                                                                                                                              | les                                  | Opcode<br>(Hex)       | Addressing<br><u>src</u>        | Mode             |
|                        | Opcode         src         10           12         12         12                                                                                 | Internal stack<br>External stack     | 70*                   | R                               |                  |
|                        | 12<br>14                                                                                                                                         | Internal stack<br>External stack     | 71                    | IR                              |                  |
|                        |                                                                                                                                                  | *This for                            | rmat is use           | d in the exam                   | ple.             |
| Example:               | If the Stack Pointer contains %1001, the statem<br>PUSH FLAGS                                                                                    | hent                                 |                       |                                 |                  |
|                        | stores the contents of the register named<br>operation, the Stack Pointer contains %1000.                                                        | FLAGS in locat                       | ion %1000.            | After the                       | e PUSH           |
| ,                      |                                                                                                                                                  |                                      |                       |                                 |                  |

PUSHUD Push User Stack (Decrementing)

| PUSHUD dst,src         |                                                                                                                                                                                   |                            | r                                |                  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|------------------|
| Operation:             | IR ← IR - 1<br>dst ← src                                                                                                                                                          | т                          | •                                |                  |
|                        | This instruction is used for user-defined stacks in the<br>Pointer is decremented, then the contents of the source a<br>location addressed by the decremented user Stack Pointer. | register fi<br>re loaded i | ile. The user<br>nto the registe | Stack<br>r file  |
| Flags:                 | No flags affected                                                                                                                                                                 |                            |                                  |                  |
| Instruction<br>Format: | <u>Cycle</u>                                                                                                                                                                      | Opcode<br>s (Hex)          | Addressing<br>dst s              | Mode             |
|                        | Opcode dst src 10                                                                                                                                                                 | 82                         | IR                               | R                |
| Example:               | If the user Stack Pointer (%42, for example) contains %81,                                                                                                                        | the statemer               | nt                               |                  |
|                        | PUSHUD @%42,R2                                                                                                                                                                    |                            |                                  |                  |
|                        | stores the contents of working register 2 in location %80<br>user Stack Pointer contains %80.                                                                                     | . After th                 | e PUSH operatio                  | n, the           |
|                        |                                                                                                                                                                                   |                            |                                  |                  |
|                        |                                                                                                                                                                                   |                            |                                  |                  |
|                        |                                                                                                                                                                                   | h 11- au Ota               | PUS                              | HUI              |
|                        | Pus                                                                                                                                                                               | n User Sta                 | ick (increme                     | nting)           |
| Push User Stack        | (Incrementing)                                                                                                                                                                    |                            |                                  |                  |
| PUSHUI dst,src         |                                                                                                                                                                                   |                            |                                  |                  |
| Operation:             | IR ← IR + 1<br>dst ← src                                                                                                                                                          |                            |                                  |                  |
|                        | This instruction is used for user-defined stacks in the<br>Pointer is incremented, then the contents of the source a<br>location addressed by the incremented user Stack Pointer. | register fi<br>re loaded i | ile. The user<br>nto the registe | Stack<br>er file |
| Flags:                 | No flags affected                                                                                                                                                                 |                            |                                  |                  |
| Instruction<br>Format: | . <u>Cycle</u>                                                                                                                                                                    | Opcode<br>s (Hex)          | Addressing<br>dst                | Mode<br>arc      |
|                        | Opcode dst src 10                                                                                                                                                                 | 83                         | IR                               | R                |
| Example:               | If the ware Charly Deleter (%/2) for evential contains %91                                                                                                                        | the statema                |                                  |                  |
|                        | PISHII @%42.R2                                                                                                                                                                    |                            |                                  |                  |
|                        | stores the contents of working register 2 in location %82                                                                                                                         | . After th                 | e PUSH operatio                  | on, the          |
|                        | user Stack Pointer contains %82.                                                                                                                                                  |                            | aporoti                          | .,               |
|                        |                                                                                                                                                                                   |                            | *                                |                  |

### RCF Reset Carry Flag

| RCF                    |    |                                                                   |
|------------------------|----|-------------------------------------------------------------------|
| Operation:             |    | C <b>←</b> - 0                                                    |
|                        |    | The Carry flag is cleared to O, regardless of its previous value. |
| Flags:                 | C: | Cleared 'to O                                                     |
|                        |    | No other flags affected                                           |
| Instruction<br>Format: |    | Opcode<br>Cvcles (Hex)                                            |
|                        |    | Opcode 6 CF                                                       |

#### **RET** Return

 

 RET

 Operation:
 PC --- @SP SP --- SP + 2

 This instruction is normally used to return to the previously executing procedure at the end of a procedure entered by a CALL instruction. The contents of the location addressed by the Stack Pointer are popped into the Program Counter. The next statement executed is that addressed by the new contents of the Program Counter.

 Flags:
 No flags affected

 Instruction Format:
 Opcode

 Opcode
 14

#### Example:

If the Program Counter contains %3584, the Stack Pointer contains %2000, external data memory location %2000 contains %18, and location %2001 contains %85, then the statement

RET

leaves the value %2002 in the Stack Pointer and %1885, the address of the next instruction, in the Program Counter.
RL dst Operation: C ←- dst (7) dst (0) ←- dst (7) dst (n + 1) ← - dst (n) n = 0 - 6 The contents of the destination operand are rotated left one bit position. The initial value of bit 7 is moved to the bit 0 position and also replaces the Carry flag. 0 7 Set if the bit rotated from the most significant bit position was 1, i.e., bit 7 was 1. Set if the result is 0; cleared otherwise. Flags: C: Z: ٧: Set if arithmetic overflow occurred; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise. Unaffected H: D: Unaffected Instruction Format: **Opcode** Addressing Mode Cycles (Hex) dst 90\* R Opcode dst 6 6 91 IR \*This format is used in the example. Example: If the contents of the register named SHIFTER are %88 (10001000), the statement RL SHIFTER leaves the value %11 (00010001) in that register and the Carry and Overflow flags are set to 1.

# RLC Rotate Left Through Carry

RLC dst

Operation: dst (0) ← - C C ← - dst (7) dst (n + 1) ← - dst (n) n = 0 - 6

The contents of the destination operand with the Carry flag are rotated left one bit position. The initial value of bit 7 replaces the Carry flag; the initial value of the Carry flag replaces bit 0.



Flags: C: Set if the bit rotated from the most significant bit position was 1, i.e., bit 7 was 1.
Z: Set if the result is 0; cleared otherwise.
V: Set if arithmetic overflow occurred, that is, if the sign of the destination changed

during rotation; cleared otherwise. S: Set if the result bit 7 is set; cleared otherwise.

- H: Unaffected
- D: Unaffected

| Instruction<br>Format: |            | Cycles    | Opcode<br>(Hex) | Addressing Mode |
|------------------------|------------|-----------|-----------------|-----------------|
|                        | Opcode dst | 6         | 10*             | R               |
|                        |            | 6         | 11              | IR              |
|                        |            | *This for | mət is used     | in the example. |

Example:

If the Carry flag is cleared to 0 and the register named SHIFTER contains %8F (10001111), the statement

RLC SHIFTER

sets the Carry and Overflow flags to 1 and leaves the value %1E (00011110) in SHIFTER.

| RR dst                 |                                                                                                                                                                                                                                                                                                                        |                                         |                         |                                             |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------|---------------------------------------------|
| Operation:             | C 🖛 - dst (0) '<br>dst (7) 🖛 - dst (0)<br>dst (n) 🖛 - dst (n + 1) n = 0 - 6                                                                                                                                                                                                                                            |                                         |                         |                                             |
| ,                      | The contents of the destination operand are rot value of bit O is moved to bit 7 and also replace                                                                                                                                                                                                                      | ated right or<br>s the Carry f          | ne bit pos<br>lag.      | ition. The initial                          |
|                        |                                                                                                                                                                                                                                                                                                                        |                                         |                         |                                             |
| Flags:                 | <ul> <li>C: Set if the bit rotated from the least signifi</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Set if arithmetic overflow occurred, that i during rotation; cleared otherwise.</li> <li>S: Set if the result bit 7 is set; cleared other H: Unaffected</li> <li>D: Unaffected</li> </ul> | cant bit posi<br>s, if the sid<br>wise. | tion was 1<br>gn of the | , i.e., bit O was 1.<br>destination changed |
| Instruction<br>Format: | · · · · · ·                                                                                                                                                                                                                                                                                                            | Cycles                                  | Opcode<br>(Hex)         | Addressing Mode                             |
|                        | Opcode dst                                                                                                                                                                                                                                                                                                             | \ 6<br>6                                | E0*<br>E1               | , R<br>IR                                   |
|                        |                                                                                                                                                                                                                                                                                                                        | *This for                               | mat is used             | d in the example.                           |
| Example:               | If the contents of register 6 are %31 (00110001),                                                                                                                                                                                                                                                                      | the statement                           | t                       |                                             |
|                        | RR R6                                                                                                                                                                                                                                                                                                                  |                                         |                         |                                             |
|                        | sets the Carry flag to 1 and leave the value %9<br>bit 7 now equals 1, the Sign and Overflow flags a                                                                                                                                                                                                                   | 8 (10011000)<br>re also set to          | in working<br>o 1.      | register 6. Since                           |

# **RRC** Rotate Right Through Carry

| RRC dst                | с.<br>Г                                                                                                                                                                                                                                                                                                                   |                                             |                           |                                             |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------|---------------------------------------------|
| Operation:             | dst (7) ←- C<br>C ←- dst (0)<br>dst (n) ←- dst (n + 1) n = 0 - 6                                                                                                                                                                                                                                                          |                                             |                           |                                             |
|                        | The contents of the destination operand and position. The initial value of bit O replace Carry flag replaces bit 7.                                                                                                                                                                                                       | the Carry fla<br>es the Carry f.            | ag are rot<br>lag; the ir | ated right one bit<br>nitial value of the   |
|                        | 7<br>                                                                                                                                                                                                                                                                                                                     |                                             |                           |                                             |
| Flags:                 | <ul> <li>C: Set if the bit rotated from the least signi</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Set if arithmetic overflow occurred, that during rotation; cleared otherwise.</li> <li>S: Set if the result bit 7 is set; cleared oth</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | ficant bit posi<br>is, if the si<br>erwisę. | tion was 1,<br>gn of the  | , i.e., bit O was 1.<br>destination changed |
| Instruction<br>Format: |                                                                                                                                                                                                                                                                                                                           | Cycles                                      | Opcode<br>(Hex)           | Addressing Mode                             |
|                        | Opcode dst                                                                                                                                                                                                                                                                                                                | 6<br>6                                      | C0*<br>C1                 | R<br>IR                                     |
|                        |                                                                                                                                                                                                                                                                                                                           | *This for                                   | mat is used               | i in the example.                           |
| Example:               | If the contents of the register named SHIFTE cleared to 0, the statement                                                                                                                                                                                                                                                  | R are %DD (110                              | 11101), and               | I the Carry flag is                         |
|                        | RRC SHIFTER                                                                                                                                                                                                                                                                                                               |                                             |                           | м.<br>М                                     |

sets the Carry and Overflow flags to 1 and leaves the value %6E (01101110) in the register. `

| SBO                    | 4                                                      |                |                 |                          |
|------------------------|--------------------------------------------------------|----------------|-----------------|--------------------------|
| Operation:             | BANK 0                                                 | ·              |                 |                          |
|                        | This instruction causes the Bank Address flag ()<br>O. | bit O) of Flag | register 2      | 13 to be cleared to      |
| Flags:                 | No flags affected                                      |                |                 |                          |
| Instruction<br>Format: |                                                        | Cycles         | Opcode<br>(Hex) |                          |
| •                      | Opcode                                                 | 6              | 4F              |                          |
| <b></b>                |                                                        |                |                 | 1997                     |
| x                      |                                                        |                | ,               | <b>SB1</b><br>Set Bank 1 |
| SB1                    |                                                        |                |                 |                          |
| Operation:             | BANK 🛶 - 1                                             |                |                 |                          |
|                        | This instruction causes the Bank Address flag (b       | oit O) of Flag | register 21     | 3 to be set to 1.        |
| Flags:                 | No flags affected                                      |                |                 |                          |
| Instruction<br>Format: |                                                        | Cycles         | Opcode<br>(Hex) |                          |
|                        | Opcode                                                 | 6              | 5F              |                          |
|                        |                                                        | ,              |                 |                          |
|                        |                                                        |                |                 |                          |
|                        |                                                        |                | ,               |                          |
|                        |                                                        |                |                 |                          |

# SBC Subtract With Carry

#### SBC dst.src

dst ←- dst - src - C Operation:

> The source operand, along with the setting of the Carry flag, is subtracted from the destination operand and the result is stored in the destination. The contents of the source  $\left( {\left( {{{\bf{n}}_{\rm{s}}} \right)} \right)$ are unaffected. Subtraction is performed by adding the twos complement of the source operand to the destination operand. In multiple precision arithmetic, this instruction permits the carry ("borrow") from the subtraction of low-order operands to be subtracted from the subtraction of high-order operands.

Flags:

#### C: Set if a borrow occurred (src > dst); cleared otherwise.

- Z: Set if the result is 0; cleared otherwise.
- Set if arithmetic overflow occured, that is, if the operands were of opposite sign and the sign of the result is the same as the sign of the source; cleared otherwise. ۷: S: Set if the result is negative; cleared otherwise.
- H: Cleared if there is a carry from the most significant bit of the low-order four bits of the result; set otherwise, indicating a "borrow." D: Always set to 1.
- Instruction Format: Opcode Addressing Mode Cycles (Hex) dst SIC Opcode dst src 6 32 33\* r 6 r Ιr Opcode src dst 10 34 R R 10 35 R IR Opcode dst 10 36 R IΜ src \*This format is used in the example.

Example:

If the register named MINUEND contains %16, the Carry flag is set to 1, working register 10 contains %20 (32 decimal), and register 32 contains %05, the statement

SBC MINUEND, @R10

leaves the value %10 in register MINUEND.

| Operation:                                   | C <b>→</b> - 1                                                                                                                                                                                                                                                                     |                                                                                              |                                                            |                                                                                       |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------|
|                                              | The Carry flag is set to 1, regardless of its p                                                                                                                                                                                                                                    | previous value.                                                                              |                                                            |                                                                                       |
| Flags: C:                                    | Set to 1                                                                                                                                                                                                                                                                           |                                                                                              |                                                            |                                                                                       |
| 1                                            | No other flags affected                                                                                                                                                                                                                                                            |                                                                                              |                                                            |                                                                                       |
| Instruction<br>Format:                       |                                                                                                                                                                                                                                                                                    | <u>Cycles</u>                                                                                | Opcode<br>(Hex)                                            | <b></b>                                                                               |
| ,                                            | Opcode                                                                                                                                                                                                                                                                             | 6                                                                                            | DF                                                         |                                                                                       |
|                                              |                                                                                                                                                                                                                                                                                    |                                                                                              |                                                            |                                                                                       |
|                                              |                                                                                                                                                                                                                                                                                    |                                                                                              | Shift F                                                    | SRA<br>Right Arithmetic                                                               |
| SRA dst                                      |                                                                                                                                                                                                                                                                                    |                                                                                              |                                                            |                                                                                       |
| Operation:                                   | dst (7) ←- dst (7)<br>C ←- dst (0)<br>dst (n) ←- dst (n + 1) n = 0 - 6                                                                                                                                                                                                             |                                                                                              |                                                            |                                                                                       |
|                                              | An arithmetic shift right one bit position is<br>replaces the Carry flag. Bit 7 (the sign bit)<br>into bit position 6.                                                                                                                                                             | performed on th<br>is unchanged,                                                             | e destinati<br>and its val                                 | ion operand. Bit<br>lue is also shifte                                                |
|                                              |                                                                                                                                                                                                                                                                                    |                                                                                              |                                                            |                                                                                       |
|                                              |                                                                                                                                                                                                                                                                                    |                                                                                              |                                                            |                                                                                       |
| Flags:                                       | C: Set if the bit shifted from the least signi<br>Z: Set if the result is 0; cleared otherwise.<br>V: Always cleared to 0<br>S: Set if the result is negative; cleared other<br>H: Unaffected<br>D: Unaffected                                                                     | ificant bit posi<br>erwise.                                                                  | tion was 1,                                                | i.e., bit 0 was 1                                                                     |
| Flags:<br>Instruction<br>Format:             | C: Set if the bit shifted from the least signi<br>Z: Set if the result is 0; cleared otherwise.<br>Y: Always cleared to 0<br>S: Set if the result is negative; cleared other<br>H: Unaffected<br>D: Unaffected                                                                     | ificant bit posi<br>erwise.<br><u>Cycles</u>                                                 | tion was 1,<br>Opcode<br>_(Hex)                            | i.e., bit 0 was 1<br>-<br>Addressing Mode<br><u>dst</u>                               |
| Flags:<br>Instruction<br>Format:             | C: Set if the bit shifted from the least signi<br>Z: Set if the result is 0; cleared otherwise.<br>Y: Always cleared to 0<br>S: Set if the result is negative; cleared other<br>H: Unaffected<br>D: Unaffected<br>Opcode dst                                                       | 0<br>ificant bit posi<br>erwise.<br><u>Cycles</u><br>6<br>6                                  | tion was 1,<br>Opcode<br>(Hex)<br>D0*<br>D1                | i.e., bit 0 was 1<br>-<br>Addressing Mode<br><u>dst</u><br>R<br>IR                    |
| Flags:<br>Instruction<br>Format:             | C: Set if the bit shifted from the least signi<br>Z: Set if the result is 0; cleared otherwise.<br>Y: Always cleared to 0<br>S: Set if the result is negative; cleared other<br>H: Unaffected<br>D: Unaffected                                                                     | ificant bit posi<br>erwise.<br><u>Cycles</u><br>6<br>6<br>*This for                          | tion was 1,<br>Opcode<br>(Hex)<br>D0*<br>D1<br>mat is used | i.e., bit 0 was 1<br>-<br>Addressing Mode<br><u>dst</u><br>R<br>IR<br>IR              |
| Flags:<br>Instruction<br>Format:<br>Example: | C: Set if the bit shifted from the least signi<br>Z: Set if the result is 0; cleared otherwise.<br>Y: Always cleared to 0<br>S: Set if the result is negative; cleared other<br>H: Unaffected<br>D: Unaffected<br>D: Unaffected<br>If the register named SHIFTER contains %88 (10) | 0<br>ificant bit posi<br>erwise.<br><u>Cycles</u><br>6<br>6<br>*This for<br>111000), the sta | Upcode<br>(Hex)<br>D0*<br>D1<br>mat is used                | i.e., bit 0 was 1<br>-<br>Addressing Mode<br><u>dst</u><br>R<br>IR<br>In the example. |

# SRP/SRP0/SRP1 Set Register Pointer

## SRP/SRP0/SRP1 src

# Operation: If src (1) = 1 and src (0) = 0 then: RPO (3-7) ← src (3-7) If src (1) = 0 and src (0) = 1 then: RP1 (3-7) ← src (3-7) If src (1) = 0 and src (0) = 0 then: RPO (4-7) ← src (4-7), RPO (3) ← 0

RPO (3) ←- U RP1 (4-7) ←- src (4-7), RP1 (3) ←- 1

The source data bits 1 and 0 determine if one or both of the Register Pointers is to be written. Bits 3-7 of the selected Register Pointer are written unless both Register Pointers are selected. Then bit 3 of RPO is forced to a 0 and bit 3 of RP1 is forced to a 1.

Flags:

No flags affected

| Instruction<br>Format: | ***    |     | , | Cycles | Opcode<br>(Hex) | Addressing Mode |
|------------------------|--------|-----|---|--------|-----------------|-----------------|
|                        | Opcode | src |   | 6      | 31              | IM              |

#### Examples:

(1) The statement

SRPO #%50

sets Register Pointer O (control register 214) to %50. The assembler produces this code: 31 52.

(2) The statement

SRP1 #%68

sets Register Pointer 1 (control register 215) to %68. The assembler produces this code: 31 69.

(3) The statement

SRP #%40

sets Register Pointer O to %40 and Register Pointer 1 to %48. The assembler produces this code:  $31\ 40.$ 

| SUB dst,src            |                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                           |                                          |                                  |                                       |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------|----------------------------------|---------------------------------------|
| Operation:             | dšt 🖛 dst - src                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                           |                                          |                                  |                                       |
|                        | The source operand is subtracted from the desti<br>the destination. The contents of the source ar<br>adding the twos complement of the source operand                                                                                                                                                                                                                                                                                         | nation operand<br>e unaffected.<br>to the destin                          | d and the<br>Subtracti<br>ation opera    | result is<br>ion is per<br>nd.   | stored in<br>formed by                |
| Flags:                 | <ul> <li>C: Set if a "borrow" occurred; cleared otherwise.</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Set if arithmetic overflow occurred, that is, the sign of the result is the same as the sine.</li> <li>S: Set if the result is negative; cleared othermet.</li> <li>H: Cleared if there is a carry from the most since the result; set otherwise indicating a "borrom".</li> <li>D: Always set to 1.</li> </ul> | e.<br>, if the opera<br>gn of the sour<br>wise.<br>ignificant bit<br>ow." | nds were of<br>ce operand;<br>of the low | opposite<br>cleared<br>-order fo | signs and<br>otherwise.<br>ur bits of |
| Instruction<br>Format: |                                                                                                                                                                                                                                                                                                                                                                                                                                               | Cycles                                                                    | Opcode<br>(Hex)                          | Address<br>dst                   | ing Mode<br><u>src</u>                |
|                        | Opcode dst src                                                                                                                                                                                                                                                                                                                                                                                                                                | 6<br>6                                                                    | 22<br>23                                 | r<br>r                           | r<br>Ir                               |
|                        | Opcode src dst                                                                                                                                                                                                                                                                                                                                                                                                                                | 10<br>10                                                                  | 24<br>25                                 | R<br>R                           | R<br>IR                               |
|                        | Opcode dst src                                                                                                                                                                                                                                                                                                                                                                                                                                | 10                                                                        | 26*                                      | R                                | IM.                                   |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                               | *This for                                                                 | mat is used                              | i in the e                       | xample.                               |

Example:

If the register named MINUEND contains %29, the statement

SUB MINUEND; #%11

leaves the value %18 in the register.

# SWAP Swap Nibbles

| SWAP dst               |                                                                                                                                                                                                                         |                     |                                     |                              |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------|------------------------------|
| Operation:             | dst (0 - 3) 🛶 dst (4 - 7)                                                                                                                                                                                               |                     |                                     | ,                            |
|                        | The contents of the lower four bits and upper for swapped.                                                                                                                                                              | our bits of         | f the dest                          | ination operand are          |
|                        |                                                                                                                                                                                                                         |                     |                                     |                              |
| Flags:                 | <ul> <li>C: Undefined</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>Y: Undefined</li> <li>S: Set if the result bit 7 is set; cleared otherwi</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | se.                 |                                     |                              |
| Instruction<br>Format: |                                                                                                                                                                                                                         | Cycles              | Opcode<br>(Hex)                     | Addressing Mode<br>dst       |
|                        | Opcode dst                                                                                                                                                                                                              | 8<br>8<br>*This for | FO <sup>*</sup><br>F1<br>mat is use | R<br>IR<br>d in the example. |
| Example:               | If the register named BCD_Operands contains %B3 (10<br>SWAP BDC_Operands                                                                                                                                                | 1110011), th        | en the sta                          | tement                       |
|                        | leaves the value %3B (00111011) in the register.                                                                                                                                                                        |                     |                                     |                              |
|                        |                                                                                                                                                                                                                         |                     |                                     | :                            |

581

| Operation:       (NOT dst) AND src         This instruction tests selected bits in the destination operand for a logical "1" vertice operand (mask). The TCM statement complements the destination operand, which is ANDed with the source mask. The Zero (Z) flag can then be checked to determine the rest The destination and source operands are unaffected.         Flags:       C: Unaffected         Z: Set if the result is 0; cleared otherwise.         V: Always cleared to 0.         S: Set if the result bit 7 is set; cleared otherwise.         H: Unaffected         D: Unaffected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | lue.<br>the<br>then<br>ult. |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| This instruction tests selected bits in the destination operand for a logical "1" very The bits to be tested are specified by setting a 1 bit in the corresponding position of source operand (mask). The TCM statement complements the destination operand, which is ANDed with the source mask. The Zero (Z) flag can then be checked to determine the result of the destination and source operands are unaffected. Flags: C: Unaffected Z: Set if the result is 0; cleared otherwise. Y: Always cleared to 0. S: Set if the result bit 7 is set; cleared otherwise. H: Unaffected D: Unaffected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | lue.<br>the<br>then<br>ult. |
| Flags:<br>C: Unaffected<br>Z: Set if the result is 0; cleared otherwise.<br>V: Always cleared to 0.<br>S: Set if the result bit 7 is set; cleared otherwise.<br>H: Unaffected<br>D: Unaffected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                             |
| Instruction Opcode Addressing Mo<br>Format: Opcode Addressing Mo<br>Cycles (Hex) dst sro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | de                          |
| Opcodedstsrc6 $62^*$ rr663rIn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                             |
| Opcode         src         dst         10         64         R         R           10         65         R         If         I |                             |
| Opcode dst src 10 66 R IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                             |
| *This format is used in the example                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |

Example:

If the register named TESTER contains % F6 (11110110) and the register named MASK contains % 06 (00000110), that is, bits 1 and 2 are being tested for a 1 value, then the statement

TCM TESTER, MASK

complements TESTER (to 00001001) and then does a logical AND with register MASK, resulting in %00. A subsequent test of the Z flag

JP Z, label

causes a transfer of program control. At the end of this sequence, TESTER still contains % F6.

# TM Test Under Mask

| TM dst,src             |                                                                                                                                                                                                                                  |                                                               |                                                      |                                                     |                                                 |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------|
| Operation:             | dst AND src                                                                                                                                                                                                                      |                                                               |                                                      |                                                     |                                                 |
|                        | This instruction tests selected bits in the dest<br>The bits to be tested are specified by setting a 1<br>source operand (mask), which is ANDed with the de<br>then be checked to determine the result. Th<br>unaffected.        | tination oper<br>1 bit in the<br>stination op<br>he destinati | rand for a<br>correspond<br>erand. The<br>ion and se | logical "<br>ling positi<br>e Zero (Z)<br>ource ope | O" value.<br>on of the<br>flag can<br>rands are |
| Flags:                 | <ul> <li>C: Unaffected</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Always reset to 0.</li> <li>S: Set if the result bit 7 is set; cleared otherw</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | vise.                                                         |                                                      | ,                                                   |                                                 |
| Instruction<br>Format: |                                                                                                                                                                                                                                  | Cycles                                                        | Opcode<br>(Héx)                                      | Addressi<br>dst                                     | ing Mode<br>src                                 |
|                        | Opcode dst src                                                                                                                                                                                                                   | 6                                                             | 72 <b>*</b><br>73                                    | r<br>r                                              | r<br>Ir                                         |
|                        | Opcode src dst                                                                                                                                                                                                                   | 10<br>10                                                      | 74<br>75                                             | R<br>R                                              | R<br>IR                                         |
|                        | Opcode dst src                                                                                                                                                                                                                   | 10                                                            | 76                                                   | R                                                   | IM                                              |
|                        |                                                                                                                                                                                                                                  | *This for                                                     | mat is used                                          | d in the e                                          | ample.                                          |
| Evennles               |                                                                                                                                                                                                                                  |                                                               |                                                      |                                                     |                                                 |

Example:

If the register named TESTER contains %F6 (11110110) and the register named MASK contains %06 (00000110), that is, bits 1 and 2 are being tested for a 0 value, then the statement

TM TESTER, MASK

results in the value %06 (00000110). A subsequent test for nonzero

JP NZ, label

causes a transfer of program control. At the end of this sequence, TESTER still contains % F6.

# WFI

# Operation:

The CPU is effectively halted until an interrupt occurs, except that DMA transfers still take place in the halt state. Either a fast interrupt or normal interrupt can take the CPU out of the halt state.

# Flags: No flags affected

| Instruction<br>Format:                                                                  | Opcode<br>Cycles (Hex) |
|-----------------------------------------------------------------------------------------|------------------------|
| Opcode                                                                                  | 6n 3F                  |
| <ul> <li>Verbenzente er an en en et et en en</li></ul> | n = 1,2,3,             |

#### Example:



# **XOR** Logical Exclusive OR

| XOR           | dst,src        | •                                                                                                                                                                                                                                    |                                                          |                                        |                                           |                                     |
|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------|-------------------------------------------|-------------------------------------|
| Opera         | tion:          | dst 🛶 dst XOR src                                                                                                                                                                                                                    |                                                          |                                        |                                           |                                     |
|               |                | The source operand is logically EXCLUSIVE ORe<br>is stored in the destination. The EXCLUSIVE<br>whenever the corresponding bits in the operands                                                                                      | d with the desti<br>OR operation res<br>s are different; | nation ope<br>sults in a<br>otherwise, | rand and th<br>1 bit beir<br>, a 0 bit is | ne result<br>ng stored<br>s stored. |
| Flage         | <b>3:</b><br>, | <ul> <li>C: Unaffected</li> <li>Z: Set if the result is 0; cleared otherwise.</li> <li>V: Always reset to 0.</li> <li>S: Set if the result bit 7 is set; cleared otherwise.</li> <li>H: Unaffected</li> <li>D: Unaffected</li> </ul> | nerwise.                                                 |                                        | 1                                         |                                     |
| Inst<br>Forma | ruction<br>at: |                                                                                                                                                                                                                                      | Cycles                                                   | Opcode<br>(Hex)                        | Addressin                                 | ng Mode<br><u>src</u>               |
|               |                | Opcode dst src                                                                                                                                                                                                                       | 6<br>6                                                   | B2 -<br>B3                             | r<br>r                                    | r<br>Ir                             |
|               |                | Opcode src dst                                                                                                                                                                                                                       | 10<br>10                                                 | 84<br>85                               | R<br>R                                    | R<br>IR                             |
|               |                | Opcode dst src                                                                                                                                                                                                                       | 10                                                       | B6*                                    | R                                         | ІМ                                  |
|               |                |                                                                                                                                                                                                                                      | *This for                                                | mat is used                            | in the exa                                | ample.                              |

Example:

If the source is the immediate value %7B (01111011) and the register named TARGET contains %C3 (11000011), the statement

XOR TARGET, #%7B

leaves the value %B8 (10111000) in the register.

# Chapter 6 Interrupts

# 6.1 INTRODUCTION

The interrupt structure of the Super8 consists of 27 different interrupt sources, 16 vectors, and 8 levels (Figure 6-1). Two of the vectors are reserved for future members of the Super8 family.

Interrupt priority is assigned by level, which is controlled by the Interrupt Priority register (IPR). Each level is masked (or enabled) according to the bits in the Interrupt Mask register (IMR), and the entire interrupt structure can be disabled by clearing bit 0 in the System Mode register (R222). The three major components of the interrupt structure are sources, vectors, and levels. A source is anything that generates an interrupt. This can be internal or external to the Super8. Internal sources are hardwired to a particular vector and level, while external sources can be assigned to various external events. External interrupts are falling edge triggered.

## 6.1.2 Vectors

The vector number is used to generate the address of a particular interrupt servicing routine; therefore all interrupts using the same vector must use the same interrupt handling routine.

| INTERRUPT SOURCES                                | POLLING | VECT           | TORS | LEV | ELS  |   |   |
|--------------------------------------------------|---------|----------------|------|-----|------|---|---|
| COUNTER 0 ZERO COUNT                             |         | ]              | 12   |     | IRQ2 |   | r |
| EXTERNAL INTERRUPT (P27)                         |         |                |      |     |      |   |   |
| COUNTER 1 ZERO COUNT<br>EXTERNAL INTERRUPT (P3e) |         | ]              | 14   |     | IRQ5 |   |   |
| EXTERNAL INTERRUPT (P37)                         |         | 1              |      |     |      |   | ¢ |
| HANDSHAKE CHANNEL 0<br>EXTERNAL INTERRUPT (P24)  |         | 7              | 28   |     | IRQ4 |   |   |
| EXTERNAL INTERRUPT (P25)                         |         | _ `            |      | i   |      |   |   |
| HANDSHAKE CHANNEL 1<br>EXTERNAL INTERRUPT (P34)  |         | 7              | 30   |     | IRQ7 |   |   |
| EXTERNAL INTERRUPT (P35)                         |         | -              |      |     |      |   |   |
| RESERVED                                         |         |                |      |     |      |   |   |
| RESERVED                                         |         |                | 2    |     | IRQ3 |   |   |
|                                                  |         |                | 4    |     |      |   |   |
| EXTERNAL INTERRUPT (P32)                         |         |                | 6    |     |      |   |   |
| EXTERNAL INTERRUPT (P22)                         |         |                |      |     |      |   |   |
| EXTERNAL INTERRUPT (P23)                         |         |                | 8    |     | IRQ0 |   |   |
| EXTERNAL INTERRUPT (P33)                         |         |                |      |     |      |   |   |
| UART RECEIVE OVERRUN                             |         | ٦ <sup>-</sup> | 16   |     |      |   |   |
| UART FRAMING ERROR<br>UART PARITY ERROR          |         |                |      |     |      |   |   |
|                                                  |         | ]              | 18   |     | IRQ6 | _ |   |
| UART BECEIVE DATA                                |         |                | 20   |     |      | - |   |
| EXTERNAL INTERRUPT (P30)                         |         | ]              | 22   |     |      |   |   |
| EXTERNAL INTERRUPT (P20)                         |         |                |      |     | l    |   |   |
| UART ZERO COUNT<br>EXTERNAL INTERRUPT (P21)      |         | ٦              | 24   |     | IRQ1 |   |   |
| EXTERNAL INTERRUPT (P31)                         |         | ]              | 26   |     |      | - |   |
|                                                  |         |                |      |     | 1    |   |   |

Figure 6-1. Interrupt Structure

When more than one vector shares an interrupt level, the priorities of the vectors on that level are fixed. Figure 6-1 lists the vectors within a level in the order of decreasing priority (i.e., the top vector in each level has the highest priority). For example, for IRQ6, vector 16 always has priority over vectors 18, 20, and 22.

### 6.1.3 Levels

While the sources and vectors are hardwired within, each level, the priorities of the levels can be changed by using the Interrupt Priority register (R255, Bank O) (Figure 6-2).



If more than one interrupt source is active, the source from the highest priority level is serviced first. If both sources are from the same level, the source with the lowest vector number has priority. For example, if the UART Receive Data bit and UART Parity Error bit are both active, the UART Parity Error is serviced first because it is vector 16 and the UART Receive Data bit is vector 20.







#### Figure 6-3. Interrupt Priority Tree

When an interrupt occurs, the software is automatically vectored to one of 16 possible service routines. If more than one active source shares that vector, the software must poll the individual sources connected with that vector to find the interrupting source or sources. Each interrupt source has its own Interrupt Enable bit located in the mode and control registers of the I/O section associated with the source. The software has complete control over which sources are allowed to cause interrupts. If only one source associated with a particular vector is enabled, then when an interrupt occurs that uses that vector, no polling is required and the software is automatically vectored to the appropriate service routime.

| Vec<br>(Decimal Me | tors<br>mory | Address) | Levels | Interrupt Sources                                                                                    |
|--------------------|--------------|----------|--------|------------------------------------------------------------------------------------------------------|
| 30                 | ,31          |          | IRQ7   | P3 <sub>4</sub> External Interrupt or HS1 ∕<br>P3 <sub>5</sub> External Interrupt                    |
| 28                 | ,29          |          | IRQ4   | P2 <sub>4</sub> External Interrupt or HSO /<br>P2 <sub>5</sub> External Interrupt                    |
| 26                 | ,27          |          | IRQ1   | UART Tranamit Data /<br>P3 <sub>1</sub> External Interrupt                                           |
| 24                 | ,25          |          | IRQ1   | UART Zero Count /<br>P2 <sub>1</sub> External Interrupt                                              |
| 22                 | ,23          |          | IRQ6   | P2 <sub>O</sub> External Interrupt                                                                   |
| 20                 | ,21          |          | IRQ6   | UART Receive Data /<br>P3 <sub>0</sub> External Interrupt                                            |
| 18                 | ,19          |          | IRQ6   | UART Break / Control Character /<br>Wake-Up                                                          |
| 16                 | <b>,</b> 17  |          | IRQ6   | UART Overrun / Framing /<br>Parity                                                                   |
| 14                 | ,15          |          | IRQ5   | Counter 1 Zero Count /<br>P3 <sub>6</sub> External Interrupt /<br>P3 <sub>7</sub> External Interrupt |
| 12                 | ,13          |          | IRQ2   | Counter O Zero Count /<br>P2 <sub>6</sub> External Interrupt /<br>P2 <sub>7</sub> External Interrupt |
| 10                 | ,11          |          | IRQO   | P33 External Interrupt                                                                               |
| 8,                 | 9            |          | IRQO   | P23 External Interrupt                                                                               |
| 6,                 | 7            |          | IRQ3   | P2 <sub>2</sub> External Interrupt                                                                   |
| 4,                 | 5            |          | IRQ3   | P32 External Interrupt                                                                               |
| 2,                 | 3            |          | IRQ3   | Reserved                                                                                             |
| 0,                 | 1            |          | IRQ3   | Reserved                                                                                             |
|                    |              |          |        |                                                                                                      |

£ .

Table 6-1. Super8 Vector Address Table

#### Interrupts

# 6.1.4 Enables

Interrupts can be enabled or disabled as follows:

- Interrupt enable/disable. The entire interrupt structure can be enabled or disabled by setting bit 0 in the System Mode register (R222).
- Level enable. Each level can be enabled or disabled by setting the appropriate bit in the Interrupt Mask register (R221).
- Level priority. The priority of each level can be controlled by the values in the Interrupt Priority register (R255, Bank 0).
- Source enable/disable. Each interrupt source can be enabled or disabled in the source's Mode and Control register.

#### 6.1.5 The Interrupt Routine

Interrupts are sampled at the end of each instruction. Before an interrupt request can be granted a) interrupts must be enabled, b) the level must be enabled and must be the highest priority interrupting level, and c) the interrupt request must be enabled at the interrupting source and must have the highest priority within the level.

If all this occurs, an interrupt request is granted.

The Super8 then enters an interrupt machine cycle that completes the following sequence:

- Resets the Interrupt Enable bit to disable all subsequent interrupts
- Saves the Program Counter and status flags on the stack
- Branches to the address contained within the vector location for the interrupt
- Passes control to the interrupt servicing routine

Interrupts can be re-enabled by the interrupt handling routine (EI instruction), which allows interrupt nesting. First, however, the contents of the Interrupt Mask register should be saved and a new mask loaded which disables the present level being serviced and all lower levels.

When the interrupt handling routine is finished. it should issue an Interrupt Return (IREI) instruction. This instruction restores the Program Counter and status flags from the stack and sets the Global Interrupt Enable bit. Τf nesting was used, the interrupt handling routine should first execute a Disable Interrupt (DI) instruction and restore the saved mask before executing the IRET instruction. Figure 6-4 illustrates the interrupt cycle process that occurs when an interrupt request occurs.



Figure 6-4. Interrupt Cycle Process

### 6.2 FAST INTERRUPT PROCESSING

The Super8 provides a feature called fast interrupt processing, which completes the interrupt servicing in 6 clock periods instead of the usual 22.

Any one of the eight interrupt levels can be programmed to use this feature by loading the fast interrupt select field of the System Mode register (R222) with the level number and setting the Fast Interrupt Enable bit.

Two hardware registers support fast interrupts. The Instruction Pointer (IP) holds the starting address of the service routine and saves the Program Counter (PC) value when a fast interrupt occurs. A dedicated register, Flag', saves the contents of the Flag register when a fast interrupt occurs.

To use this feature, software must first set the Instruction Pointer to the starting location of the interrupt service routine during initialization and before interrupts are enabled for the first time. Then the level number is loaded into the Fast Interrupt Select field and the Fast Interrupt Enable bit in the System Mode register is turned on.

When an interrupt occurs in the level selected for fast interrupt processing, the following occurs:

- The contents of the Instruction Pointer and the Program Counter are swapped.
- The contents of the Flag register are copied into Flag'.
- The Fast Interrupt Status bit in the Flag register is set.
- The interrupt is serviced.
- When IRET is issued after the interrupt service routine is completed, the Instruction Pointer and the Program Counter are swapped again.
- The contents of Flag' are copied back into the Flag register.
- The Fast Interrupt Status bit in the Flag register is cleared.

After the Interrupt Return (IRET) of a fast interrupt, the Instruction Pointer (IP) will point to the next byte following the IRET. Before using the fast interrupt again, the IP should be reinitialized to point to the beginning of the interrupt routine. While fast interrupt processing is enabled, normal interrupt processing still functions for the unselected levels.

The Super8 supports both polled and interruptdriven systems or a combination of both. To accommodate a polled structure or a partially polled structure, any or all of the interrupt levels can be masked and the individual bits of the IRQ register polled.

#### 6.3 CLEARING THE INTERRUPT SOURCE

Internally, the interrupt requests are represented as levels. This level-activated system requires that the software that services an interrupt must perform some action that removes the interrupting source before re-enabling that interrupt.

For external interrupt inputs on the Port 2 and 3 pins, edge-triggered "interrupt pending" flipflops are used to convert an edge-triggered input to a level-activated interrupt. Thus, the service routine must reset the interrupt pending flip-flop to clear the interrupt request by writing to the Port 2/3 Interrupt Pending register.

For receive character available interrupts from the UART receiver, emptying the Receive Data register (UIOR) will automatically clear the interrupt source. For receiver interrupts due to a receive error, detection of a control character, or detection of the wake-up condition, resetting the appropriate status bit in the Receive Control register (URC) will clear the interrupt source. For interrupts from the UART transmitter, filling the Transmit Data register (UIOT) will automatically clear the interrupt source.

For end-of-count interrupts from the counter/ timers, resetting the Reset/End of Count Status bit  $(D_1)$  in the Counter Control register will clear the interrupt source.

For interrupts from the on-chip DMA channel, loading a non-zero value into the DMA Count register will clear the interrupt source.

#### 6.4 INTERRUPT CONTROL REGISTERS

The interrupt hardware is controlled by fields in the System Mode register (R222), the Interrupt Request register IRQ (R220), the Interrupt Mask register IMR (R221), the Interrupt Priority register IPR (R255, Bank O), and the Fast Interrupt Status bit (FIS) of the Flags register (R213).

#### 6.4.1 System Mode Register

The System Mode register (R222) controls the mode of operation of the interrupt hardware. The format of the System Mode register is shown in Figure 6-5.

The fields in this register pertaining to the interrupt hardware are:

**Global Interrupt Enable**  $(D_0)$ . When this bit is set to 1, interrupts are enabled. When this bit is cleared to 0, all interrupts are disabled regardless of the state of individual interrupt enable or mask bits. This bit is automatically cleared during an interrupt machine cycle and can also be cleared by the DI instruction. It can be set by using an El or IRET instruction. A hardware reset clears this bit.

Fast Interrupt Enable  $(D_1)$ . When this bit is a 1, the fast interrupt processing feature is enabled for the selected interrupt level. When this bit is a 0, fast interrupt processing is disabled. When fast interrupt processing is used, the Interrupt Mask Register bit for the selected level must also be set.

Fast Interrupt Select  $(D_2-D_4)$ . The value of this 3-bit field selects the interrupt level for fast interrupt processing. All other levels still operate in the normal interrupt mode.

(Bit 7 relates to external memory and not to interrupts. For more details on bit 7, see section 12.3.)



Figure 6-5. System Mode Register

#### 6.4.2 Interrupt Request Register

The Interrupt Request (IRQ) register (R220) indicates which interrupt levels have pending interrupts. It takes a snapshot once for each instruction near the end of execution. Each bit in the register corresponds to one interrupt level. Software can use the IRQ for polling those levels that are not using hardware interrupts and have been masked off by the IMR. Even when polling, the software is responsible for removing the interrupting source when servicing that source. Writing to the IRQ has no effect. The interrupt request must be renewed at the source, such as the UART or a port.

External interrupts are disabled by a reset and must be enabled via execution of an El instruction before bits in the Port 2/3 Interrupt Pending registers can be set and external hardware interrupts can occur.

The format of the Interrupt Request register is shown in Figure 6-6.



Figure 6-6. Interrupt Request Register

#### 6.4.3 Interrupt Mask Register

The Interrupt Mask (IMR) register (R221) is used to mask individual interrupt levels, thus preventing interrupts at that level. A 1 enables interrupts at that level, a 0 disables them. Interrupts should be globally disabled before writing to this register.

The format of the Interrupt Mask register is shown in Figure 6-7.



Figure 6-7. Interrupt Mask Register

### 6.4.4 Interrupt Priority Register

The Interrupt Priority (IPR) register (R255, Bank O) defines the priority order of the interrupt levels. The coding of this register is defined in Figure 6-2. Interrupts should be globally disabled before writing to this register.

# 6.4.5 Fast Interrupt Status Bit (FIS of Flags Register)

This is a status bit; when it is set to 1, it indicates that a fast interrupt has occurred. This bit determines what type of action is taken during an IRET. If it is a 1, then an IRET causes a swap between the Program Counter and the Instruction Pointer, and the Flags' register to be written into the Flag register. If it is a 0, then IRET causes a normal interrupt return. A hardware reset clears this bit to 0.

The format of the Flags register is shown in Figure 5-1, Chapter 5.

#### 6.5 INTERRUPTS AND THE DMA CHANNEL

When the DMA channel is enabled to work with a handshake-driven I/O port or the UART, the interrupt request from the specific device is replaced by an interrupt request from the DMA channel when the specified number of transfers has been completed (see Figure 6-8).



#### Figure 6-8. Interrupts and the DMA

# Chapter 7 Reset and Clock

### 7.1 RESET

A system reset, activated by a low level on the RESET input, overrides all other operating conditions and puts the Super8 into a known state. The RESET input is internally synchronized with the internal clock of the Super8 to form the internal reset line. For a power-up reset operation when using the on-chip oscillator, the RESET input must be held low for at least 50 milliseconds after the power supply is within tolerance to allow the onchip clock oscillator is used or power has been applied long enough for the on-chip oscillator to stabilize. If an external clock oscillator is used or power has been applied long enough for the on-chip oscillator to stabilize, then the RESET input must be held low for at least 18 clock periods to cause a system reset.

While RESET is active low, the DS output is forced low while AS pulses low once every four clock cycles and R/W remains high. Z-BUS-compatible peripherals use the AS and DS coincident low state as a peripheral reset function. Resets also result in the following:

- Interrupts are disabled (the Global Interrupt Enable bit is cleared and the Interrupt Request register is disabled)
- Ports 2, 3, and 4 are placed in input mode
- In parts with on-chip ROM, Ports 0 and 1 are placed in input mode; in ROMless parts, Port 1 is configured as an address/data bus to external memory while Port 0 bits 0-4 are configured as address bits 8-12 and bits 5-7 are in input mode
- The on-chip peripherals are all disabled
- The Program Counter is loaded with 0020<sub>H</sub>

Table 7-1 shows the reset values of the control and peripheral registers. Specific reset values are shown by 1s or 0s, while an x indicates bits whose states are not defined and † indicates not used.

| Register Name<br>Mnemonic, Decimal, Hex             | D7       | D <sub>6</sub> | Ď5 | D4 | D3 | D <sub>2</sub> | D <sub>1</sub> | D <sub>O</sub> | Comments                                           |
|-----------------------------------------------------|----------|----------------|----|----|----|----------------|----------------|----------------|----------------------------------------------------|
| General Registers                                   |          |                |    |    |    |                |                |                |                                                    |
| Program Control Flags<br>FLAGS, R213, D5            | x        | x              | x  | x  | x  | x              | 0              | 0              | Bank O, no fast interrupts                         |
| Register Pointer O<br>RPO, R214, D6                 | 1        | 1              | 0  | 0  | 0  | 0              | 0              | O              | Working register CO                                |
| Register Pointer 1<br>RP1, R215, D7                 | 1        | 1              | 0  | 0  | 1  | 0              | 0              | 0              | Working register C8                                |
| Stack Pointer<br>SP, R216-7, D8-D9                  | ×        | x              | ×  | ×  | x  | x              | ×              | ×              |                                                    |
| Instruction Pointer<br>IP, R218-9, DA,DB            | x        | ×              | x  | ×  | x  | x              | x              | ×              | • •                                                |
| Interrupt Request<br>IRQ, R220, DC                  | 0        | 0              | 0  | 0  | 0  | 0              | 0              | 0              | Interrupts disabled                                |
| Interrupt Mask<br>IMR, R221, DD                     | x        | ×              | ×  | ×  | ×  | x              | ×              | ×              | •                                                  |
| System Mode<br>SYM, R222, DE                        | 0        | t              | †  | ×  | x  | x              | 0              | 0              | Disable interrupts<br>disable 3-state              |
| External Memory Timing<br>EMT, R254, FE<br>(Bank O) | 0        | 1              | 1  | 1  | 1  | 1              | 0              | 0              | 3 wait states for Program<br>and Data, Slow memory |
| Interrupt Priority<br>IPR, R255, FF<br>(Bank O)     | <b>x</b> | ×              | ×  | ×  | ×  | ×              | ×              | ×              | an a           |

Table 7-1. Control and Peripheral Register Reset Values

## Port Registers

Port 0 x x PO, R208, D0

Port 1 P1, R209, D1

Key 1 = Reset value of 1 x = bits whose states are not defined 0 = Reset value of 0 t = not used

x x

x x

ххх

| Kegiscer                                              | D7       | D6     | D5     | D <sub>4</sub> | D3     | D <sub>2</sub> | D <sub>1</sub> | DO     | Comments                                                                                       |
|-------------------------------------------------------|----------|--------|--------|----------------|--------|----------------|----------------|--------|------------------------------------------------------------------------------------------------|
| Port Registers (Continue                              | d)       |        |        |                |        |                |                |        |                                                                                                |
| Port 2<br>P2, R210, D2                                | 1        | 1      | 1      | 1              | 1      | 1              | 1              | 1      | Output register = 1<br>Value will not be<br>observable until ports<br>are configured as output |
| Port 3<br>P3, R211, D3                                | 1        | 1      | 1      | 1              | 1      | 1              | 1              | 1      | Output register = 1<br>Value will not be<br>observable until ports<br>are configured as output |
| Port 4<br>P4, R212, D4                                | x        | x      | x      | x              | x      | ×              | x              | x      |                                                                                                |
| Handshake O Control<br>HOC, R244, F4                  | ×        | ×      | ×      | ×              | ×      | 0              | ×              | 0      | Disable handshake<br>Ports 1 and 4, disable DMA,<br>(write only)                               |
| Handshake 1 Control<br>H1C, R245, F5                  | x        | x      | x      | <b>X</b>       | x      | x              | x              | 0      | Disable handshake<br>Port O (write only)                                                       |
| Port 4 Direction<br>P4D, R246, F6                     | 1        | 1      | 1      | 1              | 1      | 1              | 1              | 1      | Inputs                                                                                         |
| Port 4 Open-Drain<br>P4OD, R247, F7                   | 0        | 0      | 0      | 0              | 0      | 0              | 0              | 0      | Push-pull                                                                                      |
| Port 2/3 Mode<br>P2AM, R248-251, F8,F9,FA<br>(Bank O) | 0<br>,FB | 0      | 0      | 0              | 0      | 0              | 0              | 0      | Inputs (write only)<br>(P2AM, P2BM, P2CM, P2DM)                                                |
| Port 2/3 Interrupt<br>Pending<br>P2AIP, R252-3, FC,FD | 0        | 0      | 0      | 0              | 0      | 0              | 0              | 0      | (Write only) software<br>reset (P2AIP, P2BIP)                                                  |
| Port O Mode<br>POM, R240, FO<br>(Bank O)              | 0<br>0   | 0<br>0 | 0<br>0 | 0<br>1         | 0<br>1 | 0<br>1         | 0<br>1         | 0<br>1 | With ROM: input/output<br>ROMless: 1 = Address                                                 |
| Port Mode<br>PM. R241. F1                             | +        | t      | 0      | 1              | 0      | 0              | 0              | 1      | With ROM: Port O/1 inputs<br>(write only)                                                      |

Table 7-1. Control and Peripheral Register Reset Values (Continued)

595

Reset and Clock

Table 7-1. Control and Peripheral Register Reset Values (Continued) Register Comments D7 D6 D5 D4 D3 D2 D1 D0 UART and DMA Registers UART Transmit Control 0 0 0 0 0 0 1 0Disable transmitter. UTC, R235, EB transmit buffer empty Disable receiver UART Receive Control 0 0 0 0 0 0 0 0 No character received URC, R236, EC UART Interrupt Enable 0 0 0 0000 Disable interrupts n UIE, R237, ED UART Data x x x x x x x x UIO, R239, EF UART Baud-Rate Generator x x x x x x x × UBG, R248-9, F8,F9 (Bank 1) UART Mode A × x x x x x UMA, R250, FA (Bank 1) UART Mode B 0 0 0 0 0 0 0 0 Disable baud-rate generator UMB, R251, FB (Bank 1) Wake-Up Match x x x x WUMCH, R254, FE (Bank 1) Wake-Up Mask x x x x x x x WUMSK, R255, FF (Bank 1) DMA Count х х x DC, R240-1, F0,F1 (Bank 1) **Counter Registers** Counter O Control x x 0 0 0 0 0 0 Disable counter 0, COCT, R224, EO interrupts, software (Bank O) capture Key: 1 = Reset value of 1 x = bits whose states are not defined 0 = Reset value of 0 t = not used

| Register D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> Comments |            |          |   |   |   |   |   |   |                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|---|---|---|---|---|---|-------------------------------------------------------|
| Counter Registers (Cont                                                                                                                   | inu        | ed)      |   |   |   |   |   |   |                                                       |
| Counter 1 Control<br>C1CT, R225, E1<br>(Bank D)                                                                                           | ×          | <b>x</b> | 0 | 0 | 0 | 0 | 0 | 0 | Disable counter 1,<br>interrupts, software<br>capture |
| Counter O Capture<br>COC, R226-7, E2,E3<br>(Bank O)                                                                                       | ×          | ×        | × | × | × | × | × | × |                                                       |
| Counter 1 Capture<br>C1C, R228-9, E4,E5<br>(Bank O)                                                                                       | ×          | x        | × | × | × | × | × | × |                                                       |
| Counter O Mode<br>COM, R224, EO<br>(Bank 1)                                                                                               | 0          | 0        | 0 | 0 | x | × | × | × | Port 2 I/O                                            |
| Counter 1 Mode<br>C1M, R225, E1<br>(Bank 1)                                                                                               | <b>O</b> t | 0        | 0 | 0 | × | × | x | x | Port 3 I/O                                            |
| Counter O Time Constant<br>COTC, R226-7, E2,E3<br>(Bank 1)                                                                                | ×          | ×        | × | × | × | x | x | x |                                                       |
| Counter 1 Time Constant<br>C1TC, R228-9, E4,E5<br>(Bank 1)                                                                                | ×          | ×        | × | × | × | × | × | × |                                                       |

Key: 1 = Reset value of 1 0 = Reset value of 0 x = bits whose states are not defined t = not used

## Reset and Clock



Figure 7-2. Reset Timing for ROM and Protopack Devices

598

\*Internal signals except for protopacks

# 7.2 CLOCK

The Super8 derives its timing from on-board clock circuitry connected to pins XTAL1 and XTAL2. The clock circuitry consists of an oscillator, a divide-by-two shaping circuit, and a clock buffer. Figure 7-3 illustrates the clock circuitry.

The oscillator's inputs are XTAL1 and XTAL2, which can be driven by a crystal, a ceramic resonator, or an external clock source. The divide-by-two circuit can also be driven directly from a TTL level on the XTAL1 pin.



Figure 7-3. Super8 Clock Circuit

Crystals and ceramic resonators would be connected across XTAL1 and XTAL2 and should have the following characteristics to ensure proper oscillator operation:

| Cut:              | AT (crystal only)     |
|-------------------|-----------------------|
| Mode:             | Parallel, fundamental |
| Output Frequency: | 1 MHz-12 MHz          |
| Resistance:       | 100 ohms maximum      |
| Capacitance:      | 30 pf maximum         |

When an external frequency source is used, only the XTAL1 input`needs to be driven. Any TTLcompatible driver can be used for this function. The XTAL2 input can be left floating.

## 8.1 INTRODUCTION

The Super8 has 40 lines dedicated to input and output. These are grouped into five ports of eight lines each. All the lines can be configured as inputs or outputs; some can be configured as address/data lines. All ports have TTL-compatible input and output characteristics and can drive two standard TTL loads.

#### 8.2 GENERAL STRUCTURE

In general, each bit of the five ports has an associated input register, output register, and buffer and control logic. When the CPU writes to a port, it causes data to be stored in the output register. Those bits of that port configured as outputs enable the output buffer, and the output register contents are present on the external pin. If those bits configured as outputs are read by the CPU, the data present on the external pin is returned. Under normal output loading, this is the equivalent of reading the output register. However, if a bit of the port is configured as an open-drain output, the data returned may not be the value contained in the output register: rather it is the value forced on the input pins by the external system.

When a bit of any port is defined as an input, reading that bit causes data present on the external pin to be returned. Ports that are under handshake control are an exception. Reading a handshake-driven input bit returns the data last latched into the input register by the input strobe.

Bits configured as inputs can be written to by the CPU, but in this case, the data is stored in the output register and cannot be read back because the output buffer is disabled. However, if the input bits are reconfigured as output bits, the data stored in the output register is then reflected on the output pins. This mechanism allows the user to initialize outputs prior to driving their loads.

# Chapter 8 I/O Ports

### 8.3 PORT 0

Port O (R2O8) can be configured as I/O or as an address output port for addressing external memory on a bit basis. Those bits selected as I/O can be configured as all inputs or all outputs. When configured as outputs, the option exists to select open-drain outputs. The open-drain option does not apply to those bits configured as address lines.

Accesses to Port O are made by reading and writing to register R2O8 (DO<sub>H</sub> in set one). When a Port O bit is configured as an address output, it cannot be accessed as a register (writes have no effect, reads return the state of the external pin). When used as an I/O port, Port O may be placed under handshake control by using the facilities of Handshake Channel 1 (see section 8.8).

The following control registers are associated with configuring Port 0:

- Port Mode register (R241, Bank 0). Controls direction of I/O lines and selection of opendrain or push-pull outputs.
- Port O Mode register (R240, Bank O). Configures each bit as I/O or address bit.
- Handshake 1 Control register (R245, Bank 0).
   Controls enabling and configuration of handshake signals.

#### 8.4 PORT 1

Port 1 (R209) can be configured as an address/data port for interfacing external memory or as a byte I/O port. The configuration is set using the Port Mode register (R241, Bank O). (For a description of Port 1 as part of the external memory interface, see section 12.3.) When configured as a byte output port, there is an option to select open-drain outputs on the entire port. In the ROMless parts, Port 1 is always an address/data bus and cannot be programmably configured. When configured as an input or output port, accesses are made to Port 1 via reads or writes to register R209 (D1<sub>H</sub> in set one). When Port 1 is configured as a multiplexed address/data port, it cannot be accessed as a register; writes have no effect and reads return an FF<sub>H</sub>. When used as an I/O port, Port 1 can be placed under handshake control by using the facilities of Handshake Channel O (see section 8.8).

The following control registers are associated with configuring Port 1:

- Port Mode register (R241, Bank 0). Controls Port 1 configuration (input port, output port, or address/data bus) and selection of opendrain or push-pull outputs.
- Handshake O Control register (R244, Bank O). Controls the enabling and configuration of the handshake signals.

#### 8.5 PORTS 2 AND 3

Ports 2 and 3 (R210 and R211) are used to provide the external control inputs and outputs for the UART, the handshake channels, and the counter/ timers. The relationship between port pins and their control function is shown in Table 8-1. When Port 2 and 3 bits are not used for control inputs and outputs, they are available for use as general-purpose I/O lines and/or external interrupt inputs. Each bit is individually configured as to its function.

When Ports 2 and 3 are used as general-purpose I/O lines, the direction of each bit can be configured individually. Each bit selected as an output can also be configured individually as an open-drain or push-pull output. All inputs of Ports 2 and 3 are Schmidt-triggered. The following control registers are associated with configuring Ports 2 and 3:

- Port 2/3 A Mode register (R248, Bank 0). Controls the configuration of bits 0 and 1 (input, input with interrupt enabled, push-pull input, open-drain output).
- Port 2/3 B Mode register (R249, Bank 0). Controls configuration of bits 2 and 3.
- Port 2/3 C Mode register (R250, Bank 0). Controls configuration of bits 4 and 5.
- Port 2/3 D Mode register (R251, Bank 0). Controls configuration of bits 6 and 7.

The various control functions are enabled in the control register for the associated device (Handshake Control register, Counter Mode register, etc.). When using Port 2 and 3 pins as control signals, the Port 2/3 Mode registers must still be programmed to specify which bits are inputs and which bits are outputs.

Each bit of Ports 2 and 3 can be used as an external interrupt input. Each bit used as an external interrupt input must be configured as an input. but may still be used as an external control input. or as a general-purpose input line. Each external interrupt bit has an edge-triggered "interruptpending" flip-flop that captures the external interrupt requests. Software can read and reset the edge-triggered flip-flops without affecting the normal I/O operation of the bit. Each external interrupt has its own interrupt enable control that determines if that bit is allowed to cause an interrupt. The edge-triggered flip-flops still capture edges when the interrupt enable control is disabled. Port 2 is accessed as general register R210, Port 3 as general register R211.

|     | Port 2              |     | • Port 3               |
|-----|---------------------|-----|------------------------|
| Bit | Function            | Bit | Function               |
| 0   | UART Receive Clock  | 0   | UART Receive Data      |
| 1   | UARI Iransmit Clock | 1   | UARI Transmit Data     |
| 2   | Reserved            | 2   | Reserved               |
| 3   | Reserved            | 3   | Reserved               |
| 4   | Handshake O Input   | 4   | Handshake 1 Input/WAIT |
| 5   | Handshake O Output  | 5   | Handshake 1 Output/DM  |
| 6   | Counter O Input     | 6   | Counter 1 Input        |
| 7   | Counter O I/O       | 7   | Counter 1 1/0          |

|  | Table | 8-1. | Ports | 2 | and | 3 | Control | F | unction |
|--|-------|------|-------|---|-----|---|---------|---|---------|
|--|-------|------|-------|---|-----|---|---------|---|---------|

Two registers are directly associated with the interrupt flip-flops:

- Port 2/3 A Interrupt Pending register (R252, Bank 0). Controls interrupt flip-flops for bits 0, 1, 2 and 3 of Ports 2 and 3.
- Port 2/3 B Interrupt Pending register (R253, Bank 0). Controls interrupt flip-flops for bits 4, 5, 6, and 7 of Ports 2 and 3.

These registers can be used to poll the external interrupts and to reset the interrupt pending bits (the flip-flops). Reading these registers returns the state of the interrupt pending flip-flop. When writing to these registers, writing a 1 to a bit position clears that flip-flop and writing a 0 to a bit position has no effect.

The Interrupt Mask register (R221) and Port 2/3 Mode registers determine which interrupts are enabled.

### 8.6 PORT 4

Port 4 (R212) is always an I/O port whose direction can be configured on a bit-by-bit basis. Each bit configured as an output can be configured individually as an open-drain or push-pull output.

Port 4 I/O lines are accessed via reads and writes to register R212 (D4<sub>H</sub> in set one).

Port 4 can be placed under handshake control by using the facilities of Handshake Channel O (see section 8.8).

The following control registers are associated with configuring Port 4:

- Port 4 Direction register (R246, Bank 0). Controls direction of each bit of Port 4.
- Port 4 Open-Drain register (R247, Bank 0). Selects open-drain or push-pull for each Port 4 output.
- Handshake O Control register (R244, Bank O). Controls the enabling and configuration of the handshake signals.

## 8.7 PORT MODE AND CONTROL REGISTERS

The ports are configured and controlled by the following set of registers:

- Port Mode
- Port 0 Mode
- Port 2/3 A Mode
- Port 2/3 B Mode
- Port 2/3 C Mode
- Port 2/3 D Mode
- Port 2/3 A Interrupt Pending
- Port 2/3 B Interrupt Pending
- Port 4 Direction
- Port 4 Open-Drain

## 8.7.1 Port Mode Register

The Port Mode register provides some additional mode control for Ports 0 and 1. The fields in this register are (Figure 8-1):



#### Figure 8-1. Port Mode Register

**Port O Direction (D<sub>0</sub>).** If this bit is a 1, all bits of Port O configured as I/O will be inputs. If this bit is a O, then the I/O lines will be outputs. A hardware reset forces this bit to a 1.

**Open-Drain Port 0 (D**<sub>1</sub>**).** If this bit is a 1, all bits of Port 0 configured as outputs will be open-drain outputs; if 0, they will be push-pull outputs. This bit has no effect on those bits not configured as outputs. A hardware reset forces this bit to a 0.

**Open-Drain Port 1 (D2).** If Port 1 is configured as an output port and this bit is a 1, then all of the port will be open-drain outputs. If this bit is a 0, they will be push-pull outputs. This bit has no effect if Port 1 is not configured as an output port or  $A/D_{0-7}$ . A hardware reset forces this bit to a 0. Enable DW (D3). If this bit is a 1, Port 35 is configured as Data Memory output line (DM). Δ hardware reset forces this bit to a O.

Port 1 Mode (D<sub>A</sub>-D<sub>5</sub>). This field selects the configuration of Port 1 as an output port, input port, or address/data port as part of the external memory interface. The coding for this field is as follows:

| Field | Function     |  |
|-------|--------------|--|
| 00    | Output port  |  |
| 01    | Input port   |  |
| 1X    | Address/data |  |

A hardware reset forces this field to the O1 (input port) state. The ROMless part has this field forced to 1X.

#### 8.7.2 Port 0 Mode Register

The Port O Mode register programs each bit of Port O as an address output (part of an external memory interface) or as an I/O bit (Figure 8-2). When a bit of this register is a 1, the corresponding bit of Port O is defined as an address output. When a 0, the corresponding bit of Port 0 is defined as an I/O bit. For ROMless parts, a hardware reset forces this register to all 1s for pins POn-PO4 and Os for pins PO<sub>5</sub>-PO<sub>7</sub>; for parts with on-chip ROM. a hardware reset forces all pins to O.





#### 8.7.3 Port 2/3 Mode Registers

The Port 2/3 A Mode, Port 2/3 B Mode, Port 2/3 C Mode, and Port 2/3 D Mode registers control the modes of Ports 2 and 3 (Figures 8-3, 8-4, 8-5, and 8-6). A separate 2-bit field for each of the bits of Ports 2 and 3 configures the bit as input or output. The field also controls whether the bit is enabled as an external interrupt source and selects the output as open-drain or push-pull. The field is coded as follows:

| Field | Function                    |
|-------|-----------------------------|
| 00    | Input                       |
| 01    | Input and interrupt enabled |
| 10    | Output, push-pull drivers   |
| 11    | Output, open-drain          |

A hardware reset forces all bits of the four registers to the O state.













Figure 8-6. Port 2/3 D Mode Register

#### 8.7.4 Port 2/3 Interrupt Pending Registers

The Port 2/3 A Interrupt Pending and Port 2/3 B Interrupt Pending registers represent the software interface to the negative edge-triggered flip-flops associated with external interrupt inputs. Each bit of these registers corresponds to an interrupt generated by an external source. When one of these registers is read, the value of each bit represents the state of the corresponding interrupt. When one of these registers is written to, a 1 in a bit position causes the corresponding edge-triggered flip-flop to be reset to 0; a 0 causes no action.

The software interfaces with these registers to poll the interrupts and also to reset pending interrupts as they are processed. The relationship between these registers and the corresponding externally generated interrupts is shown in Figures 8-7 and 8-8. A hardware reset forces all interrupt edge-triggered flip-flops to the O state.



Figure 8-7. Port 2/3 A Interrupt Pending Register







The Port 4 Direction register defines the I/0 direction of Port 4 on a bit basis (Figure 8-9). If a bit in this register is a 1, the corresponding bit of Port 4 is configured as an input line. If the bit is a 0, the corresponding bit of Port 4 is configured as an output line. A hardware reset forces this register to the all 1s state.



Figure 8-9. Port 4 Direction Register

## 8.7.6 Port 4 Open-Drain Register

The Port 4 Open-Drain register defines the output driver type for Port 4 (Figure 8-10). If a bit of Port 4 has been configured as an output and the corresponding bit in the Port 4 Open-Drain register is a 1, then the Port 4 bit will have an open-drain output driver; if it is a 0, then the Port 4 bit will have a push-pull output driver. If the bit of Port 4 has been configured as an input, then the corresponding bit in the Port 4 Open-Drain register has no effect. A hardware reset forces this register to the all Os state.



Figure 8-10. Port 4 Open-Drain Register

#### 8.8 HANDSHAKING CHANNELS

The Super8 has two handshaking channels. Channel "O" is associated with Ports 1 or 4; Channel "1" is associated with Port O. They are identical in function except Channel O also has DMA capability.

There are two basic modes of operation. The first is the "fully interlocked" or two-wire mode. In this mode, there is an incoming control wire and an outgoing control wire. Each transition on a control wire must be answered by a transition on the other control wire before the first can make another transition. Thus both the sender and receiver control the data transmission rate. Figures 8-11 and 8-12 illustrate the operation of the "fully interlocked handshake."



State 1. Ready output is high indicating that the Super8 is ready to accept data State 2. The I/O device puts data on the port and then activates the DAV input This causes the

- data to be latched into the port input register and generates an interrupt or DMA request State 3. The Super8 forces the Ready (RDY) output low, signaling to the I/O device that the data has been latched
- State 4. The I/O device returns the DAV line high in response to RDY going low.
- State 5. The TO Gene Bolk on the true has the hard management of the service request and read the con-tents of the port in order for the handshake sequence to be completed. The RDY line goes high if, and only if, the port has been read and DAV is high. This returns the interface to its initial state.





State 2. The Super8 writes to the port register to initiate a data transfer. Writing the port outputs new data and forces DAV low if, and only if, RDY is high and set-up time is done State 3. The I/O device forces RDY low after lacking the data. RDV low causes an interrupt or DMA request to be generated. The Super8 can write new data in response to RDY going low. State 4. The DAV output from the Super8 is driven high in response to RDY going low. State 5. After DAV goes high, the I/O device is free to raise RDY high thus returning the interface to its initial state



The second mode is the "strobed" or single-wire mode. In this mode there is a single control wire and it is generated by the sender. Figures 8-13 and 8-14 illustrate the operation of "strobed" handshaking.

Each channel has a 4-bit counter, called the Deskew Counter, that is used to count processor In the "strobed" mode, this counter is clocks. used to generate the set-up time and strobe width for the output handshake. In the "fully inter-



Figure 8-13. Super8 Input Handshake—Strobed Mode





locked" mode, the counter generates the set-up time. This set-up time is the delay between outputting valid data at the port and activating the Data Available handshake signal. The Deskew Counter can be loaded with a value from 1 to 16 that represents the minimum number of CPU clock cycles in the data set-up and strobe times.

The direction of data transfer during handshake is determined by the selected direction of bit 0 of the parallel port associated with the handshake channel. This also controls the DMA direction when used.

#### 8.8.1 Pin Descriptions

The handshake channels each use two pins of Ports 2 and 3 (bits 4 and 5) for interfacing with the external world:

| Handshake | Channel | 0 | Input  | P24               |
|-----------|---------|---|--------|-------------------|
| Handshake | Channel | 0 | Output | P25               |
| Handshake | Channel | 1 | Input  | Р3 <sub>4</sub> . |
| Handshake | Channel | 1 | Output | P35               |

The individual Port 2 and 3 pins should be configured for the appropriate I/O direction as needed by the handshake function. Note that the open-drain options of Ports 2 and 3 can be applied to the handshake outputs. Note also that Port 2 and 3 pins used by the handshake channels as inputs can still be used as external interrupt pins to drive the handshake service routines.

Handshake Input. This input provides the DAV signal for input handshaking or the RDY signal for output handshaking.

Handshake Output. This output provides the RDY signal for input handshaking or the DAV signal for output handshaking.

#### 8.8.2 Handshake Control Registers

Each handshake channel is controlled by an 8-bit control register (Figures 8-15 and 8-16). Handshake 0 Control register (R244) and Handshake 1 Control register (R245) include the controls for enabling handshakes, selecting the associated port (Channel 0 only), selecting the handshake type, enabling DMA capability (Channel 0 only), and initializing the Deskew Counter. The fields in these registers are:









Handshake Enable  $(D_0)$ . When this bit is set to 1, the handshake function is enabled.

**Port Select (Channel 0 only)(D1).** This bit selects which port is controlled by Handshake Channel 0. When it is set to 1, Port 1 is selected and when it is cleared to 0, Port 4 is selected.

**DMA Enable (Channel 0 only)(D**<sub>2</sub>). When this bit is set to 1, the DMA function is enabled for Handshake Channel 0. When it is cleared to 0, the DMA function is not used by the handshake channel and may be used by the UART.

**Node (D3).** When this bit is set to 1, the "fully interlocked" mode is enabled. When it is cleared to 0, the "strobed" mode is enabled.

**Deskew Counter (D<sub>4</sub>-D<sub>7</sub>).** This 4-bit field is used to select a count value from 1 to 16 (0000-1111). This value is the number of processor clocks used to generate the set-up and strobe when using the "strobed" mode, or the set-up when using the "fully-interlocked" mode.
# Chapter 9 Counter/Timers

## 9.1 INTRODUCTION

The Super8 has two identical 16-bit counter/timers that can be programmed independently. They can be cascaded to produce a counter 32 bits in length and can operate from internal inputs (as timers) or external inputs (counters). When used as timers, the internal input is the internal CPU clock divided by two, which is the XTAL divided by four. Figure 9-1 shows the counter/timer block diagram. The counter/timers can count up or down. The direction can be controlled on the fly by either software or an external event.

The counter/timers have the option of single cycle or continuous counting capability. In the single cycle mode, the counters count to zero (up or down) from the preset time-constant value and then stop. In the continuous mode, counting is continuous and each time the counter reaches zero, it is reloaded with the preset time-constant value from the Time Constant register (or the Capture register in bi-value mode).



Figure 9-1. Counter/Timer Block Diagram

## 9.1.1 Bi-Value Mode

Another option allows either a single or dual (bi-value) preset time constant value. ` In bi-value mode, both the Time Constant register and Capture register are used to supply load values to the counter/ timer. The two registers alternate in loading the counter/timer each time the counter/timer makes a transition between a count of O and a count of  $FFFF_H$  when counting down, or between a count of FFFFH and O when counting up (assuming continuous mode operation), or when a trigger causes the counter/timer to be reloaded. This can be used to produce an output pulse train with a variable duty cycle. The bi-value feature is not available when the capture feature is enabled and vice versa. Upon enabling a counter/timer in bi-value mode from a previously disabled condition, the initial load of the counter/timer is from the Time Constant register.

#### 9.1.2 Capture

Another feature, called "capture on external event," takes a snapshot of the counter when a specific event occurs. The external event can be simulated by software. When "captured," the current value in the counter is loaded into a special register that can subsequently be read via software. The capture feature is needed to look at counters on the fly, especially cascaded counters. The external event can be either the rising edge of the counter/timer I/O line ( $P2_7$  for C/TO,  $P3_7$ for C/T1) or both edges. On the rising edge, the current count value is loaded into the Capture register. If capture on both edges is enabled, the current count value is loaded into the Time Constant register on the falling edge, overwriting the initial load value for that counter.

The capture feature is not available when the bi-value counting feature is being used and vice versa.

If interrupts are enabled, the interrupt request is generated on the transition from a count of O to a count of  $\mathsf{FFFF}_{\mathsf{H}}$  or from a count of  $\mathsf{FFFF}_{\mathsf{H}}$  to a count of 0, and/or on an external event. If configured for an external output, the output pin toggles at this same count change.

#### 9.1.3 External Gate and Trigger

The counter/timers have an external gate capability. When this feature is selected, an external input line (GATE) is monitored. The counting or timing operation is performed only when this line is low. The gate facility is illustrated in Figure 9-2.



An external input can be used as a trigger input to a counter/timer. When this feature is selected, an external line is monitored. A software trigger is also present in a control register. The trigger input to the Counter/Timer is an OR of the software and hardware triggers. Prior to a lowto-high transition on the trigger, the Counter is disabled. After the low-to-high transition on the trigger, counting is enabled. Retriggerable or non-retriggerable mode can be selected.

Clearing the Counter Enable bit in the Control register also resets the triggered condition; a new trigger must be received after the Counter Enable bit is set again before counting will resume. The trigger operation is illustrated in Figure 9-3.

One input line (GATE/TRIGGER) can be used for both the gating and the triggering functions. An initial low-to-high transition on this line acts as a trigger and subsequent low signals on this line function as gate signals (Figure 9-4).

#### 9.2 COUNTER/TIMER CONTROL AND MODE REGISTERS

Each counter/timer has an 8-bit Mode register, an 8-bit Control register, a 16-bit Time Constant register, and a 16-bit Capture register. The Mode and Control registers determine the counter/timer operations. The Mode register selects the configuration of the counter/timers and is generally loaded only at initialization time, while the Control register handles those features that are likely to be dynamically changed.

The Time Constant register contains the initialization value for the counter/timer and also holds the counter value saved on the falling edge of  $P2_7/P3_7$  when capture on both edges is enabled.

The Capture register holds the counter value saved when using the "capture on external event" function. When capture on both edges is enabled, it holds the value saved on the rising edge of  $P2_7/P3_7$ . It also holds a second initialization value when using the bi-value counting feature.

#### 9.2.1 Counter/Timer Control Registers

The fields in these registers, as shown in Figures 9-5 and 9-6, are:









## Counter/Timers

Enable Counter (Dn). When this bit is set to 1. the counter/timer is enabled: operation begins on the rising edge of the first processor clock period following the setting of this bit from a previously cleared value. Writing a 1 in this field when the previous value was 1 has no effect on the operation of the counter/timer. When this bit is cleared to 0, the counter/timer performs no operation during the next (and subsequent) processor clock periods. A hardware reset forces this bit to 0. Both counters are clocked by the rising edge of the incoming signal on P26 or P36 after the counter is enabled. The maximum frequency of the external clock signal applied to P36 (P26) equals the maximum Xtal frequency divided by 4. The maximum guaranteed Xtal frequency for the Super8 is 20 MHz, which implies a maximum counter frequency of 5 MHz.

**Reset/End of Count Status (D1).** This bit is set to 1 each time the counter reaches 0. Writing a 1 to this bit resets it, while writing a 0 has no effect.

Zero Count Interrupt Enable ( $D_2$ ). When this bit is set to 1, the counter/timer generates an interrupt request when it counts to 0. A hardware reset forces this bit to 0.

Software Capture (D<sub>3</sub>). When this bit is set to 1, the current counter value is loaded into the capture register. This bit is automatically cleared following the capture.

Software Trigger  $(D_{4})$ . This bit is effectively "ORed" with the external rising-edge trigger input and can be used by the software to force a trigger signal. This bit produces a trigger signal regardless of the setting of the Input Pin Assignment field of the Mode register. This bit is automatically cleared following the trigger.

Load Counter (D5). The contents of the Time Constant register are transferred to the Counter prescaler one clock period after this bit is set. This operation alone does not start the Counter. This bit is automatically cleared following the load.

**Count Up/Down (D<sub>6</sub>).** This bit determines the count direction if internal up/down control is specified in the Mode register. A 1 indicates up, a 0 down.

**Continuous/Single Cycle (D<sub>7</sub>).** When this bit is set to 1 the counter is reloaded with the time-constant value when the counter reaches the end of the terminal count. The terminal count for down counting is 0000, while the one for up counting is FFFF. When this bit is cleared to 0, no reloading occurs.



#### 9.2.2 Counter/Timer Mode Registers

The fields in these registers, as shown in Figure 9-7 and 9-8, are:

**Capture Mode (D<sub>1</sub>, D<sub>0</sub>).** This 2-bit field selects the capture or bi-value count mode. A value of 01 enables capture on the rising edge of the 1/0 pin, a value of 11 enables capture on both edges of the 1/0 pin, a value of 10 enables the bi-value count mode and disables capture, and a value of 00 disables both capture and bi-value load.

**Programmed/External Up/Down Control (D2).** A 1 enables programmed up/down control and a 0 enables external up/down control. If external up/down is enabled, a 0 on  $P2_7/P3_7$  indicates down and a 1 indicates up.

**Enable Retrigger (D**<sub>3</sub>). When this bit is set to 1, the time-constant value is automatically loaded into the Counter/Timer register when a trigger





Figure 9-8. Counter 1 Mode Register

input is received while the counter/timer is counting (Counter/Timer not equal to 0). When this bit is cleared to 0, no reloading occurs.

Input Pin Assignments  $(D_4-D_7)$ . This 4-bit field specifies the functionality of the port lines associated with the counter/timer. It also determines whether the counter/timer will monitor an external input (counting operation) or use the scaled internal processor clock (timing operation). The four bits in the field select the following options: enable output (EO), external signal or internal clock (C/T), enable gate facility (G), and enable triggering facility (T). The selected options determine the functions associated with each external line of the counter/ timer as illustrated in Table 9-1. A hardware reset forces these four pins to 0.

If 1111 is coded in this field in the Counter O Mode register, then the two counter/timers are linked together as a 32-bit counter with Counter O as the low-order 16 bits and Counter 1 as the high-order 16 bits. Counter 1 selects the mode and control options for the 32-bit counter and external accesses are made through the lines associated with Counter 1 ( $P3_6$  and  $P3_7$ ).

| I        | PA Fi     | eld     |                     | Pin Functio                                    | nality                                                                    |                         |
|----------|-----------|---------|---------------------|------------------------------------------------|---------------------------------------------------------------------------|-------------------------|
| ЕО<br>Р7 | C/T<br>D6 | G<br>D5 | T<br>D <sub>4</sub> | Counter/Timer I/O<br>(P27 or P37) <sup>*</sup> | Counter/Timer Input<br>(P2 <sub>6</sub> or P3 <sub>6</sub> ) <sup>*</sup> | Notes                   |
| 0        | 0         | 0       | 0                   | I/O                                            | I/0                                                                       | Timer                   |
| נ        | 0         | 0       | 1                   | I/0                                            | Trigger                                                                   | Timer                   |
| )        | 0         | 1       | 0                   | Gate                                           | 1/0                                                                       | Timer                   |
| ).       | 0         | 1       | 1                   | Gate                                           | Trigger                                                                   | Timer                   |
| נ        | 1         | 0       | 0                   | I/0                                            | Input                                                                     | Counter                 |
| נ        | 1         | 0       | 1                   | - Trigger                                      | Input                                                                     | Counter                 |
| )        | 1         | 1       | 0                   | Gate                                           | Input                                                                     | Counter                 |
| נ        | · 1       | 1       | 1                   | Gate/trigger                                   | Input                                                                     | Counter                 |
| l        | 0         | 0.      | 0                   | Output                                         | 1/0                                                                       | Timer                   |
| ł        | 0         | 0       | 1                   | Output                                         | Trigger                                                                   | Timer                   |
| 1        | 0         | 1       | 0                   | Output                                         | Gate                                                                      | Timer                   |
| 1        | 0         | 1       | 1                   | Output                                         | Gate/trigger                                                              | Timer                   |
| 1        | 1         | 0       | 0                   | Output                                         | Input                                                                     | Counter                 |
| 1        | 1         | 0       | 1                   | Undefined                                      | Undefined                                                                 | Reserved                |
| 1        | 1         | 1       | 0                   | Undefined                                      | Undefined                                                                 | Reserved                |
| 1        | 1         | 1       | 1                   | Undefined                                      | Undefined                                                                 | Reserved for Counter 1, |
|          |           |         |                     |                                                | × .                                                                       | Cascade for Counter O   |

Table 9-1. IPA Field Encoding in Counter Mode Registers

\* Counter/timer 0 - P27 and P26

Counter/timer 1 - P37 and P36

The counter/timer I/O line (P27 for C/TO, P37 for C/T1) is also used as the external capture input if the capture feature is enabled, and the up/down control input (O=down, 1=up) if external up/down control is enabled.

## 9.2.3 Time Constant Register

This 16-bit register pair holds the value that is automatically loaded into the counter/timer 1) when the counter/timer is enabled, 2) in continuous mode, when the count reaches zero, or 3) in re-trigger mode, when the trigger is asserted. If capture on both edges is enabled, then this register captures the contents of the counter on the falling edge of the I/O pin.

The format of the Time Constant register is illustrated in Figure 9-9.



LOW BYTE (C1TC0-C1TC7)



#### 9.2.4 Capture Register

This 16-bit register pair is used to hold the counter value saved when using the "capture on external event" function. This register will capture at the rising edge of the I/O pin or when software capture is asserted. When the bi-value mode of operation is enabled, this register is used as a second Time Constant register and the counter is alternately loaded from each.

The format of the Capture Register is shown in Figure 9-10.





#### 10.1 INTRODUCTION

The universal asynchronous receiver/transmitter (UART) is a full-duplex asynchronous channel. Transmission and reception can be accomplished independently with 5 to 8 data bits per character, plus optional even or odd parity, and an optional wake-up bit.

Data can be read into or out of the UART via R239. This single address is able to serve a full-duplex channel because it contains two complete 8-bit registers--one for the transmitter and the other for the receiver.

## 10.2 TRANSMITTER

When the UART's register address is specified as the destination (dst) of an operation, the data is output on the UART. The UART automatically adds the start bit, the programmed parity bit (odd, even, or no parity), and the programmed number of stop bits to the data character to be transmitted. The transmitter can also add a Wake-Up bit (optional) between the parity bit (or the last bit in the character if parity is disabled) and the first stop bit, as shown in Figure 10-1. When the character is five, six, or seven bits long, the unused bits in the Transmit Data register (UIO) are automatically ignored by the UART.

Serial data is shifted from the transmitter at a rate equal to 1, 1/16th, 1/32nd, or 1/64th of the clock rate supplied to the transmitter clock input (as determined by the clock-rate field in the UMA register). Serial data is shifted out on the falling edge of the transmitter clock.

## Chapter 10 UART

The Transmit Data output  $(P3_1)$  line is held marking (high) when the transmitter has no data to send. If the Send Break (SENBRK) bit of the UART Transmit Control (UTC) register is set to 1, the Data Output line will be held spacing (low) until it is cleared.

## 10.3 RECEIVER

An asynchronous receive operation begins when the Receive Enable bit (RENB) in the UART Receive Control register (URC) is set. A low (spacing) condition on the Receive Data line  $(P3_0)$  indicates a start bit. If this low persists for at least one-half of a bit time, the start bit is assumed to be valid and the data input is then sampled at the middle of each bit time until the entire character is assembled and placed in the Receive Data (UIDR) register. This method of detecting a start bit improves error rejection when noise spikes exist on an otherwise marking line.

If X1 clock mode is selected, bit synchronization must be accomplished externally, and the received data is sampled on the rising edge of the clock input.

A received character can be read from the 8-bit Receive Data register (UIOR). The receiver inserts 1s into the unused bits when a character length of other than eight bits is used. If parity is enabled, the parity bit is not stripped from the assembled character for character lengths less than eight bits; i.e., for lengths less than eight bits, the receiver assembles a character for the required number of data bits, plus a parity bit, wake-up bit, and 1s for any unused bits, and places it in the UART Data register (UIO).





Since the receiver is buffered by one 8-bit register in addition to the Receive Data register, the CPU has enough time to service an interrupt and to accept the data character assembled by the UART. The receiver also has a buffer that stores error flags for each data character in the receive buffer. These error flags are loaded at the same time as the data character.

After a character is received, it is checked for the following conditions:

- If the received character is an ASCII control character, it sets the Control Character Detect (CCD) bit in the UART Receive Control (URC) register. (An ASCII control character is any character that has bits 5 and 6 cleared to 0.) It can also cause an interrupt if the Control Character Interrupt Enable (CCIE) bit in the UART Interrupt Enable (UIE) register is set to 1. Once this bit is set, it remains set until cleared by software.
- The wake-up settings are checked and any indicated action is completed. In wake-up mode, the CPU can be selectively interrupted on a match condition that includes all of the eight bits in the received character and a Wake-Up bit. The Wake-Up bit match and character match can be enabled simultaneously or individually. Each bit in this character match can also be masked individually. (For more discussion of this feature, see section 10.4.) Once this bit is set, it remains set until cleared by software.

- If parity is enabled, the Parity Error bit (PERR) in the UART Receive Control (URC) register is set to 1 whenever the parity bit of the character does not match the programmed parity. Once this bit is set, it remains set until cleared by software.
- The Framing Error bit (FERR) in the URC register is set to 1 if the character is assembled without any stop bits (i.e., a low level is detected for a stop bit) and it is set with the character on which it occurs. It stays latched until cleared by software.
- If the CPU fails to read a data character when more than one character has been received, the Receive Overrun Error bit (OVERR) in the URC is set to 1. When this occurs, the new character assembled replaces the previous character in the Receive Data register. With this arrangement, only the overwriting character is flagged with the Receive Overrun Error. Like the Parity Error bit, this bit can be cleared only by software command from the CPU.

#### 10.4 WAKE-UP FEATURE

The Super8 offers a powerful scheme to configure the UART receiver to interrupt only on certain special match conditions. Figure 10-2 shows the logic diagram for the scheme.



#### Figure 10-2. Logic Diagram for Wake-Up Feature

The pattern match logic can be used with or without the Wake-Up bit. The Wake-Up Match register and Wake-Up Mask register determine the character or characters that will generate a pattern match when detected at the receiver. If the Wake-Up bit is enabled, the pattern match occurs if the Wake-Up bit in the received character matches a pre-determined value, and the received character matches the value(s) specified in the Wake-Up Match and Wake-Up Mask registers. If the Wake-Up bit is disabled, the pattern match depends only on the character's value.

The Receive Data (UIOR) register is the receive buffer that is loaded if a new character is received and the previous character has been read by the CPU. The Wake-Up Match (WUMCH) register contains the match value. The Wake-Up Mask (WUMSK) register is used to mask out any selected bit positions in the WUMCH register. The Wake-Up Enable (WUENB) bit in the UART Transmit Control (UTC) register is enabled only if a match for the Wake-Up bit is also desired. If this is disabled, the scheme can still be used to look for a character match. The Receive Wake-Up Value (RWUVAL) bit in UART Mode A (UMA) register is the expected value of the Wake-Up bit; the Received Wake-Up bit (RWUIN) is the Wake-Up bit value received by the receiver.

The following cases show how the Wake-Up Detect (WUD) bit in the UART Receive Control (URC) register can be set by a match condition. However, the CPU is interrupted only if the Wake-Up Interrupt Enable (WUIE) bit in the UART Interrupt Enable (UIE) register is set to 1.

#### Case 1: WUENB = 1 (Wake-Up bit is enabled)

a) If Wake-Up bit match and WUMCH match (all 8 bits) is desired:

Set WUMSK = 1111 1111 (%FF) WUMCH = \_\_\_\_ (desired match value)

If WUMCH (bits 7-0) = UIO (bits 7-0) and RWUVAL = RWUIN

Then Wake-Up Detect (WUD) flag is set.

b) If Wake-Up bit match and WUMCH match (selected bit, i.e., bits
 5, 4, 1, 0) is desired:

Set WUMSK = 0011 0011 (%33) WUMCH = XX \_ XX \_ (desired match bits 5, 4, 1, 0)

If WUMCH (bits 5, 4, 1, 0) = UIO (bits 5, 4, 1, 0) and RWUVAL = RWUIN

Then Wake-Up Detect (WUD) flag is set.

c) If only a Wake-Up bit match is desired:

Set WUMSK = 0000 0000 (%00) WUMCH = XXXX XXXX (don't care)

IF RWUVAL = RWUIN

Then Wake-Up Detect (WUD) flag is set.

### Case 2: WUENB = 0 (Wake-Up bit is ignored)

```
a) If a match is desired for WUMCH (all 8 bits):
```

Set WUMSK = 1111 1111 (%FF) WUMCH = \_\_\_\_\_ (desired match value)

If WUMCH (bits 7-0) = UIO (bits 7-0)

Then Wake-Up Detect (WUD) flag is set.

b) If a match is desired on WUMCH (selected bits only, i.e., bits 4, 3, 2):

Set WUMSK = 0001 1100 (%1C) WUMCH = XXX\_ \_\_XX (desired match bits 4, 3, 2)

If WUMCH (bits 4, 3, 2) = UIO (bits 4, 3, 2)

Then Wake-Up Detect (WUD) flag is set.

c) If a match is always desired:

Set WUMSK = 0000 0000 (%00) WUMCH = XXXX XXXX (don't care)

If this character is received, the Wake-Up Detect (WUD) flag is always set. However, this will be ignored if the Wake-Up Interrupt Enable (WUIE) bit in the UART Interrupt Enable (UIE) register is disabled.

#### 10.5 AUTO-ECHO/LOOPBACK

As shown in Figure 10-3, the UARI can be configured to automatically transmit any data coming in at the Receive Data input pin  $(P3_0)$  RXD. This autoecho mode of operation is enabled by setting the Auto-Echo (AE) bit in the UARI Mode B (UMB) register to 1. In addition, the Transmit Data Select (TXDTSEL) bit in the UARI Transmit Control (UTC) register must be set to 1 for this mode to work correctly.

Similarly, the UART can be set in the local loopback mode by setting the Loopback Enable (LBENB) bit in the UMB register to 1. In loopback mode, the output of the transmitter is automatically routed to the receiver.



Figure 10-3. Auto-Echo/Loopback

In auto-echo mode, the transmitter can still be enabled; however, the transmitter data goes nowhere unless loopback is also enabled.

## 10.6 POLLED OPERATION

In a polled environment, the Receive Character Available (RCA) bit in the URC register must be monitored so the CPU can decide when to read a character. This bit is automatically cleared when the UIOR is read.

To prevent overwriting data in polled operations, the transmit buffer status must be checked before writing to the transmit buffer (UIOT). The Transmit Buffer Empty (TBE) bit in the UTC is set to 1 after completing the sending of a character.

#### 10.7 BAUD-RATE GENERATOR

The UART has its own on-chip programmable baudrate generator implemented as a 16-bit downcounter. The transmitter can receive its clocking signal from an external source (P2<sub>1</sub>) or the baudrate generator (BRG); the receiver clock can come from an external source (P2<sub>0</sub>) or the on-chip baud-rate generator.

If  $P2_1$  is not used as a Transmit Clock input, it can be used to output the transmit clock, the CPU clock, the output of the baud-rate generator, or as an I/O line.

The baud-rate generator consists of two 8-bit Time Constant registers, a 16-bit downcounter, and a flip-flop on the counter's output that produces a square wave.

On startup, the flip-flop is set to a high state, the value in the Time Constant registers is loaded into the Counter, and the Counter starts counting down. The output of the baud-rate generator toggles on reaching zero, the value in the Time Constant registers is again loaded into the Counter, and the process is repeated. The time constant can be changed at any time, but the new, value does not take effect until the next load of the Counter.

As shown in Figure 10-4, the output of the baudrate generator can be used as the receive clock, the transmit clock, or both. The transmitter and receiver can handle data at a rate of 1, 1/16th, 1/32nd, or 1/64th of the clock rate supplied to the receive and transmit clock inputs.

If  $P2_1$  (Port 2, Bit 1) is not used as transmit clock input, it may be used as an output. A multiplexer (MUX) provided at  $P2_1$  can be used to output various clocks or  $P2_1$  data; bits 6 and 7 of the UMB register determine the function of P2 when it is used as an output.



Figure 10-4, Baud-Rate Generator

## 10.8 UART INTERFACE PINS

The UART uses up to four Port 2 and 3 pins for interfacing with the external world. These are:

| P20 | Receive Clock  |
|-----|----------------|
| P30 | Receive Data   |
| P21 | Transmit Clock |
| P31 | Tranșmit Data  |

#### 10.9 UART CONTROL/MODE AND STATUS REGISTERS

The following sections and figures describe the UART Control/Mode and Status registers.

## 10.9.1 UART Data Register (UIOT & UIOR)

Writing to this register automatically writes the data in the Transmit Data register (UIOT); a read from this register gets the data from the UART Receive Data register (UIOR). The format of this register is shown in Figure 10-5.



Figure 10-5. UART Data Register

#### 10.9.4 UART Receive Control Register (URC)

The fields in this register (Figure 10-8) are:

**RCA. Receive Character Available (D**<sub>0</sub>**).** This is a status bit that is set to a 1 when data is available in the receive buffer (UIOR). When the CPU reads the receive buffer, it automatically clears

#### 10.9.2 Wake-Up Match Register (WUMCH)

Any character up to eight bits can be written into this register. The receiver detects a match between the received character and this character. The format of this register is shown in Figure 10-6.



#### Figure 10-6. Wake-Up Match Register

#### 10.9.3 Wake-Up Mask Register (WUMSK)

Any bit in the WUMCH register can be masked by writing a 0 into the corresponding bit in this register. The format of this register is shown in Figure 10-7.





this bit to O. A write to this bit position has no effect. A hardware reset forces this bit to O.

**RENB.** Receive Enable  $(D_1)$ . When this bit is set to 1, the receive operation begins. This bit should be set only after all other receive parameters are established and the receiver is completely initialized. This bit is cleared to a 0 by a hardware reset, which disables the receiver.





**PERR. Parity Error (D\_2).** This is a status bit. When parity is enabled, this bit is set to 1 and buffered with the character whose parity does not match the programmed parity (even/odd). This bit is latched so that once an error occurs, it remains set until it is cleared to 0 by writing a 1 to this bit position. A hardware reset forces this bit to 0.

**OVERR. Overrun Error**  $(D_3)$ . This status bit indicates that the receive buffer has not been read and another character has been received. Only the character that has been written over is flagged with this error; once set, this bit remains set until cleared to 0 by writing a 1 to this bit position. A hardware reset forces this bit to 0.

FERR. Framing Error  $(D_4)$ . This is a status bit. If a framing error occurs (no stop bit where expected), this bit is set for the receive character in which the framing error occurred. This bit remains set until cleared to 0 by writing a 1 to this bit position. A hardware reset forces this bit to 0.

**BRKD. Break Detect (D\_5).** This is a status bit that is set at the beginning and the end of a break sequence in the receive data stream. It stays set to 1 until cleared to 0 by writing a 1

1 = BREAK INTERRUPT ENABLE

1 = RECEIVE ERROR INTERRUPT





**RCAIE.** Receive Character Available Interrupt Enable ( $D_0$ ). If this bit is set to 1, then a Receive Character Available status in the URC register will cause an interrupt request. In a DMA receive operation, if this bit is set to 1, then an interrupt request will be issued only if an End-of-Process (EOP) of the DMA counter is also set. If it is not set, a Receive Character Available status causes no interrupt. A hardware reset forces this bit to 0.

ENABLE

**RDMAENB. Receive DMA Enable (D1).** When this bit is set to 1, the DMA function is enabled for the UARI receiver. Whenever a Receive Character Available signal in the URC register is true, a DMA request will be made. When the DMA channel gains control of the bus, it will transfer the received data to the register file or the external memory. A hardware reset forces this bit to 0.

= TRANSMIT INTERRUPT ENABLE

1 = ZERO COUNT INTERRUPT ENABLE

**TIE. Transmit Interrupt Enable (D2).** If this bit is set to 1, then a Transmit Buffer Empty signal in the UTC register will cause an interrupt request. In a DMA transmit operation, if this bit is set to 1, then an interrupt request will be issued only if an End-of-Process (EOP) of the DMA counter is also set. If it is not set, a Transmit Buffer Empty signal causes no interrupt. A hardware reset forces this bit to 0.

**ZCIE. Zero Count Interrupt Enable (D**<sub>3</sub>). If this bit is set to 1, a baud-rate generator Zero Count status in the UIC register will cause an interrupt request. A hardware reset forces this bit to 0.

to this bit position. A hardware reset forces this bit to 0. See note in section 10.9.5 for more information.

**CCD. Control Character Detect (D<sub>6</sub>).** This status bit is set any time an ASCII control character is received in the receive data stream. It stays set until cleared to 0 by writing a 1 to this bit position. (An ASCII control character is any character that has bits 5 and 6 set to 0.) A hardware reset forces this bit to 0.

**NUD. Wake-Up Detect (D7).** This status bit is set any time a valid wake-up condition is detected at the receiver. It stays set until cleared to 0 by writing a 1 to this bit position. The wake-up condition can be satisfied in many possible ways by the Wake-Up bit, Wake-Up Match register, and Wake-Up Mask register. See the Wake-Up Feature section (section 10.4) for a more detailed explanation. A hardware reset forces this bit to 0.

## 10.9.5 UART Interrupt Enable Register (UIE)

This register contains the individual status and data interrupt enables (Figure 10-9). The fields in this register are:

620

**REIE. Receive Error Interrupt Enable (D**<sub>4</sub>**).** If this bit is set to 1, any receive error condition will cause an interrupt request. Possible receive error conditions include parity error, overrun error, and framing error. A hardware reset forces this bit to 0.

**BRKIE. Break Interrupt Enable (D5).** If this bit is set to 1, a transition in either direction on the break signal will cause an interrupt request. A hardware reset forces this bit to 0.

Note: A break signal is a sequence of Os. When all the required bits, parity bit, wake-up bit, and stop bits are Os, the receiver immediately recognizes a break condition (not a framing error) and causes Break Detect (BRKD) to be set and an interrupt request. At the end of the break signal, a zero character is loaded into the Receive Data register (UIOR) and Break Detect (BRKD) is set again, along with another interrupt request. **CCIE. Control Character Interrupt Enable (D**<sub>6</sub>**).** If this bit is set to 1, then an ASCII Control Character Detect signal in the URC register will cause an interrupt. A hardware reset forces this bit to 0.

WUIE. Wake-Up Interrupt Enable (D7). If this bit is set to 1, then any of the wake-up conditions that set the Wake-Up Detect bit (WUD) in the URC register will cause an interrupt request. A hardware reset forces this bit to 0.

#### 10.9.6 UART Mode A Register (UMA)

This register controls the configurations of the receiver/transmitter that are not likely to change on a dynamic basis. The fields in this register (Figure 10-10) are:



## Figure 10-10. UART Mode A Register

**TWUVAL. Transmit Wake-Up Value**  $(D_0)$ . If the wake-up mode is enabled, then the value in this bit position is transmitted along with the character at the appropriate time by the transmitter.

**RWUVAL. Receive Wake-Up Value (D\_1).** If the wakeup mode is enabled, then the receiver expects a wake-up bit after the parity bit in the incoming data stream and the value is compared with this bit value. For further explanation of how this is used, see the Wake-Up Feature section (Section 10.4).

**EVNPAR. Even Parity (D\_2).** This bit determines the type of parity used by both the receiver and the

transmitter. If this bit is set to 0, odd parity is used; if this bit is set to 1, then even parity is used. If the Parity Enable (PARENB) bit in this register is not enabled, then this bit has no effect.

**PARENB.** Parity Enable  $(D_3)$ . When this bit is set to 1, an additional bit position beyond those specified in the bits/character control is added to the transmitted data and is expected in the received data. The received parity bit is transferred to the CPU as a part of the data unless eight bits per character are used. If this bit is set to 0, the parity feature is disabled.

#### UART

**BPC1, BPC0. Bits Per Character**  $(D_5, D_4)$ . This field determines the number of bits per character for both the transmit and the receive sections. The character bits are right-justified with the least significant bit transmitted or received first. The field is coded as shown in Table 10-1.

| Tab1 | e  | 10-1.          | Character Siz | ze | Fie | eld . | Encodin | g |
|------|----|----------------|---------------|----|-----|-------|---------|---|
|      | Dş | D <sub>4</sub> | Character     | Si | ze  | in    | Bits    |   |
|      | 0  | 0              |               | 5  |     |       |         |   |
|      | Ó  | 1              |               | 6  |     |       |         |   |
|      | 1  | 0              |               | 7  |     |       |         |   |
|      | 1  | 1              |               | 8  |     |       |         |   |

CR1, CR0. Clock Rate  $(D_7, D_6)$ . This field specifies the multiplier between the clock and the data rates. Table 10-2 shows how this field is coded.

| Table 10-2. | Clock | Rate | Field | Encoding |
|-------------|-------|------|-------|----------|
|-------------|-------|------|-------|----------|

| D7 | D <sub>6</sub> | Mode | Description                 |  |  |  |  |  |
|----|----------------|------|-----------------------------|--|--|--|--|--|
| 0  | 0              | 1 ×  | Clock rate = 1 x data rate  |  |  |  |  |  |
| 0  | 1              | 16 × | Clock rate = 16 x data rate |  |  |  |  |  |
| 1  | 0              | 32 × | Clock rate = 32 x data rate |  |  |  |  |  |
| 1  | 1              | 64 × | Clock rate = 64 x data rate |  |  |  |  |  |



Figure 10-11. UART Transmit Control Register

#### 10.9.7 UART Transmit Control Register (UTC)

This register contains the status and command bits needed to control the transmit section of the UART. The fields in this register (Figure 10-11) are:

**TDMAENB. Transmit DMA Enable (D**<sub>0</sub>**).** When this bit is set to 1, it enables the DMA function for the UART transmit section. If this bit is set and the Transmit Buffer Empty signal becomes true, then a DMA request is made. When the DMA channel gains control of the bus, it transfers bytes from the external memory or the register file to the UART transmit section. A hardware reset forces this bit to 0.

**TBE. Transmit Buffer Empty (D**<sub>1</sub>). This status bit is set to 1 whenever the transmit buffer is empty. It is cleared to 0 when a data byte is written in the transmit buffer. A hardware reset forces this bit to 1.

**ZC. Zero Count (D<sub>2</sub>).** This status bit is set to 1 and latched when the Counter in the baud-rate generator reaches the count of 0. This bit can be cleared to 0 by writing a 1 to this bit position. A hardware reset forces this bit to 0.

**TENB. Transmit Enable (D3).** Data is not transmitted until this bit is set to 1. When cleared to 0, the Transmit Data pin continuously outputs 1s unless Auto-Echo mode is selected. This bit should be cleared only after the desired transmission of data in the buffer is completed. A hardware reset forces this bit to 0.

WUENB. Wake-Up Enable (D4). If this bit is set to 1, wake-up mode is enabled for both the transmitter and the receiver. The transmitter adds a bit beyond those specified by the bits/character and the parity. This added bit has the value specified in the Transmit Wake-Up Value (TWUVAL) in the UMA register. The receiver expects a Wake-Up bit value in the incoming data stream after the parity bit and compares this value with that specified in the Received Wake-Up Value (RWUVAL) bit in the UMA register. The resulting action depends on the configuration of the Wake-Up feature. A more complete description is given in the Wake-Up Feature section (section 10.4). A hardware reset forces this bit to 0.

**STPBIS. Stop Bits (D5).** This bit determines the number of stop bits added to each character transmitted from the UART transmit section. If this bit is a 0, then one stop bit is added. If this bit

UART

is a 1, then two stop bits are added. The receiver always checks for at least one stop bit. A hardware reset forces this bit to 0.

**SENBRK. Send Break**  $(D_6)$ . When set to 1, this bit forces the transmit section to continuously output Os, beginning with the following transmit clock, regardless of any data being transmitted at the time. This bit functions whether or not the transmitter is enabled. When this bit is cleared to 0, the transmit section continues to send the contents of the Transmit Data register. A hardware reset forces this bit to 0.

**TXDISEL. Transmit Data Select (D7).** This bit has an effect only if port pin  $P3_1$  is configured as an

output. If this bit is set to 1, the serial data coming out of the transmit section is reflected on the  $P3_1$  pin. If this bit is set to 0, then  $P3_1$  acts as a normal port and  $P3_1$  data is reflected on the  $P3_1$  pin. A hardware reset forces this bit to 0.

#### 10.9.8 UART Mode B Register (UMB)

This register (Figure 10-12) contains the necessary status and command bits for the baud-rate generator, transmit clock select, auto-echo and loopback enable. The fields are as follows:



Figure 10-12. UART Mode B Register

**LBENB.** Loopback Enable  $(D_0)$ . Setting this bit to 1 selects the local loopback mode of operation. In this mode, the data output from the transmit section is also routed back to the receive section. For meaningful results, the frequency of the transmit and receive clocks must be the same. A hardware reset forces this bit to 0.

**BRGENB. Baud-Rate Generator Enable (D\_1).** This bit controls the operation of the baud-rate generator. The Counter in the baud-rate generator is enabled for counting when this bit is set to 1 and disabled for counting when this bit is set to 0. A hardware reset forces this bit to 0.

**BRGSRC. Baud-Rate Generator Source (D2).** This bit selects the source of the clock for the baud-rate generator. If this bit is set to 0, the baud-rate generator clock comes from the receive clock pin  $(P2_0)$ . If this bit is set to 1, the clock for the baud-rate generator is the CPU clock divided by two (XTAL clock divided by four). A hardware reset forces this bit to 0.

**TCIS. Transmit Clock Input Select (D3).** This bit selects the source for the transmit section clock input. If TCIS is cleared to 0, the source is the transmit clock pin (P2<sub>1</sub>). If it is set to 1, then the source is the baud-rate generator output. A hardware reset forces this bit to 0.

**RCIS. Receive Clock Input Select**  $(D_{4})$ . This bit selects the source for the receive section clock input. If this bit is cleared to 0, the source is the receive clock pin (P2<sub>0</sub>). If it is set to 1, then the source is the baud-rate generator output. A hardware reset forces this bit to 0.

AE. Auto-Echo  $(D_5)$ . Auto-echo mode of operation is enabled by setting this bit to 1. In this mode, the data coming in on the receive data pin is reflected out on the transmit data pin. The receive section still listens to the receive data input; however, the data from the transmit section goes nowhere. See section 10.6 for a more detailed description of this function. A hardware reset forces this bit to 0. **COS1, COS0.** Clock Output Select  $(D_7-D_6)$ . This field determines the source that drives the transmit clock pin if P2<sub>1</sub> is configured as an

output. A hardware reset forces this field to 00. Table 10-3 shows the coding of this field.

|                                                               |                                                | Table 1                               | 0-3. Transmit Clo                         | ock Source Field Encoding                                                                                       |
|---------------------------------------------------------------|------------------------------------------------|---------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                                                               | D <sub>7</sub>                                 | D <sub>6</sub>                        | Output Source                             |                                                                                                                 |
|                                                               | 0                                              | 0                                     | P21 Data                                  |                                                                                                                 |
|                                                               | 0                                              | 1                                     | System clock ()                           | (TAL frequency divided by 2)                                                                                    |
| •                                                             | 1                                              | 0                                     | Baud-rate gener                           | rator output                                                                                                    |
|                                                               | 1                                              | 1                                     | Transmit data m                           | rate                                                                                                            |
| 10.9.9 UART Baud<br>Register (UBG)                            | -Rate Gen                                      | erator                                | Time Constant                             | value does not take effect until the next time constant is loaded into the downcounter.                         |
| This register cont                                            | ains the                                       | high                                  | and low bytes                             | The formula for determining the appropriate time                                                                |
| (Figure 10-13) for                                            | the 16-bi                                      | it time                               | constant used                             | constant for a given baud rate is shown below,                                                                  |
| to generate the d                                             | lesired ba                                     | aud rat                               | e. The time                               | with the desired rate in bits per second and the                                                                |
| constant can be cha                                           | anged at a                                     | any tim                               | e, but the new                            | baud-rate clock period in seconds.                                                                              |
|                                                               |                                                |                                       |                                           | 1                                                                                                               |
| t                                                             | time const                                     | ant = _                               |                                           |                                                                                                                 |
|                                                               |                                                | (                                     | 2 x baud rate x n                         | x BRG input clock period)                                                                                       |
|                                                               | where h=1,                                     | 16, 22,0                              | or 64 x the clock                         | rate selected in UMA register K2>U                                                                              |
| R248 BANK 1 (<br>UART BAUD-RATE                               | F8) UBGH<br>GENERATOR                          |                                       |                                           | R249 BANK 1 (F9) UBGL<br>UART BAUD-RATE GENERATOR                                                               |
| D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D | D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D | 0                                     |                                           | $\begin{array}{ c c c c c c c c c } \hline D_7 & D_6 & D_5 & D_4 & D_3 & D_2 & D_1 & D_0 \\ \hline \end{array}$ |
|                                                               |                                                | HIGH BY                               | TE (UBG <sub>8</sub> -UBG <sub>15</sub> ) | LOW BYTE (UBG0-UBG7)                                                                                            |
|                                                               | Figur                                          | e 10-13.                              | UART Baud-Rate Ge                         | enerator Time Constant Register                                                                                 |
|                                                               |                                                | ,                                     |                                           |                                                                                                                 |
|                                                               |                                                |                                       |                                           | ,                                                                                                               |
|                                                               |                                                |                                       |                                           |                                                                                                                 |
| P <sub>2</sub>                                                |                                                | · · · · · · · · · · · · · · · · · · · |                                           | (÷1)                                                                                                            |
|                                                               |                                                |                                       |                                           |                                                                                                                 |
|                                                               |                                                |                                       | BAUD-RATE O<br>GENERATOR X                | ÷16, 32, 64                                                                                                     |
|                                                               | ç                                              | <u>}</u> Г                            | (BRG OUT                                  |                                                                                                                 |
|                                                               |                                                | BRG                                   |                                           | CLOCK RATE (UMA)                                                                                                |
|                                                               | ÷2                                             | SOURCE                                | (UMB)                                     |                                                                                                                 |
| ,                                                             |                                                |                                       |                                           |                                                                                                                 |
|                                                               | sγ                                             | STEM CLOO                             | ж   Т                                     |                                                                                                                 |

- CLOCK OUTPUT SELECT (UMB)

(00) PORT 2 DATA (01) SYSTEM CLOCK

(10) (11)

мих

Figure 10-14 . Baud-Rate Generator

(÷1)

TRANSMIT CLOCK SELECT (UMB) UART

P<sub>21</sub>

## Chapter 11 DMA Channel

## 11.1 INTRODUCTION

The Super8 has an on-chip Direct Memory Access (DMA) channel to provide high bandwidth data transmission capabilities that can be used by the UART receive or transmit section or by Handshake Channel 0.

The DMA channel can transfer data between the peripheral device and contiguous locations in either the register file or external data memory.

| UART Receiver       | > | Register file or<br>data memory |
|---------------------|---|---------------------------------|
| UART Transmitter    | < | Register file or<br>data memory |
| Handshake Channel O | < | Register file or<br>data memory |
| Handshake Channel O | > | Register file or<br>data memory |

Prior to enabling the DMA channel, the starting register address for the block to be transferred must be present in register  $C1_H$  or the starting memory address must be present in register  $C0_H$  (high byte) and  $C1_H$  (low byte). Registers  $C0_H$  and  $C1_H$  themselves can only be accessed as part of the working register group. The address is auto-incremented after each DMA-controlled transfer.

The DMA Count registers (R240 and R241, Bank 1) hold the 16-bit count that determines the number of transactions the DMA channel is to perform. The count loaded should be n-1 to perform n byte transfers. An interrupt can be generated when the count is exhausted.

DMA transfers to or from the register file take six CPU clock cycles; DMA transfers to or from memory take ten CPU clock cycles, excluding wait states.

#### 11.2 DMA CONTROL REGISTERS

The control bits that link the DMA channel to the UART or an I/O port are the Transmit DMA Enable (TDMAENB) bit in the UART Transmit Control (UTC) register for the transmitter, the Receive DMA Enable (RDMAENB) bit in the UART Interrupt Enable (UIE) register for the receiver, and the DMA Enable bit (D<sub>2</sub>) in the Handshake O Control register for the I/O ports. Only one of these three enable bits should be set at a given time. If Handshake Channel 0 is linked to the DMA channel, the data transfer direction is determined by the direction of the handshake.

A bit in the External Memory Timing register, called DMA INT/EXT, controls whether DMA transfers access the register file or external data memory. When this bit is cleared to 0, transfers are to/ from the register file. When this bit is set to 1, transfers are to/from external data memory. See Figure 11-1.





## 11.3 DMA AND THE UART RECEIVER

The Receive DMA Enable bit (RDMAENB) in the UIE register (R237) of the UART is first set to 1 to link the DMA to the UART receiver.

Data received at the UART receiver is handled by the DMA as soon as the Receive Character Available (RCA) status bit of the URC register (R236) of the UART is set to 1. The DMA reads data from the UIO register of the UART and then clears the RCA bit to prepare the UARI receiver to receive new data. The data is then stored at the location whose address is contained in the DMA address reaister (RR192). The DMA count at RR240, Bank 1, is decreased by 1 and the DMA address register is increased by 1. When the DMA count is negative, an interrupt request (IRQ6, vector address 20, 21) is generated at the UART Receive section if the Receive Character Available Interrupt Enable bit of the UIE register of the UARI (R237) is set to 1.

The UARI continues to receive new data and the DMA responds to the RCA bit as described above until an interrupt is generated due to a negative DMA count.

#### 11.4 DHA AND THE UART TRANSMITTER

First, the Transmit DMA Enable (TDMAENB) bit of the UTC register (R235) of the UART is enabled to link the DMA to the UART transmitter.

Upon transmit, the Transmit Buffer Empty status bit (TBE) in the UTC register (R235) of the UARI is set to 1. The DMA then transfers the data at the location whose address is contained in the DMA address register (RR192) to the UIO register (R239) of the UART.

The TBE bit is then cleared to 0. The DMA count at RR240, Bank 1, is decreased by 1 and the DMA address register is increased by 1. When the DMA count is negative, the DMA issues an End-of-Process (EOP) signal to the UART. The UART grants an interrupt request (IRQ1, vector address 26, 27) to the Super8 if the Transmit Interrupt Enable (TIE) bit of the UIE register (R237) of the UART is set to 1.

The UARI transmitter continues its operation with the new data in the UIO register and the DMA responds to the TBE bit as described above until an interrupt is generated due to a negative DMA count.

#### 11.5 DMA AND HANDSHAKE CHANNEL O

The DMA can be configured with Handshake Channel O to transfer data from register file or data memory to 1/O devices or vice versa through Port 1 or Port 4. Handshake Channel O can be in either fully interlocked mode or strobed mode as controlled by the Handshake O Control register (R244). The direction of DMA transfer is determined by the handshake direction, which is the direction of the chosen port.

#### 11.5.1 DMA WRITE (INPUT HANDSHAKE CHANNEL 0)

The I/O device transfers data to register file or data memory through Handshake Channel O and the DMA channel.

The Handshake Channel O Enable and DMA Enable bits of the Handshake O Control (HOC) register (R244) should be first set to 1. When the I/O device outs data on the port specified in the HAC register and activates DAV to go from high to low as in Figures 8-11 and 8-13, the DMA transfers data on the port to the specified address in the DMA address register (RR192). The DMA count at RR240. Bank 1, is decreased by 1 and the DMA address reqister is increased by 1. When the DMA count is negative, the DMA issues an End-of-Process (EOP) signal to Handshake Channel O. Handshake Channel O grants an interrupt request (IRQ4) to the Super8. The handshake output at pin 25 is the same as described in Figures 8-11 and 8-13 and the DMA is waiting for the I/O device to put data on the port and activate the DAV signal again.

## 11.5.2 DMA READ (OUTPUT HANDSHAKE CHANNEL O)

Data is transferred from register file or data memory to the I/O device through the DMA channel and Handshake Channel O.

The Handshake Channel O Enable and DMA Enable bits of the Handshake O Control (HOC) register (R244) should be first set to 1. The handshake direction should be set by choosing the direction of the port specified in the HOC register.

The DMA sequence should always begin by writing the first byte of data to the port to start the DMA. This is an important process, otherwise the DMA is not activated when Handshake Channel 0 is not yet activated. The DMA starting address in the DMA address register (RR192) should now be set at the second byte of the data block. The I/O device should then read that first byte of data and store it away as in Figures 8-12 and 8-14. The DMA is then activated.

## 11.5.2.1 FULLY INTERLOCKED MODE

At State 3 of Figure 8-12, the DMA reads the data at the address specified in the DMA address register (RR192) and transfers it to the port. The DMA count at RR240, Bank 1, is decreased by 1 and the DMA address register is increased by 1. When the DMA count is negative, the DMA issues an End-of-Process (EOP) signal to Handshake Channel 0. Handshake Channel 0 then grants an interrupt request (IRQ4) to the Super8.

The DMA and handshake process continues as in Figure 8-12 until an interrupt is caused by a negative DMA count.

## 11.5.2.2 STROBED MODE

After the first writing of the first byte of data to the port as in Figure 8-14, the DMA is activated at the end of strobe time. The DMA reads the data at the address specified in the DMA address register (RR192) and transfers it to the port. The DMA count at RR240, Bank 1, is decreased by 1 and the DMA address register is increased by 1. When the DMA count is negative, the DMA issues an End-of-Process (EOP) signal to Handshake Channel 0. Handshake Channel 0 then grants an interrupt request (IRQ4) to the Super8.

The handshake operation continues as in Figure 8-14 and the DMA transfers new data to the port only at the end of strobe time. The DMA stops when an interrupt is activated by a negative DMA count.



Figure 11-2. Interrupts and the DMA

## 12.1 INTRODUCTION

The 48-pin Super8 has 40 programmable I/O pins, some of which are configurable as an external memory interface. A description of the pins and their functions follows (see Figure 12-1).

#### 12.2 PIN DESCRIPTIONS

**A5.** Address Strobe (output, active low, 3-state). A5 is pulsed low once at the beginning of each machine cycle. For external memory accesses, the rising edge of A5 indicates that addresses, R/W, and DM signals are valid. Under program control, A5 can be placed in a high impedance state along with Ports 0 and 1, D5, R/W, and DM if used.

**D5. Data Strobe (output, active low, 3-state).** D5 provides timing for data movement to or from Port 1 for each external memory transfer. During a

# Chapter 12 External Interface

write cycle, data out is valid at the leading edge of  $\overline{\text{DS}}$ ; during a read cycle, data in is valid prior to the trailing edge of  $\overline{\text{DS}}$ .  $\overline{\text{DS}}$  can be placed in a high-impedance state along with Ports 0 and 1,  $\overline{\text{AS}}$ , R/W, and  $\overline{\text{DM}}$  if used.

**R/W.** Read/Write (output, 3-state). R/W determines the direction of data transfer for external memory transactions. R/W is low during write operations and high during all other operations. R/W can be placed in a high-impedance state along with Ports 0 and 1,  $\overline{\text{AS}}$ ,  $\overline{\text{DS}}$ , and  $\overline{\text{DM}}$  if used.

POG-PO7, P1G-P17, P2G-P27, P3G-P37, P4G-P47. I/O Port Lines (inputs/outputs, TIL-compatible). These I/O lines provide five 8-bit I/O ports that can be configured under program control for I/O or external memory interfacing. Ports O and 1 can be placed in a high-impedance state under program control, along with AS, DS, R/W, and DM if used.



Figure 12-1. Pin Functions and Assignments

#### External Interface

**RESET.** Reset (input, active low). RESET is used to initialize the Super8. When RESET is deactivated, program execution begins from program address  $0020_{\text{H}}$ . RESET is also used to enable the Super8 test mode.

XTAL1, XTAL2. Crystal (oscillator input/output). XTAL1 and XTAL2 are used to connect a parallel resonant crystal or external clock source to the on-board clock oscillator and buffer.

#### 12.3 CONFIGURING FOR EXTERNAL MEMORY

Before external memory can be referenced in a ROM-based part, Ports 0 and 1 must be properly configured. The minimum bus configuration uses Port 1 as a multiplexed address/data bus  $(AD_0-AD_7)$  with access to 256 bytes of external memory. In this configuration, the eight lower order address bits  $(A_0-A_7)$  are multiplexed with the eight data bits  $(D_0-D_7)$ .

Additional address lines can be output on the Port O pins, where bit O of that port corresponds to Ag, bit 1 to Ag, and so on. The pins of Port O can be defined as memory address lines or 1/0 lines on a bit-by-bit basis, via programming of the Port O Mode register (R240, Bank O). This ensures the efficient use of the 1/0 pins, allowing the Super8 to address various sizes of external memory using no more pins than necessary. Port O pins not configured for address lines can be used as 1/0 lines.

Configuring Port 1 for external memory is accomplished by writing the appropriate bits in the Port Mode register, R241 in Bank 0 (Figure 12-2).



Figure 12-2. Configuring Port 1 for External Memory





Configuring Port O for external memory is accomplished in a similar manner, using Port O Mode Register, R24O in Bank O (Figure 12-3).

Once Port 1 is configured as an address/data port, it is no longer usable as a general-purpose 1/0port. Attempting to read Port 1 returns "FF<sub>H</sub>"; writing has no effect. Similarly, if Port 0 is configured for address lines  $A_8-A_{15}$ , it is no longer usable as a general-purpose 1/0 port; however, if not all of the bits are defined as address lines, the remaining bits are still accessible as an 1/0 port. Reading Port 0 will return the port data in those positions defined as 1/0. The positions defined as address will return the value on the external pins which, under normal loading, will be the address.

After setting the modes of Ports 0 and 1 for external memory, the next three bytes must be fetched from internal memory.

An external memory interface may be 3-stated under program control by setting bit 7 of the System Mode register, R222 (Figure 12-4).

|    | SY             | R2<br>STEN     | 222 (E<br>1 MOI | DE) S'<br>DE RE | YM<br>EGIS1    | ER |    |                                   |
|----|----------------|----------------|-----------------|-----------------|----------------|----|----|-----------------------------------|
| D7 | D <sub>6</sub> | D <sub>5</sub> | D4              | D <sub>3</sub>  | D <sub>2</sub> | D1 | Do |                                   |
| Τ  |                |                |                 |                 |                |    |    | 3-STATE EXTERNAL MEMORY INTERFACE |



When this bit is set to 1, the external memory interface, including  $\overline{AS}$ ,  $\overline{DS}$ ,  $R/\overline{W}$  and  $\overline{DM}$ , is 3-stated. A hardware reset forces this bit to a 0. The external memory interface can but should not be tri-stated in the ROMLess parts.

In Super8 parts with on-chip ROM, a hardware reset configures. Ports 0 and 1 as input ports and instruction execution begins at location  $0020_{\rm H}$ , which is within the on-chip ROM.

In the ROMless parts, a hardware reset configures Port O pins POn-POA as address out and pins PO5-PO7 as inputs; Port 1 is configured as an address/data port, allowing access to 8 Kbytes of memory. If external memory greater than 8 Kbytes is desired, additional address lines must be configured in Port O. Since Port O lines are initially configured as inputs, they will float and their logic state will be unknown until an initialization routine is executed that configures Port O. This initialization routine must reside within the first 8 Kbytes of executable code and must be physically mapped into memory by externally forcing the Port O address lines to a known state.

#### 12.4 EXTERNAL STACKS

The Super8 architecture supports stack operations in either the register file or in data memory. A stack's location is determined by setting bit 1 in the External Memory Timing register, R254, Bank O (Figure 12-5).



#### Figure 12-5. External Memory Timing

The instruction used to change the stack selection bit should not be immediately followed by an instruction that uses the stack, since this will cause indeterminate program flow. Interrupts should be disabled when changing the stack selection bit.

## 12.6 BUS OPERATION

Typical data transfers between the Super8 and external memory are illustrated in Figures 12-7 and 12-8. Machine cycles can vary from six to twelve external clock periods depending on the operation being performed. The notations used to describe the basic timing periods of the Super8



The two external memory spaces, data and program, can be addressed as a single memory space or as two separate spaces. If the memory spaces are separated, program memory and data memory are logically selected by the Data Memory select output (DM). DM is made available on Port 3, line 5 (P3<sub>5</sub>) by setting bit D3 in the Port Mode register to 1 (Figure 12-6).



Figure 12-6. Data Memory

are machine cycles (Mn), timing states (Tn), and clock periods. All timing references are made with respect to the output signals AS and DS. The clock is shown for clarity only and does not have specific timing relationships with other signals; the clock signal shown is the external clock, which has twice the frequency of the internal CPU clock.





630



Figure 12-8. External Memory Write Cycle

## 12.6.1 Address Strobe (AS)

All transactions start with Address Strobe ( $\overline{AS}$ ) being driven low and then raised high by the Super8. The rising edge of  $\overline{AS}$  indicates that Read/Write ((R/W), Data Memory ( $\overline{DM}$ ), and the addresses output from Ports 0 and 1 are valid. The addresses output via Port 1 typically need to be latched during  $\overline{AS}$ , whereas Port 0 address outputs, if used, remain stable throughout the machine cycle.

## 12.6.2 Data Strobe (D5)

The Super8 uses Data Strobe ( $\overline{DS}$ ) to time the actual data transfer. For write operations (R/W = low), a low on  $\overline{DS}$  indicates that valid data is on the Port 1 AD<sub>0</sub>-AD<sub>7</sub> lines. For read operations (R/W = high), the address/data bus is placed in a high-impedance state before driving  $\overline{DS}$  low so that the addressed device can put its data on the bus. The Super8 samples this data prior to raising  $\overline{DS}$  high.

### 12.6.3 External Memory Operations

Whenever the Super8 is configured for external memory operations, the addresses of all internal

program memory references appear on the external bus. This should have no effect on the external system since the bus control line  $\overline{\text{DS}}$  remains in its inactive high state.  $\overline{\text{DS}}$  becomes active only during external memory references.

#### 12.7 EXTENDED BUS TIMING

The Super8 can accommodate slow memory access and cycle times by three different methods that give the user much flexibility in the types of memory available.

#### 12.7.1 Software Programmable Wait States

The Super8 can stretch the Data Strobe (DS) timing automatically by adding one, two, or three internal clock periods. This is under program control and applies only to external memory cycles. Internal memory cycles still operate at the maximum rate. The software has independent control over stretched Data Strobe for external memory (i.e., the software can set up one timing for program memory and a different timing for data memory). Thus, program and data memory may be made up of different kinds of hardware chips, each requiring its own timing.

## 12.7.2 Slow Memory Timing

Another feature of the Super8 that is useful in interfacing with slow memories is the Slow Memory Timing option. When this option is enabled, the normal external memory timing is slowed by a factor of two (bus clock = CPU clock divided by two). All memory times for set-up, duration, hold, and access times are essentially doubled. This feature can also be used with the programmed automatic wait states described above. Programmed wait states can still be used to stretch the Data Strobe time by one, two, or three internal clock times (not two, four, or six) when Slow Memory Timing is enabled.

#### 12.7.3 Hardware Wait States

Still another Super8 feature is an optional external WAIT input using port pin P34. The WAIT input function can be used with either or both of the above two features. Thus the Data Strobe width will have a minimum value determined by the number of programmed wait states selected and/or by Slow Memory Timing. The WAIT input provides the means to stretch it even further. The WAIT input is sampled each internal clock time and, if held low, can stretch the Data Strobe by adding one internal clock period to the Data Strobe time for an indefinite period of time. All of the extended bus timing features are programmed by writing the appropriate bits in the External Memory Timing register (Figure 12-9).

| ЕХТ | F              | R254<br>L ME   | BANK | (O (FE<br>Y TIN | E) EM          | T<br>REGI      | STER           |                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------------|----------------|------|-----------------|----------------|----------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7  | D <sub>6</sub> | D <sub>5</sub> | D4   | D3              | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | , î                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |                |                | ,    |                 |                | -              |                | DATA MEMORY AUTOMATIC WAITS           00 = NO WAITS           01 = 1 WAIT           10 = 2 WAITS           11 = 3 WAITS           PROGRAM MEMORY AUTOMATIC WAITS           00 = NO WAITS           01 = 1 WAIT           10 = 2 WAITS           11 = 3 WAITS           11 = 3 WAITS           10 = 2 WAITS           11 = 3 WAITS           SLOW MEMORY TIMING           0 = DISABLED           1 = ENABLED           0 = P34 IS NORMALI //O |
|     |                |                |      |                 |                |                |                | 1 = P34 IS EXTERNAL WAIT INPUT                                                                                                                                                                                                                                                                                                                                                                                                               |

Figure 12-9. External Memory Timing Register

## 12.8 INSTRUCTION TIMING

The high throughput of the Super8 is due, in part, to the use of instruction pipelining, where the instruction fetch and execution cycles are overlapped. During the execution of the current instruction, the opcode of the next instruction is fetched, as illustrated in Figure 12-10.



Figure 12-10. Instruction Pipelining

## External Interface

Figures 12-11 through 12-14 show typical instruction cycle timing for instructions fetched from external memory. All instruction fetch cycles have the same machine timing regardless of whether the memory is internal or external except when external memory timing is extended. In order to calculate the execution time of a program, the internal clock periods shown in the cycles column of the instruction formats in the Instruction Set (Chapter 5) should be added. Pipeline cycles are transparent to the user and should be ignored. Each cycle represents two cycles of the crystal or input clock.







Figure 12-12. Typical Instruction Cycle Timing (Two Byte Instruction)

633



Figure 12-13. Typical Instruction Cycle Timing (Three Byte Instruction)





~

addressing mode: The way in which the location of an operand is specified. There are seven addressing modes: Register, Indirect Register, Indexed, Direct Address, Indirect Address, Relative Address, and Immediate.

auto-echo mode: In this UART mode, the data coming in on the Receive Data pin is reflected out on the Transmit Data pin. The receive section still listens to the receive data input; however, the data from the transmit section goes nowhere.

**base address:** The address used, along with an index and/or displacement value, to calculate the effective address of an operand. The base address is located in a general-purpose register, the Program Counter, or the instruction.

**baud-rate generator:** The UART has its own on-chip programmable baud-rate generator that consists of two 8-bit Time Constant registers that hold the time constant value, a 16-bit Timer/Counter that counts down, and a flip-flop at the output producing a square wave.

**bi-value mode:** A Super8 counter/timer operating mode wherein the Time Constant and Capture registers alternate in loading the counter.

**byte:** A data item containing 8 contiguous bits. A byte is the basic data unit for addressing memory and peripherals.

**capture:** A "capture on external event" feature of the Super8 that takes a snapshot of the counter when a certain event occurs.

data memory: A memory address space that can hold only data to be read or written, not instruction code; data memory is always external to the Super8.

**Deskew Counter:** A 4-bit counter in each handshaking channel that is used to count processor clocks between the time that valid data is available at the port and the handshake signal indicates that data is available.

Direct Address (DA) addressing mode: In this mode, the effective address is contained in the instruction.

## Glossary

**Direct Memory Access (DMA):** An on-chip channel that provides high-speed transfers of data directly between memory and peripheral devices.

**exception:** A condition or event that alters the usual flow of instruction processing. The Super8 CPU supports two types of exception: reset and interrupts.

extended bus timing: The Super8 has the capability of stretching the Data Strobe timing by 1, 2, or 3 internal clock periods during external memory accesses. The software can set up one timing for program memory and a different timing for data memory.

fast interrupt processing: Fast interrupt processing completes the interrupt servicing in 6 clock periods instead of the usual 22.

Flag register: This register is used to supply the status of the Super8 CPU at any time.

Flag': A dedicated register that saves the contents of the Flag register when a fast interrupt occurs.

general-purpose registers: The 325 registers that can be used as accumulators, address pointers, index registers, data registers, or stack registers.

handshaking channels: The Super8 has two identical handshaking channels which operate in two modes--"fully interlocked" or two-wire mode, and "strobed" or single-wire mode.

Immediate (IM) addressing mode: In this mode, the operand is contained in the instruction.

Indexed (X) addressing mode: In this mode, the contents of an index register are added to the contents of a specified working register or working register pair, which holds the index value desired.

Indirect Address (IA) addressing mode: In this mode, the instruction specifies a pair of memory locations and this selected pair, in turn, contains the actual address of the instruction to be executed. Glossary

**Indirect Register (IR) addressing mode:** In this mode, the contents of the specified register or register pair is the address of the operand.

**Instruction Pointer:** A 16-bit register that acts as Program Counter for a threaded-code language, such as Forth, or can be used in the fast interrupt processing mode for special interrupt handling.

interrupt: An asynchronous exception generated by a peripheral device that needs attention. The interrupt structure of the Super8 contains 27 different interrupt sources, 16 vectors, and 8 levels.

**interrupt level:** Interrupt levels provide the top level of priority assignment and can be changed by programming the Interrupt Priority register.

**Interrupt Priority register (IPR):** This register assigns 192 different combinations of priority when more than one interrupt level is pending.

**interrupt source:** An interrupt source is anything that generates an interrupt, internal or external to the Super8.

**interrupt vector:** The vector number is used to generate the address of a particular interrupt servicing routine.

**local loopback mode:** In this mode, the data output from the transmit section of the UART is also routed back to the receive section.

**pipelining:** Instruction pipelining is a computer design technique in which the instruction fetch and execution cycles are overlapped. Thus, during the execution of the current instruction, the opcode of the next instruction is fetched, resulting in high throughput.

**Program Counter (PC):** The 16-bit Program Counter controls the sequence of instructions in the currently executing program and is not an addressable register.

**program memory:** A memory address space that can hold code or data; program memory can be internal or external to the Super8.

**read access:** The type of memory access used by the CPU for fetching data operands and instructions. **Register (R) addressing mode:** In this mode, the operand value is the contents of the specified register or register pair.

register file: One of the three types of address spaces supported by the Super8 CPU. Register file address space is an internal register file composed of 325 8-bit wide registers that are logically divided into 32 working register groups of eight registers each.

**Register Pointer (RP):** The two register pointers are system registers that contain the base address of the two active working register groups of the register file.

**Relative Address (RA) addressing mode:** In this mode, the displacement in the instruction is added to the contents of the Program Counter to obtain the effective address.

**reset:** A CPU operating state or exception that results when a reset request is signaled on the RESET line. A reset initializes the Program Status registers.

**Slow Memory timing:** An optional feature of the Super8 in which normal external memory timing is slowed by a factor of two.

**Stack Pointer (SP):** A 16-bit register pair indicating the top (lowest address) of the processor stack and used by the Call instruction and interrupts to hold the return address.

**system registers:** System registers govern the operation of the CPU and may be accessed using any of the instructions that reference the register file using the Direct addressing mode.

Universal Asynchronous Receiver/Transmitter (UART): A full duplex asynchronous channel that transmits and receives independently with 5 to 8 bits per character, options for even or odd parity, and an optional wake-up feature.

wake-up feature: A feature of the UARI wherein pattern match logic detects a pre-specified data pattern at the receiver; the pattern can include both the received character and a special wake-up bit.

write access: The type of memory access used by the CPU for storing data operands.



June 1987

## Z8®Z8611 MCU Military Electrical Specification

Z8603 Prototyping Device with 2K EPROM Interface

| Features               | <ul> <li>Complete (8611) biological field (8611) b</li></ul> | te microcomput<br>sytes of ROM, 1:<br>s, and up to 62:<br>ddressable extern<br>n and data menne<br>register file, in<br>registers, four<br>status and contra-<br>instruction exerning<br>instruction exerning<br>times, and U2<br>vitimers, and U2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ter, 2K (8601) or 4K<br>28 bytes of RAM, 32<br>K (8601) or 60K (8611)<br>rnal space each for<br>nory.<br>acluding 124 general-<br>I/O port registers,<br>rol registers.<br>ecution time of 1.5 $\mu$ s,<br>rupts for I/O,<br>ART.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>Full-duplex UART and two programmable<br/>8-bit counter/timers, each with a 6-bit<br/>programmable prescaler.</li> <li>Register Pointer so that short, fast instruc-<br/>tions can access any of nine working register<br/>groups in 1 μs.</li> <li>On-chip oscillator which accepts crystal or<br/>external clock drive.</li> <li>Single + 5 V power supply—all pins TTL<br/>compatible.</li> <li>12.5 MHz.</li> <li>stand-alone microcomputer with 4K bytes<br/>of internal ROM, a traditional microprocessor<br/>that manages up to 124K bytes of external<br/>memory, or a parallel-processing element in a<br/>system with other processors and peripheral<br/>controllers linked by the Z-BUS<sup>®</sup> bus. In all<br/>configurations, a large number of pins remain<br/>available for I/O.</li> </ul> |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| General<br>Description | The Z8 m<br>of sophistic<br>Compared<br>computers,<br>efficient us<br>interrupt, in<br>capabilities<br>Under pr<br>to the need                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | icrocomputer in<br>ation to single-<br>to earlier single<br>the Z8 offers fas<br>e of memory; me<br>nput/output anc<br>s; and easier sys<br>rogram control,<br>s of its user. It ce                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ntroduces a new level<br>chip architecture.<br>e-chip micro-<br>ster execution; more<br>ore sophisticated<br>d bit-manipulation<br>tem expansion.<br>the Z8 can be tailored<br>an be configured as a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| •                      | TIMING<br>AND<br>CONTROL<br>PORT 0<br>(NIBBLE<br>PROGRAMMABLE)<br>I/O OR A <sub>8</sub> -A <sub>15</sub><br>I/O OR A <sub>8</sub> -A <sub>15</sub><br>I/O OR A <sub>8</sub> -A <sub>15</sub><br>I/O OR A <sub>8</sub> -A <sub>15</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $\overrightarrow{RESET}$ $\overrightarrow{RW}$ $\overrightarrow{DS}$ $\overrightarrow{AS}$ $\overrightarrow{P0}$ $\overrightarrow{P1}$ $\overrightarrow$ | + 5 V<br>GND<br>XTAL1<br>XTAL2<br>P20<br>P21<br>P22<br>P0RT 2<br>(BIT PRO.<br>(BIT P | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Figure 1. Pin I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 2a. 40-pin Dual-In-Line Package (DIP).<br>Pin Assignments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

Pin Description **AS.** Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ . Under program control,  $\overline{AS}$  can be placed in the high-impedance state along with Ports 0 and 1, Data Strobe and Read/Write.

**DS.** Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

**P00-P07. P10-P17. P20-P27. P30-P37.** *I/O Port Lines* (input/outputs, TTL-compatible). These 32 lines are divided into four 8-bit I/O ports that can be configured under program control for I/O or external memory interface.

**RESET.** *Reset* (input, active Low). **RESET** initializes the Z8. When **RESET** is deactivated,

program execution begins from internal program location  $000C_{\rm H}$ .

**ROMIess.** (input, active LOW). This pin is only available on the 44 pin versions of the Z8611. When connected to GND disables the internal ROM and forces the part to function as a Z8681 ROMIess Z8. When left unconnected or pulled high to  $V_{\rm CC}$  the part will function normally as a Z8611.

**R**/**W**. *Read*/*Write* (output). R/**W** is Low when the Z8 is writing to external program or data memory.

**XTAL1. XTAL2.** Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallel. resonant 12.5 MHz crystal or an external single-phase 12.5 MHz clock to the on-chip clock oscillator and buffer.

## Architecture

Z8 architecture is characterized by a flexible I/O scheme, an efficient register and address space structure and a number of ancillary features that are helpful in many applications.

Microcomputer applications demand powerful I/O capabilities. The Z8 fulfills this with 32 pins dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable under software control to provide timing, status signals, serial or parallel I/O with or without handshake, and an address/ data bus for interfacing external memory.

Because the multiplexed address/data bus is merged with the I/O-oriented ports, the Z8 can assume many different memory and I/O configurations. These configurations range from a self-contained microcomputer to a microprocessor that can address 124K (Z8601) or 120K (Z8611) bytes of external memory. Three basic address spaces are available to support this wide range of configurations: program memory (internal and external), data memory (external) and the register file (internal). The 144-byte random-access register file is composed of 124 general-purpose registers, four I/O port registers, and 16 control and status registers.

To unburden the program from coping with real-time problems such as serial data communication and counting/timing, an asynchronous receiver/transmitter (UART) and two counter/timers with a large number of userselectable modes are offered on-chip. Hardware support for the UART is minimized because one of the on-chip timers supplies the bit rate.



Figure 3. Functional Block Diagram

Address Spaces **Program Memory.** The 16-bit program counter addresses 64K bytes of program memory space. Program memory can be located in two areas: one internal and the other external (Figure 4). The first 4096 (Z8611) bytes consist of on-chip mask-programmed ROM. At addresses 4096 (Z8611) and greater, the Z8 executes external program memory fetches.

\* The first 12 bytes of program memory are reserved for the interrupt vectors. These locations contain six 16-bit vectors that correspond to the six available interrupts.

**Data Memory.** The Z8 can address 60K (Z8611) bytes of external data memory beginning at location 4096 (Z8611) (Figure 5). External data memory may be included with or separated from the external program memory space.  $\overline{DM}$ , an optional I/O function that can be programmed to appear on pin P3<sub>4</sub>, is used to distinguish between data and program memory space.

**Register File.** The 144-byte register file includes four I/O port registers (R0–R3), 124 general-purpose registers (R4–R127) and 16 control and status registers (R240–R255). These registers are assigned the address locations shown in Figure 6.

Z8 instructions can access registers directly or indirectly with an 8-bit address field. The Z8 also allows short 4-bit register addressing using the Register Pointer (one of the control registers). In the 4-bit mode, the register file is



Figure 4. Program Memory Map



Figure 5. Data Memory Map



640



#### Figure 8. Serial Data Formats

#### Counter/ Timers

The Z8 contains two 8-bit programmable counter/timers ( $T_0$  and  $T_1$ ), each driven by its own 6-bit programmable prescaler. The  $T_1$ prescaler can be driven by internal or external clock sources; however, the  $T_0$  prescaler is driven by the internal clock only.

The 6-bit prescalers can divide the input frequency of the clock source by any number from 1 to 64. Each prescaler drives its counter, which decrements the value (1 to 256) that has been loaded into the counter. When the counter reaches the end of count, a timer interrupt request— $IRQ_4$  (t<sub>0</sub>) or  $IRQ_5$  (T<sub>1</sub>)—is generated.

The counters can be started, stopped, restarted to continue, or restarted from the initial value. The counters can also be programmed to stop upon reaching zero (singlepass mode) or to automatically reload the initial value and continue counting (modulo-n continuous mode). The counters, but not the prescalers, can be read any time without disturbing their value or count mode.

The clock source for  $T_1$  is user-definable and can be the internal microprocessor clock divided by four, or an external signal input via Port 3. The Timer Mode register configures the external timer input as an external clock, a trigger input that can be retriggerable or nonretriggerable, or as a gate input for the internal clock. The counter/timers can be programmably cascaded by connecting the  $T_0$  output to the input of  $T_1$ . Port 3 line P3<sub>6</sub> also serves as a timer output ( $T_{OUT}$ ) through which  $T_0$ ,  $T_1$  or the internal clock can be output.

642

### I/O Ports

The Z8 has 32 lines dedicated to input and output. These lines are grouped into four ports of eight lines each and are configurable as input, output or address/data. Under software control, the ports can be programmed to provide address

**Port 1** can be programmed as a byte I/O port or as an address/data port for interfacing external memory. When used as an I/O port, Port 1 may be placed under handshake control. In this configuration, Port 3 lines P3<sub>3</sub> and P3<sub>4</sub> are used as the handshake controls RDY<sub>1</sub> and DAV<sub>1</sub> (Ready and Data Available).

Memory locations greater than 2048 (Z8601) or 4096 (Z8611) are referenced through Port 1. To interface external memory, Port 1 must be programmed for the multiplexed Address/Data mode. If more than 256 external locations are required, Port 0 must output the additional lines.

Port 1 can be placed in the high-impedance state along with Port 0,  $\overline{AS}$ ,  $\overline{DS}$  and R/W,

**Port 0** can be programmed as a nibble I/O port, or as an address port for interfacing external memory. When used as an I/O port, Port 0 may be placed under handshake control. In this configuration, Port 3 lines  $P3_2$  and  $P3_5$  are used as the handshake controls  $\overline{DAV}_0$  and  $RDY_0$ . Handshake signal assignment is dictated by the I/O direction of the upper nibble  $P0_4$ - $P0_7$ .

For external memory references, Port 0 can provide address bits  $A_8$ - $A_{11}$  (lower nibble) or  $A_8$ - $A_{15}$  (lower and upper nibble) depending on the required address space. If the address range requires 12 bits or less, the upper nibble of Port 0 can be programmed independently as I/O while

**Port 2** bits can be programmed independently as input or output. The port is always available for I/O operations. In addition, Port 2 can be configured to provide open-drain outputs.

Like Ports 0 and 1, Port 2 may also be placed under handshake control. In this configuration, Port 3 lines P3<sub>1</sub> and P3<sub>6</sub> are used as the handshake controls lines  $\overline{DAV}_2$  and RDY<sub>2</sub>. The handshake signal assignment for Port 3 lines P3<sub>1</sub> and P3<sub>6</sub> is dictated by the direction (input or output) assigned to bit 7 of Port 2.

**Port 3** lines can be configured as I/O or control lines. In either case, the direction of the eight lines is fixed as four input  $(P3_0-P3_3)$  and four output  $(P3_4-P3_7)$ . For serial I/O, lines  $P3_0$ and  $P3_7$  are programmed as serial in and serial out respectively.

Port 3 can also provide the following control functions: handshake for Ports 0, 1 and 2 ( $\overline{DAV}$  and RDY); four external interrupt request signals ( $IRQ_0$ - $IRQ_3$ ); timer input and output signals ( $T_{IN}$  and  $T_{OUT}$ ) and Data Memory Select (DM). outputs, timing, status signals, serial I/O, and parallel I/O with or without handshake. All ports have active pull-ups and pull-downs compatible with TTL loads.

allowing the Z8 to share common resources in multiprocessor and DMA applications. Data transfers can be controlled by assigning P3<sub>3</sub> as a Bus Acknowledge input and P3<sub>4</sub> as a Bus Request output.



Figure 9a. Port 1

the lower nibble is used for addressing. When Port 0 nibbles are defined as address bits, they can be set to the highimpedance state along with Port 1 and the control signals  $\overline{AS}$ ,  $\overline{DS}$  and  $R/\overline{W}$ .







Figure 9c. Port 2





Interrupts

Clock

The Z8 allows six different interrupts from eight sources: the four Port 3 lines P3<sub>0</sub>-P3<sub>3</sub>, Serial In, Serial Out, and the two counter/timers. These interrupts are both maskable and prioritized. The Interrupt Mask register globally or individually enables or disables the six interrupt requests. When more than one interrupt is pending, priorities are resolved by a programmable priority encoder that is controlled by the Interrupt Priority register.

All Z8 interrupts are vectored. When an interrupt request is granted, an interrupt machine

The on-chip oscillator has a high-gain, parallel-resonant amplifier for connection to a crystal or to any suitable external clock source (XTAL1 = Input, XTAL2 = Output).

The crystal source is connected across XTAL1 and XTAL2, using the recommended capacitors

cycle is entered. This disables all subsequent interrupts, saves the Program Counter and status flags, and branches to the program memory vector location reserved for that interrupt. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request.

Polled interrupt systems are also supported. To accommodate a polled structure, any or all of the interrupt inputs can be masked and the Interrupt Request register polled to determine which of the interrupt requests needs service.

 $(C_1 \le 15 \text{ pF})$  from each pin to ground. The specifications for the crystal are as follows:

- AT cut, parallel resonant
- Fundamental type, 12.5 MHz maximum
- Series resistance, R<sub>s</sub> ≤ 100 Ω
#### Instruction Set Notation

**Addressing Modes.** The following notation is used to describe the addressing modes and instruction operations as shown in the instruction summary.

- IRR Indirect register pair or indirect working-register pair address
- Irr Indirect working-register pair only
- X Indexed address
- DA Direct address
- RA Relative address
- IM Immediate
- R Register or working-register address
- r Working-register address only
- IR Indirect-register or indirect working-register address
- Ir Indirect working-register address only
- **RR** Register pair or working register pair address

**Symbols.** The following symbols are used in describing the instruction set.

- dst Destination location or contents
- src Source location or contents
- cc Condition code (see list)
- @ Indirect address prefix
- SP Stack pointer (control registers 254–255)
- PC Program counter
- FLAGS Flag register (control register 252)
- **RP** Register pointer (control register 253)
- IMR Interrupt mask register (control register 251)

Assignment of a value is indicated by the symbol " $\leftarrow$ ". For example,

#### dst 🗕 dst + src

indicates that the source data is added to the destination data and the result is stored in the destination location. The notation "addr(n)" is used to refer to bit "n" of a given location. For example,

#### dst (7)

refers to bit 7 of the destination operand.

**Flags.** Control Register R252 contains the following six flags:

- C Carry flag
- Z Zero flag
- S Sign flag
- V Overflow flag
- D Decimal-adjust flag
- H Half-carry flag

Affected flags are indicated by:

- 0 Cleared to zero
- 1 Set to one
- Set or cleared according to operation
- Unaffected
- X Undefined

| Condition              | Value                                                                                                                                        | Mnemonic                                                                                              | Meani                                                                                                                                                                                                                                                                                                | ing                                               | Flags Set                                                                                                                                                                                                                  |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Codes                  | 1000<br>0111<br>1111<br>0110<br>1101<br>0101<br>0100<br>1100<br>1110<br>1001<br>0001<br>1010<br>0010<br>1111<br>1011<br>0011<br>0011<br>0000 | C<br>NC<br>Z<br>NZ<br>PL<br>MI<br>OV<br>NOV<br>EQ<br>SE<br>LT<br>GT<br>LE<br>UGE<br>ULT<br>ULT<br>ULE | Always true<br>Carry<br>No carry<br>Zero<br>Not zero<br>Plus<br>Minus<br>Overflow<br>No overflow<br>Equal<br>Not equal<br>Greater than or equal<br>Greater than<br>Less than or equal<br>Unsigned greater th<br>Unsigned less than<br>Unsigned less than<br>Unsigned less than<br>Unsigned less than | al<br>an or equal<br>an<br>or equal               | C = 1<br>C = 0<br>Z = 1<br>Z = 0<br>S = 0<br>S = 1<br>V = 1<br>V = 0<br>Z = 1<br>Z = 0<br>(S XOR V) = 0<br>(S XOR V) = 1<br>[Z OR (S XOR V)] = 1<br>[Z OR (S XOR V)] = 1<br>C = 1<br>(C = 0 AND Z = 0) = 1<br>(C OR Z) = 1 |
| Instruction<br>Formats |                                                                                                                                              |                                                                                                       | OPC<br>dat OPC                                                                                                                                                                                                                                                                                       | CCF, DI, EI, IRET, NOP,<br>RCF, RET, SCF<br>INC 1 |                                                                                                                                                                                                                            |
|                        |                                                                                                                                              |                                                                                                       | One-Byte Instru                                                                                                                                                                                                                                                                                      | ictions                                           |                                                                                                                                                                                                                            |
|                        | OPC MODE<br>dst/src OR                                                                                                                       | 1 1 1 0 dst/src                                                                                       | CLR. CPL, DA, DEC,<br>DECW, INC. INCW, POP,<br>PUSH, RL, RLC, RR,<br>RRC, SRA, SWAP                                                                                                                                                                                                                  | OPC MODE<br>src C<br>dst C                        | ADC, ADD, AND, CP,<br>LD, OR, SBC, SUB,<br>DR 1 1 1 0 dst TCM, TM, XOR                                                                                                                                                     |
|                        | OPC<br>dst OR                                                                                                                                | 1 1 1 0 dst                                                                                           | jr, Gall (Indirect)<br>SRP                                                                                                                                                                                                                                                                           | OPC MODE<br>dst<br>VALUE                          | ADC, ADD, AND, CP,<br>LD, OR, SBC, SUB,<br>TCM, TM, XOR                                                                                                                                                                    |
|                        | OPC MODE<br>dst src                                                                                                                          | 1                                                                                                     | ADC, ADD, AND,<br>CP. OR, SBC, SUB,<br>TCM, TM, XOR                                                                                                                                                                                                                                                  | MODE OPC<br>src dst                               | LD<br>DR 1 1 1 0 src<br>DR 1 1 1 0 dst                                                                                                                                                                                     |
|                        | MODE OPC<br>dst/src src/dst                                                                                                                  |                                                                                                       | LD, LDE, LDEI,<br>LDC, LDCI                                                                                                                                                                                                                                                                          | MODE OPC<br>dst/src x<br>ADDRESS                  | LD                                                                                                                                                                                                                         |
| • •                    | dst/src OPC<br>src/dst OR                                                                                                                    | 1110 src                                                                                              | LD                                                                                                                                                                                                                                                                                                   | CC OPC<br>DAu<br>DAL                              | qL                                                                                                                                                                                                                         |
|                        | dst OPC<br>VALUE                                                                                                                             |                                                                                                       |                                                                                                                                                                                                                                                                                                      | DAU<br>DAU                                        | CALL                                                                                                                                                                                                                       |
|                        | RA                                                                                                                                           | ,<br>,                                                                                                |                                                                                                                                                                                                                                                                                                      |                                                   |                                                                                                                                                                                                                            |
|                        | Tw                                                                                                                                           | o-Byte Instructi                                                                                      | lons                                                                                                                                                                                                                                                                                                 | T                                                 | aree-Byte Instructions                                                                                                                                                                                                     |
|                        |                                                                                                                                              | · .                                                                                                   | Figure 12. Instruc                                                                                                                                                                                                                                                                                   | tion Formats                                      |                                                                                                                                                                                                                            |

#### Instruction

Summary

| Instruction                                                     | Åddr                  | Mode                   | Opcode                              | Flags Affected | Instruction                                                                                                                                             | Addr Mode                                                           |                                                          | Opcode                                                                  | Flags Affected                   |
|-----------------------------------------------------------------|-----------------------|------------------------|-------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------|
| and Operation                                                   | dst                   | SIC                    | (Hex)                               | CZSVDH         | and Operation                                                                                                                                           | dst                                                                 | src                                                      | Byte<br>(Hex)                                                           | CZSVDH                           |
| ADC dst,src<br>dst - dst + src + C                              | (No                   | ote 1)                 | 10                                  | * * * * 0 *    | LDE dst,src<br>dst - src                                                                                                                                | r<br>Irr                                                            | Irr<br>r                                                 | 82<br>92                                                                |                                  |
| ADD dst,src<br>dst – dst + src                                  | (No                   | ote 1)                 | 0□                                  | * * * * 0 *    | <b>LDEI</b> dst, src<br>dst $-$ src<br>r = r + 1; rr = rr                                                                                               | Ir<br>Irr                                                           | Irr<br>Ir                                                | 83<br>93                                                                |                                  |
| AND dst,src<br>dst dst AND src                                  | (No                   | tel)                   | 50                                  | - * * 0        | NOP                                                                                                                                                     |                                                                     |                                                          | FF                                                                      |                                  |
| CALL dst<br>SP - SP - 2<br>@SP - PC: PC - d                     | DA<br>IRR             |                        | D6<br>D4                            |                | <b>OR</b> dst,src<br>dst – dst OR src                                                                                                                   | (No                                                                 | tel)                                                     | 4                                                                       | - * * 0                          |
|                                                                 |                       |                        | EF                                  | *              | POP dst<br>dst ← @ SP<br>SP ← SP + 1                                                                                                                    | R<br>IR                                                             |                                                          | 50<br>51                                                                |                                  |
| CLR dst<br>dst - 0                                              | Ř<br>IR               |                        | B0<br>B1                            |                | PUSH src<br>SP - SP - 1; @ SP -                                                                                                                         | - src                                                               | R<br>IR                                                  | 70<br>71                                                                |                                  |
| <b>COM</b> dst<br>dst – NOT dst                                 | R<br>IR               |                        | 60<br>61                            | - * * 0        | <b>RCF</b><br>C - 0                                                                                                                                     |                                                                     |                                                          | CF                                                                      | 0                                |
| CP dst,src<br>dst - src                                         | (No                   | tel)                   | A□                                  | * * * *        | RET<br>PC - @ SP; SP - S                                                                                                                                | 5P + 2                                                              |                                                          | AF                                                                      |                                  |
| DA dst<br>dst - DA dst                                          | R<br>IR               |                        | 40<br>41                            | * * * X        | RL dst                                                                                                                                                  |                                                                     |                                                          | 90<br>91                                                                | * * * *                          |
| DEC dst<br>dst – dst – l                                        | R<br>IR               |                        | 00<br>01                            | - * * *        | RLC dst                                                                                                                                                 |                                                                     |                                                          | 10<br>11                                                                | * * * *                          |
| DECW dst<br>dst - dst - 1                                       | ŘR<br>IR              |                        | 80<br>81                            | - * * *        | RR dst                                                                                                                                                  |                                                                     |                                                          | EO<br>E1                                                                | * * * *                          |
| <b>DI</b><br>IMR (7) = 0                                        |                       |                        | 0F                                  |                | RRC dst                                                                                                                                                 |                                                                     |                                                          | C0<br>C1                                                                | * * * *                          |
| IMR (7) = 0                                                     |                       |                        |                                     |                | <b>SBC</b> dst, src<br>dst $\leftarrow$ dst - src - C                                                                                                   | (No                                                                 | tel)                                                     | 3□                                                                      | * * * * 1 *                      |
| <b>DJNZ</b> $r,dst$<br>$r \leftarrow r - 1$<br>if $r \neq 0$    | RA                    |                        | rA<br>r=0-F                         |                | <b>SCF</b><br>C - 1                                                                                                                                     |                                                                     | ·····                                                    | DF                                                                      | 1                                |
| PC ← PC + dst<br>Range: +127, -128                              |                       |                        |                                     |                |                                                                                                                                                         |                                                                     |                                                          | D0<br>D1                                                                | * * * 0                          |
| <b>EI</b><br>IMR (7) - 1                                        |                       |                        | 9F                                  |                | SRP src<br>RP - src                                                                                                                                     |                                                                     | Im                                                       | 31                                                                      |                                  |
| INC dst<br>dst – dst + 1                                        | r                     |                        | rE<br>r=0-F                         | - * * *        | SUB dst,src<br>dst – dst – src                                                                                                                          | (No                                                                 | tel)                                                     | 2□                                                                      | * * * * 1 *                      |
|                                                                 | IR                    |                        | 20                                  |                | SWAP dst                                                                                                                                                | R                                                                   |                                                          | FO                                                                      | X * * X                          |
| INCW dst<br>dst - dst + 1                                       | RR<br>IR              |                        | A0<br>A1                            | - * * *        | TCM dst,src                                                                                                                                             | (Not                                                                | tel)                                                     | 6□                                                                      | - * * 0                          |
| IRET.<br>FLAGS - @SP; SP<br>PC - @SP; SP - SI                   | - SP<br>P + 2;        | + 1<br>IMR (7          | BF                                  | * * * * * *    | TM dst, src<br>dst AND src                                                                                                                              | (Not                                                                | tel)                                                     | 7□                                                                      | - * * 0                          |
| JP cc,dst<br>if cc is true                                      | DA                    | *****                  | cD<br>c=0-F                         |                | <b>XOR</b> dst, src<br>dst – dst XOR src                                                                                                                | (Not                                                                | tel)                                                     | B                                                                       | - * * 0                          |
| $\frac{PC \leftarrow dst}{IB  cc \ dst}$                        | IRR                   |                        | 30                                  |                | Note 1                                                                                                                                                  |                                                                     |                                                          |                                                                         |                                  |
| if cc is true,<br>$PC \leftarrow PC + dst$<br>Range: +127, -128 | <b>n</b> A            |                        | c = 0 - F                           |                | These instructions h<br>modes, which are enc<br>nibble is found in the                                                                                  | nave an<br>coded fo<br>instruct                                     | identica<br>r brevity<br>tion set ta                     | l set of addr<br>. The first o<br>able above.                           | essing<br>pcode<br>The           |
| LD dst,src<br>dst ← src                                         | r<br>r<br>R<br>r<br>X | Im<br>R<br>r<br>X<br>r | rC<br>r8<br>r9<br>r=0-F<br>C7<br>D7 |                | second nibble is expr<br>table, and its value is<br>right of the applicable<br>For example, to det<br>instruction use the ad<br>Ir (source). The result | essed sy<br>found in<br>e address<br>ermine<br>dressing<br>t is 13. | mbolica<br>n the foll<br>ssing mo<br>the opco<br>g modes | lly by a ∟ i<br>owing table<br>de pair.<br>de of a AD0<br>r (destinatio | n this<br>to the<br>C<br>on) and |
| •.                                                              | r<br>Ir<br>B          | Ir<br>r<br>B           | E3<br>F3<br>E4                      |                |                                                                                                                                                         | Mode                                                                | ι                                                        |                                                                         | -                                |
|                                                                 | R<br>R                | ÎR<br>Im               | E5<br>E6                            |                | dst                                                                                                                                                     | SIC                                                                 | - o                                                      | pcode Nil                                                               | ble                              |
|                                                                 | IR<br>IR              | Im<br>R                | E7<br>F5                            | x              | r                                                                                                                                                       | г                                                                   |                                                          | 2                                                                       |                                  |
| LDC dst,src                                                     | r                     | Irr                    | C2                                  |                | r                                                                                                                                                       | Ir                                                                  |                                                          | 3                                                                       |                                  |
| dst - src                                                       | Irr                   | r                      | D2                                  |                | R                                                                                                                                                       | R                                                                   |                                                          | 4                                                                       |                                  |
| LDCI dst,src                                                    | Ir<br>Irr             | Irr<br>Ir              | . C3                                |                | R                                                                                                                                                       | IR                                                                  |                                                          | 5                                                                       |                                  |
| r - r + 1; rr - rr +                                            | 1                     |                        | 20                                  |                | H<br>qt                                                                                                                                                 | IM<br>IM                                                            |                                                          | [7]                                                                     |                                  |
|                                                                 |                       |                        | N                                   |                | 111 (                                                                                                                                                   | ****                                                                |                                                          | ت ا                                                                     |                                  |

,

Registers R240 SIO Serial I/O Register (F0<sub>H</sub>; Read/Write)

D7 D6 D5 D4 D3 D2 D1 D0

07 06 05 04 03 02 01 00

--- SERIAL DATA (D<sub>0</sub> = LSB)

R244 T0 Counter/Timer 0 Register (F4<sub>H</sub>; Read/Write)

D7 D6 D5 D4 D3 D2 D1 D0

 $T_0$  INITIAL VALUE (WHEN WRITTEN) — (RANGE: 1 -256 DECIMAL 01-00 HEX)  $T_0$  CURRENT VALUE (WHEN READ)





R242 T1

**Counter Timer 1 Register** 

(F2<sub>H</sub>; Read/Write)





R246 P2M Port 2 Mode Register (F6<sub>H</sub>; Write Only)



**R243 PRE1** R247 P3M Prescaler 1 Register Port 3 Mode Register (F3<sub>H</sub>; Write Only) (F7<sub>H</sub>; Write Only) D7 D6 D5 D4 D3 D2 D1 D0 D7 D8 D5 D4 D3 D2 D1 D0 COUNT MODE 0 = T<sub>1</sub> SINGLE-PASS 1 = T<sub>1</sub> MODULO-N 0 PORT 2 PULL-UPS OPEN DRAIN 1 PORT 2 PULL-UPS ACTIVE RESERVED CLOCK SOURCE  $1 = T_1$  (NTERNAL  $0 = T_1$  EXTERNAL TIMING INPUT  $(T_{IN})$  MODE \_0 P32 = INPUT P35 = OUTPUT 1 P32 = DAVO/RDY0 P35 = RDY0/DAV0 00 P33 = INPUT P34 = OUTPUT 01 P33 = INPUT P34 = OUTPUT 01 P33 = INPUT P34 = DP PRESCALER MODULO (RANGE: 1-64 DECIMAL 01-00 HEX) 11 P33 = DAVI/RDY1 P34 = RDY1/DAV1 \_0 P31 = INPUT (TIN) P36 = OUTPUT (TOUT) 1 P31 = DAV2/RDY2 P36 = RDY2/DAV2 0 P30 = INPUT P37 = OUTPUT 1 P30 = SERIAL IN P37 = SERIAL OUT 0 PARITY OFF

Figure 13. Control Registers



| Opcod <b>e</b><br>Map   |                       |                          |                            |                              |                                                        |                                                         | Low                                        | er Nibble                                   | • (Hex)             |                     |                                                                 |                                 |                     | 4                       |                  |              |
|-------------------------|-----------------------|--------------------------|----------------------------|------------------------------|--------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|---------------------------------------------|---------------------|---------------------|-----------------------------------------------------------------|---------------------------------|---------------------|-------------------------|------------------|--------------|
| -                       | 0                     | 1                        | 2                          | 3                            | 4                                                      | 5                                                       | 6                                          | 7                                           | 8                   | 9                   | A                                                               | B                               | С                   | D                       | E                | F            |
| 0                       | 6,5<br>DEC<br>R1      | 6,5<br>DEC<br>IR1        | 6,5<br><b>ADD</b><br>11,12 | 6,5<br><b>ADD</b><br>r1, Ir2 | 10, 5<br><b>ADD</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ADD</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ADD</b><br>R <sub>1</sub> , IM | 10, 5<br><b>ADD</b><br>IR <sub>1</sub> , IM | 6,5<br>LD<br>r1, R2 | 6,5<br>LD<br>12, R1 | 12/10,5<br>DJNZ<br>r1, RA                                       | 12/10,0<br>JR<br>cc, RA         | 6,5<br>LD<br>r1, IM | 12/10,0<br>JP<br>cc, DA | 6,5<br>INC<br>11 |              |
| 1                       | 6,5<br>RLC<br>R1      | 6,5<br><b>RLC</b><br>IR1 | 6,5<br>ADC<br>11,12        | 6,5<br>ADC<br>11, Ir2        | 10, 5<br><b>ADC</b><br>R <sub>2</sub> , R <sub>1</sub> | 10, 5<br><b>ADC</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br>ADC<br>R1, IM                      | 10,5<br><b>ADC</b><br>IR <sub>1</sub> , IM  |                     |                     |                                                                 |                                 |                     |                         |                  | *            |
| 2                       | 6,5<br>INC<br>R1      | 6,5<br>INC<br>IR1        | 6,5<br>SUB<br>11,12        | 6,5<br>SUB<br>r1, Ir2        | 10,5<br><b>SUB</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10, 5<br><b>SUB</b><br>IR <sub>2</sub> , R <sub>1</sub> | 10,5<br><b>SUB</b><br>R1, IM               | 10, 5<br><b>SUB</b><br>IR 1, IM             |                     |                     |                                                                 |                                 |                     |                         |                  |              |
| 3                       | 8,0<br>JP<br>IRR1     | 6, 1<br>SRP<br>IM        | 6,5<br>SBC<br>11,12        | 6,5<br>SBC<br>r1, Ir2        | 10,5<br><b>SBC</b><br>R <sub>2</sub> , R <sub>1</sub>  | 10,5<br><b>SBC</b><br>IR <sub>2</sub> , R <sub>1</sub>  | 10,5<br>SBC<br>R1,IM                       | 10,5<br>SBC<br>IR1, IM                      |                     |                     |                                                                 |                                 |                     |                         |                  |              |
| 4                       | 8,5<br>DA<br>R1       | 8,5<br>DA<br>IR1         | 6,5<br>OR<br>11,12         | 6,5<br>OR<br>r1, Ir2         | 10,5<br>OR<br>R <sub>2</sub> , R <sub>1</sub>          | 10,5<br>OR<br>IR <sub>2</sub> , R <sub>1</sub>          | 10,5<br>OR<br>R1,IM                        | 10, 5<br>OR<br>IR1, IM                      |                     |                     |                                                                 |                                 |                     |                         |                  |              |
| 5                       | 10,5<br>POP<br>R1     | 10,5<br>POP<br>IR1       | 6,5<br>AND                 | 6,5<br>AND                   | 10, 5<br>AND<br>R2, R1                                 | 10, 5<br>AND<br>IR2, R1                                 | 10,5<br>AND<br>R1, IM                      | 10, 5<br>AND<br>IR1, IM                     |                     |                     |                                                                 |                                 |                     |                         |                  |              |
| <b>x</b> 6              | 6,5<br>COM<br>R1      | 6,5<br>COM<br>IR1        | 6,5<br>TCM                 | 6,5<br>TCM                   | 10, 5<br>TCM<br>R2, R1                                 | 10,5<br>TCM<br>IR2,R1                                   | 10,5<br>TCM<br>R1,IM                       | 10,5<br>TCM<br>IR1, IM                      |                     |                     |                                                                 |                                 |                     |                         |                  |              |
| H) <b>9</b> lqqi<br>7   | 10/12,1<br>PUSH<br>R2 | 12/14, 1<br>PUSH<br>IR 2 | 6,5<br>TM                  | 6,5<br>TM                    | 10, 5<br>TM<br>Ra, R1                                  | 10, 5<br>TM<br>IR2, R1                                  | 10,5<br>TM<br>R1, IM                       | 10,5<br>TM<br>IR1, IM                       |                     |                     |                                                                 |                                 |                     |                         |                  |              |
| Jpper N<br>8            | 10, 5<br>DECW<br>RR1  | 10, 5<br>DECW            | 12,0<br>LDE                | 18,0<br>LDEI                 |                                                        |                                                         |                                            |                                             |                     |                     |                                                                 |                                 |                     |                         |                  | 6, 1<br>DI   |
| - 9                     | 6,5<br>RL<br>B1       | 6,5<br>RL<br>IB:         | 12,0<br>LDE                | 18,0<br>LDEI                 |                                                        |                                                         |                                            |                                             |                     |                     |                                                                 |                                 |                     |                         |                  | 6, 1<br>EI   |
| A                       | 10,5<br>INCW<br>BB1   | 10,5<br>INCW             | 6,5<br>CP                  | 6,5<br>CP                    | 10, 5<br><b>CP</b><br>B2, B1                           | 10,5<br>CP                                              | 10, 5<br>CP<br>B1 IM                       | 10,5<br>CP                                  | ,                   |                     |                                                                 |                                 |                     |                         |                  | 14,0<br>RET  |
| B                       | 6, 5<br>CLR<br>B1     | 6, 5<br>CLR<br>IB1       | 6,5<br>XOR                 | 6,5<br>XOR                   | 10,5<br>XOR<br>Ba Bi                                   | 10,5<br>XOR<br>IB2 B1                                   | 10,5<br>XOR                                | 10,5<br>XOR                                 |                     |                     |                                                                 |                                 |                     |                         |                  | 16,0<br>IRET |
| с                       | 6,5<br>RRC            | 6,5<br>RRC               | 12,0<br>LDC                | 18,0<br>LDCI                 |                                                        |                                                         |                                            | 10,5<br>LD                                  |                     |                     |                                                                 |                                 |                     |                         |                  | 6, 5<br>RCF  |
| D                       | 6,5<br>SRA            | 6,5<br>SRA               | 12,0<br>LDC                | 18,0<br>LDCI                 | 20,0<br>CALL*                                          |                                                         | 20,0<br>CALL                               | 10,5<br>LD                                  |                     |                     |                                                                 |                                 |                     |                         |                  | 6,5<br>SCF   |
| E                       | 6,5<br>RR             | 6,5<br>RR                | 12,111                     | 6,5<br>LD                    | 10,5<br>LD                                             | 10,5<br>LD                                              | 10,5<br>LD                                 | 10, 5<br>LD                                 |                     |                     |                                                                 |                                 |                     |                         |                  | 6,5<br>CCF   |
| F                       | 8,5<br>SWAP           | 8,5<br>SWAP              |                            | 6,5<br>LD                    | R2, R1                                                 | 10,5<br>LD                                              | R1, IM                                     | IN 1, IM                                    |                     |                     |                                                                 |                                 |                     |                         |                  | 6,0<br>NOP   |
| _                       |                       | 141                      |                            | lr1, r2                      |                                                        | H2, IK1                                                 |                                            |                                             | Ċ                   |                     |                                                                 | V                               |                     |                         | -                | I            |
| Bytes per<br>Instructio | ۵.                    | 2                        |                            | •                            |                                                        | 3                                                       |                                            |                                             |                     |                     | 2                                                               |                                 |                     | 3                       | 1                | l            |
|                         |                       |                          |                            | Opcod                        | •                                                      |                                                         |                                            |                                             |                     |                     |                                                                 |                                 |                     |                         |                  |              |
|                         | ,                     | Exer                     | cution<br>Cycles           | •                            | Pipe<br>Cyc                                            | line<br>les                                             |                                            |                                             |                     | :                   | <b>Legend:</b><br>R = 8-Bit                                     | Address                         |                     |                         |                  |              |
|                         | c                     | Upper<br>Opcode -        | <b>&gt;</b> X              | 10,5<br><b>CP</b>            | - M                                                    | emonic                                                  |                                            |                                             |                     |                     | r = 4-Bit<br>$R_1 \text{ or } r_1 =$<br>$R_2 \text{ or } r_2 =$ | Åddress<br>Dst Åddi<br>Src Åddi | -058<br>1058        |                         |                  |              |
|                         |                       |                          | First                      | J                            | Sec                                                    | ond                                                     |                                            |                                             | ,                   | 1                   | <b>Sequenc</b><br>Opcode,                                       | •:<br>First Op                  | erand, S            | Second C                | perand           |              |
|                         |                       | Ор                       | erand                      |                              | Оре                                                    | orand                                                   |                                            |                                             |                     | :                   | Note: Th                                                        | e blank                         | areas ar            | e not defi              | ned.             |              |

\*2-byte instruction; fetch cycle appears as a 3-byte instruction

649

| Absolute<br>Maximum<br>Ratings | Voltages on all pins<br>with respect to GND0.3 V to +7.0 V<br>Operating Ambient<br>TemperatureSee Ordering Information<br>Storage Temperature65°C to +150°C                                                  | Stress<br>mum Rat<br>This is a<br>condition<br>of these<br>maximum<br>device re |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Standard<br>Test<br>Conditions | The DC characteristics listed below apply for<br>the following standard test conditions, unless<br>otherwise noted. All voltages are referenced to<br>GND. Positive current flows into the reference<br>pin. |                                                                                 |

Standard conditions are:

 $\Box +4.75 V \leq V_{CC} \leq +5.25 V$  $\Box \text{ GND} = 0 V$ 

 $\Box 0^{\circ}C \le T_A \le +70^{\circ}C$ 

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only: operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Figure 14. Test Load 1

| Symi            | bol Parameter                  | Min  | Max             | Unit | Condition                                  |
|-----------------|--------------------------------|------|-----------------|------|--------------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8  | V <sub>CC</sub> | v    | Driven by External Clock Generator         |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 | 0.8             | v    | Driven by External Clock Generator         |
| V <sub>IH</sub> | Input High Voltage             | 2.0  | V <sub>CC</sub> | v    |                                            |
| V <sub>IL</sub> | Input Low Voltage              | -0.3 | 0.8             | v    |                                            |
| $v_{RH}$        | Reset Input High Voltage       | 3.8  | V <sub>CC</sub> | v    |                                            |
| V <sub>RL</sub> | Reset Input Low Voltage        | -0.3 | 0.8             | v    |                                            |
| V <sub>OH</sub> | Output High Voltage            | 2.4  |                 | v    | $I_{OH} = -250 \ \mu A$                    |
| V <sub>OL</sub> | Output Low Voltage             |      | 0.4             | v    | $I_{OL} = +2.0 \text{ mA}$                 |
| IIL             | Input Leakage                  | -10  | 10              | μA   | $0 V \le V_{IN} \le +5.25 V$               |
| I <sub>OL</sub> | Output Leakage                 | -10  | 10              | μA   | $0 V \le V_{IN} \le +5.25 V$               |
| I <sub>IR</sub> | Reset Input Current            |      | -50             | μA   | $V_{\rm CC}$ = +5.25 V, $V_{\rm RL}$ = 0 V |
| I <sub>CC</sub> | V <sub>CC</sub> Supply Current |      | 150             | mÅ   |                                            |
|                 |                                |      |                 |      |                                            |

DC Character istics

#### **AC Characteristics**

#### External I/O or Memory Read and Write Timing



Figure 15. External I/O or Memory Read/Write

| No.  | Symbol      | Parameter                                                                              | Min | Max | Notes*†° |
|------|-------------|----------------------------------------------------------------------------------------|-----|-----|----------|
| 1    | TdA(AS)     | Address Valid to $\overline{\mathrm{AS}}$ $\uparrow$ Delay                             | 35  |     | 2,3      |
| 2    | TdAS(A)     | AS ↑ to Address Float Delay                                                            | 45  |     | 2,3      |
| 3    | TdAS(DR)    | AS ↑ to Read Data Required Valid                                                       |     | 220 | 1,2,3    |
| 4    | TwAS        | AS Low Width                                                                           | 55  |     | 1,2,3    |
| 5    | TdAz(DS)    | Address Float to $\overline{\text{DS}}\downarrow$                                      | 0   |     |          |
| 6 -  | - TwDSR     | — DS (Read) Low Width —————                                                            | 185 |     |          |
| 7    | TwDSW       | DS (Write) Low Width                                                                   | 110 |     | 1,2,3    |
| 8    | TdDSR(DR)   | DS↓ to Read Data Required Valid                                                        |     | 130 | 1,2,3    |
| 9    | ThDR(DS)    | Read Data to DS↑Hold Time                                                              | 0   |     |          |
| 10   | TdDS(A)     | DS ↑ to Address Active Delay                                                           | 45  |     | 2,3      |
| 11   | TdDS(AS)    | $\overline{\text{DS}} \uparrow \text{to} \overline{\text{AS}} \downarrow \text{Delay}$ | 55  |     | 2.3      |
| 12 - | - TdR/W(AS) | - R/W Valid to AS ↑ Delay                                                              |     |     | 2,3      |
| 13   | TdDS(R/W)   | DS ↑ to R/W Not Valid                                                                  | 35  |     | 2,3      |
| 14   | TdDW(DSW)   | Write Data Valid to $\overline{\text{DS}}$ (Write) $\downarrow$ Delay                  | 35  |     | 2,3      |
| 15   | TdDS(DW)    | DS ↑ to Write Data Not Valid Delay                                                     | 45  |     | 2,3      |
| 16   | TdA(DR)     | Address Valid to Read Data Required Valid                                              |     | 255 | 1,2,3    |
| 17   | TdAS(DS)    | $\overline{AS} \uparrow to \overline{DS} \downarrow Delay$                             | 55  |     | 2,3      |

#### NOTES:

1. When using extended memory timing add 2  $\mathrm{TpC}.$ 

2. Timing numbers given are for minimum TpC.

3. See clock cycle time dependent characteristics table.

 $\uparrow$  Test Load 1. ° All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0".

\* All units in nanoseconds (ns).

#### **AC Characteristics**

#### Additional Timing





#### Figure 16. Additional Timing

| No. | Symbol       | Parameter                         | Min  | Max  | Notes* |
|-----|--------------|-----------------------------------|------|------|--------|
| 1   | TpC          | Input Clock Period                | 80   | 1000 | 1      |
| 2   | TrC,TfC      | Clock Input Rise And Fall Times   | ,    | 15   | 1      |
| 3   | TwC          | Input Clock Width                 | 26   |      | 1      |
| 4   | TwTinL       | Time Input Low Width              | 70   |      | 2      |
| 5 — | - TwTinH     | — Timer Input High Width ————     |      |      | 2      |
| 6   | TpTin        | Timer Input Period                | 8TpC |      | 2      |
| 7   | TrTin, TfTin | Timer Input Rise And Fall Times   |      | 100  | 2      |
| 8a  | TwIL         | Interrupt Request Input Low Time  | 70   |      | 2,3    |
| 8ь  | TwIL         | Interrupt Request Input Low Time  | 3TpC |      | 2,4    |
| 9   | ŢwIH         | Interrupt Request Input High Time | 3TpC |      | 2,3    |

NOTES:

1. Clock timing references uses 3.8 V for a logic "1" and 0.8 V for

Chock timing references uses 3.6 V for a logic "1" and 0.8 V for a logic "0".
 Timing reference uses 2.0 V for a logic "1" and 0.8 V for a logic "0".

Interrupt request via Port 3 (P31-P33).
 Interrupt request via Port 3 (P30).
 Units in nanoseconds (ns).

#### **Memory Port** Timing



#### Figure 17. Memory Port Timing

| No. | Symbol  | Parameter                         | Min | Max | Notes* |
|-----|---------|-----------------------------------|-----|-----|--------|
| 1   | TdĀ(DI) | Address Valid to Data Input Delay | ,   | 320 | 1,2    |
| 2   | ThDI(Å) | Data In Hold time                 | 0   |     | 1      |

NOTES: 1. Test Load 2. 2. This is a Clock-Cycle-Dependent parameter. For clock frequencies other than the maximum, use the following formula: 5 TpC – 95

\*Units are nanoseconds unless otherwise specified.

### Handshake



| No. | Symbol        | Parameter                                                                      | Min      | Max | Notes*        |
|-----|---------------|--------------------------------------------------------------------------------|----------|-----|---------------|
| 1   | TsDI(DAV)     | Data In Setup Time                                                             | 0        |     |               |
| 2   | ThDI(DAV)     | Data In Hold time                                                              | 160      |     |               |
| 3   | TwDAV         | Data Available Width                                                           | 120      |     |               |
| 4   | TdDAVIf(RDY)  | $\overline{\text{DAV}} \downarrow \text{Input to RDY} \downarrow \text{Delay}$ |          | 120 | `1 <b>,</b> 2 |
| 5—  | -TdDAVOf(RDY) | - DAV ↓ Output to RDY ↓ Delay                                                  | <u> </u> |     | 1,3           |
| 6   | TdDAVIr(RDY)  | DAV ↑ Input to RDY ↑ Delay                                                     |          | 120 | 1,2           |
| 7   | TdDAV0r(RDY)  | DAV ↑ Output to RDY ↑ Delay                                                    | 0        |     | 1,3           |
| 8   | TdDO(DAV)     | Data Out to DAV↓Delay                                                          | 30       |     | 1             |
| 9   | TdRDY(DAV)    | Rdy↓Input to DAV↑Delay                                                         | 0        | 140 | 1             |

\* Units in nanoseconds (ns).

NOTES: 1. Test load 1 2. Input handshake 3. Output handshake 4 All timing references use 2.0 V for a logic "1" and 0.8 V for a logic "0".

| Clock-<br>Cycle-Time-        | Number | Symbol      | Equation  |
|------------------------------|--------|-------------|-----------|
| Dependent<br>Characteristics | . 1    | TdA(AS)     | TpC-50    |
| endi deteristici             | 2      | TdAS(A)     | TpC-40    |
|                              | 3      | TdAS(DR)    | 4TpC-110* |
|                              | 4      | TwAS        | TpC-30    |
|                              | 5      | - TwDSR     |           |
|                              | 7      | TwDSW       | 2TpC-55*  |
|                              | 8      | TdDSR(DR)   | 3TpC-120* |
|                              | 10     | Td(DS)A     | TpC-40    |
|                              | 11     | TdDS(AS)    | TpC-30    |
|                              | 12     | - TdR/W(AS) | TpC-55    |
| -                            | 13     | TdDS(R/W)   | TpC-50    |
|                              | 14     | TdDW(DSW)   | TpC-50    |
|                              | 15     | TdDS(DW)    | TpC-40    |
| . *                          | 16     | TdÅ(DR)     | 5TpC-160* |
|                              | 17     | TdAS(DS)    | TpC-30    |

\*Add 2TpC when using extended memory timing.

.

#### MIL-STD-883 MILITARY PROCESSED PRODUCT

- Mil-Std-883 establishes uniform methods and procedures for testing microelectronic devices to insure the electrical, mechanical, and environmental integrity and reliability that is required for military applications.
- Mil-Std-883 Class B is the industry standard product assurance level for military ground and aircraft application.
- The total reliability of a system depends upon tests that are designed to stress specific quality and reliability concerns that affect microelectronic products.
- The following tables detail the 100% screening and electrical tests, sample electrical tests, and Qualification/ Quality Conformance testing required.



### Table I MIL-STD-883 Class B Screening Requirements Method 5004

| x                                    | Mil-Std-883 |                                                                                                                                                 | • •         |
|--------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Test                                 | Method      | Test Condition                                                                                                                                  | Requirement |
| Internal Visual                      | 2010        | Condition B                                                                                                                                     | 100%        |
| Stabilization Bake                   | 1008        | Condition C                                                                                                                                     | 100%        |
| Temperature Cycle                    | 1010        | Condition C                                                                                                                                     | 100%        |
| Constant Acceleration (Centrifuge)   | 2001        | Condition E or D <sup>(Note 1)</sup> , Y <sub>1</sub> Axis Only                                                                                 | 100%        |
| Initial Electrical Tests             |             | , Zilog Military Electrical Specification Static/DC $T_C = +25$ °C                                                                              | 100%        |
| Burn-In                              | 1015        | Condition D <sup>(Note 2)</sup> , 160 hours,<br>$T_A = +125^{\circ}C$                                                                           | 100%        |
| Interim Electrical Tests             |             | Zilog Military Electrical Specification<br>Static/DC $T_C = +25 ^{\circ}C$                                                                      | 100%        |
| PDA Calculation                      |             | PDA = 5%                                                                                                                                        | 100%        |
| Final Electrical Tests               |             | Zilog Military Electrical Specification<br>Static/DC T <sub>C</sub> = $+125$ °C, $-55$ °C<br>Functional, Switching/AC T <sub>C</sub> = $+25$ °C | 100%        |
| Fine Leak                            | 1014        | Condition A <sub>2</sub>                                                                                                                        | 100%        |
| Gross Leak                           | 1014        | Condition C                                                                                                                                     | 100%        |
| Quality Conformance Inspection (QCI) |             |                                                                                                                                                 |             |
| Group A Each Inspection Lot          | 5005        | (See Table II)                                                                                                                                  | Sample      |
| Group B Every Week                   | 5005        | (See Table III)                                                                                                                                 | Sample      |
| Group C Periodically (Note 3)        | 5005        | (See Table IV)                                                                                                                                  | Sample      |
| Group D Periodically (Note 3)        | 5005        | (See Table V)                                                                                                                                   | Sample      |
| External Visual                      | 2009        |                                                                                                                                                 | 100%        |
| QA—Ship                              |             | ·                                                                                                                                               | 100%        |

NOTES:

 Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of ≥5 grams.

2. In process of fully implementing of Condition D Burn-In Circuits. Contact factory for copy of specific burn-in circuit available.

3. Performed periodically as required by Mil-Std-883, paragraph 1.2.1 b(17).

### Table II Group ASample Electrical TestsMIL-STD-883 Method 5005

| Subgroup    | Tests        | Temperature (T <sub>C</sub> ) | LTPD<br>Max Accept = 2 |
|-------------|--------------|-------------------------------|------------------------|
| Subgroup 1  | Static/DC    | + 25°C                        | 2                      |
| Subgroup 2  | Static/DC    | + 125°C                       | 3                      |
| Subgroup 3  | Static/DC    | – 55°C                        | 5                      |
| Subgroup 7  | Functional   | + 25°C                        | 2                      |
| Subgroup 8  | Functional   | - 55°C and + 125°C            | 5                      |
| Subgroup 9  | Switching/AC | +25°C                         | 2                      |
| Subgroup 10 | Switching/AC | + 125°C                       | 3                      |
| Subgroup 11 | Switching/AC | – 55 °C                       | 5                      |

NOTES:

• The specific parameters to be included for tests in each subgroup shall be as specified in the applicable detail electrical specification. Where no parameters have been identified in a particular subgroup or test within a subgroup, no Group A testing is required for that subgroup or test.

• A single sample may be used for all subgroup testing. Where required size exceeds the lot size, 100% inspection shall be allowed.

• Group A testing by subgroup or within subgroups may be performed in any sequence unless otherwise specified.

# Table III Group BSample Test Performed Every Week toTest Construction and Insure Integrity of Assembly Process.MIL-STD-883 Method 5005

| Subgroup                                                                         | Mil-Std-883<br>Method | Test Condition                                                                                                                                                                 | Quantity or<br>LTPD/Max Accept |
|----------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| Subgroup 1 .<br>Physical Dimensions                                              | 2016                  | · ·                                                                                                                                                                            | 2/0                            |
| Subgroup 2<br>Resistance to Solvents                                             | 2015                  |                                                                                                                                                                                | 4/0                            |
| Subgroup 3<br>Solderability                                                      | 2003                  | Solder Temperature<br>+245°C ± 5°C                                                                                                                                             | 15(Note 1)                     |
| Subgroup 4<br>Internal Visual and Mechanical                                     | 2014                  | s                                                                                                                                                                              | 1/0                            |
| Subgroup 5<br>Bond Strength                                                      | 2011                  | С                                                                                                                                                                              | 15(Note 2)                     |
| Subgroup 6 <sup>(Note 3)</sup><br>Internal Water Vapor Content                   | 1018                  | 1000 ppm.<br>maximum at +100°C                                                                                                                                                 | 3/0 or 5/1                     |
| <b>Subgroup 7</b> <sup>(Note 4)</sup><br>Seal<br>7a) Fine Leak<br>7b) Gross Leak | 1014                  | 7a) A <sub>2</sub><br>7b) C                                                                                                                                                    | 5                              |
| Subgroup 8 <sup>(Note 5)</sup><br>Electrostatic Discharge Sensitivity            | 3015                  | Zilog Military Electrical<br>Specification<br>Static/DC $T_C = +25$ °C<br>A = 20-2000V<br>B = >2000V<br>Zilog Military Electrical<br>Specification<br>Static/DC $T_C = +25$ °C | 15/0                           |

#### NOTES:

1. Number of leads inspected selected from a minimum of 3 devices.

2. Number of bond pulls selected from a minimum of 4 devices.

3. Test applicable only if the package contains a dessicant.

4. Test not required if either 100% or sample seal test is performed between final electrical tests and external visual during Class B screening.

5. Test required for initial qualification and product redesign.

## Table IV Group C Sample Test Performed Periodically to Verify Integrity of the Die. MIL-STD-883 Method 5005

| Subgroup                           | Mil-Std-883<br>Method | Test Condition                                                                  | Quantity or<br>LTPD/Max Accept         |
|------------------------------------|-----------------------|---------------------------------------------------------------------------------|----------------------------------------|
| Subgroup 1                         |                       |                                                                                 | ······································ |
| Steady State Operating Life        | 1005                  | Condition D <sup>(Note 1)</sup> , 1000 hours at<br>+ 125 °C                     | 5                                      |
| End Point Electrical Tests         |                       | Zilog Military Electrical Specification<br>$T_C = +25^{\circ}C$ , +125°C, -55°C |                                        |
| Subgroup 2                         |                       |                                                                                 |                                        |
| Temperature Cycle                  | 1010                  | Condition C                                                                     |                                        |
| Constant Acceleration (Centrifuge) | 2001                  | Condition E or D <sup>(Note 2)</sup> , Y <sub>1</sub> Axis Only                 |                                        |
| Seal                               | 1014                  |                                                                                 | 15                                     |
| 2a) Fine Leak                      |                       | 2a) Condition A <sub>2</sub>                                                    |                                        |
| 2b) Gross Leak                     |                       | 2b) Condition C                                                                 |                                        |
| Visual Examination                 | 1010 or 1011          |                                                                                 |                                        |
| End Point Electrical Tests         |                       | Zilog Military Electrical Specification<br>$T_C = +25^{\circ}C$ , +125°C, -55°C |                                        |

NOTE:

1. In process of fully implementing Condition D Burn-In Circuits. Contact factory for copy of specific burn-in circuit available.

 Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of ≥5 grams.

made of 2 e grame

 Table V Group D

 Sample Test Performed Periodically to Insure Integrity of the Package.

 MIL-STD-883 Method 5005

| Subgroup                                                                                                  | Mil-Std-883<br>Method | Test Condition                                                                                       | Quantity or<br>LTPD/Max Accept |
|-----------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------|--------------------------------|
| Subgroup 1<br>Physical Dimensions                                                                         | 2016                  | · · ·                                                                                                | 15                             |
| Subgroup 2<br>Lead Integrity                                                                              | 2004                  | Condition B <sub>2</sub> or D <sup>(Note 1)</sup>                                                    | 15                             |
| Subgroup 3<br>Thermal Shock                                                                               | 1011                  | Condition B minimum,<br>15 cycles minimum                                                            |                                |
| Temperature Cycling                                                                                       | 1010                  | Condition C, 100 cycles minimum                                                                      | 15                             |
| Moisture Resistance                                                                                       | 1004                  |                                                                                                      |                                |
| Seal                                                                                                      | 1014                  |                                                                                                      |                                |
| 3a) Fine Leak<br>3b) Gross Leak                                                                           |                       | <ul><li>3a) Condition A<sub>2</sub></li><li>3b) Condition C</li></ul>                                |                                |
| Visual Examination                                                                                        | 1004 or 1010          |                                                                                                      |                                |
| End Point Electrical Tests                                                                                |                       | Zilog Military Electrical Specification<br>T <sub>C</sub> = +25°C, +125°C, -55°C                     |                                |
| Subgroup 4                                                                                                |                       |                                                                                                      |                                |
| Mechanical Shock                                                                                          | 2002                  | Condition B minimum                                                                                  | ×                              |
| Vibration Variable Frequency                                                                              | 2007                  | Condition A minimum                                                                                  |                                |
| Constant Acceleration (Centrifuge)                                                                        | 2001                  | Condition E or D <sup>(Note 2)</sup> , Y <sub>1</sub> Axis Only                                      | 15                             |
| Seal                                                                                                      | 1014                  | ~                                                                                                    |                                |
| 4a) Fine Leak<br>4b) Gross Leak                                                                           |                       | 4a) Condition A <sub>2</sub><br>4b) Condition C                                                      |                                |
| Visual Examination                                                                                        | 1010 or 1011          |                                                                                                      |                                |
| End Point Electrical Tests                                                                                |                       | Zilog Military Electrical Specification<br>T <sub>C</sub> = +25°C, +125°C, -55°C                     |                                |
| Subgroup 5<br>Salt Atmosphere                                                                             | 1009                  | Condition A minimum                                                                                  |                                |
| Seal<br>5a) Fine Leak<br>5b) Gross Leak                                                                   | 1014                  | 5a) Condition A <sub>2</sub><br>5b) Condition C                                                      | 15                             |
| Visual Examination                                                                                        | 1009                  |                                                                                                      | 1                              |
| Subgroup 6<br>Internal Water Vapor Content                                                                | 1018                  | 5,000 ppm. maximum water content at +100°C                                                           | 3/0 or 5/1                     |
| Subgroup 7 <sup>(Note 3)</sup><br>Adhesion of Lead Finish                                                 | 2025                  |                                                                                                      | 15(Note 4)                     |
| Subgroup 8 <sup>(Note 5)</sup><br>Lid Torque                                                              | 2024                  |                                                                                                      | 5/0                            |
| Subgroup 8 <sup>(Note 5)</sup><br>Lid Torque<br>NOTES:<br>1. Lead Integrity Condition D for leadless chip | 2024<br>carriers.     | <ol> <li>Not applicable to leadless chip carriers.</li> <li>UDD based to surplus of loads</li> </ol> | 5/0                            |

2. Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of ≥5 grams.

LTPD based on number of leads.

5. Not applicable for solder seal packages.

.



#### Z8® Z8681 Military ROMless Microcomputer

#### June 1987

#### **FEATURES**

- Complete microcomputer, 24 I/O lines, and up to 64K bytes of addressable external space each for program and data memory.
- 143-byte register file, including 124 general-purpose registers, three I/O port registers, and 16 status and control registers.
- Vectored, priority interrupts for I/O, counter/timers, and UART.
- On-chip oscillator that accepts crystal or external clock drive.
- **GENERAL DESCRIPTION**

The Z8681 is the ROMless version of the Z8 single-chip microcomputer. The Z8681 offers all the outstanding features of the Z8 family architecture except an on-chip program ROM. Use of external memory rather than a preprogrammed ROM enables this Z8 microcomputer to be used in low volume applications or where code flexibility is required.

The Z8681 can provide up to 16 output address lines, thus permitting an address space of up to 64K bytes of data or program memory. Eight address outputs ( $AD_0$ - $AD_7$ ) are provided by a multiplexed, 8-bit, Address/Data bus. The remaining 8 bits can be provided by the software configuration of Port 0 to output address bits  $A_8$ - $A_{15}$ .

- Full-duplex UART and two programmable 8-bit counter/timers, each with a 6-bit programmable prescaler.
- Register Pointer so that short, fast instructions can access any one of the nine working-register groups.
- Single + 5V power supply—all I/O pins TTL-compatible.
- Available in 8 MHz.

Available address space can be doubled (up to 128K bytes) by programming bit 4 of Port 3 ( $P3_4$ ) to act as a data memory select output (DM). The two states of DM together with the 16 address outputs can define separate data and memory address spaces of up to 64K bytes each.

There are 143 bytes of RAM located on-chip and organized as a register file of 124 general-purpose registers, 16 control and status registers, and three I/O port registers. This register file can be divided into nine groups of 16 working registers each. Configuring the register file in this manner allows the use of short format instructions; in addition, any of the individual registers can be accessed directly.

#### **ABSOLUTE MAXIMUM RATINGS**

Guaranteed by characterization/design

Voltages on all pins except RESET

| with respect to GND                 | 0.3V to +7.0V     |
|-------------------------------------|-------------------|
| Operating Case Temperature          | - 55°C to + 125°C |
| Storage Temperature Range           | -65°C to +150°C   |
| Absolute Maximum Power Dissipation. |                   |

#### STANDARD TEST CONDITIONS

The DC characteristics listed below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Military Operating Temperature Range (T<sub>C</sub>) -55 °C to +125 °C

Standard Military Test Condition

 $+4.5 \le V_{CC} \le +5.5V$ 

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



Test Load

#### **DC CHARACTERISTICS**

| Symbol          | Parameter                      | Min               | Max               | Unit       | Condition                          |
|-----------------|--------------------------------|-------------------|-------------------|------------|------------------------------------|
| V <sub>CH</sub> | Clock Input High Voltage       | 3.8 <sup>a</sup>  | Vccb              | v          | Driven by External Clock Generator |
| V <sub>CL</sub> | Clock Input Low Voltage        | -0.3 <sup>b</sup> | 0.8a              | v          | Driven by External Clock Generator |
| VIH             | Input High Voltage             | 2.0ª              | Vccb              | V          |                                    |
| ViL             | Input Low Voltage              | -0.3 <sup>b</sup> | 0.8a              | . <b>V</b> | ,<br>,                             |
| V <sub>RH</sub> | Reset Input High Voltage       | 3.8ª              | Vccb              | v          |                                    |
| VRL             | Reset Input Low Voltage        | -0.3 <sup>b</sup> | 0.8a              | V          |                                    |
| VOH             | Output High Voltage            | 2.4a              |                   | V          | $I_{OH} = -250 \mu A$              |
| V <sub>OL</sub> | Output Low Voltage             |                   | 0.4a              | V          | $I_{OL} = +2.0  \text{mA}$         |
| IL              | Input Leakage                  | - 10 <sup>a</sup> | 10 <sup>a</sup>   | μA         | $V_{IN} = 0V, 5.5V$                |
| IOL             | Output Leakage                 | – 10 <sup>a</sup> | 10 <sup>a</sup>   | μA         | $V_{IN} = 0V, 5.5V$                |
| l <sub>IR</sub> | Reset Input Current            |                   | - 50 <sup>a</sup> | μA         | $V_{CC} = MAX, V_{RL} = 0V$        |
| lcc             | V <sub>CC</sub> Supply Current |                   | 230a              | mA         | All outputs and I/O pins floating  |

#### CAPACITANCE

| Symbol                            | Parameter           | Max             | Unit                                  |
|-----------------------------------|---------------------|-----------------|---------------------------------------|
| C <sub>MAX</sub>                  | Maximum Capacitance | 15 <sup>c</sup> | þf                                    |
| T <sub>A</sub> = 25°C, f = 1 MHz. |                     |                 | · · · · · · · · · · · · · · · · · · · |

·A -- •,· · · · · · ·

Parameter Test Status:

a Tested

b Guaranteed

Guaranteed by Characterization/Design





#### **AC CHARACTERISTICS**

External I/O or Memory Read and Write Timing

|        |           |                                           | Z8<br>8 M        | 681<br>MHz |         |
|--------|-----------|-------------------------------------------|------------------|------------|---------|
| Number | Symbol    | Parameter                                 | Min              | Max        | Notes*° |
| 1      | TdA(AS)   | Address Valid to AS ↑ Delay               | 50 <sup>a</sup>  |            | 2,3     |
| 2      | TdAS(A)   | AS ↑ to Address Float Delay               | 70a              |            | 2,3     |
| 3      | TdAS(DR)  | AS t to Read Data Required Valid          |                  | 420a       | 1,2,3   |
| 4      | TwAS      | AS Low Width                              | 80a              |            | 2,3     |
| 5      | TdAz(DS)  | Address Float to DS ↓                     | 0p               |            |         |
| 6      | TwDSR     | DS (Read) Low Width                       | 250 <sup>a</sup> |            | 1,2,3   |
| 7      | TwDSW     | DS (Write) Low Width                      | 160 <sup>a</sup> |            | 1,2,3   |
| 8      | TdDSR(DR) | DS ↓ to Read Data Required Valid          |                  | 200a       | 1,2,3   |
| 9      | ThDR(DS)  | Read Data to DS t Hold Time               | . 0a -           |            |         |
| 10     | TdDS(A)   | DS ↑ to Address Active Delay              | 70 <sup>a</sup>  |            | 2,3     |
| 11     | TdDS(AS)  | DS ↑ to AS ↓ Delay                        | 70 <sup>a</sup>  | ,          | 2,3     |
| 12     | TdR/W(AS) | R/₩ Valid to AS ↑ Delay                   | 50 <sup>a</sup>  |            | 2,3     |
| 13     | TdDS(R/W) | DS t to R/W Not Valid                     | 60 <sup>a</sup>  |            | 2,3     |
| 14     | TdDW(DSW) | Write Data Valid to DS (Write) ↓ Delay    | 50 <sup>a</sup>  |            | 2,3     |
| 15     | TdDS(DW)  | DS ↑ to Write Data Not Valid Delay        | 60 <sup>a</sup>  |            | 2,3     |
| 16     | TdA(DR)   | Address Valid to Read Data Required Valid |                  | 410a       | 1,2,3   |
| 17     | TdAS(DS)  | AS ↑ to DS ↓ Delay                        | 80a              |            | 2,3     |

#### NOTES:

1. When using extended memory timing add 2 TpC.

Timing numbers given are for minimum TpC.

J. See clock cycle time dependent characteristics table.

\* All units in nanoseconds (ns).

° All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

Parameter Test Status:

a Tested

b Guaranteed

<sup>c</sup> Guaranteed by Characterization/Design



Figure 2. Additional Timing

#### **AC CHARACTERISTICS**

Additional Timing Table

|        | ,           |                                   | Z80<br>8 M        |                  |        |
|--------|-------------|-----------------------------------|-------------------|------------------|--------|
| Number | Symbol      | Parameter                         | Min               | Max              | Notes* |
| 1      | ТрС         | Input Clock Period                | 125 <sup>a</sup>  | 1000a            | 1      |
| 2      | TrC,TfC     | Clock Input Rise and Fall Times   |                   | 25 <sup>b</sup>  | 1      |
| З      | ₩C          | Input Clock Width                 | 37b               |                  | 1      |
| 4      | TwTinL      | Timer Input Low Width             | 100 <sup>b</sup>  |                  | 2      |
| 5      | TwTinH      | Timer Input High Width            | 3TpC <sup>b</sup> |                  | 2      |
| 6      | TpTin       | Timer Input Period                | 8TpC <sup>b</sup> |                  | 2      |
| 7      | TrTin,TfTin | Timer Input Rise and Fall Times   |                   | 100 <sup>b</sup> | 2      |
| 8A     | TwiL        | Interrupt Request Input Low Time  | 100 <sup>b</sup>  |                  | 2,3,4  |
| 8B     | TwiL        | Interrupt Request Input Low Time  | 3TpC <sup>b</sup> |                  | 2,3,5  |
| 9      | TwiH        | Interrupt Request Input High Time | 3TpC <sup>b</sup> |                  | 2,3    |

NOTES:

Clock timing references use 3.8V for a logic "1" and 0.8V for a logic "0".
 Timing references use 2.0V for a logic "1" and 0.8V for a logic "0".

3. Interrupt request via Port 3.

4. Interrupt request via Port 3 (P31-P33)

5. Interrupt request via Port 3 (P3<sub>0</sub>)

\* Units in nanoseconds (ns).

Parameter Test Status:

a Tested

b Guaranteed

<sup>C</sup> Guaranteed by Characterization/Design



Figure 3b. Output Handshake Timing

#### **AC CHARACTERISTICS**

Handshake Timing

|        |              |                             | Z86              | 581              |         |
|--------|--------------|-----------------------------|------------------|------------------|---------|
| Number | Symbol       | Parameter                   | Min              | Max              | Notes†* |
| 1      | TsDI(DAV)    | Data In Setup Time          | 0a               |                  |         |
| 2 ′    | ThDI(DAV)    | Data In Hold Time           | 230a             |                  |         |
| 3      | TwDAV        | Data Available Width        | 175 <sup>a</sup> |                  |         |
| 4      | TdDAVIf(RDY) | DAV ↓ Input to RDY ↓ Delay  |                  | 175 <sup>a</sup> | 1       |
| 5      | TdDAVOf(RDY) | DAV ↓ Output to RDY ↓ Delay | 0a               |                  | 2       |
| 6      | TdDAVIr(RDY) | DAV † Input to RDY † Delay  |                  | 175 <sup>a</sup> | 1       |
| 7      | TdDAVOr(RDY) | DAV ↑ Output to RDY ↑ Delay | 0a               |                  | 2       |
| 8      | TdDO(DAV)    | Data Out to DAV ↓ Delay     | 50 <sup>a</sup>  |                  |         |
| 9      | TdRDY(DAV)   | Rdy ↓ Input to DAV ↑ Delay  | . <b>0</b> p     | 200a             |         |

NOTES:

1. Input handshake

2. Output handshake

4 All timing references use 2.0V for a logic "1" and 0.8V for a logic "0".
Units in nanoseconds (ns).

Parameter Test Status:

a Tested

b Guaranteed

<sup>c</sup> Guaranteed by Characterization/Design

#### **PIN DESCRIPTION**

AS. Address Strobe (output, active Low). Address Strobe is pulsed once at the beginning of each machine cycle. Addresses output via Port 1 for all external program or data memory transfers are valid at the trailing edge of  $\overline{AS}$ .

DS. Data Strobe (output, active Low). Data Strobe is activated once for each external memory transfer.

P0n-P07, P2n-P27, P3n-P37. I/O Port Lines (input/outputs, TTL-compatible). These 24 lines are divided into three 8-bit I/O ports that can be configured under program control for I/O or external memory interface.

P10-P17. Address/Data Port (bidirectional). Multiplexed address (A0-A7) and data (D0-D7) lines used to interface with program and data memory.

#### PACKAGE PINOUTS



+ 5 V Ч 40 D P36 1 XTAI 2 Г 2 39 🗋 РЗ, XTAL1 Г 3 38 D P2, P3-4 37 P26 P3o Г 5 36 D P25 RESET 6 35 D P24 R/Ŵ 7 34 **P**2<sub>3</sub> DS Г 8 33 **P**22 **D** P21 ĀŠ Г 9 32 D P20 P35 Г 10 Z8681 31 MCU Ľ GND 30 D P33 11 Ч 29 🗖 P34 P32 12 28 D P17 P0<sub>0</sub> 13 **Б** Р16 P0, E 14 27 26 P15 P02 П 15 P03 16 25 **Π** P14 P0₄ 17 D P13 Г 24 23 P12 P05 18

**Figure 4. Pin Functions** 

Figure 5, 40-pin Dual-In-Line Package (DIP), **Pin Assignments** 

22 h.e.

21

P10

P06 C 19

P07

20





666

**RESET.** Reset (input. active Low). RESET initializes the Z8681. After RESET the Z8681 is in the extended memory mode. When RESET is deactivated, program execution begins from program location 000CH.

R/W. Read/Write (output). R/W is Low when the Z8681 is writing to external program or data memory.

XTAL1, XTAL2, Crystal 1, Crystal 2 (time-base input and output). These pins connect a parallel-resonant crystal to the on-chip clock oscillator and buffer.

#### MIL-STD-883 MILITARY PROCESSED PRODUCT

- Mil-Std-883 establishes uniform methods and procedures for testing microelectronic devices to insure the electrical, mechanical, and environmental integrity and reliability that is required for military applications.
- Mil-Std-883 Class B is the industry standard product assurance level for military ground and aircraft application.
- The total reliability of a system depends upon tests that are designed to stress specific quality and reliability concerns that affect microelectronic products.
- The following tables detail the 100% screening and electrical tests, sample electrical tests, and Qualification/ Quality Conformance testing required.



### Table I MIL-STD-883 Class B Screening Requirements Method 5004

| Test                                                                                                                                    | Mil-Std-883<br>Method        | Test Condition                                                                                                                                  | Requirement                          |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Internal Visual                                                                                                                         | 2010                         | Condition B                                                                                                                                     | 100%                                 |
| Stabilization Bake                                                                                                                      | 1008                         | Condition C                                                                                                                                     | 100%                                 |
| Temperature Cycle                                                                                                                       | 1010                         | Condition C                                                                                                                                     | 100%                                 |
| Constant Acceleration (Centrifuge)                                                                                                      | 2001                         | Condition E or D <sup>(Note 1)</sup> , Y <sub>1</sub> Axis Only                                                                                 | 100%                                 |
| Initial Electrical Tests                                                                                                                |                              | Zilog Military Electrical Specification<br>Static/DC $T_C = +25 ^{\circ}C$                                                                      | 100%                                 |
| Burn-In                                                                                                                                 | 1015                         | Condition D <sup>(Note 2)</sup> , 160 hours,<br>$T_A = +125 ^{\circ}\text{C}$                                                                   | 100%                                 |
| Interim Electriçal Tests                                                                                                                |                              | Zilog Military Electrical Specification<br>Static/DC $T_C = +25$ °C                                                                             | 100%                                 |
| PDA Calculation                                                                                                                         |                              | PDA = 5%                                                                                                                                        | 100%                                 |
| Final Electrical Tests                                                                                                                  | ,<br>,<br>,                  | Zilog Military Electrical Specification<br>Static/DC T <sub>C</sub> = $+125$ °C, $-55$ °C<br>Functional, Switching/AC T <sub>C</sub> = $+25$ °C | 100%                                 |
| Fine Leak<br>Gross Leak                                                                                                                 | 1014<br>1014                 | Condition B<br>Condition C                                                                                                                      | 100%<br>100%                         |
| Quality Conformance Inspection (QCI)Group AEach Inspection LotGroup BEvery WeekGroup CPeriodically (Note 3)Group DPeriodically (Note 3) | 5005<br>5005<br>5005<br>5005 | (See Table II)<br>(See Table III)<br>(See Table IV)<br>(See Table V)                                                                            | Sample<br>Sample<br>Sample<br>Sample |
| External Visual                                                                                                                         | 2009                         |                                                                                                                                                 | 100%                                 |
| QA—Ship                                                                                                                                 |                              |                                                                                                                                                 | 100%                                 |

NOTÉS:

 Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of ≥5 grams.

J

2. In process of fully implementing of Condition D Burn-In Circuits. Contact factory for copy of specific burn-in circuit available.

3. Performed periodically as required by Mil-Std-883, paragraph 1.2.1 b(17).

### Table II Group ASample Electrical TestsMIL-STD-883 Method 5005

| Subgroup    | Tests        | Temperature (T <sub>C</sub> ) | LTPD<br>Max Accept = 2 |
|-------------|--------------|-------------------------------|------------------------|
| Subgroup 1  | Static/DC    | +25°C                         | 2                      |
| Subgroup 2  | Static/DC    | + 125°C                       | 3                      |
| Subgroup 3  | Static/DC    | – 55 °C                       | 5                      |
| Subgroup 7  | Functional   | + 25 °C                       | 2                      |
| Subgroup 8  | Functional   | – 55°C and + 125°C            | 5                      |
| Subgroup 9  | Switching/AC | +25°C                         | 2                      |
| Subgroup 10 | Switching/AC | + 125°C                       | 3                      |
| Subgroup 11 | Switching/AC | – 55 °C                       | 5                      |

NOTES:

The specific parameters to be included for tests in each subgroup shall be as specified in the applicable detail electrical specification. Where no parameters have been identified in a particular subgroup or test within a subgroup, no Group A testing is required for that subgroup or test.
A single sample may be used for all subgroup testing. Where required size exceeds the lot size, 100% inspection shall be allowed.

Group A testing by subgroup or within subgroups may be performed in any sequence unless otherwise specified.

ş

## Table III Group B Sample Test Performed Every Week to Test Construction and Insure Integrity of Assembly Process. MIL-STD-883 Method 5005

| Subgroup                            | Mil-Std-883<br>Method | Test Condition                                                                                                                    | Quantity or<br>LTPD/Max Accept |
|-------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| Subgroup 1                          |                       | 1                                                                                                                                 |                                |
| Physical Dimensions                 | 2016                  |                                                                                                                                   | 2/0                            |
| Subgroup 2                          |                       | ,                                                                                                                                 |                                |
| Resistance to Solvents              | 2015                  | ,                                                                                                                                 | 4/0                            |
| Subgroup 3                          |                       |                                                                                                                                   |                                |
| Solderability                       | 2003                  | Solder Temperature<br>+ 245 °C ± 5 °C                                                                                             | 15(Note 1)                     |
| Subgroup 4                          |                       |                                                                                                                                   | λ.,                            |
| Internal Visual and Mechanical      | 2014                  |                                                                                                                                   | 1/0                            |
| Subgroup 5                          |                       |                                                                                                                                   |                                |
| Bond Strength                       | 2011                  | С                                                                                                                                 | 15(Note 2)                     |
| Subgroup 6 <sup>(Note 3)</sup>      |                       |                                                                                                                                   |                                |
| Internal Water Vapor Content        | 1018                  | 1000 ppm.<br>• maximum at +100°C                                                                                                  | 3/0 or 5/1                     |
| Subgroup 7 <sup>(Note 4)</sup>      | ·, · · ·              |                                                                                                                                   |                                |
| Seal                                | 1014                  | ·                                                                                                                                 | 5                              |
| 7a) Fine Leak                       | · · · ·               | 7a) B                                                                                                                             |                                |
| 7b) Gross Leak                      |                       | 7b) C                                                                                                                             |                                |
| Subgroup 8 <sup>(Note 5)</sup>      |                       |                                                                                                                                   | ,                              |
| Electrostatic Discharge Sensitivity | 3015                  | Zilog Military Electrical<br>Specification<br>Static/DC $T_C = +25$ °C<br>A = 20-2000V<br>B = >2000V<br>Zilog Military Electrical | 15/0                           |
|                                     | r                     | Specification<br>Static/DC T <sub>C</sub> = +25°C                                                                                 |                                |

NOTES:

1. Number of leads inspected selected from a minimum of 3 devices.

2. Number of bond pulls selected from a minimum of 4 devices.

3. Test applicable only if the package contains a dessicant.

4. Test not required if either 100% or sample seal test is performed between final electrical tests and external visual during Class B screening.

5. Test required for initial qualification and product redesign.

### Table IV Group C Sample Test Performed Periodically to Verify Integrity of the Die. MIL-STD-883 Method 5005

| Subgroup                           | Mil-Std-883<br>Method | Test Condition                                                                    | Quantity or<br>LTPD/Max Accept |
|------------------------------------|-----------------------|-----------------------------------------------------------------------------------|--------------------------------|
| Subgroup 1                         | *****                 |                                                                                   |                                |
| Steady State Operating Life        | 1005                  | Condition D <sup>(Note 1)</sup> , 1000 hours at<br>+ 125 °C                       | 5,                             |
| End Point Electrical Tests         | ,                     | Zilog Military Electrical Specification<br>$T_C = +25^{\circ}C$ , +125 °C, -55 °C |                                |
| Subgroup 2                         |                       |                                                                                   | 1                              |
| Temperature Cycle                  | 1010                  | Condition C                                                                       |                                |
| Constant Acceleration (Centrifuge) | 2001                  | Condition E or D <sup>(Note 2)</sup> , Y <sub>1</sub> Axis Only                   |                                |
| Seal                               | 1014                  |                                                                                   | 15                             |
| 2a) Fine Leak                      |                       | 2a) Condition B                                                                   |                                |
| 2b) Gross Leak                     |                       | 2b) Condition C                                                                   |                                |
| Visual Examination                 | 1010 or 1011          |                                                                                   |                                |
| End Point Electrical Tests         |                       | Zilog Military Electrical Specification<br>$T_C = +25$ °C, $+125$ °C, $-55$ °C    |                                |

NOTE:

1. In process of fully implementing Condition D Burn-In Circuits. Contact factory for copy of specific burn-in circuit available.

 Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of ≥5 grams.

### Table V Group D Sample Test Performed Periodically to Insure Integrity of the Package. MIL-STD-883 Method 5005

| Subgroup                                                  | Mil-Std-883<br>Method | Test Condition                                                              | Quantity or<br>LTPD/Max Accept |
|-----------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------|--------------------------------|
| Subgroup 1<br>Physical Dimensions                         | 2016                  |                                                                             | 15                             |
| Subgroup 2<br>Lead Integrity                              | 2004                  | Condition B <sub>2</sub> or D <sup>(Note 1)</sup>                           | 15                             |
| Subgróup 3<br>Thermal Shock                               | 1011                  | Condition B minimum,<br>15 cycles minimum                                   |                                |
| Temperature Cycling                                       | 1010                  | Condition C, 100 cycles minimum                                             | 15                             |
| Moisture Resistance                                       | 1004                  |                                                                             |                                |
| Seal<br>3a) Fine Leak<br>3b) Gross Leak                   | <sup>1014</sup>       | 3a) Condition B<br>3b) Condition C                                          |                                |
| Visual Examination<br>End Point Electrical Tests          | 1004 or 1010          | Zilog Military Electrical Specification $T_C = +25$ °C, $+125$ °C, $-55$ °C |                                |
| Subgroup 4<br>Mechanical Shock                            | 2002                  | Condition B minimum                                                         |                                |
| Vibration Variable Frequency                              | 2007                  | Condition A minimum                                                         |                                |
| Constant Acceleration (Centrifuge)                        | 2001                  | Condition E or D <sup>(Note 2)</sup> , Y <sub>1</sub> Axis Only             | 15                             |
| Seal                                                      | 1014                  |                                                                             |                                |
| 4a) Fine Leak<br>4b) Gross Leak                           |                       | 4a) Condition B<br>4b) Condition C                                          |                                |
| Visual Examination                                        | 1010 or 1011          |                                                                             |                                |
| End Point Electrical Tests                                |                       | Zilog Military Electrical Specification<br>$T_C = +25$ °C, +125 °C, -55 °C  |                                |
| Subgroup 5<br>Salt Atmosphere                             | 1009                  | Condition A minimum                                                         | ,<br>                          |
| Seal<br>5a) Fine Leak<br>5b) Gross Leak                   | 1014                  | 5a) Condition B<br>5b) Condition C                                          | 15                             |
| Visual Examination                                        | 1009                  |                                                                             |                                |
| Subgroup 6<br>Internal Water, Vapor Content               | 1018                  | 5,000 ppm. maximum water<br>content at + 100 °C                             | , 3/0 or 5/1                   |
| Subgroup 7 <sup>(Note 3)</sup><br>Adhesion of Lead Finish | 2025                  |                                                                             | 15(Note 4)                     |
| Subgroup 8 <sup>(Note 5)</sup><br>Lid Torque              | 2024                  |                                                                             | 5/0                            |
| NOTES:                                                    |                       |                                                                             |                                |

1. Lead Integrity Condition D for leadless chip carriers.

 Applies to larger packages which have an inner seal or cavity perimeter of two inches or more in total length or have a package mass of ≥5 grams. 3. Not applicable to leadless chip carriers.

4. LTPD based on number of leads.

5. Not applicable for solder seal packages.

#### **PACKAGE INFORMATION**





18-Pin Ceramic Package





**18-Pin Plastic Package** 

.

NOTE: Package dimensions are given in inches. To convert to millimeters, multiply by 25.4

#### PACKAGE INFORMATION (Continued)



28-Pin Ceramic Package





NOTE: Package dimensions are given in inches. To convert to millimeters, multiply by 25.4.

#### **PACKAGING INFORMATION**



#### 40-pin Plastic DIP



40-pin Cerdip Package

NOTE: Package dimensions are given in inches. To convert to millimeters, multiply by 25.4.

#### **PACKAGE INFORMATION (Continued)**





40-pin Low Profile Protopack



44-pin PCC



40-pin Protopack

#### **PACKAGING INFORMATION (Continued)**





48-Pin Dual-in-Line Package (DIP), Plastic



48-Pin Low Profile Protopack (T)

NOTE: Package dimensions are given in inches. To convert to millimeters, multiply by 25.4.

#### PACKAGE INFORMATION (Continued)





44-Pin Quad Flat Pack (QFP)

NOTE: QFP package dimensions are in millimeters Units with ( ) are in inches.

.
## ORDERING INFORMATION

| <b>Z8 MCU, 2K ROM, 8  <br/>28-pin DIP</b>                                                                   | MHz                      |                                       | Z8 MCU, 4K ROM,<br>12 MHz                        | Z8 MCU, 4K ROM,<br>16 MHz | ,        |
|-------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------|--------------------------------------------------|---------------------------|----------|
| Z0860008PSCRXX                                                                                              |                          |                                       | 40-pin DIP                                       | 40-pin DIP                |          |
| 20000000FECRAA                                                                                              |                          | r                                     | 286C1112PECRXXX                                  | 286C1116PSCHXXX           |          |
| Z8MCU                                                                                                       | 44 -i- 800               | 10 sis Daata sak                      | 44-pin PLCC                                      | 44-pin PLCC               |          |
| ao-pin Dir                                                                                                  | 44-pin PCC               | 40-ріп Рготорак                       | Z86C1112VECRXXX                                  | Z86C1116VSCRXXX           | 1        |
| 2K R                                                                                                        | MC                       | 2K XROM                               | Z8 MCU, 8K ROM                                   |                           |          |
| Z0860112PSCRXXX Z0860112VSCRXXX<br>Z0860112DSERXXX<br>Z0860112PECRXXX<br>Z0860112DEERXXX<br>Z0860112DEERXXX |                          | Z0860312TSF                           | 40-pin DIP<br>Z86C2112PECRXXX<br>Z86C2116PSCRXXX |                           |          |
| 4K R(                                                                                                       | MC                       | 4K XROM                               | Z86C2112CEARXXX                                  |                           | -        |
| Z0861112PSCRXXX<br>Z0861112PECRXXX                                                                          | Z0861112VSCRXXX          | Z0861312TSF                           | <b>Z8 MCU, 8K PROM<br/>40-pin DIP</b>            | 44-pin PLCC               |          |
| Z0861112DSERXXX                                                                                             |                          |                                       | Z86E2112PEC                                      | Z86C2112VECRXXX           |          |
| Z8 MCU with BASIC/                                                                                          | Debug Interpreter, 8 M   | Hz                                    | Z86E2116PSC<br>Z86E2112CEA                       | Z86C2116VSCRXXX           |          |
|                                                                                                             |                          | й.<br>-                               | 44-pin PLCC                                      |                           |          |
| 20867108PSCH002<br>20867108PECR002                                                                          |                          |                                       | Z86F2112VEC<br>Z86E2116VSC                       |                           |          |
| Z8681 ROMIess MCU                                                                                           |                          |                                       |                                                  |                           |          |
| 40-pin DIP                                                                                                  | 44-pin PCC               |                                       | 286C27/286C97 DTC<br>64-Pin DIP                  | ;                         |          |
| 8 MHz                                                                                                       | 7                        |                                       | 04-FIII DIF                                      |                           |          |
| Z0868108PSC<br>Z0868108DSE                                                                                  | 20868108VSC              | <i>i</i>                              | Z86C2708PSCRxxx                                  |                           |          |
| Z0868108PEC                                                                                                 |                          |                                       | Z86C9708PSCRxxx<br>Z86C9708PSCR314               |                           |          |
| ZUGGETUGDEE                                                                                                 |                          |                                       |                                                  |                           |          |
| 12 MHz<br>70868112PEC                                                                                       | 70868112VSC              |                                       | Z8 ROMiess MCU                                   |                           |          |
| Z0868112PSC                                                                                                 | Z0868112VEC              |                                       | 40-pin DIP                                       | 44-pin PCC                |          |
| Z0868112DSE                                                                                                 |                          |                                       | Z86C9112PEC                                      | Z86C9112VEC               |          |
| ZUGGUTTZDEL                                                                                                 |                          |                                       | Z86C9116PSC                                      | Z86C9116VSC               |          |
| 16 MHz<br>Z0868116PSC                                                                                       | Z0868116VSC              | τ.                                    | Z8 4K ROM MCU, 12                                | MHz                       |          |
| Low Cost ROMiess                                                                                            | NCU, 8 MHz               |                                       | Z0861112CMBRXXX                                  |                           |          |
| Z0868208PSC<br>Z0868408PSC                                                                                  |                          |                                       | Z8 ROMIess MCU, 8<br>40-pin DIP                  | MHz                       | <b>`</b> |
| Low Power ROMIess<br>40-pin DIP                                                                             | MCU, 8 MHz<br>44-pin PCC |                                       | Z0868108CMB                                      |                           |          |
| Z0869108PSC Z0869108VSC                                                                                     |                          |                                       | Z8 MCU, 4K ROM, 12 MHz<br>28-pin DIP             |                           |          |
| Z8 ROMiess MCU, 12<br>40-pin DIP                                                                            | 2 MHz<br>44-pin PCC      | х<br>Х                                | Z86C1012PSC                                      |                           |          |
| Z0869112PSC<br>Z0869112PEC                                                                                  | Z0869112VSC              |                                       | Z8 MCU, 8K ROM, 12 MHz<br>28-pin DIP             |                           |          |
| Z8 ROMIess MCU, 19<br>40-pin DIP                                                                            | 6 MHz<br>44-pin PCC      | · · · · · · · · · · · · · · · · · · · | Z86C2012PSC                                      |                           |          |
| 70869116PSC                                                                                                 | Z0869116VSC              |                                       |                                                  |                           |          |
|                                                                                                             |                          | •                                     |                                                  |                           |          |

#### Codes

PACKAGE Preferred D = Cerdip P = Plastic V = Plastic Chip Carrier

Longer Lead Time C = Ceramic F = Plastic Quad Flat Pack G = Ceramic PGA (Pin Grid Array) L = Ceramic LCC Q = Ceramic Quad-in-Line R = Protopack T = Low Profile Protopack

### TEMPERATURE

Preferred S = 0°C to +70°C

Longer Lead Time E = -40°C to +85°C M = -55°C to +125°C ENVIRONMENTAL Preferred C = Plastic Standard E = Hermetic Standard F = Protopack Standard

Longer Lead Time A = Hermetic Stressed B = 833 Class B Military D = Plastic Stressed J = JAN 38510 Military

Example:

Z0869112PSC is a 12 MHz 8691 (ROMless Z8) in a plastc DIP,  $0^{\circ}$  C to +70 $^{\circ}$  C, Standard Flow.



# ZILOG DOMESTIC SALES OFFICES AND TECHNICAL CENTERS

| CALIFORNIA    |  |
|---------------|--|
| Agoura        |  |
| Campbell      |  |
| Tustin        |  |
| COLORADO      |  |
| Boulder       |  |
| FLORIDA       |  |
| Largo         |  |
| GEORGIA       |  |
| Norcross      |  |
| ILLINOIS      |  |
| Schaumburg    |  |
| NEW HAMPSHIRE |  |
| Nashua        |  |
| MINNESOTA     |  |
| Edina         |  |
| NEW JERSEY    |  |
| Clark         |  |
| ОНЮ           |  |
| Seven Hills   |  |
| PENNSYLVANIA  |  |
| Ambler        |  |
|               |  |

TEXAS Dallas

| © 19 | 989 | by Z   | ilog, li | nc. A | Irights  | s reserve   | d. No part o   | f this publica- |
|------|-----|--------|----------|-------|----------|-------------|----------------|-----------------|
| tion | ma  | yber   | reproc   | luced | l, store | ed in a ret | rieval syster  | n, or transmit- |
| ted, | in  | any    | form     | or b  | y any    | means,      | electronic,    | mechanical,     |
| pho  | loc | opyir  | ig, rec  | ordir | g, or a  | otherwise   | e, without the | e prior written |
| perr | nis | sion ( | of Zilo  | a     |          |             |                |                 |

The information contained herein is subject to change without notice. Zilog assumes no responsibility for the use of any circuitry embodied in a Zilog product. No other circuit patent licenses are implied.

All specifications (parameters) are subject to change without notice. The applicable Zilog test documentation will specify which parameters are tested.

Zilog, Inc. 210 Hacienda Ave., Campbell, CA 95008-6609 Telephone (408) 370-8000 TWX 910-338-7621 INTERNATIONAL SALES OFFICES

#### CANADA

UNITED KINGDOM Maidenhead 44-628-392-00