## Data Acquisition Circuits <br> Data Conversion and DSP Analog Interface

## Data Book

## General Information

## General Purpose ADCs

## General Purpose DACs

## DSP AICs and CODECs

## Special Functions

## Video Interface Palettes

Digital Imaging Sensor Products
Mechanical Information

# Data Acquisition Circuits Data Book 

## Data Conversion and DSP Analog Interface

SLAD001A
DECEMBER 1997

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1998, Texas Instruments Incorporated

## INTRODUCTION

Texas Instruments offers an extensive line of industry-standard data acquisition integrated circuits. They are designed to provide highly reliable circuits for peripheral support applications of microprocessor-based systems, DSP (digital signal processing) related analog interfaces, video and high-speed converters, digitizing requirements that demand ADC and DAC conversion, and general-purpose functions.
This data book provides information on the following product groups:

- Serial I/O Analog-to-Digital Converters
- General Purpose Parallel Output Analog-to-Digital converters
- Stereo Audio Analog-to-Digital Converters
- Multiplexed BCD-Output, Dual Slope Analog-to-Digital Converters
- Video and High-Speed Analog-to-Digital Converters
- Video and High-Speed Digital-to-Analog Converters
- General Purpose Serial-Input Digital-to-Analog Converters
- General Purpose Parallel-Input Digital-to-Analog Converters
- Stereo Audio Digital-to-Analog Converters
- Analog Interface Circuits (AICs)
- Special Function Circuits (PLL, Clamping, Filter, Amplifier)
- Video Interface Palettes
- CCD Interface Analog-to-Digital Converters

These products cover applications such as audio, graphics, communications, modems and cellular phones, video capture and image processing, industrial control and disk-drive servo-loop control, automotive, electronic instrumentation, digital audio, and any DSP or microprocessor-based system.
Texas Instruments, the world's leading supplier of DSP solutions, is committed to meeting the needs of industry by accelerating the development of new differentiated analog products, while continuing to provide world-class quality, and customer support.
An electronic version of this data book, including all Mixed-Signal \& Analog products, is available from TI. The InfoNavigator CD-ROM, which is both a designer's guide and data book may be ordered via the Internet at: http://www.ti.com/sc/docs/cdrom/ordercd.htm You may also order by calling Texas Instruments toll-free at: 1-800-477-8924 ext. 5047

To provide full technical support, Texas Instruments has a large fully-staffed product information center available to help you. Simply call our U.S. headquarters at (972) 644-5580. Texas Instruments Sales Offices, listed on the last page of this book, also provide sales and technical support.

## General Information

General Purpose ADCs
General Purpose DACs
DSP AICs and CODECs ..... 4
Special Functions ..... 5
Video Interface Palettes ..... 6
Digital Imaging Sensor Products ..... 7
Mechanical Information

## Contents

## Page

Alphanumeric Index1-3
ด
Analog-to-Digital Converter Selection Guide :
Analog-to-Digital Converter Selection Guide : ..... 1-4 ..... 1-4
$\stackrel{1}{\square}$ Digital-to-Analog Converter Selection Guide ..... 1-8
Analog Interface Circuit Selection Guide ..... 1-11
Special Function Selection Guide : ..... 1-12
Video Interface Palette Selection Guide ..... 1-13
Digital Imaging Sensor Products Selection Guide ..... 1-14
Cross Reference ..... 1-15
Glossary ..... 1-20
AD7524M ..... 3-3
TLC7226 ..... 3-137
ICL7135 ..... 2-3
MF4A-50 ..... 5-7
MF4A-100 ..... 5-7
TL5501 ..... 2-13
TL5632 ..... 3-11
TL7726 ..... 5-3
TL32088 ..... 5-61
TLC04 ..... 5-7
TLC14 ..... 5-7
TLC540 ..... 2-19
TLC541 ..... 2-19
TLC542 ..... 2-29
TLC545 ..... 2-39
TLC546 ..... 2-39
TLC548 ..... 2-51
TLC549 ..... 2-51
TLC0820A ..... 2-61
TLC0831 ..... 2-71
TLC0832 ..... 2-71
TLC0834 ..... 2-83
TLC0838 ..... 2-83
TLC876 ..... 2-97
TLC876M ..... 2-119
TLC1541 ..... 2-123
TLC1542 ..... 2-133
TLC1543 ..... 2-133
TLC1549 ..... 2-153
TLC1550 ..... 2-167
TLC1551 ..... 2-167
TLC2543 ..... 2-175
TLC2932 ..... 5-19
TLC2933 ..... 5-41
TLC5510 ..... 2-197
TLC5540 ..... 2-209
TLC5602 ..... 3-19
TLC5604 ..... 3-27
TLC5614 ..... 3-29
TLC5615 ..... 3-31
TLC5616 ..... 3-47
TLC5617 ..... 3-55
TLC5618 ..... 3-75
TLC5618M ..... 3-95
TLC5620 ..... 3-97
TLC5628 ..... 3-107
TLC5733 ..... 2-225
TLC7135 ..... 2-3

TLC7524 ................................ . . 3-153
TLC7528 ................................ . . 3-163
TLC7628 ................................ . . 3-177
TLC8044 ............................... . . 7 -3
TLC8144 .............................. . . . 7-33
TLC8188 ............................... . . 7-61
TLC32040 ............................... . 4-3
TLC32041 . . . . . . . . . . . . . . . . . . . . . . . . 4-3
TLC32044 ............................... 4 4-35
TLC32045 .............................. . . . 4-35
TLC32046 . . . . . . . . . . . . . . . . . . . . . . . . 4-73
TLC32047 . . . .......................... . . 4-129
TLC320AC01 .......................... . 4-187
TLC320AC02 .......................... $4-273$
TLC320AD50 ........................... 4-361
TLC320AD52 .......................... 4 4-361
TLC320AD55 .......................... . 4-417
TLC320AD56 .......................... . 4-455
TLC320AD57 ........................... 2-247
TLC320AD58 .......................... 2-267
TLC320AD75 ........................... 4 4-495
TLC320AD80 ......................... 4-535
TLV0831 . . . ............................ . 2-291
TLV0832 ............................... 2 2-291
TLV0834 ................................ 2-303
TLV0838 ................................ . 2-303
TLV1543 ................................ 2-317
TLV1544 .............................. . . 2-335
TLV1548 ................................ . 2-335
TLV1548M .............................. 2-367
TLV1549 ............................... 2-373
TLV1570 ................................ . 2-387
TLV1572 ............................... . 2-397
TLV2543 ............................... . 2-409
TLV5510 ......................... . . . . . . . 2-429
TLV5613 ................................ . 3-187
TLV5619 ................................ . 3-195
TLV5620 ................................ 3-203
TLV5621 ............................... . 3-215
TLV5628 ............................... . 3-231
TMS57014A .......................... . 3-243
TVP3026 ................................. . . 6-3
TVP3030 ................................ . . 6-7
TVP3033 ............................... . 6-11
TVP3409 ............................. . . 6-13
TVP3703 ............................... . 6-15
TLC7225 ..... 3-117

Serial I/O Analog-to-Digital Converters (ADC)

| Device | Resolution (bits) | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | Power (mW) max | Conversion Time ( $\mu \mathrm{s}$ ) | Sampling Rate (kSPS) max | Number of Analog Inputs | Internal System Clock | Standby | Linearity Error (LSB) | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC2543 | 12 | 5 | 12 | 10 | 66 | 11 | X | X | $\pm 1.0$ | 2-175 |
| TLV2543 | 12 | 3.3 | 8 | 10 | 66 | 11 | X | X | $\pm 1.0$ | 2-409 |
| TLC1541 | 10 | 5 | 12 | 21 | 32 | 11 |  |  | $\pm 1.0$ | 2-123 |
| TLC1542 | 10 | 5 | 12 | 21 | 38 | 11 | X |  | $\pm 0.5$ | 2-133 |
| TLC1543 | 10 | 5 | 12 | 21 | 38 | 11 | X |  | $\pm 1.0$ | 2-133 |
| TLC1549 | 10 | 5 | 12 | 21 | 38 | 1 | X |  | $\pm 1.0$ | 2-153 |
| TLV1543 | 10 | 3.3 | 8 | 21 | 38 | 11 | X |  | $\pm 1.0$ | 2-317 |
| TLV1544 | 10 | 2.7-5.5 | 4 | 10 | 85 | 4 | X | X | $\pm 1.0$ | 2-335 |
| TLV1548 | 10 | 2.7-5.5 | 4 | 10 | 85 | 8 | X | X | $\pm 1.0$ | 2-335 |
| TLV1548M | 10 | 2.7-5.5 | 4 | 10 | 85 | 8 | X | X | $\pm 1.0$ | 2-367 |
| TLV1549 | 10 | 3.3 | 8 | 21 | 38 | 1 | X |  | $\pm 1.0$ | 2-373 |
| TLC0831 | 8 | 5 | 12.5 | 13.3 | 31 | 1 |  |  | $\pm 1.0$ | 2-71 |
| TLC0832 | 8 | 5 | 26 | 13.3 | 22 | 2 |  |  | $\pm 1.0$ | 2-71 |
| TLC0834 | 8 | 5 | 12.5 | 13.3 | 20 | 4 |  |  | $\pm 1.0$ | 2-83 |
| TLC0838 | 8 | 5 | 12.5 | 13.3 | 20 | 8 |  |  | $\pm 1.0$ | 2-83 |
| TLC540 | 8 | 5 | 12 | 9 | 75 | 11 |  |  | $\pm 0.5$ | 2-19 |
| TLC541 | 8 | 5 | 12 | 17 | 40 | 11 |  |  | $\pm 0.5$ | 2-19 |
| TLC542 | 8 | 5 | 10 | 20 | 25 | 11 | X |  | $\pm 0.5$ | 2-29 |
| TLC545 | 8 | 5 | 12 | 9 | 76 | 19 |  |  | $\pm 0.5$ | 2-39 |
| TLC546 | 8 | 5 | 12 | 17 | 40 | 19 |  |  | $\pm 0.5$ | 2-39 |
| TLC548 | 8 | 5 | 12 | 17 | 45.5 | 1 | X |  | $\pm 0.5$ | 2-51 |
| TLC549 | 8 | 5 | 12 | 17 | 40 | 1 | X |  | $\pm 0.5$ | 2-51 |

Serial I/O Analog-to-Digital Converters (ADC) (continued)

| Device | Resolution (bits) | $\mathrm{V}_{\mathrm{CC}}(\mathrm{V})$ | $\begin{aligned} & \text { Power } \\ & \text { (mW) } \\ & \text { max } \end{aligned}$ | Conversion Time ( $\mu \mathrm{s}$ ) | Sampling Rate (kSPS) max | Number of Analog Inputs | Internal System Clock | Standby | Linearity Error (LSB) | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLV0831 | 8 | 3.3 | 4.1 | 13.3 | 49 | 1 |  |  | $\pm 1.0$ | 2-291 |
| TLV0832 | 8 | 3.3 | 15.5 | 13.3 | 44.7 | 2 |  |  | $\pm 1.0$ | 2-291 |
| TLV0834 | 8 | 3.3 | 4.1 | 13.3 | 41 | 4 |  |  | $\pm 1.0$ | 2-303 |
| TLV0838 | 8 | 3.3 | 4.1 | 13.3 | 37.9 | 8 |  |  | $\pm 1.0$ | 2-303 |

General Purpose Parallel Output Analog-to-Digital Converters (ADC)

| Device | Resolution (bits) | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | Power (mW) max | Conversion Time ( $\mu \mathrm{s}$ ) | Sampling Rate (kSPS) max | Number of Analog Inputs | Linearity Error (LSB) | Standby | Internal System Clock | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC1550 | 10 | 5 | 40 | 6 | 164 | 1 | $\pm 0.5$ |  | X | 2-167 |
| TLC1551 | 10 | 5 | 40 | 6 | 164 | 1 | $\pm 1.0$ |  | X | 2-167 |
| TLC0820A | 8 | 5 | 7.5 | 2.5 | 392 | 1 | $\pm 1.0$ |  | X | 2-61 |

Stereo Audio Analog-to-Digital Converters (ADC)

| Device | Resolution (bits) | $\mathrm{V}_{\text {cc }}(\mathrm{V})$ | Power (mW) max | Sampling Rate (kSPS) max | Number of Analog Inputs | Output Type | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC320AD57 | 16/18 | 5 | 220 | 48 | 2 | Serial | 2-247 |
| TLC320AD58 | 16/18 | 5 | 220 | 48 | 2 | Serial | 2-267 |

Multiplexed BCD-Output, Dual Slope Analog-to-Digital Converters (ADC)

| Device | Resolution (bits) | $\begin{aligned} & \mathrm{V}_{\text {cc }} \\ & \text { (V) } \end{aligned}$ | Power <br> (mW) <br> max | Conversion Time (ms) | Sampling Rate (SPS) max | Number of Analog Inputs | Output Type | Linearity Error (LSB) | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC7135 | 4.5 | $\pm 5$ | 30 | 33.3 | 30 | 1 | BCD | 0.5 | 2-3 |

Video and High-Speed Analog-to-Digital Converters (ADC)

| Device | Resolution (bits) | Conversion Time (ns) | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | Power (mW) max | Sampling Rate (MSPS) max | Number of Analog Inputs | Output Type | Differential Error (DNL) (LSB) | SNR <br> (dB) | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TL5501 | 10 | 50 | 5 | 131 | 20 | 1 | Parallel | $\pm 0.5$ |  | 2-13 |
| TLC876 | 10 | 50 | 5 | 150 | 20 | 1 | Parallel | $\pm 0.5$ | 55 | 2-97 |
| TLC876M $\dagger$ | 10 | 50 | 5 | 150 | 20 | 1 | Parallel | $\pm 0.5$ | 55 | 2-119 |
| TLV1570 $\dagger$ | 10 |  | 2.7~5.5 | 9 |  | 8 | Serial | $\pm 0.5$ |  | 2-387 |
| TLV1572 | 10 | 800 | 2.7~5.5 | 8 | 1.25 | 1 | Serial | $\pm 0.5$ |  | 2-397 |
| TLC5510 | 8 | 50 | 5 | 135 | 20 | 1 | Parallel | $\pm 0.5$ | 46 | 2-197 |
| TLC5510A | 8 | 50 | 5 | 150 | 20 | 1 | Parallel | $\pm 0.5$ | 46 | 2-197 |
| TLC5733A | 8 | 50 | 5 | 300 | 20 | 1 | Parallel | $\pm 0.5$ | - | 2-225 |
| TLC5540 | 8 | 25 | 5 | 150 | 40 | 1 | Parallel | $\pm 0.75$ | 45 | 2-209 |
| TLV5510† | 8 |  | 3.3 | 50 | 20 | 1 | Serial | $\pm 0.5$ |  | 2-429 |

$\dagger$ This part is in the Product Preview stage of development.


Video and High-Speed Digital-to-Analog Converters (DAC)

| Device | Resolution (bits) | $\begin{aligned} & \mathrm{V}_{\mathrm{Cc}} \\ & \text { (V) } \end{aligned}$ | Power (mW) max | Bus Interface | Output ( I or V ) | Number of DACs | Ref. | Settling Time (ns) | Linearity Error (LSB) | Conversion Rate (MHz) min | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TL5632 | 8 | 5 | 450 | Parallel | V | 3 | Int | 10 | $\pm 0.5$ | 60 | 3-11 |
| TLC5602 | 8 | 5 | 125 | Parallel | V | 1 | Ext | 30 | $\pm 0.2$ | 20 | 3-19 |

General Purpose Serial-Input Digital-to-Analog Converters (DAC)

| Device | Resolution (bits) | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | Power (mW) max | Bus Interface | Output (I or V) | Number of DACs | Ref. | Settling Time ( $\mu \mathrm{s}$ ) | Linearity Error (LSB) | Conversion Rate ( kHz ) min | Multiplying | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC5618 | 12 | 5 | 3.5 | Serial | V | 2 | Ext | 2.5 | $\pm 0.5$ | 121 | X | 3-75 |
| TLC5618M $\dagger$ | 12 | 5 | 3.5 | Serial | V | 2 | Ext | 2.5 | $\pm 0.5$ | 121 | X | 3-95 |
| TLC5614 $\dagger$ | 12 | 3 to 5 | 7.25 | Serial | V | 4 | Ext | - | - | - |  | 3-29 |
| TLC5615 | 10 | 5 | 1.75 | Serial | V | 1 | Ext | 12.5 | $\pm 0.5$ | 121 | X | 3-31 |
| TLC5616 $\dagger$ | 10 | 5 | 3 | Serial | V | 1 | Ext | 2.5-12.5 | $\pm 0.5$ | - |  | 3-47 |
| TLC5617 | 10 | 5 | 3.5 | Serial | V | 2 | Ext | 2.5 | $\pm 0.5$ | 121 | X | 3-55 |
| TLC5604 $\dagger$ | 10 | 3 to 5 | 7.25 | Serial | V | 4 | Ext | - | - | - |  | 3-27 |
| TLC5620 | 8 | 5 | 10 | Serial | V | 4 | Ext | 10 | $\pm 1.0$ | 10 |  | 3-97 |
| TLC5628 | 8 | 5 | 20 | Serial | V | 8 | Ext | 10 | $\pm 1.0$ | 10 |  | 3-107 |
| TLV5620 | 8 | 2.7 to 5.5 | 6.6 | Serial | V | 4 | Ext | 10 | $\pm 1.0$ | 10 |  | 3-203 |
| TLV5621 | 8 | 2.7 to 5.5 | 4.5 | Serial | V | 4 | Ext | 10 | $\pm 1.0$ | 10 |  | 3-215 |
| TLV5628 | 8 | 2.7 to 5.5 | 13.2 | Serial | V | 8 | Ext | 10 | $\pm 1.0$ | 10 |  | 3-231 |

$\dagger$ This part is in the Product Preview stage of development.

General Purpose Parallel-Input Digital-to-Analog Converters (DAC)

| Device | Resolution (bits) | $\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$ | Power (mW) max | Bus Interface | Output (l or V) | Number of DACs | Ref. | Settling Time ( $\mu \mathrm{s}$ ) | Linearity Error (LSB) | Multiplying | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLV5619 $\dagger$ | 12 | 3 to 5 | 7.25 | Parallel | V | 1 | Ext | 0.8 | $\pm 0.5$ |  | 3-195 |
| TLC7225 | 8 | 5 to 15 | 60 | Parallel | V | 4 | Ext | 5 | $\pm 1.0$ |  | 3-117 |
| TLC7226 | 8 | 15 | 240 | Parallel | V | 4 | Ext | 5 | $\pm 1.0$ |  | 3-137 |
| TLC7524 | 8 | 5 to 15 | 5 | Parallel | 1 | 1 | Ext, M | 0.1 | $\pm 0.5$ | X | 3-153 |
| TLC7528 | 8 | 5 to 15 | 10 | Parallel | I | 2 | Ext, M | 0.1 | $\pm 0.5$ | X | 3-163 |
| TLC7628 | 8 | 11 to 15 | 20 | Parallel | 1 | 2 | Ext, M | 0.1 | $\pm 0.5$ | X | 3-177 |
| AD7524M | 8 | 5 to 15 | 5 | Parallel | 1 | 1 | Ext, M | 0.1 | $\pm 0.5$ | X | 3-3 |
| TLV5613 $\dagger$ | 8 | 3 to 5 | 7.25 | Parallel | V | 1 | Ext | 0.8 | $\pm 0.5$ |  | 3-187 |

$\dagger$ This part is in the Product Preview stage of development.
Stereo Audio Digital-to-Analog Converters (DAC)
Analog Interface Circuits (AICs)

| Device | Resolution (bits) | Sampling <br> Rate (kHz) | Bandwidth (kHz) | Supply Voltage(s) (V) | $\underset{\text { typ }}{\mathrm{P}_{\mathrm{d}}(\mathrm{~mW})}$ | SNR (dB) typ | Conversion Method | Description | Page No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC320AD75 | 20 | 44.1 | 0.002-20 | +5 | 400 | 104 | Sigma-delta | Stereo ADA circuit (audio) | 4-495 |
| TLC320AD80 | 18 | 48 |  | +5 |  |  | Sigma-delta | Audio processor subsystem | 4-535 |
| TLC320AD56 | 16 | 22.05 | 8.8 | +5/ +3 | 100 | 70 | Sigma-delta | Sigma-delta AIC | 4-455 |
| TLC320AD50 | 16 | 22.05 | 8.8 | +5/ +3 | 175 | 70 | Sigma-delta | Sigma-delta AIC with mstr/slv function | 4-361 |
| TLC320AD52 | 16 | 22.05 | 8.8 | +5/+3 | 175 | 70 | Sigma-delta | Sigma-delta AIC with mstr/slv function | 4-361 |
| TLC320AD55 | 16 | 10.3 | 4 | +5 | 150 | 70 | Sigma-delta | Sigma-delta AIC | 4-417 |
| TLC320AC02 | 14 | 25 | 10.8 | +5 | 100 | 70 | Successive approx. | Single-supply AIC | 4-273 |
| TLC320AC01 | 14 | 25 | 10.8 | +5 | 100 | 72 | Successive approx. | Single-supply AIC | 4-187 |
| TLC32047 | 14 | 25 | 0.3-11.4 | $\pm 5$ | 375 | 70 | Successive approx. | Wide-band AIC with $(\sin x) / \mathrm{x}$ correction | 4-129 |
| TLC32046 | 14 | 25 | 0.3-7.2 | $\pm 5$ | 375 | 85 | Successive approx. | AIC with ( $\sin x) / \mathrm{x}$ correction | 4-73 |
| TLC32045 | 14 | 19.2 | 0.1-3.8 | $\pm 5$ | 375 | 80 | Successive approx. | Voice-band AIC (relaxed TLC32044) | 4-35 |
| TLC32044 | 14 | 19.2 | 0.1-3.8 | $\pm 5$ | 375 | 80 | Successive approx. | Voice-band AIC | 4-35 |
| TLC32041 | 14 | 19.2 | 0.3-3.6 | $\pm 5$ | 375 | 89 | Successive approx. | AIC w/o internal reference | 4-3 |
| TLC32040 | 14 | 19.2 | 0.3-3.6 | $\pm 5$ | 375 | 89 | Successive approx. | AIC | 4-3 |



## Video Interface Palettes (RAMDACs)

| Device | Pixel <br> Bus <br> Width <br> (bits) | Number <br> of PLLs | Hardware <br> Cursor | Gamma <br> Correction | Packed <br> Pixel | Max Resolution and <br> Refresh Rate | Max <br> Resolution <br> with <br> 24 bits/Pixel | Page No. |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TVP3026-135 | 64 | Triple | Yes | Yes | Yes | $1280 \times 1024 @ 75 \mathrm{~Hz}$ | $1280 \times 1024$ | Packed-pixel modes VIP |
| TVP3026-175 | 64 | Triple | Yes | Yes | Yes | $1600 \times 1200 @ 60 \mathrm{~Hz}$ | $1280 \times 1024$ | Packed-pixel modes VIP |
| TVP3026-220 | 64 | Triple | Yes | Yes | Yes | $1600 \times 1200 @ 75 \mathrm{~Hz}$ | $1280 \times 1024$ | Packed-pixel modes VIP |
| TVP3026-250 | 64 | Triple | Yes | Yes | Yes | $1600 \times 1200 @ 75 \mathrm{~Hz}$ | $1280 \times 1024$ | Packed-pixel modes VIP |
| TVP3030-175 | 128 | Triple | Yes | Yes | Yes | $1600 \times 1200 @ 60 \mathrm{~Hz}$ | $1600 \times 1200$ | $1600 \times 1200,24$-bit true color VIP |
| TVP3030-220 | 128 | Triple | Yes | Yes | Yes | $1600 \times 1200 @ 75 \mathrm{~Hz}$ | $1600 \times 1200$ | $1600 \times 1200,24$-bit true color VIP |
| TVP3030-250 | 128 | Triple | Yes | Yes | Yes | $1600 \times 1200 @ 85 \mathrm{~Hz}$ | $1600 \times 1200$ | $1600 \times 1200,24-$ bit true color VIP |
| TVP3033-175 | 32 | Dual | Yes | Yes | Yes | $1600 \times 1200 @ 86 \mathrm{~Hz}$ | $1600 \times 1280$ | $1600 \times 1280,24-$-bit true color VIP |
| TVP3033-220 | 32 | Dual | Yes | Yes | Yes | $1600 \times 1200 @ 86 \mathrm{~Hz}$ | $1600 \times 1280$ | $1600 \times 1280,24-$ bit true color VIP |
| TVP3033-250 | 32 | Dual | Yes | Yes | Yes | $1600 \times 1200 @ 86 \mathrm{~Hz}$ | $1600 \times 1280$ | $1600 \times 1280,24-$-bit true color VIP |
| TVP3409-135 | 16 | Dual | No | No | Yes | $1280 \times 1024 @ 75 \mathrm{~Hz}$ | $1024 \times 768$ | Advanced VIP |
| TVP3409-170 | 16 | Dual | No | No | Yes | $1600 \times 1200 @ 60 \mathrm{~Hz}$ | $1024 \times 768$ | Advanced VIP |
| TVP3703-135 | 16 | Dual | No | No | Yes | $1280 \times 1024 @ 75 \mathrm{~Hz}$ | $1024 \times 768$ | Advanced VIP |
| TVP3703-170 | 16 | Dual | No | No | Yes | $1600 \times 1200 @ 60 \mathrm{~Hz}$ | $1024 \times 768$ | Advanced VIP |


| Part No | Suggested TI Replacement | Vendor | Replacement Type | Page No |
| :---: | :---: | :---: | :---: | :---: |
| AD573 | TLC1549 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-153 |
| AD573 | TLC1550 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-167 |
| AD775 | TLC5540 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-209 |
| AD875 | TLC5510 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-197 |
| AD876 | TLC876 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-97 |
| AD1878 | TLC320AD57 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-247 |
| AD1878 | TLC320AD58 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-267 |
| AD1887 | TLC320AD58 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-267 |
| AD7524 | TLC7524 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-153 |
| AD7524 | TLC7528 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 3-163 |
| AD7528 | TLC7524 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| AD7528 | TLC7528 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-163 |
| AD7579 | TLC1549 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-153 |
| AD7579 | TLV1549 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-373 |
| AD7628 | TLC7628 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-177 |
| AD7810 | TLV1572 | Analog Devices | SAME FUNCTIONALITY (see Note 3) | 2-397 |
| AD7812 | TLV1570 | Analog Devices | SAME FUNCTIONALITY (see Note 3) | 2-387 |
| AD7820 | TLC0820A | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-61 |
| AD7890 | TLC2543 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-175 |
| AD7890 | TLV2543 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-409 |
| AD9048 | TLC5510 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 2-197 |
| AD9048 | TLC5540 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-209 |
| ADC0811 | TLC540 | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-19 |
| ADC0811 | TLC541 | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-19 |
| ADC0820 | TLC0820A | Phillips | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-61 |
| ADC0820 | TLC0820A | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-61 |
| ADC0820 | TLC0820A | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-61 |
| ADC0830 | TLC546 | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-39 |
| ADC0831 | TLC0831 | National Semiconductor | EXACT EQUIVALENT (see Note 1) | 2-71 |
| ADC0831 | TLC549 | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-51 |
| ADC0832 | TLC0832 | National Semiconductor | EXACT EQUIVALENT (see Note 1) | 2-71 |
| ADC0834 | TLC0834 | National Semiconductor | EXACT EQUIVALENT (see Note 1) | 2-83 |
| ADC0838 | TLC0838 | National Semiconductor | EXACT EQUIVALENT (see Note 1) | 2-83 |
| ADC1001 | TLC1541 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-123 |
| ADC1001 | TLC1550 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-167 |
| ADC1005 | TLC1541 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-123 |
| ADC1021 | TLC1541 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-123 |
| ADC1031 | TLC1549 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-153 |
| ADC1038 | TLC1542 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |

NOTES: 1. The device an EXACT EQUIVALENT in functionality and parametrics to the competitors device
2. The device has the SAME FUNCTIONALITY AND PINOUT as the competitors device but is NOT an exact equivalent
3. The device has the SAME FUNCTIONALITY as the competitors device, but is not pin-for-pin and/or parametrically equivalent
4. The device has SIMILAR FUNCTIONALITY but is not functionally equivalent to the competitors device

| Part No | Suggested TI Replacement | Vendor | Replacement Type | Page No |
| :---: | :---: | :---: | :---: | :---: |
| ADC1038 | TLC1543 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| ADC1241 | TLC2543 | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-175 |
| ADC1241 | TLV2543 | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-409 |
| ADC12030 | TLC2543 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-175 |
| ADC12032 | TLC2543 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-175 |
| ADC12034 | TLC2543 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-175 |
| ADC12038 | TLC2543 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 2-175 |
| ADC12H038 | TLC2543 | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-175 |
| ADC12H038 | TLV2543 | National Semiconductor | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-409 |
| ADS574 | TLC2543 | Burr Brown | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-175 |
| ADS7804 | TLC2543 | Burr Brown | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-175 |
| ATT20C409 | TVP3409-135 | AT\&T | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 6-13 |
| ATT20C409 | TVP3409-170 | AT\&T | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 6-13 |
| CS4328 | TMS57014A | Crystal | SIMILAR FUNCTIONALITY (see Note 4) | 3-243 |
| CS5336 | TLC320AD57 | Crystal | SIMILAR FUNCTIONALITY (see Note 4) | 2-247 |
| CS5389 | TLC320AD58 | Crystal | SIMILAR FUNCTIONALITY (see Note 4) | 2-267 |
| CS7820 | TLC0820A | Crystal | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-61 |
| CXA1096 | TLC5510 | Sony | SIMILAR FUNCTIONALITY (see Note 4) | 2-197 |
| CXA1175 | TLC5510 | Sony | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-197 |
| CXA1176 | TLC5510 | Sony | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-197 |
| CXA1179 | TLC5540 | Sony | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-209 |
| CXD1175 | TLC1550 | Sony | SIMILAR FUNCTIONALITY (see Note 4) | 2-167 |
| CXD1175 | TLC5510 | Sony | EXACT EQUIVALENT (see Note 1) | 2-197 |
| CXD1179 | TLC5540 | Sony | SIMILAR FUNCTIONALITY (see Note 4) | 2-209 |
| DAC-8800 | TLC5628 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | 3-107 |
| DAC08 | TLC7524 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| DAC08 | TLC7524 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| DAC0800 | TLC7524 | Phillips | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| DAC0800 | TLC7524 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| DAC0801 | TLC7524 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| DAC0802 | TLC7524 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| DAC0808 | TLC7524 | SGS-Thomson | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| DAC0854 | TLC5620 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 3-97 |
| DAC0854 | TLV5620 | National Semiconductor | SIMILAR FUNCTIONALITY (see Note 4) | 3-203 |
| DAC7249 | TLC5618 | Analog Devices | SAME FUNCTIONALITY (see Note 3) | 3-75 |
| DAC7528 | TLC7528 | Burr Brown | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-163 |
| DAC8229 | TLC7628 | Analog Devices | SAME FUNCTIONALITY (see Note 3) | 3-177 |
| LTC1091 | TLC1543 | Linear Technology | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-133 |
| LTC1091 | TLC1549 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-153 |

NOTES: 1. The device an EXACT EQUIVALENT in functionality and parametrics to the competitors device
2. The device has the SAME FUNCTIONALITY AND PINOUT as the competitors device but is NOT an exact equivalent
3. The device has the SAME FUNCTIONALITY as the competitors device, but is not pin-for-pin and/or parametrically equivalent
4. The device has SIMILAR FUNCTIONALITY but is not functionally equivalent to the competitors device

| Part No | Suggested TI Replacement | Vendor | Replacement Type | Page No |
| :---: | :---: | :---: | :---: | :---: |
| LTC1092 | TLC1542 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1092 | TLC1543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1092 | TLC1549 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-153 |
| LTC1093 | TLC1542 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1093 | TLC1543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1094 | TLC1542 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1094 | TLC1543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1197 | TLV1572 | Linear Technology | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-397 |
| LTC1199L | TLV1572 | Linear Technology | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-397 |
| LTC1283 | TLC1549 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-153 |
| LTC1290 | TLC2543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-175 |
| LTC1291 | TLC1543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1283 | TLV1543 | Linear Technology | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-317 |
| LTC1283 | TLV1549 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-373 |
| LTC1289 | TLC2543 | Linear Technology | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-175 |
| LTC1289 | TLV2543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-409 |
| LTC1292 | TLC1543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1293 | TLC1543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1293 | TLV1543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-317 |
| LTC1294 | TLC1543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| LTC1294 | TLC2543 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-175 |
| LTC1296 | TLC2543 | Linear Technology | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-175 |
| LTC1296 | TLV2543 | Linear Technology | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-409 |
| LTC1400 | TLC5618 | Linear Technology | SAME FUNCTIONALITY (see Note 3) | 3-75 |
| LTC1446 | TLC5618 | Linear Technology | SAME FUNCTIONALITY (see Note 3) | 3-75 |
| MAX148 | TLV1570 | Maxim | SAME FUNCTIONALITY (see Note 3) | 2-387 |
| MAX149 | TLV1570 | Maxim | SAME FUNCTIONALITY (see Note 3) | 2-387 |
| MAX186 | TLC2543 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 2-173 |
| MAX188 | TLC2543 | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-173 |
| MAX192 | TLC1543 | Maxim | SAME FUNCTIONALITY (see Note 3) | 2-133 |
| MAX192 | TLC1549 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 2-153 |
| MAX192 | TLV1543 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 2-317 |
| MAX192 | TLV1544 | Maxim | SAME FUNCTIONALITY (see Note 3) | 2-335 |
| MAX192 | TLV1548 | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-335 |
| MAX192 | TLV1549 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 2-373 |
| MAX500 | TLC5620 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-97 |
| MAX500 | TLV5620 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-203 |
| MAX509 | TLC5620 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-97 |
| MAX509 | TLC5628 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-107 |

NOTES: 1. The device an EXACT EQUIVALENT in functionality and parametrics to the competitors device
2. The device has the SAME FUNCTIONALITY AND PINOUT as the competitors device but is NOT an exact equivalent
3. The device has the SAME FUNCTIONALITY as the competitors device, but is not pin-for-pin and/or parametrically equivalent
4. The device has SIMILAR FUNCTIONALITY but is not functionally equivalent to the competitors device

| Part No | Suggested TI Replacement | Vendor | Replacement Type | Page No |
| :---: | :---: | :---: | :---: | :---: |
| MAX509 | TLV5620 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-203 |
| MAX510 | TLC5620 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-97 |
| MAX510 | TLV5620 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-203 |
| MAX528 | TLC5628 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-107 |
| MAX529 | TLC5628 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-107 |
| MAX1160 | TLC876 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 2-97 |
| MAX1204 | TLV1570 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 2-387 |
| MAX5351 | TLC5616 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-47 |
| MAX5352 | TLC5616 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-47 |
| MAX5628 | TLC5620 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-97 |
| MAX5628 | TLC5628 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-107 |
| MAX5628 | TLV5620 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | 3-203 |
| MAX7524 | TLC7524 | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-153 |
| MAX7528 | TLC7528 | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-163 |
| MAX7628 | TLC7628 | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-177 |
| MAX7820 | TLC0820A | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-61 |
| MB4056 | TLC548 | Fujitsu | SIMILAR FUNCTIONALITY (see Note 4) | 2-51 |
| MB4056 | TLC549 | Fujitsu | SIMILAR FUNCTIONALITY (see Note 4) | 2-51 |
| MB4066 | TLC540 | Fujitsu | SIMILAR FUNCTIONALITY (see Note 4) | 2-19 |
| MB4066 | TLC541 | Fujitsu | SIMILAR FUNCTIONALITY (see Note 4) | 2-19 |
| MB40778 | TLC5602 | Fujitsu | EXACT EQUIVALENT (see Note 1) | 3-19 |
| MC10319 | TLC5540 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 2-209 |
| MC10321 | TLC5540 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 2-209 |
| MC10322 | TLC5540 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 2-209 |
| MC14050 | TLC1541 | Motorola | EXACT EQUIVALENT (see Note 1) | 2-123 |
| MC14051 | TLC1541 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 2-123 |
| MC14051 | TLC1542 | Linear Technology | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| MC14051 | TLC1542 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| MC14051 | TLC1543 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| MC14051 | TLC1549 | Motorola | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-153 |
| MC14444P | TLC546 | Motorola | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-39 |
| MC145040 | TLC541 | Motorola | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-19 |
| MC145041 | TLC542 | Motorola | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-29 |
| MC145051 | TLC1543 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 2-133 |
| MC145051 | TLV1543 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 2-317 |
| MC1508 | TLC7524 | Motorola | SIMILAR FUNCTIONALITY (see Note 4) | 3-153 |
| MP0820 | TLC0820A | MPR | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 2-61 |
| MP7524 | TLC7524 | MPR | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-153 |
| MP7528 | TLC7528 | MPR | SAME FUNCTIONALITY AND PINOUT (see Note 2) | 3-163 |

NOTES: 1. The device an EXACT EQUIVALENT in functionality and parametrics to the competitors device
2. The device has the SAME FUNCTIONALITY AND PINOUT as the competitors device but is NOT an exact equivalent
3. The device has the SAME FUNCTIONALITY as the competitors device, but is not pin-for-pin and/or parametrically equivalent
4. The device has SIMILAR FUNCTIONALITY but is not functionally equivalent to the competitors device

## CROSS REFERENCE GUIDE

| Part No | Suggested TI <br> Replacement | Vendor | Replacement Type | Page No |
| :--- | :--- | :--- | :--- | :---: |
| MP7628 | TLC7628 | MPR | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $3-177$ |
| MX7524 | TLC7524 | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $3-153$ |
| MX7528 | TLC7528 | Maxim | SIMILAR FUNCTIONALITY (see Note 4) | $3-163$ |
| MX7628 | TLC7628 | Maxim | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $3-177$ |
| NE5036 | TLC549 | Phillips | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $2-51$ |
| NE5037 | TLC549 | Phillips | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $2-51$ |
| PCM67 | TMS57014 | Burr Brown | SIMILAR FUNCTIONALITY (see Note 4) | $3-243$ |
| PCM69 | TMS57014 | Burr Brown | SIMILAR FUNCTIONALITY (see Note 4) | $3-243$ |
| PCM1700 | TMS57014A | Burr Brown | SIMILAR FUNCTIONALITY (see Note 4) | $3-243$ |
| PM7524 | TLC7524 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $3-153$ |
| PM7524 | TLC7528 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | $3-163$ |
| PM7528 | TLC7524 | Analog Devices | SIMILAR FUNCTIONALITY (see Note 4) | $3-153$ |
| PM7528 | TLC7528 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $3-163$ |
| PM7628 | TLC7628 | MPR | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $3-177$ |
| PM7628 | TLC7628 | Analog Devices | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $3-177$ |
| SGT1703 | TVP3703-135 | SGS-Thomson | SAME FUNCTIONALITY AND PINOUT (see Note 2 | $6-15$ |
| SGT1703 | TVP3703-170 | SGS-Thomson | SAME FUNCTIONALITY AND PINOUT (see Note 2 | $6-15$ |
| ST7546 | TLC320AD55 | SGS-Thomson | SIMILAR FUNCTIONALITY (see Note 4) | $4-417$ |
| ST7546 | TLC320AD56 | SGS-Thomson | SIMILAR FUNCTIONALITY (see Note 4) | $4-455$ |
| TDA8703 | TLC5540 | Phillips | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $2-209$ |
| TSC8701 | TLC1541 | Teledyne (Telcom) | SIMILAR FUNCTIONALITY (see Note 4) | $2-123$ |
| TSC8701 | TLC1550 | Teledyne (Telcom) | SIMILAR FUNCTIONALITY (see Note 4) | $2-167$ |
| TSC8704 | TLC1541 | Teledyne (Telcom) | SIMILAR FUNCTIONALITY (see Note 4) | $2-123$ |
| UPD7528 | TLC7528 | NEC | SAME FUNCTIONALITY AND PINOUT (see Note 2) | $3-163$ |

NOTES: 1. The device an EXACT EQUIVALENT in functionality and parametrics to the competitors device
2. The device has the SAME FUNCTIONALITY AND PINOUT as the competitors device but is NOT an exact equivalent
3. The device has the SAME FUNCTIONALITY as the competitors device, but is not pin-for-pin and/or parametrically equivalent
4. The device has SIMILAR FUNCTIONALITY but is not functionally equivalent to the competitors device

## TERMS, DEFINITIONS, AND LETTER SYMBOLS FOR ANALOG-TO-DIGITAL AND DIGITAL-TO-ANALOG CONVERTERS

## INTRODUCTION

These terms, definitions, and letter symbols are in accordance with those currently approved by the JEDEC Council of the Electronic Industries Association (EIA) for use in the USA and by the International Electrotechnical Commission (IEC) for international use.

## 1. GENERAL TERMS

## Analog-to-Digital Converter (ADC)

A converter that uniquely represents all analog input values within a specified total input range by a limited number of digital output codes, each of which exclusively represents a fractional part of the total analog input range (see Figure 1).
NOTE: This quantization procedure introduces inherent errors of one-half LSB (least significant bit) in the representation since, within this fractional range, only one analog value can be represented free of error by a single digital output code.


Figure 1. Elements of Transfer Diagram for an Ideal Linear ADC

## Analog-to-Digital Processor

An integrated circuit providing the analog part of an ADC; provision of external timing, counting, and arithmetic operations is necessary for implementing a full analog-to-digital converter.

## Companding DAC

A DAC whose transfer function complies with a compression or expansion law.
NOTE 1: The corresponding ADC normally consists of such a companding DAC and additional external circuitry.
NOTE 2: The compression or expansion law is usually a logarithmic function, e.g., A-law or $\mu$-law.

## Conversion Code (of an ADC or a DAC)

The set of correlations between each of the fractional parts of the total analog input range or each of the digital input codes, respectively, and the corresponding digital output codes or analog output values, respectively (see Figures 1 and 2).
NOTE: Examples of output code formats are straight binary, 2's complement, and binary-coded decimal.


Figure 2. Elements of Transfer Diagram for an Ideal Linear DAC

## Digital-to-Analog Converter (DAC)

A converter that represents a limited number of different digital input codes by a corresponding number of discrete analog output values (see Figure 2)
NOTE: Examples of input code formats are straight binary, 2's complement, and binary-coded decimal.

## Full Scale (of a unipolar ADC or DAC)

A term used to refer a characteristic to that step within the transfer diagram whose nominal midstep value or nominal step value has the highest absolute value [see Figure 3(a) for a linear unipolar ADC].

NOTE 1: The subscript for the letter symbol of a characteristic at full scale is FS.
NOTE 2: In place of a letter symbol, the abbreviation FS is in common use.
Full Scale, Negative (of a bipolar ADC or DAC) [see Figures 3(b) and 3(c)]
A term used to refer a characteristic to the negative end of the transfer diagram, that is, to the step whose nominal midstep value or nominal step value has the most-negative value.

NOTE 1: The subscript for the letter symbol of a characteristic at negative full scale is FS- ( $\left.\mathrm{V}_{\text {FS_ }}, \mathrm{I}_{\text {FS- }}\right)$.
NOTE 2: In place of a letter symbol, the abbreviation FS- is in common use.
Full Scale, Positive (of a bipolar ADC or DAC) [see Figure 3(b) and 3(c)]
A term used to refer a characteristic to the positive end of the transfer diagram, that is, to the step whose nominal midstep value or nominal step value has the most-positive value.

NOTE 1: The subscript for the letter symbol of a characteristic at positive full scale is $\mathrm{FS}+\left(\mathrm{V}_{\mathrm{FS}}^{+}\right.$, , $\mathrm{I}_{\mathrm{FS}}^{+}$)
NOTE 2: In place of a letter symbol, the abbreviation FS+ is in common use.
Full-Scale Range, Nominal (of a linear ADC or DAC) (VFSRnom, $\mathbf{I}_{\text {FSRnom }}$ ) (see Figure 3)
The total range in analog values that can be coded with uniform accuracy by the total number of steps with this number rounded to the next higher power of 2 .
NOTE: In place of the letter symbols, the abbreviation FSR(nom) can be used.
Example: Using a straight binary $n$-bit code format, it follows:

- for an ADC: $\operatorname{FSR}($ nom $)=2^{n} \times$ (nominal value of step width $)$
- for a DAC: $F S R($ nom $)=2^{n} \times$ (nominal value of step height)

Full-Scale Value, Nominal ( $\mathrm{V}_{\text {FSnom }}, \mathrm{I}_{\text {FSnom }}$ )
A value derived from the nominal full-scale range:

- for a unipolar converter: $\mathrm{V}_{\text {FSnom }}=\mathrm{V}_{\text {FSRnom }}$
- for a bipolar converter: $\mathrm{V}_{\text {FSnom }}=1 / 2 \mathrm{~V}_{\text {FSRnom }}$ (see Figure 3)

NOTE 1: In a few data sheets, this analog value is used as a reference value for adjustment procedures or as a rounded value for the full-scale range(s).
NOTE 2: In place of letter symbols, the abbreviation FS (nom) is in common use.
Full-Scale Range, (Practical) (of a linear ADC or DAC) (VFSR, $\mathrm{I}_{\text {FSR }}$ ) ( $\mathrm{V}_{\text {FSRpr }}$, $\mathrm{I}_{\text {FSRpr }}$ ) (see Figure 3)
The total range of analog values that correspond to the ideal straight line.
NOTE 1: The qualifying adjective practical can usually be deleted from this term provided that, in a very few critical cases, the term nominal full-scale range is not also shortened in the same way. This permits use of the shorter letter symbols or abbreviations (see Note 2).
NOTE 2: In place of the letter symbols, the abbreviations FSR and FSR(pr) are in common use.
NOTE 3: The (practical) full-scale range has only a nominal value because it is defined by the end points of the ideal straight line.
Example: Using a straight binary $n$-bit code format, it follows:

- for an ADC: FSR $=\left(2^{n}-1\right) \times$ (nominal value of step width)
- for a DAC: FSR $=\left(2^{n}-1\right) \times($ nominal value of step height $)$


Figure 3. Ideal Straight Line, Full-Scale Value and Zero-Scale Value
(Shown for Ideal Linear ADCs)

INSTRUMENTS

## Gain Point (of an adjustable ADC or DAC)

The point in the transfer diagram corresponding to the midstep value (for an ADC) or the step value (for a DAC) of the step for which gain error is specified (usually full scale), and in reference to which the gain adjustment is performed (see Figures 4 and 5).

NOTE: Gain adjustment causes only a change of the slope of the transfer diagram, without changing the offset error.

## Ideal Straight Line (of a linear ADC or DAC)

In the transfer diagram, a straight line between the specified points for the most-positive (least-negative) and most-negative (least-positive) nominal midstep values or nominal step values, respectively (see Figures 1, 2, and 3 ).

NOTE: The ideal straight line passes through all the points for nominal midstep values or nominal step values, respectively.

## Linear ADC

An ADC having steps ideally of equal width excluding the steps at the two ends of the total range of analog input values.

NOTE: Ideally, the width of each end steps is one half of the width of any other step (see Figure 1).

## Linear DAC

A DAC having steps ideally of equal height (see Figure 2).

## LSB, Abbreviation

The abbreviation for Least Significant Bit, that is, for the bit that has the lowest positional weight in a natural binary numeral.
Example: In the natural binary numeral 1010, the rightmost bit 0 is the LSB.

## LSB, Unit Symbol (for linear converters only)

The unit symbol for the magnitude of the analog resolution of a linear converter, which serves as a reference unit to express the magnitude of other analog quantities of that same converter, especially of analog errors, as multiples or submultiples of the magnitude of the analog resolution.
Example: $\quad 1 / 2$ LSB means an analog quantity equal to 0.5 times the analog resolution.
NOTE: The unit symbol LSB refers to the fact that, for a natural binary code, the analog resolution corresponds to the nominal positional weight attributed to the least significant bit of the binary numeral.

In this case, the identity:
$1 \mathrm{LSB}=$ analog resolution
leads, for an n-bit resolution, to:

$$
1 \mathrm{LSB}=\frac{\mathrm{FSR}}{2^{\mathrm{n}}-1}=\frac{\mathrm{FSR}(\text { nom })}{2^{\mathrm{n}}}
$$

## Midstep Value (of an ADC)

The analog value for the center of the step excluding the steps at the two ends of the total range of analog input values.

NOTE: For the end steps, the midstep value is defined as the analog value that results when the analog value for the transition to the adjacent step is reduced or enlarged, as appropriate, by half the nominal value of the step width (see Figure 1).


NOTE A: In the above examples, the offset point is referred to the step with the digital code 000 , and the gain point is referred to the step with the digital code 111.

Figure 4. Adjustment in Offset Point and Gain Point for an ADC


NOTE A: In the above examples, the offset point is referred to the step with the digital code 000 , and the gain point is referred to the step with the digital code 111.

Figure 5. Adjustment in Offset and Gain Point for a DAC

## Midstep Value, Nominal (of an ADC)

A specified analog value within a step that is ideally represented free of error by the corresponding digital output code (see Figure 1).


Figure 6. Missing Code for an ADC

## Missing Code (of an ADC)

An intermediate code that is absent when the changing analog input to an ADC causes a multiple code change in the digital output (see Figure 6).

## Monotonicity (of an ADC or a DAC)

A property of the transfer function that ensures the consistent increase or decrease of the analog output of a DAC or the digital output of an ADC in response to a consistent increase or decrease of the digital or analog input, respectively (Figure 7 illustrates nonmonotonic conversion).
NOTE: An intermediate increment with the value of zero does not invalidate monotonicity.

## GLOSSARY TERMS, DEFINITIONS AND LETTER SYMBOLS



Figure 7. Nonmonotonic Conversion of an ADC or DAC

## Multiplying DAC

A DAC having at least two inputs, at least one of which is digital, and whose analog output value is proportional to the product of the inputs.

## Nonlinear ADC or DAC

An ADC or a DAC with a specified nonlinear transfer function between the nominal midstep values or nominal step values, respectively, and the corresponding step widths or step heights, respectively.

NOTE: The function may be continuously nonlinear or piece-wise linear.

## Offset Point (of an adjustable ADC or DAC)

The point in the transfer diagram corresponding to the midstep value (for an ADC) or the step value (for a DAC) of the step about which the transfer diagram rotates when gain is adjusted (see Figures 4 and 5 ).

NOTE: Offset adjustment must be performed with respect to this point so that it causes only a parallel displacement of the transfer diagram, without changing its slope.

## Resolution (general term)

NOTE 1: Resolution as a capability can be expressed in different forms: (see resolution, analog, resolution, numerical, and resolution, relative).

NOTE 2: Resolution is a design parameter and therefore has only a nominal value.
NOTE 3: The terms for these different forms may all be shortened to resolution if no ambiguity is likely to occur (for example, when the dimension of the term is also given).

## Resolution (of an ADC)

The degree to which nearly equal values of the analog input quantity can be discriminated.

## Resolution (of a DAC)

The degree to which nearly equal values of the analog output quantity can be produced.

## Resolution, Analog (of a linear or nonlinear ADC or DAC)

For an ADC: The nominal value of the step width.
For a DAC: The nominal value of the step height.
NOTE: For a linear ADC or DAC, the constant magnitude of the analog resolution is often used as the reference unit LSB.

## Resolution, Numerical

The number ( $n$ ) of digits in the chosen numbering system necessary to express the total number of steps.
NOTE 1: The numbering system is normally a binary or a decimal system.
NOTE 2: In the binary-coded-decimal numbering system, the term $1 / 2$ digit refers to an additional decimal digit with the highest positional value, but limited to the decimal figures 0 or 1 as it is represented by only a single bit. This additional digit serves to double the range of values covered by the other $n$ digits.

## Resolution, Relative (of a Linear ADC or DAC)

The ratio of the analog resolution to the full-scale range (practical or nominal).
NOTE: This ratio is normally expressed as a percentage of the full-scale range [\% of FSR, \% of FSR(nom)]. For high resolutions (high value of $n$ ), it is of little importance whether this ratio refers to the practical or nominal full-scale range.

## Step (of an analog-to-digital or digital-to-analog conversion)

In the conversion code: Any of the individual correlations.
In the transfer diagram: Any part of the diagram equating to an individual correlation.
For an ADC, a step represents both a fractional range of analog input values and the corresponding digital output code (see Figure 1).
For a DAC, a step represents both a digital input code and the corresponding discrete analog output value (see Figure 2).

## Step Height (Step Size) (of a DAC)

The absolute value of the difference in step value between two adjacent steps in the transfer diagram. (see Figure 2).
NOTE: For companding DACs, the term step size is in general use.

## Step Value (of a DAC)

The value of the analog output representing a digital input code (see Figure 2).

## Step Value, Nominal (of a DAC)

A specified step value that represents free of error the corresponding digital input code (see Figure 2).

## Step Width (of an ADC)

The absolute value of the difference between the two ends of the range of analog values corresponding to one step (see Figure 1).

## Temperature Coefficients of Analog Characteristics ( $\alpha$ )

NOTE 1: The letter symbol for the temperature coefficient of an analog characteristic consists of the letter symbol $\alpha$ with a subscript referring to the relevant characteristic.
Example: Temperature coefficient of the gain error: $\alpha_{E G}$
NOTE 2: Temperature coefficients are usually specified in parts per million (relative to the full-scale value) per degrees Celsius, that is, in $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
Zero Scale (of an ADC or a DAC with true zero) [see Figures 3(a) and 3(b)]
A term used to refer a characteristic to the step whose nominal midstep value or nominal step value equals zero.
NOTE 1: The subscript for the letter symbol of a characteristic at zero scale is ZS .
NOTE 2: In place of a letter symbol, the abbreviation ZS is in common use.

## Zero Scale, Negative (of an ADC or a DAC with no true zero) [see Figure 3(c)]

A term used to refer a characteristic to the negative step closest to analog zero.
NOTE 1: The subscript for the letter symbol of a characteristic at negative zero scale is $\mathrm{ZS}-\left(\mathrm{V}_{\mathrm{ZS}}\right.$, , $\left.\mathrm{I}_{\mathrm{ZS}}\right)$.
NOTE 2: In place of a letter symbol, the abbreviation ZS- is in common use.
Zero Scale, Positive (of an ADC or a DAC with no true zero) [see Figure 3(c)]
A term used to refer a characteristic to the positive step closest to analog zero.
NOTE 1: The subscript for the letter symbol of a characteristic at positive zero scale is $\mathrm{ZS}+\left(\mathrm{V}_{\mathrm{ZS}}^{+}, \mathrm{I}, \mathrm{ZS}_{+}\right)$.
NOTE 2: In place of a letter symbol, the abbreviation $\mathrm{ZS}+$ is in common use.

## 2. STATIC PERFORMANCE

## Accuracy (see Errors, Part 4)

Asymmetry, Full-Scale (of a DAC with a bipolar analog range) ( $\Delta \mathbf{I}_{\mathrm{FSS}}, \Delta \mathrm{V}_{\mathrm{FSS}}$ )
The difference between the absolute values of the two full-scale analog values.

## Compliance, Current (of a DAC) ( $\mathrm{I}_{\mathrm{O}}(\mathrm{op})$ )

The permissible range of output current within which the specifications are valid.

## Compliance, Voltage (of a DAC) ( $\mathrm{V}_{\mathrm{O}(\mathrm{op})}$ )

The permissible range of output voltage within which the specifications are valid.

## Error (see Part 4)

## Supply Voltage Sensitivity, (of a DAC) (ksvs)

The change in full scale output current (or voltage) caused by a change in supply voltage.
NOTE: This sensitivity is usually expressed as the ratio of the percent change of full-scale current (or voltage) to the percent change of supply voltage.

## 3. DYNAMIC PERFORMANCE

## Conversion Rate (of an externally controlled ADC) ( $\mathrm{f}_{\mathrm{c}}$ )

The number of conversions per unit time.
NOTE 1: The maximum conversion rate should be specified for full resolution.
NOTE 2: The conversion rate is usually expressed as the number of conversions per second.
NOTE 3: Due to additionally needed settling or recovery times, the maximum specified conversion rate is smaller than the reciprocal of the worst-case conversion time.

## Conversion Time (of an ADC) ( $\mathrm{t}_{\mathrm{c}}$ )

The time elapsed between the command to perform a conversion and the appearance at the converter output of the complete digital representation of the analog input value.

## Delay Time, (Digital) (of a linear or a multiplying DAC) ( $\mathbf{t}_{\mathrm{d}}, \mathrm{t}_{\mathrm{dd}}$ )

The time interval between the instant when the digital input changes and the instant when the analog output passes a specified value that is close to its initial value, ignoring glitches (see Figure 8).
NOTE : For a multiplying DAC, the full term and the additional subscript d must be used to distinguish between the digital and the delay time.

## Delay Time, Reference (of a multiplying DAC) ( $\mathrm{t}_{\mathrm{dr}}$ )

The time interval between the instant when a step change of the reference voltage occurs and the instant when the analog output passes a specified value that is close to its initial value.

## Feedthrough Capacitance ( $\mathrm{C}_{\mathrm{F}}$ )

The value of the capacitance for a specified value of $R$ in an equivalent circuit for the calculation of the feedthrough error.
NOTE: The equivalent circuit consists of a high-pass R-C filter between the reference input and the analog output.

## Feedthrough Error (see Part 4)

## Glitch (of a DAC)

A short, undesirable transient in the analog output occurring following a code change at the digital input (see Figure 8).

## Glitch Area (of a DAC)

The time integral of the analog value of the glitch transient.
NOTE 1: Usually, the maximum specified glitch area refers to a specified worst-case code change.
NOTE 2: Instead of a letter symbol, the abbreviation GA is in use.

## Glitch Energy (of a DAC)

The time integral of the electrical power of the glitch transient.
NOTE 1: Usually, the maximum specified glitch energy refers to a specified worst-case code change.
NOTE 2: Instead of a letter symbol, the abbreviation GE is in use.


Figure 8. Output Characteristics of a Linear or a Multiplying DAC for a Step Change in the Digital Input Code

## Pedestal (Error) $\mathbf{E}_{\mathrm{p}}$ ) (see Part 4)

## Ramp Delay, Steady-state (of a multiplying DAC) ( $\mathrm{t}_{\mathrm{d}(\text { ramp })}$ )

The time separation between the actual curve of the analog output and the theoretical curve (with no delay) for a ramp in reference voltage, after the settling time to steady-state ramp has elapsed (see Figure 9).

## Settling Time, Analog (of a DAC) ( $\mathrm{t}_{\text {sa }}$ )

The time interval between the instant when the analog output passes a specified value and the instant when the analog output enters for the last time a specified error band about its final value (see Figures 8 and 10).
Settling Time, (Digital) (of a linear or a multiplying DAC) ( $\mathbf{t}_{\mathbf{s}}, \mathbf{t}_{\text {sd }}$ )
The time interval between the instant when the digital input changes and the instant when the analog output value enters for the last time a specified error band about its final value (see Figure 8).

NOTE: For a multiplying DAC, the full term and the additional subscript $d$ must be used to distinguish between the digital and the settling time.

## Settling Time, Reference (of a multiplying DAC) ( $\mathrm{t}_{\text {sr }}$ )

The time interval between the instant when a step change of the reference voltage occurs and the instant when the analog output enters for the last time a specified error band about its final value (see Figure 10).
NOTE: Specifications for the reference settling time are usually given for the highest allowed step change in reference voltage.

## Settling Time to Steady-State Ramp (of a multiplying DAC) ( $\mathbf{t}_{\mathbf{s}(\mathrm{ramp})}$ )

The time interval between the instant a ramp in the reference voltage starts and the instant when the analog output value enters for the last time a specified error band about the final ramp in the output (see Figure 9).

$\mathbf{t}_{\mathbf{s}(\text { ramp })}=$ Settling Time to Steady-State Ramp Delay
$\mathrm{t}_{\mathrm{d}(\mathrm{ramp})}=$ Steady-State Ramp Delay
Figure 9. Output Characteristics for a Ramp in Reference Voltage of a Multiplying DAC


Figure 10. Output Characteristics for a Step Change in Reference Voltage of a Multiplying DAC

## Skewing Time, Internal (of a DAC)

The difference in internal delay between the individual output transitions for a given change of digital input.
NOTE: The internal (and external) skew has a major influence on the settling time for critical changes in the digital input, for example, for a 1 -LSB change from $011 \ldots 111$ to $100 \ldots 000$, and is an important source of commutation noise.
Slew Rate, (Digital) (of a linear or a multiplying DAC) (SOM, SOMD)
The maximum rate of change of the analog output value when a change of the digital input code causes a large step change of the analog output value (see Figure 8).

NOTE 1: For a multiplying DAC, the full term and the additional subscript D must be used to distinguish between the digital and the slew rate.
NOTE 2: The abbreviations SR and SR(dig) are also used.

## Slew Rate, Reference (of a multiplying DAC) (SOMR)

The maximum rate of change of the analog output following a large step change of the reference voltage (see Figure 10).

NOTE: The abbreviation $\operatorname{SR}($ ref) is also used.

## 4. ERRORS, ACCURACY

The definitions in this section describe the errors as the difference between the actual value and the nominal value of the analog quantity. As such they may be expressed in conventional units (for example, millivolts) or as multiples or submultiples of 1 LSB. An error can also be expressed as a relative value, for example, in \% of FSR. In this case, it is common practice to use the same term as for the analog value.

## Absolute Accuracy Error

Synonym for total error.
Feedthrough Error (of a multiplying DAC) ( $\mathrm{E}_{\mathrm{F}}$ )
An error in analog output due to variation in the reference voltage that appears as an offset error and is proportional to frequency and amplitude of the reference signal.
NOTE 1: The specification for the feedthrough error is given for the digital input for which the offset error is specified, and for a reference signal of specified frequency and amplitude.
NOTE 2: This error may also be expressed as a peak-to-peak analog value.
Full-Scale Error (of a linear ADC or DAC) ( $\mathrm{E}_{\mathrm{FS}}$ )
The difference between the actual midstep value or step value and the nominal midstep value or step value, respectively, at specified full scale.
NOTE: Normally, this error specification is applied to converters that have no arrangement for an external adjustment of offset error and gain error.

## Gain Error (of a linear ADC or DAC) ( $\mathrm{E}_{\mathrm{G}}$ )

For an ADC: The difference between the actual midstep value and the nominal midstep value in the transfer diagram at the specified gain point after the offset error has been adjusted to zero [see Figure 11(a)].
For a DAC: The difference between the actual step value and the nominal step value in the transfer diagram at the specified gain point after the offset error has been adjusted to zero [see Figure 11(b)].

NOTE: See Notes 1 and 2 under Offset Error.

(a) ADC

(b) DAC

Figure 11. Gain Error of a Linear 3-Bit Natural Binary Code Converter (Specified at Step 111), After Correction of the Offset Error

## Instability, Long-Term (Accuracy) ( $\left.\Delta \mathrm{E}_{(\Delta t)}, \Delta \mathrm{E}_{(\mathrm{t})}\right)$

The additional error caused by the aging of the components and specified for a longer period in time.
Linearity Error, Best-Straight-Line (of a linear and adjustable ADC) ( $\mathrm{E}_{\mathrm{L}(\mathrm{adj})}$ )
The difference between the actual analog value at the transition between any two adjacent steps and its ideal value after offset error and gain error have been adjusted to minimize the magnitude of the extreme values of this difference [see Figure 12(a)].
NOTE 1: The inherent quantization error is not included in the best-straight-line linearity error of an ADC. The ideal value for the transition corresponds to the nominal midstep value $\pm 1 / 2$ LSB.
NOTE 2: For a uniformly curved transfer diagram, the extreme values will be very close to half of the magnitude of the end-point linearity error [see Figure 12(a)].
Linearity Error, Best-Straight-Line (of a linear and adjustable DAC) ( $\left.\mathrm{E}_{\mathrm{L}(\mathrm{adj})}\right)$
The difference between the actual step value and the nominal step value after offset error and gain error have been adjusted to minimize the magnitude of the extreme values of this difference [see Figure 12(b)].
NOTE: For a uniformly curved transfer diagram, the extreme values will be very close to half of the magnitude of the end-point linearity error [see Figure 12(b)].

(a) ADC


Remaining Offset
Error (-1/4 LSB)

Figure 12. Best-Straight-Line Linearity Error of a Linear 3-Bit Natural Binary-Coded Converter (Values Between $\pm 1 / 4$ LSB)

## Linearity Error, Differential (of a linear ADC or DAC) ( $\mathrm{E}_{\mathrm{D}}$ )

The difference between the actual step width or step height and the ideal value (1 LSB) (see Figure 13).
NOTE: A differential linearity error greater than 1 LSB can lead to missing codes in an ADC or to nonmonotonicity of an ADC or a DAC (see Figures 6 and 7).

Linearity Error, End-Point (of a linear and adjustable ADC) ( $E_{L}$ )
The difference between the actual analog value at the transition between any two adjacent steps and its ideal value after offset error and gain error have been adjusted to zero [see Figure 14(a)].
NOTE 1: The short term linearity error is in common use and is sufficient if no ambiguity with the best-straight-line linearity error is likely to occur.
NOTE 2: The inherent quantization error is not included in the linearity error of an ADC. The ideal value for the transition corresponds to the nominal midstep value $\pm 1 / 2$ LSB.



Figure 13. Differential Linearity Error of a Linear ADC or DAC

## GLOSSARY

TERMS, DEFINITIONS AND LETTER SYMBOLS

## Linearity Error, End-Point (of a linear and adjustable DAC) ( $E_{L}$ )

The difference between the actual step value and the nominal step value after offset error and gain error have been adjusted to zero [see Figure 14(b)].
NOTE: The short term linearity error is in common use and is sufficient if no ambiguity with the best-straight-line linearity error is likely to occur.


Figure 14. End-Point Linearity Error of a Linear 3-Bit Natural Binary-Coded ADC or DAC (Offset Error and Gain Error are Adjusted to the Value Zero)

## Offset Error (of a linear ADC or DAC) ( $\mathrm{E}_{\mathrm{O}}$ )

For an ADC: The difference between the actual midstep value and the nominal midstep value at the offset point [see Figure 15(a)].
For a DAC: The difference between the actual step value and the nominal step value at the offset point [see Figure 15(b)].
NOTE 1: Usually, the specified steps for the specification of offset error and gain error are the steps at the ends of the practical full-scale range. For an ADC, the midstep value of these steps is defined as the value for a point 1/2 LSB apart from the adjacent transition (see Figures 11 and 15).

NOTE 2: The terms offset error and gain error should be used only for error that can be adjusted to zero. Otherwise, the terms zero-scale error and full-scale error should be used.

## Pedestal (Error) ( $\mathrm{E}_{\mathrm{p}}$ )

A dynamic offset produced in the commutation process.


Figure 15. Offset Error of a Linear 3-Bit Natural Binary Code Converter (Specified at Step 000)

## Quantization Error, Inherent (of an ideal ADC)

Within a step, the maximum (positive or negative) possible deviation of the actual analog input value from the nominal midstep value.
NOTE 1: This error follows necessarily from the quantization procedure. For a linear ADC, its value equals $\pm 1 / 2$ LSB (see Figure 1).

NOTE 2: The term resolution error for the inherent quantization error is deprecated, because resolution as a design parameter has only a nominal value.
Rollover Error (of an ADC with decimal output and auto-polarity) ( $\mathrm{E}_{\mathrm{RO}}$ )
The difference in output readings with the analog input switched between positive and negative values of the same magnitude (close to full scale).

Total Error (of a linear ADC) ( $\mathrm{E}_{\mathrm{T}}$ )
The maximum difference (positive or negative) between an analog value and the nominal midstep value within any step [see Figure 16(a)].
NOTE 1: If this error is expressed as a relative value, the term relative accuracy error should be used instead of absolute accuracy error.

NOTE 2: This error includes contributions from offset error, gain error, linearity error, and the inherent quantization error.

## GLOSSARY

TERMS, DEFINITIONS AND LETTER SYMBOLS

## Total Error (of a linear DAC) ( $\mathrm{E}_{\mathrm{T}}$ )

The difference (positive or negative) between the actual step value and the nominal step value for any step [see Figure 16(b)].
NOTE 1: If this error is expressed as a relative value, the term relative accuracy error should be used instead of absolute accuracy error.
NOTE 2: This error includes contributions from offset error, gain error, and linearity error.

(a) ADC


Digital Input Code
(b) DAC

Figure 16. Absolute Accuracy Error, Total Error of a Linear ADC or DAC

## Zero-Scale Error (of a linear ADC or DAC) (Ezs)

The difference between the actual midstep value or step value and the nominal midstep value or step value, respectively, at specified zero scale.
NOTE: Normally, this error specification is applied to converters that have no arrangement for an external adjustment of offset error and gain error.

## 5. Dynamic and Sigma-Delta Definitions

## Resolution

The number of different output codes possible. Expressed as N , where $2^{\mathrm{N}}$ is the number of available output codes.

## Dynamic Range

The ratio of the largest allowable input signal to the noise floor.

## Total Harmonic Distortion

The ratio of the rms sum of all harmonics to the rms value of the largest allowable input signal. Units in dB's.

## Signal to Intermodulation Distortion

The ratio of the rms sum of two input signals to the rms sum of all discernible intermodulation and harmonic distortion products.

## Linearity Error

The deviation of a code from a straight line passing through the endpoints of the transfer function after zeroand full-scale errors have been accounted for. Zero-scale is a point $1 / 2$ LSB below the first code transition and full-scale is a point $1 / 2$ LSB beyond the code transition to all ones. The deviation is measured from the middle of each particular code. Units in \%FS.

## Differential Nonlinearity

The deviation of a code's width from the ideal width in LSB's.

## Positive Full Scale Error

The deviation of the last code transition from the ideal, ( $\left.\mathrm{V}_{\text {ref }}-1.5 \mathrm{LSB}\right)$.

## Positive Full Scale Drift

The drift in effective, positive, full-scale input voltage with temperature.

## Negative Full Scale Error

The deviation of the first code transition from the ideal, ( $\left.-\mathrm{V}_{\text {ref }}+0.5 \mathrm{LSB}\right)$.

## Negative Full Scale Drift

The drift in effective, negative, full-scale input voltage with temperature.

## Bipolar Offset

The deviation of the midscale transition from the ideal. The ideal is defined as the middle transition lying on a straight line between actual positive full-scale and actual negative full-scale.

## Bipolar Offset Drift

The drift in the bipolar offset error with temperature.

## Absolute Group Delay

The delay through the filter section of the part.

## Passband Frequency

The upper -3 dB frequency.

## General Information

General Purpose ADCs

## General Purpose DACs

Special Functions

## Video Interface Palettes

Digital Imaging Sensor Products

## Contents

Page
TLC7135, ICL7135 ..... 2-3
TL5501 ..... 2-13
TLC540,TLC541 ..... 2-19
TLC542 ..... 2-29
TLC545, TLC546 ..... 2-39
TLC548, TLC549 ..... 2-51
TLC0820A ..... 2-61
TLC0831, TLC0832 ..... 2-71
TLC0834, TLC0838 ..... 2-83
TLC876 ..... 2-97
TLC876M ..... 2-119
TLC1541 ..... 2-123
TLC1542, TLC1543 ..... 2-133
TLC1549 ..... 2-153
TLC1550, TLC1551 ..... 2-167
TLC2543 ..... 2-175
TLC5510 ..... 2-197
TLC5540 ..... 2-209
TLC5733A ..... 2-225
TLC320AD57 ..... 2-247
TLC320AD58 ..... 2-267
TLV0831, TLV0832 ..... 2-291
TLV0834, TLV0838 ..... 2-303
TLV1543 ..... 2-317
TLV1544, TLV1548 ..... 2-335
TLV1548M ..... 2-367
TLV1549 ..... 2-373
TLV1570 ..... 2-387
TLV1572 ..... 2-397
TLV2543 ..... 2-409
TLV5510 ..... 2-429

- Zero Reading for 0-V Input
- Precision Null Detection With True Polarity at Zero
- 1-pA Typical Input Current
- True Differential Input
- Multiplexed Binary-Coded-Decimal (BCD) Output
- Low Rollover Error: $\pm 1$ Count Max
- Control Signals Allow Interfacing With UARTs or Microprocessors
- Autoranging Capability With Over-and Under-Range Signals
- TTL-Compatible Outputs
- Direct Replacement for Teledyne TSC7135, Intersil ICL7135, Maxim ICL7135, and Siliconix Si7135
- CMOS Technology

| N PACKAGE (TOP VIEW) |  |  |
| :---: | :---: | :---: |
| $V_{\text {cc- }}$ | $\mathrm{U}^{1}{ }_{28}$ | under Range |
| REF | 227 | over range |
| ANLG COMMON | 326 | STROBE |
| INT OUT | 425 | RUN/HOLD |
| AUto zero | 524 | DGTL GND |
| buff OUt | 623 | ] POLARITY |
| $\mathrm{C}_{\text {ref- }}$ | 722 | ] CLK |
| $\mathrm{C}_{\text {reft }}$ | 821 | busy |
|  |  | D1 |
|  |  | D2 |
| $\mathrm{V}_{\mathrm{CC}+}$ | $11 \quad 18$ | D3 |
|  |  | D4 |
|  | $13 \quad 16$ | B8 |
|  | $14 \quad 15$ | B4 |

## description

The ICL7135C and TLC7135C converters are manufactured with Texas Instruments highly efficient CMOS technology. This $41 / 2$-digit, dual-slope-integrating, analog-to-digital converter (DAC) is designed to provide interfaces to both a microprocessor and a visual display. The digit-drive outputs D1 through D4 and multiplexed binary-coded-decimal outputs B1, B2, B4, and B8 provide an interface for LED or LCD decoder/drivers as well as microprocessors.

The ICL7135C and TLC7135C offer 50-ppm (one part in 20,000) resolution with a maximum linearity error of one count. The zero error is less than $10 \mu \mathrm{~V}$ and zero drift is less than $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. Source-impedance errors are minimized by low input current (less than 10 pA ). Rollover error is limited to $\pm 1$ count.
The BUSY, STROBE, RUN/HOLD, OVER RANGE, and UNDER RANGE control signals support microprocessor-based measurement systems. The control signals also can support remote data acquisition systems with data transfer through universal asynchronous receiver transmitters (UARTs).

The ICL7135C and TLC7135C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

| AVAILABLE OPTIONS |  |
| :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |
|  | PLASTIC DIP <br> (N) |
|  | ICL7135CN |
|  | TLC7135CN |

Caution. These devices have limited built-in protection. The leads should be shorted together or the device placed in conductive foam during storage or handliing to prevent electrostatic damage to the MOS gates.

## functional block diagram



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage ( $\mathrm{V}_{\mathrm{CC}_{+} \text {with }}$ respect to $\mathrm{V}_{\mathrm{CC}_{-}}$) | 15 V |
| :---: | :---: |
| Analog input voltage ( $\mathrm{N}^{\text {- or }} \mathrm{IN}+$ ) | $\mathrm{V}_{\text {CC- }}$ to $\mathrm{V}_{\text {CC+ }}$ |
| Reference voltage range | $\mathrm{V}_{\mathrm{CC}-}$ to $\mathrm{V}_{\mathrm{CC}+}$ |
| Clock input voltage range | 0 V to $\mathrm{V}_{\mathrm{CC}+}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| d |  |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}+}$ | 4 | 5 | 6 | V |
| Supply voltage, $\mathrm{V}_{\text {CC- }}$ | -3 | -5 | -8 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ |  | 1 |  | V |
| High-level input voltage, CLK, RUN/HOLD, $\mathrm{V}_{\text {IH }}$ | 2.8 |  |  | V |
| Low-level input voltage, CLK, RUN/HOLD, $\mathrm{V}_{\text {IL }}$ |  |  | 0.8 | V |
| Differential input voltage, $\mathrm{V}_{\text {ID }}$ | $\mathrm{V}_{\mathrm{CC}-+1}$ |  | $\mathrm{V}_{\mathrm{CC}+}-0.5$ | V |
| Maximum operating frequency, $\mathrm{f}_{\text {clock }}$ (see Note 1) | 1.2 | 2 |  | MHz |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: Clock frequency range extends down to 0 Hz .
electrical characteristics, $\mathrm{V}_{\mathrm{CC}+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}-}=5 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=1 \mathrm{~V}, \mathrm{f}_{\text {clock }}=120 \mathrm{kHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless
otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | D1-D5, B1,B2,B4,B8 | $\mathrm{I}^{\circ} \mathrm{O}=-1 \mathrm{~mA}$ |  | 2.4 | - | 5 | V |
|  |  | Other outputs | $\mathrm{I}^{\mathrm{O}}=-10 \mu \mathrm{~A}$ |  | 4.9 |  | 5 |  |
| VOL | Low-level output voltage |  | $\mathrm{I}^{\mathrm{O}}=1.6 \mathrm{~mA}$ |  |  |  | 0.4 | V |
| VON(PP) | Peak-to-peak output noise voltage (see Note 2) |  | $\mathrm{V}_{1 \mathrm{D}}=0$, | Full scale $=2 \mathrm{~V}$ |  | 15 |  | $\mu \mathrm{V}$ |
| $\alpha \mathrm{VO}$ | Zero-reading temperature coefficient of output voltage |  | $\mathrm{V}_{\text {ID }}=0$, | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |  | 0.5 | 2 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IIH | High-level input current |  | $\mathrm{V}_{1}=5 \mathrm{~V}$, | $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $\mathrm{V}_{1}=0 \mathrm{~V}$, | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |  | -0.02 | -0.1 | mA |
| 1 | Input leakage current, $\mathbb{I N}$ - and $\mathrm{IN}+$ |  | $V_{\text {ID }}=0$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | 10 | pA |
|  |  |  | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |  |  | 250 |  |
| lCC+ | Positive supply current |  |  | $\mathrm{f}_{\text {clock }}=0$ | $T_{A}=25^{\circ} \mathrm{C}$ |  | 1 | 2 | mA |
|  |  |  | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |  |  |  | 3 |  |  |
| ICC- | Negative supply current |  | $\mathrm{f}_{\text {clock }}=0$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -0.8 | -2 | mA |  |
|  |  |  | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |  |  | -3 |  |  |
| $\mathrm{C}_{\text {pd }}$ | Power dissipation capacitance |  |  | See Note 3 |  |  | 40 |  | pF |

NOTES: 2. This is the peak-to-peak value that is not exceeded $95 \%$ of the time.
3. Factor-relating clock frequency to increase in supply current. At $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, $\mathrm{I}_{\mathrm{CC}}+=\mathrm{I}_{\mathrm{CC}}\left(\mathrm{f}_{\text {clock }}=0\right)+\mathrm{C}_{\mathrm{pd}} \times 5 \mathrm{~V} \times \mathrm{f}_{\text {clock }}$
operating characteristics, $\mathrm{V}_{\mathrm{CC}}^{+}, 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}-=5 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=1 \mathrm{~V}, \mathrm{f}_{\text {clock }}=120 \mathrm{kHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\alpha_{\text {FS }}$ | Full-scale temperature coefficient (see Note 4) | $\mathrm{V}_{\text {ID }}=2 \mathrm{~V}, \quad 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ |  |  | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{E}_{\mathrm{L}}$ | Linearity error | $-2 \mathrm{~V} \leq \mathrm{V}_{\text {ID }} \leq 2 \mathrm{~V}$ |  | 0.5 |  | count |
| $E_{D}$ | Differential linearity error (see Note 5) | $-2 \mathrm{~V} \leq \mathrm{V}_{\text {ID }} \leq 2 \mathrm{~V}$ |  | 0.01 |  | LSB |
| EFS | $\pm$ Full-scale symmetry error (rollover error) (see Note 6) | $\mathrm{V}_{\mathrm{ID}}= \pm 2 \mathrm{~V}$ |  | 0.5 | 1 | count |
|  | Display reading with $0-\mathrm{V}$ input | $V_{\text {ID }}=0, \quad 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ | -0.0000 | $\pm 0.0000$ | 0.0000 | Digital Reading |
|  |  | $\mathrm{V}_{\text {ID }}=\mathrm{V}_{\text {ref }}, \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 0.9998 | 0.9999 | 1.0000 |  |
|  | Display reading in ratiometric operation | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ | 0.9995 | 0.9999 | 1.0005 | Reading |

NOTES: 4. This parameter is measured with an external reference having a temperature coefficient of less than $0.01 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
5. The magnitude of the difference between the worst case step of adjacent counts and the ideal step.
6. Rollover error is the difference between the absolute values of the conversion for 2 V and -2 V .

## timing diagrams


$\dagger$ Delay between BUSY going low and the first $\overline{\text { STROBE }}$ pulse is dependent upon the analog input.
Figure 1
timing diagrams (continued)


Figure 2


Figure 3

## timing diagrams (continued)


$\dagger$ First D5 of AUTO ZERO and deintegrate is one count longer.
Figure 4

## PRINCIPLES OF OPERATION

A measurement cycle for the ICL7135C and TLC7135C consists of the following four phases.

1. Auto-Zero Phase. The internal $\operatorname{IN}+$ and $\operatorname{IN}$ - inputs are disconnected from the terminals and internally connected to ANLG COMMON. The reference capacitor is charged to the reference voltage. The system is configured in a closed loop and the auto-zero capacitor is charged to compensate for offset voltages in the buffer amplifier, integrator, and comparator. The auto-zero accuracy is limited only by the system noise, and the overall offset, as referred to the input, is less than $10 \mu \mathrm{~V}$.
2. Signal Integrate Phase. The auto-zero loop is opened and the internal $\operatorname{IN}+$ and $\operatorname{IN}$ - inputs are connected to the external terminals. The differential voltage between these inputs is integrated for a fixed period of time. When the input signal has no return with respect to the converter power supply, INcan be tied to ANLG COMMON to establish the correct common-mode voltage. Upon completion of this phase, the polarity of the input signal is recorded.
3. deintegrate Phase. The reference is used to perform the deintegrate task. The internal IN- is internally connected to ANLG COMMON and $\operatorname{IN}+$ is connected across the previously charged reference capacitor. The recorded polarity of the input signal ensures that the capacitor is connected with the correct polarity so that the integrator output polarity returns to zero. The time required for the output to return to zero is proportional to the amplitude of the input signal. The return time is displayed as a digital reading and is determined by the equation $10,000 \times\left(\mathrm{V}_{\text {ID }} / \mathrm{V}_{\text {ref }}\right)$. The maximum or full-scale conversion occurs when $\mathrm{V}_{\text {ID }}$ is two times $\mathrm{V}_{\text {ref }}$.
4. Zero Integrator Phase. The internal $\operatorname{IN}$ - is connected to ANLG COMMON. The system is configured in a closed loop to cause the integrator output to return to zero. Typically, this phase requires 100 to 200 clock pulses. However, after an over-range conversion, 6200 pulses are required.

## PRINCIPLES OF OPERATION

## description of analog circuits

## input signal range

The common mode range of the input amplifier extends from 1 V above the negative supply to 1 V below the positive supply. Within this range, the common-mode rejection ratio (CMRR) is typically 86 dB . Both differential and common-mode voltages cause the integrator output to swing. Therefore, care must be exercised to ensure that the integrator output does not become saturated.

## analog common

Analog common (ANLG COMMON) is connected to the internal IN-during the auto-zero, deintegrate, and zero integrator phases. When IN - is connected to a voltage that is different than analog common during the signal integrate phase, the resulting common-mode voltage is rejected by the amplifier. However, in most applications, IN - is set at a known fixed voltage (i.e., power supply common for instance). In this application, analog common should be tied to the same point, thus removing the common-mode voltage from the converter. Removing the common-mode voltage in this manner slightly increases conversion accuracy.

## reference

The reference voltage is positive with respect to analog common. The accuracy of the conversion result is dependent upon the quality of the reference. Therefore, to obtain a high accuracy conversion, a high quality reference should be used.

## description of digital circuits

## RUN/ $\overline{\text { HOLD }}$ input

When RUN/HOLD is high or open, the device continuously performs measurement cycles every 40,002 clock pulses. When this input is taken low, the integrated circuit continues to perform the ongoing measurement cycle and then hold the conversion reading for as long as the terminal is held low. When the terminal is held low after completion of a measurement cycle, a short positive pulse (greater than 300 ns ) initiates a new measurement cycle. When this positive pulse occurs before the completion of a measurement cycle, it will not be recognized. The first STROBE pulse, which occurs 101 counts after the end of a measurement cycle, is an indication of the completion of a me asurement cycle. Thus, the positive pulse could be used to trigger the start of a new measurement after the first $\overline{\text { STROBE }}$ pulse.

## STROBE input

Negative going pulses from this input transfer the BCD conversion data to external latches, UARTs, or microprocessors. At the end of the measurement cycle, $\overline{\text { STROBE }}$ goes high and remains high for 201 counts. The most significant digit (MSD) BCD bits are placed on the BCD terminals. After the first 101 counts, halfway through the duration of output D1-D5 going high, the $\overline{\text { STROBE }}$ terminal goes low for $1 / 2$ clock pulse width. The placement of the STROBE pulse at the midpoint of the D5 high pulse allows the information to be latched into an external device on either a low-level or an edge. Such placement of the STROBE pulse also ensures that the BCD bits for the second MSD are not yet competing for the BCD lines and latching of the correct bits is ensured. The above process is repeated for the second MSD and the D4 output. Similarly, the process is repeated through the least significant digit (LSD). Subsequently, inputs D5 through D1 and the BCD lines continue scanning without the inclusion of $\overline{\text { STROBE }}$ pulses. This subsequent continuous scanning causes the conversion results to be continuously displayed. Such subsequent scanning does not occur when an over-range condition occurs.

## PRINCIPLES OF OPERATION

## BUSY output

The BUSY output goes high at the beginning of the signal integrate phase. BUSY remains high until the first clock pulse after zero crossing or at the end of the measurement cycle when an over-range condition occurs. It is possible to use the BUSY terminal to serially transmit the conversion result. Serial transmission can be accomplished by ANDing the BUSY and CLOCK signals and transmitting the ANDed output. The transmitted output consists of 10,001 clock pulses, which occur during the signal integrate phase, and the number of clock pulses that occur during the deintegrate phase. The conversion result can be obtained by subtracting 10,001 from the total number of clock pulses.

## OVER-RANGE output

When an over-range condition occurs, this terminal goes high after the BUSY signal goes low at the end of the measurement cycle. As previously noted, the BUSY signal remains high until the end of the measurement cycle when an over-range condition occurs. The OVER RANGE output goes high at the end of BUSY and goes low at the beginning of the deintegrate phase in the next measurement cycle.

## UNDER-RANGE output

At the end of the BUSY signal, this terminal goes high when the conversion result is less than or equal to $9 \%$ (count of 1800) of the full-scale range. The UNDER RANGE output is brought low at the beginning of the signal integrate phase of the next measurement cycle.

## POLARITY output

The POLARITY output is high for a positive input signal and updates at the beginning of each deintegrate phase. The polarity output is valid for all inputs including $\pm 0$ and OVER RANGE signals.

## digit-drive (D1, D2, D4 and D5) outputs

Each digit-drive output (D1 through D5) sequentially goes high for 200 clock pulses. This sequential process is continuous unless an over-range occurs. When an over-range occurs, all of the digit-drive outputs are blanked from the end of the strobe sequence until the beginning of the deintegrate phase (when the sequential digit-drive activation begins again). The blanking activity during an over-range condition can cause the display to flash and indicate the over-range condition.

## BCD outputs

The $B C D$ bits ( $\mathrm{B} 1, \mathrm{~B} 2, \mathrm{~B} 4$ and B 8 ) for a given digit are sequentially activated on these outputs. Simultaneously, the appropriate digit-drive line for the given digit is activated.

## system aspects

## integrating resistor

The value of the integrating resistor ( $\mathrm{R}_{\mathbf{I N T}}$ ) is determined by the full-scale input voltage and the output current of the integrating amplifier. The integrating amplifier can supply $20 \mu \mathrm{~A}$ of current with negligible nonlinearity. The equation for determining the value of this resistor is:

$$
\mathrm{R}_{\mathrm{INT}}=\frac{\text { Full Scale Voltage }}{\mathrm{I}_{\mathrm{INT}}}
$$

Integrating amplifier current, $\mathrm{I}_{\mathrm{INT}}$, from 5 to $40 \mu \mathrm{~A}$ yields good results. However, the nominal and recommended current is $20 \mu \mathrm{~A}$.

## PRINCIPLES OF OPERATION

## integrating capacitor

The product of the integrating resistor and capacitor should be selected to give the maximum voltage swing without causing the integrating amplifier output to saturate and get too close to the power supply voltages. When the amplifier output is within 0.3 V of either supply, saturation occurs. With $\pm 5-\mathrm{V}$ supplies and ANLG COMMON connected to ground, the designer should design for a $\pm 3.5-\mathrm{V}$ to $\pm 4-\mathrm{V}$ integrating amplifier swing. A nominal capacitor value is $0.47 \mu \mathrm{~F}$. The equation for determining the value of the integrating capacitor ( $\mathrm{C}_{\mathrm{INT}}$ ) is:

$$
\mathrm{C}_{\mathrm{INT}}=\frac{10,000 \times \text { Clock Period } \times \mathrm{I}_{\text {INT }}}{\text { Integrator Output Voltage Swing }}
$$

Where:
$I_{I N T}$ is nominally $20 \mu \mathrm{~A}$.
Capacitors with large tolerances and high dielectric absorption can induce conversion inaccuracies. A capacitor that is too small could cause the integrating amplifier to saturate. High dielectric absorption causes the effective capacitor value to be different during the signal integrate and deintegrate phases. Polypropylene capacitors have very low dielectric absorption. Polystyrene and polycarbonate capacitors have higher dielectric absorption, but also work well.

## auto-zero and reference capacitor

Large capacitors tend to reduce noise in the system. Dielectric absorption is unimportant except during power up or overload recovery. Typical values are $1 \mu \mathrm{~F}$.

## reference voltage

For high-accuracy absolute measurements, a high quality reference should be used.

## rollover resistor and diode

The ICL7135C and TLC7135C have a small rollover error; however, it can be corrected. The correction is to connect the cathode of any silicon diode to INT OUT and the anode to a resistor. The other end of the resistor is connected to ANLG COMMON or ground. For the recommended operating conditions, the resistor value is $100 \mathrm{k} \Omega$. This value may be changed to correct any rollover error that has not been corrected. In many noncritical applications the resistor and diode are not needed.

## maximum clock frequency

For most dual-slope A/D converters, the maximum conversion rate is limited by the frequency response of the comparator. In this circuit, the comparator follows the integrator ramp with a $3-\mu s$ delay. Therefore, with a $160-\mathrm{kHz}$ clock frequency ( $6-\mu$ s period), half of the first reference integrate clock period is lost in delay. Hence, the meter reading changes from 0 to 1 with a $50-\mu \mathrm{V}$ input, 1 to 2 with a $150-\mu \mathrm{V}$ input, 2 to 3 with a $250-\mu \mathrm{V}$ input, etc. This transition at midpoint is desirable; however, when the clock frequency is increased appreciably above 160 kHz , the instrument flashes 1 on noise peaks even when the input is shorted. The above transition points assume a $2-\mathrm{V}$ input range is equivalent to 20,000 clock cycles.

When the input signal is always of one polarity, comparator delay need not be a limitation. Clock rates of 1 MHz are possible since nonlinearity and noise do not increase substantially with frequency. For a fixed clock frequency, the extra count or counts caused by comparator delay are a constant and can be subtracted out digitally.

## PRINCIPLES OF OPERATION

## maximum clock frequency (continued)

For signals with both polarities, the clock frequency can be extended above 160 kHz without error by using a low value resistor in series with the integrating capacitor. This resistor causes the integrator to jump slightly towards the zero-crossing level at the beginning of the deintegrate phase, and thus compensates for the comparator delay. This series resistor should be $10 \Omega$ to $50 \Omega$. This approach allows clock frequencies up to 480 kHz .

## minimum clock frequency

The minimum clock frequency limitations result from capacitor leakage from the auto-zero and reference capacitors. Measurement cycles as high as $10 \mu \mathrm{~s}$ are not influenced by leakage error.

## rejection of $50-\mathrm{Hz}$ or $60-\mathrm{Hz}$ pickup

To maximize the rejection of $50-\mathrm{Hz}$ or $60-\mathrm{Hz}$ pickup, the clock frequency should be chosen so that an integral multiple of $50-\mathrm{Hz}$ or $60-\mathrm{Hz}$ periods occur during the signal integrate phase. To achieve rejection of these signals, some clock frequencies that can be used are:
$50 \mathrm{~Hz}: 250,166.66,125,100 \mathrm{kHz}$, etc.
$60 \mathrm{~Hz}: 300,200,150,120,100,40,33.33 \mathrm{kHz}$, etc.

## zero-crossing flip-flop

This flip-flop interrogates the comparator's zero-crossing status. The interrogation is performed after the previous clock cycle and the positive half of the ongoing clock cycle has occurred, so any comparator transients that result from the clock pulses do not affect the detection of a zero-crossing. This procedure delays the zero-crossing detection by one clock cycle. To eliminate the inaccuracy, which is caused by this delay, the counter is disabled for one clock cycle at the beginning of the deintegrate phase. Therefore, when the zero-crossing is detected one clock cycle later than the zero-crossing actually occurs, the correct number of counts is displayed.

## noise

The peak-to-peak noise around zero is approximately $15 \mu \mathrm{~V}$ (peak-to-peak value not exceeded $95 \%$ of the time). Near full scale, this value increases to approximately $30 \mu \mathrm{~V}$. Much of the noise originates in the auto-zero loop, and is proportional to the ratio of the input signal to the reference.

## analog and digital grounds

For high-accuracy applications, ground loops must be avoided. Return currents from digital circuits must not be sent to the analog ground line.

## power supplies

The ICL7135C and TLC7135C are designed to work with $\pm 5$-V power supplies. However, 5 -V operation is possible when the input signal does not vary more than $\pm 1.5 \mathrm{~V}$ from midsupply.

- 6-Bit Resolution
- Linearity Error . . . $\pm 0.8 \%$
- Maximum Conversion Rate . . . 30 MHz Typ
- Analog Input Voltage Range

$$
V_{C c} \text { to } V_{C C}-2 V
$$

- Analog Input Dynamic Range . . . 1 V
- TTL Digital I/O Level
- Low Power Consumption 200 mW Typ
- 5-V Single-Supply Operation
- Interchangeable With Fujitsu MB40576


## N PACKAGE

(TOP VIEW)


## description

The TL5501 is a low-power ultra-high-speed video-band analog-to-digital converter that uses the Advanced Low-Power Schottky (ALS) process. It utilizes the full-parallel comparison (flash method) for high-speed conversion. It converts wide-band analog signals (such as a video signal) to a digital signal at a sampling rate of dc to 30 MHz . Because of this high-speed capability, the TL5501 is suitable for digital video applications such as digital TV, video processing with a computer, or radar signal processing.

The TL5501 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

## functional block diagram



## SLAS026-OCTOBER 1989 - REVISED APRIL 1990

## equivalents of analog input circuit



NOTE A: $\mathrm{C}_{\mathrm{i}}$ - nonlinear emitter-follower junction capacitance
$r_{i}$ - linear resistance model for input current transition caused by comparator switching.
$V_{I}<V_{\text {refB }}$ : Infinite; CLK high: infinite.
$V_{\text {refB }}-$ voltage at REFB terminal
lbias - constant input bias current
D - base-collector junction diode of emitter-follower transistor

## equivalent of digital input circuit



FUNCTION TABLE

| STEP | ANALOG INPUT <br> VOLTAGE |  | DIGITAL OUTPUT CODE |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 3.992 V | L | L | L | L | L | L |  |  |
| 1 | 4.008 V | L | L | L | L | L | H |  |  |
| I | I |  |  |  | I |  |  |  |  |
| 31 | 4.488 V | L | H | H | H | H | H |  |  |
| 32 | 4.508 V | H | L | L | L | L | L |  |  |
| 33 | 4.520 V | H | L | L | L | L | H |  |  |
| I | I |  |  |  | I |  |  |  |  |
| 62 | 4.984 V | H | H | H | H | H | L |  |  |
| 63 | 5.000 V | H | H | H | H | H | H |  |  |

$\dagger$ These values are based on the assumption that $\mathrm{V}_{\text {ref }} \mathrm{B}$ and $\mathrm{V}_{\text {ref }} T$ have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 4.000 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is $4.992 \mathrm{~V} .1 \mathrm{LSB}=16 \mathrm{mV}$.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

$$
\begin{aligned}
& \text { Supply voltage range, ANLG } \mathrm{V}_{\mathrm{CC}} \text { (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . } 0.5 \mathrm{~V} \text { to } 7 \mathrm{~V} \\
& \text { Supply voltage range, DGTL VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . } 0.0 .5 \mathrm{~V} \text { to } 7 \mathrm{~V}
\end{aligned}
$$

$$
\begin{aligned}
& \text { Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . }-55^{\circ} \mathrm{C} \text { to } 150^{\circ} \mathrm{C} \\
& \text { Operating free-air temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . } 0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \\
& \text { Lead temperature } 1,6 \mathrm{~mm} \text { ( } 1 / 16 \mathrm{inch} \text { ) from case for } 10 \text { seconds . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . } 260^{\circ} \mathrm{C} \\
& \text { NOTE 1: All voltage values are with respect to the network ground terminal. }
\end{aligned}
$$

recommended operating conditions

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, ANLG V CC | 4.75 | 5 | 5.25 | V |
| Supply voltage, DGTL V ${ }_{\text {CC }}$ | 4.75 | 5 | 5.25 | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ | 2 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  | 0.8 | V |
| Input voltage at analog input, $\mathrm{V}_{1}$ (see Note 2) | 4 |  | 5 | V |
| Analog reference voltage (top side), $\mathrm{V}_{\text {reft }}$ (see Note 2) | 4 | 5 | 5.1 | V |
| Analog reference voltage (bottom side), $\mathrm{V}_{\text {refB }}$ (see Note 2) | 3 | 4 | 4.1 | V |
| High-level output current, I OH | -400 |  |  | $\mu \mathrm{A}$ |
| Low-level output current, IOL |  |  | 4 | mA |
| Clock pulse duration, high-level or low-level, $t_{\text {w }}$ | 25 |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{A}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 2: $\mathrm{V}_{\text {refB }}<\mathrm{V}_{1}<\mathrm{V}_{\text {ref }}$, $\mathrm{V}_{\text {ref }}-\mathrm{V}_{\text {refB }}=1 \mathrm{~V} \pm 0.1 \mathrm{~V}$.

SLASO26-OCTOBER 1989 -REVISED APRIL 1990
electrical characteristics over operating supply voltage range, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Analog input current | $\mathrm{V}_{1}=5 \mathrm{~V}$ |  |  | 75 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{l}}=4 \mathrm{~V}$ |  |  | 73 |  |
| ${ }_{1 / \mathrm{H}}$ | Digital high-level input current | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ |  | 0 | 20 | $\mu \mathrm{A}$ |
| IIL | Digital low-level input current | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ | -400 | -40 |  | $\mu \mathrm{A}$ |
| ! | Digital input current | $\mathrm{V}_{1}=7 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IrefB | Reference current | $\mathrm{V}_{\text {lrefB }}=4 \mathrm{~V}$ |  | -4 | -7.2 | mA |
| $\mathrm{I}_{\text {ref }}$ | Reference current | $\mathrm{V}_{\text {lrefB }}=5 \mathrm{~V}$ |  | 4 | 7.2 | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{l}^{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2.7 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{IOL}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{r}_{\mathrm{i}}$ | Analog input resistance |  | 100 |  |  | k $\Omega$ |
| $1 \mathrm{C}_{\mathrm{i}}$ | Analog input capacitance |  |  | 35 | 65 | pF |
| ICC | Supply current |  |  | 40 | 60 | mA |

operating characteristics over operating supply voltage range, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EL | Linearity error |  |  |  | $\pm 0.8$ | \%FSR |
| $\mathrm{f}_{\text {max }}$ | Maximum converstion rate |  | 20 | 30 |  | MHz |
| $\mathrm{t}_{\text {d }}$ | Digital output delay time | See Figure 3 |  | 15 | 30 | ns |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{re}} \mathrm{f}=4 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## timing diagram



## TYPICAL CHARACTERISTICS

IDEAL CONVERSION CHARACTERISTICS


NOTE A: This curve is based on the assumption that $\mathrm{V}_{\text {refB }}$ and $\mathrm{V}_{\text {ref }} T$ have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 4.000 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is $4.992 \mathrm{~V} .1 \mathrm{LSB}=16 \mathrm{mV}$.

Figure 1
END-POINT LINEARITY ERROR


Figure 2

## PARAMETER MEASUREMENT INFORMATION



Figure 3. Load Circuit

- 8-Bit Resolution A/D Converter
- Microprocessor Peripheral or Stand-Alone Operation
- On-Chip 12-Channel Analog Multiplexer
- Built-in Self-Test Mode
- Software-Controllable Sample and Hold
- Total Unadjusted Error . . $\pm 0.5$ LSB Max
- TLC541 is Direct Replacement for Motorola MC145040 and National Semiconductor ADC0811. TLC540 is Capable of Higher Speed
- Pinout and Control Signals Compatible with TLC1540 Family of 10-Bit A/D Converters
- CMOS Technology

| PARAMETER | TLC540 | TLC541 |
| :--- | :---: | :---: |
| Channel Acquisition Sample Time | $2 \mu \mathrm{~s}$ | $3.6 \mu \mathrm{~s}$ |
| Conversion Time (Max) | $9 \mu \mathrm{~s}$ | $17 \mu \mathrm{~s}$ |
| Samples per Second (Max) | $75 \times 10^{3}$ | $40 \times 10^{3}$ |
| Power Dissipation (Max) | 12.5 mW | 12.5 mW |

## description

The TLC540 and TLC541 are CMOS A/D converters built around an 8 -bit switchedcapacitor successive-approximation A/D converters. They are designed for serial interface to a microprocessor or peripheral via a 3 -state output with up to four control inputs, including independent SYSTEM CLOCK, I/O CLOCK, chip select ( $\overline{\mathrm{CS}}$ ), and ADDRESS INPUT. A $4-\mathrm{MHz}$ system clock for the TLC540 and a $2.1-\mathrm{MHz}$ system clock for the TLC541 with a design that includes simultaneous read/write operation allow high-speed data transfers and sample rates of up to 75,180 samples per second for the TLC540 and 40,000 samples per second for the TLC541. In addition to the high-speed converter and versatile control logic, there is an on-chip 12-channel analog multiplexer that can be used to sample any one of 11 inputs or an internal self-test voltage, and a sample-and-hold that can operate automatically or under microprocessor control. Detailed information on interfacing to most popular microprocessors is readily available from the factory.

AVAILABLE OPTIONS

| $\mathrm{T}_{\mathbf{A}}$ | PACKAGE |  |  |
| :---: | :---: | :---: | :---: |
|  | SO PLASTIC DIP (DW) | PLASTIC DIP <br> ( N ) | CHIP CARRIER (FN) |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC541IDW | TLC540IN TLC541IN | $\begin{aligned} & \text { TLC540IFN } \\ & \text { TLC541IFN } \end{aligned}$ |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | - | TLC541MN | - |

The converters incorporated in the TLC540 and TLC541 feature differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and analog circuitry isolation from logic and supply noises. A switched-capacitor design allows low-error ( $\pm 0.5$ LSB) conversion in $9 \mu$ s for the TLC540 and $17 \mu \mathrm{~s}$ for the TLC541 over the full operating temperature range.
The TLC540I and TLC541I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC541M is characterized for operation from $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

## functional block diagram


typical equivalent inputs

operating sequence


NOTES: B. The conversion cycle, which requires 36 system clock periods, is initiated on the 8 th falling edge of I/O CLOCK after $\overline{\mathrm{CS}}$ goes low for the channel whose address exists in memory at that time. If $\overline{\mathrm{CS}}$ is kept low during conversion, l/O CLOCK must remain low for at least 36 system clock cycles to allow conversion to be completed.
C. The most significant bit (MSB) will automatically be placed on the DATA OUT bus after $\overline{\mathrm{CS}}$ is brought low. The remaining seven bits (A6-AO) will be clocked out on the first seven I/O CLOCK falling edges.
D. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for three system clock cycles (or less) after a chip select falling edge is detected before responding to control input signals. Therefore, no attempt should be made to clock-in address data until the minimum chip-select setup time has elapsed.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\boldsymbol{\dagger}$

$\qquad$


Peak input current range (any input) . ............................................................... $\pm 10 \mathrm{~mA}$
Peak total input current (all inputs) ............................................................. $\pm 30 \mathrm{~mA}$



Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds: DW or N package . . . . . . . . . . . . . . $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to digital ground with REF- and GND wired together (unless otherwise noted).

## WITH SERIAL CONTROL AND 11 INPUTS

SLAS065A - OCTOBER 1983 - REVISED MARCH 1995
recommended operating conditions


NOTES: 2. Analog input voltages greater than that applied to REF + convert as all " 1 "s (11111111), while input voltages less than that applied to REF-convert as all " 0 "s (00000000). For proper operation, REF+ voltage must be at least 1 V higher than REF-voltage. Also, the total unadjusted error may increase as this differential reference voltage falls below 4.75 V .
3. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for three SYSTEM CLOCK cycles (or less) after a chip select falling edge is detected before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum chip select setup time has elapsed.
4. This is the time required for the clock input signal to fall from $V_{I H}$ min to $V_{\text {IL }}$ max or to rise from $V_{\text {IL }}$ max to $V_{\text {IH }}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $2 \mu$ s for remote data acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating temperature range, $\mathrm{V}_{\mathrm{Cc}}=\mathrm{V}_{\text {ref }}=4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }(1 / O)}=2.048 \mathrm{MHz}$ for TLC540 or $\mathrm{f}_{\text {clock }(1 / 0)}=1.1 \mathrm{MHz}$ for TLC541 (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage, DATA OUT |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \quad \mathrm{IOH}=360 \mu \mathrm{~A}$ | 2.4 |  | V |
| VOL | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \quad \mathrm{IOL}=1.6 \mathrm{~mA}$ |  | 0.4 | V |
| loz | Off-state (high-impedance state) output current |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}, \quad \overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{O}=0, \quad \overline{C S}$ at $V_{C C}$ |  | -10 |  |
| IIH | High-level input current |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ | 0.005 | 2.5 | $\mu \mathrm{A}$ |
| 1 IL | Low-level input current |  | $V_{1}=0$ | -0.005 | -2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current |  | $\overline{\mathrm{CS}}$ at 0 V | 1.2 | 2.5 | mA |
|  | Selected channel leakage current |  | Selected channel at $V_{C C}$, Unselected channel at 0 V | 0.4 | 1 | $\mu \mathrm{A}$ |
|  |  |  | Selected channel at 0 V , Unselected channel at $\mathrm{V}_{\mathrm{CC}}$ | -0.4 | -1 |  |
| ICC + Iref | Supply and reference current |  | $\mathrm{V}_{\text {ref }}^{+}$= $\mathrm{V}_{\mathrm{CC}}, \overline{\mathrm{CS}}$ at 0 V | 1.3 | 3 | mA |
| $\mathrm{C}_{i}$ | Input capacitance | Analog inputs |  | 7 | 55 | pF |
|  |  | Control inputs |  | 5 | 15 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range,
$V_{C C}=V_{\text {ref }}-4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }}(1 / 0)=2.048 \mathrm{MHz}$ for TLC540 or 1.1 MHz for TLC541,
$\mathrm{f}_{\text {clock }}(\mathrm{SYS})=4 \mathrm{MHz}$ for TLC540 or 2.1 MHz for TLC541

| PARAMETER |  | TEST CONDITIONS | TLC540 |  | TLC541 | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN MAX |  |
| $E_{L}$ | Linearity error |  | See Note 5 |  | $\pm 0.5$ | $\pm 0.5$ | LSB |
| EZS | Zero-scale error | See Notes 2 and 6 |  | $\pm 0.5$ | $\pm 0.5$ | LSB |
| EFS | Full-scale error | See Notes 2 and 6 |  | $\pm 0.5$ | $\pm 0.5$ | LSB |
|  | Total unadjusted error | See Note 7 |  | $\pm 0.5$ | $\pm 0.5$ | LSB |
|  | Self-test output code | Input A11 address = 1011, (see Note 8) | $\begin{gathered} 01111101 \\ (125) \\ \hline \end{gathered}$ | $\begin{gathered} 10000011 \\ (131) \end{gathered}$ | 01111101 10000011 <br> $(125)$ $(131)$ |  |
| $t_{\text {conv }}$ | Conversion time | See Operating Sequence |  | 9 | 17 | $\mu \mathrm{s}$ |
|  | Total access and conversion time | See Operating Sequence |  | 13.3 | 25 | $\mu \mathrm{s}$ |
| $t_{a}$ | Channel acquisition time (sample cycle) | See Operating Sequence |  | 4 | 4 | I/O <br> clock cylces |
| $t_{V}$ | Time output data remains valid after I/O CLOCK $\downarrow$ |  | 10 |  | 10 | ns |
| $\mathrm{t}_{\mathrm{d}}$ | Delay time, I/O CLOCK $\downarrow$ to data output valid | See Parameter Measurement Information |  | 300 | 400 | ns |
| ten | Output enable time |  |  | 150 | 150 | ns |
| $t_{\text {dis }}$ | Output disable time |  |  | 150 | 150 | ns |
| treus) | Data bus rise time |  |  | 300 | 300 | ns |
| $\mathrm{tf}_{\mathrm{f}}$ (bus) | Data bus fall time |  |  | 300 | 300 | ns |

NOTES: 2. Analog input voltages greater than that applied to REF+ convert to all "1"s (11111111) while input voltages less than that applied to REF-convert to all " 0 "s (00000000). For proper operation, REF+ voltage must be at least 1 V higher than REF-voltage. Also, the total unadjusted error may increase as this differential reference voltage falls below 4.75 V .
5. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
6. Zero-scale error is the difference between 00000000 and the converted output for zero input voltage; full-scale error is the difference between 11111111 and the converted output for full-scale input voltage.
7. Total unadjusted error is the sum of linearity, zero-scale, and full-scale errors.
8. Both the input address and the output codes are expressed in positive logic.

## PARAMETER MEASUREMENT INFORMATION



VOLTAGE WAVEFORMS FOR ENABLE AND DISABLE TIMES


NOTES: A. $C_{L}=50 \mathrm{pF}$ for TLC540 and 100 pF for TLC541.
B. $t_{e n}=t_{P Z H}$ or $t_{P Z L}, t_{\text {dis }}=t_{P H Z}$ or $t_{P L Z}$.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 1, the time required to charge the analog input capacitance from 0 to $\mathrm{V}_{\mathrm{S}}$ within $1 / 2$ LSB can be derived as follows:

The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=v_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
\mathrm{V}_{\mathrm{C}}(1 / 2 \mathrm{LSB})=\mathrm{V}_{\mathrm{S}}-\left(\mathrm{V}_{\mathrm{S}} / 512\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
v_{S}-\left(v_{S} / 512\right)=v_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\mathrm{R}_{\mathrm{t}} \times \mathrm{C}_{\mathrm{i}} \times \ln (512) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=\left(R_{S}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (512) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$V_{1}=$ Input Voltage at INPUT A0-A10
$V_{S}=$ External Driving Source Voltage $\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$\mathrm{r}_{\mathrm{i}}=$ Input Resistance
$\mathbf{C}_{\mathbf{i}}=$ Equivalent Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $\mathrm{R}_{\mathrm{S}}$ must be real at the input frequency.

Figure 1. Equivalent Input Circuit Including the Driving Source

## PRINCIPLES OF OPERATION

The TLC540 and TLC541 are each complete data acquisition systems on a single chip. They include such functions as analog multiplexer, sample and hold, 8 -bit A/D converter, data and control registers, and control logic. For flexibility and access speed, there are four control inputs [two clocks, chip select ( $\overline{\mathrm{CS}}$ ), and address]. These control inputs and a TTL-compatible 3-state output are intended for serial communications with a microprocessor or microcomputer. With judicious interface timing, with TLC540 a conversion can be completed in $9 \mu \mathrm{~s}$, while complete input-conversion-output cycles can be repeated every $13 \mu \mathrm{~s}$. With TLC541 a conversion can be completed in $17 \mu \mathrm{~s}$, while complete input-conversion-output cycles are repeated every $25 \mu \mathrm{~s}$. Furthermore, this fast conversion can be executed on any of 11 inputs or its built-in self-test and in any order desired by the controlling processor.
The system and I/O clocks are normally used independently and do not require any special speed or phase relationships between them. This independence simplifies the hardware and software control tasks for the device. Once a clock signal within the specification range is applied to SYSTEM CLOCK, the control hardware and software need only be concerned with addressing the desired analog channel, reading the previous conversion result, and starting the conversion by using I/O CLOCK. SYSTEM CLOCK will drive the conversion crunching circuitry so that the control hardware and software need not be concerned with this task.
When $\overline{C S}$ is high, DATA OUT is in a 3 -state condition and ADDRESS INPUT and I/O CLOCK are disabled. This feature allows each of these terminals, with the exception of $\overline{\mathrm{CS}}$, to share a control logic point with their counterpart terminals on additional A/D devices when additional TLC540/541 devices are used. In this way, the above feature serves to minimize the required control logic terminals when using multiple $A / D$ devices.

The control sequence has been designed to minimize the time and effort required to initiate conversion and obtain the conversion result. A normal control sequence is:

1. $\overline{\mathrm{CS}}$ is brought low. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for two rising edges and then a falling edge of SYSTEM CLOCK after a low $\overline{C S}$ transition, before the low transition is recognized. This technique is used to protect the device against noise when the device is used in a noisy environment. The MSB of the previous conversion result automatically appears on DATA OUT.
2. A new positive-logic multiplexer address is shifted in on the first four rising edges of l/O CLOCK. The MSB of the address is shifted in first. The negative edges of these four I/O clock pulses shift out the second, third, fourth, and fifth most significant bits of the previous conversion result. The on-chip sample and hold begins sampling the newly addressed analog input after the fourth falling edge. The sampling operation basically involves the charging of internal capacitors to the level of the analog input voltage.
3. Three clock cycles are then applied to l/O CLOCK and the sixth, seventh, and eighth conversion bits are shifted out on the negative edges of these clock cycles.
4. The final eighth clock cycle is applied to I/O CLOCK. The falling edge of this clock cycle completes the analog sampling process and initiates the hold function. Conversion is then performed during the next 36 system clock cycles. After this final I/O clock cycle, $\overline{\mathrm{CS}}$ must go high or the I/O CLOCK must remain low for at least 36 system clock cycles to allow for the conversion function.
$\overline{\mathrm{CS}}$ can be kept low during periods of multiple conversion. When keeping $\overline{\mathrm{CS}}$ low during periods of multiple conversion, special care must be exercised to prevent noise glitches on I/O CLOCK. If glitches occur on I/O CLOCK, the I/O sequence between the microprocessor/controller and the device loses synchronization. Also, if $\overline{\mathrm{CS}}$ is taken high, it must remain high until the end of the conversion. Otherwise, a valid falling edge of $\overline{\mathrm{CS}}$ causes a reset condition, which aborts the conversion in progress.

A new conversion can be started and the ongoing conversion simultaneously aborted by performing steps 1 through 4 before the 36 system clock cycles occur. Such action yields the conversion result of the previous conversion and not the ongoing conversion.

## PRINCIPLES OF OPERATION

It is possible to connect SYSTEM CLOCK and I/O clock together in special situations in which controlling circuitry points must be minimized. In this case, the following special points must be considered in addition to the requirements of the normal control sequence previously described.

1. The first two clocks are required for this device to recognize $\overline{\mathrm{CS}}$ is at a valid low level when the common clock signal is used as an I/O CLOCK. When $\overline{\mathrm{CS}}$ is recognized by the device to be at a high level, the common clock signal is used for the conversion clock also.
2. A low $\overline{\mathrm{CS}}$ must be recognized before the I/O CLOCK can shift in an analog channel address. The device recognizes a $\overline{C S}$ transition when the SYSTEM CLOCK terminal receives two positive edges and then a negative edge. For this reason, after a $\overline{C S}$ negative edge, the first two clock cycles do not shift in the address. Also, upon shifting in the address, $\overline{C S}$ must be raised after the eighth valid ( 10 total) I/O CLOCK. Otherwise, additional common clock cycles are recognized as I/O CLOCKS and will shift in an erroneous address.
For certain applications, such as strobing applications, it is necessary to start conversion at a specific point in time. This device accommodates these applications. Although the on-chip sample and hold begins sampling upon the negative edge of the fourth valid I/O clock cycle, the hold function is not initiated until the negative edge of the eighth valid I/O clock cycle. Thus, the control circuitry can leave the I/O clock signal in its high state during the eighth valid I/O clock cycle until the moment at which the analog signal must be converted. The TLC540/TLC541 continues sampling the analog input until the eighth falling edge of the I/O clock. The control circuitry or software then immediately lowers the I/O clock signal and holds the analog signal at the desired point in time and start conversion.
Detailed information on interfacing to most popular microprocessors is readily available from the factory.

## - 8-Bit Resolution A/D Converter

- Microprocessor Peripheral or Stand-Alone Operation
- On-Chip 12-Channel Analog Multiplexer
- Built-in Self-Test Mode
- Software-Controllable Sample and Hold
- Total Unadjusted Error . . $\pm 0.5$ LSB Max
- Direct Replacement for Motorola MC145041
- On-Board System Clock
- End-of-Conversion (EOC) Output
- Pinout and Control Signals Compatible With the TLC1542/3 10-Bit A/D Converters
- CMOS Technology

| PARAMETER | VALUE |
| :--- | :---: |
| Channel Acquisition/Sample Time | $16 \mu \mathrm{~s}$ |
| Conversion TIme (Max) | $20 \mu \mathrm{~s}$ |
| Samples per Second (Max) | $25 \times 10^{3}$ |
| Power Dissipation (Max) | 10 mW |

## description

The TLC542 is a CMOS converter built around an 8 -bit switched-capacitor successive-approximation analog-to-digital converter. The device is designed for serial interface to a microprocessor or peripheral via a 3 -state output with three inputs [including I/O CLOCK, $\overline{C S}$ (chip select), and ADDRESS INPUT]. The TLC542 allows high-speed data transfers and sample rates of up to 40,000 samples per second. In addition to the high-speed converter and versatile control logic, an on-chip 12-channel analog multiplexer can sample any one of 11 inputs or an internal "self-test" voltage, and the sample and hold is started under microprocessor control. At the end of conversion, the end-of-conversion (EOC) output pin goes high to indicate that conversion is complete. Detailed information on interfacing to most popular microprocessors is readily available from the factory.

| AVAILABLE OPTIONS |  |  |  |
| :---: | :---: | :---: | :---: |
|  |  |  |  |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | - | TLC542CN | TLC542CDW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC542IFN | TLC542IN | TLC542IDW |

## description (continued)

The converter incorporated in the TLC542 features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noises. A switchedcapacitor design allows low-error ( $\pm 0.5 \mathrm{LSB}$ ) conversion in $20 \mu$ s over the full operating temperature range.

The TLC542C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ and the TLC542l is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
functional block diagram


## typical equivalent inputs

| INPUT CIRCUIT IMPEDANCE DURING SAMPLING MODE | INPUT CIRCUIT IMPEDANCE DURING HOLD MODE |
| :---: | :---: |
| $\mathrm{C}_{\mathrm{i}}=60 \mathrm{pF}$ TYP (equivalent input capacitance) |  |

operating sequence



#### Abstract

NOTES: D. To minimize errors caused by noise at the chip select input, the internal circuitry waits for two rising edges and one falling edge of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. The $\overline{\mathrm{CS}}$ setup time is given by the $\mathrm{t}_{\text {su }}(\mathrm{CS})$ specifications. Therefore, no attempt should be made to clock-in an address until the minimum chip select setup time has elapsed.


E. The output is 3 -stated on $\overline{\mathrm{CS}}$ going high or on the negative edge of the eighth I/O clock.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) ....................................................................... 6.5 V



'Peak total input current (all inputs) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 30 \mathrm{~mA}$
Operating free-air temperature range: TLC542C ............................................... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ TLC542I.......................................... $.40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage temperature range .................................................................. $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Case temperature for 10 seconds: FN package ................................................. $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds: DW or N package $\ldots . . \ldots . . . . .260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to digital ground with REF- and GND wired together (unless otherwise noted).
recommended operating conditions, $\mathrm{V}_{\mathrm{CC}}=4.75$ to 5.5 V


NOTES: 2. Analog input voltages greater than that applied to REF+ convert as all ones (11111111), while input voltages less than that applied to REF - convert as all zeros $(00000000)$. For proper operation, REF+ must be at least 1 V higher than REF-. Also, the total unadjusted error may increase as this differential reference voltage falls below 4.75 V .
3. This is the time required for the clock input signal to fall from $\mathrm{V}_{I H} \min$ to $\mathrm{V}_{I L}$ max or to rise from $\mathrm{V}_{\mathrm{IL}}$ max to $\mathrm{V}_{I H} \min$. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $2 \mu \mathrm{~s}$ for remote data acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
4. To minimize errors caused by noise at the chip select input, the internal circuitry waits for two rising edges and one falling edge of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. The $\overline{\mathrm{CS}}$ setup time is given by the $\mathrm{t}_{\text {su }}(\mathrm{CS})$ specifications. Therefore, no attempt should be made to clock-in address data until the minimum chip select setup time has elapsed.
electrical characteristics over recommended operating temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }}=4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }(1 / O)}=1.1 \mathrm{MHz}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage (DATA OUT) |  | $\mathrm{V}_{\text {CC }}=4.75 \mathrm{~V}$, | $\mathrm{I} \mathrm{OH}=-360 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\text {CC }}=4.75 \mathrm{~V}$, | $\mathrm{IOL}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
|  | Off-state (high-impedance state) output current |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$, | $\overline{\mathrm{CS}}$ at $\mathrm{V}_{\text {CC }}$ |  |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0$, | $\overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  |  | -10 |  |
| IIH | High-level input current |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ |  |  | 0.005 | 2 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{1}=0$ |  |  | -0.005 | -2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current |  | $\overline{\mathrm{CS}}$ at 0 V |  |  | 1.2 | 2 | mA |
|  | Selected channel leakage current |  | Selected at $\mathrm{V}_{\mathrm{CC}}$, Unselected channel at 0 V | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  |  | 0.4 | $\mu \mathrm{A}$ |
|  |  |  | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  |  | -0.4 |  |
| Iref | Maximum static analog reference current into REF+ |  |  | $\mathrm{V}_{\text {ref }+}=\mathrm{V}_{\text {cc }}$, | $\mathrm{V}_{\text {ref- }}=\mathrm{GND}$ |  |  | 10 | $\mu \mathrm{A}$ |
|  | Input capacitance | Analog inputs |  |  |  | 7 | 55 | pF |
|  |  | Control inputs |  |  |  | 5 | 15 |  |

[^0]operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }+}=4.75$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }}(/ \mathrm{O})=1 \mathrm{MHZ}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $E_{L}$ | Linearity error (see Note 5) |  |  |  | $\pm 0.5$ | LSB |
| Ezs | Zero-scale error (see Note 6) | See Note 2 |  |  | $\pm 0.5$ | LSB |
| EFS | Full-scale error (see Note 6) | See Note 2 |  |  | $\pm 0.5$ | LSB |
|  | Total unadjusted error (see Note 7) |  |  |  | $\pm 0.5$ | LSB |
|  | Self-test output code | Input A11 address = 1011, See Note 8 | $\begin{array}{r} 01111101 \\ (126) \end{array}$ | 128 | $\begin{array}{r} 10000011 \\ (130) \end{array}$ |  |
| $\mathrm{t}_{\text {conv }}$ | Conversion time | See operating sequence |  |  | 20 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {cycle }}$ | Total access and conversion cycle time | See operating sequence |  |  | 40 | $\mu \mathrm{s}$ |
| taca | Channel acquisition time (sample cycle) | See operating sequence |  |  | 16 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{v}}$ | Time ouput data remains valid after I/O CLK $\downarrow$ | See Figure 5 | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}}($ IO-DATA) | Delay time, I/O CLK $\downarrow$ to data output valid | See Figure 5 |  |  | 400 | ns |
| $\mathrm{t}_{\mathrm{d}}(1 \mathrm{O}-\mathrm{EOC})$ | Delay time, 8th I/O CLK $\downarrow$ to EOC $\downarrow$ | See Figure 6 |  |  | 500 | ns |
| $\mathrm{td}_{\mathrm{d}}$ (EOC-DATA) | Delay time, EOC $\uparrow$ to data out (MSB) | See Figure 7 |  |  | 400 | ns |
| tPZH, tPZL | Delay time, CS $\downarrow$ to data out (MSB) | See Figure 2 |  |  | 3.4 | $\mu \mathrm{s}$ |
| tPHZ, tplz | Delay time, CS $\uparrow$ to data out (MSB) | See Figure 2 |  |  | 150 | ns |
| $\operatorname{tr}(\mathrm{EOC})$ | Rise time | See Figure 7 |  |  | 100 | ns |
| $\mathrm{tf}_{\text {(EOC) }}$ | Fall time | See Figure 6 |  |  | 100 | ns |
| tr (bus) | Data bus rise time | See Figure 5 |  |  | 300 | ns |
| tf(bus) | Data bus fall time | See Figure 5 |  |  | 300 | ns |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
NOTES: 2. Analog input voltages greater than that applied to REF + convert to all ones (11111111), while input voltages less than that applied to REF - convert to all zeros ( 00000000 ). For proper operation, REF + must be at least 1 V higher than REF-. Also, the total unadjusted error may increase as this differential reference voltage falls below 4.75 V .
5. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
6. Zero-scale Error is the difference between 00000000 and the converted output for zero input voltage; full-scale error is the difference between 11111111 and the converted output for full-scale input voltage.
7. Total unadjusted error is the sum of linearity, zero-scale, and full-scale errors.
8. Both the input address and the output codes are expressed in positive logic. The A11 analog input signal is internally generated and is used for test purposes.

PARAMETER MEASUREMENT INFORMATION


LOAD CIRCUIT FOR $\mathbf{t}_{\mathrm{d}}, \mathrm{t}_{\mathrm{r}}$, AND $\mathbf{t}_{\mathbf{f}}$

NOTE A: $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$


LOAD CIRCUIT FOR tPZH AND tpHZ

Figure 1. Load Circuits


Figure 2. $\overline{\mathrm{CS}}$ to Data Output Timing


Figure 4. Figure 4. $\overline{\mathrm{CS}}$ to I/O CLOCK Timing

## PARAMETER MEASUREMENT INFORMATION



Figure 5. Data Output Timing


Figure 6. EOC Timing


Figure 7. Data Output to EOC Timing

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 8, the time required to charge the analog input capacitance from 0 to $V_{S}$ within 1/2 LSB can be derived as follows:

The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=V_{S}\left(1-e^{-t_{C} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 512\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 512\right)=V_{S}\left(1-e^{-t_{\mathrm{C}} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=R_{t} \times C_{i} \times \ln (512) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=\left(R_{S}+1 k \Omega\right) \times 60 p F \times \ln (512) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$V_{1}=$ Input Voltage at INPUT A0-A10
$\mathrm{V}_{\mathrm{S}}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance $r_{i}=$ Input Resistance $C_{i}=$ Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 8. Equivalent Input Circuit Including the Driving Source

## PRINCIPLES OF OPERATION

The TLC542 is a complete data acquisition system on a single chip. The device includes such functions as analog multiplexer, sample and hold, 8-bit A/D converter, data and control registers, and control logic. Three control inputs (I/O CLOCK, $\overline{\mathrm{CS}}$ (chip select), and ADDRESS INPUT) are included for flexibility and access speed. These control inputs and a TTL-compatible 3-state output are intended for serial communications with a microprocessor or microcomputer. With judicious interface timing, the TLC542 can complete a conversion in $20 \mu \mathrm{~s}$, while complete input-conversion-output cycles can be repeated every $40 \mu \mathrm{~s}$. Furthermore, this fast conversion can be executed on any of 11 inputs or its built-in self-test and in any order desired by the controlling processor.
When $\overline{\mathrm{CS}}$ is high, the DATA OUT terminal is in a 3 -state condition, and the ADDRESS INPUT and I/O CLOCK terminals are disabled. When additional TLC542 devices are used, this feature allows each of these terminals, with the exception of the $\overline{C S}$ terminal, to share a control logic point with their counterpart terminals on additional $A / D$ devices. Thus, this feature minimizes the control logic terminals required when using multiple A/D devices.
The control sequence is designed to minimize the time and effort required to initiate conversion and obtain the conversion result. A normal control sequence is as follows:

1. $\overline{\mathrm{CS}}$ is brought low. To minimize errors caused by noise at the $\overline{\mathrm{CS}}$ input, the internal circuitry waits for two rising edges and then a falling edge of the internal system clock before recognizing the low $\overline{\mathrm{CS}}$ transition. The MSB of the result of the previous conversion automatically appears on the DATA OUT terminal.
2. On the first four rising edges of the I/O CLOCK, a new positive-logic multiplexer address is shifted in, with the MSB of this address shifted first. The negative edges of these four l/O CLOCK pulses shift out the second, third, fourth, and fifth most significant bits of the result of the previous conversion. The on-chip sample and hold begins sampling the newly addressed analog input after the fourth falling edge of the I/O CLOCK. The sampling operation basically involves charging the internal capacitors to the level of the analog input voltage.
3. Three clock cycles are applied to the I/O CLOCK terminal and the sixth, seventh, and eighth conversion bits are shifted out on the negative edges of these clock cycles.
4. The final eighth clock cycle is applied to the I/O CLOCK terminal. The falling edge of this clock cycle initiates a 12 -system clock ( $\approx 12 \mu \mathrm{~s}$ ) additional sampling period while the output is in the high-impedance state. Conversion is then performed during the next $20 \mu \mathrm{~s}$. After this final I/O CLOCK cycle, $\overline{\mathrm{CS}}$ must go high or the I/O CLOCK must remain low for at least $20 \mu$ s to allow for the conversion function.
$\overline{\mathrm{CS}}$ can be kept low during periods of multiple conversion. If $\overline{\mathrm{CS}}$ is taken high, it must remain high until the end of conversion. Otherwise, a valid falling edge of $\overline{\mathrm{CS}}$ causes a reset condition, which aborts the conversion process.
A new conversion may be started and the ongoing conversion simultaneously aborted by performing steps 1 through 4 before the $20-\mu \mathrm{s}$ conversion time has elapsed. Such action yields the conversion result of the previous conversion and not the ongoing conversion.

The end-of-conversion (EOC) output goes low on the negative edge of the eighth I/O CLOCK. The subsequent low-to-high transition of EOC indicates the A/D conversion is complete and the conversion is ready for transfer.

- 8-Bit Resolution A/D Converter
- Microprocessor Peripheral or Stand-Alone Operation
- On-Chip 20-Channel Analog Multiplexer
- Built-in Self-Test Mode
- Software-Controllable Sample and Hold
- Total Unadjusted Error . . $\pm 0.5$ LSB Max
- Timing and Control Signals Compatible With 8-Bit TLC540 and 10-Bit TLC1540 A/D Converter Families
- CMOS Technology

| PARAMETER | TL545 | TL546 |
| :--- | :---: | :---: |
| Channel Acquisition Time | $1.5 \mu \mathrm{~s}$ | $2.7 \mu \mathrm{~s}$ |
| Conversion Time (Max) | $9 \mu \mathrm{~s}$ | $17 \mu \mathrm{~s}$ |
| Sampling Rate (Max) | $76 \times 10^{3}$ | $40 \times 10^{3}$ |
| Power Dissipation (Max) | 15 mW | 15 mW |

## description

The TLC545 and TLC546 are CMOS analog-to-digital converters built around an 8-bit switched capacitor successive-approximation analog-to-digital converter. They are designed for serial interface to a microprocessor or peripheral via a 3 -state output with up to four control inputs including independent SYSTEM CLOCK, I/O CLOCK, chip select ( $\overline{\mathrm{CS}}$ ), and ADDRESS INPUT. A $4-\mathrm{MHz}$ system clock for the TLC545 and a $2.1-\mathrm{MHz}$ system clock for the TLC546 with a design that includes simultaneous read/write operation allowing high-speed data transfers and sample rates of up to 76,923 samples per second for the TLC545, and 40,000 samples per second for the TLC546.

In addition to the high-speed converter and versatile control logic, there is an on-chip 20-channel analog multiplexer that can be used to sample any one of 19 inputs or an internal self-test voltage, and a sample-and-hold that can operate automatically or under microprocessor control.

N PACKAGE
(TOP VIEW)

| INPUT AOC |  | $\mathrm{V}_{\mathrm{CC}}$ |
| :---: | :---: | :---: |
| INPUT A1 | 227 | 7 SYSTEM CLOCK |
| INPUT A2 | 326 | $6 \mathrm{I} / \mathrm{O}$ CLOCK |
| InPUT A3 | 25 | 5 ADDRESS INPUT |
| INPUT A4 | 524 | $4]$ DATA OUT |
| INPUT A5 | $6 \quad 23$ | $3 \overline{\text { CS }}$ |
| INPUT A6 | 22 | 2 REF+ |
| INPUT A7] | 821 | $1]$ REF- |
| INPUT A8 | 920 | $0{ }^{1}$ INPUT A18 |
| INPUT A9 | $10 \quad 19$ | $9]$ InPUT A17 |
| INPUT A10 | $11 \quad 18$ | $8]$ INPUT A16 |
| INPUT A11 | 12.17 | 7 f INPUT A15 |
| INPUTA12 | $13 \quad 16$ | $6{ }^{1}$ INPUT A14 |
| GND | $14 \quad 15$ | 5 INPUT A13 |



The converters incorporated in the TLC545 and TLC546 feature differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and analog circuitry isolation from logic and supply noises. A totally switched capacitor design allows low-error ( $\pm 0.5$ LSB) conversion in $9 \mu \mathrm{~s}$ for the TLC545, and $17 \mu \mathrm{~s}$ for the TLC546, over the full operating temperature range.

| AVAILABLE OPTIONS |  |  |
| :---: | :---: | :---: |
| TA | PACKAGE |  |
|  | CHIP CARRIER <br> (FN) | PLASTIC DIP <br> (N) |
|  | TLC545CFN <br> - | TLC545CN <br> - |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC545IFN <br> TLC546IFN | TLC545IN <br> TLC546IN |

## description (continued)

The TLC545C and the TLC546C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC545I and the TLC546I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
functional block diagram


TLC545C, TLC545I, TLC546C, TLC546I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 19 INPUTS

SLAS066B - DECEMBER 1985 - REVISED OCTOBER 1996

## typical equivalent inputs



## operating sequence



NOTES: A. The conversion cycle, which requires 36 system clock periods, is initiated with the eighth I/O CLOCK $\downarrow$ after $\overline{C S} \downarrow$ for the channel whose address exists in memory at that time.
B. The most significant bit (MSB) will automatically be placed on the DATA OUT bus after $\overline{\mathrm{CS}}$ is brought low. The remaining seven bits (A6-A0) will be clocked out on the first seven I/O CLOCK falling edges.
C. To minimize errors caused by noise at the $\overline{\mathrm{CS}}$ input, the internal circuitry waits for three system clock cycles (or less) after a chip select transition before responding to control input signals. Therefore, no attempt should be made to clock-in address data until the minimum chip-select setup time has elapsed.
TLC545C, TLC545I, TLC546C, TLC546I8-BIT ANALOG-TO-DIGITAL CONVERTERSWITH SERIAL CONTROL AND 19 INPUTS
absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$
Supply voltage, VCC (see Note 1) ..... 6.5 V
Input voltage range, $\mathrm{V}_{\mathrm{l}}$ (any input) ..... -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Output voltage range, $\mathrm{V}_{\mathrm{O}}$ -0.3 V to $\mathrm{V} \mathrm{CC}+0.3 \mathrm{~V}$
Peak input current range (any input) ..... $\pm 10 \mathrm{~mA}$
Peak total input current (all inputs) ..... $\pm 30 \mathrm{~mA}$
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ : TLC545C, TLC546C ..... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
TLC545I, TLC546I ..... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$ ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Case temperature for 10 seconds, $\mathrm{T}_{\mathrm{C}}$ : FN package ..... $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds: N package ..... $260^{\circ} \mathrm{C}$$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, andfunctional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is notimplied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.NOTE 1: All voltage values are with respect to network ground terminal.

## TLC545C, TLC545I, TLC546C, TLC546I 8-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL AND 19 INPUTS <br> SLAS066B-DECEMBER 1985-REVISED OCTOBER 1996

## recommended operating conditions



NOTES: 2. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for three system clock cycles (or less) after a chip select falling edge or rising edge is detected before responding to control input signals. Therefore, no attempt should be made to clock-in address data until the minimum chip select setup time has elapsed.
3. Analog input voltages greater than that applied to REF+ convert as all " 1 "s (11111111), while input voltages less than that applied to REF-convert as all " 0 "s $(00000000)$. As the differential reference voltage decreases below 4.75 V , the total unadjusted error tends to increase.
4. This is the time required for the clock input signal to fall from $\mathrm{V}_{I H} \min$ to $\mathrm{V}_{I L}$ max or to rise from $\mathrm{V}_{I L}$ max to $\mathrm{V}_{I H}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $2 \mu \mathrm{~s}$ for remote data acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating temperature range,
$\mathrm{V}_{\mathrm{Cc}}=\mathrm{V}_{\text {ref }}=4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }}(1 / 0)=2.048 \mathrm{MHz}$ for $\operatorname{TLC545}$ or $\mathrm{f}_{\text {clock }}(1 / 0)=1.1 \mathrm{MHz}$ for TLC546 (unless otherwise noted)

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }_{+}}=4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }}(1 / 0)=2.048 \mathrm{MHz}$ for TLC545 or 1.1 MHz for TLC546, $\mathbf{f}_{\text {clock(SYS) }}=\mathbf{4 M H z}$ for TLC545 or $\mathbf{2 . 1} \mathrm{MHz}$ for TLC546

| PARAMETER |  | TEST CONDITIONS | TLC545 |  | TLC546 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP MAX | MIN | TYP MAX |  |
| $E_{L}$ | Linearity error |  | See Note 5 |  | $\pm 0.5$ |  | $\pm 0.5$ | LSB |
| EZS | Zero-scale error | See Note 6 |  | $\pm 0.5$ |  | $\pm 0.5$ | LSB |
| EFS | Full-scale error | See Note 6 |  | $\pm 0.5$ |  | $\pm 0.5$ | LSB |
|  | Total unadjusted error | See Note 7 |  | $\pm 0.5$ |  | $\pm 0.5$ | LSB |
|  | Self-test output code | INPUT A19 address $=10011$ (see Note 8) | $\begin{array}{r} 01111101 \\ (125) \end{array}$ | $\begin{array}{r} 10000011 \\ (131) \\ \hline \end{array}$ | $\begin{array}{r} 01111101 \\ (125) \\ \hline \end{array}$ | $\begin{array}{r} 10000011 \\ (131) \\ \hline \end{array}$ |  |
| $t_{\text {conv }}$ | Conversion time | See Operating Sequence |  | 9 |  | 17 | $\mu \mathrm{s}$ |
|  | Total access and conversion time | See Operating Sequence |  | 13 |  | 25 | $\mu \mathrm{s}$ |
| tacq | Channel acquisition time (sample cycle) | See Operating Sequence |  | 3 |  | 3 |  |
| $t_{V}$ | Time output data remains valid after I/O CLOCK $\downarrow$ |  | 10 |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{d}}$ | Delay time, I/O CLOCK to DATA OUT valid | See Parameter Measurement Information |  | 300 |  | 400 | ns |
| ten | Output enable time |  |  | 150 |  | 150 | ns |
| $t_{\text {dis }}$ | Output disable time |  |  | 150 |  | 150 | ns |
| $\mathrm{tr}_{\mathrm{r}}$ (bus) | Data bus rise time |  |  | 300 |  | 300 | ns |
| $\mathrm{tf}_{\text {( }}$ (bus) | Data bus fall time |  |  | 300 |  | 300 | ns |

NOTES: 5. Linearity error is the maximum deviation from the best straight line through the A/D transfer characteristics.
6. Zero-scale error is the difference between 00000000 and the converted output for zero input voltage; full-scale error is the difference between 11111111 and the converted output for full-scale input voltage.
7. Total unadjusted error is the sum of linearity, zero-scale, and full-scale errors.
8. Both the input address and the output codes are expressed in positive logic. The INPUT A19 analog input signal is internally generated and is used for test purposes.

## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR $t_{d}, t_{r}$, AND $t_{f}$


See Note B
LOAD CIRCUIT FOR $t^{\prime}$ PZH AND tpHZ


See Note B
LOAD CIRCUIT FOR tpZL AND tPLZ


VOLTAGE WAVEFORMS FOR ENABLE AND DISABLE TIMES


VOLTAGE WAVEFORMS FOR RISE AND FALL TIMES

## VOLTAGE WAVEFORMS FOR DELAY TIME

NOTES: A. $C_{L}=50 \mathrm{pF}$ for TLC545 and 100 pF for TLC546
B. $t_{e n}=\mathrm{t}_{\mathrm{P}} \mathrm{ZH}$ or $\mathrm{tPZL}, \mathrm{t}_{\mathrm{dis}}=\mathrm{t}_{\mathrm{P}} \mathrm{HZ}$ or $\mathrm{t}_{\mathrm{PL}} \mathrm{Z}$
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

## PARAMETER MEASUREMENT INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 1, the time required to charge the analog input capacitance from 0 to $\mathrm{V}_{\mathrm{S}}$ within $1 / 2$ LSB can be derived as follows:

The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=V_{S}\left(1-e^{-t} c_{c} / R_{t} C_{i}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 512\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
v_{S}-\left(v_{S} / 512\right)=v_{S}\left(1-e^{-t} c_{c} / R_{t} C_{i}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=R_{t} \times C_{i} \times \ln (512) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\left(\mathrm{R}_{\mathrm{s}}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (512) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$\mathrm{V}_{1}=$ Input Voltage at INPUT A0-A18
$\mathbf{V}_{\mathbf{S}}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$\mathbf{r}_{\mathbf{i}}=$ Input Resistance
$C_{i}=$ Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 1. Equivalent Input Circuit Including the Driving Source

## PRINCIPLES OF OPERATION

The TLC545 and TLC546 are both complete data acquisition systems on single chips. Each includes such functions as system clock, sample and hold, 8 -bit A/D converter, data and control registers, and control logic. For flexibility and access speed, there are four control inputs; $\overline{C S}$, ADDRESS INPUT, I/O CLOCK, and SYSTEM CLOCK. These control inputs and a TTL-compatible 3 -state output facilitate serial communications with a microprocessor or microcomputer. The TLC545 and TLC546 can complete conversions in a maximum of 9 and $17 \mu$ s respectively, while complete input-conversion-output cycles can be repeated at a maximum of 13 and $25 \mu \mathrm{~s}$, respectively.
The system clock and I/O clock are normally used independently and do not require any special speed or phase relationships between them. This independence simplifies the hardware and software control tasks for the device. Once a clock signal within the specification range is applied to the SYSTEM CLOCK input, the control hardware and software need only be concerned with addressing the desired analog channel, reading the previous conversion result, and starting the conversion by using the I/O CLOCK. SYSTEM CLOCK will drive the "conversion crunching" circuitry so that the control hardware and software need not be concerned with this task.
When $\overline{\mathrm{CS}}$ is high, DATA OUT is in a high-impedance condition, and ADDRESS INPUT and I/O CLOCK are disabled. This feature allows each of these terminals, with the exception of $\overline{C S}$, to share a control logic point with their counterpart terminals on additional A/D devices when additional TLC545/TLC546 devices are used. Thus, the above feature serves to minimize the required control logic terminals when using multiple A/D devices.
The control sequence has been designed to minimize the time and effort required to initiate conversion and obtain the conversion result. A normal control sequence is:

1. $\overline{\mathrm{CS}}$ is brought low. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for two rising edges and then a falling edge of the SYSTEM CLOCK after a $\overline{\mathrm{CS}}$ transition before the transition is recognized. The MSB of the previous conversion result automatically appears on DATA OUT.
2. A new positive-logic multiplexer address is shifted in on the first five rising edges of I/O CLOCK. The MSB of the address is shifted in first. The negative edges of these five I/O clocks shift out the second, third, fourth, fifth, and sixth most significant bits of the previous conversion result. The on-chip sample and hold begins sampling the newly addressed analog input after the fifth falling edge. The sampling operation basically involves the charging of internal capacitors to the level of the analog input voltage.
3. Two clock cycles are then applied to I/O CLOCK and the seventh and eighth conversion bits are shifted out on the negative edges of these clock cycles.
4. The final eighth clock cycle is applied to I/O CLOCK. The falling edge of this clock cycle completes the analog sampling process and initiates the hold function. Conversion is then performed during the next 36 system clock cycles. After this final I/O clock cycle, $\overline{\mathrm{CS}}$ must go high or the I/O CLOCK must remain low for at least 36 system clock cycles to allow for the conversion function.
$\overline{\mathrm{CS}}$ can be kept low during periods of multiple conversion. When keeping $\overline{\mathrm{CS}}$ low during periods of multiple conversion, special care must be exercised to prevent noise glitches on the I/O CLOCK line. If glitches occur on the I/O CLOCK line, the I/O sequence between the microprocessor/controller and the device loses synchronization. Also, if $\overline{\mathrm{CS}}$ is taken high, it must remain high until the end of conversion. Otherwise, a valid falling edge of $\overline{\mathrm{CS}}$ causes a reset condition, which aborts the conversion in progress.
A new conversion may be started and the ongoing conversion simultaneously aborted by performing steps 1 through 4 before the 36 system clock cycles occur. Such action yields the conversion result of the previous conversion and not the ongoing conversion.

# TLC545C, TLC545I, TLC546C, TLC546I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 19 INPUTS <br> SLAS066B - DECEMBER 1985 - REVISED OCTOBER 1996 

## PRINCIPLES OF OPERATION

It is possible to connect SYSTEM CLOCK and I/O CLOCK together in special situations in which controlling circuitry points must be minimized. In this case, the following special points must be considered in addition to the requirements of the normal control sequence previously described.

1. The first two clocks are required for this device to recognize $\overline{\mathrm{CS}}$ is at a valid low level when the common clock signal is used as an I/O CLOCK. When $\overline{\mathrm{CS}}$ is recognized by the device to be at a high level, the common clock signal is used for the conversion clock also.
2. A low $\overline{\mathrm{CS}}$ must be recognized before the I/O CLOCK can shift in an analog channel address. The device recognizes a $\overline{C S}$ transition when the SYSTEM CLOCK terminal receives two positive edges and then a negative edge. For this reason, after a $\overline{C S}$ negative edge, the first two clock cycles do not shift in the address. Also, upon shifting in the address, $\overline{\mathrm{CS}}$ must be raised after the eighth valid ( 10 total) I/O CLOCK. Otherwise, additional common clock cycles are recognized as I/O CLOCKS and shift in an erroneous address.
For certain applications, such as strobing applications, it is necessary to start conversion at a specific point in time. This device accommodates these applications. Although the on-chip sample and hold begins sampling upon the negative edge of the fourth valid I/O clock cycle, the hold function is not initiated until the negative edge of the eighth valid I/O clock cycle. Thus, the control circuitry can leave the I/O clock signal in its high state during the eighth valid I/O clock cycle, until the moment at which the analog signal must be converted. The TLC545/546 continues sampling the analog input until the eighth valid falling edge of the I/O clock. The control circuitry or software must then immediately lower the I/O clock signal to initiate the hold function at the desired point in time and to start conversion.

- Microprocessor Peripheral or Standalone Operation
- 8-Bit Resolution A/D Converter
- Differential Reference Input Voltages
- Conversion Time . . . $17 \mu \mathrm{~s}$ Max
- Total Access and Conversion Cycles Per Second

$$
\text { - TLC548 . . . up to } 45500
$$

$$
\text { - TLC549 . . . up to } 40000
$$

- On-Chip Software-Controllable Sample-and-Hold Function
- Total Unadjusted Error . . . $\pm 0.5$ LSB Max
- 4-MHz Typical Internal System Clock
- Wide Supply Range . . . 3 V to 6 V
- Low Power Consumption . . . 15 mW Max
- Ideal for Cost-Effective, High-Performance Applications including Battery-Operated Portable Instrumentation
- Pinout and Control Signals Compatible With the TLC540 and TLC545 8-Bit A/D Converters and with the TLC1540 10-Bit A/D Converter
- CMOS Technology



## description

The TLC548 and TLC549 are CMOS analog-to-digital converter (ADC) integrated circuits built around an 8-bit switched-capacitor successive-approximation ADC. These devices are designed for serial interface with a microprocessor or peripheral through a 3-state data output and an analog input. The TLC548 and TLC549 use only the input/output clock (I/O CLOCK) input along with the chip select ( $\overline{\mathrm{CS}}$ ) input for data control. The maximum I/O CLOCK input frequency of the TLC548 is 2.048 MHz , and the I/O CLOCK input frequency of the TLC549 is specified up to 1.1 MHz .

| AVAILABLE OPTIONS |  |  |
| :---: | :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ PACKAGE  <br>  SMALL OUTLINE <br> (D) PLASTIC DIP <br> (P) <br> $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ TLC548CD <br> TLC549CD TLC548CP <br> TLC549CP <br> $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ TLC5481D <br> TLC549ID TLC548IP <br> TLC549IP |  |  |

## description (continued)

Operation of the TLC548 and the TLC549 is very similar to that of the more complex TLC540 and TLC541 devices; however, the TLC548 and TLC549 provide an on-chip system clock that operates typically at 4 MHz and requires no external components. The on-chip system clock allows internal device operation to proceed independently of serial input/output data timing and permits manipulation of the TLC548 and TLC549 as desired for a wide range of software and hardware requirements. The I/O CLOCK together with the internal system clock allow high-speed data transfer and conversion rates of 45500 conversions per second for the TLC548, and 40000 conversions per second for the TLC549.
Additional TLC548 and TLC549 features include versatile control logic, an on-chip sample-and-hold circuit that can operate automatically or under microprocessor control, and a high-speed converter with differential high-impedance reference voltage inputs that ease ratiometric conversion, scaling, and circuit isolation from logic and supply noises. Design of the totally switched-capacitor successive-approximation converter circuit allows conversion with a maximum total error of $\pm 0.5$ least significant bit (LSB) in less than $17 \mu \mathrm{~s}$.
The TLC548C and TLC549C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC548I and TLC549I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

## functional block diagram



## typical equivalent inputs



## operating sequence



NOTES: A. The conversion cycle, which requires 36 internal system clock periods ( $17 \mu$ s maximum), is initiated with the eighth l/O clock pulse trailing edge after $\overline{\mathrm{CS}}$ goes low for the channel whose address exists in memory at the time.
B. The most significant bit (A7) is automatically placed on the DATA OUT bus after $\overline{\mathrm{CS}}$ is brought low. The remaining seven bits (A6-A0) are clocked out on the first seven I/O clock falling edges. B7-BO follows in the same manner.
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, $\mathrm{V}_{\text {CC }}$ (see Note 1) |  | 6.5 V |
| :---: | :---: | :---: |
| Input voltage range at any input |  | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Output voltage range |  | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Peak input current range (any input) |  | $\pm 10 \mathrm{~mA}$ |
| Peak total input current range (all inputs) |  | $\pm 30 \mathrm{~mA}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ (see Note 2): | TLC548C, TLC549C TLC548I, TLC5491 | $\begin{aligned} & .0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \\ & -40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \end{aligned}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ |  | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 | econds | $260^{\circ} \mathrm{C}$ |

NOTES: 1. All voltage values are with respect to the network ground terminal with the REF- and GND terminals connected together, unless otherwise noted.
2. The D package is not recommended below $-40^{\circ} \mathrm{C}$.

SLAS067C - NOVEMBER 1983 - REVISED SEPTEMBER 1996

## recommended operating conditions



NOTES: 3. Analog input voltages greater than that applied to REF+ convert to all ones (11111111), while input voltages less than that applied to REF-convert to all zeros ( 00000000 ). For proper operation, the positive reference voltage $\mathrm{V}_{\text {ref }}$, must be at least 1 V greater than the negative reference voltage, $\mathrm{V}_{\text {ref }}$. In addition, unadjusted errors may increase as the differential reference voltage, $\mathrm{V}_{\text {reft }}-\mathrm{V}_{\text {ref }}-$, falls below 4.75 V .
4. This is the time required for the I/O CLOCK input signal to fall from $V_{I H}$ min to $V_{I L}$ max or to rise from $V_{I L}$ max to $V_{I H}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $2 \mu s$ for remote data acquisition applications in which the sensor and the ADC are placed several feet away from the controlling microprocessor.
5. To minimize errors caused by noise at the $\overline{C S}$ input, the internal circuitry waits for two rising edges and one falling edge of internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. This $\overline{\mathrm{CS}}$ setup time is given by the $\mathrm{t}_{\text {en }}$ and $\mathrm{t}_{\text {su }}$ (CS) specifications.

# TLC548C, TLC548I, TLC549C, TLC549 8-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL 

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }+}=4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }(1 / 0)}=2.048 \mathrm{MHz}$ for TLC548 or 1.1 MHz for TLC549 (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \quad \mathrm{IOH}=-360 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \quad \mathrm{IOL}=3.2 \mathrm{~mA}$ |  | 0.4 | V |
| loz | High-impedance off-state output current |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}, \quad \overline{\mathrm{CS}}$ at $\mathrm{V}_{\text {CC }}$ |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0, \quad \overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  | -10 |  |
| IIH | High-level input current, control inputs |  | $\mathrm{V}_{1}=\mathrm{V}_{\text {c }}$ | 0.005 | 2.5 | $\mu \mathrm{A}$ |
| IIL | Low-level input current, control inputs |  | $\mathrm{V}_{1}=0$ | -0.005 | -2.5 | $\mu \mathrm{A}$ |
| I/(on) | Analog channel on-state input current during sample cycle |  | Analog input at $\mathrm{V}_{\mathrm{CC}}$ | 0.4 | 1 | $\mu \mathrm{A}$ |
|  |  |  | Analog input at 0 V | -0.4 | -1 |  |
| ICC | Operating supply current |  | $\overline{\mathrm{CS}}$ at 0 V | 1.8 | 2.5 | mA |
| ICC + Iref | Supply and reference current |  | $\mathrm{V}_{\text {ref+ }}=\mathrm{V}_{\text {CC }}$ | 1.9 | 3 | mA |
| $c_{i}$ | Input capacitance | Analog inputs |  | 7 | 55 | pF |
|  |  | Control inputs |  | 5 | 15 |  |

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }+}=4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }(1 / 0)}=2.048 \mathrm{MHz}$ for TLC548 or 1.1 MHz for TLC549 (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | TLC548 |  |  | TLC549 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYPt | MAX | MIN | TYPt | MAX |  |
| $\mathrm{E}_{\mathrm{L}}$ | Linearity error |  | See Note 6 |  |  | $\pm 0.5$ |  |  | $\pm 0.5$ | LSB |
| Ezs | Zero-scale error | See Note 7 |  |  | $\pm 0.5$ |  |  | $\pm 0.5$ | LSB |
| EFS | Full-scale error | See Note 7 |  |  | $\pm 0.5$ |  |  | $\pm 0.5$ | LSB |
|  | Total unadjusted error | See Note 8 |  |  | $\pm 0.5$ |  |  | $\pm 0.5$ | LSB |
| ${ }^{\text {c conv }}$ | Conversion time | See Operating Sequence |  | 8 | 17 |  | 12 | 17 | $\mu \mathrm{s}$ |
|  | Total access and conversion time | See Operating Sequence |  | 12 | 22 |  | 19 | 25 | $\mu \mathrm{s}$ |
| $\mathrm{ta}_{\text {a }}$ | Channel acquisition time (sample cycle) | See Operating Sequence |  |  | 4 |  |  | 4 | $\begin{gathered} \text { I/O } \\ \text { clock } \\ \text { cycles } \end{gathered}$ |
| tv | Time output data remains valid after I/O CLOCK $\downarrow$ |  | 10 |  |  | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}}$ | Delay time to data output valid | I/O CLOCK $\downarrow$ |  |  | 200 |  |  | 400 | ns |
| $\mathrm{t}_{\text {en }}$ | Output enable time |  |  |  | 1.4 |  |  | 1.4 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {dis }}$ | Output disable time | See Figure 1 |  |  | 150 |  |  | 150 | ns |
| tr ${ }^{\text {bus }}$ | Data bus rise time |  |  |  | 300 |  |  | 300 | ns |
| $t_{\text {f }}$ (bus) | Data bus fall time |  |  |  | 300 |  |  | 300 | ns |

[^1]NOTES: 6. Linearity error is the deviation from the best straight line through the $A / D$ transfer characteristics.
7. Zero-scale error is the difference between 00000000 and the converted output for zero input voltage; full-scale error is the difference between 11111111 and the converted output for full-scale input voltage.
8. Total unadjusted error is the sum of linearity, zero-scale, and full-scale errors.

PARAMETER MEASUREMENT INFORMATION


VOLTAGE WAVEFORMS FOR ENABLE AND DISABLE TIMES


VOLTAGE WAVEFORMS FOR RISE AND FALL TIMES

## VOLTAGE WAVEFORMS FOR DELAY TIME

NOTES: A. $C_{L}=50 \mathrm{pF}$ for TLC548 and 100 pF for TLC549; $\mathrm{C}_{\mathrm{L}}$ includes jig capacitance.
B. $t_{e n}=t_{P Z H}$ or $t_{P Z L}, t_{d i s}=t_{P H Z}$ or $t_{P L Z}$.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

Figure 1. Load Circuits and Voltage Waveforms

# TLC548C, TLC548I, TLC549C, TLC549 <br> 8-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL 

## APPLICATIONS INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 2, the time required to charge the analog input capacitance from 0 to $V_{S}$ within 1/2 LSB can be derived as follows:

The capacitance charging voltage is given by

$$
\begin{equation*}
V_{C}=V_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 512\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 512\right)=V_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=R_{t} \times C_{i} \times \ln (512) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=\left(R_{s}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (512) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$\mathrm{V}_{\mathbf{I}}=$ Input Voltage at ANALOG IN
$\mathrm{V}_{\mathrm{S}}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance $r_{i}=$ Input Resistance $C_{i}=$ Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 2. Equivalent Input Circuit Including the Driving Source

## PRINCIPLES OF OPERATION

The TLC548 and TLC549 are each complete data acquisition systems on a single chip. Each contains an internal system clock, sample-and-hold function, 8 -bit A/D converter, data register, and control logic circuitry. For flexibility and access speed, there are two control inputs: I/O CLOCK and chip select ( $\overline{\mathrm{CS}}$ ). These control inputs and a TTL-compatible 3-state output facilitate serial communications with a microprocessor or minicomputer. A conversion can be completed in $17 \mu$ s or less, while complete input-conversion-output cycles can be repeated in $22 \mu \mathrm{~s}$ for the TLC548 and in $25 \mu \mathrm{~s}$ for the TLC549.
The internal system clock and I/O CLOCK are used independently and do not require any special speed or phase relationships between them. This independence simplifies the hardware and software control tasks for the device. Due to this independence and the internal generation of the system clock, the control hardware and software need only be concerned with reading the previous conversion result and starting the conversion by using the I/O clock. In this manner, the internal system clock drives the "conversion crunching" circuitry so that the control hardware and software need not be concerned with this task.
When $\overline{\mathrm{CS}}$ is high, DATA OUT is in a high-impedance condition and I/O CLOCK is disabled. This $\overline{\mathrm{CS}}$ control function allows I/O CLOCK to share the same control logic point with its counterpart terminal when additional TLC548 and TLC549 devices are used. This also serves to minimize the required control logic terminals when using multiple TLC548 and TLC549 devices.
The control sequence has been designed to minimize the time and effort required to initiate conversion and obtain the conversion result. A normal control sequence is:

1. $\overline{\mathrm{CS}}$ is brought low. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for two rising edges and then a falling edge of the internal system clock after a $\overline{\mathrm{CS}} \downarrow$ before the transition is recognized. However, upon a $\overline{\mathrm{CS}}$ rising edge, DATA OUT goes to a high-impedance state within the specified $\mathrm{t}_{\text {dis }}$ even though the rest of the integrated circuitry does not recognize the transition until the specified $\mathrm{t}_{\text {su }}(\mathrm{CS}$ ) has elapsed. This technique protects the device against noise when used in a noisy environment. The most significant bit (MSB) of the previous conversion result initially appears on DATA OUT when $\overline{\mathrm{CS}}$ goes low.
2. The falling edges of the first four I/O CLOCK cycles shift out the second, third, fourth, and fifth most significant bits of the previous conversion result. The on-chip sample-and-hold function begins sampling the analog input after the fourth high-to-low transition of I/O CLOCK. The sampling operation basically involves the charging of internal capacitors to the level of the analog input voltage.
3. Three more I/O CLOCK cycles are then applied to the I/O CLOCK terminal and the sixth, seventh, and eighth conversion bits are shifted out on the falling edges of these clock cycles.
4. The final (the eighth) clock cycle is applied to I/O CLOCK. The on-chip sample-and-hold function begins the hold operation upon the high-to-low transition of this clock cycle. The hold function continues for the next four internal system clock cycles, after which the holding function terminates and the conversion is performed during the next 32 system clock cycles, giving a total of 36 cycles. After the eighth I/O CLOCK cycle, $\overline{C S}$ must go high or the I/O clock must remain low for at least 36 internal system clock cycles to allow for the completion of the hold and conversion functions. $\overline{\mathrm{CS}}$ can be kept low during periods of multiple conversion. When keeping $\overline{C S}$ low during periods of multiple conversion, special care must be exercised to prevent noise glitches on the I/O CLOCK line. If glitches occur on I/O CLOCK, the I/O sequence between the microprocessor/controller and the device loses synchronization. When $\overline{C S}$ is taken high, it must remain high until the end of conversion. Otherwise, a valid high-to-low transition of $\overline{\mathrm{CS}}$ causes a reset condition, which aborts the conversion in progress.
A new conversion may be started and the ongoing conversion simultaneously aborted by performing steps 1 through 4 before the 36 internal system clock cycles occur. Such action yields the conversion result of the previous conversion and not the ongoing conversion.

# TLC548C, TLC548I, TLC549C, TLC549 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL <br> SLAS067C - NOVEMBER 1983 - REVISED SEPTEMBER 1996 

## PRINCIPLES OF OPERATION

For certain applications, such as strobing applications, it is necessary to start conversion at a specific point in time. This device accommodates these applications. Although the on-chip sample-and-hold function begins sampling upon the high-to-low transition of the fourth I/O CLOCK cycle, the hold function does not begin until the high-to-low transition of the eighth I/O CLOCK cycle, which should occur at the moment when the analog signal must be converted. The TLC548 and TLC549 continue sampling the analog input until the high-to-low transition of the eighth I/O CLOCK pulse. The control circuitry or software then immediately lowers I/O CLOCK and starts the holding function to hold the analog signal at the desired point in time and starts the conversion.

- Advanced LinCMOS ${ }^{\text {TM }}$ Silicon-Gate Technology
- 8-Bit Resolution
- Differential Reference Inputs
- Parallel Microprocessor Interface
- Conversion and Access Time Over Temperature Range Read Mode . . . $2.5 \mu \mathrm{~s}$ Max
- No External Clock or Oscillator Components Required
- On-Chip Track and Hold
- Single 5-V Supply
- TLC0820A Is Direct Replacement for National Semiconductor ADC0820C/CC and Analog Devices AD7820K/B/T


## description

The TLC0820AC and the TLCO820AI are Advanced LinCMOS ${ }^{\text {TM }} 8$-bit analog-to-digital converters each consisting of two 4-bit flash converters, a 4-bit digital-to-analog converter, a summing (error) amplifier, control logic, and a result latch circuit. The modified flash technique allows low-power integrated circuitry to complete an 8 -bit conversion in $1.18 \mu$ s over temperature. The on-chip track-and-hold circuit has a $100-\mathrm{ns}$ sample window and allows these devices to convert continuous analog signals having slew rates of up to $100 \mathrm{mV} / \mu \mathrm{s}$ without external sampling components. TTL-compatible 3 -state output drivers and two modes of operation allow interfacing to a variety of microprocessors. Detailed information on interfacing to most popular microprocessors is readily available from the factory.

AVAILABLE OPTIONS
$\begin{array}{|c|c|c|c|c|c|}\hline & \text { TOTAL } \\$\cline { 3 - 7 } \& TA \& $\left.\begin{array}{c}\text { UNADJUSTED } \\ \text { ERROR }\end{array} & \begin{array}{c}\text { SSOP } \\ \text { (DB) }\end{array} & \begin{array}{c}\text { PLASTIC } \\ \text { SMALL OUTLINE } \\ \text { (DW) }\end{array} & \begin{array}{c}\text { PLASTIC } \\ \text { CHIP CARRIER } \\ \text { (FN) }\end{array}\end{array} \begin{array}{c}\text { PLASTIC DIP } \\ \text { (N) }\end{array}\right]$

## functional block diagram



## TLC0820AC, TLC0820AI Advanced LinCMOS ${ }^{\text {TM }}$ HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL CONVERTERS USING MODIFIED FLASH TECHNIQUES <br> SLASO64A - SEPTEMBER 1986 - REVISED JUNE 1994

Terminal Functions

| TERM NAME | NO. | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ANLG IN | 1 | 1 | Analog input |
| $\overline{\mathrm{CS}}$ | 13 | 1 | Chip select. $\overline{C S}$ must be low in order for $\overline{\mathrm{RD}}$ or $\overline{W R}$ to be recognized by the ADC. |
| D0 | 2 | 0 | Digital, 3-state output data, bit 1 (LSB) |
| D1 | 3 | 0 | Digital, 3-state output data, bit 2 |
| D2 | 4 | 0 | Digital, 3-state output data, bit 3 |
| D3 | 5 | 0 | Digital, 3-state output data, bit 4 |
| D4 | 14 | 0 | Digital, 3-state output data, bit 5 |
| D5 | 15 | 0 | Digital, 3-state output data, bit 6 |
| D6 | 16 | 0 | Digital, 3-state output data, bit 7 |
| D7 | 17 | 0 | Digital, 3-state output data, bit 8 (MSB) |
| GND | 10 |  | Ground |
| $\overline{\text { INT }}$ | 9 | 0 | Interrupt. In the write-read mode, the interrupt output (INT) going low indicates that the internal count-down delay time, $\mathrm{t}_{\mathrm{d}}$ (int), is complete and the data result is in the output latch. The delay time $\mathrm{t}_{\mathrm{d}}$ (int) is typically 800 ns starting after the rising edge of $\overline{W R}$ (see operating characteristics and Figure 3 ). If $\overline{\mathrm{RD}}$ goes low prior to the end of $\mathrm{t}_{\mathrm{d} \text { (int) }}$, $\overline{\mathbb{I N T}}$ goes low at the end of $\mathrm{t}_{\mathrm{d}}(\mathrm{RIL})$ and the conversion results are available sooner (see Figure 2 ). $\overline{\mathrm{INT}}$ is reset by the rising edge of either $\overline{R D}$ or $\overline{C S}$. |
| MODE | 7 | I | Mode select. MODE is internally tied to GND through a $50-\mu \mathrm{A}$ current source, which acts like a pulldown resistor. When MODE is low, the read mode is selected. When MODE is high, the write-read mode is selected. |
| NC | 19 |  | No internal connection |
| $\overline{\text { OFLW }}$ | 18 | 0 | Overflow. Normally $\overline{O F L W}$ is a logical high. However, if the analog input is higher than $\mathrm{V}_{\text {ref }}$, , $\overline{\mathrm{OFLW}}$ will be low at the end of conversion. It can be used to cascade two or more devices to improve resolution ( 9 or 10 bits). |
| $\overline{\mathrm{RD}}$ | 8 | I | Read. In the write-read mode with $\overline{\mathrm{CS}}$ low, the 3-state data outputs D0 through D7 are activated when $\overline{\mathrm{RD}}$ goes low. $\overline{\mathrm{RD}}$ can also be used to increase the conversion speed by reading data prior to the end of the internal count-down delay time. As a result, the data transferred to the output latch is latched after the falling edge of $\overline{R D}$. In the read mode with $\overline{\mathrm{CS}}$ low, the conversion starts with $\overline{\mathrm{RD}}$ going low. $\overline{\mathrm{RD}}$ also enables the 3-state data outputs on completion of the conversion. RDY going into the high-impedance state and INT going low indicate completion of the conversion. |
| REF- | 11 | 1 | Reference voltage. REF- is placed on the bottom of the resistor ladder. |
| REF + | 12 | 1 | Reference voltage. REF + is placed on the top of the resistor ladder. |
| $\mathrm{V}_{\mathrm{CC}}$ | 20 |  | Power supply voltage |
| $\overline{\text { WR/RDY }}$ | 6 | I/O | Write ready. In the write-read mode with $\overline{\mathrm{CS}}$ low, the conversion is started on the falling edge of the $\overline{\mathrm{WR}}$ input signal. The result of the conversion is strobed into the output latch after the internal count-down delay time, $t_{d}$ (int), provided that the $\overline{R D}$ input does not go low prior to this time. The delay time $t_{d}$ (int) is approximately 800 ns . In the read mode, RDY (an open-drain output) goes low after the falling edge of $\overline{\mathrm{CS}}$ and goes into the high-impedance state when the conversion is strobed into the output latch. It is used to simplify the interface to a microprocessor system. |

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

```
Supply voltage, \(\mathrm{V}_{\mathrm{CC}}\) (see Note 1) 10 V
```

Input voltage range, all inputs (see Note 1) ............................................. 0.2 V to $\mathrm{V}_{\mathrm{CC}}+0.2 \mathrm{~V}$

Operating free-air temperature range: TLC0820AC ............................................ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
TLC0820AI ............................................. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage temperature range .................................................................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Case temperature for 10 seconds: FN package ................................................... $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds: DB, DW or N package ............ $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltages are with respect to network GND.
recommended operating conditions

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  |  | 4.5 | 5 | 8 | V |
| Analog input voltage |  |  | -0.1 |  | $V_{C C}+0.1$ | V |
| Positive reference voltage, $\mathrm{V}_{\text {ref }+}$ |  |  | $\mathrm{V}_{\text {ref }}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Negative reference voltage, $\mathrm{V}_{\text {ref- }}$ |  |  | GND |  | $\mathrm{V}_{\text {ref+ }}$ | V |
| High-level input voltage, $\mathrm{V}_{1 \mathrm{H}}$ | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V | $\overline{\mathrm{CS}}, \overline{\mathrm{WR}} / \mathrm{RDY}, \overline{\mathrm{RD}}$ | 2 |  | . | V |
|  |  | MODE | 3.5 |  |  |  |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V | $\overline{\mathrm{CS}}, \overline{\mathrm{WR}} / \mathrm{RDY}, \overline{\mathrm{RD}}$ |  |  | 0.8 | V |
|  |  | MODE |  |  | 1.5 |  |
| Pulse duration, write in write-read mode, $\mathrm{t}_{\mathrm{w}}(\mathrm{W})$ (see Figures 2, 3, and 4) |  |  | 0.5 |  | 50 | $\mu \mathrm{s}$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC0820AC |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC0820AI |  | -40 |  | 85 |  |

electrical characteristics at specified operating free-air temperature, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | $T_{A}{ }^{\dagger}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | High-level output voltage | $\frac{D 0-D 7}{\overline{O F L W}} \overline{\mathrm{NT},} \text { or }$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \\ & \mathrm{IOH}=-360 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | Full range | 2.4 |  |  | V |
|  |  |  | $\begin{aligned} & \mathrm{V} \mathrm{CC}=4.75 \mathrm{~V}, \\ & \mathrm{IOH}=-10 \mu \mathrm{~A} \end{aligned}$ | Full range | 4.5 |  |  |  |
|  |  |  |  | $25^{\circ} \mathrm{C}$ | 4.6 |  |  |  |
| VOL | Low-level output voltage | D0-D7, $\overline{\mathrm{OFLW}}, \overline{\mathrm{NT}}$, or WR/RDY | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \\ & \mathrm{IOL}=1.6 \mathrm{~mA} \end{aligned}$ | Full range |  |  | 0.4 | V |
|  |  |  |  | $25^{\circ} \mathrm{C}$ |  |  | 0.34 |  |
| IIH | High-level input current | $\overline{\mathrm{CS}}$ or $\overline{\mathrm{RD}}$ | $\mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V}$ | Full range |  | 0.005 | 1 | $\mu \mathrm{A}$ |
|  |  | WR/RDY |  | Full range |  |  | 3 |  |
|  |  | , |  | $25^{\circ} \mathrm{C}$ |  | 0.1 | 0.3 |  |
|  |  | MODE |  | Full range |  |  | 200 |  |
|  |  |  |  | $25^{\circ} \mathrm{C}$ |  | 50 | 170 |  |
| ILL | Low-level input current | $\overline{\mathrm{CS}}, \overline{\mathrm{WR}} / \mathrm{RDY}, \overline{\mathrm{RD}}$, or MODE | $V_{\text {IL }}=0$ | Full range |  | -0.005 | -1 | $\mu \mathrm{A}$ |
| 'oz | Off-state (high-impedance-state) output current | D0-D7 or WR/RDY | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$ | Full range |  |  | 3 | $\mu \mathrm{A}$ |
|  |  |  |  | $25^{\circ} \mathrm{C}$ |  | 0.1 | 0.3 |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0$ | Full range |  |  | -3 |  |
|  |  |  |  | $25^{\circ} \mathrm{C}$ |  | -0.1 | -0.3 |  |
| 1 | Analog input current |  | CS at $5 \mathrm{~V}, \quad \mathrm{~V}_{1}=5 \mathrm{~V}$ | Full range |  |  | 3 | $\mu \mathrm{A}$ |
|  |  |  | $25^{\circ} \mathrm{C}$ |  |  | 0.3 |  |
|  |  |  | CS at $5 \mathrm{~V}, \quad \mathrm{~V}=0$ | Full range |  |  | -3 |  |
|  |  |  | $25^{\circ} \mathrm{C}$ |  |  | -0.3 |  |
| los | Short-circuit output current | D0-D7, $\overline{O F L W}, \bar{N} T$, or WR/RDY |  | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$ | Full range | 7 |  |  | mA |
|  |  |  | $25^{\circ} \mathrm{C}$ |  | 8.4 | 14 |  |  |  |
|  |  | or $\overline{\text { OLW }}$ | $\mathrm{V}_{\mathrm{O}}=0$ | Full range | -6 |  |  |  |  |
|  |  | D0-D7 or OFLW |  | $25^{\circ} \mathrm{C}$ | -7.2 | -12 |  |  |  |
|  |  | INT |  | Full range | -4.5 |  |  |  |  |
|  |  |  |  | $25^{\circ} \mathrm{C}$ | -5.3 | -9 |  |  |  |
| Rref | Reference resistance |  |  | Full range | 1.25 |  | 6 | k $\Omega$ |  |
|  |  |  |  | $25^{\circ} \mathrm{C}$ | 1.4 | 2.3 | 5.3 |  |  |
| ICC | Supply current |  | $\overline{\mathrm{CS}}, \overline{\mathrm{WR}} / \mathrm{RDY}$, and $\overline{R D}$ at 0 V | Full range |  |  | 15 | mA |  |
|  |  |  | $25^{\circ} \mathrm{C}$ |  | 7.5 | 13 |  |  |
| $\mathrm{C}_{i}$ | Input capacitance | D0-D7 |  |  | Full range |  | 5 |  | pF |
|  |  | ANLG IN |  |  |  | 45 |  |  |  |
| $\mathrm{C}_{0}$ | Output capacitance | D0-D7 |  | Full range |  |  | 5 | pF |  |

[^2]Advanced LinCMOS ${ }^{\text {TM }}$ HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL CONVERTERS USING MODIFIED FLASH TECHNIQUES
SLAS064A - SEPTEMBER 1986 - REVISED JUNE 1994

## operating characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {ref }+}=5 \mathrm{~V}, \mathrm{~V}_{\text {ref- }}=0, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS $\dagger$ |  | MIN | TYP | MAX | $\begin{gathered} \hline \text { UNIT } \\ \hline \text { LSB } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| kSVS | Supply-voltage sensitivity | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$, | $\mathrm{T}_{\mathrm{A}}=\mathrm{MIN}$ to MAX |  | $\pm 1 / 16$ | $\pm 1 / 4$ |  |
|  | Total unadjusted error $\ddagger$ | MODE at 0 V , | $\mathrm{T}_{A}=\mathrm{MIN}$ to MAX |  |  | 1 | LSB |
| $\mathrm{t}_{\operatorname{conv}(\mathrm{R})}$ | Conversion time, read mode | MODE at 0 V , | See Figure 1 |  | 1.6 | 2.5 | $\mu \mathrm{s}$ |
| $t_{a}(\mathrm{R})$ | Access time, $\overline{\mathrm{RD}} \downarrow$ to data valid | MODE at 0 V , | See Figure 1 |  | $\begin{array}{r} t_{\operatorname{conv}}(R) \\ +20 \end{array}$ | $\begin{aligned} & v(R) \\ & +50 \end{aligned}$ | ns |
| $t_{a}(\mathrm{R} 1)$ | Access time, $\overline{\mathrm{RD}} \downarrow$ to data valid | MODE at 5 V , | $C_{L}=15 \mathrm{pF}$ |  | 190 | 280 | ns |
|  |  | See Figure 2 | $C_{L}=100 \mathrm{pF}$ |  | 210 | 320 |  |
| $\left.\mathrm{ta}_{\mathrm{a}} \mathrm{R} 2\right)$ | Access time, $\overline{\mathrm{RD}} \downarrow$ to data valid | $\begin{aligned} & \text { MODE at } 5 \mathrm{~V}, \\ & \mathrm{t}_{\mathrm{d}(\mathrm{WR})}>\mathrm{t}_{\mathrm{d}(\text { int })}, \\ & \text { See Figure } 3 \end{aligned}$ | $C_{L}=15 \mathrm{pF}$ |  | 70 | 120 | ns |
|  |  |  | $C_{L}=100 \mathrm{pF}$ |  | 90 | 150 |  |
| $\mathrm{ta}_{\mathrm{a}}($ INT $)$ | Access time, $\overline{\mathbb{I N T}} \downarrow$ to data valid | MODE at 5 V , | See Figure 4 |  | 20 | 50 | ns |
| $\mathrm{t}_{\text {dis }}$ | Disable time, $\overline{\mathrm{RD}} \uparrow$ to data valid | $R_{L}=1 \mathrm{k} \Omega, \quad C_{L}=10 \mathrm{pF},$ <br> See Figures 1, 2, 3, and 5 |  |  | 70 | 95 | ns |
| $t_{d}$ (int) | Delay time, WR/RDY $\uparrow$ to INT $\downarrow$ | MODE at $5 \mathrm{~V}, \quad C_{L}=50 \mathrm{pF}$, <br> See Figures 2, 3, and 4 |  |  | 800 | 1300 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{NC})$ | Delay time, to next conversion | See Figures 1, 2, 3, and 4 |  | 500 |  |  | ns |
| $t_{d}(W R)$ | Delay time, $\overline{\mathrm{WR}} / \mathrm{RDY} \uparrow$ to $\overline{\mathrm{RD}} \downarrow$ in write-read mode | See Figure 2 |  | 0.4 |  |  | $\mu \mathrm{s}$ |
| $t_{d}$ (RDY) | Delay time, CS $\downarrow$ to WR/RDY $\downarrow$ | MODE at 0 V , See Figure 1 | $C_{L}=50 \mathrm{pF},$ |  | 50 | 100 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{RIH})$ | Delay time, $\overline{\mathrm{RD}} \uparrow$ to $\overline{\mathrm{INT}} \uparrow$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, | See Figures 1, 2, and 3 |  | 125 | 225 | ns |
| $\mathrm{t}_{\mathrm{d}}$ (RIL) | Delay time, RD $\downarrow$ to INT $\downarrow$ | MODE at 5 V , See Figure 2 | $\left.\mathrm{t}_{\mathrm{d}}(\mathrm{WR})<\mathrm{t}_{\mathrm{d}(\text { (int }}\right)$, |  | 200 | 290 | ns |
| $t_{d}(\mathrm{WIH})$ | Delay time, $\overline{\mathrm{WR}} / \mathrm{RDY} \uparrow$ to $\overline{\mathrm{NTT} \uparrow}$ | MODE at 5 V , See Figure 4 | $C_{L}=50 \mathrm{pF},$ |  | 175 | 270 | ns |
|  | Slew-rate trácking |  |  |  | 0.1 |  | $\mathrm{V} / \mu \mathrm{s}$ |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ Total unadjusted error includes offset, full-scale, and linearity errors.

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Read-Mode Waveforms (MODE Low)


Figure 2. Write-Read-Mode Waveforms
[MODE High and $\mathrm{t}_{\mathrm{d}(\mathrm{WR})}<\mathrm{t}_{\mathrm{d}(\mathrm{int})}$ ]


Figure 3. Write-Read-Mode Waveforms [MODE High and $\mathrm{t}_{\mathrm{d}(\mathrm{WR})}>\mathrm{t}_{\mathrm{d}(\text { int })}$ ]

Advanced LinCMOS ${ }^{\text {TM }}$ HIGH-SPEED 8-BIT ANALOG-TO-DIGITAL CONVERTERS USING MODIFIED FLASH TECHNIQUES

PARAMETER MEASUREMENT INFORMATION


Figure 4. Write-Read-Mode Waveforms (Stand-Alone Operation, MODE High, and RD Low)


Figure 5. Test Circuit and Voltage Waveforms

## PRINCIPLES OF OPERATION

The TLC0820AC and TLC0820AI each employ a combination of sampled-data comparator techniques and flash techniques common to many high-speed converters. Two 4-bit flash analog-to-digital conversions are used to give a full 8 -bit output:

The recommended analog input voltage range for conversion is -0.1 V to $\mathrm{V}_{\mathrm{CC}}+0.1 \mathrm{~V}$. Analog input signals that are less than $\mathrm{V}_{\text {ref }-+1 / 2}$ LSB or greater than $\mathrm{V}_{\text {ref+ }}-1 / 2$ LSB convert to 00000000 or 11111111 , respectively. The reference inputs are fully differential with common-mode limits defined by the supply rails. The reference input values define the full-scale range of the analog input. This allows the gain of the ADC to be varied for ratiometric conversion by changing the $\mathrm{V}_{\text {ref+ }}$ and $\mathrm{V}_{\text {ref- }}$ voltages.
The device operates in two modes, read (only) and write-read, that are selected by MODE. The converter is set to the read (only) mode when MODE is low. In the read mode, WR/RDY is used as an output and is referred to as the ready terminal. In this mode, a low on $\overline{W R} / R D Y$ while $\overline{\mathrm{CS}}$ is low indicates that the device is busy. Conversion starts on the falling edge of $\overline{\mathrm{RD}}$ and is completed no more than $2.5 \mu \mathrm{~s}$ later when $\overline{\mathrm{NT}}$ falls and $\overline{\mathrm{WR} / R D Y}$ returns to the high-impedance state. Data outputs also change from high-impedance to active states at this time. After the data is read, $\overline{\mathrm{RD}}$ is taken high, $\overline{\mathrm{NT}}$ returns high, and the data outputs return to their high-impedance states.
When MODE is high, the converter is set to the write-read mode and $\overline{W R} / R D Y$ is referred to as the write terminal. Taking $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR} / R D Y ~ l o w ~ s e l e c t s ~ t h e ~ c o n v e r t e r ~ a n d ~ i n i t i a t e s ~ m e a s u r e m e n t ~ o f ~ t h e ~ i n p u t ~ s i g n a l . ~ A p p r o x i m a t e l y ~}$ 600 ns atter $\overline{W R} / R D Y$ returns high, the conversion is completed. Conversion starts on the rising edge of $\overline{W R} / R D Y$ in the write-read mode.
The high-order 4-bit flash ADC measures the input by means of 16 comparators operating simultaneously. A high-precision 4-bit DAC then generates a discrete analog voltage from the result of that conversion. After a time delay, a second bank of comparators does a low-order conversion on the analog difference between the input level and the high-order DAC output. The results from each of these conversions enter an 8 -bit latch and are output to the 3 -state output buffers on the falling edge of $\overline{\mathrm{RD}}$.

## APPLICATION INFORMATION



Figure 6. Configuration for 9-Bit Resolution

## - 8-Bit Resolution

- Easy Microprocessor Interface or Standalone Operation
- Operates Ratiometrically or With 5-V Reference
- Single Channel or Multiplexed Twin Channels With Single-Ended or Differential Input Options
- Input Range 0 to 5 V With Single 5-V Supply
- Inputs and Outputs Are Compatible With TTL and MOS
- Conversion Time of $32 \mu \mathrm{~s}$ at $f_{\text {clock }}=250 \mathrm{kHz}$
- Designed to Be Interchangeable With National Semiconductor ADC0831 and ADC0832
- Total Unadjusted Error ... $\pm 1$ LSB

TLC0831 . . . D OR P PACKAGE
(TOP VIEW)


TLC0832...D OR P PACKAGE (TOP VIEW)


## description

These devices are 8-bit successive-approximation analog-to-digital converters. The TLC0831 has single input channels; the TLC0832 has multiplexed twin input channels. The serial output is configured to interface with standard shift registers or microprocessors.

The TLC0832 multiplexer is software configured for single-ended or differential inputs. The differential analog voltage input allows for common-mode rejection or offset of the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding any smaller analog voltage span to the full 8 bits of resolution.
The operation of the TLC0831 and TLC0832 devices is very similar to the more complex TLC0834 and TLC0838 devices. Ratiometric conversion can be attained by setting the REF input equal to the maximum analog input signal value, which gives the highest possible conversion resolution. Typically, REF is set equal to $\mathrm{V}_{\mathrm{CC}}$ (done internally on the TLC0832).
The TLC0831C and TLC0832C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC0831I and TLC0832I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| $\boldsymbol{T}_{\mathbf{A}}$ | PACKAGE |  |  |  |
| :---: | :---: | :---: | :--- | :---: |
|  | SMALL OUTLINE <br> (D) |  | PLASTIC DIP <br> (P) |  |
|  | TLC0831CD | TLC0832CD | TLC0831CP | TLC0832CP |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC0831ID | TLC08321D | TLC0831IP | TLC08321P |

## functional block diagram



## TLC0831C, TLC0831I <br> TLC0832C, TLC0832I <br> 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL <br> SLAS107B - JANUARY 1995 - REVISED APRIL 1996

## functional description

The TLC0831 and TLC0832 use a sample-data-comparator structure that converts differential analog inputs by a successive-approximation routine. The input voltage to be converted is applied to an input terminal and is compared to ground (single ended), or to an adjacent input (differential). The TLC0832 input terminals can be assigned a positive (+) or negative (-) polarity. The TLC0831 contains only one differential input channel with fixed polarity assignment; therefore it does not require addressing. The signal can be applied differentially, between $\mathrm{IN}+$ and IN -, to the TLC0831 or can be applied to $\mathrm{IN}+$ with IN - grounded as a single ended input. When the signal input applied to the assigned positive terminal is less than the signal on the negative terminal, the converter output is all zeros.

Channel selection and input configuration are under software control using a serial-data link from the controlling processor. A serial-communication format allows more functions to be included in a converter package with no increase in size. In addition, it eliminates the transmission of low-level analog signals by locating the converter at the analog sensor and communicating serially with the controlling processor. This process returns noise-free digital data to the processor.

A conversion is initiated by setting $\overline{\mathrm{CS}}$ low, which enables all logic circuits. $\overline{\mathrm{CS}}$ must be held low for the complete conversion process. A clock input is then received from the processor. An interval of one clock period is automatically inserted to allow the selected multiplexed channel to settle. DO comes out of the high-impedance state and provides a leading low for one clock period of multiplexer settling time. The SAR comparator compares successive outputs from the resistive ladder with the incoming analog signal. The comparator output indicates whether the analog input is greater than or less than the resistive-ladder output. As the conversion proceeds, conversion data is simultaneously output from DO, with the most significant bit (MSB) first. After eight clock periods, the conversion is complete. When $\overline{\mathrm{CS}}$ goes high, all internal registers are cleared. At this time, the output circuits go to the high-impedance state. If another conversion is desired, $\overline{\mathrm{CS}}$ must make a high-to-low transition followed by address information.

A TLC0832 input configuration is assigned during the multiplexer-addressing sequence. The multiplexer address shifts into the converter through the data input (DI) line. The multiplexer address selects the analog inputs to be enabled and determines whether the input is single ended or differential. When the input is differential, the polarity of the channel input is assigned. In addition to selecting the differential mode, the polarity may also be selected. Either channel of the channel pair may be designated as the negative or positive input.

On each low-to-high transition of the clock input, the data on DI is clocked into the multiplexer-address shift register. The first logic high on the input is the start bit. A 2 -bit assignment word follows the start bit on the TLC0832. On each successive low-to-high transition of the clock input, the start bit and assignment word are shifted through the shift register. When the start bit is shifted into the start location of the multiplexer register, the input channel is selected and conversion starts. The TLC0832 DI terminal to the multiplexer shift register is disabled for the duration of the conversion.

The TLC0832 outputs the least-significant-bit (LSB) first data after the MSB-first data stream. The DI and DO terminals can be tied together and controlled by a bidirectional processor I/O bit received on a single wire. This is possible because DI is only examined during the multiplexer-addressing interval and DO is still in the high-impedance state.

## sequence of operation



TLC0832 MUX-ADDRESS CONTROL LOGIC TABLE

| MUX ADDRESS |  | CHANNEL NUMBER |  |
| :---: | :---: | :---: | :---: |
| SGL/DIF | ODD/EVEN | CH0 | CH1 |
| L | L | + | - |
| L | $H$ | - | + |
| $H$ | L | + |  |
| $H$ | $H$ |  | + |

[^3]
## absolute maximum ratings over recommended operating free-air temperature range (unless otherwise noted) $\dagger$

|  |  |  |
| :---: | :---: | :---: |
|  |  |  |
|  |  |  |
| Input current, II .......................................................................... $\pm 5 \mathrm{~mm}$ |  |  |
| Total input current .................................................................... $\pm 20 \mathrm{~mA}$ |  |  |
|  |  |  |
|  |  |  |
|  Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds: P package ....................... $260^{\circ} \mathrm{C}$ |  |  |
|  |  |  |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values, except differential voltages, are with respect to the network ground terminal.

## recommended operating conditions



NOTE 2: The clock-duty-cycle range ensures proper operation at all clock frequencies. When a clock frequency is used outside the recommended duty-cycle range, the minimum pulse duration (high or low) is $1 \mu \mathrm{~s}$.
electrical characteristics over recommended range of operating free-air temperature, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, $f_{\text {clock }}=250 \mathrm{kHz}$ (unless otherwise noted)

## digital section

| PARAMETER |  | TEST CONDITIONSt |  | C SUFFIX |  |  | I SUFFIX |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP\# | MAX |  |
| VOH | High-level output voltage |  |  | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ | $\mathrm{IOH}^{\prime}=-360 \mu \mathrm{~A}$ | 2.8 |  |  | 2.4 |  |  | V |
|  |  | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ | $\mathrm{IOH}=-10 \mu \mathrm{~A}$ | 4.6 |  |  | 4.5 |  |  |  |  |
| V OL | Low-level output voltage | $\mathrm{V}_{C C}=4.75 \mathrm{~V}$ | $\mathrm{IOL}=1.6 \mathrm{~mA}$ | 0.34 |  |  | 0.4 |  |  | V |  |
| $\mathrm{IIH}^{\text {H }}$ | High-level input current | $\mathrm{V}_{\text {IH }}=5 \mathrm{~V}$ |  |  | 0.005 | 1 |  | 0.005 | 1 | $\mu \mathrm{A}$ |  |
| IIL | Low-level input current | $\mathrm{V}_{\text {IL }}=0$ |  |  | -0.005 | -1 |  | -0.005 | -1 | $\mu \mathrm{A}$ |  |
| ${ }^{\mathrm{IOH}}$ | High-level output (source) current | $\mathrm{VOH}=\mathrm{V}_{\mathrm{O}}^{\top}, \mathrm{A}=25^{\circ} \mathrm{C}$ |  | -6.5 | -24 |  | -6.5 | -24 |  | mA |  |
| lOL | Low-level output (sink) current | $\mathrm{V}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{CC}}$, | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 8 | 26 |  | 8 | 26 |  | mA |  |
| loz | High-impedance-state output current (DO) | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$, | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.01 | 3 |  | 0.01 | 3 | $\mu \mathrm{A}$ |  |
|  |  | $\mathrm{V}_{\mathrm{O}}=0$, | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -0.01 | -3 |  | -0.01 | -3 |  |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 5 |  |  | 5 |  |  | pF |  |
| $\mathrm{C}_{0}$ | Output capacitance |  |  | 5 |  |  | 5 |  |  | pF |  |

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
analog and converter section

| PARAMETER |  |  | TEST CONDITIONS $\dagger$ | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIC | Common-mode input voltage |  | See Note 3 | $\begin{gathered} -0.05 \\ \text { to } \\ v_{C C}+0.05 \end{gathered}$ |  |  | V |
| I/(stdby) | Standby input current (see Note 4) | On channel | $\mathrm{V}_{1}=5 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | Off channel | $V_{1}=0$ |  |  | -1 |  |
|  |  | On channel | $V_{1}=0$ |  |  | -1 |  |
|  |  | Off channel | $\mathrm{V}_{1}=5 \mathrm{~V}$ |  |  | 1 |  |
| ri(REF) | Input resistance to REF |  |  | 1.3 | 2.4 | 5.9 | $\mathrm{k} \Omega$ |

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 3. When channel $\operatorname{IN}$ - is more positive than channel $\mathbb{I N}+$, the digital output code is 00000000 . Connected to each analog input are two on-chip diodes that conduct forward current for analog input voltages one diode drop above $\mathrm{V}_{\mathrm{CC}}$. Care must be taken during testing at low $\mathrm{V}_{\mathrm{CC}}$ levels ( 4.5 V ) because high-level analog input voltage $(5 \mathrm{~V})$ can, especially at high temperatures, cause the input diode to conduct and cause errors for analog inputs that are near full scale. As long as the analog voltage does not exceed the supply voltage by more than 50 mV , the output code is correct. To achieve an absolute $0-$ to $5-\mathrm{V}$ input range requires a minimum $\mathrm{V}_{\mathrm{CC}}$ of 4.95 V for all variations of temperature and load.
4. Standby input currents go in or out of the on or off channels when the $A / D$ converter is not performing conversion and the clock is in a high or low steady-state conditions.
total device

| PARAMETER |  |  | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Supply current | TLC0831 |  | 0.6 | 1.25 | mA |
|  |  | TLC0832 |  | 2.5 | 4.7 |  |

$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }}=5 \mathrm{~V}, \mathrm{f}_{\text {clock }}=250 \mathrm{kHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS $\dagger$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply-voltage variation error |  |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V |  | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
| Total unadjusted error (see Note 5) |  |  | $\begin{aligned} & V_{\text {ref }}=5 \mathrm{~V}, \\ & T_{A}=M I N \text { to } M A X \end{aligned}$ |  |  | $\pm 1$ | LSB |
| Common-mode error |  |  | Differential mode |  | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
| ${ }^{\text {tpd }}$ | Propagation delay time, output data after CLK $\uparrow$ (see Note 6) | MSB-first data | $C_{L}=100 \mathrm{pF}$ |  | 650 | 1500 | ns |
|  |  | LSB-first data |  |  | 250 | 600 |  |
| ${ }^{\text {d }}$ dis | Output disable time, DO after $\overline{\mathrm{CS}} \uparrow$ |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  | 125 | 250 | ns |
|  |  |  | $C_{L}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  |  | 500 |  |
| ${ }^{\text {t }}$ conv | Conversion time (multiplexer-addressing time not included) |  |  |  |  | 8 | clock periods |

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
NOTES: 5. Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors.
6. The MSB-first data is output directly from the comparator and, therefore, requires additional delay to allow for comparator response time. LSB-first data applies only to TLC0832.

## PARAMETER MEASUREMENT INFORMATION




Figure 2. Data-Output Timing

Figure 1. TLC0832 Data-Input Timing


VOLTAGE WAVEFORMS
NOTE A: $C_{L}$ includes probe and jig capacitance.
Figure 3. Output Disable Time Test Circuit and Voltage Waveforms

## TYPICAL CHARACTERISTICS



Figure 4


Figure 6


Figure 5


Figure 7

## TYPICAL CHARACTERISTICS

TLC0831 SUPPLY CURRENT
vs
FREE-AIR TEMPERATURE


Figure 8

TLC0831
SUPPLY CURRENT
VS
CLOCK FREQUENCY


Figure 9


Figure 10

TYPICAL CHARACTERISTICS


Figure 11. Differential Nonlinearity With Output Code


Figure 12. Integral Nonlinearity With Output Code


Figure 13. Total Unadjusted Error With Output Code

## TLC0834C, TLC0834I, TLC0838C, TLC0838I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL

SLAS094C - MARCH 1995 - REVISED APRIL 1997

- 8-Bit Resolution
- Easy Microprocessor Interface or Stand-Alone Operation
- Operates Ratiometrically or With 5-V Reference
- 4- or 8-Channel Multiplexer Options With Address Logic
- Input Range 0 to 5 V With Single 5-V Supply
- Remote Operation With Serial Data Link
- Inputs and Outputs Are Compatible With TTL and MOS
- Conversion Time of $32 \mu \mathrm{~s}$ at $f_{\text {clock }}=250 \mathrm{kHz}$
- Functionally Equivalent to the ADC0834 and ADC0838 Without the Internal Zener Regulator Network
- Total Unadjusted Error . . . $\pm 1$ LSB


## description

These devices are 8 -bit successiveapproximation analog-to-digital converters, each with an input-configurable multichannel multiplexer and serial input/output. The serial input/output is configured to interface with standard shift registers or microprocessors. Detailed information on interfacing with most popular microprocessors is readily available from the factory.

TLC0834 . . D OR N PACKAGE (TOP VIEW)

| NC | ${ }_{1} \mathrm{O}_{14}$ | $\mathrm{v}_{\mathrm{cc}}$ |
| :---: | :---: | :---: |
| CS | 213 | 1 DI |
| CHO | 312 | j CLK |
| CH1 | 11 | 1 SARS |
| CH 2 | 10 | 1 DO |
| $\mathrm{CH}_{3}$ | $6 \quad 9$ | IREF |
| DGTL GND |  | $]^{\text {ANLG GND }}$ |

TLC0838 . . . DW OR N PACKAGE (TOP VIEW)


The TLC0834 (4-channel) and TLC0838 (8-channel) multiplexer is software configured for single-ended or differential inputs as well as pseudo-differential input assignments. The differential analog voltage input allows for common-mode rejection or offset of the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding of any smaller analog voltage span to the full 8 bits of resolution.
The TLC0834C and TLC0838C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC0834I and TLC0838I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC 0834 Q is characterized for operation from $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
available options

| TA | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | SMALL <br> OUTLINE <br> (D) | SMALL <br> OUTLINE <br> (DW) | PLASTIC DIP <br> (N) |  |
|  | TLC0834CD | TLC0838CDW | TLC0834CN TLC0838CN |  |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC0834ID | TLC0838IDW | TLC0834IN TLC0838IN |  |
| $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | - | - | TLC0834QN $\quad-$ |  |

functional block diagram

NOTE A: For the TLC0834, DI is input directly to the D input of SELECT1; SELECTO is forced to a high
B: Terminal numbers shown are for the DW or N package.

# TLC0834C, TLC0834I, TLC0838C, TLC0838I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL 

## functional description

The TLC0834 and TLC0838 use a sample-data-comparator structure that converts differential analog inputs by a successive-approximation routine. Operation of both devices is similar with the exception of $\overline{\mathrm{SE}}$, an analog common input, and multiplexer addressing. The input voltage to be converted is applied to a channel terminal and is compared to ground (single ended), to an adjacent input (differential), or to a common terminal (pseudo differential) that can be an arbitrary voltage. The input terminals are assigned a positive (+) or negative ( - ) polarity. When the signal input applied to the assigned positive terminal is less than the signal on the negative terminal, the converter output is all zeros.
Channel selection and input configuration are under software control using a serial-data link from the controlling processor. A serial-communication format allows more functions to be included in a converter package with no increase in size. In addition, it eliminates the transmission of low-level analog signals by locating the converter at the analog sensor and communicating serially with the controlling processor. This process returns noise-free digital data to the processor.
A particular input configuration is assigned during the multiplexer-addressing sequence. The multiplexer address shifts into the converter through the data input (DI) line. The multiplexer address selects the analog inputs to be enabled and determines whether the input is single ended or differential. When the input is differential, the polarity of the channel input is assigned. Differential inputs are assigned to adjacent channel pairs. For example, channel 0 and channel 1 may be selected as a differential pair. These channels cannot act differentially with any other channel. In addition to selecting the differential mode, the polarity may also be selected. Either channel of the channel pair may be designated as the negative or positive input.
The common input on the TLC0838 can be used for a pseudo-differential input. In this mode, the voltage on the common input is considered to be the negative differential input for all channel inputs. This voltage can be any reference potential common to all channel inputs. Each channel input can then be selected as the positive differential input. This feature is useful when all analog circuits are biased to a potential other than ground.
A conversion is initiated by setting $\overline{\mathrm{CS}}$ low, which enables all logic circuits. $\overline{\mathrm{CS}}$ must be held low for the complete conversion process. A clock input is then received from the processor. On each low-to-high transition of the clock input, the data on DI is clocked into the multiplexer-address shift register. The first logic high on the input is the start bit. A 3 - to 4-bit assignment word follows the start bit. On each successive low-to-high transition of the clock input, the start bit and assignment word are shifted through the shift register. When the start bit is shifted into the start location of the multiplexer register, the input channel is selected and conversion starts. The SAR status output (SARS) goes high to indicate that a conversion is in progress, and DI to the multiplexer shift register is disabled for the duration of the conversion.
An interval of one clock period is automatically inserted to allow the selected multiplexed channel to settle. DO comes out of the high-impedance state and provides a leading low for one clock period of multiplexer settling time. The SAR comparator compares successive outputs from the resistive ladder with the incoming analog signal. The comparator output indicates whether the analog input is greater than or less than the resistive-ladder output. As the conversion proceeds, conversion data is simultaneously output from DO, with the most significant bit (MSB) first. After eight clock periods, the conversion is complete and SARS goes low.
The TLC0834 outputs the least-significant-bit (LSB) first data after the MSB-first data stream. When $\overline{\text { SE }}$ is held high on the TLC0838, the value of the LSB remains on the data line. When $\overline{S E}$ is forced low, the data is then clocked out as LSB-first data. (To output LSB first, $\overline{\text { SE }}$ must first go low, then the data stored in the 9-bit shift register outputs LSB first.) When $\overline{C S}$ goes high, all internal registers are cleared. At this time, the output circuits go to the high-impedance state. If another conversion is desired, $\overline{\mathrm{CS}}$ must make a high-to-low transition followed by address information.
DI and DO can be tied together and controlled by a bidirectional processor I/O bit received on a single wire. This is possible because DI is only examined during the multiplexer-addressing interval and DO is still in the high-impedance state.

## SLAS094C - MARCH 1995 - REVISED APRIL 1997

## sequence of operation



TLC0834 MUX-ADDRESS CONTROL LOGIC TABLE

| MUX ADDRESS |  |  | CHANNEL NUMBER |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/DIF | ODD/EVEN | SELECT BIT 1 | CHO | CH1 | CH2 | CH3 |
| L | L | L | + | - |  |  |
| L | L | H |  |  | + | - |
| L | H | L | - | + |  |  |
| L | H | H |  |  | - | + |
| H | L | L | + |  |  |  |
| H | L | H |  |  | + |  |
| H | H | 1 |  | + |  |  |
| H | H | H |  |  |  | + |

$H=$ high level, $L=$ low level, - or $+=$ terminal polarity for the selected input channel
sequence of operation


TLC0838 MUX-ADDRESS CONTROL LOGIC TABLE

| MUX ADDRESS |  |  |  | SELECTED CHANNEL NUMBER |  |  |  |  |  |  |  | COM |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/DIF | ODD/EVEN | SELECT |  | 0 |  |  | 1 |  | 2 |  | $\begin{gathered} \hline 3 \\ \hline \mathrm{CH} 7 \end{gathered}$ |  |
|  |  | 1 | 0 | CHO | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 |  |  |
| L | L | L | L | + | - |  |  |  |  |  |  |  |
| L | L | L | H |  |  | + | - |  |  |  |  |  |
| L | L | H | L |  |  |  |  | + | - |  |  |  |
| L | L | H | H |  |  |  |  |  |  | + | - |  |
| L | H | L | L | - | + |  |  |  |  |  |  |  |
| L | H | L | H |  |  | - | + |  |  |  |  |  |
| L | H | H | L |  |  |  |  | - | + |  |  |  |
| L | H | H | H |  |  |  |  |  |  | - | + |  |
| H | L | L | L | + |  |  |  |  |  |  |  | - |
| H | L | L | H |  |  | + |  |  |  |  |  | - |
| H | L | H | L |  |  |  |  | + |  |  |  | - |
| H | L | H | H |  |  |  |  |  |  | + |  | - |
| H | H | L | L |  | + |  |  |  |  |  |  | - |
| H | H | L | H |  |  |  | + |  |  |  |  | - |
| H | H | H | L |  |  |  |  |  | + |  |  | - |
| H | H | H | H |  |  |  |  |  |  |  | + | - |

$\mathrm{H}=$ high level, $\mathrm{L}=$ low level, - or $+=$ polarity of external input

## absolute maximum ratings over recommended operating free-air temperature range (unless otherwise noted) $\dagger$





Total input current .................................................................................... $\pm 20 \mathrm{~mA}$

I suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds: N package . ..................... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values, except differential voltages, are with respect to the network ground terminal.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 4.5 | 5 | 5.5 | V |
| High-level input voltage, $\mathrm{V}_{1} \mathrm{~V}$ |  | 2 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| Clock frequency, ficlock |  | 10 |  | 600 | kHz |
| Clock duty cycle (see Note 2) |  | 40\% |  | 60\% |  |
| Pulse duration, $\overline{C S}$ high, $\mathrm{t}_{\mathrm{wH}}$ (CS) |  | 220 |  |  | ns |
| Setup time, $\overline{\mathrm{CS}}$ low, $\overline{\mathrm{SE}}$ low, or data valid before CLK $\uparrow$, $\mathrm{t}_{\text {SU }}$ (see Figures 1 and 2) |  | 350 |  |  | ns |
| Hold time, data valid after CLK ${ }_{\text {, }} \mathrm{th}^{\text {( }}$ (see Figure 1) |  | 90 |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | C suffix | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | I suffix | -40 |  | 85 |  |

NOTE 2: The clock-duty-cycle range ensures proper operation at all clock frequencies. When a clock frequency is used outside the recommended duty-cycle range, the minimum pulse duration (high or low) is $1 \mu \mathrm{~s}$.
electrical characteristics over recommended range of operating free-air temperature, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, $\mathrm{f}_{\text {clock }}=\mathbf{2 5 0} \mathrm{kHz}$ (unless otherwise noted)
digital section

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage (unless otherwise specified).
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
analog and converter section

| PARAMETER |  |  | TEST CONDITIONSt | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIC Common-mode input voltage |  |  | See Note 3 | $\begin{gathered} -0.05 \\ \text { to } \\ \mathrm{V}_{\mathrm{CC}}+0.05 \\ \hline \end{gathered}$ |  |  | V |
| I/(stdby) | Standby input current (see Note 4) | On channel | $\mathrm{V}_{1}=5 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | Off channel | $\mathrm{V}_{1}=0$ |  |  | -1 |  |
|  |  | On channel | $V_{1}=0$ |  |  | -1 |  |
|  |  | Off channel | $\mathrm{V}_{1}=5 \mathrm{~V}$ |  |  | 1 |  |
| $r_{i}($ REF ) | Input resistance to REF |  |  | 1.3 | 2.4 | 5.9 | k $\Omega$ |

## total device

|  | PARAMETER | MIN TYP $\ddagger$ | MAX | UNIT |
| :--- | ---: | ---: | ---: | :---: |
| ICC | Supply current | 0.6 | 1.25 | mA |

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 3. When channel IN-is more positive than channel $I N+$, the digital output code is 00000000 . Connected to each analog input are two on-chip diodes that conduct forward current for analog input voltages one diode drop above $\mathrm{V}_{\mathrm{Cc}}$. Care must be taken during testing at low $\mathrm{V}_{\mathrm{CC}}$ levels ( 4.5 V ) because high-level analog input voltage ( 5 V ) can, especially at high temperatures, cause the input diode to conduct and cause errors for analog inputs that are near full scale. As long as the analog voltage does not exceed the supply voltage by more than 50 mV , the output code is correct. To achieve an absolute $0-$ to $5-\mathrm{V}$ input range requires a minimum $\mathrm{V}_{\mathrm{CC}}$ of 4.950 V for all variations of temperature and load.
4. Standby input currents go in or out of the on or off channels when the A/D converter is not performing conversion and the clock is in a high or low steady-state condition.
operating characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{f}_{\text {clock }}=250 \mathrm{kHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS§ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply-voltage variation error |  |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ to 5.25 V |  | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
| Total unadjusted error (see Note 5) |  |  | $\mathrm{V}_{\text {ref }}=5 \mathrm{~V}, \quad \mathrm{~T}_{\mathrm{A}}=\mathrm{MIN}$ to MAX |  |  | $\pm 1$ | LSB |
| Common-mode error |  |  | Differential mode |  | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
| tpd | Propagation delay time, output data after CLK $\downarrow$ (see Note 6) (see Figure 2) | MSB-first data | $C_{L}=100 \mathrm{pF}$ |  |  | 1500 | ns |
|  |  | LSB-first data |  |  |  | 600 |  |
| ${ }^{\text {d dis }}$ | Output disable time, DO or SARS after CS $\uparrow$ (see Figure 3) |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  |  | 250 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  |  | 500 |  |
| $t_{\text {conv }}$ | Conversion time (multiplexer-addressing time not included) |  |  |  |  | 8 | clock periods |

§ All parameters are measured under open-loop conditions with zero common-mode input voltage. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
NOTES: 5. Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors.
6. The MSB-first data is output directly from the comparator and, therefore, requires additional delay to allow for comparator response time.

## TLC0834C, TLC0834I, TLC0838C, TLC0838I 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Data-Input Timing


Figure 2. Data-Output Timing

## PARAMETER MEASUREMENT INFORMATION



NOTE A: $C_{L}$ includes probe and jig capacitance.
Figure 3. Output Disable Time Test Circuit and Voltage Waveforms

## TYPICAL CHARACTERISTICS



Fiaure 4


Figure 6


Figure 5


Figure 7

TYPICAL CHARACTERISTICS


OUTPUT CURRENT
vs
FREE-AIR TEMPERATURE


Figure 10

## TYPICAL CHARACTERISTICS



Figure 11. Differential Nonlinearity With Output Code


Figure 12. Integral Nonlinearity With Output Code


Figure 13. Total Unadjusted Error With Output Code

- 10-Bit Resolution 20 MSPS Sampling
Analog-to-Digital Converter (ADC)
- Power Dissipation . . . 107 mW Typ
- 5-V Single Supply Operation
- Differential Nonlinearity . . . $\pm 0.5$ LSB Typ
- No Missing Codes
- Power Down (Standby) Mode
- Three State Outputs
- Digital I/Os Compatible With 5-V or 3.3-V Logic
- Adjustable Reference Input
- Small Outline Package (SOIC), Super Small Outline Package (SSOP), or Thin Small Outline Package (TSOP)
- Pin Compatible With the Analog Devices AD876


## applications

- Communications
- Multimedia
- Digital Video Systems
- High-Speed DSP Front-End . . . TMS320C6x


## description

The TLC876 is a CMOS, low-power, 10-bit, 20 MSPS analog-to-digital converter (ADC). The speed, resolution, and single-supply operation are suited for applications in video, multimedia, imaging, high-speed acquisition, and communications. The low-power and single-supply operation satisfy requirements for high-speed portable applications. The speed and resolution ideally suit charge-coupled device (CCD) input systems such as color scanners, digital copiers, electronic still cameras, and camcorders. A multistage pipelined architecture with output error correction logic provides for no missing codes over the full operating temperature range. Force and sense connections to the reference inputs provide a more accurate internal reference voltage to the reference resistor string.
A standby mode of operation reduces the power to typically 15 mW . The digital I/O interfaces to either $5-\mathrm{V}$ or 3.3-V logic and the digital output terminals can be placed in a high-impedance state. The format of the output data is straight binary coding.
A pipelined multistaged architecture achieves a high sample rate with low power consumption. The TLC876 distributes the conversion over several smaller ADC sub-blocks, refining the conversion with progressively higher accuracy as the device passes the results from stage to stage. This distributed conversion requires a small fraction of the 1023 comparators used in a traditional flash ADC. A sample-and-hold amplifier (SHA) within each of the stages permits the first stage to operate on a new input sample while the second through the fifth stages operate on the four preceding samples.

The TLC876C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, and the $\mathrm{TLC8761}$ is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

| AVAILABLE OPTIONS |  |  |  |
| :---: | :---: | :---: | :---: |
|  | PACKAGE |  |  |
|  | SUPER SMALL <br> OUTLINE <br> (DB) | SMALL <br> OUTLINE <br> (DW) | TSSOP <br> (PW) |
|  | TLC876CDB | TLC876CDW | TLC876CPW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC876IDB | TLC876IDW | TLC876IPW |

functional block diagram

$\dagger$ Sample and hold amplifier
equivalent input and output circuits


## Terminal Functions

| TER NAME | NAL NO. | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| AGND | 1,19 |  | Analog ground |
| AIN | 27 | 1 | Analog input |
| AVDD | 28 |  | 5-V analog supply |
| CLK | 15 | 1 | Clock input |
| CML | 26 | 0 | Bypass for an internal bias point. Typically a $0.1 \mu \mathrm{~F}$ capacitor minimum is connected from this terminal to ground. |
| DGND | 14, 20 |  | Digital ground |
| DV ${ }_{\text {DD }}$ | 18 |  | 5-V digital supply |
| DRV ${ }_{\text {DD }}$ | 2 |  | 3.3-V/5-V digital supply. Supply for digital input and output buffers. |
| DRGND | 13 |  | 3.3-V/5-V digital ground. Ground for digital input and output buffers. |
| D0-D9 | 3-12 | 0 | Digital data out. D0:LSB, D9:MSB |
| $\overline{O E}$ | 16 | 1 | Output enable. When $\overline{\mathrm{OE}}=$ low or $N C$, the device is in normal operating mode. When $\overline{\mathrm{OE}}=$ high, $\mathrm{DO}-\mathrm{D} 9$ are high impedance. |
| REFBF | 24 | 1 | Reference bottom force |
| REFBS | 25 | 1 | Reference bottom sense |
| REFTF | 22 | 1 | Reference top force |
| REFTS | 21 | 1 | Reference top sense |
| STBY | 17 | 1 | Standby enable. When STBY = low or NC, the device is in normal operating mode. When STBY = high, the device is in standby mode. |

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage, $A V_{D D}$ to $A G N D, D V_{D D}$ to DGND | -0.3 V to 6.5 V |
| :---: | :---: |
| Reference voltage input range to AGND, $\mathrm{V}_{\text {( }}$ (REFTF), |  |
| $V_{\text {I(REFBF })}, \mathrm{V}_{1 \text { (REFBS) }}, \mathrm{V}_{\text {( }}$ (REFTS) | -0.3 V to $\mathrm{AV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Analog input voltage range to AGND | -0.3 V to $\mathrm{AV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital input voltage range | -0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital output voltage range applied from external source | -0.5 V to DV DD |
| Operating virtual junction temperature range, $\mathrm{T}_{J}$ | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ : $\mathrm{TLC876C}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| TLC8761 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
|  | $260^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

analog and reference inputs

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Reference input voltage (top), $\mathrm{V}_{1}$ (REFT) | $V_{1(\text { REFB })}+1$ | 3.6 | 4.5 | V |
| Reference input voltage (bottom), $\mathrm{V}_{1(\text { REFB }}$ | 0 | 1.6 | $V_{\text {I(REFT }}{ }^{-1}$ | V |
| Analog input voltage, $\mathrm{V}_{1}(\mathrm{AIN})$ | 1 | 2 |  | $\mathrm{V}_{\mathrm{pp}}$ |

power supply

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{AV}^{\text {DD }}{ }^{\ddagger}$ | 4.5 |  | 5.25 | V |
|  | $\mathrm{DV}_{\text {DD }}{ }^{\ddagger}$ | 4.5 |  | 5.25 |  |
|  | DRV ${ }_{\text {DD }}$ | 3 |  | 5.25 |  |

$\ddagger$ The voltage difference between $A V_{D D}$ and $D V_{D D}$ terminals cannot exceed 0.5 V to maintain performance specifications.
digital inputs

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | DRV ${ }_{\text {DD }}=3 \mathrm{~V}$ | 2.4 |  |  |  |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ | DRV ${ }_{\text {DD }}=5 \mathrm{~V}$ | 4 |  |  | v |
|  | DRV ${ }_{\text {DD }}=5.25 \mathrm{~V}$ | 4.2 |  |  |  |
|  | DRV ${ }_{\text {DD }}=3 \mathrm{~V}$ |  |  | 0.6 |  |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ | $\mathrm{DRV}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | 1 | V |
|  | DRV ${ }_{\text {DD }}=5.25 \mathrm{~V}$ |  |  | 1.05 |  |
| Clock period, $\mathrm{t}_{\mathrm{c}}$ (see Figure 1) |  |  | 50 |  | ns |
| Pulse duration, clock high, $\mathrm{t}_{\text {w }}(\mathrm{CLKH})$ |  | 23 | 25 |  | ns |
| Pulse duration, clock low, $\mathrm{t}_{\text {w (CLKL) }}$ |  | 23 | 25 |  | ns |
| Operating free-air temperature $T_{A}$ | TLC876C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Operaing ree-air temperaure, $T_{A}$ | TLC8761 | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

## 10-BIT 20 MSPS PARALLEL OUTPUT CMOS

ANALOG-TO-DIGITAL CONVERTERS
SLAS140B - JULY 1997 - REVISED NOVEMBER 1997
electrical characteristics at $A V_{D D}=D V_{D D}=5 \mathrm{~V}, D R V_{D D}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(\mathrm{REFT})}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(\mathrm{REFB})}=1.6 \mathrm{~V}$, $\mathrm{f}_{\mathrm{CLK}}=\mathbf{2 0}$ MSPS (unless otherwise noted)
power supply

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP |
| :--- | :--- | :--- | ---: | ---: | :---: |
| IDD |  | MAX | UNIT |  |  |

$\dagger$ The voltage difference between $A V_{D D}$ and $D V_{D D}$ terminals cannot exceed 0.5 V to maintain performance specifications.
digital logic inputs

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIH | High-level input current | $\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $D V_{D D}=5 \mathrm{~V}$ | -50 |  | 50 |  |
| IIL(CLK) | Low-level input current, CLK | $D V_{D D}=5 \mathrm{~V}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 5 |  | pF |

logic outputs

|  | PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | High-level output voltage | $\mathrm{IOH}=50 \mu \mathrm{~A}$ | DRV ${ }_{\text {DD }}=3 \mathrm{~V}$ | 2.4 |  |  | v |
|  |  |  | DRV ${ }_{\text {DD }}=5 \mathrm{~V}$ | 3.8 |  |  |  |
|  |  | $1 \mathrm{OH}=0.5 \mathrm{~mA}$ | $\mathrm{DRV}_{\mathrm{DD}}=5 \mathrm{~V}$ | 2.4 |  |  |  |
| VOL | Low-level output voltage | $\mathrm{lOL}=50 \mu \mathrm{~A}$ | $\mathrm{DRV}^{\text {DD }}=3.6 \mathrm{~V}$ |  |  | 0.7 | V |
|  |  |  | $\mathrm{DRV}^{\text {DD }}=5.25 \mathrm{~V}$ |  |  | 1.05 |  |
|  |  | $\mathrm{IOL}=0.6 \mathrm{~mA}$ | DRV ${ }_{\text {DD }}=5.25 \mathrm{~V}$ |  |  | 0.4 |  |
| $\mathrm{C}_{0}$ | Output capacitance |  |  |  | 5 |  | pF |
| loz | High-impedance-state output current |  |  | -10 |  | 10 | $\mu \mathrm{A}$ |

## dc accuracy

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Integral nonlinearity (INL) |  | $\pm 1.5$ |  |  | LSB |
| Differential nonlinearity (DNL) (see Note 1) |  |  | $\pm 0.5$ | $\pm 1$ |  |
| Offset error |  |  | -0.4 |  | \%FSR |
| Gain error |  |  | 0.2 |  | \%FSR |

NOTE 1: A differential nonlinearity error of less than $\pm 1$ LSB ensures no missing codes.
analog input

| PARAMETER | TEST CONDITIONS | MIN $\quad$ TYP | MAX |
| :--- | ---: | ---: | :---: |
| $C_{i} \quad$ UNIT |  |  |  |

reference input

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX |
| :--- | ---: | ---: | ---: | :---: |
| UNIT |  |  |  |  |
| R $_{\text {ref }}$ | Reference input resistance |  | 350 | 500 |
| Iref | Reference input current |  | 450 | $\Omega$ |
| Reference top offset voltage |  | 4 | mA |  |
| Reference bottom offset voltage |  | 35 | mV |  |

operating characteristics at $A V_{D D}=D V_{D D}=5 \mathrm{~V}, D R V_{D D}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(\mathrm{REFT})}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(\mathrm{REFB})}=1.6 \mathrm{~V}$, $\mathrm{f}_{\mathrm{CLK}}=\mathbf{2 0}$ MSPS (unless otherwise noted)
dynamic performance ${ }^{\dagger}$

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Effective number of bits (ENOB) | $\mathrm{f}_{\mathrm{l}}=1 \mathrm{MHz}$ |  | 8.5 |  | Bits |
|  | $\mathrm{f}_{\mathrm{l}}=3.58 \mathrm{MHz}$ | 8 | 8.5 |  |  |
|  | $\mathrm{f}_{\mathrm{l}}=10 \mathrm{MHz}$ |  | 8.1 |  |  |
| Signal-to-total harmonic distortion+noise (S/(THD+N)) | $\mathrm{f}_{\mathrm{l}}=1 \mathrm{MHz}$ |  | 53 |  | dB |
|  | $\mathrm{f}_{\mathrm{l}}=3.58 \mathrm{MHz}$ | 50 | 53 |  |  |
|  | $\mathrm{f}_{\mathrm{f}}=10 \mathrm{MHz}$ |  | 51 |  |  |
| Total harmonic distortion (THD) | $\mathrm{f}_{\mathrm{l}}=1 \mathrm{MHz}$ |  | -63 | -56 | dB |
|  | $\mathrm{f}_{\mathrm{l}}=3.58 \mathrm{MHz}$ |  | -62 |  |  |
|  | $\mathrm{f}_{\mathrm{f}}=10 \mathrm{MHz}$ |  | -61 |  |  |
| Spurious free dynamic range | $\mathrm{f}_{\mathrm{l}}=3.58 \mathrm{MHz}$ |  | -64 |  | dB |
| BW Analog input full-power bandwidth |  |  | 200 |  | MHz |
| Differential phase |  |  | 0.5 |  | degrees |
| Differential gain |  |  | 1\% |  |  |

$\dagger$ The voltage difference between $A V_{D D}$ and $D V_{D D}$ cannot exceed 0.5 V to maintain performance specifications. At input clock rise times less than 20 ns , the offset full-scale error increases approximately by a factor of $\left(20 / t_{r}\right) 0.5$ where $t_{r}$ equals the actual rise time in nanoseconds.

## timing requirements

| PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {conv }} \quad$ Maximum conversion rate (see Note 2) |  | 20 |  | MHz |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{o}) \quad$ Delay time, output | $C_{L}=20 \mathrm{pF}$ | 520 |  | ns |
| $\mathrm{t}_{\mathrm{d}}$ (pipe) Delay time, pipeline, latency |  |  | 3.5 | Clock cycles |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{A})$ Delay time, aperture |  | 4 |  | ns |
| Aperture jitter |  | 22 |  | ps |
| $t_{\text {dis }}(\mathrm{DD})$ Disable time, $\overline{\mathrm{OE} \uparrow \text { to } \mathrm{Hi}-\mathrm{Z}}$ | $C_{L}=20 \mathrm{pF}$ | 5 | 15 | ns |
| $t_{\text {en }}(H L) \quad$ Enable time, $\overline{\mathrm{OE}} \downarrow$ to valid data |  | 5 | 15 | ns |

NOTE 2: The conversion rate can be a minimum of 10 kHz without degradation in specified performance.

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Timing Diagram


Figure 2. Output Enable to Data Output Timing Diagram


Figure 3. Standby Timing

## TYPICAL CHARACTERISTICS



Figure 4

TOTAL HARMONIC DISTORTION
vs
INPUT FREQUENCY


Figure 6

SIGNAL-TO-NOISE AND DISTORTION vs INPUT FREQUENCY


Figure 5

SIGNAL-TO-NOISE AND DISTORTION
VS
CLOCK FREQUENCY


Figure 7

## TYPICAL CHARACTERISTICS



Figure 8


Figure 9. Differential Nonlinearity

TYPICAL CHARACTERISTICS


Figure 10. Integral Nonlinearity

| SFDR | $:-64 \mathrm{~dB}$ | $4^{\text {th }}$ | $:-68 \mathrm{~dB}$ |
| :--- | :--- | :--- | :--- |
| SNRD | $: 52 \mathrm{~dB}$ | $5^{\text {th }}$ | $:-71 \mathrm{~dB}$ |
| SNR | $: 55 \mathrm{~dB}$ | $6^{\text {th }}$ | $:-71 \mathrm{~dB}$ |
| THD | $:-62 \mathrm{~dB}$ | $7^{\text {th }}$ | $:-70 \mathrm{~dB}$ |
| 2nd $_{\text {nd }}$ | $:-69 \mathrm{~dB}$ | $8^{\text {th }}$ | $:-70 \mathrm{~dB}$ |
| 3rd $_{\text {rd }}$ | $:-72 \mathrm{~dB}$ | 9th | $:-80 \mathrm{~dB}$ |



Figure 11. FFT Plot of Dynamic Performance

## PRINCIPLES OF OPERATION

## definitions of specifications and terminology

## integral nonlinearity (INL)

Integral nonlinearity refers to the deviation of each individual code from a line drawn from zero through full scale. The point used as zero occurs $1 / 2$ LSB before the first code transition. The full-scale point is defined as a level $1 / 2$ LSB beyond the last code transition. The deviation is measured from the center of each particular code to the true straight line between these two points. This parameter is sometimes referred to as linearily error.

## differential nonlinearity (DNL)

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. A differential nonlinearity error of less than $\pm 1$ LSB ensures no missing codes. This parameter is sometimes referred to as differential error.

## offset error

The first transition should occur at a level $1 / 2$ LSB above zero. Offset is defined as the deviation of the actual first code transition from that point.

## gain error

The first code transition should occur for an analog value $1 / 2$ LSB above nominal negative full scale (the voltage applied to the REFBF terminal). The last transition should occur for an analog value $11 / 2$ LSB below nominal positive full scale (the voltage applied to the REFTF terminal). Gain error is the deviation of the actual difference between the first and last code transitions from the ideal difference between the first and last code transitions.

## pipeline delay (latency)

The number of clock cycles between conversion initiation on an input sample and the corresponding output data being made available. Once the data pipeline is full, new valid output data are provided every clock cycle.

## reference top/bottom offset

Resistance between the reference input and comparator input tap points causes offset errors. These errors can be nulled out by using the force-sense connection as shown in the driving the reference terminals section.

## driving the analog input

Figure 12 shows an equivalent input circuit of the TLC876 sample-and-hold amplifier and it represents an excellent first order approximation.
The total equivalent capacitance, $\mathrm{C}_{\mathrm{E}}$, is typically less than 5 pF and the input source must be able to charge or discharge this capacitance to 10-bit accuracy in the sample period of one half of a clock cycle. When the switch S 1 closes, the input source must charge or discharge the capacitor $\mathrm{C}_{\mathrm{E}}$ from the voltage already stored on $\mathrm{C}_{\mathrm{E}}$ (the previously captured sample) to the new voltage. In the worst case, a full-scale voltage step on the input, the input source must provide the charging current through the switch resistance $\operatorname{RSW}_{\text {SW }}(50 \Omega)$ of S 1 and quickly settle (within $1 / 2$ CLK period), and, therefore, the source is driving a low input impedance. However, when the source voltage equals the value previously stored on $\mathrm{C}_{\mathrm{E}}$, the hold capacitor requires no input current to maintain the charge and the equivalent input impedance is extremely high.

Adding series resistance between the output of the source and the AIN terminal reduces the drive requirements placed on the source, as shown in Figure 13. To maintain the frequency performance outlined in the specifications, the resistor should be limited to $200 \Omega$ minus the source resistance or less. The maximum source resistance, $\mathrm{R}_{\mathrm{S}}$, for 10 -bit, $1 / 2$ LSB accuracy is given by equation 1 .

## PRINCIPLES OF OPERATION

## driving the analog input (continued)

$$
\begin{equation*}
R_{S} \leq \frac{1}{2 f_{(C L K)}\left(C_{E} \ln 2048\right)}-R_{S W} \tag{1}
\end{equation*}
$$

For ${ }^{f}(C L K)=20 \mathrm{MHz}, \mathrm{C}_{E}=10 \mathrm{pF}$, and $\mathrm{R}_{\mathrm{SW}}=100 \Omega$, this equation gives $228 \Omega$ as a maximum value; hence the $200 \Omega$ limit on the total source resistance. For applications with an input clock less than 20 MHz , the size of the series resistor can increase proportionally. Alternatively, adding a shunt capacitor between the AIN terminal and analog ground can lower the ac source impedance. This capacitance value depends on the source resistance and the required signal bandwidth.
The input span is determined by the reference voltages (see driving the reference terminals section).


Figure 12. TLC876 Simplified Equivalent Input


Figure 13. Sample TLC876 Drive Requirements

For many applications, particularly in single supply operation, ac coupling offers a convenient way of biasing the analog input signal at the proper signal range. Figure 14 shows a typical configuration for ac coupling the analog input signal to the TLC876. Maintaining the outlined specifications requires careful selection of the component values. The most important concern is the $f_{-3} \mathrm{~dB}$ high-pass corner that is a function of R2, and the parallel combination of C 1 and C 2 . The $\mathrm{f}_{-3} \mathrm{~dB}$ point can be approximated by equation 2 .

$$
\begin{equation*}
\mathrm{f}_{-3 \mathrm{~dB}}=\frac{1}{2 \pi \times(\mathrm{R} 2) \mathrm{Ceq}} \tag{2}
\end{equation*}
$$

where Ceq is the parallel combination of C 1 and C 2 . Since C 1 is typically a large electrolytic or tantalum capacitor, the impedance becomes inductive at high frequencies. Adding a small ceramic or polystyrene capacitor, C 2 of approximately $0.01 \mu \mathrm{~F}$, which is not inductive within the frequency range of interest, maintains a low impedance. If the minimum expected input signal frequency is 20 kHz , and $R 2$ equals $1 \mathrm{k} \Omega$ and $R 1$ equals $50 \Omega$, the parallel capacitance of C 1 and C 2 must be a minimum of $0.008 \mu \mathrm{~F}$ to avoid attenuating signals close to 20 kHz .


Figure 14. AC-Coupled Inputs

## PRINCIPLES OF OPERATION

## driving the analog input (continued)

The expanded input circuit shown in Figure 15 aids in understanding the voltage offset generation when using the external input circuit in Figure 14.
The ac coupling capacitors, C1 and C2, integrate the switching transients present at the input of the TLC876 causing a net dc bias current, $\mathrm{I}_{\mathrm{B}}$, to flow into the input. The magnitude of this bias current increases with increasing the dc signal level, $\mathrm{V}_{\mathrm{B}}$, and also increases with sample frequency. When the sample clock frequency is 20 MHz , the dc bias current is approximately $30 \mu \mathrm{~A}^{\dagger}$ at $\mathrm{V}_{\mathrm{BIAS}}$ equal to 3 V dc. This bias current causes an offset error of ( $\mathrm{R} 1+\mathrm{R} 2$ ) $\times I_{\mathrm{B}}$ at the AIN terminal. Making R2 negligibly small or modifying $V_{B I A S}$ to account for the resultant offset can compensate for this error. Note however that R2 loads the signal driving source and the value must be sufficient for the application.
For example, as shown in Figure 15, when $V_{\text {BIAS }}$ is 3 V and the resistor values stated above, the bias current causes a $31.5 \mathrm{mV} \ddagger$ offset from the 3 V bias, $\mathrm{V}_{\text {BIAS }}$, at the AIN terminal. For the TLC876, $\mathrm{V}_{\mathrm{BIAS}}$ can be as low as 1 V for a 2 V peak-to-peak input signal swing.


Figure 15. Bias Current and Offset
For systems that require dc-coupling, an op-amp can level-shift a ground-referenced signal to comply with the input requirements of the TLC876. Figure 16 shows an amplifier in an inverting mode with ac signal gain of -1 . The dc voltage at the noninverting input of the op-amp controls the amount of dc level shifting. A resistive voltage divider attenuates the REFBF signal and the op-amp then multiplies the attenuated signal by 2 . In the case where REFBF $=1.6 \mathrm{~V}$, the dc output level is 2.6 V which is approximately equal to $(\mathrm{V}(\mathrm{REFTF})-\mathrm{V}(\mathrm{REFBF}) / 2$.
$\dagger_{\mathrm{B}}(\mathrm{AVG})=\mathrm{C}_{\mathrm{E}}\left(\mathrm{V}_{\mathrm{B}}\right) \mathrm{f}_{\mathrm{CLK}} \approx 30 \mu \mathrm{~A}$, with $\mathrm{RSW}=50 \Omega, \mathrm{C}_{\mathrm{E}}=5 \mathrm{pF}, \mathrm{R} 1=50 \Omega$, and $\mathrm{R} 2=1 \mathrm{k} \Omega$
$\ddagger V_{\text {OFFSET }}=I_{\mathrm{B}}(\mathrm{AVG})(\mathrm{R} 1+\mathrm{R} 2)$

## PRINCIPLES OF OPERATION

## driving the analog input (continued)


$\dagger$ Amplifier A can be an AD817 or AD818 with terminal numbers as shown. The AD817 and AD818 are wide bandwidth single supply op-amps.

Figure 16. Bipolar Level Shift

## driving the reference terminals

## dc considerations

The TLC876 requires an external reference on terminals REFTF and REFBF and a resistor array, nominally $500 \Omega$, is connected between terminals REFTF and REFBF. A Kelvin connection, using the TLC876 reference sense terminals REFTS and REFBS, minimizes voltage drops caused by external and internal wiring resistance.

Figure 17 shows the equivalent input structure for the reference terminals. There is approximately $5 \Omega$ of resistance between both REFTF and REFBF terminals and the reference ladder. If the force-sense connections are not used, the voltage drop across the $5-\Omega$ resistors results in a reduced voltage appearing across the ladder resistance. This reduces the input span of the converter. Applying a slightly larger span between the REFTF and REFBF terminals compensates for this error. Note that the temperature coefficients of the $5-\Omega$ resistors are 1350 ppm . The effects of temperature should be considered when a force-sense reference configuration is not used.

PRINCIPLES OF OPERATION

## dc considerations (continued)



Figure 17. TLC876 Equivalent Reference Structure
The REFTS and REFBS terminals should not be connected in configurations that do not use a force-sense reference. Connecting the force and sense lines together allows current to flow in the sense lines. Any current allowed to flow through these lines must be negligibly small. Current flow causes voltage drops across the resistance in the sense lines. Because the internal DACs tap different points along the sense lines, each DAC would receive a slightly different reference voltage if current were flowing in these lines. To avoid this undesirable condition, leave the sense lines unconnected. Any current allowed to flow through these lines must be negligibly small ( $<100 \mu \mathrm{~A}$ ).

The voltage drop across the internal resistor array ( $\mathrm{R}_{\text {ARRAY }}$ ) determines the input span. The nominal differential voltage is $2 \mathrm{~V}_{\mathrm{pp}}$. The full-scale input span is given by equation 3 .

$$
\begin{equation*}
\text { Input Voltage Span = V(REFTS) }-\mathrm{V}(\text { REFBS }) \tag{3}
\end{equation*}
$$

Therefore, a full-scale input span is approximately 2 V when $[\mathrm{V}(\mathrm{REFTS})-\mathrm{V}($ REFBS $)]=2 \mathrm{~V}$. The external reference must provide approximately 4 mA for a $2-\mathrm{V}$ drop across the internal resistor array.

Figure 18 shows the flexibility in determining both the full-scale span of the analog input and where to center this voltage without degrading the typical performance.

## PRINCIPLES OF OPERATION

## dc considerations (continued)



Figure 18. TLC876 Reference Ranges

## ac considerations

The simplified diagram of Figure 17 shows that the reference terminals connect to a capacitor for one half of the clock period. The size of the capacitor is a function of the analog input voltage, therefore producing dynamic impedance changes at the reference inputs.

The external reference source must be able to maintain a low impedance over all frequencies of interest to provide the charge required by the capacitance. By supplying the requisite charge, the reference voltages remain relatively constant maintaining specified performance. For some reference configurations, voltage transients are present on the reference lines, especially during the falling edge of CLK. The reference must recover from the transients and settle to the desired level of accuracy prior to the rising edges of CLK.

Several useful reference configurations can be used depending on the application, desired level of accuracy, and cost tradeoffs. The simplest configuration, shown in Figure 19, utilizes a resistor divider to generate the reference voltages from the converters analog power supply. The $0.1 \mu \mathrm{~F}$ bypass capacitors reduce high frequency transients. The $10 \mu \mathrm{~F}$ capacitors reduce the impedances at the REFTF and REFBF terminals at lower frequencies; however, as input frequencies approach dc, the capacitors become ineffective, and small voltage deviations appear across the biasing resistors. This reference method maintains 10 -bit accuracy for input frequencies above approximately 200 Hz and 8 -bit accuracy applications for input frequencies above approximately 50 Hz .

PRINCIPLES OF OPERATION
ac considerations (continued)


NC - No connect
Figure 19. Low Cost Reference Circuit
The reference configuration in Figure 19 provides the lowest cost, but the disadvantages include reduced dc power supply rejection and reduced accuracy due to the variability of the internal and external resistors.
The force-sense reference connections can eliminate the voltage drops associated with the internal connections to the reference ladder. Figure 20 shows a circuit using a dual, rail-to-rail single-supply operational ampilifier. The operational amplifier should provide stable 3.6 V and 1.6 V reference voltages. Each half of the amplifier is compensated to drive $1 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ decoupling capacitors at the REFTF and REFBF terminals maintaining stability. The operational amplifiers are connected as voltage followers.
By connecting the operational amplifier feedback through the sense connections of the TLC876, the outputs of the operational amplifiers automatically adjust to compensate for the voltage drops that occur within the converter.


Figure 20. Kelvin Connection Reference Using an Operational Amplifier with Unlimited Capacitive Load Drive Capability

## PRINCIPLES OF OPERATION

## ac considerations (continued)

Figure 21 shows a circuit using a dual operational amplifier with unlimited capacitive load drive. The operational amplifier should provide stable 3.6 V and 1.6 V reference voltages for REFTF and REFBF, respectively. The amplifier must be able to maintain stability while driving unlimited capacitive loads, so the $0.1 \mu \mathrm{~F}$ capacitors C 1 and C 2 can connect directly to the outputs of the operational amplifiers, which reduces high frequency transients. Capacitors C3 and C4 shunt across the internal resistors of the force-sense connections and prevent instability. The stability of any operational amplifier used must be examined closely when driving capacitive loads.

$\dagger$ This device is $1 / 2$ of a TLV2442. The TLV2442 is a rail-to-rail output dual operational amplifier.

Figure 21. Kelvin Connection Reference Using an Operational Amplifier with Unlimited Capacitive Load Drive Capability

## PRINCIPLES OF OPERATION

## layout and decoupling

With high-frequency high-resolution converters, the layout and decoupling of the reference is critical. The actual voltage digitized by the TLC876 is relative to the reference voltages. In Figure 22, for example, the reference return and the bypass capacitors are connected to the shield of the incoming analog signal. Disturbances in the ground of the analog input, that are common mode to the REFTF, REFBF, and AIN terminals because of the common ground, are effectively removed by the TLC876 high common mode rejection. Also, these capacitors should be connected as close to reference terminals as possible.
High-frequency noise sources, $\mathrm{V}_{\mathrm{N} 1}$ and $\mathrm{V}_{\mathrm{N} 2}$, are shunted to ground by decoupling capacitors. Any voltage drops between the analog input ground and the reference bypassing points are treated as input signals by the converter using the reference inputs. Consequently, the reference decoupling capacitors should be connected to the same physical analog ground point used by the analog input voltage (see the grounding and layout rules section).


Figure 22. Recommended Bypassing For The Reference

## clock input

The clock input is buffered internally with an inverter powered from the DRV ${ }_{\text {DD }}$ terminal, which accommodates either 5-V or 3.3-V CMOS logic input signal swings with the input threshold for the CLK terminal nominally at $\mathrm{DRV}_{\mathrm{DD}} / 2$.
The internal pipelined architecture operates on both rising and falling edges of the input clock. To minimize duty cycle variations, the recommended logic family to drive the clock input is high-speed or advanced CMOS (HC/HCT, AC/ACT) logic. CMOS logic provides both symmetrical voltage threshold levels and sufficient rise and fall times to support 20 MSPS operation.

The power dissipated by the correction logic and output buffers is largely proportional to the clock frequency. Figure 8 illustrates this tradeoff between clock rates and a reduction in power consumption.

## PRINCIPLES OF OPERATION

## digital inputs and outputs

Each of the digital control inputs, $\overline{O E}$ and STBY, has an input buffer powered from the DRV ${ }_{D D}$ supply terminal. With $\mathrm{DRV}_{\mathrm{DD}}$ set to 5 V , all digital inputs readily interface with 5 V CMOS logic. Using lower voltage CMOS logic, $\mathrm{DRV}_{\mathrm{DD}}$ can be set to 3.3 V , lowering the nominal input threshold of all digital inputs to $(3.3 \mathrm{~V}) / 2=1.65 \mathrm{~V}$, typically.
The digital output format is straight binary. For example, Table 1 shows the output format for voltage levels of $\mathrm{V}($ REFTS $)=4 \mathrm{~V}$ and V (REFBS) $=2 \mathrm{~V}$.
A low power mode feature is provided such that when STBY is high and the clock is disabled, the static power of the TLC876 drops significantly (see electrical characteristics table).

Table 1. Output Data Format

| AIN VOLTAGE (APPROXIMATE) | THREE STATE | DATA |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| $>4 \mathrm{~V}$ | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 4 V | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 3 V | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 2 V | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| <2V | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| X | 1 | Z | Z | Z | Z | Z | Z | Z | Z | Z | Z |

## grounding and layout rules

Proper grounding and layout techniques are essential for achieving optimal performance. The analog and digital grounds on the TLC876 have been separated to optimize the management of return currents in a system. A printed circuit board (PCB) of at least 4 layers employing a ground plane and power planes should be used with the TLC876. The use of ground and power planes offers distinct advantages:

- Minimizes the loop area encompassed by a signal and its return path
- Minimizes the impedance associated with ground and power paths
- The inherent distributed capacitor formed by the power plane, PCB insulation, and ground plane

These characteristics produce a reduction of electromagnetic interference (EMI) and an overall improvement in performance.
A properly designed layout prevents noise from coupling onto the input signal. Digital signal traces should not run parallel with the input signal traces and should be routed away from the input circuitry. The separate analog and digital grounds should be joined together directly under the TLC876. A solid ground plane under the TLC876 is also acceptable if no significant currents are flowing in that portion of the ground plane under the device. The general rule for mixed signal layouts is that return currents from digital circuitry should not pass through or under critical analog circuitry. The system design should minimize the analog lead-in to reduce potential noise pickup.

## PRINCIPLES OF OPERATION

## digital outputs

The DRV ${ }_{\text {DD }}$ supply terminal powers each of the on-chip buffers for the output bits (D0-D9) and is a separate lead from $A V_{D D}$ or $D V_{D D}$. The output drivers are sized to drive a variety of logic families while minimizing the amount of glitch energy generated. A recommended fan-out of one keeps the capacitive load on the output data drivers below the specified 20 pF level.

For $\mathrm{DRV}_{\mathrm{DD}}=5 \mathrm{~V}$, the output signal swing can drive both high-speed CMOS and TTL logic families. For TTL, the on-chip output drivers are designed to support several of the high-speed TTL families (F, AS, S). For applications where the clock rate is below 20 MSPS, other TTL families are appropriate. For interfacing with lower voltage CMOS logic, the TLC876 sustains 20 MSPS operation with $\mathrm{DRV}_{\mathrm{DD}}=3.3 \mathrm{~V}$. Refer to logic family data sheets for compatibility with the TLC876 digital specifications.

- 10-Bit Resolution 20 MSPS Sampling Analog-to-Digital Converter (ADC)
- Power Dissipation . . . 107 mW Typ
- 5-V Single Supply Operation
- Differential Nonlinearity . . . $\pm 0.5$ LSB Typ
- No Missing Codes
- Power Down (Standby) Mode
- Three State Outputs
- Digital I/Os Compatible With 5-V or 3.3-V Logic
- Adjustable Reference Input
- 28-Terminal Small Outline Package (SOIC) or 28-Terminal Super Small Outline Package (SSOP)
- Pin Compatible With the Analog Devices AD876


## applications

- Communications
- Imaging Systems
- High-Speed DSP Front-End . . . SMJ320C6x


## description

The TLC876 is a CMOS, low-power, 10-bit, 20 MSPS analog-to-digital converter (ADC). The speed, resolution, and single-supply operation are suited for military applications in video, imaging, high-speed acquisition, and communications. The low-power and single-supply operation satisfy requirements for high-speed portable applications. The speed and resolution ideally suit charge-coupled device (CCD) input systems such as electronic still cameras. A multistage pipelined architecture with output error correction logic provides for no missing codes over the full operating temperature range. Force and sense connections to the reference inputs provide a more accurate internal reference voltage to the reference resistor string.
A standby mode of operation reduces the power to typically 15 mW . The digital I/O interfaces to either $5-\mathrm{V}$ or $3.3-\mathrm{V}$ logic and the digital output terminals can be placed in a high-impedance state. The format of the output data is straight binary coding.
A pipelined multistaged architecture achieves a high sample rate with low power consumption. The TLC876 distributes the conversion over several smaller ADC sub-blocks, refining the conversion with progressively higher accuracy as the device passes the results from stage to stage. This distributed conversion requires a small fraction of the 1023 comparators used in a traditional flash ADC. A sample-and-hold amplifier (SHA) within each of the stages permits the first stage to operate on a new input sample while the second through the fifth stages operate on the four preceding samples.
The TLC876M is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The target release timeframe for the TLC876M is estimated to be during the second half of 1998.

10-BIT 20 MSPS PARALLEL OUTPUT CMOS
ANALOG-TO-DIGITAL CONVERTER
SGLS105 - DECEMBER 1997

## equivalent input and output circuits



AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |  |
| :---: | :---: | :---: |
|  | SMALL <br> OUTLINE <br> (DW) | SUPER SMALL <br> OUTINE <br> (DB) |
|  | TLC876MDW | TLC876MDB |

functional block diagram

$\dagger$ Sample and hold amplifier
Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| AGND | 1,19 |  | Analog ground |
| AIN | 27 | 1 | Analog input |
| $\mathrm{AV}_{\mathrm{DD}}$ | 28 |  | 5-V analog supply |
| CLK | 15 | 1 | Clock input |
| CML | 26 | 0 | Bypass for an internal bias point. Typically a $0.1 \mu \mathrm{~F}$ capacitor minimum is connected from this terminal to ground. |
| DGND | 14, 20 |  | Digital ground |
| DV ${ }_{\text {DD }}$ | 18 |  | 5-V digital supply |
| DRV的 | 2 |  | 3.3-V/5-V digital supply. Supply for digital input and output buffers. |
| DRGND | 13 |  | 3.3-V/5-V digital ground. Ground for digital input and output buffers. |
| D0-D9 | 3-12 | 0 | Digital data out. D0:LSB, D9:MSB |
| $\overline{\text { OE }}$ | 16 | 1 | Output enable. When $\overline{\mathrm{OE}}=$ low or NC , the device is in normal operating mode. When $\overline{\mathrm{OE}}=$ high, D0-D9 are high impedance. |
| REFBF | 24 | 1 | Reference bottom force |
| REFBS | 25 | 1 | Reference bottom sense |
| REFTF | 22 | 1 | Reference top force |
| REFTS | 21 | 1 | Reference top sense |
| STBY | 17 | 1 | Standby enable. When STBY = low or NC, the device is in normal operating mode. When STBY = high, the device is in standby mode. |

- 10-Bit Resolution A/D Converter
- Microprocessor Peripheral or Standalone Operation
- On-Chip 12-Channel Analog Multiplexer
- Built-In Self-Test Mode
- Software-Controllable Sample-and-Hold Function
- Total Unadjusted Error . . . $\pm 1$ LSB Max
- Pinout and Control Signals Compatible With TLC540 and TLC549 Families of 8-Bit A/D Converters
- CMOS Technology

| PARAMETER | VALUE |
| :--- | :---: |
| Channel Acquisition Sample Time | $5.5 \mu \mathrm{~s}$ |
| Conversion Time (Max) | $21 \mu \mathrm{~s}$ |
| Samples Per Second (Max) | $32 \times 10^{3}$ |
| Power Dissipation (Max) | 6 mW |

## description

The TLC1541 is a CMOS A/D converter built around a 10-bit switched-capacitor successiveapproximation A/D converter. The device is designed for serial interface to a microprocessor or peripheral using a 3 -state output with up to four control inputs (including independent SYSTEM CLOCK, I/O CLOCK, chip select [ $\overline{\mathrm{CS}}]$, and ADDRESS INPUT). A $2.1-\mathrm{MHz}$ system clock for the TLC1541, with a design that includes simultaneous read/write operation, allows highspeed data transfers and sample rates up to 32258 samples per second. In addition to the high-speed converter and versatile control logic, there is an on-chip, 12 -channel analog multiplexer that can be used to sample any one of 11 inputs or an internal self-test voltage and a sample-andhold function that operates automatically.

DW OR N PACKAGE
(TOP VIEW)

| INPUT A0 [ 1 | ${ }_{1} \mathrm{U}_{20}$ | $\mathrm{V}_{\mathrm{CC}}$ |
| :---: | :---: | :---: |
| INPUT A1 [ 2 | $2 \quad 19$ | SYSTEM CLOCK |
| INPUT A2 [3 | 318 | I/O CLOCK |
| INPUT A3 [4 | $4 \quad 17$ | ADDRESS INPUT |
| InPUT A4 [5 | 516 | DATA OUT |
| INPUT A5 6 | $6 \quad 15$ | $\overline{\text { CS }}$ |
| INPUT A6 [ 7 | $7 \quad 14$ | REF+ |
| INPUT A7 8 | $8 \quad 13$ | REF- |
| INPUT A8 [ 9 | $9 \quad 12$ | INPUT A10 |
| GND 10 | $10 \quad 11$ | Input A9 |

fN PACKAGE (TOP VIEW)


| AVAILABLE OPTIONS |  |  |  |
| :---: | :---: | :---: | :---: |
|  | TA $_{\mathbf{A}}$ | PACKAGE |  |
|  | SMALL <br> OUTLINE <br> (DW) | PLASTIC CHIP <br> CARRIER <br> (FN) | PLASTIC <br> DIP <br> (N) |
|  | TLC1541CDW | TLC1541CFN | TLC1541CN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC1541IDW | TLC1541IFN | TLC1541IN |

## TLC1541

## 10-BIT ANALOG-TO-DIGITAL CONVERTER

WITH SERIAL CONTROL AND 11 INPUTS
SLAS073C - DECEMBER 1995 - REVISED AUGUST 1996

## description (continued)

The converters incorporated in the TLC1541 feature differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and analog circuitry isolation from logic and supply noises. A totally switched-capacitor design allows low-error conversion in $21 \mu$ s over the full operating temperature range.

The TLC1541 is available in DW, FN, and N packages. The C-suffix versions are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The I-suffix versions are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

## functional block diagram



## typical equivalent inputs

| INPUT CIRCUIT IMPEDANCE DURING SAMPLING MODE $\begin{aligned} & \mathrm{C}_{\mathrm{i}}=60 \mathrm{pF} \text { TYP } \\ & \text { (equivalent input } \\ & \text { capacitance) } \end{aligned}$ | INPUT CIRCUIT IMPEDANCE DURING HOLD MODE |
| :---: | :---: |

operating sequence


NOTES: A. The conversion cycle, which requires 44 system clock periods, initiates on the tenth falling edge of the $\mathrm{I} / \mathrm{O}$ clock after $\overline{\mathrm{CS}}$ goes low for the channel whose address exists in memory at that time. When $\overline{\mathrm{CS}}$ is kept low during conversion, the I/O clock must remain low for at least 44 system clock cycles to allow the conversion to complete.
B. The most significant bit (MSB) is automatically placed on the DATA OUT bus after $\overline{\mathrm{CS}}$ is brought low. The remaining nine bits (A8-A0) clock out on the first nine I/O clock falling edges.
C. To minimize errors caused by noise at the $\overline{\mathrm{CS}}$ input, the internal circuitry waits for three system clock cycles (or less) after a chip-select falling edge is detected before responding to control input signals. Therefore, no attempt should be made to clock-in address data until the minimum chip-select setup time elapses.
absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\boldsymbol{\dagger}$
Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) ...................................................................... 6.5 V


Peak input current (any input) . ...................................................................... $\pm 10 \mathrm{~mA}$
Peak total input current (all inputs) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 30 \mathrm{~mA}$
 I suffix .............................................. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Case temperature for 10 seconds, $\mathrm{T}_{\mathrm{C}}$ : FN package ................................................ $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from the case for 10 seconds: DW or N package $\ldots . . \ldots . . .260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to digital ground with REF- and GND wired together (unless otherwise noted).

## TLC1541

## 10-BIT ANALOG-TO-DIGITAL CONVERTER

WITH SERIAL CONTROL AND 11 INPUTS
SLAS073C - DECEMBER 1995 - REVISED AUGUST 1996

## recommended operating conditions



NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (1111111111), while input voltages less than that applied to REF - convert as all zeros ( 0000000000 ). For proper operation, REF + voltage must be at least 1 V higher than REF-voltage. Also, the total unadjusted error may increase as this differential reference voltage falls below 4.75 V .
3. To minimize errors caused by noise at the chip select input, the internal circuitry waits for three system clock cycles (or less) after a chip select falling edge is detected before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum chip select setup time elapses.
4. The amount of time required for the clock input signal to fall from $V_{I H} \min$ to $V_{I L}$ max or to rise from $V_{I L}$ max to $V_{I H}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $2 \mu$ s for remote data acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating temperature range,
$\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }}=4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }(I / O)}=1.1 \mathrm{MHz}, \mathrm{f}_{\text {clock }}(\mathrm{SYS})=2.1 \mathrm{MHz}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage (terminal 16) |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \quad \mathrm{IOH}=360 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}, \quad \mathrm{l} \mathrm{OL}^{2}=3.2 \mathrm{~mA}$ |  | 0.4 | V |
| loz | High-impedance-state output current |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}, \quad \overline{\mathrm{CS}}$ at $\mathrm{V}_{\text {CC }}$ |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0, \quad \overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  | -10 |  |
| IIH | High-level input current |  | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ | 0.005 | 2.5 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $V_{1}=0$ | -0.005 | -2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current |  | $\overline{\mathrm{CS}}$ at 0 V | 1.2 | 2.5 | mA |
|  | Selected channel leakage current |  | Selected channel at $\mathrm{V}_{\mathrm{CC}}$, Unselected channel at 0 V | 0.4 | 1 | $\mu \mathrm{A}$ |
|  |  |  | Selected channel at 0 V , Unselected channel at $V_{C C}$ | -0.4 | -1 |  |
| ICC + Iref | Supply and reference current |  | $\mathrm{V}_{\text {ref }+}=\mathrm{V}_{\mathrm{CC}}, \overline{\mathrm{CS}}$ at 0 V | 1.3 | 3 | mA |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance | Analog inputs |  | 7 | 55 | pF |
|  |  | Control inputs |  | 5 | 15 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }_{+}}=4.75 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\text {clock }}(\mathrm{I} / 0)=1.1 \mathrm{MHz}, \mathrm{f}_{\text {clock }}(\mathrm{SYS})=2.1 \mathrm{MHz}$

| PARAMETER | TEST CONDITIONS | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $E_{L} \quad$ Linearity error | See Note 5 | $\pm 1$ | LSB |
| EZS Zero-scale error | See Notes 2 and 6 | $\pm 1$ | LSB |
| EFS Full-scale error | See Notes 2 and 6 | $\pm 1$ | LSB |
| ET Total unadjusted error | See Note 7 | $\pm 1$ | LSB |
| Self-test output code | Input A11 address = 1011 (see Note 8) | 0111110100 1000001100 <br> $(500)$ $(524)$ |  |
| $\mathrm{t}_{\text {conv }}$ Conversion time |  | 21 | $\mu \mathrm{s}$ |
| Total access and conversion time |  | 31 | $\mu \mathrm{s}$ |
| Channel acquisition time (sample cycle) | See Operating Sequence | 6 | I/O clock cycles |
|   <br> $t_{v}$ Time output data remains valid after I/O <br> CLOCK $\downarrow$  |  | 10 | ns |
| $\mathrm{t}_{\mathrm{d}} \quad$ Delay time, I/O CLOCK $\downarrow$ to DATA OUT valid |  | 400 | ns |
| $\mathrm{t}_{\text {en }} \quad$ Output enable time |  | 150 | ns |
| $\mathrm{t}_{\text {dis }} \quad$ Output disable time | See Figure 1 | 150 | ns |
| $\mathrm{tr}_{r}$ (bus) Data bus rise time |  | 300 | ns |
| $\mathrm{t}_{\mathrm{f} \text { (bus) }}$ Data bus fall time |  | 300 | ns |

NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (1111111111), while input voltages less than that applied to REF - convert as all zeros (0000000000). For proper operation, REF + voltage must be at least 1 V higher than REF-voltage. Also, the total unadjusted error may increase as this differential reference voltage falls below 4.75 V .
5. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
6. Zero-scale error is the difference between 0000000000 and the converted output for zero input voltage; full-scale error is the difference between 1111111111 and the converted output for full-scale input voltage.
7. Total unadjusted error includes linearity, zero-scale, and full-scale errors.
8. Both the input address and the output codes are expressed in positive logic. The A11 analog input signal is internally generated and used for test purposes.

PARAMETER MEASUREMENT INFORMATION


VOLTAGE WAVEFORMS FOR ENABLE AND DISABLE TIMES


NOTES: A. $C_{L}=50 \mathrm{pF}$
B. $t_{\text {en }}=t_{P} Z H$ or $t_{P Z L}$ and $t_{d i s}=t_{p H Z}$ or tpLZ.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

Figure 1. Load Circuits and Voltage Waveforms

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 2, the time required to charge the analog input capacitance from 0 V to $V_{S}$ within $1 / 2$ LSB can be derived as follows:
The capacitance charging voltage is given by

$$
\begin{equation*}
V_{C}=V_{S}\left(1-e^{-t_{C} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 2048\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time ( $\left(\mathrm{t}_{\mathrm{c}}\right)$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 2048\right)=V_{S}\left(1-e^{-t_{\mathrm{C}} / R_{\mathrm{t}} \mathrm{C}_{\mathrm{i}}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\mathrm{R}_{\mathrm{t}} \times \mathrm{C}_{\mathrm{i}} \times \ln (2048) \tag{4}
\end{equation*}
$$

Therefore, with the values given, the time for the analog input signal to settle is

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\left(\mathrm{R}_{\mathrm{S}}+1 \mathrm{k} \Omega\right) \times 55 \mathrm{pF} \times \ln (2048) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$\begin{aligned} & \mathbf{V}_{\mathbf{I}}=\text { Input Voltage at INPUT AO-A10 } \\ & \mathbf{V}_{\mathbf{S}}=\text { External Driving Source Voltage } \\ & \mathbf{R}_{\mathbf{S}}=\text { Source Resistance } \\ & \mathbf{r}_{\mathbf{i}}=\text { Input Resistance } \\ & \mathbf{C}_{\mathbf{i}}=\text { Input Capacitance }\end{aligned}$
† Driving source requirements:

- Noise and distortion levels for the source must be at least
equivalent to the resolution of the converter.
- $\mathbf{R}_{\mathbf{S}}$ must be real at the input frequency.

Figure 2. Equivalent Input Circuit Including the Driving Source

## PRINCIPLES OF OPERATION

The TLC1541 is a complete data acquisition system on a single chip. The device includes such functions as sample and hold, 10 -bit $\mathrm{A} / \mathrm{D}$ converter, data and control registers, and control logic. For flexibility and access speed, there are four control inputs: chip select ( $\overline{\mathrm{CS}}$ ), address input, I/O clock, and system clock. These control inputs and a TTL-compatible, 3 -state output are intended for serial communications with a microprocessor or microcomputer. The TLC1541 can complete conversions in a maximum of $21 \mu \mathrm{~s}$, while complete input-conversion output cycles can be repeated at a maximum of $31 \mu \mathrm{~s}$.
The system and I/O clocks are normally used independently and do not require any special speed or phase relationships between them. This independence simplifies the hardware and software control tasks for the device. Once a clock signal within the specification range is applied to the SYSTEM CLOCK input, the control hardware and software need only be concerned with addressing the desired analog channel, reading the previous conversion result, and starting the conversion by using I/O CLOCK. SYSTEM CLOCK drives the conversion-crunching circuitry so that the control hardware and software need not be concerned with this task.
When $\overline{C S}$ is high, DATA OUT is in a 3 -state condition and ADDRESS INPUT and I/O CLOCK are disabled. This feature allows each of these terminals, with the exception of the $\overline{\mathrm{CS}}$ terminal, to share a control logic point with its counterpart terminals on additional A/D devices when using additional TLC1541 devices. In this way, the above feature serves to minimize the required control logic terminals when using multiple $A / D$ devices.
The control sequence has been designed to minimize the time and effort required to initiate conversion and obtain the conversion result. A normal control sequence is:

1. $\overline{\mathrm{CS}}$ is brought low. To minimize errors caused by noise at the $\overline{\mathrm{CS}}$ input, the internal circuitry waits for two rising edges and then a falling edge of SYSTEM CLOCK after a low $\overline{\mathrm{CS}}$ transition before recognizing the low transition. This technique protects the device against noise when the device is used in a noisy environment. The MSB of the previous conversion result automatically appears on DATA OUT.
2. A new positive-logic multiplexer address shifts in on the first four rising edges of I/O CLOCK. The MSB of the address shifts in first. The negative edges of these four I/O clock pulses shift out the second, third, fourth, and fifth most-significant bits of the previous conversion result. The on-chip sample-and-hold begins sampling the newly addressed analog input after the fourth falling edge. The sampling operation basically involves the charging of internal capacitors to the level of the analog input voltage.
3. Five clock cycles are then applied to the I/O CLOCK, and the sixth, seventh, eighth, ninth, and tenth conversion bits shift out on the negative edges of these clock cycles.
4. The final tenth-clock cycle is applied to the I/O CLOCK. The falling edge of this clock cycle completes the analog sampling process and initiates the hold function. Conversion is then performed during the next 44 system clock cycles. After this final I/O clock cycle, CS must go high or the I/O CLOCK must remain low for at least 44 system-clock cycles to allow for the conversion function.
$\overline{\mathrm{CS}}$ can be kept low during periods of multiple conversion. When keeping $\overline{\mathrm{CS}}$ low during periods of multiple conversion, special care must be exercised to prevent noise glitches on I/O CLOCK. When glitches occur on I/O CLOCK, the I/O sequence between the microprocessor/controller and the device loses synchronization. Also, when $\overline{\mathrm{CS}}$ goes high, it must remain high until the end of the conversion. Otherwise, a valid falling edge of $\overline{\mathrm{CS}}$ causes a reset condition, which aborts the conversion in progress.
A new conversion may be started and the ongoing conversion simultaneously aborted by performing steps 1 through 4 before the 44 system-clock cycles occur. Such action yields the conversion result of the previous conversion and not the ongoing conversion.

## TLC1541

## 10-BIT ANALOG-TO-DIGITAL CONVERTER

WITH SERIAL CONTROL AND 11 INPUTS
SLAS073C - DECEMBER 1995 - REVISED AUGUST 1996

## PRINCIPLES OF OPERATION

It is possible to connect SYSTEM CLOCK and I/O CLOCK together in special situations in which controlling-circuitry points must be minimized. In this case, the following special points must be considered in addition to the requirements of the normal control sequence previously described.

1. This device requires the first two clocks to recognize that $\overline{\mathrm{CS}}$ is at a valid low level when the common clock signal is used as an I/O CLOCK. When $\overline{\mathrm{CS}}$ is recognized by the device to be at a high level, the common clock signal is used for the conversion clock also.
2. A low $\overline{\mathrm{CS}}$ must be recognized before the I/O CLOCK can shift in an analog channel address. The device recognizes a $\overline{C S}$ transition when the SYSTEM CLOCK terminal receives two positive edges and then a negative edge. For this reason, after a $\overline{C S}$ negative edge, the first two clock cycles do not shift in the address. Also, upon shifting in the address, $\overline{\mathrm{CS}}$ must be raised after the tenth valid ( 12 total) I/O CLOCK. Otherwise, additional common-clock cycles are recognized as I/O CLOCK cycles and shift in an erroneous address.
For certain applications, such as strobing applications, it is necessary to start conversion at a specific point in time. This device accommodates these applications. Although the on-chip sample-and-hold begins sampling upon the negative edge of the fourth valid I/O CLOCK cycle, the hold function does not initiate until the negative edge of the tenth valid I/O CLOCK cycle. Thus, the control circuitry can leave the I/O CLOCK signal in its high state during the tenth valid I/O CLOCK cycle until the moment at which the analog signal must be converted. The TLC1541 continues sampling the analog input until the eighth valid falling edge of the I/O CLOCK. The control circuitry or software then immediately lowers the I/O CLOCK signal and holds the analog signal at the desired point in time and starts the conversion.

- 10-Bit Resolution A/D Converter
- 11 Analog Input Channels
- Three Built-In Self-Test Modes
- Inherent Sample-and-Hold Function
- Total Unadjusted Error . . . $\pm 1$ LSB Max
- On-Chip System Clock
- End-of-Conversion (EOC) Output
- Terminal Compatible With TLC542
- CMOS Technology


## description

The TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, and TLC1543Q are CMOS 10-bit switched-capacitor successive-approximation analog-to-digital converters. These devices have three inputs and a 3 -state output [chip select ( $\overline{\mathrm{CS}}$ ), input-output clock (//O CLOCK), address input (ADDRESS), and data output (DATA OUT)] that provide a direct 4-wire interface to the serial port of a host processor. These devices allow high-speed data transfers from the host.
In addition to a high-speed A/D converter and versatile control capability, these devices have an on-chip 14-channel multiplexer that can select any one of 11 analog inputs or any one of three internal self-test voltages. The sample-and-hold function is automatic. At the end of A/D conversion, the end-of-conversion (EOC) output goes high to indicate that conversion is complete. The converter incorporated in the devices features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating free-air temperature range.

DB, J, DW, OR N PACKAGE (TOP VIEW)

| A0 ${ }_{1}$ | $\mathrm{U}_{20}$ | $\mathrm{v}_{\mathrm{cc}}$ |
| :---: | :---: | :---: |
| A1 2 | 19 | EOC |
| A2 3 | 18 | I/O CLOCK |
| A3 4 | 17 | $]$ ADDRESS |
| A4 5 | 16 | 1 data out |
| A5 |  | 万CS |
| A6 |  | REF+ |
| A7 8 | 13 | REF- |
| A8 9 | 12 | A10 |
| GND 10 |  |  |

FK OR FN PACKAGE (TOP VIEW)


TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, TLC1543Q 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS

| AVAILABLE OPTIONS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | PACKAGE |  |  |  |  |  |
|  | SMALL OUTLINE (DB) | SMALL OUTLINE (DW) | CHIP CARRIER <br> (FN) | PLASTIC DIP <br> ( N ) | CHIP CARRIER <br> (FK) | CERAMIC DIP (J) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |  | TLC1542CDW | TLC1542CFN | TLC1542CN |  |  |
|  | TLC1543CDB | TLC1543CDW | TLC1543CFN | TLC1543CN |  |  |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | TLC1542IDW | TLC1542IFN | TLC1542IN |  |  |
|  | TLC1543IDB | TLC15431DW | TLC1543IFN | TLC1543IN |  |  |
| $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | TLC1542QDW | TLC1542QFN | TLC1542QN |  |  |
|  |  | TLC1543QDW | TLC1543QFN | TLC1543QN |  |  |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  |  |  |  | TLC1542MFK | TLC1542MJ |

functional block diagram

typical equivalent inputs

| INPUT CIRCUIT IMPEDANCE DURING SAMPLING MODE <br> $\mathrm{C}_{\mathbf{i}}=\mathbf{6 0 \mathrm { pF } \text { TYP }}$ (equivalent input capacitance) | INPUT CIRCUIT IMPEDANCE DURING HOLD MODE |
| :---: | :---: |

Terminal Functions

| TERMINAL |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| ADDRESS | 17 | 1 | Serial address input. A 4-bit serial address selects the desired analog input or test voltage that is to be converted next. The address data is presented with the MSB first and shifts in on the first four rising edges of $1 / O$ CLOCK. After the four address bits have been read into the address register, this input is ignored for the remainder of the current conversion period. |
| A0-A10 | 1-9, 11, 12 | 1 | Analog signal inputs. The 11 analog inputs are applied to these terminals and are internally multiplexed. The driving source impedance should be less than or equal to $1 \mathrm{k} \Omega$. |
| $\overline{\mathrm{CS}}$ | 15 | 1 | Chip select. A high-to-low transition on this input resets the internal counters and controls and enables DATA OUT, ADDRESS, and I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock. A low-to-high transition disables ADDRESS and I/O CLOCK within a setup time plus two falling edges of the internal system clock. |
| DATA OUT | 16 | 0 | The 3-state serial output for the A/D conversion result. This output is in the high-impedance state when $\overline{\mathrm{CS}}$ is high and active when $\overline{\mathrm{CS}}$ is low. With a valid chip select, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB value of the previous conversion result. The next falling edge of I/O CLOCK drives this output to the logic level corresponding to the next most significant bit, and the remaining bits shift out in order with the LSB appearing on the ninth falling edge of I/O CLOCK. On the tenth falling edge of I/O CLOCK, DATA OUT is driven to a low logic level so that serial interface data transfers of more than ten clocks produce zeroes as the unused LSBs. |
| EOC | 19 | 0 | End of conversion. This output goes from a high to a low logic level on the trailing edge of the tenth I/O CLOCK and remains low until the conversion is complete and data are ready for transfer. |
| GND | 10 | 1 | The ground return terminal for the internal circuitry. Unless otherwise noted, all voltage measurements are with respect to this terminal. |
| I/O CLOCK | 18 | 1 | Input/output clock. This terminal receives the serial I/O CLOCK input and performs the following four functions: <br> 1) It clocks the four input address bits into the address register on the first four rising edges of the I/O CLOCK with the multiplex address available after the fourth rising edge. <br> 2) On the fourth falling edge of I/O CLOCK, the analog input voltage on the selected multiplex input begins charging the capacitor array and continues to do so until the tenth falling edge of I/O CLOCK. <br> 3) It shifts the nine remaining bits of the previous conversion data out on DATA OUT. <br> 4) It transfers control of the conversion to the internal state controller on the falling edge of the tenth clock. |
| REF + | 14 | 1 | The upper reference voltage value (nominally $\mathrm{V}_{\mathrm{CC}}$ ) is applied to this terminal. The maximum input voltage range is determined by the difference between the voltage applied to this terminal and the voltage applied to the REF- terminal. |
| REF- | 13 | 1 | The lower reference voltage value (nominally ground) is applied to this terminal. |
| $\mathrm{V}_{\mathrm{CC}}$ | 20 | 1 | Positive supply voltage |

## detailed description

With chip select ( $\overline{\mathrm{CS}}$ ) inactive (high), the ADDRESS and I/O CLOCK inputs are initially disabled and DATA OUT is in the high-impedance state. When the serial interface takes $\overline{\mathrm{CS}}$ active (low), the conversion sequence begins with the enabling of I/O CLOCK and ADDRESS and the removal of DATA OUT from the high-impedance state. The serial interface then provides the 4-bit channel address to ADDRESS and the I/O CLOCK sequence to I/O CLOCK. During this transfer, the serial interface also receives the previous conversion result from DATA OUT. I/O CLOCK receives an input sequence that is between 10 and 16 clocks long from the host serial interface. The first four I/O clocks load the address register with the 4 -bit address on ADDRESS, selecting the desired analog channel, and the next six clocks providing the control timing for sampling the analog input.

# TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, TLC1543Q 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> <br> SLASO52D - MARCH 1992 - APRIL 1996 

 <br> <br> SLASO52D - MARCH 1992 - APRIL 1996}

## detailed description (continued)

There are six basic serial-interface timing modes that can be used with the device. These modes are determined by the speed of I/O CLOCK and the operation of $\overline{\mathrm{CS}}$ as shown in Table 1. These modes are (1) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between conversion cycles, (2) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (3) a fast mode with an 11- to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between conversion cycles, (4) a fast mode with a 16 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (5) a slow mode with an 11 - to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between conversion cycles, and (6) a slow mode with a 16 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously.
The MSB of the previous conversion appears at DATA OUT on the falling edge of $\overline{\mathrm{CS}}$ in mode 1 , mode 3 , and mode 5, on the rising edge of EOC in mode 2 and mode 4, and following the sixteenth clock falling edge in mode 6. The remaining nine bits are shifted out on the next nine falling edges of I/O CLOCK. Ten bits of data are transmitted to the host-serial interface through DATA OUT. The number of serial clock pulses used also depends on the mode of operation, but a minimum of ten clock pulses is required for conversion to begin. On the tenth clock falling edge, the EOC output goes low and returns to the high logic level when conversion is complete and the result can be read by the host. Also, on the tenth clock falling edge, the internal logic takes DATA OUT low to ensure that the remaining bit values are zero when the I/O CLOCK transfer is more than ten clocks long.
Table 1 lists the operational modes with respect to the state of $\overline{\mathrm{CS}}$, the number of I/O serial transfer clocks that can be used, and the timing edge on which the MSB of the previous conversion appears at the output.

Table 1. Mode Operation

| MODES |  | $\overline{\text { CS }}$ | NO. OF <br> I/O CLOCKS | MSB AT DATA OUT $\dagger$ | TIMING <br> DIAGRAM |
| :--- | :--- | :--- | :---: | :--- | :--- |
| Fast Modes | Mode 1 | High between conversion cycies | 10 | $\overline{\mathrm{CS}}$ faling edge | Figure 9 |
|  | Mode 2 | Low continuously | 10 | EOC rising edge | Figure 10 |
|  | Mode 3 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 11 |
|  | Mode 4 | Low continuously | $16 \ddagger$ | EOC rising edge | Figure 12 |
| Slow Modes | Mode 5 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 13 |
|  | Mode 6 | Low continuously | $16 \ddagger$ | 16 th clock falling edge | Figure 14 |

$\dagger$ These edges also initiate serial-interface communication.
$\ddagger$ No more than 16 clocks should be used.

## fast modes

The device is in a fast mode when the serial I/O CLOCK data transfer is completed before the conversion is completed. With a 10 -clock serial transfer, the device can only run in a fast mode since a conversion does not begin until the falling edge of the tenth I/O CLOCK.

## mode 1: fast mode, $\overline{C S}$ inactive (high) between conversion cycles, 10-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is inactive (high) between serial I/O CLOCK transfers and each transfer is ten clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

## mode 2: fast mode, $\overline{C S}$ active (low) continuously, 10-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is active (low) between serial I/O CLOCK transfers and each transfer is ten clocks long. After the initial conversion cycle, $\overline{C S}$ is held active (low) for subsequent conversions; the rising edge of EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the previous conversion to appear immediately on this output.
mode 3: fast mode, $\overline{C S}$ inactive (high) between conversion cycles, 11- to 16-clock transfer
In this mode, $\overline{C S}$ is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{\mathrm{CS}}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

## mode 4: fast mode, $\overline{C S}$ active (low) continuously, 16-clock transfer

In this mode, $\overline{C S}$ is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions; the rising edge of EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the previous conversion to appear immediately on this output.

## slow modes

In a slow mode, the conversion is completed before the serial I/O CLOCK data transfer is completed. A slow mode requires a minimum 11-clock transfer into I/O CLOCK, and the rising edge of the eleventh clock must occur before the conversion period is complete; otherwise, the device loses synchronization with the host-serial interface and $\overline{\mathrm{CS}}$ has to be toggled to initialize the system. The eleventh rising edge of the I/O CLOCK must occur within $9.5 \mu \mathrm{~s}$ after the tenth I/O clock falling edge.
mode 5: slow mode, $\overline{C S}$ inactive (high) between conversion cycles, 11-to 16-clock transfer
In this mode, $\overline{C S}$ is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

## mode 6: slow mode, $\overline{C S}$ active (low) continuously, 16-clock transfer

In this mode, $\overline{C S}$ is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. The falling edge of the sixteenth I/O CLOCK then begins each sequence by removing DATA OUT from the low state, allowing the MSB of the previous conversion to appear immediately at DATA OUT. The device is then ready for the next 16 -clock transfer initiated by the serial interface.

## address bits

The 4-bit analog channel-select address for the next conversion cycle is presented to the ADDRESS terminal (MSB first) and is clocked into the address register on the first four leading edges of I/O CLOCK. This address selects one of 14 inputs (11 analog inputs or three internal test inputs).

## analog inputs and test modes

The 11 analog inputs and the three internal test inputs are selected by the 14-channel multiplexer according to the input address as shown in Tables 2 and 3. The input multiplexer is a break-before-make type to reduce input-to-input noise injection resulting from channel switching.
Sampling of the analog input starts on the falling edge of the fourth I/O CLOCK, and sampling continues for six I/O CLOCK periods. The sample is held on the falling edge of the tenth I/O CLOCK. The three test inputs are applied to the multiplexer, sampled, and converted in the same manner as the external analog inputs.

## analog inputs and test modes (continued)

Table 2. Analog-Channel-Select Address

| ANALOG INPUT <br> SELECTED | VALUE SHIFTED INTO <br> ADDRESS INPUT |  |
| :---: | :---: | :---: |
|  | BINARY | HEX |
| A0 | 0000 | 0 |
| A1 | 0001 | 1 |
| A2 | 0010 | 2 |
| A3 | 0011 | 3 |
| A4 | 0100 | 4 |
| A5 | 0101 | 5 |
| A6 | 0110 | 6 |
| A7 | 0111 | 7 |
| A8 | 1000 | 8 |
| A9 | 1001 | 9 |
| A10 | 1010 | A |

Table 3. Test-Mode-Select Address

| INTERNAL <br> SELF-TEST <br> VOLTAGE <br> SELECTED $\dagger$ | VALUE SHIFTED INTO <br> ADDRESS INPUT |  | OUTPUT RESULT (HEX) $\ddagger$ |
| :---: | :---: | :---: | :---: |
|  | BINARY | HEX |  |
| $\frac{V_{\text {ref }+}-V_{\text {ref }-}}{2}$ | 1011 | B | 200 |
| $\mathrm{~V}_{\text {ref- }}$ | 1100 | C | 000 |
| $V_{\text {ref+ }}$ | 1101 | D | 3 FF |

$\dagger \mathrm{V}_{\text {ref+ }}$ is the voltage applied to the REF+ input, and $\mathrm{V}_{\text {ref- }}$ is the voltage applied to the REFinput.
$\ddagger$ The output results shown are the ideal values and vary with the reference stability and with internal offsets.

## converter and analog input

The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the $\mathrm{S}_{\mathrm{C}}$ switch and all $\mathrm{S}_{\mathrm{T}}$ switches simultaneously. This action charges all the capacitors to the input voltage.
In the next phase of the conversion process, all $\mathrm{S}_{\mathrm{T}}$ and $\mathrm{S}_{\mathrm{C}}$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF-) voltage. In the switching sequence, ten capacitors are examined separately until all ten bits are identified and then the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight =512). Node 512 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF-. If the voltage at the summing node is greater than the trip point of the threshold detector (approximately one-half $\mathrm{V}_{\mathrm{CC}}$ ), a 0 bit is placed in the output register and the 512 -weight capacitor is switched to REF-: If the voltage at the summing node is less than the trip point of the threshold detector, a 1 bit is placed in the register and the 512 -weight capacitor remains connected to REF + through the remainder of the successive-approximation process. The process is repeated for the 256 -weight capacitor, the 128 -weight capacitor, and so forth down the line until all bits are counted.

## converter and analog input (continued)

With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to count and weigh the bits from MSB to LSB.


Figure 1. Simplified Model of the Successive-Approximation System

## chip-select operation

The trailing edge of $\overline{C S}$ starts all modes of operation, and $\overline{C S}$ can abort a conversion sequence in any mode. A high-to-low transition on $\overline{C S}$ within the specified time during an ongoing cycle aborts the cycle, and the device returns to the initial state (the contents of the output data register remain at the previous conversion result). Exercise care to prevent $\overline{\mathrm{CS}}$ from being taken low close to completion of conversion because the output data can be corrupted.

## reference voltage inputs

There are two reference inputs used with the device: REF + and REF-. These voltage values establish the upper and lower limits of the analog input to produce a full-scale and zero reading respectively. The values of REF + , REF-, and the analog input should not exceed the positive supply or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF + and at zero when the input signal is equal to or lower than REF-.

## TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, TLC1543Q 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLAS052D - MARCH 1992 - APRIL 1996

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) |  | -0.5 V to 6.5 V |
| :---: | :---: | :---: |
| Input voltage range, $\mathrm{V}_{1}$ |  | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Output voltage range, $\mathrm{V}_{\mathrm{O}}$ |  | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Positive reference voltage, $\mathrm{V}_{\text {ref }+}$ |  | $\mathrm{V}_{\mathrm{CC}}+0.1 \mathrm{~V}$ |
| Negative reference voltage, $\mathrm{V}_{\text {ref- }}$ |  | -0.1 V |
| Peak input current (any input) |  | $\pm 20 \mathrm{~mA}$ |
| Peak total input current (all inputs) |  | $\pm 30 \mathrm{~mA}$ |
| Operating free-air temperature range, $T_{A}$ : | TLC1542C, TLC1543C | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
|  | TLC1542I, TLC15431 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
|  | TLC1542Q, TLC1543Q | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
|  | TLC1542M | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ |  | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature $1,6 \mathrm{~mm}$ (1/16 inch) fro | the case for 10 seconds | $260^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to digital ground with REF - and GND wired together (unless otherwise noted).
recommended operating conditions


NOTES: 2. Analog input voltages greater than that applied to REF+ convert as all ones (1111111111), while input voltages less than that applied to REF- convert as all zeros ( 0000000000 ). The device is functional with reference voltages down to $1 \mathrm{~V}\left(\mathrm{~V}_{\text {ref }}+\mathrm{V}_{\text {ref }}\right)$; however, the electrical specifications are no longer applicable.
3. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum CS setup time has elapsed.
4. For 11 - to 16 -bit transfers, after the tenth I/O CLOCK falling edge ( $\leq 2 \mathrm{~V}$ ) at least $1 \mathrm{I} / \mathrm{O}$ CLOCK rising edge $(\geq 2 \mathrm{~V}$ ) must occur within $9.5 \mu \mathrm{~s}$.
5. This is the time required for the clock input signal to fall from $\mathrm{V}_{\text {IH }} \min$ to $\mathrm{V}_{\text {IL }} \max$ or to rise from $\mathrm{V}_{\text {IL }}$ max to $\mathrm{V}_{\text {IH }}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $1 \mu \mathrm{~s}$ for remote data-acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }+}=4.5 \mathrm{~V}$ to 5.5 V , I/O CLOCK frequency $=2.1 \mathrm{MHz}$ (unless otherwise noted)

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, TLC1543Q 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLAS052D - MARCH 1992 - APRIL 1996

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLOCK frequency $=2.1 \mathrm{MHz}$ (unless otherwise noted)

|  |  |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $E_{L}$ | Linearity error (see Note 6) | TLC1542C, I, or Q |  |  |  | $\pm 0.5$ | LSB |
|  |  | TLC1543C, I, or Q |  |  |  | $\pm 1$ | LSB |
|  |  | TLC1542M |  |  |  | $\pm 1$ | LSB |
| Ezs | Zero-scale error (see Note 7) | TLC1542C, I, or Q | See Note 2 |  |  | $\pm 1$ | LSB |
|  |  | TLC1543C, I, or Q | See Note 2 |  |  | $\pm 1$ | LSB |
|  |  | TLC1542M | See Note 2 |  |  | $\pm 1$ | LSB |
| EFS | Full-scale error (see Note 7) | TLC1542C, I, or Q | See Note 2 |  |  | $\pm 1$ | LSB |
|  |  | TLC1543C, I, or Q | See Note 2 |  |  | $\pm 1$ | LSB |
|  |  | TLC1542M | See Note 2 |  |  | $\pm 1$ | LSB |
| Total unadjusted error (see Note 8) |  | TLC1542C, I, or Q |  |  |  | $\pm 1$ | LSB |
|  |  | TLC1543C, I, or Q |  |  |  | $\pm 1$ | LSB |
|  |  | TLC1542M |  |  |  | $\pm 1$ | LSB |
| Self-test output code (see Table 3 and Note 9) |  |  | ADDRESS $=1011$ |  | 512 |  |  |
|  |  |  | ADDRESS $=1100$ |  | 0 |  |  |
|  |  |  | ADDRESS $=1101$ |  | 1023 |  |  |
| $\mathrm{t}_{\text {conv }}$ | Conversion time |  | See timing diagrams |  |  | 21 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{c}}$ | Total cycle time (access, sample, and conversion) |  | See timing diagrams and Note 10 |  |  |  | $\mu \mathrm{s}$ |
| tacq | Channel acquisition time (sample) |  | See timing diagrams and Note 10 |  |  | 6 | 1/0 CLOCK periods |
| $\mathrm{t}_{\mathrm{v}}$ | Valid time, DATA OUT remains valid after 1/O CLOCK $\downarrow$ |  | See Figure 6 | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}(1 / \mathrm{O}-\mathrm{DATA})}$ | Delay time, I/O CLOCK $\downarrow$ to DATA OUT valid |  | See Figure 6 |  |  | 240 | ns |
| $\mathrm{t}_{\mathrm{d}(1 / \mathrm{O}-\mathrm{EOC})}$ | Delay time, tenth I/O CLOCK $\downarrow$ to EOC $\downarrow$ |  | See Figure 7 |  | 70 | 240 | ns |
| $\mathrm{t}_{\mathrm{d}}($ EOC-DATA) | Delay time, EOC $\uparrow$ to DATA OUT (MSB) |  | See Figure 8 |  |  | 100 | ns |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (1111111111), while input voltages less than that applied to REF-convert as all zeros $(0000000000)$. The device is functional with reference voltages down to 1 V ( $\mathrm{V}_{\text {ref }}+-\mathrm{V}_{\text {ref- }}$ ); however, the electrical specifications are no longer applicable.
6. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
7. Zero-scale error is the difference between 0000000000 and the converted output for zero input voltage; full-scale error is the difference between 1111111111 and the converted output for full-scale input voltage.
8. Total unadjusted error comprises linearity, zero-scale, and full-scale errors.
9. Both the input address and the output codes are expressed in positive logic.
10. $/ / O$ CLOCK period $=1 /(/ / O$ CLOCK frequency) (see Figure 6)
operating characteristics over recommended operating free-air temperature range,
$\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLOCK frequency $=2.1 \mathrm{MHz}$ (unless otherwise noted) (continued)

|  |  | TEST CONDITIONS | MIN | TYPt MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPZH, tPZL | Enable time, $\overline{\mathrm{CS}} \downarrow$ to DATA OUT (MSB driven) | See Figure 3 |  | 1.3 | $\mu \mathrm{s}$ |
| tphz, tpLZ | Disable time, $\overline{\mathrm{CS}} \uparrow$ to DATA OUT (high impedance) | See Figure 3 |  | 150 | ns |
| treOC) | Rise time, EOC | See Figure 8 |  | 300 | ns |
| $\mathrm{t}_{\text {f }}(\mathrm{EOC})$ | Fall time, EOC | See Figure 7 |  | 300 | ns |
| tr(DATA) | Rise time, data bus | See Figure 6 |  | 300 | ns |
| $\mathrm{tf}_{( }$(DATA) | Fall time, data bus | See Figure 6 |  | 300 | ns |
| $t_{\text {d }}(1 / \mathrm{O}-\mathrm{CS})$ | Delay time, tenth I/O CLOCK $\downarrow$ to $\overline{\mathrm{CS}} \downarrow$ to abort conversion (see Note 11) |  |  | 9 | $\mu \mathrm{s}$ |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 11. Any transitions of $\overline{\mathrm{CS}}$ are recognized as valid only if the level is maintained for a setup time plus two falling edges of the internal clock ( $1.425 \mu \mathrm{~s}$ ) after the transition.

PARAMETER MEASUREMENT INFORMATION


Figure 2. Load Circuits


## PARAMETER MEASUREMENT INFORMATION



Figure 5. I/O CLOCK Setup and Hold Time Voltage Waveforms


Figure 6. I/O CLOCK and DATA OUT Voitage Waveforms


Figure 7. I/O CLOCK and EOC Voltage Waveforms


Figure 8. EOC and DATA OUT Voltage Waveforms

## TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, TLC1543Q 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLAS052D - MARCH 1992 - APRIL 1996

PARAMETER MEASUREMENT INFORMATION
timing diagrams


NOTE A: To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 9. Timing for 10-Clock Transfer Using $\overline{\mathbf{C S}}$

# TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, TLC1543Q 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLASO52D - MARCH 1992 - APRIL 1996 

## PARAMETER MEASUREMENT INFORMATION

timing diagrams (continued)


NOTE A: To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 10. Timing for 10-Clock Transfer Not Using $\overline{\mathbf{C S}}$

PARAMETER MEASUREMENT INFORMATION
timing diagrams (continued)


NOTES: A. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. A low-to-high transition of $\overline{C S}$ disables ADDRESS and the I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
Figure 11. Timing for 11- to 16-Clock Transfer Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Shorter Than Conversion)

PARAMETER MEASUREMENT INFORMATION

## timing diagrams (continued)



NOTES: A. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. The first I/O CLOCK must occur after the rising edge of EOC.

Figure 12. Timing for 16-Clock Transfer Not Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Shorter Than Conversion)

## PARAMETER MEASUREMENT INFORMATION

## timing diagrams (continued)



NOTES: A. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. The 11 th rising edge of the $1 / O$ CLOCK sequence must occur before the conversion is complete to prevent losing serial interface synchronization.
Figure 13. Timing for 11- to 16-Clock Transfer Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Longer Than Conversion)

## PARAMETER MEASUREMENT INFORMATION



NOTES: A. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. The 11 th rising edge of the I/O CLOCK sequence must occur before the conversion is complete to prevent losing serial interface synchronization.
C. The I/O CLOCK sequence is exactly 16 clock pulses long.

Figure 14. Timing for 16-Clock Transfer Not Using CS (Serial Transfer Interval Longer Than Conversion)

APPLICATION INFORMATION


NOTES: A. This curve is based on the assumption that $\mathrm{V}_{\text {ref }}$ and $\mathrm{V}_{\text {ref- }}$ have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 0.0024 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is 4.908 V . $1 \mathrm{LSB}=4.8 \mathrm{mV}$.
B. The full-scale value ( $\mathrm{V}_{\mathrm{FS}}$ ) is the step whose nominal midstep value has the highest absolute value. The zero-scale value ( $\mathrm{V}_{\mathrm{ZS}}$ ) is the step whose nominal midstep value equals zero.

Figure 15. Ideal Conversion Characteristics


Figure 16. Serial Interface

## TLC1542C, TLC1542I, TLC1542M, TLC1542Q, TLC1543C, TLC1543I, TLC1543Q 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 17, the time required to charge the analog input capacitance from 0 to $V_{S}$ within $1 / 2$ LSB can be derived as follows:

The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=V_{S}\left(1-e^{-t} c_{c} / R_{t} C_{i}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 2048\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 2048\right)=V_{S}\left(1-e^{-t} c_{c} / R_{t} C_{i}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\mathrm{R}_{\mathrm{t}} \times \mathrm{C}_{\mathrm{i}} \times \ln (2048) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\left(\mathrm{R}_{\mathrm{S}}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (2048) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$V_{I}=$ Input Voltage at $A 0-A 10$
$V_{S}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$r_{i}=$ Input Resistance
$C_{i}=$ Equivalent Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 17. Equivalent Input Circuit Including the Driving Source

# TLC1549C, TLC1549I, TLC1549M 10-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL <br> SLAS059C - DECEMBER 1992 -REVISED MARCH 1995 

- 10-Bit-Resolution A/D Converter
- Inherent Sample and Hold
- Total Unadjusted Error . . . $\pm 1$ LSB Max
- On-Chip System Clock
- Terminal Compatible With TLC549 and TLV1549
- CMOS Technology


## description

The TLC1549C, TLC1549I, and TLC1549M are 10-bit, switched-capacitor, successiveapproximation analog-to-digital converters. These devices have two digital inputs and a 3 -state output [chip select ( $\overline{\mathrm{CS}}$ ), input-output clock (I/O CLOCK), and data output (DATA OUT)] that provide a three-wire interface to the serial port of a host processor.

The sample-and-hold function is automatic. The converter incorporated in these devices features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows lowerror conversion over the full operating free-air temperature range.
The TLC1549C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The $\mathrm{TLC15491}$ is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC1549M is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE <br> (D) | CHIP CARRIER <br> (FK) | CERAMIC DIP <br> (JG) | PLASTIC DIP <br> (P) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC1549CD | - | - | TLC1549CP |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC1549ID | - | - | TLC1549IP |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | - | TLC1549MFK | TLC1549MJG | - |

## functional block diagram



Terminal numbers shown are for the $D, J G$, and $P$ packages only.

## typical equivalent inputs



## TLC1549C, TLC1549I, TLC1549M 10-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL <br> SLAS059C - DECEMBER 1992 - REVISED MARCH 1995

## Terminal Functions

| TERMIN NAME |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ANALOG IN | 2 | 1 | Analog signal input. The driving source impedance should be $\leq 1 \mathrm{k} \Omega$. The external driving source to ANALOG IN should have a current capability $\geq 10 \mathrm{~mA}$. |
| $\overline{\mathrm{CS}}$ | 5 | 1 | Chip select. A high-to-low transition on $\overline{\mathrm{CS}}$ resets the internal counters and controls and enables DATA OUT and I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock. A low-to-high transition disables I/O CLOCK within a setup time plus two falling edges of the internal system clock. |
| DATA OUT | 6 | 0 | This 3-state serial output for the A/D conversion result is in the high-impedance state when $\overline{\mathrm{CS}}$ is high and active when $\overline{\mathrm{CS}}$ is low. With a valid chip select, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB value of the previous conversion result. The next falling edge of I/O CLOCK drives DATAOUT to the logic level corresponding to the next most significant bit, and the remaining bits are shifted out in order with the LSB appearing on the ninth falling edge of I/O CLOCK. On the tenth falling edge of I/O CLOCK, DATA OUT is driven to a low logic level so that serial interface data transfers of more than ten clocks produce zeroes as the unused LSBs. |
| GND | 4 |  | The ground return for internal circuitry. Unless otherwise noted, all voltage measurements are with respect to GND. |
| I/O CLOCK | 7 | 1 | Input/output clock. I/O CLOCK receives the serial I/O CLOCK input and performs the following three functions: <br> 1) On the third falling edge of I/O CLOCK, the analog input voltage begins charging the capacitor array and continues to do so until the tenth falling edge of I/O CLOCK. <br> 2) It shifts the nine remaining bits of the previous conversion data out on DATA OUT. <br> 3) It transfers control of the conversion to the internal state controller on the falling edge of the tenth clock. |
| REF + | 1 | 1 | The upper reference voltage value (nominally $\mathrm{V}_{\mathrm{CC}}$ ) is applied to $R E F+$. The maximum input voltage range is determined by the difference between the voltage applied to REF + and the voltage applied to REF-. |
| REF- | 3 | 1 | The lower reference voltage value (nominally ground) is applied to REF-. |
| $\mathrm{V}_{\mathrm{CC}}$ | 8 |  | Positive supply voltage |

## detailed description

With chip select ( $\overline{\mathrm{CS}}$ ) inactive (high), I/O CLOCK is initially disabled and DATA OUT is in the high impedance state. When the serial interface takes $\overline{\mathrm{CS}}$ active (low), the conversion sequence begins with the enabling of $/ / \mathrm{O}$ CLOCK and the removal of DATA OUT from the high-impedance state. The serial interface then provides the I/O CLOCK sequence to I/O CLOCK and receives the previous conversion result from DATA OUT. I/O CLOCK receives an input sequence that is between 10 and 16 clocks long from the host serial interface. The first ten I/O clocks provide the control timing for sampling the analog input.
There are six basic serial interface timing modes that can be used with the TLC1549. These modes are determined by the speed of I/O CLOCK and the operation of CS as shown in Table 1. These modes are (1) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between transfers, (2) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (3) a fast mode with an 11- to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between transfers, (4) a fast mode with a 16 -bit transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (5) a slow mode with an 11 - to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between transfers, and (6) a slow mode with a 16 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously.
The MSB of the previous conversion appears on DATA OUT on the falling edge of $\overline{\mathrm{CS}}$ in mode 1 , mode 3 , and mode 5 , within $21 \mu$ from the falling edge of the tenth I/O CLOCK in mode 2 and mode 4, and following the sixteenth clock falling edge in mode 6. The remaining nine bits are shifted out on the next nine falling edges of I/O CLOCK. Ten bits of data are transmitted to the host serial interface through DATA OUT. The number of serial clock pulses used also depends on the mode of operation, but a minimum of ten clock pulses is required for conversion to begin. On the tenth clock falling edge, the internal logic takes DATA OUT low to ensure that the remaining bit values are zero if the I/O CLOCK transfer is more than ten clocks long.
Table 1 lists the operational modes with respect to the state of $\overline{\mathrm{CS}}$, the number of I/O serial transfer clocks that can be used, and the timing on which the MSB of the previous conversion appears at the output.
detailed description
Table 1. Mode Operation

| MODES |  | $\overline{\mathbf{C S}}$ | NO. OF <br> I/O CLOCKS | MSB AT Terminal 6† | TIMING <br> DIAGRAM |
| :--- | :--- | :--- | :---: | :--- | :--- |
| Fast Modes | Mode 1 | High between conversion cycles | 10 | $\overline{\text { CS }}$ falling edge | Figure 6 |
|  | Mode 2 | Low continuously | 10 | Within $21 \mu \mathrm{~s}$ | Figure 7 |
|  | Mode 3 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 8 |
|  | Mode 4 | Low continuously | $16 \ddagger$ | Within $21 \mu \mathrm{~s}$ | Figure 9 |
| Slow Modes | Mode 5 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 10 |
|  | Mode 6 | Low continuously | $16 \ddagger$ | 16th clock falling edge | Figure 11 |

$\dagger$ This timing also initiates serial interface communication.
$\ddagger$ No more than 16 clocks should be used.
All the modes require a minimum period of $21 \mu \mathrm{~s}$ after the falling edge of the tenth I/O CLOCK before a new transfer sequence can begin. During a serial I/O CLOCK data transfer, $\overline{\mathrm{CS}}$ must be active (low) so that I/O CLOCK is enabled. When $\overline{C S}$ is toggled between data transfers (modes 1,3 , and 5 ), the transitions at $\overline{C S}$ are recognized as valid only if the level is maintained for a minimum period of $1.425 \mu \mathrm{~s}$ after the transition. If the transfer is more than ten I/O clocks (modes $3,4,5$, and 6 ), the rising edge of the eleventh clock must occur within $9.5 \mu \mathrm{~s}$ after the falling edge of the tenth I/O CLOCK; otherwise, the device could lose synchronization with the host serial interface and $\overline{\mathrm{CS}}$ has to be toggled to restore proper operation.

## fast modes

The TLC1549 is in a fast mode when the serial I/O CLOCK data transfer is completed within $21 \mu \mathrm{~s}$ from the falling edge of the tenth I/O CLOCK. With a ten-clock serial transfer, the device can only run in a fast mode.

## mode 1: fast mode, $\overline{C S}$ inactive (high) between transfers, 10-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is inactive (high) between serial I/O CLOCK transfers and each transfer is ten clocks long. The falling edge of $\overline{\mathrm{CS}}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables I/O CLOCK within a setup time plus two falling edges of the internal system clock.

## mode 2: fast mode, $\overline{C S}$ active (low) continuously, 10-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is active (low) between serial I/O CLOCK transfers and each transfer is ten clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. Within $21 \mu \mathrm{~s}$ after the falling edge of the tenth I/O CLOCK, the MSB of the previous conversion appears at DATA OUT.

## mode 3: fast mode, $\overline{C S}$ inactive (high) between transfers, 11- to 16-clock transfer

In this mode, $\overline{C S}$ is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables I/O CLOCK within a setup time plus two falling edges of the internal system clock.

## mode 4: fast mode, $\overline{C S}$ active (low) continuously, 16-clock transfer

In this mode, $\overline{C S}$ is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. Within $21 \mu \mathrm{~s}$ after the falling edge of the tenth I/O CLOCK, the MSB of the previous conversion appears at DATA OUT.

## slow modes

In a slow mode, the serial I/O CLOCK data transfer is completed after $21 \mu \mathrm{~S}$ from the falling edge of the tenth I/O CLOCK.

# TLC1549C, TLC1549I, TLC1549M 10-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL <br> SLAS059C - DECEMBER 1992 -REVISED MARCH 1995 

## mode 5: slow mode, $\overline{\operatorname{CS}}$ inactive (high) between transfers, 11- to 16-clock transfer

In this mode, $\overline{C S}$ is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{\mathrm{CS}}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables I/O CLOCK within a setup time plus two falling edges of the internal system clock.

## mode 6: slow mode, $\overline{C S}$ active (Iow) continuously, 16-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. The falling edge of the sixteenth I/O CLOCK then begins each sequence by removing DATA OUT from the low state, allowing the MSB of the previous conversion to appear immediately at DATA OUT. The device is then ready for the next 16 clock transfer initiated by the serial interface.

## analog input sampling

Sampling of the analog input starts on the falling edge of the third I/O CLOCK, and sampling continues for seven I/O CLOCK periods. The sample is held on the falling edge of the tenth I/O CLOCK.

## converter and analog input

The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the $\mathrm{S}_{\mathrm{C}}$ switch and all $\mathrm{S}_{\mathrm{T}}$ switches simultaneously. This action charges all the capacitors to the input voltage.
In the next phase of the conversion process, all $\mathrm{S}_{\mathrm{T}}$ and $\mathrm{S}_{\mathrm{C}}$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF-) voltage. In the switching sequence, ten capacitors are examined separately until all ten bits are identified and then the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight = 512). Node 512 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF-. If the voltage at the summing node is greater than the trip point of the threshold detector (approximately one-half $\mathrm{V}_{\mathrm{CC}}$ ), a bit 0 is placed in the output register and the 512 -weight capacitor is switched to REF-. If the voltage at the summing node is less than the trip point of the threshold detector, a bit 1 is placed in the register and this 512 -weight capacitor remains connected to REF + through the remainder of the successive-approximation process. The process is repeated for the 256 -weight capacitor, the 128 -weight capacitor, and so forth down the line until all bits are determined.

With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to determine the bits from MSB to LSB.


Figure 1. Simplified Model of the Successive-Approximation System

## chip-select operation

The trailing edge of $\overline{\mathrm{CS}}$ starts all modes of operation, and $\overline{\mathrm{CS}}$ can abort a conversion sequence in any mode. A high-to-low transition on $\overline{\mathrm{CS}}$ within the specified time during an ongoing cycle aborts the cycle, and the device returns to the initial state (the contents of the output data register remain at the previous conversion result). Care should be exercised to prevent $\overline{C S}$ from being taken low close to completion of conversion because the output data may be corrupted.
reference voltage inputs
There are two reference inputs used with the TLC1549: REF+ and REF-. These voltage values establish the upper and lower limits of the analog input to produce a full-scale and zero reading respectively. The values of REF + , REF-, and the analog input should not exceed the positive supply or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF + and at zero when the input signal is equal to or lower than REF-.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\boldsymbol{\dagger}$ 


$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to ground with REF- and GND wired together (unless otherwise noted).

## recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 4.5 | 5 | 5.5 | V |
| Positive reference voltage, $\mathrm{V}_{\text {ref }}+$ (see Note 2) |  |  | $\mathrm{V}_{\mathrm{CC}}$ |  | V |
| Negative reference voltage, $\mathrm{V}_{\text {ref }}$ ( (see Note 2) |  |  | 0 |  | V |
| Differential reference voltage, $\mathrm{V}_{\text {ref }+}-\mathrm{V}_{\text {ref }}$ - (see Note 2) |  | 2.5 | $\mathrm{V}_{\mathrm{CC}}$ | $V_{C C}+0.2$ | V |
| Analog input voltage (see Note 2) |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| High-level control input voltage, $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | 2 |  |  | V |
| Low-level control input voltage, $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ to 5.5 V |  |  | 0.8 | V |
| Clock frequency at I/O CLOCK (see Note 3) |  | 0 |  | 2.1 | MHz |
| Setup time, $\overline{\mathrm{CS}}$ low before first 1/O CLOCK $\uparrow$, $\mathrm{t}_{\text {su }}(\mathrm{CS}$ ) (see Note 4) |  | 1.425 |  |  | us |
| Hold time, $\overline{\mathrm{CS}}$ low after last I/O CLOCK $\downarrow$, th(CS) |  | 0 |  |  | ns |
| Pulse duration, I/O CLOCK high, $\mathrm{t}_{\mathrm{wH}}(1 / \mathrm{O})$ |  | 190 |  |  | ns |
| Pulse duration, //O CLOCK low, ${ }_{\text {wL }}$ (//O) |  | 190 |  |  | ns |
| Transition time, I/O CLOCK, $\mathrm{t}_{\mathrm{t}(\mathrm{l} / \mathrm{O})}$ (see Note 5 and Figure 5) |  |  |  | 1 | $\mu \mathrm{s}$ |
| Transition time, $\overline{\mathrm{CS}}, \mathrm{t}_{\mathrm{t}(\mathrm{CS})}$ |  |  |  | 10 | $\mu \mathrm{s}$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC1549C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC15491 | -40 |  | 85 |  |
|  | TLC1549M | -55 |  | 125 |  |

NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (11111111111), while input voltages less than that applied to REF - convert as all zeros ( 0000000000 ). The TLC1549 is functional with reference voltages down to 1 V ( $\mathrm{V}_{\text {ref }+}-\mathrm{V}_{\text {ref }-}$ ); however, the electrical specifications are no longer applicable.
3. For 11 - to 16 -bit transfers, after the tenth I/O CLOCK falling edge ( $\leq 2 \mathrm{~V}$ ) at least $1 \mathrm{I} / \mathrm{O}$ CLOCK rising edge $(\geq 2 \mathrm{~V}$ ) must occur within $9.5 \mu \mathrm{~s}$.
4. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to the I/O CLOCK. No attempt should be made to clock out the data until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
5. This is the time required for the clock input signal to fall from $\mathrm{V}_{\text {IH }} \min$ to $\mathrm{V}_{\text {IL }} \max$ or to rise from $\mathrm{V}_{\text {IL }} \max$ to $\mathrm{V}_{\text {IH }}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $1 \mu$ s for remote data-acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=4.5 \mathrm{~V}$ to 5.5 V , I/O CLOCK frequency $=2.1 \mathrm{MHz}$ (unless otherwise noted)

| PARAMETER |  |  |  | TEST CONDITIONS |  | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | High-level output voltage |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, | $\mathrm{l}^{\mathrm{OH}}=-1.6 \mathrm{~mA}$ | 2.4 |  |  | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V , | $\mathrm{IOH}=-20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.1$ |  |  |  |
| VOL | Low-level output voltage |  |  | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$, | $\mathrm{IOL}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V , | $\mathrm{l} \mathrm{OL}=20 \mu \mathrm{~A}$ |  |  | 0.1 |  |
| loz | Off-state (high-impedance-state) output current |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {CC }}$, | $\overline{C S}$ at $V_{C C}$ |  |  | 10 | $\mu \mathrm{A}$ |
|  |  |  |  | $V_{O}=0$, | $\overline{C S}$ at $\mathrm{V}_{\text {cc }}$ |  |  | -10 |  |
| IIH | High-level input current |  |  | $V_{1}=V_{C C}$ |  |  | 0.005 | 2.5 | $\mu \mathrm{A}$ |
| ILL | Low-level input current |  |  | $V_{1}=0$ |  |  | -0.005 | -2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current |  |  | $\overline{\mathrm{CS}}$ at 0 V |  |  | 0.8 | 2.5 | mA |
|  | Analog input leakage current |  |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ |  |  |  | 1 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{1}=0$ |  |  |  | -1 |  |
|  | Maximum static analog reference current into REF + |  |  | $\mathrm{V}_{\text {ref+ }}=\mathrm{V}_{\text {CC }}$, | $\mathrm{V}_{\text {ref- }}=\mathrm{GND}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $C_{i}$ | Input capacitance | TLC1549C, 1 | (Analog) | During sample cycle |  |  | 30 | 55 | pF |
|  |  | TLC1549M | (Analog) | During sample cycle |  |  | 30 |  |  |
|  |  | TLC1549C, 1 | (Control) |  |  |  | 5 | 15 |  |
|  |  | TLC1549M | (Control) |  |  |  | 5 |  |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLOCK frequency $=2.1 \mathrm{MHz}$

| PARAMETER |  | TEST CONDITIONS | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $E_{L}$ | Linearity error (see Note 6) |  | $\pm 1$ | LSB |
| EZS | Zero-scale error (see Note 7) | See Note 2 | $\pm 1$ | LSB |
| EFS | Full-scale error (see Note 7) | See Note 2 | $\pm 1$ | LSB |
|  | Total unadjusted error (see Note 8) |  | $\pm 1$ | LSB |
| tconv | Conversion time | See Figures 6-10 | 21 | $\mu \mathrm{s}$ |
| $t_{C}$ | Total cycle time (access, sample, and conversion) | See Figures 6-10, See Note 9 | $\begin{gathered} 21 \\ +10 \text { l/O } \\ \text { CLOCK } \\ \text { periods } \end{gathered}$ | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{V}}$ | Valid time, DATA OUT remains valid after I/O CLOCK $\downarrow$ | See Figure 5 | 10 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{I} / \mathrm{O}-\mathrm{DATA})$ | Delay time, I/O CLOCK $\downarrow$ to DATA OUT valid | See Figure 5 | 240 | ns |
| tpZH, tPZL | Enable time, $\overline{C S} \downarrow$ to DATA OUT (MSB driven) | See Figure 3 | 1.3 | $\mu \mathrm{s}$ |
| tPHZ, tPLZ | Disable time, $\overline{\mathrm{CS}} \uparrow$ to DATA OUT (high impedance) | See Figure 3 | 180 | ns |
| $\mathrm{tr}_{\text {(bus) }}$ | Rise time, data bus | See Figure 5 | 300 | ns |
| $\mathrm{tf}_{\text {(bus) }}$ | Fall time, data bus | See Figure 5 | 300 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{l} / \mathrm{O}-\mathrm{CS})$ | Delay time, tenth l/O CLOCK $\downarrow$ to $\overline{\mathrm{CS}} \downarrow$ to abort conversion (see Note 10) |  | 9 | $\mu \mathrm{s}$ |

NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (11111111111), while input voltages less than that applied to REF - convert as all zeros ( 0000000000 ). The TLC1549 is functional with reference voltages down to 1 V ( $\mathrm{V}_{\text {ref }+}-\mathrm{V}_{\text {ref }-}$ ); however, the electrical specifications are no longer applicable.
6. Linearity error is the maximum deviation from the best straight line through the A/D transfer characteristics.
7. Zero error is the difference between 0000000000 and the converted output for zero input voltage; full-scale error is the difference between 1111111111 and the converted output for full-scale input voltage.
8. Total unadjusted error comprises linearity, zero, and full-scale errors.
9. $/ / O$ CLOCK period $=1 /(/ / O$ CLOCK frequency $)$. Sampling begins on the falling edge of the third I/O CLOCK, continues for seven I/O CLOCK periods, and ends on the falling edge of the 10th I/O CLOCK (see Figure 5).
10. Any transitions of $\overline{\mathrm{CS}}$ are recognized as valid only if the level is maintained for a minimum of a setup time plus two falling edges of the internal clock $(1.425 \mu \mathrm{~s})$ after the transition.

## PARAMETER MEASUREMENT INFORMATION



Figure 2. Load Circuit


Figure 3. DATA OUT to Hi-Z Voltage Waveforms


Figure 4. $\overline{\mathrm{CS}}$ to I/O CLOCK Voltage Waveforms


Figure 5. I/O CLOCK and DATA OUT Voltage Waveforms


Figure 6. Timing for 10-Clock Transfer Using $\overline{\mathrm{CS}}$


Figure 7. Timing for 10-Clock Transfer Not Using $\overline{\mathrm{CS}}$


Figure 8. Timing for 11- to 16-Clock Transfer Using $\overline{\mathrm{CS}}$ (Serial Transfer Completed Within $21 \mu \mathrm{~s}$ )
NOTES: A. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to the I/O CLOCK. No attempt should be made to clock out the data until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. A low-to-high transition of $\overline{\mathrm{CS}}$ disables I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
C. The first I/O CLOCK must occur after the end of the previous conversion.

## TLC1549C, TLC1549I, TLC1549M

10-BIT ANALOG-TO-DIGITAL CONVERTERS
WITH SERIAL CONTROL
SLASO59C - DECEMBER 1992 - REVISED MARCH 1995


Figure 9. Timing for 16-Clock Transfer Not Using $\overline{\mathbf{C S}}$ (Serial Transfer Completed Within $21 \mu \mathrm{~s}$ )


Figure 10. Timing for 11- to 16-Clock Transfer Using $\overline{\text { CS }}$ (Serial Transfer Completed After $21 \mu \mathrm{~s}$ )


Figure 11. Timing for 16-Clock Transfer Not Using $\overline{\mathbf{C S}}$ (Serial Transfer Completed After $21 \mu \mathrm{~s}$ )
NOTES: A. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to the I/O CLOCK. No attempt should be made to clock out the data until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. A low-to-high transition of $\overline{\mathrm{CS}}$ disables $1 / O$ CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
C. The first I/O CLOCK must occur after the end of the previous conversion.

TLC1549C, TLC1549I, TLC1549M 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLASO59C - DECEMBER 1992 - REVISED MARCH 1995

## APPLICATION INFORMATION



NOTES: A. This curve is based on the assumption that $V_{\text {ref }}$ and $V_{\text {ref- }}$ have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 0.0024 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is 4.908 V . $1 \mathrm{LSB}=4.8 \mathrm{mV}$.
B. The full-scale value ( $V_{F S}$ ) is the step whose nominal midstep value has the highest absolute value. The zero-scale value ( $V_{Z S}$ ) is the step whose nominal midstep value equals zero.

Figure 12. Ideal Conversion Characteristics


Figure 13. Typical Serial Interface

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 14, the time required to charge the analog input capacitance from 0 V to $V_{S}$ within $1 / 2$ LSB can be derived as follows:
The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=V_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 2048\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 2048\right)=V_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\mathrm{R}_{\mathrm{t}} \times \mathrm{C}_{\mathrm{i}} \times \ln (2048) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
t_{C}(1 / 2 L S B)=\left(R_{S}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (2048) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$\mathrm{V}_{\mathrm{I}}=$ Input Voltage at ANALOG IN
$V_{S}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$\mathbf{r}_{\mathbf{i}}=$ Input Resistance
$C_{i}=$ Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 14. Equivalent Input Circuit Including the Driving Source

- Power Dissipation . . . 40 mW Max
- Advanced LinEPIC ${ }^{\text {™ }}$ Single-Poly Process Provides Close Capacitor Matching for Better Accuracy
- Fast Parallel Processing for DSP and $\mu \mathbf{P}$ Interface
- Either External or Internal Clock Can Be Used
- Conversion Time . . $6 \mu \mathrm{~s}$
- Total Unadjusted Error . . . $\pm 1$ LSB Max
- CMOS Technology


## description

The TLC1550x and TLC1551 are data acquisition analog-to-digital converters (ADCs) using a 10-bit, switched-capacitor, successive-approximation network. A high-speed, 3-state parallel port directly interfaces to a digital signal processor (DSP) or microprocessor ( $\mu \mathrm{P}$ ) system data bus. D0 through D9 are the digital output terminals with D0 being the least significant bit (LSB). Separate power terminals for the analog and digital portions minimize noise pickup in the supply leads. Additionally, the digital power is divided into two parts to separate the lower current logic from the higher current bus drivers. An external clock can be applied to CLKIN to override the internal system clock if desired.
The TLC1550 and TLC1551I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC1550M is characterized over the full military range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

J† OR NW PACKAGE
(TOP VIEW)

| REF+ | $1 \cup_{24}$ | $\overline{\mathrm{RD}}$ |
| :---: | :---: | :---: |
| REF- | 223 | $\overline{W R}$ |
| ANLG GND | 322 | CLKIN |
| AIN | 421 | $\overline{C S}$ |
| ANLG V ${ }_{\text {DD }}$ | 520 | D9 |
| DGTL GND1 | $6 \quad 19$ | D8 |
| DGTL GND2 | $7 \quad 18$ | D7 |
| DGTL VDD1 | $8 \quad 17$ | D6 |
| DGTL V ${ }_{\text {DD2 }}$ | 16 | D5 |
| EOC | $10 \quad 15$ | D4 |
| D0 | $11 \quad 14$ | D3 |
| D1 | 1213 | D2 |

$\dagger$ Refer to the mechanical data for the JW package.


NC - No internal connection

AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | CERAMIC CHIP CARRIER <br> (FK) | PLASTIC CHIP CARRIER <br> (FN) | CERAMIC DIP <br> (J) | PLASTIC DIP <br> (NW) |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | - | TLC1550IFN <br> TLC1551IFN | - | TLC1550INW |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | TLC1550MFK | - | TLC1550MJ | - |

This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either $\mathrm{V}_{\mathrm{CC}}$ or ground.

## functional block diagram



## typical equivalent inputs



## Terminal Functions

| TERMINAL |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No.t | NO. $\ddagger$ |  |
| ANLG GND | 4 | 3 | Analog ground. The reference point for the voltage applied on terminals ANLG $\mathrm{V}_{\text {DD }}$, AIN, REF + , and REF-. |
| AIN | 5 | 4 | Analog voltage input. The voltage applied to AIN is converted to the equivalent digital output. |
| ANLG V ${ }_{\text {DD }}$ | 6 | 5 | Analog positive power supply voltage. The voltage applied to this terminal is designated $\mathrm{V}_{\text {DD3 }}$. |
| CLKIN | 26 | 22 | Clock input. CLKIN is used for external clocking instead of using the internal system clock. It usually takes a few microseconds before the internal clock is disabled. To use the internal clock, CLKIN should be tied high or left unconnected. |
| $\overline{\mathrm{CS}}$ | 25 | 21 | Chip-select. $\overline{\mathrm{CS}}$ must be low for $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ to be recognized by the A/D converter. |
| D0 | 13 | 11 | Data bus output. D0 is bit 1 (LSB). |
| D1 | 14 | 12 | Data bus output. D1 is bit 2. |
| D2 | 16 | 13 | Data bus output. D2 is bit 3. |
| D3 | 17 | 14 | Data bus output. D3 is bit 4. |
| D4 | 18 | 15 | Data bus output. D4 is bit 5. |
| D5 | 19 | 16 | Data bus output. D5 is bit 6. |
| D6 | 20 | 17 | Data bus output. D6 is bit 7. |
| D7 | 21 | 18 | Data bus output. D7 is bit 8. |
| D8 | 23 | 19 | Data bus output. D8 is bit 9. |
| D9 | 24 | 20 | Data bus output. D9 is bit 10 (MSB). |
| DGTL GND1 | 7 | 6 | Digital ground 1. The ground for power supply DGTL $\mathrm{V}_{\mathrm{DD} 1}$ and is the substrate connection. |
| DGTL GND2 | 9 | 7 | Digital ground 2. The ground for power supply DGTL V ${ }_{\text {DD2 }}$. |
| DGTL VDD1 | 10 | 8 | Digital positive power-supply voltage 1 . DGTL $V_{D D 1}$ supplies the logic. The voltage applied to DGTL $V_{D D 1}$ is designated $\mathrm{V}_{\mathrm{DD}}$. |
| DGTL VDD2 | 11 | 9 | Digital positive power-supply voltage 2. DGTL VDD2 supplies only the higher-current output buffers. The voltage applied to DGTL $V_{D D 2}$ is designated $V_{D D 2}$. |
| $\overline{\text { EOC }}$ | 12 | 10 | End-of-conversion. $\overline{\text { EOC goes low indicating that conversion is complete and the results have been transferred }}$ to the output latch. EOC can be connected to the $\mu \mathrm{P}$ - or DSP-interrupt terminal or can be continuously polled. |
| $\overline{\mathrm{RD}}$ | 28 | 24 | Read input. When $\overline{\mathrm{CS}}$ is low and $\overline{\mathrm{RD}}$ is taken low, the data is placed on the data bus from the output latch. The output latch stores the conversion results at the most recent negative edge of $\overline{E O C}$. The falling edge of $\overline{\mathrm{RD}}$ resets $\overline{\mathrm{EOC}}$ to a high within the $\mathrm{t}_{\mathrm{d}(\mathrm{EOC})}$ specifications. |
| REF+ | 2 | 1 | Positive voltage-reference input. Any analog input that is greater than or equal to the voltage on REF+ converts to 1111111111. Analog input voltages between REF + and REF - convert to the appropriate result in a ratiometric manner. |
| REF- | 3 | 2 | Negative voltage reference input. Any analog input that is less than or equal to the voltage on REF-converts to 0000000000 . |
| $\overline{\mathrm{WR}}$ | 27 | 23 | Write input. When $\overline{\mathrm{CS}}$ is low, conversion is started on the rising edge of $\overline{\mathrm{WR}}$. On this rising edge, the ADC holds the analog input until conversion is completed. Before and after the conversion period, which is given by t conv, the ADC remains in the sampling mode. |

[^4]$\ddagger$ Terminal numbers for $J$ and NW packages.

## TLC1550I, TLC1550M, TLC1551I <br> 10-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH PARALLEL OUTPUTS <br> SLAS043C-MAY 1991 - REVISED MARCH 1995

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

$$
\begin{aligned}
& \text { Supply voltage, } \mathrm{V}_{\mathrm{DD} 1}, \mathrm{~V}_{\mathrm{DD} 2} \text {, and } \mathrm{V}_{\mathrm{DD}} \text { (see Note 1) ................................................. } 6.5 \mathrm{~V}
\end{aligned}
$$

> Peak input current (any digital input) . .................................................................. $\pm 10 \mathrm{~mA}$
> Peak total input current (all inputs) ................................................................ $\pm 30 \mathrm{~mA}$

$$
\begin{aligned}
& \text { TLC1550M ..................................... }-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C}
\end{aligned}
$$

> Case temperature for 10 seconds: FK or FN package ................................................ $260^{\circ} \mathrm{C}$
> Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from the case for 10 seconds: J or NW package . ............ $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: $V_{D D 1}$ is the voltage measured at DGTL $V_{D D 1}$ with respect to $\operatorname{DGND1} V_{D D 2}$ is the voltage measured at DGTL $V_{D D 2}$ with respect to the DGND2. $V_{D D 3}$ is the voltage measured at ANLG $V_{D D}$ with respect to AGND. For these specifications, all ground terminals are tied together (and represent 0 V ). When $\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~V}_{\mathrm{DD} 2}$, and $\mathrm{V}_{\mathrm{DD}}$ are equal, they are referred to simply as $\mathrm{V}_{\mathrm{DD}}$.
recommended operating conditions


NOTE 2: Analog input voltages greater than that applied to REF+ convert to all 1s (1111111111), while input voltages less than that applied to REF - convert to all Os ( 0000000000 ). The total unadjusted error may increase as this differential voltage falls below 4.75 V .
electrical characteristics over recommended operating free-air temperature range, $V_{\text {DD }}=V_{\text {ref }+}=4.75$ to 5.5 V and $\mathrm{V}_{\text {ref- }}=0$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ High-level output voltage | High-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \quad \mathrm{I}_{\mathrm{OH}}=-360 \mu \mathrm{~A}$ |  | 2.4 |  |  | V |
| VOL Low-level output voltage |  |  | $\begin{aligned} & \mathrm{VDD}=4.75 \mathrm{~V}, \\ & \mathrm{lOL}=2.4 \mathrm{~mA} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 0.4 | V |
|  |  |  | $\mathrm{T}_{A}=-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  |  | 0.5 |  |
| loz | Off-state (high-impedance-state) output current |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}}, \quad \overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ at $\mathrm{V}_{\mathrm{DD}}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0, \quad \overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ at $\mathrm{V}_{\mathrm{DD}}$ |  |  |  | -10 |  |  |
| IIH | High-level input current |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 0.005 | 2.5 | $\mu \mathrm{A}$ |  |
| IIL | Low-level input current (except CLKIN) |  | $V_{1}=0$ |  | -2.5 | -0.005 |  | $\mu \mathrm{A}$ |  |
| IIL | Low-level input current (CLKIN) |  | $\mathrm{V}_{0}=5 \mathrm{~V} \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -150 | -50 |  | $\mu \mathrm{A}$ |  |
| los | Short-circuit output current |  |  |  |  | 14 |  | mA |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0$, |  |  | -12 | -6 |  |  |
| IDD | Operating supply current |  | $\overline{\mathrm{CS}}$ low and $\overline{\mathrm{RD}}$ high |  |  | 2 | 8 | mA |  |
| $c_{i}$ | Input capacitance | Analog inputs | See typical equivalent inputs TLC1550/11 |  |  | 60 | $90^{*}$ | pF |  |
|  |  | Digital inputs |  |  |  | 5 | 15* |  |  |

* On products compliant to MIL-STD-883, Class B, this parameter is not production tested.
$\dagger$ All typical values are at $V_{D D}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range with internal clock and minimum sampling time of $4 \mu \mathrm{~s}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\text {ref }+}=5 \mathrm{~V}$ and $\mathrm{V}_{\text {ref }-}=0$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | $T_{A}{ }^{\dagger}$ | MIN | TYP\# MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EL | Linearity error | TLC15501 | See Note 3 | Full range |  | $\pm 0.5$ | LSB |
|  |  | TLC1551I |  | Full range |  | $\pm 1$ |  |
|  |  | TLC1550M |  | $25^{\circ} \mathrm{C}$ |  | $\pm 0.5$ |  |
|  |  |  |  | Full range |  | $\pm 1$ |  |
| Ezs | Zero-scale error | TLC15501 | See Notes 2 and 4 | Full range |  | $\pm 0.5$ | LSB |
|  |  | TLC1551I |  | Full range |  | $\pm 1$ |  |
|  |  | TLC1550M |  | $25^{\circ} \mathrm{C}$ |  | $\pm 0.5$ |  |
|  |  |  |  | Full range |  | $\pm 1$ |  |
| $\mathrm{EFS}_{\text {S }}$ | Full-scale error | TLC15501 | See Notes 2 and 4 | Full range |  | $\pm 0.5$ | LSB |
|  |  | TLC1551I |  | Full range |  | $\pm 1$ |  |
|  |  | TLC1550M |  | $25^{\circ} \mathrm{C}$ |  | $\pm 0.5$ |  |
|  |  |  |  | Full range |  | $\pm 1$ |  |
|  | Total unadjusted error | TLC15501 | See Note 5 | Full range |  | $\pm 0.5$ | LSB |
|  |  | TLC1551I |  | Full range |  | $\pm 1$ |  |
|  |  | TLC1550M |  | $25^{\circ} \mathrm{C}$ |  | $\pm 1$ |  |
| $\mathrm{t}_{\text {conv }}$ | Conversion time |  | $f_{\text {clock }} \text { (external) }=4.2 \mathrm{MHz} \text { or }$ internal clock |  |  | 6 | $\mu \mathrm{s}$ |
| $\mathrm{ta}_{\mathrm{a}}(\mathrm{D})$ | Data access time after $\overline{\mathrm{RD}}$ goes low |  | See Figure 3 |  |  | 35 | ns |
| $\mathrm{tv}^{(D)}$ | Data valid time after $\overline{\mathrm{RD}}$ goes high |  |  |  | 5 |  | ns |
| ${ }^{\text {tdis( }}$ ( ${ }^{\text {c }}$ | Disable time, delay time from $\overline{\mathrm{RD}}$ high to high impedance |  |  |  |  | 30 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{EOC})$ | Delay time, $\overline{\mathrm{RD}}$ low to $\overline{\mathrm{EOC}}$ high |  |  |  | 0 | 15 | ns |

$\dagger$ Full range is $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ for the TL. 155 xl devices and $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ for the TLC 1550 M .
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
NOTES: 2. Analog input voltages greater than that applied to REF+ convert to all is (1111111111), while input voltages less than that applied to REF-convert to all $0 \mathrm{~s}(0000000000$ ). The total unadjusted error may increase as this differential voltage falls below 4.75 V .
3. Linearity error is the difference between the actual analog value at the transition between any two adjacent steps and its ideal value after zero-scale error and full-scale error have been removed.
4. Zero-scale error is the difference between the actual mid-step value and the nominal mid-step value at specified zero scale. Full-scale error is the difference between the actual mid-step value and the nominal mid-step value at specified full scale.
5. Total unadjusted error is the difference between the actual analog value at the transition between any two adjacent steps and its ideal value. It includes contributions from zero-scale error, full-scale error, and linearity error.

## PARAMETER MEASUREMENT INFORMATION


$\mathbf{V}_{\mathbf{C p}}=$ voltage commutation point for switching between source and sink currents
NOTE A: Equivalent load circuit of the Teradyne A500 tester for timing parameter measurement
Figure 1. Test Load Circuit

## APPLICATION INFORMATION

## simplified analog input analysis

Using the circuit in Figure 2, the time required to charge the analog input capacitance from 0 to $V_{S}$ within $1 / 2$ LSB can be derived as follows:
The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=v_{S}\left(1-e^{-t_{C} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 1024\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
v_{S}-\left(v_{S} / 512\right)=v_{S}\left(1-e^{-t_{C} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=R_{t} \times C_{i} \times \ln (1024) \tag{4}
\end{equation*}
$$

Therefore, with the values given, the time for the analog input signal to settle is

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=\left(R_{S}+1 k \Omega\right) \times 60 p F \times \ln (1024) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$V_{1}=$ Input voltage at AIN
$V_{S}=$ External driving source voltage
$\mathbf{R}_{\mathbf{S}}=$ Source resistance
$\mathrm{r}_{\mathrm{i}}=$ Input resistance
$C_{i}=$ Input capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 2. Input Circuit Including the Driving Source

## TLC1550I, TLC1550M, TLC1551I <br> 10-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH PARALLEL OUTPUTS <br> SLAS043C - MAY 1991-REVISED MARCH 1995

## PRINCIPLES OF OPERATION

The operating sequence for complete data acquisition is shown in Figure 3. Processors can address the TLC1550 and TLC1551 as an external memory device by simply connecting the address lines to a decoder and the decoder output to $\overline{\mathrm{CS}}$. Like other peripheral devices, the write $(\overline{\mathrm{WR}})$ and read $(\overline{\mathrm{RD}})$ input signals are valid only when $\overline{\mathrm{CS}}$ is low. Once $\overline{\mathrm{CS}}$ is low, the on-board system clock permits the conversion to begin with a simple write command and the converted data to be presented to the data bus with a simple read command. The device remains in a sampling (track) mode from the rising edge of $\overline{E O C}$ until conversion begins with the rising edge of $\overline{W R}$, which initiates the hold mode. After the hold mode begins, the clock controls the conversion automatically. When the conversion is complete, the end-of-conversion ( $\overline{\mathrm{EOC}}$ ) signal goes low indicating that the digital data has been transferred to the output latch. Lowering $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ then resets $\overline{\mathrm{EOC}}$ and transfers the data to the data bus for the processor read cycle.


Figure 3. TLC1550 or TLC1551 Operating Sequence

- 12-Bit-Resolution A/D Converter
- 10- $\mu$ s Conversion Time Over Operating Temperature
- 11 Analog Input Channels
- 3 Built-In Self-Test Modes
- Inherent Sample-and-Hold Function
- Linearity Error . . . $\pm 1$ LSB Max
- On-Chip System Clock
- End-of-Conversion Output
- Unipolar or Bipolar Output Operation (Signed Binary With Respect to $1 / 2$ the Applied Voltage Reference)
- Programmable MSB or LSB First
- Programmable Power Down
- Programmable Output Data Length
- CMOS Technology
- Application Report Available $\dagger$


## description

The TLC2543C and TLC2543I are 12-bit, switchedcapacitor, successive-approximation, analog-todigital converters. Each device has three control inputs [chip select ( $\overline{\mathrm{CS}}$ ), the input-output clock (I/O CLOCK), and the address input (DATA INPUT)] and is designed for communication with the serial port of a host processor or peripheral through a serial 3-state output. The device allows high-speed data transfers from the host.



In addition to the high-speed converter and versatile control capability, the device has an on-chip 14-channel multiplexer that can select any one of 11 inputs or any one of three internal self-test voltages. The sample-and-hold function is automatic. At the end of conversion, the end-of-conversion (EOC) output goes high to indicate that conversion is complete. The converter incorporated in the device features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating temperature range.

The TLC2543C is characterized for operation from $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC25431 is characterized for operation from $T_{A}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC2543M is characterized for operation from $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| $\boldsymbol{T}_{\mathbf{A}}$ | PACKAGE |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE <br> (DB) $\dagger$ |  | PLASTIC CHIP <br> CARRIER <br> (FK) | PLASTIC CHIP <br> CARRIER <br> (FN) $\dagger$ | PLASTIC DIP <br> (J) | PLASTIC DIP <br> (N) |  |
|  | TLC2543CDB | TLC2543CDW | - | TLC2543CFN | - | TLC2543CN |  |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | - | TLC25431DW | - | TLC2543IFN | - | TLC2543IN |  |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | - | - | TLC2543MFK | - | TLC2543MJ | - |  |

$\dagger$ Available in tape and reel and ordered as the TLC2543CDBLE, TLC2543CDWR, TLC2543IDWR, TLC2543CFNR, or TLC2543IFNR.

## functional block diagram



## Terminal Functions

| TERMIN NAME |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| AIN0 - AIN10 | $\begin{gathered} 1-9 \\ 11,12 \end{gathered}$ | 1 | Analog input. These 11 analog-signal inputs are internally multiplexed. The driving source impedance should be less than or equal to $50 \Omega$ for $4.1-\mathrm{MHz}$ I/O CLOCK operation and be capable of slewing the analog input voltage into a capacitance of 60 pF . |
| $\overline{\mathrm{CS}}$ | 15 | 1 | Chip select. A high-to-low transition on $\overline{\mathrm{CS}}$ resets the internal counters and controls and enables DATA OUT, DATA INPUT, and I/O CLOCK. A low-to-high transition disables DATA INPUT and I/O CLOCK within a setup time. |
| DATA INPUT | 17 | 1 | Serial-data input. A 4-bit serial address selects the desired analog input or test voltage to be converted next. The serial data is presented with the MSB first and is shifted in on the first four rising edges of I/O CLOCK. After the four address bits are read into the address register, I/O CLOCK clocks the remaining bits in order. |
| DATA OUT | 16 | 0 | The 3-state serial output for the A/D conversion result. DATA OUT is in the high-impedance state when $\overline{C S}$ is high and active when $\overline{\mathrm{CS}}$ is low. With a valid $\overline{\mathrm{CS}}$, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB/LSB $\dagger$ value of the previous conversion result. The next falling edge of I/O CLOCK drives DATA OUT to the logic level corresponding to the next MSB/LSB, and the remaining bits are shifted out in order. |
| EOC | 19 | 0 | End of conversion. EOC goes from a high to a low logic level after the falling edge of the last I/O CLOCK and remains low until the conversion is complete and the data is ready for transfer. |
| GND | 10 |  | Ground. GND is the ground return terminal for the internal circuitry. Unless otherwise noted, all voltage measurements are with respect to GND. |
| I/O CLOCK | 18 | 1 | Input/output clock. I/O CLOCK receives the serial input and performs the following four functions: <br> 1. It clocks the eight input data bits into the input data register on the first eight rising edges of I/O CLOCK with the multiplexer address available after the fourth rising edge. <br> 2. On the fourth falling edge of I/O CLOCK, the analog input voltage on the selected multiplexer input begins charging the capacitor array and continues to do so until the last falling edge of the I/O CLOCK. <br> 3. It shifts the 11 remaining bits of the previous conversion data out on DATA OUT. Data changes on the falling edge of l/O CLOCK. <br> 4. It transfers control of the conversion to the internal state controller on the falling edge of the last I/O CLOCK. |
| REF + | 14 | 1 | Positive reference voltage The upper reference voltage value (nominally $\mathrm{V}_{\mathrm{C}}$ ) is applied to REF+. The maximum input voltage range is determined by the difference between the voltage applied to this terminal and the voltage applied to the REF-terminal. |
| REF- | 13 | 1 | Negative reference voltage. The lower reference voltage value (nominally ground) is applied to REF-. |
| $\mathrm{V}_{\text {CC }}$ | 20 |  | Positive supply voltage |

$\dagger$ MSB/LSB $=$ Most significant bit /least significant bit

## TLC2543C, TLC2543I, TLC2543M

## 12-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLAS079D - DECEMBER 1993 - REVISED MAY 1997

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$



```
Input voltage range, 睬(any input) ..............................................0.3 V to V VC + 0.3 V
```





```
Peak input current, I| (any input) ........................................................................ 20 mA
Peak total input current, II (all inputs) . ........................................................... . . . . . mA
```



```
TLC25431 ................................... - 40. 
TLC2543M ............................... - 55 . C to 125* C
```



```
Lead temperature 1,6 mm (1/16 inch) from the case for 10 seconds ............................ 260.0
```

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied: Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to the GND terminal with REF- and GND wired together (unless otherwise noted).

## recommended operating conditions



NOTES: 2. Analog input voltages greater than that applied to REF+convert as all ones (111111111111), while input voltages less than that applied to REF- convert as all zeros ( 000000000000 ).
3. To minimize errors caused by noise at the $\overline{\mathrm{CS}}$ input, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
4. This is the time required for the clock input signal to fall from $V_{I H} \min$ to $V_{I L} \max$ or to rise from $V_{I L} \max$ to $V_{\text {IH }}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $1 \mu s$ for remote data acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{(\mathrm{I} / \mathrm{O}}$ CLOCK) $=4.1 \mathrm{MHz}$ (unless otherwise noted)

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{(/ / \mathrm{O}}$ CLOCK) $=4.1 \mathrm{MHz}$ (unless otherwise noted)


[^5]
## operating characteristics over recommended operating free-air temperature range,

 $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }+}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{(/ / \mathrm{O}}$ CLOCK $)=4.1 \mathrm{MHz}$| PARAMETER |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $E_{L}$ | Linearity error (see Note 5) | See Figure 2 |  |  | $\pm 1$ | LSB |
| $E_{D}$ | Differential linearity error | See Figure 2 |  |  | $\pm 1$ | LSB |
| EO | Offset error (see Note 6) | See Note 2 and Figure 2 |  |  | $\pm 1.5$ | LSB |
| $E_{G}$ | Gain error (see Note 6) | See Note 2 and Figure 2 |  |  | $\pm 1$ | LSB |
| $\mathrm{E}_{\mathrm{T}}$ | Total unadjusted error (see Note 7) |  |  |  | $\pm 1.75$ | LSB |
|  | Self-test output code (see Table 3 and Note 8) | DATA INPUT $=1011$ |  |  |  |  |
|  |  | DATA INPUT $=1100$ | 0 |  |  |  |
|  |  | DATA INPUT = 1101 | 4095 |  |  |  |
| $\mathrm{t}_{\text {conv }}$ | Conversion time | See Figures 9-14 |  | 8 | 10 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{C}}$ | Total cycle time (access, sample, and conversion) | See Figures 9-14 and Note 9 |  |  | $10+$ total <br> I/O CLOCK <br> periods + $\mathrm{t}_{\mathrm{d}(1 / O-E O C)}$ | $\mu \mathrm{s}$ |
| tacq | Channel acquisition time (sample) | See Figures 9-14 and Note 9 | 4 |  | 12 | CLOCK Ceriods |
| $\mathrm{tv}_{\mathrm{v}}$ | Valid time, DATA OUT remains valid after I/O CLOCK $\downarrow$ | See Figure 6 | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}(1 / O-D A T A)}$ | Delay time, I/O CLOCK $\downarrow$ to DATA OUT valid | See Figure 6 |  |  | 150 | ns |
| $\mathrm{t}_{\mathrm{d}(1 / \mathrm{O}-\mathrm{EOC})}$ | Delay time, last I/O CLOCK $\downarrow$ to EOC $\downarrow$ | See Figure 7 |  | 1.5 | 2.2 | $\mu \mathrm{s}$ |
| itd(EOC-DATA) | Delay time, EOCT io DATA OUT (MSB/LSB) | See Figure 8 |  |  | 100 | ns |
| tPZH, tPZL | Enable time, $\overline{C S} \downarrow$ to DATA OUT (MSB/LSB driven) | See Figure 3 |  | 0.7 | 1.3 | $\mu \mathrm{s}$ |
| tPHZ, tplZ | Disable time, $\overline{\mathrm{CS}} \uparrow$ to DATA OUT (high impedance) | See Figure 3 |  | 70 | 150 | ns |
| tr(EOC) | Rise time, EOC | See Figure 8 |  | 15 | 50 | ns |
| tf(EOC) | Fall time, EOC | See Figure 7 |  | 15 | 50 | ns |
| tr(bus) | Rise time, data bus | See Figure 6 |  | 15 | 50 | ns |
| tf(bus) | Fall time, data bus | See Figure 6 |  | 15 | 50 | ns |
| ${ }^{\text {d }}$ (//O-CS) | Delay time, last I/O CLOCK $\downarrow$ to $\overline{\mathrm{CS}} \downarrow$ to abort conversion (see Note 10) |  |  |  | 5 | $\mu \mathrm{s}$ |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (111111111111), while input voltages less than that applied to REF-convert as all zeros ( 000000000000 ).
5. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
6. Gain error is the difference between the actual midstep value and the nominal midstep value in the transfer diagram at the specified gain point after the offset error has been adjusted to zero. Offset error is the difference between the actual midstep value and the nominal midstep value at the offset point.
7. Total unadjusted error comprises linearity, zero-scale, and full-scale errors.
8. Both the input address and the output codes are expressed in positive logic.
9. $1 / O$ CLOCK period $=1$ (l/O CLOCK frequency) (see Figure 7).
10. Any transitions of $\overline{\mathrm{CS}}$ are recognized as valid only when the level is maintained for a setup time. $\overline{\mathrm{CS}}$ must be taken low at $\leq 5 \mu \mathrm{~s}$ of the tenth I/O CLOCK falling edge to ensure a conversion is aborted. Between $5 \mu \mathrm{~s}$ and $10 \mu \mathrm{~s}$, the result is uncertain as to whether the conversion is aborted or the conversion results are valid.


| LOCATION | DESCRIPTION | PART NUMBER |
| :---: | :---: | :---: |
| U1 | OP27 | - |
| C1 | $10-\mu \mathrm{F}$ 35-V tantalum capacitor | - |
| C2 | $0.1-\mu \mathrm{F}$ ceramic NPO SMD capacitor | AVX 12105C104KA105 or equivalent |
| C3 | $470-\mathrm{pF}$ porcelain Hi-Q SMD capacitor | Johanson 201S420471JG4L or equivalent |

Figure 1. Analog Input Buffer to Analog Inputs AINO-AIN10


Figure 2. Load Circuits


Figure 3. DATA OUT to Hi-Z Voltage Waveforms
Figure 4. DATA INPUT and I/O CLOCK Voltage Waveforms

## PARAMETER MEASUREMENT INFORMATION



NOTE A: To ensure full conversion accuracy, it is recommended that no input signal change occurs while a conversion is ongoing.
Figure 5. $\overline{C S}$ and I/O CLOCK Voltage Waveforms


Figure 6. I/O CLOCK and DATA OUT Voltage Waveforms


Figure 7. I/O CLOCK and EOC Voltage Waveforms


Figure 8. EOC and DATA OUT Voltage Waveforms

## PARAMETER MEASUREMENT INFORMATION



NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 9. Timing for 12-Clock Transfer Using $\overline{\text { CS }}$ With MSB First


NOTE A: To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 10. Timing for 12-Clock Transfer Not Using CS With MSB First

## PARAMETER MEASUREMENT INFORMATION



NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure i1. Timing for 8-Ciock Transfer Üsing $\overline{\mathbf{C S}}$ With MSB First


NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 12. Timing for 8-Clock Transfer Not Using $\overline{\mathbf{C S}}$ With MSB First

## PARAMETER MEASUREMENT INFORMATION



NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 13. Timing for 16-Clock Transfer Using $\overline{C S}$ With MSB First


NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 14. Timing for 16-Clock Transfer Not Using $\overline{\text { CS }}$ With MSB First

## PRINCIPLES OF OPERATION

Initially, with chip select ( $\overline{\mathrm{CS}}$ ) high, I/O CLOCK and DATA INPUT are disabled and DATA OUT is in the high-impedance state. $\overline{C S}$ going low begins the conversion sequence by enabling I/O CLOCK and DATA INPUT and removes DATA OUT from the high-impedance state.

The input data is an 8 -bit data stream consisting of a 4-bit analog channel address (D7-D4), a 2-bit data length select (D3-D2), an output MSB or LSB first bit (D1), and a unipolar or bipolar output select bit (D0) that are applied to DATA INPUT. The I/O CLOCK sequence applied to the I/O CLOCK terminal transfers this data to the input data register.
During this transfer, the I/O CLOCK sequence also shifts the previous conversion result from the output data register to DATA OUT. I/O CLOCK receives the input sequence of 8,12 , or 16 clock cycles long depending on the data-length selection in the input data register. Sampling of the analog input begins on the fourth falling edge of the input I/O CLOCK sequence and is held after the last falling edge of the I/O CLOCK sequence. The last falling edge of the I/O CLOCK sequence also takes EOC low and begins the conversion.

## converter operation

The operation of the converter is organized as a succession of two distinct cycles: 1) the I/O cycle and 2 ) the actual conversion cycle.

## I/O cycle

The I/O cycle is defined by the externally provided I/O CLOCK and lasts 8,12, or 16 clock periods, depending on the selected output data length.

During the $1 / O$ cycle, the following two operations take place simultaneously.
An 8-bit data stream consisting of address and control information is provided to DATA INPUT. This data is shifted into the device on the rising edge of the first eight I/O CLOCKs. DATA INPUT is ignored after the first eight clocks during 12 - or 16 -clock I/O transfers.
The data output, with a length of 8,12 , or 16 bits, is provided serially on DATA OUT. When $\overline{C S}$ is held low, the first output data bit occurs on the rising edge of EOC. When $\overline{\mathrm{CS}}$ is negated between conversions, the first output data bit occurs on the falling edge of $\overline{C S}$. This data is the result of the previous conversion period, and after the first output data bit, each succeeding bit is clocked out on the falling edge of each succeeding I/O CLOCK.

## conversion cycle

The conversion cycle is transparent to the user, and it is controlled by an internal clock synchronized to I/O CLOCK. During the conversion period, the device performs a successive-approximation conversion on the analog input voltage. The EOC output goes low at the start of the conversion cycle and goes high when conversion is complete and the output data register is latched. A conversion cycle is started only after the I/O cycle is completed, which minimizes the influence of external digital noise on the accuracy of the conversion.

## PRINCIPLES OF OPERATION

## power up and initialization

After power up, $\overline{\mathrm{CS}}$ must be taken from high to low to begin an I/O cycle. EOC is initially high, and the input data register is set to all zeroes. The contents of the output data register are random, and the first conversion result should be ignored. To initialize during operation, $\overline{\mathrm{CS}}$ is taken high and is then returned low to begin the next l/O cycle. The first conversion after the device has returned from the power-down state may not read accurately due to internal device settling.

Table 1. Operational Terminology

| Current (N) I/O cycle | The entire I/O CLOCK sequence that transfers address and control data into the data register and clocks <br> the digital result from the previous conversion from DATA OUT |
| :--- | :--- |
| Current $(\mathrm{N})$ conversion cycle | The conversion cycle starts immediately after the current I/O cycle. The end of the current I/O cycle is the <br> last clock falling edge in the I/O CLOCK sequence. The current conversion result is loaded into the output <br> register when conversion is complete. |
| Current $(\mathrm{N})$ conversion result | The current conversion result is serially shifted out on the next I/O cycle. |
| Previous $(\mathrm{N}-1)$ conversion cycle | The converșion cycle just prior to the current I/O cycle |
| Next $(\mathrm{N}+1) \mathrm{I} / \mathrm{O}$ cycle | The I/O period that follows the current conversion cycle |

Example: In the 12-bit mode, the result of the current conversion cycle is a 12-bit serial-data stream clocked out during the next I/O cycle. The current I/O cycle must be exactly 12 bits long to maintain synchronization, even when this corrupts the output data from the previous conversion. The current conversion is begun immediately after the twelfth falling edge of the current l/O cycle.

## PRINCIPLES OF OPERATION

## data input

The data input is internally connected to an 8-bit serial-input address and control register. The register defines the operation of the converter and the output data length. The host provides the data word with the MSB first. Each data bit is clocked in on the rising edge of the I/O CLOCK sequence (see Table 2 for the data input-register format).

Table 2. Input-Register Format

| FUNCTION SELECT | INPUT DATA BYTE |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADDRESS BITS |  |  |  | L1 | LO | LSBF | BIP |
|  | $\begin{gathered} \text { D7 } \\ \text { (MSB) } \end{gathered}$ | D6 | D5 | D4 | D3 | D2 | D1 | $\begin{gathered} \text { DO } \\ \text { (LSB) } \end{gathered}$ |
| Select input channel |  |  |  |  |  |  |  |  |
| AINO - | 0 | 0 | 0 | 0 |  |  |  |  |
| AIN1 | 0 | 0 | 0 | 1 |  |  |  |  |
| AIN2 | 0 | 0 | 1 | 0 |  |  |  |  |
| AIN3 | 0 | 0 | 1 | 1 |  |  |  |  |
| AlN4 |  | 1 | 0 | 0 |  |  |  |  |
| AIN5 |  | 1 | 0 | 1 |  |  |  |  |
| AIN6 |  | 1 | 1. | 0 |  |  |  |  |
| AIN7 |  | 1 | 1 | 1 |  |  |  |  |
| AIN8 |  | 0 | 0 | 0 |  |  |  |  |
| AlN9 |  | 0 | 0 | 1 |  |  |  |  |
| AIN10 |  | 0 | 1 | 0 |  |  |  |  |
| Select test voltage |  |  |  |  |  |  |  |  |
| $\left(V_{\text {ref }+}-V_{\text {ref }-}\right) / 2$ |  |  | 1 | 1 |  |  |  |  |
| $\mathrm{V}_{\text {ref- }}$ |  | 1 | 0 | 0 |  |  |  |  |
| . $\mathrm{Vref}_{+}$ |  | 1 | 0 | 1 |  |  |  |  |
| Software power down |  | 1 | 1 | 0 |  |  |  |  |
| Output data length |  |  |  |  |  |  |  |  |
| 8 bits |  |  |  |  | ${ }_{0}^{0}$ | 1 |  |  |
| 12 bits |  |  |  |  | X† | 0 |  |  |
| 16 bits |  |  |  |  |  | 1 |  |  |
| Output data format |  |  |  |  |  |  |  |  |
| MSB first $\quad 0$ |  |  |  |  |  |  |  |  |
| LSB first (LSBF) $\longrightarrow 1$ |  |  |  |  |  |  |  | * |
| Unipolar (binary) |  |  |  |  |  |  |  | 0 |
| Bipolar (BIP) 2s complement |  |  |  |  |  |  |  | 1 |

$\dagger \mathrm{X}$ represents a do not care condition.

## data input address bits

The four MSBs (D7 - D4) of the data register address one of the 11 input channels, a reference-test voltage, or the power-down mode. The address bits affect the current conversion, which is the conversion that immediately follows the current I/O cycle. The reference voltage is nominally equal to $\mathrm{V}_{\text {ref+ }}-\mathrm{V}_{\text {ref- }}$.

## PRINCIPLES OF OPERATION

## data output length

The next two bits (D3 and D2) of the data register select the output data length. The data-length selection is valid for the current I/O cycle (the cycle in which the data is read). The data-length selection, being valid for the current I/O cycle, allows device startup without losing I/O synchronization. A data length of 8, 12, or 16 bits can be selected. Since the converter has 12 -bit resolution, a data length of 12 bits is suggested.
With D3 and D2 set to 00 or 10, the device is in the 12-bit data-length mode and the result of the current conversion is output as a 12 -bit serial data stream during the next I/O cycle. The current I/O cycle must be exactly 12 bits long for proper synchronization, even when this means corrupting the output data from a previous conversion. The current conversion is started immediately after the twelfth falling edge of the current I/O cycle.
With bits D3 and D2 set to 11, the 16-bit data-length mode is selected, which allows convenient communication with 16 -bit serial interfaces. In the 16 -bit mode, the result of the current conversion is output as a 16 -bit serial data stream during the next I/O cycle with the four LSBs always reset to 0 (pad bits). The current I/O cycle must be exactly 16 bits long to maintain synchronization even when this means corrupting the output data from the previous conversion. The current conversion is started immediately after the sixteenth falling edge of the current I/O cycle.

With bits D3 and D2 set to 01, the 8-bit data-length mode is selected, which allows fast communication with 8 -bit serial interfaces. In the 8 -bit mode, the result of the current conversion is output as an 8 -bit serial data stream during the next I/O cycle. The current I/O cycle must be exactly eight bits long to maintain synchronization, even when this means corrupting the output data from the previous conversion. The four LSBs of the conversion result are truncated and discarded. The current conversion is started immediately after the eighth falling edge of the current I/O cycle.

Since D3 and D2 take effect on the current I/O cycle when the data length is programmed, there can be a conflict with the previous cycle when the data-word length is changed from one cycle to the next. This may occur when the data format is selected to be least significant bit first, since at the time the data length change becomes effective (six rising edges of I/O CLOCK), the previous conversion result has already started shifting out.

In actual operation, when different data lengths are required within an application and the data length is changed between two conversions, no more than one conversion result can be corrupted and only when it is shifted out in LSB-first format.

## sampling period

During the sampling period, one of the analog inputs is internally connected to the capacitor array of the converter to store the analog input signal. The converter starts sampling the selected input immediately after the four address bits have been clocked into the input data register. Sampling starts on the fourth falling edge of I/O CLOCK. The converter remains in the sampling mode until the eighth, twelfth, or sixteenth falling edge of the I/O CLOCK depending on the data-length selection. After the EOC delay time from the last I/O CLOCK falling edge, the EOC output goes low indicating that the sampling period is over and the conversion period has begun. After EOC goes low, the analog input can be changed without affecting the conversion result. Since the delay from the falling edge of the last I/O CLOCK to EOC low is fixed, time-varying analog input signals can be digitized at a fixed rate without introducing systematic harmonic distortion or noise due to timing uncertainty.

After the 8 -bit data stream has been clocked in, DATA INPUT should be held at a fixed digital level until EOC goes high (indicating that the conversion is complete) to maximize the sampling accuracy and minimize the influence of external digital noise.

## PRINCIPLES OF OPERATION

## data register, LSB first

D1 in the input data register (LSB first) controls the direction of the output binary data transfer. When D1 is reset to 0 , the conversion result is shifted out MSB first. When set to 1 , the data is shifted out LSB first. Selection of MSB first or LSB first always affects the next I/O cycle and not the current I/O cycle. When changing from one data direction to another, the current I/O cycle is never disrupted.

## data register, bipolar format

DO (BIP) in the input data register controls the binary data format used to represent the conversion result. When DO is cleared to 0 , the conversion result is represented as unipolar (unsigned binary) data. Nominally, the conversion result of an input voltage equal to $\mathrm{V}_{\text {ref_ }}$ is a code of all zeros ( $000 \ldots 0$ ), the conversion result of an input voltage equal to $\mathrm{V}_{\text {ref }+}$ is a code of all ones ( $111 \ldots 1$ ), and the conversion result of $\left(\mathrm{V}_{\text {ref }+}+\mathrm{V}_{\text {ref- }}\right) / 2$ is a code of a one followed by zeros ( $100 \ldots 0$ ).
When DO is set to 1 , the conversion result is represented as bipolar (signed binary) data. Nominally, conversion of an input voltage equal to $V_{\text {ref- }}$ is a code of a one followed by zeros ( $100 \ldots 0$ ), conversion of an input voltage equal to $\mathrm{V}_{\text {ref }}$ is a code of a zero followed by all ones ( $011 \ldots 1$ ), and the conversion of $\left(\mathrm{V}_{\text {ref }+}+\mathrm{V}_{\text {ret- }}\right) / 2$ is a code of all zeros ( $000 \ldots 0$ ). The MSB is interpreted as the sign bit. The bipolar data format is related to the unipolar format in that the MSBs are always each other's complement.
Selection of the unipolar or bipolar format always affects the current conversion cycle, and the result is output during the next I/O cycle. When changing between unipolar and bipolar formats, the data output during the current I/O cycle is not affected.

## EOC output

The EOC signal indicates the beginning and the end of conversion. In the reset state, EOC is always high. During the sampling period (beginning after the fourth falling edge of the I/O CLOCK sequence), EOC remains high until the internal sampling switch of the converter is safely opened. The opening of the sampling switch occurs after the eighth, twelfth, or sixteenth I/O CLOCK falling edge, depending on the data-length selection in the input data register. After the EOC signal goes low, the analog input signal can be changed without affecting the conversion result.
The EOC signal goes high again after the conversion is completed and the conversion result is latched into the output data register. The rising edge of EOC returns the converter to a reset state and a new $1 / \mathrm{O}$ cycle begins. On the rising edge of EOC, the first bit of the current conversion result is on DATA OUT when $\overline{C S}$ is low. When $\overline{\mathrm{CS}}$ is negated between conversions, the first bit of the current conversion result occurs at DATA OUT on the falling edge of $\overline{\mathrm{CS}}$.

## data format and pad bits

D3 and D2 of the input data register determine the number of significant bits in the digital output that represent the conversion result. The LSB-first bit determines the direction of the data transfer while the BIP bit determines the arithmetic conversion. The numerical data is always justified toward the MSB in any output format.
The internal conversion result is always 12 bits long. When an 8 -bit data transfer is selected, the four LSBs of the internal result are discarded to provide a faster one-byte transfer. When a 12-bit transfer is used, all bits are transferred. When a 16 -bit transfer is used, four LSB pad bits are always appended to the internal conversion result. In the LSB-first mode, four leading zeros are output. In the MSB-first mode, the last four bits output are zeros.

# TLC2543C, TLC2543I, TLC2543M 12-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLASO79D - DECEMBER 1993 - REVISED MAY 1997 

## PRINCIPLES OF OPERATION

## data format and pad bits (continued)

When $\overline{\mathrm{CS}}$ is held low continuously, the first data bit of the newly completed conversion occurs on DATA OUT on the rising edge of EOC. When a new conversion is started after the last falling edge of I/O CLOCK, EOC goes low and the serial output is forced to a setting of 0 until EOC goes high again.
When $\overline{\mathrm{CS}}$ is negated between conversions, the first data bit occurs on DATA OUT on the falling edge of $\overline{\mathrm{CS}}$. On each subsequent falling edge of I/O CLOCK after the first data bit appears, the data is changed to the next bit in the serial conversion result until the required number of bits has been output.

## chip-select input ( $\overline{\mathbf{C S}}$ )

$\overline{\mathrm{CS}}$ enables and disables the device. During normal operation, $\overline{\mathrm{CS}}$ should be low. Although the use of $\overline{\mathrm{CS}}$ is not necessary to synchronize a data transfer, it can be brought high between conversions to coordinate the data transfer of several devices sharing the same bus.
When $\overline{\mathrm{CS}}$ is brought high, the serial-data output is immediately brought to the high-impedance state, releasing its output data line to other devices that may share it. After an internally generated debounce time, I/O CLOCK is inhibited, thus preventing any further change in the internal state.
When $\overline{\mathrm{CS}}$ is subsequently brought low again, the device is reset. $\overline{\mathrm{CS}}$ must be held low for an internal debounce time before the reset operation takes effect. After $\overline{\mathrm{CS}}$ is debounced low, I/O CLOCK must remain inactive (low) for a minimum time before a new I/O cycle can start.
$\overline{\mathrm{CS}}$ can interrupt any ongoing data transfer or any ongoing conversion. When $\overline{\mathrm{CS}}$ is debounced low long enough before the end of the current conversion cycle, the previous conversion result is saved in the internal output buffer and shifted out during the next I/O cycle.

## power-down features

When a binary address of 1110 is clocked into the input data register during the first four I/O CLOCK cycles, the power-down mode is selected. Power down is activated on the falling edge of the fourth I/O CLOCK pulse.

During power down, all internal circuitry is put in a low-current standby mode. No conversions are performed, and the internal output buffer keeps the previous conversion cycle data results provided that all digital inputs are held above $\mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V}$ or below 0.5 V . The I/O logic remains active so the current I/O cycle must be completed even when the power-down mode is selected. Upon power-on reset and before the first l/O cycle, the converter normally begins in the power-down mode. The device remains in the power-down mode until a valid input address (other than 1110) is clocked in. Upon completion of that I/O cycle, a normal conversion is performed with the results being shifted out during the next I/O cycle.

## PRINCIPLES OF OPERATION

## analog input, test, and power-down mode

The 11 analog inputs, three internal voltages, and power-down mode are selected by the input multiplexer according to the input addresses shown in Tables 2,3 , and 4 . The input multiplexer is a break-before-make type to reduce input-to-input noise rejection resulting from channel switching. Sampling of the analog input starts on the falling edge of the fourth I/O CLOCK and continues for the remaining I/O CLOCK pulses. The sample is held on the falling edge of the last I/O CLOCK pulse. The three internal test inputs are applied to the multiplexer, then sampled and converted in the same manner as the external analog inputs. The first conversion after the device has returned from the power-down state may not read accurately due to internal device settling.

Table 3. Analog-Channel-Select Address

| ANALOG INPUT <br> SELECTED | VALUE SHIFTED INTO <br> DATA INPUT |  |
| :---: | :---: | :---: |
|  | 0000 | 0 |
| AIN1 | 0001 | 1 |
| AIN2 | 0010 | 2 |
| AIN3 | 0011 | 3 |
| AIN4 | 0100 | 4 |
| AIN5 | 0101 | 5 |
| AIN6 | 0110 | 6 |
| AIN7 | 0111 | 7 |
| AIN8 | 1000 | 8 |
| AIN9 | 1001 | 9 |
| AIN10 | 1010 | A |

Table 4. Test-Mode-Select Address

| INTERNAL <br> SELF-TEST <br> VOLTAGE <br> SELECTED | VALUE SHIFTED INTO <br> DATA INPUT |  | UNIPOLAR OUTPUT <br> RESULT (HEX) |
| :---: | :---: | :---: | :---: |
|  | BINARY | HEX |  |
| $V_{\text {ref }+-V_{\text {ref }-}}^{2}$ | 1011 | B | 800 |
| $\mathrm{~V}_{\text {ref }-}$ | 1100 | C | 000 |
| $\mathrm{~V}_{\text {ref }+}$ | 1101 | D | FFF |

$\dagger \mathrm{V}_{\text {ref }}$ is the voltage applied to $\mathrm{REF}+$, and $\mathrm{V}_{\text {ref }}$ is the voltage applied to REF-.
$\ddagger$ The output results shown are the ideal values and may vary with the reference stability and with internal offsets.

Table 5. Power-Down-Select Address

| INPUT COMMAND | VALUE SHIFTED INTO <br> DATA INPUT |  | RESULT |
| :---: | :---: | :---: | :---: |
|  | BINARY | HEX |  |
| Power down | 1110 | E | $\mathrm{I} \mathrm{I} C \leq 25 \mu \mathrm{~A}$ |

## PRINCIPLES OF OPERATION

## converter and analog input

The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the $\mathrm{S}_{\mathrm{C}}$ switch and all $\mathrm{S}_{\mathrm{T}}$ switches simultaneously. This action charges all the capacitors to the input voltage.
In the next phase of the conversion process, all $\mathrm{S}_{\mathrm{T}}$ and $\mathrm{S}_{\mathrm{C}}$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF-) voltage. In the switching sequence, 12 capacitors are examined separately until all 12 bits are identified and the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight $=4096$ ). Node 4096 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF-. When the voltage at the summing node is greater than the trip point of the threshold detector (approximately $1 / 2 \mathrm{~V}_{C C}$ ), a bit 0 is placed in the output register and the 4096-weight capacitor is switched to REF-. When the voltage at the summing node is less than the trip point of the threshold detector, a bit 1 is placed in the register and this 4096 -weight capacitor remains connected to REF+ through the remainder of the successive-approximation process. The process is repeated for the 2048 -weight capacitor, the 1024 -weight capacitor, and so forth down the line until all bits are determined. With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to determine the bits from MSB to LSB.

## reference voltage inputs

The two reference inputs used with the device are the voltages applied to the REF+ and REF-terminals. These voltage values establish the upper and lower limits of the analog input to produce a full-scale and zero-scale reading respectively. These voltages and the analog input should not exceed the positive supply or be lower than ground consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF+ terminal voltage and at zero when the input signal is equal to or lower than REF-terminal voltage.


Figure 15. Simplified Model of the Successive-Approximation System

## APPLICATION INFORMATION



NOTES: $A$. This curve is based on the assumption that $V_{\text {ref }}$ and $V_{\text {ref- }}$ have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 0.0006 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is 4.9134 V . $1 \mathrm{LSB}=1.2 \mathrm{mV}$.
B. The full-scale value ( $V_{F S}$ ) is the step whose nominal midstep value has the highest absolute value. The zero-scale value ( $V_{\mathrm{ZS}}$ ) is the step whose nominal midstep value equals zero.

Figure 16. Ideal Conversion Characteristics


Figure 17. Serial Interface

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 18, the time required to charge the analog input capacitance from 0 V to $V_{S}$ within $1 / 2$ LSB can be derived as follows:
The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=v_{S}\left(1-e^{-t_{C} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 8192\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 8192\right)=V_{S}\left(1-e^{\left.-t_{c} / R_{t} C_{i}\right)}\right. \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=R_{t} \times C_{i} \times \ln (8192) \tag{4}
\end{equation*}
$$

Therefore, with the values given, the time for the analog input signal to settle is

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=\left(R_{s}+1 k \Omega\right) \times 60 \mathrm{pF} \times \ln (8192) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$V_{I}=$ Input Voltage at AIN
$\mathrm{V}_{\mathrm{S}}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$\mathrm{r}_{\mathrm{i}}=$ Input Resistance
$\mathrm{C}_{\mathrm{i}}=$ Input Capacitance
$\mathbf{V}_{\mathbf{C}}=$ Capacitance Charging Voltage
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 18. Equivalent Input Circuit Including the Driving Source

## features

- Analog Input Range
- TLC5510 . . . 2 V Full Scale
- TLC5510A . . . 4 V Full Scale
- 8-Bit Resolution
- Linearity Error $\pm 0.75$ LSB Max $\left(25^{\circ} \mathrm{C}\right)$ $\pm 1 \mathrm{LSB} \operatorname{Max}\left(-20^{\circ} \mathrm{C}\right.$ to $75^{\circ} \mathrm{C}$ )
- Differential Linearity Error $\pm 0.5$ LSB $\left(25^{\circ} \mathrm{C}\right)$ $\pm 0.75$ LSB $\operatorname{Max}\left(-20^{\circ} \mathrm{C}\right.$ to $\left.75^{\circ} \mathrm{C}\right)$
- Maximum Conversion Rate 20 Mega-Samples per Second (MSPS) Min
- 5-V Single-Supply Operation
- Low Power Consumption TLC5510 . . . 127.5 mW Typ TLC5510A . . . 150 mW Typ (includes reference resistor dissipation)
- TLC5510 is Interchangeable With Sony CXD1175
applications
- Digital TV
- Medical Imaging
- Video Conferencing
- High-Speed Data Conversion
- QAM Demodulators


## description

The TLC5510 and TLC5510A are CMOS, 8-bit, 20 MSPS analog-to-digital converters (ADCs) that utilize a semiflash architecture. The TLC5510 and TLC5510A operate with a single $5-\mathrm{V}$ supply and typically consume only 130 mW of power. Included is an internal sample-and-hold circuit, parallel outputs with high-impedance mode, and internal reference resistors.

The semiflash architecture reduces power consumption and die size compared to flash converters. By implementing the conversion in a 2 -step process, the number of comparators is significantly reduced. The latency of the data output valid is 2.5 clocks.
The TLC5510 uses the three internal reference resistors to create a standard, 2-V, full-scale conversion range using $V_{\text {DDA }}$. Only external jumpers are required to implement this option and eliminates the need for external reference resistors. The TLC5510A uses only the center internal resistor section with an externally applied 4-V reference such that a $4-\mathrm{V}$ input signal can be used. Differential linearity is 0.5 LSB at $25^{\circ} \mathrm{C}$ and a maximum of 0.75 LSB over the full operating temperature range. Typical dynamic specifications include a differential gain of $1 \%$ and differential phase of 0.7 degrees.
The TLC5510 and TLC5510A are characterized for operation from $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$.

## TLC5510, TLC5510A

 8-BIT HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS
## functional block diagram


schematics of inputs and outputs

| EQUIVALENT OF ANALOG INPUT | EQUIVALENT OF EACH DIGITAL INPUT | EQUIVALENT OF EACH DIGITAL OUTPUT |
| :---: | :---: | :---: |
| ANALOG IN |  |  |

Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| AGND | 20, 21 |  | Analog ground |
| ANALOG IN | 19 | 1 | Analog input |
| CLK | 12 | 1 | Clock input |
| DGND | 2, 24 |  | Digital ground |
| D1-D8 | 3-10 | 0 | Digital data out. D1 $=$ LSB, D8 $=$ MSB |
| $\overline{\mathrm{OE}}$ | 1 | 1 | Output enable. When $\overline{O E}=$ low, data is enabled. When $\overline{O E}=$ high, $\mathrm{D} 1-\mathrm{D} 8$ is in high-impedance state. |
| $\mathrm{V}_{\text {DDA }}$ | 14, 15, 18 |  | Analog supply voltage |
| VDDD | 11, 13 |  | Digital supply voltage |
| REFB | 23 | 1 | Reference voltage in bottom |
| REFBS | 22 |  | Reference voltage in bottom. When using the TLC5510 internal voltage divider to generate a nominal 2-V reference, REFBS is shorted to REFB (see Figure 2). When using the TLC5510A, REFBS is connected to ground. |
| REFT | 17 | 1 | Reference voltage in top |
| REFTS | 16 |  | Reference voltage in top. When using the TLC5510 internal voltage divider to generate a nominal 2-V reference, REFTS is shorted to REFT (see Figure 2). When using the TLC5510A, REFTS is connected to VDDA. |

## absolute maximum ratings $\dagger$

| Supply voltage, | 7 V |
| :---: | :---: |
| Reference voltage input range, $\left.\mathrm{V}_{\text {ref }}(\mathrm{T}), \mathrm{V}_{\text {ref( }} \mathrm{B}\right)$ | AGND to VDDA |
| Analog input voltage range, $\mathrm{V}_{\mathbf{I}(\text { (ANLG) }}$ | AGND to VDDA |
| Digital input voltage range, $\mathrm{V}_{\text {I( }}(\mathrm{DGTL})$ | DGND to VDDD |
| Digital output voltage range, $\mathrm{V}_{0}$ (DGTL) | DGND to VDDD |
| Operating free-air temperature range, $T_{A}$ | $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-55^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | VDDA-AGND | 4.75 | 5 | 5.25 | V |
| Supply voltage | VDDD-AGND | 4.75 | 5 | 5.25 |  |
|  | AGND-DGND | -100 | 0 | 100 | mV |
| Reference input voltage (top), $\mathrm{V}_{\text {ref }}(\mathrm{T})^{\ddagger}$ | TLC5510A | $\mathrm{V}_{\text {ref }(\mathrm{B})+2}$ |  | 4 | V |
| Reference input voltage (bottom), $\left.\mathrm{V}_{\text {ref( }} \mathrm{B}\right)^{\ddagger}$ | TLC5510A | 0 |  | $\mathrm{V}_{\text {reff }} \mathrm{V}^{-4}$ | V |
| Analog input voltage range, $\mathrm{V}_{1}(\mathrm{ANLG})$ |  | $\mathrm{V}_{\text {reff }}(\mathrm{B})$ |  | $\mathrm{V}_{\text {ref }}(\mathrm{T})$ | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ |  | 4 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 1 | V |
| Pulse duration, clock high, $\mathrm{t}_{\mathrm{w}(\mathrm{H})}$ (see Figure 1) |  | 25 |  |  | ns |
| Pulse duration, clock low, $\mathrm{t}_{\text {W(L) }}$ (see Figure 1) |  | 25 |  |  | ns |

$\ddagger$ The reference voltage levels for the TLC5510 are derived through an internal resistor divider between VDDA and ground and therefore are not derived from a separate external voltage source (see the electrical characteristics and text). For the 4 V input range of the TLC5510A, the reference voltage is externally applied across the center divider resistor.

## TLC5510, TLC5510A <br> 8-BIT HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS

SLAS095I - SEPTEMBER 1994 - REVISED APRIL 1997
electrical characteristics at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\text {ref }}(\mathrm{T})=2.5 \mathrm{~V}, \mathrm{~V}_{\text {ref }}(\mathrm{B})=0.5 \mathrm{~V}, \mathrm{f}(\mathrm{CLK})=20 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

## digital I/O

| PARAMETER |  | TEST CONDITIONS $\dagger$ |  |  | MIN | TYP MAX | $\frac{\text { UNIT }}{\mu \mathrm{A}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIH | High-level input current | $V_{D D}=M A X$, | $\mathrm{V}_{\text {IH }}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 |  |
| IIL | Low-level input current | $V_{D D}=$ MAX, | $\mathrm{V}_{\mathrm{IL}}=0$ |  |  | 5 |  |
| 1 OH | High-level output current | $\overline{\mathrm{OE}}=\mathrm{GND}$, | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$, | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-0.5 \mathrm{~V}$ | -1.5 |  |  |
| ${ }^{\mathrm{O}} \mathrm{L}$ | Low-level output current | $\overline{\mathrm{OE}}=\mathrm{GND}$, | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$, | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 2.5 |  |  |
| lozh | High-level high-impedance-state output leakage current | $\overline{O E}=V_{D D}$, | $V_{D D}=M A X$ | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}$ |  | 16 |  |
| IOZL | Low-level high-impedance-state output leakage current | $\overline{O E}=V_{D D}$, | $V_{D D}=M I N$ | $\mathrm{V}_{\mathrm{OL}}=0$ |  | 16 |  |

$\dagger$ Conditions marked MIN or MAX are as stated in recommended operating conditions.
power

| PARAMETER |  | TEST CONDITIONS $\dagger$ |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD | Supply current | $\mathrm{f}(\mathrm{CLK})=20 \mathrm{MHz}$, National Television System Committee (NTSC) ramp wave input, reference resistor dissipation is separate |  |  | 18 | 27 | mA |
| Iref | Reference voltage current | TLC5510 | $\mathrm{V}_{\text {ref }}=$ REFT - REFB $=2 \mathrm{~V}$ | 5.2 | 7.5 | 10.5 | mA |
|  |  | TLC5510A | $\mathrm{V}_{\text {ref }}=$ REFT - REFB $=4 \mathrm{~V}$ | 10.4 | 15 | 21 | mA |

$\dagger$ Conditions marked MIN or MAX are as stated in recommended operating conditions.
static performance

| PARAMETER |  |  | TEST CONDITIONS $\dagger$ |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Self-bias (1), at REFB |  |  | Short REFB to REFBS, Short REFT to REFTS |  | 0.57 | 0.61 | 0.65 | V |
| Self-bias (2), REFT - REFB |  |  |  |  | 1.9 | 2.02 | 2.15 |  |
| Self-bias (3), at REFT |  |  | Short REFB to AGND, Short REFT to REFTS |  | 2.18 | 2.29 | 2.4 |  |
| Rref | Reference voltage resistor |  | Between REFT and REFB |  | 190 | 270 | 350 | $\Omega$ |
| $\mathrm{C}_{\mathrm{i}}$ | Analog input capacitance |  | $\mathrm{V}_{\text {( }}(\mathrm{ANLG})=1.5 \mathrm{~V}+0.07 \mathrm{~V}_{\text {rms }}$ |  |  | 16 |  | pF |
|  | Integral nonlinearity (INL) | TLC5510 | $\begin{aligned} & \mathrm{f}(\mathrm{CLK})=20 \mathrm{MHz}, \\ & \mathrm{~V}_{1}=0.5 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.4$ | $\pm 0.75$ | LSB |
|  |  |  |  | $\mathrm{T}^{\prime}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |  |  | $\pm 1$ |  |
|  |  | TLC5510A | $\begin{aligned} & \mathrm{f}(\mathrm{CLK})=20 \mathrm{MHz}, \\ & \mathrm{~V}_{1}=0 \text { to } 4 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.4$ | $\pm 0.75$ |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |  |  | $\pm 1$ |  |
|  | Differential nonlinearity (DNL) | TLC5510 | $\begin{aligned} & f^{\prime}(\text { CLK })=20 \mathrm{MHz}, \\ & \mathrm{~V}_{\mathrm{I}}=0.5 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.3$ | $\pm 0.5$ |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |  |  | $\pm 0.75$ |  |
|  |  | TLC5510A | $\begin{aligned} & \mathrm{f}(\mathrm{CLK})=20 \mathrm{MHz}, \\ & \mathrm{~V}_{\mathrm{I}}=0 \text { to } 4 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.3$ | $\pm 0.5$ |  |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |  |  | $\pm 0.75$ |  |
| Ezs | Zero-scale error | TLC5510 | $\mathrm{V}_{\text {ref }}=$ REFT - REFB $=2 \mathrm{~V}$ |  | -18 | -43 | -68 | mV |
|  |  | TLC5510A | $\mathrm{V}_{\text {ref }}=\mathrm{REFT}-\mathrm{REFB}=4 \mathrm{~V}$ |  | -36 | -86 | -136 | mV |
| EFS | Full-scale error | TLC5510 | $\mathrm{V}_{\text {ref }}=\mathrm{REFT}-\mathrm{REFB}=2 \mathrm{~V}$ |  | -20 | 0 | 20 | mV |
|  |  | TLC5510A | $\mathrm{V}_{\text {ref }}=\mathrm{REFT}-\mathrm{REFB}=4 \mathrm{~V}$ |  | -40 | 0 | 40 | mV |

† Conditions marked MIN or MAX are as stated in recommended operating conditions.
operating characteristics at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{RT}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{RB}}=0.5 \mathrm{~V}, \mathrm{f}(\mathrm{CLK})=20 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {f conv }}$ | Maximum conversion rate | TLC5510 | $\mathrm{f}_{\mathrm{f}}=1-\mathrm{kHz}$ ramp | $\mathrm{V}_{1}(\mathrm{ANLG})=0.5 \mathrm{~V}-2.5 \mathrm{~V}$ | 20 |  | MSPS |
|  |  | TLC5510A |  | $\mathrm{V}_{1(\mathrm{ANLG})}=0 \mathrm{~V}-4 \mathrm{~V}$ | 20 |  | MSPS |
| BW | Analog input bandwidth |  | $\mathrm{At}-1 \mathrm{~dB}$ |  | 14 |  | MHz |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{D})$ | Digital output delay time |  | $C_{L} \leq 10 \mathrm{pF}$ (see Note 1 and Figure 1) |  | 18 | 30 | ns |
| Differential gain |  |  | NTSC 40 Institute of Radio Engineers (IRE) modulation wave, $\quad f_{\text {conv }}=$ 14.3 MSPS |  | 1\% |  |  |
| Differential phase |  |  |  |  | 0.7 |  | degrees |
| t AJ | Aperture jitter time |  |  |  | 30 |  | ps |
| $\mathrm{t}_{\mathrm{d}(\mathrm{s})}$ | Sampling delay time |  |  |  | 4 |  | ns |
| ten | Enable time, $\overline{O E} \downarrow$ to valid data |  | $C_{L}=10 \mathrm{pF}$ |  | 5 |  | ns |
| $t_{\text {dis }}$ | Disable time, $\overline{O E} \uparrow$ to high impedance |  | $C_{L}=10 \mathrm{pF}$ |  | 7 |  | ns |
| Spurious free dynamic range (SFDR) |  |  | Input tone $=1 \mathrm{MHz}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 45 |  | dB |
|  |  |  | Full range | 43 |  |  |
|  |  |  | Input tone $=3 \mathrm{MHz}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 45 |  |  |
|  |  |  | Full range | 46 |  |  |
|  |  |  | Input tone $=6 \mathrm{MHz}$ | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ | 43 |  |  |
|  |  |  | Full range | 42 |  |  |
|  |  |  | Input tone $=10 \mathrm{MHz}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 39 |  |  |
|  |  |  | Full range | 39 |  |  |
| SNR | Signal-to-noise ratio |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 46 |  | dB |
|  |  |  | Full range |  | 44 |  |  |  |

NOTE 1: $C_{L}$ includes probe and jig capacitance.


Figure 1. I/O Timing Diagram

PRINCIPLES OF OPERATION

## functional description

The TLC5510 and TLC5510A are semiflash ADCs featuring two lower comparator blocks of four bits each.
As shown in Figure 2, input voltage $V_{l}(1)$ is sampled with the falling edge of CLK1 to the upper comparators block and the lower comparators block(A), S(1). The upper comparators block finalizes the upper data UD(1) with the rising edge of CLK2, and simultaneously, the lower reference voltage generates the voltage RV(1) corresponding to the upper data. The lower comparators block (A) finalizes the lower data LD(1) with the rising edge of CLK3. UD(1) and LD(1) are combined and output as OUT(1) with the rising edge of CLK4. As shown in Figure 2, the output data is delayed 2.5 clocks from the analog input voltage sampling point.
Input voltage $\mathrm{V}_{\mathrm{l}}(2)$ is sampled with the falling edge of CLK2. UD(2) is finalized with the rising edge of CLK33, and LD(2) is finalized with the rising edge of CLK4 at the lower comparators block(B). OUT(2) data appears with the rising edge of CLK5.


Figure 2. Internal Functional Timing Diagram

## PRINCIPLES OF OPERATION

## internal referencing

## TLC5510

The three internal resistors shown with $\mathrm{V}_{\text {DDA }}$ can generate a 2-V reference voltage. These resistors are brought out on $V_{\text {DDA }}$, REFTS, REFT, REFB, REFBS, and AGND.
To use the internally generated reference voltage, terminal connections should be made as shown in Figure 3. This connection provides the standard video $2-\mathrm{V}$ reference for the nominal digital output.


Figure 3. External Connections for a 2-V Analog Input Span Using the Internal-Reference Resistor Divider

## TLC5510A

For an analog input span of $4 \mathrm{~V}, 4 \mathrm{~V}$ is supplied to REFT, and REFB is grounded and terminal connections should be made as shown in Figure 4. This connection provides the 4-V reference for the nominal zero to full-scale digital output with a $4 \mathrm{~V}_{\mathrm{pp}}$ analog input at ANALOG IN.


Figure 4. External Connections for 4-V Analog Input Span

## PRINCIPLES OF OPERATION

## functional operation

The output code change with input voltage is shown in Table 1.
Table 1. Functional Operation

| INPUT SIGNAL VOLTAGE | STEP | DIGITAL OUTPUT CODE |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSB |  |  |  |  |  |  | LSB |
| $\mathrm{V}_{\text {ref }}(\mathrm{B})$ | 255 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| - | - | - | - | - | - | - | - | - | - |
| - | - | - | - | - | - | - | - | - | - |
| $\bullet$ | 128 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| - | 127 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| - | - | - | - | - | - | - | - | - | - |
| - | - | - | - | - | - | - | - | - | - |
| $V_{\text {ref }}(\mathrm{T})$ | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

## APPLICATION INFORMATION

The following notes are design recommendations that should be used with the device.

- External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise.
- RF breadboarding or printed-circuit-board (PCB) techniques should be used throughout the evaluation and production process. Breadboards should be copper clad for bench evaluation.
- Since AGND and DGND are connected internally, the ground lead in must be kept as noise free as possible. A good method to use is twisted-pair cables for the supply lines to minimize noise pickup. An analog and digital ground plane should be used on PCB layouts when additional logic devices are used. The AGND and DGND terminals of the device should be tied to the analog ground plane.
- $V_{\text {DDA }}$ to $A G N D$ and $V_{\text {DDD }}$ to DGND should be decoupled with $1-\mu \mathrm{F}$ and $0.01-\mu \mathrm{F}$ capacitors, respectively, and placed as close as possible to the affected device terminals. A ceramic-chip capacitor is recommended for the $0.01-\mu \mathrm{F}$ capacitor. Care should be exercised to ensure a solid noise-free ground connection for the analog and digital ground terminals.
- $V_{\text {DDA }}$, AGND, and ANALOG IN should be shielded from the higher frequency terminals, CLK and D0-D7. When possible, AGND traces should be placed on both sides of the ANALOG $\mathbb{I N}$ traces on the PCB for shielding.
- In testing or application of the device, the resistance of the driving source connected to the analog input should be $10 \Omega$ or less within the analog frequency range of interest.


## APPLICATION INFORMATION



NOTE A: Shorting JP1 and JP3 allows adjustment of the reference voltage by R5 using temperature-compensating diodes D2 and D3 which compensate for D1 and Q1 variations. By shorting JP2 and JP4, the internal divider generates a nominal 2-V reference.

| LOCATION | DESCRIPTION |
| :---: | :--- |
| C1, C3-C4, C6-C12 | $0.1-\mu \mathrm{F}$ capacitor |
| C2 | $10-\mathrm{pF}$ capacitor |
| C5 | $47-\mu \mathrm{F}$ capacitor |
| FB1, FB2, FB3, FB7 | Ferrite bead |
| Q1 | 2 N 3414 or equivalent |
| R1, R3 | $75-\Omega$ resistor |
| R2 | $500-\Omega$ resistor |
| R4 | $10-\mathrm{k} \Omega$ resistor, clamp voltage adjust |
| R5 | $300-\Omega$ resistor, reference-voltage fine adjust |

Figure 5. TLC5510 Evaluation and Test Schematic

## TLC5510, TLC5510A <br> 8-BIT HIGH-SPEED ANALOG-TO-DIGITAL CONVERTERS

## APPLICATION INFORMATION



NOTE A: R5 allows adjustment of the reference voltage to 4 V . R4 adjusts for the desired Q1 quiescent operating point.

| LOCATION | DESCRIPTION |
| :---: | :--- |
| C1, C3-C4, C6-C11 | $0.1-\mu \mathrm{F}$ capacitor |
| C2 | $10-\mathrm{pF}$ capacitor |
| C5 | $47-\mu \mathrm{F}$ capacitor |
| FB1, FB2, FB3, FB7 | Ferrite bead |
| Q1 | 2 N 3414 or equivalent |
| R1, R3 | $75-\Omega$ resistor |
| R2 | $500-\Omega$ resistor |
| R4 | $10-\mathrm{k} \Omega$ resistor, clamp voltage adjust |
| R5 | $300-\Omega$ resistor, reference-voltage fine adjust |

Figure 6. TLC5510A Evaluation and Test Schematic

## APPLICATION INFORMATION



Figure 7. TLC5510 Application Schematic

## APPLICATION INFORMATION



Figure 8. TLC5510A Application Schematic

## features

- 8-Bit Resolution
- Differential Linearity Error
$- \pm 0.3$ LSB Typ, $\pm 1$ LSB Max $\left(25^{\circ} \mathrm{C}\right)$
- $\pm 1$ LSB Max
- Integral Linearity Error
$- \pm 0.6$ LSB, $\pm 0.75$ LSB Max $\left(25^{\circ} \mathrm{C}\right)$
- $\pm 1$ LSB Max
- Maximum Conversion Rate of 40 Megasamples Per Second (MSPS) Min
- Internal Sample and Hold Function
- 5-V Single Supply Operation
- Low Power Consumption . . . 85 mW Typ
- Analog Input Bandwidth . . . $\geq 75 \mathrm{MHz}$ Typ
- Internal Reference Voltage Generators


## applications

- Quadrature Amplitude Modulation (QAM) and Quadrature Phase Shift Keying (QPSK) Demodulators
- Digital Television
- Charge-Coupled Device (CCD) Scanners
- Video Conferencing
- Digital Set-Top Box
- Digital Down Converters
- High-Speed Digital Signal Processor Front End


## description

The TLC5540 is a high-speed, 8-bit analog-to-digital converter (ADC) that converts at sampling rates up to 40 megasamples per second (MSPS). Using a semiflash architecture and CMOS process, the TLC5540 is able to convert at high speeds while still maintaining low power consumption and cost. The analog input bandwidth of 75 MHz (typ) makes this device an excellent choice for undersampling applications. Internal resistors are provided to generate $2-\mathrm{V}$ full-scale reference voltages from a $5-\mathrm{V}$ supply, thereby reducing external components. The digital outputs can be placed in a high impedance mode. The TLC5540 requires only a single $5-\mathrm{V}$ supply for operation.

## functional block diagram


schematics of inputs and outputs
EQUIVALENT OF ANALOG INPUT

Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. |  |  |
| AGND | 20, 21 |  | Analog ground |
| ANALOG IN | 19 | 1 | Analog input |
| CLK | 12 | 1 | Clock input |
| DGND | 2, 24 |  | Digital ground |
| D1-D8 | 3-10 | 0 | Digital data out. D1:LSB, D8:MSB |
| $\overline{\text { OE }}$ | 1 | 1 | Output enable. When $\overline{\mathrm{OE}}=L$, data is enabled. When $\overline{\mathrm{OE}}=\mathrm{H}, \mathrm{D} 1-\mathrm{D} 8$ is high impedance. |
| VDDA | 14, 15, 18 |  | Analog $\mathrm{V}_{\mathrm{DD}}$ |
| VDDD | 11, 13 |  | Digital VDD |
| REFB | 23 | 1 | ADC reference voltage in (bottom) |
| REFBS | 22 |  | Reference voltage (bottom). When using the internal voltage divider to generate a nominal 2-V reference, the REFBS terminal is shorted to the REFB terminal and the REFTS terminal is shorted to the REFT terminal (see Figure 13 and Figure 14). |
| REFT | 17 | 1 | Reference voltage in (top) |
| REFTS | 16 |  | Reference voltage (top). When using the internal voltage divider to generate a nominal $2-\mathrm{V}$ reference, the REFTS terminal is shorted to the REFT terminal and the REFBS terminal is shorted to the REFB terminal (see Figure 13 and Figure 14). |

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

|  |  |  |
| :---: | :---: | :---: |
|  |  |  |
|  |  |  |
|  |  |  |
|  |  |  |
|  |  |  |
|  | TLC55401 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
|  |  |  |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

SLAS105B - JANUARY 1995 - REVISED APRIL 1996
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $V_{\text {DDA }}$-AGND | 4.75 | 5 | 5.25 | V |
|  | VDDD-AGND | 4.75 | 5 | 5.25 |  |
|  | AGND-DGND | -100 | 0 | 100 | mV |
| Reference input voltage (top), $\mathrm{V}_{\text {I(REFT }}$ ) |  | $\mathrm{V}_{1(\text { REFB }}+1.8$ | $\mathrm{V}_{1(\mathrm{REFB})^{+2}}$ | $\mathrm{V}_{\text {DDA }}$ | V |
| Reference input voltage (bottom), $\mathrm{V}_{1 \text { (REFB) }}$ |  | 0 | 0.6 | $V_{1(\text { REFT })^{-1}}{ }^{1.8}$ | V |
| Analog input voltage range, $\mathrm{V}_{\mathrm{l}(\mathrm{ANLG}}$ (see Note 1) |  | $\mathrm{V}_{1(\text { REFB }}$ |  | $\mathrm{V}_{\text {( }}$ REFT) | V |
| Full scale voltage, $\mathrm{V}_{1 \text { (REFT) }}-\mathrm{V}_{1}$ (REFB) |  | 1.8 |  | 5 | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ |  | 4 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 1 | V |
| Pulse duration, clock high, $\mathrm{t}_{\mathrm{w}}(\mathrm{H})$ |  | 12.5 |  |  | ns |
| Pulse duration, clock low, $\mathrm{t}_{\mathrm{w}(\mathrm{L})}$ |  | 12.5 |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC5540C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC55401 | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{I}(\mathrm{REFT})}-\mathrm{V}_{\mathrm{I}(\text { REFB })}<\mathrm{V}_{\mathrm{DD}}$
electrical characteristics at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{REFT})}=2.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{l}(\mathrm{REFB})}=0.6 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=40 \mathrm{MSPS}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS $\dagger$ |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $E_{L}$ | Linearity error, integral | $\begin{aligned} & f_{S}=40 \mathrm{MSPS}, \\ & \mathrm{~V}_{\mathrm{I}}=0.6 \mathrm{~V} \text { to } 2.6 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.6$ | $\pm 1$ | LSB |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{MIN}$ to MAX |  |  | $\pm 1$ |  |
| $E_{D}$ | Linearity error, differential |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.3$ | $\pm 0.75$ |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{MIN}$ to MAX |  |  | $\pm 1$ |  |
|  | Self bias (1), $\mathrm{V}_{\mathrm{RB}}$ | Short REFB to REFBS | See Figure 13 | 0.57 | 0.61 | 0.65 | V |
|  | Self bias (1), $\mathrm{V}_{\mathrm{RT}}$ | Short REFT to REFTS |  | 2.47 | 2.63 | 2.80 |  |
|  | Self bias (2), $\mathrm{V}_{\mathrm{RB}}$ | Short REFB to AGND | See Figure 14 | AGND |  |  |  |
|  | Self bias (2), $\mathrm{V}_{\mathrm{RT}}$ | Short REFT to REFTS |  | 2.18 | 2.29 | 2.4 |  |
| Iref | Reference-voltage current | $\mathrm{V}_{1}(\mathrm{REFT})-\mathrm{V}_{1}($ REFB $)=$ |  | 5.2 | 7.5 | 12 | mA |
| Rref | Reference-voltage resistor | Between REFT and REF | B terminals | 165 | 270 | 350 | $\Omega$ |
| $\mathrm{C}_{\mathrm{i}}$ | Analog input capacitance | $\mathrm{V}_{\mathrm{l}}(\mathrm{ANLG})=1.5 \mathrm{~V}+0.0$ | $\mathrm{V}_{\text {rms }}$ |  | 4 |  | pF |
| EZS | Zero-scale error | $\mathrm{V}_{1(\mathrm{REFT})}-\mathrm{V}_{\mathrm{I}}(\mathrm{REFB})=2 \mathrm{~V}$ |  | -18 | -43 | -68 | mV |
| EFS | Full-scale error |  |  | -25 | 0 | 25 |  |
| ${ }^{1} \mathrm{H}$ | High-level input current | $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}$, | $V_{\text {IH }}=V_{\text {DD }}$ |  |  | 5 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V}$, | $\mathrm{V}_{\text {IL }}=0$ |  |  | 5 |  |
| ${ }^{\mathrm{O}} \mathrm{OH}$ | High-level output current | $\overline{\mathrm{OE}}=\mathrm{GND}$, | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-0.5 \mathrm{~V}$ | -1.5 |  |  | mA |
| ${ }^{\text {OLL}}$ | Low-level output current | $\overline{\mathrm{OE}}=\mathrm{GND}$, | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 2.5 |  |  |  |
| ${ }^{\text {I OZH }}$ (lkg) | High-level high-impedance-state output leakage current | $\overline{O E}=V_{D D}$, | $\mathrm{V}_{\mathrm{DD}}=5.25, \quad \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 16 | $\mu \mathrm{A}$ |
| loZL(lkg) | Low-level high-impedance-state output leakage current | $\overline{O E}=V_{D D}$, | $\mathrm{V}_{\mathrm{DD}}=4.75, \quad \mathrm{~V}_{\mathrm{OL}}=0$ |  |  | 16 |  |
| IDD | Supply current | $\begin{aligned} & \mathrm{f}_{\mathrm{S}}=40 \mathrm{MSPS}, \\ & \mathrm{C}_{\mathrm{L}} \leq \leq 25 \mathrm{pF}, \end{aligned}$ | NTSC $\ddagger$ ramp wave input, See Note 2 |  | 17 | 27 | mA |

† Conditions marked MIN or MAX are as stated in recommended operating conditions.
$\ddagger$ National Television System Committee
NOTE 2: Supply current specification does not include $I_{\text {ref }}$.
operating characteristics at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{RT}}=2.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{RB}}=0.6 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=40 \mathrm{MSPS}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS $\dagger$ |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {S }}$ | Maximum conversion rate | $\mathrm{T}_{\mathrm{A}}=\mathrm{MIN}$ to MAX |  | 40 |  |  | MSPS |
| $\mathrm{f}_{\text {S }}$ | Minimum conversion rate | $\mathrm{T}_{A}=$ MIN to MAX |  |  | 5 |  | MSPS |
| BW | Analog input full-power bandwidth | $A t-3 \mathrm{~dB}, \mathrm{~V}_{\mathrm{l}}(\mathrm{ANLG})=2 \mathrm{~V}_{\mathrm{pp}}$ |  |  | 75 |  | MHz |
| tpd | Delay time, digital output | $\mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$ (see Note 3) |  |  | 9 | 15 | ns |
| tPHZ | Disable time, output high to hi-z | $\mathrm{C}_{\mathrm{L}} \leq 15 \mathrm{pF}, \quad \mathrm{I} \mathrm{OH}=-4.5 \mathrm{~mA}$ |  |  |  | 20 | ns |
| tPLZ | Disable time, output low to hi-z | $\mathrm{C}_{\mathrm{L}} \leq 15 \mathrm{pF}, \quad \mathrm{IOL}=5 \mathrm{~mA}$ |  |  |  | 20 | ns |
| tpZH | Enable time, hi-z to output high | $\mathrm{C}_{\mathrm{L}} \leq 15 \mathrm{pF}, \quad \mathrm{I} \mathrm{OH}=-4.5 \mathrm{~mA}$ |  |  |  | 15 | ns |
| tPZL | Enable time, hi-z to output low | $\mathrm{C}_{\mathrm{L}} \leq 15 \mathrm{pF}, \quad \mathrm{l}_{\mathrm{OL}}=5 \mathrm{~mA}$ |  |  |  | 15 | ns |
| Differential gain |  | NTSC 40 IRE $\ddagger$ modulation wave, $\mathrm{f}_{\mathrm{S}}=14.3 \mathrm{MSPS}$ |  | 1\% |  |  | degrees |
| Differential phase |  |  |  | $0.7$ |  |  |  |
| ${ }^{\text {t }}$, $J$ | Aperture jitter time |  |  |  | 30 |  | ps |
| $\mathrm{t}_{\mathrm{d}(\mathrm{s})}$ | Sampling delay time |  |  |  | 4 |  | ns |
| SNR | Signal-to-noise ratio | $\mathrm{f}_{\mathrm{S}}=20 \mathrm{MSPS}$ | $\mathrm{f}=1 \mathrm{MHz}$ |  | 47 |  | dB |
|  |  |  | $\mathrm{f}_{\mathrm{l}}=3 \mathrm{MHz}$ | 44 | 47 |  |  |
|  |  |  | $\mathrm{f}_{\mathrm{l}}=6 \mathrm{MHz}$ |  | 46 |  |  |
|  |  |  | $\mathrm{f}_{\mathrm{l}}=10 \mathrm{MHz}$ | 45 |  |  |  |
|  |  | $\mathrm{f}_{\mathrm{S}}=40 \mathrm{MSPS}$ | $f_{1}=3 \mathrm{MHz}$ | 45.2 |  |  |  |
|  |  |  | $\mathrm{f}_{\mathrm{f}}=6 \mathrm{MHz}$ | 42 | 44 |  |  |
|  |  |  | $f_{f}=10 \mathrm{MHz}$ |  | 42 |  |  |
| ENOB | Effective number of bits | $\mathrm{f}_{S}=20 \mathrm{MSPS}$ | $\mathrm{fl}_{\mathrm{l}}=1 \mathrm{MHz}$ |  | 7.64 |  | Bits |
|  |  |  | $\mathrm{f}_{\mathrm{l}}=3 \mathrm{MHz}$ |  | 7.61 |  |  |
|  |  |  | $f_{1}=6 \mathrm{MHz}$ |  | 7.47 |  |  |
|  |  |  | $f_{l}=10 \mathrm{MHz}$ |  | 7.16 |  |  |
|  |  | $\mathrm{f}_{\mathrm{S}}=40 \mathrm{MSPS}$ | $\mathrm{f}_{1}=3 \mathrm{MHz}$ | 7 |  |  |  |
|  |  |  | $\mathrm{f}_{\mathrm{f}}=6 \mathrm{MHz}$ | 6.8 |  |  |  |
| THD | Total harmonic distortion | $\mathrm{f}_{S}=20 \mathrm{MSPS}$ | $\mathrm{f}_{\mathrm{l}}=1 \mathrm{MHz}$ |  | 43 |  | dBc |
|  |  |  | $\mathrm{f}_{\mathrm{l}}=3 \mathrm{MHz}$ | 35 | 42 |  |  |
|  |  |  | $\mathrm{f}_{\mathrm{f}}=6 \mathrm{MHz}$ |  | 41 |  |  |
|  |  |  | $f_{f}=10 \mathrm{MHz}$ |  | 38 |  |  |
|  |  | $\mathrm{f}_{\mathrm{S}}=40 \mathrm{MSPS}$ | $\mathrm{f}_{\mathrm{l}}=3 \mathrm{MHz}$ |  | 40 |  |  |
|  |  |  | $\mathrm{f}_{\mathrm{l}}=6 \mathrm{MHz}$ |  | 38 |  |  |
|  | Spurious free dynamic range | $\mathrm{f}_{\mathrm{S}}=20 \mathrm{MSPS}, \quad \mathrm{f}_{\mathrm{l}}=3 \mathrm{MHz}$ |  | 41 | 46 |  | dBc |
|  |  | $\mathrm{f}_{\mathrm{S}}=40 \mathrm{MSPS}, \quad \mathrm{f}_{\mathrm{f}}=3 \mathrm{MHz}$ |  | 42 |  |  | dBc |

$\dagger$ Conditions marked MIN or MAX are as stated in recommended operating conditions.
$\ddagger$ Institute of Radio Engineers
NOTE 3: $C_{L}$ includes probe and jig capacitance.


Figure 1. I/O Timing Diagram


Figure 2. I/O Timing Diagram

TYPICAL CHARACTERISTICS


Figure 3

EFFECTIVE NUMBER OF BITS
VS INPUT FREQUENCY


Figure 5

ANALOG INPUT BANDWIDTH


Figure 4

SIGNAL-TO-NOISE RATIO
vs
INPUT FREQUENCY


Figure 6

TYPICAL CHARACTERISTICS


Figure 7

INTEGRAL NONLINEARITY


Figure 9

EFFECTIVE NUMBER OF BITS
VS
AMBIENT TEMPERATURE


Figure 8

FFT SPECTRUM


Figure 10

## APPLICATION INFORMATION

## grounding and power supply considerations

As with most high performance $A / D$ converters, separate analog and digital supply and grounding terminals are provided on the package. This is done to allow the sensitive analog currents to be separated from the noisy digital switching currents. All analog circuitry should be returned to analog ground and all digital currents should be returned to digital ground. A low impedance connection should be made between the two grounds at the power supply or closer when needed to keep the impedance minimal. It is critical to keep the potential of AGND equal to DGND. When a difference in potential exists, then common mode currents develop in the ADC which result in converter noise. The low impedance connection between AGND and DGND minimize this potential difference. It is recommended that switching power supplies be avoided for supply to the ADC. Low noise linear power supplies provide the best operation. $V_{\text {DDA }}$ and $V_{\text {DDD }}$ should be decoupled as close as possible to the integrated circuit (IC) with a $0.1 \mu \mathrm{~F}$ capacitor. The capacitors chosen should have good characteristics for decoupling high frequencies. Ceramic chip capacitors typically prove the most beneficial. Figure 11 shows power and ground connections using ferrite beads for filtering.


Figure 11. $A V_{D D}, D V_{D D}, A G N D$, and $D G N D$ Connections

## APPLICATION INFORMATION

## printed circuit board (PCB) layout considerations

When designing a circuit that includes high-speed digital and precision analog signals such as a high speed ADC, PCB layout is a key component to achieving the desired performance. The following recommendations should be considered during the prototyping and PCB design phase:

- Separate analog and digital circuitry physically to help eliminate capacitive coupling and crosstalk. When separate analog and digital ground planes are used, the digital ground and power planes should be several layers from the analog signals and power plane to avoid capacitive coupling.
- Full ground planes should be used. Do not use individual etches to return analog and digital currents or partial ground planes. For prototyping, breadboards should be constructed with copper clad boards to maximize ground plane.
- The conversion clock, CLK, should be terminated properly to reduce overshoot and ringing. Any jitter on the conversion clock degrades ADC performance. A high-speed CMOS buffer such as a 74ACT04 or 74AC04 positioned close to the CLK terminal can improve performance.
- Minimize all etch runs as much as possible by placing components very close together. It also proves beneficial to place the ADC in a corner of the PCB nearest to the I/O connector analog terminals.
- It is recommended to place the digital output data latch (if used) as close to the TLC5540 as possible to minimize capacitive loading. If D0 through D7 must drive large capacitive loads, internal ADC noise may be experienced.


## functional description

The TLC5540 uses a modified semiflash architecture as shown in the functional block diagram. The four most significant bits (MSBs) of every output conversion result are produced by the upper comparator block CB1. The four least significant bits (LSBs) of each alternate output conversion result are produced by the lower comparator blocks CB-A and CB-B in turn (see Figure 12).

The reference voltage that is applied to the lower comparator resistor string is one sixteenth of the amplitude of the refence applied to the upper comparator resistor string. The sampling comparators of the lower comparator block require more time to sample the lower voltages of the reference and residual input voltage. By applying the residual input voltage to alternate lower comparator blocks, each comparator block has twice as much time to sample and convert as would be the case if only one lower comparator block were used.


Figure 12. Internal Functional Timing Diagram
This conversion scheme, which reduces the required sampling comparators by 30 percent compared to standard semiflash architectures, achieves significantly higher sample rates than the conventional semiflash conversion method.

## PRINCIPLES OF OPERATION

## functional description (continued)

The MSB comparator block converts on the falling edge of each applied clock cycle. The LSB comparator blocks CB-A and CB-B convert on the falling edges of the first and second following clock cycles, respectively. The timing diagram of the conversion algorithm is shown in Figure 12.

## analog input operation

The analog input stage to the TLC5540 is a chopper-stabilized comparator and is equivalently shown below:


Figure 13. External Connections for Using the Internal Reference Resistor Divider
Figure 13 depicts the analog input for the TLC5540. The switches shown are controlled by two internal clocks, $\phi 1$ and $\phi 2$. These are nonoverlapping clocks that are generated from the CLK input. During the sampling period, $\phi 1, \mathrm{~S} 1$ is closed and the input signal is applied to one side of the sampling capacitor, $\mathrm{C}_{\mathrm{s}}$. Also during the sampling period, S 2 through $\mathrm{S}(\mathrm{N})$ are closed. This sets the comparator input to approximately 2.5 V . The delta voltage is developed across $\mathrm{C}_{\mathrm{s}}$. During the comparison phase, $\phi 2, \mathrm{~S} 1$ is switched to the appropriate reference voltage for the bit value $\mathrm{N} . \mathrm{S} 2$ is opened and $\mathrm{V}_{\mathrm{ref}}(\mathrm{N})-\mathrm{VC}_{\mathrm{S}}$ toggles the comparator output to the appropriate digital 1 or 0 . The small resistance values for the switch, S1, and small value of the sampling capacitor combine to produce the wide analog input bandwidth of the TLC5540. The source impedance driving the analog input of the TLC5540 should be less than $100 \Omega$ across the range of input frequency spectrum.

## reference inputs - REFB, REFT, REFBS, REFTS

The range of analog inputs that can be converted are determined by REFB and REFT, REFT being the maximum reference voltage and REFB being the minimum reference voltage. The TLC5540 is tested with REFT $=2.6 \mathrm{~V}$ and REFB $=0.6 \mathrm{~V}$ producing a $2-\mathrm{V}$ full-scale range. The TLC5540 can operate with REFT - REFB $=5 \mathrm{~V}$, but the power dissipation in the reference resistor increases significantly ( 93 mW nominally). It is recommended that a $0.1 \mu \mathrm{~F}$ capacitor be attached to REFB and REFT whether using externally or internally generated voltages.

## PRINCIPLES OF OPERATION

## internal reference voltage conversion

Three internal resistors allow the device to generate an internal reference voltage. These resistors are brought out on terminals $V_{\text {DDA }}$, REFTS, REFT, REFB, REFBS, and AGND. Two different bias voltages are possible without the use of external resistors.

Internal resistors are provided to develop REFT $=2.6 \mathrm{~V}$ and REFB $=0.6 \mathrm{~V}$ (bias option one) with only two external connections. This is developed with a 3 -resistor network connected to $\mathrm{V}_{\text {DDA }}$. When using this feature, connect REFT to REFTS and connect REFB to REFBS. For applications where the variance associated with $V_{\text {DDA }}$ is acceptable, this internal voltage reference saves space and cost (see Figure 14).
A second internal bias option (bias two option) is shown in Figure 15. Using this scheme REFB = AGND and REFT $=2.28 \mathrm{~V}$ nominal. These bias voltage options can be used to provide the values listed in the following table.

Table 1. Bias Voltage Options

| BIAS OPTION | BIAS VOLTAGE |  |  |
| :---: | :---: | :---: | :---: |
|  | $\mathbf{V}_{\mathbf{R B}}$ | $\mathbf{V}_{\mathbf{R T}}$ | $\mathbf{V}_{\mathbf{R T}}-\mathbf{V}_{\mathbf{R B}}$ |
| $\mathbf{1}$ | 0.61 | 2.63 | 2.02 |
| $\mathbf{2}$ | AGND | 2.28 | 2.28 |

To use the internally-generated reference voltage, terminal connections should be made as shown in Figure 14 or Figure 15. The connections in Figure 14 provide the standard video 2-V reference.


Figure 14. External Connections Using the Internal Bias One Option

PRINCIPLES OF OPERATION


Figure 15. External Connections Using the Internal Bias Two Option

## functional operation

Table 2 shows the TLC5540 functions.
Table 2. Functional Operation

| INPUT SIGNAL VOLTAGE | STEP | DIGITAL OUTPUT CODE |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSB |  |  |  |  |  |  | LSB |
| $\mathrm{V}_{\text {ref }}(\mathrm{T})$ | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| - | - | - | - | - | - | - | - | - | - |
| - | - | - | - | - | - | - | - | - | - |
| - | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| - | 127 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| - | - | - | - | - | - | - | - | - | - |
| - | - | - | - | - | - | - | - | - | - |
| $\mathrm{V}_{\text {ref }}(\mathrm{B})$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

- 3-Channel CMOS ADC
- 5-V Single-Supply Operation or 5-V Analog Supply with Digital Supply from 2.7 V to 5.25 V
- 8-Bit Resolution
- Differential Linearity Error . . . $\pm 0.5$ LSB Max
- Linearity Error ... $\pm 0.75$ LSB Max
- Maximum Conversion Rate 20 Megasamples per Second (MSPS) Min
- Analog Input Voltage Range $2 \mathrm{~V}_{1(\mathrm{PP})}$ Min
- 64-Pin Shrink QFP Package


## description

The TLC5733A is a 3-channel 8-bit semiflash analog-to-digital converter (ADC) that operates from a single 5-V power supply. It converts a wide-band analog signal (such as a video signal) to digital data at sampling rates up to 20 MSPS minimum. The TLC5733A contains a feed-back type high-precision clamp circuit for each ADC channel for video (YUV) applications and a clamp pulse generator that detects COMPOSITE SYNC† pulses automatically. A clamp pulse can also be supplied externally. The output-data format multiplexer selects a ratio of Y:U:V of $4: 4: 4,4: 1: 1$, or $4: 2: 2$. For RGB applications, the $4: 4: 4$ output format without clamp function can be used. The TLC5733A is characterized for operation from $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA $^{2}$ | PACKAGE |
| :---: | :---: |
|  | QUAD FLATPACK |
| $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | TLC5733AIPM |

[^6]
functional block diagram


## TLC5733A

## 20 MSPS 3-CHANNEL ANALOG-TO-DIGITAL CONVERTER WITH HIGH-PRECISION CLAMP <br> SLAS104A - JULY 1995 - REVISED NOVEMBER 1996

Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. |  |  |
| A AVCC | 62 | 1 | Analog supply voltage of ADC A |
| AD8-AD1 | 6-13 | 0 | Data output of ADC A (LSB: AD1, MSB:AD8) |
| AIN | 63 | 1 | Analog input of ADC A |
| B AVCC | 51 | 1 | Analog supply voltage of ADC B |
| BD8-BD1 | 17-24 | 0 | Data output of ADC B (LSB: BD1, MSB:BD8) |
| BIN | 50 | 1 | Analog input of ADC B |
| CAV CC | 30 | 1 | Analog supply voltage of ADC C |
| CD8-CD1 | 36-43 | 0 | Data output of ADC C (LSB:CD1, MSB: CD8) <br> When MODE $=L$, MODE1 $=L$, CD8 outputs MSB flag of BD8-BD5 <br> When MODE $0=L, M O D E 1=L, C D 7$ outputs MSB flag of BD8-BD5 <br> When MODE0 $=L$, MODE1 $=\mathrm{H}, \mathrm{CD} 8$ outputs $B$ channel flag of CD8-BD1 <br> When MODE0 $=L$, MODE1 $=H, C D 8$ outputs $B$ channel flag of CD8-BD1 |
| CIN | 31 | 1 | Analog input of ADC C |
| CLK | 56 | 1 | Clock input. The clock frequency is normally $4 \times$ the frequency subcarrier (fsc) for most video systems (see Table 3). The nominal clock frequency is 14.31818 MHz for National Television System Committee (NTSC) and 17.745 MHz for phase alteration line (PAL). |
| CLPEN | 57 | 1 | Clamp enable. When using an internal clamp pulse, CLPEN should be high. When using an external clamp pulse, CLPEN should be low. |
| CLP OUT A | 59 | 0 | Clamping bias current of ADC A. A resistor-capacitor combination that sets the clamp timing. |
| CLP OUT B | 54 | 0 | Clamping bias current of ADC B. A resistor-capacitor combination that sets the clamp timing. |
| CLP OUTC | 27 | 0 | Clamping bias current of $A D C C$. A resistor-capacitor combination that sets the clamp timing. |
| CLPV A | 60 | 0 | Clamping level of ADC A. A capacitor is connected to CLPV A to set the clamp timing. The clamp level at CLPV A is connected to an output code of 16 (0010000). |
| CLPV B | 53 | 0 | Clamping level of ADC B. A capacitor is connected to CLPV B to set the clamp timing. The clamp level at CLPV B is connected to an output code of 128 (1000000). |
| CLPV C | 28 | $\bigcirc$ | Clamping level of ADC C. A capacitor is connected to CLPV C to set the clamp timing. The clamp level at CLPV C is connected to an output code of 128 (1000000). |
| DGND | 15 | 1. | Digital ground |
| DVDD | 26 | 1 | Digital supply voltage |
| EXTCLP | 55 | 1 | External clamp pulse input. When EXTCLP and CLPEN are low, the internal clamp circuit cannot be used. The external clamp pulse when used is active high. |
| GND A | 64 | 1 | Ground of ADC A |
| GND B | 49 | 1 | Ground of ADC B |
| GND C | 32 | 1 | Ground of ADC C |
| INIT | 58 | 1 | Output initialized. The output data is synchronous when INIT is taken high from low. INIT is a control terminal that allows the external system to initialize the TLC5733A data conversion cycle. INIT is usually used at power up or system reset. |
| MODE0 | 46 | 1 | Output format mode selector 0 . When MODE1 is low and MODE 0 is low, output data format 1 is selected. When MODE1 is low and MODEO is high, output data format2 is selected. When MODE1 is high and MODEO is low, output data format3 is selected. A high level on MODE1 and a high level on MODE0 is not used. |
| MODE1 | 45 | 1 | Output format mode selector 1. When MODE1 is low and MODEO is low, output data format1 is selected. When MODE1 is low and MODEO is high, output data format2 is selected. When MODE1 is high and MODEO is low, output data format3 is selected. A high level on MODE1 and a high level on MODE0 is not used. |
| NT/PAL | 3 | 1 | NTSC/PAL control. NTSC/PAL should be low for NTSC and high for PAL. |
| $\overline{O E} A$ | 2 | 1 | Output enable A. $\overline{\mathrm{OE}}$ A enables the output of ADC A. |
| $\overline{O E}$ B | 47 | 1 | Output enable B. $\overline{O E}$ B enables the output of ADC B. |

Terminal Functions (Continued)

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. |  |  |
| OEC | 34 | 1 | Output enable C. $\overline{O E}$ C enables the output of ADC C. |
| QA DGND | 5 | 1 | Digital ground for output of ADC A |
| QA DV ${ }_{\text {DD }}$ | 14 | 1 | Digital supply voltage for output of ADC A |
| QB DGND | 25 | 1 | Digital ground for output of ADC B |
| QB DV ${ }_{\text {DD }}$ | 16 | 1 | Digital supply voltage for output of ADC B |
| QC DGND | 44 | 1 | Digital ground for output of ADC C |
| QC DV ${ }_{\text {DD }}$ | 35 | 1 | Digital supply voltage for output of ADC C |
| RB A | 1 | 1 | Bottom reference voltage of ADC A. The nominal externally applied dc voltage between RT A and RB A is 2 V for video signals. |
| RB B | 48 | 1 | Bottom reference voltage of ADC B. The nominal externally applied dc voltage between RT B and RB B is 2 V for video signals. |
| RB C | 33 | 1 | Bottom reference voltage of ADC C. The nominal externally applied dc voltage between RT C and RB C is 2 V for video signals. |
| RT A | 61 | 1 | Top reference voltage of ADC A. The nominal externally applied dc voltage between RT A and RB A is 2 V for video signals. |
| RT B | 52 | 1 | Top reference voltage of ADC B. The nominal externally applied dc voltage between RT B and RB B is 2 V for video signals. |
| RT C | 29 |  | Top reference voltage of ADC C. The nominal externally applied dc voltage between RT C and RBC is 2 V for video signals. |
| TEST | 4 | 1 | Test. TEST should be tied low when using this device. |

## absolute maximum ratings $\dagger$

|  |  |
| :---: | :---: |
| Reference voltage input range, $\left.\mathrm{V}_{\text {ref(RT }} \mathrm{A}\right)$ |  |
| $\mathrm{V}_{\text {ref( }}$ RB B), $\mathrm{V}_{\text {ref(RB C) }}$ | AGND to $V_{C C}$ |
| Analog input voltage range | AGND to $V_{\text {Cc }}$ |
| Digital input voltage range, $\mathrm{V}_{1}$ | DGND to $\mathrm{V}_{\text {DD }}$ |
| Digital output voltage range, $\mathrm{V}_{\mathrm{O}}$ | DGND to $V_{\text {DD }}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-55^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

†Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## TLC5733A

## 20 MSPS 3-CHANNEL ANALOG-TO-DIGITAL CONVERTER WITH HIGH-PRECISION CLAMP <br> SLAS104A - JULY 1995 - REVISED NOVEMBER 1996

recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $V_{\text {CC }}$-AGND | 4.75 | 5 | 5.25 |  |
| Supply voltage $\ddagger$ | $\mathrm{V}_{\mathrm{DD}}$-DGND | 2.7 | 5 | 5.25 |  |
|  | AGND-DGND | -100 | 0 | 100 | mV |
| Reference input | e, $\mathrm{V}_{\text {ref( }}$ RT A), $\mathrm{V}_{\text {reff }}$ (RT B), $\mathrm{V}_{\text {ref( }}$ RT C) | $\mathrm{V}_{\mathrm{ref}(\mathrm{RB})+2}$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Reference input | e, $\mathrm{V}_{\text {ref( }} \mathrm{RB}$ A), $\mathrm{V}_{\text {ref( }} \mathrm{RB}$ B), $\mathrm{V}_{\text {ref(RB }}$ ( $)$ | 0 |  | $\mathrm{V}_{\text {ref(RT) }} \mathrm{V}^{-2}$ | V |
| Analog input volt |  | 0 |  | $\mathrm{V}_{\text {ref }}(\mathrm{RT})$ | V |
| High-level input v | , $\mathrm{V}_{\text {IH }}$ | 2 |  |  | V |
| Low-level input v | , $\mathrm{V}_{\text {IL }}$ |  |  | 0.8 | V |
| High-level pulse | on, $\mathrm{t}_{\mathrm{w}}(\mathrm{H})$ | 25 |  |  | ns |
| Low-level pulse d | $\mathrm{n}, \mathrm{t}$ (L) | 25 |  |  | ns |
| Setup time for IN | ut, $\mathrm{t}_{\text {su }} 1$ | 5 |  |  | ns |
| Operating free-air | perature range, $\mathrm{T}_{\mathrm{A}}$ | -20 |  | 75 | ${ }^{\circ} \mathrm{C}$ |

$\ddagger$ Within the electrical and operating characteristics table, when the term $V_{D D}$ is used, all $X D V_{D D}$ terminals are tied together, and when the term $V_{C C}$ is used, all $X^{\prime} V_{C C}$ terminals are tied together.
electrical characteristics at $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $\left.5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {ref( }} \mathrm{RT}\right)=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ref}}(\mathrm{BB})=0.5 \mathrm{~V}$, $f_{(C L K)}=20 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Clamp level accuracy |  | $\pm 1$ |  | LSB |
| $\mathrm{R}_{\text {ref }}$ | Reference voltage resistor | Measured between RT and RB | $160 \quad 220$ | 350 | $\Omega$ |
| $\mathrm{C}_{\mathrm{i}}$ | Analog input capacitance | $\mathrm{V}_{\mathrm{I}}=1.5 \mathrm{~V}+0.07 \mathrm{~V}_{\text {rms }}$ | 16 |  | pF |
| ${ }^{\text {IIH }}$ | High-level input current | $\begin{array}{ll} \mathrm{V}_{\mathrm{DD}}=\mathrm{MAX} \dagger, & \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}, \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} & \\ \hline \end{array}$ |  | 5 |  |
| IIL | Low-level input current | $\begin{array}{ll} \mathrm{V}_{\mathrm{DD}}=\mathrm{MAX} \dagger, & \mathrm{~V}_{\mathrm{IL}}=0, \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} & \\ \hline \end{array}$ |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | All $\mathrm{DV}_{\mathrm{DD}}$ terminals $=2.7 \mathrm{~V}$ to 5.25 V , $\mathrm{I}^{\mathrm{OH}}=-1 \mathrm{~mA}$ | DV ${ }_{\text {DD }}-0.7 \mathrm{~V}$ |  | V |
| VOL | Low-level output voltage | All DV DD terminals $=2.7 \mathrm{~V}$ to 5.25 V , $\mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  | 0.8 |  |
| ${ }^{\mathrm{IOH}}(\mathrm{lkg})$ | High-level output leakage current | $\begin{array}{ll} \begin{array}{ll} \mathrm{V}_{\mathrm{DD}}=\mathrm{MAX}, & \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}, \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{array} & \\ \hline \end{array}$ |  | 16 |  |
| IOL(lkg) | Low-level output leakage current | $\begin{array}{ll} \mathrm{V}_{\mathrm{DD}}=\mathrm{MIN} \dagger, & \mathrm{~V}_{\mathrm{OL}}=0, \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} & \\ \hline \end{array}$ |  | 16 | $\mu \mathrm{A}$ |
| ICC | Supply current | $\mathrm{f}_{\mathrm{C}}=20 \mathrm{MSPS},$ <br> NTSC ramp wave input | 50 | 75 | mA |

$\dagger$ Conditions marked MIN or MAX are as stated in recommended operating conditions.
operating characteristics at $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to $5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {ref(RT) }}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{ref}(\mathrm{RB})}=0.5 \mathrm{~V}$, $f_{(C L K)}=20 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ (unless otherwise noted)

$\ddagger$ Institute of Radio Engineers

## detailed description

## clamp function

The clamp function is optimized for a YUV video signal and has two clamp modes. The first mode uses the COMPOSITE SYNC signal as the input to the EXTCLP terminal to generate an internal clamp pulse and the second mode uses an externally generated clamp pulse as the input to the EXTCLP terminal.
In the first mode, the device detects false pulses in the COMPOSITE SYNC signal by monitoring the rising and falling edges of the COMPOSITE SYNC signal pulses. This monitoring prevents faulty operation caused by disturbances and missing pulses of the COMPOSITE SYNC signal input on EXTCLP and external spike noise. When fault pulses are detected, the device internally generates a train of clamp pulses at the proper positions (1H) by an internal 910 -counter for NTSC and a 1136 -counter for PAL. The device checks clamp pulses for 1 H time and generates clamp pulses at correct positions when COMPOSITE SYNC pulses are in error in time.
The internal counter continually produces a horizontal sync period (1H) that is NTSC or PAL compatible as selected by the condition of the NT/PAL terminal.

## clamp voltages and selection

Table 1 shows the clamping level during the clamp interval. Table 2 shows the selection of the internal or external clamp pulse. With either NTSC or PAL, the internal clamp pulse is always used.

Table 1. Clamp Level (Internal Connection Level)

| CHANNEL OF ADC | OUTPUT CODE | APPLICATION |
| :---: | :---: | :---: |
| $A D C ~ A \cdot V_{\mathrm{I}}(\mathrm{A})$ | 00010000 | Y |
| $A D C ~ B \cdot \mathrm{~V}_{\mathrm{I}}(\mathrm{B})$ | 10000000 | $(\mathrm{U}, \mathrm{V})$ |
| ADC $\mathrm{C} \cdot \mathrm{V}_{\mathrm{I}}(\mathrm{C})$ | 10000000 | $(\mathrm{U}, \mathrm{V})$ |

Table 2. Clamp Level (Internal Connection Level)

| CONDITION |  |  | FUNCTION (EACH ADC) |  |
| :---: | :---: | :---: | :---: | :---: |
| CLPEN | EXTCLP | NT/PAL | INTERNAL CLAMP | CLAMP PULSE |
| L | $\Omega$ | Don't Care | Inactive | External clamp pulse |
|  | H |  | COMPOSITE SYNC input | L |
|  |  | H |  | Synchronous with NTSC |

The clamp circuit is shown in Figure 6. The clamp voltage is stored on capacitor C 2 during the back porch of the horizontal blanking period.
During the clamp pulse the input to channel A is clamped to:

$$
\begin{aligned}
& V_{C}(A)=(16 / 256) \times(\text { voltage difference from terminal RT } A \text { to RB } A) \\
& V_{C}(B)=(128 / 256) \times(\text { voltage difference from terminal RT } B \text { to RB } B) \\
& V_{C}(C)=(128 / 256) \times(\text { voltage difference from terminal RT } C \text { to RB } C)
\end{aligned}
$$

## COMPOSITE SYNC time monitoring

When CLPEN is high, COMPOSITE SYNC generates an internal clamp pulse on the horizontal blanking interval back porch. The TLC5733A has a timing window into which the horizontal sync tip must occur. There is a noise time window for the falling edge and one for the rising edge (see Figure 1, Figure 2, and Table 3).

## correct COMPOSITE SYNC timing

The Noise Gate 1 signal provides the timing window for the COMPOSITE SYNC falling edge. After an interval A of 867 clocks for NTSC or 1075 for PAL from the last falling edge of COMPOSITE SYNC, Noise Gate 1 signal goes high for 43 clocks for NTSC or 61 clocks for PAL (interval B). The falling edge of the input signal to the EXTCLP terminal can occur at any time within this window to be a valid COMPOSITE SYNC falling edge.

The Noise Gate 2 signal provides the timing window for the COMPOSITE SYNC rising edge. On the falling edge of the horizontal sync tip, the internal logic generates Noise Gate 2 as a low signal for 58 clocks (interval C) for both NTSC and PAL and then returns to a high active state. At this time if the input to EXTCLP is still low, it is considered a valid COMPOSITE SYNC signal.

## normal clamp pulse generation

On the rising edge of COMPOSITE SYNC, the internal logic generates an internal delay (interval D) and then generates the internal positive clamp pulse 54 clocks wide (interval F).

## clamp operation with incorrect COMPOSITE SYNC timing

## noise suppression

If the input to EXTCLP goes low prior to Noise Gate 1 going high (within 43 clocks for NTSC or 61 clocks for PAL of the normal 1 H timing for the falling edge of COMPOSITE SYNC) then that input is not considered a valid COMPOSITE SYNC and is ignored.
If the input to EXTCLP is high when Noise Gate 2 goes to the high state, the input signal is considered noise and is ignored.
Therefore, the correct signal must be high for a maximum of $43^{\prime}$ clocks for NTSC or 61 clocks for PAL, before the 1 H timing, to be a valid sync signal. Also, the input to EXTCLP must be at least 58 clocks wide (interval C) to be valid.

This function of monitoring the timing eliminates spurious noise spikes from falsely synchronizing the system.

## timing error of COMPOSITE SYNC

The internal counter resets to zero on the first falling edge of COMPOSITE SYNC. After that time, if there is a missing COMPOSITE SYNC signal, then the internal logic waits an interval of 76 clocks (interval E) for NTSC or 93 for PAL from the counter zero count and then generates an internal clamp pulse 54 clocks wide (interval F).
This function maintains the synchronization pattern when COMPOSITE SYNC is not present.

## summary of device operation with COMPOSITE SYNC

This internal timing allows the TLC5733A to correctly position the clamp pulse when an external COMPOSITE SYNC input:

- Is delayed with respect to the horizontal sync period
- Is early with respect to the horizontal sync period
- Is nonexistent during the horizontal sync period
- Has falling edge noise spikes within the horizontal sync period

The device operation is summarized as follows for these improper external clamp conditions:

- Under all four conditions on EXTCLP, the internal clamp generation circuit generates a clamp pulse at the proper time after the horizontal sync period as shown in Figure 1.
- The TLC5733A internal clamp circuit generates an internal clamp pulse each 1 H time for the entire time interval that the COMPOSITE SYNC input is missing.


Figure 1. COMPOSITE SYNC and Internal Clamp Timing


Figure 2. Proper COMPOSITE SYNC Timing
Table 3. Sync and Clamp Timing for NTSC and PAL with CLK $=4$ fsc

| TIME <br> INTERVAL | NTSC <br> fsc $=3.58 ~ M H z ~$ |  | PAL <br> fsc $=4.43 \mathrm{MHz}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  | NO. OF <br> CLOCKS | TIME <br> $(\mu \mathbf{s})$ | NO. OF <br> CLOCKS | TIME <br> $(\mu \mathbf{s})$ |
| A | 867 | 60.6 | 1075 | 60.7 |
| B | 43 | 3 | 61 | 3.5 |
| C | 58 | 4.05 | 58 | 3.27 |
| D | 6 | 0.42 | 6 | 0.34 |
| E | 76 | 5.3 | 93 | 5.25 |
| F | 54 | 3.77 | 84 | 4.74 |

## using an external clamp pulse

When CLPEN is taken low, EXTCLP accepts an externally generated active-high clamp pulse. This pulse must occur within the horizontal-blanking interval back porch. CLPEN low inhibits the internal counters and no internal clamp pulse is generated.
output digital code (for each channel of ADC)
Table 4. Input Signal Versus Digital Output Code

| INPUT SIGNAL <br> VOLTAGE | STEP | MSB |  |  |  |  |  | DIGITAL OUTPUT CODE |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vref(RT) | 255 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | 128 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $\bullet$ | 127 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $V_{\text {ref(RB) }}$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

output data format
The TLC5733A can select three output data formats to various TV/VCR (video) data processing by the combination of MODEO and MODE1. The output is synchronous when INIT is taken high.

Table 5. Output Data Format Selection

| CONDITION |  | OUTPUT DATA |  |
| :---: | :---: | :---: | :---: |
| MODE1 | MODE0 | OUTPUT DATA <br> FORMAT | RATIO OF Y:U:V |
| L | L | Format 1 | $4: 1: 1$ |
| L | H | Format 2 | $4: 4: 4$ |
| H | L | Format 3 | $4: 2: 2$ |
| H | H | Not used | $\mathrm{N} / \mathrm{A}$ |

## 20 MSPS 3-CHANNEL ANALOG-TO-DIGITAL CONVERTER

 WITH HIGH-PRECISION CLAMPSLAS104A - JULY 1995 - REVISED NOVEMBER 1996
output data format (continued)

$0=$ Input signal sampling point
Figure 3. Format 1, 4:1:1

Table 6. Format 1

| CHANNEL OF ADC | BIT | OUTPUT DATA |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | CLK (see Note 1) |  |  |  |  |  |  |  |
|  |  | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 |
| A | AD8 | A08 | A18 | A28 | A38 | A48 | A58 | A68 | A78 |
|  | AD7 | A07 | A17 | A27 | A37 | A47 | A57 | A67 | A77 |
|  | AD6 | A06 | A16 | A26 | A36 | A46 | A56 | A66 | A76 |
|  | AD5 | A05 | A15 | A25 | A35 | A45 | A55 | A65 | A75 |
|  | AD4 | A04 | A14 | A24 | A34 | A44 | A54 | A64 | A74 |
|  | AD3 | A03 | A13 | A23 | A33 | A43 | A53 | A63 | A73 |
|  | AD2 | A02 | A12 | A22 | A32 | A42 | A52 | A62 | A72 |
|  | AD1 | A01 | A11 | A21 | A31 | A41 | A51 | A61 | A71 |
| B | BD8 | B08 | B06 | B04 | B02 | B48 | B46 | B44 | B42 |
|  | BD7 | B07 | B05 | B03 | B01 | B47 | B45 | B43 | B41 |
|  | BD6 | C 08 | C06 | C 04 | C 02 | C48 | C46 | C44 | C42 |
|  | BD5 | C07 | C05 | CO 3 | C 01 | C47 | C45 | C43 | C41 |
|  | BD4 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | BD3 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | BD2 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | BD1 | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
| C | CD8 | H | L | L | L | H | L | L | L |
|  | CD7 | L | L | L | H | L | L | L | H |
|  | CD6 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD5 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD4 | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD3 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD2 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD1 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |

NOTES: 1. The value of the first sampling clock at $A / D$ conversion is CLK 0 .
2. A06 is an example of an entry in the table where $A$ is the ADC channel, 0 is the sampling order, and 6 is the bit number.

## output data format (continued)


$0=$ Input signal sampling point
Figure 4. Format 2, 4:4:4
output data format (continued)
Table 7. Format 2

| CHANNEL OF ADC | BIT | OUTPUT DATA |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | CLK (see Note 1) |  |  |  |  |  |  |  |
|  |  | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 |
| A | AD8 | A08 | A18 | A28 | A38 | A48 | A58 | A68 | A78 |
|  | AD7 | A07 | A17 | A27 | A37 | A47 | A57 | A67 | A77 |
|  | AD6 | A06 | A16 | A26 | A36 | A46 | A56 | A66 | A76 |
|  | AD5 | A05 | A15 | A25 | A35 | A45 | A55 | A65 | A75 |
|  | AD4 | A04 | A14 | A24 | A34 | A44 | A54 | A64 | A74 |
|  | AD3 | A03 | A13 | A23 | A33 | A43 | A53 | A63 | A73 |
|  | AD2 | A02 | A12 | A22 | A32 | A42 | A52 | A62 | A72 |
|  | AD1 | A01 | A11 | A21 | A31 | A41 | A51 | A61 | A71 |
| B | BD8 | B08 | B18 | B28 | B38 | B48 | B58 | B68 | B78 |
|  | BD7 | B07 | B17 | B27 | B37 | B47 | B57 | B67 | B77 |
|  | BD6 | B06 | B16 | B26 | B36 | B46 | B56 | B66 | B76 |
|  | BD5 | B05 | B15 | B25 | B35 | B45 | B55 | B65 | B75 |
|  | BD4 | B04 | B14 | B24 | B34 | B44 | B54 | B64 | B74 |
|  | BD3 | B03 | B13 | B23 | B33 | B43 | B53 | B63 | B73 |
|  | BD2 | B02 | B12 | B22 | B32 | B42 | B52 | B62 | B72 |
|  | BD1 | B01 | B11 | B21 | B31 | B41 | B51 | B61 | B71 |
| C | CD8 | C08 | C18 | C28 | C38 | C48 | C58 | C68 | C78 |
|  | CD7 | C07 | C17 | C27 | C37 | C47 | C57 | C67 | C77 |
|  | CD6 | C06 | C16 | C26 | C36 | C46 | C56 | C66 | C76 |
|  | CD5 | C05 | C15 | C25 | C35 | C45 | C55 | C65 | C75 |
|  | CD4 | C04 | C14 | C24 | C34 | C44 | C54 | C64 | C74 |
|  | CD3 | C03 | C13 | C23 | C33 | C43 | C53 | C63 | C73 |
|  | CD2 | C02 | C12 | C 22 | C32 | C42 | C52 | C62 | C72 |
|  | CD1 | C01 | C11 | C21 | C31 | C41 | C51 | C61 | C71 |

NOTES: 1. The value of the first sampling clock at A/D conversion is CLK 0.
2. A06 is an example of an entry in the table where $A$ is the ADC channel, 0 is the sampling order, and 6 is the bit number.

## TLC5733A

20 MSPS 3-CHANNEL ANALOG-TO-DIGITAL CONVERTER WITH HIGH-PRECISION CLAMP
SLAS104A - JULY 1995 - REVISED NOVEMBER 1996
output data format (continued)

$O=$ Input signal sampling point
Figure 5. Format 3, 4:2:2
output data format (continued)
Table 8. Format 3

| CHANNEL OF ADC | BIT | OUTPUT DATA |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | CLK (see Note 1) |  |  |  |  |  |  |  |
|  |  | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 |
| A | AD8 | A08 | A18 | A28 | A38 | A48 | A58 | A68 | A78 |
|  | AD7 | A07 | A17 | A27 | A37 | A47 | A57 | A67 | A77 |
|  | AD6 | A06 | A16 | A26 | A36 | A46 | A56 | A66 | A76 |
|  | AD5 | A05 | A15 | A25 | A35 | A45 | A55 | A65 | A75 |
|  | AD4 | A04 | A14 | A24 | A34 | A44 | A54 | A64 | A74 |
|  | AD3 | A03 | A13 | A23 | A33 | A43 | A53 | A63 | A73 |
|  | AD2 | A02 | A12 | A22 | A32 | A42 | A52 | A62 | A72 |
|  | AD1 | A01 | A11 | A21 | A31 | A41 | A51 | A61 | A71 |
| B | BD8 | B08 | C08 | B28 | C28 | B48 | C48 | B68 | C68 |
|  | BD7 | B07 | C07 | B27 | C27 | B47 | C47 | B67 | C67 |
|  | BD6 | B06 | C06 | B26 | C26 | B46 | C46 | B66 | C66 |
|  | BD5 | B05 | C 05 | B25 | C25 | B45 | C45 | B65 | C65 |
|  | BD4 | B04 | C04 | B24 | C24 | B44 | C44 | B64 | C64 |
|  | BD3 | B03 | CO 3 | B23 | C23 | B43 | C43 | B63 | C63 |
|  | BD2 | B02 | C02 | B22 | C 22 | B42 | C42 | B62 | C62 |
|  | BD1 | B01 | C01 | B21 | C21 | B41 | C41 | B61 | C61 |
| C | CD8 | H | L | H | L | H | L | H | L |
|  | CD7 | L | H | L | H | L | H | L | H |
|  | CD6 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD5 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD4 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD3 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD2 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |
|  | CD1 | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |

NOTES: 1. The value of the first sampling clock at A/D conversion is CLK 0 .
2. A06 is an example of an entry in the table where $A$ is the ADC channel, 0 is the sampling order, and 6 is the bit number.

## APPLICATION INFORMATION



Figure 6. Feedback Clamp Circuit

## APPLICATION INFORMATION



Figure 7. Interface Without Clamping

## APPLICATION INFORMATION



Figure 8. Interface Connection Using Composite Sync Signal

## APPLICATION INFORMATION



Figure 9. Interface Using External Clamp Pulse With Synchronization


Figure 10. Adjustment Circuit For Top and Bottom Reference Voltages

# TLC320AD57C Data Manual 

## Sigma-Delta Stereo Analog-to-Digital Converter

SLAS086A
January 1995

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1995, Texas Instruments Incorporated

## Contents

Section Title ..... Page
1 Introduction ..... 2-251
1.1 Features ..... 2-251
1.2 Functional Block Diagram ..... 2-251
1.3 Terminal Assignments ..... 2-252
1.4 Ordering Information ..... 2-252
1.5 Terminal Functions ..... 2-252
2 Detailed Description ..... 2-255
2.1 Power-Down and Reset Functions ..... 2-255
2.1.1 Power Down ..... 2-255
2.1.2 Reset Function ..... 2-256
2.2 Differential Input ..... 2-257
2.3 Sigma-Delta Modulator ..... 2-257
2.4 Decimation Filter ..... 2-257
2.5 High-Pass Filter ..... 2-257
2.6 Master-Clock Circuit ..... 2-257
2.7 Test ..... 2-258
2.8 Serial Interface ..... 2-258
2.8.1 Master Mode ..... 2-258
2.8.2 Slave Mode ..... 2-260
3 Specifications ..... 2-261
3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 2-261
3.2 Recommended Operating Conditions ..... 2-261
3.3 Electrical Characteristics ..... 2-262
3.3.1 Digital Interface, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}$ ..... 2-262
3.3.2 Analog Interface ..... 2-262
3.3.3 Channel Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}$, $\mathrm{f}_{\mathrm{s}}=48 \mathrm{kHz}$ ..... 2-263
3.4 Switching Characteristics ..... 2-263
4 Parameter Measurement Information ..... 2-265

## List of Illustrations

Figure Title ..... Page
2-1 Power-Down Timing Relationships ..... 2-256
2-2 Differential Analog Input Configuration ..... 2-257
2-3 Serial Master Transfer Modes ..... 2-259
2-4 Serial Slave Transfer Modes ..... 2-260
4-1 SCLK to Fsync and DOUT - Master Mode 3 ..... 2-265
4-2 SCLK to Fsync, DOUT and LRClk - Master Modes 4 and 6 ..... 2-265
4-3 SCLK to Fsync, DOUT, and LRClk - Master Mode 5 ..... 2-265
4-4 SCLK to Fsync, DOUT, and LRClk - Master Mode 7 ..... 2-266
4-5 SCLK to LRClk and DOUT - Slave Mode 0, Fsync High ..... 2-266
4-6 SCLK to Fsync, LRClk, and DOUT - Slave Mode 2, Fsync Controlled ..... 2-266
List of Tables
Table Title Page
2-1 Master-Clock to Sample-Rate Comparison ..... 2-258

## 1 Introduction

The TLC320AD57C provides high-resolution signal conversion from analog to digital using oversampling sigma-delta technology. This device consists of two synchronous conversion paths. Also included is a decimation filter after the modulator as shown in the functional block diagram. Other functions provide analog filtering and on-chip timing and control.

A functional block diagram of the TLC320AD57C is included in section 1.2. Each block is described in the Detailed Description section.

### 1.1 Features

- Single 5-V Power Supply
- Sample Rates ( $\mathrm{f}_{\mathrm{s}}$ ) up to 48 kHz
- 18-Bit Resolution
- Signal-to-Noise (EIAJ) of 97 dB
- Dynamic Range of 95 dB
- Total Signal-to-Noise+Distortion of 91 dB
- Internal Reference Voltage ( $\mathrm{V}_{\text {ref }}$ )
- Serial Port Interface
- Differential Architecture
- Power Dissipation of 200 mW . Power-Down Mode for Low-Power Applications
- One Micron Advanced LinEPIC1Z ${ }^{\text {™ }}$ Process


### 1.2 Functional Block Diagram



LinEPIC1Z is a trademark of Texas Instruments Incorporated.

### 1.3 Terminal Assignments



NC - No internal connection

### 1.4 Ordering Information

| $\mathrm{T}_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
|  | SMALL OUTLINE <br> (DW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC320AD57CDW |

### 1.5 Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| AnaPD | 6 | 1 | Analog power-down mode. The analog power-down mode disables the analog modulators. The single-bit modulator outputs become invalid, which renders the outputs of the digital filters invalid. When AnaPD is pulled low, normal operation of the device resumes. |
| $A V_{D D}$ | 4 | 1 | Analog supply voltage |
| $\mathrm{AV}_{\text {SS }}$ | 5 | 1 | Analog ground |
| CMODE | 12 | 1 | Clock mode. CMODE selects between two methods of determining the master clock frequency. When CMODE is high, the master clock input is $384 \times$ the conversion frequency. When CMODE is low, the master clock input is $256 \times$ the conversion frequency. |
| DOUT | 16 | 0 | Data output. DOUT transmits the sigma-delta audio analog-to-digital converter (ADC) output data to a digital signal processor (DSP) serial port or other compatible serial interface and is synchronized to SCLK. DOUT is low when DigPD is high. |
| DVDD | 18 | 1 | Digital supply voltage |

### 1.5 Terminal Functions (Continued)

| TERMINAL NAME | NO. | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| DVSS | 19 | 1 | Digital ground |
| DigPD | 10 | 1 | Digital power-down mode. The digital power-down mode shuts down the digital filters and clock generators. All digital outputs are brought to unasserted levels. When DigPD is pulled low, normal operation of the device resumes. |
| Fsync | 17 | 1/O | Frame synchronization. Fsync designates valid data from the ADC. |
| HPByp | 7 | 1 | High-pass filter bypass. When HPByp is high, the high-pass filter is bypassed. This allows dc analog signal conversion. |
| INLM | 2 | 1 | Inverting input to left analog input amplifier |
| INLP | 1 | 1 | Noninverting input to left analog input amplifier |
| INRM | 27 | 1 | Inverting input to right analog input amplifier |
| INRP | 28 | 1 | Noninverting input to right analog input amplifier |
| LGND | 25 | 1 | Logic-power-supply ground for analog modulator |
| LRCIk | 14 | 1/0 | Left/right clock. LRClk signifies whether the serial data is associated with the left channel ADC (when high) or the right channel ADC (when low). LRCIk is low when DigPD is high. |
| MCLK | 20 | 1 | Master clock. MCLK derives all of the key logic signals of the sigma-delta audio ADC. The nominal input frequency range is 18.432 MHz to 256 kHz . |
| MODE0-MODE2 | $8,13,$ | 1 | Serial modes. MODE0-MODE2 configure this device for many different modes of operation. The different configurations are: <br> Master versus slave <br> 16 bit versus 18 bit <br> MSB first versus LSB first <br> Slave: Fsync controlled versus Fsync high <br> Each of these modes is described in the Serial Interface section with timing diagrams. |
| OSFL, OSFR | 9, 21 | 0 | Over scale flag left/right. If the left/right channel analog input exceeds the full scale input range for two consecutive conversions, OSFL and OSFR are set high for 4096 LRCIk periods. OSFL and OSFR are low when DigPD is high. |
| SCLK | 15 | 1/O | Shift clock. If SCLK is confirgured as an input, SCLK clocks serial data out of the sigma-delta audio ADC. If SCLK is configured as an output, SCLK stops clocking when DigPD is high. |
| TEST | 11 | 1 | Test mode. TEST should be low for normal operation. |
| REFI | 3 | 1 | Input voltage for modulator reference (normally connected to REFO, terminal 26). |
| REFO | 26 | 1 | Internal voltage reference |
| Vlogic | 24 | 1 | Logic power supply ( 5 V ) for analog modulator |

## 2 Detailed Description

The following sections contain a detailed description of the TLC320AD57C.

### 2.1 Power-Down and Reset Functions

The following sections contain descriptions of the power-down and reset functions of the TLC320AD57C.

### 2.1.1 Power Down

The power-down state is comprised of a separate digital and analog power down. The power consumption of each is detailed in Section 3.3, Electrical Characteristics.

The digital power-down mode shuts down the digital filters and clock generators. All digital outputs are set to an unasserted level. When the digital power-down terminal (DigPD) is pulled low, normal operation of the device is initiated.

In slave mode, the conversion process must synchronize to an input on the LRCIk terminal and the SCLK terminal. Therefore, the conversion process is not initiated until the first rising edges on both SCLK and LRCIk are detected after DigPD is pulled low. This synchronizes the conversion cycle. All conversions are performed at a fixed LRCIk rate [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)] after the initial synchronization. After the digital power-down terminal is brought low, the output of the digital filters remains invalid for 50 LRClk cycles [see Figures 2-1(a) and 2-1(b)].

In master mode, LRCIk is an output; therefore, the conversion process initiates based on internal timing. The first valid data out occurs as shown in Figure 2-1 (c).

The analog power-down mode disables the analog modulators. The single-bit modulator outputs become invalid, which renders the outputs of the digital filters invalid. When the analog power-down terminal is brought low, the modulators are brought back online; however, the outputs of the digital filters require 50 LRCIk cycles for valid results.

### 2.1.2 Reset Function

The conversion process is not initiated until the first rising edges on both SCLK and LRCIk are detected after DigPD is pulled low. This synchronizes the conversion cycle. All conversions are performed at a fixed LRCIk rate [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)] after the initial synchronization.

(a)

(b)

(c)

Figure 2-1. Power-Down Timing Relationships

### 2.2 Differential Input

The input is differential in order to provide common-mode noise rejection and increase the input dynamic range. Figure $2-2$ shows the analog input signals used in a differential configuration to achieve $6.4-\mathrm{V}$ peak-to-peak differential swing with a $3.2-\mathrm{V}$ peak-to-peak swing per input line.
2.5 V

Figure 2-2. Differential Analog Input Configuration

### 2.3 Sigma-Delta Modulator

The modulator is a fourth order sigma-delta modulator with 64 times oversampling. The ADC provides high-resolution, low-noise performance from a one-bit converter using oversampling techniques.

### 2.4 Decimation Filter

The decimation filter used after the sigma-delta modulator reduces the digital data rate to the sampling rate of LRCIk. This is accomplished by decimating with a ratio of $1: 64$. The output of this filter is a 2 s complement data word of up to 18 bits serially clocked out.
If the input value exceeds the full range of the converter, the output of the decimator is held at the appropriate extreme until the input returns to within the dynamic range of the device.

### 2.5 High-Pass Filter

The high-pass filter removes dc from the input. With this filtering, offset calibration is not needed. The high-pass filter can be circumvented by asserting the HPByp terminal to pass dc signals through the converter. However, an offset due to the converter can be present when bypassing the high-pass filter.

### 2.6 Master-Clock Circuit

The master-clock circuit generates and distributes necessary clocks throughout the device. MCLK is the external master-clock input. CMODE selects the relationship of MCLK to the sample rate, LRClk. When CMODE is low, the sample rate of the data paths is set to LRCIk = MCLK/256. When CMODE is high, the sample rate is set to LRClk $=$ MCLK/384. With a fixed oversampling ratio of $64 \times$, the effect of changing MCLK is shown in Table 2-1.

When the device is in master mode, SCLK is derived from MCLK in order to provide clocking of the serial communications between the sigma-delta audio ADC and a digital signal processor (DSP) or control logic. This is equivalent to a clock running at $64 \times$ LRClk.

When the device is in slave mode, SCLK is externally derived.

Table 2-1. Master-Clock to Sample-Rate Comparison
(modes 1, 3, 4, 5)

| MCLK <br> $(\mathbf{M H z})$ | CMODE | SCLK <br> $(\mathbf{M H z})$ | LRCIk <br> $(\mathbf{k H z})$ |
| :---: | :---: | :---: | :---: |
| 12.2880 | Low | 3.0720 | 48 |
| 18.4320 | High |  |  |
| 11.2896 | Low | 2.8224 | 44.1 |
| 16.9344 | High |  | 32 |
| 8.1920 | Low | 2.0480 |  |
| 12.2880 | High |  |  |
| 0.2560 | Low | 0.0640 |  |
| 0.3840 | High |  |  |

### 2.7 Test

When the TEST input is high, the test mode is selected, which routes the high speed one-bit modulator result to the serial port output. When in the test mode, the SCLK output frequency is equal to the data output rate. LRCIk is an input when the test mode is selected. This allows for the selection of the left or right modulator output to be routed to the serial port (high = left and low = right).

### 2.8 Serial Interface

Although the serial data is shifted out in two seperate time packets that represent the left and right channels, the inputs are sampled and converted simultaneously.

The serial interface protocol has master and slave modes each with different read-out modes. The master mode sources the control signals for conversion synchronization while the slave mode allows an external controller to provide conversion synchronization signals.

The five master modes are shown in Figures 2-3(a) through 2-3(e) and the three slave modes are shown in Figures 2-4(a) through 2-4(c). For a 16-bit word, D15 is the most significant bit and D0 is the least significant bit. Unless otherwise specified, all values are in 2 s complement format.

In the master mode, SCLK is generated internally and is sourced as an output. The relationship of SCLK to LRCIk is $64 \times$ (modes $1,3,4,5$ ) or $32 \times$ (modes 6,7 ). In the slave mode, SCLK is an input. SCLK timing must meet the timing specifications listed in the Recommended Operating Conditions section.

### 2.8.1 Master Mode

As the master, the TLC320AD57C generates LRCIk, Fsync, and SCLK from MCLK. These signals are provided for synchronizing the serial port of a DSP or other control devices.

Fsync designates valid data from the ADC, and accomplishes this in the master modes by one of two methods. The first method is to place a single pulse on Fsync prior to valid data. This indicates the starting point for the data. The second method of frame synchronization is to hold Fsync high during the entire valid data cycle which provides boundaries for the data.

LRCIk is generated internally from MCLK. The frequency of this signal is fixed at the sampling frequency $\mathrm{f}_{\mathrm{s}}$ [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)]. During the high period of this signal, the left channel data is serially shifted to the output; during the low period, the right channel data is shifted to the output. The conversion cycle synchronizes with the rising edge of LRCIk.

Five modes are available when the device is configured as a master. Two modes are for 18 -bit communications. These modes differ from each other in that the MSB is transferred first in one mode while the LSB is transferred first in the second mode [see Figures 2-3(b) and 2-3(c)]. When the LSB is transferred first, the data is right justified to the LRCIk [see Figures 2-3(a) through 2-3(e)]. The three other modes
available as a master are 16 -bit modes. Two of the modes differ as MSB first versus LSB first. These two modes set SCLK = LRCIk $\times 32$. This is one half the frequency used in the other transfer modes [see Figures $2-3(d)$ and $2-3(e)$ ]. The third 16 -bit mode provides the data MSB first with one clock delay after LRClk [see Figure 2-3(a)].

Mode 011 (a) MASTER MODE (Fsync bound)


Mode 100


Mode 101
(c) 18-BIT MASTER MODE


Mode 110
(d) DSP CONTINUOUS MODE


Figure 2-3. Serial Master Transfer Modes

### 2.8.2 Slave Mode

As a slave, the TLC320AD57C receives LRClk, Fsync, and SCLK as inputs. The conversion cycle synchronizes to the rising edge of LRCIk, and the data synchronizes to the falling edge of SCLK. SCLK must meet the setup time requirements specified in Section 3.2, Recommended Operating Conditions. Synchronization of the slave modes is accomplished with the digital power-down control.
In slave mode, Fsync is an input. Three modes are provided as shown in Figures 2-4(a) through 2-4(c).
SCLK and LRCIk are externally generated and sourced. The first rising edges of SCLK and LRCIk after a power-down cycle initiate the conversion cycle. Refer to Section 2.8.1, Master Mode for signal functions.

Several modes are available when the TLC320AD57C is configured as a slave. Using the Mode0, Mode1, and Mode2 terminals, the TLC320AD57C can be set to shift out the MSB first or the LSB first [see Figures $2-4(a)$ and $2-4(b)]$. The number of bits shifted out can be controlled by the number of valid SCLK cycles provided within the left or right channel period. If only enough clocks are provided to shift out 16 data bits before LRCIk changes state, this is equivalent to a 16 -bit mode.


Mode 001
(b) SLAVE MODE (Fsync high)


Mode 010
(c) SLAVE MODE (Fsync controlled)


Figure 2-4. Serial Slave Transfer Modes

## 3 Specifications

### 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted) $\dagger$

Analog supply voltage range, $\mathrm{AV}_{\mathrm{DD}}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . -0.3 V to 6.5 V
Digital supply voltage range, DV ${ }_{\text {DD }}$ (see Note 2) . . . . . . . . . . . . . . . . . . . . 0.3 V to 6.5 V
Digital output voltage range, (externally applied) . . . . . . . . . . -0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Digital input voltage range, MODE0 - MODE2 . . . . . . . . . . . - 0.3 V to DV ${ }_{\text {DD }}+0.3 \mathrm{~V}$
Analog input voltage range, INLP, INLM, INRP, INRM ...... -0.3 V to AVDD +0.3 V


Case temperature for 10 seconds, $\mathrm{T}_{\mathrm{C}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16$ inch) from case for 10 seconds . . . . . . . . . . . . . $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Voltage values for maximum ratings are with respect to AV SS.
2. Voltage values for maximum ratings are with respect to $\mathrm{DV}_{S S}$.

### 3.2 Recommended Operating Conditions

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Analog supply voltage, AV ${ }_{\text {DD }}$ (see Note 3) | 4.75 | 5 | 5.25 | V |
| Digital supply voltage, DVDD | 4.75 | 5 | 5.25 | V |
| Analog logic supply voltage, at Vlogic | 4.75 | 5 | 5.25 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ |  | 3.2 |  | V |
| Setup time, DigPD $\downarrow$ to LRCIk $\uparrow$, slave mode, $\mathrm{t}_{\text {Su1 }}$ (see Figure 2-1(a)) |  | 30 |  | ns |
| Setup time, DigPD $\downarrow$ to LRCIk $\uparrow$, master mode, $\mathrm{t}_{\text {su2 }}$ (see Figure 2-1 (b)) |  | 30 |  | ns |
| Setup time, SCLK $\uparrow$ to LRCIk, slave mode, $\mathrm{t}_{\text {Su3 }}$ (see Figures 4-5 and 4-6) | 30 |  |  | ns |
| Setup time, LRClk to SCLK $\uparrow$, slave mode, $\mathrm{t}_{\text {su4 }}$ (see Figure 4-5) | 30 |  |  | ns |
| Setup time, SCLK $\uparrow$ to Fsync, slave mode, $\mathrm{t}_{\text {Su5 }}$ (see Figure 4-6) | 30 |  |  | ns |
| Setup time, Fsync to SCLK $\uparrow$, slave mode, ${ }_{\text {s }}$ ( ${ }^{\text {a }}$ (see Figure 4-6) | 30 |  |  | ns |
| Load resistance at DOUT, RL |  | 10 |  | $\mathrm{k} \Omega$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 3: Voltages at analog inputs and outputs and $A V_{D D}$ are with respect to the $A V_{S S}$ terminal.

### 3.3 Electrical Characteristics

### 3.3.1 Digital Interface, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV} \mathrm{DD}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}$

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | 2 | 4.6 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Low-level input voltage |  | 0.2 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | High-level output voltage, DOUT | $\mathrm{I}_{\mathrm{OH}}=2 \mathrm{~mA}$ | 2.4 | 4.6 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage, DOUT | $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | 0.2 | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current, any digital input |  | 1 | $\mu \mathrm{~A}$ |  |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level input current, any digital input |  |  | 1 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | 5 | pF |  |
| $\mathrm{C}_{\mathrm{O}}$ | Output capacitance |  | 5 | pF |  |

### 3.3.2 Analog Interface

3.3.2.1 ADC Modulator, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=48 \mathrm{kHz}$, Bandwidth $=24 \mathrm{kHz}$, HPByp $=1$, CMODE $=0$, MODE0 $-2=101$

| PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 18 |  | Bits |
| DYNAMIC PERFORMANCE |  |  |  |  |
| Signal to noise (EIAJ) | $\begin{aligned} & \text { INLP }=\mathbb{I N R P}=2.5 \mathrm{~V} \mathrm{dc} \\ & \text { INLM }=\mathrm{INRM}=2.5 \mathrm{~V} \mathrm{dc} \end{aligned}$ | $93 \quad 97$ |  | dB |
| Dynamic range | -1 dB down from 6-V differential input between INRP (INLP) and INRM (INLM) | $91 \quad 95$ |  | dB |
| Signal to noise + distortion (THD + N) |  | 91 |  | dB |
| Total harmonic distortion (THD) |  | 0.001\% |  |  |
| Interchannel isolation |  | 108 |  | dB |
| DC ACCURACY |  |  |  |  |
| Gain error |  | $\pm 0.2$ |  | dB |
| Interchannel gain mismatch |  | $\pm 0.2$ |  | dB |
| Offset error (18-bit resolution) |  | $\pm 5$ |  | mV |
| Offset drift |  | $\pm 0.17$ |  | LSB/ ${ }^{\circ} \mathrm{C}$ |

3.3.2.2 Inputs/Supplies, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=48 \mathrm{kHz}$, Bandwidth $=24 \mathrm{kHz}$, HPByp = 1

| PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUT |  |  |  |  |
| Input voltage | Differential input | 6.4 |  | V |
|  | Single-ended input | 3.2 |  |  |
| Input impedance |  | 50 |  | k $\Omega$ |
| POWER SUPPLIES |  |  |  |  |
| Power-supply current | IDD (analog), operating | 22 | 30 | mA |
|  | IDD (digital), operating | 24 | 32 | mA |
|  | IDD (analog), power down | 100 |  | $\mu \mathrm{A}$ |
|  | IDD (digital), power down | 40 |  | $\mu \mathrm{A}$ |
| Power dissipation |  | 230 |  | mW |

3.3.3 Channel Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=D V_{D D}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=48 \mathrm{kHz}$, HPByp $=1$

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Passband (-3 dB) | HPByp $=0$ | 0.001 |  | 24 | kHz |
| Passband ripple | $30 \mathrm{~Hz}-21.8 \mathrm{kHz}$ |  | $\pm 0.01$ |  | dB |
| Stopband attenuation | $26.2 \mathrm{kHz}-3046 \mathrm{kHz}$ | 80 |  |  | dB |
| Group delay |  |  | 25/Fs |  | s |

### 3.4 Switching Characteristics

|  | PARAMETER | MIN | TYP | MAX |
| :--- | :--- | :---: | :---: | :---: |
|  | Uelay time, AnaPD $\downarrow$ to DOUT valid (see Figure 2-1 (c)) | 30 |  | ns |
| $\mathrm{t}_{\mathrm{d} 1}$ | -20 | 20 | ns |  |
| $\mathrm{t}_{\mathrm{d} \text { (MFSD) }}$ | Delay time, SCLK $\downarrow$ to Fsync, master mode <br> (see Figures 4-1, 4-2, 4-3, and 4-4) | 0 | 50 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (MDD) }}$ | Delay time, SCLK $\downarrow$ to DOUT, master mode <br> (see Figures 4-1, 4-2, 4-3, and 4-4) | -20 | 20 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (MIRD) }}$ | Delay time, SCLK $\downarrow$ to LRCIk, master mode <br> (see Figures 4-2 and 4-4) | 50 | ns |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDD1) }}$ | Delay time, LRCIk to DOUT, slave mode (see Figure 4-5) | 50 | ns |  |
| $\mathrm{t}_{\mathrm{d} \text { (SDD2) }}$ | Delay time, SCLK $\downarrow$ to DOUT, slave mode <br> (see Figures 4-5 and 4-6) |  |  |  |

## 4 Parameter Measurement Information



Figure 4-1. SCLK to Fsync and DOUT - Master Mode 3


Figure 4-2. SCLK to Fsync, DOUT, and LRCIk - Master Modes 4 and 6


Figure 4-3. SCLK to Fsync, DOUT, and LRCIk - Master Mode 5


Figure 4-4. SCLK to Fsync, DOUT, and LRCIk - Master Mode 7


Figure 4-5. SCLK to LRCIk and DOUT - Slave Mode 0, Fsync High


Figure 4-6. SCLK to Fsync, LRCIk, and DOUT - Slave Mode 2, Fsync Controlled

# TLC320AD58C Data Manual 

# Sigma-Delta Stereo Analog-to-Digital Converter 

SLAS102
May 1995

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

## TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

## Contents

Section Title Page
1 Introduction ..... 2-271
1.1 Features ..... 2-271
1.2 Functional Block Diagram ..... 2-271
1.3 Terminal Assignments ..... 2-272
1.4 Ordering Information ..... 2-272
1.5 Terminal Functions ..... 2-272
2 Detailed Description ..... 2-275
2.1 Power-Down and Reset Functions ..... 2-275
2.1.1 Power Down ..... 2-275
2.1.2 Reset Function ..... 2-275
2.2 Differential Input ..... 2-276
2.3 Sigma-Delta Modulator ..... 2-277
2.4 Decimation Filter ..... 2-277
2.5 High-Pass Filter ..... 2-277
2.6 Master-Clock Circuit ..... 2-277
2.7 Test ..... 2-277
2.8 Serial Interface ..... 2-277
2.8.1 Master Mode ..... 2-278
2.8.2 Slave Mode ..... 2-279
3 Specifications ..... 2-281
3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 2-281
3.2 Recommended Operating Conditions ..... 2-281
3.3 Electrical Characteristics ..... 2-282
3.3.1 Digital Interface, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}$ ..... 2-282
3.3.2 Analog Interface ..... 2-282
3.3.3 Channel Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}$, $\mathrm{f}_{\mathrm{S}}=48 \mathrm{kHz}$ ..... 2-283
3.4 Switching Characteristics ..... 2-283
4 Parameter Measurement Information ..... 2-285
5 Application Information ..... 2-287

## List of Illustrations

Figure Title ..... Page
2-1. Power-Down Timing Relationships ..... 2-276
2-2. Differential Analog Input Configuration ..... 2-276
2-3. Serial Master Transfer Modes ..... 2-279
2-4. Serial Slave Transfer Modes ..... 2-280
4-1. SCLK to Fsync and DOUT - Master Mode 3 ..... 2-285
4-2. SCLK to Fsync, DOUT, and LRCIk - Master Modes 4 and 6 ..... 2-285
4-3. SCLK to Fsync, DOUT, and LRClk - Master Mode 5 ..... 2-285
4-4. SCLK to Fsync, DOUT, and LRCIk - Master Mode 7 ..... 2-286
4-5. SCLK to LRClk and DOUT - Slave Mode 0, Fsync High ..... 2-286
4-6. SCLK to Fsync, LRClk, and DOUT - Slave Mode 2, Fsync Controlled ..... 2-286
5-1. TLC320AD58C Configuration Schematic ..... 2-288
5-2. TLC320AD58C External Digital Timing and Control-Signal Generation Schematic ..... 2-289
5-3. TLC320AD58C External Analog Input Buffer Schematic ..... 2-290
List of Tables
Table Title ..... Page
2-1. Master-Clock to Sample-Rate Comparison ..... 2-277

## 1 Introduction

The TLC320AD58C provides high-resolution signal conversion from analog to digital using oversampling sigma-delta technology. This device consists of two synchronous conversion paths. Also included is a decimation filter after the modulator as shown in the functional block diagram. Other functions provide analog filtering and on-chip timing and control.

A functional block diagram of the TLC320AD58C is included in Section 1.2. Each block is described in the detailed description section.

### 1.1 Features

- Single 5-V Power Supply
- Sample Rates up to 48 kHz
- 18-Bit Resolution
- Signal-to-Noise Ratio (EIAJ) of 97 dB
- Dynamic Range of 95 dB
- Total Signal-to-Noise+Distortion of 95 dB
- Internal Reference Voltage ( $\mathrm{V}_{\text {ref }}$ )
- Serial-Port Interface
- Differential Architecture
- Power Dissipation of 200 mW. Power-Down Mode for Low-Power Applications
- One-Micron Advanced LinEPIC1Z ${ }^{\text {™ }}$ Process


### 1.2 Functional Block Diagram



### 1.3 Terminal Assignments



NC - No internal connection

### 1.4 Ordering Information

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
|  | SMALL OUTLINE <br> (DW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC320AD58CDW |

### 1.5 Terminal Functions

| TERMINAL <br> NAME |  | NO. |
| :--- | :---: | :---: | :--- | I/O

### 1.5 Terminal Functions (Continued)

| TERMINAL |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. | $1 / 0$ |  |
| INLM | 2 | 1 | Inverting input to left analog input amplifier |
| INLP | 1 | 1 | Noninverting input to left analog input amplifier |
| INRM | 27 | 1 | Inverting input to right analog input amplifier |
| INRP | 28 | 1 | Noninverting input to right analog input amplifier |
| LGND | 25 | 1 | Logic power supply ground for analog modulator |
| LRCIK | 14 | I/O | Left/right clock. LRCIk signifies whether the serial data is associated with the left channel ADC (when LRCIk is high) or the right channel ADC (when LRCIk is low). LRCIk is low when $\overline{\mathrm{DigPD}}$ is low. |
| MCLK | 20 | 1 | Master clock. MCLK is used to derive all the key logic signals of the sigma-delta audio ADC. The nominal input frequency range is 18.432 MHz to 256 kHz . |
| MODE(0-2) | $\begin{gathered} 13,22, \\ 8 \end{gathered}$ | 1 | Serial modes. MODE(0-2) configure this device for many different modes of operation. The different configurations are: <br> Master versus slave <br> 16 bit versus 18 bit <br> MSB first versus LSB first <br> Slave: Fsync controlled versus Fsync high <br> Each of these modes is described in the serial interface section along with timing diagrams. |
| $\begin{aligned} & \text { OSFL, } \\ & \text { OSFR } \end{aligned}$ | 9, 21 | 0 | Over scale flag left/right. If the left/right channel digital output exceeds full scale output range for two consecutive conversions, this flag is set high for 4096 LRCIk periods. OSFL and OSFR are low when DigPD is low. |
| SCLK | 15 | I/O | Shift clock. If SCLK is configured as an input, SCLK is used to clock serial data out of the sigma-delta audio ADC. If SCLK is configured as an output, SCLK stops clocking when DigPD is low. |
| TEST1 | 7 | 1 | Test mode 1. TEST1 should be low for normal operation. |
| TEST2 | 11 | 1 | Test mode 2. TEST2 should be low for normal operation. |
| REFI | 3 | 1 | Input voltage for modulator reference (normally connected to REFO, terminal 26). |
| REFO | 26 | 1 | Internal voltage reference |
| Vlogic | 24 | 1 | Logic power supply voltage (5 V) for analog modulator |

## 2 Detailed Description

The sigma-delta converter allows for simple antialias external filtering. Typically, a first order RC filter is sufficient.

### 2.1 Power-Down and Reset Functions

### 2.1.1 Power Down

The power-down state is comprised of a separate digital and analog power down. The power consumption of each is detailed in the electrical characteristics section.

The digital power-down mode shuts down the digital filters and clock generators. All digital outputs are set to an unasserted level. When the digital power-down terminal is pulled high, normal operation of the device is initiated. In slave mode, the conversion process must synchronize to an input on the LRClk terminal as well as the SCLK terminal. Therefore, the conversion process is not initiated until the first rising edges of both SCLK and LRCIk are detected after $\overline{\mathrm{DigPD}}$ is pulled high. This synchronizes the conversion cycle; all conversions are performed at a fixed LRClk rate [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)] after the initial synchronization. After the digital power-down terminal is brought high, the output of the digital filters remains invalid for 50 LRClk cycles [see Figures 2-1(a) and 2-1(b)].

In master mode, LRCIk is an output; therefore, the conversion process initiates based on internal timing. The first valid data out occurs as shown in Figure 2-1 (c).
The analog power-down mode disables the analog modulators. The single-bit modulator outputs become invalid which renders the outputs of the digital filters invalid. When the analog power-down terminal is brought high, the modulators are brought back online; however, the outputs of the digital filters require 50 LRCIk cycles for valid results.

### 2.1.2 Reset Function

The conversion process is not initiated until the first rising edges of both SCLK and LRClk are detected after $\overline{\mathrm{DigPD}}$ is pulled high. This synchronizes the conversion cycle; all conversions are performed at a fixed LRCIk rate [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)] after the initial synchronization.


Figure 2-1. Power-Down Timing Relationships

### 2.2 Differential Input

The input is differential in order to provide common-mode noise rejection and increase the input dynamic range. Figure 2-2 shows the analog input signals used in a differential configuration to achieve a 6.4 $\mathrm{V}_{\mathrm{l}(\mathrm{PP})}$ differential swing with a $3.2 \mathrm{~V}_{1(\mathrm{PP})}$ swing per input line. Both a differential and a single-ended configuration are shown in the application information section.


Figure 2-2. Differential Analog Input Configuration

### 2.3 Sigma-Delta Modulator

The modulator is a fourth-order sigma-delta modulator with 64 times oversampling. The ADC provides high-resolution, low-noise performance from a one-bit converter using oversampling techniques.

### 2.4 Decimation Filter

The decimation filter used after the sigma-delta modulator reduces the digital data rate to the sampling rate of LRCIk. This is accomplished by decimating with a ratio of $1: 64$. The output of this filter is a 2 s complement data word of up to 18 bits serially clocked out.
If the input value exceeds the full range of the converter, the output of the decimator is held at the appropriate extreme until the input returns to the dynamic range of this device.

### 2.5 High-Pass Filter

The high-pass filter removes dc from the input.

### 2.6 Master-Clock Circuit

The master-clock circuit is used to generate and distribute necessary clocks throughout the device. MCLK is the external master clock input. CMODE is used to select the relationship of MCLK to the sample rate of LRCIk. When CMODE is low, the sample rate of the data paths is set as LRCIk = MCLK/256. When CMODE is high, the sample rate is set as LRCIk $=$ MCLK/384. With a fixed oversampling ratio of $64 \times$, the effect of changing MCLK is shown in Table 2-1.
When the TLC320AD58C is in master mode, SCLK is derived from MCLK in order to provide clocking of the serial communications between the sigma-delta audio ADC and a digital signal processor (DSP) or control logic. This is equivalent to a clock running at $64 \times$ LRCIk.
When the TLC320AD58C is in slave mode, SCLK is externally derived.
Table 2-1. Master-Clock to Sample-Rate Comparison
(Modes 1, 3, 4, 5)

| MCLK <br> $(\mathbf{M H z})$ | CMODE | SCLK <br> $(\mathbf{M H z})$ | LRCIk <br> $(\mathbf{k H z})$ |
| :---: | :---: | :---: | :---: |
| 12.2880 | Low | 3.0720 | 48 |
| 18.4320 | High |  |  |
| 11.2896 | Low | 2.8224 | 44.1 |
| 16.9344 | High |  |  |
| 8.1920 | Low | 2.0480 | 32 |
| 12.2880 | High |  |  |
| 0.2560 | Low | 0.0640 |  |
| 0 |  |  |  |

### 2.7 Test

TEST1 and TEST2 are reserved for factory test and should be tied to digital ground (DV ${ }_{\text {SS }}$ ).

### 2.8 Serial Interface

Although the serial data is shifted out in two seperate time packets that represent the left and right channels, the inputs are sampled and converted simultaneously.
The serial interface protocol has master and slave modes each with different read out modes. The master mode is used to source the control signals for conversion synchronization, while the slave mode allows an external controller to provide conversion synchronization signals.
The five master modes are shown in Figures 2-3(a) through 2-3(e), and the three slave modes are shown in Figures 2-4(a) through 2-4(c). For a 16-bit word, D15 is the most significant bit and D0 is the least significant bit. Unless otherwise specified, all values are in 2 s complement format.

In master mode, SCLK is generated internally and is sourced as an output. The relationship of SCLK to LRCIk is $64 \times$ (modes $1,3,4,5$ ) or $32 \times$ (modes 6,7 ). In slave mode, SCLK is an input. SCLK timing must meet the timing specifications shown in the recommended operating conditions section.

### 2.8.1 Master Mode

As the master, the TLC320AD58C generates LRCIk, Fsync, and SCLK from MCLK. These signals are provided for synchronizing the serial port of a digital signal processor (DSP) or other control devices.

Fsync is used to designate the valid data from the ADC, and this is accomplished in the master modes by one of two methods. The first is a single pulse on Fsync prior to valid data. This indicates the starting point for the data. The second method of frame synchronization is to hold Fsync high during the entire valid data cycle, which provides boundaries for the data.

LRCIk is generated internally from MCLK. The frequency of this signal is fixed at the sampling frequency $\mathrm{f}_{\mathrm{s}}$ [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)]. During the high period of this signal, the left channel data is serially shifted to the output; during the low period, the right channel data is shifted to the output. The conversion cycle is synchronized with the rising edge of LRCIk.

Five modes are available when the device is configured as a master. Two modes are for 18 -bit communications. These modes differ from each other in that the MSB is transferred first in one mode while the LSB is transferred first in the second mode [see Figures $2-3(b)$ and $2-3(\mathrm{c})$ ]. When the LSB is transferred first, the data is right justified to the LRCIk [see Figures 2-3(a) through 2-3(e)]. The three other master modes are 16-bit modes. Once again, two of the modes differ as MSB first versus LSB first. These two modes set SCLK $=$ LRCIk $\times 32$. This is half the frequency used in the other transfer modes [see Figures $2-3$ (d) and $2-3(e)$ ]. The third 16 -bit mode provides the data MSB first with one clock delay after LRCIk [see Figure 2-3(a)].


Mode 100


Mode 101
(c) 18-BIT MASTER MODE


Mode 110
(d) 16-BIT DSP CONTINUOUS MODE


Mode 111
(e) 16-BIT DSP CONTINUOUS MODE


Figure 2-3. Serial Master Transfer Modes

### 2.8.2 Slave Mode

As a slave, the TLC320AD58C receives LRClk, Fsync, and SCLK as inputs. The conversion cycle is synchronized to the rising edge of LRCIk, and the data is synchronized to the falling edge of SCLK. SCLK must meet the setup requirements specified in the recommended operating conditions section. Synchronization of the slave modes is accomplished with the digital power-down control.
In slave mode, Fsync is an input. Three modes are provided as shown in Figures 2-4(a) through 2-4(c). SCLK and LRCIk are externally generated and sourced. The first rising edges of SCLK and LRCIk after a power-down cycle initiate the conversion cycle. Refer to the master-mode section for signal functions.

Several modes are available when the TLC320AD58C is configured as a slave. Using the Mode0, Mode1, and Mode2 terminals, the TLC320AD58C can be set to shift out the MSB first or the LSB first [see Figures $2-4(a)$ and $2-4(b)]$. The number of bits shifted out, however, can be controlled by the number of valid SCLK cycles provided within the left or right channel period. If only enough clocks are provided to shift out 16 data bits before LRCIk changes state, then this is equivalent to a 16 -bit mode. Modes 1 and 2 both require 64 SCLK periods per LRCIk period.


Mode 001


Mode 010
(c) 18-BIT SLAVE MODE (Fsync controlled)


Figure 2-4. Serial Slave Transfer Modes

## 3 Specifications

### 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{AV}_{\text {DD }}$ (see Note 1) | -0.3 V to 6.5 V |
| :---: | :---: |
| Supply voltage range, DV ${ }_{\text {DD }}$ (see Note 2) | -0.3 V to 6.5 V |
| Analog input voltage range, INLP, INLM, INRP, INRM | -0.3 V to 6.5 V |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $-0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $5^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Case temperature for 10 seconds | $260^{\circ}$ |
|  | $260^{\circ}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Voltage values for maximum ratings are with respect to $A V_{S S}$.
2. Voltage values for maximum ratings are with respect to $D V_{S S}$.

### 3.2 Recommended Operating Conditions

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Analog supply voltage, $\mathrm{AV}_{\text {DD }}$ (see Note 3) | 4.75 | 5 | 5.25 | V |
| Digital supply voltage, DVDD | 4.75 | 5 | 5.25 | V |
| Analog logic supply voltage, Vlogic | 4.75 | 5 | 5.25 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ |  | 3.2 |  | V |
| Setup time, SCLK $\uparrow$ to LRCIk, slave mode, $\mathrm{t}_{\text {sui }}$ | 30 |  |  | ns |
| Setup time, LRCIk to SCLK $\uparrow$, slave mode, $\mathrm{t}_{\text {su2 }}$ | 30 |  |  | ns |
| Setup time, SCLK $\uparrow$ to Fsync, slave mode, $\mathrm{t}_{\text {su }} 3$ | 30 |  |  | ns |
| Setup time, Fsync to SCLK $\uparrow$, slave mode, $\mathrm{t}_{\text {su }} 4$ | 30 |  |  | ns |
| Setup time, $\overline{\text { DigPD }}$ to LRCIk $\uparrow$, slave mode, $\mathrm{t}_{\text {su }} 5$ |  | 30 |  | ns |
| Setup time, $\overline{\text { DigPD }}$ to LRClk $\uparrow$, master mode, $\mathrm{t}_{\text {su6 }}$ |  | 30 |  | ns |
| Load resistance at DOUT, $\mathrm{R}_{\mathrm{L}}$ |  | 10 |  | k ת |
| Input dc offset range | -50 | 0 | 50 | mV |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 3: Voltages at analog inputs and outputs and $A V_{D D}$ are with respect to the $A V_{S S}$ terminal.

### 3.3 Electrical Characteristics

### 3.3.1 Digital Interface, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, A V_{D D}=D V_{D D}=5 \mathrm{~V}$

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }} \quad$ High-level input voltage |  | 2 | 4.6 |  | V |
| $\mathrm{V}_{\text {IL }} \quad$ Low-level input voltage |  |  | 0.2 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ High-level output voltage at DOUT | $\mathrm{I} \mathrm{OH}=2 \mathrm{~mA}$ | 2.4 | 4.6 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ Low-level output voltage at DOUT | $\mathrm{IOL}=2 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
| $\mathrm{l}_{\mathrm{H}} \quad$ High-level input current, any digital input |  |  | 1 |  | $\mu \mathrm{A}$ |
| IIL Low-level input current, any digital input |  |  | 1 |  | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}} \quad$ Input capacitance |  |  | 5 |  | pF |
| $\mathrm{C}_{0} \quad$ Output capacitance |  |  | 5 |  | pF |

### 3.3.2 Analog Interface

3.3.2.1 ADC Modulator, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=48 \mathrm{kHz}$, Bandwidth $=24 \mathrm{kHz}$, CMODE $=0, \operatorname{MODE}(0-2)=000$

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  | 18 |  | Bits |
| DYNAMIC PERFORMANCE | ANSI A-weighting filter |  |  |  |  |
| Signal to noise (EIAJ) | $\begin{aligned} & \mathrm{INLP}=\operatorname{INRP}=2.5 \mathrm{~V} \mathrm{dc} \\ & \mathrm{INLM}=\mathrm{INRM}=2.5 \mathrm{~V} \mathrm{dc} \end{aligned}$ | 96 | 100 |  | dB |
| Dynamic range | -1 dB down from <br> 6-V differential input | 90 | 95 |  | dB |
| Signal to noise + distortion (THD + N) |  | 88 | 93 |  | dB |
| Total harmonic distortion (THD) |  | 0.0015\% |  |  |  |
| Interchannel isolation |  |  | 120 |  | dB |
| DC ACCURACY |  |  |  |  |  |
| Absolute gain error |  |  | $\pm 0.6$ |  | dB |
| Interchannel gain mismatch |  |  | $\pm 0.2$ |  | dB |
| Offset error (18-bit resolution) |  |  | $120 \pm 5$ |  | mV |
| Offset drift |  |  | $\pm 0.17$ |  | LSB/ ${ }^{\circ} \mathrm{C}$ |

3.3.2.2 Inputs/Supplies, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=48 \mathrm{kHz}$, Bandwidth $=24 \mathrm{kHz}$

| PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUT |  |  |  |  |
| Input voltage range | (differential) | 6.2 |  | V |
|  | (0 to peak) | 3.1 |  |  |
| Input impedance |  | 200 |  | k $\Omega$ |
| POWER SUPPLIES |  |  |  |  |
| Power-supply current | IDD (analog), normal mode | 24 | 32 | mA |
|  | IDD (digital), normal mode | 26 | 32 | mA |
|  | IDD (analog), power down | 250 |  | $\mu \mathrm{A}$ |
|  | IDD (digital), power down | 150 |  | $\mu \mathrm{A}$ |
| Power dissipation |  | 250 |  | mW |

### 3.3 Electrical Characteristics (Continued)

3.3.3 Channel Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}$ DD $=D V_{D D}=5 \mathrm{~V}, \mathrm{f}_{\mathbf{S}}=48 \mathrm{kHz}$

| PARAMETER | TEST CONDITIONS | MIN $\quad$ TYP | MAX | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| Passband $(-3 \mathrm{~dB})$ |  | 0.001 | 24 | kHz |
| Passband ripple | $30 \mathrm{~Hz}-21.8 \mathrm{kHz}$ | $\pm 0.01$ | dB |  |
| Stopband attenuation | $26.2 \mathrm{kHz}-3046 \mathrm{kHz}$ | 80 | dB |  |
| Group delay |  | $25 / \mathrm{f}_{\mathrm{s}}$ | s |  |

### 3.4 Switching Characteristics

| PARAMETER |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{d 1}$ | Delay time, $\overline{\text { AnaPD }}$ to DOUT valid |  | 30 |  | ns |
| $\mathrm{t}_{\mathrm{d}}$ (MFSD) | Delay time, SCLK $\downarrow$ to Fsync, master mode | -20 |  | 20 | ns |
| $t_{d}$ (MDD) | Delay time, SCLK $\downarrow$ to DOUT, master mode | 0 |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}}$ (MIRD) | Delay time, SCLK $\downarrow$ to LRCIk, master mode | -20 |  | 20 | ns |
| $\mathrm{t}_{\text {d(SDD1) }}$ | Delay time, LRCIk to DOUT, slave mode |  |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (SDD2) }}$ | Delay time, SCLK $\downarrow$ to DOUT, slave mode |  |  | 50 | ns |

## 4 Parameter Measurement Information



Figure 4-1. SCLK to Fsync and DOUT - Master Mode 3


Figure 4-2. SCLK to Fsync, DOUT, and LRCIk - Master Modes 4 and 6


Figure 4-3. SCLK to Fsync, DOUT, and LRCIk - Master Mode 5


Figure 4-4. SCLK to Fsync, DOUT, and LRCIk - Master Mode 7


Figure 4-5. SCLK to LRCIk and DOUT - Slave Mode 0, Fsync High


Figure 4-6. SCLK to Fsync, LRCIk, and DOUT - Slave Mode 2, Fsync Controlled

## 5 Application Information



Figure 5-1. TLC320AD58C Configuration Schematic


Figure 5-2. TLC320AD58C External Digital Timing and Control-Signal Generation Schematic


Figure 5-3. TLC320AD58C External Analog Input Buffer Schematic

- 8-Bit Resolution
- 2.7 V to 3.6 V VCC
- Easy Microprocessor Interface or Standalone Operation
- Operates Ratiometrically or With $\mathrm{V}_{\mathrm{CC}}$ Reference
- Single Channel or Multiplexed Twin Channels With Single-Ended or Differential Input Options
- Input Range 0 V to $\mathrm{V}_{\mathrm{Cc}}$ With $\mathrm{V}_{\mathrm{Cc}}$ Reference
- Inputs and Outputs Are Compatible With TTL and MOS
- Conversion Time of $32 \mu \mathrm{~s}$ at $\mathrm{f}_{(\mathrm{CLK})}=250 \mathrm{kHz}$
- Designed to Be Functionally Equivalent to the National Semiconductor ADC0831 and ADC0832 at 3 V Supply
- Total Unadjusted Error ... $\pm 1$ LSB

TLV0831 . . D OR P PACKAGE
(TOP VIEW)


TLV0832 . . D OR P PACKAGE (TOP VIEW)


## description

These devices are 8-bit successive-approximation analog-to-digital converters. The TLV0831 has single input channels; the TLV0832 has multiplexed twin input channels. The serial output is configured to interface with standard shift registers or microprocessors.
The TLV0832 multiplexer is software configured for single-ended or differential inputs. The differential analog voltage input allows for common-mode rejection or offset of the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding any smaller analog voltage span to the full 8 bits of resolution.

The operation of the TLV0831 and TLV0832 devices is very similar to the more complex TLV0834 and TLV0838 devices. Ratiometric conversion can be attained by setting the REF input equal to the maximum analog input signal value, which gives the highest possible conversion resolution. Typically, REF is set equal to $\mathrm{V}_{\mathrm{CC}}$ (done internally on the TLV0832).
The TLV0831C and TLV0832C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLV0831I and TLV0832I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA $^{*}$ | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE |  | PLASTIC DIP <br> (P) |  |
|  | TLV0831CD | TLV0832CD | TLV0831CP | TLV0832CP |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV0831ID | TLV0832ID | TLV0831IP | TLV0832IP |

## 3-VOLT 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL

## functional block diagram



## functional description

The TLV0831 and TLV0832 use a sample-data-comparator structure that converts differential analog inputs by a successive-approximation routine. The input voltage to be converted is applied to an input terminal and is compared to ground (single ended), or to an adjacent input (differential). The TLV0832 input terminals can be assigned a positive (+) or negative (-) polarity. The TLV0831 contains only one differential input channel with fixed polarity assignment; therefore it does not require addressing. The signal can be applied differentially, between $\operatorname{IN}+$ and $I N-$, to the TLV0831 or can be applied to $\operatorname{IN}+$ with IN - grounded as a single ended input. When the signal input applied to the assigned positive terminal is less than the signal on the negative terminal, the converter output is all zeros.
Channel selection and input configuration are under software control using a serial-data link from the controlling processor. A serial-communication format allows more functions to be included in a converter package with no increase in size. In addition, it eliminates the transmission of low-level analog signals by locating the converter at the analog sensor and communicating serially with the controlling processor. This process returns noise-free digital data to the processor.
A conversion is initiated by setting $\overline{\mathrm{CS}}$ low, which enables all logic circuits. $\overline{\mathrm{CS}}$ must be held low for the complete conversion process. A clock input is then received from the processor. An interval of one clock period is automatically inserted to allow the selected multiplexed channel to settle. DO comes out of the high-impedance state and provides a leading low for one clock period of multiplexer settling time. The SAR comparator compares successive outputs from the resistive ladder with the incoming analog signal. The comparator output indicates whether the analog input is greater than or less than the resistive-ladder output. As the conversion proceeds, conversion data is simultaneously output from DO, with the most significant bit (MSB) first. After eight clock periods, the conversion is complete. When $\overline{\mathrm{CS}}$ goes high, all internal registers are cleared. At this time, the output circuits go to the high-impedance state. If another conversion is desired, $\overline{\mathrm{CS}}$ must make a high-to-low transition followed by address information.

A TLV0832 input configuration is assigned during the multiplexer-addressing sequence. The multiplexer address shifts into the converter through the data input (DI) line. The multiplexer address selects the analog inputs to be enabled and determines whether the input is single ended or differential. When the input is differential, the polarity of the channel input is assigned. In addition to selecting the differential mode, the polarity may also be selected. Either channel of the channel pair may be designated as the negative or positive input.
On each low-to-high transition of the clock input, the data on DI is clocked into the multiplexer-address shift register. The first logic high on the input is the start bit. A 2-bit assignment word follows the start bit on the TLV0832. On each successive low-to-high transition of the clock input, the start bit and assignment word are shifted through the shift register. When the start bit is shifted into the start location of the multiplexer register, the input channel is selected and conversion starts. The TLV0832 DI terminal to the multiplexer shift register is disabled for the duration of the conversion.

The TLV0832 outputs the least-significant-bit (LSB) first data after the MSB-first data stream. The DI and DO terminals can be tied together and controlled by a bidirectional processor I/O bit received on a single wire. This is possible because" DI is only examined during the multiplexer-addressing interval and DO is still in the high-impedance state.

## sequence of operation



TLV0832


TLV0832 MUX-ADDRESS CONTROL LOGIC TABLE

| MUX ADDRESS |  | CHANNEL NUMBER |  |
| :---: | :---: | :---: | :---: |
| SGL/DIF | ODD/EVEN | CH0 | CH1 |
| L | L | + | - |
| L | H | - | + |
| H | L | + | + |
| H | H |  | + |

$H=$ high level, $L=$ low level,

- or $+=$ terminal polarity for the selected input channel


## absolute maximum ratings over recommended operating free-air temperature range (unless otherwise noted) $\dagger$

$$
\text { Supply voltage, } \mathrm{V}_{\mathrm{CC}} \text { (see Note 1) } \ldots . . \text {........................................................................ . . } 6.5 \mathrm{~V}
$$





Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}: \mathrm{C}$ suffix $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . .0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
I suffix . .......................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds: P package ....................... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values, except differential voltages, are with respect to the network ground terminal.

## recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see clock op | conditions) | 2.7 | 3.3 | 3.6 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ |  | 2 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| Clock frequency tioth | $\mathrm{V}_{C C}=2.7 \mathrm{~V}$ |  |  | 250 | kHz |
| Clock fequency, (CLK) | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ | 10 |  | 600 | kHz |
| Clock duty cycle (see Note 2) |  | 40\% |  | 60\% |  |
| Pulse duration, $\overline{\mathrm{CS}}$ high, $\mathrm{t}_{\mathrm{wH}}(\mathrm{CS})$ |  | 220 |  |  | ns |
| Setup time, CS low or TLV0832 da | before CLK $\uparrow$, $\mathrm{t}_{\text {su }}$ | 350 |  |  | ns |
| Hold time, TLV0832 data valid after |  | 90 |  |  | ns |
|  | C suffix | 0 |  | 70 |  |
| Operating free-air temperature, $T_{\text {A }}$ | 1 suffix | -40 |  | 85 | ${ }^{\circ}$ |

NOTE 2: The clock-duty-cycle range ensures proper operation at all clock frequencies. When a clock frequency is used outside the recommended duty-cycle range, the minimum pulse duration (high or low) is $1 \mu \mathrm{~s}$.
electrical characteristics over recommended range of operating free-air temperature, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, $f_{(C L K)}=250 \mathrm{kHz}$ (unless otherwise noted)

## digital section


$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{C}} \mathrm{C}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
analog and converter section

| PARAMETER |  |  | TEST CONDITIONS $\dagger$ | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIC Common-mode input voitage |  |  | See Note 3 | $\begin{gathered} -0.05 \\ \text { to } \\ v_{C C}+0.05 \end{gathered}$ |  |  | V |
| I/(stdby) | Standby input current (see Note 4) | On channel | $\mathrm{V}_{1}=3.3 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | Off channel | $V_{1}=0$ |  |  | -1 |  |
|  |  | On channel | $V_{1}=0$ |  |  | -1 |  |
|  |  | Off channel | $\mathrm{V}_{1}=3.3 \mathrm{~V}$ |  |  | 1 |  |
| $\mathrm{ri}_{\text {(REF }}$ | Input resistance to REF |  |  | 1.3 | 2.4 | 5.9 | $\mathrm{k} \Omega$ |

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{C}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 3. When channel IN- is more positive than channel $\operatorname{IN}+$, the digital output code is 00000000 . Connected to each analog input are two on-chip diodes that conduct forward current for analog input voltages one diode drop above $\mathrm{V}_{\mathrm{CC}}$. Care must be taken during testing at low $\mathrm{V}_{\mathrm{CC}}$ levels ( 3 V ) because high-level analog input voltage ( 3.6 V ) can, especially at high temperatures, cause the input diode to conduct and cause errors for analog inputs that are near full scale. As long as the analog voltage does not exceed the supply voltage by more than 50 mV , the output code is correct. To achieve an absolute $0-$ to $3.3-\mathrm{V}$ input range requires a minimum $\mathrm{V}_{\mathrm{CC}}$ of 3.25 V for all variations of temperature and load.
4. Standby input currents go in or out of the on or off channels when the A/D converter is not performing conversion and the clock is in a high or low steady-state conditions.

## total device

| PARAMETER |  |  | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Supply current | TLV0831 |  | 0.2 | 0.75 | mA |
|  |  | TLV0832 |  | 1.5 | 2.5 |  |

$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

TLV0831C, TLV0831I
TLV0832C, TLV0832
3-VOLT 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL
SLAS148-SEPTEMBER 1996
operating characteristics $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }}=3.3 \mathrm{~V}, \mathrm{f}(\mathrm{CLK})=250 \mathrm{kHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS $\dagger$ | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply-voltage variation error |  | $\mathrm{V}_{\text {CC }}=3 \mathrm{~V}$ to 3.6 V | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
| Total unadjusted error (see Note 5) |  | $\begin{aligned} & \mathrm{V}_{\text {ref }}=3.3 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=\mathrm{MIN} \text { to } \mathrm{MAX} \end{aligned}$ |  | $\pm 1$ | LSB |
| Common-mode error |  | Differential mode | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
| Propagation delay time, output data after CLK $\uparrow$ (see Note 6) | MSB-first data | $C_{L}=100 \mathrm{pF}$ | 200 | 500 | ns |
|  | LSB-first data |  | 80 | 200 |  |
| $\mathrm{t}_{\text {dis }}$. Output disable time, DO aft |  | $C_{L}=10 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 80 | 125 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | 250 |  |
| Conversion time (multiplexer-addressing time not included) |  |  |  | 8 | clock periods |

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
NOTES: 5. Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors.
6. The MSB-first data is output directly from the comparator and, therefore, requires additional delay to allow for comparator response time. LSB-first data applies only to TLV0832.

## PARAMETER MEASUREMENT INFORMATION




Figure 2. Data-Output Timing

Figure 1. TLV0832 Data-Input Timing


LOAD CIRCUIT


NOTE A: $C_{L}$ includes probe and jig capacitance.
Figure 3. Output Disable Time Test Circuit and Voltage Waveforms

## TYPICAL CHARACTERISTICS



Figure 4


Figure 6


Figure 5
LINEARITY ERROR
vs
CLOCK FREQUENCY


Figure 7

## TYPICAL CHARACTERISTICS



OUTPUT CURRENT
vs
FREE-AIR TEMPERATURE


Figure 10

TYPICAL CHARACTERISTICS


Figure 11. Differential Nonlinearity With Output Code


Figure 12. Integral Nonlinearity With Output Code


Figure 13. Total Unadjusted Error With Output Code

- 8-Bit Resolution
- 2.7 V to $3.6 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$
- Easy Microprocessor Interface or Standalone Operation
- Operates Ratiometrically or With $\mathrm{V}_{\mathrm{CC}}$ Reference
- 4- or 8-Channel Multiplexer Options With Address Logic
- Input Range 0 V to $\mathrm{V}_{\mathrm{Cc}}$ With $\mathrm{V}_{\mathrm{CC}}$ Reference
- Remote Operation With Serial Data Link
- Inputs and Outputs Are Compatible With TTL and MOS
- Conversion Time of $32 \mu \mathrm{~s}$ at $f(C L K)=250 \mathrm{kHz}$
- Functionally Equivalent to the ADC0834 and ADC0838 at 3-V Supply Without the Internal Zener Regulator Network
- Total Unadjusted Error . . . $\pm 1$ LSB


## description

These devices are 8-bit successive-approximation analog-to-digital converters, each with an input-configurable multichannel multiplexer and serial input/output. The serial input/output is configured to interface with standard shift registers or microprocessors. Detailed information on interfacing with most popular microprocessors is readily available from the factory.
The TLV0834 (4-channel) and TLV0838 (8-channel) multiplexer is software configured for single-ended or differential inputs as well as pseudo-differential input assignments. The differential analog voltage input allows for common-mode rejection or offset of the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding of any smaller analog voltage span to the full 8 bits of resolution.
The TLV0834C and TLV0838C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLV0834I and TLV0838I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | SMALL <br> OUTLINE <br> (D) | SMALL <br> OUTLINE <br> (DW) | PLASTIC DIP <br> (N) |  |
|  | TLV0834CD | TLV0838CDW | TLV0834CN | TLV0838CN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV0834ID | TLV0838IDW | TLV0834IN | TLV0838IN |

## functional block diagram



# TLV0834C, TLV0834I, TLV0838C, TLV0838I 3-VOLT 8-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL 

## functional description

The TLV0834 and TLV0838 use a sample-data-comparator structure that converts differential analog inputs by a successive-approximation routine. Operation of both devices is similar with the exception of $\overline{\mathrm{SE}}$, an analog common input, and multiplexer addressing. The input voltage to be converted is applied to a channel terminal and is compared to ground (single ended), to an adjacent input (differential), or to a common terminal (pseudo differential) that can be an arbitrary voltage. The input terminals are assigned a positive (+) or negative ( - ) polarity. When the signal input applied to the assigned positive terminal is less than the signal on the negative terminal, the converter output is all zeros.
Channel selection and input configuration are under software control using a serial-data link from the controlling processor. A serial-communication format allows more functions to be included in a converter package with no increase in size. In addition, it eliminates the transmission of low-level analog signals by locating the converter at the analog sensor and communicating serially with the controlling processor. This process returns noise-free digital data to the processor.
A particular input configuration is assigned during the multiplexer-addressing sequence. The multiplexer address shifts into the converter through the data input (DI) line. The multiplexer address selects the analog inputs to be enabled and determines whether the input is single ended or differential. When the input is differential, the polarity of the channel input is assigned. Differential inputs are assigned to adjacent channel pairs. For example, channel 0 and channel 1 may be selected as a differential pair. These channels cannot act differentially with any other channel. In addition to selecting the differential mode, the polarity may also be selected. Either channel of the channel pair may be designated as the negative or positive input.
The common input on the TLV0838 can be used for a pseudo-differential input. In this mode, the voltage on the common input is considered to be the negative differential input for all channel inputs. This voltage can be any reference potential common to all channel inputs. Each channel input can then be selected as the positive differential input. This feature is useful when all analog circuits are biased to a potential other than ground.
A conversion is initiated by setting $\overline{\mathrm{CS}}$ low, which enables all logic circuits. $\overline{\mathrm{CS}}$ must be held low for the complete conversion process. A clock input is then received from the processor. On each low-to-high transition of the clock input, the data on DI is clocked into the multiplexer-address shift register. The first logic high on the input is the start bit. A 3 - to 4 -bit assignment word follows the start bit. On each successive low-to-high transition of the clock input, the start bit and assignment word are shifted through the shift register. When the start bit is shifted into the start location of the multiplexer register, the input channel is selected and conversion starts. The SAR status output (SARS) goes high to indicate that a conversion is in progress, and DI to the multiplexer shift register is disabled for the duration of the conversion.
An interval of one clock period is automatically inserted to allow the selected multiplexed channel to settle. DO comes out of the high-impedance state and provides a leading low for one clock period of multiplexer settling time. The SAR comparator compares successive outputs from the resistive ladder with the incoming analog signal. The comparator output indicates whether the analog input is greater than or less than the resistive-ladder output. As the conversion proceeds, conversion data is simultaneously output from DO, with the most significant bit (MSB) first. After eight clock periods, the conversion is complete and SARS goes low.
The TLV0834 outputs the least-significant-bit (LSB) first data after the MSB-first data stream. When $\overline{\text { SE }}$ is held high on the TLV0838, the value of the LSB remains on the data line. When $\overline{S E}$ is forced low, the data is then clocked out as LSB-first data. (To output LSB first, SE must first go low, then the data stored in the 9 -bit shift register outputs LSB first.) When $\overline{\mathrm{CS}}$ goes high, all internal registers are cleared. At this time, the output circuits go to the high-impedance state. If another conversion is desired, $\overline{\mathrm{CS}}$ must make a high-to-low transition followed by address information.
DI and DO can be tied together and controlled by a bidirectional processor I/O bit received on a single wire. This is possible because DI is only examined during the multiplexer-addressing interval and DO is still in the high-impedance state.
sequence of operation


TLV0834 MUX-ADDRESS CONTROL LOGIC TABLE

| MUX ADDRESS |  |  | CHANNEL NUMBER |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/DIF | ODD/EVEN | SELECT BIT 1 | CHO | CH1 | CH2 | CH3 |
| L | L | L | + | - |  |  |
| L | L | H |  |  | + | - |
| L | H | L | - | + |  |  |
| L | H | H |  |  | - | + |
| H | L | L | + |  |  |  |
| H | L | H |  |  | + |  |
| H | H | L |  | + |  |  |
| H | H | H |  |  |  | + |

sequence of operation


TLV0838 MUX-ADDRESS CONTROL LOGIC TABLE

| MUX ADDRESS |  |  |  | SELECTED CHANNEL NUMBER |  |  |  |  |  |  |  | COM |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/DIF | ODD/EVEN | SELECT |  | 0 |  |  | 1 |  | 2 |  | $\begin{gathered} \hline 3 \\ \hline \mathrm{CH} 7 \\ \hline \end{gathered}$ |  |
|  |  | 1 | 0 | CHO | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 |  |  |
| L | L | L | L | + | - |  |  |  |  |  |  |  |
| L | L | L | H |  |  | + | - |  |  |  |  |  |
| L | L | H | L |  |  |  |  | + | - |  |  |  |
| L | L | H | H |  |  |  |  |  |  | + | - |  |
| L | H | L | L | - | + |  |  |  |  |  |  |  |
| L | H | L | H |  |  | - | + |  |  |  |  |  |
| L | H | H | L |  |  |  |  | - | + |  |  |  |
| L | H | H | H |  |  |  |  |  |  | - | + |  |
| H | L | L | L | + |  |  |  |  |  |  |  | - |
| H | L | L | H |  |  | + |  |  |  |  |  | - |
| H | L | H | L |  |  |  |  | + |  |  |  | - |
| H | L | H | H |  |  |  |  |  |  | + |  | - |
| H | H | L | L |  | + |  |  |  |  |  |  | - |
| H | H | L | H |  |  |  | + |  |  |  |  | - |
| H | H | H | L |  |  |  |  |  | + |  |  | - |
| H | H | H | H |  |  |  |  |  |  |  | + | - |

$\mathrm{H}=$ high level,, $\mathrm{L}=$ low level,, or $+=$ polarity of external input

## absolute maximum ratings over recommended operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) ..................................................................... 6.5 V


Input current, I $\ldots$........................................................................................... 5 mA
Total input current .................................................................................... $\pm 20 \mathrm{~mA}$

I suffix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds: N package ...................... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values, except differential voltages, are with respect to the network ground terminal.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see clock freq | ating conditions) | 2.7 | 3.3 | 3.6 | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ |  | 2 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| Clock frequency, f(CLK) | $V_{C C}=2.7 \mathrm{~V}$ | 10 |  | 250 | kHz |
| Clock frequency, f(CLK) | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ | 10 |  | 600 | kHz |
| Clock duty cycle (see Note 2) |  | 40\% |  | 60\% |  |
| Pulse duration, $\overline{\mathrm{CS}}$ high, $\mathrm{t}_{\mathrm{w}} \mathrm{H}$ (CS) |  | 220 |  |  | ns |
| Setup time, $\overline{\mathrm{CS}}$ low, $\overline{\text { SE }}$ low, or data | CLK $\uparrow$, $\mathrm{t}_{\text {su }}$ | 350 |  |  | ns |
| Hold time, data valid after CLK $\uparrow$, th |  | 90 |  |  | ns |
|  | C suffix | 0 |  | 70 | C |
| peraing tree-air temperature, $\mathrm{T}_{\text {A }}$ | I suffix | -40 |  | 85 |  |

NOTE 2: The clock-duty-cycle range ensures proper operation at all clock frequencies. When a clock frequency is used outside the recommended duty-cycle range, the minimum pulse duration (high or low) is $1 \mu \mathrm{~s}$.
electrical characteristics over recommended range of operating free-air temperature, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, $\mathbf{f}_{(\text {CLK })}=\mathbf{2 5 0 ~ k H z}$ (unless otherwise noted)
digital section

| PARAMETER |  | TEST CONDITIONSt | C SUFFIX |  |  | I SUFFIX |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP\# | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{VOH}^{\text {O }}$ | High-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{IOH}=-360 \mu \mathrm{~A}$ | 2.8 |  |  | 2.4 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{I}^{\text {OH }}=-10 \mu \mathrm{~A}$ | 2.9 |  |  | 2.8 |  |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{IOL}=1.6 \mathrm{~mA}$ |  |  | 0.34 |  |  | 0.4 | V |  |
| ${ }^{1} \mathrm{H}$ | High-level input current | $\mathrm{V}_{\mathrm{IH}}=3.6 \mathrm{~V}$ |  | 0.005 | 1 |  | 0.005 | 1 | $\mu \mathrm{A}$ |  |
| IIL | Low-level input current | $\mathrm{V}_{\text {IL }}=0$ |  | -0.005 | -1 |  | -0.005 | -1 | $\mu \mathrm{A}$ |  |
| IOH | High-level output (source) current | At $\mathrm{V}_{\mathrm{OH}}, \mathrm{DO}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | -6.5 | -15 |  | -6.5 | -15 |  | mA |  |
| 1 OL | Low-level output (sink) current | $\mathrm{At} \mathrm{V}_{\mathrm{OL}}, \mathrm{DO}=\mathrm{V}_{\mathrm{CC}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 8 | 16 |  | 8 | 16 |  | mA |  |
| Ioz | High-impedance-state output current (DO or SARS) | $\mathrm{V}_{\mathrm{O}}=3.3 \mathrm{~V}, \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.01 | 3 |  | 0.01 | 3 | $\mu \mathrm{A}$ |  |
|  |  | $\mathrm{V}_{\mathrm{O}}=0, \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -0.01 | -3 |  | -0.01 | -3 |  |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  |  |  |  | 5 |  | pF |  |
| $\mathrm{C}_{0}$ | Output capacitance |  |  |  |  |  | 5 |  | pF |  |

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage (unless otherwise specified).
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
analog and converter section

| PARAMETER |  |  | TEST CONDITIONS $\dagger$ | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIC | Common-mode input voltage |  | See Note 3 | $\begin{array}{\|c} -0.05 \\ \text { to } \\ v_{\mathrm{CC}}+0.05 \\ \hline \end{array}$ |  |  | V |
| I/(stdby) | Standby input current (see Note 4) | On channel | $\mathrm{V}_{1}=3.3 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  | Off channel | $V_{1}=0$ |  |  | -1 |  |
|  |  | On channel | $V_{1}=0$ |  |  | -1 |  |
|  |  | Off channel | $V_{1}=3.3 \mathrm{~V}$ |  |  | 1 |  |
| ri(REF) | Input resistance to REF |  |  | 1.3 | 2.4 | 5.9 | $\mathrm{k} \Omega$ |

## total device

|  | PARAMETER | MIN | TYP $\ddagger$ |
| :---: | :---: | :---: | :---: |
| ICC $\quad$ MAPply current | UNIT |  |  |

$\dagger$ All parameters are measured under open-loop conditions with zero common-mode input voltage.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 3. When channel IN-is more positive than channel $I N_{+}$, the digital output code is 00000000 . Connected to each analog input are two on-chip diodes that conduct forward current for analog input voltages one diode drop above $V_{\mathrm{CC}}$. Care must be taken during testing at low $\mathrm{V}_{\mathrm{CC}}$ levels ( 3 V ) because high-level analog input voltage ( 3.6 V ) can, especially at high temperatures, cause the input diode to conduct and cause errors for analog inputs that are near full scale. As long as the analog voltage does not exceed the supply voltage by more than 50 mV , the output code is correct. To achieve an absolute $0-$ to $3.3-\mathrm{V}$ input range requires a minimum $\mathrm{V}_{\mathrm{CC}}$ of 3.25 V for all variations of temperature and load.
4. Standby input currents go in or out of the on or off channels when the $A / D$ converter is not performing conversion and the clock is in a high or low steady-state condition.
operating characteristics, $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{f}_{(\mathrm{CLK})}=250 \mathrm{kHz}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS§ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply-voltage variation error |  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V |  | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
| Total unadjusted error (see Note 5) |  |  | $\mathrm{V}_{\text {ref }}=3.3 \mathrm{~V}, \quad \mathrm{~T}_{\mathrm{A}}=\mathrm{MIN}$ to MAX |  |  | $\pm 1$ | LSB |
| Common-mode error |  |  | Differential mode |  | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
| tpd | Propagation delay time, output data after CLK $\downarrow$ (see Note 6) | MSB-first data | $C_{L}=100 \mathrm{pF}$ |  |  | 500 | ns |
|  |  | LSB-first data |  |  |  | 200 |  |
| $t_{\text {dis }}$ | Output disable time, DO or SARS after CS $\uparrow$ |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  |  | 80 | ns |
|  |  |  | $C_{L}=100 \mathrm{pF}, \quad R_{L}=2 \mathrm{k} \Omega$ |  |  | 250 |  |
| $t_{\text {conv }}$ | Conversion time (multiplexer-addressing time not included) |  |  |  |  | 8 | clock periods |

§ All parameters are measured under open-loop conditions with zero common-mode input voltage. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
NOTES: 5. Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors.
6. The MSB-first data is output directly from the comparator and, therefore, requires additional delay to allow for comparator response time.

PARAMETER MEASUREMENT INFORMATION


Figure 1. Data-Input Timing


Figure 2. Data-Output Timing

PARAMETER MEASUREMENT INFORMATION


LOAD CIRCUIT


NOTE A: $C_{L}$ includes probe and jig capacitance.
Figure 3. Output Disable Time Test Circuit and Voltage Waveforms

SLAS147 - SEPTEMBER 1996

TYPICAL CHARACTERISTICS


Figure 4


Figure 6


Figure 5
LINEARITY ERROR vs
CLOCK FREQUENCY


Figure 7

## TYPICAL CHARACTERISTICS

TLV0831 SUPPLY CURRENT
vs
FREE-AIR TEMPERATURE


Figure 8

TLV0831 SUPPLY CURRENT
vs CLOCK FREQUENCY


Figure 9


Figure 10

TYPICAL CHARACTERISTICS


Figure 11. Differential Nonlinearity With Output Code


Figure 12. Integral Nonlinearity With Output Code


Figure 13. Total Unadjusted Error With Output Code

- 3.3-V Supply Operation
- 10-Bit-Resolution A/D Converter
- 11 Analog Input Channels
- Three Built-In Self-Test Modes
- Inherent Sample and Hold
- Total Unadjusted Error . . . $\pm 1$ LSB Max
- On-Chip System Clock
- End-of-Conversion (EOC) Output
- Pin Compatible With TLC1543
- CMOS Technology


## description

The TLV1543C and TLV1543M are CMOS 10-bit, switched-capacitor, successive-approximation, analog-to-digital converters. These devices have three inputs and a 3 -state output [chip select ( $\overline{\mathrm{CS}}$ ), input-output clock (//O CLOCK), address input (ADDRESS), and data output (DATA OUT)] that provide a direct 4 -wire interface to the serial port of a host processor. The devices allow high-speed data transfers from the host.
In addition to a high-speed A/D converter and versatile control capability, these devices have an on-chip 14-channel multiplexer that can select any one of 11 analog inputs or any one of three internal self-test voltages. The sample-and-hold function is automatic. At the end of $\mathrm{A} / \mathrm{D}$ conversion, the end-of-conversion (EOC) output goes high to indicate that conversion is complete. The converter incorporated in the devices features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating free-air temperature range.

The TLV1543C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLV1543M is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA $_{\text {A }}$ | PACKAGE |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SMALL <br> OUTLINE <br> (DB) | SMALL <br> OUTLINE <br> (DW) | CHIP CARRIER <br> (FK) | CERAMIC DIP <br> (J) | PLASTIC DIP <br> (N) | PLASTIC CHIP <br> CARRIER <br> (FN) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV1543CDB | TLV1543CDW | - | - | TLV1543CN | TLV1543CFN |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | - | - | TLV1543MFK | TLV1543MJ | - | - |

## functional block diagram


typical equivalent inputs


## Terminal Functions

| TERMINAL |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. | 1/0 |  |
| ADDRESS | 17 | 1 | Serial address. A 4-bit serial address selects the desired analog input or test voltage that is to be converted next. The address data is presented with the MSB first and is shifted in on the first four rising edges of I/O CLOCK. After the four address bits have been read into the address register, ADDRESS is ignored for the remainder of the current conversion period. |
| A0-A10 | $\begin{gathered} 1-9,11 \\ 12 \end{gathered}$ | I | Analog signal. The 11 analog inputs are applied to A0-A10 and are internally multiplexed. The driving source impedance should be less than or equal to $1 \mathrm{k} \Omega$. |
| $\overline{\mathrm{CS}}$ | 15 | 1 | Chip select. A high-to-low transition on $\overline{\mathrm{CS}}$ resets the internal counters and controls and enables DATA OUT, ADDRESS, and I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock. A low-to-high transition disables ADDRESS and I/O CLOCK within a setup time plus two falling edges of the internal system clock. |
| DATA OUT | 16 | 0 | The 3-state serial output for the A/D conversion result. DATA OUT is in the high-impedance state when $\overline{\mathrm{CS}}$ is high and active when $\overline{C S}$ is low. With a valid chip select, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB value of the previous conversion result. The next falling edge of I/O CLOCK drives DATA OUT to the logic level corresponding to the next most significant bit, and the remaining bits are shifted out in order with the LSB appearing on the ninth falling edge of I/O CLOCK. On the tenth falling edge of I/O CLOCK, DATA OUT is driven to a low logic level so that serial interface data transfers of more than ten clocks produce zeroes as the unused LSBs. |
| EOC | 19 | 0 | End of conversion. EOC goes from a high- to a low- logic level on the trailing edge of the tenth I/O CLOCK and remains low until the conversion is complete and data are ready for transfer. |
| GND | 10 | 1 | The ground return terminal for the internal circuitry. Unless otherwise noted, all voltage measurements are with respect to GND. |
| I/O CLOCK | 18 | 1 | Input/output clock. I/O CLOCK receives the serial I/O CLOCK input and performs the following four functions: <br> 1) It clocks the four input address bits into the address register on the first four rising edges of I/O CLOCK with the multiplex address available after the fourth rising edge. <br> 2) On the fourth falling edge of I/O CLOCK, the analog input voltage on the selected multiplex input begins charging the capacitor array and continues to do so until the tenth falling edge of I/O CLOCK. <br> 3) It shifts the nine remaining bits of the previous conversion data out on DATA OUT. <br> 4) It transfers control of the conversion to the internal state controller on the falling edge of the tenth clock. |
| REF + | 14 | 1 | The upper reference voltage value (nominally $\mathrm{V}_{\mathrm{CC}}$ ) is applied to REF + . The maximum input voltage range is determined by the difference between the voltage applied to REF + and the voltage applied to the REF terminal. |
| REF- | 13 | 1 | The lower reference voltage value (nominally ground) is applied to REF-. |
| $\mathrm{V}_{\mathrm{CC}}$ | 20 | 1 | Positive supply voltage |

## detailed description

With chip select ( $\overline{\mathrm{CS}}$ ) inactive (high), the ADDRESS and I/O CLOCK inputs are initially disabled and DATA OUT is in the high-impedance state. When the serial interface takes $\overline{\mathrm{CS}}$ active (low), the conversion sequence begins with the enabling of I/O CLOCK and ADDRESS and the removal of DATA OUT from the high-impedance state. The host then provides the 4-bit channel address to ADDRESS and the I/O CLOCK sequence to I/O CLOCK. During this transfer, the host serial interface also receives the previous conversion result from DATA OUT. I/O CLOCK receives an input sequence that is between 10 and 16 clocks long from the host. The first four I/O clocks load the address register with the 4 -bit address on ADDRESS selecting the desired analog channel and the next six clocks providing the control timing for sampling the analog input.

## detailed description (continued)

There are six basic serial interface timing modes that can be used with the device. These modes are determined by the speed of I/O CLOCK and the operation of $\overline{\mathrm{CS}}$ as shown in Table 1. These modes are (1) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between conversion cycles, (2) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (3) a fast mode with an 11- to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between conversion cycles, (4) a fast mode with a 16 -bit transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (5) a slow mode with an 11- to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between conversion cycles, and (6) a slow mode with a 16 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously.
The MSB of the previous conversion appears on DATA OUT on the falling edge of $\overline{C S}$ in mode 1 , mode 3 , and mode 5, on the rising edge of EOC in mode 2 and mode 4, and following the 16th clock falling edge in mode 6. The remaining nine bits are shifted out on the next nine falling edges of I/O CLOCK. Ten bits of data are transmitted to the host through DATA OUT. The number of serial clock pulses used also depends on the mode of operation, but a minimum of ten clock pulses is required for conversion to begin. On the 10th clock falling edge, the EOC output goes low and returns to the high logic level when conversion is complete and the result can be read by the host. On the 10th clock falling edge, the internal logic takes DATA OUT low to ensure that the remaining bit values are zero if the I/O CLOCK transfer is more than ten clocks long.
Table 1 lists the operational modes with respect to the state of $\overline{\mathrm{CS}}$, the number of I/O serial transfer clocks that can be used, and the timing edge on which the MSB of the previous conversion appears at the output.

Table 1. Mode Operation

| MODES |  | $\overline{\mathbf{C S}}$ | NO. OF <br> I/O CLOCKS | MSB AT DATA OUT† | TIMING <br> DIAGRAM |
| :--- | :--- | :--- | :---: | :--- | :--- |
| Fast Modes | Mode 1 | High between conversion cycles | 10 |  | Figure 9 |
|  | Mode 2 | Low continuously | 10 | EOC rising edge | Figure 10 |
|  | Mode 3 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 11 |
|  | Mode 4 | Low continuously | $16 \ddagger$ | EOC rising edge | Figure 12 |
| Slow Modes | Mode 5 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 13 |
|  | Mode 6 | Low continuously | $16 \ddagger$ | 16th clock falling edge | Figure 14 |

$\dagger$ These edges also initiate serial-interface communication.
$\ddagger$ No more than 16 clocks should be used.

## fast modes

The device is in a fast mode when the serial I/O CLOCK data transfer is completed before the conversion is completed. With a 10 -clock serial transfer, the device can only run in a fast mode since a conversion does not begin until the falling edge of the 10th I/O CLOCK.
mode 1: fast mode, $\overline{C S}$ inactive (high) between conversion cycles, 10-clock transfer
In this mode, $\overline{C S}$ is inactive (high) between serial I/O CLOCK transfers and each transfer is ten clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

## mode 2: fast mode, $\overline{C S}$ active (low) continuously, 10-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is active (low) between serial I/O CLOCK transfers and each transfer is ten clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions; the rising edge of EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the previous conversion to appear immediately on this output.

## mode 3: fast mode, $\overline{C S}$ inactive (high) between conversion cycles, 11- to 16-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{\mathrm{CS}}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{\mathrm{CS}}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.
mode 4: fast mode, $\overline{C S}$ active (low) continuously, 16-clock transfer
In this mode, $\overline{C S}$ is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions; the rising edge of EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the previous conversion to appear immediately on this output.

## slow modes

In a slow mode, the conversion is completed before the serial I/O CLOCK data transfer is completed. A slow mode requires a minimum 11 -clock transfer into I/O CLOCK, and the rising edge of the eleventh clock must occur before the conversion period is complete; otherwise, the device loses synchronization with the host serial interface, and $\overline{\mathrm{CS}}$ has to be toggled to initialize the system. The eleventh rising edge of the I/O CLOCK must occur within $9.5 \mu \mathrm{~s}$ after the tenth I/O clock falling edge.

## mode 5: slow mode, $\overline{C S}$ inactive (high) between conversion cycles, 11- to 16-clock transfer

In this mode, $\overline{C S}$ is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.
mode 6: slow mode, $\overline{C S}$ active (low) continuously, 16-clock transfer
In this mode, $\overline{C S}$ is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. The falling edge of the sixteenth I/O CLOCK then begins each sequence by removing DATA OUT from the low state, allowing the MSB of the previous conversion to appear immediately at DATA OUT. The device is then ready for the next 16 -clock transfer initiated by the serial interface.

## address bits

The 4-bit analog channel-select address for the next conversion cycle is presented to the ADDRESS terminal (MSB first) and is clocked into the address register on the first four leading edges of I/O CLOCK. This address selects one of 14 inputs ( 11 analog inputs or 3 internal test inputs).

## analog inputs and test modes

The 11 analog inputs and the 3 internal test inputs are selected by the 14 -channel multiplexer according to the input address as shown in Tables 2 and 3. The input multiplexer is a break-before-make type to reduce input-to-input noise injection resulting from channel switching.
Sampling of the analog input starts on the falling edge of the fourth I/O CLOCK, and sampling continues for six I/O CLOCK periods. The sample is held on the falling edge of the tenth I/O CLOCK. The three test inputs are applied to the multiplexer, sampled, and converted in the same manner as the external analog inputs.

Table 2. Analog-Channel-Select Address

| ANALOG INPUT <br> SELECTED | VALUE SHIFTED INTO |  |
| :---: | :---: | :---: |
|  |  |  |
| BINARY | HEX |  |
| A0 | 0000 | 0 |
| A1 | 0001 | 1 |
| A2 | 0010 | 2 |
| A3 | 0011 | 3 |
| A4 | 0100 | 4 |
| A5 | 0101 | 5 |
| A6 | 0110 | 6 |
| A7 | 0111 | 7 |
| A8 | 1000 | 8 |
| A9 | 1001 | 9 |
| A10 | 1010 | A |

Table 3. Test-Mode-Select Address

| INTERNAL SELF-TEST Voltage selected $\dagger$ | VALUE SHIFTED INTO ADDRESS INPUT |  | OUTPUT RESULT (HEX) $\ddagger$ |
| :---: | :---: | :---: | :---: |
|  | BINARY | HEX |  |
| $\frac{V_{\text {ref }+}-V_{\text {ref- }}}{2}$ | 1011 | B | 200 |
| $V_{\text {ref- }}$ | 1100 | C | 000 |
| $\mathrm{V}_{\text {ref }+}$ | 1101 | D | 3FF |

$\dagger \mathrm{V}_{\text {ref }}+$ is the voltage applied to the REF + input, and $\mathrm{V}_{\text {ref- }}$ is the voltage applied to the REFinput.
$\ddagger$ The output results shown are the ideal values and vary with the reference stability and with internal offsets.

## converter and analog input

The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the $\mathrm{S}_{\mathrm{C}}$ switch and all $\mathrm{S}_{\mathrm{T}}$ switches simultaneously. This action charges all the capacitors to the input voltage.

In the next phase of the conversion process, all $\mathrm{S}_{\mathrm{T}}$ and $\mathrm{S}_{\mathrm{C}}$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF-) voltage. In the switching sequence, ten capacitors are examined separately until all ten bits are identified and the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight $=512$ ). Node 512 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF-. If the voltage at the summing node is greater than the trip point of the threshold detector (approximately one-half the $\mathrm{V}_{C C}$ voltage), a bit 0 is placed in the output register and the 512 -weight capacitor is switched to REF-. If the voltage at the summing node is less than the trip point of the threshold detector, a bit 1 is placed in the register and the 512 -weight capacitor remains connected to REF + through the remainder of the successive-approximation process. The process is repeated for the 256 -weight capacitor, the 128 -weight capacitor, and so forth down the line until all bits are counted.

With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to count and weigh the bits from MSB to LSB.
converter and analog input (continued)


Figure 1. Simplified Model of the Successive-Approximation System

## chip-select operation

The trailing edge of $\overline{\mathrm{CS}}$ starts all modes of operation, and $\overline{\mathrm{CS}}$ can abort a conversion sequence in any mode. A high-to-low transition on $\overline{\mathrm{CS}}$ within the specified time during an ongoing cycle aborts the cycle, and the device returns to the initial state (the contents of the output data register remain at the previous conversion result). Exercise care to prevent $\overline{\mathrm{CS}}$ from being taken low close to completion of conversion because the output data can be corrupted.

## reference voltage inputs

There are two reference inputs used with these devices: REF + and REF-. These voltage values establish the upper and lower limits of the analog input to produce a full-scale and zero-scale reading respectively. The values of REF+, REF-, and the analog input should not exceed the positive supply or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF + and at zero when the input signal is equal to or lower than REF-.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1): TLV1543C....................................... V 的 6.5 V
TLV1543M ........................................... -0.5 V to 6 V





Peak total input current (all inputs) . ................................................................ $\pm 30 \mathrm{~mA}$
 TLV1543M ......................................... $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from the case for 10 seconds ............................. $260^{\circ} \mathrm{C}$

[^7]
## 3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS

WITH SERIAL CONTROL AND 11 ANALOG INPUTS
SLAS072C - DECEMBER 1992 - REVISED MARCH 1995
recommended operating conditions


NOTES: 2. Analog input voltages greater than that applied to REF+ convert as all ones (1111111111), while input voltages less than that applied to REF-convert as all zeros ( 0000000000 ). The device is functional with reference voltages down to $1 \mathrm{~V}\left(\mathrm{~V}_{\text {ref }}{ }^{-}-\mathrm{V}_{\text {ref }}\right)$; however, the electrical specifications are no longer applicable.
3. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
4. For 11 - to 16 -bit transfers, after the tenth I/O CLOCK falling edge ( $\leq 2 \mathrm{~V}$ ), at least one I/O clock rising edge ( $\geq 2 \mathrm{~V}$ ) must occur within $9.5 \mu \mathrm{~s}$.
5. This is the time required for the clock input signal to fall from $V_{\text {IH }} \min$ to $V_{\text {IL }}$ max or to rise from $V_{\text {IL }}$ max to $V_{\text {IH }}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $1 \mu$ for remote data-acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }}=3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLOCK frequency $=1.1 \mathrm{MHz}$ for the TLV1543C,
$V_{C C}=V_{\text {ref }+}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLOCK frequency $=2.1 \mathrm{MHz}$ for the TLV1543M (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH High-level output voltage |  | TLV1543C | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{l} \mathrm{IOH}=-1.6 \mathrm{~mA}$ | 2.4 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \quad \mathrm{OH}=20 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {CC }}-0.1$ |  |  | V |
|  |  | TLV1543M | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{I} \mathrm{OH}=-1.6 \mathrm{~mA}$ | 2.4 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \quad \mathrm{IOH}=20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.1$ |  |  | V |
| VOL Low-level output voltage |  |  | TLV1543C | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} \mathrm{OL}=20 \mu \mathrm{~A}$ |  |  |  | 0.1 | V |
|  |  | TLV1543M | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{l}^{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \quad \mathrm{IOL}=20 \mu \mathrm{~A}$ |  |  | 0.1 | V |
| IOZ Off-state (high-impedance-state) output current |  |  | $V_{\text {O }}=V_{\text {CC }}, \quad \overline{C S}$ at $V_{\text {CC }}$ |  |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0, \quad \overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  |  | -10 |  |
| IIH | High-level input current |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ |  | 0.005 | 2.5 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $\mathrm{V}_{1}=0$ |  | -0.005 | -2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current |  | $\overline{\mathrm{CS}}$ at 0 V |  | 0.8 | 2.5 | mA |
|  | Selected channel leakage current |  | Selected channel at $\mathrm{V}_{\mathrm{CC}}$, Unselected channel at 0 V |  |  | 1 | $\mu \mathrm{A}$ |
|  |  |  |  | Selected channel at 0 V , Unselected channel at $V_{C C}$ |  |  |  | -1 |
| Maximum static analog reference current into REF + |  |  | $\mathrm{V}_{\text {ref }+}=\mathrm{V}_{\text {CC }}, \quad \mathrm{V}_{\text {ref }-}=\mathrm{GND}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $c_{i}$ | Input capacitance, Analog inputs | TLV1543C |  |  | 7 | 55 | pF |
|  |  | TLV1543M |  |  | 7 |  |  |
|  | Input capacitance, Control inputs | TLV1543C |  |  | 5 | 15 | pF |
|  |  | TLV1543M |  |  | 5 |  |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range, $V_{C c}=V_{\text {ref }}=3 \mathrm{~V}$ to 5.5 V , I/O CLOCK frequency $=1.1 \mathrm{MHz}$ for the TLV1543C, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=3 \mathrm{~V}$ to 3.6 V , I/O CLOCK frequency $=2.1 \mathrm{MHz}$ for the TLV1543M

|  | PARAMETER | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Linearity error (see Note 6) |  |  |  | $\pm 1$ | LSB |
|  | Zero error (see Note 7) | See Note 2 |  |  | $\pm 1$ | LSB |
|  | Full-scale error (see Note 7) | See Note 2 |  |  | $\pm 1$ | LSB |
|  | Total unadjusted error (see Note 8) |  |  |  | $\pm 1$ | LSB |
|  |  | ADDRESS $=1011$ |  | 512 |  |  |
|  | Self-test output code (see Table 3 and Note 9) | ADDRESS $=1100$ |  | 0 |  |  |
|  |  | ADDRESS $=1101$ |  | 1023 |  |  |
| $t_{\text {conv }}$ | Conversion time | See Figures 9-14 |  |  | 21 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{C}}$ | Total cycle time (access, sample, and conversion) | See Figures 9-14 and Note 10 |  |  | $\begin{gathered} 21 \\ +10 \mathrm{l} / \mathrm{O} \\ \mathrm{CLOCK} \\ \text { periods } \end{gathered}$ | $\mu \mathrm{s}$ |
| tacq | Channel acquisition time (sample) | See Figures 9-14 and Note 10 |  |  | 6 | I/O <br> CLOCK periods |
| $\mathrm{t}_{\mathrm{V}}$ | Valid time, DATA OUT remains valid after I/O CLOCK $\downarrow$ | See Figure 6 | 10 |  |  | ns |
| $t_{d}(1 / O-D A T A)$ | Delay time, I/O CLOCK $\downarrow$ to DATA OUT valid | See Figure 6 |  |  | 240 | ns |
| $t_{d}(1 / O-E O C)$ | Delay time, tenth I/O CLOCK $\downarrow$ to EOC $\downarrow$ | See Figure 7 |  | 70 | 240 | ns |
| $\mathrm{t}_{\mathrm{d}}$ (EOC-DATA) | Delay time, EOC $\uparrow$ to DATA OUT (MSB) | See Figure 8 |  |  | 100 | ns |
| tPZH, tPZL | Enable time, $\overline{\mathrm{CS}} \downarrow$ to DATA OUT (MSB driven) | See Figure 3 |  |  | 1.3 | $\mu \mathrm{s}$ |
| tpHZ, tPLZ | Disable time, $\overline{\mathrm{CS}} \uparrow$ to DATA OUT (high impedance) | See Figure 3 |  |  | 150 | ns |
| $\mathrm{tr}_{\text {(EOC) }}$ | Rise time, EOC | See Figure 8 |  |  | 300 | ns |
| $t_{f}(E O C)$ | Fall time, EOC | See Figure 7 |  |  | 300 | ns |
| $\mathrm{tr}_{\text {(bus) }}$ | Rise time, data bus | See Figure 6 |  |  | 300 | ns |
| $\mathrm{t}_{\mathrm{f} \text { (bus) }}$ | Fall time, data bus | See Figure 6 |  |  | 300 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{I} / \mathrm{O}-\mathrm{CS})$ | Delay time, tenth I/O CLOCK $\downarrow$ to $\overline{\mathrm{CS}} \downarrow$ to abort conversion (see Note 11) |  |  |  | 9 | $\mu \mathrm{s}$ |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (11111111111), while input voltages less than that applied to REF - convert as all zeros ( 0000000000 ). The device is functional with reference voltages down to $1 \mathrm{~V}\left(\mathrm{~V}_{\text {ref }}^{+}-\mathrm{V}_{\text {ref }}\right)$; however, the electrical specifications are no longer applicable.
6. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
7. Zero-scale error is the difference between 0000000000 and the converted output for zero input voltage; full-scale error is the difference between 1111111111 and the converted output for full-scale input voltage.
8. Total unadjusted error comprises linearity, zero-scale, and full-scale errors.
9. Both the input address and the output codes are expressed in positive logic.
10. I/O CLOCK period $=1 /(1 / O$ CLOCK frequency) (see Figure 6 ).
11. Any transitions of $\overline{C S}$ are recognized as valid only if the level is maintained for a setup time plus two falling edges of the internal clock $(1.425 \mu \mathrm{~s})$ after the transition.

PARAMETER MEASUREMENT INFORMATION


Figure 2. Load Circuits


Figure 3. DATA OUT to Hi-Z Voltage Waveforms
Figure 4. ADDRESS Setup Voltage Waveforms


Figure 5. $\overline{\mathrm{CS}}$ and I/O CLOCK Voltage Waveforms

## PARAMETER MEASUREMENT INFORMATION



Figure 6. DATA OUT and I/O CLOCK Voltage Waveforms


Figure 7. I/O CLOCK and EOC Voltage Waveforms


Figure 8. EOC and DATA OUT Voltage Waveforms


NOTE A: To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{C S} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum CS setup time has elapsed.

Figure 9. Timing for 10-Clock Transfer Using $\overline{\mathrm{CS}}$


NOTE A: To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 10. Timing for 10-Clock Transfer Not Using $\overline{\mathrm{CS}}$

INSTRUMENTS

## 3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS

 WITH SERIAL CONTROL AND 11 ANALOG INPUTSSLASO72C-DECEMBER 1992 - REVISED MARCH 1995


NOTES: A. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a set up time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. A low-to-high transition of $\overline{C S}$ disables ADDRESS and the I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
Figure 11. Timing for 11- to 16-Clock Transfer Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Shorter Than Conversion)


NOTES: A. The first I/O CLOCK must occur after the rising edge of EOC.
B. A low-to-high transition of $\overline{C S}$ disables ADDRESS and the I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
Figure 12. Timing for 16-Clock Transfer Not Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Shorter Than Conversion)


NOTES: A. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a set up time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum chip $\overline{\mathrm{CS}}$ setup time has elapsed.
B. The eleventh rising edge of the I/O CLOCK sequence must occur before the conversion is complete to prevent losing serial interface synchronization.
Figure 13. Timing for 11- to 16-Clock Transfer Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Longer Than Conversion)


NOTES: A. The eleventh rising edge of the I/O CLOCK sequence must occur before the conversion is complete to prevent losing serial interface synchronization.
B. The I/O CLOCK sequence is exactly 16 clock pulses long.

Figure 14. Timing for 16-Clock Transfer Not Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Longer Than Conversion)

## APPLICATION INFORMATION



NOTES: A. This curve is based on the assumption that $\mathrm{V}_{\text {ref }}$ and $\mathrm{V}_{\text {ref }}$ - have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 0.0024 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is 4.908 V . $1 \mathrm{LSB}=4.8 \mathrm{mV}$.
B. The full-scale value ( $V_{F S}$ ) is the step whose nominal midstep value has the highest absolute value. The zero-scale value ( $V_{\mathrm{ZS}}$ ) is the step whose nominal midstep value equals zero.

Figure 15. Ideal Conversion Characteristics


Figure 16. Serial Interface

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 17, the time required to charge the analog input capacitance from 0 to $\mathrm{V}_{\mathrm{S}}$ within $1 / 2$ LSB can be derived as follows:
The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=V_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 2048\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 2048\right)=V_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\mathrm{R}_{\mathrm{t}} \times \mathrm{C}_{\mathrm{i}} \times \ln (2048) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=\left(R_{S}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (2048) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$\mathrm{V}_{\mathbf{I}}=$ Input Voltage at AO-A10
$\mathrm{V}_{\mathbf{S}}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$\mathbf{r}_{\mathbf{i}}=$ Input Resistance
$\mathbf{C}_{\mathbf{i}}=$ Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 17. Equivalent Input Circuit Including the Driving Source

- Conversion Time $\leq 10 \mu \mathrm{~s}$
- 10-Bit-Resolution ADC
- Programmable Power-Down Mode . . . $1 \mu \mathrm{~A}$
- Wide Range Single-Supply Operation of 2.7 V dc to 5.5 V dc
- Analog Input Range of 0 V to $\mathrm{V}_{\mathrm{CC}}$
- Built-in Analog Multiplexer with 8 Analog Input Channels
- TMS320 DSP and Microprocessor SPI and QSPI Compatible Serial Interfaces
- End-of-Conversion (EOC) Flag
- Inherent Sample-and-Hold Function
- Built-In Self-Test Modes
- Programmable Power and Conversion Rate
- Asynchronous Start of Conversion for Extended Sampling
- Hardware I/O Clock Phase Adjust Input


## description

The TLV1544 and TLV1548 are CMOS 10-bit switched-capacitor successive-approximation (SAR) analog-to-digital (A/D) converters. Each device has a chip select ( $\overline{\mathrm{CS}}$ ), input-output clock (I/O CLK), data input (DATA IN) and serial data output (DATA OUT) that provide a direct 4 -wire synchronous serial peripheral interface (SPITM, QSPITM) port of a host microprocessor. When interfacing with a TMS320 DSP, an additional frame sync signal (FS) indicates the start of a serial data frame. The devices allow high-speed data transfers from the host. The INV CLK input provides further timing flexibility for the serial interface.

In addition to a high-speed converter and versatile control capability, the device has an on-chip 11-channel multiplexer that can select any one of eight analog inputs or any one of three internal self-test voltages. The sample-and-hold function is automatic except for the extended sampling cycle where the sampling cycle is started by the falling edge of asynchronous CSTART. At the end of the A/D conversion, the end-of-conversion (EOC) output goes high to indicate that the conversion is complete. The TLV1544 and TLV1548 are designed to operate with a wide range of supply voltages with very low power consumption. The power saving feature is further enhanced with a software-programmed power-down mode and conversion rate. The converter incorporated in the device features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating temperature range.
The TLV1544 has four analog input channels while the TLV1548 has eight analog input channels. The TLV1544C and TLV1548C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLV1544I and TLV1548I are characterized for operation over the full industrial temperature range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

## functional block diagram



Terminals shown are for the DB package.

| AVAILABLE OPTIONS |  |  |  |
| :---: | :---: | :---: | :---: |
|  | PACKAGE |  |  |
|  | SMALL OUTLINE |  |  |
|  | (DB) | (D) | (PW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV1548CDB | TLV1544CD | TLV1544CPW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV1548IDB | TLV1544ID | TLV1544IPW |

## Terminal Functions

| TERMINAL |  |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO.t | NO. $\ddagger$ |  |  |
| $\begin{aligned} & \mathrm{A} 0-\mathrm{A} 3 \\ & \mathrm{~A} 4-\mathrm{A} 7 \end{aligned}$ | $\begin{gathered} 6-9 \\ - \end{gathered}$ | $\begin{aligned} & 1-4 \\ & 5-8 \end{aligned}$ | 1 | Analog inputs. The analog inputs are internally multiplexed. (For a source impedance greater than $1 \mathrm{k} \Omega$, the asynchronous start should be used to increase the sampling time.) |
| $\overline{\mathrm{CS}}$ | 16 | 15 | 1 | Chip select. A high-to-low transition on $\overline{\mathrm{CS}}$ resets the internal counters and controls and enables DATA IN, DATA OUT, and I/O CLK within the maximum setup time. A low-to-high transition disables DATA IN, DATA OUT, and I/O CLK within the setup time. |
| $\overline{\text { CSTART }}$ | 10 | 9 | 1 | Sampling/conversion start control. $\overline{\text { CSTART }}$ controls the start of the sampling of an analog input from a selected multiplex channel. A high-to-low transition starts the sampling of the analog input signal. A low-to-high transition puts the sample-and-hold function in hold mode and starts the conversion. CSTART is independent from I/O CLK and works when $\overline{\mathrm{CS}}$ is high. The low $\overline{\mathrm{CSTART}}$ duration controls the duration of the sampling cycle for the switched capacitor array. CSTART is tied to $\mathrm{V}_{\mathrm{CC}}$ if not used. |
| DATA IN | 2 | 17 | 1 | Serial data input. The 4-bit serial data selects the desired analog input and test voltage to be converted next in a normal cycle. These bits can also set the conversion rate and enable the power-down mode. When operating in the microprocessor mode, the input data is presented MSB first and is shifted in on the first four rising ( $\overline{\text { INV CLK }}=V_{C C}$ ) or falling ( $\overline{\text { INV CLK }}=$ GND) edges of I/O CLK (after $\overline{\mathrm{CS}} \downarrow$ ). <br> When operating in the DSP mode, the input data is presented MSB first and is shifted in on the first four falling ( $\overline{\mathrm{INV} \text { CLK }}=V_{C C}$ ) or rising ( $\overline{\mathrm{NVVCLK}}=\mathrm{GND}$ ) edges of I/O CLK (after FS $\downarrow$ ). <br> After the four input data bits have been read into the input data register, DATA IN is ignored for the remainder of the current conversion period. |
| DATA OUT | 1 | 16 | 0 | Three-state serial output of the A/D conversion result. DATA OUT is in the high-impedance state when $\overline{\mathrm{CS}}$ is high and active when $\overline{\mathrm{CS}}$ is low or after $\overline{\mathrm{FS}} \downarrow$ (in DSP mode). With a valid $\overline{\mathrm{CS}}$ signal, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB or LSB value of the previous conversion result. DATA OUT changes on the falling (microprocessor mode) or rising (DSP mode) edge of I/O CLK. |
| EOC | 4 | 19 | 0 | End of conversion. EOC goes from a high to a low logic level on the tenth rising (microprocessor mode) or tenth falling (DSP mode) edge of I/O CLK and remains low until the conversion is complete and data is ready for transfer. EOC can also indicate that the converter is busy. |
| FS | 13 | 12 | 1 | DSP frame synchronization input. FS indicates the start of a serial data frame into or out of the device. FS is tied to $\mathrm{V}_{\mathrm{CC}}$ when interfacing the device with a microprocessor. |
| GND | 11 | 10 |  | Ground return for internal circuitry. All voltage measurements are with respect to GND, unless otherwise noted. |
| $\overline{\text { INV CLK }}$ | 12 | 11 | 1 | Inverted clock input. INV CLK is tied to GND when an inverted I/O CLK is used as the source of the input clock. This affects both microprocessor and DSP interfaces. $\overline{\text { INV CLK }}$ is tied to $\mathrm{V}_{\mathrm{CC}}$ if I/O CLK is not inverted. $\overline{\text { INV CLK }}$ can also invoke a built-in test mode. |

[^8]$\ddagger$ Terminal numbers are for the DB package.

Terminal Functions (Continued)

| TERMINAL |  |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | No.t | NO. $\ddagger$ |  |  |
| I/O CLK | 3 | 18 | 1 | Input/output clock. I/O CLK receives the serial I/O clock input in the two modes and performs the following four functions in each mode: <br> Microprocessor mode <br> - When $\overline{\text { INVCLK }}=V_{C C}$, I/O CLK clocks the four input data bits into the input data register on the first four rising edges of l/O CLK after CS $\downarrow$ with the multiplexer address available after the fourth rising edges. When $\overline{N N V}$ CLK $=$ GND, input data bits are clocked in on the first four falling edges instead. <br> - On the fourth falling edge of I/O CLK, the analog input voltage on the selected multiplex input begins charging the capacitor array and continues to do so until the tenth rising edge of I/O CLK except in the extended sampling cycle where the duration of CSTART determines when to end the sampling cycle. <br> - Output data bits change on the first ten falling I/O clock edges regardless of the condition of $\overline{\operatorname{INV} \text { CLK. }}$ <br> I/O CLK transfers control of the conversion to the internal state machine on the tenth rising edge of I/O CLK regardless of the condition of INV CLK. <br> Digital signal processor (DSP) mode <br> When $\overline{\text { INV CLK }}=V_{C C}$, I/O CLK clocks the four input data bits into the input data register on the first four falling edges of I/O CLK after FS $\downarrow$ with the multiplexer address available after the fourth falling edges. When $\overline{\text { INV CLK }}=$ GND, input data bits are clocked in on the first four rising edges instead. <br> - On the fourth rising edge of I/O CLK, the analog input voltage on the selected multiplex input begins charging the capacitor array and continues to do so until the tenth falling edge of I/O CLK except in the extended sampling cycle where the duration of CSTART determines when to end the sampling cycle. <br> - Output data MSB shows after $\overline{F S} \downarrow$ and the rest of the output data bits change on the first ten rising I/O CLK edges regarless of the condition of INV CLK. <br> - I/O CLK transfers control of the conversion to the internal state machine on the tenth falling edge of I/O CLK regardless of the condition of INV CLK. |
| REF+ | 15 | 14 | 1 | Upper reference voltage (nominally $\mathrm{V}_{\mathrm{CC}}$ ). The maximum input voltage range is determined by the difference between the voltages applied to REF+ and REF-. |
| REF- | 14 | 13 | 1 | Lower reference voltage (nominally ground) |
| $\mathrm{V}_{\mathrm{CC}}$ | 5 | 20 | 1 | Positive supply voltage |

$\dagger$ Terminal numbers are for the $D$ package.
$\ddagger$ Terminal numbers are for the DB package.

## detailed description

Initially, with $\overline{\mathrm{CS}}$ high (inactive), DATA IN and I/O CLK are disabled and DATA OUT is in the high-impedance state. When the serial interface takes $\overline{\mathrm{CS}}$ low (active), the conversion sequence begins with the enabling of $1 / \mathrm{O}$ CLK and DATA IN and the removal of DATA OUT from the high-impedance state. The host then provides the 4-bit channel address to DATA IN and the I/O clock sequence to I/O CLK. During this transfer, the host serial interface also receives the previous conversion result from DATA OUT. I/O CLK receives an input sequence from the host that is between 10 to 16 clocks long. The first four valid I/O CLK cycles load the input data register with the 4-bit input data on DATA IN that selects the desired analog channel. The next six clock cycles provide the control timing for sampling the analog input. Sampling of the analog input is held after the first valid I/O CLK sequence of ten clocks. The tenth clock edge also takes EOC low and begins the conversion. The exact locations of the I/O clock edges depend on the mode of operation.

## serial interface

The TLV1548 is compatible with generic microprocessor serial interfaces such as SPI and QSPI, and a TMS320 DSP serial interface. The internal latched flag If_mode is generated by sampling the state of FS at the falling edge of $\overline{C S}$. If_mode is set to one (for microprocessor) when FS is high at the falling edge of $\overline{\mathrm{CS}}$, and lf_mode is cleared to zero (for DSP) when FS is low at the falling edge of $\overline{\mathrm{CS}}$. This flag controls the multiplexing of I/O CLK and the state machine reset function. FS is pulled high when interfacing with a microprocessor.

## I/O CLK

The I/O CLK can go up to 10 MHz for most of the voltage range when fast I/O is possible. The maximum I/O CLK is limited to 2.8 MHz for a supply voltage range from 2.7 V . Table 1 lists the maximum I/O CLK frequencies for all different supply voltage ranges. This also depends on input source impedance. For example, I/O CLK speed faster than 2.39 MHz is achievable if the input source impedance is less than $1 \mathrm{k} \Omega$.

Table 1. Maximum I/O CLK Frequency

| VCC $^{2}$ | MAXIMUM INPUT <br> RESISTANCE (Max) | SOURCE IMPEDANCE | I/O CLK |
| :---: | :---: | :---: | :---: |
|  | 5 K | $1 \mathrm{k} \Omega$ | 2.39 MHz |
|  |  | $100 \Omega$ | 2.81 MHz |
| 4.5 V | 1 K | $1 \mathrm{k} \Omega$ | 7.18 MHz |
|  |  | $100 \Omega$ | 10 MHz |

## microprocessor serial interface

Input data bits from DATA IN are clocked in on the first four rising edges of the I/O CLK sequence if INV CLK is held high when the device is in microprocessor interface mode. Input data bits are clocked in on the first four falling edges of the I/O CLK sequence if $\overline{\text { INV CLK }}$ is held low. The MSB of the previous conversion appears on DATA OUT on the falling edge of $\overline{C S}$. The remaining nine bits are shifted out on the next nine edges (depending on the state of $\overline{\text { INV CLK }}$ ) of I/O CLK. Ten bits of data are transmitted to the host through DATA OUT.

A minimum of 9.5 clock pulses is required for the conversion to begin. On the tenth clock rising edge, the EOC output goes low and returns to the high logic level when the conversion is complete, and then the result can be read by the host. On the tenth clock falling edge, the internal logic takes DATA OUT low to ensure that the remaining bit values are zero if the I/O CLK transfer is more than ten clocks long.
$\overline{\mathrm{CS}}$ is inactive (high) between serial I/O CLK transfers. Each transfer takes at least ten I/O CLK cycles. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables I/O CLK and DATA IN within a setup time. A conversion does not begin until the tenth I/O CLK rising edge.
A high-to-low transition on $\overline{\mathrm{CS}}$ within the specified time during an ongoing cycle aborts the cycle, and the device returns to the initial state (the output data register holds the previous conversion result). $\overline{\mathrm{CS}}$ should not be taken low close to completion of conversion because the output data can be corrupted.

## DSP interface

The TLV1544/1548 can also interface with a DSP, from the TMS320 family for example, through a serial port. The analog-to-digital converter (ADC) serves as a slave device where the DSP supplies FS and the serial I/O CLK. Transmit and receive operations are concurrent. The falling edge of FS must occur no later than seven I/O CLK periods after the falling edge of $\overline{\mathrm{CS}}$.

DSP I/O cycles differ from microprocessor I/O cycles in the following ways:

- When interfaced with a DSP, the output data MSB shows after $\overline{F S} \downarrow$ and the rest of the output data changes on the rising edge of I/O CLK, and input data is sampled on the first four falling edges of I/O CLK after FS falling when $\overline{I N V}$ CLK is high, or the first four rising edges of I/O CLK after FS falling when $\overline{\text { NV CLK }}$ is low. This operation is the opposite when interfaced with a microprocessor.
- A new DSP I/O cycle is started on the rising edge of I/O CLK after the rising edge of FS. The internal state machine is reset on each falling edge of I/O CLK when FS is high. This operation is opposite when interfaced with a microprocessor.
- The TLV1544/1548 supports a 16 -clock cycle when interfaced with a DSP. The output data is padded with six trailing zeros when it is operated in DSP mode.

Table 2. TLV1544/TLV1548 Serial Interface Modes

| 1/0 | INTERFACE MODE |  |
| :---: | :---: | :---: |
|  | MICROPROCESSOR ACTION | DSP ACTION |
| $\overline{\mathrm{CS}} \downarrow$ | Initializes counter | Samples state of FS |
| $\overline{\mathrm{CS}} \uparrow$ | Resets state machine and disable l/O | Disables I/O |
| FS | Connects to $\mathrm{V}_{\mathrm{CC}}$ | Connects to DSP FSX output. <br> Initializes the state machine at each CLK $\downarrow$ after FS $\uparrow$. <br> Starts a new cycle at each CLK $\uparrow$ following the initialization (initializes the counter). |
| I/O CLK | Starts sampling of the analog input started at fourth I/O CLK $\uparrow$. Conversion started at tenth I/O CLK $\uparrow$. | Starts sampling of the analog input at fourth V/O CLK $\downarrow$. Starts sampling of the analog input at tenth I/O CLK $\downarrow$. |
| DATA IN | Samples input data on I/O CLK $(\overline{\mathrm{NNV} \text { CLK }}$ high). <br> Samples input data on I/O CLK $\downarrow$ (INV CLK low). | Samples input data at I/O CLK $\downarrow$ (INV CLK high): <br> Samples input data at I/O CLK $\uparrow$ (INV CLK low). |
| DATA OUT | Makes MSB available on $\overline{\mathrm{CS}} \downarrow$. Changes remaining data on I/O CLK $\downarrow$. | Makes MSB available FS $\downarrow$. <br> Changes remaining data at each following I/O CLK $\uparrow$ after FS $\downarrow$. |

## input data bits

DATA IN is internally connected to a 4-bit serial input data register. The input data selects a different mode or selects different analog input channels. The host provides the data word with the MSB first. Each data bit clocks in on the edge (rising or falling depending on the status of $\overline{\mathrm{NV}} \mathrm{CLK}$ and FS ) of the I/O CLK sequence. The input clock can be inverted by grounding INV CLK (see Table 3 for the list of software programmed operations set by the input data).

Table 3. TLV1544/1548 Software-Programmed Operation Modes

| FUNCTION SELECT | INPUT DATA BYTE |  | COMMENT |
| :---: | :---: | :---: | :---: |
|  | A3-AO |  |  |
|  | BINARY | HEX |  |
| Analog channel A0 for TLV1548 selected | 0000b | Oh | Channel 0 for TLV1544 |
| Analog channel A1 for TLV1548 selected | 0001b | 1h |  |
| Analog channel A2 for TLV1548 selected | 0010b | 2 h | Channel 1 for TLV1544 |
| Analog channel A3 for TLV1548 selected | 0011b | 3h |  |
| Analog channel A4 for TLV1548 selected | 0100b | 4h | Channel 2 for TLV1544 |
| Analog channel A5 for TLV1548 selected | 0101b | 5h |  |
| Analog channel A6 for TLV1548 selected | 0110b | 6h | Channel 3 for TLV1544 |
| Analog channel A7 for TLV1548 selected | 0111b | 7 h |  |
| Software power down set | 1000b | 8h | No conversion result (cleared by any access) |
| Fast conversion rate ( $10 \mu \mathrm{~s}$ ) set | 1001b | 9h | No conversion result (cleared by setting to fast) |
| Slow conversion rate ( $40 \mu \mathrm{~s}$ ) set | 1010b | Ah | No conversion result (cleared by setting to slow) |
| Self-test voltage ( $\mathrm{V}_{\text {ref }}+-\mathrm{V}_{\text {ref- }}$ )/2 selected | 1011b | Bh | Output result $=200 \mathrm{~h}$ |
| Self-test voltage $\mathrm{V}_{\text {ref }}$ - selected | 1100b | Ch | Output result $=000 \mathrm{~h}$ |
| Self-test voltage $\mathrm{V}_{\text {ref }}+$ selected | 1101b | Dh | Output result = 3FFh |
| Reserved | 1110b | Eh | No conversion result |
| Reserved | 1111b | Fh | No conversion result |

## analog inputs and internal test voltages

The eight analog inputs and the three internal test inputs are selected by the 11-channel multiplexer according to the input data bit as shown in Table 3. The input multiplexer is a break-before-make type to reduce input-to-input noise injection resulting from channel switching.

The device can be operated in two distinct sampling modes: normal sampling mode (fixed sampling time) and extended sampling mode (flexible sampling time). When CSTART is held high, the device is operated in normal sampling mode. When operated in normal sampling mode, sampling of the analog input starts on the rising edge of the fourth I/O CLK pulse in the microprocessor interface mode (and on the fourth falling edge of I/O CLK in the DSP interface mode). Sampling continues for 6 I/O CLK periods. The sample is held on the falling edge of the tenth I/O CLK pulse in the microprocessor interface mode. The sample is held on the falling edge of the tenth I/O CLK pulse in the DSP interface mode. The three test inputs are applied to the multiplexer, then sampled and converted in the same manner as the external analog inputs.

## converter

The CMOS threshold detector in the successive-approximation conversion system determines the value of each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the $\mathrm{S}_{\mathrm{C}}$ switch and all $\mathrm{S}_{\mathrm{T}}$ switches simultaneously. This action charges all of the capacitors to the input voltage.

In the next phase of the conversion process, all $\mathrm{S}_{\mathrm{T}}$ and $\mathrm{S}_{\mathrm{C}}$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF -) voltage. In the switching sequence, ten capacitors are examined separately until all ten bits are identified and then the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight = 512). Node 512 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF -. If the voltage at the summing node is greater than the trip point of the threshold detector (approximately one-half $V_{C C}$ ), a bit 0 is placed in the output register and the 512-weight capacitor is switched to REF -. If the voltage at the summing node is less than the trip point of the threshold detector, a bit 1 is placed in the register and the 512 -weight capacitor remains connected to REF + through the remainder of the successive-approximation process. The process is repeated for the 256-weight capacitor, the 128-weight capacitor, and so forth down the line until all bits are counted.
With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to count and weigh the bits from MSB to LSB.


Figure 1. Simplified Model of the Successive-Approximation System

## extended sampling, asynchronous start of sampling: CSTART operation

The extended sampling mode of operation programs the acquisition time ( $\mathrm{t}_{\mathrm{ACQ}}$ ) of the sample-and-hold circuit. This allows the analog inputs of the device to be directly interfaced to a wide range of input source impedances. The extended sampling mode consumes higher power depending on the duration of the sampling period chosen.
$\overline{\text { CSTART }}$ controls the sampling period and starts the conversion. The falling edge of $\overline{\text { CSTART }}$ initiates the sampling period of a preset channel. The low time of CSTART controls the acquisition time of the input sample-and-hold circuit. The sample is held on the rising edge of CSTART. Asserting CSTART causes the converter to perform a new sample of the signal on the preset valid MUX channel (one of the eight) and discard the current conversion result ready for output. Sampling continues as long as CSTART is active (negative). The rising edge of CSTART ends the sampling cycle. The conversion cycle starts two internal system clocks after the rising edge of CSTART.
Once the conversion is complete, the processor can initiate a normal I/O cycle to read the conversion result and set the MUX address for the next conversion. Since the internal flag AsyncFlag is set high, this flag setting indicates the cycle is an output cycle so no conversion is performed during the cycle. The internal state machine tests the AsyncFlag on the falling edge of $\overline{\mathrm{CS}}$. AsyncFlag is set high at the rising edge of $\overline{\text { CSTART, }}$, and it is reset low at the rising edge of each $\overline{\mathrm{CS}}$. A conversion cycle follows a sampling cycle only if AsyncFlag is tested as low at the falling edge of $\overline{\mathrm{CS}}$. As shown in Figure 2, an asynchronous l/O cycle can be removed by two consecutive normal l/O cycles.

Table 4. TLV1544/1548 Hardware Configuration for Different Operating Modes

| OPERATING MODES | $\overline{\mathbf{C S}}$ | $\overline{\text { CSTART }}$ | AsyncFlag at $\overline{\mathbf{C S}} \downarrow$ | ACTION |
| :--- | :---: | :---: | :---: | :--- |
| Normal sampling | Low | High | Low | Fixed 6 I/O CLK sampling, synchronous conversion follows |
| Normal I/O (read out only) | Low | High | High | No sampling, no conversion |
| Extended sampling | High | Low | N/A | Flexible sampling period controlled by $\overline{\text { CSTART, }}$ <br> asynchronous conversion follows |



NOTES: C. Aa $=$ Address for input channel $a$.
D. $\mathrm{Da}=$ Conversion result from channel a .

Figure 2. Extended Sampling Operation

## reference voltage inputs

There are two reference inputs used with the TLV1544/TLV1548, REF+ and REF-. These voltage values establish the upper and lower limits of the analog inputs to produce a full-scale and zero-scale reading respectively. The values of REF+, REF-, and the analog input should not exceed the positive supply or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF+ and is at zero when the input signal is equal to or lower than REF-.

## programmable conversion rate

The TLV1544/TLV1548 offers two conversion rates to maximize battery life when high-speed operation is not necessary. The conversion rate is programmable. Once the conversion rate has been selected, it takes effect immediately in the same cycle and stays at the same rate until the other rate is chosen. The conversion rate should be set at power up. Activation and deactivation of the power-down state (digital logic active) has no effect on the preset conversion rate.

Table 5. Conversion Rate and Power Consumption Selection

| CONVERSION RATE | CONVERSION TIME, $t^{\text {conv }}$ | AVAILABLE VCC RANGE | INPUT DATA | TYPICAL SUPPLY CURRENT, ICC |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | OPERATING |  | POWER DOWN |
| Fast conversion speed | $7 \mu \mathrm{~s}$ typ | 5.5 V to 3.3 V | 9h | 0.6 mA typ | 1.5 mA max | $1 \mu \mathrm{~A}$ typ |
| Slow conversion speed | $15 \mu \mathrm{~s}$ typ | 5.5 V to 2.7 V | Ah | 0.4 mA typ | 1 mA max | $1 \mu \mathrm{~A}$ typ |

## programmable power-down state

The device is put into the power-down state by writing 8 h to DATA IN. The power-up state is restored during the next active access by pulling $\overline{\mathrm{CS}}$ low. The conversion rate selected before the device is put into the power-down state is not affected by the power-down mode. Power-down can be used to achieve even lower power consumption. This is because the sustaining power (when not converting) is only 1.3 mA maximum and standby power is only $1 \mu \mathrm{~A}$ maximum. By averaging out the power consumptioncan be much lower than the 1 mA peak when the conversion throughput is lower.


Figure 3. Typical Supply Current During Conversion/Power Down

## power up and initialization

After power up, if operating in DSP mode, $\overline{C S}$ and FS must be taken from high to low to begin an I/O cycle. EOC is initially high, and the input data register is set to all zeroes. The contents of the output data register is random, and the first conversion result should be ignored. For initialization during operation, $\overline{\mathrm{CS}}$ is taken high and returned low to begin the next I/O cycle. The first conversion after the device has returned from the power-down state can be invalid and should be disregarded.
When power is first applied to the device, the conversion rate must be programmed, and the internal Async Flag must be taken low once. The rising edge of $\overline{\mathrm{CS}}$ of the same cycle then takes Async Flag low.


Figure 4. Power Up Initialization

## input clock inversion - $\overline{\text { NV CLK }}$

The input data register uses I/O CLK as the source of the sampling clock. This clock can be inverted to provide more setup time. $\overline{\mathrm{N} V}$ CLK can invert the clock. When $\overline{\mathrm{NV} ~ C L K}$ is grounded, the input clock for the input data register is inverted. This allows an additional one-half I/O CLK period for the input data setup time. This is useful for some serial interfaces. When the input sampling clock is inverted, the output data changes at the same time that the input data is sampled.

Table 6. Function of $\overline{\text { INV CLK }}$

| CONDITION <br> CLOCK |  | I/O CLK ACTIVE EDGE |  |
| :---: | :---: | :---: | :---: |
| INV CLK | FS at $\overline{\text { CS }} \downarrow$ | OUTPUT DATA <br> CHANGES ON | INPUT DATA <br> SAMPLED ON |
| High | High (MP† mode) | $\downarrow$ | $\uparrow$ |
| High | Low (DSP $\ddagger$ mode) | $\uparrow$ | $\downarrow$ |
| Low | High (MP† mode) | $\downarrow$ | $\downarrow$ |
| Low | Low (DSP $\ddagger$ mode) | $\uparrow$ | $\uparrow$ |

$\dagger$ MP = microprocessor mode
$\ddagger$ DSP = digital signal processor mode

$\dagger$ Successive approximation register
$\ddagger$ If_mode $=1$, microprocessor interface mode
§ If_mode = 0, DSP interface mode
Figure 5. Clock Scheme

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$






Peak input current, I (any input) ...................................................................... $\pm 20 \mathrm{~mA}$

Operating free-air temperature range, $T_{A}$ : TLV1544C, TLV1548C $\ldots \ldots \ldots \ldots \ldots \ldots \ldots . .0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
TLV1544I, TLV1548I ............................. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16$ inch) from the case for 10 seconds ............................. $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to GND with REF - and GND wired together (unless otherwise noted).

TLV1544C, TLV1544I, TLV1548C, TLV1548I
LOW-VOLTAGE 10-BIT ANALOG-TO-DIGITAL CONVERTERS
WITH SERIAL CONTROL AND 4/8 ANALOG INPUTS
SLAS139B - DECEMBER 1996 - REVISED DECEMBER 1997
recommended operating conditions

| - |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 2.7 |  | 5.5 | V |
| Positive reference voltage, $\mathrm{V}_{\text {ref }+}$ (see Note 2) |  |  | $\mathrm{V}_{\mathrm{CC}}$ |  | V |
| Negative reference voltage, $\mathrm{V}_{\text {ref }}$ - (see Note 2) |  |  | 0 |  | V |
| Differential reference voltage, $\mathrm{V}_{\text {ref }+}-\mathrm{V}_{\text {ref }}$ ( (see Note 2) |  | 2.5 | $\mathrm{V}_{\mathrm{CC}}$ | $V_{C C}+0.2$ | V |
| Analog input voltage, $\mathrm{V}_{1}$ (analog) (see Note 2) |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| High-level control input voltage, $\mathrm{V}_{\text {IH }}$ |  | 2.1 |  |  | V |
| Low-level control input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.6 | V |
| Setup time, input data bits valid before I/O CLK $\uparrow \downarrow$, $\mathrm{tsu}^{\text {(A) }}$ (see Figure 9) |  | 100 |  |  | ns |
| Hold time, input data bits valid after I/O CLK $\uparrow \downarrow$, th(A) (see Figure 9) |  | 5 | 30 |  | ns |
| Setup time, $\overline{\mathrm{CS}} \downarrow$ to I/O CLK $\uparrow$, $\mathrm{t}_{\text {su }}(\mathrm{CS})$ | See Figure 10 | 5 | 30 |  | ns |
| Hold time, I/O CLK $\downarrow$ to $\overline{\mathrm{CS}} \uparrow$, $\mathrm{th}(\mathrm{CS})$ | See Figure 10 | 65 |  |  | ns |
| Pulse duration, FS high, $\mathrm{t}_{\mathrm{wH}}(\mathrm{FS})$ | See Figure 12 | 1 |  |  | I/O CLK periods |
| Pulse duration, $\overline{\text { CSTART, }} \mathrm{t}_{\mathrm{w}}$ (CSTART) | Source impedance $\leq 1 \mathrm{k} \Omega$, $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, See Figure 14 | 0.84 |  |  | $\mu \mathrm{s}$ |
| Setup time, $\overline{\mathrm{CS}} \uparrow$ to $\overline{\mathrm{CSTART}} \downarrow$, $\mathrm{t}_{\text {Su }}$ (CSTART) | See Figure 14 | 10 |  |  | ns |
| Clock frequency at I/O CLK, fCLK | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | 0.1 | 6 | 10 | MHz |
|  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | 0.1 | 2 | 2.81 |  |
| Pulse duration, I/O CLK high, $\mathrm{t}_{\mathrm{wH}}(\mathrm{I} / \mathrm{O})$ | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | 50 |  |  | ns |
|  | $V_{C C}=2.7 \mathrm{~V}$ | 100 |  |  |  |
| Pulse duration, I/O CLK low, twL(I/O) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | 50 |  |  | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ | 100 |  |  |  |
| Transition time, I/O CLK, $\mathrm{t}_{\mathrm{t}(1 / \mathrm{O})}$ (see Figure 11 and Note 4) |  |  |  | 1 | $\mu \mathrm{s}$ |
| Transition time, DATA IN, $\mathrm{t}_{\mathrm{t}}(\mathrm{DATA}$ IN) (see Figure 9) |  |  |  | 10 | $\mu \mathrm{s}$ |
| Transition time, $\overline{\mathrm{CS}}, \mathrm{t}_{\mathrm{t}}(\mathrm{CS})$ (see Figure 10) |  |  |  | 10 | $\mu \mathrm{s}$ |
| Transition time, FS, $\mathrm{t}_{\mathrm{t}}$ (FS) (see Figure 13) |  |  |  | 10 | $\mu \mathrm{s}$ |
| Transition time, $\overline{\text { CSTART }}$, $\mathrm{t}_{\mathrm{t}}$ (CSTART) (see Figure 14) |  |  |  | 10 | $\mu \mathrm{s}$ |
| Operating free-air temperature, $T_{A}$ | TLV1544C, TLV1548C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC1544I, TLV1548I | -40 |  | 85 |  |

NOTES: 2. Analog input voltages greater than the voltage applied to REF+ convert as all ones (111111111111), while input voltages less than the voltage applied to REF-convert as all zeros $(000000000000)$. The device is functional with reference ( $\mathrm{V}_{\text {ref }}-\mathrm{V}_{\text {ref- }}$ ) down to 1 V ; however, the electrical specifications are no longer applicable.
3. To minimize errors caused by noise at $\overline{C S} \downarrow$, the internal circuitry waits for a setup time after $\overline{\mathrm{C}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an input dat until the minimum CS setup time has elapsed.
4. This is the time required for the I/O CLK signal to fall from $\mathrm{V}_{I H} \max$ to $\mathrm{V}_{I L} \min$ or to rise from $\mathrm{V}_{\text {IL }}$ max to $\mathrm{V}_{\text {IH }}$ min. In the vicinity of normal room temperature, the devices function with an input clock transition time as slow as $1 \mu \mathrm{~s}$ for remote data-acquisition applications where the sensor and the $A / D$ converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating free-air temperature range,
$\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLK frequency $=2.2 \mathrm{MHz}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | MIN TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $1 \mathrm{OH}=-0.2 \mathrm{~mA}$ | 2.4 |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$, | $\mathrm{IOH}=-20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}-0.1}$ |  |  |
| VOL | Low-level output voltage | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{I}^{\mathrm{OL}}=0.8 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$, | $\mathrm{l}^{\mathrm{OL}}=20 \mu \mathrm{~A}$ |  | 0.1 |  |
| IOZ | High-impedance output current | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$, | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{CC}}$ | 1 | 2.5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{O}}=0$, | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{CC}}$ | -1 | -2.5 |  |
| $\mathrm{IIH}^{\text {H }}$ | High-level input current | $V_{1}=V_{C C}$ |  | 0.005 | 2.5 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $V_{1}=0$ |  | -0.005 | 2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current | Conversion speed = fast, For all digital inputs, $\begin{aligned} & 0 \leq V_{1} \leq 0.3 \mathrm{~V} \text { or } \\ & \mathrm{V}_{1} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V} \end{aligned}$ | $V_{C C}=3.3 \mathrm{~V}$ to 5.5 V | 0.6 | 1.5 | mA |
|  |  | Conversion speed = slow, <br> For all digital inputs, $\begin{aligned} & 0 \leq V_{1} \leq 0.3 \mathrm{~V} \text { or } \\ & V_{1} \geq V_{C C}-0.3 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ to 5.5 V | 0.4 | 1 |  |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.3V | 0.35 | 0.75 |  |
| ICC(ES) | Extended sampling mode operating current | $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$ to 5.5 V |  | 1.5 |  | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.3 V |  | 1 |  | mA |
| ${ }^{1} \mathrm{CC}(\mathrm{ST})$ | Sustaining supply current | Conversion speed = slow, For all digital inputs, $\begin{aligned} & 0 \leq V_{1} \leq 0.3 \mathrm{~V} \text { or } \\ & V_{1} \geq V_{C C}-0.3 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ to 3.3 V | 0.3 |  | mA |
| ${ }^{1} \mathrm{CC}(\mathrm{PD})$ | Power-down supply current | For all digital inputs,$0 \leq V_{1} \leq 0.3 \mathrm{~V} \text { or } \mathrm{V}_{1} \geq \mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$ |  | 1 | 25 | $\mu \mathrm{A}$ |
| 1 lkg | Selected channel leakage current | Selected channel at $\mathrm{V}_{\mathrm{CC}}$, unselected channel at 0 V |  |  | 1 | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
|  |  | Selected channel at 0 V , unselected channel at $\mathrm{V}_{\mathrm{CC}}$ |  |  | -1 |  |
|  | Maximum static analog reference current into REF+ | $\mathrm{V}_{\mathrm{ref}+}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{V}_{\text {ref- }}=\mathrm{GND}$ |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{i}$ | Input capacitance, analog inputs |  |  | 20 | 55 | pF |
|  | Input capacitance, control inputs |  |  | 20 | 15 |  |
| $Z_{i}$ | Input multiplexer on resistance |  |  |  | 1 | $k \Omega$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  |  | 5 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## TLV1544C, TLV1544I, TLV1548C, TLV1548I LOW-VOLTAGE 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 4/8 ANALOG INPUTS <br> SLAS139B - DECEMBER 1996 - REVISED DECEMBER 1997

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=2.7 \mathrm{~V}$ to 5.5 V , I/O CLK frequency $=2.2 \mathrm{MHz}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{E}_{\mathrm{L}}$ | Linearity error (see Note 6) |  |  |  | $\pm 0.5$ | $\pm 1$ | LSB |
| $E_{D}$ | Differential linearity error |  | See Note 2 |  | $\pm 0.5$ | $\pm 1$ | LSB |
| EO | Offset error (see Note 7) |  | See Note 2 |  |  | $\pm 1.5$ | LSB |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error (see Note 7) |  | See Note 2 |  |  | $\pm 1$ | LSB |
| $\mathrm{E}_{\mathrm{T}}$ | Total unadjusted error (see Note 8) |  |  |  |  | $\pm 1.75$ | LSB |
|  | Self-test output code (see Table 3 and Note 9) |  | DATA IN $=1011$ |  | 512 |  |  |
|  |  |  | DATA IN - 1100 |  | 0 |  |  |
|  |  |  | DATA $\operatorname{IN}=1101$ |  | 1023 |  |  |
| tconv | Conversion time | Fast conversion speed | See Figures 15 through 17 |  | 7 | 10 | $\mu \mathrm{S}$ |
|  |  | Slow conversion speed |  |  | 15 | 25 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{C}}$ | Total cycle time (access, sample, conversion and EOC $\uparrow$ to $\overline{\mathrm{CS}} \downarrow$ delay) | Fast conversion speed | See Figures 15 through 18 and Notes 10, 11, 12 |  |  | $\begin{aligned} & 10.1 \\ & \text { I/O CLK } \end{aligned}$ | $\mu \mathrm{S}$ |
|  |  | Slow conversion speed | See Figures 15 through 18 and Notes 10 and 12 |  |  | $\begin{aligned} & 40.1 \\ & 0 \text { I/O CLK } \end{aligned}$ |  |
| tacq | Channel acquisition time (sample) |  | See Figures 15 through 18 and Note 10 |  |  | 6 | I/O CLK periods |
| $\mathrm{t}_{\mathrm{v}}$ | Valid time, DATA OUT remains valid after I/O CLK $\downarrow$ |  | See Figure 11 | 50 |  |  | ns |
| $\mathrm{t}_{\text {d1 }}$ (FS) | Delay time, I/O CLK high to FS high |  | See Figure 13 | 5 | 30 | 50 | ns |
| $\mathrm{t}_{\text {d2 (FS) }}$ | Delay time, I/O CLK high to FS low |  | See Figure 13 | 10 | 30 | 60 | ns |
|  | Delay time, EOC $\uparrow$ to CS low |  | See Figure 14 and Note 5 | 100 |  |  | ns |
| ${ }^{\text {t }}$ (CSS $\downarrow$ - FS $\uparrow$ ) | Delay time, CS $\downarrow$ to $\mathrm{FS} \uparrow$ |  | See Figures 17 and 18 | 1 |  | 7 | I/O CLK periods |
| $\mathrm{t}_{\mathrm{d}}(1 / \mathrm{O}-\mathrm{CS})$ | Delay time, 10th I/O CLK low to CS low to abort conversion (see Note 13) |  | See Figure 10 |  |  | 1.1 | $\mu \mathrm{S}$ |

$\dagger$ All typical values are at $T_{A}=25^{\circ} \mathrm{C}$.
NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (111111111111), while input voltages less than that applied to REF - convert as all zeros ( 000000000000 ). The device is functional with reference down to $1 \mathrm{~V}\left(\mathrm{~V}_{\text {ref }}+-\mathrm{V}_{\text {ref }}-1\right)$; however, the electrical specifications are no longer applicable.
5. For all operating modes.
6. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
7. Zero error is the difference between 0000000000 and the converted output for zero input voltage. Full-scale error is the difference between 1111111111 and the converted output for full-scale input voltage.
8. Total unadjusted error comprises linearity, zero-scale, and full-scale errors.
9. Both the input data and the output codes are expressed in positive logic.
10. I/O CLK period $=1 /(1 / O$ CLK frequency) (see Figure 8).
11. For 3.3 V to 5.5 V only
12. For microprocessor mode
13. Any transitions of $\overline{\mathrm{CS}}$ are recognized as valid only when the level is maintained for a setup time after the transition.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLK frequency $=2.2 \mathrm{MHz}$ (unless otherwise noted) (continued)

| PARAMETER |  | TEST CONDITIONS | MIN TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{td}(1 / \mathrm{O}-\mathrm{DATA})$ | Delay time, I/O CLK low to DATA OUT valid | See Figure 11 |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}(1 / O-E O C)}$ | Delay time, 10th I/O CLK $\downarrow$ to EOC low | See Figure 12 | 70 | 240 | ns |
| tpZH, tPZL | Enable time, $\overline{\mathrm{CS}}$ low to DATA OUT valid (MSB driven) | See Figure 8 | 0.7 | 1.3 | $\mu \mathrm{s}$ |
| tPHZ, tPLZ | Disable time, $\overline{\mathrm{CS}}$ high to DATA OUT invalid (high impedance) | See Figure 8 | 70 | 150 | ns |
| $\mathrm{t}_{( }(\mathrm{EOC})$ | Fall time, EOC | See Figure 12 | 15 | 50 | ns |
| $\mathrm{tr}_{\text {(bus) }}$ | Rise time, output data bus at $2.2 \mathrm{MHz} \mathrm{I/O} \mathrm{CLK}$ | See Figure 11 | 50 | 250 | ns |
| $\mathrm{t}_{\mathrm{f}}$ (bus) | Fall time, output data bus at 2.2 $\mathrm{MHz} \mathrm{l/O} \mathrm{CLK}$ | See Figure 11 | 50 | 250 | ns |

$\dagger$ All typical values are at $T_{A}=25^{\circ} \mathrm{C}$.

PARAMETER MEASUREMENT INFORMATION


| LOCATION | DESCRIPTION | PART NUMBER |
| :---: | :--- | :---: |
| U1 | OP27 | - |
| C 1 | $10-\mu \mathrm{F}$ 35-V tantalum capacitor | - |
| C 2 | $0.1-\mu \mathrm{F}$ ceramic NPO SMD capacitor | AVX 12105C104KA105 or equivalent |

Figure 6. Analog Input Buffer to Analog Inputs


Figure 7. Load Circuits

## PARAMETER MEASUREMENT INFORMATION



Figure 8. DATA OUT to Hi-Z Voltage Waveforms


Figure 9. DATA IN Setup Voltage Waveforms


Figure 10. $\overline{\mathrm{CS}}$ and I/O CLK Voltage Waveforms


Figure 11. DATA OUT and I/O CLK Voltage Waveforms


Figure 12. CS Low to FS Low

## PARAMETER MEASUREMENT INFORMATION



Figure 13. I/O CLK and EOC Voltage Waveforms


Figure 14. FS and I/O CLK Voltage Waveforms


Figure 15. CSTART and $\overline{\text { CS }}$ Waveforms

## TLV1544C, TLV1544I, TLV1548C, TLV1548I LOW-VOLTAGE 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 4/8 ANALOG INPUTS <br> SLAS139B - DECEMBER 1996 - REVISED DECEMBER 1997

PARAMETER MEASUREMENT INFORMATION


NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in input data until the minimum $\overline{C S}$ setup time elapses.

Figure 16. Microprocessor Interface Timing (Normal Sample Mode, $\overline{\text { INV CLK }}=\mathbf{H i g h}$ )


NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in input data until the minimum CS setup time has elapsed.

Figure 17. Microprocessor Interface Timing (Normal Sample Mode, $\overline{\mathbb{N V} \text { CLK }}=$ Low)

PARAMETER MEASUREMENT INFORMATION


NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in input data until the minimum $\overline{\mathrm{CS}}$ setup time elapses.

Figure 18. DSP Interface Timing (16-Clock Transfer, Normal Sample Mode, $\overline{\text { INV CLK }}=$ High $)$

## PARAMETER MEASUREMENT INFORMATION



NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in input data until the minimum $\overline{\mathrm{CS}}$ setup time elapses.

Figure 19. DSP Interface Timing (16-Clock Transfer, Normal Sample Mode, $\overline{\text { INV CLK }}=$ Low)

## TYPICAL CHARACTERISTICS



## TYPICAL CHARACTERISTICS



Figure 24
TOTAL UNADJUSTED ERROR
vs
FREE-AIR TEMPERATURE


Figure 26

GAIN ERROR
VS

Figure 25

TOTAL UNADJUSTED ERROR
VS
FREE-AIR TEMPERATURE


Figure 27

## TYPICAL CHARACTERISTICS

SUPPLY CURRENT
vs
FREE-AIR TEMPERATURE


Figure 28


## TYPICAL CHARACTERISTICS

INTEGRAL NONLINEARITY ERROR
vs DIGITAL OUTPUT CODE


Figure 31

INTEGRAL NONLINEARITY ERROR
vs
DIGITAL OUTPUT CODE


Figure 33

DIFFERENTIAL NONLINEARITY ERROR
vs
DIGITAL OUTPUT CODE


Figure 32

DIFFERENTIAL NONLINEARITY ERROR
vs
DIGITAL OUTPUT CODE


Figure 34

## TYPICAL CHARACTERISTICS

INTEGRAL NONLINEARITY ERROR
vs
DIGITAL OUTPUT CODE


Figure 35
DIFFERENTIAL NONLINEARITY ERROR
vs
DIGITAL OUTPUT CODE


Figure 36

## APPLICATION INFORMATION



NOTES: A. This curve is based on the assumption that $\mathrm{V}_{\text {ref+ }}$ and $\mathrm{V}_{\text {ref- }}$ have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 0.0024 V , and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is 4.908 V . $1 \mathrm{LSB}=4.8 \mathrm{mV}$.
B. The full-scale value ( $\mathrm{V}_{\mathrm{FS}}$ ) is the step whose nominal midstep value has the highest absolute value. The zero-scale value $\left(\mathrm{V}_{\mathrm{ZS}}\right)$ is the step whose nominal midstep value equals zero.

Figure 37. Ideal Conversion Characteristics

## APPLICATION INFORMATION


†DB package is shown for TLV1548
Figure 38. Typical Interface to a Microprocessor


Figure 39. Typical Interface to a TMS320 DSP

## APPLICATIONS INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 33, the time required to charge the analog input capacitance from 0 to $\mathrm{V}_{\mathrm{S}}$ within $1 / 2$ LSB can be derived as follows:
The capacitance charging voltage is given by:

$$
v_{C}=v_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right)
$$

where

$$
\begin{align*}
& R_{t}=R_{s}+r_{i}  \tag{1}\\
& t_{c}=\text { Cycle time }
\end{align*}
$$

The input impedance $\mathrm{Z}_{\mathrm{i}}$ is $1 \mathrm{k} \Omega$ at 5 V , and is higher ( $\sim 5 \mathrm{k} \Omega$ ) at 2.7 V . The final voltage to $1 / 2 \mathrm{LSB}$ is given by:

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 2048\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for cycle time $t_{C}$ gives:

$$
\begin{equation*}
v_{S}-\left(v_{S} / 2048\right)=v_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and time to change to $1 / 2$ LSB (minimum sampling time) is:

$$
t_{\mathrm{ch}}(1 / 2 \mathrm{LSB})=\mathrm{R}_{\mathrm{t}} \times \mathrm{C}_{\mathrm{i}} \times \ln (2048)
$$

where

$$
\ln (2048)=7.625
$$

Therefore, with the values given, the time for the analog input signal to settle is:

$$
\begin{equation*}
\mathrm{t}_{\mathrm{ch}}(1 / 2 \mathrm{LSB})=\left(\mathrm{R}_{\mathrm{s}}+1 \mathrm{k} \Omega\right) \times 55 \mathrm{pF} \times \ln (2048) \tag{4}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams. Which is $6 x$ I/O CLK.

$$
\begin{equation*}
\mathrm{t}_{\mathrm{ch}}(1 / 2 \mathrm{LSB}) \leq 6 \times 1 / \mathrm{f}_{/ / O} \tag{5}
\end{equation*}
$$

Therefore the maximum I/O CLK frequency is:

$$
\begin{equation*}
\max \left(\mathrm{f}_{\mathrm{l}} / \mathrm{O}\right)=6 / \mathrm{t}_{\mathrm{ch}}(1 / 2 \mathrm{LSB})=6 /\left(\ln (2048) \times \mathrm{R}_{\mathrm{t}} \times \mathrm{C}_{\mathrm{i}}\right) \tag{6}
\end{equation*}
$$

## APPLICATIONS INFORMATION


$\mathrm{V}_{1}=$ Input Voltage at AIN
$\mathrm{V}_{\mathrm{S}}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$r_{i}=$ Input Resistance (MUX on Resistance)
$\mathrm{C}_{\boldsymbol{i}}=$ Input Capacitance
$\mathrm{V}_{\mathrm{C}}=$ Capacitance Charging Voltage
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $\mathrm{R}_{\mathrm{S}}$ must be real at the input frequency.

Figure 40. Equivalent Input Circuit Including the Driving Source

## maximum conversion throughput

For a supply voltage at 5 V , if the source impedance is less than $1 \mathrm{k} \Omega$, this equates to a minimum sampling time $t_{c h}(0.5 \mathrm{LSB})$ of $0.84 \mu \mathrm{~s}$. Since the sampling time requires six I/O clocks, the fastest I/O clockfrequency is $6 / \mathrm{t}_{\mathrm{ch}}=7.18 \mathrm{MHz}$. The minimal total cycle time is given as:

$$
\begin{aligned}
\mathrm{t}_{\mathrm{C}} & \left.=\mathrm{t}_{\text {address }}+\mathrm{t}_{\text {sample }}+\mathrm{t}_{\text {conv }}+\mathrm{t}_{\mathrm{d}(\mathrm{EOC} \uparrow}-\mathrm{CS} \downarrow\right) \\
& =0.56 \mu \mathrm{~s}+0.84 \mu \mathrm{~s}+10 \mu \mathrm{~s}+0.1 \mu \mathrm{~s} \\
& =11.5 \mu \mathrm{~s}
\end{aligned}
$$

A maximum throughput of 87 KSPS. The throughput can be even higher with a smaller source impedance.
When source impedance is $100 \Omega$, the minimum sampling time is $0.46 \mu \mathrm{~s}$. The maximum I/O clock frequency possible is almost 13 MHz . Then 10 MHz clock (maximum I/O CLK for TLV1544/1548) can be used. The minimal total cycle time is:

$$
\begin{aligned}
\mathrm{t}_{\mathrm{C}} & \left.=t_{\text {address }}+\mathrm{t}_{\text {sample }}+\mathrm{t}_{\text {conv }}+\mathrm{t}_{\mathrm{d}(E O C} \uparrow-\mathrm{CS} \downarrow\right) \\
& =4 \times 1 / \mathrm{f}+0.46 \mu \mathrm{~s}+10 \mu \mathrm{~s}+0.1 \mu \mathrm{~s} \\
& =0.4 \mu \mathrm{~s}+0.46 \mu \mathrm{~s}+10 \mu \mathrm{~s}+0.1 \mu \mathrm{~s} \\
& =10.96 \mu \mathrm{~s}
\end{aligned}
$$

The maximum throughput is $1 / 10.96 \mu \mathrm{~s}=91 \mathrm{KSPS}$ for this case.

- Conversion Time $\leq 10 \mu \mathrm{~s}$
- 10-Bit-Resolution ADC
- Programmable Power-Down

Mode . . . $1 \mu \mathrm{~A}$

- Wide Range Single-Supply Operation of 2.7 V dc to 5.5 V dc
- Analog Input Range of 0 V to $\mathrm{V}_{\mathrm{CC}}$
- Built-in Analog Multiplexer with 8 Analog Input Channels
- SMJ320xxx DSP and Microprocessor SPI and QSPI Compatible Serial Interfaces
- End-of-Conversion (EOC) Flag
- Inherent Sample-and-Hold Function
- Built-In Self-Test Modes
- Programmable Power and Conversion Rate
- Asynchronous Start of Conversion for Extended Sampling
- Hardware I/O Clock Phase Adjust Input


## description

The TLV1548 is a CMOS 10-bit switched-capacitor successive-approximation (SAR) analog-to-digital (A/D) converter. Each device has a [chip select ( $\overline{\mathrm{CS}}$ ), input-output clock (I/O CLK), data input (DATA IN) and serial data output (DATA OUT) that provide a direct 4-wire synchronous serial peripheral interface (SPI ${ }^{T M}$, QSP ${ }^{T M}$ ) port of a host microprocessor. When interfacing with a SMJ320 DSP, an additional frame sync signal (FS) indicates the start of a serial data frame. The devices allow high-speed data transfers from the host. The INV CLK input provides further timing flexibility for the serial interface.
In addition to a high-speed converter and versatile control capability, the device has an on-chip 11-channel multiplexer that can select any one of eight analog inputs or any one of three internal self-test voltages. The sample-and-hold function is automatic except for the extended sampling cycle where the sampling cycle is started by the falling edge of asynchronous CSTART. At the end of the A/D conversion, the end-of-conversion (EOC) output goes high to indicate that the conversion is complete. The TLV1548 is designed to operate with a wide range of supply voltages with very low power consumption. The power saving feature is further enhanced with a software-programmed power-down mode and conversion rate. The converter incorporated in the device features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating temperature range.

The TLV1548 has eight analog input channels. The TLV1548M will be characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The target release timeframe for the TLV1548M is estimated to be during the first half of 1998.

## functional block diagram



Terminals shown are for the J package.
AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGES |  |
| :---: | :---: | :---: |
|  | (J) | (FK) |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | TLV1548MJB | TLV1548MFKB |

Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. |  |  |
| $\begin{aligned} & \mathrm{A} 0-\mathrm{A} 3 \\ & \mathrm{~A} 4-\mathrm{A} 7 \end{aligned}$ | $\begin{aligned} & 1-4 \\ & 5-8 \end{aligned}$ | 1 | Analog inputs. The analog inputs are internally multiplexed. (For a source impedance greater than $1 \mathrm{k} \Omega$, the asynchronous start should be used to increase the sampling time.) |
| $\overline{\mathrm{CS}}$ | 15 | 1 | Chip select. A high-to-low transition on $\overline{\mathrm{CS}}$ resets the internal counters and controls and enables DATA IN, DATA OUT, and I/O CLK within the maximum setup time. A low-to-high transition disables DATA IN, DATA OUT, and I/O CLK within the setup time. |
| $\overline{\text { CSTART }}$ | 9 | 1 | Sampling/conversion start control. CSTART controls the start of the sampling of an analog input from a selected multiplex channel. A high-to-low transition starts the sampling of the analog input signal. A low-to-high transition puts the sample-and-hold function in hold mode and starts the conversion. CSTART is independent from I/O CLK and works when $\overline{\mathrm{CS}}$ is high. The low $\overline{\text { CSTART }}$ duration controls the duration of the sampling cycle for the switched capacitor array. $\overline{\text { CSTART }}$ is tied to $\mathrm{V}_{\mathrm{CC}}$ if not used. |
| DATA IN | 17 | 1 | Serial data input. The 4-bit serial data selects the desired analog input and test voltage to be converted next in a normal cycle. These bits can also set the conversion rate and enable the power-down mode. <br> When operating in the microprocessor mode, the input data is presented MSB first and is shifted in on the first four rising ( $\overline{\mathrm{INV}} \mathrm{CLK}=\mathrm{V}_{\mathrm{CC}}$ ) or falling ( $\overline{\mathrm{NV}} \mathrm{CLK}=\mathrm{GND}$ ) edges of I/O CLK (after $\overline{\mathrm{CS}} \downarrow$ ). <br> When operating in the DSP mode, the input data is presented MSB first and is shifted in on the first four falling ( $\overline{\text { INV }}$ $\overline{C L K}=V_{C C}$ ) or rising ( $(\overline{N V V C L K}=G N D)$ edges of I/O CLK (after FS $\downarrow$ ). <br> After the four input data bits have been read into the input data register, DATA IN is ignored for the remainder of the current conversion period. |
| DATA OUT | 16 | 0 | Three-state serial output of the A/D conversion result. DATA OUT is in the high-impedance state when $\overline{\mathrm{CS}}$ is high and active when $\overline{C S}$ is low. With a valid $\overline{C S}$ signal, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB or LSB value of the previous conversion result. DATA OUT changes on the falling (microprocessor mode) or rising (DSP mode) edge of I/O CLK. |
| EOC | 19 | 0 | End of conversion. EOC goes from a high to a low logic level on the tenth rising (microprocessor mode) or tenth falling (DSP mode) edge of I/O CLK and remains low until the conversion is complete and data is ready for transfer. EOC can also indicate that the converter is busy. |
| FS | 12 | I | DSP frame synchronization input. FS indicates the start of a serial data frame into or out of the device. FS is tied to $\mathrm{V}_{\mathrm{CC}}$ when interfacing the device with a microprocessor. |
| GND | 10 |  | Ground return for internal circuitry. All voltage measurements are with respect to GND, unless otherwise noted. |
| $\overline{\text { INV CLK }}$ | 11 | 1 | Inverted clock input. INV CLK is tied to GND when an inverted I/O CLK is used as the source of the input clock. This affects both microprocessor and DSP interfaces. INV CLK is tied to $\mathrm{V}_{\mathrm{CC}}$ if I/O CLK is not inverted. TNV CLK can also invoke a built-in test mode. |

Terminal Functions (Continued)

| TERMINAL NAME NO. |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| I/O CLK | 18 | 1 | Input/output clock. I/O CLK receives the serial I/O clock input in the two modes and performs the following four functions in each mode: <br> Microprocessor mode <br> When $\overline{\operatorname{NVCLK}}=V_{C C}$, I/O CLK clocks the four input data bits into the input data register on the first four rising edges of I/O CLK after $\overline{\mathrm{CS}} \downarrow$ with the multiplexer address available after the fourth rising edges. When INV CLK = GND, input data bits are clocked in on the first four falling edges instead. <br> On the fourth falling edge of I/O CLK, the analog input voltage on the selected multiplex input begins charging the capacitor array and continues to do so until the tenth rising edge of I/O CLK except in the extended sampling cycle where the duration of CSTART determines when to end the sampling cycle. <br> Output data bits change on the first ten falling I/O clock edges regardless of the condition of $\overline{\operatorname{INV} \text { CLK. }}$. <br> I/O CLK transfers control of the conversion to the internal state machine on the tenth rising edge of I/O CLK regardless of the condition of INV CLK. <br> Digital signal processor (DSP) mode <br> When $\overline{I N V C L K}=V_{C C}, I / O$ CLK clocks the four input data bits into the input data register on the first four falling edges of I/O CLK after FS $\downarrow$ with the multiplexer address available after the fourth falling edges. When INV CLK = GND, input data bits are clocked in on the first four rising edges instead. <br> On the fourth rising edge of I/O CLK, the analog input voltage on the selected multiplex input begins charging the capacitor array and continues to do so until the tenth falling edge of I/O CLK except in the extended sampling cycle where the duration of CSTART determines when to end the sampling cycle. <br> Output data bits change on the first ten rising I/O CLK edges regarless of the condition of I $\overline{\mathrm{NV} \text { CLK }}$. <br> I/O CLK transfers control of the conversion to the internal state machine on the tenth falling edge of l/O CLK regardless of the condition of INV CLK. |
| REF+ | 14 | 1 | Upper reference voltage (nominally $\mathrm{V}_{\mathrm{CC}}$ ). The maximum input voltage range is determined by the difference between the voltages applied to REF + and REF-. |
| REF- | 13 | 1 | Lower reference voltage (nominally ground) |
| $\mathrm{V}_{\text {CC }}$ | 20 | 1 | Positive supply voltage |

## APPLICATION INFORMATION



Figure 1. Typical Interface to a Microprocessor


Figure 2. Typical Interface to a SMJ320 DSP

## - 3.3-V Supply Operation

- 10-Bit-Resolution Analog-to-Digital Converter (ADC)
- Inherent Sample and Hold Function
- Total Unadjusted Error . . . $\pm 1$ LSB Max
- On-Chip System Clock
- Terminal Compatible With TLC1549 and TLC1549x
- Application Report Availablet
- CMOS Technology


## description

The TLV1549C, TLV1549I, and TLV1549M are 10-bit, switched-capacitor, successiveapproximation, analog-to-digital converters. The devices have two digital inputs and a 3-state output [chip select ( $\overline{\mathrm{CS}}$ ), input-output clock (I/O CLOCK), and data output (DATA OUT)] that provide a three-wire interface to the serial port of a host processor.

The sample-and-hold function is automatic. The converter incorporated in the device features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows lowerror conversion over the full operating free-air temperature range.
The TLV1549C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLV15491 is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLV1549M is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| T $_{\text {A }}$ | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE <br> (D) | CHIP CARRIER <br> (FK) | CERAMIC DIP <br> (JG) | PLASTIC DIP <br> (P) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV1549CD | - | - | TLV1549CP |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV15491D | - | - | TLV15491P |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | - | TLV1549MFK | TLV1549MJG | - |

## typical equivalent inputs

| INPUT CIRCUIT IMPEDANCE DURING SAMPLING MODE | INPUT CIRCUIT IMPEDANCE DURING HOLD MODE |
| :---: | :---: |
| $\mathrm{C}_{\mathrm{i}}=\mathbf{6 0 \mathrm { pF } \text { TYP }}$ (equivalent input capacitance) | ANALOG IN |

## functional block diagram



Terminal numbers shown are for the $\mathrm{D}, \mathrm{JG}$, and P packages only.

Terminal Functions

| TERMIN NAME |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ANALOG IN | 2 | 1 | Analog input. The driving source impedance should be $\leq 1 \mathrm{k} \Omega$. The external driving source to ANALOG IN should have a current capability $\geq 10 \mathrm{~mA}$. |
| $\overline{\mathrm{CS}}$ | 5 | 1 | Chip select. A high-to-low transition on $\overline{\mathrm{CS}}$ resets the internal counters and controls and enables DATA OUT and I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock. A low-to-high transition disables I/O CLOCK within a setup time plus two falling edges of the internal system clock. |
| DATA OUT | 6 | 0 | This 3-state serial output for the A/D conversion result is in the high-impedance state when $\overline{\mathrm{CS}}$ is high and active when $\overline{\mathrm{CS}}$ is low. With a valid chip select, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB value of the previous conversion result. The next falling edge of I/O CLOCK drives DATA OUT to the logic level corresponding to the next most significant bit, and the remaining bits are shifted out in order with the LSB appearing on the ninth falling edge of I/O CLOCK. On the tenth falling edge of I/O CLOCK, DATA OUT is driven to a low logic level so that serial interface data transfers of more than ten clocks produce zeroes as the unused LSBs. |
| GND | 4 | 1 | The ground return for internal circuitry. Unless otherwise noted, all voltage measurements are with respect to GND. |
| I/O CLOCK | 7 | 1 | The input/output clock receives the serial I/O CLOCK input and performs the following three functions: <br> 1) On the third falling edge of I/O CLOCK, the analog input voltage begins charging the capacitor array and continues to do so until the tenth falling edge of I/O CLOCK. <br> 2) It shifts the nine remaining bits of the previous conversion data out on DATA OUT. <br> 3) It transfers control of the conversion to the internal state controller on the falling edge of the tenth clock. |
| REF + | 1 | 1 | The upper reference voltage value (nominally $\mathrm{V}_{\mathrm{C}}$ ) is applied to $R E F+$. The maximum input voltage range is determined by the difference between the voltage applied to REF + and the voltage applied to REF-. |
| REF- | 3 | 1 | The lower reference voltage value (nominally ground) is applied to this REF-. |
| $\mathrm{V}_{\mathrm{CC}}$ | 8 | 1 | Positive supply voltage |

## detailed description

With chip select ( $\overline{\mathrm{CS}}$ ) inactive (high), the I/O CLOCK input is initially disabled and DATA OUT is in the highimpedance state. When the serial interface takes $\overline{\mathrm{CS}}$ active (low), the conversion sequence begins with the enabling of I/O CLOCK and the removal of DATA OUT from the high-impedance state. The serial interface then provides the I/O CLOCK sequence to I/O CLOCK and receives the previous conversion result from DATA OUT. I/O CLOCK receives an input sequence that is between 10 and 16 clocks long from the host serial interface. The first ten I/O clocks provide the control timing for sampling the analog input.
There are six basic serial interface timing modes that can be used with the TLV1549. These modes are determined by the speed of I/O CLOCK and the operation of $\overline{\mathrm{CS}}$ as shown in Table 1. These modes are: (1) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between transfers, (2) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (3) a fast mode with an 11-to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between transfers, (4) a fast mode with a 16 -bit transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (5) a slow mode with an 11 - to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between transfers, and (6) a slow mode with a 16 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously.
The MSB of the previous conversion appears on DATA OUT on the falling edge of $\overline{\mathrm{CS}}$ in mode 1 , mode 3 , and mode 5 , within $21 \mu$ from the falling edge of the tenth I/O CLOCK in mode 2 and mode 4 , and following the 16th clock falling edge in mode 6 . The remaining nine bits are shifted out on the next nine falling edges of the I/O CLOCK. Ten bits of data are transmitted to the host serial interface through DATA OUT. The number of serial clock pulses used also depends on the mode of operation, but a minimum of ten clock pulses is required for conversion to begin. On the tenth clock falling edge, the internal logic takes DATA OUT low to ensure that the remaining bit values are zero if the I/O CLOCK transfer is more than ten clocks long.
Table 1 lists the operational modes with respect to the state of $\overline{\mathrm{CS}}$, the number of I/O serial transfer clocks that can be used, and the timing on which the MSB of the previous conversion appears at the output.

Table 1. Mode Operation

| MODES |  | $\overline{\mathbf{C S}}$ | NO. OF <br> I/O CLOCKS | MSB AT DATA OUT† | TIMING <br> DIAGRAM |
| :--- | :--- | :--- | :---: | :--- | :--- |
| Fast Modes | Mode 1 | High between conversion cycles | 10 | $\overline{\text { CS }}$ falling edge | Figure 6 |
|  | Mode 2 | Low continuously | 10 | Within $21 \mu \mathrm{~s}$ | Figure 7 |
|  | Mode 3 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 8 |
|  | Mode 4 | Low continuously | $16 \ddagger$ | Within $21 \mu \mathrm{~s}$ | Figure 9 |
| Slow Modes | Mode 5 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 10 |
|  | Mode 6 | Low continuously | $16 \ddagger$ | 16th clock falling edge | Figure 11 |

$\dagger$ This timing also initiates serial-interface communication.
$\ddagger$ No more than 16 clocks should be used.
All the modes require a minimum period of $21 \mu \mathrm{~s}$ after the falling edge of the tenth I/O CLOCK before a new transfer sequence can begin. During a serial I/O CLOCK data transfer, $\overline{\mathrm{CS}}$ must be active (low) so that the I/O CLOCK input is enabled. When $\overline{C S}$ is toggled between data transfers (modes 1,3 , and 5 ), the transitions at $\overline{C S}$ are recognized as valid only if the level is maintained for a minimum period of $1.425 \mu \mathrm{~s}$ after the transition. If the transfer is more than ten I/O clocks (modes $3,4,5$, and 6 ), the rising edge of the eleventh clock must occur within $9.5 \mu \mathrm{~s}$ after the falling edge of the tenth I/O CLOCK; otherwise, the device could lose synchronization with the host serial interface and $\overline{\mathrm{CS}}$ has to be toggled to restore proper operation.

## fast modes

The device is in a fast mode when the serial I/O CLOCK data transfer is completed within $21 \mu \mathrm{~s}$ from the falling edge of the tenth I/O CLOCK. With a 10-clock serial transfer, the device can only run in a fast mode.

## mode 1: fast mode, $\overline{C S}$ inactive (high) between transfers, 10-clock transfer

In this mode, $\overline{C S}$ is inactive (high) between serial I/O-CLOCK transfers and each transfer is ten clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{\mathrm{CS}}$ disables I/O CLOCK within a setup time plus two falling edges of the internal system clock.

## mode 2: fast mode, $\overline{C S}$ active (low) continuously, 10-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is active (low) between serial I/O-CLOCK transfers and each transfer is ten clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. Within $21 \mu \mathrm{~s}$ after the falling edge of the tenth I/O CLOCK, the MSB of the previous conversion appears at DATA OUT.

## mode 3: fast mode, $\overline{C S}$ inactive (high) between transfers, 11- to 16-clock transfer

In this mode, $\overline{C S}$ is inactive (high) between serial I/O-CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables I/O CLOCK within a setup time plus two falling edges of the internal system clock.

## mode 4: fast mode, $\overline{C S}$ active (low) continuously, 16-clock transfer

In this mode, $\overline{C S}$ is active (low) between serial I/O-CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. Within $21 \mu \mathrm{~s}$ after the falling edge of the tenth I/O CLOCK, the MSB of the previous conversion appears at DATA OUT.

## slow modes

In a slow mode, the serial I/O CLOCK data transfer is completed after $21 \mu \mathrm{~s}$ from the falling edge of the tenth I/O CLOCK.
mode 5: slow mode, $\overline{C S}$ inactive (high) between transfers, 11- to 16-clock transfer
In this mode, $\overline{\mathrm{CS}}$ is inactive (high) between serial I/O-CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables I/O CLOCK within a setup time plus two falling edges of the internal system clock.

## mode 6: slow mode, $\overline{C S}$ active (low) continuously, 16-clock transfer

In this mode, $\overline{C S}$ is active (low) between serial I/O-CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. The falling edge of the sixteenth I/O CLOCK then begins each sequence by removing DATA OUT from the low state, allowing the MSB of the previous conversion to appear immediately at DATA OUT. The device is then ready for the next 16 -clock transfer initiated by the serial interface.

## analog input sampling

Sampling of the analog input starts on the falling edge of the third I/O CLOCK, and sampling continues for seven I/O CLOCK periods. The sample is held on the falling edge of the tenth I/O CLOCK.

## converter and analog input

The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the $\mathrm{S}_{\mathrm{C}}$ switch and all $\mathrm{S}_{\mathrm{T}}$ switches simultaneously. This action charges all the capacitors to the input voltage.

In the next phase of the conversion process, all $\mathrm{S}_{\mathrm{T}}$ and $\mathrm{S}_{\mathrm{C}}$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF-) voltage. In the switching sequence, ten capacitors are examined separately until all ten bits are identified and then the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight = 512). Node 512 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF-. If the voltage at the summing node is greater than the trip point of the threshold detector (approximately one-half $\mathrm{V}_{\mathrm{CC}}$ ), a bit 0 is placed in the output register and the 512 -weight capacitor is switched to REF-. If the voltage at the summing node is less than the trip point of the threshold detector, a bit 1 is placed in the register and this 512 -weight capacitor remains connected to REF + through the remainder of the successive-approximation process. The process is repeated for the 256 -weight capacitor, the 128 -weight capacitor, and so forth down the line until all bits are determined.
With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to determine the bits from MSB to LSB.


Figure 1. Simplified Model of the Successive-Approximation System

## chip-select operation

The trailing edge of $\overline{\mathrm{CS}}$ starts all modes of operation, and $\overline{\mathrm{CS}}$ can abort a conversion sequence in any mode. A high-to-low transition on $\overline{\mathrm{CS}}$ within the specified time during an ongoing cycle aborts the cycle, and the device returns to the initial state (the contents of the output data register remain at the previous conversion result). Exercise care to prevent $\overline{\mathrm{CS}}$ from being taken low close to completion of conversion because the output data may be corrupted.

## reference voltage inputs

There are two reference inputs used with the TLV1549: REF + and REF-. These voltage values establish the upper and lower limits of the analog input to produce a full-scale and zero reading, respectively. The values of REF + , REF-, and the analog input should not exceed the positive supply or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF + and at zero when the input signal is equal to or lower than REF-.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$


$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to ground with REF- and GND wired together (unless otherwise noted).

TLV1549C, TLV1549I, TLV1549M 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL

## recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  | 3 | 3.3 | 3.6 | V |
| Positive reference voltage, $\mathrm{V}_{\text {ref }}$ (see Note 2) |  |  | $\mathrm{V}_{\mathrm{CC}}$ |  | V |
| Negative reference voltage, $\mathrm{V}_{\text {ref }}$ - (see Note 2) |  |  | 0 |  | V |
| Differential reference voltage, $\mathrm{V}_{\text {ref }}^{+}$- $\mathrm{V}_{\text {ref }}$ - (see Note 2) |  | 2.5 | $\mathrm{V}_{\text {CC }}$ | $\mathrm{V}_{\mathrm{CC}}+0.2$ | V |
| Analog input voltage (see Note 2) |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| High-level control input voltage, $\mathrm{V}_{\mathrm{IH}}$ $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V |  | 2 |  |  | V |
| Low-level control input voltage, $\mathrm{V}_{\text {IL }}$ $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V |  |  |  | 0.6 | V |
| Clock frequency at I/O CLOCK (see Note 3) |  | 0 |  | 2.1 | MHz |
| Setup time, $\overline{\mathrm{CS}}$ low before first I/O CLOCK $\uparrow$, $\mathrm{t}_{\text {su }}(\mathrm{CS}$ ) (see Note 4) |  | 1.425 |  |  | $\mu \mathrm{s}$ |
| Hold time, $\overline{\mathrm{CS}}$ low after last I/O CLOCK $\downarrow$, th(CS) |  | 0 |  |  | ns |
| Pulse duration, I/O CLOCK high, $\mathrm{t}_{\mathrm{wH}}(1 / \mathrm{O})$ |  | 190 |  |  | ns |
| Pulse duration, I/O CLOCK low, $\mathrm{t}_{\mathrm{wL}}$ ( $/ 1 / \mathrm{O}$ ) |  | 190 |  |  | ns |
| Transition time, I/O CLOCK, $\mathrm{t}_{(1 / \mathrm{O}}$ ) (see Note 5 and Figure 5) |  |  |  | 1 | $\mu \mathrm{s}$ |
| Transition time, $\overline{\mathrm{CS}}, \mathrm{t}_{(1 \mathrm{CS}}$ ) |  |  |  | 10 | $\mu \mathrm{s}$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLV1549C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLV1549 | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
|  | TLV1549M | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |

NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (1111111111), while input voltages less than that applied to REF-convert as all zeros ( 0000000000 ). The TLV1549 is functional with reference voltages down to $1 \mathrm{~V}\left(\mathrm{~V}_{\text {ref }}+-\mathrm{V}_{\text {ref }}\right)$; however, the electrical specifications are no longer applicable.
3. For 11 - to 16 -bit transfers, after the tenth $1 / O$ CLOCK falling edge ( $\leq 2 \mathrm{~V}$ ), at least one I/O CLOCK rising edge ( $\geq 2 \mathrm{~V}$ ) must occur within $9.5 \mu \mathrm{~s}$.
4. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to the I/O CLOCK. Therefore, no attempt should be made to clock out the data until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
5. This is the time required for the clock input signal to fall from $\mathrm{V}_{I H} \min$ to $\mathrm{V}_{I L} \max$ or to rise from $\mathrm{V}_{\text {IL }}$ max to $\mathrm{V}_{\text {IH }}$ min. In the vicinity of normal room temperature, the device functions with input clock transition time as slow as $1 \mu$ s for remote data-acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLOCK frequency $=2.1 \mathrm{MHz}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH High-level output voltage |  |  | $V_{C C}=3 \mathrm{~V}$, | $1 \mathrm{OH}=-1.6 \mathrm{~mA}$ | 2.4 |  |  | V |
|  |  |  | $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 3.6 V , | $\mathrm{I}^{\mathrm{OH}}=-20 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {cc }}-0.1$ |  |  |  |
| VOL Low-level output voltage |  |  | $V_{C C}=3 \mathrm{~V}$, | $\mathrm{IOL}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  |  | $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 3.6 V , | $\mathrm{OL}=20 \mu \mathrm{~A}$ |  |  | 0.1 |  |
| Ioz | Off-state (high-impedance-state) output current |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$, | $\overline{\mathrm{CS}}$ at $\mathrm{V}_{\text {CC }}$ |  |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{O}=0$, | $\overline{C S}$ at $\mathrm{V}_{C C}$ |  |  | -10 |  |
| IIH | High-level input current |  | $V_{1}=V_{C C}$ |  |  | 0.005 | 2.5 | $\mu \mathrm{A}$ |
| ILL | Low-level input current |  | $V_{1}=0$ |  |  | -0.005 | -2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current |  | $\overline{\mathrm{CS}}$ at 0 V |  |  | 0.4 | 2.5 | mA |
|  | Analog input leakage current |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ |  |  |  | 1 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=0$ |  |  |  | -1 |  |
|  | Maximum static analog reference current into REF+ |  | $V_{\text {ref }+}=V_{\text {CC }}$, | $\mathrm{V}_{\text {ref- }}=\mathrm{GND}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $C_{i}$ | Input capacitance | TLV1549C, I (Analog) | During sample cycle |  |  | 30 | 55 | pF |
|  |  | TLV1549M, (Analog) | During sample cycle |  |  | 30 |  |  |
|  |  | TLV1549C, 1 (Control) |  |  |  | 5 | 15 |  |
|  |  | TLV1549M, (Control) |  |  |  | 5 |  |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=3 \mathrm{~V}$ to 3.6 V , I/O CLOCK frequency $=2.1 \mathrm{MHz}$

|  | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  | Linearity error (see Note 6) |  | $\pm 1$ | LSB |
|  | Zero error (see Note 7) | See Note 2 | $\pm 1$ | LSB |
|  | Full-scale error (see Note 7) | See Note 2 | $\pm 1$ | LSB |
|  | Total unadjusted error (see Note 8) |  | $\pm 1$ | LSB |
| $t_{\text {conv }}$ | Conversion time | See Figures 6-11 | 21 | $\mu \mathrm{s}$ |
| ${ }^{\text {c }}$ c | Total cycle time (access, sample, and conversion) | See Figures 6-11 and Note 9 | $\begin{gathered} \hline 21 \\ +10 \mathrm{I} / \mathrm{O} \\ \mathrm{CLOCK} \\ \text { periods } \\ \hline \end{gathered}$ | $\mu \mathrm{s}$ |
| $t_{V}$ | Valid time, DATA OUT remains valid after I/O CLOCK $\downarrow$ | See Figure 5 | 10 | ns |
| $\mathrm{t}_{\mathrm{d}}(1 / \mathrm{O}-\mathrm{DATA})$ | Delay time, I/O CLOCK $\downarrow$ to DATA OUT valid | See Figure 5 | 240 | ns |
| tpZH, tpZL | Enable time, $\overline{\mathrm{CS}} \downarrow$ to DATA OUT (MSB driven) | See Figure 3 | 1.3 | $\mu \mathrm{s}$ |
| tPHZ, tPLZ | Disable time, $\overline{\mathrm{CS}} \uparrow$ to DATA OUT (high impedance) | See Figure 3 | 180 | ns |
| tr ${ }_{\text {(bus) }}$ | Rise time, data bus | See Figure 5 | 300 | ns |
| $t_{f}$ (bus) | Fall time, data bus | See Figure 5 | 300 | ns |
| $\mathrm{t}_{\mathrm{d}(1 / \mathrm{O}-\mathrm{CS})}$ | Delay time, 10th I/O CLOCK $\downarrow$ to $\overline{\mathrm{CS}} \downarrow$ to abort conversion (see Note 10) |  | 9 | $\mu \mathrm{s}$ |

NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (1111111111), while input voltages less than that applied to REF - convert as all zeros $(0000000000)$. The device is functional with reference voltages down to $1 \mathrm{~V}\left(\mathrm{~V}_{\text {ref }+}-\mathrm{V}_{\text {ref }-}\right)$; however, the electrical specifications are no longer applicable.
6. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
7. Zero error is the difference between 0000000000 and the converted output for zero input voltage; full-scale error is the difference between 1111111111 and the converted output for full-scale input voltage.
8. Total unadjusted error comprises linearity, zero, and full-scale errors.
9. I/O CLOCK period $=1 /(\mathrm{I} / \mathrm{O}$ CLOCK frequency). Sampling begins on the falling edge of the third I/O CLOCK, continues for seven I/O CLOCK periods, and ends on the falling edge of the tenth I/O CLOCK (see Figure 5).
10. Any transitions of $\overline{\mathrm{CS}}$ are recognized as valid only if the level is maintained for a minimum of a setup time plus two falling edges of the internal clock ( $1.425 \mu \mathrm{~s}$ ) after the transition.

PARAMETER MEASUREMENT INFORMATION


Figure 2. Load Circuit


Figure 3. DATA OUT to Hi-Z Voltage Waveforms


Figure 4. $\overline{\mathrm{CS}}$ to I/O CLOCK Voltage Waveforms


Figure 5. I/O CLOCK and DATA OUT Voltage Waveforms

PARAMETER MEASUREMENT INFORMATION


Figure 6. Timing for 10-Clock Transfer Using $\overline{\text { CS }}$


Figure 7. Timing for 10-Clock Transfer Not Using CS


Figure 8. Timing for 11- to 16-Clock Transfer Using $\overline{\mathbf{C S}}$ (Serial Transfer Completed Within $21 \mu \mathrm{~s}$ )
NOTES: A. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to the I/O CLOCK. No attempt should be made to clock out the data until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. A low-to-high transition of $\overline{C S}$ disables I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
C. The first I/O CLOCK must occur after the end of the previous conversion.

## PARAMETER MEASUREMENT INFORMATION



Figure 9. Timing for 16-Clock Transfer Not Using $\overline{\mathbf{C S}}$ (Serial Transfer Completed Within $21 \mu \mathrm{~s}$ )


Figure 10. Timing for 11- to 16-Clock Transfer Using $\overline{\mathbf{C S}}$ (Serial Transfer Completed After $21 \mu \mathbf{s}$ )


Figure 11. Timing for 16-Clock Transfer Not Using $\overline{\mathbf{C S}}$ (Serial Transfer Completed After $21 \mu \mathrm{~s}$ )
NOTES: A. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a set up time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to the I/O CLOCK. No attempt should be made to clock out the data until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. A low-to-high transition of $\overline{\mathrm{CS}}$ disables I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
C. The first I/O CLOCK must occur after the end of the previous conversion.

APPLICATION INFORMATION


NOTES: A. This curve is based on the assumption that $\mathrm{V}_{\text {ref }}$ and $\mathrm{V}_{\text {ref- }}$ have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 0.0015 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is 3.0675 V . $1 \mathrm{LSB}=3 \mathrm{mV}$.
B. The full-scale value ( $V_{F S}$ ) is the step whose nominal midstep value has the highest absolute value. The zero-scale value $\left(V_{Z S}\right)$ is the step whose nominal midstep value equals zero.

Figure 12. Ideal Conversion Characteristics


Figure 13. Typical Serial Interface

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 14, the time required to charge the analog input capacitance from 0 to $V_{S}$ within $1 / 2$ LSB can be derived as follows:

The capacitance charging voltage is given by

$$
\begin{equation*}
V_{C}=V_{S}\left(1-e^{-t_{C} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 2048\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
v_{S}-\left(v_{S} / 2048\right)=v_{S}\left(1-e^{-t_{C} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
t_{c}(1 / 2 L S B)=R_{t} \times C_{i} \times \ln (2048) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
\mathrm{t}_{\mathrm{C}}(1 / 2 \mathrm{LSB})=\left(\mathrm{R}_{\mathrm{S}}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (2048) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$\mathrm{V}_{\mathbf{I}}=$ Input Voltage at ANALOG IN
$\mathbf{V}_{\mathbf{S}}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$\mathrm{r}_{\mathrm{i}}=$ Input Resistance
$\mathrm{C}_{\mathbf{i}}=$ Equivalent Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 14. Equivalent Input Circuit Including the Driving Source

- Fast Throughput Rate: 1.25 MSPS
- Eight Analog Input Channels
- Channel Auto-Scan
- Differential Nonlinearity Error: < $\pm 1$ LSB
- Integral Nonlinearity Error: < $\pm 1$ LSB
- Signal-to-Noise and Distortion Ratio: 57 dB , $\mathrm{f}_{\mathrm{I}}=500 \mathrm{kHz}$
- Single 3-V Supply Operation
- Low Power .. . 21 mW
- Auto-Power Down: $10 \mu \mathrm{~A}$ Max
- Glueless Serial Interface to TMS320 DSPs and (Q)SPI Compatible Microcontrollers
- Internal Reference Voltage


## description

The TLV1570 is a 10 -bit data acquisition system that combines an 8 -channel input multiplexer (MUX), a high-speed 10 -bit ADC, an on-chip reference, and a high-speed serial interface. The part contains an on-chip control register allowing control of channel selection, channel auto-scan, and power down via the serial port. The MUX is independently accessible. This allows the user to insert a signal conditioning circuit such as an anti-aliasing filter or an amplifier, if required, between the MUX and the ADC. This means that one signal conditioning circuit can be used for all eight channels.

The TLV1570 operates from a single 3 V power supply. It accepts an analog input range from 0 V to AVDD and digitizes the input at a maximum 1.25 MSPS throughput rate. The power dissipation is only 21 mW . The part features an auto-powerdown mode that automatically powers down to $10 \mu \mathrm{~A}$ whenever the conversion is not performed.

The TLV1570 communicates with digital microprocessors via a simple 4- or 5 -wire serial port that interfaces directly to the Texas Instruments' TMS320 DSPs and (Q)SPI compatible microcontrollers without using additional glue logic.

Very high throughput rate, simple serial interface, 3 V operation, and low power consumption make the TLV1570 an ideal choice for compact or remote high-speed systems.

AVAILABLE OPTIONS

| TA $_{\mathbf{A}}$ | PACKAGED DEVICES |  |
| :---: | :---: | :---: |
|  | SMALL OUTLINE <br> (DW) | SMALL OUTLINE <br> (PW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV1570CDW | TLV1570CPW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV1570IDW | TLV1570IPW |

## functional block diagram



Terminal Functions

| TERMIN NAME | NO. | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| AGND | 14 |  | Analog ground |
| AIN | 20 | 1 | ADC analog input |
| $\mathrm{AV}_{\mathrm{DD}}$ | 15 |  | Analog supply voltage |
| $\mathrm{CHO}-\mathrm{CH} 7$ | $\begin{aligned} & 5,4,3 \\ & 2,1,18 \\ & 17,16 \end{aligned}$ | 1 | Analog input channels 0-7 |
| $\overline{\mathrm{CS}} / \mathrm{Powerdown}$ | 12 | 1 | Chip Select. A logic low on this input enables the TLV1570. A logic high disables the device and disconnects the power to the TLV1570. |
| DGND | 7 |  | Digital ground |
| DV ${ }_{\text {DD }}$ | 6 |  | Digital supply voltage, 3 V |
| FS | 8 | I/O | Frame sync input/output (bi-directional) in DSP mode. The falling edge of the frame sync pulse from DSP indicates the start of a serial data frame shifted out of the TLV1570. The FS terminal is pulled high when interfacing to a microcontroller. |
| MO | 19 | 0 | On-chip MUX analog output |
| SCLK | 9 | 1 | Serial clock input. This clock synchronizes the serial data transfer and is also used for internal data conversion. |
| SDIN | 10 | 1 | Serial data input to configure the internal control register. |
| SDOUT | 11 | $\bigcirc$ | Serial data output. A/D conversion results are provided at this output terminal. |
| VREF+ | 13 | 1/0 | Internal reference voltage output for external coupling. |

## absolute maximum ratings over operating free-air temperature (unless otherwise noted) $\dagger$

Supply voltage, AGND to AVDD, DGND to DVDD ..... -0.3 V to 6.5 V
Analog input voltage range ..... -0.3 V to AVDD +0.3
Reference input voltage ..... AVDD+0.3
Digital input voltage range ..... -0.3 V to DVDD+0.3
Operating virtual junction temperature range, $\mathrm{T}_{\mathrm{J}}$ ..... $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ ..... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$ ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead temperature $1.6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds ..... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operations of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

power supplies

|  | MIN | NOM | MAX | UNIT |
| :--- | ---: | ---: | ---: | :---: |
| $A V_{D D}$ | Analog supply voltage | 2.7 | 3 | 3.6 |
| DV | $\mathrm{V} D$ |  |  |  |

analog inputs

|  | MIN | MAX | UNIT |
| :---: | ---: | :---: | :---: |
| AIN Analog input voltage | AGND $\quad$ VREF + | V |  |

digital inputs

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | DV ${ }_{\text {DD }}=2.7 \mathrm{~V}$ to 3.6 V | 2.1 | 2.4 |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ | DV ${ }_{\text {DD }}=2.7 \mathrm{~V}$ to 3.6 V |  |  | 0.8 | V |
| Input SCLK frequency | DV ${ }_{\text {DD }}=2.7 \mathrm{~V}$ to 3.6 V |  |  | 20 | MHZ |
| SCLK pulse duration, clock high, $\mathrm{t}_{\mathrm{w}}(\mathrm{SCLKH})$ | $\mathrm{DV}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | 23 |  |  | ns |
| SCLK pulse duration, clock low, $\mathrm{t}_{\mathrm{w}}$ (SCLKL) | DV ${ }_{\text {DD }}=2.7 \mathrm{~V}$ to 3.6 V | 23 |  |  | ns |

TLV1570
3-V 8-CHANNEL 10-BIT 1.25-MSPS
SERIAL ANALOG-TO-DIGITAL CONVERTER
SLAS169 - DECEMBER 1997
electrical characteristics,over recommended operating free-air temperature range, $A V_{D D}=D V_{D D}$ $=2.7 \mathrm{~V}$ to 3.6 V , fSCLK $=20 \mathrm{MHz}, \mathrm{VREF}+=2.4 \mathrm{~V}$ (Internal VREF Mode) (unless otherwise noted)
digital specifications

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logic inputs |  |  |  |  |  |
| IIH High-level input current | $D V_{D D}=3 \mathrm{~V}$ | -50 |  | 50 | $\mu \mathrm{A}$ |
| ILL Low-level input current | $D V_{D D}=3 \mathrm{~V}$ | -50 |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {I }} \quad$ Input capacitance |  |  | 5 |  | pF |
| Logic outputs |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}} \quad$ High-level output voltage | $\mathrm{IOH}=50 \mu \mathrm{~A}-0.5 \mathrm{~mA}$ |  | DV ${ }_{\text {DD }}-0.4$ |  | V |
| V OL Low-level output voltage | $\mathrm{IOL}=50 \mu \mathrm{~A}-0.5 \mathrm{~mA}$ |  | 0.4 |  | V |
| $\mathrm{loz} \quad$ High-impedance-state output current |  | -50 |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{O}} \quad$ Output capacitance |  |  | 5 |  | pF |

dc specifications

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  | 10 |  | Bits |
| Accuracy |  |  |  |  |  |
| INL Integral nonlinearity | Best fit |  | $\pm 0.6$ | $\pm 1$ | LSB |
| DNL Differential nonlinearity |  |  | $\pm 0.4$ | $\pm 1$ | LSB |
| Offset error |  |  | $\pm 0.1$ | $\pm 0.15$ | \%FSR |
| Gain error |  |  | $\pm 0.1$ | $\pm 0.2$ | \%FSR |
| Analog input |  |  |  |  |  |
| Input full scale range |  | GND |  | VREF+ | V |
| Input capacitance |  |  | 15 |  | pF |
| Input leakage current | $\mathrm{V}_{\text {AIN }}=0$ to $\mathrm{AV}_{\text {DD }}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| Voltage reference |  |  |  |  |  |
| $\mathrm{V}_{\text {REF }+} \quad$ Internal reference voltage | Internal reference mode | 2.37 | 2.38 | 2.4 | V |
| $\mathrm{V}_{\text {REF }+}$ External reference voltage | External reference mode |  |  | $\mathrm{AV}_{\mathrm{DD}}$ | V |
| Power supply |  |  |  |  |  |
| IDD + IREF Operating supply current | $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V}, \quad \mathrm{fSCLK}=20 \mathrm{MHz}$ |  | 7 |  | mA |
| IPD Supply current in powerdown mode | IDD + IREF |  |  | 10 | $\mu \mathrm{A}$ |
| Power dissipation | $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=3 \mathrm{~V}$ |  | 21 |  | mW |

electrical characteristics, over recommended operating free-air temperature range, $A V_{D D}=D V_{D D}$ $=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{f}_{\mathrm{SCLK}}=20 \mathrm{MHz}, \mathrm{VREF}+=2.4 \mathrm{~V}$ (Internal VREF Mode) (unless otherwise noted) (continued)
ac specifications

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-noise ratio + distortion | $\mathrm{f}_{\text {(input }}$ ) $=100 \mathrm{kHz}$ | 54 | 57 |  | dB |
| THD Total harmonic distortion | $\mathrm{f}_{\text {(input) }}=100 \mathrm{kHz}$ | 56 | 60 |  | dB |
| Effective number of bits | $\mathrm{f}_{\text {(input) }}=100 \mathrm{kHz}$ | 8.7 | 9.35 |  | Bits |
| Spurious-free dynamic range | $f_{\text {(input) }}=100 \mathrm{kHz}$ | 57 | 62 |  | dB |
| Analog Input |  |  |  |  |  |
| Channel-to-channel cross talk |  |  | -75 |  | dB |
| BW Full-power bandwidth |  |  | 12 |  | MHz |
| BW Small-signal bandwidth |  |  | 20 |  | MHz |

## timing specifications

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{c}}$ | SCLK period | DV ${ }_{\text {DD }}=3 \mathrm{~V}$ | 50 |  |  | ns |
| ${ }^{\text {t/ }}$ ( s ) | Reset and sampling period |  |  | 6 |  | SLCK cycles |
| $\mathrm{t}_{\mathrm{c}}$ | Conversion period |  |  | 10 |  | SLCK cycles |
| $\mathrm{t}_{\text {su } 1}$ | FS setup time to SCLK falling edge in DSP mode |  | 10 |  |  | ns |
| th1 | FS hold time to SCLK falling edge in DSP mode |  | 4 |  |  | ns |
| $\mathrm{t}_{\text {su2 }}$ | FS setup time to $\overline{C S}$ falling edge in DSP mode |  | 5.5 |  |  | ns |
| th2 | FS hold time to $\overline{\mathrm{CS}}$ falling edge in DSP mode | . | 9 |  |  | ns |
| $t_{\text {d } 1}$ | Output delay after SCLK rising edge in DSP mode |  |  | 15 | 25 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{L}) 1}$ | FS falling edge to next SCLK falling edge in DSP mode |  | 6 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{L}) 2$ | SCLK rising edge after $\overline{\text { CS }}$ falling edge in $\mu \mathrm{C}$ mode |  | 4 |  |  | ns |
| $\mathrm{t}_{\mathrm{d} 2}$ | Output delay after SCLK rising edge in $\mu \mathrm{C}$ mode |  |  | 15 | 25 | ns |
| $\mathrm{t}_{\text {su }}$ | Serial input data setup time to SCLK falling edge |  | 10 |  |  | ns |
| th3 | Serial input data hold time to SCLK falling edge |  | 4 |  |  | ns |

Specifications subject to change without notice.

PARAMETER MEASUREMENT INFORMATION


Figure 1. DSP Mode Timing Diagrams


Figure 2. $\mu \mathrm{C}$ Mode Timing Diagrams

## definitions of specifications and terminology

## integral nonlinearity

Integral nonlinearity refers to the deviation of each individual code from a line drawn from zero through full scale. The point used as zero occurs $1 / 2$ LSB before the first code transition. The full scale point is defined as level $1 / 2$ LSB beyond the last code transition. The deviation is measured from the center of each particular code to the true straight line between these two points.

## differential nonlinearity

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. A differential nonlinearity error of less than $\pm 1$ LSB ensures no missing codes.

## zero offset

The major carry transition should occur when the analog input is at zero volts. Zero error is defined as the deviation of the actual transition from that point.

## gain error

The first code transition should occur at an analog value $1 / 2$ LSB above negative full scale. The last transition should occur at an analog value $11 / 2$ LSB below the nominal full scale. Gain error is the deviation of the actual difference between first and last code transitions and the ideal difference between first and last code transitions.

## signal-to-noise ratio + distortion (SINAD)

SINAD is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for SINAD is expressed in decibels.
effective number of bits (ENOB)
For a sine wave, SINAD can be expressed in terms of the number of bits. Using the following formula,

$$
N=(S I N A D-1.76) / 6.02
$$

It is possible to get a measure of performance expressed as N , the effective number of bits. Thus, effective number of bits for a device for sine wave inputs at a given input frequency can be calculated directly from its measured SINAD.

## total harmonic distortion (THD)

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal and is expressed as a percentage or in decibels.

## spurious free dynamic range (SFDR)

SFDR is the difference in dB between the rms amplitude of the input signal and the peak spurious signal.

TLV1570
3-V 8-CHANNEL 10-BIT 1.25-MSPS
SERIAL ANALOG-TO-DIGITAL CONVERTER
SLAS169 - DECEMBER 1997
PRINCIPLES OF OPERATION
serial input data format

| Dl15 | Dl14 | Dl13 | Dl12 | DI11 | DI10 | D19 | DI8 | DI7 | DI6 | DI5 | DI4 | DI3 | DI2 | DI1 | DI0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## internal register description

| Bit | Description |
| :---: | :---: |
| DI15 | Software powerdown. 0 -powerup, 1 -powerdown |
| DI14 | Reads out values of the internal register, 1 - read. Only DI15-DI1 will be read out. |
| Dl13, Dl12 | These two bits select the self-test voltage to be applied to the ADC input during next clock cycle: |
| DI11 | Low power mode. If CLKC < 10 MHz , then DI11.1 can be set to 0 and power consumption is reduced $20 \%$. |
| D110 | This bit controls channel auto-scan function. 0 - auto-scan disabled, 1-auto-scan enabled. |
| DI9, DI8 | These two bits select the channel auto-scan modes (when DI10 is 1 ). |
| DI7 | Auto-scan reset, 1 - reset. To use auto-scan feature, this bit must be set to 1 in the first cycle after power up. |
| DI9, DI8, DI7 | These three bits select which of the eight channels is to be used for sampling when the auto-scan is disabled (DI10 is 0 ). See channel selection format tables for details. |
| D16 | Internal or external reference. If $\mathrm{DI} 6=1$ then the internal reference is enabled. If $\mathrm{D} / 6=0$ then the external reference is enabled. |
| D15 | Reserved (always set to 0) |
| D14 | Enables/Disables auto-powerdown function, 0 - Enable, 1 - Disable. |
| DI3 | Reserved (always set to 1) |
| DI2 | Reserved (always set to 0) |
| D11 | Reserved (always set to 0) |
| DIO | Don't care |

channel selection format

| DI9 | DI8 | DI7 | CH0 | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | + |  |  |  |  |  |  |  |
| 0 | 0 | 1 |  | + |  |  |  |  |  |  |
| 0 | 1 | 0 |  |  | + |  |  |  |  |  |
| 0 | 1 | 1 |  |  |  | + |  |  |  |  |
| 1 | 0 | 0 |  |  |  |  | + |  |  |  |
| 1 | 0 | 1 |  |  |  |  |  | + |  |  |
| 1 | 1 | 0 |  |  |  |  |  |  | + |  |
| 1 | 1 | 1 |  |  |  |  |  |  |  | + |

## APPLICATION INFORMATION

The TLV1570 is a 10 -bit 8 -analog input channel analog-to-digital converter with the throughput up to 1.25 MSPS. To run at its fastest conversion rate, it must be clocked at 20 MHz . The TLV1570 can be easily interfaced to microcontrollers, ASICs, DSPs, or shift registers. Its serial interface is designed to be fully compatible with Serial Peripheral Interface(SPI) and the TMS320 DSP serial ports. It requires no hardware to interface between the TLV1570 and the microcontrollers ( $\mu \mathrm{Cs}$ ) with the SPI serial port or the TMS320 DSPs. However, the speed will be limited by the SCLK rate of the $\mu \mathrm{C}$ or the DSP.
The TLV1570 interfaces to the DSPs over five lines: $\overline{C S}$, SCLK, SDOUT, SDIN, and FS, and interfaces to $\mu \mathrm{Cs}$ over four lines: $\overline{C S}$, SCLK, SDOUT, and SDIN. The FS input should be pulled high in $\mu \mathrm{C}$ mode. The chip is in tristate and powerdown mode when the $\overline{\mathrm{CS}}$ is high. After the $\overline{\mathrm{CS}}$ falls, the TLV1570 checks the FS input at the $\overline{\mathrm{CS}}$ 's falling edge to determine the operation mode. If the FS is low, the DSP mode is set, else the $\mu \mathrm{C}$ mode is set.


Figure 3. DSP to TLV1570 Interface


Figure 4. Typical Timing Diagram for DSP Application

## APPLICATION INFORMATION



Figure 5. $\mu \mathrm{C}$ to TLV1570 Interface


Figure 6. Typical Timing Diagram for $\mu$ C Application

- Fast Throughput Rate: 1.25 MSPS
- 8-pin SOIC Package
- Differential Nonlinearity Error: $< \pm 1$ LSB
- Integral Nonlinearity Error: < $\pm 1$ LSB
- Signal-to-Noise and Distortion Ratio: 59 dB , $f_{\text {(input) }}=500 \mathrm{kHz}$
- Single 3-V to 5-V Supply Operation
- Very Low Power: 8 mW at 3 V ; 25 mW at 5 V
- Auto-Powerdown: $\mathbf{1 0} \mu \mathrm{A}$ Maximum
- Glueless Serial Interface to TMS320 DSPs and (Q)SPI Compatible Micro-controllers
- Inherent Internal Sample and Hold Operation


## Applications

- Mass Storage and HDD
- Automotive
- Digital Servos
- Process Control
- General Purpose DSP
- Contact Image Sensor Processing


## description

The TLV1572 is a high-speed 10-bit successive-approximation analog-to-digital converter (ADC) which operates from a single $2.7-\mathrm{V}$ to $5.5-\mathrm{V}$ power supply and is housed in a small 8 -pin SOIC package.

The TLV1572 accepts an analog input range from 0 to $V_{C C}$ and digitizes the input at a maximum 1.25MSPS throughput rate. The power dissipation is only 8 mW with $3-\mathrm{V}$ supply or 25 mW with $5-\mathrm{V}$ supply. The part features an auto-powerdown mode that automatically powers down to $10 \mu \mathrm{~A}$ whenever the conversion is not performed.
The TLV1572 communicates with digital microprocessors via a simple 3- or 4-wire serial port that interfaces directly to the Texas Instruments' TMS320 DSPs and (Q)SPI compatible microcontrollers without using additional glue logic.
Very high throughput rate, simple serial interface, SO-8 package, $3-\mathrm{V}$ operation, and low power consumption make the TLV1572 an ideal choice for compact or remote high-speed systems.

AVAILABLE OPTIONS

| $\boldsymbol{T}_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
|  | SMALL OUTLINE <br> (D) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV1572CD |
| $-40^{\circ} \mathrm{C}$ o $85^{\circ} \mathrm{C}$ | TLV15721D |

## functional block diagram



Terminal Functions

| TERMINAL <br> NAME |  | NO. | I/O |
| :--- | :---: | :---: | :--- |
| CS/Powerdown | 1 | I | DESCRIPTION |
| AIN | 2 | I | Chip Select. A logic low on this input enables the TLV1572. A logic high disables the device and disconnects <br> the power to the TLV1572. |
| VREF | 3 | I | Reference voltage input. The voltage applied to this pin defines the input span of the TLV1572. |
| GND | 4 |  | Ground |
| DO | 5 | 0 | Serial data output. A/D conversion results are provided at this output pin. |
| FS | 6 | I | Frame sync input in DSP mode. The falling edge of the frame sync pulse from DSP indicates the start of <br> a serial data frame shifted out of the TLV1572. The FS input is tied to VCC when interfacing to a <br> micro-controller. |
| SCLK | 7 | I | Serial clock input. This clock synchronizes the serial data transfer and is also used for internal data <br> conversion. |
| VCC | 8 |  | Power supply, recommend connection to analog supply |

## absolute maximum ratings over operating free-air temperature (unless otherwise noted) $\dagger$

| Supply voltage, GND to $\mathrm{V}_{\mathrm{CC}}$ | -0.3 V to 6.5 V |
| :---: | :---: |
| Analog input voltage range | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3$ |
| Reference input voltage | . $V_{\text {CC }}+0.3$ |
| Digital input voltage range | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3$ |
| Operating virtual junction temperature range, $\mathrm{T}_{J}$ | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature 1.6 mm ( $1 / 16$ inch) from case for 10 seconds | $260^{\circ} \mathrm{C}$ |
| lesses beyond those listed under "absolute maximum ratings" may cause permane functional operations of the device at these or any other conditions beyond those | se are stress ratings only ed operating conditions" is |

recommended operating conditions
power supply

|  | MIN | NOM | MAX | UNIT |
| :--- | ---: | ---: | ---: | :---: |
| $V_{C C}$ | Supply voltage | 2.7 | 5.5 | V |

analog inputs

|  | MIN | MAX | UNIT |
| :--- | :--- | ---: | :---: |
| $V_{\text {AIN }}$ | Analog input voltage | GND | $\mathrm{V}_{\text {REF }}$ |
| $\mathrm{V}_{\text {REF }}$ | Reference input voltage | 2.7 | V |

digital inputs

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| High-level input voitage, $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V | 2.1 | 2.4 |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V |  |  | 0.8 | V |
| Input SCLK frequency | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ to 5.5 V |  |  | 20 | MHZ |
| SCLK pulse duration, clock high, $\mathrm{t}_{\text {W }}$ (SCLKH) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | 23 |  |  | ns |
| SCLK pulse duration, clock low, ${ }_{\text {w }}$ (SCLKL) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V | 23 |  |  | ns |
| Input SCLK frequency | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ |  |  | 10 | MHZ |
| SCLK pulse duration, clock high, $\mathrm{t}_{\text {w }}$ (SCLKH) | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ | 45 |  |  | ns |
| SCLK pulse duration, clock low, ${ }_{\text {w }}$ (SCLKL) | $\mathrm{V}_{C C}=3 \mathrm{~V}$ | 45 |  |  | ns |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}$ $=5 \mathrm{~V}, \mathrm{f}$ SCLK $=20 \mathrm{MHz}$ (unless otherwise noted)
digital specifications

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logic inputs |  |  |  |  |  |
| ${ }_{1 / \mathrm{H}} \quad$ High-level input current | $V_{C C}=5 \mathrm{~V}$ | -50 |  | 50 | $\mu \mathrm{A}$ |
| IIL Low-level input current | $V_{C C}=5 \mathrm{~V}$ | -50 |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}} \quad$ input capacitance |  |  | 5 |  | pF |
| Logic outputs |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}} \quad$ High-level output voltage | $1 \mathrm{OH}=50 \mu \mathrm{~A}-0.5 \mathrm{~mA}$ |  | $\mathrm{V}_{\mathrm{CC}}-0.4$ |  | V |
| VOL Low-level output voltage | $\mathrm{IOL}=50 \mu \mathrm{~A}-0.5 \mathrm{~mA}$ |  | 0.4 |  | V |
| IOZ High-impedance-state output current |  | -50 |  | 50 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{O}} \quad$ Output capacitance |  |  | 5 |  | pF |

## dc specifications

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  | 10 |  | Bits |
| Accuracy |  |  |  |  |  |
| INL Integral nonlinearity | Best fit |  | $\pm 0.5$ | $\pm 1$ | LSB |
| DNL Differential nonlinearity |  |  | $\pm 0.3$ | $\pm 1$ | LSB |
| Offset error |  |  | $\pm 0.1$ | $\pm 0.15$ | \%FSR |
| Gain error |  |  | $\pm 0.1$ | $\pm 0.2$ | \%FSR |
| Analog input |  |  |  |  |  |
| Input full scale range |  | GND |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Input capacitance |  |  | 15 |  | pF |
| input leakage current | $\mathrm{V}_{\text {AIN }}=0$ to $\mathrm{V}_{\text {CC }}$ |  |  | 50 | $\mu \mathrm{A}$ |
| Voltage reference input |  |  |  |  |  |
| $\mathrm{V}_{\text {REF }+} \quad$ Positive reference voltage |  | 3 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {REF- }} \quad$ Negative reference voltage | Internally connects to GND |  | GND |  | V |
| Input resistance |  | 2 |  |  | $\mathrm{K} \Omega$ |
| Input capcitance |  |  | 300 |  | pF |
| Power supply |  |  |  |  |  |
| ICC + IREF Operating supply current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}, \quad$ fSCLK $=20 \mathrm{MHz}$ |  | 5.5 | 8.5 | mA |
|  | $\mathrm{V}_{\text {CC }}=3 \mathrm{~V}, \quad$ fSCLK $=10 \mathrm{MHz}$ |  | 2.7 |  |  |
| IPD Supply current in powerdown mode | $V_{C C}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Power dissipation | $V_{C C}=5 \mathrm{~V}$ |  | 25 |  | mW |
| Power dissipation | $\mathrm{V}_{C C}=3 \mathrm{~V}$ |  | 8 |  | mW |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}$ $=5 \mathrm{~V}$, fSCLK $=20 \mathrm{MHz}$ (unless otherwise noted) (continued)

## ac specifications

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-noise ratio + distortion | $f_{\text {(input) }}=200 \mathrm{kHz}$ | 54 | 58 |  | dB |
| THD Total harmonic distortion | $f^{\text {(input) }}$ ( $=200 \mathrm{kHz}$ | 56 | 60 |  | dB |
| Effective number of bits | $\mathrm{f}_{\text {(input) }}=200 \mathrm{kHz}$ | 8.7 | 9.35 |  | Bits |
| Spurious-free dynamic range | $\mathrm{f}_{\text {(input) }}=200 \mathrm{kHz}$ | 57 | 62 |  | dB |
| Analog Input |  |  |  |  |  |
| BW Full-power bandwidth | Source impedance $=1 \mathrm{k} \Omega$ |  | 12 |  | MHz |
| BW Small-signal bandwidth | Source impedance $=1 \mathrm{k} \Omega$ |  | 20 |  | Mhz |

## timing specifications

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{c}$ | SCLK period | $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}-5.5 \mathrm{~V}$ | 50 |  |  | ns |
| $t_{C}$ | SCLK period | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}-3.3 \mathrm{~V}$ | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{rs}}$ | Reset and sampling period |  |  | 6 |  | SLCK cycles |
| $\mathrm{t}_{\mathrm{C}}$ | Conversion period |  |  | 10 |  | SLCK cycles |
| $t_{\text {su1 }}$ | FS setup time to SCLK falling edge in DSP mode |  | 10 |  |  | ns |
| th1 | FS hold time to SCLK falling edge in DSP mode |  | 4 |  |  | ns |
| $\mathrm{t}_{\text {su2 }}$ | FS setup time to $\overline{\mathrm{CS}}$ falling edge in DSP mode |  | 6 |  |  | ns |
| th2 | FS hold time to $\overline{C S}$ falling edge in DSP mode |  | 9 |  |  | ns |
| $t_{d 1}$ | Output delay after SCLK rising edge in DSP mode |  |  | 15 | 25 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{L}) 1$ | FS falling edge to next SCLK falling edge in DSP mode |  | 6 |  |  | ns |
| $t_{L} d(L)_{2}$ | SCLK rising edge after $\overline{\mathrm{CS}}$ falling edge in $\mu \mathrm{C}$ mode |  | 4 |  |  | ns |
| $t_{\text {d } 2}$ | Output delay after SCLK rising edge in $\mu \mathrm{C}$ mode |  |  | 15 | 25 | ns |

Specifications subject to change without notice.

PARAMETER MEASUREMENT INFORMATION


Figure 1. DSP Mode Timing Diagrams


Figure 2. $\mu \mathrm{C}$ Mode Timing Diagrams

## definitions of specifications and terminology

## integral nonlinearity

Integral nonlinearity refers to the deviation of each individual code from a line drawn from zero through full scale. The point used as zero occurs $1 / 2$ LSB before the first code transition. The full scale point is defined as level $1 / 2$ LSB beyond the last code transition. The deviation is measured from the center of each particular code to the true straight line between these two points.

## differential nonlinearity

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. A differential nonlinearity error of less than $\pm 1$ LSB ensures no missing codes.

## zero offset

The first code transistion should ideally occur at an analog value $1 / 2$ LSB above $V_{\text {REF }}$-. The zero offset error is defined as the error between the ideal first transistion point and the actual first transistion. This error efectively shifts left or right an ADC transfer function

## gain error

The first code transition should occur at an analog value $1 / 2$ LSB above negative full scale. The last transition should occur at an analog value $11 / 2$ LSB below the nominal full scale. Gain error is the deviation of the actual difference between first and last code transitions and the ideal difference between first and last code transitions.

## signal-to-noise ratio + distortion (SINAD)

SINAD is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for SINAD is expressed in decibels.

## effective number of bits (ENOB)

For a sine wave, SINAD can be expressed in terms of the number of bits. Using the following formula,

$$
N=(S I N A D-1.76) / 6.02
$$

it is possible to get a measure of performance expressed as N , the effective number of bits. Thus, effective number of bits for a device for sine wave inputs at a given input frequency can be calculated directly from its measured SINAD.

## total harmonic distortion (THD)

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured input signal and is expressed as a percentage or in decibels.

## spurious free dynamic range (SFDR)

SFDR is the difference in dB between the rms amplitude of the input signal and the largest peak spurious signal.

## APPLICATION INFORMATION

The TLV1572 is a 600ns, 10-bit analog-to-digital converter with the throughput up to 1.25 MSPS at 5 V and up to 625 KSPS at 3 V respectively. To run at its fastest conversion rate, it must be clocked at 20 MHz at 5 V or 10 MHz at 3V. The TLV1572 can be easily interfaced to microcontrollers, ASICs, DSPs, or shift registers. Its serial interface is designed to be fully compatible with Serial Peripheral Interface(SPI) and the TMS320 DSP serial ports. It requires no hardware to interface between the TLV1572 and the microcontrollers ( $\mu \mathrm{Cs}$ ) with the SPI serial port or the TMS320 DSPs. However, the speed will be limited by the SCLK rate of the $\mu$ C or the DSP.

The TLV1572 interfaces to the DSPs over four lines: $\overline{\mathrm{CS}}$, SCLK, DO, and FS, and interfaces to $\mu \mathrm{Cs}$ over three lines: $\overline{C S}$, SCLK, and DO. The FS input should be pulled high in $\mu \mathrm{C}$ mode. The chip is in tristate and powerdown mode when the $\overline{\mathrm{CS}}$ is high. After the $\overline{\mathrm{CS}}$ falls, the TLV1572 checks the FS input at the $\overline{\mathrm{CS}}$ 's falling edge to determine the operation mode. If the FS is low, the DSP mode is set, else the $\mu \mathrm{C}$ mode is set.

## Interfacing TLV1572 to TMS320 DSPs

The TLV1572 is compatible with Texas Instruments TMS320 DSP serial ports. Figures 3 and 4 show the pin connections to interface the TLV1572 to the TMS320 DSPs.

a) DSP Serial Port Operating in Burst Mode

b) FS Externally Generated

Figure 3. DSP to TLV1570 Interface


Figure 4. Typical Timing Diagram for DSP Application
In the DSP mode, the FS input should be low when the $\overline{\mathrm{CS}}$ goes low. There is a hold time before FS input can go high after the $\overline{\mathrm{CS}}$ 's falling edge to ensure proper mode latching. With the $\overline{\mathrm{CS}}$ going low, the DO comes out of tristate but the chip is still in powerdown until the FS (Frame Sync signal from DSP) comes.
The TLV1572 checks for the FS at the falling edges of SCLK. Once the FS is detected high, the sampling of input is started. As soon as the FS goes low, the chip starts shifting the data out on the DO line. After six null bits, the A/D conversion data becomes available on the SCLK rising edges and is latched by DSP on the falling edges. Figure 5 shows the DSP mode timing diagram.

## APPLICATION INFORMATION

## Interfacing TLV1572 to TMS320 DSPs(continued)

The TLV1572 goes into auto-powerdown after the LSB is shifted out. The next FS pulls it out of auto-powerdown as shown in Fig. 6. If the FS comes on the 16th bit, next conversion cycle starts from next rising edge of the SCLK allowing back to back conversions as shown in Figure 7. An FS in the middle of a conversion cycle resets the chip and starts a new conversion cycle. Therefore variable-bit transfer is supported if the FS appears earlier. The $\overline{\mathrm{CS}}$ can be pulled high asynchronously to put chip into tristate and powerdown. The $\overline{\mathrm{CS}}$ can also be pulled low asynchronously to start checking for the FS on the falling edges of clock.


Figure 5. DSP Application Timing (Intermittent Conversion)


Figure 6. DSP Application Timing (Continuous Conversion)

## key points

1. When $\overline{\mathrm{CS}}$ goes low, if FS is low, it is DSP mode. FS is sampled twice by $\overline{\mathrm{CS}}$ falling edge and again by internally delayed $\overline{\mathrm{CS}}$ falling edge. Even if a glitch appears and one latch latches 1 and another latches 0 , chip goes into DSP mode ( $\mu \mathrm{C}$ mode requires both latches to latch 1 ). There is a hold time before FS can go high again after $\overline{\mathrm{CS}}$ falling edge to ensure proper mode latching as detailed above. With $\overline{\mathrm{CS}}$ going low, DO is in tristate and the chip is in powerdown until FS rising edge.
2. 1572 checks for FS at every falling edge of SCLK. If FS is detected high, chip goes into reset. When FS goes low, 1572 waits for DSP to latch the first bit 0.
3. Sampling occurs from first falling edge of SCLK after FS going low till the rising edge when 6th bit 0 is given out. There after decisions are taken on rising edges and data is given out on rising edges a bit delayed. DSP samples on falling edge of SCLK. Data is padded with 6 leading zeros.

## APPLICATION INFORMATION

## key points (continued)

4. Note that chip goes into autopowerdown on the 17 th falling edge of SCLK (just after LSB). FS rising edge pulls it out of autopowerdown. If FS comes on the 16th bit itself, next conversion cycle starts from next rising edge allowing back to back conversions. An FS in the middle of a conversion cycle starts a new conversion cycle. Thus variable-bit transfer is supported if FS appears earlier.
5. DO goes into tristate on the 17th rising edge and comes out on FS rising edge.
6. $\overline{\mathrm{CS}}$ can be pulled high asynchronously to put chip into tristate and powerdown. $\overline{\mathrm{CS}}$ may also be pulled low asynchronously to start checking for FS on falling edges of clock
For applications where the analog input must be sampled at a precise instant in time, the data conversion can be initiated by an external conversion start pulse which is completely asynchronous to the SCLK as shown in Figure 4. When a conversion start pulse is received, the pulse is used as a Frame Sync (FS) signal to initiate the data conversion and transfer. The corresponding timing diagram is shown in Figure 6.

## Interfacing TLV1572 to SPI/QSPI compatible microcontrollers $(\mu \mathbf{C s})$

The TLV1572 is compatible with SPI and QSPI serial interface standards (Note: the TLV1572 supports the following SPI clock options: CLOCK_POLARITY=0, i.e. SCLK idles low, and CLOCK_PHASE = 1). Figure 8 shows the pin connections to interface the TLV1572 to the SPI/QSPI compatible microcontrollers.


Figure 7. $\mu \mathrm{C}$ to TLV1572 Interface


Figure 8. Typical Timing Diagram for $\mu \mathrm{C}$ Application
To use the TLV1572 in a non-DSP application, the FS input should be pulled high as shown in Figure 8.
A total of 16 clocks are normally supplied for each conversion. If $\mu \mathrm{C}$ cannot take in 16 bits at a time, it may take 8 bits with 8 clocks and next 8 bits with another 8 clocks. The $\overline{\mathrm{CS}}$ should be kept low throughout the conversion. The delay between these two 8 -clock periods should not be longer than $100 \mu \mathrm{~s}$.

## APPLICATION INFORMATION

## Interfacing TLV1572 to SPI/QSPI compatible microcontrollers( $\mu \mathrm{Cs}$ )(continued)

Unlike the DSP mode in which the conversion is initiated by the FS input signal from the DSP, the conversion is initiated by the incoming SCLK after the $\overline{\mathrm{CS}}$ falls. The sampling of input is started on the first rising edge of the SCLK after the $\overline{C S}$ goes down. After six null bits, the A/D conversion data becomes available on the SCLK rising edges and is latched by $\mu \mathrm{C}$ on the falling edges. The $\overline{\mathrm{CS}}$ can be pulled high during the conversion before the LSB is shifted out to use the chip as a lower resolution ADC. Figure 9 shows the $\mu \mathrm{C}$ mode timing diagram.
The chip goes into autopowerdown after the LSB is shifted out and is brought out of the powerdown by next clock's rising edge as shown in Figure 10.


Figure 9. $\mu \mathrm{C}$ Application

## key points

1. When $\overline{\mathrm{CS}}$ goes low, if FS is high, it is $\mu \mathrm{C}(\{Q\} S P I)$ mode. Thus, $F S$ should be tied to VDD. FS is latched twice, on $\overline{\mathrm{CS}}$ falling edge and again on internally delayed $\overline{\mathrm{CS}}$ falling edge. Only if both latches latch 1 , the $\mu \mathrm{C}$ mode is set else DSP mode is set. Only polarity $=0$ is supported i.e. SCLK idles low. Only clock_phase $=1$ is supported as shown in timing diagrams.
2. 16 clocks have to be supplied for each conversion. If $\mu \mathrm{C}$ cannot take in 16 bits at a time, it may take 8 bits with 8 clocks and next 8 bits with another 8 clocks keeping $\overline{\mathrm{CS}}$ low throughout the conversion. The delay between these two 8 -clock periods should not be higher than 100 ns .
3. Sampling starts on first falling edge of SCLK and ends on the edge when 6 th bit 0 is given out. Decisions are made on the rising edge and data is output on the same edge but a bit delayed to avoid noise.

## SERIAL ADC WITH AUTO-POWERDOWN

SLAS171-DECEMBER 1997
4. Chip goes into autopowerdown on the 16th clock's falling edge and is brought out of it by next $1 \mathrm{st}(17$ th) clock's rising edge.
5. If (Q)SP wants less than 16 -bit transfer, $\overline{\mathrm{CS}}$ must go high after each transfer. The falling edge of $\overline{\mathrm{CS}}$ will reset the 1572 for the next conversion. Thus one may do a 14-bit transfer to use the chip as an 8-bit A/D.
6. $\overline{\mathrm{CS}}$ going high puts chip in tristate and complete powerdown. $\overline{\mathrm{CS}}$ going low merely sets the mode and pulls DO out of tristate.

- 12-Bit-Resolution A/D Converter
- 10- $\mu \mathrm{s}$ Conversion Time Over Operating Temperature Range
- 11 Analog Input Channels
- 3 Built-In Self-Test Modes
- Inherent Sample and Hold Function
- Linearity Error . . . $\pm 1$ LSB Max
- On-Chip System Clock
- End-of-Conversion (EOC) Output
- Unipolar or Bipolar Output Operation (Signed Binary With Respect to Half of the Applied Referenced Voltage)
- Programmable MSB or LSB First
- Programmable Power Down
- Programmable Output Data Length
- CMOS Technology
(TOP VIEW)

|  |  |  |  |
| :---: | :---: | :---: | :---: |
| AINO | 1 | 20 | $\mathrm{V}_{\mathrm{Cc}}$ |
| AIN1 | 2 | 19 | $]$ EOC |
| AIN2 | 3 | 18 | $]$ I/O CLOCK |
| AIN3 | 4 | 17 | $]$ DATA INPUT |
| AIN4 | 5 | 16 | $]$ DATA OUT |
| AIN5 | 6 | 15 | $\overline{\mathrm{CS}}$ |
| AIN6 | 7 | 14 | REF+ |
| AIN7 | 8 | 13 | REF- |
| AIN8 | 9 | 12 | AIN10 |
| GND | 10 | 11 | Aln9 |

## description

The TLV2543C and TLV2543I are 12-bit, switched-capacitor, successive-approximation, analog-to-digital converters (ADCs). Each device has three control inputs [chip select ( $\overline{\mathrm{CS}}$ ), the input-output clock (I/O CLOCK), and the address input (DATA INPUT)] and is designed for communication with the serial port of a host processor or peripheral through a serial 3-state output. The device allows high-speed data transfers from the host.

In addition to the high-speed converter and versatile control capability, the device has an on-chip 14-channel multiplexer that can select any one of 11 inputs or any one of three internal self-test voltages. The sample-and-hold function is automatic. At the end of conversion, the end-of-conversion (EOC) output goes high to indicate that conversion is complete. The converter incorporated in the device features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating temperature range.

The TLV2543 is available in the DW, DB, and N packages. The TLV2543C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, and the TLV2543I is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA | PACKAGE |  |  |
| :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE |  | PLASTIC DIP |
|  | DW $\dagger$ | DBt | N |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV2543CDW | TLV2543CDB | TLV2543CN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV2543IDW | - | TLV2543IN |

† Available in tape and reel and ordered as the TLV2543CDWR, TLV2543CDBLE, or TLV2543IDWR.

## 12-BIT ANALOG-TO-DIGITAL CONVERTERS

WITH SERIAL CONTROL AND 11 ANALOG INPUTS
SLAS096B - MARCH 1995 - REVISED OCTOBER 1995
functional block diagram


Terminal Functions

| TERMIN NAME |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| AINO - AIN10 | $\begin{gathered} 1-9 \\ 11,12 \end{gathered}$ | 1 | Analog input. These 11 analog-signal inputs are internally multiplexed. The driving source impedance should be less than or equal to $50 \Omega$ for $4.1-\mathrm{MHz} \mathrm{I/O} \mathrm{CLOCK} \mathrm{operation} \mathrm{and} \mathrm{capable} \mathrm{of} \mathrm{slewing} \mathrm{the} \mathrm{analog} \mathrm{input}$ voltage into a capacitance of 60 pF . |
| $\overline{\mathrm{CS}}$ | 15 | 1 | Chip select. A high-to-low transition on $\overline{\mathrm{CS}}$ resets the internal counters and controls and enables DATA OUT, DATA INPUT, and I/O CLOCK. A low-to-high transition disables DATA INPUT and I/O CLOCK within a setup time. |
| DATA INPUT | 17 | 1 | Serial-data input. A 4-bit serial address selects the desired analog input or test voltage to be converted. The serial data is presented with the MSB first and is shifted in on the first four rising edges of I/O CLOCK. After the four address bits are read into the address register, I/O CLOCK clocks the remaining bits in order. |
| DATA OUT | 16 | 0 | Serial data output. This is the 3 -state serial output for the A/D conversion result. DATA OUT is in the high-impedance state when $\overline{\mathrm{CS}}$ is high and active when $\overline{\mathrm{CS}}$ is low. With a valid $\overline{\mathrm{CS}}$, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB/LSB value of the previous conversion result. The next falling edge of I/O CLOCK drives DATA OUT to the logic level corresponding to the next MSB/LSB, and the remaining bits are shifted out in order. |
| EOC | 19 | 0 | End of conversion. EOC goes from a high to a low logic level after the falling edge of the last I/O CLOCK and remains low until the conversion is complete and data are ready for transfer. |
| GND | 10 |  | Ground. This is the ground return terminal for the internal circuitry. Unless otherwise noted, all voltage measurements are with respect to GND. |
| I/O CLOCK | 18 | 1 | Input/output clock. I/O CLOCK receives the serial input and performs the following four functions: <br> 1. It clocks the eight input data bits into the input data register on the first eight rising edges of I/O CLOCK with the multiplexer address available after the fourth rising edge. <br> 2. On the fourth falling edge of I/O CLOCK, the analog input voltage on the selected multiplexer input begins charging the capacitor array and continues to do so until the last falling edge of l/O CLOCK. <br> 3. It shifts the 11 remaining bits of the previous conversion data out on DATA OUT. Data changes on the falling edge of I/O CLOCK. <br> 4. It transfers control of the conversion to the internal state controller on the falling edge of the last I/O CLOCK. |
| REF + | 14 | 1 | Reference + . The upper reference voltage value (nominally $\mathrm{V}_{\mathrm{CC}}$ ) is applied to REF+. The maximum input voltage range is determined by the difference between the voltage applied to this terminal and the voltage applied to the REF-terminal. |
| REF- | 13 | 1 | Reference - The lower reference voltage value (nominally ground) is applied to REF-. |
| $\mathrm{V}_{\mathrm{CC}}$ | 20 |  | Positive supply voltage. |

## detailed description

Initially, with chip select ( $\overline{\mathrm{CS}}$ ) high, I/O CLOCK and DATA INPUT are disabled and DATA OUT is in the high-impedance state. $\overline{C S}$, going low, begins the conversion sequence by enabling I/O CLOCK and DATA INPUT and removes DATA OUT from the high-impedance state.

The input data is an 8 -bit data stream consisting of a 4 -bit analog channel address (D7-D4), a 2 -bit data length select (D3-D2), an output MSB or LSB first bit (D1), and a unipolar or bipolar output select bit (D0) that are applied to DATA INPUT. The I/O CLOCK sequence applied to the I/O CLOCK terminal transfers this data to the input data register.
During this transfer, the I/O CLOCK sequence also shifts the previous conversion result from the output data register to DATA OUT. I/O CLOCK receives the input sequence of 8,12 , or 16 clocks long depending on the data-length selection in the input data register. Sampling of the analog input begins on the fourth falling edge of the input I/O CLOCK sequence and is held after the last falling edge of the I/O CLOCK sequence. The last falling edge of the I/O CLOCK sequence also takes EOC low and begins the conversion.

## 12-BIT ANALOG-TO-DIGITAL CONVERTERS

## WITH SERIAL CONTROL AND 11 ANALOG INPUTS

SLAS096B - MARCH 1995 - REVISED OCTOBER 1995

## converter operation

The operation of the converter is organized as a succession of two distinct cycles: 1) the I/O cycle, and 2) the actual conversion cycle. The I/O cycle is defined by the externally provided I/O CLOCK and lasts 8, 12, or 16 clock periods depending on the selected output data length.

1. I/O cycle

During the I/O cycle, two operations take place simultaneously.
a. An 8-bit data stream consisting of address and control information is provided to DATA INPUT. This data is shifted into the device on the rising edge of the first eight I/O CLOCKs. DATA INPUT is ignored after the first eight clocks during 12- or 16 -clock I/O transfers.
b. The data output with a length of 8,12 , or 16 bits is provided serially on DATA OUT. When $\overline{\mathrm{CS}}$ is held low, the first output data bit occurs on the rising edge of EOC. When $\overline{C S}$ is negated between conversions, the first output data bit occurs on the falling edge of $\overline{C S}$. This data is the result of the previous conversion period, and after the first output data bit each succeeding bit is clocked out on the falling edge of each succeeding I/O CLOCK.
2. Conversion cycle

The conversion cycle is transparent to the user, and it is controlled by an internal clock synchronized to the I/O CLOCK. During the conversion period, the device performs a successive-approximation conversion on the analog input voltage. The EOC output goes low at the start of the conversion cycle and goes high when conversion is complete and the output data register is latched. A conversion cycle is started only after the I/O cycle is completed, which minimizes the influence of external digital noise on the accuracy of the conversion.

## power up and initialization

After power up, $\overline{\mathrm{CS}}$ must be taken from high to low to begin an I/O cycle. EOC is initially high, and the input data register is set to all zeros. The contents of the output data register are random, and the first conversion result should be ignored. To initialize during operation, $\overline{\mathrm{CS}}$ is taken high and returned low to begin the next I/O cycle. The first conversion after the device has returned from the power-down state may not read accurately due to internal device settling.

## operational terminology

| Previous (N-1) conversion cycle | The conversion cycle prior to the current I/O cycle. |
| :--- | :--- |
| Current (N) I/O cycle | The entire I/O CLOCK sequence that transfers address and control data into the data register and clocks <br> the digital result from the previous conversion cycle from DATA OUT. The last falling edge of the clock in <br> the I/O CLOCK sequence signifies the end of the current I/O cycle. |
| Current ( N ) conversion cycle | Immediately after the current $\mathrm{I} / \mathrm{O}$ cycle, the current conversion cycle starts. When the current conversion <br> cycle is complete, the current conversion result is loaded into the output register. |
| Current $(\mathrm{N})$ conversion result | The result of the current conversion cycle that is serially shifted out during the next I/O cycle. |
| Next $(\mathrm{N}+1) \mathrm{I} / \mathrm{O}$ cycle | The I/O cycle after the current conversion cycle. |

Example: In the 12-bit mode, the result of the current conversion cycle is a 12-bit serial-data stream clocked out during the next I/O cycle. The current I/O cycle must be exactly 12 bits long to maintain synchronization, even when this corrupts the output data from the previous conversion. The current conversion begins immediately after the twelfth falling edge of the current I/O cycle.

## data input

The data input is internally connected to an 8 -bit serial-input address and control register. The register defines the operation of the converter and the output data length. The host provides the data word with the MSB first. Each data bit is clocked in on the rising edge of the I/O CLOCK sequence (see Table 1 for the data register format).

## data input (continued)

Table 1. Input-Register Format

| FUNCTION SELECT | INPUT DATA BYTE |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADDRESS BITS |  |  |  | L1 | LO | LSBF | BIP |
|  | $\begin{gathered} \text { D7 } \\ \text { (MSB) } \end{gathered}$ | D6 | D5 | D4 | D3 | D2 | D1 | $\begin{gathered} \mathrm{DO} \\ \text { (LSB) } \end{gathered}$ |
| Select input channel |  |  |  |  |  |  |  |  |
| AINO | 0 | 0 | 0 | 0 |  |  |  |  |
| AlN1 | 0 | 0 | 0 | 1 |  |  |  |  |
| AIN2 | 0 | 0 | 1 | 0 |  |  |  |  |
| Aln3 | 0 | 0 | 1 | 1 |  |  |  |  |
| AIN4 | 0 | 1 | 0 | 0 |  |  |  |  |
| AIN5 | 0 | 1 | 0 | 1 |  |  |  |  |
| AIN6 |  | 1 | 1 | 0 |  |  |  |  |
| AIN7 |  | 1 | 1 | 1 |  |  |  |  |
| AIN8 | 1 | 0 | 0 | 0 |  |  |  |  |
| AlN9 | 1 | 0 | 0 | 1 |  |  |  |  |
| AIN10 |  | 0 | 1 | 0 |  |  |  |  |
| Select test voltage |  |  |  |  |  |  |  |  |
| ( $\left.\mathrm{V}_{\text {ref }+}-\mathrm{V}_{\text {ref }-}\right) / 2$ |  | 0 | 1 | 1 |  |  |  |  |
| $\mathrm{V}_{\text {ref }-}$ |  | 1 | 0 | 0 |  |  |  |  |
| Vref + |  | 1 | 0 | 1 |  |  |  |  |
| Software power down |  | 1 | 1 | 0 |  |  |  |  |
| Output data length |  |  |  |  |  |  |  |  |
| 8 bits |  |  |  |  | 0 | 1 |  |  |
| 12 bits |  |  |  |  | X | 0 |  |  |
| 16 bits |  |  |  |  | 1 | 1 |  |  |
| Output data format |  |  |  |  |  |  |  |  |
| MSB first |  |  |  |  |  |  | 0 |  |
| LSB first $\longrightarrow 1$ |  |  |  |  |  |  |  |  |
| Unipolar (binary) |  |  |  |  |  |  |  | 0 |
| Bipolar (BIP, 2s complement) |  |  |  |  |  |  |  | 1 |

## data input address bits

The four MSBs (D7 - D4) of the data register address one of the 11 input channels, a reference-test voltage, or the power-down mode. The address bits affect the current conversion, which is the conversion that immediately follows the current $\mathrm{I} / \mathrm{O}$ cycle. The reference voltage is nominally equal to $\mathrm{V}_{\text {ref }}-\mathrm{V}_{\text {ref }}$.

## data output length

The next two bits (D3 and D2) of the data register select the output data length. The data-length selection is valid for the current I/O cycle (the cycle in which the data is read). The data-length selection, which is valid for the current I/O cycle, allows device start-up without losing I/O synchronization. A data length of 8,12 , or 16 bits can be selected. Since the converter has 12 -bit resolution, a data length of 12 bits is suggested.
With D3 and D2 set to 00 or 10, the device is in the 12-bit data-length mode and the result of the current conversion is output as a 12 -bit serial-data stream during the next $1 / \mathrm{O}$ cycle. The current I/O cycle must be exactly 12 bits long for proper synchronization, even when this means corrupting the output data from a previous conversion. The current conversion is started immediately after the twelfth falling edge of the current I/O cycle.
With bits D3 and D2 set to 11, the 16-bit data-length mode is selected, which allows convenient communication with 16 -bit serial interfaces. In the 16 -bit mode, the result of the current conversion is output as a 16 -bit serial-data stream during the next I/O cycle with the four LSBs always set to 0 (pad bits). The current I/O cycle must be exactly 16 bits long to maintain synchronization even when this means corrupting the output data from the previous conversion. The current conversion is started immediately after the sixteenth falling edge of the current l/O cycle.

## data output length (continued)

With bits D3 and D2 set to 01, the 8-bit data-length mode is selected, which allows fast communication with 8 -bit serial interfaces. In the 8 -bit mode, the result of the current conversion is output as an 8 -bit serial-data stream during the next I/O cycle. The current I/O cycle must be exactly 8 bits long to maintain synchronization, even when this means corrupting the output data from the previous conversion. The four LSBs of the conversion result are truncated and discarded. The current conversion is immediately started after the eighth falling edge of the current I/O cycle.
Since D3 and D2 take effect on the current I/O cycle when the data length is programmed, there can be a conflict with the previous cycle when the data-word length is changed from one cycle to the next. This may occur when the data format is selected to be least significant bit first, since at the time the data length change becomes effective (six rising edges of I/O CLOCK), the previous conversion result has already started shifting out.

In actual operation, when different data lengths are required within an application and the data length is changed between two conversions, no more than one conversion result can be corrupted and only when it is shifted out in LSB first format.

## sampling period

During the sampling period, one of the analog inputs is internally connected to the capacitor array of the converter to store the analog input signal. The converter starts sampling the selected input immediately after the four address bits have been clocked into the input data register. Sampling starts on the fourth falling edge of I/O CLOCK. The converter remains in the sampling mode until the eighth, twelfth, or sixteenth falling edge of the I/O CLOCK depending on the data-length selection. After the EOC delay time from the last I/O CLOCK falling edge, the EOC output goes low indicating that the sampling period is over and the conversion period has begun. After EOC goes low, the analog input can be changed without affecting the conversion result. Since the delay from the falling edge of the last I/O CLOCK to EOC low is fixed, time-varying analog input signals can be digitized at a fixed rate without introducing systematic harmonic distortion or noise due to timing uncertainty.
After the 8-bit data stream has been clocked in, DATA INPUT should be held at a fixed digital level until EOC goes high (indicating that the conversion is complete) to maximize the sampling accuracy and minimize the influence of external digital noise.

## data register, LSB first

D1 in the input data register (LSB first) controls the direction of the output binary data transfer. When D1 is set to 0 , the conversion result shifts out MSB first. When set to 1 , the data shifts out LSB first. Selection of MSB first or LSB first always affects the next I/O cycle and not the current I/O cycle. When changing from one data direction to another, the current I/O cycle is never disrupted.

## data register, bipolar format

DO in the input data register controls the binary data format used to represent the conversion result. When D0 is set to 0 , the conversion result is represented as unipolar (unsigned binary) data. Nominally, the conversion result of an input voltage equal to $\mathrm{V}_{\text {ref- }}$ is a code of all zeros ( $000 \ldots 0$ ), the conversion result of an input voltage equal to $\mathrm{V}_{\text {ref }}$ is a code of all ones ( $111 \ldots 1$ ), and the conversion result of $\left(\mathrm{V}_{\text {ref }+}+\mathrm{V}_{\text {ref }}\right) / 2$ is a code of a one followed by zeros ( $100 \ldots 0$ ).
When DO is set to 1 , the conversion result is represented as bipolar data (signed binary). Nominally, conversion of an input voltage equal to $\mathrm{V}_{\text {ref- }}$ is a code of a 1 followed by zeros ( $100 \ldots 0$ ), conversion of an input voltage equal to $\mathrm{V}_{\text {ref }+}$ is a code of a 0 followed by all ones ( $011 \ldots 1$ ), and the conversion of $\left(\mathrm{V}_{\text {ref }+}+\mathrm{V}_{\text {ref- }-}\right) / 2$ is a code of all zeros ( $000 \ldots 0$ ). The MSB is interpreted as the sign bit. The bipolar data format is related to the unipolar format in that the MSBs are always each other's complement.
Selection of the unipolar or bipolar format always affects the current conversion cycle, and the result is output during the next I/O cycle. When changing between unipolar and bipolar formats, the data output during the current I/O cycle is not affected.

## EOC output

The EOC signal indicates the beginning and the end of conversion. In the reset state, EOC is always high. During the sampling period (beginning after the fourth falling edge of the I/O CLOCK sequence), EOC remains high until the internal sampling switch of the converter is safely opened. The opening of the sampling switch occurs after the eighth, twelth, or sixteenth I/O CLOCK falling edge, depending on the data-length selection in the input data register. After the EOC signal goes low, the analog input signal can be changed without affecting the conversion result.

The EOC signal goes high again after the conversion completes and the conversion result is latched into the output data register. The rising edge of EOC returns the converter to a reset state and a new $1 / \mathrm{O}$ cycle begins. On the rising edge of EOC, the first bit of the current conversion result is on DATA OUT when $\overline{\mathrm{CS}}$ is low. When $\overline{\mathrm{CS}}$ is negated between conversions, the first bit of the current conversion result occurs at DATA OUT on the falling edge of $\overline{C S}$.

## data format and pad bits

D3 and D2 of the input data register determine the number of significant bits in the digital output that represent the conversion result. The LSB-first bit determines the direction of the data transfer while the BIP bit determines the arithmetic conversion. The numerical data is always justified toward the MSB in any output format.
The internal conversion result is always 12 bits long. When an 8 -bit data transfer is selected, the four LSBs of the internal result are discarded to provide a faster one-byte transfer. When a 12 -bit transfer is used, all bits are transferred. When a 16 -bit transfer is used, four LSB pad bits are always appended to the internal conversion result. In the LSB-first mode, four leading zeros are output. In the MSB-first mode, the last four bits output are zeros.
When $\overline{\mathrm{CS}}$ is held low continuously, the first data bit of the just completed conversion occurs on DATA OUT on the rising edge of EOC. When a new conversion is started after the last falling edge of I/O CLOCK, EOC goes low and the serial output is forced to a logic zero until EOC goes high again.
When $\overline{\mathrm{CS}}$ is negated between conversions, the first data bit occurs on DATA OUT on the falling edge of $\overline{\mathrm{CS}}$. On each subsequent falling edge of I/O CLOCK after the first data bit appears, the data is changed to the next bit in the serial conversion result until the required number of bits has been output.

## chip-select input ( $\overline{\mathrm{CS}}$ )

The chip-select input ( $\overline{\mathrm{CS}}$ ) enables and disables the device. During normal operation, $\overline{\mathrm{CS}}$ should be low. Although the use of $\overline{C S}$ is not necessary to synchronize a data transfer, it can be brought high between conversions to coordinate the data transfer of several devices sharing the same bus.
When $\overline{\mathrm{CS}}$ is brought high, the serial-data output is immediately brought to the high-impedance state, releasing its output data line to other devices that may share it. After an internally generated debounce time, the I/O CLOCK is inhibited, thus preventing any further change in the internal state.
When $\overline{\mathrm{CS}}$ is subsequently brought low again, the device is reset. $\overline{\mathrm{CS}}$ must be held low for an internal debounce time before the reset operation takes effect. After $\overline{\mathrm{CS}}$ is debounced low, l/O CLOCK must remain inactive (low) for a minimum time before a new I/O cycle can start.
$\overline{\mathrm{CS}}$ can be used to interrupt any ongoing data transfer or any ongoing conversion. When $\overline{\mathrm{CS}}$ is debounced low long enough before the end of the current conversion cycle, the previous conversion result is saved in the internal output buffer and then shifted out during the next $1 / O$ cycle.

POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

## power-down features

When a binary address of 1110 is clocked into the input data register during the first four I/O CLOCK cycles, the power-down mode is selected. Power down is activated on the falling edge of the fourth I/O CLOCK pulse.
During power down, all internal circuitry is put in a low-current standby mode. No conversions are performed, and the internal output buffer keeps the previous conversion cycle data results, provided that all digital inputs are held above $\mathrm{V}_{\mathrm{CC}}-0.3 \mathrm{~V}$ or below 0.3 V . The I/O logic remains active so the current I/O cycle must be completed even when the power-down mode is selected. Upon power-on reset and before the first $1 / \mathrm{O}$ cycle, the converter normally begins in the power-down mode. The device remains in the power-down mode until a valid (other than 1110) input address clocks in. Upon completion of that I/O cycle, a normal conversion is performed with the results being shifted out during the next I/O cycle.

## analog input, test, and power-down mode

The 11 analog inputs, three internal voltages, and power-down mode are selected by the input multiplexer according to the input addresses shown in Tables 2, 3, and 4. The input multiplexer is a break-before-make type to reduce input-to-input noise rejection resulting from channel switching. Sampling of the analog input starts on the falling edge of the fourth I/O CLOCK and continues for the remaining I/O CLOCK pulses. The sample is held on the falling edge of the last $/ / O$ CLOCK pulse. The three internal test inputs are applied to the multiplexer, sampled, and converted in the same manner as the external analog inputs. The first conversion after the device has returned from the power-down state may not read accurately due to internal device settling.

Table 2. Analog-Channel-Select Address

| ANALOG INPUT <br> SELECTED | VALUE SHIFTED INTO <br> DATA INPUT |  |
| :---: | :---: | :---: |
|  | BINARY | HEX |
| AIN0 | 0000 | 0 |
| AIN1 | 0001 | 1 |
| AIN2 | 0010 | 2 |
| AIN3 | 0011 | 3 |
| AIN4 | 0100 | 4 |
| AIN5 | 0101 | 5 |
| AIN6 | 0110 | 6 |
| AIN7 | 0111 | 7 |
| AIN8 | 1000 | 8 |
| AIN9 | 1001 | 9 |
| AIN10 | 1010 | A |

Table 3. Test-Mode-Select Address

| INTERNAL <br> SELF-TEST <br> VOLTAGE <br> SELECTED | VALUE SHIFTED INTO <br> DATA INPUT |  | UNIPOLAR OUTPUT <br> RESULT (HEX) |
| :---: | :---: | :---: | :---: |
|  | BINARY | HEX |  |
| $\frac{V_{\text {ref }+}-V_{\text {ref }-}}{2}$ | 1011 | B | 200 |
| $\mathrm{~V}_{\text {ref- }}$ | 1100 | C | 000 |
| $\mathrm{~V}_{\text {ref }+}$ | 1101 | D | $3 F F$ |

$\dagger \mathrm{V}_{\text {ref }+}$ is the voltage applied to REF + , and $\mathrm{V}_{\text {ref }}$ is the voltage applied to REF-.
\# The output results shown are the ideal values and may vary with the reference stability and with internal offsets.
analog input, test, and power-down mode (continued)
Table 4. Power-Down-Select Address

| INPUT COMMAND | VALUE SHIFTED INTO <br> DATA INPUT |  | RESULT |
| :---: | :---: | :---: | :---: |
|  | BINARY | HEX |  |
| Power down | 1110 | E | $\mathrm{I} \mathrm{CC} \leq 25 \mu \mathrm{~A}$ |

## converter and analog input

The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the $\mathrm{S}_{\mathrm{C}}$ switch and all $\mathrm{S}_{\mathrm{T}}$ switches simultaneously. This action charges all the capacitors to the input voltage.
In the next phase of the conversion process, all $\mathrm{S}_{\mathrm{T}}$ and $\mathrm{S}_{\mathrm{C}}$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF-) voltage. In the switching sequence, 12 capacitors are examined separately until all 12 bits are identified and the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight $=4096$ ). Node 4096 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF-. When the voltage at the summing node is greater than the trip point of the threshold detector (approximately one-half $\mathrm{V}_{\mathrm{CC}}$ ), a bit 0 is placed in the output register and the 4096 -weight capacitor is switched to REF-. When the voltage at the summing node is less than the trip point of the threshold detector, a bit 1 is placed in the register and the 4096-weight capacitor remains connected to REF + through the remainder of the successive-approximation process. The process is repeated for the 2048 -weight capacitor, the 1024 -weight capacitor, and so forth down the line until all bits are determined. With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to determine the bits from MSB to LSB.


Figure 1. Simplified Model of the Successive-Approximation System

## 12-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLAS096B - MARCH 1995 - REVISED OCTOBER 1995

## reference voltage inputs

There are two reference voltage inputs on the device, REF+ and REF-. The voltage values on these terminals establish the upper and lower limits of the analog input to produce a full-scale and zero-scale reading respectively. These voltages and the analog input should not exceed the positive supply or be lower than ground consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF+ terminal voltage and at zero when the input signal is equal to or lower than REFterminal voltage.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$


$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to the GND terminal with REF- and GND wired together (unless otherwise noted).

## recommended operating conditions

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ |  |  | 3 | 3.3 | 3.6 | V |
| Positive reference voltage, $\mathrm{V}_{\text {ref }+ \text { ( }}$ (ee |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ |  | V |
| Negative reference voltage, $\mathrm{V}_{\text {ref }}$ - |  |  |  | 0 |  | V |
| Differential reference voltage, $\mathrm{V}_{\text {ref }+}$ | (see Note 2 ) |  | 2.5 | $\mathrm{V}_{\text {CC }}$ | $\mathrm{V}_{\mathrm{CC}}+0.1$ | V |
| Analog input voltage (see Note 2) |  |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| High-level control input voltage, $\mathrm{V}_{1 \mathrm{H}}$ |  | $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 3.6 V | 2.1 |  |  | V |
| Low-level control input voltage, $\mathrm{V}_{\text {IL }}$ |  | $\mathrm{V}_{C C}=3 \mathrm{~V}$ to 3.6 V |  |  | 0.6 | V |
| Clock frequency at I/O CLOCK |  |  | 0 | 3 | 4.1 | MHz |
| Setup time, address bits at DATA IN | fore I/O CLO | CK $\uparrow$, $\mathrm{t}_{\text {su( }}(\mathrm{A})$ (see Figure 5) | 100 |  |  | ns |
| Hold time, address bits at DATA IN | r I/O CLOCK | ¢, th(A) (see Figure 5) | 0 |  |  | ns |
| Hold time, $\overline{\mathrm{CS}}$ low after last 1/O CLO | (CS) (see Fig | gure 6) | 0 |  |  | ns |
| Setup time, $\overline{\text { CS }}$ low before clocking | ddress bit, $\mathrm{t}_{\mathrm{S}}$ | Su(CS) (see Note 3 and Figure 6) | 1.425 |  |  | $\mu \mathrm{s}$ |
| Pulse duration, I/O CLOCK high, $t_{\text {w }}$ |  |  | 190 |  |  | ns |
| Pulse duration, l/O CLOCK low, ${ }_{\text {twL }}$ |  |  | 190 |  |  | ns |
| Transition time, I/O CLOCK, $\mathrm{t}_{\mathrm{t}}(/ / \mathrm{O})$ | e 4 and Figu | re 7) |  |  | 1 | $\mu \mathrm{s}$ |
| Transition time, DATA INPUT and $\overline{\text { C }}$ |  |  |  |  | 10 | $\mu \mathrm{s}$ |
| perating free-air temperature $\mathrm{T}_{\mathrm{A}}$ | TLV2543C |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Operaing free-air temperaure, $T_{\text {A }}$ | TLV25431 |  | -40 |  | 85 |  |

NOTES: 2. Analog input voltages greater than the voltage applied to REF+ convert as all ones (111111111111), while input voltages less than the voltage applied to REF-convert as all zeros ( 000000000000 ).
3. To minimize errors caused by noise at the $\overline{\mathrm{CS}}$ input, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time elapses.
4. This is the time required for the clock input signal to fall from $\mathrm{V}_{I H}$ min to $\mathrm{V}_{I L} \max$ or to rise from $\mathrm{V}_{\text {IL }}$ max to $\mathrm{V}_{\text {IH }}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $1 \mu$ s for remote data acquisition applications where the sensor and the A/D converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=3 \mathrm{~V}$ to 3.6 V (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | High-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$, | $\mathrm{I}_{\mathrm{OH}}=-0.2 \mathrm{~mA}$ | 2.4 |  |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V , | $\mathrm{I} \mathrm{OH}=-20 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{CC}}-0.1$ |  |  |
| V OL | Low-level output voltage |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$, | $\mathrm{I}_{\mathrm{OL}}=0.8 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V , | $\mathrm{l}^{\mathrm{OL}}=20 \mu \mathrm{~A}$ |  | 0.1 |  |  |
| IOZ | Off-state (high-impedance-state) output current |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$, | $\overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  | 1 | 2.5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0$, | $\overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  | 1 | -2.5 |  |
| IIH | High-level input current |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ |  |  | 1 | 2.5 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $\mathrm{V}_{1}=0$ |  |  | 1 | -2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current |  | $\overline{\mathrm{CS}}$ at 0 V |  |  | 1 | 2.5 | mA |
| $\mathrm{l} C \mathrm{C}(\mathrm{PD})$ | Power-down current |  | For all digital inputs,$0 \leq V_{1} \leq 0.3 \mathrm{~V} \text { or } V_{1} \geq V_{C C}-0.3 \mathrm{~V}$ |  |  | 4 | 25 | $\mu \mathrm{A}$ |
| $1 / \mathrm{kg}$ | Selected channel leakage current |  | Selected channel at $\mathrm{V}_{\mathrm{CC}}$. Unselected channel at 0 V |  |  |  | 1 | $\mu \mathrm{A}$ |
|  |  |  | Selected channel at | Unselected channel at $\mathrm{V}_{\mathrm{CC}}$ |  |  | -1 |  |
|  | Maximum static analog reference current into REF + |  | $\mathrm{V}_{\text {ref }+}=\mathrm{V}_{\mathrm{CC}}$, | $\mathrm{V}_{\text {ref }}=$ GND |  | 1 | 2.5 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{i}$ | Input capacitance | Analog inputs |  |  |  | 30 | 60 | pF |
|  |  | Control inputs |  |  |  | 5 | 15 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref }}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{I} / \mathrm{OCLOCK}$ frequency $=4.1 \mathrm{MHz}$, (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $E_{L}$ | Linearity error (see Note 6) | See Figure 2 |  |  | $\pm 1$ | LSB |
| ED | Differential linearity error | See Figure 2 |  |  | $\pm 1$ | LSB |
| EO | Offset error (see Note 7) | See Note 2 and Figure 2 |  |  | $\pm 1.5$ | LSB |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error (see Note 7) | See Note 2 and Figure 2 |  |  | $\pm 1$ | LSB |
| $\mathrm{E}_{T}$ | Total unadjusted error (see Note 8) |  |  |  | $\pm 1.75$ | LSB |
| Self-test output code (see Table 3 and Note 9) |  | DATA INPUT = 1011 | 2038 | 2048 | 2058 |  |
|  |  | DATA INPUT $=1100$ |  | 0 | 10 |  |
|  |  | DATA INPUT = 1101 | 4075 | 4095 |  |  |
| $\mathrm{t}_{\text {conv }}$ | Conversion time | See Figures 10-15 |  | 8 | 10 | $\mu \mathrm{s}$ |
| ${ }^{\text {c }}$ C | Total cycle time (access, sample, and conversion) | See Figures 10-15 and Note 10 |  |  | $\begin{gathered} 10+\text { total } \\ \text { I/O CLOCK } \\ \text { periods }+ \\ \mathrm{t}_{\mathrm{d}(\mathrm{I} / \mathrm{O}-\mathrm{EOC})} \end{gathered}$ | $\mu \mathrm{s}$ |
| tacq | Channel acquisition time (sample) | See Figures 10-15 and Note 10 | 4 |  | 12 | $\begin{aligned} & \text { 1/O } \\ & \text { CLOCK } \\ & \text { periods } \end{aligned}$ |
| $t_{V}$ | Valid time, DATA OUT remains valid after I/O CLOCK $\downarrow$ | See Figure 7 | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{I} / \mathrm{O}-\mathrm{DATA})$ | Delay time, I/O CLOCK $\downarrow$ to DATA OUT valid | See Figure 7 |  |  | 250 | ns |
| $\mathrm{t}_{\mathrm{d}(1 / O-E O C)}$ | Delay time, last I/O CLOCK $\downarrow$ to EOC $\downarrow$ | See Figure 8 |  | 1.5 | 2.2 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}(\text { (EOC-DATA) }}$ | Delay time, EOC $\uparrow$ to DATA OUT (MSB/LSB) | See Figure 9 |  |  | 200 | ns |
| tpZH, tPZL | Enable time, $\overline{\mathrm{CS}} \downarrow$ to DATA OUT (MSB/LSB driven) | See Figure 4 |  | 0.7 | 1.3 | $\mu \mathrm{s}$ |
| tphZ, tPLZ | Disable time, $\overline{C S} \uparrow$ to DATA OUT (high impedance) | See Figure 4 |  | 70 | 150 | ns |
| tr $(\mathrm{EOC})$ | Rise time, EOC | See Figure 9 |  | 15 | 50 | ns |
| $\left.\mathrm{tf}_{\text {( }} \mathrm{EOC}\right)$ | Fall time, EOC | See Figure 8 |  | 15 | 50 | ns |
| $t_{\text {r }}$ (bus) | Rise time, data bus | See Figure 7 |  | 15 | 50 | ns |
| $\mathrm{t}_{\mathrm{f} \text { (bus) }}$ | Fall time, data bus | See Figure 7 |  | 15 | 50 | ns |
| $t_{d}(1 / O-C S)$ | Delay time, last l/O CLOCK $\downarrow$ to $\overline{\mathrm{CS}} \downarrow$ to abort conversion (see Note 11) |  |  |  | 5 | $\mu \mathrm{s}$ |

$\dagger$ All typical values are at $T_{A}=25^{\circ} \mathrm{C}$.
NOTES: 2. Analog input voltages greater than that applied to REF + convert as all ones (111111111111), while input voltages less than that applied to REF - convert as all zeros ( 000000000000 ).
6. Linearity error is the maximum deviation from the best straight line through the $A / D$ transfer characteristics.
7. Gain error is the difference between the actual midstep value and the nominal midstep value in the transfer diagram at the specified gain point after the offset error has been adjusted to zero. Offset error is the difference between the actual midstep value and the nominal midstep value at the offset point.
8. Total unadjusted error comprises linearity, zero-scale, and full-scale errors.
9. Both the input address and the output codes are expressed in positive logic.
10. I/O CLOCK period $=1 /(1 / O$ CLOCK frequency) (see Figure 7).
11. Any transitions of $\overline{C S}$ are recognized as valid only when the level is maintained for a setup time. $\overline{\mathrm{CS}}$ must be taken low at $\leq 5 \mu \mathrm{~s}$ of the tenth I/O CLOCK falling edge to ensure that a conversion is aborted. Between $5 \mu \mathrm{~s}$ and $10 \mu \mathrm{~s}$, the result is uncertain as to whether the conversion is aborted or the conversion results are valid.

## PARAMETER MEASUREMENT INFORMATION



| LOCATION | DESCRIPTION | PART NUMBER |
| :---: | :---: | :---: |
| U1 | OP27 | - |
| C1 | $10-\mu \mathrm{F}$ 35-V tantalum capacitor | - |
| C2 | $0.1-\mu$ F ceramic NPO SMD capacitor | AVX 12105C104KA105 or equivalent |
| C3 | $470-\mathrm{pF}$ porcelain high-Q SMD capacitor | Johanson 201S420471JG4L or equivalent |

Figure 2. Analog Input Buffer to Analog Inputs AINO-AIN10


NOTE A: Equivalent load circuit of the Teradyne A580 tester for timing parameter measuremiont.

Figure 3. Timing Load Circuits


PARAMETER MEASUREMENT INFORMATION


Figure 6. $\overline{C S}$ and I/O CLOCK Voltage Waveforms $\dagger$
$\dagger$ To ensure full conversion accuracy, it is recommended that no input signal change occurs while a conversion is ongoing.


Figure 7. I/O CLOCK and DATA OUT Voltage Waveforms


Figure 8. I/O CLOCK and EOC Voltage Waveforms


Figure 9. EOC and DATA OUT Voltage Waveforms

PARAMETER MEASUREMENT INFORMATION


Figure 10. Timing for 12-Clock Transfer Using $\overline{\text { CS }}$ With MSB First


Figure 11. Timing for 12-Clock Transfer Not Using CS With MSB First
NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

PARAMETER MEASUREMENT INFORMATION


Figure 12. Timing for 8-Clock Transfer Using $\overline{\text { CS }}$ With MSB First


Figure 13. Timing for 8-Clock Transfer Not Using CS With MSB First
NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

## PARAMETER MEASUREMENT INFORMATION



Figure 14. Timing for 16-Clock Transfer Using $\overline{C S}$ With MSB First


Figure 15. Timing for 16-Clock Transfer Not Using $\overline{\text { CS }}$ With MSB First
NOTE A: To minimize errors caused by ncise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. Therefore, no attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

## APPLICATION INFORMATION



NOTES: A. This curve is based on the assumption that $V_{\text {ref }}$ and $V_{\text {ref- }}$ have been adjusted so that the voltage"at the transition from digital 0 to $1\left(V_{Z T}\right)$ is 0.0004 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is 3.2756 V . $1 \mathrm{LSB}=0.8 \mathrm{mV}$.
B. The full-scale value ( $V_{F S}$ ) is the step whose nominal midstep value has the highest absolute value. The zero-scale value $\left(V_{\mathrm{ZS}}\right)$ is the step whose nominal midstep value equals zero.

Figure 16. Ideal Conversion Characteristics


Figure 17. Serial Interface

## APPLICATIONS INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 18, the time required to charge the analog input capacitance from 0 to $\mathrm{V}_{\mathrm{S}}$ within $1 / 2$ LSB can be derived as follows:
The capacitance charging voltage is given by

$$
\begin{equation*}
V_{C}=V_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

where

$$
R_{t}=R_{s}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 8192\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 58192\right)=V_{S}\left(1-e^{\left.-t_{C} / R_{t} C_{i}\right)}\right. \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
t_{C}(1 / 2 L S B)=R_{t} \times C_{i} \times \ln (8192) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
t_{\mathrm{C}}(1 / 2 \mathrm{LSB})=\left(\mathrm{R}_{\mathrm{S}}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (8192) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$V_{1}=$ Input Voltage at AIN
$V_{S}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$r_{i}=$ Input Resistance
$\mathrm{C}_{\mathbf{i}}=$ Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 18. Equivalent Input Circuit Including the Driving Source

- 8-Bit Resolution

Linearity Error
$\pm 0.75$ LSB $\operatorname{Max}\left(25^{\circ} \mathrm{C}\right)$ $\pm 1$ LSB Max $\left(-20^{\circ} \mathrm{C}\right.$ to $75^{\circ} \mathrm{C}$ )
Differential Linearity Error
$\pm 0.5$ LSB $\left(25^{\circ} \mathrm{C}\right)$ $\pm 0.75$ LSB $\operatorname{Max}\left(-20^{\circ} \mathrm{C}\right.$ to $\left.75^{\circ} \mathrm{C}\right)$

- Maximum Conversion Rate 10 Mega-Samples per Second (MSPS) Min
- 3-V Single-Supply Operation
- Low Power Consumption . . . 40 mW Typ
- Low Voltage Replacement for CXD1175


## Applications

- Communications
- Digital Imaging
- Video Conferencing
- High-Speed Data Conversion


## description

The TLV5510 is a CMOS 8-bit resolution semiflash analog-to-digital converter (ADC) with a 2.7-V to 3.6-V single power supply and an internal reference voltage source. It converts a wide band analog signal (such as a video signal) to a digital signal at a sampling rate of dc to 10 MHz .
functional block diagram


## TLV5510

## 3-V 8-BIT HIGH-SPEED ANALOG-TO-DIGITAL CONVERTER

## SLAS124 - DECEMBER 1997

schematics of inputs and outputs
EQUIVALENT OF ANALOG INPUT EQUIVALENT OF EACH DIGITAL INPUT

Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. | $1 / 0$ |  |
| AGND | 20, 21 |  | Analog ground |
| ANALOG IN | 19 | 1 | Analog input |
| CLK | 12 | 1 | Clock in |
| DGND | 2, 24 |  | Digital ground |
| D1-D8 | 3-10 | 0 | Digital data out. D1:LSB, D8:MSB |
| $\overline{\mathrm{OE}}$ | 1 | 1 | Output enable. When $\overline{\mathrm{OE}}=\mathrm{L}$, data is enabled. When $\overline{\mathrm{OE}}=\mathrm{H}, \mathrm{D} 1-\mathrm{D} 8$ is high impedance. |
| VDDA | 14, 15, 18 |  | Analog supply voltage |
| VDDD | 11, 13 |  | Digital supply voltage |
| REFB | 23 | 1 | Reference voltage in (bottom) |
| REFBS | 22 |  | Reference voltage (bottom). When using the internal voltage divider to generate a nominal $2-\mathrm{V}$ reference, this terminal is shorted to the REFB terminal and the REFTS terminal is shorted to the REFT terminal (see Figure 3). |
| REFT | 17 | 1 | Reference voltage in (top) |
| REFTS | 16 |  | Reference voltage (top). When using the internal voltage divider to generate a nominal $2-V$ reference, this terminal is shorted to the REFT terminal and the REFBS terminal is shorted to the REFB terminal (see Figure 3). |

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$
Supply voltage, $\mathrm{V}_{\mathrm{DDA}}, \mathrm{V}_{\mathrm{DDD}}$
Reference voltage input range, $\mathrm{V}_{\text {reff }}(\mathrm{T}), \mathrm{V}_{\text {ref(B) }}, \mathrm{V}_{\text {ref( } \mathrm{BS})}, \mathrm{V}_{\text {ref(TS) }} \ldots \ldots . . \ldots \ldots . . . . .$. . AGND to $\mathrm{V}_{\text {DDA }}$





$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | VDDA-AGND | 2.7 | 3.3 | 3.6 | V |
|  | VDDD-DGND | 2.7 | 3.3 | 3.6 |  |
|  | AGND-DGND | -100 | 0 | 100 | mV |
| Reference input voltage (top), $\mathrm{V}_{\text {ref }}(\mathrm{T})$ |  | $\mathrm{V}_{\text {ref }}(\mathrm{B})+2$ | $\mathrm{V}_{\text {ref }}(\mathrm{B})+2$ | VCC-0.3 | V |
| Reference input voltage (bottom), $\mathrm{V}_{\text {reff }}(\mathrm{B})$ |  | 0 | 0.6 | $\mathrm{V}_{\text {reff(T)-2 }}$ | V |
| Analog input voltage range, $\mathrm{V}_{\text {I(ANLG) }}$ (see Note 1) |  | $\mathrm{V}_{\mathrm{ref}}(\mathrm{B})$ |  | $\mathrm{V}_{\text {ref }}(\mathrm{T})$ | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ |  | 2.5 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.5 | V |
| Pulse duration, clock high, $\mathrm{t}_{\mathrm{w}}(\mathrm{H})$ |  | 50 |  |  | ns |
| Pulse duration, clock low, $\mathrm{t}_{\mathrm{w}}(\mathrm{L})$ |  | 50 |  |  | ns |

NOTE 1: REFT - REFB $\leq 2.4 \mathrm{~V}$ maximum
electrical characteristics at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\text {ref }(\mathrm{T})}=2.6 \mathrm{~V}, \mathrm{~V}_{\text {ref }}(\mathrm{B})=0.6 \mathrm{~V}, \mathrm{f}_{\text {conv }}=10 \mathrm{MSPS}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONSt |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $E_{L}$ | Linearity error | $\mathrm{f}_{\text {conv }}=10 \mathrm{MSPS}$,$\mathrm{V}_{\mathrm{I}}=0.6 \mathrm{~V} \text { to } 2.6 \mathrm{~V}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.4$ | $\pm 0.75$ | LSB |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |  |  | $\pm 1$ |  |
| $E_{D}$ | Linearity error, differential |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\pm 0.3$ | $\pm 0.5$ |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ |  |  | $\pm 0.75$ |  |
|  | Self bias (1) | Short REFB to REFBS, Short REFT to REFTS |  | 0.57 | 0.61 | 0.65 | V |
|  | Self bias (2) |  |  | 1.9 | 2.02 | 2.15 |  |
|  | Self bias (3) | Short REFB to AGND, | Short REFT to REFTS | 2.18 | 2.29 | 2.4 |  |
| Iref | Reference current | $V_{\operatorname{ref}}(T)-V_{\operatorname{ref}}(B)=2 V$ |  | 6 | 10 | 14 | mA |
| Rref | Reference voltage resistor | Between REFT and REFB terminals |  | 140 | 200 | 260 | $\Omega$ |
| $\mathrm{C}_{i}$ | Analog input capacitance | $\mathrm{V}_{\mathrm{l}}(\mathrm{ANLG})=1.5 \mathrm{~V}+0.07 \mathrm{~V}_{\text {rms }}$ |  |  | 16 |  | pF |
| EZS | Zero-scale error | $\mathrm{V}_{\text {ref }}=\mathrm{REFT}-\mathrm{REFB}=2 \mathrm{~V}$ |  | -18 | -43 | -68 | mV |
| EFS | Full-scale error |  |  | -20 | 0 | 20 |  |
| ${ }^{1 / \mathrm{H}}$ | High-level input current | $V_{D D}=$ MAX, $\quad V_{\text {IH }}=V_{D D}$ |  |  |  | 5 | $\mu \mathrm{A}$ |
| I/L | Low-level input current | $V_{\text {DD }}=\mathrm{MAX}, \quad \mathrm{V}_{\text {IL }}=0$ |  |  |  | 5 |  |
| ${ }^{\mathrm{IOH}}$ | High-level output current | $\overline{\mathrm{OE}}=\mathrm{GND}$, | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \quad \mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-0.5 \mathrm{~V}$ | -1.5 |  |  | mA |
| IOL | Low-level output current | $\overline{\mathrm{OE}}=\mathrm{GND}$, | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \quad \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 2.5 |  |  |  |
| IOZH | High-level high-impedancestate output leakage current | $\overline{O E}=V_{D D}$, | $V_{D D}=\mathrm{MAX}, \quad \mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 16 | $\mu \mathrm{A}$ |
| IOZL | Low-level high-impedancestate output leakage current | $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{DD}}$, | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \quad \mathrm{V}_{\mathrm{OL}}=0$ |  |  | 16 |  |
| IDD | Supply current | $\mathrm{f}_{\mathrm{S}}=10 \mathrm{MSPS}$, | NTSC ramp wave input |  | 13 | 20 | mA |

$\dagger$ Conditions marked MIN or MAX are as stated in recommended operating conditions.

SLAS124-DECEMBER 1997
operating characteristics at $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{ref}(\mathrm{T})}=2.6 \mathrm{~V}, \mathrm{~V}_{\text {ref }(\mathrm{B})}=0.6 \mathrm{~V}, \mathrm{f}_{\mathrm{CLK}}=10 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {conv }}$ | Maximum conversion rate | $\mathrm{V}_{1(\mathrm{ANLG})}=0.5 \mathrm{~V}-2.5 \mathrm{~V}$, | $\mathrm{f}_{\mathrm{I}}=1-\mathrm{kHz}$ ramp wave form | 10 |  |  | MSPS |
| BW | Analog input bandwidth | $\mathrm{At}-1 \mathrm{~dB}$ |  |  | 14 |  | MHz |
| $\mathrm{t}_{\mathrm{pd}}$ | Digital output delay time | $\mathrm{C}_{\mathrm{L}} \leq 10 \mathrm{pF}$ (see Note 2) |  |  | 18 | 30 | ns |
| $\mathrm{t}_{\mathrm{AJ}}$ | Aperture jitter time |  |  |  | 30 |  | ps |
| tpS | Sampling delay time |  |  |  | 4 |  | ns |

NOTE 2: $C_{L}$ includes probe and jig capacitance


Figure 1. I/O Timing Diagram

## PRINCIPLES OF OPERATION

## functional description

The TLV5510 is a semiflash ADC featuring two lower comparator blocks of four bits each.
As shown in Figure 2, input voltage $\mathrm{V}_{\mathrm{l}}(1)$ is sampled with the falling edge of CLK1 to the upper comparators block and the lower comparators block(A), $S(1)$. The upper comparators block finalizes the upper data UD(1) with the rising edge of CLK2, and simultaneously, the lower reference voltage generates the voltage RV(1) corresponding to the upper data. The lower comparators block (A) finalizes the lower data $\mathrm{LD}(1)$ with the rising edge of CLK3. UD(1) and LD(1) are combined and output as OUT(1) with the rising edge of CLK4. According to the above internal operation described, output data is delayed 2.5 clocks from the analog input voltage sampling point.

Input voltage $V_{1}(2)$ is sampled with the falling edge of CLK2. UD(2) is finalized with the rising edge of CLK3, and $L D(2)$ is finalized with the rising edge of CLK4 at the lower comparators block(B). OUT(2) is output with the rising edge of CLK5.


Figure 2. Internal Functional Timing Diagram

## PRINCIPLES OF OPERATION

## internal referencing

Three internal resistors are provided such that the device can generate an internal reference voltage. These resistors are brought out on terminals $V_{D D A}$, REFTS, REFT, REFB, REFBS, and AGND.

To use the internally generated reference voltage, terminal connections should be made as shown in Figure 3. This connection provides the standard video $2-\mathrm{V}$ reference for the nominal digital output.


Figure 3. External Connections for Using the Internal Reference Resistor Divider

## functional operation

The TLV5510 functions as shown in the Table 1.
Table 1. Functional Operation

| INPUT SIGNAL VOLTAGE | STEP | DIGITAL OUTPUT CODE |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MSB |  |  |  |  |  |  | SB |
| $\mathrm{V}_{\text {ref }}(\mathrm{T})$ | 255 | 1 | 1 | 1 | 1 | 1 | 1 |  | 1 |
| - | - | - | - | - | - | - | - |  | - |
| - | - | - | - | - | - | - | - |  | - |
| - | 128 | 1 | 0 | 0 | 0 | 0 | 0 |  | 0 |
| - | 127 | 0 | 1 | 1 | 1 | 1 | 1 |  | 1 |
| - | - | - | - | - | - | - | - |  | - |
| - | - | - | - | - | - | - | - |  | - |
| $\mathrm{V}_{\text {ref }}(\mathrm{B})$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | 0 |

## APPLICATION INFORMATION

The following notes are design recommendations that should be used with the TLV5510.

- External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise.
- RF breadboarding or printed-circuit-board (PCB) techniques should be used throughout the evaluation and production process. Breadboards should be copper clad for bench evaluation.
- Since AGND and DGND are connected internally, the ground lead in must be kept as noise free as possible. A good method to use is twisted-pair cables for the supply lines to minimize noise pickup. An analog and digital ground plane should be used on PCB layouts when additional logic devices are used. The AGND and DGND terminals of the device should be tied to the analog ground plane.
- $V_{\text {DDA }}$ to $A G N D$ and $V_{D D D}$ to DGND should be decoupled with $1-\mu \mathrm{F}$ and $0.01-\mu \mathrm{F}$ capacitors, respectively, placed as close as possible to the appropriate device terminals. A ceramic chip capacitor is recommended for the $0.01-\mu \mathrm{F}$ capacitor. Care should be exercised to assure a solid noise-free ground connection for the analog and digital grounds.
- $V_{D D A}$, AGND, and ANALOG IN terminals should be shielded from the higher frequency terminals, CLK and D0-D7. If possible, AGND traces should be placed on both sides of the ANALOG IN traces on the PCB for shielding.
- In testing or application of the device, the resistance of the driving source connected to the analog input should be $10 \Omega$ or less within the analog frequency range of interest.


## APPLICATION INFORMATION



Figure 4. Application and Test Schematic

## General Information

## General Purpose ADCs

## General Purpose DACs

## DSP AICs and CODECs

## Special Functions

Video Interface Palettes

Digital Imaging Sensor Products

## Contents

Page
AD7524M ..... 3-3
TL5632 ..... 3-11
TLC5602 ..... 3-19
3 TLC5604 ..... 3-27
(1) TLC5614 ..... 3-29 ..... 3-31
TLC5616 ..... 3-47
TLC5617 ..... 3-55
TLC5618 ..... 3-75
TLC5618M ..... 3-95
TLC5620 ..... 3-97
TLC5628 ..... 3-107
TLC7225 ..... 3-117
TLC7226 ..... 3-137
TLC7524 ..... 3-153
TLC7528 ..... 3-163
TLC7628 ..... 3-177
TLV5613 ..... 3-187
TLV5619 ..... 3-195
TLV5620 ..... 3-203
TLV5621 ..... 3-215
TLV5628 ..... 3-231
TMS57014A ..... 3-243

- Advanced LinCMOS ${ }^{\text {™ }}$ Silicon-Gate Technology
- Easily interfaced to Microprocessors
- On-Chip Data Latches
- Monotonicity Over Entire A/D Conversion Range
- Segmented High-Order Bits Ensure Low-Glitch Output
- Designed to Be interchangeable With Analog Devices AD7524, PMI PM-7524, and Micro Power Systems MP7524
- Fast Control Signaling for Digital Signal Processor Applications Including Interface With SMJ320

| KEY PERFORMANCE SPECIFICATIONS |  |
| :--- | :--- |
| Resolution | 8 Bits |
| Linearity error | $1 / 2 \mathrm{LSB}$ Max |
| Power dissipation at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 5 mW Max |
| Settling time | 100 ns Max |
| Propagation delay | 80 ns Max |

## description

The AD7524M is an Advanced LinCMOS ${ }^{\text {TM }} 8$-bit digital-to-analog converter (DAC) designed for easy interface to most popular microprocessors.

## J PACKAGE

(TOP VIEW)


FK PACKAGE (TOP VIEW)


The AD7524M is an 8-bit multiplying DAC with input latches and with a load cycle similar to the write cycle of a random access memory. Segmenting the high-order bits minimizes glitches during changes in the most-significant bits, which produce the highest glitch impulse. The AD7524M provides accuracy to 1/2 LSB without the need for thin-film resistors or laser trimming, while dissipating less than 5 mW typically.

Featuring operation from a $5-\mathrm{V}$ to $15-\mathrm{V}$ single supply, the AD7524M interfaces easily to most microprocessor buses or output ports. Excellent multiplying ( 2 or 4 quadrant) makes the AD7524M an ideal choice for many microprocessor-controlled gain-setting and signal-control applications.

The AD7524M is characterized for operation from $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
AVAILABLE OPTIONS

| TAA $^{*}$ | PACKAGE |  |
| :---: | :---: | :---: |
|  | CERAMIC CHIP <br> CARRIER <br> (FK) | CERAMIC DIP |
| (J) |  |  |

Advanced LinCMOS is a trademark of Texas Instruments Incorporated.

## AD7524M

## Advanced LinCMOS ${ }^{\text {TM }}$ 8-BIT MULTIPLYING

DIGITAL-TO-ANALOG CONVERTER
SGLS028A - SEPTEMBER 1989 - REVISED MARCH 1995
functional block diagram

operating sequence


## AD7524M <br> Advanced LinCMOS ${ }^{\text {TM }}$ 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTER

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\boldsymbol{\dagger}$

Voltage between R $_{\text {FB }}$ and GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 25 \mathrm{~V}$





Case temperature for 60 seconds, $T_{C}$ : FK package ................................................. $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 60 seconds: $J$ package $\ldots . . . . . . . . . . . . . . . . . .300^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ | 4.75 | 5 | 5.25 | 14.5 | 15 | 15.5 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ | $\pm 10$ |  |  | $\pm 10$ |  |  | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ | 2.4 |  |  | 13.5 |  |  | V |
| Low-level input volage, $\mathrm{V}_{\text {IL }}$ |  |  | 0.8 |  |  | 1.5 | V |
| CS setup time, $\mathrm{t}_{\text {Su( }}$ (CS) | 40 |  |  | 40 |  |  | ns |
| $\overline{\mathrm{CS}}$ hold time, th(CS) | 0 |  |  | 0 |  |  | ns |
| Data bus input setup time, $\mathrm{t}_{\text {su }}(\mathrm{D})$ | 25 |  |  | 25 |  |  | ns |
| Data bus input hold time, th(D) | 10 |  |  | 10 |  |  | ns |
| Pulse duration, $\overline{\mathrm{WR}}$ low, $\mathrm{t}_{\mathrm{w}}$ (WR) | 40 |  |  | 40 |  |  | ns |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | -55 |  | 125 | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |

## Advanced LinCMOS ${ }^{\text {TM }}$ 8-BIT MULTIPLYING

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\text {ref }}=10 \mathrm{~V}$, OUT1 and OUT2 at GND (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | $V_{D D}=5 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP MAX | MIN | TYP MAX |  |
| IIH | High-level input current |  |  |  | $V_{1}=V_{D D}$ | Full-range |  | 10 |  | 10 | $\mu \mathrm{A}$ |
|  |  |  | $25^{\circ} \mathrm{C}$ |  |  | 1 |  | 1 |  |  |
|  | Low-level input current |  |  | Full-range |  | -10 |  | -10 | $\mu \mathrm{A}$ |  |
|  |  |  | $V=0$ | $25^{\circ} \mathrm{C}$ |  | -1 |  | -1 |  |  |
| Ipkg | Output leakage current | OUT1 | $\begin{aligned} & \mathrm{DB0-DB7} \mathrm{at} \mathrm{0,} \\ & \overline{\mathrm{WR}} \text { and } \overline{\mathrm{CS}} \text { at } 0 \mathrm{~V} \end{aligned}$ | Full-range |  | $\pm 400$ |  | $\pm 200$ | nA |  |
|  |  |  | $\mathrm{V}_{\text {ref }}= \pm 10 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | $\pm 50$ |  | $\pm 50$ |  |  |
|  |  | OUT2 | $\begin{aligned} & \mathrm{DB} 0-\mathrm{DB} 7 \text { at } \mathrm{V}_{\mathrm{DD}}, \\ & \overline{\mathrm{WR}} \text { and } \overline{\mathrm{CS}} \text { at } 0 \end{aligned}$ | Full-range |  | $\pm 400$ |  | $\pm 200$ |  |  |
|  |  |  | $\mathrm{V}_{\text {ref }}= \pm 10 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | $\pm 50$ |  | $\pm 50$ |  |  |
| IDD | Supply current | Quiescent | DB0-DB7 at $\mathrm{V}_{\text {IH }}$ min or $\mathrm{V}_{\text {IL }}$ max |  |  | 2 |  | 2 | mA |  |
|  |  |  | DB0-DB7 at 0 V or V ${ }^{\text {V }}$ | Full-range |  | 500 |  | 500 | $\mu \mathrm{A}$ |  |
|  |  | Standby | DB0-DB7 at ${ }^{\text {a }}$ O | $25^{\circ} \mathrm{C}$ |  | 100 |  | 100 |  |  |
| kSVS | Supply voltage sensitivity, $\Delta$ gain/ $\Delta V_{D D}$ |  | $\Delta V_{D D}=10 \%$ | Full-range |  | 0.16 |  | 0.04 | \%/\% |  |
|  |  |  | $25^{\circ} \mathrm{C}$ |  | 0.0020 .02 |  | 0.0010 .02 | pF |  |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitanc $\overline{W R}, \overline{\mathrm{CS}}$ | DB0-DB7, |  | $V_{1}=0$ |  |  | 5 |  | 5 | pF |  |
| Co | Output capacitance | OUT1 | DB0-DB7 at $0, \overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ at 0 V |  |  | 30 |  | 30 | pF |  |
|  |  | OUT2 |  |  |  | 120 |  | 120 |  |  |
|  |  | OUT1 | DB0-DB7 at $\mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ at 0 V |  |  | 120 |  | 120 |  |  |
|  |  | OUT2 |  |  |  | 30 |  | 30 |  |  |
| Reference input impedance (REF to GND) |  |  | , |  | 5 | 20 | 5 | 20 | $\mathrm{k} \Omega$ |  |

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\text {ref }}=\mathbf{1 0} \mathrm{V}$, OUT1 and OUT2 at GND (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | $V_{D D}=15 \mathrm{~V}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN MAX | MIN MAX |  |
| Linearity error |  |  | $\pm 0.2$ | $\pm 0.2$ | \%FSR |
| Gain error | See Note 1 | Full range | $\pm 1.4$ | $\pm 0.6$ | \%FSR |
|  |  | $25^{\circ} \mathrm{C}$ | $\pm 1$ | $\pm 0.5$ |  |
| Settling time (to 1/2 LSB) | See Note 2 |  | 100 | 100 | ns |
| Propagation delay from digital input to $90 \%$ of final analog output current | See Note 2 |  | 80 | 80 | ns |
| Feedthrough at OUT1 or OUT2 | $\mathrm{V}_{\text {ref }}= \pm 10 \mathrm{~V}$ ( 100 kHz sinewave), $\overline{W R}$ and $\overline{\mathrm{CS}}$ at 0 , DB0-DB7 at 0 | Full range | 0.5 | 0.5 | \%FSR |
|  |  | $25^{\circ} \mathrm{C}$ | 0.25 | 0.25 |  |
| Temperature coefficient of gain | $T_{A}=25^{\circ} \mathrm{C}$ to $\mathrm{t}_{\text {min }}$ or $t_{\text {max }}$ |  | $\pm 0.004$ | $\pm 0.001$ | $\begin{gathered} \text { \%FSR/ } \\ { }^{\circ} \mathrm{C} \end{gathered}$ |

NOTES: 1. Gain error is measured using the internal feedback resistor. Nominal Full Scale Range (FSR) $=\mathrm{V}_{\text {ref }}-1$ LSB.
2. OUT1 load $=100 \Omega, C_{e x t}=13 \mathrm{pF}, \overline{\mathrm{WR}}$ at $0 \mathrm{~V}, \overline{\mathrm{CS}}$ at $0 \mathrm{~V}, \mathrm{DB} 0-\mathrm{DB} 7$ at 0 V to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{DD}}$ to 0 V .

## PRINCIPLES OF OPERATION

The AD7524M is an 8-bit multiplying D/A converter consisting of an inverted R-2R ladder, analog switches, and data input latches. Binary weighted currents are switched between the OUT1 and OUT2 bus lines, thus maintaining a constant current in each ladder leg independent of the switch state. The high-order bits are decoded and these decoded bits, through a modification in the R-2R ladder, control three equally weighted current sources. Most applications only require the addition of an external operational amplifier and a voltage reference.

The equivalent circuit for all digital inputs low is seen in Figure 1. With all digital inputs low, the entire reference current, I ${ }_{\text {ref }}$, is switched to OUT2. The current source $1 / 256$ represents the constant current flowing through the termination resistor of the R-2R ladder, while the current source $l_{\mathrm{Ikg}}$ represents leakage currents to the substrate. The capacitances appearing at OUT1 and OUT2 are dependent upon the digital input code. With all digital inputs high, the off-state switch capacitance ( 30 pF maximum) appears at OUT2 and the on-state switch capacitance ( 120 pF maximum) appears at OUT1. With all digital inputs low, the situation is reversed as shown in Figure 1. Analysis of the circuit for all digital inputs high is similar to Figure 1; however, in this case, Iref would be switched to OUT1.

Interfacing the AD7524M D/A converter to a microprocessor is accomplished via the data bus and the $\overline{\mathrm{CS}}$ and $\overline{W R}$ control signals. When $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ are both low, the AD7524M analog output responds to the data activity on the DB0-DB7 data bus inputs. In this mode, the input latches are transparent and input data directly affects the analog output. When either the CS signal or WR signal goes high, the data on the DB0-DB7 inputs are latched until the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ signals go low again. When $\overline{\mathrm{CS}}$ is high, the data inputs are disabled regardless of the state of the $\overline{W R}$ signal.

The AD7524M is capable of performing 2-quadrant or full 4-quadrant multiplication. Circuit configurations for 2-quadrant or 4-quadrant multiplication are shown in Figures 2 and 3. Input coding for unipolar and bipolar operation are summarized in Tables 1 and 2, respectively.

## PRINCIPLES OF OPERATION



Figure 1. AD7524M Equivalent Circuit With All Digital Inputs Low


Figure 2. Unipolar Operation (2-Quadrant Multiplication)


Figure 3. Bipolar Operation (4-Quadrant Operation)
NOTES: $A . R_{A}$ and $R_{B}$ used only if gain adjustment is required.
B. C phase compensation ( $10-15 \mathrm{pF}$ ) is required when using high-speed amplifiers to prevent ringing or oscillation.

## PRINCIPLES OF OPERATION

Table 1. Unipolar Binary Code

| DIGITAL INPUT <br> (see NOTE 3) |  | ANALOG OUTPUT |  |
| :---: | :--- | :--- | :---: |
| MSB | LSB |  |  |
| 11111111 |  | $-V_{\text {ref }}(255 / 256)$ |  |
| 10000001 | $-V_{\text {ref }}(129 / 256)$ |  |  |
| 10000000 | $-V_{\text {ref }}(128 / 256)=-\mathrm{V}_{\text {ref }} / 2$ |  |  |
| 01111111 | $-V_{\text {ref }}(127 / 256)$ |  |  |
| 00000001 | $-V_{\text {ref }}(1 / 256)$ |  |  |
| 00000000 | 0 |  |  |

NOTES: 3. $\mathrm{LSB}=1 / 256\left(\mathrm{~V}_{\text {ref }}\right)$.
Table 2. Bipolar (Offset Binary) Code

| DIGITAL INPUT <br> (see NOTE 4) |  | ANALOG OUTPUT |
| :---: | :---: | :--- |
| MSB | LSB |  |
| 11111111 |  |  |
| 10000001 | $V_{\text {ref }}(127 / 128)$ |  |
| 10000000 | $V_{\text {ref }}(128)$ |  |
| 01111111 | 0 |  |
| 00000001 | $-V_{\text {ref }}(128)$ |  |
| 00000000 | $-V_{\text {ref }}(127 / 128)$ |  |

NOTES: 4. $\mathrm{LSB}=1 / 128$ ( $\mathrm{V}_{\text {ref }}$ ).

## microprocessor interfaces



Figure 4. AD7524M-Z-80A Interface

PRINCIPLES OF OPERATION


Figure 5. AD7524M-6800 Interface


Figure 6. AD7524M-8051 Interface

- 8-Bit Resolution
- Linearity . . . $\pm 1 / 2$ LSB Maximum
- Differential Nonlinearity . . . $\pm 1 / 2$ LSB Maximum
- Conversion Rate . . . 60 MHz Min
- Nominal Output Signal Operating Range $V_{C C}$ to $V_{C C}-1 \mathrm{~V}$
- TTL Digital Input Voltage
- 5-V Single Power Supply Operation
- Low Power Consumption . . . 350 mW Typ


## description

The TL5632C is a low-power ultra-high-speed video digital-to-analog converter that uses the Advanced Low-Power Schottky (ALS) process. The device has a three channel I/O; the red, the blue, and the green channel. The red, blue, and green signals are referred to collectively as the RGB signal. An internally generated reference is also provided for the standard video output voltage range. Conversion of digital signals to analog signals can be at a sampling rate of dc to 60 MHz . The high conversion rate makes the TL5632C suitable for digital television, computer digital video processing, and high-speed data conversion.
The TL5632C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.


NC - No internal connection

FUNCTION TABLE

| STEP | DIGITAL INPUT | OUTPUT VOLTAGE |
| :---: | :---: | :---: |
| 0 | LLLLLLLL | 3.980 V |
| 1 | LLLLLLLH | 3.984 V |
| $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ |
| 127 | $\bullet$ | 4.488 V |
| 128 | LHHHHHHH | 4.492 V |
| 129 | HLLLLLLL | 4.996 V |
| $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ |
| 254 | HHHHHHHL | 4.996 V |
| 255 | HHHHHHHH | 5.000 V |

AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TL5632CFR |

## functional block diagram



## schematics of outputs

EQUIVALENT OF REF OUT

## Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| $\mathrm{B}_{1}-\mathrm{B}_{8}$ | 18-25 | 1 | B -channel digital input ( $\mathrm{B}_{1}=\mathrm{MSB}$ ) |
| BOUT | 36 | 0 | B-channel analog output |
| CCOMP | 31 |  | Phase compensation capacitance. A $1 \mu \mathrm{~F}$ capacitor is connected from CCOMP to GND. |
| $\mathrm{CLK}_{\mathrm{B}} \mathrm{IN}$ | 26 | 1 | B-channel clock input |
| $\mathrm{CLK}_{\mathrm{G}} \mathrm{IN}$ | 27 | 1 | G-channel clock input |
| $\mathrm{CLK}_{\mathrm{R}}$ IN | 28 | 1 | R-channel clock input |
| $\mathrm{G}_{1}-\mathrm{G}_{8}$ | 9-16 | 1 | G-Channel digital input ( $\mathrm{G}_{1}=\mathrm{MSB}$ ) |
| GND | $\begin{gathered} 29,35,37, \\ 39,41 \end{gathered}$ |  | Ground. All GND terminals are connected internally; however, all GND terminals should be connected externally to a ground plane or equivalent low impedance ground return. |
| Gout | 38 | 0 | G-channel analog output |
| NC | 17, 44 |  | No connection internally |
| $\mathrm{R}_{1}-\mathrm{R}_{8}$ | 1-8 | 1 | R-channel digital input ( $\mathrm{R}_{1}=\mathrm{MSB}$ ) |
| ROUT | 40 | 0 | R-channel analog output |
| $\mathrm{AV}_{\text {CC }}$ | 32, 42 |  | Analog power supply voltage |
| DVCC | 30, 43 |  | Digital power supply voltage |
| REF IN | 34 | 1 | Reference voltage input. REF IN accepts the reference voltage on REF OUT. An external reference can also be applied consistent with Note 1. |
| REF OUT | 33 | 0 | Reference voltage output. An internal voltage divider generates the voltage level (see schematics of outputs, page 2). |

NOTE 1: $V_{C C}-V_{\text {ref }} \leq 1.2 \mathrm{~V}$

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| ee Note 2) | 7 V |
| :---: | :---: |
| Digital input voltage range, $\mathrm{V}_{1}$ | -0.3 V to DV CC |
| Analog output voltage range, $\mathrm{R}_{\text {OUT }}, \mathrm{G}_{\text {OUt }}, \mathrm{B}_{\text {OUT }}, \mathrm{C}_{\text {COMP }}$ (externally applied) | -0.3 V to $\mathrm{AV}_{\text {CC }}+0.3 \mathrm{~V}$ |
| Reference input range, REF IN | -0.3 V to $\mathrm{AV} \mathrm{CC}+0.3 \mathrm{~V}$ |
| Reference output range, REF OUT | -0.3 V to $\mathrm{AV}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range | $5^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds | $260^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 2: All voltage values are with respect to GND.

## TL5632C

8-BIT 3-CHANNEL HIGH-SPEED DIGITAL-TO-ANALOG CONVERTER

SLAS091 - DECEMBER 1994
recommended operating conditions

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{AV}_{\text {CC }}, \mathrm{DV}_{\mathrm{CC}}$ | 4.75 | 5 | 5.25 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | 2 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  | 0.8 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ (see Note 1) | 3.8 | 4 | 4.2 | V |
| Setup time, data before CLK $\uparrow$, $\mathrm{t}_{\text {su }}$ | 10 |  |  | ns |
| Hold time, data after CLK $\uparrow$, $\mathrm{th}_{\mathrm{h} 1}$ | 3 |  |  | ns |
| Pulse duration at high level, $\mathrm{t}_{\mathrm{w} 1}$ | 8.3 |  |  | ns |
| Pulse duration at low level, $\mathrm{t}_{\text {w }} 2$ | 8.3 |  |  | ns |
| External phase compensation capacitance, C COMP | 1 |  |  | $\mu \mathrm{F}$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 1: $V_{C C}-V_{\text {ref }} \leq 1.2 \mathrm{~V}$
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

operating characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $E_{L}$ | Linearity error | End point, REF IN = 4 V |  |  | $\pm 0.5$ | LSB |
| $E_{D}$ | Differential linearity error | REF $\operatorname{IN}=4 \mathrm{~V}$ |  |  | $\pm 0.5$ | LSB |
| $\mathrm{f}_{\mathrm{C}}$ | Maximum conversion rate |  | 60 |  |  | MHz |
| tPLH | Propagation delay time, low-to-high level | $T_{A}=25^{\circ} \mathrm{C}, \quad C_{L} \leq 5 \mathrm{pF} \ddagger$ |  | 10 |  | ns |
| tPHL | Propagation delay time, high-to-low level |  |  | 10 |  |  |
| $\mathrm{tr}_{r}$ | Rise time |  |  | 5 |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Fall time |  |  | 5 |  |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger C_{L}$ includes probe and jig capacitances.

## PARAMETER MEASUREMENT INFORMATION



TYPICAL CHARACTERISTICS


Figure 1. Ideal Conversion Characteristics


Figure 2. End-Point Linearity Error

## APPLICATION INFORMATION

The following design procedures should be used for optimum operation.

- External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise.
- RF breadboarding or RF printed-circuit-board (PCB) techniques should be used throughout the evaluation and production process.
- Wide ground leads or a ground plane should be used on the PCB layouts to minimize parasitic inductance and resistance. A ground plane is the better choice for noise reduction.
- $\mathrm{AV}_{\mathrm{CC}}$ and $D V_{C C}$ are also separate internally, so they must be connected externally. These external PCB leads should also be made as wide as possible. A ferrite bead or equivalent inductance should be placed in series with $A V_{C C}$ and the decoupling capacitor before the $A V_{C C}$ and $D V_{C C}$ leads are connected together on the board. It is critical that the supply voltage applied to $\mathrm{AV}_{C C}$ be as noise free and ripple free as possible. Ripple and noise rejection should be a minimum of 60 dB below the full-scale output range of 1 V peak-to-peak.
- $\mathrm{AV}_{\mathrm{CC}}$ to GND and $\mathrm{DV} \mathrm{C}_{\mathrm{CC}}$ to GND should be decoupled with $3.3-\mu \mathrm{F}$ and $0.1-\mu \mathrm{F}$ capacitors, respectively, as close as possible to the appropriate device terminals. A ceramic chip capacitor is recommended for the $0.1-\mu \mathrm{F}$ capacitor.
- The phase compensation capacitor should be connected between $\mathrm{C}_{\text {COMP }}$ and GND with as short a lead-in as possible.
- The no-connection (NC) terminals on the small-outline package should be connected to GND.
- $\mathrm{AV}_{\mathrm{CC}}, \mathrm{DV}_{C C}$, and ROUT, GOUT, and BOUT should be shielded from the high-frequency terminals CLK $\mathrm{R}_{\mathrm{R}} \operatorname{IN}$, $\mathrm{CLK}_{\mathrm{G}} \operatorname{IN}$, and $\mathrm{CLK}_{\mathrm{B}} \operatorname{IN}$ and the input data terminals. GND traces should be placed on both sides of the ROUT, GOUT, and BOUT traces on the PCB to the following signal processing stage. These output traces should be as short as possible.


## APPLICATION INFORMATION



Figure 3. Typical Bypass, Buffer, and Output Configuration

8-Bit Resolution
$\pm 0.2 \%$ Linearity

- Maximum Conversion Rate

30 MHz Typ 20 MHz Min

- Analog Output Voltage Range
$V_{D D}$ to $V_{D D}-1 \mathrm{~V}$


## description

The TLC5602x devices are low-power, ultra-high-speed video, digital-to-analog converters that use the LinEPIC ${ }^{\text {m }} 1-\mu \mathrm{m}$ CMOS process. The TLC5602x converts digital signals to analog signals at a sampling rate of dc to 20 MHz . Because of high-speed operation, the TLC5602x devices are suitable for digital video applications such as digital television, video processing with a computer, and radar-signal processing.

The TLC5602C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC5602M is characterized over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

- TTL Digital Input Voltage
- 5-V Single Power-Supply Operation
- Low Power Consumption . . 80 mW Typ
- Interchangeable With Fujitsu MB40778


|  | J PACKAGE (TOP VIEW) |  |  |
| :---: | :---: | :---: | :---: |
| NC |  |  | NC |
| DGTL GND | 2 | 19 | D0 (LSB) |
| DGTL V ${ }_{\text {DD }}$ | 3 | 18 | D1 |
| COMP [ | 4 | 17 | D2 |
| REF | 5 | 16 | D3 |
| ANLG $\mathrm{V}_{\text {DD1 }}$ | 6 | 15 | D4 |
| A OUT [ | 7 | 14 | D5 |
| ANLG V ${ }_{\text {DD2 }}$ | 8 | 13 | D6 |
| DGTL V ${ }_{\text {DD }}$ | 9 | 12 | D7 (MSB) |
| ANLG GND [ | 10 | 11 | ] CLK |

NC-No internal connection
N PACKAGE
(TOP VIEW)
(TOP VIEW)

AVAILABLE OPTIONS

| PACKAGE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | WIDE-BODY SMALL OUTLINE <br> (DW) | CERAMIC CHIP CARRIER <br> (FK) | CERAMIC DIP <br> (J) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC5602CDW |  |  | TLC5602CN |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | TLC5602MFK | TLC5602MJ |  |

## functional block diagram



FUNCTION TABLE

| STEP | DIGITAL INPUTS |  |  |  |  |  |  |  | OUTPUT VOLTAGE $\dagger$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| 0 | L | L | L | L | L | L | L | L | 3.980 V |
| 1 | L | L | L | L | L | L. | L | H | 3.984 V |
| 1 |  |  |  |  | 1 |  |  |  | 1 |
| 127 | L | H | H | H | H | H | H | H | 4.488 V |
| 128 | H | L | L | L | L | L | L | L | 4.492 V |
| 129 | H | L | L | L | L | L | L | H | 4.496 V |
| 1 |  |  |  |  |  |  |  |  | 1 |
| 254 | H | H | H | H | H | H | H | L | 4.996 V |
| 255 | H | H | H | H | H | H | H | H | 5.000 V |

[^9]
# TLC5602C, TLC5602M VIDEO 8-BIT DIGITAL-TO-ANALOG CONVERTERS 

SLAS023C - FEBRUARY 1989 - REVISED MAY 1995
schematics of equivalent input and output

$\ddagger$ ANLG GND and DGTL GND do not connect internally and should be tied together as close to the device terminals as possible.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$




Operating free-air temperature range, $T_{A}$ : TLC5602C ...................................... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ TLC5602M ..................................... $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds ................................... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 4.75 | 5 | 5.25 | V |
| Analog reference voltage, $\mathrm{V}_{\text {ref }}$ |  | 3.8 | 4 | 4.2 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ |  | 2 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.8 | V |
| Pulse duration, CLK high or low, $t_{w}$ |  | 25 |  |  | ns |
| Setup time, data before CLK $\uparrow$, $\mathrm{t}_{\text {Su }}$ |  | 16.5 |  |  | ns |
| Hold time, data after CLK $\uparrow$, $\mathrm{th}^{\text {h }}$ |  | 12.5 |  |  | ns |
| Phase compensation capacitance, | ee Note 1) | 1 |  |  | $\mu \mathrm{F}$ |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 75k |  |  | $\Omega$ |
| Operating free-air temperature $T_{A}$ | TLC5602C | 0 |  | 70 |  |
| Operaing free-air temperature, A $^{\text {A }}$ | TLC5602M | -55 |  | 125 |  |

NOTE 1: The phase compensation capacitor should be connected between COMP and ANLG GND.

## TLC5602C, TLC5602M <br> VIDEO 8-BIT DIGITAL-TO-ANALOG CONVERTERS

SLAS023C - FEBRUARY 1989 - REVISED MAY 1995
electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  |  | MIN | TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {IIH }}$ | High-level input current | Digital inputs | $\mathrm{V}_{1}=5 \mathrm{~V}$ |  |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $I_{\text {ref }}$ | Input reference current |  | $\mathrm{V}_{\text {ref }}=4 \mathrm{~V}$ |  |  |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{FS}}$ | Full-scale analog output voltage |  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, | $\mathrm{V}_{\text {ref }}=4.02 \mathrm{~V}$ |  | $\mathrm{V}_{\text {DD }} 15$ | $V_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DD}+15}$ | mV |
| vzs | Zero-scale analog output voltage |  | $\begin{aligned} & V_{D D}=5 \mathrm{~V}, \\ & T_{A}=\text { full range§ } \end{aligned}$ | $\mathrm{V}_{\text {ref }}=4.02 \mathrm{~V}$, | TLC5602C | 3.919 | 3.98 | 4.042 | V |
|  |  |  | TLC5602M |  | 3.919 | 3.98 | 4.042 |  |
|  |  |  | TLC5602M |  | 3.919 | 3.98 | 4.062 |  |
| ro | Output resistance |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | TLC5602C | 60 | 80 | 120 | $\Omega$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}$ = full range§ |  | TLC5602M |  |  |  |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | $\mathrm{f}_{\text {clock }}=1 \mathrm{MHz}, \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  | 15 |  | pF |
| IDD | Supply current |  | $\mathrm{f}_{\text {clock }}=20 \mathrm{MHz}, \quad \mathrm{V}_{\text {ref }}=\mathrm{V}_{\mathrm{DD}}-0.95 \mathrm{~V}$ |  |  |  | 16 | 25 | mA |  |

$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Full range for the TLC5602C is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, and full range for the TLC5602M is $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
operating characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{E}_{\mathrm{L}(\mathrm{adj})}$ | Linearity error, best-straight-line | $\mathrm{T}_{\mathrm{A}}=$ full range $\ddagger$ | TLC5602C |  |  | $\pm 0.2 \%$ |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | TLC5602M |  |  | $\pm 0.2 \%$ |  |
|  |  | $\mathrm{T}_{A}=$ full range $\ddagger$ |  |  |  | $\pm 0.4 \%$ |  |
| $E_{L}$ | Linearity error, end point |  |  |  | $\pm 0.15 \%$ |  |  |
| $E_{D}$ | Linearity error, differential | NTSC 40-IRE modulated ramp, $\mathrm{f}_{\text {clock }}=14.3 \mathrm{MHz}, \quad \mathrm{Z}_{\mathrm{L}} \geq 75 \mathrm{k} \Omega$ |  | $\pm 0.2 \%$ |  |  |  |
| $\mathrm{G}_{\text {diff }}$ | Differential gain | NTSC 40-IRE modulated ramp, $\mathrm{f}_{\text {clock }}=14.3 \mathrm{MHz}, \quad \mathrm{Z}_{\mathrm{L}} \geq 75 \mathrm{k} \Omega$ |  | 0.7\% |  |  |  |
| ${ }_{\text {diff }}$ | Differential phase |  |  |  | $0.4{ }^{\circ}$ |  |  |
| tpd | Propagation delay time, CLK to analog output | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  |  | 25 |  | ns |
| $\mathrm{t}_{\text {s }}$ | Settling time to within 1/2 LSB | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  |  | 30 |  | ns |

$\dagger$ All typical values are at $\mathrm{V}_{D D}=5 \mathrm{~V}$ and $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$.
$\ddagger$ Full range for the $T L C 5602 \mathrm{C}$ is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, and full range for the TLC5602M is $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage Waveforms


Figure 2

## ZERO-SCALE OUTPUT VOLTAGE vs <br> FREE-AIR TEMPERATURE



NOTE A: $V_{\text {ref }}$ is relative to ANLG GND. $V_{D D}$ is the voltage between ANLG $V_{D D}$ and $\operatorname{DGTL} V_{D D}$ tied together and ANLG GND and DGTL GND tied together.

Figure 4

BEST-STRAIGHT-LINE LINEARITY ERROR


Figure 3
OUTPUT RESISTANCE
vs
FREE-AIR TEMPERATURE


Figure 5

## TYPICAL CHARACTERISTICS



FREE-AIR TEMPERATURE

Figure 6

ZERO-SCALE OUTPUT VOLTAGE
VS REFERENCE VOLTAGE


NOTE A: $V_{\text {ref }}$ is relative to ANLG GND. $V_{D D}$ is the voltage between ANLG $V_{D D}$ and DGTL $V_{D D}$ tied together and ANLG GND and DGTL GND tied together.

Figure 7

## APPLICATION INFORMATION

The following design recommendations benefit the TLC5602 user:

- Physically separate and shield external analog and digital circuitry as much as possible to reduce system noise.
- Use RF breadboarding or RF printed-circuit-board (PCB) techniques throughout the evaluation and production process.
- Since ANLG GND and DGTL GND are not connected internally, these terminals need to be connected externally. With breadboards, these ground lines should connect to the power-supply ground through separate leads with proper supply bypassing. A good method is to use a separate twisted pair for the analog and digital supply lines to minimize noise pickup.
Use wide ground leads or a ground plane on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction.
- ANLG $V_{D D}$ and DGTL $V_{D D}$ are also separated internally, so they must connect externally. These external PCB leads should also be made as wide as possible. Place a ferrite bead or equivalent inductance in series with ANLG $V_{D D}$ and the decoupling capacitor as close to the device terminals as possible before the ANLG $V_{D D}$ and DGTL $V_{D D}$ leads are connected together on the board.
- Decouple ANLG $V_{D D}$ to ANLG GND and DGTL $V_{D D}$ to DGTL GND with a 1- $\mu \mathrm{F}$ and $0.01-\mu \mathrm{F}$ capacitor, respectively, as close as possible to the appropriate device terminals. A ceramic chip capacitor is recommended for the $0.01-\mu \mathrm{F}$ capacitor.
- Connect the phase compensation capacitor between COMP and ANLG GND with as short a lead-in as possible.
- The no-connection (NC) terminals on the small-outline package should be connected to ANLG GND.
- Shield ANLG $V_{D D}$, ANLG GND, and A OUT from the high-frequency terminals CLK and D7-D0. Place ANLG GND traces on both sides of the A OUT trace on the PCB.
- Four 10-bit D/A Converters
- SPI and TMS320 Compatible Serial Interface
- Internal Power-on Reset
- Low Power Consumption
7.25 mW for 5V Supply 3.93 mW for 3V Supply


## - Reference Input Buffers

- Voltage Output Range ... $2 \times$ the Reference Input Voltage
- Monotonic Over Temperature
D OR PW PACKAGE
(TOP VIEW)

|  | $\mathrm{U}_{16}$ |  |
| :---: | :---: | :---: |
| $\frac{\text { DVAD }}{}$ | 15 | REF1 |
| SCLK | 14 | DAC A |
| SDIN | 13 | DAC B |
| $\overline{\text { PD }}$ | 12 | DAC C |
| $\overline{\mathrm{CS}}$ | 11 | DAC D |
| FS | 10 | REF2 |
| DGND | 89 | AGND |

## applications

- Battery Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Industrial Controls
- Machine and Motion Control Devices
- Cellular Telephones


## description

The TLC5604 device is $3-\mu$ s quadruple 10 -bit voltage output digital-to-analog converter (DAC) with a SPI and TMS320 compatible serial interface. This interface accepts 16 bit words comprised of 4 instruction bits and 12 DAC data bits. The unique feature of this part is that it is four separate DACs in one package. TLC5604 only dissipates 7.25 mW of power with a 5 V supply and 3.93 mW of power with a 3 V supply.
There is an asynchronous LDAC pin for updating the output voltage, and a powerdown pin to ensure repeatable startup conditions.
The resistor string output voltage is buffered by a $2 \times$ gain rail-to-rail output buffer. The buffer operates with a Class A output stage to improve stability and reduce settling time.

| AVAILABLE OPTIONS |  |  |
| :---: | :---: | :---: |
| $\mathrm{T}_{\mathbf{A}}$ | PACKAGE |  |
|  | SOIC <br> (D) | TSSOP <br> (PW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC5604CD | TLC5604CPW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC5604ID | TLC5604IPW |

## functional block diagram



- Four 12-Bit DACs
- SPI and TMS320 Compatible Serial Interface
- Hardware Powerdown
- Internal Power-on Reset
- Low Power Consumption
7.25 mW for 5-V Supply
3.93 mW for 3-V Supply
- Reference Input Buffers
- Voltage Output Range . . . $2 \times$ the Reference Input Voltage
- Monotonic Over Temperature


## applications

- Battery Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Industrial Controls
- Machine and Motion Control Devices
- Cellular Telephones


## description

The TLC5614 device is $3-\mu$ s quadruple 12-bit voltage output digital-to-analog converter (DAC) with a SPI and TMS320 compatible serial interface. This interface accepts 16 bit words comprised of 4 instruction bits and 12 DAC data bits. The unique feature of this part is that it is four separate DACs in one package. TLC5614 only dissipates 7.25 mW of power with a $5-\mathrm{V}$ supply and 3.93 mW of power with a $3-\mathrm{V}$ supply.
There is an asynchronous LDAC pin for updating the output voltage, and a powerdown pin to ensure repeatable startup conditions.
The resistor string output voltage is buffered by a $2 \times$ gain rail-to-rail output buffer. The buffer operates with a Class A output stage to improve stability and reduce settling time.

| AVAILABLE OPTIONS |  |  |
| :---: | :---: | :---: |
| TA $_{\mathbf{A}}$ | PACKAGE |  |
|  | SOIC <br> (D) | TSSOP <br> (PW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC5614CD | TLC5614CPW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC5614ID | TLC5614IPW |

functional block diagram


- 10-Bit CMOS Voltage Output DAC in an 8 -Terminal Package
- 5-V Single Supply Operation
- 3-Wire Serial Interface
- High-Impedance Reference Inputs
- Voltage Output Range ... 2 Times the Reference Input Voltage
- Internal Power-On Reset
- Low Power Consumption ... 1.75 mW Max
- Update Rate of 1.21 MHz
- Settling Time to 0.5 LSB ... 12.5 us Typ
- Monotonic Over Temperature
- Pin Compatible with the Maxim MAX515


## applications

- Battery-Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Industrial Controls
- Machine and Motion Control Devices
- Cellular Telephones


## description

The TLC5615 is a 10-bit voltage output digital-to-analog converter (DAC) with a buffered reference input (high impedance). The DAC has an output voltage range that is two times the reference voltage, and the DAC is monotonic. The device is simple to use, running from a single supply of 5 V . A power-on-reset function is incorporated to ensure repeatable start-up conditions.
Digital control of the TLC5615 is over a three-wire serial bus that is CMOS compatible and easily interfaced to industry standard microprocessor and microcontroller devices. The device receives a 16 -bit data word to produce the analog output. The digital inputs feature Schmitt triggers for high noise immunity. Digital communication protocols include the $\mathrm{SPI}^{T M}$, QSP $^{\top \mathrm{M}}$, and Microwire ${ }^{\text {TM }}$ standards.

The 8-terminal small-outline D package allows digital control of analog functions in space-critical applications. The TLC5615C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC5615I is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| PACKAGE |  |  |
| :---: | :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | SMALL OUTLINE <br> (D) | PLASTIC DIP <br> (P) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC5615CD | TLC5615CP |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC5615ID | TLC5615IP |

$\dagger$ Available in tape and reel as the TLC5615CDR and the TLC5615IDR

## functional block diagram



Terminal Functions

| TERMINAL |  | I/O |  |
| :--- | :---: | :---: | :--- |
| NAME | NO. |  |  |
| DIN | 1 | 1 | Serial data input |
| SCLK | 2 | I | Serial clock input |
| $\overline{\text { CS }}$ | 3 | I | Chip select, active low |
| DOUT | 4 | O | Serial data output for daisy chaining |
| AGND | 5 |  | Analog ground |
| REFIN | 6 | I | Reference input |
| OUT | 7 | O | DAC analog voltage output |
| VDD | 8 |  | Positive power supply |

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$
Supply voltage (VDD to AGND) .............................................................................. 7 . V .
Digital input voltage range to AGND .................................................... 0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$


Continuous current at any terminal .................................................................. $\pm 20 \mathrm{~mA}$

TLC56151 .......................................... . $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds .................................. $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

INSTRUMENTS

## recommended operating conditions

|  | MIN | NOM |
| :--- | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ | MAX | UNIT |
| High-level digital input voltage, $\mathrm{V}_{\mathrm{IH}}$ | 4.5 | 5 |
| Low-level digital input voltage, $\mathrm{V}_{\mathrm{IL}}$ | 5.5 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ to REFIN terminal | 2.4 |  |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ | V |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC5615C | 2 |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}$ (unless otherwise noted)
static DAC specifications


NOTES: 1. The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors (see text).
2. The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero-voltage output when the digital input code is zero (see text).
4. Zero-scale-error temperature coefficient is given by: $E_{Z S} T C=\left[E_{Z S}\left(T_{\max }\right)-E_{Z S}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6 /} /\left(T_{\max }-T_{\min }\right)$.
5. Gain error is the deviation from the ideal output ( $\mathrm{V}_{\mathrm{ref}}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$ excluding the effects of the zero-scale error.
6. Gain temperature coefficient is given by: $\left.\mathrm{E}_{\mathrm{G}} \mathrm{TC}=\left[\mathrm{E}_{\mathrm{G}}\left(T_{\max }\right)-\mathrm{E}_{\mathrm{G}}\left(T_{\min }\right)\right] / V_{\mathrm{ref}} \times 10^{6 /( } T_{\max }-T_{\min }\right)$.
7. Zero-scale-error rejection ratio (EZS-RR) is measured by varying the $\mathrm{V}_{\mathrm{DD}}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage.
8. Gain-error rejection ratio (EG-RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the full-scale output voltage after subtracting the zero-scale change.

## voltage output (OUT)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O}}$ | Voltage output range | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 0 | $\mathrm{V}_{\text {DD }}-0.4$ | V |
|  | Output load regulation accuracy | $\mathrm{V}_{\mathrm{O}}(\mathrm{OUT})=2 \mathrm{~V}, \quad \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | 0.5 | LSB |
| Iosc | Output short circuit current | OUT to $V_{\text {DD }}$ or AGND |  | 20 | mA |
| $\mathrm{V}_{\mathrm{OL}(1 \mathrm{low})}$ | Output voltage, low-level | $\mathrm{O}(\mathrm{OUT}) \leq 5 \mathrm{~mA}$ |  | 0.25 | V |
| $\mathrm{VOH}^{\text {(high }}$ | Output voltage, high-level | $\mathrm{O}(\mathrm{OUT}) \leq-5 \mathrm{~mA}$ | 4.75 |  | V |

## reference input (REFIN)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input voltage |  | 0 | $\mathrm{~V}_{\mathrm{DD}}-2$ |
| $\mathrm{r}_{\mathrm{i}} \quad$ Input resistance |  | V |  |  |
| $\mathrm{C}_{\mathrm{i}} \quad$ Input capacitance |  | 10 |  |  |

digital inputs (DIN, SCLK, $\overline{C S}$ )

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :--- | ---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level digital input voltage | 2.4 |  | V |
| $\mathrm{~V}_{\mathrm{IL}} \quad$ Low-level digital input voltage |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level digital input current | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD}}$ |  | $\pm 1$ |
| $\mathrm{I}_{\mathrm{IL}} \quad$ Low-level digital input current | $\mathrm{V}_{\mathrm{I}}=0$ | $\mu \mathrm{~A}$ |  |  |
| $\mathrm{C}_{\mathrm{i}} \quad$ Input capacitance |  | $\pm 1$ | $\mu \mathrm{~A}$ |  |

## digital output (DOUT)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :---: | :---: | :---: |
| UNIT |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output voltage, high-level | $I_{\mathrm{O}}=-2 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{DD}}-1$ | V |
| $\mathrm{~V}_{\mathrm{OL}} \quad$ Output voltage, low-level | $I_{\mathrm{O}}=2 \mathrm{~mA}$ |  | V |  |

power supply

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply voltage |  |  | 4.5 | 5 | 5.5 | V |
| ${ }^{\text {I D D }}$ | Power supply current | $\begin{array}{\|l\|} \hline \mathrm{VDD}=5.5 \mathrm{~V}, \\ \text { No load, } \\ \text { All inputs }=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}} \\ \hline \end{array}$ | $\mathrm{V}_{\text {ref }}=0$ |  | 150 | 250 | $\mu \mathrm{A}$ |
|  |  | $V_{D D}=5.5 \mathrm{~V},$ <br> No load, <br> All inputs $=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}$ |  | 230 | 350 | $\mu \mathrm{A}$ |

analog output dynamic performance

| PARAMETER | TEST CONDITIONS | MIN | TYP |
| :---: | :--- | :---: | :---: |
| Signal-to-noise + distortion, $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ | $\mathrm{V}_{\text {ref }=1 \mathrm{~V}_{\mathrm{pp}} \text { at } 1 \mathrm{kHz}+2.048 \mathrm{Vdc},}$MOde $=1111111111$, <br> See Note 9 | UNIT |  |

NOTE 9: The limiting frequency value at 1 Vpp is determined by the output-amplifier slew rate.
digital input timing requirements (see Figure 1)

|  | PARAMETER | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {su }}(\mathrm{DS})$ | Setup time, DIN before SCLK high | 45 |  |  | ns |
| th(DH) | Hold time, DIN valid after SCLK high | 0 |  |  | ns |
| $\mathrm{t}_{\text {su(CSS }}$ | Setup time, $\overline{\mathrm{CS}}$ low to SCLK high | 1 |  |  | ns |
| $t_{\text {su( }}$ (CS1) | Setup time, $\overline{C S}$ high to SCLK high | 50 |  |  | ns |
| th( CSHO ) | Hold time, SCLK low to $\overline{\mathrm{CS}}$ low | 1 |  |  | ns |
| th(CSH1) | Hold time, SCLK low to $\overline{\mathrm{CS}}$ high | 0 |  |  | ns |
| $\mathrm{t}_{\mathrm{w} \text { (CS) }}$ | Pulse duration, minimum chip select pulse width high | 20 |  |  | ns |
| $t_{w}(\mathrm{CL})$ | Pulse duration, SCLK low | 25 |  |  | ns |
| $t_{w}(\mathrm{CH})$ | Pulse duration, SCLK high | 25 |  |  | ns |

## output switching characteristic

| PARAMETER | TEST CONDITIONS | MIN | NOM | MAX |
| :---: | :---: | :---: | :---: | :---: |
| UNIT |  |  |  |  |
| $t_{\text {pd (DOUT) }}$ | Propagation delay time, DOUT | $C_{L}=50 \mathrm{pF}$ |  | 50 |

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}$ (unless otherwise noted)
analog output dynamic performance

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP | MAX |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SR | Output slew rate | $\begin{aligned} & C_{L}=100 \mathrm{pF}, \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 0.3 | 0.5 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| $t_{s}$ | Output settling time | $\begin{aligned} & \text { To 0.5 LSB, } \\ & R_{\mathrm{L}}=10 \mathrm{k} \Omega \text {, } \end{aligned}$ | $C_{L}=100 \mathrm{pF},$ <br> See Note 10 |  | 12.5 |  | $\mu \mathrm{s}$ |
|  | Glitch energy | DIN $=$ All 0 s to all 1 s |  |  | 5 |  | $\mathrm{nV} \cdot \mathrm{s}$ |

NOTE 10: Settling time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of 000 hex to 3FF hex or 3FF hex to 000 hex.
reference input (REFIN)

| PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference feedthrough | REFIN $=1 \mathrm{~V}$ pp at $1 \mathrm{kHz}+2.048 \mathrm{Vdc}$ (see Note 11) |  |  | -80 |  | dB |
| Reference input bandwidth ( $\mathrm{f}-3 \mathrm{~dB}$ ) | REFIN $=0.2 \mathrm{~V} p \mathrm{p}+2.048 \mathrm{Vdc}$ | REFIN $=0.2 \mathrm{~V} p \mathrm{p}+2.048 \mathrm{Vdc}$ |  | 30 |  | kHz |

NOTE 11: Reference feedthrough is measured at the DAC output with an input code $=000$ hex and a $\mathrm{V}_{\mathrm{ref}}$ input $=2.048 \mathrm{Vdc}+1 \mathrm{~V}$ pp at 1 kHz .

## PARAMETER MEASUREMENT INFORMATION



NOTES: A. The input clock, applied at the SCLK terminal, should be inhibited low when $\overline{\mathrm{CS}}$ is high to minimize clock feedthrough.
B. Data input from preceeding conversion cycle.
C. Sixteenth SCLK falling edge
Figure 1. Timing Diagram

TYPICAL CHARACTERISTICS
OUTPUT SINK CURRENT
vs
OUTPUT PULLDOWN VOLTAGE


Figure 2
OUTPUT SOURCE CURRENT
VS
OUTPUT PULLUP VOLTAGE


Figure 3

TYPICAL CHARACTERISTICS
SUPPLY CURRENT
vs
temperature


Figure 4


TYPICAL CHARACTERISTICS


Figure 7. Differential Nonlinearity With Input Code


Figure 8. Integral Nonlinearity With Input Code

## APPLICATION INFORMATION

## general function

The TLC5615 uses a resistor string network buffered with an op amp in a fixed gain of 2 to convert 10-bit digital data to analog voltage levels (see functional block diagram and Figure 9). The output of the TLC5615 is the same polarity as the reference input (see Table 1).
An internal circuit resets the DAC register to all zeros on power up.


Figure 9. TLC5615 Typical Operating Circuit
Table 1. Binary Code Table ( 0 V to $2 \mathrm{~V}_{\text {REFIN }}$ Output), Gain $=2$

| INPUTt |  | OUTPUT |  |
| :---: | :---: | :---: | :---: |
| 1111 | 1111 | $11(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{1023}{1024}$ |
|  | $\vdots$ |  | $\vdots$ |
| 1000 | 0000 | $01(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{513}{1024}$ |
| 1000 | 0000 | $00(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{512}{1024}=V_{\text {REFIN }}$ |
| 0111 | 1111 | $11(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{511}{1024}$ |
|  | $\vdots$ |  | $\vdots$ |
| 0000 | 0000 | $01(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{1}{1024}$ |
| 0000 | 0000 | $00(00)$ | 0 V |

$\dagger$ A 10-bit data word with two bits below the LSB bit (sub-LSB) with 0 values must be written since the DAC input latch is 12 bits wide.

## APPLICATION INFORMATION

## buffer amplifier

The output buffer has a rail-to-rail output with short circuit protection and can drive a $2-\mathrm{k} \Omega$ load with a $100-\mathrm{pF}$ load capacitance. Settling time is $12.5 \mu$ s typical to within 0.5 LSB of final value.

## external reference

The reference voltage input is buffered, which makes the DAC input resistance not code dependent. Therefore, the REFIN input resistance is $10 \mathrm{M} \Omega$ and the REFIN input capacitance is typically 5 pF independent of input code. The reference voltage determines the DAC full-scale output.

## logic interface

The logic inputs function with either TTL or CMOS logic levels. However, using rail-to-rail CMOS logic achieves the lowest power dissipation. The power requirement increases by approximately 2 times when using TTL logic levels.

## serial clock and update rate

Figure 1 shows the TLC5615 timing. The maximum serial clock rate is:

$$
{ }^{\mathrm{f}}(\text { SCLK })_{\max }=\frac{1}{\mathrm{t}_{\mathrm{w}(\mathrm{CH})}+\mathrm{t}_{\mathrm{w}(\mathrm{CL})}}
$$

or approximately 14 MHz . The digital update rate is limited by the chip-select period, which is:

$$
\mathrm{t}_{\mathrm{p}(\mathrm{CS})}=16 \times\left(\mathrm{t}_{\mathrm{w}(\mathrm{CH})}+\mathrm{t}_{\mathrm{w}(\mathrm{CL})}\right)+\mathrm{t}_{\mathrm{w}(\mathrm{CS})}
$$

and is equal to 820 ns which is a 1.21 MHz update rate. However, the DAC settling time to 10 bits of $12.5 \mu \mathrm{~s}$ limits the update rate to 80 kHz for full-scale input step transitions.

## APPLICATION INFORMATION

## serial interface

When chip select ( $\overline{\mathrm{CS}}$ ) is low, the input data is read into a 16 -bit shift register with the input data clocked in most significant bit first. The rising edge of the SLCK input shifts the data into the input register.
The rising edge of $\overline{C S}$ then transfers the data to the DAC register. When $\overline{C S}$ is high, input data cannot be clocked into the input register. All $\overline{\mathrm{CS}}$ transitions should occur when the SCLK input is low.
If the daisy chain (cascading) function (see daisy-chaining devices section) is not used, a 12-bit input data sequence with the MSB first can be used as shown in Figure 10:

$\mathrm{x}=\mathrm{don}$ 't care
Figure 10. 12-Bit Input Data Sequence
or 16 bits of data can be transferred as shown in Figure 11 with the 4 upper dummy bits first.


Figure 11. 16-Bit Input Data Sequence
The data from DOUT requires 16 falling edges of the input clock and, therefore, requires an extra clock width. When daisy chaining multiple TLC5615 devices, the data requires 4 upper dummy bits because the data transfer requires 16 input-clock cycles plus one additional input-clock falling edge to clock out the data at the DOUT terminal (see Figure 1).

The two extra (sub-LSB) bits are always required to provide hardware and software compatibility with 12-bit data converter transfers.
The TLC5615 three-wire interface is compatible with the SPI, QSPIt, and Microwire serial standards. The hardware connections are shown in Figure 12 and Figure 13.

The SPI and Microwire interfaces transfer data in 8-bit bytes, therefore, two write cycles are required to input data to the DAC. The QSPI interface, which has a variable input data length from 8 to 16 bits, can load the DAC input register in one write cycle.
$\dagger \mathrm{CPOL}=0, \mathrm{CPHA}=0, \mathrm{QSPI}$ protocol designations

## APPLICATION INFORMATION

## serial interface (continued)



NOTE A: The DOUT-SI connection is not required for writing to the TLC5615 but may be used for verifying data transfer if desired.
Figure 12. Microwire Connection


NOTE A: The DOUT-MISO connection is not required for writing to the TLC5615 but may be used for verifying data transfer.
Figure 13. SPI/QSPI Connection

## daisy-chaining devices

DACs can be daisy-chained by connecting the DOUT terminal of one device to the DIN of the next device in the chain, providing that the setup time, $\mathrm{t}_{\text {su }}(\mathrm{CSS}$ ), ( $\overline{\mathrm{CS}}$ low to SCLK high) is greater than the sum of the setup time, $\mathrm{t}_{\text {su( }}$ (DS), plus the propagation delay time, $\mathrm{t}_{\text {pd(DOUT) }}$, for proper timing (see digital input timing requirements section). The data at DIN appears at DOUT, delayed by 16 clock cycles plus one clock width. DOUT is a totem-poled output for low power. DOUT changes on the SCLK falling edge when $\overline{\mathrm{CS}}$ is low. When $\overline{\mathrm{CS}}$ is high, DOUT remains at the value of the last data bit and does not go into a high-impedance state.

## APPLICATION INFORMATION

## linearity, offset, and gain error using single ended supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.
The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V .
The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 14.


Figure 14. Effect of Negative Offset (Single Supply)
This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.
For a DAC, linearity is measured between zero-input code (all inputs 0 ) and full-scale code (all inputs 1 ) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage. For the TLC5615, the zero-scale (offset) error is plus or minus 3 LSB maximum. The code is calculated from the maximum specification for the negative offset.

## APPLICATION INFORMATION

## power-supply bypassing and ground management

Printed circuit boards that use separate analog and digital ground planes offer the best system performance. Wire-wrap boards do not perform well and should not be used. The two ground planes should be connected together at the low-impedance power-supply source. The best ground connection may be achieved by connecting the DAC AGND terminal to the system analog ground plane making sure that analog ground currents are well managed and there are negligible voltage drops across the ground plane.
A $0.1-\mu \mathrm{F}$ ceramic-capacitor bypass should be connected between $\mathrm{V}_{\text {DD }}$ and AGND and mounted with short leads as close as possible to the device. Use of ferrite beads may further isolate the system analog supply from the digital power supply.

Figure 15 shows the ground plane layout and bypassing technique.


Figure 15. Power-Supply Bypassing

## saving power

Setting the DAC register to all Os minimizes power consumption by the reference resistor array and the output load when the system is not using the DAC.

## ac considerations

## digital feedthrough

Even with $\overline{\mathrm{CS}}$ high, high-speed serial data at any of the digital input or output terminals may couple through the DAC package internal stray capacitance and appear at the DAC analog output as digital feedthrough. Digital feedthrough is tested by holding $\overline{\mathrm{CS}}$ high and transmitting 0101010101 from DIN to DOUT.

## analog feedthrough

Higher frequency analog input signals may couple to the output through internal stray capacitance. Analog feedthrough is tested by holding $\overline{\mathrm{CS}}$ high, setting the DAC code to all Os, sweeping the frequency applied to REFIN, and monitoring the DAC output.

- 12-Bit Voltage Output DAC
- Programmable Settling Time vs Power Consumption
$2.5 \mu \mathrm{~s}$ in Fast Mode
$8.2 \mu$ s in Slow Mode
- Compatible With TMS320 and SPI Serial Ports
- Differential Nonlinearity . . . <0.5 LSB Typ
- Ultra Low Power Consumption: $600 \mu \mathrm{~W}$ Typ in Slow Mode 1.74 mW Typ in Fast Mode at 3 V
- Buffered High-Impedance Reference Input


## description

The TLC5616 is a 12-bit voltage output digital-to-analog converter (DAC) with a flexible 4 -wire serial interface. The 4-wire serial interface allows seamless interface to TMS320 and SPI, QSPI, and Microwire serial ports. The TLC5616 is programmed by writing a 16-bit serial string into the device with four programming bits and 12 data bits. Developed for a wide range of supply voltages, the TLC5616 can operate from 2.7 V to 5.5 V .

## - Voltage Output Range ... 2 Times the Reference Input Voltage

- Monotonic Over Temperature


## applications

- Digital Servo Control Loops
- Digital Offset and Gain Adjustment
- Industrial Process Control
- Machine and Motion Control Devices
- Mass Storage Devices

The resistor string output voltage is buffered by a x2 gain rail-to-rail output buffer. The buffer operates with a Class A output stage to improve stability and reduce settling time. The settling time of the DAC is programmable to allow the designer to optimize settling time versus power dissipation. The settling time of the DAC is easily toggled by programming one of the 16 bits loaded along with the data. A high-impedance buffer is integrated on the REF terminal to reduce the need to use a low source impedance drive to the terminal.

Implemented with a CMOS process, the TLC5616 is designed for single supply operation from 2.7 V to 5.5 V . The device is available in 8 terminal SOIC and TSSOP packages to reduce board space and is available in standard commercial and industrial temperature ranges. The TLC5616C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC5616I is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| PACKAGE |  |  |
| :---: | :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | SMALL OUTLINET <br> (D) | SMALL OUTLINE <br> (PW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC5616CD | TLC5616CPW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC5616ID | TLC5616IPW |

† Available in tape and reel as the TLC5616CDR and the TLC5616IDR

### 2.7 V TO 5.5 V LOW POWER 12-BIT DIGITAL-TO-ANALOG

 CONVERTERS WITH POWER DOWNSLAS152-DECEMBER 1997

## functional block diagram



Terminal Functions

| TERI NAME | NO. | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{CS}}$ | 3 | 1 | Chip select. Digital output used to enable and disable inputs, active low. |
| DIN | 1 | 1 | Serial digital data input |
| FS | 4 | 0 | Frame sync. Digital input used for 4 -wire serial interfaces such as the TMS320 DSP interface. |
| GND | 5 |  | Analog ground |
| OUT | 7 | $\bigcirc$ | DAC analog output |
| REF | 6 | 1 | Reference analog input voltage |
| SCLK | 2 | 1 | Serial digital clock input |
| $V_{D D}$ | 8 |  | Positive power supply |

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$
Supply voltage (VD to AGND) ..... 7 V
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}:$ TLC5616C $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . .0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
TLC5616I ..... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$ ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds ..... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%$, $\mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=1.024 \mathrm{~V}$ (unless otherwise noted)
static DAC specifications

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  | $\mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$ |  | 12 |  |  | bits |
|  | Integral nonlinearity (INL), end point adjusted |  | $\begin{aligned} & \mathrm{V}_{\mathrm{ref}}=2.048 \mathrm{~V}, \\ & 1.024 \mathrm{~V} \end{aligned}$ | See Note 1 |  |  | $\pm 3$ | LSB |
|  | Differential nonlinearity (DNL) |  | $\begin{aligned} & \mathrm{V}_{\mathrm{ref}}=2.048 \mathrm{~V}, \\ & 1.024 \mathrm{~V} \end{aligned}$ | See Note 2 |  |  | $\pm 0.5$ | LSB |
| $E_{Z S}$ | Zero-scale error (offset error at zero scale) |  | $\begin{aligned} & \begin{array}{l} \mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}, \\ 1.024 \mathrm{~V} \end{array} \end{aligned}$ | See Note 3 |  |  | $\pm 12$ | LSB |
|  | Zero-scale-error temperature coefficient |  | $\begin{aligned} & \begin{array}{l} \mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}, \\ 1.024 \mathrm{~V} \end{array} \end{aligned}$ | See Note 4 |  | 3 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{E}_{\mathrm{G}}$ | - Gain error |  | $\begin{aligned} & \mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}, \\ & 1.024 \mathrm{~V} \end{aligned}$ | See Note 5 |  |  | $\pm 0.29$ | \% of FS voltage |
|  | Gain error temperature coefficient |  | $\begin{aligned} & \mathrm{V}_{\text {ref }}=2.048 \mathrm{~V}, \\ & 1.024 \mathrm{~V} \end{aligned}$ | See Note 6 |  | 1 |  | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| PSRR Power supply rejection ratio |  | Zero scale n | 5 V | See Notes 7 and 8 |  | -61 |  | dB |
|  |  | Full scale |  | See Notes 7 and 8 |  | -49 |  | dB |
|  |  | Zero scale | 3 V | See Notes 7 and 8 |  | -45 |  | dB |
|  |  | Full scale |  | See Notes 7 and 8 |  | -49 |  | dB |

NOTES: 1. The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors (see text).
2. The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero (see text).
4. Zero-scale-error temperature coefficient is given by: $E_{Z S} T C=\left[E_{Z S}\left(T_{\max }\right)-E_{Z S}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
5. Gain error is the deviation from the ideal output ( $\mathrm{V}_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$ excluding the effects of the zero-error.
6. Gain temperature coefficient is given by: $E_{G} T C=\left[E_{G}\left(T_{\max }\right)-E_{G}\left(T_{\text {min }}\right)\right] / V_{r e f} \times 106 /\left(T_{\max }-T_{\text {min }}\right)$.
7. Zero-scale-error rejection ratio (EZS-RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage.
8. Gain-error rejection ratio (EG-RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 Vdc and measuring the proportion of this signal imposed on the full-scale output voltage after subtracting the zero scale change.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ $\pm 10 \%, V_{\text {DD }}=3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {ref }}=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=1.024 \mathrm{~V}$ (unless otherwise noted) (Continued)
output specifications

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O}}$ | Output voltage | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  |  |  | $\mathrm{V}_{\text {DD }}-0.1$ | V |
|  | Output load regulation accuracy | $\begin{aligned} & \mathrm{V}_{\mathrm{O}(\mathrm{OUT})}=4.096 \mathrm{~V}, \\ & 2.048 \mathrm{~V} \end{aligned}$ | $R_{L}=2 \mathrm{k} \Omega$ |  |  |  | $\begin{array}{\|c\|} \hline \% \text { of } \\ \text { FS } \\ \text { Voltage } \end{array}$ |
| IOSC | Output short circuit current |  |  |  |  | 20 | mA |
| IO(sink) | Output sink current |  |  |  |  |  | mA |
| 10 (source) | Output source current |  |  |  |  |  | mA |

reference input (REF)

| PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ Input voltage |  |  | 0 |  | $\mathrm{V}_{\text {DD }} 1.1$ | V |
| $\mathrm{R}_{\mathrm{i}} \quad$ Input resistance |  |  |  | 10 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\mathrm{i}}$ Input capacitance |  |  |  | 5 |  | pF |
|  |  | Fast |  | 1.3 |  | MHz |
| Reference input bandwidn | REFN $=0.2 \mathrm{Vpp}+1.024 \mathrm{Vdc}$ | Slow |  | 525 |  | kHz |
|  | REFIN $=1 \mathrm{~V}$ pp +1.024 V dc , frequency $=10 \mathrm{kHz}$ | Fast |  | -73 |  | dB |
|  | REFIN $=1 \mathrm{~V}_{\mathrm{pp}}+1.024 \mathrm{~V} \mathrm{dc}$, frequency $=100 \mathrm{kHz}$ | Fast |  | -51 |  | dB |
| Harmonic distortion, reference input | REFIN $=1 \mathrm{~V}_{\mathrm{pp}}+1.024 \mathrm{~V} \mathrm{dc}$, frequency $=200 \mathrm{kHz}$ | Fast |  | -36 |  | dB |
|  | REFIN $=1 \mathrm{~V} \mathrm{pp}+1.024 \mathrm{~V} \mathrm{dc}$, frequency $=10 \mathrm{kHz}$ | Slow |  | -78 |  | dB |
|  | REFIN $=1 \mathrm{~V}$ pp +1.024 V dc , frequency $=50 \mathrm{kHz}$ | Slow |  | -41 |  | dB |
| Reference feedthrough | REFIN $=1 \mathrm{~V}$ pp at $1 \mathrm{kHz}+1.024 \mathrm{~V} \mathrm{dc} \mathrm{(see} \mathrm{Note} \mathrm{9)}$ |  |  | -80 |  | dB |

NOTE 9: Reference feedthrough is measured at the DAC output with an input code $=000$ hex and a $V_{\text {ref }}$ input $=1.024 \mathrm{Vdc}+1 \mathrm{Vpp}$ at 1 kHz . digital inputs

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIH | High-level digital input current | $\mathrm{V}_{1}=\mathrm{V}_{\text {DD }}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IIL | Low-level digital input current | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 8 |  | pF |

## power supply



## TLC5616C, TLC5616I

### 2.7 V TO 5.5 V LOW POWER 12-BIT DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN <br> SLAS152 - DECEMBER 1997

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm$ $10 \%, \mathrm{~V}_{\text {ref }}=2.048 \mathrm{~V}$, (unless otherwise noted)
analog output dynamic performance

|  | PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{s}}(\mathrm{FS})$ | Output settling time, full scale | $\begin{array}{ll} \hline V_{D D}=5 \mathrm{~V}, \text { To } 0.5 \mathrm{LSB}, & C_{L}=100 \mathrm{pF}, \\ R_{L}=10 \mathrm{k} \Omega, & \text { See Note } 10 \end{array}$ | Fast |  | 2.5 | 3.9 | $\mu \mathrm{s}$ |
|  |  |  | Slow |  | 8.2 | 18.1 | $\mu \mathrm{s}$ |
|  |  | $V_{D D}=3 \mathrm{~V}$, To 0.5 LSB, $C_{L}=100 \mathrm{pF}$, <br> $R_{L}=10 \mathrm{k} \Omega$, See Note 10 | Fast |  | 3.2 | 5.3 | $\mu \mathrm{s}$ |
|  |  |  | Slow |  | 5.7 | 20.4 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{s}}(\mathrm{CC})$ | Output settling time, code to code | $\begin{array}{\|ll} \hline V_{D D}=5 \mathrm{~V}, \text { To } 0.5 \mathrm{LSB}, & C_{\mathrm{L}}=100 \mathrm{pF}, \\ R_{\mathrm{L}}=10 \mathrm{k} \Omega, & \text { See Note } 11 \\ \hline \end{array}$ | Fast |  |  |  | $\mu \mathrm{s}$ |
|  |  |  | Slow |  |  |  | $\mu \mathrm{s}$ |
|  |  | $\begin{array}{\|ll\|} \hline V_{D D}=3 \mathrm{~V}, \text { To } 0.5 \mathrm{LSB}, & C_{\mathrm{L}}=100 \mathrm{pF}, \\ R_{\mathrm{L}}=10 \mathrm{k} \Omega, & \text { See Note } 11 \\ \hline \end{array}$ | Fast |  |  |  | $\mu \mathrm{s}$ |
|  |  |  | Slow |  |  |  | $\mu \mathrm{s}$ |
| SR | Output slew rate | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \text { тo } 0.5 \mathrm{LSB}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \text {, oo } 0.5 \mathrm{LSB}, C_{\mathrm{L}}=100 \mathrm{pF}, \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \end{aligned}$ | Fast |  | 3 |  | $\mathrm{V} / \mathrm{\mu s}$ |
|  |  |  | Slow |  | 0.6 |  | V/us |
|  |  |  | Fast |  | 2.8 |  | $\mathrm{V} / \mu \mathrm{s}$ |
|  |  |  | Slow |  | 0.6 |  | V/us |
|  | Signal to noise + distortion, $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ |  |  |  |  |  | dB |

NOTES: 10. Settling time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of 000 hex to 3FF hex or 3FF hex to 000 hex.
11. Settling time is the time for the output signal to remain within $\pm 0.5 \mathrm{LSB}$ of the final measured value for a digital input code change of one count.

## digital input timing requirements

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {su(CS-FS }}$ | Setup time, $\overline{C S}$ low before FS $\downarrow$ | 10 |  |  | ns |
| $\mathrm{t}_{\text {Su(FS-CLK) }}$ | Setup time, FS low before first negative SCLK edge | 10 |  |  | ns |
| ${ }^{\text {tsu(C16-FS }}$ ) | Setup time, sixteenth negative edge after FS low on which bit D0 is sampled before rising edge of FS | 10 |  |  | ns |
| ${ }^{\text {tsu(C16-CS }}$ ) | Setup time, sixteenth positive CLK edge (first positive after D0 is sampled) before $\overline{\mathrm{CS}}$ rising edge. Or is FS is used instead of sixteenth positive edge to update DAC, then setup time between FS rising edge and $\overline{\mathrm{CS}}$ rising edge. | 10 |  |  | ns |
| ${ }^{\text {twh }}$ | Pulse duration, SCLK high | 25 |  |  | ns |
| $\mathrm{t}_{\mathrm{w}} \mathrm{L}$ | Pulse duration, SCLK low | 25 |  |  | ns |
| $\mathrm{t}_{\text {su( }}$ ( ) | Setup time, data ready before SCLK falling edge | 8 |  |  | ns |
| $\operatorname{th}(\mathrm{D})$ | Hold time, data held valid after SCLK falling edge | 5 |  |  | ns |
| $\mathrm{t}_{\mathrm{d} \text { (CS1) }}$ | Delay time, positive clock edge after DO sampled to internal latch (and shift register) control high |  |  | 5 | $\mu \mathrm{s}$ |

PARAMETER MEASUREMENT INFORMATION


Figure 1. Timing Diagram

PRODUCT PREVIEW

- Programmable Settling Time to 0.5 LSB $2.5 \mu \mathrm{~s}$ or $12.5 \mu \mathrm{~s}$ Typ
- Two 10-Bit CMOS Voltage Output DACs in an 8 Pin Package
- Simultaneous Updates for DAC A and DAC B
- Single Supply Operation
- 3-Wire Serial Interface
- High-Impedance Reference Inputs
- Voltage Output Range . . . 2 Times the Reference Input Voltage
- Software Power Down Mode
- Internal Power-On Reset


## description

The TLC5617 and TLC5617A are dual 10-bit voltage output digital-to-analog converters (DAC) with buffered reference inputs (high impedance). The DACs have an output voltage range that is two times the reference voltage, and the DACs are monotonic. The device is simple to use, running from a single supply of 5 V . A power-on reset function is incorporated to ensure repeatable start-up conditions.

- TMS320 and SPI Compatible
- Low Power Consumption: 3 mW Typ in Slow Mode 8 mW Typ in Fast Mode
- Input Data Update Rate of 1.21 MHz
- Monotonic Over Temperature


## applications

- Battery Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Industrial Controls
- Machine and Motion Control Devices
- Cellular Telephones


Digital control of the TLC5617 is over a 3-wire CMOS compatible serial bus. The device receives a 16-bit word for programming and to produce the analog output. The digital inputs feature Schmitt triggers for high noise immunity. Digital communication protocols include the SPI ${ }^{T M}$, QSPI ${ }^{\top M}$, and Microwire ${ }^{T M}$ standards.
Two versions of this device are available. The TLC5617 does not have any internal state machine and is dependent on all external timing signals. The TLC5617A has an internal state machine that will count the number of clocks from falling edge of $\overline{C S}$ and then update and disable the device to accepting further data inputs. The TLC5617A is recommended for TMS320 and SPI processors and the TLC5617 is recommended only for use in SPI or 3-wire serial port processors. The TLC5617A is backward compatible and designed to work in TLC5617 designed systems.
The 8-terminal small-outline D package allows digital control of analog functions in space-critical applications. The TLC5617C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC 56171 is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| PACKAGE |  |  |
| :---: | :---: | :--- |
| $\mathbf{T}_{\mathbf{A}}$ | SMALL OUTLINE <br> (D) | PLASTIC DIP <br> (P) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC5617CD <br> TLC5617ACD | TLC5617CP <br> TLC5617ACP |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC5617ID <br> TLC5617AID | TLC5617IP <br> TLC5617AIP |

$\dagger$ Available in tape and reel as the TLC5617CDR and the TLC5617IDR

| DEVICE | COMPATIBILITY |
| :--- | :--- |
| TLC5617 | SPI, QSPI and Microwire |
| TLC5617A | TMS320Cxx, SPI, QSPI and Microwire |

## functional block diagram



## Terminal Functions

| TERMINAL <br> NAME |  | NO. | I/O |
| :--- | :---: | :---: | :--- |
| DIN | 1 | 1 | DESCRIPTION |
| SCLK | 2 | 1 | Serial data input |
| $\overline{\text { CS }}$ | 3 | 1 | Chip select, active low |
| OUT B | 4 | 0 | DAC B analog output |
| AGND | 5 |  | Analog ground |
| REFIN | 6 | 1 | Reference voltage input |
| OUT A | 7 | 0 | DAC A analog output |
| VDD | 8 |  | Positive power supply |

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$


Digital input voltage range to AGND ................................................ 0.3 V tọ $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$




TLC56171 ........................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$


$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 4.5 | 5 | 5.5 | V |
| High-level digital input voltage, $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 0.7 V DD |  |  | V |
| Low-level digital input voltage, $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | $0.3 V_{\text {DD }}$ | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ to REFIN terminal |  | 1 | 2.048 | $V_{D D}-1.1$ | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 2 |  |  | k $\Omega$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC5617C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC56171 | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref }}($ REFIN $)=2.048 \mathrm{~V}$ (unless otherwise noted)

## static DAC specifications

| PARAMETER |  |  | TEST CONDIT | ONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  |  |  | 10 |  |  | bits |
| Integral nonlinearity (INL), end point adjusted |  |  | $\mathrm{V}_{\text {ref }}(\mathrm{REF}(\mathrm{N})=2.048 \mathrm{~V}$, | See Note 1 |  |  | $\pm 1$ | LSB |
| Differential nonlinearity (DNL) |  |  | $\mathrm{V}_{\text {ref }}($ REFIN $)=2.048 \mathrm{~V}$, | See Note 2 |  | $\pm 0.1$ | $\pm 0.5$ | LSB |
| EZS | Zero-scale error (offset error at zero scale) |  | $\mathrm{V}_{\text {ref }}(\mathrm{REF}$ IN) $=2.048 \mathrm{~V}$, | See Note 3 |  |  | $\pm 3$ | LSB |
| Zero-scale-error temperature coefficient |  |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}$, | See Note 4 |  | 3. |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error |  | $\mathrm{V}_{\text {ref }}(\mathrm{REF}(\mathrm{N})=2.048 \mathrm{~V}$, | See Note 5 |  |  | $\pm 3$ | LSB |
| Gain error temperature coefficient |  |  | $\mathrm{V}_{\text {ref }}($ REFIN $)=2.048 \mathrm{~V}$, | See Note 6 |  | 1 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| PSRR | Power-supply rejection ratio | Zero scale | See Notes 7 and 8 | Slow | 80 |  |  | dB |
|  |  | Gain |  |  | 80 |  |  |  |
|  |  | Zero scale |  | Fast | 80 |  |  |  |
|  |  | Gain |  |  | 80 |  |  |  |

NOTES: 1. The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.
2. The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
4. Zero-scale-error temperature coefficient is given by: $E_{Z S} T C=\left[E_{Z S}\left(T_{\max }\right)-E_{Z S}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
5. Gain error is the deviation from the ideal output ( $V_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$ excluding the effects of the zero-error.
6. Gain temperature coefficient is given by: $E_{G} T C=\left[E_{G}\left(T_{\max }\right)-E_{G}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\text {max }}-T_{\text {min }}\right)$.
7. Zero-scale-error rejection ratio (EZS-RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage.
8. Gain-error rejection ratio (EG-RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the full-scale output voltage after subtracting the zero scale change.

## A OUT and B OUT output specifications

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O}}$ | Voltage output range | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 0 |  | $\mathrm{V}_{\mathrm{DD}}-0.4$ | V |
|  | Output load regulation accuracy | $\mathrm{V}_{\mathrm{O}}(\mathrm{OUT})=2 \mathrm{~V}, \quad \mathrm{R}_{\mathrm{L}}$ from $10 \mathrm{k} \Omega$ to $2 \mathrm{k} \Omega$ |  |  | 0.5 | LSB |
| IOSC | Output short circuit current | $\mathrm{V}_{\mathrm{O}}\left(\mathrm{A}\right.$ OUT) or $\mathrm{V}_{\mathrm{O}}\left(\mathrm{B}\right.$ OUT) to $\mathrm{V}_{\text {DD }}$ or AGND |  | 20 |  | mA |
| IO(sink) | Output sink current | $\mathrm{V}_{\mathrm{O}}(\mathrm{OUT})>0.25 \mathrm{~V}$ |  | 5 |  | mA |
| O (source) | Output source current | $\mathrm{V}_{\mathrm{O}}(\mathrm{OUT})<4.75 \mathrm{~V}$ |  | 5 |  | mA |

## reference input (REFIN)

| PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | $\begin{gathered} \hline \text { UNIT } \\ \hline \mathrm{V} \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1} \quad$ Input voltage range |  |  | 0 |  | $\mathrm{V}_{\mathrm{DD}}{ }^{-2}$ |  |
| $\mathrm{R}_{\mathrm{i}} \quad$ Input resistance |  |  | 10 |  |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\mathrm{i}} \quad$ Input capacitance |  |  |  | 5 |  | pF |
| Reference feedthrough | REFIN $=1 \mathrm{~V}_{\text {pp }}$ at $1 \mathrm{kHz}+1.024 \mathrm{~V} \mathrm{dc} \mathrm{(see} \mathrm{Note} \mathrm{9)}$ |  | , | -80 |  | dB |
| Reference input bandwidth ( $\mathrm{f}-3 \mathrm{~dB}$ ) | REFIN $=0.2 \mathrm{~V} p \mathrm{p}+1.024 \mathrm{Vdc}$ | Slow |  | 0.5 |  | MHz . |
|  |  | Fast |  | 1 |  |  |

NOTE 9: Reference feedthrough is measured at the DAC output with an input code $=00$ hex and a $V_{\text {ref(REFIN) }}$ input $=1.024 \mathrm{Vdc}+1 \mathrm{~V}$ pp at 1 kHz .
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref }}($ REFIN $)=2.048 \mathrm{~V}$ (unless otherwise noted) (continued)
digital inputs (DIN, SCLK, CS)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP |
| :--- | :--- | :--- | :---: | :---: |
| $I_{\mathrm{IH}}$ | High-level digital input current | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD}}$ | MAX | UNIT |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level digital input current | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}$ | $\mu \mathrm{~A}$ |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | $\mu \mathrm{A}$ |  |

power supply

| PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT <br> V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, VDD |  |  | 4.5 | 5 | 5.5 |  |
| IDD | $V_{D D}=5.5 \mathrm{~V},$ | Slow |  | 0.6 | 1 | mA |
|  | $\text { All inputs }=0 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{DD}}$ | Fast |  | 1.6 | 2.5 |  |
| Power down supply current | D13 = 0 (see Table 3) |  |  | 1 |  | $\mu \mathrm{A}$ |

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref(REFIN }}=2.048 \mathrm{~V}$ (unless otherwise noted)
analog output dynamic performance

|  | PARAMETER | TEST CONDITIONS |  |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SR | Output slew rate | $\begin{aligned} & C_{L}=100 \mathrm{pF}, \\ & R_{L}=10 \mathrm{k} \Omega, \end{aligned}$ <br> Code 32 to Code 1024, | $\begin{aligned} & V_{\text {ref( }(\text { REFIN })}=2.048 \mathrm{~V}, \\ & T_{A}=25^{\circ} \mathrm{C}, \\ & V_{O} \text { from } 10 \% \text { to } 90 \% \end{aligned}$ | Slow | 0.3 | 0.5 |  | $\mathrm{V} / \mu \mathrm{s}$ |
|  |  |  |  | Fast | 2.4 | 3 |  |  |
| $t_{s}$ | Output settling time | $\begin{aligned} & \text { To } \pm 0.5 \mathrm{LSB} \\ & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \end{aligned}$ | $C_{L}=100 \mathrm{pF},$ <br> See Note 10 | Slow |  | 12.5 |  | $\mu \mathrm{s}$ |
|  |  |  |  | Fast |  | 2.5 |  |  |
| $\mathrm{t}_{\mathrm{S}}(\mathrm{c})$ | Output settling time, code to code | $\begin{array}{ll} \text { To } \pm 0.5 \mathrm{LSB}, & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \\ R_{\mathrm{L}}=10 \mathrm{k} \Omega, & \text { See Note } 11 \end{array}$ |  | Slow |  | 2 |  | $\mu \mathrm{s}$ |
|  |  |  |  | Fast |  | 2 |  |  |
|  | Glitch energy | $\begin{aligned} & \text { DIN = All 0s to all } 1 \mathrm{~s}, \\ & \mathrm{f}(\mathrm{SCLK})=100 \mathrm{kHz} \end{aligned}$ | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{DD}},$ |  |  | 5 |  | $\mathrm{nV}-\mathrm{s}$ |
| $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ | Signal to noise + distortion | $\mathrm{V}_{\text {ref(REFIN) }}=1 \mathrm{~V}_{\mathrm{pp}}$ at 1 kHz and $10 \mathrm{kHz}+1.024 \mathrm{~V} \mathrm{dc}$, Input code $=1000000000$ |  | Slow |  | 78 |  | dB |
|  |  |  |  | Fast |  | 81 |  |  |

NOTES: 10. Settling time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of 020 hex to 3FF hex or 3FF hex to 020 hex.
11. Setting time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of one count.
digital input timing requirements

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {su( }}$ (DS) | Setup time, DIN before SCLK low | 5 |  |  | ns |
| th( DH ) | Hold time, DIN valid after SCLK low | 5 |  |  | ns |
| $\mathrm{t}_{\text {su(CSS }}$ | Setup time, $\overline{\text { CS }}$ low to SCLK low | 5 |  |  | ns |
| $\mathrm{t}_{\text {su(CS1) }}$ | Setup time, SCLK $\uparrow$ to $\overline{\mathrm{CS}} \downarrow$, external end-of-write | 10 |  |  | ns |
| $t_{\text {su(CS2) }}$ | Setup time, SCLK $\uparrow$ to $\overline{C S} \downarrow$, start of next write cycle | 5 |  |  | ns |
| ${ }^{\text {w }}$ (CL) | Pulse duration, SCLK low | 25 |  |  | ns |
| ${ }^{\text {w }}$ (CH) | Pulse duration, SCLK high | 25 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}}$ (CS1) | Delay time, CLK $\uparrow$ to Disable (TLC5617A only) |  |  | 5 | ns |

## TLC5617, TLC5617A <br> PROGRAMMABLE DUAL 10-BIT DIGITAL-TO-ANALOG CONVERTERS

SLAS151A - JULY 1997 - REVISED DECEMBER 1997

$\leq$ Final Value $\pm 0.5$ LSB
NOTE B: The input clock, applied at the SCLK terminal, should be inhibited low when $\overline{\mathrm{CS}}$ is high to minimize clock feedthrough.
Figure 1. Timing Diagram for the TLC5617


NOTE C: The input clock, applied at the SCLK terminal, should be inhibited low when $\overline{\mathrm{CS}}$ is high to minimize clock feedthrough.

Figure 2. Timing Diagram for TLC5617A only

## TYPICAL CHARACTERISTICS



Figure 3
OUTPUT SINK CURRENT (SLOW MODE)
vs
OUTPUT LOAD VOLTAGE


Figure 5

OUTPUT SOURCE CURRENT (FAST MODE)
VS
OUTPUT LOAD VOLTAGE


Figure 4
OUTPUT SOURCE CURRENT (SLOW MODE) OUTPUT LOAD VOLTAGE


Figure 6

## TYPICAL CHARACTERISTICS



Figure 7

RELATIVE GAIN (SLOW MODE) VS
FREQUENCY


Figure 9


Figure 8

TOTAL HARMONIC DISTORTION (SLOW MODE) VS FREQUENCY


Figure 10

TYPICAL CHARACTERISTICS

TOTAL HARMONIC DISTORTION + NOISE (SLOW MODE)
vs FREQUENCY


Figure 11
TOTAL HARMONIC DISTORTION (FAST MODE)
vs
FREQUENCY


Figure 13

SIGNAL-TO-NOISE RATIO (SLOW MODE)
vs
FREQUENCY


Figure 12

TOTAL HARMONIC DISTORTION + NOISE (FAST MODE) vs FREQUENCY


Figure 14

## TYPICAL CHARACTERISTICS

SIGNAL-TO-NOISE RATIO (FAST MODE)
VS
FREQUENCY


Figure 15


Figure 16. Differential Nonlinearity With Input Code

TYPICAL CHARACTERISTICS


Figure 17. Integral Nonlinearity With Input Code

## APPLICATION INFORMATION

## general function

The TLC5617 uses a resistor string network buffered with an op amp to convert 10-bit digital data to analog voltage levels (see functional block diagram and Figure 17). The output of the TLC5617 is the same polarity as the reference input (see Table 1).
The output code is given by: $2\left(\mathrm{~V}_{\text {REFIN }}\right) \frac{\text { CODE }}{1024}$
An internal circuit resets the DAC register to all Os on power-up.


Figure 18. TLC5617 Typical Operating Circuit

## APPLICATION INFORMATION

Table 1. Binary Code Table ( 0 V to $2 \mathrm{~V}_{\text {REFIN }}$ Output), Gain = 2

| INPUT† | OUTPUT |  |  |
| :---: | :---: | :---: | :---: |
| 1111 | 1111 | $11(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{1023}{1024}$ |
| $\vdots$ |  |  |  |
| 1000 | 0000 | $01(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{513}{1024}$ |
| 1000 | 0000 | $00(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{512}{1024}=V_{\text {REFIN }}$ |
| 0111 | 1111 | $11(00)$ | $2\left(V_{\text {REFIN }}\right) \frac{511}{1024}$ |
| $\vdots$ | $:$ |  | $2\left(V_{\text {REFIN }}\right) \frac{1}{1024}$ |
| 0000 | 0000 | $01(00)$ | 0 V |
| 0000 | 0000 | $00(00)$ |  |

$\dagger$ A 10-bit data word with two sub-LSB 0s must be written since the DAC input latch is 12 bits wide.

## buffer amplifier

The output buffer has a rail-to-rail output with short circuit protection and can drive a $2-\mathrm{k} \Omega$ load with a 100 pF load capacitance. Settling time is a software selectable $12.5 \mu$ s or $2.5 \mu$ s typical to within $\pm 0.5$ LSB of final value.

## external reference

The reference voltage input is buffered which makes the DAC input resistance not code dependent. Therefore, the REFIN input resistance is $10 \mathrm{M} \Omega$ and the REFIN input capacitance is typically 5 pF , independent of input code. The reference voltage determines the DAC full-scale output.

## logic interface

The logic inputs function with CMOS logic levels. Most of the standard high-speed CMOS logic families may be used.

## serial clock and update rate

Figure 1 shows the TLC5617 timing. The maximum serial clock rate is

$$
\mathrm{f}_{(\mathrm{SCLK}) \max }=\frac{1}{\mathrm{t}_{\mathrm{w}(\mathrm{CH})_{\min }}+\mathrm{t}_{\mathrm{w}(\mathrm{CL}) \min }}=20 \mathrm{MHz}
$$

The digital update rate is limited by the chip-select period, which is

$$
t_{p(C S)}=16 \times\left(t_{w(C H)}+t_{w(C L)}\right)+t_{s u(C S 1)}
$$

This equals $820-\mathrm{ns}$ or $1.21-\mathrm{MHz}$ update rate. However, the DAC settling time to 10 bits limits the update rate for full-scale input step transitions.

## APPLICATION INFORMATION

## serial interface

When chip select ( $\overline{\mathrm{CS}}$ ) is low, the input data is read into a 16-bit shift register with the input data clocked in most significant bit first. The falling edge of the SCLK input shifts the data into the input register.
The rising edge of $\overline{C S}$ then transfers the data to the DAC register. All $\overline{C S}$ transitions should occur when the SCLK input is low.
The 16 bits of data can be transferred with the sequence shown in Figure 18.


Figure 19. Input Data Word Format
Table 2 shows the function of program bits D15 - D12.
Table 2. Program Bits D15 - D12 Function

| PROGRAM BIT |  |  |  | DEVICE FUNCTION |  |
| :---: | :---: | :---: | :---: | :--- | :---: |
| D15 | D14 | D13 | D12 |  |  |
| 1 | X | X | X | Write to latch A with serial <br> interface register data and latch B <br> updated with buffer latch data |  |
| 0 | X | X | 0 | Write to latch B and double buffer <br> latch |  |
| 0 | X | X | 1 | Write to double buffer latch only |  |
| X | 1 | X | X | $12.5 \mu \mathrm{~s}$ settling time |  |
| X | 0 | X | X | $2.5 \mu$ s settling time |  |
| X | X | 0 | X | Powered-up operation |  |
| X | X | 1 | X | Powered-down mode |  |

## function of the latch control bits (D15 and D12)

Three data transfers are possible. All transfers occur immediatly after $\overline{\mathrm{CS}}$ goes high and are described in the following sections.
latch A write, latch B update (D15 = high, D12 = X)
The serial interface register (SIR) data are written to latch $A$ and the double buffer latch contents are written to latch $B$. The double buffer contents are unaffected. This control bit condition allows simultaneous output updates of both DACs.

## APPLICATION INFORMATION



Figure 20. Latch A Write, Latch B Update
latch B and double-buffer 1 write ( $\mathbf{D} 15=$ low, D12 = low)
The SIR data are written to both latch B and the double buffer. Latch A is unaffected.


Figure 21. Latch B and Double-Buffer Write
double-buffer-only write (D15 = low, D12 = high)
The SIR data are written to the double buffer only. Latch A and B contents are unaffected.


Figure 22. Double-Buffer-Only Write

## purpose and use of the buffer

Normally only one DAC output can change after a write. The double buffer allows both DAC outputs to change after a single write. This is achieved by the two following steps.

1. A double-buffer-only write is executed to store the new DAC $B$ data without changing the DAC $A$ and $B$ outputs.
2. Following the previous step a write to latch $A$ is executed. This writes the SIR data to latch $A$ and also writes the double-buffer contents to latch $B$. Thus both DACs receive their new data at the same time and so both DAC outputs begin to change at the same time.
Unless a double-buffer-only write is issued, the latch B and double-buffer contents are identical. Thus, following a write to latch $A$ or $B$ with another write to latch $A$ does not change the latch $B$ contents.

## APPLICATION INFORMATION

## operational examples

## changing the latch A data from zero to full code

Assuming that latch A starts at zero code (e.g., after power-up), the latch can be filled with 1s by writing (bit D15 on the left, DO on the right)

## 1X0X 11111111 11XX

to the serial interface. Bit D14 can be zero to select slow mode or one to select fast mode. The other Xs can be zero or one (don't care).
The latch B contents and the DAC B output are not changed by this write unless the double-buffer contents are different from the latch B contents. This can only be true if the last write was a double-buffer-only write.

## changing the latch $B$ data from zero to full code

Assuming that latch B starts at zero code (e.g., after power-up), the latch can be filled with 1s by writing (bit D15 on the left, DO on the right).

$$
0 \times 0011111111 \text { 11XX }
$$

to the serial interface. Bit D14 can be zero to select slow mode or one to select fast mode. The other Xs can be zero or one (don't care). The data (bits D0 to D11) are written to both the double buffer and latch B.
The latch A contents and the DAC A output are not changed by this write.

## double-buffered change of both DAC outputs

Assuming that DACs $A$ and $B$ start at zero code (e.g., after power-up), if DAC $A$ is to be driven to mid-scale and DAC $B$ to full-scale, and if the outputs are to begin rising at the same time, this can be achieved as follows:

First,
Od01 11111111 11XX
is written (bit D15 on the left, D0 on the right) to the serial interface. This loads the full-scale code into the double buffer latch but does not change the latch B contents and the DAC B output voltage. The latch A contents and the DAC A output are also unaffected by this write operation.

Changing from fast to slow mode or slow to fast mode changes the supply current which can glitch the outputs, and so D14 (designated by d in the data word) should be set to maintain the speed made set by the previous write. The other Xs can be ones or zeros (don't care).
Next,

## 1X0X 10000000 00XX

is written (bit D15 on the left, D0 on the right) to the serial interface. Bit D14 can be zero to select slow mode or one to select fast mode. The other Xs can be zero or one (don't care). This writes the mid-scale code (1000000000XX) to latch A and also copies the full-scale code from the double buffer to latch B. Both DAC outputs thus begin to rise after the second write.

## APPLICATION INFORMATION

## DSP serial interface

Utilizing a simple 3 wire serial interface, the TLC5617A can be interfaced to TMS320 compatible serial ports. The 5617A has an internal state machine that will count 16 clocks after receiving a falling edge of /CS and then disable further clocking in of data until the next falling edge is received on /CS. Therefore the /CS can be connected directly to the FS pins of the serial port and only the leading falling edge of the DSP will be used to start the write process. The TLC5617A is designed to be used with the TMS320Cxx DSP's in Burst Mode Serial Port Transmit operation.


Figure 23. Interfacing The TLC5617 To TMS320C32 DSP

## SPI serial interface

Both the TLC5617 and TLC5617A are compatible with SPI, QSPI or Microwire serial standards. The hardware connections are shown in Figures 23 and 24. The TLC5617A has an internal state machine that will count 16 clocks after the falling edge to /CS and then internally disable the device. The internal edge is or'd together with the /CS so that the rising edge can be provided to /CS prior to the occurrence of the internal edge to also disable the device.

## general serial interface

The TLC5617 three-wire interface is compatible with the SPI, QSPI, and Microwire serial standards. The hardware connections are shown in Figure 23 and Figure 24.
The SPI and Microwire interfaces transfer data in 8-bit bytes, therefore, two write cycles are required to input data to the DAC. The QSPI interface, which has a variable input data length from 8 to 16 bits, can load the DAC input register in one write cycle.


Figure 24. Microwire Connection


Figure 25. SPI/QSPI Connection
linearity, offset, and gain error using single end supplies
When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.

The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V .

## APPLICATION INFORMATION

## linearity, offset, and gain error using single end supplies (continued)

The output voltage remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 24.


Figure 26. Effect of Negative Offset (Single Supply)
This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero input code (all inputs 0 ) and full scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full scale code and the lowest code that produces a positive output voltage. For the TLC5617, the zero-scale (offset) error is plus or minus 3 LSB maximum. The code is calculated from the maximum specification for the negative offset.

## power-supply bypassing and ground management

Printed circuit boards that use separate analog and digital ground planes offer the best system performance. Wire-wrap boards do not perform well and should not be used. The two ground planes should be connected together at the low-impedance power-supply source. The best ground connection may be achieved by connecting the DAC AGND terminal to the system analog ground plane making sure that analog ground currents are well managed.
A $0.1 \mu \mathrm{~F}$ ceramic bypass capacitor should be connected between $\mathrm{V}_{\mathrm{DD}}$ and AGND and mounted with short leads as close as possible to the device. Use of ferrite beads may further isolate the system analog and digital power supplies.

Figures 25 shows the ground plane layout and bypassing technique.


Figure 27. Power-Supply Bypassing

## APPLICATION INFORMATION

## saving power

Setting the DAC register to all Os minimizes power consumption by the reference resistor array and the output load when the system is not using the DAC.

## ac considerations/analog feedthrough

Higher frequency analog input signals may couple to the output through internal stray capacitance. Analog feedthrough is tested by holding $\overline{\text { CS }}$ high, setting the DAC code to all 0 s, sweeping the frequency applied to REFIN, and monitoring the DAC output.

- Programmable Settling Time to 0.5 LSB $2.5 \mu \mathrm{~s}$ or $12.5 \mu \mathrm{~s}$ Typ
- Two 12-Bit CMOS Voltage Output DACs in an 8-Pin Package
- Simultaneous Updates for DAC A and DAC B
- Single Supply Operation
- 3-Wire Serial Interface
- High-Impedance Reference Inputs
- Voltage Output Range ... 2 Times the Reference Input Voltage
- Software Power Down Mode
- Internal Power-On Reset


## description

The TLC5618 is a dual 12 -bit voltage output digital-to-analog converter (DAC) with buffered reference inputs (high impedance). The DACs have an output voltage range that is two times the reference voltage, and the DACs are monotonic. The device is simple to use, running from a single supply of 5 V . A power-on reset function is incorporated to ensure repeatable start-up conditions.

- TMS320 and SPI Compatible
- Low Power Consumption: 3 mW Typ in Slow Mode 8 mW Typ in Fast Mode
- Input Data Update Rate of 1.21 MHz
- Monotonic Over Temperature


## applications

- Battery Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Industrial Controls
- Machine and Motion Control Devices
- Cellular Telephones


Digital control of the TLC5618 is over a 3-wire CMOS-compatible serial bus. The device receives a 16-bit word for programming and to produce the analog output. The digital inputs feature Schmitt triggers for high noise immunity. Digital communication protocols include the SPI ${ }^{T M}$, QSPI ${ }^{T M}$, and Microwire ${ }^{T M}$ standards.
Two versions of this device are available. The TLC5618 does not have any internal state machine and is dependent on all external timing signals. The TLC5618A has an internal state machine that will count the number of clocks from falling edge of $\overline{\mathrm{CS}}$ and then update and disable the device to accepting further data inputs. The TLC5618A is recommended for TMS320 and SPI processors and the TLC5618 is recommended only for use in SPI or 3-wire serial port processors. The TLC5618A is backward compatible and designed to work in TLC5618 designed systems.
The 8-terminal small-outline D package allows digital control of analog functions in space-critical applications. The TLC5618C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC 5618 l is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI and QSPI are trademarks of Motorola, Inc.
Microwire is a trademark of National Semiconductor Corporation.

| PACKAGE |  |  |
| :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | SMALL OUTLINE $\dagger$ <br> (D) | PLASTIC DIP (P) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\begin{aligned} & \text { TLC5618CD } \\ & \text { TLC5618ACD } \end{aligned}$ | $\begin{aligned} & \text { TLC5618CP } \\ & \text { TLC5618ACP } \end{aligned}$ |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\begin{aligned} & \text { TLC5618ID } \\ & \text { TLC5618AID } \end{aligned}$ | $\begin{aligned} & \text { TLC5618IP } \\ & \text { TLC5618AIP } \end{aligned}$ |

$\dagger$ The $D$ pacakge is available in tape and reel by adding $R$ to the part number (e.g., TLC5618CDR)

| DEVICE | COMPATIBILITY |
| :--- | :--- |
| TLC5618 | SPI, QSPI and Microwire |
| TLC5618A | TMS320Cxx, SPI, QSPI and Microwire |

functional block diagram


Terminal Functions

| TERMINAL |  |  |  |  |
| :--- | :---: | :---: | :--- | :--- |
| NAME | NO. | I/O |  | DESCRIPTION |
| DIN | 1 | 1 | Serial data input |  |

## TLC5618, TLC5618A PROGRAMMABLE DUAL 12-BIT DIGITAL-TO-ANALOG CONVERTERS

| SCLK | 2 | 1 | Serial clock input |
| :--- | :--- | :--- | :--- |
| $\overline{\text { CS }}$ | 3 | 1 | Chip select, active low |
| OUT A | 4 | O | DAC A analog output |
| AGND | 5 |  | Analog ground |
| REFIN | 6 | 1 | Reference voltage input |
| OUT B | 7 | O | DAC B analog output |
| VDD | 8 |  | Positive power supply |

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

$\qquad$
Digital input voltage range to AGND .................................................... -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$


Continuous current at any terminal ................................................................. $\mathbf{2 0}$ mA
 TLC56181 ......................................... . $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds ................................... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended cperating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\text {DD }}$ |  | 4.5 | 5 | 5.5 | V |
| High-level digital input voltage, $\mathrm{V}_{\text {IH }}$ | $V_{D D}=5 \mathrm{~V}$ | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| Low-level digital input voltage, $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | $0.3 \mathrm{~V}_{\text {DD }}$ | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ to REFIN terminal |  | 2 | 2.048 | $\mathrm{V}_{\mathrm{DD}}-1.1$ | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 2 |  |  | $\mathrm{k} \Omega$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC5618C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC5618\| | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

## PROGRAMMABLE DUAL 12-BIT DIGITAL-TO-ANALOG CONVERTERS

SLAS156B - JULY 1997 - REVISED DECEMBER 1997

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref( }}$ REFIN) $=2.048 \mathrm{~V}$ (unless otherwise noted)

## static DAC specifications

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  |  |  | 12 |  |  | bits |
| Integral nonlinearity (INL), end point adjusted |  |  | $\left.\mathrm{V}_{\text {ref }(\text { REFIN }}\right)=2.048 \mathrm{~V}$, | See Note 1 |  |  | $\pm 4$ | LSB |
| Differential nonlinearity (DNL) |  |  | $\mathrm{V}_{\text {ref( }}$ REFIN $)=2.048 \mathrm{~V}$, | See Note 2 |  | $\pm 0.5$ | $\pm 1$ | LSB |
| EZS | Zero-scale error (offset error at zero scale) |  | $\mathrm{V}_{\text {ref( }}$ REFIN $)=2.048 \mathrm{~V}$, | See Note 3 |  |  | $\pm 12$ | mV |
| Zero-scale-error temperature coefficient |  |  | $\mathrm{V}_{\text {ref( }}$ REFIN $)=2.048 \mathrm{~V}$, | See Note 4 |  | 3 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $E_{G}$ | Gain error |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}$, | See Note 5 |  |  | $\pm 0.29$ | \% of FS voltage |
| Gain error temperature coefficient |  |  | $\mathrm{V}_{\text {ref }(\text { REFIN })}=2.048 \mathrm{~V}$, | See Note 6 |  | 1 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| PSRR | Power-supply rejection ratio | Zero scale | See Notes 7 and 8 | Slow |  | 65 |  | dB |
|  |  | Gain |  |  |  | 65 |  |  |
|  |  | Zero scale |  | Fast |  | 65 |  |  |
|  |  | Gain |  |  |  | 65 |  |  |

NOTES: 1. The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.
2. The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
4. Zero-scale-error temperature coefficient is given by: $E_{Z S} T C=\left[E_{Z S}\left(T_{\max }\right)-E_{Z S}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
5. Gain error is the deviation from the ideal output $\left(\mathrm{V}_{\text {ref }}-1 \mathrm{LSB}\right)$ with an output load of $10 \mathrm{k} \Omega$ excluding the effects of the zero-error.
6. Gain temperature coefficient is given by: $\mathrm{E}_{\mathrm{G}} \mathrm{TC}=\left[\mathrm{E}_{\mathrm{G}}\left(T_{\max }\right)-\mathrm{E}_{\mathrm{G}}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\text {min }}\right)$.
7. Zero-scale-error rejection ratio (EZS-RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage.
8. Gain-error rejection ratio ( $E G-R R$ ) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the full-scale output voltage after subtracting the zero scale change.
OUT A and OUT B output specifications

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O}}$ | Voltage output range | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  | 0 |  | $\mathrm{V}_{\mathrm{DD}}-0.4$ | V |
|  | Output load regulation accuracy | $\mathrm{V}_{\mathrm{O}}$ (OUT) $=4.096 \mathrm{~V}$, | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  |  | $\pm 0.29$ | \% of FS voltage |
| losc(sink) | Output short circuit sink current | $\begin{aligned} & \left.V_{O(A} O U T\right)=V_{D D}, \\ & V_{O(B ~ O U T)}=V_{D D}, \\ & \text { Input code zero } \end{aligned}$ | Fast |  | 38 |  | mA |
|  |  |  | Slow |  | 23 |  |  |
| IOSC(source) | Output short circuit source current | $\begin{aligned} & V_{O(A ~ O U T)}=0 \mathrm{~V}, \\ & V_{O}(B \text { OUT })=0 \mathrm{~V}, \end{aligned}$Full-scale code | Fast |  | -54 |  | mA |
|  |  |  | Slow |  | -29 |  |  |
| IO(sink) | Output sink current | $\mathrm{V}_{\mathrm{O}}(\mathrm{OUT})=0.25 \mathrm{~V}$ |  |  | 5 |  | mA |
| IO(source) | Output source current | $\mathrm{V}_{\mathrm{O}(\mathrm{OUT})}=4.2 \mathrm{~V}$ |  |  | 5 |  | mA |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref(REFIN) }}=2.048 \mathrm{~V}$ (unless otherwise noted) (continued)
reference input (REFIN)

| PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1} \quad$ Input voltage range |  |  | 0 |  | $\mathrm{V}_{\mathrm{DD}}{ }^{-2}$ | V |
| $\mathrm{R}_{\mathrm{i}} \quad$ Input resistance |  |  |  | 10 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\mathrm{i}} \quad$ Input capacitance |  |  |  | 5 |  | pF |
| Reference feedthrough | REFIN $=1 \mathrm{~V}_{\mathrm{pp}}$ at $1 \mathrm{kHz}+1.024 \mathrm{~V}$ dc (see Note 9) |  |  | -60 |  | dB |
| Reference input bandwidth ( $\mathfrak{f}-3 \mathrm{~dB}$ ) | REFIN $=0.2 \mathrm{~V}_{\mathrm{pp}}+1.024 \mathrm{Vdc}$ | Slow |  | 0.5 |  | MHz |
|  |  | Fast |  | 1 |  |  |

NOTE 9: Reference feedthrough is measured at the DAC output with an input code $=000$ hex and a $V_{\text {ref(REFIN) }}$ input $=1.024 \mathrm{~V}$ dc $+1 V_{\text {pp }}$ at 1 kHz .
digital inputs (DIN, SCLK, $\overline{C S}$ )

|  | PARAMETER | TEST CONDITIONS | MIN | TYP |
| :--- | :--- | :--- | :---: | :---: |
| $I_{I H}$ | High-level digital input current | $V_{1}=V_{D D}$ |  | MAX |
| $I_{I L}$ | Low-level digital input current | $V_{1}=0 \mathrm{~V}$ | $\mu \mathrm{~A}$ |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | $\mu \mathrm{A}$ |  |

power supply

| PARAMETER | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply current | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \\ & \text { No load, } \\ & \text { All inputs }=0 \mathrm{~V} \text { or } \mathrm{V} D \mathrm{DD} \end{aligned}$ | Slow | 0.6 | 1 | mA |
|  |  | Fast | 1.6 | 2.5 |  |
| Power down supply current | D13 = 0 (see Table 2) |  | 1 |  | $\mu \mathrm{A}$ |

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref( }}$ REFIN) $=2.048 \mathrm{~V}$ (unless otherwise noted)
analog output dynamic performance


NOTES: 10. Settling time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of 020 hex to 3FF hex or 3FF hex to 020 hex.
11. Settling time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of one count.

## PROGRAMMABLE DUAL 12-BIT DIGITAL-TO-ANALOG CONVERTERS

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref(REFIN) }}=2.048 \mathrm{~V}$ (unless otherwise noted) (continued)
digital input timing requirements

|  | MIN | NOM MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $t_{\text {su( }}$ (DS) Setup time, DIN before SCLK low | 5 |  | ns |
| $t_{h(D H)}$ Hold time, DIN valid after SCLK low | 5 |  | ns |
| $\mathrm{t}_{\text {su(CSS }}$ ( Setup time, $\overline{\mathrm{CS}}$ low to SCLK low | 5 |  | ns |
| $t_{\text {su(CS1) }}$ Setup time, SCLK $\uparrow$ to $\overline{\mathrm{CS}} \downarrow$, external end-of-write | 10 |  | ns |
| $\mathrm{t}_{\text {Su(CS2 }}$ ) Setup time, SCLK $\uparrow$ to $\overline{\mathrm{CS}} \downarrow$, start of next write cycle | 5 |  | ns |
| $t_{w}(\mathrm{CL}) \quad$ Pulse duration, SCLK low | 25 |  | ns |
| $\mathrm{t}_{\mathrm{w}(\mathrm{CH})} \quad$ Pulse duration, SCLK high | 25 |  | ns |
|  |  | 5 | ns |



NOTE A: The input clock, applied at the SCLK terminal, should be inhibited low when $\overline{\mathrm{CS}}$ is high to minimize clock feedthrough.
Figure 1. Timing Diagram for the TLC5618


Figure 2. Timing Diagram for TLC5618A only

## TYPICAL CHARACTERISTICS



Figure 3

OUTPUT SINK CURRENT (SLOW MODE) OUTPUT LOAD VOLTAGE


Figure 5

OUTPUT SOURCE CURRENT (FAST MODE) OUTPUT LOAD VOLTAGE


Figure 4

OUTPUT SOURCE CURRENT (SLOW MODE)
vs
OUTPUT LOAD VOLTAGE


Figure 6

## TYPICAL CHARACTERISTICS



Figure 7
RELATIVE GAIN (SLOW MODE)
vs
FREQUENCY


Figure 9

RELATIVE GAIN (FAST MODE) VS FREQUENCY


Figure 8
TOTAL HARMONIC DISTORTION (SLOW MODE) vs


Figure 10

TYPICAL CHARACTERISTICS

TOTAL HARMONIC DISTORTION + NOISE (SLOW MODE)
vs
FREQUENCY


Figure 11

TOTAL HARMONIC DISTORTION (FAST MODE) fREQUENCY


Figure 13

SIGNAL-TO-NOISE RATIO (SLOW MODE)
vs frequency


Figure 12

TOTAL HARMONIC DISTORTION + NOISE (FAST MODE)
vs
FREQUENCY


Figure 14

TYPICAL CHARACTERISTICS
SIGNAL-TO-NOISE RATIO (FAST MODE)
vs
FREQUENCY


Figure 15

TYPICAL CHARACTERISTICS


Figure 16. Differential Nonlinearity With Input Code


Figure 17. Integral Nonlinearity With Input Code

## APPLICATION INFORMATION

## general function

The TLC5618 uses a resistor string network buffered with an op amp to convert 12-bit digital data to analog voltage levels (see functional block diagram and Figure 17). The output is the same polarity as the reference input (see Table 1).
The output code is given by: $2\left(\mathrm{~V}_{\text {REFIN }}\right) \frac{\text { CODE }}{4096}$
An internal circuit resets the DAC register to all Os on power-up.


Figure 18. TLC5618 Typical Circuit
Table 1. Binary Code Table ( 0 V to $2 \mathrm{~V}_{\text {REFIN }}$ Output), Gain $=2$

| INPUT |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| 1111 | 1111 | 1111 | $2\left(V_{\text {REFIN }}\right) \frac{4095}{4096}$ |
|  | $:$ |  | 0 |
| 1000 | 0000 | 0001 | $2\left(V_{\text {REFIN }}\right) \frac{2049}{4096}$ |
| 1000 | 0000 | 0000 | $2\left(V_{\text {REFIN }}\right) \frac{2048}{4096}=V_{\text {REFIN }}$ |
| 0111 | 1111 | 1111 | $2\left(V_{\text {REFIN }}\right) \frac{2047}{4096}$ |
|  | $:$ |  | $\vdots$ |
| 0000 | 0000 | 0001 | $2\left(V_{\text {REFIN }}\right) \frac{1}{4096}$ |
| 0000 | 0000 | 0000 | 0 V |

## APPLICATION INFORMATION

## buffer amplifier

The output buffer has a rail-to-rail output with short circuit protection and can drive a $2-\mathrm{k} \Omega$ load with a $100-\mathrm{pF}$ load capacitance. Settling time is a software selectable $12.5 \mu \mathrm{~s}$ or $2.5 \mu \mathrm{~s}$, typical to within $\pm 0.5$ LSB of final value.

## external reference

The reference voltage input is buffered which makes the DAC input resistance not code dependent. Therefore, the REFIN input resistance is $10 \mathrm{M} \Omega$ and the REFIN input capacitance is typically 5 pF , independent of input code. The reference voltage determines the DAC full-scale output.

## logic interface

The logic inputs function with CMOS logic levels. Most of the standard high-speed CMOS logic families may be used.

## serial clock and update rate

Figure 1 shows the TLC5618 timing. The maximum serial clock rate is:

$$
\mathrm{f}_{(\mathrm{SCLK}) \max }=\frac{1}{\mathrm{t}_{\mathrm{w}(\mathrm{CH}) \min }+\mathrm{t}_{\mathrm{w}(\mathrm{CL}) \min }}=20 \mathrm{MHz}
$$

The digital update rate is limited by the chip-select period, which is:

$$
t_{p(C S)}=16 \times\left(t_{w(C H)}+t_{w(C L)}\right)+t_{s u(C S 1)}
$$

This equals an $820-\mathrm{ns}$ or $1.21-\mathrm{MHz}$ update rate. However, the DAC settling time to 12 bits limits the update rate for full-scale input step transitions.

## serial interface

When chip select $(\overline{\mathrm{CS}})$ is low, the input data is read into a 16-bit shift register with the input data clocked in most significant bit first. The falling edge of the SCLK input shifts the data into the input register.
The rising edge of $\overline{\mathrm{CS}}$ then transfers the data to the DAC register. When $\overline{\mathrm{CS}}$ is high, input data cannot be clocked into the input register. All $\overline{\mathrm{CS}}$ transitions should occur when the SCLK input is low.
The 16 bits of data can be transferred with the sequence shown in Figure 18.


Figure 19. Input Data Word Format

## APPLICATION INFORMATION

Table 2 shows the function of program bits D15-D12.
Table 2. Program Bits D15 - D12 Function

| PROGRAM BITS |  |  |  | DEVICE FUNCTION |
| :---: | :---: | :---: | :---: | :--- |
| $\mathbf{D 1 5}$ | D14 | D13 | D12 |  |
| 1 | X | X | X | Write to latch A with serial <br> interface register data and latch B <br> updated with buffer latch data |
| 0 | X | X | 0 | Write to latch B and double buffer <br> latch |
| 0 | X | X | 1 | Write to double buffer latch only |
| X | 1 | X | X | $12.5 \mu$ s settling time |
| X | 0 | X | X | $2.5 \mu$ s settling time |
| X | X | 0 | X | Powered-up operation |
| X | X | 1 | X | Power down mode |

## function of the latch control bits (D15 and D12)

Three data transfers are possible. All transfers occur immediately after $\overline{\mathrm{CS}}$ goes high and are described in the following sections.
latch A write, latch B update (D15 = high, D12 = X)
The serial interface register (SIR) data are written to latch A and the double buffer latch contents are written to latch B. The double buffer contents are unaffected. This program bit condition allows simultaneous output updates of both DACs.


Figure 20. Latch A Write, Latch B Update
latch B and double-buffer 1 write (D15 = low, D12 = low)
The SIR data are written to both latch B and the double buffer. Latch $A$ is unaffected.


Figure 21. Latch B and Double-Buffer Write

## APPLICATION INFORMATION

## double-buffer-only write (D15 = low, D12 = high)

The SIR data are written to the double buffer only. Latch A and B contents are unaffected.


Figure 22. Double-Buffer-Only Write

## purpose and use of the double buffer

Normally only one DAC output can change after a write. The double buffer allows both DAC outputs to change after a single write. This is achieved by the two following steps.

1. A double-buffer-only write is executed to store the new DAC $B$ data without changing the DAC $A$ and $B$ outputs.
2. Following the previous step, a write to latch $A$ is executed. This writes the SIR data to latch $A$ and also writes the double-buffer contents to latch B. Thus both DACs receive their new data at the same time and so both DAC outputs begin to change at the same time.

Unless a double-buffer-only write is issued, the latch $B$ and double-buffer contents are identical. Thus, following a write to latch A or B with another write to latch A does not change the latch B contents.

## operational examples

## changing the latch A data from zero to full code

Assuming that latch A starts at zero code (e.g., after power-up), the latch can be filled with is by writing (bit D15 on the left, D0 on the right)

```
1X0X 111111111111
```

to the serial interface. Bit D14 can be zero to select slow mode or one to select fast mode. The other X can be zero or one (don't care).
The latch B contents and the DAC B output are not changed by this write unless the double-buffer contents are different from the latch $B$ contents. This can only be true if the last write was a double-buffer-only write.

## changing the latch $B$ data from zero to full code

Assuming that latch B starts at zero code (e.g., after power-up), the latch can be filled with 1s by writing (bit D15 on the left, D0 on the right).

0X00 111111111111
to the serial interface. Bit D14 can be zero to select slow mode or one to select fast mode. The data (bits D0 to D11) are written to both the double buffer and latch B.

The latch A contents and the DAC A output are not changed by this write.

## APPLICATION INFORMATION

## double-buffered change of both DAC outputs

Assuming that DACs $A$ and $B$ start at zero code (e.g., after power-up), if DAC $A$ is to be driven to mid-scale and DAC $B$ to full-scale, and if the outputs are to begin rising at the same time, this can be achieved as follows:
First,
Od01 111111111111
is written (bit D15 on the left, D0 on the right) to the serial interface. This loads the full-scale code into the double buffer but does not change the latch B contents and the DAC B output voltage. The latch A contents and the DAC A output are also unaffected by this write operation.
Changing from fast to slow or slow to fast mode changes the supply current which can glitch the outputs, and so D14 (designated by $d$ in the above data word) should be set to maintain the speed mode set by the previous write.

Next,
1X0X 100000000000
is written (bit D15 on the left, D0 on the right) to the serial interface. Bit D14 can be zero to select slow mode or one to select fast mode. The other $X$ can be zero or one (do not care). This writes the mid-scale code (100000000000) to latch A and also copies the full-scale code from the double buffer to latch B. Both DAC outputs thus begin to rise after the second write.

## DSP serial interface

Utilizing a simple 3 wire serial interface, the TLC5618A can be interfaced to TMS320 compatible serial ports. The 5618A has an internal state machine that will count 16 clocks after receiving a falling edge of /CS and then disable further clocking in of data until the next falling edge is received on /CS. Therefore the /CS can be connected directly to the FS pins of the serial port and only the leading falling edge of the DSP will be used to start the write process. The TLC5618A is designed to be used with the TMS320Cxx DSP's in Burst Mode Serial Port Transmit operation.


Figure 23. Interfacing The TLC5618 To TMS320C32 DSP

## SPI serial interface

Both the TLC5618 and TLC5618A are compatible with SPI, QSPI or Microwire serial standards. The hardware connections are shown in Figures 23 and 24. The TLC5618A has an internal state machine that will count 16 clocks after the falling edge to /CS and then internally disable the device. The internal edge is or'd together with the /CS so that the rising edge can be provided to /CS prior to the occurrence of the internal edge to also disable the device.

## general serial interface

The TLC5618 three-wire interface is compatible with the SPI, QSPI, and Microwire serial standards. The hardware connections are shown in Figure 22 and Figure 23.

The SPI and Microwire interfaces transfer data in 8-bit bytes, therefore, two write cycles are required to input data to the DAC. The QSPI interface, which has a variable input data length from 8 to 16 bits, can load the DAC input register in one write cycle.


Figure 24. Microwire Connection

## PROGRAMMABLE DUAL 12-BIT DIGITAL-TO-ANALOG CONVERTERS

## APPLICATION INFORMATION



Figure 25. SPI/QSPI Connection

## linearity, offset, and gain error using single end supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.

The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V .
The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 24.


Figure 26. Effect of Negative Offset (Single Supply)
This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero-input code (all inputs 0 ) and full-scale code (all inputs 1 ) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage. The code is calculated from the maximum specification for the negative offset.

## APPLICATION INFORMATION

## power-supply bypassing and ground management

Printed circuit boards that use separate analog and digital ground planes offer the best system performance. Wire-wrap boards do not perform well and should not be used. The two ground planes should be connected together at the low-impedance power-supply source. The best ground connection may be achieved by connecting the DAC AGND terminal to the system analog ground plane making sure that analog ground currents are well managed.
A $0.1 \mu \mathrm{~F}$ ceramic bypass capacitor should be connected between $\mathrm{V}_{\text {DD }}$ and AGND and mounted with short leads as close as possible to the device. Use of ferrite beads may further isolate the system analog and digital power supplies.

Figures 25 shows the ground plane layout and bypassing technique.


Figure 27. Power-Supply Bypassing

## saving power

Setting the DAC register to all Os minimizes power consumption by the reference resistor array and the output load when the system is not using the DAC.

## ac considerations/analog feedthrough

Higher frequency analog input signals may couple to the output through internal stray capacitance. Analog feedthrough is tested by holding $\overline{C S}$ high, setting the DAC code to all Os, sweeping the frequency applied to REFIN, and monitoring the DAC output.

- Programmable Settling Time to 0.5 LSB $3 \mu \mathrm{~s}$ or $15 \mu \mathrm{~s}$ Typ
- Two 12-Bit CMOS Voltage Output DACs in an 8-Pin Package
- Simultaneous Updates for DAC A and DAC B
- Single Supply Operation
- 3 Wire Serial Interface
- High-Impedance Reference Inputs
- Voltage Output Range ... 2 Times the Reference Input Voltage
- Software Power Down Mode
- Internal Power-On Reset


# - Low Power Consumption: <br> 3 mW Typ in Slow Mode 8 mW Typ in Fast Mode <br> - Input Data Update Rate of 1.21 MHz <br> - Monotonic Over Temperature 

## applications

- Battery Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Military Controls
- Machine and Motion Control Devices
- Military Communications


## description

The TLC5618 is a dual 12-bit voltage output digital-to-analog converter (DAC) with buffered reference inputs (high impedance). The DACs have an output voltage range that is two times the reference voltage, and the DACs are monotonic. The device is simple to use, running from a single supply of 5 V . A power-on reset function is incorporated to ensure repeatable start-up conditions.

Digital control of the TLC5618 is over a 3-wire CMOS-compatible serial bus. The device receives a 16-bit word for programming and to produce the analog output. The digital inputs feature Schmitt triggers for high noise immunity. Digital communication protocols include the SPI ${ }^{T M}$, QSPI ${ }^{T M}$, and Microwire ${ }^{T M}$ standards.
The 8-terminal JG package allows digital control of analog functions in space-critical applications. The TLC5618M is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The target release timeframe for the TLC876M is estimated to be during the first half of 1998.
AVAILABLE OPTION

| PACKAGE |  |
| :---: | :---: |
| TA $^{2}$ | CERAMIC DIP <br> (JG) |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | TLC5618MJG |

functional block diagram


Terminal Functions

| TERMINAL  <br> NAME  |  | NO. | I/O |
| :--- | :---: | :---: | :--- |
| DESCRIPTION |  |  |  |
| DIN | 1 | 1 | Serial data input |
| SCLK | 2 | 1 | Serial clock input |
| CS | 3 | 1 | Chip select, active low |
| OUT A | 4 | 0 | DAC A analog output |
| AGND | 5 |  | Analog ground |
| REFIN | 6 | 1 | Reference voltage input |
| OUT B | 7 | O | DAC B analog output |
| VDD | 8 |  | Positive power supply |

## TLC5620C, TLC5620I QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

- Four 8-Bit Voltage Output DACs
- 5-V Single-Supply Operation
- Serial Interface
- High-Impedance Reference Inputs
- Programmable 1 or 2 Times Output Range
- Simultaneous Update Facility
- Internal Power-On Reset
- Low-Power Consumption
- Half-Buffered Output


## applications

## - Programmable Voltage Sources

- Digitally Controlled Amplifiers/Attenuators
- Mobile Communications
- Automatic Test Equipment
- Process Monitoring and Control
- Signal Synthesis

N OR D PACKAGE
(TOP VIEW)

| GND | $1 \square_{14}$ | $V_{D D}$ |
| :---: | :---: | :---: |
| REFA | 213 | LDAC |
| REFB | 312 | DACA |
| REFC | 411 | DACB |
| REFD | 510 | DACC |
| DATA | 69 | DACD |
| CLK | 78 | LOAD |

## description

The TLC5620C and TLC5620I are quadruple 8-bit voltage output digital-to-analog converters (DACs) with buffered reference inputs (high impedance). The DACs produce an output voltage that ranges between either one or two times the reference voltages and GND, and the DACs are monotonic. The device is simple to use, running from a single supply of 5 V . A power-on reset function is incorporated to ensure repeatable start-up conditions.

Digital control of the TLC5620C and TLC5620I are over a simple three-wire serial bus that is CMOS compatible and easily interfaced to all popular microprocessor and microcontroller devices. The 11-bit command word comprises eight bits of data, two DAC-select bits, and a range bit, the latter allowing selection between the times 1 or times 2 output range. The DAC registers are double buffered, allowing a complete set of new values to be written to the device, then all DAC outputs are updated simultaneously through control of LDAC. The digital inputs feature Schmitt triggers for high noise immunity.
The 14-terminal small-outline (D) package allows digital control of analog functions in space-critical applications. The TLC5620C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The $\mathrm{TLC5620}$ is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC5620C and TLC5620I do not require external trimming.

AVAILABLE OPTIONS

| PACKAGE |  |  |
| :---: | :---: | :---: |
| $\mathrm{T}_{\mathbf{A}}$ | SMALL OUTLINE <br> (D) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC5620CD | TLC5620CN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC5620ID | TLC5620IN |

## functional block diagram



Terminal Functions

| TER NAME |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| CLK | 7 | 1 | Serial interface clock. The input digital data is shifted into the serial interface register on the falling edge of the clock applied to the CLK terminal. |
| DACA | 12 | 0 | DAC A analog output |
| DACB | 11 | 0 | DAC B analog output |
| DACC | 10 | 0 | DAC C analog output |
| DACD | 9 | 0 | DAC D analog output |
| DATA | 6 | 1 | Serial interface digital data input. The digital code for the DAC is clocked into the serial interface register serially. Each data bit is clocked into the register on the falling edge of the clock signal. |
| GND | 1 | 1 | Ground return and reference terminal |
| LDAC | 13 | 1 | Load DAC. When the LDAC signal is high, no DAC output updates occur when the input digital data is read into the serial interface. The DAC outputs are only updated when LDAC is taken from high to low. |
| LOAD | 8 | 1 | Serial Interface load control. When LDAC is low, the falling edge of the LOAD signal latches the digital data into the output latch and immediately produces the analog voltage at the DAC output terminal. |
| REFA | 2 | 1 | Reference voltage input to DAC A. This voltage defines the output analog range. |
| REFB | 3 | 1 | Reference voltage input to DAC B. This voltage defines the output analog range. |
| REFC | 4 | 1 | Reference voltage input to DAC C. This voltage defines the output analog range. |
| REFD | 5 | 1 | Reference voltage input to DAC D. This voltage defines the output analog range. |
| VDD | 14 | 1 | Positive supply voltage |

## detailed description

The TLC5620 is implemented using four resistor-string DACs. The core of each DAC is a single resistor with 256 taps, corresponding to the 256 possible codes listed in Table 1. One end of each resistor string is connected to the GND terminal and the other end is fed from the output of the reference input buffer. Monotonicity is maintained by use of the resistor strings. Linearity depends upon the matching of the resistor elements and upon the performance of the output buffer. Since the inputs are buffered, the DACs always present a high-impedance load to the reference source.
Each DAC output is buffered by a configurable-gain output amplifier that can be programmed to times 1 or times 2 gain.
On power up, the DACs are reset to CODE 0.
Each output voltage is given by:

$$
\mathrm{V}_{\mathrm{O}}(\mathrm{DACA}|\mathrm{~B}| \mathrm{C} \mid \mathrm{D})=\mathrm{REF} \times \frac{\mathrm{CODE}}{256} \times(1+\mathrm{RNG} \text { bit value })
$$

where CODE is in the range 0 to 255 and the range (RNG) bit is 0 or 1 within the serial control word.
Table 1. Ideal Output Transfer

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GND |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $(1 / 256) \times$ REF (1+RNG) |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(127 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $(128 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(255 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |

## data interface

With LOAD high, data is clocked into the DATA terminal on each falling edge of CLK. Once all data bits have been clocked in, LOAD is pulsed low to transfer the data from the serial input register to the selected DAC as shown in Figure 1. When LDAC is low, the selected DAC output voltage is updated when LOAD goes low. When LDAC is high during serial programming, the new value is stored within the device and can be transferred to the DAC output at a later time by pulsing LDAC low as shown in Figure 2. Data is entered most significant bit (MSB) first. Data transfers using two 8-clock cycle periods are shown in Figures 3 and 4.


Figure 1. LOAD-Controlled Update (LDAC = Low)


Figure 2. LDAC-Controlled Update


Figure 3. Load-Controlled Update Using 8-Bit Serial Word (LDAC = Low)


Figure 4. LDAC-Controlled Update Using 8-Bit Serial Word
Table 2 lists the A1 and AO bits and the selection of the updated DACs. The RNG bit controls the DAC output range. When RNG = low, the output range is between the applied reference voltage and GND, and when RNG = high, the range is between twice the applied reference voltage and GND.

Table 2. Serial Input Decode

| A1 | A0 | DAC UPDATED |
| :---: | :---: | :---: |
| 0 | 0 | DACA |
| 0 | 1 | DACB |
| 1 | 0 | DACC |
| 1 | 1 | DACD |

## linearity, offset, and gain error using single-end supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset voltage, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.
The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V .
The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 5.


Figure 5. Effect of Negative Offset (Single Supply)
This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below ground.
For a DAC, linearity is measured between zero-input code (all inputs 0 ) and full-scale code (all inputs 1 ) after offset and full scale are adjusted out or accounted for in some way. However, single-supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage. The code is calculated from the maximum specification for the negative offset voltage.

## SLAS081D - NOVEMBER 1994 - REVISED APRIL 1997

## equivalent inputs and outputs



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage (VDD GND)
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref }}=\mathbf{2} \mathrm{V}, \times 1$ gain output range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{11} \mathrm{H}$ | High-level input current | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| O (sink) | Output sink current | Each DAC output |  | 20 |  | $\mu \mathrm{A}$ |
| ${ }^{1} \mathrm{O}$ (source) | Output source current |  |  | 2 |  | mA |
| $\mathrm{C}_{i}$ | Input capacitance |  |  |  | 15 | pF |
|  | Reference input capacitance |  |  |  | 15 |  |
| IDD | Supply current | $V_{D D}=5 \mathrm{~V}$ |  |  | 2 | mA |
| Iref | Reference input current | $V_{D D}=5 \mathrm{~V}$, | $V_{\text {ref }}=2 \mathrm{~V}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $E_{L}$ | Linearity error (end point corrected) | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 1) |  | $\pm 1$ | LSB |
| $E_{D}$ | Differential-linearity error | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 1$ gain (see Note 2) |  | $\pm 0.9$ | LSB |
| $\mathrm{E}_{\text {ZS }}$ | Zero-scale error | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 3) | 0 | 30 | mV |
|  | Zero-scale-error temperature coefficient | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 4) |  | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| EFS | Full-scale error | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 5) |  | $\pm 60$ | mV |
|  | Full-scale-error temperature coefficient | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 6) |  | $\pm 25$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| PSRR | Power-supply rejection ratio | See Notes 7 and 8 |  |  | 0.5 | $\mathrm{mV} / \mathrm{V}$ |

NOTES: 1. Integral nonlinearity (INL) is the maximum deviation of the output from the line between zero and full scale (excluding the effects of zero code and full-scale errors).
2. Differential nonlinearity ( DNL ) is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
4. Zero-scale-error temperature coefficient is given by: ZSETC $=\left[Z S E\left(T_{\max }\right)-Z S E\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
5. Full-scale error is the deviation from the ideal full-scale output ( $V_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$.
6. Full-scale-error temperature coefficient is given by: $\operatorname{FSETC}=\left[F S E\left(T_{\max }\right)-F S E\left(T_{\min }\right)\right] / V_{\mathrm{ref}} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
7. Zero-scale-error rejection ratio (ZSE RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage.
8. Full-scale-error rejection ratio (FSERR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the full-scale output voltage.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref }}=\mathbf{2} \mathrm{V}, \times 1$ gain output range (unless otherwise noted)

|  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Output slew rate | $C_{L}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Output settling time | To $\pm 0.5 \mathrm{LSB}, \quad \mathrm{C}_{L}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \quad$ See Note 9 | 10 |  | $\mu \mathrm{s}$ |
| Large-signal bandwidth | Measured at -3 dB point | 100 |  | kHz |
| Digital crosstalk | CLK $=1-\mathrm{MHz}$ square wave measured at DACA-DACD | -50 |  | dB |
| Reference feedthrough | See Note 10 | -60 |  | dB |
| Channel-to-channel isolation | See Note 11 | -60 |  | dB |
| Reference input bandwidth | See Note 12 | 100 |  | kHz |

NOTES: 9. Settling time is the time between a LOAD falling edge and the DAC output reaching full scale voltage within $+/-0.5$ LSB starting from an initial output voltage equal to zero.
10. Reference feedthrough is measured at any DAC output with an input code $=00$ hex with a $V_{\text {ref }}$ input $=1 \mathrm{Vdc}+1 \mathrm{Vpp}$ at 10 kHz .
11. Channel-to-channel isolation is measured by setting the input code of one DAC to FF hex and the code of all other DACs to 00 hex with $V_{\text {ref }}$ input $=1 \mathrm{Vdc}+1 \mathrm{~V}_{\mathrm{pp}}$ at 10 kHz .
12. Reference bandwidth is the -3 dB bandwidth with an input at $\mathrm{V}_{\mathrm{ref}}=1.25 \mathrm{Vdc}+2 \mathrm{~V}_{\mathrm{pp}}$ and with a full-scale digital-input code.

## PARAMETER MEASUREMENT INFORMATION



Figure 6. Slew, Settling Time, and Linearity Measurements

## TYPICAL CHARACTERISTICS



Figure 7

NEGATIVE FALL AND SETTLING TIME


Figure 8

## TYPICAL CHARACTERISTICS



Figure 9


Figure 11

DAC OUTPUT VOLTAGE OUTPUT LOAD


Figure 10


Figure 12

## TYPICAL CHARACTERISTICS



Figure 13

APPLICATION INFORMATION


NOTE A: Resistor $R \geq 10 \mathrm{k} \Omega$
Figure 15. Output Buffering Scheme

## - Eight 8-Bit Voltage Output DACs

5-V Single-Supply Operation

- Serial Interface
- High-Impedance Reference Inputs
- Programmable 1 or 2 Times Output Range
- Simultaneous Update Facility
- Internal Power-On Reset
- Low-Power Consumption
- Half-Buffered Output


## applications

- Programmable Voltage Sources
- Digitally Controlled Amplifiers/Attenuators
- Mobile Communications
- Automatic Test Equipment
- Process Monitoring and Control
- Signal Synthesis


## description

The TLC5628C and TLC5628I are octal 8-bit voltage output digital-to-analog converters (DACs) with buffered reference inputs (high impedance). The DACs produce an output voltage that ranges between either one or two times the reference voltages and GND and are monotonic. The device is simple to use, running from a single supply of 5 V . A power-on reset function is incorporated to ensure repeatable start-up conditions.

Digital control of the TLC5628C and TLC5628I are over a simple three-wire serial bus that is CMOS compatible and easily interfaced to all popular microprocessor and microcontroller devices. The 12-bit command word comprises eight bits of data, three DAC select bits, and a range bit, the latter allowing selection between the times 1 or times 2 output range. The DAC registers are double buffered, allowing a complete set of new values to be written to the device, then all DAC outputs are updated simultaneously through control of LDAC. The digital inputs feature Schmitt triggers for high-noise immunity.
The 16-terminal small-outline (D) package allows digital control of analog functions in space-critical applications. The TLC5628C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC5628I is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC5628C and TLC5628I do not require external trimming.

| AVAILABLE OPTIONS |  |  |
| :---: | :---: | :---: |
| PACKAGE   <br> $\mathbf{T}_{\mathbf{A}}$ SMALL OUTLINE <br> (DW)  <br> $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ PLASTIC DIP  <br> (N)   |  |  |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC5628CDW | TLC5628CN |

functional block diagram


Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| CLK | 5 | 1 | Serial interface clock. The input digital data is shifted into the serial interface register on the falling edge of the clock applied to the CLK terminal. |
| DACA | 2 | 0 | DAC A analog output |
| DACB | 1 | 0 | DAC B analog output |
| DACC | 16 | 0 | DAC C analog output |
| DACD | 15 | 0 | DAC D analog output |
| DACE | 7 | 0 | DAC E analog output |
| DACF | 8 | 0 | DAC F analog output |
| DACG | 9 | 0 | DAC G analog output |
| DACH | 10 | 0 | DAC H analog output |
| DATA | 4 | 1 | Serial interface digital data input. The digital code for the DAC is clocked into the serial interface register serially. Each data bit is clocked into the register on the falling edge of the clock signal. |
| GND | 3 | 1 | Ground return and reference terminal |
| LDAC | 13 | 1 | Load DAC. When LDAC is high, no DAC output updates occur when the input digital data is read into the serial interface. The DAC outputs are only updated when LDAC is taken from high to low. |
| LOAD | 12 | 1 | Serial interface load control. When LDAC is low, the falling edge of the LOAD signal latches the digital data into the output latch and immediately produces the analog voltage at the DAC output terminal. |
| REF1 | 14 | 1 | Reference voltage input to $\mathrm{DAC} \mathrm{A}\|\mathrm{B}\| \mathrm{C} \mid \mathrm{D}$. This voltage defines the analog output range. |
| REF2 | 11 | 1 | Reference voltage input to DAC E\|F|G|H. This voltage defines the analog output range. |
| $V_{D D}$ | 6 | 1 | Positive supply voltage |

## detailed description

The TLC5628 is implemented using eight resistor-string DACs. The core of each DAC is a single resistor with 256 taps, corresponding to the 256 possible codes listed in Table 1. One end of each resistor string is connected to GND and the other end is fed from the output of the reference input buffer. Monotonicity is maintained by use of the resistor strings. Linearity depends upon the matching of the resistor segments and upon the performance of the output buffer. Since the inputs are buffered, the DACs always present a high-impedance load to the reference sources. There are two input reference terminals; REF1 is used for DACA through DACD and REF2 is used by DACE through DACH.
Each DAC output is buffered by a configurable-gain output amplifier, that can be programmed to times 1 or times 2 gain.
On power up, the DACs are reset to CODE 0 .
Each output voltage is given by:

$$
V_{O}(D A C A|B| C|D| E|F| G \mid H)=R E F \times \frac{C O D E}{256} \times(1+R N G \text { bit value })
$$

where CODE is in the range 0 to 255 and the range (RNG) bit is a 0 or 1 within the serial control word.
Table 1. Ideal Output Transfer

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GND |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $(1 / 256) \times$ REF $(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(127 / 256) \times$ REF $(1+\mathrm{RNG})$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $(128 / 256) \times$ REF $(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(255 / 256) \times$ REF $(1+\mathrm{RNG})$ |

## data interface

With LOAD high, data is clocked into the DATA terminal on each falling edge of CLK. Once all data bits have been clocked in, LOAD is pulsed low to transfer the data from the serial input register to the selected DAC as shown in Figure 1. When LDAC is low, the selected DAC output voltage is updated when LOAD goes low. When LDAC is high during serial programming, the new value is stored within the device and can be transferred to the DAC output at a later time by pulsing LDAC low as shown in Figure 2. Data is entered most significant bit (MSB) first. Data transfers using two 8-clock cycle periods are shown in Figures 3 and 4.


Figure 1. LOAD-Controlled Update (LDAC = Low)

## data interface (continued)



Figure 2. LDAC-Controlled Update


Figure 3. Load-Controlled Update Using 8-Bit Serial Word (LDAC = Low)



Figure 4. LDAC-Controlled Update Using 8-Bit Serial Word
Table 2 lists the A2, A1, and A0 bits and the selection of the updated DACs. The RNG bit controls the DAC output range. When RNG = low, the output range is between the applied reference voltage and GND, and when RNG = high, the range is between twice the applied reference voltage and GND.

Table 2. Serial Input Decode

| A2 | A1 | A0 | DAC UPDATED |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | DACA |
| 0 | 0 | 1 | DACB |
| 0 | 1 | 0 | DACC |
| 0 | 1 | 1 | DACD |
| 1 | 0 | 0 | DACE |
| 1 | 0 | 1 | DACF |
| 1 | 1 | 0 | DACG |
| 1 | 1 | 1 | DACH |

## linearity, offset, and gain error using single-end supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset voltage, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.
The output amplifier, therefore, attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground.

The output voltage remains at 0 V until the input code value produces a sufficient output voltage to overcome the inherent negative offset voltage, resulting in the transfer function shown in Figure 5.


Figure 5. Effect of Negative Offset (Single Supply)
This offset error, not the linearity error, produces the breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below ground.

For a DAC, linearity is measured between the zero-input code (all inputs are 0 ) and the full-scale code (all inputs are 1) after offset and full scale are adjusted out or accounted for in some way. However, single-supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity in the unipolar mode is measured between full-scale code and the lowest code that produces a positive output voltage.
The code is calculated from the maximum specification for the negative offset voltage.

## TLC5628C, TLC5628I <br> OCTAL 8-BIT DIGITAL-TO-ANALOG CONVERTERS

SLAS089E - NOVEMBER 1994 - REVISED APRIL 1997
equivalent of inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage (VDD - GND) | V |
| :---: | :---: |
| Digital input voltage range, $\mathrm{V}_{\text {ID }}$ | GND -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Reference input voltage range | GND -0.3V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}:$ TLC5628C | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| TLC5628I | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-50^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
|  |  |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 4.75 | 5.25 | V |
| High-level voltage, $\mathrm{V}_{\text {IH }}$ |  | 0.8 VDD |  | V |
| Low-level voltage, $\mathrm{V}_{\mathrm{IL}}$ |  |  | 0.8 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}[\mathrm{A}\|\mathrm{B}\| \mathrm{C}\|\mathrm{D}\| \mathrm{E}\|\mathrm{F}\| \mathrm{G} \mid \mathrm{H}]$ |  |  | $\mathrm{V}_{\mathrm{DD}}-1.5$ | V |
| Analog full-scale output voltage, $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  |  | 3.5 | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 10 |  | $\mathrm{k} \Omega$ |
| Setup time, data input, $\mathrm{t}_{\text {su( }}$ (DATA-CLK) (see Figures 1 and 2) |  | 50 |  | ns |
| Valid time, data input valid after CLK $\downarrow, \mathrm{t}_{\mathrm{v}}$ (DATA-CLK) (see Figures 1 and 2) |  | 50 |  | ns |
| Setup time, CLK eleventh falling edge to LOAD, $\mathrm{t}_{\text {Su( }}$ (CLK-LOAD) (see Figure 1) |  | 50 |  | ns |
| Setup time, LOAD $\uparrow$ to CLK $\downarrow$, $\mathrm{t}_{\text {su( }}$ LOAD-CLK) (see Figure 1) |  | 50 |  | ns |
| Pulse duration, LOAD, $\mathrm{t}_{\mathrm{w} \text { (LOAD) }}$ (see Figure 1) |  | 250 |  | ns |
| Pulse duration, LDAC, $\mathrm{t}_{\mathrm{w} \text { (LDAC) }}$ (see Figure 2) |  | 250 |  | ns |
| Setup time, LOAD $\uparrow$ to LDAC $\downarrow$, $\mathrm{t}_{\text {Su }}$ (LOAD-LDAC) (see Figure 2) |  | 0 |  | ns |
| CLK frequency |  |  | 1 | MHz |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC5628C | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC5628I | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

## TLC5628C, TLC5628I OCTAL 8-BIT DIGITAL-TO-ANALOG CONVERTERS

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref }}=\mathbf{2} \mathrm{V}, \times 1$ gain output range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{1 / \mathrm{H}}$ | High-level input current | $V_{1}=V_{D D}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| O (sink) | Output sink current | Each DAC output |  | 20 |  | $\mu \mathrm{A}$ |
| IO(source) | Output source current |  |  | 2 |  | mA |
| $\mathrm{C}_{i}$ | Input capacitance |  |  |  | 15 | pF |
|  | Reference input capacitance |  |  |  | 15 |  |
| IDD | Supply current | $V_{D D}=5 \mathrm{~V}$ |  |  | 4 | mA |
| Iref | Reference input current | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, | $\mathrm{V}_{\text {ref }}=2 \mathrm{~V}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $E_{L}$ | Linearity error (end point corrected) | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 1) |  | $\pm 1$ | LSB |
| $E_{D}$ | Differential-linearity error | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 2) |  | $\pm 0.9$ | LSB |
| $E_{Z S}$ | Zero-scale error | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 3) | 0 | 30 | mV |
|  | Zero-scale-error temperature coefficient | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 4) |  | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| EFS | Full-scale error | $V_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 5) |  | $\pm 60$ | mV |
|  | Full-scale-error temperature coefficient | $\mathrm{V}_{\text {ref }}=2 \mathrm{~V}$, | $\times 2$ gain (see Note 6) |  | $\pm 25$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| PSRR | Power supply rejection ratio | See Notes 7 and 8 |  |  | 0.5 | $\mathrm{mV} / \mathrm{V}$ |

NOTES: 1. Integral nonlinearity (INL) is the maximum deviation of the output from the line between zero and full scale (excluding the effects of zero code and full-scale errors).
2. Differential nonlinearity (DNL) is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
4. Zero-scale-error temperature coefficient is given by: ZSETC $=\left[Z S E\left(T_{\max }\right)-Z S E\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
5. Full-scale error is the deviation from the ideal full-scale output ( $V_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$.
6. Full-scale error temperature coefficient is given by: FSETC $=\left[F S E\left(T_{\max }\right)-F S E\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
7. Zero-scale-error rejection ratio (ZSE RR) is measured by varying the $\mathrm{V}_{\mathrm{DD}}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage.
8. Full-scale-error rejection ratio (FSE RR) is measured by varying the $\mathrm{V}_{\mathrm{DD}}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the full-scale output voltage.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {ref }}=\mathbf{2} \mathrm{V}, \times 1$ gain output range (unless otherwise noted)

|  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Output slew rate | $C_{L}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Output settling time | To $\pm 0.5 \mathrm{LSB}, \quad C_{L}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \quad$ See Note 9 | 10 |  | $\mu \mathrm{s}$ |
| Large signal bandwidth | Measured at -3 dB point | 100 |  | kHz |
| Digital crosstalk | CLK $=1-\mathrm{MHz}$ square wave measured at DACA-DACD | -50 |  | dB |
| Reference feedthrough | See Note 10 | -60 |  | dB |
| Channel-to-channel isolation | See Note 11 | -60 |  | dB |
| Reference input bandwidth | See Note 12 | 100 |  | kHz |

NOTES: 9. Settling time is the time between a LOAD falling edge and the DAC output reaching full-scale voltage within $\pm 0.5$ LSB starting from an initial output voltage equal to zero.
10. Reference feedthrough is measured at any DAC output with an input code $=00$ hex with a $V_{\text {ref }}$ input $=1 \mathrm{Vdc}+1 \mathrm{~V}_{\mathrm{pp}}$ at 10 kHz .
11. Channel-to-channel isolation is measured by setting the input code of one DAC to FF hex and the code of all other DACs to 00 hex with $V_{\text {ref }}$ input $=1 \mathrm{~V} \mathrm{dc}+1 \mathrm{~V}_{\mathrm{pp}}$ at 10 kHz .
12. Reference bandwidth is the -3 dB bandwidth with an input at $\mathrm{V}_{\mathrm{ref}}=1.25 \mathrm{Vdc}+2 \mathrm{~V}_{\mathrm{pp}}$ and with a full-scale digital input code.

## PARAMETER MEASUREMENT INFORMATION



Figure 6. Slew, Settling Time, and Linearity Measurements

TYPICAL CHARACTERISTICS


## TYPICAL CHARACTERISTICS



Figure 9


Figure 11


Figure 10


Figure 12

## TYPICAL CHARACTERISTICS



Figure 13

## APPLICATION INFORMATION



NOTE A: Resistor $\mathrm{R} \geq 10 \mathrm{k} \Omega$
Figure 15. Output Buffering Scheme

- Four 8-Bit D/A Converters With Individual References
- Direct Bipolar Operation Without an External Level-Shift Amplifier
- Microprocessor Compatible
- TTL/CMOS Compatible
- Single Supply Operation Possible
- Simultaneous Update Facility
- Binary Input Coding


## applications

- Process Control
- Automatic Test Equipment
- Automatic Calibration of Large System Parameters e.g., Gain/Offset

DW PACKAGE
(TOP VIEW)

| OUTB [ | $1 \cup_{24}$ | ] OUTC |
| :---: | :---: | :---: |
| OUTA [ | 23 | ] OUTD |
| $\mathrm{V}_{\text {SS }}$ | 322 | $] V_{\text {DD }}$ |
| REFB | 421 | ] REFC |
| REFA | $5 \quad 20$ | ] REFD |
| AGND | $6 \quad 19$ | 1 AO |
| DGND | $7 \quad 18$ | A1 |
| LDAC | $8 \quad 17$ | $\overline{\mathrm{WR}}$ |
| (MSB) DB7 [ | 916 | DB0 (LSB) |
| DB6 | $10 \quad 15$ | ] DB1 |
| DB5 | $11 \quad 14$ | ] DB2 |
| DB4 | $12 \quad 13$ | DB3 |

## description

The TLC7225 consists of four 8-bit voltage-output digital-to-analog converters (DACs), with output buffer amplifiers and interface logic with double register-buffering.

Separate on-chip latches are provided for each of the DACs. Data is transferred into one of these data latches through a common 8-bit TTL/CMOS-compatible ( 5 V ) input port. Control inputs A0 and A1 determine which DAC is loaded when $\overline{W R}$ goes low. Only the data held in the DAC registers determines the analog outputs of the converters. The double register buffering allows simultaneous update of all four outputs under control of $\overline{\mathrm{LDAC}}$. All logic inputs are TTL- and CMOS-level compatible and the control logic is speed compatible with most 8-bit microprocessors. Each DAC includes an output buffer amplifier capable of driving up to 5 mA of output current.

The TLC7225 performance is specified for input reference voltages from 2 V to $\mathrm{V}_{\mathrm{DD}}-4 \mathrm{~V}$ with dual supplies. The voltage-mode configuration of the DACs allow the TLC7225 to be operated from a single power-supply rail at a reference of 10 V .

The TLC7225 is fabricated in a LinBiCMOS™ process that has been specifically developed to allow high-speed digital logic circuits and precision analog circuits to be integrated on the same chip. The TLC7225 has a common 8 -bit data bus with individual DAC latches. This provides a versatile control architecture for simple interface to microprocessors. All latch-enable signals are level triggered.
Combining four DACs, four operational amplifiers, and interface logic into a small, 0.3-inch wide, 24-terminal SOIC allows significant reduction in board space requirements and offers increased reliability in systems using multiple converters. The pinout optimizes board layout with all of the analog inputs and outputs at one end of the package and all of the digital inputs at the other.

The TLC7225C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC 72251 is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

| AVAILABLE OPTIONS |  |
| :---: | :---: |
| PACKAGED DEVICES  <br> $\mathbf{T}_{\mathbf{A}}$ SMALL OUTLINE <br> (DW) <br> $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ TLC7225CDW <br> $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ TLC7225IDW |  |

functional block diagram

schematic of outputs


Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| AGND | 6 |  | Analog ground |
| A0, A1 | 18, 19 | 1 | DAC select inputs |
| DGND | 7 |  | Digital ground |
| DB0 - DB7 | 9-16 | 1 | Digital DAC data inputs |
| $\overline{\text { LDAC }}$ | 8 |  | Load DAC. A high level simultaneously loads all four DAC registers. DAC registers are transparent when $\overline{\text { LDAC }}$ is low. |
| OUTA | 2 | 0 | DACA output |
| OUTB | 1 | 0 | DACB output |
| OUTC | 24 | 0 | DACC output |
| OUTD | 23 | $\bigcirc$ | DACD output |
| REFA | 5 | 1 | Voltage reference input to DACA |
| REFB | 4 | 1 | Voltage reference input to DACB |
| REFC | 21 | 1 | Voltage reference input to DACC |
| REFD | 20 | 1 | Voltage reference input to DACD |
| $V_{\text {DD }}$ | 22 |  | Positive supply voltage |
| $\mathrm{V}_{\text {SS }}$ | 3 |  | Negative supply voltage |
| WR | 17 | 1 | Write input selects DAC transparency or latch mode |

## absolute maximum ratings over operating free-air temperature range (unless otherwise note) $\dagger$








Continuous total power dissipation at (or below) $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (see Note 2) $\ldots \ldots \ldots \ldots \ldots \ldots \ldots .$.
Operating free-air temperature range: C suffix ..................................................... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
I suffix . .................................................. . . $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds ................................ $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Output voltages may be shorted to AGND provided that the power dissipation of the package is not exceeded. Typically short circuit current to AGND is 50 mA .
2. For operation above $T_{A}=75^{\circ} \mathrm{C}$ derate linearly at the rate of $2.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

TLC7225C, TLC7225I
QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

SLAS109A - OCTOBER 1996 - REVISED APRIL 1997

## recommended operating conditions

|  |  |  |  |  |  | MIN | MAX | UNIT |
| :--- | ---: | ---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ | 11.4 | 16.5 | V |  |  |  |  |  |
| Supply voltage, $\mathrm{V}_{\mathrm{SS}}$ | -5.5 | 0 | V |  |  |  |  |  |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | 2 |  | V |  |  |  |  |  |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  | 0.8 | V |  |  |  |  |  |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ | 2 | $\mathrm{~V}_{\mathrm{DD}}-4$ | V |  |  |  |  |  |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ | 2 |  | $\mathrm{k} \Omega$ |  |  |  |  |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | C suffix | 0 | 70 |  |  |  |  |  |
|  | ${ }^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |

## timing requirements (see Figure 1)

| PARAMETER |  | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {su }}(\mathrm{AW})$ | Setup time, address valid before $\overline{\text { WR }} \downarrow$ |  | 0 |  | ns |
| $t_{\text {su }}(\mathrm{DW}$ ) | Setup time, data valid before $\overline{\mathrm{WR}} \uparrow$ | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to $16.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=0$ or -5 V | 45 |  | ns |
| th(AW) | Hold time, address valid after WR $\uparrow$ | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to $16.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=0$ or -5 V | 0 |  | ns |
| th(DW) | Hold time, data valid after $\overline{\mathrm{WR}} \uparrow$ | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to $16.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=0$ or -5 V | 10 |  | ns |
| $\mathrm{t}_{\mathrm{w} 1}$ | Pulse duration, WR low | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to $16.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=0$ or -5 V | 50 |  | ns |
| tw2 | Pulse duration, $\overline{\text { LDAC }}$ low | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to $16.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{SS}}=0$ or -5 V | 50 |  | ns |

electrical characteristics over recommended operating free-air temperature range
reference inputs (all supply ranges)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{r}_{\mathrm{i}}$ Input resistance, REFA, REFB, REFC, REFD |  | 1.5 | 4 |  | k $\Omega$ |
| Input capacitance, REFA, REFB, REFC, REFD | DAC loaded with all is | 300 |  |  | pF |
|  | DAC loaded with all Os | 65 |  |  | pF |
| Channel-to-channel isolation | $\mathrm{V}_{\text {ref }}=10 \mathrm{~V}$ pp sine wave at 10 kHz | 60 |  |  | dB |
| ac feedthrough |  | 70 |  |  | dB |

dual power supply over recommended supply and reference voltage ranges, AGND = DGND $=0 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER |  |  | TEST | NDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 | Input current, digital |  | $V_{1}=0$ or $V_{\text {DD }}$ |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IDD | Supply current, $\mathrm{V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\text {I }}=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ | No load |  | 10 | 16 | mA |
| Iss | Supply current, VSS |  | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$ | No load |  | 4 | 10 | mA |
|  | Power supply sensitivity |  | $\Delta \mathrm{V}_{\mathrm{DD}}= \pm 5 \%$ |  |  |  | 0.01 | \%/\% |
| $\mathrm{C}_{i}$ | Input capacitance | Digital inputs |  |  |  |  | 8 | pF |

single power supply, $\mathrm{V}_{\mathrm{DD}}=14.25 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~V}_{\text {ref }}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=10 \mathrm{~V}$

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 4 | Input current, digital |  | $V_{1}=0$ or $V_{\text {DD }}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IDD | Supply current, , ${ }_{\text {DD }}$ |  | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IL }}$ or $\mathrm{V}_{\text {IH }}$, No load |  | 5 | 13 | mA |
| Power supply sensitivity |  |  | $\Delta V_{\text {DD }}= \pm 5 \%$ |  |  | 0.01 | \%/\% |
| $\mathrm{C}_{i}$ | Input capacitance | Digital inputs |  |  |  | 8 | pF |

## TLC7225C, TLC7225I

QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

SLAS109A - OCTOBER 1996 - REVISED APRIL 1997
operating characteristics over recommended operating free-air temperature range
dual power supply over recommended supply and reference voltage ranges, AGND = DGND = 0 V (unless otherwise noted)

| PARAMETER |  |  | TEST | NDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Slew rate |  |  |  |  | 2.5 |  |  | V/us |
| $\mathrm{t}_{\text {s }}$ | Settling time to 1/2 LSB | Positive full scale | $\mathrm{V}_{\mathrm{ref}}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=10 \mathrm{~V}$ |  |  |  | 5 |  |
|  |  | Negative full scale |  |  |  |  | 7 | $\mu \mathrm{s}$ |
|  | Resolution |  |  |  |  | 8 |  | Bits |
|  | Total unadjusted error |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V} \pm 5 \%$, | $\mathrm{V}_{\text {ref }(\mathrm{A}, ~ B, ~ C, ~ D) ~}^{\text {a }}=10 \mathrm{~V}$ |  |  | $\pm 2$ | LSB |
|  | Integral nonlinearity (INL) |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V} \pm 5 \%$, | $\mathrm{V}_{\mathrm{ref}}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=10 \mathrm{~V}$ |  |  | $\pm 1$ | LSB |
|  | Differential nonlinearity (DNL) |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V} \pm 5 \%$, | $\mathrm{V}_{\operatorname{ref}}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=10 \mathrm{~V}$ |  |  | $\pm 1$ | LSB |
| EFS | Full-scale error |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V} \pm 5 \%$, | $\mathrm{V}_{\mathrm{ref}}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=10 \mathrm{~V}$ |  |  | $\pm 2$ | LSB |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V} \pm 5 \%$, | $\mathrm{V}_{\mathrm{ref}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})}=10 \mathrm{~V}$ |  | $\pm 0.25$ |  | LSB |
|  | Temperature coefficient of gain | Full-scale error | $V_{D D}=14 \mathrm{~V}$ to $16.5 \mathrm{~V}, \quad \mathrm{~V}_{\operatorname{ref}}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=10 \mathrm{~V}$ |  |  | $\pm 20$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  | Zero-code error |  |  |  | $\pm 50$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | Zero-code error |  |  |  |  | $\pm 20$ | $\pm 80$ | mV |
|  | Digital crosstalk or feedthrough glitch impulse area |  | $\mathrm{V}_{\operatorname{ref}}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=0$ |  |  | 50 |  | nV -s |

single power supply, $\mathrm{V}_{\mathrm{DD}}=14.25 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{ref}}(\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D})=10 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Slew rate |  |  |  | 2 |  |  | $\mathrm{V} / \mathrm{\mu s}$ |
| $t_{s}$ | Settling time to $1 / 2$ LSB | Positive full scale |  |  |  | 5 | $\mu \mathrm{s}$ |
|  |  | Negative full scale |  |  |  | 20 |  |
| Resolution |  |  |  |  | 8 |  | Bits |
| Total unadjusted error |  |  |  |  |  | $\pm 2$ | LSB |
| EFS | Full-scale error |  |  |  |  | $\pm 2$ | LSB |
|  | Temperature coefficient of gain | Full-scale error | $\begin{array}{\|l} \hline V_{D D}=14 \mathrm{~V} \text { to } 16.5 \mathrm{~V}, \\ \mathrm{~V}_{\text {ref }}(\mathrm{A}, \mathrm{~B}, \mathrm{C}, \mathrm{D})=10 \mathrm{~V} \\ \hline \end{array}$ |  | $\pm 20$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  |  | Zero-code error |  |  | $\pm 50$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Differential nonlinearity error (DNL) |  |  |  |  |  | $\pm 1$ | LSB |
| Digital crosstalk or feedthrough glitch impulse area |  |  |  |  | 50 |  | nV -s |

## PARAMETER MEASUREMENT INFORMATION



NOTES: A. $t_{r}=t_{f}=20 \mathrm{~ns}$ over $V_{D D}$ range.
B. The timing-measurement reference level is equal to $\mathrm{V}_{\mathrm{IH}}+\mathrm{V}_{\mathrm{IL}}$ divided by 2.
C. If $\overline{\mathrm{LDAC}}$ is activated prior to the rising edge of $\overline{W R}$, then it must remain low for at least $\mathrm{t}_{\mathrm{w} 2}$ after $\overline{\mathrm{WR}}$ goes high.

Figure 1. Write-Cycle Voltage Waveforms

TYPICAL CHARACTERISTICS


## TLC7225C, TLC7225I QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

## APPLICATION INFORMATION

## specification ranges

For the TLC7225 to operate to rated specifications, the input reference voltage must be at least 4 V below the power supply voltage at the $\mathrm{V}_{\mathrm{DD}}$ terminal. This voltage differential is the overhead voltage required by the output amplifiers.

The TLC7225 is specified to operate over a $V_{D D}$ range from $12 \mathrm{~V} \pm 5 \%$ to $15 \mathrm{~V} \pm 10 \%$ (i.e., from 11.4 V to 16.5 V ) with a $\mathrm{V}_{\mathrm{SS}}$ of $-5 \mathrm{~V} \pm 10 \%$. Operation is also specified for a single supply with a $\mathrm{V}_{\mathrm{DD}}$ of $15 \mathrm{~V} \pm 5 \%$. Applying a $V_{S S}$ of -5 V results in improved zero-code error, improved output sink capability with outputs near AGND, and improved negative-going settling time.
Performance is specified over the range of reference voltages from 2 V to $\left(\mathrm{V}_{D D}-4 \mathrm{~V}\right)$ with dual supplies. This allows a range of standard refence generators to be used such as the TL1431, with an adjustable 2.5-V bandgap reference. Note that an output voltage range of 0 V to 10 V requires a nominal $15 \mathrm{~V} \pm 5 \%$ power supply voltage.

## DAC section

The TLC7225 contains four, identical, 8-bit voltage-mode DACs. Each converter has a separate reference input. The output voltages from the converters have the same polarity as the reference voltages, thus allowing single supply operation.

The simplified circuit diagram for channel $A$ is shown in Figure 4. Note that AGND (terminal 6) is common to all four DACs.


Figure 4. DAC Simplified-Circuit Diagram
The input impedance at any of the reference inputs is code dependent and can vary from $1.4 \mathrm{k} \Omega$ minimum to an open circuit. The lowest input impedance at any reference input occurs when that DAC is loaded with the digital code 01010101. Therefore, it is important that the reference source presents a low output impedance under changing load conditions. The nodal capacitance at the reference terminals is also code dependent and typically varies from 60 pF to 300 pF .

Each OUTx terminal can be considered as a digitally programmable voltage source with an output voltage of:
$V_{\text {OUTX }}=D_{x} \times V_{\text {REFx }}$
where $D_{x}$ is the fractional representation of the digital input code and can vary from 0 to 255/256.
The output impedance is that of the output buffer amplifier.

# TLC7225C, TLC7225I QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS 

## APPLICATION INFORMATION

## output buffer

Each voltage-mode DAC output is buffered by a unity-gain noninverting amplifier. This buffer amplifier is capable of developing 10 V across a $2-\mathrm{k} \Omega$ load and can drive capacitive loads of 3300 pF .

The TLC7225 can be operated as a single or dual supply; operating with dual supplies results in enhanced performance in some parameters which cannot be achieved with a single-supply operation. In a single supply operating ( $\mathrm{VSS}=0 \mathrm{~V}=\mathrm{AGND}$ ) the sink capability of the amplifier, which is normally $400 \mu \mathrm{~A}$, is reduced as the output voltage nears AGND. The full sink capability of $400 \mu \mathrm{~A}$ is maintained over the full output voltage range by tying $\mathrm{V}_{\mathrm{SS}}$ to -5 V . This is indicated in Figure 3.
Settling time for negative-going output signals approaching AGND is similarly affected by $\mathrm{V}_{\text {SS }}$. Negative-going settling time for single supply operation is longer than for dual supply operation. Positive-going settling-time is not affected by $\mathrm{V}_{\mathrm{SS}}$.
Additionally, the negative $\mathrm{V}_{\text {SS }}$ gives more headroom to the output amplifiers which results in better zero code performance and improved slew rate at the output than can be obtained in the single-supply mode.

## digital inputs

The TLC7225 digital inputs are compatible with either TTL or 5-V CMOS levels. To minimize power supply currents, it is recommended that the digital input voltages be driven as close to the supply rails ( $\mathrm{V}_{\mathrm{DD}}$ and DGND) as practically possible.

## interface logic information

The TLC7225 contains two registers per DAC, an input register and a DAC register. Address lines A0 and A1 select which input register accepts data from the input port. When the $\overline{\mathrm{WR}}$ signal is low, the input latches of the selected DAC are transparent. The data is latched into the addressed input register on the rising edge of $\overline{W R}$. Table 1 shows the addressing for the input registers on the TLC7225.

Table 1. TLC7225 Addressing

| CONTROL <br> INPUTS |  | SELECTED INPUT <br> REGISTER |
| :---: | :---: | :--- |
| A1 | A0 |  |
| L | L | DAC A input register |
| L | H | DAC B input register |
| H | L | DAC C input register |
| H | H | DAC D input register |

Only the data held in the DAC register determines the analog output of the converter. The $\overline{\text { LDAC }}$ signal is common to all four DACs and controls the transfer of information from the input registers to the DAC registers. Data is latched into all four DAC registers simultaneously on the rising edge of $\overline{\text { LDAC. The } \overline{\text { LDAC }} \text { signal is level }}$ triggered and, therefore, the DAC registers may be made transparent by tying LDAC low (the outputs of the converters responds to the data held in their respective input latches). $\overline{\text { LDAC }}$ is an asynchronous signal and is independent of $\overline{W R}$. This is useful in many applications. However, in systems where the asynchronous LDAC can occur during a write cycle (or vice versa) care must be taken to ensure that incorrect data is not latched through to the output. In other words, if $\overline{\text { LDAC }}$ is activated prior to the rising edge of $\overline{W R}$ (or $\overline{W R}$ occurs during LDAC), then LDAC must stay low for a time of $t_{w 2}$ or longer after WR goes high to ensure that the correct data is latched through to the output. Table 2 shows the truth table for TLC7225 operation. Figure 5 shows the input control logic for the device and the write cycles timing diagram is shown in Figure 1.

## APPLICATION INFORMATION

Table 2. TLC7225 Truth Table

| CONTROL INPUTS |  |  |
| :---: | :---: | :--- |
| $\overline{\text { WR }}$ | $\overline{L D A C}$ |  |
| H | H | No operation. Device not selected |
| L | H | Input register of selected DAC is transparant. |
| $\uparrow$ | H | Input register of selected DAC is latched. |
| H | L | All four DAC registers are transparent (i.e., outputs respond to data <br> held in respective input registers) input registers are latched. |
| H | $\uparrow$ | All four DAC registers are latched. |
| L | L | DAC registers and selected input register are transparent. Output <br> follows input data for selected channel. |



Figure 5. Input Control Logic

## TLC7225C, TLC7225I QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

## APPLICATION INFORMATION

## ground management and layout

The TLC7225 contains four reference inputs that can be driven from ac sources (see multiplying DAC using ac input to the REF terminals section) so careful layout and grounding is important to minimize analog crosstalk between the four channels. The dynamic performance of the four DACs depends upon the optimum choice of board layout. Figure 6 shows the relationship between input frequency and channel-to-channel isolation. Figure 7 shows a printed circuit board layout that minimizes crosstalk and feedthrough. The four input signals are screened by AGND. $V_{\text {ref }}$ was limited between 2 V and 3.24 V to avoid slew-rate limiting effects from the output amplifier during measurements.


Figure 6. Channel-to-Channel Isolation


Figure 7. Suggested PCB Layout (Top View)

## APPLICATION INFORMATION

## unipolar output operation

The unipolar output operation is the basic mode of operation for each channel of the TLC7225, with the output voltages having the same positive polarity as $\mathrm{V}_{\text {ref. }}$. The TLC7225 can be operated with a single supply ( $\mathrm{V}_{\mathrm{SS}}=\mathrm{AGND}$ ) or with positive or negative supplies. The voltage at $\mathrm{V}_{\text {ref }}$ must never be negative with respect to DGND to prevent parasitic transistor turn-on. Connections for the unipolar output operation are shown in Figure 8. The transfer values are shown in Table 3.


Figure 8. Unipolar Output Circuit
Table 3. Unipolar Code

| DAC LATC MSB | CONTENTS LSB | ANALOG OUTPUT |
| :---: | :---: | :---: |
| 1111 | 1111 | $+\mathrm{V}_{\text {ref }}\left(\frac{255}{256}\right)$ |
| 1000 | 0001 | $+\mathrm{V}_{\text {ref }}\left(\frac{129}{256}\right)$ |
| 1000 | 0000 | $+\mathrm{V}_{\text {ref }}\left(\frac{128}{256}\right)=+\mathrm{V}_{\text {ref }}$ |
| 0111 | 1111 | $+V_{\text {ref }}\left(\frac{127}{256}\right)$ |
| 0000 | 0001 | $+v_{\text {ref }}\left(\frac{1}{256}\right)$ |
| 0000 | 0000 | 0 V |
| NOTE 3: 1 LSB $=\left(V_{\text {ref }} 2^{-8}\right)=V_{\text {ref }}\left(\frac{1}{256}\right)$ |  |  |

## APPLICATION INFORMATION

## AGND bias for direct bipolar-output operation

The TLC7225 can be used in bipolar operation without adding additional external operational amplifiers by biasing AGND to $\mathrm{V}_{S S}$ as shown in Figure 9. This configuration provides an excellent method for providing a direct bipolar output with no additional components. The transfer values are shown in Table 4.


Figure 9. AGND Bias for Direct Bipolar-Output Operation
Table 4. Bipolar (Offset Binary) Code

| DAC LATCH CONTENTS |  | ANALOG OUTPUT |
| :---: | :---: | :---: |
| 1111 | 1111 | $+\mathrm{V}_{\text {ref }}\left(\frac{127}{128}\right)$ |
| 1000 | 0001 | $+V_{\text {ref }}\left(\frac{1}{128}\right)$ |
| 1000 | 0000 | 0 V |
| 0111 | 1111 | $-v_{\text {ref }}\left(\frac{1}{128}\right)$ |
| 0000 | 0001 | $-\mathrm{V}_{\text {ref }}\left(\frac{127}{128}\right)$ |
| 0000 | 0000 | $-\mathrm{V}_{\text {ref }}\left(\frac{128}{128}\right)=-\mathrm{V}_{\text {ref }}$ |

## APPLICATION INFORMATION

## AGND bias for positive output offset

The TLC7225 AGND terminal can be biased above or below the system ground terminal, DGND, to provide an offset-zero analog-output voltage level. Figure 10 shows a circuit configuration to achieve this for channel A of the TLC7225. The output voltage, $\mathrm{V}_{\mathrm{O}}$ at OUTA, can be expressed as:

$$
\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{bias}}+\mathrm{D}_{\mathrm{A}}\left(\mathrm{~V}_{\mathrm{I}}\right)
$$

where $D_{A}$ is a fractional representation of the digital input word ( $0 \leq \mathrm{D} \leq 255 / 256$ ).


Figure 10. AGND Bias Circuit
Increasing AGND above system ground reduces the output range. $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {ref }}$ must be at least 4 V to ensure specified operation. Since the AGND terminal is common to all four DACs, this method biases up the output voltages of all the DACs in the TLC7225. Supply voltages $V_{D D}$ and $V_{S S}$ for the TLC7225 should be referenced to DGND.

## APPLICATION INFORMATION

## bipolar-output operation using external amplifier

Each of the DACs of the TLC7225 can also be individually configured to provide bipolar output operation using an external amplifier and two resistors per channel. Figure 11 shows a circuit used to implement offset binary coding (bipolar operation) with DAC A of the TLC7225. In this case (see equation 1):

$$
\begin{equation*}
v_{O}=1+\frac{R 2}{R 1}\left(D_{A} v_{\text {ref }}\right)-\frac{R 2}{R 1}\left(v_{\text {ref }}\right) \tag{1}
\end{equation*}
$$

with R1 = R2

$$
V_{O}=\left(2 D_{A}-1\right) V_{r e f}
$$

where $\mathrm{D}_{\mathrm{A}}$ is a fractional representation of the digital word in latch A .
Mismatch between R1 and R2 causes gain and offset errors. Therefore, these resistors must match and track over temperature. The TLC7225 can be operated with a single supply or from positive and negative supplies.


Figure 11. Bipolar-Output Circuit

## multiplying DAC using ac input to the REF terminals

The TLC7225 can be used as a multiplying DAC when the reference signal is maintained between 2 V and $\mathrm{V}_{\mathrm{DD}}-4 \mathrm{~V}$. When this configuration is used, $\mathrm{V}_{\mathrm{DD}}$ should be 14.25 V to 15.75 V . A low output-impedance buffer should be used so that the input signal is not loaded by the resistor ladder. Figure 12 shows the general schematic.


Figure 12. AC Signal-Input Scheme

## APPLICATION INFORMATION

## digital word multiplication

Since each DAC of the TLC7225 has a separate reference input, the output of one DAC can be used as the reference input for another. Therefore, multiplication of digital words can be performed (with the result given in analog form). For example, when the output from DAC $A$ is applied to REFB then the output from DAC B, VOUTB, can be expressed as given in equation 2 :

$$
\begin{equation*}
\mathrm{V}_{\text {OUTB }}=\left(\mathrm{D}_{\mathrm{A}}\right)\left(\mathrm{D}_{\mathrm{B}}\right)\left(\mathrm{V}_{\text {REFA }}\right) \tag{2}
\end{equation*}
$$

where $D_{A}$ and $D_{B}$ are the fractional representations of the digital words in DAC latches $A$ and $B$ respectively. If $D_{A}=D_{B}=D$ then the result is $D^{2}\left(V_{\text {REFA }}\right)$
In this manner, the four DACs can be used on their own or in conjunction with an external summing amplifier to generate complex waveforms. Figure 13 shows one such application with the output waveform, Y , which is represented by equation 3 :

$$
\begin{equation*}
Y=-\left(x^{4}+2 x^{3}+3 x^{2}+2 x+4\right) V_{l} \tag{3}
\end{equation*}
$$

where x is the digital code that is applied to all four DAC latches.


Figure 13. Complex-Waveform Generation

## TLC7225C, TLC7225I QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

## APPLICATION INFORMATION

## microprocessor interface

Figures $14,15,16$, and 17 show the hardware interface to some of the standard processors.

$\dagger$ Linear circuitry omitted for clarity
Figure 14. TLC7225 to 8085A/8088 Interface, Double-Buffered Mode

$\dagger$ Linear circuitry omitted for clarity
Figure 15. TLC7225 to 6809/6502 Interface, Single-Buffered Mode

INSTRUMENTS

## APPLICATION INFORMATION


$\dagger$ Linear circuitry omitted for clarity
Figure 16. TLC7225 to Z-80 Interface, Double-Buffered Mode

$\dagger$ Linear circuitry omitted for clarity
Figure 17. TLC7225 to 68008 Interface, Single-Buffered Mode

## APPLICATION INFORMATION

## linearity, offset, and gain error using single-ended supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.
The output amplifier attempts to drive the output to a negative voltage. However, since the most negative supply rail is ground, the output cannot drive below ground.

So with this output offset voltage, the output voltage remains at zero until the input-code value produces a sufficient output voltage to overcome the inherent offset voltage, resulting in a transfer function shown in Figure 18.


Figure 18. Effect of Negative Offset (Single Supply)
This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below ground.
For a DAC, linearity is measured between zero-input code (all inputs 0 ) and full-scale code (all inputs 1 ) after offset and full scale is adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity in the unipolar mode is measured between full-scale code and the lowest code, which produces a positive output voltage.
The code is calculated from the maximum specification for the zero offset error.

## features

- Four 8-Bit D/A Converters
- Microprocessor Compatible
- TTL/CMOS Compatible
- Single Supply Operation Possible
- CMOS Technology


## applications

- Process Control
- Automatic Test Equipment
- Automatic Calibration of Large System Parameters, e.g. Gain/Offset

| DW OR N PACKAGE (TOP VIEW) |  |  |  |
| :---: | :---: | :---: | :---: |
| OUTB |  |  | OUTC |
| OUTA | 2 | 19 | OUTD |
| $\mathrm{V}_{\text {SS }}$ | 3 | 18 | $V_{\text {DD }}$ |
| REF [ | 4 | 17 | A0 |
| AGND | 5 | 16 | A1 |
| DGND | 6 | 15 | $\overline{W R}$ |
| DB7 | 7 | 14 | DB0 |
| DB6 | 8 | 13 | DB1 |
| DB5 | 9 | 12 | DB2 |
| DB4 | 10 | 11 | DB3 |

## description

The TLC7226C and TLC7226E consist of four 8-bit voltage-output digital-to-analog converters (DACs) with output buffer amplifiers and interface logic on a single monolithic chip.
Separate on-chip latches are provided for each of the four DACs. Data is transferred into one of these data latches through a common 8-bit TTL/CMOS-compatible 5-V input port. Control inputs A0 and A1 determine which DAC is loaded when $\overline{W R}$ goes low. The control logic is speed compatible with most 8 -bit microprocessors.

Each DAC includes an output buffer amplifier capable of sourcing up to 5 mA of output current.
The TLC7226 performance is specified for input reference voltages from 2 V to $\mathrm{V}_{\mathrm{DD}}-4 \mathrm{~V}$ with dual supplies. The voltage mode configuration of the DACs allows the TLC7226 to be operated from a single power supply rail at a reference of 10 V .
The TLC7226 is fabricated in a LinBiCMOS ${ }^{\text {TM }}$ process that has been specifically developed to allow high-speed digital logic circuits and precision analog circuits to be integrated on the same chip. The TLC7226 has a common 8 -bit data bus with individual DAC latches. This provides a versatile control architecture for simple interface to microprocessors. All latch-enable signals are level triggered.
Combining four DACs, four operational amplifiers, and interface logic into either a 0.3 -inch wide, 20 -terminal dual-in-line IC (DIP) or a small 20 -terminal small-outline IC (SOIC) allows a dramatic reduction in board space requirements and offers increased reliability in systems using multiple converters. The pinout is aimed at optimizing board layout with all of the analog inputs and outputs at one end of the package and all of the digital inputs at the other.
The TLC7226C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC7226E is characterized for operation from $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA $_{\mathbf{A}}$ | PACKAGE |  |
| :---: | :---: | :---: |
|  | SMALL OUTLINE <br> (DW) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC7226CDW | TLC7226CN |
| $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC7226EDW | TLC7226EN |

functional block diagram

schematic of outputs


## Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO.t |  |  |
| AGND | 5 |  | Analog ground. AGND is the reference and return terminal for the analog signals and supply. |
| A0, A1 | 16, 17 | 1 | DAC select inputs. The combination of high or low levels select either DACA, DACB, DACC, or DACD. |
| DGND | 6 |  | Digital ground. DGND is the reference and return terminal for the digital signals and supply. |
| DB0-DB7 | 7-14 | 1 | Digital DAC data inputs. DB0-DB7 are the input digital data used for conversion. |
| OUTA | 2 | 0 | DACA output. OUTA is the analog output of DACA. |
| OUTB | 1 | 0 | DACB output. OUTB is the analog output of DACB. |
| OUTC | 20 | 0 | DACC output. OUTC is the analog output of DACC. |
| OUTD | 19 | 0 | DACD output. OUTD is the analog output of DACD. |
| REF | 4 | 1 | Voltage reference input. The voltage level on REF determines the full scale analog output. |
| $V_{\text {DD }}$ | 18 |  | Positive supply voltage input terminal |
| $V_{S S}$ | 3 |  | Negative supply voltage input terminal |
| $\overline{\mathrm{WR}}$ | 15 | 1 | Write input. $\overline{\text { WR }}$ selects DAC transparency or latch mode. The selected input latch is transparent when $\overline{W R}$ is low. |

$\dagger$ Terminal numbers shown are for the DW and $N$ packages.

## TLC7226C, TLC7226E <br> QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$


$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied: Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
$\ddagger$ The $\mathrm{V}_{\text {SS }}$ terminal is connected to the substrate and must be tied to the most negative supply voltage applied to the device.
NOTES: 1. Output voltages may be shorted to AGND provided that the power dissipation of the package is not exceeded. Typically short circuit current to AGND is 60 mA .
2. For operation above $\mathrm{T}_{\mathrm{A}}=75^{\circ} \mathrm{C}$, derate linearly at the rate of $2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.
recommended operating conditions

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 11.4 | 16.5 | V |
| Supply voltage, $\mathrm{V}_{\text {SS }}$ |  | -5.5 | 0 | V |
| High-level input voltage, $\mathrm{V}_{1 \mathrm{H}}$ |  | 2 |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  | 0.8 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ |  | 0 | $\mathrm{V}_{\mathrm{DD}}{ }^{-4}$ | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 2 |  | $\mathrm{k} \Omega$ |
| Setup time, address valid before $\overline{\mathrm{WR}} \downarrow$, $\mathrm{t}_{\text {su }}(\mathrm{AW})$ (see Figure 6) | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to 16.5 V | 0 |  | ns |
| Setup time, data valid before $\overline{\mathrm{WR}} \uparrow$, $\mathrm{t}_{\text {su }}$ (DW) (see Figure 6) | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to 16.5 V | 45 |  | ns |
| Hold time, address valid before $\overline{\mathrm{WR}} \uparrow$, $\mathrm{th}^{(\mathrm{AW}}$ ) (see Figure 6) | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to 16.5 V | 0 |  | ns |
| Hoid time, data valid before $\overline{\mathrm{WR}} \uparrow$, th (DW) (see Figure 6) | $\mathrm{V}_{\text {DD }}=11.4 \mathrm{~V}$ to 16.5 V | 10 |  | ns |
| Pulse duration, $\overline{\mathrm{WR}}$ low, $\mathrm{t}_{\mathrm{W}}$ (see Figure 6) | $\mathrm{V}_{\mathrm{DD}}=11.4 \mathrm{~V}$ to 16.5 V | 50 |  | ns |
|  | C suffix | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
| Operaing free-air temperature, $\mathrm{T}_{\text {A }}$ | E suffix | -25 | 85 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range
dual power supply over recommended power supply and reference voltage ranges, AGND = DGND $=0 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 11 | Input current, digital |  | $\mathrm{V}_{1}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| ${ }^{\text {IDD }}$ | Supply current |  | $\begin{array}{\|ll} \mathrm{V}_{\mathrm{I}}=0.8 \mathrm{~V} \text { or } 2.4 \mathrm{~V}, & \mathrm{~V}_{\mathrm{DD}}=16.5 \mathrm{~V}, \\ \mathrm{~V}_{\mathrm{SS}}=-5 \mathrm{~V}, & \text { No load } \\ \hline \end{array}$ |  | 6 | 16 | mA |
| ISS | Supply current |  | $\mathrm{V}_{1}=0.8 \mathrm{~V}$ or 2.4 V , , No load |  | 4 | 10 | mA |
| ri(ref) | Reference input resistance |  |  | 2 | 4 |  | $\mathrm{k} \Omega$ |
| Power supply sensitivity |  |  | $\Delta \mathrm{V}_{\text {DD }}= \pm 5 \%$ |  |  | 0.01 | \%\% |
| $\mathrm{C}_{i}$ | Input capacitance | REF input | All Os loaded | 65 |  |  | pF |
|  |  |  | All 1s loaded |  | 300 |  |  |
|  |  | Digital inputs |  |  |  | 8 |  |

operating characteristics over recommended operating free-air temperature range
dual power supply over recommended power supply and reference voltage ranges, AGND = DGND $=0 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Slew rate |  |  | 2.5 |  | $\mathrm{V} \cdot \mu \mathrm{s}$ |
| Settling time to 1/2 LSB | Positive full scale | $V_{\text {ref }}=10 \mathrm{~V}$ |  | 5 |  |
|  | Negative full scale |  |  | 7 | $\mu \mathrm{s}$ |
| Resolution |  |  | 8 |  | bits |
| Total unadjusted error |  | $V_{D D}=15 \mathrm{~V} \pm 5 \%, \quad V_{\text {ref }}=10$ | , | $\pm 2$ | LSB |
| Linearity error | Differential/integral |  |  | $\pm 1$ | LSB |
| Full-scale error |  |  |  | $\pm 2$ | LSB |
| Gain error |  |  | $\pm 0.25$ |  | LSB |
| Temperature coefficient of gain | Full scale | $\mathrm{V}_{\mathrm{DD}}=14 \mathrm{~V}$ to $16.5 \mathrm{~V}, \quad \mathrm{~V}_{\text {ref }}=10 \mathrm{~V}$ | $\pm 20$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Zero-code error |  | $\pm 50$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Zero-code error |  |  | $\pm 20$ | $\pm 80$ | mV |
| Digital crosstalk glitch impulse area |  | $V_{\text {ref }}=0$ | 50 |  | $\mathrm{nV} \cdot \mathrm{s}$ |

single power supply, $\mathrm{V}_{\mathrm{DD}}=14.25 \mathrm{~V}$ to $15.75 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=10 \mathrm{~V}$ (unless otherwise noted)


## PARAMETER MEASUREMENT INFORMATION



NOTES: A. $t_{r}=t_{f}=20 \mathrm{~ns}$ over VDD range.
B. The timing measurement reference level is equal to $V_{I H}+V_{\text {IL }}$ divided by 2.
C. The selected input latch is transparent while $\overline{W R}$ is low. Invalid data during this time can cause erroneous outputs.
Figure 1. Write-Cycle Voltage Waveforms

## TYPICAL CHARACTERISTICS



Figure 2

OUTPUT CURRENT (SINK)
vs
OUTPUT VOLTAGE


Figure 3

## PRINCIPLES OF OPERATION

## AGND bias for direct bipolar output operation

The TLC7226 can be used in bipolar operation without adding more external operational amplifiers as shown in Figure 1 by biasing AGND to $\mathrm{V}_{\text {SS }}$. This configuration provides an excellent method for providing a direct bipolar output with no additional components. The transfer values are shown in Table 1.


Figure 4. AGND Bias for Direct Bipolar Operation
Table 1. Bipolar (Offset Binary) Code

| DAC LATCH CONTENTS <br> MSB <br> LSB |  | ANALOG OUTPUT |
| :---: | :---: | :---: |
| 1111 | 1111 | $+V_{\text {ref }}\left(\frac{127}{128}\right)$ |
| 1000 | 0001 | $+V_{\text {ref }}\left(\frac{1}{128}\right)$ |
| 1000 | 0000 | 0 V |
| 0111 | 1111 | $-V_{\text {ref }}\left(\frac{1}{128}\right)$ |
| 0000 | 0001 | $-V_{\text {ref }}\left(\frac{127}{128}\right)$ |
| 0000 | 0000 | $-V_{\text {ref }}\left(\frac{128}{128}\right)=-V_{\text {ref }}$ |

## AGND bias for positive output offset

The TLC7226 AGND terminal can be biased above or below the system ground terminal, DGND, to provide an offset analog output voltage level. Figure 2 shows a circuit configuration to achieve this for channel $A$ of the TLC7226. The output voltage, $\mathrm{V}_{\mathrm{O}}$, at OUTA can be expressed as:

$$
\begin{equation*}
\mathrm{v}_{\mathrm{O}}=\mathrm{v}_{\mathrm{BIAS}}+\mathrm{D}_{\mathrm{A}}\left(\mathrm{v}_{\mathrm{I}}\right) \tag{1}
\end{equation*}
$$

where $D_{A}$ is a fractional representation of the digital input word ( $0 \leq D \leq 255 / 256$ ).
Increasing AGND above system GND reduces the output range. $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\text {ref }}$ must be at least 4 V to ensure specified operation. Since the AGND terminal is common to all four DACs, this method biases up the output voltages of all the DACs in the TLC7226. Supply voltages $V_{D D}$ and $V_{S S}$ for the TLC7226 should be referenced to DGND.

## PRINCIPLES OF OPERATION

## AGND bias for positive output offset (continued)



Figure 5. AGND Bias Circuit

## interface logic information

Address lines A0 and A1 select which DAC accepts data from the input port. Table 2 shows the operations of the four DACs. Figure 3 shows the input control logic. When the WR signal is low, the input latches of the selected DAC are transparent and the output responds to activity on the data bus. The data is latched into the addressed DAC latch on the rising edge of $\overline{\mathrm{WR}}$. While $\overline{\mathrm{WR}}$ is high, the analog outputs remain at the value corresponding to the data held in their respective latches.

Table 2. Function Table

| CONTROL INPUTS |  |  | OPERATION |
| :---: | :---: | :---: | :---: |
| $\overline{\text { WR }}$ | A1 | A2 |  |
| H | X | X | No operation Device not selected |
| L | L | L | DAC A transparent |
| $\uparrow$ | L | L | DAC A latched |
| L | , | H | DAC B transparent |
| $\uparrow$ | L | H | DAC B latched |
| L | H | L | DAC C transparent |
| $\uparrow$ | H | L | DAC C latched |
| L | H | H | DAC D transparent |
| $\uparrow$ | H | H | DAC D latched |

## PRINCIPLES OF OPERATION

## interface logic information (continued)



Figure 6. Input Control Logic

## unipolar output operation

The unipolar output operation is the basic mode of operation for each channel of the TLC7226, with the output voltages having the same positive polarity as $\mathrm{V}_{\text {ref. }}$. The TLC7226 can be operated with a single power supply ( $\mathrm{V}_{\text {SS }}=\mathrm{AGND}$ ) or with positive/negative power supplies. The voltage at $\mathrm{V}_{\text {ref }}$ must never be negative with respect to AGND to prevent parasitic transistor turn-on. Connections for the unipolar output operation are shown in Figure 4. Transfer values are shown in Table 3.

## PRINCIPLES OF OPERATION

## unipolar output operation (continued)



Figure 7. Unipolar Output Circuit
Table 3. Unipolar Code

| DAC LATC MSB | CONTENTS LSB | ANALOG OUTPUT |
| :---: | :---: | :---: |
| 1111 | 1111 | $+\mathrm{V}_{\text {ref }}\left(\frac{255}{256}\right)$ |
| 1000 | 0001 | $+V_{\text {ref }}\left(\frac{129}{256}\right)$ |
| 1000 | 0000 | $+V_{\text {ref }}\left(\frac{128}{256}\right)=+\frac{V_{\text {ref }}}{2}$ |
| 0111 | 1111 | $+V_{\text {ref }}\left(\frac{127}{256}\right)$ |
| 0000 | 0001 | $+v_{\text {ref }}\left(\frac{1}{256}\right)$ |
| 0000 | 0000 | 0 V |
| NOTE A. 1 LSB $=\left(\mathrm{V}_{\text {ref }} 2^{-8}\right)=\mathrm{V}_{\text {ref }}\left(\frac{1}{256}\right)$ |  |  |

## linearity, offset, and gain error using single-ended power supplies

When an amplifier is operated from a single power supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.
The output amplifier, with a negative voltage offset, attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot be driven to a negative voltage.

So when the output offset voltage is negative, the output voltage remains at zero volts until the input code value produces a sufficient output voltage to overcome the inherent negative offset voltage, resulting in a transfer function shown in Figure 5.

## PRINCIPLES OF OPERATION

linearity, offset, and gain error using single-ended power supplies (continued)


Figure 8. Effect of Negative Offset (Single Power Supply)
This negative offset error, not the linearity error, produces the breakpoint. The transfer function would have followed the dotted line if the output buffer could be driven to a negative voltage.
For a DAC, linearity is measured between zero input code. (all inputs 0 ) and full scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single power supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity in the unipolar mode is measured between full scale code and the lowest code which produces a positive output voltage.
The code is calculated from the maximum specification for the negative offset.

INSTRUMENTS

## APPLICATION INFORMATION

## bipolar output operation using external amplifier

Each of the DACs of the TLC7226 can also be individually configured to provide bipolar output operation, using an external amplifier and two resistors per channel. Figure 9 shows a circuit used to implement offset binary coding (bipolar operation) with DAC A of the TLC7226. In this case:

$$
\begin{equation*}
\mathrm{V}_{\mathrm{O}}=1+\frac{\mathrm{R} 2}{\mathrm{R} 1} \times\left(\mathrm{D}_{\mathrm{A}} \times \mathrm{V}_{\text {ref }}\right)-\frac{\mathrm{R} 2}{\mathrm{R} 1} \times\left(\mathrm{V}_{\text {ref }}\right) \tag{2}
\end{equation*}
$$

with $\mathrm{R} 1=\mathrm{R} 2$

$$
v_{O}=\left(2 D_{A}-1\right) \times v_{r e f}
$$

where $D_{A}$ is a fractional representation of the digital word in latch $A$.
Mismatch between R1 and R2 causes gain and offset errors. Therefore, these resistors must match and track over temperature. The TLC7226 can be operated with a single power supply or from positive and negative power supplies.

$\dagger \mathrm{R} 1=\mathrm{R} 2=10 \mathrm{k} \Omega \pm 0.1 \%$
Figure 9. Bipolar Output Circuit

## staircase window comparator

In many test systems, it is important to be able to determine whether some parameter lies within defined limits. The staircase window comparator shown in Figure 10 is a circuit that can be used to measure the $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ thresholds of a TTL device under test. Upper and lower limits on both $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ can be programmed using the TLC7226. Each adjacent pair of comparators forms a window of programmable size (see Figure 11). When the test voltage $\left(\mathrm{V}_{\text {test }}\right)$ is within a window, then the output for that window is higher. With a reference of 2.56 V applied to the REF input, the minimum window size is 10 mV .

## APPLICATION INFORMATION

staircase window comparator (continued)


Figure 10. Logic Level Measurement

## APPLICATION INFORMATION

## staircase window comparator (continued)



Figure 11. Adjacent Window Structure
The circuit can easily be adapted as shown in Figure 12 to allow for overlapping of windows. When the three outputs from this circuit are decoded, five different nonoverlapping programmable window possibilities can again be defined (see Figure 13).


Figure 12. Overlapping Window Circuit

## APPLICATION INFORMATION

## staircase window comparator (continued)



Figure 13. Overlapping Window Structure

## output buffer amplifier

The unity-gain output amplifier is capable of sourcing 5 mA into a $2-\mathrm{k} \Omega$ load and can drive a $3300-\mathrm{pF}$ capacitor. The output can be shorted to AGND indefinitely or it can be shorted to any voltage between $\mathrm{V}_{S S}$ and $\mathrm{V}_{\mathrm{DD}}$ consistent with the maximum device power dissipation.

## multiplying DAC

The TLC7226 can be used as a multiplying DAC when the reference signal is maintained between 2 V and $\mathrm{V}_{\mathrm{DD}}-4 \mathrm{~V}$. When this configuration is used, $\mathrm{V}_{\mathrm{DD}}$ should be 14.25 V to 15.75 V . A low output-impedance buffer should be used so that the input signal is not loaded by the resistor ladder. Figure 14 shows the general schematic.


Figure 14. AC Signal Input Scheme

## - Easily Interfaced to Microprocessors

- On-Chip Data Latches
- Monotonic Over the Entire A/D Conversion Range
- Segmented High-Order Bits Ensure Low-Glitch Output
- Interchangeable With Analog Devices AD7524, PMI PM-7524, and Micro Power Systems MP7524
- Fast Control Signaling for Digital Signal-Processor Applications Including Interface With TMS320
- CMOS Technology

| KEY PERFORMANCE SPECIFICATIONS |  |
| :--- | :---: |
| Resolution | 8 Bits |
| Linearity error | $1 / 2 \mathrm{LSB}$ Max |
| Power dissipation at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 5 mW Max |
| Setting time | 100 ns Max |
| Propagation delay time | 80 ns Max |

## description

The TLC7524C, TLC7524E, and TLC7524I are CMOS, 8 -bit, digital-to-analog converters (DACs) designed for easy interface to most popular microprocessors.

D ORN PACKAGE
(TOP VIEW)


FN PACKAGE (TOP VIEW)


NC-No internal connection

The devices are 8-bit, multiplying DACs with input latches and load cycles similar to the write cycles of a random access memory. Segmenting the high-order bits minimizes glitches during changes in the most significant bits, which produce the highest glitch impulse. The devices provide accuracy to $1 / 2$ LSB without the need for thin-film resistors or laser trimming, while dissipating less than 5 mW typically.
Featuring operation from a $5-\mathrm{V}$ to $15-\mathrm{V}$ single supply, these devices interface easily to most microprocessor buses or output ports. The 2 - or 4 -quadrant multiplying makes these devices an ideal choice for many microprocessor-controlled gain-setting and signal-control applications.

The TLC7524C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC7524I is characterized for operation from $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC7524E is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA $_{\text {A }}$ | PACKAGE |  |  |
| :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE <br> PLASTIC DIP <br> (D) | PLASTIC CHIP <br> CARRIER <br> (FN) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC7524CD | TLC7524CFN | TLC7524CN |
| $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC7524ID | TLC7524IFN | TLC7524IN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC7524ED | TLC7524EFN | TLC7524EN |

## functional block diagram


absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, $\mathrm{V}_{\mathrm{DD}}$ -0.3 V to 16.5 V




TLC75241 ...................................... $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
TLC7524E ..................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Case temperature for 10 seconds, $\mathrm{T}_{\mathrm{C}}$ : FN package ................................................ $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds: D or N package $\ldots \ldots . \ldots \ldots . .260^{\circ} \mathrm{C}$

## TLC7524C, TLC7524E, TLC7524I 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTERS

recommended operating conditions

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\text {ref }}= \pm 10 \mathrm{~V}$, OUT1 and OUT2 at GND (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP MAX | MIN | TYP MAX |  |
| 1 IH | High-level input current |  |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ |  | 10 |  | 10 | $\mu \mathrm{A}$ |
| ILL | Low-level input current |  | $\mathrm{V}_{1}=0$ |  | -10 |  | -10 | $\mu \mathrm{A}$ |
| 1 kg | Output leakage current | OUT1 | $\begin{aligned} & \hline \text { DB0-DB7 at } 0 \mathrm{~V}, \quad \overline{\mathrm{WR}}, \overline{\mathrm{CS}} \text { at } 0 \mathrm{~V}, \\ & \mathrm{~V}_{\text {ref }}= \pm 10 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\pm 400$ |  | $\pm 200$ | nA |
|  |  | OUT2 | $\begin{aligned} & \hline \mathrm{DB} 0-\mathrm{DB7} \text { at } \mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{WR}}, \overline{\mathrm{CS}} \text { at } 0 \mathrm{~V}, \\ & \mathrm{~V}_{\text {ref }}= \pm 10 \mathrm{~V} \end{aligned}$ |  | $\pm 400$ |  | $\pm 200$ |  |
| 'DD | Supply current | Quiescent | DB0-DB7 at $\mathrm{V}_{\text {IH }}$ min or $\mathrm{V}_{\text {IL }}$ max |  | 1 |  | 2 | mA |
|  |  | Standby | DB0-DB7 at 0 V or $\mathrm{V}_{\text {DD }}$ |  | 500 |  | 500 | $\mu \mathrm{A}$ |
| kSVS | Supply voltage sensitivity, $\Delta$ gain/ $\Delta V_{D D}$ |  | $\Delta V_{D D}= \pm 10 \%$ |  | $0.01 \quad 0.16$ |  | 0.0050 .04 | \%FSR/\% |
| $C_{i}$ | Input capacitance, DB0-DB7, $\overline{W R}, \overline{C S}$ |  | $\mathrm{V}_{1}=0$ |  | 5 |  | 5 | pF |
| $\mathrm{C}_{0}$ | Output capacitance | OUT1 | $\overline{\mathrm{WR}} \overline{\mathrm{CS}}$ atov |  | 30 |  | 30 | pF |
|  |  | OUT2 | DB0-DB7atov, Wr, CS at ${ }^{\text {V }}$ |  | 120 |  | 120 |  |
|  |  | OUT1 | DB0-DB7 at VDD, $\overline{W R}$, $\overline{C S}$ at 0 V |  | 120 |  | 120 |  |
|  |  | OUT2 |  |  | 30 |  | 30 |  |
|  | Reference input impedance (REF to GND) |  |  | 5 | 20 | 5 | 20 | k $\Omega$ |

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\text {ref }}= \pm 10 \mathrm{~V}$, OUT1 and OUT2 at GND (unless otherwise noted)

| PARAMETER | TEST CONDITIONS | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Linearity error |  |  |  | $\pm 0.5$ |  |  | $\pm 0.5$ | LSB |
| Gain error | See Note 1 |  |  | $\pm 2.5$ |  |  | $\pm 2.5$ | LSB |
| Settling time (to 1/2 LSB) | See Note 2 |  |  | 100 |  |  | 100 | ns |
| Propagation delay from digital input to $90 \%$ of final analog output current | See Note 2 |  |  | 80 |  |  | 80 | ns |
| Feedthrough at OUT1 or OUT2 | Vref $= \pm 10 \mathrm{~V}$ ( $100-\mathrm{kHz}$ sinewave) $\overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ at $0 \mathrm{~V}, \mathrm{DB} 0-\mathrm{DB} 7$ at 0 V |  |  | 0.5 |  |  | 0.5 | \%FSR |
| Temperature coefficient of gain | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to MAX |  | $\pm 0.004$ |  |  | $\pm 0.001$ |  | \%FSR/ ${ }^{\circ} \mathrm{C}$ |

NOTES: 1. Gain error is measured using the internal feedback resistor. Nominal full scale range (FSR) $=\mathrm{V}_{\text {ref }}-1$ LSB.
2. $O U T 1$ load $=100 \Omega, C_{e x t}=13 \mathrm{pF}, \overline{W R}$ at $0 \mathrm{~V}, \overline{\mathrm{CS}}$ at $0 \mathrm{~V}, \mathrm{DBO}-\mathrm{DB7}$ at 0 V to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{DD}}$ to 0 V .
operating sequence


## TLC7524C, TLC7524E, TLC7524I 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTERS

SLAS061B - SEPTEMBER 1986 - REVISED NOVEMBER 1997

## APPLICATION INFORMATION

## voltage-mode operation

It is possible to operate the current-multiplying DAC in these devices in a voltage mode. In the voltage mode, a fixed voltage is placed on the current output terminal. The analog output voltage is then available at the reference voltage terminal. Figure 1 is an example of a current-multiplying DAC, which is operated in voltage mode.


Figure 1. Voltage Mode Operation
The relationship between the fixed-input voltage and the analog-output voltage is given by the following equation:

$$
V_{O}=V_{1}(D / 256)
$$

where
$\mathrm{V}_{\mathrm{O}}=$ analog output voltage
$V_{1}=$ fixed input voltage
D = digital input code converted to decimal
In voltage-mode operation, these devices meet the following specification:

| PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :--- | ---: | ---: | :---: | :---: |
| Linearity error at REF | $V_{D D}=5 \mathrm{~V}, \quad$ OUT1 $=2.5 \mathrm{~V}, \quad$ OUT2 at GND, $\quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | LSB |

## TLC7524C, TLC7524E, TLC7524I 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTERS

## PRINCIPLES OF OPERATION

The TLC7524C, TLC7524E, and TLC7524I are 8-bit multiplying DACs consisting of an inverted R-2R ladder, analog switches, and data input latches. Binary-weighted currents are switched between the OUT1 and OUT2 bus lines, thus maintaining a constant current in each ladder leg independent of the switch state. The high-order bits are decoded. These decoded bits, through a modification in the R-2R ladder, control three equally-weighted current sources. Most applications only require the addition of an external operational amplifier and a voltage reference.

The equivalent circuit for all digital inputs low is seen in Figure 2. With all digital inputs low, the entire reference current, $\mathrm{I}_{\text {ref }}$, is switched to OUT2. The current source I/256 represents the constant current flowing through the termination resistor of the R-2R ladder, while the current source $I_{I k g}$ represents leakage currents to the substrate. The capacitances appearing at OUT1 and OUT2 are dependent upon the digital input code. With all digital inputs high, the off-state switch capacitance ( 30 pF maximum) appears at OUT2 and the on-state switch capacitance ( 120 pF maximum) appears at OUT1. With all digital inputs low, the situation is reversed as shown in Figure 2. Analysis of the circuit for all digital inputs high is similar to Figure 2; however, in this case, Iref would be switched to OUT1.

The DAC on these devices interfaces to a microprocessor through the data bus and the $\overline{C S}$ and $\overline{W R}$ control signals. When $\overline{C S}$ and $\overline{W R}$ are both low, analog output on these devices responds to the data activity on the DB0-DB7 data bus inputs. In this mode, the input latches are transparent and input data directly affects the analog output. When either the $\overline{C S}$ signal or $\overline{W R}$ signal goes high, the data on the DB0-DB7 inputs are latched until the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ signals go low again. When $\overline{\mathrm{CS}}$ is high, the data inputs are disabled regardless of the state of the $\overline{W R}$ signal.

These devices are capable of performing 2-quadrant or full 4-quadrant multiplication. Circuit configurations for 2-quadrant or 4-quadrant multiplication are shown in Figures 3 and 4. Tables 1 and 2 summarize input coding for unipolar and bipolar operation respectively.


Figure 2. TLC7524 Equivalent Circuit With All Digital Inputs Low

## PRINCIPLES OF OPERATION



NOTES: $D$. $R_{A}$ and $R_{B}$ used only if gain adjustment is required.
E. C phase compensation ( $10-15 \mathrm{pF}$ ) is required when using high-speed amplifiers to prevent ringing or oscillation.

Figure 3. Unipolar Operation (2-Quadrant Multiplication)


NOTES: A. $R_{A}$ and $R_{B}$ used only if gain adjustment is required.
B. C phase compensation ( $10-15 \mathrm{pF}$ ) is required when using high-speed amplifiers to prevent ringing or oscillation.

Figure 4. Bipolar Operation (4-Quadrant Operation)

Table 1. Unipolar Binary Code

| DIGITAL INPUT <br> (see Note 3) |  |
| :---: | :--- |
| MSB LSB | ANALOG OUTPUT |
| 111111111 | $-\mathrm{V}_{\text {ref }}(255 / 256)$ |
| 10000001 | $-\mathrm{V}_{\text {ref }}(129 / 256)$ |
| 10000000 | $-\mathrm{V}_{\text {ref }}(128 / 256)=-\mathrm{V}_{\text {ref }} / 2$ |
| 0111.1111 | $-\mathrm{V}_{\text {ref }}(127 / 256)$ |
| 00000001 | $-\mathrm{V}_{\text {ref }}(1 / 256)$ |
| 00000000 | 0 |

Table 2. Bipolar (Offset Binary) Code

| DIGITAL INPUT (see Note 4) | ANALOG OUTPUT |
| :---: | :---: |
| MSB LSB |  |
| 11111111 | $\mathrm{V}_{\text {ref }}(127 / 128)$ |
| 10000001 | $V_{\text {ref }}(1 / 128)$ |
| 10000000 | 0 |
| 01111111 | - $\mathrm{V}_{\text {ref }}(1 / 128)$ |
| 00000001 | - $\mathrm{V}_{\text {ref }}(127 / 128)$ |
| 00000000 | $-V_{\text {ref }}$ |

NOTES: 3. LSB $=1 / 256\left(\mathrm{~V}_{\text {ref }}\right)$
4. $L S B=1 / 128\left(V_{\text {ref }}\right)$

## PRINCIPLES OF OPERATION

microprocessor interfaces


Figure 5. TLC7524-Z-80A Interface


Figure 6. TLC7524-6800 Interface

## PRINCIPLES OF OPERATION

microprocessor interfaces (continued)


Figure 7. TLC7524-8051 Interface

- Easily Interfaced to Microprocessors
- On-Chip Data Latches
- Monotonic Over the Entire A/D Conversion Range
- Interchangeable With Analog Devices AD7528 and PMI PM-7528
- Fast Control Signaling for Digital Signal Processor (DSP) Applications Including Interface With TMS320
- Voltage-Mode Operation
- CMOS Technology

| KEY PERFORMANCE SPECIFICATIONS |  |
| :--- | :---: |
| Resolution | 8 bits |
| Linearity Error | $1 / 2 \mathrm{LSB}$ |
| Power Dissipation at $V_{D D}=5 \mathrm{~V}$ | 20 mW |
| Settling Time at $V_{D D}=5 \mathrm{~V}$ | 100 ns |
| Propagation Delay Time at $V_{D D}=5 \mathrm{~V}$ | 80 ns |

## description

The TLC7528C, TLC7528E, and TLC7528I are dual, 8 -bit, digital-to-analog converters designed with separate on-chip data latches and feature exceptionally close DAC-to-DAC matching. Data is transferred to either of the two DAC data latches through a common, 8 -bit, input port. Control input $\overline{\mathrm{DACA}} / \mathrm{DACB}$ determines which DAC is to be loaded. The load cycle of these devices is similar to the write cycle of a random-access memory, allowing easy interface to most popular microprocessor buses and output ports. Segmenting the high-order bits minimizes glitches during changes in the most significant bits, where glitch impulse is typically the strongest.
These devices operate from a 5-V to $15-\mathrm{V}$ power supply and dissipates less than 15 mW (typical). The 2- or 4-quadrant multiplying makes these devices a sound choice for many microprocessor-controlled gain-setting and signal-control applications. It can be operated in voltage mode, which produces a voltage output rather than a current output. Refer to the typical application information in this data sheet.

The TLC7528C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC7528I is characterized for operation from $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC7528E is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |  |  |
| :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE <br> (DW) | CHIP CARRIER <br> (FN) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC7528CDW | TLC7528CFN | TLC7528CN |
| $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC7528IDW | TLC7528IFN | TLC7528IN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC7528EDW | TLC7528EFN | TLC7528EN |

## functional block diagram


operating sequence


# TLC7528C, TLC7528E, TLC7528I DUAL 8-BIT MULTIPLYING DIGITAL-TO-ANALOG CONVERTERS 

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{V}_{\mathrm{DD}}$ (to AGND or DGND) .................................... - 0.3 V to 16.5 V |  |
| :---: | :---: |
| Voltage between AGND and DGND | $\pm \mathrm{V}_{\text {D }}$ |
|  |  |
| Reference voltage, $\mathrm{V}_{\text {refA }}$ or $\mathrm{V}_{\text {refB }}$ (to AGND) | $\pm 25 \mathrm{~V}$ |
|  |  |
| Output voltage, $\mathrm{V}_{\mathrm{OA}}$ or $\mathrm{V}_{\text {OB }}$ (to AGND) |  |
| Peak input current ...................................................................... $10 \mu \mathrm{~m}$ |  |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}: \begin{aligned} & \text { TLC7528C } \\ & \text { TLC75281 } \\ & \text { TLC7528E }\end{aligned}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
|  | $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
|  | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Case temperature for 10 seconds, $\mathrm{T}_{\mathrm{C}}$ : FN package | $260^{\circ} \mathrm{C}$ |
|  | $260^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

electrical characteristics over recommended operating free-air temperature range, $V_{\text {refA }}=V_{\text {refB }}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{OA}}$ and $\mathrm{V}_{\mathrm{OB}}$ at 0 V (unless otherwise noted)

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\text {ref }}=\mathrm{V}_{\text {refB }}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{OA}}$ and $\mathrm{V}_{\mathrm{OB}}$ at 0 V (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP MAX | MIN | TYP MAX |  |
| Linearity error |  |  |  |  | $\pm 1 / 2$ |  | $\pm 1 / 2$ | LSB |
| Settling time (to 1/2 |  | See Note 1 |  | 100 |  | 100 | ns |
| Gain error |  | See Note 2 |  | 2.5 |  | 2.5 | LSB |
| AC feedthrough | REFA to OUTA | See Note 3 |  | -65 |  | -65 | dB |
|  | REFB to OUTB |  |  | -65 |  | -65 |  |
| Temperature coefficient of gain |  | See Note 4 |  | 0.007 |  | 0.0035 | \%FSR/ ${ }^{\circ} \mathrm{C}$ |
| Propagation delay (from digital input to $90 \%$ of final analog output current) |  | See Note 5 |  | 80 |  | 80 | ns |
| Channel-to-channel isolation | REFA to OUTB | See Note 6 |  | 77 |  | 77 | dB |
|  | REFB to OUTA | See Note 7 |  | 77 |  | 77 |  |
| Digital-to-analog glitch impulse area |  | Measured for code transition from 00000000 to 11111111, $T_{A}=25^{\circ} \mathrm{C}$ |  | 160 |  | 440 | $\mathrm{nV} \cdot \mathrm{s}$ |
| Digital crosstalk |  | Measured for code transition from 00000000 to 11111111, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 30 |  | 60 | $n \mathrm{~V} \cdot \mathrm{~s}$ |
| Harmonic distortion |  | $\mathrm{V}_{\mathrm{i}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -85 |  | -85 | dB |

NOTES: 1. OUTA, OUTB load $=100 \Omega, C_{\text {ext }}=13 \mathrm{pF} ; \overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ at 0 V ; DB0-DB7 at 0 V to $\mathrm{V}_{\text {DD }}$ or $\mathrm{V}_{\text {DD }}$ to 0 V .
2. Gain error is measured using an internal feedback resistor. Nominal full scale range (FSR) $=V_{\text {ref }}-1 \mathrm{LSB}$.
3. $V_{\text {ref }}=20 \mathrm{~V}$ peak-to-peak, $100-\mathrm{kHz}$ sine wave; DAC data latches loaded with 00000000 .
4. Temperature coefficient of gain measured from $0^{\circ} \mathrm{C}$ to $25^{\circ} \mathrm{C}$ or from $25^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
5. $V_{\text {refA }}=V_{\text {refB }}=10 \mathrm{~V}$; OUTA/OUTB load $=100 \Omega, C_{\text {ext }}=13 \mathrm{pF} ; \overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ at 0 V ; DB0-DB7 at 0 V to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{DD}}$ to 0 V .
6. Both $D A C$ latches loaded with $11111111 ; V_{\text {ref }}=20 \mathrm{~V}$ peak-to-peak, $100-\mathrm{kHz}$ sine wave; $V_{\text {refB }}=0 ; T_{A}=25^{\circ} \mathrm{C}$.
7. Both DAC latches loaded with 11111111; $V_{\text {refB }}=20 \mathrm{~V}$ peak-to-peak, $100-\mathrm{kHz}$ sine wave; $V_{\text {ref }}=0 ; T_{A}=25^{\circ} \mathrm{C}$.

## PRINCIPLES OF OPERATION

These devices contain two identical, 8-bit-multiplying D/A converters, DACA and DACB. Each DAC consists of an inverted R-2R ladder, analog switches, and input data latches. Binary-weighted currents are switched between DAC output and AGND, thus maintaining a constant current in each ladder leg independent of the switch state. Most applications require only the addition of an external operational amplifier and voltage reference. A simplified D/A circuit for DACA with all digital inputs low is shown in Figure 1.

Figure 2 shows the DACA equivalent circuit. A similar equivalent circuit can be drawn for DACB. Both DACs share the analog ground terminal 1 (AGND). With all digital inputs high, the entire reference current flows to OUTA. A small leakage current ( $\mathrm{l}_{\mathrm{kg}}$ ) flows across internal junctions, and as with most semiconductor devices, doubles every $10^{\circ} \mathrm{C} . \mathrm{C}_{0}$ is due to the parallel combination of the NMOS switches and has a value that depends on the number of switches connected to the output. The range of $\mathrm{C}_{0}$ is 50 pF to 120 pF maximum. The equivalent output resistance ( $r_{0}$ ) varies with the input code from 0.8 R to 3 R where R is the nominal value of the ladder resistor in the R-2R network.
These devices interface to a microprocessor through the data bus, $\overline{C S}, \overline{W R}$, and $\overline{\mathrm{DACA}} / \mathrm{DACB}$ control signals. When $\overline{C S}$ and $\overline{W R}$ are both low, the TLC7528 analog output, specified by the $\overline{D A C A} / D A C B$ control line, responds to the activity on the DB0-DB7 data bus inputs. In this mode, the input latches are transparent and input data directly affects the analog output. When either the $\overline{\mathrm{CS}}$ signal or $\overline{W R}$ signal goes high, the data on the DB0-DB7 inputs is latched until the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ signals go low again. When $\overline{\mathrm{CS}}$ is high, the data inputs are disabled regardless of the state of the $\overline{W R}$ signal.

## PRINCIPLES OF OPERATION

The digital inputs of these devices provide TTL compatibility when operated from a supply voltage of 5 V . These devices can operate with any supply voltage in the range from 5 V to 15 V ; however, input logic levels are not TTL compatible above 5 V .


Figure 1. Simplified Functional Circuit for DACA


Figure 2. TLC7528 Equivalent Circuit, DACA Latch Loaded With 11111111
MODE SELECTION TABLE

| $\overline{\text { DACA/DACB }}$ | $\overline{\text { CS }}$ | $\overline{\text { WR }}$ | DACA | DACB |
| :---: | :---: | :---: | :---: | :---: |
| L | L | L | Write | Hold |
| H | L | L | Hold | Write |
| X | H | X | Hold | Hold |
| X | X | H | Hold | Hold |

L= low level, $H=$ high level, $\quad$ X = don't care

## APPLICATION INFORMATION

These devices are capable of performing 2-quadrant or full 4-quadrant multiplication. Circuit configurations for 2-quadrant and 4-quadrant multiplication are shown in Figures 3 and 4. Tables 1 and 2 summarize input coding for unipolar and bipolar operation.


NOTES: A. R1, R2, R3, and R4 are used only if gain adjustment is required. See table for recommended values. Make gain adjustment with digital input of 255.
B. C1 and C2 phase compensation capacitors ( 10 pF to 15 pF ) are required when using high-speed amplifiers to prevent ringing or oscillation.

Figure 3. Unipolar Operation (2-Quadrant Multiplication)

## APPLICATION INFORMATION



NOTES: A. R1, R2, R3, and R4 are used only if gain adjustment is required. See table in Figure 3 for recommended values. Adjust R1 for $\mathrm{V}_{\mathrm{OA}}=0 \mathrm{~V}$ with code 10000000 in DACA latch. Adjust R 3 for $\mathrm{V}_{\mathrm{OB}}=0 \mathrm{~V}$ with 10000000 in DACB latch.
B. Matching and tracking are essential for resistor pairs R6, R7, R9, and R10.
C. C1 and C2 phase compensation capacitors ( 10 pF to 15 pF ) may be required if A 1 and A 3 are high-speed amplifiers.

Figure 4. Bipolar Operation (4-Quadrant Operation)

Table 1. Unipolar Binary Code

| DAC LATCH CONTENTS <br> LSB $\dagger$ | ANALOG OUTPUT |
| :---: | :---: |
| 11111111 | $-V_{1}(255 / 256)$ |
| 10000001 | $-V_{1}(129 / 256)$ |
| 10000000 | $-V_{I}(128 / 256)=-V_{i} / 2$ |
| 011111111 | $-V_{1}(127 / 256)$ |
| 00000001 | $-V_{1}(1 / 256)$ |
| 00000000 | $-V_{1}(0 / 256)=0$ |

$\dagger 1 \mathrm{LSB}=\left(2^{-8}\right) \mathrm{V}_{\mathrm{I}}$

Table 2. Bipolar (Offset Binary) Code

| DAC LATCH CONTENTS <br> LSB $\ddagger$ | ANALOG OUTPUT |
| :---: | :---: |
| 11111111 <br> 10000001 <br> 10000000 <br> 011111111 <br> 00000001 <br> 00000000$\|$$V_{1}(127 / 128)$ <br> $V_{1}(1 / 128)$ <br> 0 | $-V_{1}(1 / 128)$ |

$\ddagger 1 \mathrm{LSB}=\left(2^{-7}\right) \mathrm{V}_{1}$

## APPLICATION INFORMATION

microprocessor interface information


NOTE A: $A=$ decoded address for TLC7528 DACA
A $+1=$ decoded address for TLC7528 DACB
Figure 5. TLC7528 - Intel 8051 Interface


NOTE A: $\begin{aligned} A & =\text { decoded address for TLC7528 DACA } \\ & A+1=\text { decoded address for TLC7528 DACB }\end{aligned}$
Figure 6. TLC7528-6800 Interface

APPLICATION INFORMATION


NOTE A: A $=$ decoded address for TLC7528 DACA
$A+1=$ decoded address for TLC7528 DACB
Figure 7. TLC7528 To Z-80A Interface

## programmable window detector

The programmable window comparator shown in Figure 8 determines if voltage applied to the DAC feedback resistors are within the limits programmed into the data latches of these devices. Input signal range depends on the reference and polarity, that is, the test input range is 0 to $-V_{\text {ref. }}$. The DACA and DACB data latches are programmed with the upper and lower test limits. A signal within the programmed limits drives the output high.

## APPLICATION INFORMATION



Figure 8. Digitally-Programmable Window Comparator (Upper- and Lower-Limit Tester)

## digitally controlled signal attenuator

Figure 9 shows a TLC7528 configured as a two-channel programmable attenuator. Applications include stereo audio and telephone signal level control. Table 3 shows input codes vs attenuation for a 0 to 15.5 dB range.


Figure 9. Digitally Controlled Dual Telephone Attenuator

INSTRUMENTS

## APPLICATION INFORMATION

Table 3. Attenuation vs DACA, DACB Code

| ATTN (dB) | DAC INPUT CODE | CODE IN <br> DECIMAL | ATTN (dB) | DAC INPUT CODE | CODE IN <br> DECIMAL |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 11111111 | 255 | 8.0 | 01100110 | 102 |
| 0.5 | 11110010 | 242 | 8.5 | 01100000 | 96 |
| 1.0 | 11100100 | 228 | 9.0 | 01011011 | 91 |
| 1.5 | 11010111 | 215 | 9.5 | 01010110 | 86 |
| 2.0 | 11001011 | 203 | 10.0 | 01010001 | 81 |
| 2.5 | 11000000 | 192 | 10.5 | 01001100 | 76 |
| 3.0 | 10110101 | 181 | 11.0 | 01001000 | 72 |
| 3.5 | 10101011 | 171 | 11.5 | 01000100 | 68 |
| 4.0 | 10100010 | 162 | 12.0 | 01000000 | 64 |
| 4.5 | 10011000 | 152 | 12.5 | 00111101 | 61 |
| 5.0 | 10011111 | 144 | 13.0 | 00111001 | 57 |
| 5.5 | 10001000 | 136 | 13.5 | 00110110 | 54 |
| 6.0 | 10000000 | 128 | 14.0 | 00110011 | 51 |
| 6.5 | 01111001 | 121 | 14.5 | 00110000 | 48 |
| 7.0 | 01110010 | 114 | 15.0 | 00101110 | 46 |
| 7.5 | 01101100 | 108 | 15.5 | 00101011 | 43 |

## programmable state-variable filter

This programmable state-variable or universal filter configuration provides low-pass, high-pass, and bandpass outputs, and is suitable for applications requiring microprocessor control of filter parameters.

As shown in Figure 10, DACA1 and DACB1 control the gain and Q of the filter while DACA2 and DACB2 control the cutoff frequency. Both halves of the DACA2 and DACB2 must track accurately in order for the cutoff-frequency equation to be true. With the TLC7528, this is easy to achieve.

$$
f_{c}=\frac{1}{2 \pi R 1 C 1}
$$

The programmable range for the cutoff or center frequency is 0 to 15 kHz with a Q ranging from 0.3 to 4.5 . This defines the limits of the component values.

## APPLICATION INFORMATION



Circuit Equations:
$\mathbf{C}_{1}=\mathbf{C}_{\mathbf{2}}, \mathbf{R}_{1}=\mathbf{R}_{\mathbf{2}}, \mathbf{R}_{\mathbf{4}}=\mathbf{R}_{\mathbf{5}}$

$$
Q=\frac{R_{3}}{R_{4}} \cdot \frac{R_{F}}{R_{\mathrm{fb}(\mathrm{DACB} 1)}}
$$

where:
$R_{f b}$ is the internal resistor connected between OUTB and RFBB
$\mathbf{G}=-\frac{\mathbf{R}_{\mathbf{F}}}{\mathbf{R}_{\mathbf{S}}}$
NOTES: A. Op-amps A1, A2, A3, and A4 are TL287.
B. $\overline{\mathrm{CS}}$ compensates for the op-amp gain-bandwidth limitations.
C. DAC equivalent resistance equals $\frac{256 \times \text { (DAC ladder resistance) }}{\text { DAC digital code }}$

Figure 10. Digitally Controlled State-Variable Filter

## APPLICATION INFORMATION

## voltage-mode operation

It is possible to operate the current multiplying D/A converter of these devices in a voltage mode. In the voltage mode, a fixed voltage is placed on the current output terminal. The analog output voltage is then available at the reference voltage terminal. Figure 11 is an example of a current multiplying D/A, that operates in the voltage mode.


Figure 11. Voltage-Mode Operation
The following equation shows the relationship between the fixed input voltage and the analog output voltage:

$$
V_{O}=V_{1}(D / 256)
$$

where
$\mathrm{V}_{\mathrm{O}}=$ analog output voltage
$V_{I}=$ fixed input voltage
$D=$ digital input code converted to decimal
In voltage-mode operation, these devices meet the following specification:

| PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| Linearity error at REFA or REFB | $V_{D D}=5 \mathrm{~V}, \quad$ OUTA or OUTB at $2.5 \mathrm{~V}, \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1 | LSB |

- Easy Microprocessor Interface
- On-Chip Data Latches
- Digital Inputs Are TTL-Compatible With $10.8-\mathrm{V}$ to $15.75-\mathrm{V}$ Power Supply
- Monotonic Over the Entire A/D Conversion Range
- Fast Control Signaling for Digital Signal Processor (DSP) Applications Including Interface With TMS320
- CMOS Technology

| KEY PERFORMANCE SPECIFICATIONS |  |
| :--- | :---: |
| Resolution | 8 bits |
| Linearity Error | $1 / 2 \mathrm{LSB}$ |
| Power Dissipation | 20 mW |
| Settling Time | 100 ns |
| Propagation Delay Time | 80 ns |

## description

The TLC7628C, TLC7628E, and TLC7628I are dual, 8-bit, digital-to-analog converters (DACs) designed with separate on-chip data latches and feature exceptionally close DAC-to-DAC matching. Data is transferred to either of the two DAC data latches through a common, 8-bit input port. Control input $\overline{\mathrm{DACA}} / \mathrm{DACB}$ determines which DAC is loaded. The load cycle of these devices is similar to the write cycle of a

DW OR N PACKAGE
(TOP VIEW)


FN PACKAGE (TOP VIEW)
 random-access memory, allowing easy interface to most popular microprocessor buses and output ports. Segmenting the high-order bits minimizes glitches during changes in the most significant bits, where glitch impulse is typically the strongest.

The TLC7628C operates from a 10.8-V to 15.75-V power supply and is TTL-compatible over this range. 2- or 4-quadrant multiplying makes these devices a sound choice for many microprocessor-controlled gain-setting and signal-control applications.
The TLC7628C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC 76281 is characterized for operation from $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC7628E is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA $_{\text {A }}$ | PACKAGE |  |  |
| :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE <br> PLASTIC DIP <br> (DW) | PLASTIC CHIP <br> CARRIER <br> (FN) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC7628CDW | TLC7628CFN | TLC7628CN |
| $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC7628IDW | TLC7628IFN | TLC7628IN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC7628EDW | TLC7628EFN | TLC7628EN |

## functional block diagram


absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$



Reference voltage range, $\mathrm{V}_{\text {refA }}$ or $\mathrm{V}_{\text {refB }}$ (to AGND ) ................................................. $\pm 25 \mathrm{~V}$


Peak input current ................................................................................. $10 \mu \mathrm{~A}$
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ : TLC7628C $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . .0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ TLC76281 ...................................... $-25^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ TLC7628E ..................................... . $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Case temperature for 10 seconds, $\mathrm{T}_{\mathrm{C}}$ : FN package .............................................. $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds: DW or N package $\ldots \ldots \ldots \ldots .260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 10.8 |  | 15.75 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ or $\mathrm{V}_{\text {refB }}$ |  |  | $\pm 10$ |  | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ |  | 2.4 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| $\overline{\mathrm{CS}}$ setup time, $\mathrm{t}_{\text {su }}(\mathrm{CS}$ ) |  | 50 |  |  | ns |
| $\overline{\text { CS }}$ hold time, $\mathrm{th}_{\text {(CS) }}$ (see Figure 1) |  | 0 |  |  | ns |
| DAC select setup time, $\mathrm{t}_{\text {su ( }}$ (DAC) ( s |  | 60 |  |  | ns |
| DAC select hold time, th(DAC) (see |  | 10 |  |  | ns |
| Data bus input setup time $\mathrm{t}_{\text {Su( }}$ ( ${ }_{\text {( }}$ (see |  | 25 |  |  | ns |
| Data bus input hold time $\mathrm{th}_{\mathrm{h}}(\mathrm{D})$ (see |  | 10 |  |  | ns |
| Pulse duration, $\overline{\mathrm{WR}}$ low, $\mathrm{t}_{\mathrm{w}}$ (WR) (se |  | 50 |  |  | ns |
|  | TLC7628C | 0 |  | 70 |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC76281 | -25 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC7628E | -40 |  | 85 |  |

electrical characteristics over recommended ranges of operating free-air temperature and $\mathrm{V}_{\mathrm{DD}}$, $\mathrm{V}_{\text {refA }}=\mathrm{V}_{\text {ref }}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{OA}}$ and $\mathrm{V}_{\mathrm{OB}}$ at 0 V (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IIH}^{\text {H }}$ | High-level input current |  | $V_{1}=V_{D D}$ | Full range | 10 | $\mu \mathrm{A}$ |
|  |  |  | $25^{\circ} \mathrm{C}$ | 1 |  |
| IIL | Low-level input current |  |  | $V_{l}=0$ | Full range | -10 | $\mu \mathrm{A}$ |
|  |  |  | $25^{\circ} \mathrm{C}$ |  | -1 |  |  |
|  | Reference input impedance REFA or REFB to AGND |  |  |  | 520 | k $\Omega$ |  |
| 1 kg | Output leakage current | OUTA | DAC data latch loaded with 00000000,$V_{\text {refA }}= \pm 10 \mathrm{~V}$ | Full range | $\pm 200$ | nA |  |
|  |  |  |  | $25^{\circ} \mathrm{C}$ | $\pm 50$ |  |  |
|  |  | OUTB | DAC data latch loaded with 00000000,$V_{\text {refB }}= \pm 10 \mathrm{~V}$ | Full range | $\pm 200$ |  |  |
|  |  |  |  | $25^{\circ} \mathrm{C}$ | $\pm 50$ |  |  |
|  | Input resistance match (REFA to REFB) |  |  |  | $\pm 1 \%$ |  |  |
|  | $D C$ supply sensitivity $\Delta$ gain $/ \Delta V_{D D}$ |  | $\Delta V_{D D}= \pm 5 \%$ | Full range | 0.02 | \%/\% |  |
|  |  |  | $25^{\circ} \mathrm{C}$ | 0.01 |  |  |
| IDD | Supply current | Quiescent |  | All digital inputs at $\mathrm{V}_{\text {IH }}$ min or $\mathrm{V}_{\text {IL }}$ max |  | 2 | mA |
|  |  | Standby | All digital inputs at 0 V or $V_{\text {DD }}$ | Full range | 0.5 |  |  |
|  |  |  |  | $25^{\circ} \mathrm{C}$ | 0.1 |  |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance | DB0-DB7 |  |  | 10 | pF |  |
|  |  | $\overline{\mathrm{W}}, \overline{\mathrm{CS}}$, DACA/DACB |  |  | 15 |  |  |
| $\mathrm{C}_{0}$ | Output capacitance (OUTA, OUTB) |  | DAC data latches loaded with 00000000 |  | 25 | pF |  |
|  |  |  | DAC data latches loaded with 11111111 |  | 60 |  |  |

## TLC7628C, TLC7628E, TLC7628I DUAL 8-BIT MULTIPLYING <br> DIGITAL-TO-ANALOG CONVERTERS <br> SLAS063A - APRIL 1989 - REVISED MAY 1995

operating characteristics over recommended ranges of operating free-air temperature and $V_{D D}$, $\mathrm{V}_{\text {refA }}=\mathrm{V}_{\text {refB }}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{OA}}$ and $\mathrm{V}_{\mathrm{OB}}$ at 0 V (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Linearity error |  |  |  |  | $\pm 1 / 2$ | LSB |
| Settling time (to 1/2 LSB) |  | See Note 1 |  |  | 100 | ns |
| Gain error |  | See Note 2 | Full range |  | $\pm 3$ | LSB |
|  |  | $25^{\circ} \mathrm{C}$ |  | $\pm 2$ |  |
| AC feedthrough | REFA to OUTA |  | See Note 3 | Full range |  | -65 | dB |
|  | REFB to OUTB | $25^{\circ} \mathrm{C}$ |  |  | -75 |  |  |
| Temperature coefficient of gain |  |  |  |  | $\pm 0.0035$ | \%FSR $/{ }^{\circ} \mathrm{C}$ |  |
| Propagation delay (from digital input to $90 \%$ of final analog output current) |  | See Note 4 |  |  | 80 | ns |  |
| Channel-to-channel isolation | REFA to OUTB | See Note 5 | $25^{\circ} \mathrm{C}$ |  | 80 | dB |  |
|  | REFB to OUTA | See Note 6 | $25^{\circ} \mathrm{C}$ |  | 80 |  |  |
| Digital-to-analog glitch impulse area |  | Measured for code transition from 00000000 to 11111111,$T_{A}=25^{\circ} \mathrm{C}$ |  |  | 330 | $\mathrm{nV} \cdot \mathrm{s}$ |  |
| Digital crosstalk |  | Measured for code transition from 00000000 to 11111111, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 60 | $\mathrm{nV} \cdot \mathrm{s}$ |  |
| Harmonic distortion |  | $\mathrm{V}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | -85 | dB |  |

NOTES: 1. OUTA, OUTB load $=100 \Omega, C_{\text {ext }}=13 \mathrm{pF} ; \overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ at 0 V ; DB0-DB7 at 0 V to V DD or V DD to 0 V .
2. Gain error is measured using an internal feedback resistor. Nominal full scale range (FSR) $=\mathrm{V}_{\text {ref }}-1$ LSB. Both DAC latches are loaded with 11111111.
3. $V_{\text {ref }}=20 \mathrm{~V}$ peak-to-peak, $10-\mathrm{kHz}$ sine wave
4. $V_{\text {refA }}=V_{\text {refB }}=10 \mathrm{~V}$; OUTA/OUTB load $=100 \Omega, C_{\text {ext }}=13 \mathrm{pF} ; \overline{\mathrm{WR}}$ and $\overline{\mathrm{CS}}$ at $0 \mathrm{~V} ; \mathrm{DB} 0-\mathrm{DB} 7$ at 0 V to $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{V}_{\mathrm{DD}}$ to 0 V .
5. $V_{\text {refA }}=20 \mathrm{~V}$ peak-to-peak, $10-\mathrm{kHz}$ sine wave; $\mathrm{V}_{\text {refB }}=0$
6. $V_{\text {ref }}=20 \mathrm{~V}$ peak-to-peak, $10-\mathrm{kHz}$ sine wave; $V_{\text {ref }}=0$


For all input signals, $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=5 \mathrm{~ns}(10 \%$ to $90 \%$ points).
Figure 1. Setup and Hold Times

# TLC7628C, TLC7628E, TLC7628I <br> DUAL 8-BIT MULTIPLYING <br> DIGITAL-TO-ANALOG CONVERTERS <br> SLAS063A - APRIL 1989 - REVISED MAY 1995 

## APPLICATION INFORMATION

These devices are capable of performing 2-quadrant or full 4-quadrant multiplication. Circuit configurations for 2-quadrant and 4-quadrant multiplication are shown in Figures 2 and 3. Input coding for unipolar and bipolar operation are summarized in Tables 2 and 3, respectively.


NOTES: A. R1, R2, R3, and R4 are used only if gain adjustment is required. See table for recommended values. Make gain adjustment with digital input of 255 .
B. C1 and C2 phase compensation capacitors ( 10 pF to 15 pF ) are required when using high-speed amplifiers to prevent ringing or oscillation.

Figure 2. Unipolar Operation (2-Quadrant Multiplication)

## APPLICATION INFORMATION



NOTES: A. R1, R2, R3, and R4 are used only if gain adjustment is required. See table for recommended values. Adjust $R 1$ for V OA $=0 \mathrm{~V}$ with code 10000000 in DACA latch. Adjust R 3 for $\mathrm{V}_{\mathrm{OB}}=0 \mathrm{~V}$ with 10000000 in DACB latch.
B. Matching and tracking are essential for resistor pairs R6, R7, R9, and R10.
C. C1 and C2 phase compensation capacitors ( 10 pF to 15 pF ) may be required if A 1 and A 3 are high-speed amplifiers.

Figure 3. Bipolar Operation (4-Quadrant Operation)


NOTE D: A $=$ decoded address for TLC7628 DACA A $+1=$ decoded address for TLC7628 DACB

Figure 4. TLC7628 - Intel 8051 Interface

## APPLICATION INFORMATION



NOTE D: $A=$ decoded address for TLC7628 DACA
A $+1=$ decoded address for TLC7628 DACB
Figure 5. TLC7628-6800 Interface

## voltage-mode operation

The current-multiplying DAC in these devices can be operated in a voltage mode. In the voltage mode, a fixed voltage is placed on the current output terminal. The analog output voltage is then available at the reference voltage terminal. An example of a current-multiplying DAC operating in voltage mode is shown in Figure 6. The relationship between the fixed input voltage and the analog output voltage is given by the following equation:

Analog output voltage $=$ fixed input voltage ( $\mathrm{D} / 256$ )
where $\mathrm{D}=$ the digital input. In voltage-mode operation, these devices meet the following specification:

| LINEARITY ERROR | TEST CONDITIONS | MIN | MAX |
| :--- | ---: | :---: | :---: |
| Unalog output voltage for REFA, REFB | $V_{D D}=12 \mathrm{~V}$, | OUTA or OUTB at $5 \mathrm{~V}, \quad \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |



Figure 6. Current-Multiplying DAC Operating in Voltage Mode

## PRINCIPLES OF OPERATION

These devices contain two, identical, 8-bit, multiplying DACs: DACA and DACB. Each DAC consists of an inverted R-2R ladder, analog switches, and input data latches. Binary-weighted currents are switched between the DAC output and AGND, thus maintaining a constant current in each ladder leg independent of the switch state. Most applications require only the addition of an external operational amplifier and voltage reference. A simplified D/A circuit for DACA or DACB with all digital inputs low is shown in Figure 7.

Figure 8 shows the DACA or DACB equivalent circuit. Both DACs share the analog ground terminal 1 (AGND). With all digital inputs high, the reference current flows to OUTA. A small leakage current ( $\mathrm{l}_{\mathrm{lkg}}$ ) flows across internal junctions, and as with most semiconductor devices, doubles every $10^{\circ} \mathrm{C}$. The $\mathrm{C}_{0}$ is caused by the parallel combination of the NMOS switches and has a value that depends on the number of switches connected to the output. The range of $C_{0}$ is 25 pF to 60 pF maximum. The equivalent output resistance ( $\mathrm{r}_{0}$ ) varies with the input code from $0.8 R$ to $3 R$ where $R$ is the nominal value of the ladder resistor in the R-2R network.
These devices interface to a microprocessor through the data bus, $\overline{C S}, \overline{W R}$, and $\overline{D A C A} / D A C B$ control signals. When $\overline{C S}$ and $\overline{W R}$ are both low, the analog output on these devices, specified by the $\overline{D A C A} / D A C B$ control line, responds to the activity on the DB0-DB7 data bus inputs. In this mode, the input latches are transparent and input data directly affects the analog output. When either the $\overline{\mathrm{CS}}$ signal or $\overline{W R}$ signal goes high, the data on the DB0-DB7 inputs is latched until the $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WR}}$ signals go low again. When $\overline{\mathrm{CS}}$ is high, the data inputs are disabled, regardless of the state of the $\overline{W R}$ signal.

The digital inputs of these devices provide TTL compatibility when operated from a supply voltage of 10.8 V to 15.75 V .


Figure 7. Simplified Functional Circuit for DACA or DACB


Latch A or Latch B Loaded With 11111111
Figure 8. TLC7628 Equivalent Circuit for DACA or DACB

# TLC7628C, TLC7628E, TLC7628I 

## PRINCIPLES OF OPERATION

Table 1. Mode Selection Table

| $\overline{\text { DACA/DACB }}$ | $\overline{\text { CS }}$ | $\overline{\text { WR }}$ | DACA | DACB |
| :---: | :---: | :---: | :---: | :---: |
| L | L | L | Write | Hold |
| H | L | L | Hold | Write |
| X | H | X | Hold | Hold |
| X | X | H | Hold | Hold |

Table 2. Unipolar Binary Code

| DAC <br> (see Note 7) <br> (sent <br> MSB | LSB |
| :---: | :--- |

Table 3. Bipolar (Offset Binary) Code

| DAC LATCH CONTENTS (see Note 8) | ANALOG OUTPUT |
| :---: | :---: |
| MSB LSB |  |
| 11111111 | $\mathrm{V}_{1}(127 / 128)$ |
| 10000001 | $V_{1}(1 / 128)$ |
| 10000000 | 0 V |
| 01111111 | - $\mathrm{V}_{1}(1 / 128)$ |
| 00000001 | - $\mathrm{V}_{1}(127 / 128)$ |
| 00000000 | - $\mathrm{V}_{\mathrm{I}}(128 / 128)$ |

NOTES: 7. $1 \mathrm{LSB}=(2-8) \mathrm{V}_{1}$
8. $1 \mathrm{LSB}=(2-7) \mathrm{V}_{\mathrm{I}}$

- $8+4$ Bit Parallel Interface
- Compatible with 8-Bit Microprocessor
- Low Power Mode
- Low Power Consumption:
7.25 mW or 1.8 mW for 5 V
3.93 mW or 0.87 mW for 3 V
- Reference Input Buffers
- Voltage Output Range 2 Times the Reference Input Voltage
- Monotonic Over Temperature


## Applications

- Battery Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Industrial Controls
- Machine and Motion Control Devices
- Cellular Telephones


## description

The TLV5613 device is a 8-bit voltage output digital-to-analog converter (DAC) with a parallel interface compatible with most 8 -bit microprocessors. The TLV5613 has a low power mode, and address lines A1 and AO which determine whether the parallel data (up to eight bits) consists of LSB DAC data, MSB DAC data, or control data. This control data gives the TLV5613 another method of setting power down and makes the low power mode available.

There is an asynchronous LDAC pin for updating the output voltage, and a power down pin to ensure repeatable startup conditions.
The resistor string output voltage is buffered by a $\times 2$ gain rail-to-rail output buffer. The buffer operates with a Class A output stage to improve stability and reduce settling time.

| DW OR PW PACKAGE (TOP VIEW) |  |
| :---: | :---: |
| D2 1 | $\mathrm{U}_{20}{ }^{\text {D1 }}$ |
| D3 2 | 19 DO |
| D4 3 | 18 CS |
| D5 4 | 17 WE |
| D6 5 | 16 LDAC |
| D70 6 | 15 ] $\overline{\mathrm{PD}}$ |
| A0 7 | $14 .{ }^{\text {cs }}$ |
| A1 8 | 13 OUT |
| SPEED ${ }^{\text {9 }}$ | 12 refin |
| DV ${ }_{\text {D }} 10$ | $11 .{ }^{1 / 2} V_{D D}$ |

AVAILABLE OPTIONS

| PACKAGE |  |  |
| :---: | :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | SMALL OUTLINE <br> (DW) | SMALL OUTLINE <br> (PW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV5613CDW | TLV5613CPW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV56131DW | TLV5613IPW |

TLV5613C, TLV5613I
3 V TO 5 V 8-BIT PARALLEL DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN
SLAS174-DECEMBER 1997

## functional block diagram



Terminal Functions

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$
Suppiy voltage (VDD $\mathrm{V}_{\mathrm{DD}}$ GND) ......................................................................... 7 V



 TLV56131 ......................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature 1.6 mm ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds .................................. $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ (5-V Supply) |  | 4.5 | 5 | 5.5 | V |
| Supply voltage, VDD (3-V Supply) |  | 2.7 | 3 | 3.3 | V |
| High-level digital input voltage, $\mathrm{V}_{\text {IH }}$ | $\mathrm{V}_{\text {DD }}$ | 2 |  |  | V |
| Low-level digital input voltage, $\mathrm{V}_{\mathrm{IL}}$ | $V_{\text {DD }}$ |  |  | 0.8 V DD | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ to REFIN te | Supply) | 2 | 2.048 | $\mathrm{V}_{\mathrm{DD}}-1.1$ | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ to REFIN te | Supply) | 2 | 1.024 | $\mathrm{V}_{\text {DD }}-1.1$ | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 2 |  |  | $\mathrm{k} \Omega$ |
| Load capacitance, $\mathrm{C}_{\mathrm{L}}$ |  |  |  | 100 | pF |
| Operating free-air temperature $\mathrm{T}_{A}$ | TLV5613C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Operating free-air temperature, I $^{\text {A }}$ | TLV56131 | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

## 3 V TO 5 V 8-BIT PARALLEL DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN

SLAS174 - DECEMBER 1997
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {ref(REFIN) }}=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref(REFIN }}=1.024 \mathrm{~V}$ (unless otherwise noted)
static DAC specifications

| PARAMETER |  |  | TEST CONDITION |  | MIN TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  | $\mathrm{V}_{\text {ref }}$ (REFIN) $=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$ |  | 8 | bits |
| Integral nonlinearity (INL), end point adjusted |  |  | $V_{\text {ref }}($ REFIN $)=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 1 | $\pm 3$ | LSB |
| Differential nonlinearity (DNL) |  |  | $\mathrm{V}_{\text {ref( }}$ REFIN $)=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 2 | $\pm 0.5$ | LSB |
| EZS | Zero-scale error (offset error at zero scale) |  | $\mathrm{V}_{\text {ref }}$ (REFIN) $=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 3 | $\pm 12$ | MV |
| Zero-scale-error temperature coefficient |  |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 4 | 3 | Ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 5 | $\pm 0.29$ | \% of FS voltage |
| Gain error temperature coefficient |  |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 6 | 1 | Ppm/ ${ }^{\circ} \mathrm{C}$ |
| PSRR | Power-supply rejection ratio | Zero scale | See Notes 7 and 8 | 5-V supply | 65 | dB |
|  |  | Gain |  |  | 65 |  |
|  |  | Zero scale |  | 3-V Supply | 65 |  |
|  |  | Gain |  |  | 65 |  |

NOTES: 1. The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.
2. The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
4. Zero-scale-error temperature coefficient is given by: $E_{Z S} T C=\left[E_{Z S}\left(T_{\max }\right)-E_{Z S}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
5. Gain error is the deviation from the ideal output ( $\mathrm{V}_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$ excluding the effects of the zero-error.
6. Gain temperature coefficient is given by: $\mathrm{E}_{\mathrm{G}} \mathrm{TC}=\left[\mathrm{E}_{\mathrm{G}}\left(T_{\max }\right)-\mathrm{E}_{\mathrm{G}}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
7. Zero-scale-error rejection ratio (EZS-RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage.
8. Gain-error rejection ratio (EG-RR) is measured by varying the $\mathrm{V}_{\mathrm{DD}}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the full-scale output voltage after subtracting the zero scale change.

## output specifications

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{0}$ | Voltage output range |  |  |  | TBD |  | V |
|  | Output load regulation accuracy | $\begin{aligned} & \mathrm{V}_{\mathrm{O}(\mathrm{OUT})}=4.096 \mathrm{~V}, \\ & \mathrm{~V}_{\text {ref }}(\text { REFIN }) \end{aligned}=2.048 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | TBD |  | \% of FS voltage |
| 'OSC(sink) | Output short circuit sink current |  | 5-V Supply |  | TBD |  | mA |
|  |  |  | 3-V Supply |  | TBD |  |  |
| IOSC(source) | Output short circuit source current |  | 5-V Supply |  | TBD |  | mA |
|  |  |  | 3-V Supply |  | TBD |  |  |
| IO(sink) | Output sink current |  |  |  | TBD |  | mA |
| IO(source) | Output source current |  |  |  | TBD |  | mA |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {ref(REFIN) }}=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref(REFIN) }}=1.024 \mathrm{~V}$ (unless otherwise noted)
reference input (REFIN)


NOTE 9: Reference feedthrough is measured at the DAC output with an input code $=000$ hex and a $V_{\text {ref }}(\mathrm{REFIN})$ input $=1.024 \mathrm{~V} \mathrm{dc}+1 \mathrm{~V}$ pp at 1 kHz . digital inputs (D0 - D11, $\overline{\mathrm{CS}}, \overline{\mathrm{WE}}, \overline{\text { LDAC }}$, Power Down)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP |
| :--- | :--- | :--- | :---: | :---: |
| $I_{I H}$ | High-level digital input current | $V_{1}=V_{D D}$ | UNIT |  |
| $I_{I L}$ | Low-level digital input current | $V_{1}=0 \mathrm{~V}$ | $\mu A$ |  |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | $\mu \mathrm{A}$ |  |

power supply

| PARAMETER | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply current | No load <br> All inputs 0 V or $\mathrm{V}_{\mathrm{DD}}$ | 5-V Supply | 1.45 | 1.9 | mA |
|  |  | 3-V Supply | 1.31 | 1.69 |  |
| Power down supply current |  |  | 0.17 |  | $\mu \mathrm{A}$ |

## TLV5613C, TLV5613I <br> 3 V TO 5 V 8-BIT PARALLEL DIGITAL-TO-ANALOG CONVERTERS <br> WITH POWER DOWN <br> SLAS174 - DECEMBER 1997

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ $\left.\left.\pm 10 \%, \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{ref}(\text { REFIN }}\right)=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref }(\text { REFIN }}\right)=1.024 \mathrm{~V}$
analog output dynamic performance


NOTES: 10. Settling time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of 020 hex to 3FF hex or 3FF hex to 020 hex.
11. Settling time is the time for the output signal to remain within $\pm 0.5 \mathrm{LSB}$ of the final measured value for a digital input code change of one count.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\text {DD }}=3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {ref }(\text { REFIN })}=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref(REFIN }}=1.024 \mathrm{~V}$
digital input timing requirements

|  | MIN | NOM | MAX |
| :--- | :--- | :---: | :---: |
| $\mathrm{t}_{\text {su }}(\mathrm{D}-\overline{\mathrm{WE}})$ | UNIT |  |  |
| $\mathrm{t}_{\text {su }}(\overline{\mathrm{SS}}-\overline{\mathrm{WE}})$ | Setup time, data ready before positive $\overline{\mathrm{WE}}$ edge | 9 | ns |
| $\mathrm{t}_{\text {su }}(\mathrm{A}-\overline{\mathrm{WE}})$ | Setup time, address before posits $\mathrm{AO}, \mathrm{A} 1$ | WE edge | 13 |
| $\mathrm{t}_{\mathrm{H}(\mathrm{D})}$ | Hold time, data held after positive $\overline{\mathrm{WE}}$ edge | TBD | ns |
| $\mathrm{t}_{\mathrm{s}}$ | Settling time, full scale | 0 | ns |



Figure 1. Timing Diagram

- New 12-Bit Parallel Interface
- Compatible with TMS320 DSP Line
- Internal Power on Reset
- Low Power Consumption: 7.25 mW for $5-\mathrm{V}$ Supply 3.93 mW for 3-V Supply
- Reference Input Buffers
- Voltage Output Range 2 Times the Reference Input Voltage
- Monotonic Over Temperature
- Asynchronous or Synchronous Update



## applications

- Battery Powered Test Instruments
- Digital Offset and Gain Adjustment
- Battery Operated/Remote Industrial Controls
- Machine and Motion Control Devices
- Cellular Telephones


## description

The TLV5619 device is a 12-bit voltage output digital-to-analog converter (DAC) with a TMS320 compatible parallel interface. While accepting 12-bit data words, the TLV5619 only dissipates 7.25 mW of power with a $5-\mathrm{V}$ supply and 3.93 mW of power with a $3-\mathrm{V}$ supply.
There is an asynchronous LDAC pin for updating the output voltage, and a power down pin to ensure repeatable startup conditions.
The resistor string output voltage is buffered by a $\times 2$ gain rail-to-rail output buffer. The buffer operates with a Class A output stage to improve stability and reduce settling time.
available options

| PACKAGE |  |  |
| :---: | :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | SMALL OUTLINE <br> (DW) | SMALL OUTLINE <br> (PW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV5619CDW | TLV5619CPW |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV5619IDW | TLV5619IPW |

## functional block diagram



Terminal Functions

| NERMINAL <br> NAME |  | NO. | I/O |
| :--- | :---: | :---: | :--- |
| CS | 13 | 1 | DESCRIPTION |
| D0 (LSB) | 12 | Chip select |  |
| D1 | 20 | I | Parallel data input |
| D2 | 1 | Parallel data input |  |
| D3 | 2 | 1 | Parallel data input |
| D4 | 3 | 1 | Parallel data input |
| D5 | 4 | 1 | Parallel data input |
| D6 | 5 | 1 | Parallel data input |
| D7 | 6 | 1 | Parallel data input |
| D8 | 7 | 1 | Parallel data input |
| D9 | 8 | 1 | Parallel data input |
| D10 | 9 | 1 | Parallel data input |
| D11 (MSB) | 10 | 1 | Parallel data input |
| VSS | 17 |  | Ground |
| LDAC | 15 | I | Load DAC |
| OUT | 18 | O | Analog output |
| PD | 16 | I |  |
| REFIN | 19 | 1 | Voltage reference input |
| VDD | 11 |  | Positive power supply |
| WE | 14 | 1 | Write enable |

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage (VDD to GND)




TLV56191 .......................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds ................................. $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## TLV5619C, TLV5619

3 V TO 5 V 12-BIT PARALLEL DIGITAL-TO-ANALOG CONVERTERS
WITH POWER DOWN
SLAS172-DECEMBER 1997
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\text {DD }}$ (5-V Supply) |  | 4.5 | 5 | 5.5 | V |
| Supply voltage, VDD (3-V Supply) |  | 2.7 | 3 | 3.3 | V |
| High-level digital input voltage, $\mathrm{V}_{\text {IH }}$ | $V_{\text {DD }}$ | 2 |  |  | V |
| Low-level digital input voltage, $\mathrm{V}_{\mathrm{IL}}$ | $V_{\text {DD }}$ |  |  | $0.8 \mathrm{~V}_{\mathrm{DD}}$ | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ to REFIN te | Supply) | 2 | 2.048 | $\mathrm{V}_{\mathrm{DD}}-1.1$ | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ to REFIN te | Supply) | 2 | 1.024 | $\mathrm{V}_{\mathrm{DD}}-1.1$ | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 2 |  |  | $\mathrm{k} \Omega$ |
| Load capacitance, $C_{L}$ |  |  |  | 100 | pF |
| Operating free air temperature $\mathrm{T}_{\text {A }}$ | TLV5619C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Operating free-air temperature, $\mathrm{T}^{\text {A }}$ | TLV56191 | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

# TLV5619C, TLV5619 <br> 3 V TO 5 V 12-BIT PARALLEL DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN <br> SLAS172 - DECEMBER 1997 

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ $\pm 10 \%, \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {ref(REFIN) }}=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref(REFIN) }}=1.024 \mathrm{~V}$ (unless otherwise noted)
static DAC specifications

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$ |  | 12 |  | bits |
| Integral nonlinearity (INL), end point adjusted |  |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 1 |  | $\pm 3$ | LSB |
| Differential nonlinearity (DNL) |  |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 2 |  | $\pm 0.5$ | LSB |
| EZS | Zero-scale error (offset error at zero scale) |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 3 |  | $\pm 12$ | MV |
|  | Zero-scale-error temperature coefficient |  | $\mathrm{V}_{\text {ref }}(\mathrm{REF}(\mathrm{N})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 4 |  | 3 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| $E_{G}$ | Gain error |  | $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 5 |  | $\pm 0.29$ | \% of FS voltage |
| Gain error temperature coefficient |  |  | $\mathrm{V}_{\text {ref }}(\mathrm{REF}$ (N) $=2.048 \mathrm{~V}, 1.024 \mathrm{~V}$, | See Note 6 |  | 1 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| PSRR | Power-supply rejection ratio | Zero scale | See Notes 7 and 8 | 5-V Supply |  | 65 | dB |
|  |  | Gain |  |  |  | 65 |  |
|  |  | Zero scale |  | 3-V Supply |  | 65 |  |
|  |  | Gain |  |  |  | 65 |  |

NOTES: 1. The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.
2. The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero
4. Zero-scale-error temperature coefficient is given by: EZS TC $=\left[E_{Z S}\left(T_{\max }\right)-E_{Z S}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
5. Gain error is the deviation from the ideal output ( $V_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$ excluding the effects of the zero-error.
6. Gain temperature coefficient is given by: $E_{G} T C=\left[E_{G}\left(T_{\text {max }}\right)-E_{G}\left(T_{\text {min }}\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\text {max }}-T_{\text {min }}\right)$.
7. Zero-scale-error rejection ratio (EZS-RR) is measured by varying the $\mathrm{V}_{\mathrm{DD}}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the zero-code output voltage.
8. Gain-error rejection ratio (EG-RR) is measured by varying the $V_{D D}$ from 4.5 V to 5.5 V dc and measuring the proportion of this signal imposed on the full-scale output voltage after subtracting the zero scale change.

## output specifications

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP | MAX | $\frac{\text { UNIT }}{V}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O}}$ | Voltage output range |  |  |  | TBD |  |  |
|  | Output load regulation accuracy | $\mathrm{V}_{\mathrm{O}(\mathrm{OUT})}=4.096 \mathrm{~V}, 2.048 \mathrm{~V}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ |  | TBD |  | $\%$ of FS voltage |
| losc(sink) | Output short circuit sink current |  | 5-V Supply |  | TBD |  | mA |
|  |  |  | 3-V Supply |  | TBD |  |  |
| IOSC(source) | Output short circuit source current |  | 5-V Supply |  | TBD |  | mA |
|  |  |  | 3-V Supply |  | TBD |  |  |
| 10(sink) | Output sink current |  |  |  | TBD |  | mA |
| 10(source) | Output source current |  |  |  | TBD |  | mA |

## 3 V TO 5 V 12-BIT PARALLEL DIGITAL-TO-ANALOG CONVERTERS WITH POWER DOWN

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ $\pm 10 \%, \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {ref(REFIN) }}=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref(REFIN) }}=1.024 \mathrm{~V}$ (unless otherwise noted)
reference input (REFIN)

| PARAMETER | TEST CONDITIONS | MIN TYP | MAX |
| :--- | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ Input voltage range |  | 0 | $\mathrm{~V}_{\text {DD }}-1.1$ |
| $\mathrm{R}_{\mathrm{i}}$ Input resistance |  | V |  |
| $\mathrm{C}_{\mathrm{i}}$ Input capacitance |  | 5 | $\mathrm{M} \Omega$ |
| Reference feed through | REFIN $=1 \mathrm{~V}_{\mathrm{pp}}$ at $1 \mathrm{kHz}+1.024 \mathrm{~V}$ dc (see Note 9 ) | pF |  |
| Reference input bandwidth | REFIN $=0.2 \mathrm{~V}_{\mathrm{pp}}+1.024 \mathrm{~V}$ dc | 1.6 | MHz |

NOTE 9: Reference feedthrough is measured at the DAC output with an input code $=000$ hex and a $\mathrm{V}_{\text {ref }}(\mathrm{REFIN})$ input $=1.024 \mathrm{~V} \mathrm{dc}+1 \mathrm{~V}_{\mathrm{pp}}$ at 1 kHz . digital inputs (D0 - D11, $\overline{\mathrm{CS}}, \overline{\mathrm{WE}}$, LDAC, Power Down)

| PARAMETER |  | ${ }_{\text {T }}$ TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIH | High-level digital input current | $V_{1}=V_{D D}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| IIL | Low-level digital input current | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 8 |  | pF |

power supply

| PARAMETER | TEST CONDITIONS |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply current | No load <br> All inputs OV or VDD | 5-V Supply | 1.45 | 1.9 | mA |
|  |  | 3-V Supply | 1.31 | 1.69 |  |
| Power down supply current |  |  | 0.17 |  | $\mu \mathrm{A}$ |

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ $\pm 10 \%, V_{\text {DD }}=3 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {ref }}($ REFIN $\left.)=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref }(\text { REFIN }}\right)=1.024 \mathrm{~V}$
analog output dynamic performance


NOTES: 10. Settling time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of 020 hex to 3FF hex or 3FF hex to 020 hex.
11. Settling time is the time for the output signal to remain within $\pm 0.5$ LSB of the final measured value for a digital input code change of one count.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {ref(REFIN) }}=2.048 \mathrm{~V}, \mathrm{~V}_{\text {ref(REFIN })}=1.024 \mathrm{~V}$
digital input timing requirements

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {su }}(\mathrm{D}-\overline{\mathrm{WE}})$ | Setup time, data ready before positive $\overline{\text { WE }}$ edge | 9 |  |  | ns |
| $\mathrm{t}_{\text {Su }}(\overline{C S}-\overline{W E})$ | Setup time, $\overline{C S}$ low before positive $\overline{W E}$ edge | 13 |  |  | ns |
| ${ }^{\text {tH }}$ (D) | Hold time, data held after positive WE edge | 0 |  |  | ns |
| $\mathrm{t}_{\text {s }}$ | Settling time, full scale |  | 0.9 |  | $\mu \mathrm{s}$ |



Figure 1. Timing Diagram

- Four 8-Bit Voltage Output DACs
- 3-V Single-Supply Operation
- Serial Interface
- High-Impedance Reference Inputs
- Programmable for 1 or 2 Times Output Range
- Simultaneous Update Facility
- Internal Power-On Reset
- Low-Power Consumption
- Half-Buffered Output


## applications

- Programmable Voltage Sources
- Digitally Controlled Amplifiers/Attenuators
- Mobile Communications
- Automatic Test Equipment
- Process Monitoring and Control
- Signal Synthesis

D OR N PACKAGE
(TOP VIEW)

| GND 4 | $1 \square_{14}$ | $V^{\text {DD }}$ |
| :---: | :---: | :---: |
| REFA | 213 | ] LDAC |
| REFB | 312 | $] \mathrm{DACA}$ |
| REFC | 411 | DACB |
| REFD | 510 | DACC |
| DATA[ | 69 | DACD |
| CLK | 7 . 8 | LOAD |

## description

The TLV5620C and TLV5620I are quadruple 8-bit voltage output digital-to-analog converters (DACs) with buffered reference inputs (high impedance). The DACs produce an output voltage that ranges between either one or two times the reference voltages and GND; and, the DACs are monotonic. The device is simple to use, because it runs from a single supply of 3 V to 3.6 V . A power-on reset function is incorporated to ensure repeatable start-up conditions.

Digital control of the TLV5620C and TLV56201 is over a simple three-wire serial bus that is CMOS compatible and easily interfaced to all popular microprocessor and microcontroller devices. The 11-bit command word comprises eight bits of data, two DAC select bits, and a range bit, the latter allowing selection between the times 1 or times 2 output range. The DAC registers are double buffered, allowing a complete set of new values to be written to the device, then all DAC outputs update simultaneously through control of LDAC. The digital inputs feature Schmitt triggers for high noise immunity.

The 14-terminal small-outline (SO) package allows digital control of analog functions in space-critical applications. The TLV5620C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLV5620I is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLV5620C and TLV5620I do not require external trimming.

AVAILABLE OPTIONS

| PACKAGE |  |  |
| :---: | :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | SMALL OUTLINE <br> (D) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV5620CD | TLV5620CN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV5620ID | TLV5620IN |

## functional block diagram



Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. |  |  |
| CLK | 7 | 1 | Serial interface clock. The input digital data is shifted into the serial interface register on the falling edge of the clock applied to the CLK terminal. |
| DACA | 12 | 0 | DAC A analog output |
| DACB | 11 | $\bigcirc$ | DAC B analog output |
| DACC | 10 | 0 | DAC C analog output |
| DACD | 9 | 0 | DAC D analog output |
| DATA | 6 | 1 | Serial interface digital data input. The digital code for the DAC is clocked into the serial interface register serially. Each data bit is clocked into the register on the falling edge of the clock signal. |
| GND | 1 | 1 | Ground return and reference terminal |
| LDAC | 13 | 1 | Load DAC. When this signal is high, no DAC output updates occur when the input digital data is read into the serial interface. The DAC outputs are only updated when LDAC is taken from high to low. |
| LOAD | 8 | 1 | Serial interface load control. When the LDAC terminal is low, the falling edge of the LOAD signal latches the digital data into the output latch and immediately produces the analog voltage at the DAC output terminal. |
| REFA | 2 | 1 | Reference voltage input to DAC A. This voltage defines the output analog range. |
| REFB | 3 | 1 | Reference voltage input to DAC B. This voltage defines the analog output range. |
| REFC | 4 | 1 | Reference voltage input to DAC C. This voltage defines the analog output range. |
| REFD | 5 | 1 | Reference voltage input to DAC D. This voltage defines the analog output range. |
| $\mathrm{V}_{\mathrm{DD}}$ | 14 | 1 | Positive supply voltage |

## detailed description

The TLV5620 is implemented using four resistor-string DACs. The core of each DAC is a single resistor with 256 taps, corresponding to the 256 possible codes listed in Table 1. One end of each resistor string is connected to GND and the other end is fed from the output of the reference input buffer. Monotonicity is maintained by use of the resistor strings. Linearity depends upon the matching of the resistor segments and upon the performance of the output buffer. Since the inputs are buffered, the DACs always presents a high-impedance load to the reference source.

Each DAC output is buffered by a configurable-gain output amplifier, which can be programmed to times 1 or times 2 gain.

On power up, the DACs are reset to CODE 0 .
Each output voltage is given by:

$$
V_{O}(D A C A|B| C \mid D)=R E F \times \frac{C O D E}{256} \times(1+R N G \text { bit value })
$$

where CODE is in the range 0 to 255 and the range (RNG) bit is a 0 or 1 within the serial control word.
Table 1. Ideal Output Transfer

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GND |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $(1 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(127 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $(128 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(255 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |

## data interface

With LOAD high, data is clocked into the DATA terminal on each falling edge of CLK. Once all data bits have been clocked in, LOAD is pulsed low to transfer the data from the serial input register to the selected DAC as shown in Figure 1. When LDAC is low, the selected DAC output voltage is updated when LOAD goes low. When LDAC is high during serial programming, the new value is stored within the device and can be transferred to the DAC output at a later time by pulsing LDAC low as shown in Figure 2. Data is entered MSB first. Data transfers using two 8 -clock-cycle periods are shown in Figures 3 and 4.
Table 2 lists the A1 and AO bits and the selection of the updated DACs. The RNG bit controls the DAC output range. When RNG = low, the output range is between the applied reference voltage and GND, and when RNG = high, the range is between twice the applied reference voltage and GND.

Table 2. Serial Input Decode

| A1 | A0 | DAC UPDATED |
| :---: | :---: | :---: |
| 0 | 0 | DACA |
| 0, | 1 | DACB |
| 1 | 0 | DACC |
| 1 | 1 | DACD |

SLAS110B - JANUARY 1995 - REVISED APRIL 1997


Figure 1. LOAD-Controlled Update (LDAC = Low)


Figure 2. LDAC-Controlled Update

Figure 3. Load Controlled Update Using 8-Bit Serial Word (LDAC = Low) nmmanmm



## TLV5620C, TLV5620I QUADRUPLE 8-BIT DIGITAL-TO-ANALOG CONVERTERS

## linearity, offset, and gain error using single-end supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset voltage, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.

The output amplifier, therefore, attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V .

The output voltage remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 5.


Figure 1. Effect of Negative Offset (Single Supply)
This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below ground.

For a DAC, linearity is measured between zero-input code (all inputs 0 ) and full-scale code (all inputs 1 ) after offset and full scale are adjusted out or accounted for in some way. However, single-supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage. The code is calculated from the maximum specification for the negative offset.

## equivalent inputs and outputs


absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$
Supply voltage (VD $\mathrm{V}_{\mathrm{DD}}$ GND) .............................................................................. 7 . V

Reference input voltage range, $\mathrm{V}_{I D} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . . \ldots \ldots . .$.

TLV56201 ........................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$


$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 2.7 | 3.3 | 5.25 | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ |  | $0.8 \mathrm{~V}_{\text {DD }}$ |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.8 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}[\mathrm{AIBICID}], \times 1$ gain |  |  |  | $\mathrm{V}_{\mathrm{DD}}-1.5$ | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 10 |  |  | kS2 |
| Setup time, data input, $\mathrm{t}_{\text {su(DATA-CLK) }}$ (see Figures 1 and 2) |  | 50 |  |  | ns |
| Valid time, data input valid after CLK $\downarrow$, $\mathrm{t}_{\mathrm{V}}$ (DATA-CLK) (see Figures 1 and 2) |  | 50 |  |  | ns |
| Setup time, CLK eleventh falling edge to LOAD, $\mathrm{t}_{\text {su (CLK-LOAD) }}$ (see Figure 1) |  | 50 |  |  | ns |
| Setup time, LOAD $\uparrow$ to CLK $\downarrow$, $\mathrm{t}_{\text {su( }}$ LOAD-CLK) (see Figure 1) |  | 50 |  |  | ns |
| Pulse duration, LOAD, $\mathrm{t}_{\text {w (LOAD) }}$ (see Figure 1) |  | 250 |  |  | ns |
| Pulse duration, LDAC, ${ }_{\text {w (LDAC) }}$ ( (see Figure 2) |  | 250 |  |  | ns |
| Setup time, LOAD $\uparrow$ to LDAC $\downarrow$, $\mathrm{t}_{\text {su(LOAD-LDAC) }}$ (see Figure 2) |  | 0 |  |  | ns |
| CLK frequency |  |  |  | 1 | MHz |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLV5620C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLV56201 | -40 |  | 85 |  |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=2 \mathrm{~V}, \times 1$ gain output range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 H | High-level input current | $V_{1}=V_{D D}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| O (sink) | Output sink current | Each DAC output | 20 |  | $\mu \mathrm{A}$ |
| IO (source) | Output source current |  | 1 |  | mA |
| $\mathrm{C}_{i}$ | Input capacitance |  | 15 |  | pF |
|  | Reference input capacitance |  | 15 |  |  |
| IDD | Supply current | $V_{D D}=3.3 \mathrm{~V}$ |  | 2 | mA |
| Iref | Reference input current | $V_{\text {DD }}=3.3 \mathrm{~V}, \quad \mathrm{~V}_{\text {ref }}=1.5 \mathrm{~V}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $E_{L}$ | Linearity error (end point corrected) | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 1 |  | $\pm 1$ | LSB |
| ED | Differential linearity error | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 2 |  | $\pm 0.9$ | LSB |
| EZS | Zero-scale error | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 3 | 0 | 30 | mV |
|  | Zero-scale error temperature coefficient | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 4 |  | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| EFS | Full-scale error | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 5 |  | $\pm 60$ | mV |
|  | Full-scale error temperature coefficient | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 6 |  | $\pm 25$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| PSRR | Power-supply sensitivity | See Notes 7 and 8 |  | 0.5 | $\mathrm{mV} / \mathrm{V}$ |

NOTES: 1. Integral nonlinearity (INL) is the maximum deviation of the output from the line between zero and full scale (excluding the effects of zero code and full-scale errors).
2. Differential nonlinearity (DNL) is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
4. Zero-scale error temperature coefficient is given by: $Z S E T C=\left[Z S E\left(T_{\max }\right)-Z S E\left(T_{\min }\right)\right] V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\text {min }}\right)$.
5. Full-scale error is the deviation from the ideal full-scale output ( $V_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$.
6. Full-scale error temperature coefficient is given by: $F S E T C=\left[F S E\left(T_{\text {max }}\right)-F S E\left(T_{\text {min }}\right)\right] V_{r e f} \times 10^{6} /\left(T_{\text {max }}-T_{\text {min }}\right)$.
7. Zero-scale error rejection ratio (ZSE-RR) is measured by varying the $\mathrm{V}_{\mathrm{DD}}$ voltage from 4.5 V to 5.5 V dc and measuring the effect of this signal on the zero-code output voltage.
8. Full-scale error rejection ratio (FSE-RR) is measured by varing the $V_{D D}$ voltage from 3 V to 3.6 V dc and measuring the effect of this signal on the full-scale output voltage.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=\mathbf{2} \mathrm{V}, \times 1$ gain output range (unless otherwise noted)

|  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Output slew rate | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Output settling time | To $\pm 0.5 \mathrm{LSB}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \quad$ See Note 9 | 10 |  | $\mu \mathrm{s}$ |
| Large-signal bandwidth | Measured at -3 dB point | 100 |  | kHz |
| Digital crosstalk | CLK $=1-\mathrm{MHz}$ square wave measured at DACA-DACD | -50 |  | dB |
| Reference feedthrough | See Note 10 | -60 |  | dB |
| Channel-to-channel isolation | See Note 11 | -60 |  | dB |
| Reference input bandwidth | See Note 12 | 100 |  | kHz |

NOTES: 9. Settling time is the time between a LOAD falling edge and the DAC output reaching full-scale voltage within $\pm 0.5 \mathrm{LSB}$ starting from an initial output voltage equal to zero.
10. Reference feedthrough is measured at any DAC output with an input code $=00$ hex with a $V_{\text {ref }}$ input $=1 \mathrm{~V} \mathrm{dc}+1 \mathrm{VPP}$ at 10 kHz .
11. Channel-to-channel isolation is measured by setting the input code of one DAC to FF hex and the code of all other DACs to 00 hex with $V_{\text {ref }}$ input $=1 \mathrm{~V} \mathrm{dc}+1 \mathrm{Vpp}$ at 10 kHz .
12. Reference bandwidth is the -3 dB bandwidth with an input at $V_{\mathrm{ref}}=1.25 \mathrm{~V} d c+2 \mathrm{VPP}$ and with a digital input code of full-scale.

## PARAMETER MEASUREMENT INFORMATION



Figure 2. Slew, Settling Time, and Linearity Measurements

TYPICAL CHARACTERISTICS


NOTE A: Rise time $=2.05 \mu \mathrm{~s}$, positive slew rate $=0.96 \mathrm{~V} / \mu \mathrm{s}$, settling time $=4.5 \mu \mathrm{~s}$.

Figure 3

NEGATIVE FALL TIME AND SETTLING TIME


NOTE A: Fall time $=4.25 \mu \mathrm{~s}$, negative slew rate $=0.46 \mathrm{~V} / \mu \mathrm{s}$, settling time $=8.5 \mu \mathrm{~s}$.

Figure 4

## TYPICAL CHARACTERISTICS



Figure 5


Figure 7

APPLICATION INFORMATION


NOTE A: Resistor $R \geq 10 \mathrm{ks}$
Figure 8. Output Buffering Scheme

- 2.7-V to 5.5-V Single-Supply Operation

Three 8-Bit Voltage Output DACs

- One-Half Power 8-Bit Voltage Output DAC
- Fast Serial Interface . . . 1 MHz Max
- Simple Two-Wire Interface In Single Buffered Mode
- High-Impedance Reference Inputs For Each DAC
- Programmable for 1 or 2 Times Output Range
- Simultaneous-Update Facility In Double-Buffered Mode
- Internal Power-On Reset
- Industry Temperature Range

The TLV5621I is a quadruple 8-bit voltage output digital-to-analog converter (DAC) with buffered reference inputs (high impedance). The DAC produces an output voltage that ranges between either one or two times the reference voltages and GND, and the DAC is monotonic. The device is simple to use since it operates from a single supply of 2.7 V to 5.5 V . A power-on reset function is incorporated to provide repeatable start-up conditions. A global hardware shut-down terminal and the capability to shut down each individual DAC with software are provided to minimize power consumption.
Digital control of the TLV56211 is over a simple 3-wire serial bus that is CMOS compatible and easily interfaced to all popular microprocessor and microcontroller devices. A TLV56211 11-bit command word consists of eight bits of data, two DAC select bits, and a range bit for selection between the times one or times two output range. The TLV5621I digital inputs feature Schmitt triggers for high noise immunity. The DAC registers are double buffered which allows a complete set of new values to be written to the device, and then under control of the HWACT signal, all of the DAC outputs are updated simultaneously.
The 14-terminal small-outline (D) package allows digital control of analog functions in space-critical applications. The TLV5621I does not require external trimming. The TLV5621I is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
AVAILABLE OPTIONS

| PACKAGE |  |
| :---: | :---: |
| $\mathrm{T}_{\mathbf{A}}$ | SMALL OUTLINE <br> (D) |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV5621ID |

## functional block diagram



Terminal Functions

| TERMINAL |  | DESCRIPTION |  |
| :--- | :---: | :--- | :--- |
| NAME | NO. |  |  |
| CLK | 7 | I | Serial interface clock, data enters on the negative edge |
| DACA | 12 | O | DAC A analog output |
| DACB | 11 | O | DAC B analog output |
| DACC | 10 | O | DAC C analog output |
| DACD | 9 | O | DAC D analog output |
| DATA | 6 | I | Serial-interface digital-data input |
| EN | 8 | I | Input enable |
| GND | 1 |  | Ground return and reference |
| HWACT | 13 | I | Global hardware activate |
| REFA | 2 | I | Reference voltage input to DACA |
| REFB | 3 | 1 | Reference voltage input to DACB |
| REFC | 4 | I | Reference voltage input to DACC |
| REFD | 5 | I | Reference voltage input to DACD |
| VDD | 14 |  | Positive supply voltage |

## detailed description

The TLV5621 is implemented using four resistor-string DACs. The core of each DAC is a single resistor with 256 taps, corresponding to the 256 possible codes listed in Table 1. One end of each resistor string is connected to GND and the other end is fed from the output of the reference input buffer. Monotonicity is maintained by use of the resistor strings. Linearity depends upon the matching of the resistor elements and upon the performance of the output buffer. Because the inputs are buffered, the DACs always present a high-impedance load to the reference source.

Each DAC output is buffered by a configurable-gain output amplifier, which can be programmed to times one or times two gain.
On power-up, the DACs are reset to CODE 0.
Each output voltage is given by:

$$
\mathrm{V}_{\mathrm{O}}(\mathrm{DACA}|\mathrm{~B}| \mathrm{C} \mid \mathrm{D})=\mathrm{REF} \times \frac{\mathrm{CODE}}{256} \times(1+\mathrm{RNG} \text { bit value })
$$

where CODE is in the range 0 to 255 and the range (RNG) bit is a 0 or 1 within the serial control word.
Table 1. Ideal-Output Transfer

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GND |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $(1 / 256) \times$ REF $(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(127 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $(128 / 256) \times \mathrm{REF}(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(255 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |

## data interface

The data interface has two modes of operation; single and double buffered. Both modes serially clock in bits of data using DATA and CLK whenever EN is high. When EN is low, CLK is disabled and data cannot be loaded into the buffers.

In the single buffered mode, the DAC outputs are updated on the last/twelfth falling edge of CLK, so this mode only requires a two-wire interface with EN tied high (see Figure 1 and Figure 2).
In the double buffered mode (startup default), the outputs of the DACs are updated on the falling edge of the EN strobe (see Figure 3 and Figure 4). This allows multiple devices to share data and clock lines by having only separate EN lines.

## single-buffer mode (MODE =1)

When a two wire interface is used, EN is tied high and the input to the device is always active; therefore, random data can be clocked into the input latch. In order to regain word synchronization, twelve zeros are clocked in as shown in Figure 1, and then a data or control word is clocked in. In Figure 1, the MODE bit is set to one, and a control word is clocked in with the DAC outputs becoming active after the last falling edge of the control word.

Figure 2 shows valid data being written to a DAC, note that CLK is held low while the data is invalid. Data can be written to all four DACs and then the control word is clocked in which sets the MODE bit to 1. At the end of the control word, the data is latched to the inputs of the DACs.

Note that once the MODE bit has been set, it is not possible to clear it, i.e., it is not possible to move from single to double-buffered mode.


NOTE A: Twelve zeros enable word synchronization and the output can change after the leading edge of CLK depending on the data in the latches.
Figure 1. Register Write Operation Following Noise or Undefined Levels on DATA or CLK (Single-Buffer Mode) aк - ,


DAC


EN
(Tied High)
NOTE A: EN is held high and data is written to a DAC register. The data is latched to the output of the DAC on the falling edge of the last CLK of the control word, where the
Figure 2. First Nonzero Write Operation After Startup (EN = High)

## double-buffered mode (MODE =0)

In this mode, data is only latched to the output of the DACs on the falling edge of the EN strobe. Therefore, all four DACs can be written to before updating their outputs.
Any number of input data blocks can be written with all having the same length. Subsequent data blocks simply overwrite previous ones with the same address until EN goes low.
Multiple data blocks can be written in any sequence provided signal timing limits are met. The negative going edge of EN terminates and latches all data.


Figure 3. Data and Control Serial Control


NOTE A: Data is written to the output of a DAC, and the data is latched to the output on the falling edge of EN. A control word then selects double-buffered mode. When the range is changed, the output changes on the falling edge of EN .

Figure 4. First Nonzero Write Operation After Startup

## control register

The control register contains ten active bits. Four bits are range select bits as on the TLC5620. The register also contains a software shutdown bit (ACT) and four shutdown inhibit bits (SIA, SIB, SIC, SID). The shutdown inhibit bits act on each DAC (DACA through DACD). The mode select bit is used to change between single and double buffered modes. The bits in the control register are listed in Table 2.

Table 2. Control Register Bits

| BIT | FUNCTION |
| :---: | :--- |
| MODE | Selection bit for type of interface (see data interface section) |
| RNG A | Range select bit for DACA, $0=\times 1,1=\times 2$ |
| RNG B | Range select bit for DACB, $0=\times 1,1=\times 2$ |
| RNG C | Range select bit for DACC, $0=\times 1,1=\times 2$ |
| RNG D | Range select bit for DACD, $0=\times 1,1=\times 2$ |
| SIA | Shutdown inhibit bit for DACA |
| SIB | Shutdown inhibit bit for DACB |
| SIC | Shutdown inhibit bit for DACC |
| SID | Shutdown inhibit bit for DACD |
| ACT | Software shutdown bit |

The SIx bits inhibit the actions of the shutdown bits as shown in Table 3. When the ACT bit is 1 or the HWACT signal is high (active), the inhibit bits act as enable bits in inverse logic terms. The ACT software shutdown bit and HWACT (asynchronously acting hardware terminal) are logically ORed together.
This configuration allows any combination of DACs to be shut down to save power.
Table 3. Shutdown Inhibit Bits and HWACT Signal

| SIx | ACT | HWACT | DACx STATUS |
| :---: | :---: | :---: | :--- |
| 0 | 0 | L | Shutdown (see Note 1) |
| 0 | 0 | H | Shutdown |
| 0 | 1 | L | Shutdown |
| 0 | 1 | H | Active (see Note 1) |
| 1 | 0 | L | Active |
| 1 | 0 | H | Active |
| 1 | 1 | L | Active |
| 1 | 1 | H | Active |

NOTE 1: Sense of HWACT terminal and ACT bit were changed from early versions of this specification.

The values of the input address select bits, AO and A 1 , and the updated DAC are listed in Table 4.
Table 4. Serial Input Decode

| INPUT ADDRESS SELECT BITS |  | DAC UPDATED |
| :---: | :---: | :--- |
| A1 | AO |  |
| 0 | 0 | DACA |
| 0 | 1 | DACB |
| 1 | 0 | DACC |
| 1 | 1 | DACD |

## power-on reset

Power-on reset circuitry is available on the TLV5621I. The threshold to trigger a power-on reset is 1.95 V typical ( 1.4 V min and 2.5 V max). For a power-on reset, all DACs are shut down. The control register bit values and states after a power-on reset are listed in Table 5.

Table 5. Control Register Bit Values and States After Power-On Reset

| BIT | VALUE | STATE AFTER POWER-ON RESET |
| :---: | :---: | :--- |
| MODE | 0 | Double buffer mode selected |
| RNG A | 1 | Range $\times 2$ |
| RNG B | 1 | Range $\times 2$ |
| RNG C | 1 | Range $\times 2$ |
| RNG D | 1 | Range $\times 2$ |
| SIA | 0 | Shutdown affects DACA according to ACT state |
| SIB | 0 | Shutdown affects DACB according to ACT state |
| SIC | 0 | Shutdown affects DACC according to ACT state |
| SID | 0 | Shutdown affects DACD according to ACT state |
| ACT | 0 | DACs in shutdown state |

## linearity, offset, and gain error using single-end supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.
The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V .

The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 5.


Figure 5. Effect of Negative Offset (Single Supply)
This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero-input code (all inputs 0 ) and full-scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage. The code is calculated from the maximum specification for the negative offset.
equivalent inputs and outputs


## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Digital input voltage range GND -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Reference input voltage range, $\mathrm{V}_{\mathrm{ID}}$ GND -0.3 V to $\mathrm{V}_{\mathrm{DD}}+$ ..... 0.3 V
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$ $-50^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds ..... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ (see Note 2) | 2.7 | 3.3 | 5.5 | V |
| High-level digital input voltage, $\mathrm{V}_{\text {IH }}$ | $0.8 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| Low-level digital input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  |  | 0.2 V DD | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}[\mathrm{A}\|\mathrm{B}\| \mathrm{C} \mid \mathrm{D}], \mathrm{x} 1$ gain | GND |  | $\mathrm{V}_{\text {DD }}-1.5$ | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ | 10 |  |  | $\mathrm{k} \Omega$ |
| Setup time, data input, ${ }_{\text {s }}$ (DATA-CLK) (see Figure 6) | 50 |  |  | ns |
| Hold time, data input valid after CLK $\downarrow$, $\mathrm{th}_{\text {(DATA-CLK) }}$ (see Figure 6) | 50 |  |  | ns |
| Setup time, CLK $\downarrow$ to EN $\downarrow$, $\mathrm{t}_{\text {su }}(\mathrm{CLK}$-EN) ( (see Figure 7) | 100 |  |  | ns |
| Setup time, EN¢ to CLK $\downarrow$, $\mathrm{t}_{\text {su(EN-CLK) }}$ (see Figure 7) (see Note 3) | 100 |  |  | ns |
| Pulse duration, EN low, $\mathrm{t}_{\mathrm{w}(\mathrm{EN})}$ (see Figure 7) (see Note 3) | 200 |  |  | ns |
| Pulse duration, CLK high, $\mathrm{t}_{\mathrm{w} \text { (CLK) }}$ (see Figure 6) (see Note 3) | 400 |  |  | ns |
| CLK frequency |  |  | 1 | MHz |
| Operating free-air temperature, $\mathrm{T}_{A}$ | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTES: 2. The device operates over the supply voltage range of 2.7 V to 5.5 V . Over this voltage range the device responds correctly to data input by changing the output voltage but conversion accuracy is not specified over this extended range.
3. This is specified by design but is not production tested.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=1.25 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \times 1$ gain output range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{O}$ max | Maximum full-scale output voltage | $\mathrm{V}_{\text {ref }}=1.5 \mathrm{~V}$, open circuit output, $\times 2$ gain | $V_{D D}-100$ | 2 |  | mV |
| ${ }^{1} \mathrm{H}$ (digital) | High-level digital input current | $V_{1}=V_{D D}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| ILL(digital) | Low-level digital input current | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| 1 O (sink) | Output sink current, DACA | DAC code 0 | 5 |  |  | $\mu \mathrm{A}$ |
|  | Output sink current, DACB, DACC, DACD | DAC code 0 | 20 |  |  | $\mu \mathrm{A}$ |
| 1 O (source) | Output source current | Each DAC output, DAC code 255 | 1 |  |  | mA |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 15 |  | pF |
|  | Reference input capacitance | A, B, C, D inputs |  | 15 |  |  |
| IDD | Supply current | $V_{D D}=3.6 \mathrm{~V}$ |  | 1 | 1.5 | mA |
|  |  | $V_{D D}=5 \mathrm{~V}$ |  | 1 | 1.5 | mA |
| IDD(active) | Supply current, one low power DAC active | $V_{D D}=3.6 \mathrm{~V}$, See Note 4 |  | 150 | 250 | $\mu \mathrm{A}$ |
| IDD(shutdown) | Supply current, all DACs shut down | $V_{D D}=3.6 \mathrm{~V}$, See Note 4 |  | 50 | 100 | $\mu \mathrm{A}$ |
| Iref | Reference input current | A, B, C, D inputs |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $E_{L}$ | Integral linearity error | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Notes 5 and 13 |  |  | $\pm 1$ | LSB |
| $E_{D}$ | Differential linearity error | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Notes 6 and 13 |  | $\pm 0.1$ | $\pm 0.9$ | LSB |
| EZS | Zero-scale error | $\mathrm{V}_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 7 | 0 |  | 30 | mV |
|  | Zero-scale error temperature coefficient | $\mathrm{V}_{\text {ref }}=1.25 \mathrm{~V}, \quad \times 2$ gain, See Note 8 |  | 10 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | Zero-scale error supply rejection |  |  | 2 |  | $\mathrm{mV} / \mathrm{V}$ |
| EFS | Full-scale error | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 9 |  |  | $\pm 60$ | mV |
|  | Full-scale error temperature coefficient | $V_{\text {ref }}=1.25 \mathrm{~V}, \quad \times 2$ gain, See Note 10 |  | $\pm 25$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  | Full-scale error supply rejection |  |  | 2 |  | $\mathrm{mV} / \mathrm{V}$ |
| PSRR | Power-supply sensitivity | See Notes 11 and 12 |  | 0.5 |  | $\mathrm{mV} / \mathrm{V}$ |
|  | Feedback resistor network resistance |  |  | 168 |  | $k \Omega$ |

NOTES: 4. This is measured with no load (open circuit output), $\mathrm{V}_{\text {ref }}=1.25 \mathrm{~V}$, range $=x 2$.
5. Integral nonlinearity ( INL ) is the maximum deviation of the output from the line between zero and full scale (excluding the effects of zero code and full-scale errors).
6. Differential nonlinearity (DNL) is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
7. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
8. Zero-scale error temperature coefficient is given by: $Z S E T C=\left[Z S E\left(T_{\max }\right)-Z S E\left(T_{\text {min }}\right)\right] V_{\text {ref }} \times 106 /\left(T_{\text {max }}-T_{\text {min }}\right)$.
9. Full-scale error is the deviation from the ideal full-scale output ( $\mathrm{V}_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$.
10. Full-scale temperature coefficient is given by: FSETC $=\left[F S E\left(T_{\max }\right)-\right.$ FSE $\left.\left(T_{\text {min }}\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\text {min }}\right)$.
11. Zero-scale error rejection ratio (ZSE-RR) is measured by varying the $V_{D D}$ voltage from 4.5 V to 5.5 V dc and measuring the effect of this signal on the zero-code output voltage.
12. Full-scale error rejection ratio ( $F S E-R R$ ) is measured by varing the $V_{D D}$ voltage from 3 V to 3.6 V dc and measuring the effect of this signal on the full-scale output voltage.
13. Linearity is only specified for DAC codes 1 through 255.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=1.25 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \times 1$ gain output range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output slew rate, rising (DACA) |  |  | 0.8 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| Output slew rate, falling (DACA) |  |  | 0.5 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| Output slew rate (DACB, DACC, DACD) |  |  | 1 |  | $\mathrm{V} / \mathrm{\mu s}$ |
| Output settling time, rising (DACA) | To 1/2 LSB, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 20 |  | $\mu \mathrm{s}$ |
| Output settling time, falling (DACA) | To $1 / 2 \mathrm{LSB}, \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 75 |  | $\mu \mathrm{s}$ |
| Output settling time, rising (DACB, DACC, DACD) | To 1/2 LSB, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 10 |  | $\mu \mathrm{S}$ |
| Output settling time, falling (DACB, DACC, DACD) | To $1 / 2 \mathrm{LSB}, \quad \mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 75 |  | $\mu \mathrm{S}$ |
| Output settling time, HWACT or ACT $\uparrow$ to output volts (DACA) (see Note 14) | To 1/2 LSB, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 40 | $120 \dagger$ | $\mu \mathrm{s}$ |
| Output settling time, HWACT or ACT $\uparrow$ to output volts (DACB, DACC, DACD) (see Note 14) | To 1/2 LSB, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 25 | $75 \dagger$ | $\mu \mathrm{S}$ |
| Large-signal bandwidth | Measured at -3 dB point |  | 100 |  | kHz |
| Digital crosstalk | CLK $=1-\mathrm{MHz}$ square wave measured at DACA-DACD |  | -50 |  | dB |
| Reference feedthrough | A, B, C, D inputs, See Note 15 |  | -60 |  | dB |
| Channel-to-channel isolation | A, B, C, D inputs, See Note 16 |  | -60 |  | dB |
| Channel-to-channel isolation when in shutdown | A, B, C, D inputs |  | -40 |  | dB |
| Reference bandwidth (DACA) | See Note 17 |  | 20 |  | kHz |
| Reference bandwidth (DACB, DACC, DACD) | See Note 17 |  | 100 |  | kHz |

$\dagger$ This is specified by characterization but is not production tested.
NOTES: 14. The ACT bit is latched on EN $\downarrow$.
15. Reference feedthrough is measured at any DAC output with an input code $=00$ hex with a $V_{\text {ref }}$ input $=1 \mathrm{Vdc}+1 \mathrm{VPP}$ at 10 kHz .
16. Channel-to-channel isolation is measured by setting the input code of one DAC to FF hex and the code of all other DACs to 00 hex with $V_{\text {ref }}$ input $=1 \mathrm{Vdc}+1 \mathrm{VPP}$ at 10 kHz .
17. Reference bandwidth is the -3 dB bandwidth with an ideal input at $\mathrm{V}_{\mathrm{ref}}=1.25 \mathrm{Vdc}+2 \mathrm{VPP}$ and with a digital input code of full-scale (range set to $\times 1$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ).

PARAMETER MEASUREMENT INFORMATION


Figure 6. Timing of DATA Relative to CLK


Figure 7. Timing of CLK Relative to EN


Figure 8. Slewing Settling Time and Linearity Measurements

## TYPICAL CHARACTERISTICS



NOTES: A. Rise time $=2.05 \mu \mathrm{~s}$, positive slew rate $=0.96 \mathrm{~V} / \mu \mathrm{s}$, settling time $=4.5 \mu \mathrm{~s}$.
B. For DACB, DACC, and DACD

Figure 9


NOTE A: For DACB, DACC, and DACD
Figure 11

NEGATIVE FALL TIME AND SETTLING TIME


NOTES: A. Fall time $=4.25 \mu \mathrm{~s}$, negative slew rate $=0.46 \mathrm{~V} / \mu \mathrm{s}$, settling time $=8.5 \mu \mathrm{~s}$.
B. For DACB, DACC, and DACD

Figure 10

DAC OUTPUT VOLTAGE
vs
LOAD RESISTANCE


NOTE A: For DACB, DACC, and DACD
Figure 12

TYPICAL CHARACTERISTICS
SUPPLY CURRENT
vS
FREE-AIR TEMPERATURE


Figure 13

## APPLICATION INFORMATION



NOTE A: Resistor $\mathrm{R} \geq 10 \mathrm{k} \Omega$
Figure 14. Output Buffering Scheme

## - Eight 8-Bit Voltage Output DACs

## - 3-V Single Supply Operation

- Serial Interface
- High-Impedance Reference Inputs
- Programmable for 1 or 2 Times Output Range
- Simultaneous Update Facility
- Internal Power-On Reset
- Low Power Consumption
- Half-Buffered Output


## applications

## - Programmable Voltage Sources

- Digitally Controlled Amplifiers/Attenuators
- Mobile Communications
- Automatic Test Equipment
- Process Monitoring and Control
- Signal Synthesis



## description

The TLV5628C and TLV5628I are octal 8-bit voltage output digital-to-analog converters (DACs) with buffered reference inputs (high impedance). The DACs produce an output voltage that varies between one or two times the reference voltages and GND, and the DACs are monotonic. The device is simple to use, running from a single supply of 3 to 3.6 V . A power-on reset function is incorporated to ensure repeatable start-up conditions.
Digital control of the TLV5628C and TLV5628I is over a simple three-wire serial bus that is CMOS compatible and easily interfaced to all popular microprocessor and microcontroller devices. The 12-bit command word comprises eight bits of data, three DAC select bits, and a range bit, the latter allowing selection between the times 1 or times 2 output range. The DAC registers are double buffered, allowing a complete set of new values to be written to the device, then all DAC outputs are updated simultaneously through control of LDAC. The digital inputs feature Schmitt triggers for high noise immunity.
The 16-terminal small-outline DW package allows digital control of analog functions in space-critical applications. The TLV5628C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLV5628I is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLV5628C and TLV5628I do not require external trimming.

AVAILABLE OPTIONS

| PACKAGE |  |  |
| :---: | :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | SMALL OUTLINE <br> (DW) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLV5628CDW | TLV5628CN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV5628IDW | TLV5628IN |

functional block diagram


Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| CLK | 5 | 1 | Serial interface clock. The input digital data is shifted into the serial interface register on the falling edge of the clock applied to the CLK terminal. |
| DACA | 2 | 0 | DAC A analog output |
| DACB | 1 | 0 | DAC B analog output |
| DACC | 16 | $\bigcirc$ | DAC C analog output |
| DACD | 15 | 0 | DAC D analog output |
| DACE | 7 | 0 | DAC E analog output |
| DACF | 8 | 0 | DAC F analog output |
| DACG | 9 | 0 | DAC G analog output |
| DACH | 10 | 0 | DAC H analog output |
| DATA | 4 | 1 | Serial interface digital data input. The digital code for the DAC is clocked into the serial interface register serially. Each data bit is clocked into the register on the falling edge of the clock signal. |
| GND | 3 | 1 | Ground return and reference terminal |
| LDAC | 13 | 1 | Load DAC. When this signal is high, no DAC output updates occur when the input digital data is read into the serial interface. The DAC outputs are only updated when LDAC is taken from high to low. |
| LOAD | 12 | 1 | Serial Interface load control. When the LDAC terminal is low, the falling edge of the LOAD signal latches the digital data into the output latch and immediately produces the analog voltage at the DAC output terminal. |
| REF1 | 14 | 1 | Reference voltage input to DAC A $\mid$ B $\mid$ C $\mid$. This voltage defines the output analog range. |
| REF2 | 11 | 1 | Reference voltage input to DAC E\|F|G|H. This voitage defines the analog output range. |
| $\mathrm{V}_{\text {DD }}$ | 6 | 1 | Positive supply voltage |

## detailed description

The TLV5620 is implemented using four resistor-string DACs. The core of each DAC is a single resistor with 256 taps, corresponding to the 256 possible codes listed in Table 1. One end of each resistor string is connected to GND and the other end is fed from the output of the reference input buffer. Monotonicity is maintained by use of the resistor strings. Linearity depends upon the matching of the resistor segments and upon the performance of the output buffer. Since the inputs are buffered, the DACs always presents a high-impedance load to the reference source.

Each DAC output is buffered by a configurable-gain output amplifier, that can be programmed to times 1 or times 2 gain.

On power up, the DACs are reset to CODE 0.
Each output voltage is given by:

$$
\mathrm{V}_{\mathrm{O}}(\mathrm{DACA}|\mathrm{~B}| \mathrm{C} \mid \mathrm{D})=R E F \times \frac{\mathrm{CODE}}{256} \times(1+\mathrm{RNG} \text { bit value })
$$

where CODE is in the range 0 to 255 and the range (RNG) bit is a 0 or 1 within the serial control word.
Table 1. Ideal-Output Transfer

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GND |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $(1 / 256) \times R E F(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(127 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $(128 / 256) \times R E F(1+\mathrm{RNG})$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | $(255 / 256) \times \operatorname{REF}(1+\mathrm{RNG})$ |

## data interface

With LOAD high, data is clocked into the DATA terminal on each falling edge of CLK. Once all data bits have been clocked in, LOAD is pulsed low to transfer the data from the serial input register to the selected DAC as shown in Figure 1. When LDAC is low, the selected DAC output voltage is updated when LOAD goes low. When LDAC is high during serial programming, the new value is stored within the device and can be transferred to the DAC output at a later time by pulsing LDAC low as shown in Figure 2. Data is entered MSB first. Data transfers using two 8-clock-cycle periods are shown in Figures 3 and 4.


Figure 1. LOAD-Controlled Update (LDAC = Low)


Figure 2. LDAC-Controlled Update

Figure 3. Load-Controlled Update Using 8-Bit Serial Word (LDAC = Low)

Figure 4. LDAC-Controlled Update Using 8-Bit Serial Word

## data interface (continued)

Table 2 lists the A2, A1, and A0 bits and the selection of the updated DACs. The RNG bit controls the DAC output range. When RNG = low, the output range is between the applied reference voltage and GND, and when RNG = high, the range is between twice the applied reference voltage and GND.

Table 2. Serial Input Decode

| A2 | A1 | A0 | DAC UPDATED |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | DACA |
| 0 | 0 | 1 | DACB |
| 0 | 1 | 0 | DACC |
| 0 | 1 | 1 | DACD |
| 1 | 0 | 0 | DACE |
| 1 | 0 | 1 | DACF |
| 1 | 1 | 0 | DACG |
| 1 | 1 | 1 | DACH |

## linearity, offset, and gain error

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset voltage, the output voltage changes on the first code change. With a negative offset the output voltage may not change with the first code depending on the magnitude of the offset voltage.
The output amplifier, therefore, attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V .

The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 5.


Figure 5. Effect of Negative Offset (Single Supply)
The offset error, not the linearity error, produces the breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below ground.

For a DAC, linearity is measured between zero-input code (all inputs 0 ) and full-scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage. The code is calculated from the maximum specification for the negative offset.
equivalent inputs and outputs

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$
Supply voltage (VDD



TLV56281 ......................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds ................................... $230^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ |  | 2.7 | 3.3 | 5.25 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ |  | $0.8 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  |  |  | 0.8 | V |
| Reference voltage, $\mathrm{V}_{\text {ref }}[\mathrm{A}\|\mathrm{B}\| \mathrm{C}\|\mathrm{D}\| \mathrm{E}$ | gain |  |  | $\mathrm{V}_{\text {DD }}{ }^{-1.5}$ | V |
| Load resistance, $\mathrm{R}_{\mathrm{L}}$ |  | 10 |  |  | $\mathrm{k} \Omega$ |
| Setup time, data input, $\mathrm{t}_{\text {su(DATA-C }}$ | gures 1 and 2) | 50 |  |  | ns |
| Valid time, data input valid after C | CLK) (see Figures 1 and 2) | 50 |  |  | ns |
| Setup time, CLK eleventh falling ed | , tsu(CLK-LOAD) (see Figure 1) | 50 |  |  | ns |
| Setup time, LOAD $\uparrow$ to CLK $\downarrow$, $\mathrm{t}_{\text {su }}(\mathrm{L}$ | (see Figure 1) | 50 |  |  | ns |
| Pulse duration, LOAD, $\mathrm{t}_{\mathrm{w}}$ (LOAD) ( |  | 250 |  |  | ns |
| Pulse duration, LDAC, $\mathrm{t}_{\mathrm{w} \text { (LDAC) }}$ ( s |  | 250 |  |  | ns |
| Setup time, LOAD $\uparrow$ to LDAC $\downarrow$, $\mathrm{t}_{\text {su }}$ | C) (see Figure 2) | 0 |  |  | ns |
| CLK frequency |  |  |  | 1 | MHz |
| perating free-air temperature | TLV5628C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
| Operaing free-air temperature, $\mathrm{T}_{\text {A }}$ | TLV5628I | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=2 \mathrm{~V}, \times 1$ gain output range (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 IH | High-level input current | $V_{1}=V_{D D}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{1}=0 \mathrm{~V}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| IO(sink) | Output sink current | Each DAC output | 20 |  | $\mu \mathrm{A}$ |
| ${ }^{\mathrm{O}}$ (source) | Output source current |  | 1 |  | mA |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | 15 |  | pF |
|  | Reference input capacitance |  | 15 |  |  |
| IDD | Supply current | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$ |  | 4 | mA |
| Iref | Reference input current | $V_{D D}=3.3 \mathrm{~V}, \quad V_{\text {ref }}=1.5 \mathrm{~V}$ |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $E_{L}$ | Linearity error (end point corrected) | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 1 |  | $\pm 1$ | LSB |
| $E_{\text {D }}$ | Differential linearity error | $\mathrm{V}_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 2 |  | $\pm 0.9$ | LSB |
| EZS | Zero-scale error | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 3 | 0 | 30 | mV |
|  | Zero-scale error temperature coefficient | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 4 |  | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| EFS | Full-scale error | $\mathrm{V}_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 5 |  | $\pm 60$ | mV |
|  | Full-scale error temperature coefficient | $V_{\text {ref }}=1.25 \mathrm{~V}, \times 2$ gain, See Note 6 |  | $\pm 25$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| PSRR | Power supply sensitivity | See Notes 7 and 8 |  | 0.5 | $\mathrm{mV} / \mathrm{V}$ |

NOTES: 1. Integral nonlinearity (INL) is the maximum deviation of the output from the line between zero-scale and full scale (excluding the effects of zero code and full-scale errors).
2. Differential nonlinearity (DNL) is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
3. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.
4. Zero-scale error temperature coefficient is given by: ZSETC $=\left[Z S E\left(T_{\max }\right)-Z S E\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
5. Full-scale error is the deviation from the ideal full-scale output ( $V_{\text {ref }}-1 \mathrm{LSB}$ ) with an output load of $10 \mathrm{k} \Omega$.
6. Full-scale error temperature coefficient is given by: $\mathrm{FSETC}=\left[\mathrm{FSE}\left(T_{\max }\right)-\mathrm{FSE}\left(T_{\min }\right)\right] / V_{\text {ref }} \times 10^{6} /\left(T_{\max }-T_{\min }\right)$.
7. Zero-scale error rejection ratio (ZSE-RR) is measured by varying the $\mathrm{V}_{\mathrm{DD}}$ voltage from 4.5 V to 5.5 V dc and measuring the effect of this signal on the zero-code output voltage.
8. Full-scale error rejection ratio (FSE-RR) is measured by varing the VDD voltage from 3 V to 3.6 V dc and measuring the effect of this signal on the full-scale output voltage.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~V}_{\text {ref }}=\mathbf{2} \mathrm{V}, \times 1$ gain output range (unless otherwise noted)

|  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Output slew rate | $C_{L}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 1 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Output settling time | To $\pm 0.5 \mathrm{LSB}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \quad \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$, See Note 9 | 10 |  | $\mu \mathrm{s}$ |
| Large-signal bandwidth | Measured at -3 dB point | 100 |  | kHz |
| Digital crosstalk | CLK $=1-\mathrm{MHz}$ square wave measured at DACA-DACH | -50 |  | dB |
| Reference feedthrough | See Note 10 | -60 |  | dB |
| Channel-to-channel isolation | See Note 11 | -60 |  | dB |
| Reference input bandwidth | See Note 12 | 100 |  | kHz |

NOTES: 9. Settling time is the time between a LOAD falling edge and the DAC output reaching full-scale voltage within $\pm 0.5$ LSB starting from an initial output voltage equal to zero.
10. Reference feedthrough is measured at any DAC output with an input code $=00$ hex with a $V_{\text {ref }}$ input $=1 \mathrm{~V} \mathrm{dc}+1 \mathrm{VPP}$ at 10 kHz .
11. Channel-to-channel isolation is measured by setting the input code of one DAC to FF hex and the code of all other DACs to 00 hex with $V_{\text {ref }}$ input $=1 \mathrm{~V} \mathrm{dc}+1 \mathrm{VPP}$ at 10 kHz .
12. Reference bandwidth is a -3 dB bandwidth with an input at $\mathrm{V}_{\mathrm{ref}}=1.25 \mathrm{Vdc}+2 \mathrm{~V}_{\mathrm{PP}}$ and with a full-scale digital input code.

## PARAMETER MEASUREMENT INFORMATION



Figure 6. Slew, Settling Time, and Linearity Measurements

## TYPICAL CHARACTERISTICS



NOTE A: Rise time $=2.05 \mu \mathrm{~s}$, positive slew rate $=0.96 \mathrm{~V} / \mu \mathrm{s}$, settling time $=4.5 \mu \mathrm{~s}$.

Figure 7
negative fall time and settling time


NOTE A. Fall time $=4.25 \mu \mathrm{~s}$, negative slew rate $=0.46 \mathrm{~V} / \mu \mathrm{s}$, settling time $=8.5 \mu \mathrm{~s}$.

Figure 8

## TYPICAL CHARACTERISTICS



Figure 10


Figure 11

## APPLICATION INFORMATION


$\dagger$ Resistor $R \geq 10 \mathrm{k} \Omega$
Figure 12. Output Buffering Scheme

- Single 5-V Power Supply
- Sample Rates ( $F_{\mathbf{S}}$ ) up to 48 kHz
- 18-Bit Resolution
- Pulse-Width-Modulation (PWM) Output
- De-emphasis Filter for Sample Rates of 32, 37.8, 44.1, and 48 kHz
- Mute With Zero-Data-Detect Flags
- Digital Attenuation to -60 dB
- Total Harmonic Distortion of 0.004\% Maximum
- Total-Channel Dynamic Range of 96 dB Minimum
- Serial-Port Interface
- Differential Architecture
- CMOS Technology
- 2s-Complement Data Format



## description

The TMS57014A is a stereo oversampled-sigma-delta digital-to-analog converter (DAC) designed for use in systems such as compact disks, digital audio tapes, multimedia, and video cassette recorders. The device provides high-resolution signal conversion. This device consists of two identical synchronous conversion paths for left and right audio channels. Other overhead functions provide on-chip timing and control.
Additional features include muting, attenuation, de-emphasis, and zero-data detection. Control words (16-bit) from a host controller or processor implement these functions.

The TMS57014A is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

| AVAILABLE OPTION $\dagger$ |  |
| :---: | :---: |
| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |
|  | SMALL OUTLINE <br> (DWB) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TMS57014ADWBLE |

$\dagger$ Available on tape and reel (LE) only.

This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields; however, it is advised that precautions be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either $V_{C C}$ or ground.

## functional block diagram



## Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| ATT | 3 | 1 | Serial control data. ATT is a 16-bit word configured as LSB first (see Tables 2, 3, and 4). |
| $\mathrm{AV}_{\mathrm{DDL}}$ | 26 | 1 | Analog power supply (left channel) |
| $\mathrm{AV}_{\text {DDR }}$ | 17 | 1 | Analog power supply (right channel) |
| AGNDL | 24 | 1 | Analog ground (left channel) |
| AGNDR | 19 | 1 | Analog ground (right channel) |
| BCK | 10 | 1 | Bit clock input. BCK clocks serial audio data into the device. |
| DATA | 11 | 1 | Audio data input. DATA can be configured as 16 or 18 bits with MSB or LSB first. DATA is 2 s complement. |
| DVDD | 15, 28 | 1 | Digital supply |
| DGND | 8 | 1 | Digital ground |
| $\overline{\text { INIT }}$ | 1 | 1 | Reset. When INIT is brought low, the device is reset. The device is activated on the rising edge of IINIT. The LRCK signal must be applied to the device for a reset to occur. |
| $\overline{\text { LATCH }}$ | 5 | 1 | Serial-control data latch. Control data loads into the internal registers when [-ATCH is brought low. |
| LRCK | 12 | 1 | Left/right clock. LRCK signifies whether the serial data is associated with the left-channel DAC (when high) or the right-channel DAC (when low). |
| $\overline{\text { MUTEL }}$ | 13 | 0 | Left-channel mute flag active. When the left channel is mute or the data through the channel remains at zero for the system-register selected time, MUTEL is brought low. |
| $\overline{\text { MUTER }}$ | 14 | 0 | Right-channel mute flag active. When the right channel is mute or the data through the channel remains at zero for the system-register selected time, MUTER is brought low. |
| L1 | 27 | 0 | Left PWM output 1 |
| L2 | 25 | 0 | Left PWM output 2 |
| R1 | 16 | 0 | Right PWM output 1 |
| R2 | 18 | 0 | Right PWM output 2 |
| SHIFT | 4 | 1 | Shift clock. SHIFT clocks the control data into the internal registers. |
| TEST | 2, 7, 9 | 1 | All TEST inputs should be tied low. |
| XIN | 22 | 1 | Master clock in. XIN derives all the key logic signals of the device. XIN runs at $512 \mathrm{~F}_{\mathrm{S}}$, where $\mathrm{F}_{\mathrm{S}}$ is the sample rate. |
| XOUT | 21 | 0 | Master clock out |
| $X V_{D D}$ | 20 | I | Power supply for clock section |
| XGND | 23 | 1 | Ground for clock section |
| 256FSO | 6 | 0 | System clock out. 256 FSO reflects the master clock input divided by 2 . The rate is 256 Fs , where $\mathrm{F}_{\mathrm{S}}$ is the sample rate. |

## detailed description

The TMS57014A incorporates an interpolation impulse-response filter (FIR) and oversampled modulator. The pulse-width modulation (PWM) digital output feeds into an external low-pass filter to recover the analog audio signal.
Two control registers configure the device, the attenuation register controls the attenuation range and the system register controls additional functions (see register set section).

## reset/initialization

When INIT is brought low, an internal reset signal becomes active approximately 120 cycles of the sampling frequency ( $\mathrm{F}_{\mathrm{s}}$ ) after the falling edge of $\mathbb{N I T}$. Under this condition, all internal circuits are initialized and the PWM output is held at zero data ( $50 \%$ duty cycle). When INIT is brought high, the internal reset signal goes inactive for a maximum of five LRCK periods after the rising edge of INIT. At this point, internal clocks are synchronous with LRCK and the PWM output is valid (see Figure 1). The LRCK signal must be applied for proper initialization.
reset/initialization (continued)


Figure 1. Reset Timing Relationships

## timing and control

The timing and control circuit generates and distributes necessary clocks throughout this design. XIN is the external master clock input. The sample rate of the data paths is set as LRCK $=\mathrm{XIN} / 512$. With a fixed oversampling ratio of $32 x$ and each PWM output value requiring 16 XIN cycles, the effect of changing XIN is shown in Table 1.

The DAC can be operated at any conversion rate between 48 kHz and 32 kHz by choosing the appropriate master-clock frequency. Some of the functions of the converter, such as the de-emphasis filter, operate only at the frequencies in Table 1.

Table 1. Master Clock to Sample Rate Comparison

| XIN <br> $(\mathbf{M H z})$ | 256FSO <br> $(\mathbf{M H z})$ | LRCK <br> $(\mathbf{k H z})$ |
| :---: | :---: | :---: |
| 24.5760 | 12.2880 | 48.0 |
| 22.5792 | 11.2896 | 44.1 |
| 19.3536 | 9.6768 | 37.8 |
| 16.3840 | 8.1920 | 32.0 |

## digital-audio data interface

The conversion cycle is synchronized to the rising edge of LRCK, and the data must meet the setup requirements specified in the timing requirements table. The input data is 16 or 18 bits with the MSB or LSB first as selected in the system register. The BCK frequency must be equal to or greater than $32 \mathrm{~F}_{\mathrm{S}}$ for 16 -bit data or $36 \mathrm{~F}_{\mathrm{S}}$ for 18 -bit data where $\mathrm{F}_{\mathrm{S}}$ is the sample rate. Figure 2 illustrates the input timing.


Figure 2. Audio-Data Input Timing

## serial-control interface

This device uses the least-significant-bit-first format. Therefore, for a 16 -bit word, D15 is the most significant bit and DO is the least significant bit. Unless otherwise specified, all values are in 2 s -complement format.

## serial-control-data input

The 16-bit control-data input implements the device-control functions. The TMS57014A has two registers for this data: the system register and the attenuation register. The system register contains most of the system configuration information, and the attenuation register controls audio output level, de-emphasis, and mute. Figure 3 illustrates the input timing for ATT, SHIFT, and LATCH. The data loads internally on the falling edge of LATCH. The shift clock should be high for the $\overline{\text { LATCH }}$ setup time before $\overline{\text { LATCH }}$ goes low.


Figure 3. Control-Data-Input Timing
mute
When mute is activated, the output PWM becomes zero data ( $50 \%$ duty cycle). The two mute flags, MUTEL and MUTER, are independently set low based on the data in the respective channel being zero. This function becomes active under the following conditions:

1. When the zero-data detector detects that the input data has been zero for 2500 cycles of $F_{S}$ or 12500 cycles of $\mathrm{F}_{\mathrm{S}}$ (as selected in the control registers), output is $50 \%$ duty cycle.
2. When the MUTE register value is set high by means of the serial-control data.
3. When INIT is active (low), output is $50 \%$ duty cycle.

## zero-data detect

After the input data remains zero for 2500 or 12500 cycles of $F_{S}$ as set by the system register (D4, D5), the channel-mute flag becomes active. Zero-data detection is available for both channels independently, so the two outputs ( $\overline{\text { MUTER }}$ and $\overline{\text { MUTEL }}$ ) indicate that zero data has been detected on the respective channel. The zero-detect register value in the serial-control data selects the detection period. The mute flag returns high immediately when nonzero input data is received.

## de-emphasis filter

Four sets of de-emphasis-filter coefficients support four sampling rates $\left(\mathrm{F}_{\mathrm{s}}\right): 32,37.8,44.1$, and 48 kHz . Internal register values select the filter coefficients. The internal register values enable or disable the filter. Figure 4 illustrates the de-emphasis characteristics.
Many audio sources have been recorded with pre-emphasis characteristics that are the inverse of the de-emphasis characteristics shown in Figure 4. This device provides reconstruction of the original frequency response.

## TMS57014A

## DUAL AUDIO DIGITAL-TO-ANALOG CONVERTER

SLAS077D - SEPTEMBER 1993 - REVISED NOVEMBER 1995

## de-emphasis filter (continued)



Figure 4. De-emphasis Characteristics

## digital attenuation

A value selected in the internal attenuation register determines the attenuation of the digital-audio-data input. The attenuation value is 11 bits long with a valid range of hex values from 400 h to 000 h . A data value of 001 h corresponds to an attenuation value of -60 dB and a data value of 400 h corresponds to 0 dB . The attenuation function is nonlinear (see equation 1). Figure 5 illustrates the attenuation function in dB . The default attenuation value is 400 h .

$$
\begin{equation*}
\text { Attenuation }=20 \log \left(\frac{\text { attenuation data }}{1024}\right) \tag{1}
\end{equation*}
$$



Figure 5. Digital Attenuation Characteristics

## register set

Table 2 contains the register-set selection. Tables 3 and 4 list the bit functions.
Table 2. Register-Set Selection

| BITS |  | DESCRIPTION |
| :---: | :---: | :--- |
| $\mathbf{1 5}$ | $\mathbf{1 4}$ |  |
| 0 | 0 | Attenuation register |
| 0 | 1 | System register |
| 1 | $x$ | Invalid condition $\dagger$ |

$\dagger$ Bit 15 should always be set to 0 when writing data for proper operation.

Table 3. Attenuation-Register Bit Functions

| BITS $\ddagger$ |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| 13 | 12 | 11 | 10-0 |  |
| 0 | - | - | - | De-emphasis off |
| 1 | - | - | - | De-emphasis on |
| - | 0 | - | - | Channel mute off |
| - | 1 | - | - | Channel mute on |
| - | - | 0 | - | Bit 11 must be low |
| - | - | - | 0 | Digital attenuation, mute |
| - | - | - | 1 | Digital attenuation, -60.2 dB § |
| - | - | - | 2 | Digital attenuation, -54.2 dB § |
| - | - | - | 3 | Digital attenuation, -50.7 dB § |
| - | - | - | . . |  |
| - | - | - | 1FF | Digital attenuation, $-6.04 \mathrm{dB§}$ |
| - | - | - | 200 | Digital attenuation, $-6.02 \mathrm{dB§}$ |
| - | - | - | 201 | Digital attenuation, -6.00 dB § |
| - | - | - | . . |  |
| - | - | - | 3FF | Digital attenuation, $-0.01 \mathrm{dB§}$ |
| - | - | - | 400 | Digital attenuation, $0.00 \mathrm{dB§}$ |

$\ddagger$ Default value $=0400 \mathrm{~h}$
§ The attenuation values shown are typical values. Refer to the digital attenuation section for a description of the attenuation function.

Table 4. System-Register Bit Functions

|  |  | BITS |  |  |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| $\mathbf{1 3}$ | $\mathbf{1 2}$ | $\mathbf{1 1 - 6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3 - 2}$ | $\mathbf{1}$ | $\mathbf{0}$ |  |
| 0 | - | - | - | - | - | - | - | MSB first, audio data |
| 1 | - | - | - | - | - | - | - | LSB first, audio data |
| - | 0 | - | - | - | - | - | - | 16 -bit, audio data |
| - | 1 | - | - | - | - | - | - | 18 -bit, audio data |
| - | - | 0 | - | - | - | - | - | Bits 11-6 must be low |
| - | - | - | 0 | - | - | - | - | Zero data detect period $\left(2500 \mathrm{cycles}\right.$ of $\left.\mathrm{F}_{\mathrm{S}}\right)$ |
| - | - | - | 1 | - | - | - | - | Zero data detect period (12500 cycles of $\left.\mathrm{F}_{\mathrm{S}}\right)$ |
| - | - | - | - | 0 | - | - | - | Bit 4 must be low |
| - | - | - | - | - | 0 | - | - | De-emphasis -44.1 kHz |
| - | - | - | - | - | 1 | - | - | De-emphasis -48.0 kHz |
| - | - | - | - | - | 2 | - | - | De-emphasis -37.8 kHz |
| - | - | - | - | - | 3 | - | - | De-emphasis -32.0 kHz |
| - | - | - | - | - | - | 0 | - | LRCK and PWM are not synchronized |
| - | - | - | - | - | - | 1 | - | LRCK and PWM synchronized |
| - | - | - | - | - | - | - | 0 | Bit 0 must be low |

$\dagger$ Default value $=0000 \mathrm{~h}$

## interpolation filter

The interpolation filter used prior to the DAC increases the digital-data rate from the LRCK speed to the oversampled rate by interpolating with a ratio of $1: 32$. The oversampling modulator receives the output of this filter with de-emphasis as an option.

## DAC modulator

The DAC is a third-order modulator with 32 times oversampling. The DAC provides high-resolution, low-noise performance using a 15 -value PWM output as shown in Figure 6.

$\ddagger f_{\mathrm{O}}$ is the output frequency at the low-pass filter output $\left(\mathrm{V}_{\mathrm{O}}\right)$ shown in Figure 7.
$\S_{\mathrm{f}}$ is the highest frequency of interest within the baseband.
I $\mathrm{APB}(\max )$ is the passband maximum amplitude.
Figure 6. Oversampling Noise Power With and Without Noise Shaping

## PWM output (L2-L1 and R2-R1)

The L2-L1 and the R2-R1 output pairs are PWM signals with the L2-L1 differential pulse duration determining the left-channel analog voltage and the R2-R1 differential pulse duration determining the right-channel analog voltage.
Each DAC left and right output consists of 15 levels of PWM and provides a differential signal as the input to two external differential amplifiers configured as a low-pass filter to produce the left and right audio outputs (see Figure 7).

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Analog supply voltage range, left and right, $\mathrm{AV}_{\mathrm{DDL}}, \mathrm{AV}_{\text {DDR }}$ (see Note 1) $\ldots \ldots . \ldots \ldots . . .$.
Digital supply voltage range, $\mathrm{DV}_{\mathrm{DD}}$ (see Note 2) .................................................. -0.3 V to 7 V
Clock supply voltage range, $\mathrm{XV}_{\mathrm{DD}}$ (see Note 3 ) .............................................. -0.3 V to 7 V

R1, R2
-0.3 V to $\mathrm{AV}_{\text {DDR }}+0.3 \mathrm{~V}$




$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Voltage values for maximum ratings are with respect to AGNDL and AGNDR respectively.
2. Voltage values for maximum ratings are with respect to DGND.
3. Voltage values for maximum ratings are with respect to XGND.
recommended operating conditions (see Note 4)

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Analog supply voltage, left and right, $\mathrm{AV}_{\text {DDL }}, \mathrm{AV}_{\mathrm{DDR}}$ |  | 4.75 | 5 | 5.25 | V |
| Digital supply voltage, DV ${ }_{\text {DD }}$ |  | 4.75 | 5 | 5.25 | V |
| Clock supply voltage, $\mathrm{XV}_{\mathrm{DD}}$ |  | 4.75 | 5 | 5.25 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | XIN | $0.9 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
|  | All other digital inputs | $0.76 \mathrm{~V}_{\mathrm{DD}}$ |  |  |  |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ | XIN |  |  | $0.1 \mathrm{~V}_{\mathrm{DD}}$ | V |
|  | All other digital inputs |  |  | $0.24 \mathrm{~V}_{\mathrm{DD}}$ |  |
| Load resistance at PWM, $\mathrm{R}_{\mathrm{L}}$ |  | 10 |  |  | $\mathrm{k} \Omega$ |
| Master clock frequency at XIN |  | 16.3 |  | 24.6 | MHz |
| Operating free-air temperature, $T_{A}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 4: $D V_{D D}, A V_{D D L}, X V_{D D}$ and $A V_{D D R}$ tied together represents $V_{D D}$.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

digital interface, $A V_{D D}=D V_{D D}=5 \mathrm{~V} \pm 5 \%$ (see Note 4)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OH | High-level output voltage | 256FSO | $\mathrm{O}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-0.5$ |  |  | V |
|  |  | L1, L2, R1, R2 | $\mathrm{I}=-12 \mathrm{~mA}$ | $V_{D D}-0.5$ |  |  |  |
|  |  | XOUT | $1 \mathrm{O}=-1.2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-0.5$ |  |  |  |
|  |  | $\overline{\text { MUTEL, }} \overline{\text { MUTER }}$ | $\mathrm{I}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-0.5$ |  |  |  |
| VOL | Low-level output voltage | 256FSO | $1 \mathrm{O}=0.4 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | L1, L2, R1, R2 | $\mathrm{I}=12 \mathrm{~mA}$ |  |  | 0.5 |  |
|  |  | XOUT | $10=1.2 \mathrm{~mA}$ |  |  | 0.5 |  |
|  |  | MUTEL, MUTER | $\mathrm{I}=1 \mathrm{~mA}$ |  |  | 0.4 |  |
| ${ }_{1} \mathrm{H}$ | High-level input current, any digital input |  |  |  | $\pm 1$ | $\pm 5$ | $\mu \mathrm{A}$ |
| ${ }_{\text {IL }}$ | Low-level input current, any digital input |  |  |  | $\pm 1$ | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  |  | 5 |  | pF |
| $\mathrm{C}_{0}$ | Output capacitance |  |  |  | 5 |  | pF |

${ }^{\dagger}$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 4: $V_{D D}, A V_{D L L}, X V_{D D}$ and $A V_{D D R}$ tied together represents $V_{D D}$.
supplies, $A V_{D D}=D V_{D D}=5 \mathrm{~V} \pm 5 \%$, no load

| PARAMETER | TEST CONDITIONS | MIN TYP $\dagger$ MAX | UNIT |
| :--- | :--- | ---: | :---: |
| Analog power supply current | AV $_{\text {DDL }}$ and $A V_{\text {DDR }}$ are shorted together | 15 | mA |
| Digital power supply current |  | 15 | mA |
| Total device supply current over operating <br> temperature range |  | 60 | mA |
| Power dissipation |  | 350 | mW |

$\dagger^{\text {All }}$ typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
DAC modulator, $A V_{D D}=D V_{D D}=5 \mathrm{~V} \pm 5 \%$, sample rate $\left(F_{S}\right)=44.1 \mathrm{kHz}$, full-scale input sine wave at 1 kHz , $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, bandwidth is 20 Hz to 20 kHz

| PARAMETER | TEST CONDITIONS |  | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution | See Note 5 |  | 18 |  |  | bits |
| Signal-to-noise ratio | A-weighted, $\quad 20 \mathrm{~Hz}$ to 20 kHz , See Figure 10, Table 5, and Note 5 | De-emphasis not selected | 96 | 100 |  | dB |
| Total harmonic distortion | 20 Hz to 20 kHz , See Note 5 |  |  | 0.003\% | 0.004\% |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 5: These specifications are measured at the output $\left(\mathrm{V}_{\mathrm{O}}\right)$ of the low-pass filter shown in Figure 7.
filter characteristics, $A V_{D D}=D V_{D D}=5 \mathrm{~V} \pm 5 \%$, de-emphasis disabled

| PARAMETER | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pass-band ripple | See Note 5 | -0.002 |  | 0.002 | dB |
| Stop-band attenuation | Sample rate ( $\mathrm{F}_{\text {s }}$ ) $=48 \mathrm{kHz}$, See Note 5 | 75 |  |  | dB |
| Pass band (-3 dB) (DAC) | See Note 5 | 0 |  | $0.46 \mathrm{~F}_{\mathrm{S}}$ | kHz |
| Stop band |  | $0.54 \mathrm{~F}_{\text {S }}$ |  |  | kHz |
| Group delay |  | 29/FS |  |  | s |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 5: These specifications are measured at the output $\left(\mathrm{V}_{\mathrm{O}}\right)$ of the low-pass filter shown in Figure 7.

## timing requirements (see Figures 8 and 9 and Note 6)

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{w} 1}$ | Pulse duration, BCK | 160 |  | ns |
| $\mathrm{t}_{\text {su1 }}$ | Setup time, DATA before BCK $\uparrow$ | 20 |  | ns |
| th1 | Hold time, DATA after BCK $\uparrow$ | 20 |  | ns |
| $\mathrm{t}_{\text {su2 }}$ | Setup time, LRCK before BCK $\uparrow$ | 50 |  | ns |
| th2 | Hold time, LRCK after BCK $\uparrow$ | 50 |  | ns |
| $\mathrm{t}_{\mathrm{w} 2}$ | Pulse duration, SHIFT | 100 |  | ns |
| $\mathrm{t}_{\text {su }}$ | Setup time, ATT before SHIFT $\uparrow$ | 20 |  | ns |
| th3 | Hold time, ATT after SHIFT $\uparrow$ | 20 |  | ns |
| $\mathrm{t}_{\mathrm{w} 3}$ | Pulse duration, $\overline{\text { LATCH }}$ | 100 |  | ns |
| $\mathrm{t}_{\text {su4 }}$ | Setup time, $\overline{\text { LATCH }}$ before SHIFT $\uparrow$ | 100 |  | ns |
| th4 | Hold time, $\overline{\text { LATCH }}$ after SHIFT $\uparrow$ | $\mathrm{t}_{\mathrm{w} 2}+20$ |  | ns |

NOTE 6: All timing measurements were taken at the $\mathrm{V}_{\mathrm{DD}} / 2$ voltage level.

## PARAMETER MEASUREMENT INFORMATION



Figure 7. Analog Low-Pass Filter Recommended for Measuring the Dynamic Specifications of the TMS57014A


Figure 8. Audio-Data Serial Timing


Figure 9. Control-Data Serial Timing

## PARAMETER MEASUREMENT INFORMATION

Table 5. A-Weighted Data

| FREQUENCY | A WEIGHTING (dB) | FREQUENCY | A WEIGHTING (dB) |
| :---: | :---: | :---: | :---: |
| 25 | $-44.6 \pm 2$ | 800 | $-0.1 \pm 1$ |
| 31.5 | $-39.2 \pm 2$ | 1000 | $0 \pm 0$ |
| 40 | $-34.5 \pm 2$ | 1250 | $0.6 \pm 1$ |
| 50 | $-30.2 \pm 2$ | 1600 | $1.0 \pm 1$ |
| 63 | $-26.1 \pm 2$ | 2000 | $1.2 \pm 1$ |
| 80 | $-22.3 \pm 2$ | 2500 | $1.2 \pm 1$ |
| 100 | $-19.1 \pm 1$ | 3150 | $1.2 \pm 1$ |
| 125 | $-16.1 \pm 1$ | 4000 | $1.0 \pm 1$ |
| 160 | $-13.2 \pm 1$ | 5000 | $0.5 \pm 1$ |
| 200 | $-10.8 \pm 1$ | 6300 | $-0.1 \pm 1$ |
| 250 | $-8.6 \pm 1$ | 8000 | $-1.1 \pm 1$ |
| 315 | $-6.5 \pm 1$ | 10000 | $-2.4 \pm 1$ |
| 400 | $-4.8 \pm 1$ | 12500 | $-4.2 \pm 2$ |
| 500 | $-3.2 \pm 1$ | 16000 | $-6.5 \pm 2$ |
| 630 | $-1.9 \pm 1$ |  |  |



Figure 10. A-Weighted Function

## APPLICATION INFORMATION

## circuit and layout considerations

The designer should follow these guidelines for the best device performance.

- Separate digital and analog ground planes should be used. All digital device functions should be over the digital ground plane, and all analog device functions should be over the analog ground plane. The ground planes should be connected at only one point to the direct power supply, and this is usually at the connector edge of the board.
- A single crystal-controlled clock should synchronously generate all digital signals
- All power supply lines should include a $0.1-\mu \mathrm{F}$ and a $1-\mu \mathrm{F}$ capacitor. When clock noise is excessive, a toroidal inductance of $10 \mu \mathrm{H}$ should be placed in series with $\mathrm{XV}_{\mathrm{DD}}$ before connecting to $\mathrm{DV}_{\mathrm{DD}}$.
- The digital input control signals should be buffered when they are generated off the card.
- Clock jitter should be minimized, and precautions taken to prevent clock overshoot. This minimizes any high-frequency coupling to the analog output.


## PCB footprint

Figure 11 shows the printed-circuit-board (PCB) land pattern for the TMS57014A small-outline package.


NOTE A: All linear dimensions are in millimeters.
Figure 11. Land Pattern for PCB Layout

## General Information

General Purpose ADCs

## General IPurpose DACs

## DSP AICs and CODECs

## Special Functions

Video Interface Palettes
Digital Imaging Sensor Products
Mechanical Information

## Contents

Page
TLC32040, TLC32041 ..... 4-3
TLC32044, TLC32045 ..... 4-35
TLC32046 ..... 4-73
TLC32047 ..... 4-129
TLC320AC01 ..... 4-187
4 TLC320AC02 ..... 4-273

- TLC320AD50, TLC320AD52 ..... 4-361
© TLC320AD55 ..... 4-417
T TLC320AD56 ..... 4-455
$\geq$ TLC320AD75 ..... 4-495
TLC320AD80 ..... 4-535
$\omega$$\stackrel{0}{2}$


## TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS

- 14-Bit Dynamic Range ADC and DAC
- Variable ADC and DAC Sampling Rate Up to 19,200 Samples per Second
- Switched-Capacitor Antialiasing Input Filter and Output-Reconstruction Filter
- Serial Port for Direct Interface to TMS32011, TMS320C17, TMS32020, and TMS320C25 Digital Signal Process
- Synchronous or Asynchronous ADC and DAC Conversion Rate With Programmable Incremental ADC and DAC Conversion Timing Adjustments
- Serial Port Interface to SN74299 Serial-to-Parallel Shift Register for Parallel Interface to TMS32010, TMS320C15, or Other Digital Processors
- 600-Mil Wide N Package ( $C_{L}$ to $C_{L}$ )
- 2s Complement Format
- CMOS Technology

| PART <br> NUMBER | DESCRIPTION |
| :---: | :---: |
| TLC32040 | Analog interface circuit with internal reference. <br> Also a plug-in replacement for TLC32041. |
| TLC32041 | Analog interface circuit without internal <br> reference |

## description

The TLC32040 and TLC32041 are complete analog-to-digital and digital-to-analog input/ output systems, each on a single monolithic CMOS chip. This device integrates a bandpass switched-capacitor antialiasing input filter, a 14-bit-resolution A/D converter, four microprocessor-compatible serial port modes, a 14-bit-resolution D/A converter, and a low-pass switched-capacitor output-reconstruction filter.

N PACKAGE
(TOP VIEW)

| NU | $1 \square_{28}$ | NU |
| :---: | :---: | :---: |
| RESET [ | $2 \quad 27$ | NU |
| EODR | 326 | IN+ |
| $\overline{\text { FSR }}$ | 425 | IN- |
| DR [ | 524 | AUX IN+ |
| MSTR CLK [ | 623 | AUX IN- |
| VDD | $7 \quad 22$ | OUT+ |
| REF [ | $8 \quad 21$ | OUT- |
| DGTL GND | 920 | $\mathrm{V}_{\mathrm{CC}+}$ |
| SHIFT CLK [ | 1019 | $\mathrm{V}_{\mathrm{CC}}-$ |
| EODX | $11 \quad 18$ | ANLG GND |
| DX | $12 \quad 17$ | ANLG GND |
| WORD/BYTE | 1316 | NU |
| $\overline{\text { FSX }}$ | 1415 | NU |



NU - Nonusable; no external connection should be made to these terminals.

AVAILABLE OPTIONS

| TA $_{\mathbf{A}}$ | PACKAGE |  |
| :---: | :---: | :---: |
|  | PLASTIC CHIP <br> CARRIER <br> (FN) | PLASTIC DIP <br> (N) |
|  | TLC32040CFN <br> TLC32041CFN | TLC32040CN <br> TLC32041CN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | TLC32040IN <br> TLC32041 N |

## TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS

## description (continued)

The device offers numerous combinations of master clock input frequencies and conversion/sampling rates, which can be changed via digital processor control.

Typical applications for this integrated circuit include modems (7.2-, $8-, 9.6-, 14.4-$, and $19.2-\mathrm{kHz}$ sampling rate), analog interface for digital signal processors (DSPs), speech recognition/storage systems, industrial process control, biomedical instrumentation, acoustical signal processing, spectral analysis, data acquisition, and instrumentation recorders. Four serial modes, which allow direct interface to the TMS32011, TMS320C17, TMS32020, and TMS320C25 digital signal processors, are provided. Also, when the transmit and receive sections of the analog interface circuit (AIC) are operating synchronously, it can interface to two SN74299 serial-to-parallel shift registers. These serial-to-parallel shift registers can then interface in parallel to the TMS32010, TMS320C15, other digital signal processors, or external FIFO circuitry. Output data pulses are emitted to inform the processor that data transmission is complete or to allow the DSP to differentiate between two transmitted bytes. A flexible control scheme is provided so that the functions of this integrated circuit can be selected and adjusted coincidentally with signal processing via software control.
The antialiasing input filter comprises seventh-order and fourth-order CC-type (Chebyshev/elliptic transitional) low-pass and high-pass filters, respectively and a fourth-order equalizer. The input filter is implemented in switched-capacitor technology and is preceded by a continuous time filter to eliminate any possibility of aliasing caused by sampled data filtering. When no filtering is desired, the entire composite filter can be switched out of the signal path. A selectable, auxiliary, differential analog input is provided for applications where more than one analog input is required.

The $A / D$ and $D / A$ converters each have 14 bits of resolution. The $A / D$ and $D / A$ architectures ensure no missing codes and monotonic operation. An internal voltage reference is provided on the TLC32040 to ease the design task and to provide complete control over the performance of this integrated circuit. The internal voltage reference is brought out to a terminal and is available to the designer. Separate analog and digital voltage supplies and grounds are provided to minimize noise and ensure a wide dynamic range. Also, the analog circuit path contains only differential circuitry to keep noise to an absolute minimum. The only exception is the DAC sample and hold, which utilizes pseudo-differential circuitry.

The output-reconstruction filter is a seventh-order CC-type (Chebyshev/elliptic transitional low-pass filter followed by a fourth-order equalizer) and is implemented in switched-capacitor technology. This filter is followed by a continuous-time filter to eliminate images of the digitally encoded signal.

The TLC32040C and TLC32041C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, and the TLC32040I and TLC32041I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
functional block diagram


Terminal Functions

| $\begin{aligned} & \text { TERMI } \\ & \text { NAME } \end{aligned}$ |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ANLG GND | 17,18 |  | Analog ground return for all internal analog circuits. Not internally connected to DGTL GND. |
| AUX IN+ | 24 | 1 | Noninverting auxiliary analog input state. This input can be switched into the bandpass filter and A/D converter path via software control. If the appropriate bit in the control register is a 1 , the auxiliary inputs replace the $\mathbb{N}+$ and $\mathbb{N}$ - inputs. If the bit is a 0 , the $I N+$ and $I N$ - inputs are used (see the AIC DX data word format section). |
| AUX IN- | 23 | 1 | Inverting auxiliary analog input (see the above AUX IN + description) |
| DGTL GND | 9 |  | Digital ground for all internal logic circuits. Not internally connected to ANLG GND. |
| DR | 5 | 0 | DR is used to transmit the ADC output bits from the AIC to the TMS320 serial port. This transmission of bits from the AIC to the TMS320 serial port is synchronized with the SHIFT CLK signal. |
| DX | 12 | 1 | DX is used to receive the DAC input bits and timing and control information from the TMS320. This serial transmission from the TMS320 serial port to the AIC is synchronized with the SHIFT CLK signal. |
| $\overline{\text { EODR }}$ | 3 | 0 | End of data receive. See the WORD/BYTE description and the Serial Port Timing diagrams. During the word-mode timing, EODR is a low-going pulse that occurs immediately after the 16 bits of A/D information have been transmitted from the AIC to the TMS320 serial port. EODR can be used to interrupt a microprocessor upon completion of serial communications. Also, EODR can be used to strobe and enable external serial-to-parallel shift registers, latches, or external FIFO RAM, and to facilitate parallel data bus communications between the AIC and the serial-to-parallel shift registers. During the byte-mode timing, EODR goes low after the first byte has been transmitted from the AIC to the TMS320 serial port and is kept low until the second byte has been transmitted. The TMS32011 or TMS320C17 can use this low-going signal to differentiate between the two bytes as to which is first and which is second. EODR does not occur after secondary communication. |

## TLC32040C, TLC32040I, TLC32041C, TLC32041I

 ANALOG INTERFACE CIRCUITSTerminal Functions (continued)

| TERN <br> NAME | NO. | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| EODX | 11 | 0 | End of data transmit. See the WORD/ $\overline{\text { BYTE }}$ description and the Serial Port Timing diagram. During the word-mode timing, $\overline{E O D X}$ is a low-going pulse that occurs immediately after the 16 bits of D/A converter and control or register information have been transmitted from the TMS320 serial port to the AIC. $\overline{\text { EODX }}$ can be used to interrupt a microprocessor upon the completion of serial communications. Also, $\overline{\text { EODX }}$ can be used to strobe and enable external serial-to-parallel shift registers, latches, or an external FIFO RAM, and to facilitate parallel data-bus communications between the AIC and the serial-to-parallel shift registers. During the byte-mode timing, EODX goes low after the first byte has been transmitted from the TMS320 serial port to the AIC and is kept low until the second byte has been transmitted. The TMS32011 or TMS320C17 can use this low-going signal to differentiate between the two bytes as to which is first and which is second. |
| $\overline{\mathrm{FSR}}$ | 4 | 0 | Frame sync receive. In the serial transmission modes, which are described in the WORD/ $\overline{B Y T E}$ description, $\overline{\mathrm{FSR}}$ is held low during bit transmission. When $\overline{\mathrm{FSR}}$ goes low, the TMS320 serial port begins receiving bits from the AIC via DR of the AIC. The most significant DR bit is present on DR before $\overline{\text { FSR }}$ goes low. (See Serial Port Timing and Internal Timing Configuration diagrams.) FSR does not occur after secondary communication. |
| FSX | 14 | 0 | Frame sync transmit. When FSX goes low, the TMS320 serial port begins transmitting bits to the AIC via DX of the AIC. In all serial transmission modes, which are described in the WORD/BYTE description, $\overline{\text { FSX }}$ is held low during bit transmission (see the Serial Port Timing and Internal Timing Configuration diagrams). |
| IN+ | 26 | 1 | Noninverting input to analog input amplifier stage |
| IN- | 25 | 1 | Inverting input to analog input amplifier stage |
| MiSTR CLK | 6 | 1 | Master clock. MSTR CLK is used to derive all the key logic signals of the AIC, such as the shift clock, the switched-capacitor filter clocks, and the A/D and D/A timing signals. The Internal Timing Configuration diagram shows how these key signals are derived. The frequencies of these key signals are synchronous submultiples of the master clock frequency to eliminate unwanted aliasing when the sampled analog signals are transferred between the switched-capacitor filters and the A/D and D/A converters (see the internal Timing Configuration). |
| OUT + | 22 | O | Noninverting output of analog output power amplifier. OUT + can drive transformer hybrids or high-impedance loads directly in either a differential or a single-ended configuration. |
| OUT- | 21 | 0 | Inverting output of analog output power amplifier. OUT- is functionally identical with and complementary to OUT + . |
| REF | 8 | I/O | Internal voltage reference for the TLC32040. For the TLC32040 and TLC32041 an external voltage reference can be applied to this terminal. |
| RESET | 2 | 1 | Reset. A reset function is provided to initialize the TA, TA', TB, RA, RA', RB, and control registers. This reset function initiates serial communications between the AIC and DSP. The reset function initializes all AIC registers including the control register. After a negative-going pulse on RESET, the AIC registers are initialized to provide an $8-\mathrm{kHz}$ data conversion rate for a $5.184-\mathrm{MHz}$ master clock input signal. The conversion rate adjust registers, TA' and RA', are reset to 1 . The control register bits are reset as follows (see AIC DX data word format section): $d 7=1, d 6=1, d 5=1, d 4=0, d 3=0, d 2=1$ <br> This initialization allows normal serial-port communication to occur between AIC and DSP. |
| SHIFT CLK | 10 | 0 | Shift clock. SHIFT CLK is obtained by dividing the master clock signal frequency by four. SHIFT CLK is used to clock the serial data transfers of the AIC, described in the WORD/BYTE description below (see the Serial Port Timing and Internal Timing Configuration diagrams). |
| $V_{D D}$ | 7 |  | Digital supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\mathrm{CC}+}$ | 20 |  | Positive analog supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\mathrm{CC}}$ - | 19 |  | Negative analog supply voltage, $-5 \mathrm{~V} \pm 5 \%$ |

## Terminal Functions (continued)

| TERMIN NAME |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| WORD/BYTE | 13 | 1 | WORD/BYTE, in conjunction with a bit in the control register, is used to establish one of four serial modes. These four serial modes are described below. <br> AIC transmit and receive sections are operated asynchronously. <br> The following description applies when the AIC is configured to have asynchronous transmit and receive sections. If the appropriate data bit in the control register is a 0 (see the AIC DX data word format section), the transmit and receive sections are asynchronous. <br> L Serial port directly interfaces with the serial port of the TMS32011 or TMS320C17 and communicates in two 8-bit bytes. The operation sequence is as follows (see Serial Port Timing diagrams). <br> 1. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ is brought low. <br> 2. One 8-bit byte is transmitted or one 8-bit byte is received. <br> 3. $\overline{\text { EODX }}$ or $\overline{\text { EODR }}$ is brought low. <br> 4. $\overline{\text { FSX }}$ or $\overline{\text { FSR }}$ emits a positive frame-sync pulse that is four shift clock cycles wide. <br> 5. One 8-bit byte is transmitted or one 8-bit byte is received. <br> 6. EODX or $\overline{E O D R}$ is brought high. <br> 7. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ is brought high. <br> H Serial port directly interfaces with the serial port of the TMS32020, TMS320C25, or TMS320C30 and communicates in one 16-bit word. The operation sequence is as follows (see Serial Port Timing diagrams): <br> 1. $\overline{F S X}$ or $\overline{F S R}$ is brought low. <br> 2. One 16 -bit word is transmitted or one 16 -bit word is received. <br> 3. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ is brought high. <br> 4. EODX or EODR emits a low-going pulse. <br> AIC transmit and receive sections are operated synchronously. <br> If the appropriate data bit in the control register is a 1, the transmit and receive sections are configured to be synchronous. In this case, the bandpass switched-capacitor filter and the A/D conversion timing are derived from the TX counter $A, T X$ counter $B$, and TA, TA', and TB registers, rather than the RX counter $A$, RX counter B, and RA, RA', and RB registers. In this case, the AIC $\overline{F S X}$ and $\overline{F S R}$ timing are identical during primary data communication; however, $\overline{\mathrm{FSR}}$ is not asserted during secondary data communication since there is no new A/D conversion result. The synchronous operation sequences are as follows (see Serial Port Timing diagrams). <br> L Serial port directly interfaces with the serial port of the TMS32011 or TMS320C17 and communicates in two 8-bit bytes. The operation sequence is as follows (see Serial Port Timing diagrams): <br> 1. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought low. <br> 2. One 8-bit byte is transmitted and one 8-bit byte is received. <br> 3. $\overline{\text { EODX }}$ and EODR are brought low. <br> 4. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ emit positive frame-sync pulses that are four shift clock cycles wide <br> 5. One 8 -bit byte is transmitted and one 8 -bit byte is received. <br> 6. $\overline{\mathrm{EODX}}$ and $\overline{\mathrm{EODR}}$ are brought high. <br> 7. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought high. <br> H Serial port directly interfaces with the serial port of the TMS32020, TMS320C25, or TMS320C30 and communicates in one 16-bit word. The operation sequence is as follows (see Serial Port Timing diagrams): <br> 1. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought low. <br> 2. One 16-bit word is transmitted and one 16-bit word is received. <br> 3. $\overline{F S X}$ and $\overline{F S R}$ are brought high. <br> 4. $\overline{\text { EODX }}$ or $\overline{\mathrm{EODR}}$ emit low-going pulses. <br> Since the transmit and receive sections of the AIC are now synchronous, the AIC serial port with additional NOR and AND gates will interface to two SN74299 serial-to-parallel shift registers. Interfacing the AIC to the SN74299 shift register allows the AIC to interface to an external FIFO RAM and facilitates parallel data bus communications between the AIC and the digital signal processor. The operation sequence is the same as the above sequence (see Serial Port Timing diagrams). |

## TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS

detailed description

## analog input

Two sets of analog inputs are provided. Normally, the $\operatorname{IN}+$ and $\operatorname{IN}$ - input set is used; however, the auxiliary input set, $A \cup X I N+$ and $A U X I N-$, can be used if a second input is required. Each input set can be operated in either differential or single-ended modes, since sufficient common-mode range and rejection are provided. The gain for the $\operatorname{IN}+, \operatorname{IN}-, \operatorname{AUX} \operatorname{IN}+$, and $\operatorname{AUX} \operatorname{IN}$ - inputs can be programmed to be either 1,2 , or 4 (see Table 2). Either input circuit can be selected via software control. It is important to note that a wide dynamic range is assured by the differential internal analog architecture and by the separate analog and digital voltage supplies and grounds.

## A/D bandpass filter, A/D bandpass filter clocking, and $A / D$ conversion timing

The A/D bandpass filter can be selected or bypassed via software control. The frequency response of this filter is presented in the following pages. This response results when the switched-capacitor filter clock frequency is 288 kHz . Several possible options can be used to attain a $288-\mathrm{kHz}$ switched-capacitor filter clock. When the filter clock frequency is not 288 kHz , the filter transfer function is frequency scaled by the ratio of the actual clock frequency to 288 kHz . The low-frequency roll-off of the high-pass section is 300 Hz .
The internal timing configuration and AIC DX data word format sections of this data sheet indicate the many options for attaining a $288-\mathrm{kHz}$ bandpass switched-capacitor filter clock. These sections indicate that the RX counter A can be programmed to give a $288-\mathrm{kHz}$ bandpass switched-capacitor filter clock for several master clock input frequencies.
The A/D conversion rate is then attained by frequency dividing the $288-\mathrm{kHz}$ bandpass switched-capacitor filter clock with the RX counter B. Thus, unwanted aliasing is prevented because the A/D conversion rate is an integral submultiple of the bandpass switched-capacitor filter sampling rate, and the two rates are synchronously locked.

## A/D converter performance specifications

Fundamental performance specifications for the $A / D$ converter circuitry are presented in the $A / D$ converter operating characteristics section of this data sheet. The realization of the A/D converter circuitry with switched-capacitor techniques provides an inherent sample-and-hold.

## analog output

The analog output circuitry is an analog output power amplifier. Both noninverting and inverting amplifier outputs are brought out of this integrated circuit. This amplifier can drive transformer hybrids or low-impedance loads directly in either a differential or single-ended configuration.

## D/A low-pass filter, D/A low-pass filter clocking, and D/A conversion timing

The frequency response of this filter is presented in the following pages. This response results when the low-pass switched-capacitor filter clock frequency is 288 kHz . Like the A/D filter, the transfer function of this filter is frequency scaled when the clock frequency is not 288 kHz . A continuous-time filter is provided on the output on the output of the D/A low-pass filter to greatly attenuate any switched-capacitor clock feedthrough.
The D/A conversion rate is then attained by frequency dividing the $288-\mathrm{kHz}$ switched-capacitor filter clock with TX counter B. Thus, unwanted aliasing is prevented because the D/A conversion rate is an integral submultiple of the switched-capacitor low-pass filter sampling rate, and the two rates are synchronously locked.

## asynchronous versus synchronous operation

If the transmit section of the AIC (low-pass filter and DAC) and receive section (bandpass filter and ADC) are operated asynchronously, the low-pass and band-pass filter clocks are independently generated from the master clock signal. Also, the $D / A$ and $A / D$ conversion rates are independently determined. If the transmit and receive sections are operated synchronously, the low-pass filter clock drives both low-pass and bandpass filters. In synchronous operation, the A/D conversion timing is derived from, and is equal to, the D/A conversion timing. (See description of WORD/BYTE in the Terminal Functions table.)

## D/A converter performance specifications

Fundamental performance specifications for the D/A converter circuitry are presented in the D/A converter operating characteristics section of the data sheet. The D/A converter has a sample-and-hold that is realized with a switched-capacitor ladder.

## system frequency response correction

The $(\sin x) / x$ correction circuitry is performed in the digital processor software. The system frequency response can be corrected via DSP software to $\pm 0.1-\mathrm{dB}$ accuracy to band edge of 3000 Hz for all sampling rates. This correction is accomplished with a first-order digital correction filter, which requires only seven TMS320 instruction cycles. With a 200-ns instruction cycle, seven instructions represent an overhead factor of only $1.1 \%$ and $1.3 \%$ for sampling rates of 8 and 9.6 kHz , respectively (see the $(\sin x) / x$ correction section for more details).

## serial port

The serial port has four possible modes that are described in detail in the Terminal Functions table. These modes are briefly described below and in the description for WORD/ $\overline{\mathrm{BYTE}}$ in the Terminal Functions Table.

- The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS32011 and TMS320C17.
- The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS32020 and the TMS320C25.
- The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS32011 and TMS320C17.
- The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS32020, TMS320C25, or two SN74299 serial-to-parallel shift registers, which can then interface in parallel to the TMS320C10, TMS32015, to any other digital signal processor, or to external FIFO circuitry.


## operation of TLC32040 with internal voltage reference

The internal reference of the TLC32040 eliminates the need for an external voltage reference and provides overall circuit cost reduction. Thus, the internal reference eases the design task and provides complete control over the performance of this integrated circuit. The internal reference is brought out to a terminal and is available to the designer. To keep the amount of noise on the reference signal to a minimum, an external capacitor may be connected between REF and ANLG GND.

## operation of TLC32040 or TLC32041 with external voltage reference

REF can be driven from an external reference circuit if so desired. This external circuit must be capable of supplying $250 \mu \mathrm{~A}$ and must be adequately protected from noise such as crosstalk from the analog input.

# TLC32040C, TLC32040I, TLC32041C, TLC32041I <br> ANALOG INTERFACE CIRCUITS 

SLAS014E - SEPTEMBER 1987 - REVISED MAY 1995
reset
A reset function is provided to initiate serial communications between the AIC and DSP and allow fast, cost-effective testing during manufacturing. The reset function initializes all AIC registers, including the control register. After a negative-going pulse on RESET, the AIC is initialized. This initialization allows normal serial port communications activity to occur between AIC and DSP (see AIC DX data word format section).

## loopback

This feature allows the user to test the circuit remotely. In loopback, OUT + and OUT- are internally connected to $\operatorname{IN}+$ and $\operatorname{IN}-$. Thus, the DAC bits ( d 15 to d 2 ), which are transmitted to DX, can be compared with the ADC bits (d15 to d2), which are received from DR. An ideal comparison would be that the bits on DR equal the bits on DX. However, in practice there is some difference in these bits due to the ADC and DAC output offsets.

In loopback, if $\operatorname{IN}+$ and $N$ - are enabled, the external signals on $\operatorname{IN}+$ and $\operatorname{IN}$ - are ignored. If AUX IN+ and AUX IN- are enabled, the external signals on these terminals are added to the OUT + and OUT- signals in loopback operation.
The loopback feature is implemented with digital signal processor control by transmitting the appropriate serial port bit to the control register (see AIC DX data word format section).

## explanation of internal timing configuration

All of the internal timing of the AIC is derived from the high-frequency clock signal that drives the master clock input. The shift clock signal, which strobes the serial port data between the AIC and DSP, is derived by dividing the master clock input signal frequency by four.

$$
\begin{aligned}
& \text { SCF Clock Frequency }=\frac{\text { Master Clock Frequency }}{2 \times \text { Contents of Counter A }} \\
& \text { Conversion Frequency }=\frac{\text { SCF Clock Frequency }}{\text { Contents of Counter B }} \\
& \text { Shift Clock Frequency }=\frac{\text { Master Clock Frequency }}{4}
\end{aligned}
$$

TX counter A and TX counter B, which are driven by the master clock signal, determine the D/A conversion timing. Similarly, RX counter A and RX counter B determine the A/D conversion timing. In order for the switched-capacitor low-pass and band pass filters to meet their transfer function specifications, the frequency of the clock inputs of the switched-capacitor filters must be 288 kHz . If the frequencies of the clock inputs are not 288 kHz , the filter transfer function frequencies are scaled by the ratios of the clock frequencies to 288 kHz . Thus, to obtain the specified filter responses, the combination of master clock frequency and TX counter A and RX counter A values must yield $288-\mathrm{kHz}$ switched-capacitor clock signals. These $288-\mathrm{kHz}$ clock signals can then be divided by the TX counter $B$ and $R X$ counter $B$ to establish the $D / A$ and $A / D$ conversion timings.
TX counter $A$ and TX counter $B$ are reloaded every D/A conversion period, while $R X$ counter $A$ and $R X$ counter $B$ are reloaded every $A / D$ conversion period. The $T X$ counter $B$ and $R X$ counter $B$ are loaded with the values in the TB and RB registers, respectively. Via software control, the TX counter A can be loaded with either the TA register, the TA register less the TA' register, or the TA register plus the TA' register. By selecting the TA register less the TA' register option, the upcoming conversion timing will occur earlier by an amount of time that equals TA' times the signal period of the master clock. By selecting the TA register plus the TA' register option, the upcoming conversion timing will occur later by an amount of time that equals $T A^{\prime}$ times the signal period of the master clock. Thus, the D/A conversion timing can be advanced or retarded. An identical ability to alter the A/D conversion timing is provided. In this case, however, the RX counter A can be programmed via software control with the RA register, the RA register less the RA' register, or the RA register plus the RA' register.

# TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS 

## explanation of internal timing configuration (continued)

The ability to advance or retard conversion timing is particularly useful for modem applications. This feature allows controlled changes in the A/D and D/A conversion timing. This feature can be used to enhance signal-to-noise performance, to perform frequency-tracking functions, and to generate nonstandard modem frequencies.
If the transmit and receive sections are configured to be synchronous (see WORD/BYTE description), then both the low-pass and bandpass switched-capacitor filter clocks are derived from TX counter A. Also, both the D/A and $A / D$ conversion timing are derived from the TX counter $A$ and TX counter B. When the transmit and receive sections are configured to be synchronous, the $R X$ counter $A, R X$ counter $B, R A$ register, RA' register, and RB registers are not used.


SCF Clock Frequency $=\frac{\text { Master Clock Frequency }}{2 \times \text { Contents of Counter } A}$
$\dagger$ Split-band filtering can alternatively be performed after the analog input function via software in the TMS320.
$\ddagger$ These control bits are described in the AIC DX data word format section.
NOTE A: Frequency $1(20.736 \mathrm{MHz}$ ) is used to show how 153.6 kHz (for commercially available modem split-band filter clock), popular speech and modem sampling signal frequencies, and an internal $288-\mathrm{kHz}$ switched-capacitor filter clock can be derived synchronously and as submultiples of the crystal oscillator frequency. Since these derived frequencies sre synchronous submultiples of the crystal frequency, aliasing does not occur as the sampled analog signal passes between the analog converter and switched-capacitor filter stages. Frequency $2(41.472 \mathrm{MHz})$ is used to show that the AIC can work with high-frequency signals, which are used by high-speed digital signal processors.

Figure 1. Internal Timing Configuration

## AIC DR or DX word bit pattern



## AIC DX data word format section

| d15 | d14 | d13 | d12 | d11 | d10 | d9 | d8 | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| primary DX serial communication protocol |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\leftarrow \mathrm{d} 15$ (MSB) through d2 go to the D/A converter register |  |  |  |  |  |  |  |  |  |  |  |  | $\rightarrow$ | 0 | 0 | The TX and RX counter As are loaded with the TA and RA register values. The TX and RX counter Bs are loaded with TB and RB register values. |
| $\leftarrow \mathrm{d} 15$ (MSB) through d2 go to the D/A converter register |  |  |  |  |  |  |  |  |  |  |  |  | $\rightarrow$ | 0 | 1 | The TX and RX counter As are loaded with the TA + TA' and RA + RA' register values. The TX and RX counter Bs are loaded with TB and RB register values. Bits $\mathrm{d} 1=0$ and $\mathrm{d} 0=1$ cause the next $\mathrm{D} / \mathrm{A}$ and A/D conversion periods to be changed by the addition of TA' and RA' master clock cycles, in which TA' and R/A' can be positive or negative or zero (refer to Table 1). |
| $\leftarrow \mathrm{d} 15$ (MSB) through d2 go to the D/A converter register |  |  |  |  |  |  |  |  |  |  |  |  | $\rightarrow$ | 1 | 0 | The TX and RX counter As are loaded with the TA TA' and RA - RA' register values. The TX and RX counter Bs are loaded with TB and RB register values. Bits $\mathrm{dt}=1$ and $\mathrm{d} 0=0$ cause the next D/A and A/D conversion periods to be changed by the subtraction of TA' and RA' master clock cycles, in which TA' and R/A' can be positive or negative or zero (refer to Table 1). |
| $\leftarrow \mathrm{d} 15$ (MSB) through d 2 go to the D/A converter register |  |  |  |  |  |  |  |  |  |  |  |  | $\rightarrow$ | 1 | 1 | The TX and RX counter As are loaded with the TA and RA register values. The TX and RX counter Bs are loaded with the TB and RB register values. After a delay of four shift clock cycles, a secondary transmission immediately follows to program the AIC to operate in the desired configuration. |

NOTE: Setting the two least significant bits to 1 in the normal transmission of DAC information (primary communications) to the AIC initiates secondary communications upon completion of the primary communications.
Upon completion of the primary communication, $\overline{\text { FSX }}$ remains high for four SHIFT CLK cycles and then goes low and initiates the secondary communication. The timing specifications for the primary and secondary communications are identical. In this manner, the secondary communication, if initiated, is interleaved between successive primary communications. This interleaving prevents the secondary communication from interfering with the primary communications and DAC timing, thus preventing the AIC from skipping a DAC output. In the synchronous mode, $\overline{\mathrm{FSR}}$ is not asserted during secondary communications.

## TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS

## secondary DX serial communication protocol

| $x \times 1 \leftarrow$ to TA register $\rightarrow\|x \quad \mathrm{x}\| \leftarrow$ to RA register $\rightarrow \mid \quad 0$ | d13 and d6 are MSBs (unsigned binary) |
| :---: | :---: |
| $\mathrm{x} \mid \leftarrow$ to TA' register $\rightarrow\|\mathrm{x}\| \leftarrow$ to RA' register $\rightarrow \left\lvert\, \begin{array}{ll}0 & 1\end{array}\right.$ | d14 and d7 are 2's complement sign bits |
| $x \mid \leftarrow$ to TB register $\rightarrow\|x\| \leftarrow$ to RB register $\rightarrow \left\lvert\, \begin{array}{ll}1 & 0 \\ \text { d }\end{array}\right.$ | d14 and d7 are MSBs (unsigned binary) |
|  | $\mathrm{d} 2=0 / 1$ deletes $/ \mathrm{inserts}$ the bandpass filter <br> $\mathrm{d} 3=0 / 1$ disables/enables the loopback function <br> $\mathrm{d} 4=0 / 1$ disables/enables the AUX IN + and AUX IN - terminals <br> d5 $=0 / 1$ asynchronous/synchronous transmit receive sections <br> $d 6=0 / 1$ gain control bits (see gain control section) <br> $d 7=0 / 1$ gain control bits (see gain control section) |

## reset function

A reset function is provided to initiate serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After power has been applied to the AIC, a
 for a $5.184-\mathrm{MHz}$ master clock input signal. The AIC, except the control register, is initialized as follows (see AIC DX data word format section):

| REGISTER | INITIALIZED <br> REGISTER <br> VALUE (HEX) |
| :---: | :---: |
| TA | 9 |
| TA' | 1 |
| TB | 24 |
| RA | 9 |
| RA' | 1 |
| RB | 24 |

The control register bits are reset as follows (see AIC DX data word format section):

$$
d 7=1, d 6=1, d 5=1, d 4=0, d 3=0, d 2=1
$$

This initialization allows normal serial port communications to occur between AIC and DSP. If the transmit and receive sections are configured to operate synchronously and the user wishes to program different conversion rates, only the TA, TA', and TB register need to be programmed, since both transmit and receive timing are synchronously derived from these registers (see the terminal descriptions and AIC DX word format sections).
The circuit shown below provides a reset on power up when power is applied in the sequence given under power-up sequence. The circuit depends on the power supplies reaching their recommended values a minimum of 800 ns before the capacitor charges to 0.8 V above DGTL GND.

TLC32040/
TLC32041


## TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS

## power-up sequence

To ensure proper operation of the AIC, and as a safeguard against latch-up, it is recommended that a Schottky diode with a forward voltage less than or equal to 0.4 V be connected from $V_{C C}$ _to ANLG GND (see Figure 17). In the absence of such a diode, power should be applied in the following sequence: ANLG GND and DGTL GND, $\mathrm{V}_{\mathrm{CC}}$, then $\mathrm{V}_{\mathrm{CC}}+$ and $\mathrm{V}_{\mathrm{DD}}$. Also, no input signal should be applied until after power up.

## AIC responses to improper conditions

The AIC has provisions for responding to improper conditions. These improper conditions and the response of the AIC to these conditions are presented in Table 1 below.

## AIC register constraints

The following constraints are placed on the contents of the AIC registers:

1. TA register must be $\geq 4$ in word mode (WORD/ $\overline{\mathrm{BYTE}}=$ high).
2. TA register must be $\geq 5$ in byte mode (WORD/ $\overline{\mathrm{BYTE}}=$ low).
3. TA' register can be either positive, negative, or zero.
4. RA register must be $\geq 4$ in word mode (WORD/BYTE $=$ high).
5. RA register must be $\geq 5$ in byte mode (WORD/BYTE $=$ low).
6. RA' register can be either positive, negative, or zero.
7. (TA register $\pm$ TA' register) must be $>1$.
8. (RA register $\pm$ RA' register) must be $>1$.
9. TB register must be $>1$.

Table 1. AIC Responses To Improper Conditions

| IMPROPER CONDITIONS | AIC RESPONSE |
| :--- | :--- |
| TA register + TA' register $=0$ or 1 <br> TA register - TA' register $=0$ or 1 | Reprogram TX counter A with TA register value |
| TA register + TA' register $<0$ | MODULO 64 arithmetic is used to ensure that a positive value is loaded into the TX counter A, i.e., TA <br> register + TA' register +40 hex is loaded into TX counter A. |
| RA register + RA' register $=0$ or 1 <br> RA register - RA' register $=0$ or 1 | Reprogram RX counter A with RA register value |
| RA register + RA' register $=0$ or 1 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into RX counter A, i.e., RA <br> register + RA' register +40 hex is loaded into RX counter $A$ |
| TA register $=0$ or 1 <br> RA register $=0$ or 1 | The AIC is shut down. |
| TA register $<4$ in word mode <br> TA register $<5$ in byte mode <br> RA register $<4$ in word mode <br> RA register $<5$ in byte mode | The AIC serial port no longer operates. |
| TB register $=0$ or 1 | Reprogram TB register with 24 hex |
| RB register $=0$ or 1 | Reprogram RB register with 24 hex |
| AIC and DSP cannot communicate | Hold last DAC output |

## improper operation due to conversion times being too close together

If the difference between two successive D/A conversion frame syncs is less than $1 / 19.2 \mathrm{kHz}$, the AIC operates improperly. In this situation, the second D/A conversion frame sync occurs too quickly and there is not enough time for the ongoing conversion to be completed. This situation can occur if the $A$ and $B$ registers are improperly programmed or if the $A+A^{\prime}$ register or $A-A^{\prime}$ register result is too small. When incrementally adjusting the conversion period via the $A+A^{\prime}$ register options, the designer should be very careful not to violate this requirement (see following diagram).


## asynchronous operation - more than one receive frame sync occurring between two transmit frame syncs

When incrementally adjusting the conversion period via the $A+A^{\prime}$ or $A-A^{\prime}$ register options, a specific protocol is followed. The command to use the incremental conversion period adjust option is sent to the AIC during a $\overline{F S X}$ frame sync. The ongoing conversion period is then adjusted. However, either receive conversion period A or B may be adjusted. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. Therefore, if there is sufficient time between $t_{1}$ and $t_{2}$, the receive conversion period adjustment is performed during receive conversion period A. Otherwise, the adjustment is performed during receive conversion period B . The adjustment command only adjusts one transmit conversion period and one receive conversion period. To adjust another pair of transmit and receive conversion periods, another command must be issued during a subsequent $\overline{\mathrm{FSX}}$ frame (see figure below).


## asynchronous operation - more than one receive frame sync occurring between two receive frame syncs

When incrementally adjusting the conversion period via the A + A' or A - A' register options, a specific protocol is followed. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. The command to use the incremental conversion period adjust options is sent to the AIC during a $\overline{\mathrm{FSX}}$ frame sync. The ongoing transmit conversion period is then adjusted. However, three possibilities exist for the receive conversion period adjustment in the diagram as shown in the following figure. If the adjustment command is issued during transmit conversion period A , receive conversion period $A$ is adjusted if there is sufficient time between $t_{1}$ and $t_{2}$. Or, if there is not sufficient time between $t_{1}$ and $t_{2}$, receive conversion period $B$ is adjusted. Or, the receive portion of an adjustment command can be ignored if the adjustment command is sent during a receive conversion period, which is already being or is adjusted due to a prior adjustment command. For example, if adjustment commands are issued during transmit conversion periods $A, B$, and $C$, the first two commands can cause receive conversion periods $A$ and $B$ to be adjusted, while the third receive adjustment command is ignored. The third adjustment command is ignored since it was issued during receive conversion period $B$, which already is adjusted via the transmit conversion period B adjustment command.

asynchronous operation - more than one set of primary and secondary DX serial communication occurring between two receive frame sync (see AIC DX data word format section)

The TA, TA', TB, and control register information that is transmitted in the secondary communications is always accepted and is applied during the ongoing transmit conversion period. If there is sufficient time between $t_{1}$ and $t_{2}$, the TA, RA', and RB register information, which is sent during transmit conversion period A, is applied to receive conversion period $A$. Otherwise, this information is applied during receive conversion period $B$. If $R A$, RA', and RB register information has already been received and is being applied during an ongoing conversion period, any subsequent RA, RA', or RB information that is received during this receive conversion period is disregarded (see diagram below).


## TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS

Table 2. Gain Control Table Analog Input Signal Required for Full-Scale A/D Conversion

| INPUT CONFIGURATIONS | CONTROL REGISTER BITS |  | ANALOG INPUT† | A/D CONVERSION RESULT |
| :---: | :---: | :---: | :---: | :---: |
|  | d6 | d7 |  |  |
| Differential configuration$\begin{aligned} \text { Analog input } & =\mathbb{I N}+-\mathbb{N}- \\ & =A \cup X I N_{+}-A \cup X I N_{-} \end{aligned}$ | 1 | 1 | $\pm 6 \mathrm{~V}$ | Full scale |
|  | 0 | 0 |  |  |
|  | 1 | 0 | $\pm 3 \mathrm{~V}$ | Full scale |
|  | 0 | 1 | $\pm 1.5 \mathrm{~V}$ | Full scale |
| Single-ended configuration$\begin{aligned} \text { Analog input } & =\mathbb{I N + - A N L G ~ G N D ~} \\ & =A U X I N+- \text { ANLG GND } \end{aligned}$ | 1 | 1 | $\pm 3 \mathrm{~V}$ | Half scale |
|  | 0 | 0 |  |  |
|  | 1 | 0 | $\pm 3 \mathrm{~V}$ | Full scale |
|  | 0 | 1 | $\pm 1.5 \mathrm{~V}$ | Full scale |

$\dagger$ In this example, $\mathrm{V}_{\text {ref }}$ is assumed to be 3 V . In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale.


Figure 2. $\operatorname{IN}+$ and $I N$ - Gain Control Circuitry

$\mathrm{R}_{\mathrm{fb}}=\mathrm{R}$ for $\mathrm{d} 6=1, \mathrm{~d} 7=1$ $d 6=0, d 7=0$
$R_{f b}=2 R$ for $d 6=1, d 7=0$
$R_{f b}=4 R$ for $d 6=0, d 7=1$
Figure 3. AUX IN + and AUX INGain Control Circuitry

## $(\sin x) / x$ correction section

The AIC does not have $(\sin x) / x$ correction circuitry after the digital-to-analog converter. The $(\sin x) / x$ correction can be accomplished easily and efficiently in digital signal processor (DSP) software. Excellent correction accuracy can be achieved to a band edge of 3000 Hz by using a first-order digital correction filter. The results, which are shown below, are typical of the numerical correction accuracy that can be achieved for sample rates of interest. The filter requires only seven instruction cycles per sample on the TMS320 DSPs. With a 200-ns instruction cycle, nine instructions per sample represents an overhead factor of $1.4 \%$ and $1.7 \%$ for sampling rates of 8000 Hz and 9600 Hz , respectively. This correction adds a slight amount of group delay at the upper edge of the $300-3000-\mathrm{Hz}$ band.
$(\sin x) / x$ roll-off for a zero-order hold function
The $(\sin x) / x$ roll-off for the AIC DAC zero-order hold function at a band-edge frequency of 3000 Hz for the various sampling rates is shown in the table below.

Table 3. $(\sin x) / x$ Roll-Off

| $f_{S}(\mathrm{~Hz})$ | $20 \log$$\frac{\sin \pi \mathrm{f} / \mathrm{f}_{\mathrm{S}}}{\pi \mathrm{f} \mathrm{f}_{\mathrm{S}}}$ <br> $(\mathrm{f}=3000 \mathrm{~Hz})$ <br> $(\mathrm{dB})$ <br> 7200 <br> 8000 <br> 9600 |
| :---: | :---: |
| 14400 | -2.64 |
| 19200 | -2.11 |

The actual AIC $(\sin x) / x$ roll-off is slightly less than the above figures, because the AIC has less than a $100 \%$ duty cycle hold interval.

## correction filter

To compensate for the $(\sin x) / x$ roll-off of the AIC, a first-order correction filter shown below, is recommended.


The difference equation for this correction filter is:

$$
y i+1=p 2(1-p 1)\left(u_{i+1}\right)+p 1 y i
$$

where the constant $p 1$ determines the pole locations.
The resulting squared magnitude transfer function is:

$$
|H(f)|^{2}=\frac{p 2^{2}(1-p 1)^{2}}{1-2 p 1 \cos \left(2 \pi f / f_{s}\right)+p 1^{2}}
$$

## TLC32040C, TLC32040I, TLC32041C, TLC32041I <br> ANALOG INTERFACE CIRCUITS

SLAS014E - SEPTEMBER 1987 - REVISED MAY 1995
correction results
Table 4 below shows the optimum $p$ values and the corresponding correction results for $8000-\mathrm{Hz}$ and $9600-\mathrm{Hz}$ sampling rates.

Table 4. Correction Results

| $\mathbf{f ( H z )}$ | ERROR (dB) <br> $\mathbf{f}_{\mathbf{S}}=8000 \mathrm{~Hz}$ <br> $\mathbf{p 1}=-\mathbf{0 . 1 4 8 1 3}$ <br> $\mathbf{p 2}=0.9888$ | ERROR (dB) <br> $\mathbf{f}_{\mathbf{s}}=9600 \mathrm{~Hz}$ <br> $\mathbf{p 1}=-0.1307$ <br> $\mathbf{p 2}=0.9951$ |
| :---: | :---: | :---: |
| 300 | -0.099 | -0.043 |
| 600 | -0.089 | -0.043 |
| 900 | -0.054 | 0 |
| 1200 | -0.002 | 0 |
| 1500 | 0.041 | 0 |
| 1800 | 0.079 | 0.043 |
| 2100 | 0.100 | 0.043 |
| 2400 | 0.091 | 0.043 |
| 2700 | -0.043 | 0 |
| 3000 | -0.102 | -0.043 |

## TMS320 software requirements

The digital correction filter equation can be written in state variable form as follows:

$$
Y=k 1 \times Y+k 2 \times U
$$

where

$$
\mathrm{k} 1=\mathrm{p} 1
$$

$\mathrm{k} 2=(1-\mathrm{p} 1) \times \mathrm{p} 2$
$Y=$ filter state
$\mathrm{U}=$ next $\mathrm{I} / \mathrm{O}$ sample
The coefficients $k 1$ and $k 2$ must be represented as 16 -bit integers. The SACH instruction (with the proper shift) will yield the correct result. With the assumption that the TMS320 processor page pointer and memory configuration are properly initialized, the equation can be executed in seven instructions or seven cycles with the following program:

```
ZAC
LT K2
MPY U
LTA K1
MPY Y
APAC
SACH (dma), (shift)
```


## TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS

## absolute maximum ratings over operating free-air temperature (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ ( see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to 15 V |  |  |
| :---: | :---: | :---: |
| Supply voltage range, $\mathrm{V}_{\text {DD }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - 0.3 . 3 V to 15 V |  |  |
| Output voltage range, $\mathrm{V}_{\mathrm{O}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - 0.3 V V to |  |  |
| Input voltage range, $\mathrm{V}_{\mathrm{l}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - 0.3 V V to 15 V |  |  |
| Digital ground voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . - 0.3 V to 15 V |  |  |
|  |  |  |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  |  |
| Case temperature for 10 seconds: FN package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $260^{\circ} \mathrm{C}$ |  |  |
| Lead temperature 1,6 mm (1/16 inch) from | case for 10 seconds: N p | $260^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: Voltage values for maximum ratings are with respect to $\mathrm{V}_{\mathrm{CC}}$ -
recommended operating conditions


NOTES: 2. Voltages at analog inputs and outputs, REF, $\mathrm{V}_{\mathrm{CC}}^{+}+$, and $\mathrm{V}_{\mathrm{CC}}$-, are with respect to ANLG GND. Voltages at digital inputs and outputs and $V_{D D}$ are with respect to DGTL GND.
3. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic voltage levels and temperature only.
4. The bandpass low-pass switched-capacitor filter response specifications apply only when the switched-capacitor clock frequency is 288 kHz . For switched-capacitor filter clocks at frequencies other than 288 kHz , the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 288 kHz .
5. This range applies when $(\mathbb{I N +}-\mathbb{N}-)$ or ( $A \cup X I N+-A U X I N-)$ equals $\pm 6 \mathrm{~V}$.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}{ }_{+}=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)
total device, MSTR CLK frequency $=5.184 \mathrm{MHz}$, outputs not loaded

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OH | High-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \quad \mathrm{OH}=-300 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| $1 \mathrm{CC}+$ Supply current from $\mathrm{V}_{\mathrm{CC}}+$ |  | TLC3204_C |  |  |  | 35 | mA |
|  |  | TLC3204_1 |  |  |  | 40 |  |
| ICC- Supply current from V CC - |  | TLC3204_C |  |  |  | -35 | mA |
|  |  | TLC3204_I |  |  |  | -40 |  |
| IDD | Supply current from VDD |  | $\mathrm{f}^{\text {MSTR CLK }}=5.184 \mathrm{MHz}$ |  |  | 7 | mA |
| Vref | Internal reference output voltage |  |  | 3 |  | 3.3 | V |
| $\propto$ Vref | Temperature coefficient of internal reference voltage |  | - |  | 200 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| $r_{0}$ | Output resistance at REF |  |  |  | 100 |  | $\mathrm{k} \Omega$ |

## receive amplifier input

|  | PARAMETER | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | A/D converter offset error (filters bypassed) |  | 25 | 65 | mV |
|  | A/D converter offset error (filters in) |  | 25 | 65 | mV |
| CMRR | Common-mode rejection ratio at $\operatorname{IN}+$, $\operatorname{IN}-$, or $\operatorname{AUX} \operatorname{IN}+$, AUX IN- | See Note 6 | 55 |  | dB |
| $r$ | Input resistance at $\mathrm{IN}+$, $\mathrm{IN}-$, or $\mathrm{A} \cup \mathrm{X} \operatorname{IN}+, \mathrm{AUX} \mathrm{IN-}$, |  | 100 |  | $\mathrm{k} \Omega$ |

## transmit filter output

| PARAMETER |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOO | Output offset voltage at OUT +, OUT-, (single-ended relative to ANLG GND) |  |  | 15 | 75 | mV |
| VOM | Maximum peak output voltage swing across $\mathrm{R}_{\mathrm{L}}$ at OUT + or OUT-, (single ended) | $R_{L} \geq 300 \Omega, \quad$ Offset voltage $=0$ | $\pm 3$ |  |  | V |
| VOM | Maximum peak output voltage swing between $\mathrm{R}_{\mathrm{L}}$ at OUT + and OUT-, (differential output) | $R_{L} \geq 600 \Omega$ | $\pm 6$ |  |  | V |

system distortion specifications, SCF clock frequency $=\mathbf{2 8 8} \mathbf{~ k H z}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | $\frac{\text { UNIT }}{d B}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Attenuation of second harmonic of $A / D$ input signal | Single ended | $V_{1}=-0.5 \mathrm{~dB}$ to -24 dB referred to $\mathrm{V}_{\text {ref }}$, See Note 7 |  | 70 |  |  |
|  | Differential |  | 62 | 70 |  |  |
| Attenuation of third and higher harmonics of $A / D$ input signal | Single ended | $\mathrm{V}_{\mathrm{l}}=-0.5 \mathrm{~dB}$ to -24 dB referred to $\mathrm{V}_{\text {ref }}$, See Note 7 |  | 65 |  | dB |
|  | Differential |  | 57 | 65 |  |  |
| Attenuation of second harmonic of D/A input signal | Single ended | $V_{I}=-0 \mathrm{~dB}$ to -24 dB referred to $\mathrm{V}_{\text {ref }}$, See Note 7 |  | 70 |  | dB |
|  | Differential |  | 62 | 70 |  |  |
| Attenuation of third and higher harmonics of D/A input signal | Single ended. | $V_{I}=-0 \mathrm{~dB}$ to -24 dB referred to $\mathrm{V}_{\text {ref }}$, See Note 7 |  | 65 |  | dB |
|  | Differential |  | 57 | 65 |  |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 6. The test condition is a $0-\mathrm{dB} \cdot \mathrm{n}, 1-\mathrm{kHz}$ input signal with an $8-\mathrm{kHz}$ conversion rate.
7. The test condition $\mathrm{V}_{1}$ is a $1-\mathrm{kHz}$ input signal with an $8-\mathrm{kHz}$ conversion rate ( 0 dB relative to $\mathrm{V}_{\text {ref }}$ ). The load impedance for the DAC is $600 \Omega$.

## TLC32040C, TLC32040I, TLC32041C, TLC32041I ANALOG INTERFACE CIRCUITS

SLAS014E - SEPTEMBER 1987 - REVISED MAY 1995

## A/D channel signal-to-distortion ratio

| PARAMETER | TEST CONDITIONS (see Note 7) | $A_{V}=1 \dagger$ |  | $A_{V}=2 \dagger$ |  | $\mathrm{A}_{\mathrm{V}}=4 \dagger$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| A/D channel signal-to-distortion ratio | $\mathrm{V}_{1}=-6 \mathrm{~dB}$ to -0.1 dB | 58 |  | $>58$ § |  | $>58$ § |  | dB |
|  | $\mathrm{V}_{1}=-12 \mathrm{~dB}$ to -6 dB | 58 |  | 58 |  | $>58$ § |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=-18 \mathrm{~dB}$ to -12 dB | 56 |  | 58 |  | 58 |  |  |
|  | $\mathrm{V}_{1}=-24 \mathrm{~dB}$ to -18 dB | 50 |  | 56 |  | 58 |  |  |
|  | $\mathrm{V}_{1}=-30 \mathrm{~dB}$ to -24 dB | 44 |  | 50 |  | 56 |  |  |
|  | $\mathrm{V}_{1}=-36 \mathrm{~dB}$ to -30 dB | 38 |  | 44 |  | 50 |  |  |
|  | $\mathrm{V}_{1}=-42 \mathrm{~dB}$ to -36 dB | 32 |  | 38 |  | 44 |  |  |
|  | $\mathrm{V}_{1}=-48 \mathrm{~dB}$ to -42 dB | 26 |  | 32 |  | 38 |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=-54 \mathrm{~dB}$ to -48 dB | 20 |  | 26 |  | 32 |  |  |

D/A channel signal-to-distortion ratio

| PARAMETER | TEST CONDITIONS (see Note 7) | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: |
| D/A channel signal-to-distortion ratio | $\mathrm{V}_{1}=-6 \mathrm{~dB}$ to 0 dB | 58 | dB |
|  | $\mathrm{V}_{1}=-12 \mathrm{~dB}$ to -6 dB | 58 |  |
|  | $\mathrm{V}_{1}=-18 \mathrm{~dB}$ to -12 dB | 56 |  |
|  | $V_{1}=-24 \mathrm{~dB}$ to -18 dB | 50 |  |
|  | $\mathrm{V}_{1}=-30 \mathrm{~dB}$ to -24 dB | 44 |  |
|  | $V_{1}=-36 \mathrm{~dB}$ to -30 dB | 38 |  |
|  | $V_{1}=-42 \mathrm{~dB}$ to -36 dB | 32 |  |
|  | $\mathrm{V}_{1}=-48 \mathrm{~dB}$ to -42 dB | 26 |  |
|  | $\mathrm{V}_{1}=-54 \mathrm{~dB}$ to -48 dB | 20 |  |

gain and dynamic range

| PARAMETER | TEST CONDITIONS | MIN TYP $\ddagger$ MAX | UNIT |
| :---: | :---: | :---: | :---: |
| Absolute transmit gain tracking error while transmitting into $600 \Omega$ | -48-dB to 0-dB signal range, See Note 8 | $\pm 0.05 \pm 0.15$ | dB |
| Absolute receive gain tracking error | $-48-\mathrm{dB}$ to $0-\mathrm{dB}$ signal range, See Note 8 | $\pm 0.05 \pm 0.15$ | dB |
| Absolute gain of the A/D channel | Signal input is a $-0.5-\mathrm{dB}$, <br> $1-\mathrm{kHz}$ sinewave | 0.2 | dB |
| Absolute gain of the D/A channel | Signal input is a $0-\mathrm{dB}$, <br> $1-\mathrm{kHz}$ sinewave | -0.3 | dB |

power supply rejection and crosstalk attenuation

| PARAMETER |  | TEST CONDITIONS | MIN TYP $\ddagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, receive channel | $\mathrm{f}=0$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at DR (ADC output) | 30 |  | dB |
|  | $f=30 \mathrm{kHz}$ to 50 kHz |  | 45 |  |  |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, transmit channel (single ended) | $f=0$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at OUT+ | 30 |  | dB |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  | 45 |  |  |
| Crosswalk attenuation, transmit-to-receive (single ended) |  |  | 80 |  | dB |

$\dagger A_{V}$ is the programmable gain of the input amplifier.
$\ddagger$ All typical values are at $T_{A}=25^{\circ} \mathrm{C}$.
$\S$ A value $>58$ is overrange and signal clipping occurs.
NOTES: 7. The test condition $\mathrm{V}_{\text {in }}$ is a $1-\mathrm{kHz}$ input signal with an $8-\mathrm{kHz}$ conversion rate ( 0 dB relative to $\mathrm{V}_{\text {ref }}$ ). The load impedance for the DAC is $600 \Omega$.
8. Gain tracking is relative to the absolute gain at 1 kHz and $0 \mathrm{~dB}\left(0 \mathrm{~dB}\right.$ relative to $\left.\mathrm{V}_{\text {ref }}\right)$.
delay distortion, SCF clock frequency $=\mathbf{2 8 8} \mathbf{~ k H z} \pm \mathbf{2 \%}$, input ( $\mathrm{IN}+-\mathrm{IN}-$ ) is $\pm 3-\mathrm{V}$ sinewave
Refer to filter response graphs for delay distortion specifications.
TLC32040 and TLC32041 bandpass filter transfer function (see curves),
SCF clock frequency $=\mathbf{2 8 8} \mathrm{kHz}, \pm 2 \%$, input ( $\mathrm{IN}+-\mathrm{IN}-$ ) is a $\pm 3-\mathrm{V}$ sinewave (see Note 9 )

| PARAMETER | TEST CONDITIONS | FREQUENCY RANGE | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Filter gain, (see Note 10) | Input signal reference is 0 dB | $f=100 \mathrm{~Hz}$ | -42 | dB |
|  |  | $\mathrm{f}=170 \mathrm{~Hz}$ | -25 |  |
|  |  | $300 \mathrm{~Hz} \leq f \leq 3.4 \mathrm{kHz}$ | -0.5 0.5 |  |
|  |  | $\mathrm{f}=4 \mathrm{kHz}$ | -16 |  |
|  |  | $\mathrm{f} \geq 4.6 \mathrm{kHz}$ | -58 |  |

low-pass filter transfer function, SCF clock frequency $=\mathbf{2 8 8} \mathbf{~ k H z} \pm \mathbf{2 \%}$ (see Note 9)

| PARAMETER | TEST CONDITIONS | FREQUENCY RANGE | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Filter gain, (see Note 10) | Output signal reference is 0 dB | $\mathrm{f} \leq 3.4 \mathrm{kHz}$ | -0.5 0.5 | dB |
|  |  | $\mathrm{f}=3.6 \mathrm{kHz}$ | -4 |  |
|  |  | $\mathrm{f}=4 \mathrm{kHz}$ | -30 |  |
|  |  | $\mathrm{f} \geq 4.4 \mathrm{kHz}$ | -58 |  |

serial port

| PARAMETER | TEST CONDITIONS | MIN TYP† MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ High-level output voltage | $\mathrm{I}^{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | 2.4 | V |
| $\mathrm{V}_{\mathrm{OL}}$ Low-level output voltage | $\mathrm{I} \mathrm{OL}=2 \mathrm{~mA}$ | 0.4 | V |
| II Input current |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}} \quad$ Input capacitance |  | 15 | pF |
| $\mathrm{C}_{0} \quad$ Output capacitance |  | 15 | pF |

operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}{ }_{+}=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$
noise (measurement includes low-pass and bandpass switched-capacitor filters)

| PARAMETER |  | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit noise | Single ended | DX input $=00000000000000$, constant input code | 200 |  | $\mu \mathrm{V}$ rms |
|  | Differential |  | 300 | 500 | $\mu \mathrm{V}$ rms |
|  |  |  | 20 |  | dBrncO |
| Receive noise (see Note 11) |  | Inputs grounded, gain =1 | 300 | 475 | $\mu \mathrm{V}$ rms |
|  |  | 20 |  | dBrncO |

$\dagger$ All typical values are at $T_{A}=25^{\circ} \mathrm{C}$.
NOTES: 9. The above filter specifications are for a switched-capacitor filter clock range of $288 \mathrm{kHz} \pm 2 \%$. For switched-capacitor filter clocks at frequencies other than $288 \mathrm{kHz} \pm 2 \%$, the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 288 kHz .
10. The filter gain outside of the passband is measured with respect to the gain at 1 kHz . The filter gain within the passband is measured with respect to the average gain within the passband. The passbands are 300 to 3400 Hz and 0 to 3400 Hz for the bandpass and low-pass filters respectively.
11. The noise is reffered to the input with a buffer gain of one. If the buffer gain is two or four, the noise figure is correspondingly reduced. The noise is computed by statistically evaluating the digital output of the A/D converter.
timing requirements
serial port recommended input signals

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C}}$ (MCLK) | Master clock cycle time | 95 |  | ns |
| tr(MCLK) | Master clock rise time |  | 10 | ns |
| tf(MCLK) | Master clock fall time |  | 10 | ns |
|  | Master clock duty cycle | 42\% | 58\% |  |
|  | $\overline{\text { RESET }}$ pulse duration (see Note 12) | 800 |  | ns |
| $\mathrm{t}_{\text {su( }}(\mathrm{DX})$ | DX setup time before SCLK $\downarrow$ | 20 |  | ns |
| $t_{\text {( }}(\mathrm{DX})$ | DX hold time after SCLK $\downarrow$ | $\mathrm{t}_{\mathrm{C} \text { (SCLK)/4 }}$ |  | ns |

serial port - AIC output signals, $C_{L}=30 \mathrm{pF}$ for SHIFT CLK output, $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ for all other outputs

|  | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {c }}$ (SCLK) Shift clock (SCLK) cycle time | 380 |  |  | ns |
| $\mathrm{t}_{\mathrm{f}}($ SCLK $) \quad$ Shift clock (SCLK) fall time |  | 3 | 8 | ns |
| tr(SCLK) Shift clock (SCLK) rise time |  | 3 | 8 | ns |
| Shift clock (SCLK) duty cycle | 45 |  | 55 | \% |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FL})}$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \downarrow$ |  | 30 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FH})}$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \uparrow$ |  | 35 | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DR}) \quad$ DR valid after SCLK $\uparrow$ |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EL})}$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{EODX}} / \overline{\mathrm{EODR}} \downarrow$ in word mode |  |  | 90 | ns |
|  |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{EODX}) \quad \overline{\text { EODX }}$ fall time |  | 2 | 8 | ns |
| $\mathrm{tf}_{(\text {(EODR) }}$ EODR fall time |  | 2 | 8 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EL})}$ Delay from SCLK $\uparrow$ to $\overline{E O D X} / \overline{\mathrm{EODR}} \downarrow$ in byte mode |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EH})}$ Delay from SCLK $\uparrow$ to $\overline{E O D X} / \overline{\mathrm{EODR}} \uparrow$ in byte mode |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{SL}) \quad$ Delay from MSTR CLK $\uparrow$ to SCLK $\downarrow$ |  | 65 | 170 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{MH}-\mathrm{SH})} \quad$ Delay from MSTR CLK$\uparrow$ to SCLK $\uparrow$ |  | 65 | 170 | ns |

$\dagger$ Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 12: $\overline{R E S E T}$ pulse duration is the amount of time that the reset terminal is held below 0.8 V after the power supplies have reached their recommended values.

## SLAS014E - SEPTEMBER 1987 - REVISED MAY 1995

serial port - AIC output signals

|  |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C} \text { (SCLK) }}$ | Shift clock (SCLK) cycle time |  | 380 |  |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ (SCLK) | Shift clock (SCLK) fall time |  |  |  | 50 | ns |
| tr(SCLK) | Shift clock (SCLK) rise time |  |  |  | 50 | ns |
|  | Shift clock (SCLK) duty cycle |  | 45 |  | 55 | \% |
| td(CH-FL) | Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} \downarrow$ | $C_{L}=50 \mathrm{pF}$ |  |  | 52 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FH})}$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} \uparrow$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 52 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DR})$ | DR valid after SCLK $\uparrow$ |  |  |  | 90 | ns |
| $\mathrm{t}_{\text {d}}(\mathrm{CH}-\mathrm{EL})$ | Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \overline{\text { EODR }} \downarrow$ in word mode |  |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EH})}$ | Delay from SCLK $\uparrow$ to EODX/EODR $\uparrow$ in word mode |  |  |  | 90 | ns |
| $\mathrm{tf}_{\text {( }}$ (EODX) | $\overline{\text { EODX }}$ fall time |  |  |  | 15 | ns |
| $\mathrm{tf}_{\text {(EODR) }}$ | EODR fall time |  |  |  | 15 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EL})$ | Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \overline{\text { EODR }} \downarrow$ in byte mode |  |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EH})$ | Delay from SCLK $\uparrow$ to $\overline{E O D X} / \overline{\text { EODR } \uparrow \text { in byte mode }}$ |  |  |  | 100 | ns |
| $\mathrm{t}_{\text {d}(\text { (MH-SL) }}$ | Delay from MSTR CLK $\uparrow$ to SCLK $\downarrow$ |  |  | 65 |  | ns |
| $\mathrm{td}_{\mathrm{d}}(\mathrm{MH}-\mathrm{SH})$ | Delay from MSTR CLK $\uparrow$ to SCL.K $\uparrow$ |  |  | 65 |  | ns |

$\dagger$ Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## PARAMETER MEASUREMENT INFORMATION


(a) BYTE-MODE TIMING

(b) WORD-MODE TIMING

(c) SHIFT-CLOCK TIMING

Figure 4. Serial Port Timing

## PARAMETER MEASUREMENT INFORMATION


(a) IN INSTRUCTION TIMING

(b) OUT INSTRUCTION TIMING

Figure 5. TMS32010-TLC32040/TLC32041 Interface Timing

## TYPICAL CHARACTERISTICS



NOTES: A. Maximum relative delay ( 0 Hz to 600 Hz ) $=125 \mu \mathrm{~s}$
B. Maximum relative delay $(600 \mathrm{~Hz}$ to 3000 Hz$)= \pm 50 \mu \mathrm{~s}$
C. Absolute delay $(600 \mathrm{~Hz}$ to 3000 Hz$)=700 \mu \mathrm{~s}$
D. Test conditions are $V_{C C+}, V_{C C-}$, and $V_{D D}$ within recommended operating conditions, SCF clock $f=288 \mathrm{kHz} \pm 2 \%$ input $= \pm 3-V$ sinewave, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

Figure 6

TYPICAL CHARACTERISTICS


NOTES: A. Maximum relative delay $(200 \mathrm{~Hz}$ to 600 Hz$)=3350 \mu \mathrm{~s}$
B. Maximum relative delay $(600 \mathrm{~Hz}$ to 3000 Hz$)= \pm 50 \mu \mathrm{~s}$
C. Absolute delay $(600 \mathrm{~Hz}$ to 3000 Hz$)=1230 \mu \mathrm{~s}$
D. Test conditions are $V_{C C}+V_{C C-}$, and $V_{D D}$ within recommended operating conditions, SCF clock $f=288 \mathrm{kHz} \pm 2 \%$, input $= \pm 3-\mathrm{V}$ sinewave, and $T_{A}=25^{\circ} \mathrm{C}$.

Figure 7

TYPICAL CHARACTERISTICS


NOTE: Test conditions are $\mathrm{V}_{\mathrm{CC}}+\mathrm{V}_{\mathrm{CC}}-, \mathrm{V}_{\mathrm{DD}}$ and within recommended operating conditions set clock $\mathrm{f}=288 \mathrm{kHz} \pm 2 \%$, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## TYPICAL CHARACTERISTICS

## ATTENUATION OF SECOND HARMONIC OF A/D INPUT vs

INPUT SIGNAL


Figure 12

ATTENUATION OF SECOND HARMONIC OF D/A INPUT vs
INPUT SIGNAL


Figure 14

ATTENUATION OF THIRD HARMONIC OF A/D INPUT VS INPUT SIGNAL


Figure 13

ATTENUATION OF THIRD HARMONIC OF D/A INPUT vs INPUT SIGNAL


Figure 15

NOTE: Test conditions are $\mathrm{V}_{\mathrm{CC}}+, \mathrm{V}_{\mathrm{CC}-}$, and $\mathrm{V}_{\mathrm{DD}}$ within recommended operating conditions set clock $\mathrm{f}=288 \mathrm{kHz} \pm 2 \%$, and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## TLC32040C, TLC32040I, TLC32041C, TLC32041I <br> ANALOG INTERFACE CIRCUITS

SLASO14E - SEPTEMBER 1987 - REVISED MAY 1995
APPLICATION INFORMATION


Figure 16. TMS32010-TLC32040/TLC32041 Interface Circuit

## APPLICATION INFORMATION


$\dagger$ Thomson Semiconductors
Figure 17. AIC Interface to the TMS32020/C25 Showing Decoupling Capacitors and Schottky Diode $\dagger$


For: $V_{C C}=12 \mathrm{~V}, \mathrm{R}=7200 \Omega$
$V_{C C}=10 \mathrm{~V}, \mathrm{R}=5600 \Omega$
$V_{C C}=5 \mathrm{~V}, \mathrm{R}=1600 \Omega$
Figure 18. External Reference Circuit For TLC32045

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

SLAS017F - MARCH 1988 - REVISED MAY 1995

- 14-Bit Dynamic Range ADC and DAC
- 2's Complement Format
- Variable ADC and DAC Sampling Rate Up to 19,200 Samples per Second
- Switched-Capacitor Antialiasing Input Filter and Output-Reconstruction Filter
- Serial Port for Direct Interface to TMS(SMJ)320C17, TMS(SMJ)32020, TMS(SMJ)320C25, and TMS320C30 Digital Signal Processors
- Synchronous or Asynchronous ADC and DAC Conversion Rates With Programmable Incremental ADC and DAC Conversion Timing Adjustments
- Serial Port Interface to SN74(54)299 Serial-to-Parallel Shift Register for Parallel Interface to TMS(SMJ)32010, TMS(SMJ)320C15, or Other Digital Processors
- Internal Reference for Normal Operation and External Purposes, or Can Be Overridden by External Reference
- CMOS Technology


## description

The TLC32044 and TLC32045 are complete analog-to-digital and digital-to-analog input and output systems on single monolithic CMOS chips. The TLC32044 and TLC32045 integrate a bandpass switched-capacitor antialiasing input filter, a 14-bit-resolution A/D converter, four microprocessor-compatible serial port modes, a 14-bit-resolution D/A converter, and a low-pass switched-capacitor output-reconstruction filter. The devices offer numerous combinations of master clock input frequencies and conversion/ sampling rates, which can be changed via digital processor control.


NU - Nonusable; no external connection should be made to these terminals (see Table 2).

AVAILABLE OPTIONS

| $\mathbf{T A}_{\mathbf{A}}$ | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | PLASTIC CHIP <br> CARRIER <br> (FN) | PLASTIC DIP <br> (N) | CERAMIC DIP <br> (J) | CHIP CARRIER <br> (FK) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC32044CFN | TLC32044CN |  |  |
|  | TLC32045CFN | TLC32045CN |  |  |
| $-20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC32044EFN |  |  |  |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  | TLC32044IN |  |  |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  | TLC32045IN |  |  |

## description (continued)

Typical applications for the TLC32044 and TLC32045 include speech encryption for digital transmission, speech recognition/ storage systems, speech synthesis, modems (7.2-, 8-, 9.6-, 14.4-, and 19.2-kHz sampling rate), analog interface for digital signal processors (DSPs), industrial process control, biomedical instrumentation, acoustical signal processing, spectral analysis, data acquisition, and instrumentation recorders. Four serial modes, which allow direct interface to the TMS(SMJ)320C17, TMS(SMJ)32020, TMS(SMJ)320C25, and TMS(SMJ)320C30 digital signal processors, are provided. Also, when the transmit and receive sections of the analog interface circuit (AIC) are operating synchronously, it will interface to two SN74(54)299 serial-to-parallel shift registers. These serial-to-parallel shift registers can then interface in parallel to the TMS(SMJ)32010, TMS(SMJ)320C15, and other digital signal processors, or external FIFO circuitry. Output data pulses are emitted to inform the processor that data transmission is complete or to allow the DSP to differentiate between two transmitted bytes. A flexible control scheme is provided so that the functions of the TLC32044 or TLC32045 can be selected and adjusted coincidentally with signal processing via software control.

The antialiasing input filter comprises eighth-order and fourth-order CC-type (Chebyshev/elliptic transitional) low-pass and high-pass filters, respectively. The input filter is implemented in switched-capacitor technology and is preceded by a continuous time filter to eliminate any possibility of aliasing caused by sampled data filtering. When only low-pass filtering is desired, the high-pass filter can be switched out of the signal path. A selectable, auxiliary, differential analog input is provided for applications where more than one analog input is required.

The $A / D$ and $D / A$ architectures ensure no missing codes and monotonic operation. An internal voltage reference is provided to ease the design task and to provide complete control over the performance of the TLC32044 or TLC32045. The internal voltage reference is brought out to a terminal and is available to the designer. Separate analog and digital voltage supplies and grounds are provided to minimize noise and ensure a wide dynamic range. Also, the analog circuit path contains only differential circuitry to keep noise to an absolute minimum. The only exception is the DAC sample and hold, which utilizes pseudo-differential circuitry.

The output-reconstruction filter is an eighth-order CC-type (Chebyshev/elliptic transitional low-pass filter) followed by a second-order $(\sin x) / x$ correction filter and is implemented in switched-capacitor technology. This filter is followed by a continuous-time filter to eliminate images of the digitally encoded signal. The on-board $(\sin x) / x$ correction filter can be switched out of the signal path using digital signal processor control, if desired.

The TLC32044C and TLC32045C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC32044E is characterized for operation from $-20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC32044I and TLC32045I are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC32044M is characterized for operation from $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
functional block diagram


Terminal Functions

| TERM NAME | NO. | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ANLG GND | 17,18 |  | Analog ground return for all internal analog circuits. Not internally connected to DGTL GND. |
| AUX IN + | 24 | 1 | Noninverting auxiliary analog input stage. AUX IN + can be switched into the bandpass filter and A/D converter path via software control. If the appropriate bit in the control register is a 1, the auxiliary inputs will replace the $I N+$ and $I N$ - inputs. If the bit is a 0 , the $I N+$ and $I N$ - inputs will be used (see the AIC DX data word format section). |
| AUX IN- | 23 | 1 | Inverting auxiliary analog input (see the above AUX IN + description). |
| DGTL GND | 9 |  | Digital ground for all internal logic circuits. Not internally connected to ANLG GND. |
| DR | 5 | 0 | Data receive. DR is used to transmit the ADC output bits from the AIC to the TMS320 (SMJ320) serial port. This transmission of bits from the AIC to the TMS320 (SMJ320) serial port is synchronized with the SHIFT CLK signal. |
| DX | 12 | I | Data transmit. DX is used to receive the DAC input bits and timing and control information from the TMS320 (SMJ320). This serial transmission from the TMS320 (SMJ320) serial port to the AIC is synchronized with the SHIFT CLK signal. |
| $\overline{\text { EODR }}$ | 3 | 0 | End of data receive. (See the WORD/BYTE description and Serial Port Timing diagram.) During the word-mode timing, $\overline{E O D R}$ is a low-going pulse that occurs immediately after the 16 bits of A/D information have been transmitted from the AIC to the TMS320 (SMJ320) serial port. EODR can be used to interrupt a microprocessor upon completion of serial communications. Also, $\overline{\text { EODR }}$ can be used to strobe and enable external serial-to-parallel shift registers, latches, or external FIFO RAM, and to facilitate parallel data bus communications between the AIC and the serial-to-parallel shift registers. During the byte-mode timing, $\overline{\text { EODR }}$ goes low after the first byte has been transmitted from the AIC to the TMS320 (SMJ320) serial port and is kept low until the second byte has been transmitted. The DSP can use this low-going signal to differentiate between the two bytes as to which is first and which is second. $\overline{\text { EODR }}$ does not occur after secondary communication. |

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

SLAS017F - MARCH 1988 - REVISED MAY 1995
Terminal Functions (continued)

| TERN NAME |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| EODX | 11 | 0 | End of data transmit. (See the WORD/BYTE description and Serial Port Timing diagram.) During the word-mode timing, $\bar{E} O D X$ is a low-going pulse that occurs immediately after the 16 bits of D/A converter and control or register information have been transmitted from the TMS320 (SMJ320) serial port to the AIC. EODX can be used to interrupt a microprocessor upon the completion of serial communications. Also, EODX can be used to strobe and enable external serial-to-parallel shift registers, latches, or an external FIFO RAM, and to facilitate parallel data-bus communications between the AIC and the serial-to-parallel shift registers. During the byte-mode timing, EODX goes low after the first byte has been transmitted from the TMS320 (SMJ320) serial port to the AIC and is kept low until the second byte has been transmitted. The DSP can use this low-going signal to differentiate between the two bytes as to which is first and which is second. |
| $\overline{\mathrm{FSR}}$ | 4 | 0 | Frame sync receive. In the serial transmission modes, which are described in the WORD/BYTE description, $\overline{F S R}$ is held low during bit transmission. When $\overline{F S R}$ goes low, the TMS320 (SMJ320) serial port begins receiving bits from the AIC via DR of the AIC. The most significant DR bit is present on DR before $\overline{F S R}$ goes low. (See Serial Port Timing and Internal Timing Configuration diagrams.) FSR does not occur after secondary communications. |
| $\overline{\mathrm{FSX}}$ | 14 | 0 | Frame sync transmit. When FSX goes low, the TMS320 (SMJ320) serial port begins transmitting bits to the AIC via DX of the AIC. In all serial transmission modes, which are described in the WORD/BYTE description, $\overline{F S X}$ is held low during bit transmission (see Serial Port Timing and Internal Timing Configuration diagrams). |
| IN+ | 26 | I | Noninverting input to analog input amplifier stage |
| IN- | 25 | 1 | Inverting input to analog input amplifier stage |
| MSTR CLK | 6 | I | Master clock. MSTR CLK is used to derive all the key logic signals of the AIC, such as the shift clock, the switched-capacitor filter clocks, and the A/D and D/A timing signals. The Internal Timing Configuration diagram shows how these key signals are derived. The frequencies of these key signals are synchronous submultiples of the master clock frequency to eliminate unwanted aliasing when the sampled analog signals are transferred between the switched-capacitor filters and the A/D and D/A converters (see the Internal Timing Configuration diagram). |
| OUT+ | 22 | 0 | Noninverting output of analog output power amplifier. OUT+ can drive transformer hybrids or high-impedance loads directly in either a differential or a single-ended configuration. |
| OUT- | 21 | 0 | Inverting output of analog output power amplifier. OUT- is functionally identical with and complementary to OUT + |
| REF | 8 | 1/O | Internal voltage reference. An internal reference voltage is brought out on REF. An external voltage reference can also be applied to REF. |
| RESET | 2 | 1 | Reset function. $\overline{\text { RESET }}$ is provided to initialize the TA, TA', TB, RA, RA', RB, and control registers. A reset initiates serial communications between the AIC and DSP. A reset initializes all AIC registers including the control register. After a negative-going pulse on RESET, the AIC registers are initialized to provide an 8-khz data conversion rate for a $5.184-\mathrm{MHz}$ master clock input signal. The conversion rate adjust registers, TA' and RA', are reset to 1 . The control register bits are reset as follows (see AIC DX data word format section): $d 9=1, d 7=1, d 6=1, d 5=1, d 4=0, d 3=0, d 2=1$ <br> This initialization allows normal serial-port communication to occur between the AIC and DSP. |
| SHIFT CLK | 10 | 0 | Shift clock. SHIFT CLK is obtained by dividing the master clock signal frequency by four. SHIFT CLK is used to clock the serial data transfers of the AIC, described in the WORD/BYTE description below (see the Serial Port Timing and Internal Timing Configuration diagrams). |
| VDD | 7 |  | Digital supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\mathrm{CC}}+$ | 20 |  | Positive analog supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\mathrm{CC}}$ - | 19 |  | Negative analog supply voltage, $-5 \mathrm{~V} \pm 5 \%$ |

## Terminal Functions (continued)

| TERMIN NAME |  | 1/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| WORD/BYTE | 13 | 1 | Used in conjunction with a bit in the control register, WORD/ $\overline{\text { BYTE }}$ is used to establish one of four serial modes. These four serial modes are described below. <br> AIC transmit and receive sections are operated asynchronously. <br> The following description applies when the AIC is configured to have asynchronous transmit and receive sections. If the appropriate data bit in the control register is a 0 (see the AIC DX data word format section), the transmit and receive sections are asynchronous. <br> L Serial port directly interfaces with the serial port of the DSP and communicates in two 8 -bit bytes. The operation sequence is as follows (see Serial Port Timing diagrams). <br> 1. $\overline{F S X}$ or FSR is brought low. <br> 2. One 8-bit byte is transmitted or one 8 -bit byte is received. <br> 3. EODX or EODR is brought low. <br> 4. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ emits a positive frame-sync pulse that is four shift clock cycles wide. <br> 5. One 8 -bit byte is transmitted or one 8 -bit byte is received. <br> 6. EODX or EODR is brought high. <br> 7. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ is brought high. <br> H Serial port directly interfaces with the serial ports of the TMS(SMJ)32020, TMS(SMJ)320C25, or TMS(SMJ)320C30, and communicates in one 16-bit word. The operation sequence is as follows (see Serial Port Timing diagrams): <br> 1. $\overline{F S X}$ or $\overline{F S R}$ is brought low. <br> 2. One 16 -bit word is transmitted or one 16 -bit word is received. <br> 3. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ is brought high. <br> 4. $\overline{\text { EODX }}$ or EODR emits a low-going pulse. <br> AIC transmit and receive sections are operated synchronously. <br> If the appropriate data bit in the control register is 1 , the transmit and receive sections are configured to be synchronous. In this case, the bandpass switched-capacitor filter and the A/D conversion timing are derived from the TX counter A, TX counter B, and TA, TA', and TB registers, rather than the RX counter A, RX counter $B$, and RA, RA', and RB registers. In this case, the AIC FSX and FSR timing are identical during primary data communication; however, $\overline{\mathrm{FSR}}$ is not asserted during secondary data communication since there is no new A/D conversion result. The synchronous operation sequences are as follows (see Serial Port Timing diagrams). | diagrams).

L Serial port directly interfaces with the serial port of the DSP and communicates in two 8-bit bytes. The operation sequence is as follows (see Serial Port Timing diagrams):

1. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought low.
2. One 8-bit byte is transmitted and one 8-bit byte is received.
3. $\overline{E O D X}$ and $\overline{E O D R}$ are brought low.
4. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ emit positive frame-sync pulses that are four shift clock cycles wide.
5. One 8 -bit byte is transmitted and one 8 -bit byte is received.
6. $\overline{\mathrm{EODX}}$ and $\overline{\mathrm{EODR}}$ are brought high.
7. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought high.

H Serial port directly interfaces with the serial port of the TMS(SJM)32020, TMS(SMJ)320C25, or TMS320C30, and communicates in one 16-bit word. The operation sequence is as follows (see Serial Port Timing diagrams):

1. $\overline{F S X}$ and $\overline{F S R}$ are brought low.
2. One 16 -bit word is transmitted and one 16 -bit word is received.
3. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought high.
4. $\overline{\mathrm{EODX}}$ or $\overline{\mathrm{EODR}}$ emit low-going pulses.

Since the transmit and receive sections of the AIC are now synchronous, the AIC serial port with additional NOR and AND gates interface to two SN74(54)299 serial-to-parallel shift registers. Interfacing the AIC to the SN74(54)299 shift register allows the AIC to interface to an external FIFO RAM and facilitates parallel, data bus communications between the AIC and the digital signal processor. The operation sequence is the same as the above sequence (see Serial Port Timing diagrams).

## PRINCIPLES OF OPERATION

## analog input

Two sets of analog inputs are provided. Normally, the $\operatorname{IN}+$ and $\operatorname{IN}$ - input set is used; however, the auxiliary input set, $A U X I N$ + and $A U X I N-$, can be used if a second input is required. Each input set can be operated in either differential or single-ended modes, since sufficient common-mode range and rejection are provided. The gain for the $\operatorname{IN}+, \operatorname{IN}-$, $\operatorname{AUX} \operatorname{IN}+$, and $\operatorname{AUX} \operatorname{IN}-$ inputs can be programmed to be either 1,2 , or 4 (see Table 2). Either input circuit can be selected via software control. It is important to note that a wide dynamic range is assured by the differential internal analog architecture and by the separate analog and digital voltage supplies and grounds.

## A/D bandpass filter, A/D bandpass filter clocking, and A/D conversion timing

The A/D high-pass filter can be selected or bypassed via software control. The frequency response of this filter is presented in the following pages. This response results when the switched-capacitor filter clock frequency is 288 kHz and the A/D sample rate is 8 kHz . Several possible options can be used to attain a $288-\mathrm{kHz}$ switched-capacitor filter clock. When the filter clock frequency is not 288 kHz , the low-pass filter transfer function is frequency scaled by the ratio of the actual clock frequency to 288 kHz . The ripple bandwidth and $3-\mathrm{dB}$ low-frequency roll-off points of the high-pass section are 150 Hz and 100 Hz , respectively. However, the high-pass section low-frequency roll-off is frequency scaled by the ratio of the $A / D$ sample rate to 8 kHz .
The internal timing configuration and AIC DX data word format sections of this data sheet indicate the many options for attaining a $288-\mathrm{kHz}$ bandpass switched-capacitor filter clock. These sections indicate that the RX counter A can be programmed to give a $288-\mathrm{kHz}$ bandpass switched-capacitor filter clock for several master clock input frequencies.
The A/D conversion rate is then attained by frequency dividing the $288-\mathrm{kHz}$ bandpass switched-capacitor filter clock with the RX counter B. Unwanted aliasing is prevented because the A/D conversion rate is an integral submultiple of the bandpass switched-capacitor filter sampling rate, and the two rates are synchronously locked.

## A/D converter performance specifications

Fundamental performance specifications for the $A / D$ converter circuitry are presented in the $A / D$ converter operating characteristics section of this data sheet. The realization of the A/D converter circuitry with switched-capacitor techniques provides an inherent sample-and-hold.

## analog output

The analog output circuitry is an analog output power amplifier. Both noninverting and inverting amplifier outputs are brought out. This amplifier can drive transformer hybrids or low-impedance loads directly in either a differential or single-ended configuration.

## D/A low-pass filter, D/A low-pass filter clocking, and D/A conversion timing

The frequency response of this filter is presented in the following pages. This response results when the low-pass switched-capacitor filter clock frequency is 288 kHz . Like the A/D filter, the transfer function of this filter is frequency scaled when the clock frequency is not 288 kHz . A continuous-time filter is provided on the output of the $(\sin \mathrm{x}) / \mathrm{x}$ correction filter to eliminate the periodic sample data signal information, which occurs at multiples of the $288-\mathrm{kHz}$ switched-capacitor filter clock. The continuous time filter also greatly attenuates any switched-capacitor clock feedthrough.

# TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I <br> VOICE-BAND ANALOG INTERFACE CIRCUITS 

SLAS017F - MARCH 1988 - REVISED MAY 1995

## PRINCIPLES OF OPERATION

## D/A low-pass filter, D/A low-pass filter clocking, and D/A conversion timing (continued)

The D/A conversion rate is attained by frequency dividing the $288-\mathrm{kHz}$ switched-capacitor filter clock with TX Counter B. Unwanted aliasing is prevented because the D/A conversion rate is an integral submultiple of the switched-capacitor low-pass filter sampling rate, and the two rates are synchronously locked.

## asynchronous versus synchronous operation

If the transmit section of the AIC (low-pass filter and DAC) and receive section (bandpass filter and ADC) are operated asynchronously, the low-pass and bandpass filter clocks are independently generated from the master clock signal. Also, the D/A and A/D conversion rates are independently determined. If the transmit and receive sections are operated synchronously, the low-pass filter clock drives both low-pass and bandpass filters. In synchronous operation, the A/D conversion timing is derived from, and is equal to, the D/A conversion timing (see description of the WORD/BYTE in the Terminal Functions table.)

## D/A converter performance specifications

Fundamental performance specifications for the D/A converter circuitry are presented in the D/A converter operating characteristics section of the data sheet. The D/A converter has a sample-and-hold that is realized with a switched-capacitor ladder.

## system frequency response correction

The $(\sin x) / x$ correction for the D/A converter zero-order sample-and-hold output can be provided by an on-board second-order $(\sin x) / x$ correction filter. This $(\sin x) / x$ correction filter can be inserted into or deleted from the signal path by digital signal processor control. When inserted, the $(\sin x) / x$ correction filter follows the switched-capacitor low-pass filter. When the TB register (see Internal Timing Configuration section) equals 36, the correction results of Figures 11 and 12 can be obtained.
The $(\sin x) / x$ correction can also be accomplished by deleting the on-board second-order correction filter and performing the $(\sin x) / x$ correction in digital signal processor software. The system frequency response can be corrected via DSP software to $\pm 0.1-\mathrm{dB}$ accuracy to a band edge of 3000 Hz for all sampling rates. This correction is accomplished with a first-order digital correction filter, which requires only seven TMS320 (SMJ320) instruction cycles. With a 200-ns instruction cycle, seven instructions represent an overhead factor of only $1.1 \%$ and $1.3 \%$ for sampling rates of 8 and 9.6 kHz , respectively (see the $(\sin x) / x$ correction section for more details).

## serial port

The serial port has four possible modes that are described in detail in the Terminal Functions table. These modes are briefly described below and in the functional description for WORD/BYTE.

- The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the DSP.
- The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS(SMJ)32020, TMS(SMJ)320C25, and the TMS(SMJ)320C30.
- The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the DSP.
- The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS(SMJ)32020, TMS(SMJ)320C25, TMS(SMJ)320C30, or two SN74(54)299 serial-toparallel shift registers, which can then interface in parallel to the TMS(SMJ)32010, TMS(SMJ)320C15, and SMJ320E15 to any other digital signal processor or to external FIFO circuitry.


## PRINCIPLES OF OPERATION

## operation of TLC32044 or TLC32045 with internal voltage reference

The internal reference eliminates the need for an external voltage reference and provides overall circuit cost reduction. Thus, the internal reference eases the design task and provides complete control over device performance. The internal reference is brought out to a terminal and is available to the designer. To keep the amount of noise on the reference.signal to a minimum, an external capacitor can be connected between REF and ANLG GND.

## operation of TLC32044 or TLC32045 with external voltage reference

REF can be driven from an external reference circuit. This external circuit must be capable of supplying $250 \mu \mathrm{~A}$ and must be adequately protected from noise such as crosstalk from the analog input.

## reset

A reset function is provided to initiate serial communications between the AIC and DSP and to allow fast, cost-effective testing during manufacturing. The reset function initializes all AIC registers, including the control register. After a negative-going pulse on $\overline{\text { RESET, the AIC is initialized. This initialization allows normal serial port }}$ communications activity to occur between AIC and DSP (see AIC DX data word format section).

## loopback

This feature allows the user to test the circuit remotely. In loopback, OUT + and OUT- are internally connected to the $\mathrm{IN}+$ and $\mathrm{IN}-$. Thus, the DAC bits (d15 to d2), which are transmitted to DX, can be compared with the ADC bits ( d 15 to d 2 ), which are received from DR. An ideal comparison would be that the bits on DR equal the bits on DX. However, there are some difference in these bits due to the ADC and DAC output offsets. The loopback feature is implemented with digital signal processor control by transmitting the appropriate serial port bit to the control register (see AIC DX data word format section).

INTERNAL TIMING CONFIGURATION

$\dagger$ Split-band filtering can alternatively be performed after the analog input function via software in the TMS(SMJ) 320 .
$\ddagger$ These control bits are described in the AIC DX data word format section.
NOTE: Frequency $1(20.736 \mathrm{MHz}$ ) is used to show how 153.6 kHz (for a commercially available modem split-band filter clock), popular speech and modem sampling signal frequencies, and an internal $288-\mathrm{kHz}$ switched-capacitor filter clock can be derived synchronously and as submultiples of the crystal oscillator frequency. Since these derived frequencies are synchronous submultiples of the crystal frequency, aliasing does not occur as the sampled analog signal passes between the analog converter and switched-capacitor filter stages. Frequency $2(41.472 \mathrm{MHz})$ is used to show that the AIC can work with high-frequency signals, which are used by high-speed digital signal processors.

# TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS 

## SLAS017F - MARCH 1988 - REVISED MAY 1995

## explanation of internal timing configuration

All of the internal timing of the AIC is derived from the high-frequency clock signal that drives the master clock input. The shift clock signal, which strobes the serial port data between the AIC and DSP, is derived by dividing the master clock input signal frequency by four.

Low-pass:

$$
\begin{aligned}
& \text { SCF Clock Frequency (D/A or A/D path) }=\frac{\text { Master Clock Frequency }}{2 \times \text { Contents of Counter } A} \\
& \text { Conversion Frequency }=\frac{\text { SCF Clock Frequency }(D / A \text { or } A / D \text { path })}{\text { Contents of Counter } B}
\end{aligned}
$$

High-pass:

$$
\begin{aligned}
& \text { SCF Clock Frequency }(A / D \text { Path })=A / D \text { Conversion Frequency } \\
& \text { Shift Clock Frequency }=\frac{\text { Master Clock Frequency }}{4}
\end{aligned}
$$

TX counter A and TX counter B, which are driven by the master clock, determine the D/A conversion timing. Similarly, RX counter A and RX counter B determine the A/D conversion timing. In order for the low-pass switched-capacitor filter in the D/A path to meet its transfer function specifications, the frequency of its clock input must be 288 kHz . If the clock frequency is not 288 kHz , the filter transfer function frequencies are frequency-scaled by the ratios of the clock frequency to 288 kHz . Thus, to obtain the specified filter response, the combination of master clock frequency and TX counter A and RX counter A values must yield a $288-\mathrm{kHz}$ switched-capacitor clock signal. This $288-\mathrm{kHz}$ clock signal can then be divided by the TX counter B to establish the D/A conversion timing.
The transfer function of the bandpass switched-capacitor filter in the A/D path is a composite of its high-pass and low-pass section transfer functions. The high-frequency roll-off of the low-pass section meets the bandpass filter transfer function specification when the low-pass section SCF is 288 kHz . Otherwise, the high-frequency roll-off will be frequency-scaled by the ratio of the high-pass section's SCF clock to 288 kHz . The low-frequency roll-off of the high-pass section meets the bandpass filter transfer function specification when the A/D conversion rate is 8 kHz . Otherwise, the low-frequency roll-off of the high-pass section is frequency-scaled by the ratio of the $\mathrm{A} / \mathrm{D}$ conversion rate to 8 kHz .

TX counter A and TX counter $B$ are reloaded every D/A conversion period, while RX counter A and RX counter $B$ are reloaded every $A / D$ conversion period. The $T X$ counter $B$ and $R X$ counter $B$ are loaded with the values in the TB and RB registers, respectively. Via software control, the TX counter A can be loaded with either the TA register, the TA register less the TA' register, or the TA register plus the TA' register. By selecting the TA register less the TA' register option, the upcoming conversion timing occurs earlier by an amount of time that equals TA' times the signal period of the master clock. By selecting the TA register plus the TA' register option, the upcoming conversion timing occurs later by an amount of time that equals TA' times the signal period of the master clock. The D/A conversion timing can be advanced or retarded. An identical ability to alter the A/D conversion timing is provided. In this case, however, the RX counter A can be programmed via software control with the RA register, the RA register less the RA' register, or the RA register plus the RA' register.
The ability to advance or retard conversion timing is particularly useful for modem applications. This feature allows controlled changes in the $A / D$ and $D / A$ conversion timing. This feature can be used to enhance signal-to-noise performance, to perform frequency-tracking functions, and to generate nonstandard modem frequencies.

## explanation of internal timing configuration (continued)

If the transmit and receive sections are configured to be synchronous (see WORD/BYTE description), then both the low-pass and bandpass switched-capacitor filter clocks are derived from TX counter A. Also, both the D/A and $A / D$ conversion timing are derived from the TX counter $A$ and TX counter $B$. When the transmit and receive sections are configured to be synchronous, the RX counter $A, R X$ counter $B$, RA register, RA' register, and RB registers are not used.

## AIC DR or DX word bit pattern



AIC DX data word format section


NOTE: Setting the two least significant bits to 1 in the normal transmission of DAC information (primary communications) to the AIC initiates secondary communications upon completion of the primary communications. Upon completion of the primary communication, FSX remains high for four shift clock cycles and then goes low and initiates the secondary communication. The timing specifications for the primary and secondary communications are identical. In this manner, the secondary communication, if initiated, is interleaved between successive primary communications. This interleaving prevents the secondary communication from interfering with the primary communications and DAC timing, thus preventing the AIC from skipping a DAC output. In the synchronous mode, FSR is not asserted during secondary communications.

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

SLAS017F - MARCH 1988 - REVISED MAY 1995
secondary DX serial communication protocol


## reset function

A reset function is provided to initiate serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After power has been applied to the AIC, a negative-going pulse on RESET initializes the AIC registers to provide an $8-\mathrm{kHz}$ A/D and D/A conversion rate for a 5.184 MHz master clock input signal. The AIC, except the control register, is initialized as follows (see AIC DX data word format section):

| REGISTER | INITIALIZED <br> REGISTER <br> VALUE (HEX) |
| :---: | :---: |
| TA | 9 |
| TA | 1 |
| TB | 24 |
| RA | 9 |
| RA' | 1 |
| RB | 24 |

The control register bits are reset as follows (see AIC DX data word format section):

$$
d 9=1, d 7=1, d 6=1, d 5=1, d 4=0, d 3=0, d 2=1
$$

This initialization allows normal serial port communications to occur between AIC and DSP. If the transmit and receive sections are configured to operate synchronously and the user wishes to program different conversion rates, only the TA, TA', and TB register need to be programmed, since both transmit and receive timing are synchronously derived from these registers (see the terminal functions table and AIC DX word format sections).
The circuit shown in Figure 1 provides a reset on power up when power is applied in the sequence given under power-up sequence. The circuit depends on the power supplies reaching their recommended values a minimum of 800 ns before the capacitor charges to 0.8 V above DGTL GND.


Figure 1. Power-Up Reset

# TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS 

## power-up sequence

To ensure proper operation of the AIC and as a safeguard against latch-up, it is recommended that Schottky diodes with forward voltages less than or equal to 0.4 V be connected from $\mathrm{V}_{\text {CC }}$ - to ANLG GND and from $\mathrm{V}_{\mathrm{CC}}$ to DGTL GND (see Figure 21). In the absence of such diodes, power should be applied in the following sequence: ANLG GND and DGTL GND, $\mathrm{V}_{\mathrm{CC}}$, then $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{DD}}$. Also, no input signal should be applied until after power up.

## AIC responses to improper conditions

The AIC has provisions for responding to improper conditions. These improper conditions and the response of the AIC to these conditions are presented in Table 1 below.

## AIC register constraints

The following constraints are placed on the contents of the AIC registers:

1. TA register must be $\geq 4$ in word mode (WORD/BYTE $=$ high).
2. TA register must be $\geq 5$ in byte mode (WORD/ $\overline{\text { BYTE }}=$ low).
3. TA' register can be either positive, negative, or zero.
4. RA register must be $\geq 4$ in word mode (WORD/BYTE $=$ high).
5. RA register must be $\geq 5$ in byte mode (WORD/BYTE $=$ low).
6. RA' register can be either positive, negative, or zero.
7. (TA register $\pm$ TA' register) must be $>1$.
8. ( $R A$ register $\pm R A^{\prime}$ register) must be $>1$.
9. TB register must be $>1$.

Table 1. AIC Responses to Improper Conditions

| IMPROPER CONDITION | AIC RESPONSE |
| :--- | :--- |
| TA register + TA' register $=0$ or 1 <br> TA register - TA' register $=0$ or 1 | Reprogram TX counter A with TA register value |
| TA register + TA' register $<0$ | MODULO 64 arithmetic is used to ensure that a positive value is loaded into the TX counter A, i.e., TA <br> register + TA' register +40 hex is loaded into TX counter $A$. |
| RA register + RA' register $=0$ or 1 <br> RA register - RA' register $=0$ or 1 | Reprogram RX counter A with RA register value |
| RA register + RA' register $=0$ or 1 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into RX counter A, i.e., RA <br> register + RA' register +40 hex is loaded into RX counter A. |
| TA register $=0$ or 1 <br> RA register $=0$ or 1 | AIC is shut down. |
| TA register $<4$ in word mode <br> TA register $<5$ in byte mode <br> RA register $<4$ in word mode <br> RA register $<5$ in byte mode | The AIC serial port no longer operates. |
| TB register $=0$ or 1 | Reprogram TB register with 24 hex |
| RB register $=0$ or 1 | Reprogram RB register with 24 hex |
| AIC and DSP cannot communicate | Hold last DAC output |

## improper operation due to conversion times being too close together

If the difference between two successive D/A conversion frame syncs is less than $1 / 19.2 \mathrm{kHz}$, the AIC operates improperly. In this situation, the second D/A conversion frame sync occurs too quickly and there is not enough time for the ongoing conversion to be completed. This situation can occur if the $A$ and $B$ registers are improperly programmed or if the $A+A^{\prime}$ register or $A-A^{\prime}$ register result is too small. When incrementally adjusting the conversion period via the $A+A^{\prime}$ register options, the designer should be careful not to violate this requirement (see following diagram).


## asynchronous operation - more than one receive frame sync occurring between two transmit frame syncs

When incrementally adjusting the conversion period via the $A+A^{\prime}$ or $A-A^{\prime}$ register options, a specific protocol is followed. The command to use the incremental conversion period adjust option is sent to the AIC during a $\overline{F S X}$ frame sync. The ongoing conversion period is then adjusted. However, either receive conversion period A or B can be adjusted. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. Therefore, if there is sufficient time between $t_{1}$ and $t_{2}$, the receive conversion period adjustment is performed during receive conversion period $A$. Otherwise, the adjustment is performed during receive conversion period B . The adjustment command only adjusts one transmit conversion period and one receive conversion period. To adjust another pair of transmit and receive conversion periods, another command must be issued during a subsequent $\overline{\mathrm{FSX}}$ frame (see figure below).


Figure 2. Adjusted Transmit and Receive Conversion Periods

## asynchronous operation - more than one transmit frame sync occurring between two receive frame syncs

When incrementally adjusting the conversion period via the A + A' or A - A' register options, a specific protocol is followed. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. The command to use the incremental conversion period adjust options is sent to the AIC during a $\overline{F S X}$ frame sync. The ongoing transmit conversion period is then adjusted. However, three possibilities exist for the receive conversion period adjustment in the diagram as shown in the following figure. If the adjustment command is issued during transmit conversion period A, receive conversion period $A$ is adjusted if there is sufficient time between $t_{1}$ and $t_{2}$. If there is not sufficient time between $t_{1}$ and $t_{2}$, receive conversion period $B$ is adjusted. The receive portion of an adjustment command can be

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

SLAS017F - MARCH 1988 - REVISED MAY 1995
ignored if the adjustment command is sent during a receive conversion period, which is already being or will be adjusted due to a prior adjustment command. For example, if adjustment commands are issued during transmit conversion periods A, B, and C, the first two commands can cause receive conversion periods A and $B$ to be adjusted, while the third receive adjustment command is ignored. The third adjustment command is ignored since it was issued during receive conversion period $B$, which already is adjusted via the transmit conversion period B adjustment command.


Figure 3. Receive and Transmit Conversion Period Adjustments
asynchronous operation - more than one set of primary and secondary DX serial communication occurring between two receive frame sync (see AIC DX data word format section)

The TA, TA', TB, and control register information that is transmitted in the secondary communications is always accepted and is applied during the ongoing transmit conversion period. If there is sufficient time between $t_{1}$ and $t_{2}$, the TA, RA', and RB register information, which is sent during transmit conversion period A, is applied to receive conversion period $A$. Otherwise, this information is applied during receive conversion period $B$. If RA, RA', and RB register information has already been received and is being applied during an ongoing conversion period, any subsequent RA, RA', or RB information that is received during this receive conversion period is disregarded (see Figure 4).


Figure 4. Receive and Transmit Periods for Primary and Secondary Data

# TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS 

## SLAS017F - MARCH 1988 - REVISED MAY 1995

## test modes $\dagger$

The TLC32044 or TLC32045 can be operated in special test modes. These test modes are used by Texas Instruments to facilitate testing of the device during manufacturing. They are not intended to be used in real applications; however, they allow the filters in the $A / D$ and $D / A$ paths to be used without using the $A / D$ and $D / A$ converters.

In normal operation, the nonusable (NU) terminals are left unconnected. These NU terminals are used by the factory to speed up testing of the TLC32044 or TLC32045 analog interface circuits (AIC). When the device is used in normal (non-test mode) operation, the NU terminal (terminal 1) has an internal pulldown to -5 V . Externally connecting 0 V or 5 V to terminal 1 puts the device in test-mode operation. Selecting one of the possible test modes is accomplished by placing a particular voltage on certain terminals. A description of these modes is provided in Table 2 and Figures 5 and 6.

Table 2. List of Test Modes

| TEST TERMINALS | D/A PATH TEST (TERMINAL 1 to 5 V ) | A/D PATH TEST (TERMINAL 1 to 0) |
| :---: | :---: | :---: |
|  | TEST FUNCTION | TEST FUNCTION |
| 5 | The low-pass switched-capacitor filter clock is brought out to DR. This clock signal is normally internal. | The bandpass switched-capacitor filter clock is brought out to DR. This clock signal is normally internal. |
| 11 | No change from normal operation. The $\overline{\text { EODX }}$ signal is brought out to EODX. | The pulse that initiates the A/D conversion is brought out here. This signal is normally internal. |
| 3 | The pulse that initiates the D/A conversion is brought out here. | No change from normal operation. The $\overline{\text { EODR signal is }}$ brought out. |
| 27 and 28 | There are no test output signals provided on these terminals. | The outputs of the A/D path low-pass or bandpass filter (depending upon control bit d2 - see AIC DX data word format section) are brought out to these terminals. If the high-pass section is inserted, the output will have a $(\sin x) / x$ droop. The slope of the droop is determined by the ADC sampling frequency, which is the high-pass section clock frequency (see diagram of bandpass or low-pass filter test for receive section). These outputs drive small ( $30-\mathrm{pF}$ ) loads. |
| 15 and 16 | D/A PATH LOW-PASS FILTER TEST: (WORD/ $\overline{\text { BYTE }}$ ) to -5 V |  |
|  | TEST FUNCTION |  |
|  | The inputs of the $D / A$ path low-pass filter are brought out to terminals 15 and 16 . The $D / A$ input to this filter is removed. If $(\sin x) / x$ correction filter is inserted, the OUT + and OUT- signals have a flat response (see Figure 2). The common-mode range of these inputs must not exceed $\pm 0.5 \mathrm{~V}$. |  |

† In the test mode, the AIC responds to the setting of WORD/ $\overline{\text { BYTE }}$ to -5 V , as if WORD/ $\overline{\mathrm{BYTE}}$ were set to 0 V . Thus, the byte mode is selected for communicating between DSP and AIC. Either of the path tests ( $D / A$ or $A / D$ ) can be performed simultaneously with the D/A low-pass filter test. In this situation, WORD/BYTE must be connected to -5 V , which initiates byte-mode communications.

$\dagger$ All analog signal paths have differential architecture and hence have positive and negative components.

Figure 5. Bandpass or Low-Pass Filter Test for Receiver Section

$\dagger$ All analog signal paths have differential architecture and hence have positive and negative components.
Figure 6. Low-Pass Filter Test for Transmit Section

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

## SLAS017F - MARCH 1988 - REVISED MAY 1995

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{V}_{\mathrm{CC}+}$ (see Note 1) | -0.3 V to 15 V |
| :---: | :---: |
| Supply voltage range, $\mathrm{V}_{\mathrm{DD}}$ | -0.3 V to 15 V |
| Output voltage range, $\mathrm{V}_{\mathrm{O}}$ | -0.3 V to 15 V |
| Input voltage range, $\mathrm{V}_{\mathrm{l}}$ | -0.3 V to 15 V |
| Digital ground voltage range | -0.3 V to 15 V |
| Operating free-air temperature range: TLC32044C, TLC32045C | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| TLC32044E | $-20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| TLC32044I, TLC32045I | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| TLC32044M | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Storage temperature range: TLC32044C, I, TLC32045C, I | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| TLC32044M | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Case temperature for 10 seconds: FN or FK package | . $260^{\circ} \mathrm{C}$ |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: N package | $260^{\circ} \mathrm{C}$ |
| J package | $300^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: Voltage values for maximum ratings are with respect to $\mathrm{V}_{\mathrm{CC}}-$.

## recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}+$ (see Note 2) |  | 4.75 | 5 | 5.25 | V |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ - (see Note 2) |  | -4.75 | -5 | -5.25 | V |
| Digital supply voltage, $\mathrm{V}_{\mathrm{DD}}$ (see Note 2) |  | 4.75 | 5 | 5.25 | V |
| Digital ground voltage with respect to ANLG GND, DGTL GND |  |  | 0 |  | V |
| Reference input voltage, $\mathrm{V}_{\text {ref(ext }}$ (see Note 2) |  | 2 |  | 4 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ |  | 2 |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ (see Note 3) |  | -0.3 |  | 0.8 | V |
| Load resistance at OUT + and/or OUT-, R $\mathrm{R}_{\mathrm{L}}$ |  | 300 |  |  | $\Omega$ |
| Load capacitance at OUT + and/or OUT-, CL |  |  |  | 100 | pF |
| MSTR CLK frequency (see Note 4). |  | 0.075 | 5 | 10.368 | MHz |
| Analog input amplifier common mode input voltage (see Note 5) |  |  |  | $\pm 1.5$ | V |
| A/D or D/A conversion rate |  |  |  | 20 | kHz |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC32044C, TLC32045C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC32044E | -20 |  | 85 |  |
|  | TLC32044I, TLC32045I | -40 |  | 85 |  |
|  | TLC32044M | -55 |  | 125 |  |

NOTES: 2. Voltages at analog inputs and outputs, REF, $\mathrm{V}_{\mathrm{CC}_{+}}$, and $\mathrm{V}_{\mathrm{CC}}-$, are with respect to the ANLG GND terminal. Voltages at digital inputs and outputs and $V_{D D}$ are with respect to the DGTL GND terminal.
3. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for logic voltage levels and temperature only.
4. The bandpass switched-capacitor filter (SCF) specifications apply only when the low-pass section SCF clock is 288 kHz and the high-pass section SCF clock is 8 kHz . If the low-pass SCF clock is shifted from 288 kHz , the low-pass roll-off frequency will shift by the ratio of the low-pass SCF clock to 288 kHz . If the high-pass SCF is shifted from 8 kHZ , the high-pass roll-off frequency will shift by the ratio of the high-pass SCF clock to 8 kHz . Similarly, the low-pass switched-capacitor filter (SCF) specifications apply only when the SCF clock is 288 kHz . If the SCF clock is shifted from 288 kHz , the low-pass roll-off frequency will shift by the ratio of the SCF clock to 288 kHz .
5. This range applies when ( $\mathbb{N}+-\operatorname{IN}-$ ) or ( $A \cup X \operatorname{IN+-AUX} \operatorname{IN}-$ ) equals $\pm 6 \mathrm{~V}$.

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}{ }_{+}=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)
total device, MSTR CLK frequency $=5.184 \mathrm{MHz}$, outputs not loaded

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \\ & \mathrm{IOH}=-300 \mu \mathrm{~A} \end{aligned}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{VDD}=4.75 \mathrm{~V}, \\ & \mathrm{IOL}=2 \mathrm{~mA} \end{aligned}$ |  |  | 0.4 |  |
| ICC+ | Supply current from $\mathrm{V}_{\mathrm{CC}}+$ | TLC32044C, TLC32045C |  |  |  | 35 | mA |
|  |  | TLC32044I, TLC32045I, TLC32044E, TLC32044M |  |  |  | 40 |  |
| ICC- | Supply current from $\mathrm{V}_{\mathrm{CC}}$ - | TLC32044C, TLC32045C |  |  |  | -35 |  |
|  |  | TLC32044I, TLC32045I, TLC32044E, TLC32044M |  |  |  | -40 |  |
| IDD | Supply current from $\mathrm{V}_{\mathrm{DD}}$ | TLC3204xC, E, I | $\mathrm{f}^{\text {MSTR }}$ CLK $=5.184 \mathrm{MHz}$ |  |  | 7 |  |
|  |  | TLC32044M |  |  |  | 8 |  |
| $V_{\text {ref }}$ | Internal reference output voltage | TLC3204xC, E, I |  | 3 |  | 3.3 | V |
|  |  | TLC32044M |  | 2.9 |  | 3.3 |  |
| ${ }^{\propto}$ Vref Temperature coefficient of internal reference voltage | Temperature coefficient of internal reference voltage |  |  | 200 |  |  | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| ro | Output resistance at REF |  |  | 100 |  |  | $\mathrm{k} \Omega$ |

receive amplifier input

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A/D converter offset error (filters in) |  | TLC32044C, E, I |  |  | 10 | 70 | mV |
|  |  | TLC32044M |  |  | 10 | 85 |  |
|  |  | TLC32045C, I |  |  | 10 | 75 |  |
| CMRR | Common-mode rejection ratio at $\mathrm{IN}+, \mathrm{IN}-$, or AUX $\operatorname{IN}+, A \cup X I N-$ | TLC3204xC, E, I | See Note 6 |  | 55 |  | dB |
|  |  | TLC32044M |  | 35 | 55 |  |  |
| ri | Input resistance at $\mathbb{I N +}$, $\mathbb{I N}-$, or AUX IN +, AUX $\mathbb{I N}^{\text {-, REF }}$ |  |  |  | 100 |  | $k \Omega$ |

transmit filter output

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOO | Output offset voltage at OUT + OUT-(single-ended relative to ANLG GND) | TLC3204xC, E, I |  |  | 15 | 80 | mV |
|  |  | TLC32044M |  |  | 15 | 75 |  |
| $\mathrm{V}_{\mathrm{OM}}$ | Maximum peak output voltage swing across $R_{L}$ at OUT + or OUT(single ended) |  | $\begin{aligned} & \mathrm{R}_{\mathrm{L}} \geq 300 \Omega, \\ & \text { Offset voltage }=0 \end{aligned}$ | $\pm 3$ |  |  | V |
| VOM | Maximum peak output voltage swing between OUT + and OUT(differential output) |  | $R_{L} \geq 600 \Omega$ | $\pm 6$ |  |  |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 6: The test condition is a $0-\mathrm{dBm}, 1-\mathrm{kHz}$ input signal with an $8-\mathrm{kHz}$ conversion rate.

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

## SLAS017F - MARCH 1988 - REVISED MAY 1995

system distortion specifications, SCF clock frequency $=\mathbf{2 8 8} \mathbf{~ k H z}$ (see Note 7)

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Attenuation of second harmonic of $A / D$ input signal | Single ended | TLC3204xC, E, 1 | $\mathrm{V}_{1}=-0.5 \mathrm{~dB}$ to -24 dB referred to $\mathrm{V}_{\text {ref }}$, $T_{A}=25^{\circ} \mathrm{C}$ |  | 70 |  | dB |
|  |  | TLC32044M |  | 62 | 70 |  |  |
|  | Differential | TLC32044C, E, I | $\mathrm{V}_{1}=-0.5 \mathrm{~dB}$ to -24 dB referred to $\mathrm{V}_{\text {ref }}$ | 62 | 70 |  |  |
|  |  | TLC32045C, I |  | 55 | 70 |  |  |
| Attenuation of third and higher harmonics of $A / D$ input signal | Single ended | TLC3204xC, E, I | $\begin{aligned} & V_{1}=-0.5 \mathrm{~dB} \text { to }-24 \mathrm{~dB} \text { referred to } V_{\text {ref }}, \\ & T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 65 |  |  |
|  |  | TLC32044M |  | 57 | 65 |  |  |
|  | Differential | TLC32044C, E, I | $V_{1}=-0.5 \mathrm{~dB}$ to -24 dB referred to $\mathrm{V}_{\text {ref }}$ | 57 | 65 |  |  |
|  |  | TLC32045C, I |  | 55 | 65 |  |  |
| Attenuation of second harmonic of $D / A$ input signal | Single ended | TLC3204xC, I, M | $V_{1}=-0 \mathrm{~dB}$ to -24 dB referred to $V_{\text {ref }}$ |  | 70 |  |  |
|  | Differential | TLC32044C, E, I |  | 62 | 70 |  |  |
|  |  | TLC32045C, I |  | 55 | 70 |  |  |
| Attenuation of third and higher harmonics of D/A input signal | Single ended | TLC3204×C, I, M | $V_{I}=-0 \mathrm{~dB}$ to -24 dB referred to $V_{\text {ref }}$ |  | 65 |  |  |
|  | Differential | TLC32044C, E, I |  | 57 | 65 |  |  |
|  |  | TLC32045C, I |  | 55 | 65 |  |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 7: The test condition $\mathrm{V}_{\mathrm{l}}$ is a $1-\mathrm{kHz}$ input signal with an $8-\mathrm{kHz}$ conversion rate ( 0 dB relative to $\mathrm{V}_{\text {ref }}$ ). The load impedance for the DAC is $600 \Omega(300 \Omega$ for TLC32044M).

## A/D channel signal-to-distortion ratio (see Note 7)


$\dagger A_{V}$ is the programmable gain of the input amplifier.
$\ddagger$ A value $>60$ is over range and signal clipping occurs.
NOTE 7: The test condition $V_{1}$ is a $1-\mathrm{kHz}$ input signal with an $8-\mathrm{kHz}$ conversion rate ( 0 dB relative to $\mathrm{V}_{\text {ref }}$ ). The load impedance for the DAC is $600 \Omega$ ( $300 \Omega$ for TLC32044M).

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

## SLAS017F - MARCH 1988 - REVISED MAY 1995

D/A channel signal-to-distortion ratio (see Note 7)

| PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| D/A channel signal-to-distortion ratio, TLC32044C, TLC32044E, TLC32044I, TLC32044M | $V_{1}=-6 \mathrm{~dB}$ to 0 dB | 58 |  | dB |
|  | $\mathrm{V}_{1}=-12 \mathrm{~dB}$ to -6 dB | 58 |  |  |
|  | $V_{1}=-18 \mathrm{~dB}$ to -12 dB | 56 |  |  |
|  | $V_{1}=-24 \mathrm{~dB}$ to -18 dB | 50 |  |  |
|  | $V_{1}=-30 \mathrm{~dB}$ to -24 dB | 44 |  |  |
|  | $V_{1}=-36 \mathrm{~dB}$ to -30 dB | 38 |  |  |
|  | $V_{1}=-42 \mathrm{~dB}$ to -36 dB | 32 |  |  |
|  | $V_{1}=-48 \mathrm{~dB}$ to -42 dB | 26 |  |  |
|  | $\mathrm{V}_{1}=-54 \mathrm{~dB}$ to -48 dB | 20 |  |  |
| D/A channel signal-to-distortion ratio, TLC32045C, TLC32045I | $V_{1}=-6 \mathrm{~dB}$ to 0 dB | 55 |  |  |
|  | $\mathrm{V}_{1}=-12 \mathrm{~dB}$ to -6 dB | 55 |  |  |
|  | $V_{1}=-18 \mathrm{~dB}$ to -12 dB | 53 |  |  |
|  | $V_{1}=-24 \mathrm{~dB}$ to -18 dB | 47 |  |  |
|  | $V_{1}=-30 \mathrm{~dB}$ to -24 dB | 41 |  |  |
|  | $V_{1}=-36 \mathrm{~dB}$ to -30 dB | 35 |  |  |
|  | $V_{1}=-42 \mathrm{~dB}$ to -36 dB | 29 |  |  |
|  | $V_{1}=-48 \mathrm{~dB}$ to -42 dB | 23 |  |  |
|  | $\mathrm{V}_{1}=-54 \mathrm{~dB}$ to -48 dB | 17 |  |  |

NOTE 7: The test condition $\mathrm{V}_{1}$ is a $1-\mathrm{kHz}$ input signal with an $8-\mathrm{kHz}$ conversion rate ( 0 dB relative to $\mathrm{V}_{\text {ref }}$ ). The load impedance for the DAC is $600 \Omega$ (300 $\Omega$ for TLC32044M).
gain and dynamic range

| PARAMETER | TEST CONDITIONS | MIN TYP† MAX | UNIT |
| :---: | :---: | :---: | :---: |
| Absolute transmit gain tracking error while transmitting into $600 \Omega$ | -48-dB to 0-dB signal range, See Note 8 | $\pm 0.05 \pm 0.15$ | dB |
| Absolute transmit gain tracking error while transmitting into $300 \Omega$, TLC32044M | $-48-\mathrm{dB}$ to $0-\mathrm{dB}$ signal range, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, See Note 8 | $\pm 0.05 \pm 0.25$ | dB |
| Absolute transmit gain tracking error while transmitting into 300 ת, TLC32044M | $\begin{array}{ll} \hline-48-\mathrm{dB} \text { to } 0-\mathrm{dB} \text { signal range, } \\ \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C}, & \text { See Note } 8 \\ \hline \end{array}$ | $\pm 0.4$ | dB |
| Absolute receive gain tracking error | $-48-\mathrm{dB}$ to $0-\mathrm{dB}$ signal range, See Note 8 | $\pm 0.05 \pm 0.15$ | dB |
| Absolute receive gain tracking error, TLC32044M | $-48-\mathrm{dB}$ to $0-\mathrm{dB}$ signal range, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, See Note 8 | $\pm 0.05 \pm 0.25$ | dB |
| Absolute receive gain tracking error, TLC32044M | $-48-\mathrm{dB}$ to $0-\mathrm{dB}$ signal range, $T_{A}=-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \quad$ See Note 8 | $\pm 0.4$ | dB |
| Absolute gain of the A/D channel | Signal input is a $-0.5-\mathrm{dB}$, $\quad 1-\mathrm{kHz}$ sinewave | 0.2 | dB |
| Absolute gain of the $D / A$ channel | Signal input is a $0-\mathrm{dB}, \quad 1-\mathrm{kHz}$ sinewave | -0.3 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 8: Gain tracking is relative to the absolute gain at 1 kHz and $0 \mathrm{~dB}\left(0 \mathrm{~dB}\right.$ relative to $\left.\mathrm{V}_{\text {ref }}\right)$

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

SLAS017F - MARCH 1988 - REVISED MAY 1995
power supply rejection and crosstalk attenuation

| PARAMETER |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, receive channel | $\mathrm{f}=0$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at DR (ADC output) |  | 30 |  | dB |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  |  | 45 |  |  |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, transmit channel (single ended) | $\mathrm{f}=0$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at OUT + |  | 30 |  |  |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  |  | 45 |  |  |
| Crosstalk attenuation, transmit-to-receive (single ended) | TLC3204xC, E, I |  |  | 80 |  |  |
|  | TLC32044M |  | 65 | 80 |  |  |
| Crosstalk attenuation, receive-to-transmit, TLC32044M |  | Inputs grounded, Gain = 1, 2, 4 | 65 |  |  |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

SLAS017F - MARCH 1988 - REVISED MAY 1995
delay distortion
bandpass filter transfer function, SCF $f_{\text {clock }}=288 \mathrm{kHz} \mathrm{IN}+-\mathrm{IN}$ - is a $\pm 3 \mathrm{~V}$ sinewave $\dagger$ (see Note 9 )

| PARAMETER | TEST CONDITIONS | FREQUENCY RANGE | ADJUSTMENT ADDEND¥ | MIN | TYP§ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain, <br> TLC32044C, <br> TLC32044E, <br> TLC32044I | Input signal reference to 0 dB | $\mathrm{f} \leq 50 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -33 | -29 | -25 | dB |
|  |  | $f=100 \mathrm{~Hz}$ | K1 $\times-0.26 \mathrm{~dB}$ | -4 | -2 | -1 |  |
|  |  | $\mathrm{f}=150 \mathrm{~Hz}$ to 3100 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 |  |
|  |  | $\mathrm{f}=3100 \mathrm{~Hz}$ to 3300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $\mathrm{f}=3300 \mathrm{~Hz}$ to 3650 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $\mathrm{f}=3800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -3 | -1 |  |
|  |  | $f=4000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -17 | -16 |  |
|  |  | $f \geq 4400 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $f \geq 5000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |
| Filter gain, TLC32044M | Input signal reference to 0 dB | $\mathrm{f} \leq 50 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -33 | -29 | -25 |  |
|  |  | $f=100 \mathrm{~Hz}$ | $\mathrm{K} 1 \times-0.26 \mathrm{~dB}$ | -4 | -2 | -1 |  |
|  |  | $f=150 \mathrm{~Hz}$ to 3100 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 |  |
|  |  | $\mathrm{f}=3100 \mathrm{~Hz}$ to 3300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $\mathrm{f}=3300 \mathrm{~Hz}$ to 3500 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $f=3800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -3 | -0.5 |  |
|  |  | $f=4000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -17 | -16 |  |
|  |  | $f \geq 4400 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $\mathrm{f} \geq 5000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |
| Filter gain, TLC32045C, TLC32045 | Input signal reference to 0 dB | $\mathrm{f} \leq 50 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | $-33$ | $-29$ | -25 |  |
|  |  | $f=100 \mathrm{~Hz}$ | $\mathrm{K} 1 \times-0.26 \mathrm{~dB}$ | -4 | -2 | -1 |  |
|  |  | $\mathrm{f}=150 \mathrm{~Hz}$ to 3100 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 |  |
|  |  | $\mathrm{f}=3100 \mathrm{~Hz}$ to 3300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $\mathrm{f}=3300 \mathrm{~Hz}$ to 3650 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $f=3800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -3 | -1 |  |
|  |  | $f=4000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -17 | -16 |  |
|  |  | $\mathrm{f} \geq 4400 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $\mathrm{f} \geq 5000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |

$\dagger$ See filter curves in typical characteristics
$\ddagger$ The MIN, TYP, and MAX specifications are given for a $288-\mathrm{kHz}$ SCF clock frequency. A slight error in the $288-\mathrm{kHz}$ SCF may result from inaccuracies in the MSTR CLK frequency, resulting from crystal frequency tolerances. If this frequency error is less than $0.25 \%$, the ADJUSTMENT ADDEND should be added to the MIN, TYP, and MAX specifications, where $\mathrm{K} 1=100 \cdot[(S C F$ frequency $-288 \mathrm{kHz}) / 288 \mathrm{kHz}]$. For errors greater than $0.25 \%$, see Note 8 .
§ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 9: The filter gain outside of the passband is measured with respect to the gain at 1 kHz . The filter gain within the passband is measured with respect to the average gain within the passband. The passbands are 150 to 3600 Hz and 0 to 3600 Hz for the bandpass and low-pass filters respectively. For switched-capacitor filter clocks at frequencies other than 288 kHz , the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 288 kHz .

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

SLAS017F - MARCH 1988 - REVISED MAY 1995
low-pass filter transfer functiont, SCF $\mathrm{f}_{\text {clock }}=\mathbf{2 8 8} \mathbf{~ k H z}$ (see Note 9)

| PARAMETER | TEST CONDITIONS | FREQUENCY RANGE | ADJUSTMENT ADDEND $\ddagger$ | MIN | TYP§ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain, TLC32044C, TLC32044E, TLC32044I | Input signal reference is 0 dB | $\mathrm{f}=0 \mathrm{~Hz}$ to 3100 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 | dB |
|  |  | $f=3100 \mathrm{~Hz}$ to 3300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $\mathrm{f}=3300 \mathrm{~Hz}$ to 3650 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $f=3800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -3 | -1 |  |
|  |  | $f=4000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -17 | -16 |  |
|  |  | $\mathrm{f} \geq 4400 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $f \geq 5000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |
| Filter gain, TLC32044M | Input signal reference is 0 dB | $f=0 \mathrm{~Hz}$ to 3100 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 |  |
|  |  | $f=3100 \mathrm{~Hz}$ to 3300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $f=3300 \mathrm{~Hz}$ to 3500 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $f=3800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -3 | -0.5 |  |
|  |  | $f=4000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -17 | -16 |  |
|  |  | $f \geq 4400 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $f \geq 5000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |
| Filter gain, TLC32045C, TLC32045I | Input signal reference is 0 dB | $\mathrm{f}=0 \mathrm{~Hz}$ to 3100 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 |  |
|  |  | $f=3100 \mathrm{~Hz}$ to 3300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $f=3300 \mathrm{~Hz}$ to 3650 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $f=3800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -3 | -1 |  |
|  |  | $f=4000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -17 | -16 |  |
|  |  | $\mathrm{f} \geq 4400 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $\mathrm{f} \geq 5000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |

$\dagger$ See filter curves in typical characteristics
$\ddagger$ The MIN, TYP, and MAX specifications are given for a $288-\mathrm{kHz}$ SCF clock frequency. A slight error in the $288-\mathrm{kHz}$ SCF may result from inaccuracies in the MSTR CLK frequency, resulting from crystal frequency tolerances. If this frequency error is less than $0.25 \%$, the ADJUSTMENT ADDEND should be added to the MIN, TYP, and MAX specifications, where K1 $=100 \cdot[(S C F$ frequency $-288 \mathrm{kHz}) / 288 \mathrm{kHz}]$.
For errors greater than $0.25 \%$, see Note 8.
$\S$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 9: The filter gain outside of the passband is measured with respect to the gain at 1 kHz . The filter gain within the passband is measured with respect to the average gain within the passband. The passbands are 150 to 3600 Hz and 0 to 3600 Hz for the bandpass and low-pass filters respectively. For switched-capacitor filter clocks at frequencies other than 288 kHz , the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 288 kHz .

## serial port

| PARAMETER | TEST CONDITIONS | MIN TYP† MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ High-level output voltage | $\mathrm{I}^{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | 2.4 | V |
| $\mathrm{V}_{\mathrm{OL}}$ Low-level output voltage | $\mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ | 0.4 | V |
| II Input current |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}} \quad$ Input capacitance |  | 15 | pF |
| $\mathrm{C}_{0} \quad$ Output capacitance |  | 15 | pF |

$\dagger$ All typical values are at $T_{A}=25^{\circ} \mathrm{C}$.

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

SLAS017F - MARCH 1988 - REVISED MAY 1995
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}{ }_{+}=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$
noise (measurement includes low-pass and bandpass switched-capacitor filters)

| PARAMETER |  |  | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit noise | TLC32044C, E, I | With $\sin x / x$ correction | DX input $=00000000000000$, constant input code |  | 550 | $\mu \mathrm{V}$ rms |
|  | TLC32044M |  |  |  | 575 | $\mu \mathrm{V}$ rms |
|  | TLC32045C, 1 |  |  |  | 600 | $\mu \mathrm{V}$ rms |
|  | TLC32044C, E, I | Without $\sin x / x$ correction |  | 325 | 425 | $\mu \mathrm{V}$ rms |
|  | TLC32044M |  |  | 325 | 450 | $\mu \mathrm{V}$ rms |
|  | TLC32045C, I |  |  |  | 450 | $\mu \mathrm{V}$ rms |
|  | TLC32044C, E, I |  |  | 18 |  | dBrncO |
|  | TLC32045C, I |  |  | 24 |  | dBrncO |
| Receive noise (see Note 10) | TLC32044C, E, I, M |  | Inputs grounded, gain = 1 | 300 | 500 | $\mu \mathrm{V}$ rms |
|  | TLC32045C, I |  |  |  | 530 | $\mu \mathrm{V} \mathrm{rms}$ |
|  | TLC32044C, E, I, M |  |  | 18 |  | dBrncO |
|  | TLC32045C, I |  |  | 24 |  | dBrncO |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 10: The noise is computed by statistically evaluating the digital output of the A/D converter.

## timing requirements

serial port recommended input signals

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{c}}(\mathrm{MCLK})$ | Master clock cycle time | 95 |  | ns |
|  | Master clock cycle time, TLC32044M | 100 | 192 | ns |
| $\operatorname{tr}$ (MCLK) | Master clock rise time |  | 10 | ns |
| $t_{f}(\mathrm{MCLK})$ | Master clock fall time |  | 10 | ns |
|  | Master clock duty cycle | 25\% | 75\% |  |
|  | Master clock duty cycle, TLC32044M | 42\% | 58\% |  |
|  | RESET pulse duration (see Note 11) | 800 |  | ns |
| tsu(DX) | DX setup time before SCLK $\downarrow$ | 20 |  | ns |
|  | DX setup time before SCLK $\downarrow$, TLC32044M | 28 |  | ns |
| th(DX) | DX hold time after SCLK $\downarrow$ | $\mathrm{t}_{\mathrm{C}}($ SCLK $) / 4$ |  | ns |

NOTE 11: $\overline{R E S E T}$ pulse duration is the amount of time that the reset pin is held below 0.8 V after the power supplies have reached their recommended values.

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

serial port - AIC output signals

|  |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {C (SCLK }}$ | Shift clock (SCLK) cycle time |  | 380 |  |  | ns |
| t ${ }_{\text {( }}^{\text {(SCLK }}$ ) | Shift clock (SCLK) fall time |  |  |  | 50 | ns |
| $\operatorname{tr}$ (SCLK) | Shift clock (SCLK) rise time |  |  |  | 50 | ns |
|  | Shift clock (SCLK) duty cycle |  | 45 |  | 55 | \% |
| $\mathrm{t}_{\mathrm{d} \text { (CH-FL) }}$ | Delay from SCLK $\uparrow$ to $\overline{\text { FSR/ }}$ FSX $\downarrow$ | $\mathrm{C}_{L}=50 \mathrm{pF}$ |  |  | 52 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FH})}$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} \uparrow$ | $C_{L}=50 \mathrm{pF}$ |  |  | 52 | ns |
| $\mathrm{t}_{\text {d}}(\mathrm{CH}-\mathrm{DR})$ | DR valid after SCLK $\uparrow$ |  |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EL})}$ | Delay from SCLK $\uparrow$ to EODX/EODR $\downarrow$ in word mode |  |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EH})}$ | Delay from SCLK $\uparrow$ to $\overline{\text { EODX } / \overline{E O D R} \uparrow \text { in word mode }}$ |  |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{t}}(\mathrm{EODX})$ | EODX fall time |  |  |  | 15 | ns |
| $\mathrm{tf}_{\text {( }}$ ( OODR ) | EODR fall time |  |  |  | 15 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EL})}$ | Delay from SCLK $\uparrow$ to $\overline{\text { EODX } / \overline{\text { EODR } ~} \downarrow \text { in byte mode }}$ |  |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EH})}$ | Delay from SCLK $\uparrow$ to $\overline{E O D X} / \overline{\text { EODR } \uparrow \text { in byte mode }}$ |  |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{SL})$ | Delay from MSTR CLK $\uparrow$ to SCLK $\downarrow$ |  |  | 65 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{MH}-\mathrm{SH})}$ | Delay from MSTR CLK $\uparrow$ to SCLK $\uparrow$ |  |  | 65 |  | ns |

serial port - AIC output signals, TLC32044M

|  |  | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {C(SCLK) }}$ | Shift clock (SCLK) cycle time | 400 |  |  | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{SCLK})$ | Shift clock (SCLK) fall time |  | 50 |  | ns |
| tr(SCLK) | Shift clock (SCLK) rise time |  | 50 |  | ns |
|  | Shift clock (SCLK) duty cycle |  | 50 |  | \% |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FL})}$ | Delay from SCLK $\uparrow$ to $\overline{\text { FSR } / \overline{F S X ~} \downarrow}$ |  |  | 260 | ns |
| $\mathrm{t}_{\text {d }(\mathrm{CH}-\mathrm{FH})}$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} \uparrow$ |  |  | 260 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DR})$ | DR valid after SCLK $\uparrow$ |  |  | 316 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EL}$ ) | Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \overline{\text { EODR }} \downarrow$ in word mode |  |  | 280 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EH})}$ | Delay from SCLK $\uparrow$ to EODX/EODR $\uparrow$ in word mode |  |  | 280 | ns |
| $\mathrm{tf}^{(E O D X)}$ | $\overline{\text { EODX }}$ fall time |  | 15 |  | ns |
| $\mathrm{tf}_{\text {(EODR }}$ | EODR fall time |  | 15 |  | ns |
| $\mathrm{t}_{\text {d }}(\mathrm{CH}-\mathrm{EL})$ | Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \overline{\text { EODR } ~} \downarrow$ in byte mode |  | 100 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EH})}$ | Delay from SCLK $\uparrow$ to EODX/EODR $\uparrow$ in byte mode |  | 100 |  | ns |
| $\mathrm{t}_{\text {d}(\text { (MH-SL) }}$ | Delay from MSTR CLK $\uparrow$ to SCLK $\downarrow$ |  | 65 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{MH}-\mathrm{SH})}$ | Delay from MSTR CLK $\uparrow$ to SCLK $\uparrow$ |  | 65 |  | ns |

$\dagger$ Typical values are at $T_{A}=25^{\circ} \mathrm{C}$.

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

## SLAS017F - MARCH 1988 - REVISED MAY 1995

Table 3. Gain Control Table (Analog Input Signal Required for Full-Scale A/D Conversion)

| INPUT CONFIGURATIONS | CONTROL REGISTER BITS |  | ANALOG INPUT\# | A/D CONVERSION RESULT |
| :---: | :---: | :---: | :---: | :---: |
|  | d6 | d7 |  |  |
| Differential configuration$\begin{aligned} \text { Analog input } & =\mathbb{N}+-\mathbb{N}_{-} \\ & =A \cup X \mathbb{N}+-A \cup X I N- \end{aligned}$ | 1 | 1 | $\pm 6 \mathrm{~V}$ | Full-scale |
|  | 0 | 0 |  |  |
|  | 1 | 0 | $\pm 3 \mathrm{~V}$ | Full-scale |
|  | 0 | 1 | $\pm 1.5 \mathrm{~V}$ | Full-scale |
| Single-ended configuration$\begin{aligned} \text { Analog input } & =\mathbb{I N +}-\text { ANLG GND } \\ & =A \cup X I N+- \text { ANLG GND } \end{aligned}$ | 1 | 1 | $\pm 3 \mathrm{~V}$ | Half-scale |
|  | 0 | 0 |  |  |
|  | 1 | 0 | $\pm 3 \mathrm{~V}$ | Full-s ale |
|  | 0 | 1 | $\pm 1.5 \mathrm{~V}$ | Full-scale |

$\ddagger$ In this example, $V_{\text {ref }}$ is assumed to be 3 V . In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale.

$R_{f b}=R$ for $d 6=1, d 7=1$

$$
d 6=0, d 7=0
$$

$R_{f b}=2 R$ for $d 6=1, d 7=0$

$$
\mathbf{R}_{\mathrm{fb}}=4 \mathrm{R} \text { for } \mathrm{d} 6=0, \mathrm{~d} 7=1
$$

Figure 7. IN + and IN- Gain Control Circuitry


Figure 8. AUX IN+ and AUX INGain Control Circuitry

## $(\sin x) / x$ correction

The AIC does not have $(\sin x) / x$ correction circuitry after the digital-to-analog converter. $(\operatorname{Sin} x) / x$ correction can be accomplished easily and efficiently in digital signal processor (DSP) software. Excellent correction accuracy can be achieved to a band edge of 3000 Hz by using a first-order digital correction filter. The results, which are shown in Table 4, are typical of the numerical correction accuracy that can be achieved for sample rates of interest. The filter requires only seven instruction cycles per sample on the TMS(SMJ)320 DSPs. With a 200-ns instruction cycle, nine instructions per sample represents an overhead factor of $1.4 \%$ and $1.7 \%$ for sampling rates of 8000 Hz and 9600 Hz , respectively. This correction adds a slight amount of group delay at the upper edge of the $300-3000-\mathrm{Hz}$ band.

# TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS 

## $(\sin x) / \mathbf{x}$ roll-off for a zero-order hold function

The $(\sin x) / x$ roll-off for the AIC DAC zero-order hold function at a band-edge frequency of 3000 Hz for the various sampling rates is shown in the table below.

Table 4. $(\sin \mathrm{x}) / \mathrm{x}$ Roll-Off

| $\mathbf{f}_{\mathbf{S}}(\mathrm{Hz})$ | $20 \log \frac{\sin \pi \mathrm{f} / \mathrm{f}_{s}}{\pi \mathrm{f} / \mathrm{f}_{\mathbf{s}}}$ <br> $(\mathbf{f}=\mathbf{3 0 0 0 \mathrm { Hz } )}$ <br> $(\mathrm{dB})$ |
| :---: | :---: |
| 7200 | -2.64 |
| 8000 | -2.11 |
| 9600 | -1.44 |
| 14400 | -0.63 |
| 19200 | -0.35 |

The actual AIC $(\sin x) / x$ roll-off will be slightly less than the above figures because the AIC has less than a $100 \%$ duty cycle hold interval.

## correction filter

To compensate for the $(\sin x) / x$ roll-off of the AIC, a first-order correction filter (shown below) is recommended.


The difference equation for this correction filter is:

$$
y i+1=p 2(1-p 1)\left(u_{i}+1\right)+p 1 y i
$$

where the constant $p 1$ determines the pole locations.
The resulting squared magnitude transfer function is:

$$
|H(f)|^{2}=\frac{p 2^{2}(1-p 1)^{2}}{1-2 p 1 \cos \left(2 \pi f / f_{S}\right)+p 1^{2}}
$$

## correction results

Table 5 shows the optimum p values and the corresponding correction results for $8000-\mathrm{Hz}$ and $9600-\mathrm{Hz}$ sampling rates.

Table 5. Optimum P Values

| $\mathrm{f}(\mathrm{Hz})$ | $\begin{gathered} \text { ERROR (dB) } \\ \mathrm{f}_{\mathrm{S}}=8000 \mathrm{~Hz} \\ \mathrm{p} 1=-0.14813 \\ \mathrm{p} 2=0.9888 \end{gathered}$ | $\begin{gathered} \text { ERROR (dB) } \\ \mathbf{f}_{\mathbf{S}}=9600 \mathrm{~Hz} \\ \text { p1 }=-0.1307 \\ \mathrm{p} 2=0.9951 \end{gathered}$ |
| :---: | :---: | :---: |
| 300 | -0.099 | -0.043 |
| 600 | -0.089 | -0.043 |
| 900 | -0.054 | 0 |
| 1200 | -0.002 | 0 |
| 1500 | 0.041 | 0 |
| 1800 | 0.079 | 0.043 |
| 2100 | 0.100 | 0.043 |
| 2400 | 0.091 | 0.043 |
| 2700 | -0.043 | 0 |
| 3000 | -0.102 | -0.043 |

TMS(SMJ)320 software requirements
The digital correction filter equation can be written in state variable form as follows:

$$
Y=k 1 \times Y+k 2 \times U
$$

where

$$
\begin{aligned}
& \mathrm{k} 1=\mathrm{p} 1 \\
& \mathrm{k} 2=(1-\mathrm{p} 1) \times \mathrm{p} 2 \\
& \mathrm{Y}=\text { filter state } \\
& \mathrm{U}=\text { next } \mathrm{l} / \mathrm{O} \text { sample }
\end{aligned}
$$

The coefficients k 1 and k 2 must be represented as 16 -bit integers. The SACH instruction (with the proper shift) yields the correct result. With the assumption that the TMS(SMJ)320 processor page pointer and memory configuration are properly initialized, the equation can be executed in seven instructions or seven cycles with the following program:

```
ZAC
LT K2
MPY U
LTA K1
MPY Y
APAC
SACH (dma), (shift)
```


## PARAMETER MEASUREMENT INFORMATION


(a) BYTE-MODE TIMING

(b) WORD-MODE TIMING

(c) SHIFT-CLOCK TIMING

Figure 9. Serial-Port Timing

## PARAMETER MEASUREMENT INFORMATION



Figure 10. TMS(SMJ)32010/TMS(SMJ)320C15/(SMJ320E15)-TLC32044/45 Interface Circuit


Figure 11. TMS(SMJ)32010/TMS(SMJ)320C15-TLC32044/TLC32045 Interface Timing

## TYPICAL CHARACTERISTICS



Figure 12

AIC RECEIVE-CHANNEL
BANDPASS FILTER


Figure 14

AIC TRANSMIT AND RECEIVE LOW-PASS FILTER


Figure 13

AIC RECEIVE-CHANNEL HIGH-PASS FILTER


Figure 15

TYPICAL CHARACTERISTICS


Figure 16


Figure 18


Figure 17
A/D SIGNAL-TO-DISTORTION RATIO
INPUT-SIGNAL LEVEL


Figure 19

## TYPICAL CHARACTERISTICS

A/D GAIN TRACKING (GAIN RELATIVE TO GAIN AT 0-dB INPUT-SIGNAL LEVEL)


Figure 20

D/A GAIN TRACKING
(GAIN RELATIVE TO GAIN AT 0-dB INPUT-SIGNAL LEVEL)


Figure 22

D/A CONVERTER SIGNAL-TO-DISTORTION RATIO
vs
INPUT-SIGNAL LEVEL


Figure 21

## A/D SECOND HARMONIC DISTORTION <br> vs

INPUT-SIGNAL LEVEL


Figure 23

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

## TYPICAL CHARACTERISTICS



D/A THIRD HARMONIC DISTORTION
vs
INPUT-SIGNAL LEVEL


Figure 26

## TLC32044C, TLC32044E, TLC32044I, TLC32044M, TLC32045C, TLC32045I VOICE-BAND ANALOG INTERFACE CIRCUITS

## SLAS017F - MARCH 1988 - REVISED MAY 1995

APPLICATION INFORMATION


Figure 27. AIC Interface to the TMS(SMJ)32020/C25 Showing Decoupling Capacitors and Schottky Diode $\dagger$ $\dagger$ Thomson Semiconductors


Figure 28. External Reference Circuit For TLC32044/TLC32045

# TLC32046C, TLC32046I, TLC32046M Data Manual 

Wide-Band Analog Interface Circuit

SLAS028
May 1995

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

## Contents

Section Title Page
1 Introduction ..... 4-79
1.1 Features ..... 4-80
1.2 Functional Block Diagrams ..... 4-81
1.3 Terminal Assignments ..... 4-84
1.4 Ordering Information ..... 4-84
1.5 Terminal Functions ..... 4-85
2 Detailed Description ..... 4-87
2.1 Internal Timing Configuration ..... 4-88
2.2 Analog Input ..... 4-90
2.3 A/D Band-Pass Filter, Clocking, and Conversion Timing ..... 4-90
2.4 A/D Converter ..... 4-90
2.5 Analog Output ..... 4-90
2.6 D/A Low-Pass Filter, Clocking, and Conversion Timing ..... 4-90
2.7 D/A Converter ..... 4-90
2.8 Serial Port ..... 4-91
2.9 Synchronous Operation ..... 4-91
2.9.1 One 16-Bit Word ..... 4-91
2.9.2 Two 8-Bit Bytes ..... 4-91
2.9.3 Synchronous Operating Frequencies ..... 4-92
2.10 Asynchronous Operation ..... 4-92
2.10.1 One 16-Bit Word ..... 4-92
2.10.2 Two 8-Bit Bytes ..... 4-92
2.10.3 Asynchronous Operating Frequencies ..... 4-92
2.11 Operation of TLC32046C and TLC32046I With Internal Voltage Reference ..... 4-93
2.12 Operation of TLC32046C AND TLC32046I With External Voltage Reference ..... 4-93
2.13 Reset ..... 4-93
2.14 Loopback ..... 4-93
2.15 Communications Word Sequence ..... 4-93
2.15.1 Primary DR Word Bit Pattern ..... 4-94
2.15.2 Primary DX Word Bit Pattern ..... 4-95
2.15.3 Secondary DX Word Bit Pattern ..... 4-96
2.16 Reset Function ..... 4-96
2.17 Power-Up Sequence ..... 4-97
2.18 AIC Register Constraints ..... 4-97
2.19 AIC Responses to Improper Conditions ..... 4-97
2.20 Operation With Conversion Times Too Close Together ..... 4-98
2.21 More Than One Receive Frame Sync Occurring Between Two Transmit Frame Syncs - Asynchronous Operation ..... 4-98
2.22 More Than One Transmit Frame Sync Occurring Between Two Receive Frame Syncs - Asynchronous Operation ..... 4-99
2.23 More than One Set of Primary and Secondary DX Serial Communications Occurring Between Two Receive Frame Syncs - Asynchronous Operation ..... 4-99
2.24 System Frequency Response Correction ..... 4-100
$2.25(\operatorname{Sin} x) / x$ Correction ..... 4-100
2.26 ( $\operatorname{Sin} x$ )/x Roll-Off for a Zero-Order Hold Function ..... 4-100
2.27 Correction Filter ..... 4-101
2.28 Correction Results ..... 4-101
2.29 TMS320 Software Requirements ..... 4-102
3 Specifications ..... 4-103
3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 4-103
3.2 Recommended Operating Conditions ..... 4-103
3.3 Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-104
3.3.1 Total Device, MSTR CLK Frequency $=5.184 \mathrm{MHz}$ ..... 4-104
3.3.2 Power Supply Rejection and Crosstalk Attenuation ..... 4-104
3.3.3 Serial Port ..... 4-104
3.3.4 Receive Amplifier Input ..... 4-105
3.3.5 Transmit Filter Output ..... 4-105
3.3.6 Receive and Transmit Channel System Distortion, SCF Clock Frequency $=288 \mathrm{kHz}$ ..... 4-105
3.3.7 Receive Channel Signal-to-Distortion Ratio ..... 4-106
3.3.8 Transmit Channel Signal-to-Distortion Ratio ..... 4-106
3.3.9 Receive and Transmit Gain and Dynamic Range ..... 4-106
3.3.10 Receive Channel Band-Pass Filter Transfer Function, SCF $\mathrm{f}_{\text {clock }}=288 \mathrm{kHz}$, Input ( $\mathrm{IN}+-\mathrm{IN}-$ ) Is A +3-V Sine Wave ..... 4-107
3.3.11 Receive and Transmit Channel Low-Pass Filter Transfer Function, SCF $\mathrm{f}_{\text {clock }}=288 \mathrm{kHz}$ ..... 4-107
3.4 Operating Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{CC}+}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-108
3.4.1 Receive and Transmit Noise ..... 4-108
3.5 Timing Requirements ..... 4-108
3.5.1 Serial Port Recommended Input Signals ..... 4-108
3.5.2 Serial Port - AIC Output Signals, $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ for SHIFT CLK Output, $C_{L}=15 \mathrm{pF}$ For All Other Outputs ..... 4-109
4 Parameter Measurement Information ..... 4-111
5 Typical Characteristics ..... 4-117
6 Application Information ..... 4-127

## List of Illustrations

Figure Title Page
1-1 Dual-Word (Telephone Interface) Mode ..... 4-83
1-2 Word Mode ..... 4-83
1-3 Byte Mode ..... 4-83
2-1 Asynchronous Internal Timing Configuration ..... 4-89
2-2 Primary and Secondary Communications Word Sequence ..... 4-84
2-3 DR Word Bit Pattern ..... 4-84
2-4 Primary DX Word BIt Pattern ..... 4-85
2-5 Secondary DX Word BIt Pattern ..... 4-86
2-6 Reset on Power-Up Circuit ..... 4-87
2-7 Conversion Times Too Close Together ..... 4-88
2-8 More Than One Receive Frame Sync Between Two Transmit Frame Syncs ..... 4-89
2-9 More Than One Transmit Frame Sync Between Two Receive Frame Syncs ..... 4-89
2-10 More Than One Set of Primary and Secondary DX Serial Communications Between Two Receive Frame Syncs ..... 4-90
2-11 First-Order Correction Filter ..... 4-91
4-1 IN+ and IN - Gain Control Circuitry ..... 4-111
4-2 Dual-Word (Telephone Interface) Mode Timing ..... 4-112
4-3 Word Timing ..... 4-112
4-4 Byte Mode Timing ..... 4-113
4-5 Shift-Clock Timing ..... 4-114
4-6 TMS32010/TMS320C15-TLC32046 Interface Timing ..... 4-114
4-7 TMS32010/TMS320C15-TLC32046 Interface Circuit ..... 4-115

## List of Tables

Table Title Page
2-1 Mode-Selection Function Table ..... 4-87
2-2 Primary DX Serial Communication Protocol ..... 4-87
2-3 Secondary DX Serial Communication Protocol ..... 4-87
2-4 AIC Responses to Improper Conditions ..... 4-87
2-5 ( $\sin \mathrm{x}) / \mathrm{x}$ Roll-Off Error ..... 4-87
2-6 $(\sin \mathrm{x}) / \mathrm{x}$ Correction Table for $\mathrm{f}_{\mathrm{s}}=8000 \mathrm{~Hz}$ and $\mathrm{f}_{\mathrm{s}}=9600 \mathrm{~Hz}$ ..... 4-87
4-1 Gain Control Table ..... 4-111

## 1 Introduction

The TLC32046C, TLC32046I, and TLC32046M wide-band analog interface circuits (AIC) are a complete analog-to-digital and digital-to-analog interface system for advanced digital signal processors (DSPs) similar to the TMS32020, TMS320C25, and TMS320C30. The TLC32046C and TLC32046I offer a powerful combination of options under DSP control: three operating modes (dual-word [telephone interface], word, and byte) combined with two word formats ( 8 bits and 16 bits) and synchronous or asynchronous operation. It provides a high level of flexibility in that conversion and sampling rates, filter bandwidths, input circuitry, receive and transmit gains, and multiplexed analog inputs are under processor control.

This AIC features a

- band-pass switched-capacitor antialiasing input filter
- 14-bit-resolution A/D converter
- 14-bit-resolution D/A converter
- low-pass switched-capacitor output-reconstruction filter.

The antialiasing input filter comprises eighth-order and fourth-order CC-type (Chebyshev/elliptic transitional) low-pass and high-pass filters, respectively. The input filter is implemented in switchedcapacitor technology and is preceded by a continuous time filter to eliminate any possibility of aliasing caused by sampled data filtering. When low-pass filtering is desired, the high-pass filter can be switched out of the signal path. A selectable auxiliary differential analog input is provided for applications where more than one analog input is required.

The output-reconstruction filter is an eighth-order CC-type (Chebyshev/elliptic transitional low-pass filter) followed by a second-order $(\sin x) / x$ correction filter and is implemented in switched-capacitor technology. This filter is followed by a continuous-time filter to eliminate images of the sample data signal. The on-board $(\sin \mathrm{x}) / \mathrm{x}$ correction filter can be switched out of the signal path using digital signal processor control.

The A/D and D/A architectures ensure no missing codes and monotonic operation. An internal voltage reference is provided to ease the design task and to provide complete control over the performance of the IC. The internal voltage reference is brought out to REF. Separate analog and digital voltage supplies and ground are provided to minimize noise and ensure a wide dynamic range. The analog circuit path contains only differential circuitry to keep noise to a minimum. The exception is the DAC sample-and-hold, which utilizes pseudo-differential circuitry.

The TLC32046C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, the TLC 32046 l is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$, and the TLC32046M is characterized for operation from $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

### 1.1 Features

- 14-Bit Dynamic Range ADC and DAC
- 16-Bit Dynamic Range Input With Programmable Gain
- Synchronous or Asynchronous ADC and DAC Sampling Rates Up to 25,000 Samples Per Second
- Programmable Incremental ADC and DAC Conversion Timing Adjustments
- Typical Applications
- Speech Encryption for Digital Transmission
- Speech Recognition and Storage Systems
- Speech Synthesis
- Modems at $8-\mathrm{kHz}, 9.6-\mathrm{kHz}$, and $16-\mathrm{kHz}$ Sampling Rates
- Industrial Process Control
- Biomedical Instrumentation
- Acoustical Signal Processing
- Spectral Analysis
- Instrumentation Recorders
- Data Acquisition
- Switched-Capacitor Antialiasing Input Filter and Output-Reconstruction Filter
- Three Fundamental Modes of Operation: Dual-Word (Telephone Interface), Word, and Byte
- 600-mil Wide N Package
- Digital Output in Twos Complement Format
- CMOS Technology

FUNCTION TABLE

| DATA COMMUNICATIONS FORMAT | SYNCHRONOUS (CONTROL REGISTER BIT D5 = 1) | ASYNCHRONOUS (CONTROL REGISTER BIT D5 $=0$ ) | FORCING CONDITION | DIRECT INTERFACE |
| :---: | :---: | :---: | :---: | :---: |
| 16-bit format | Dual-word (telephone interface) mode | Dual-word (telephone interface) mode | $\begin{aligned} & \text { Terminal } 13=0 \text { to } 5 \mathrm{~V} \\ & \text { Terminal } 1=0 \text { to } 5 \mathrm{~V} \end{aligned}$ | TMS32020, TMS320C25, TMS320C30 |
| 16-bit format | Word mode | Word mode | $\begin{aligned} & \text { Terminal } 13=\mathrm{V}_{\mathrm{CC}}-(-5 \mathrm{~V} \text { nom }) \\ & \text { Terminal } 1=\mathrm{V}_{\mathrm{CC}}+(5 \mathrm{~V} \text { nom }) \end{aligned}$ | TMS32020, TMS320C25, TMS320C30, indirect interface to TMS320C10. (see Figure 7). |
| 8-bit format <br> (2 bytes required) | Byte mode | Byte mode | Terminal $13=\mathrm{V}_{\mathrm{CC}}-(-5 \mathrm{~V}$ nom $)$ <br> Terminal $1=\mathrm{V}_{\mathrm{CC}}-(-5 \mathrm{~V}$ nom $)$ | TMS320C17 |

### 1.2 Functional Block Diagrams

WORD OR BYTE MODE


DUAL-WORD (TELEPHONE INTERFACE) MODE


FRAME SYNCHRONIZATION FUNCTIONS

| Function | Frame Sync Output |
| :--- | :--- |
| Receiving serial data on DX from processor to internal DAC | FSX low |
| Transmitting serial data on DR from internal ADC to processor, primary communications | $\overline{\text { FSR low }}$ |
| Transmitting serial data on DR from Data-DR to processor, secondary communications in <br> dual-word (telephone interface) mode only | $\overline{\text { FSD low }}$ |



Figure 1-1. Dual-Word (Telephone Interface) Mode
When the DATA-DR/CONTROL input is tied to a logic signal source varying between 0 and 5 V , the TLC32046 is in the dual-word (telephone interface) mode. This logic signal is routed to the DR line for input to the DSP only when data frame synchronization ( $\overline{\mathrm{FSD}}$ ) outputs a low level. The $\overline{\mathrm{FSD}}$ pulse duration is 16 shift clock pulses. Also, in this mode, the control register data bits D10 and D11 appear on D10OUT and D110UT, respectively, as outputs.


Figure 1-2. Word Mode


Figure 1-3. Byte Mode
The word or byte mode is selected by first connecting the DATA-DR/CONTROL input to $\mathrm{V}_{\mathrm{CC}}$-. $\overline{\text { FSD/WORD-BYTE becomes an input and can then be used to select either word or byte transmission }}$ formats. The end-of-data transmit ( $\overline{\mathrm{EODX}}$ ) and the end-of-data receive ( $\overline{\mathrm{EODR}}$ ) signals respectively, are used to signal the end of word or byte communication (see the Terminal Functions section).

### 1.3 Terminal Assignments



NU - Nonusable; no external connection should be made to these terminals.
$\dagger$ Refer to the mechanical data for the JT package.
$\ddagger 600$-mil wide
$\S$ The portion of the terminal name to the left of the slash is used for the dual-word (telephone interface) mode.
The portion of the terminal name to the right of the slash is used for word-byte mode.

### 1.4 Ordering Information

AVAILABLE OPTIONS

| TA $_{\mathbf{A}}$ | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | PLASTIC CHIP <br> CARRIER <br> (FN) | PLASTIC DIP <br> (N) | CERAMIC DIP <br> (J) | CHIP CARRIER <br> (FK) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC32046CFN | TLC32046CN |  |  |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC32046IFN | TLC32046IN |  |  |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |  |  | TLC32046MJ | TLC32046MFK |

### 1.5 Terminal Functions

| TERMI <br> NAME |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ANLG GND | 17,18 |  | Analog ground return for all internal analog circuits. Not internally connected to DGTL GND. |
| AUX IN+ | 24 | 1 | Noninverting auxiliary analog input stage. AUX IN+ can be switched into the band-pass filter and ADC path via software control. If the appropriate bit in the control register is a 1 , the auxiliary inputs replace the $\mathbb{N}+$ and $\operatorname{IN}$ - inputs. If the bit is a 0 , the $\mathbb{N}+$ and $I N-$ inputs are used (see the DX Serial Data Word Format). |
| AUX IN- | 23 | 1 | Inverting auxiliary analog input (see the above AUX IN + description). |
| DATA-DR <br> CONTROL | 13 | 1 | The dual-word (telephone interface) mode, selected by applying an input logic level between 0 and 5 V to DATA-DR, allows this terminal to function as a data input. The data is then framed by the FSD signal and transmitted as an output to the DR line during secondary communication. The functions FSD, D11OUT, and D10OUT are valid with this mode selection (see Table 2-1). <br> When CONTROL is tied to $\mathrm{V}_{\mathrm{CC}}$, the device is in the word or byte mode. The functions WORD-BYTE, EODR, and EODX are valid in this mode. CONTROL is then used to select either the word or byte mode (see Function Table). |
| DR | 5 | 0 | DR is used to transmit the ADC output bits from the AIC to the TMS320 serial port. This transmission of bits from the AIC to the TMS320 serial port is synchronized with SHIFT CLK. |
| DX | 12 | 1 | DX is used to receive the DAC input bits and timing and control information from the TMS320: This serial transmission from the TMS320 serial port is synchronized with SHIFT CLK. |
| D100UT <br> $\overline{E O D X}$ | 11 | 0 | In the dual-word (telephone interface) mode, bit D10 of the control register is output to D100UT. When the device is reset, bit D10 is initialized to 0 (see DX Serial Data Word Format). The output update is immediate upon changing bit D10. <br> End-of-data transmit. During the word-mode timing, a low-going pulse occurs on EODX immediately after the 16 bits of DAC and control or register information have transmitted from the TMS320 serial port to the AIC.This signal can be used to interrupt a microprocessor upon completion of serial communications. Also, this signal can be used to strobe and enable external serial-to-parallel shift registers, latches, or external FIFO RAM and to facilitate parallel data bus communications between the DSP and the serial-to-parallel shift registers. During the byte-mode timing, this signal goes low after the first byte has been transmitted from the TMS320 serial port to the AIC and is kept low until the second byte has been transmitted. The TMS320C17 can use this low-going signal to differentiate first and second bytes. |
| D110UT <br> $\overline{E O D R}$ | 3 | 0 | In the dual-word (telephone interface) mode, bit D11 of the control register is output to D110UT. When the device is reset, bit D11 is initialized to 0 (see DX Serial Data Word Format). The output update is immediate upon changing bit D11. <br> End-of-data receive. During the word-mode timing, a low-going pulse occurs on EODR immediately after the 16 bits of A/D information have been transmitted from the AIC to the TMS320 serial port. This signal can be used to interrupt a microprocessor upon completion of serial communications. Also, this signal can be used to strobe and enable external serial-to-parallel shift registers, latches, or external FIFO RAM, and to facilitate parallel data bus communications between the DSP and the serial-to-parallel shift registers. During the byte-mode timing, this signal goes low after the first byte has been transmitted from the AIC to the TMS320 serial port and is kept low until the second byte has been transmitted. The TMS320C17 can use this low-going signal to differentiate between first and second bytes. |

### 1.5 Terminal Functions (continued)

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| DGTL | 9 |  | Digital ground for all internal logic circuits. Not internally connected to ANLG GND. |
| $\overline{\text { FSD }}$ | 1 | 0 | Frame sync data. The $\overline{\text { FSD output remains high during primary communication. In the }}$ dual-word (telephone interface) mode, $\overline{\text { FSD }}$ is identical to $\overline{\mathrm{FSX}}$ during secondary communication. |
| WORD-BYTE |  | 1 | WORD-BYTE allows differentiation between the word and byte data format (see DATA-DR/CONTROL and Table 2-1 for details). |
| $\overline{\text { FSR }}$ | 4 | $\bigcirc$ | Frame sync receive. $\overline{\text { FSR }}$ is held low during bit transmission. When $\overline{\text { FSR }}$ goes low, the TMS320 serial port begins receiving bits from the AIC via DR of the AIC. The most significant DR bit is present on DR before FSR goes low (see Serial Port Sections and Internal Timing Configuration Diagrams). |
| $\overline{\text { FSX }}$ | 14 | 0 | Frame sync transmit. When FSX goes low, the TMS320 serial port begins transmitting bits to the AIC via DX of the AIC. $\overline{\text { FSX }}$ is held low during bit transmission (see Serial Port Sections and Internal Timing Configuration Diagrams). |
| IN+ | 26 | 1 | Noninverting input to analog input amplifier stage |
| IN- | 25 | 1 | Inverting input to analog input amplifier stage |
| MSTR CLK | 6 | 1 | The master clock signal is used to derive all the key logic signals of the AIC, such as the shift clock, the switched-capacitor filter clocks, and the A/D and D/A timing signals. The Internal Timing Configuration diagram shows how these key signals are derived. The frequencies of these signals are synchronous submultiples of the master clock frequency to eliminate unwanted aliasing when the sampled analog signals are transferred between the switched-capacitor filters and the ADC and DAC converters (see the Internal Timing Configuration). |
| OUT+ | 22 | 0 | Noninverting output of analog output power amplifier. OUT+ drives transformer hybrids or high-impedance loads directly in a differential or a single-ended configuration. |
| OUT- | 21 | 0 | Inverting output of analog output power amplifier. OUT- is functionally identical with and complementary to OUT+. |
| REF | 8 | I/O | The internal voltage reference is brought out on REF. An external voltage reference can be applied to REF to override the internal voltage reference. |
| $\overline{\text { RESET }}$ | 2 | 1 | A reset function is provided to initialize TA, TA', TB, RA, RA', RB (see Figure 2-1), and the control registers. This reset function initiates serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After a negative-going pulse on RESET, the AIC registers are initialized to provide a $16-\mathrm{kHz}$ data conversion rate for a $10.368-\mathrm{MHz}$ master clock input signal. The conversion rate adjust registers, TA' and RA', are reset to 1. The CONTROL register bits are reset as follows (see AIC DX Data Word Format section): $D 11=0, D 10=0, D 9=1, D 7=1, D 6=1, D 5=1, D 4=0, D 3=0, D 2=1$ <br> The shift clock (SCLK) is held high during RESET. <br> This initialization allows normal serial-port communication to occur between the AIC and the DSP. |
| SHIFT CLK | 10 | 0 | The shift clock signal is obtained by dividing the master clock signal frequency by four. SHIFT CLK is used to clock the serial data transfers of the AIC. |
| $\mathrm{V}_{\text {DD }}$ | 7 |  | Digital supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\mathrm{CC}+}$ | 20 |  | Positive analog supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\text {CC- }}$ | 19 |  | Negative analog supply voltage, $-5 \mathrm{~V} \pm 5 \%$ |

## 2 Detailed Description

Table 2-1. Mode-Selection Function Table

| DATA-DR/ CONTROL (Terminal 13) | $\overline{\text { FSD }}$ WORD-BYTE (Terminal 1) | CONTROL REGISTER BIT (D5) | OPERATING MODE | SERIAL CONFIGURATION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Data in } \\ & (0 \mathrm{~V} \text { to } 5 \mathrm{~V}) \end{aligned}$ | $\begin{aligned} & \text { FSD out } \\ & (0 \mathrm{~V} \text { to } 5 \mathrm{~V}) \end{aligned}$ | 1 | Dual Word (Telephone Interface) | Synchronous, One 16-Bit Word | Terminal functions DATA-DR $\dagger$, FSDT, D11OUT, and D100UT are applicable in this configuration. $\overline{\text { FSD }}$ is asserted during secondary communication, but $\overline{\mathrm{FSR}}$ is not asserted. However, $\overline{\text { FSD }}$ remains high during primary communication. |
| $\begin{gathered} \text { Data in } \\ (0 \mathrm{~V} \text { to } 5 \mathrm{~V}) \end{gathered}$ | $\begin{aligned} & \text { FSD out } \\ & (0 \mathrm{~V} \text { to } 5 \mathrm{~V}) \end{aligned}$ | 0 | Dual Word (Telephone Interface) | Synchronous, One 16-Bit Word | Terminal functions DATA-DR $\dagger$, FSDt, D11OUT, and D100UT are applicable in this configuration. $\overline{\text { FSD }}$ is asserted during secondary communication, but $\overline{\mathrm{FSR}}$ is not asserted. However, $\overline{\text { FSD }}$ remains high during primary communication. If secondary communications occur while the $A / D$ conversion is being transmitted from DR, $\overline{\text { FSD }}$ cannot go low, and data from DATA-DR cannot go onto DR. |
| $\mathrm{V}_{\text {cc- }}$ | $\mathrm{V}_{\mathrm{CC}+}$ | 1 | WORD | Synchronous, One 16-Bit Word | Terminal functions CONTROL $\dagger$, WORD-BYTE $\dagger$, $\overline{\mathrm{EODR}}$, and $\overline{\mathrm{EODX}}$ are applicable in this configuration. |
|  |  | 0 |  | Asynchronous, One 16-bit Word | Terminal functions CONTROL $\dagger$, WORD-BYTE $\dagger$, $\overline{\mathrm{EODR}}$, and EODX are applicable in this configuration. |
|  | VCC- | 1 | BYTE | Synchronous, Two 8-Bit Bytes | Terminal functions CONTROL $\dagger$, WORD-BYTE $\dagger$, $\overline{\mathrm{EODR}}$, and EODX are applicable in this configuration. |
|  |  | 0 |  | Asynchronous, Two 8-Bit Bytes | Terminal functions CONTROL $\dagger$, WORD-BYTE $\dagger$, $\overline{\mathrm{EODR}}$, and $\overline{\mathrm{EODX}}$ are applicable in this configuration. |

† DATA-DR/CONTROL has an internal pulldown resistor to -5 V , and $\overline{\text { FSD }} / \mathrm{WORD}$-BYTE has an internal pullup resistor to 5 V .

### 2.1 Internal Timing Configuration (see Figure 2-1)

All the internal timing of the AIC is derived from the high-frequency clock signal that drives the master clock input. The shift clock signal, which strobes the serial port data between the AIC and DSP, is derived by dividing the master clock input signal frequency by four.
The TX(A) counter and the TX $(B)$ counter, which are driven by the master clock signal, determine the D/A conversion timing. Similarly, the $R X(A)$ counter and the $R X(B)$ counter determine the $A / D$ conversion timing. In order for the low-pass switched-capacitor filter in the D/A path (see Functional Block Diagram) to meet its transfer function specifications, the frequency of its clock input must be 288 kHz . If the clock frequency is not 288 kHz , the filter transfer function frequencies are frequency-scaled by the ratios of the clock frequency to 288 kHz :

$$
\begin{equation*}
\text { Absolute Frequency }(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF } \mathrm{f}_{\text {clock }}(\mathrm{kHz})}{288} \tag{1}
\end{equation*}
$$

For Low-Pass SCF $f_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.
To obtain the specified filter response, the combination of master clock frequency and the TX(A) counter and the $\mathrm{RX}(\mathrm{A})$ counter values must yield a $288-\mathrm{kHz}$ switched-capacitor clock signal. This $288-\mathrm{kHz}$ clock signal can then be divided by the TX(B) counter to establish the D/A conversion timing.
The transfer function of the band-pass switched-capacitor filter in the A/D path (see Functional Block Diagram) is a composite of its high-pass and low-pass transfer functions. When the shift-clock frequency (SCF) is 288 kHz , the high-frequency roll-off of the low-pass section will meet the band-pass filter transfer function specification. Otherwise, the high-frequency roll-off is frequency-scaled by the ratio of the high-pass section SCF clock to 288 kHz (see Figure 5-5). The low-frequency roll-off of the high-pass section meets the band-pass filter transfer function specification when the A/D conversion rate is 16 kHz . If not, the low-frequency roll-off of the high-pass section is frequency-scaled by the ratio of the A/D conversion rate to 16 kHz .
The TX(A) counter and the TX(B) counter are reloaded each D/A conversion period, while the $R X(A)$ counter and the $R X(B)$ counter are reloaded every $A / D$ conversion period. The $T X(B)$ counter and the $R X(B)$ counter are loaded with the values in the TB and RB registers, respectively. Via software control, the TX(A) counter can be loaded with the TA register, the TA register less the TA' register, or the TA register plus the TA' register. By selecting the TA register less the TA' register option, the upcoming conversion timing occurs earlier by an amount of time that equals TA' times the signal period of the master clock. If the TA register plus the TA' register option is executed, the upcoming conversion timing occurs later by an amount of time that equals TA' times the signal period of the master clock. Thus, the D/A conversion timing can be advanced or retarded. An identical ability to alter the A/D conversion timing is provided. However, the RX(A) counter can be programmed via software control with the RA register, the RA register less the RA' register, or the RA register plus the RA' register.
The ability to advance or retard conversion timing is particularly useful for modem applications. This feature allows controlled changes in the $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ conversion timing and can be used to enhance signal-to-noise performance, to perform frequency-tracking functions, and to generate nonstandard modem frequencies.
If the transmit and receive sections are configured to be synchronous, then the low-pass and band-pass switched-capacitor filter clocks are derived from the TX(A) counter. Also, both the D/A and A/D conversion timings are derived from the TX(A) counter and the $\operatorname{TX}(B)$ counter. When the transmit and receive sections are configured to be synchronous, the $R X(A)$ counter, $R X(B)$ counter, RA register, RA' register, and RB registers are not used.

$\dagger$ These control bits are described in the DX Serial Data Word Format section.
NOTES: A. Tables 2-2 and 2-3 are primary and secondary communication protocols, respectively.
B. In synchronous operation, $R A, R A^{\prime}, R B, R X(A)$, and $R X(B)$ are not used. $T A, T A^{\prime}, T B, T X(A)$, and $T X(B)$ are used instead.
C. Items in italics refer only to frequencies and register contents, which are variable. A crystal oscillator driving 20.736 MHz into the TMS320-series DSP provides a master clock frequency of 5.184 MHz . The TLC32046 produces a shift clock frequency of 1.296 MHz . If the $\operatorname{TX}(\mathrm{A})$ register contents equal 9 , the SCF clock frequency is 288 kHz , and the $\mathrm{D} / \mathrm{A}$ conversion frequency is $288 \mathrm{kHz} \div \mathrm{T}(\mathrm{B})$.

Figure 2-1. Asynchronous Internal Timing Configuration

### 2.2 Analog Input

Two pairs of analog inputs are provided. Normally, the $\operatorname{IN}+$ and $\operatorname{IN}$-input pair is used; however, the auxiliary input pair, $A \cup X I N+$ and $A U X I N-$-, can be used if a second input is required. Since sufficient common-mode range and rejection are provided, each input set can be operated in differential or single-ended modes. The gain for the $\operatorname{IN}+, \operatorname{IN}-$, $A \cup X I N+$, and $A U X ~ I N$ - inputs can be programmed to 1,2 , or 4 (see Table 4-1). Either input circuit can be selected via software control. Multiplexing is controlled with the D4 bit (enable/disable AUX IN+ and AUX IN-) of the secondary DX word (see Table 2-3). The multiplexing requires a 2 -ms wait at $\mathrm{SCF}=288 \mathrm{kHz}$ (see Figure 5-3) for a valid output signal. A wide dynamic range is ensured by the differential internal analog architecture and the separate analog and digital voltage supplies and grounds.

### 2.3 A/D Band-Pass Filter, Clocking, and Conversion Timing

The receive-channel A/D high-pass filter can be selected or bypassed via software control (see Functional Block Diagram). The frequency response of this filter is found in the electrical characteristic section. This response results when the switched-capacitor filter clock frequency is 288 kHz and the $A / D$ sample rate is 16 kHz . Several possible options can be used to attain a $288-\mathrm{kHz}$ switched-capacitor filter clock. When the filter clock frequency is not 288 kHz , the low-pass filter transfer function is frequency-scaled by the ratio of the actual clock frequency to 288 kHz (see Typical Characteristics section). The ripple bandwidth and $3-\mathrm{dB}$ low-frequency roll-off points of the high-pass section are 300 Hz and 200 Hz , respectively. However, the high-pass section low-frequency roll-off is frequency-scaled by the ratio of the $A / D$ sample rate to 16 kHz .

Figure 2-1 and the DX serial data word format sections of this data manual indicate the many options for attaining a $288-\mathrm{kHz}$ band-pass switched-capacitor filter clock. These sections indicate that the RX(A) counter can be programmed to give a $288-\mathrm{kHz}$ band-pass switched-capacitor filter clock for several master clock input frequencies.
The A/D conversion rate is attained by frequency-dividing the band-pass switched-capacitor filter clock with the $R X(B)$ counter. Unwanted aliasing is prevented because the $A / D$ conversion rate is an integer submultiple of the band-pass switched-capacitor filter sampling rate, and the two rates are synchronously locked.

### 2.4 A/D Converter

Fundamental performance specifications for the receive channel ADC circuitry are in the electrical characteristic section of this data manual. The ADC circuitry, using switched-capacitor techniques, provides an inherent sample-and-hold function.

### 2.5 Analog Output

The analog output circuitry is an analog output power amplifier. Both noninverting and inverting amplifier outputs are brought out of the IC. This amplifier can drive transformer hybrids or low-impedance loads directly in either a differential or single-ended configuration.

### 2.6 D/A Low-Pass Filter, Clocking, and Conversion Timing

The frequency response results when the low-pass switched-capacitor filter clock frequency is 288 kHz (see equation 1). Like the $A / D$ filter, the transfer function of this filter is frequency-scaled when the clock frequency is not 288 kHz (see Typical Characteristics section). A continuous-time filter is provided on the output of the low-pass filter to eliminate the periodic sample data signal information, which occurs at multiples of the $288-\mathrm{kHz}$ switched-capacitor clock feedthrough.
The D/A conversion rate is attained by frequency-dividing the $288-\mathrm{kHz}$ switched-capacitor filter clock with the $T(B)$ counter. Unwanted aliasing is prevented because the $D / A$ conversion rate is an integer submultiple of the switched-capacitor low-pass filter sampling rate, and the two rates are synchronously locked.

### 2.7 D/A Converter

Fundamental performance specifications for the transmit channel DAC circuitry are in the electrical characteristic section. The DAC has a sample-and-hold function that is realized with a switched-capacitor ladder.

### 2.8 Serial Port

The serial port has four possible configurations summarized in the function table on page 1-2. These configurations are briefly described below.

- The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS320C17. The communications protocol is two 8 -bit bytes.
- The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS32020, TMS320C25, and TMS320C30. The communications protocol is one 16-bit word.
- The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS320C17. The communications protocol is two 8 -bit bytes.
- The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS32020, TMS320C25, TMS320C30, or two SN74299 serial-to-parallel shift registers, which can interface in parallel to the TMS32010, TMS320C15, to any other digital signal processor, or to external FIFO circuitry. The communications protocol is one 16-bit word.


### 2.9 Synchronous Operation

When the transmit and receive sections are operated synchronously, the low-pass filter clock drives both low-pass and band-pass filters (see Functional Block Diagram). The A/D conversion timing is derived from and equal to the D/A conversion timing. When data bit D5 in the control register is a logic 1, transmit and receive sections are synchronous. The band-pass switched-capacitor filter and the A/D converter timing are derived from the $T X(A)$ counter, the $T X(B)$ counter, and the TA and TA' registers. In synchronous operation, both the $A / D$ and the $D / A$ channels operate from the same frequencies. The $\overline{F S X}$ and the $\overline{F S R}$ timing is identical during primary communication, but $\overline{\mathrm{FSR}}$ is not asserted during secondary communication because there is no new A/D conversion result.

### 2.9.1 One 16-Bit Word (Dual-Word [Telephone Interface] or Word Mode)

The serial port interfaces directly with the serial ports of the TMS32020, TMS320C25, and the TMS320C30, and communicates in one 16 -bit word. The operation sequence is as follows:

1. The $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ pins are brought low by the TLC32046 AIC.
2. One 16 -bit word is transmitted and one 16 -bit word is received.
3. $\overline{F S X}$ and $\overline{\text { FSR }}$ are brought high.
4. $\bar{E} O D X$ and $\overline{E O D R}$ emit low-going pulses one shift clock wide. $\overline{E O D X}$ and $\overline{E O D R}$ are valid in the word or byte mode only.

If the device is in the dual-word (telephone interface) mode, $\overline{\text { FSD }}$ goes low during the secondary communication period and enables the data word received at the DATA-DR/CONTROL input to be routed to the DR line. The secondary communication period occurs four shift clocks after completion of primary communications.

### 2.9.2 Two 8-Bit Bytes (Byte Mode)

The serial port interfaces directly with the serial port of the TMS320C17 and communicates in two 8-bit bytes. The operation sequence is as follows:

1. $\overline{F S X}$ and $\overline{F S R}$ are brought low.
2. One 8-bit word is transmitted and one 8-bit word is received.
3. $\overline{E O D X}$ and $\overline{E O D R}$ are brought low.
4. $\overline{F S X}$ and $\overline{\text { FSR }}$ emit positive frame-sync pulses that are four shift clock cycles wide.
5. One 8 -bit byte is transmitted and one 8 -bit byte is received.
6. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought high.
7. $\overline{E O D X}$ and $\overline{E O D R}$ are brought high.

### 2.9.3 Synchronous Operating Frequencies

The synchronous operating frequencies are determined by the following equations.
Switched capacitor filter (SCF) frequencies (see Figure 2-1):
Low-pass SCF clock frequency (D/A and A/D channels) $=\frac{\text { master clock frequency }}{T(A) \times 2}$
High-pass SCF clock frequency (A/D channel) $=A / D$ conversion frequency
Conversion frequency (A/D and D/A channels) $=\frac{\text { low-pass SCF clock frequency }}{T(B)}$

$$
=\frac{\text { master clock frequency }}{T(A) \times 2 \times T(B)}
$$

NOTE: $T(A), T(B), R(A)$, and $R(B)$ are the contents of the TA, TB, RA, and RB registers, respectively.

### 2.10 Asynchronous Operation

When the transmit and the receive sections are operated asynchronously, the low-pass and band-pass filter clocks are independently generated from the master clock. The D/A and the A/D conversion timing is also determined independently.

D/A timing is set by the counters and registers described in synchronous operation, but the RA and RB registers are substituted for the TA and TB registers to determine the A/D channel sample rate and the A/D path switched-capacitor filter frequencies. Asynchronous operation is selected by control register bit D5 being zero.

### 2.10.1 One 16-Bit Word (Word Mode)

The serial port interfaces directly with the serial ports of the TMS32020, TMS320C25, and TMS320C30 and communicates with 16-bit word formats. The operation sequence is as follows:

1. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ are brought low by the TLC32046 AIC.
2. One 16-bit word is transmitted or one 16-bit word is received.
3. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ are brought high.
4. $\overline{\text { EODX }}$ or $\overline{\text { EODR }}$ emit low-going pulses one shift clock wide. $\overline{\text { EODX }}$ and $\overline{\mathrm{EODR}}$ are valid in either the word or byte mode only.

### 2.10.2 Two 8-Bit Bytes (Byte Mode)

The serial port interfaces directly with the serial port of the TMS320C17 and communicates in two 8-bit bytes. The operating sequence is as follows:

1. $\overline{\text { FSX }}$ or $\overline{\text { FSR }}$ are brought low by the TLC32046 AIC.
2. One byte is transmitted or received.
3. EODX or EODR are brought low.
4. $\overline{F S X}$ or $\overline{\mathrm{FSR}}$ are brought high for four shift clock periods and then brought low.
5. The second byte is transmitted or received.
6. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ are brought high.
7. $\overline{\mathrm{EODX}}$ or $\overline{\mathrm{EODR}}$ are brought high.

### 2.10.3 Asynchronous Operating Frequencies

The asynchronous operating frequencies are determined by the following equations.
Switched-capacitor filter frequencies (see Figure 2-1):
Low-pass D/A SCF clock frequency $=\frac{\text { master clock frequency }}{T(A) \times 2}$

Low-pass A/D SCF clock frequency $=\frac{\text { master clock frequency }}{R(A) \times 2}$
High-pass SCF clock frequency (A/D channel) $=A / D$ conversion frequency
Conversion frequency:
$D / A$ conversion frequency $=\frac{\text { low-pass } D / A \text { SCF clock frequency }}{T(B)}$

$$
\begin{equation*}
A / D \text { conversion frequency }=\frac{\text { low-pass A/D SCF clock frequency (for low pass receive filter) }}{R(B)} \tag{3}
\end{equation*}
$$

NOTE: $T(A), T(B), R(A)$, and $R(B)$ are the contents of the TA, TB, RA, and RB registers, respectively.

### 2.11 Operation of TLC32046 With Internal Voltage Reference

The internal reference of the TLC32046 eliminates the need for an external voltage reference and provides overall circuit cost reduction. The internal reference eases the design task and provides complete control of the IC performance. The internal reference is brought out to REF. To keep the amount of noise on the reference signal to a minimum, an external capacitor can be connected between REF and ANLG GND.

### 2.12 Operation of TLC32046 With External Voltage Reference

REF can be driven from an external reference circuit. This external circuit must be capable of supplying $250 \mu \mathrm{~A}$ and must be protected adequately from noise and crosstalk from the analog input.

### 2.13 Reset

A reset function is provided to initiate serial communications between the AIC and DSP and to allow fast, cost-effective testing during manufacturing. The reset function initializes all AIC registers, including the control register. After a negative-going pulse on RESET, the AIC is initialized. This initialization allows normal serial port communications activity to occur between AIC and DSP (see AIC DX Data Word Format section). After RESET, TA=TB=RA=RB=18 (or 12 hexadecimal), $\mathrm{TA}^{\prime}=\mathrm{RA}^{\prime}=01$ (hexadecimal), the $\mathrm{A} / \mathrm{D}$ high-pass filter is inserted, the loop-back function is deleted, AUX IN+ and AUX IN- are disabled, transmit and receive sections are in synchronous operation, programmable gain is set to 1 , the on-board $(\sin x) / x$ correction filter is not selected, D100UT is set to 0 , and D11OUT is set to 0 .

### 2.14 Loopback

This feature allows the circuit to be tested remotely. In loopback, OUT+ and OUT- are internally connected to $\operatorname{IN}+$ and $\operatorname{IN}-$. The DAC bits (D15 to D2), which are transmitted to DX, can be compared with the ADC bits (D15 to D2), received from DR. The bits on DR equal the bits on DX. However, there is some difference in these bits due to the ADC and DAC output offsets.

The loopback feature is implemented with digital signal processor control by transmitting a logic 1 for data bit D3 in the DX secondary communication to the control register (see Table 2-3).

### 2.15 Communications Word Sequence

In the dual-word (telephone interface) mode, there are two data words that are presented to the DSP or $\mu \mathrm{P}$ from the DR terminal. The first data word is the ADC conversion result occurring during the FSR time, and the second is the serial data applied to DATA-DR during the FSD time. FSR is not asserted during secondary communications and FSD is not asserted during primary communications.


Figure 2-2. Primary and Secondary Communications Word Sequence

### 2.15.1 DR Word Bit Pattern

The data word is the 14-bit conversion result of the receive channel to the processor in 2 s complement format. With 16-bit processors, the data is 16 bits long with the two LSBs at zero.


### 2.15.2 Primary DX Word Bit Pattern

Using 8-bit processors, the data word is transmitted in the same order as one 16 -bit word, but as two bytes with the two LSBs of the second byte set to zero.


Table 2-2. Primary DX Serial Communication Protocol

| FUNCTIONS | D1 | D0 |
| :---: | :---: | :---: |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A \rightarrow T X(A), R A \rightarrow R X(A)$ (see Figure 2-1). <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$ (see Figure 2-1). | 0 | 0 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A+T A^{\prime} \rightarrow T X(A), R A+R A^{\prime} \rightarrow R X(A)$ (see Figure 2-1). <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$ (see Figure 2-1). <br> The next $D / A$ and $A / D$ conversion period is changed by the addition of $T A^{\prime}$ and $R A^{\prime}$ master clock cycles, in which $T A^{\prime}$ and RA' can be positive, negative, or zero (refer to Table 2-4). | 0 | 1 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> TA-TA $\rightarrow$ TX $(A), R_{A}-R^{\prime} \rightarrow R X(A)$ (see Figure 2-1). <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$ (see Figure 2-1). <br> The next $D / A$ and $A / D$ conversion period is changed by the subtraction of $T A^{\prime}$ and $R A^{\prime}$ master clock cycles, in which TA' and RA' can be positive, negative, or zero (refer to Table 2-4). | 1 | 0 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A \rightarrow T X(A), R A \rightarrow R X(A)$ (see Figure 2-1). <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$ (see Figure 2-1). <br> After a delay of four shift cycles, a secondary transmission follows to program the AIC to operate in the desired configuration. In the telephone interface mode, data on DATA DR is routed to DR during secondary transmission. | 1 | 1 |

NOTE: Setting the two least significant bits to 1 in the normal transmission of DAC information (primary communications) to the AIC initiates secondary communications upon completion of the primary communications. When the primary communication is complete, $\overline{\text { FSX }}$ remains high for four SHIFT CLOCK cycles and then goes low and initiates the secondary communication. The timing specifications for the primary and secondary communications are identical. In this manner, the secondary communication, if initiated, is interleaved between successive primary communications. This interleaving prevents the secondary communication from interfering with the primary communications and DAC timing. This prevents the AIC from skipping a DAC output. $\overline{\text { FSR }}$ is not asserted during secondary communications activity. However, in the dual-word (telephone interface) mode, $\overline{\mathrm{FSD}}$ is asserted during secondary communications but not during primary communications.

### 2.15.3 Secondary DX Word Bit Pattern



Table 2-3. Secondary DX Serial Communication Protocol

| FUNCTIONS | D1 | D0 |
| :---: | :---: | :---: |
| D13 (MSB)-D9 $\rightarrow$ TA , 5 bits unsigned binary (see Figure 2-1). D6 (MSB)-D2 $\rightarrow$ RA, 5 bits unsigned binary (see Figure 2-1). D15, D14, D8, and D7 are unassigned. | 0 | 0 |
| D14 (sign bit)-D9 $\rightarrow$ TA', 6 bits 2s complement (see Figure 2-1). D7 (sign bit)-D2 $\rightarrow$ RA', 6 bits 2s complement (see Figure 2-1). D15 and D8 are unassigned. | 0 | 1 |
| D14 (MSB)-D9 $\rightarrow$ TB, 6 bits unsigned binary (see Figure 2-1). D7 (MSB)-D2 $\rightarrow$ RB, 6 bits unsigned binary (see Figure 2-1). D15 and D8 are unassigned. | 1 | 0 |
| D2 $=0 / 1$ deletes/inserts the A/D high-pass filter. <br> D3 $=0 / 1$ deletes/inserts the loopback function. <br> D4 $=0 / 1$ disables/enables $A \cup X I N+$ and $A \cup X I N-$. <br> D5 $=0 / 1$ asynchronous/synchronous transmit and receive sections. <br> D6 = 0/1 gain control bits (see Table 4-1). <br> D7 $=0 / 1$ gain control bits (see Table 4-1). <br> D9 $=0 / 1$ delete/insert on-board second-order $(\sin x) / x$ correction filter <br> D10 $=0 / 1$ output to D100UT (dual-word (telephone interface) mode) <br> D11 = 0/1 output to D11OUT (dual-word (telephone interface) mode) <br> D8, D12-D15 are unassigned. | 1 | 1 |

### 2.16 Reset Function

A reset function is provided to initiate serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After power has been applied to the AIC, a negative-going pulse on RESET initializes the AIC registers to provide a $16-\mathrm{kHz} A / D$ and $D / A$ conversion rate for a $10.368-\mathrm{MHz}$ master clock input signal. Also, the pass-bands of the $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ filters are 300 Hz to 7200 Hz and 0 Hz to 7200 Hz , respectively; therefore, the filter bandwidths are half those shown in the filter transfer function specification section. The AIC, except the CONTROL register, is initialized as follows (see AIC DX Data Word Format section):

| REGISTER | TA | TA' | TB | RA | RA $^{\prime}$ | RB |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- |
| INITIALIZED VALUE (HEX) | 12 | 01 | 12 | 12 | 01 | 12 |

The CONTROL register bits are reset as follows (see Table 2-3):

$$
D 11=0, D 10=0, D 9=1, D 7=1, D 6=1, D 5=1, D 4=0, D 3=0, D 2=1
$$

This initialization allows normal serial port communications to occur between the AIC and the DSP. If the transmit and receive sections are configured to operate synchronously and the user wishes to program different conversion rates, only the TA, TA', and TB register need to be programmed. Both transmit and receive timing are synchronously derived from these registers (see the Terminal Functions and DX Serial Data Word Format sections).
Figure 2-3 shows a circuit that provides a reset on power-up when power is applied in the sequence given in the power-up sequence section. The circuit depends on the power supplies reaching their recommended values a minimum of 800 ns before the capacitor charges to 0.8 V above DGTL GND.

TLC32046


Figure 2-3. Reset on Power-Up Circuit

### 2.17 Power-Up Sequence

To ensure proper operation of the AIC and as a safeguard against latch-up, it is recommended that Schottky diodes with forward voltages less than or equal to 0.4 V be connected from $\mathrm{V}_{\text {CC }}-$ to ANLG GND and from $V_{\text {CC- }}$ to DGTL GND. In the absence of such diodes, power is applied in the following sequence: ANLG GND and DGTL GND, $\mathrm{V}_{\mathrm{CC}}$, then $\mathrm{V}_{\mathrm{CC}}{ }^{+}$and $\mathrm{V}_{\mathrm{DD}}$. Also, no input signal is applied until after power-up.

### 2.18 AIC Register Constraints

The following constraints are placed on the contents of the AIC registers:

1. TA register must be $\geq 4$ in word mode (WORD/BYTE= high).
2. TA register must be $\geq 5$ in byte mode (WORD/BYTE= low).
3. TA' register can be either positive, negative, or zero.
4. RA register must be $\geq 4$ in word mode (WORD/BYTE $=$ high).
5. RA register must be $\geq 5$ in byte mode (WORD/BYTE = low).
6. RA' register can be either positive, negative, or zero.
7. (TA register $\pm \mathrm{TA}^{\prime}$ register) must be $>1$.
8. (RA register $\pm R A^{\prime}$ register) must be $>1$.
9. TB register must be $\geq 15$.
10. RB register must be $\geq 15$.

### 2.19 AIC Responses to Improper Conditions

The AIC has provisions for responding to improper conditions. These improper conditions and the response of the AIC to these conditions are presented in Table 2-4.

Table 2-4. AIC Responses to Improper Conditions

| IMPROPER CONDITION | AIC RESPONSE |
| :---: | :---: |
| TA register $+T A^{\prime}$ register $=0$ or 1 TA register - TA' $^{\prime}$ register $=0$ or 1 | Reprogram TX(A) counter with TA register value |
| TA register + TA' register $<0$ | MODULO 64 arithmetic is used to ensure that a positive value is loaded into $T X(A)$ counter, i.e., TA register + TA' register + 40 HEX is loaded into TX(A) counter. |
| RA register $+\mathrm{RA}^{\prime}$ register $=0$ or 1 RA register - RA $^{\prime}$ register $=0$ or 1 | Reprogram RX(A) counter with RA register value |
| RA register + RA' register $=0$ or 1 | MODULO 64 arithmetic is used to ensure that a positive value is loaded into $R X(A)$ counter, i.e., RA register + RA' register + 40 HEX is loaded into $R X(A)$ counter. |
| $\begin{aligned} & \text { TA register }=0 \text { or } 1 \\ & \text { RA register }=0 \text { or } 1 \end{aligned}$ | AIC is shut down. Reprogram TA or RA registers after a reset. |
| TA register < 4 in word mode TA register < 5 in byte mode RA register < 4 in word mode RA register < 5 in byte mode | The AIC serial port no longer operates. Reprogram TA or RA registers after a reset. |
| TB register < 15 | Reprogram TB register with 12 HEX |
| RB register < 15 | Reprogram RB register with 12 HEX |
| AIC and DSP cannot communicate | Hold last DAC output |

### 2.20 Operation With Conversion Times Too Close Together

If the difference between two successive D/A conversion frame syncs is less than $1 / 25 \mathrm{kHz}$, the AIC operates improperly. In this situation, the second D/A conversion frame sync occurs too quickly, and there is not enough time for the ongoing conversion to be completed. This situation can occur if the A and B registers are improperly programmed or if the $A+A^{\prime}$ register result is too small. When incrementally adjusting the conversion period via the $A+A^{\prime}$ register options, the designer should not violate this requirement (see Figure2-4).


$$
\mathrm{t}_{2}-\mathrm{t}_{1} \leq 1 / 25 \mathrm{kHz}
$$

Figure 2-4. Conversion Times Too Close Together

### 2.21 More Than One Receive Frame Sync Occurring Between Two Transmit Frame Syncs - Asynchronous Operation

When incrementally adjusting the conversion period via the $A+A^{\prime}$ or $A-A^{\prime}$ register options, a specific protocol is followed. The command to use the incremental conversion period adjust option is sent to the AIC during an FSX frame sync. The ongoing conversion period is then adjusted; however, either receive conversion period $A$ or conversion period $B$ can be adjusted. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. If there is sufficient time between $t_{1}$ and $t_{2}$, the receive conversion period adjustment is performed during receive conversion period A . Otherwise, the adjustment is performed during receive conversion period B .
The adjustment command only adjusts one transmit conversion period and one receive conversion period. To adjust another pair of transmit and receive conversion periods, another command must be issued during a subsequent $\overline{\mathrm{FSX}}$ frame (see Figure 2-5).


Figure 2-5. More Than One Receive Frame Sync Between Two Transmit Frame Syncs

### 2.22 More Than One Transmit Frame Sync Occurring Between Two Receive Frame Syncs - Asynchronous Operation

When incrementally adjusting the conversion period via the $A+A^{\prime}$ or $A-A^{\prime}$ register options, a specific protocol must be followed. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. The command to use the incremental conversion period adjust options is sent to the AIC during an $\overline{\mathrm{FSX}}$ frame sync. The ongoing transmit conversion period is then adjusted. However, three possibilities exist for the receive conversion period adjustment as shown in Figure 2-6. When the adjustment command is issued during transmit conversion period $A$, receive conversion period $A$ is adjusted if there is sufficient time between $t_{1}$ and $t_{2}$. If there is not sufficient time between $t_{1}$ and $t_{2}$, receive conversion period $B$ is adjusted. The third option is that the receive portion of an adjustment command can be ignored if the adjustment command is sent during a receive conversion period, which is adjusted due to a prior adjustment command. For example, if adjustment commands are issued during transmit conversion periods $\mathrm{A}, \mathrm{B}$, and C , the first two commands may cause receive conversion periods A and B to be adjusted, while the third receive adjustment command is ignored. The third adjustment command is ignored since it was issued during receive conversion period B , which already is adjusted via the transmit conversion period B adjustment command.


Figure 2-6. More Than One Transmit Frame Sync Between Two Receive Frame Syncs

### 2.23 More than One Set of Primary and Secondary DX Serial Communications Occurring Between Two Receive Frame Syncs (See DX Serial Data Word Format section) - Asynchronous Operation

The TA, TA', TB, and control register information that is transmitted in the secondary communication is accepted and applied during the ongoing transmit conversion period. If there is sufficient time between $t_{1}$ and $t_{2}$, the TA, RA', and RB register information, sent during transmit conversion period $A$, is applied to receive conversion period $A$; otherwise, this information is applied during receive conversion period $B$. If RA, RA', and RB register information has been received and is being applied during an ongoing conversion period, any subsequent $R A, R A^{\prime}$, or $R B$ information received during this receive conversion period is disregarded (see Figure 2-7).


Figure 2-7. More Than One Set of Primary and Secondary DX Serial Communications Between Two Receive Frame Syncs

### 2.24 System Frequency Response Correction

The $(\sin x) / x$ correction for the DAC zero-order sample-and-hold output can be provided by an on-board second-order $(\sin x) / x$ correction filter (see Functional Block Diagram). This $(\sin x) / x$ correction filter can be inserted into or omitted from the signal path by digital-signal-processor control (data bit D9 in the DX secondary communications). When inserted, the $(\sin x) / x$ correction filter precedes the switched-capacitor low-pass filter. When the TB register (see Figure 2-1) equals 15, the correction results of Figures 5-5,5-6, and $5-7$ can be obtained.

The $(\sin x) / x$ correction [see section $(\sin x) / x$ ] can also be accomplished by disabling the on-board second-order correction filter and performing the $(\sin x) / x$ correction in digital signal processor software. The system frequency response can be corrected via DSP software to $\pm 0.1 \mathrm{~dB}$ accuracy to a band edge of 3000 Hz for all sampling rates. This correction is accomplished with a first-order digital correction filter, that requires seven TMS320 instruction cycles. With a 200-ns instruction cycle, seven instructions represent an overhead factor of $1.1 \%$ and $1.3 \%$ for sampling rates of 8 and 9.6 kHz , respectively (see the ( $\operatorname{Sin} \mathrm{x}$ )/x Correction Section for more details).

### 2.25 ( $\operatorname{Sin} \mathrm{x}) / \mathrm{x}$ Correction

If the designer does not wish to use the on-board second-order $(\sin \mathrm{x}) / \mathrm{x}$ correction filter, correction can be accomplished in digital signal processor (DSP) software. ( $\operatorname{Sin} \mathrm{x}$ )/x correction can be accomplished easily and efficiently in digital signal processor software. Excellent correction accuracy can be achieved to a band edge of 3000 Hz by using a first-order digital correction filter. The results shown are typical of the numerical correction accuracy that can be achieved for sample rates of interest. The filter requires seven instruction cycles per sample on the TMS320 DS. With a 200 -ns instruction cycle, nine instructions per sample represents an overhead factor of $1.4 \%$ and $1.7 \%$ for sampling rates of 8000 Hz and 9600 Hz , respectively. This correction adds a slight amount of group delay at the upper edge of the $300-\mathrm{Hz}$ to $3000-\mathrm{Hz}$ band.

### 2.26 (Sin x)/x Roll-Off for a Zero-Order Hold Function

The $(\sin x) / x$ roll-off error for the AIC DAC zero-order hold function at a band-edge frequency of 3000 Hz for the various sampling rates is shown in Table 2-5 (see Figure 5-7).

Table 2-5. $(\sin \mathrm{x}) / \mathrm{x}$ Roll-Off Error

| $\mathbf{f}_{\mathbf{S}}(\mathbf{H z})$ | Error $=\mathbf{2 0} \log \frac{\sin \pi \mathbf{f} / \mathbf{f}_{\mathbf{S}}}{\pi \mathbf{f} / \mathbf{f}_{\mathbf{S}}}$ <br> $\mathbf{f}=\mathbf{3 0 0 0} \mathbf{~ H z}$ <br> $(\mathbf{d B})$ |
| :---: | :---: |
| 7200 | -2.64 |
| 8000 | -2.11 |
| 9600 | -1.44 |
| 14400 | -0.63 |
| 16000 | -0.50 |
| 19200 | -0.35 |
| 25000 | -0.21 |

The actual AIC $(\sin x) / x$ roll-off is slightly less than the figures in Table $2-5$ because the AIC has less than 100\% duty cycle hold interval.

### 2.27 Correction Filter

To externally compensate for the $(\sin \mathrm{x}) / \mathrm{x}$ roll-off of the AIC, a first-order correction filter can be implemented as shown in Figure 2-8.


Figure 2-8. First-Order Correction Filter
The difference equation for this correction filter is:

$$
\begin{equation*}
y_{(i+1)}=p 2 \cdot(1-p 1) \cdot u_{(i+1)}+p 1 \cdot y_{(i)} \tag{4}
\end{equation*}
$$

where the constant p1 determines the pole locations.
The resulting squared magnitude transfer function is:

$$
\begin{equation*}
|H(f)|^{2}=\frac{(p 2)^{2} V(1-p 1)^{2}}{1-2 V p 1 V \cos \left(2 p f / f_{s}\right)+(p 1)^{2}} \tag{5}
\end{equation*}
$$

### 2.28 Correction Results

Table 2-6 shows the optimum $p$ values and the corresponding correction results for $8000-\mathrm{Hz}$ and $9600-\mathrm{Hz}$ sampling rates (see Figures 5-8, 5-9, and 5-10).

Table 2-6. $(\operatorname{Sin} x) / x$ Correction Table for $f_{s}=8000 \mathrm{~Hz}$ and $\mathrm{f}_{\mathrm{S}}=9600 \mathrm{~Hz}$

| $\mathbf{f}(\mathbf{H z})$ | ROLL-OFF ERROR (dB) <br> $\mathbf{f}_{\mathbf{s}}=800 \mathbf{~ H z}$ <br> $\mathbf{p 1}=-\mathbf{0 . 1 4 8 1 3}$ <br> $\mathbf{p 2}=\mathbf{0 . 9 8 8 8}$ | ROLL-OFF ERROR (dB) <br> $\mathbf{f}_{\mathbf{s}}=9600 \mathrm{~Hz}$ <br> $\mathbf{p 1}=-\mathbf{0 . 1 3 0 7}$ <br> $\mathbf{p 2}=0.9951$ |
| :---: | :---: | :---: |
| 300 | -0.099 | -0.043 |
| 600 | -0.089 | -0.043 |
| 900 | -0.054 | 0 |
| 1200 | -0.002 | 0 |
| 1500 | 0.041 | 0 |
| 1800 | 0.079 | 0.043 |
| 2100 | 0.100 | 0.043 |
| 2400 | 0.091 | 0.043 |
| 2700 | -0.043 | 0 |
| 3000 | -0.102 | -0.043 |

### 2.29 TMS320 Software Requirements

The digital correction filter equation can be written in state variable form as follows:

$$
y_{(i+1)}=y_{(i)} \cdot k 1+u_{(i+1)} \cdot k 2
$$

Where

$$
\begin{aligned}
& \mathrm{k} 1=\mathrm{p} 1 \\
& \mathrm{k} 2=(1-\mathrm{p} 1) \mathrm{p} 2 \\
& \mathrm{y}(\mathrm{i})=\text { filter state } \\
& \mathrm{u}(\mathrm{i}+1)=\text { next } \mathrm{I} / \mathrm{O} \text { sample }
\end{aligned}
$$

The coefficients k1 and k2 must be represented as 16-bit integers. The SACH instruction (with the proper shift) yields the correct result. With the assumption that the TMS320 processor page pointer and memory configuration are properly initialized, the equation can be executed in seven instructions or seven cycles with the following program:

```
ZAC
LT K2
MPY U
LTA K1
MPY Y
APAC
SACH (dma), (shift)
```


## 3 Specifications

### 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted)

Supply voltage range, $\mathrm{V}_{\mathrm{CC}+}$ (see Note 1) ................................. -0.3 V to 15 V




Operating free-air temperature range: TLC32046C ...................... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ TLC320461 .................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
TLC32046M .................. $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage temperature range: TLC32046C, TLC320461 ............... $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
TLC32046M ........................... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Case temperature for 10 seconds: FN or FK package . ......................... $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds:
N or J package
$260^{\circ} \mathrm{C}$
NOTE 1: Voltage values for maximum ratings are with respect to $\mathrm{V}_{\mathrm{CC}}-$

### 3.2 Recommended Operating Conditions



NOTES: 2. Voltages at analog inputs and outputs, REF, $\mathrm{V}_{\mathrm{CC}_{+}}$, and $\mathrm{V}_{\mathrm{CC}}$ - are with respect to ANLG GND. Voltages at digital inputs and outputs and $V_{D D}$ are with respect to DGTL GND.
3. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data manual for logic voltage levels only.
4. The band-pass switched-capacitor filter (SCF) specifications apply only when the low-pass section SCF clock is 288 kHz and the high-pass section SCF clock is 16 kHz . If the low-pass SCF clock is shifted from 288 kHz , the low-pass roll-off frequency shifts by the ratio of the low-pass SCF clock to 288 kHz . If the high-pass SCF clock is shifted from 16 kHz , the high-pass roll-off frequency shifts by the ratio of the high-pass SCF clock to 16 kHz . Similarly, the low-pass switched-capacitor filter (SCF) specifications apply only when the SCF clock is 288 kHz . If the SCF clock is shifted from 288 kHz , the low-pass roll-off frequency shifts by the ratio of the SCF clock to 288 kHz .
5. This range applies when ( $\operatorname{IN+}-\mathbb{N}-$ ) or ( $A \cup X \operatorname{IN}+-A U X I N-)$ equals $\pm 6 \mathrm{~V}$.

### 3.3 Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{CC}_{+}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted)

### 3.3.1 Total Device, MSTR CLK Frequency $=5.184 \mathrm{MHz}$, Outputs Not Loaded

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \quad \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| ICC+ | Supply current from $\mathrm{V}_{\mathrm{CC}}+$ | TLC32046C |  |  |  | 35 | mA |
|  |  | TLC32046I |  |  |  | 40 |  |
|  |  | TLC32046M |  |  |  | 45 |  |
| $\begin{aligned} & \text { Supply current from } \\ & \text { ICC- } \quad V_{C C}- \end{aligned}$ |  | TLC32046C |  |  |  | -35 | mA |
|  |  | TLC32046I |  |  |  | -40 |  |
|  |  | TLC32046M |  |  |  | -45 |  |
| IDD | Supply current from VDD |  |  |  |  | 7 | mA |
| $V_{\text {ref }}$ | Internal reference output voltage | TLC32046M |  | 2.9 |  | 3.3 | V |
| $\alpha$ Vref | Temperature coefficient of internal reference voltage |  |  |  | 250 |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| ro | Output resistance at REF |  |  |  | 100 |  | k $\Omega$ |

### 3.3.2 Power Supply Rejection and Crosstalk Attenuation

| PARAMETER |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, receive channel | $\mathrm{f}=0 \mathrm{kHz}$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at DR (ADC output) | 30 |  |  | dB |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  |  | 45 |  |  |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, transmit channel (single-ended) | $\mathrm{f}=0 \mathrm{kHzz}$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at OUT + |  | 30 |  | dB |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  |  | 45 |  |  |
| Crosstalk attenuation, transmit-to-receive (single-ended) | TLC32046C, I |  |  | 80 |  | dB |
|  | TLC32046M |  | 60 | 80 |  |  |
| Crosstalk attenuation, receive-to-transmit (single-ended) | TLC32046M |  | 70 | 80 |  | dB |

### 3.3.3 Serial Port

|  | PARAMETER | TEST CONDITIONS | MIN | TYP† MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{I}^{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  | 0.4 | V |
| 1 | Input current |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| 1 | İnput current, DATA-DR/CONTROL |  |  | $\pm 100$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 15 | pF |
| $\mathrm{C}_{0}$ | Output capacitance |  |  | 15 | pF |

[^10]
### 3.3.4 Receive Amplifier Input

|  | PARAMETER | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | A/D converter offset error (filters in) |  | 10 | 70 | mV |
| CMRR | Common-mode rejection ratio at $\mathrm{IN}+, \mathrm{IN}-$, or AUX IN+, AUX IN- | See Note 6 | 55 |  | dB |
| $\mathrm{r}_{\mathrm{i}}$ | Input resistance at $\mathrm{IN}+, \mathrm{IN}-$ or $A \cup X I N_{+}, A \cup X I N_{+}, A \cup X I N-, R E F$ |  | 100 |  | $k \Omega$ |

NOTE 6: The test condition is a $0-\mathrm{dBm}, 1-\mathrm{kHz}$ input signal with a $16-\mathrm{kHz}$ conversion rate.

### 3.3.5 Transmit Filter Output

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOO | Output offset voltage at OUT+ or OUT- (single-ended relative to ANLG GND) | TLC32046C, I |  |  | 15 | 80 | mV |
|  |  | TLC32046M |  |  | 15 | 85 | mV |
| VOM | Maximum peak output voltage swing across $R_{L}$ at OUT+ or OUT-(single-ended) | TLC32046C, I | $R_{\mathrm{L}} \geq 300 \Omega,$ <br> Offset voltage $=0$ | $\pm 3$ |  |  | V |
|  | Maximum peak output voltage swing between OUT+ and OUT(differential output) |  | $R_{L} \geq 600 \Omega$ | $\pm 6$ |  |  | V |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.3.6 Receive and Transmit Channel System Distortion, SCF Clock Frequency $=288 \mathrm{kHz}$ (see Note 7)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Attenuation of second harmonic of A/D input signal | Single-ended | $V_{1}=-0.1 \mathrm{~dB}$ to -24 dB |  | 70 |  | dB |
|  | Differential |  | 62 | 70 |  |  |
| Attenuation of third and higher harmonics of $A / D$ input signal | Single-ended |  |  | 65 |  | dB |
|  | Differential |  | 57 | 65 |  |  |
| Attenuation of second harmonic of D/A input signal | Single-ended | $V_{1}=-0 \mathrm{~dB}$ to -24 dB |  | 70 |  | dB |
|  | Differential |  | 62 | 70 |  |  |
| Attenuation of third and higher harmonics of D/A input signal | Single-ended |  |  | 65 |  | dB |
|  | Differential |  | 57 | 65 |  |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.3.7 Receive Channel Signal-to-Distortion Ratio (see Note 7)

| PARAMETER | TEST CONDITIONS | $A_{V}=1 \ddagger$ |  | $A_{V}=2 \ddagger$ |  | $A_{V}=4 \ddagger$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| A/D channel signal-todistortion ratio | $\mathrm{V}_{1}=-6 \mathrm{~dB}$ to -0.1 dB | 58 |  | § |  | § |  | dB |
|  | $\mathrm{V}_{1}=-12 \mathrm{~dB}$ to -6 dB | 58 |  | 58 |  | § |  |  |
|  | $\mathrm{V}_{1}=-18 \mathrm{~dB}$ to -12 dB | 56 |  | 58 |  | 58 |  |  |
|  | $V_{1}=-24 \mathrm{~dB}$ to -18 dB | 50 |  | 56 |  | 58 |  |  |
|  | $\mathrm{V}_{1}=-30 \mathrm{~dB}$ to -24 dB | 44 |  | 50 |  | 56 |  |  |
|  | $V_{1}=-36 \mathrm{~dB}$ to -30 dB | 38 |  | 44 |  | 50 |  |  |
|  | $V_{1}=-42 \mathrm{~dB}$ to -36 dB | 32 |  | 38 |  | 44 |  |  |
|  | $V_{1}=-48 \mathrm{~dB}$ to -42 dB | 26 |  | 32 |  | 38 |  |  |
|  | $\mathrm{V}_{1}=-54 \mathrm{~dB}$ to -48 dB | 20 |  | 26 |  | 32 |  |  |

$\ddagger A_{V}$ is the programmable gain of the input amplifier.
§ Measurements under these conditions are unreliable due to overrange and signal clipping.
NOTE 7: The test condition is a $1-\mathrm{kHz}$ input signal with a $16-\mathrm{kHz}$ conversion rate. The load impedance for the DAC is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\text {ref }}$.
3.3.8 Transmit Channel Signal-to-Distortion Ratio (see Note 7)

| PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| D/A channel signal-to-distortion ratio | $\mathrm{V}_{1}=-6 \mathrm{~dB}$ to -0.1 dB | 58 |  | dB |
|  | $V_{1}=-12 \mathrm{~dB}$ to -6 dB | 58 |  |  |
|  | $\mathrm{V}_{1}=-18 \mathrm{~dB}$ to -12 dB | 56 |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=-24 \mathrm{~dB}$ to -18 dB | 50 |  |  |
|  | $\mathrm{V}_{1}=-30 \mathrm{~dB}$ to -24 dB | 44 |  |  |
|  | $\mathrm{V}_{1}=-36 \mathrm{~dB}$ to -30 dB | 38 |  |  |
|  | $\mathrm{V}_{1}=-42 \mathrm{~dB}$ to -36 dB | 32 |  |  |
|  | $\mathrm{V}_{1}=-48 \mathrm{~dB}$ to -42 dB | 26 |  |  |
|  | $\mathrm{V}_{1}=-54 \mathrm{~dB}$ to -48 dB | 20 |  |  |

NOTE 7: The test condition is a $1-\mathrm{kHz}$ input signal with a $16-\mathrm{kHz}$ conversion rate. The load impedance for the DAC is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\text {ref }}$.

### 3.3.9 Receive and Transmit Gain and Dynamic Range (see Note 8)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit gain tracking error | C, I | $\mathrm{V}_{\mathrm{O}}=-48 \mathrm{~dB}$ to 0 dB signal range |  | $\pm 0.05$ | $\pm 0.15$ | dB |
| Receive gain tracking error | C, I | $V_{1}=-48 \mathrm{~dB}$ to 0 dB signal range |  | $\pm 0.05$ | $\pm 0.15$ | dB |
| Transmit gain tracking error | M | $\mathrm{V}_{\mathrm{O}}=-48 \mathrm{~dB}$ to 0 dB signal range, $T_{A}=25^{\circ} \mathrm{C}$ |  | $\pm 0.05$ | $\pm 0.25$ | dB |
| Receive gain tracking error | M | $V_{1}=-48 \mathrm{~dB}$ to 0 dB signal range, $T_{A}=25^{\circ} \mathrm{C}$ |  | $\pm 0.05$ | $\pm 0.25$ | dB |
| Transmit gain tracking error | M | $\mathrm{V}_{\mathrm{O}}=-48 \mathrm{~dB}$ to 0 dB signal range, |  |  | $\pm 0.4$ | dB |
| Receive gain tracking error | M | $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ TO $125^{\circ} \mathrm{C}$ |  |  | $\pm 0.4$ | dB |

NOTE 8: Gain tracking is relative to the absolute gain at 1 kHz and 0 dB ( 0 dB relative to $V_{\text {ref }}$ ).

### 3.3.10 Receive Channel Band-Pass Filter Transfer Function, SCF $\mathrm{f}_{\text {clock }}=\mathbf{2 8 8} \mathbf{~ k H z}$, Input (IN+ - IN-) Is A $\pm 3$-V Sine Wave $\ddagger$ (see Note 9)

| PARMETER | TEST CONDITION | FREQUENCY | ADJUSTMENT | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain | Input signal reference is 0 dB | $\mathrm{f} \leq 100 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -33 | -29 | -25 | dB |
|  |  | $\mathrm{f}=200 \mathrm{~Hz}$ | $\mathrm{K} 1 \times-0.26 \mathrm{~dB}$ | -4 | -2 | -1 |  |
|  |  | $f=300 \mathrm{~Hz}$ to 6200 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 |  |
|  |  | $\mathrm{f}=6200 \mathrm{~Hz}$ to 6600 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $\mathrm{f}=6600 \mathrm{~Hz}$ to 7300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  | 0 | 0.5 |  |
|  |  | $\mathrm{f}=7600 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -2 | -0.5 |  |
|  |  | $\mathrm{f}=8000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -16 | -14 |  |
|  |  | $f \geq 8800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $\mathrm{f} \geq 10000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |

### 3.3.11 Receive and Transmit Channel Low-Pass Filter Transfer Function, SCF $\mathrm{f}_{\text {clock }}=288 \mathrm{kHz}$ (see Note 9)

|  | TEST CONDITION | FREQUENCY RANGE | ADJUSTMENT ADDEND $\ddagger$ | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain | Input signal reference is 0 dB | $\mathrm{f}=0 \mathrm{~Hz}$ to 6200 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 | dB |
|  |  | $f=6200 \mathrm{~Hz}$ to 6600 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $\mathrm{f}=6600 \mathrm{~Hz}$ to 7300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $f=7600 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -2 | -0.5 |  |
|  |  | $\mathrm{f}=8000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -16 | -14 |  |
|  |  | $\mathrm{f} \geq 8800 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $f \geq 10000 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -65 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ The MIN, TYP, and MAX specifications are given for a $288-\mathrm{kHz}$ SCF clock frequency. A slight error in the $288-\mathrm{kHz}$ SCF may result from inaccuracies in the MSTR CLK frequency, resulting from crystal frequency tolerances. If this frequency error is less than $0.25 \%$, the ADJUSTMENT ADDEND should be added to the MIN, TYP, and MAX specifications, where K1 $=100 \bullet[(S C F$ frequency $-288 \mathrm{kHz}) / 288 \mathrm{kHz}]$. For errors greater than $0.25 \%$, see Note 9 .
NOTE 9: The filter gain outside of the pass band is measured with respect to the gain at 1 kHz ( 2 kHz for M version). The filter gain within the pass band is measured with respect to the average gain within the pass band. The pass bands are 300 Hz to 7200 Hz and 0 to 7200 Hz for the band-pass and low-pass filters, respectively. For switched-capacitor filter clocks at frequencies other than 288 kHz , the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 288 kHz .

### 3.4 Operating Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{CC}}^{+} \mathrm{=} 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$

### 3.4.1 Receive and Transmit Noise (measurement includes low-pass and band-pass switched-capacitor filters)

| PARAMETER |  | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit noise | Broadband with $(\sin x) / x$ | $D X$ input $=00000000000000$, Constant input code | 250 | 500 | $\mu \mathrm{Vrms}$ |
|  | Broadband without $(\sin x) / x$ |  | 200 | 450 |  |
|  | 0 to 30 kHz with $(\sin x) / \mathrm{x}$ |  | 200 | 400 |  |
|  | 0 to 30 kHz without ( $\sin \mathrm{x}) / \mathrm{x}$ |  | 200 | 400 |  |
|  | 0 to 3.4 kHz with $(\sin \mathrm{x}) / \mathrm{x}$ |  | 180 | 300 |  |
|  | 0 to 3.4 kHz without ( $\sin \mathrm{x}) / \mathrm{x}$ |  | 160 | 300 |  |
|  | 0 to 6.8 kHz with $(\sin \mathrm{x}) / \mathrm{x}$ (wide-band operation with 7.2 kHz roll-off) |  | 180 | 350 |  |
|  | 0 to 6.8 kHz without $(\sin \mathrm{x}) / \mathrm{x}$ (wide-band operation with 7.2 kHz roll-off) |  | 160 | 350 |  |
| Receive noise (see Note 10) |  | Inputs grounded, $\quad$ Gain = 1 | 300 | 500 | $\mu \mathrm{V}$ rms |
|  |  | 18 |  | dBrnc0 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 10: The noise is computed by statistically evaluating the digital output of the A/D converter.

### 3.5 Timing Requirements

### 3.5.1 Serial Port Recommended Input Signals, TLC32046C and TLC32046I

| PARAMETER |  | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C}}(\mathrm{MCLK})$ | Master clock cycle time | 95 | ns |
| tr (MCLK) | Master clock rise time | 10 | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{MCLK})$ | Master clock fall time | 10 | ns |
|  | Master clock duty cycle | 25\% 75\% |  |
|  | $\overline{\text { RESET }}$ pulse duration (see Note 11) | 800 | ns |
| $t_{\text {su }}(\mathrm{DX})$ | DX setup time before SCLK $\downarrow$ | 20 | ns |
| $\operatorname{th}(D X)$ | DX hold time after SCLK $\downarrow$ | $\mathrm{t}_{\mathrm{C}}($ SCLK $) / 4$ | ns |

NOTE 11: $\overline{\text { RESET }}$ pulse duration is the amount of time that the $\overline{\text { RESET }}$ is held below 0.8 V after the power supplies have reached their recommended values.

### 3.5.2 Serial Port Recommended Input Signals, TLC32046M

| PARAMETER |  | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C}}$ (MCLK) | Master clock cycle time | 95 |  |  | ns |
| tr (MCLK) | Master clock rise time |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ (MCLK) | Master clock fall time |  | 10 |  | ns |
|  | Master clock duty cycle |  | 50\% |  |  |
|  | $\overline{\text { RESET }}$ pulse duration (see Note 11) | 800 |  |  | ns |
| $t_{\text {su( }}$ (DX) | DX setup time before SCLK $\downarrow$ | 28 |  |  | ns |
| th(DX) | DX hold time after SCLK $\downarrow$ | $\mathrm{t}_{\mathrm{C} \text { (SCLK)/4 }}$ |  |  | ns |

NOTE 11: $\overline{\text { RESET }}$ pulse duration is the amount of time that the $\overline{\text { RESET }}$ is held below 0.8 V after the power supplies have reached their recommended values.

### 3.5.3 Serial Port - AIC Output Signals, $C_{L}=30 \mathrm{pF}$ for SHIFT CLK Output, $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ For All Other Outputs, TLC32046C and TLC32046I

| PARAMETER | MIN TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C}}$ (SCLK) Shift clock (SCLK) cycle time | 380 |  | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{SCLK}$ ) Shift clock (SCLK) fall time | 3 | 8 | ns |
| $\operatorname{tr}_{\text {(SCLK }}$ ) Shift clock (SCLK) rise time | 3 | 8 | ns |
| Shift clock (SCLK) duty cycle | 45\% | 55\% |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FL}) \quad$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \downarrow$ | 30 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FH})}$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \uparrow$ | 35 | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DR}) \quad$ DR valid after SCLK $\uparrow$ |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EL})}$ Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \overline{\text { EODR }} \downarrow$ in word mode |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EH})}$ Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \overline{\text { EODR } \uparrow \text { in word mode }}$ |  | 90 | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{EODX}) \quad \overline{\mathrm{EODX}}$ fall time | 2 | 8 | ns |
| $\mathrm{t}_{\mathrm{f}}($ EODR $) \quad \overline{\text { EODR }}$ fall time | 2 | 8 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EL})$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{EODX}} / \overline{\mathrm{EODR}} \downarrow$ in byte mode |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EH})$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{EODX}} / \overline{\mathrm{EODR}} \uparrow$ in byte mode |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{MH}-\mathrm{SL})}$ Delay from MSTR CLK $\uparrow$ to SCLK $\downarrow$ | 65 | 170 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{MH}-\mathrm{SH})}$ Delay from MSTR CLK $\uparrow$ to SCLK $\uparrow$ | 65 | 170 | ns |

$\dagger$ Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.5.4 Serial Port - AIC Output Signals, $C_{L}=30 \mathrm{pF}$ for SHIFT CLK Output, $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ For All Other Outputs, TLC32046M

| PARAMETER | MIN TYPT | MAX | UNIT |
| :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C}}($ SCLK $) \quad$ Shift clock (SCLK) cycle time | 400 |  | ns |
| $\mathrm{t}_{\mathrm{f} \text { (SCLK) }}$ Shift clock (SCLK) fall time | 3 |  | ns |
| $\operatorname{tr}_{\text {(SCLK }}$ ) Shift clock (SCLK) rise time | 3 |  | ns |
| Shift clock (SCLK) duty cycle | 45\% | 55\% |  |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FL})}$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \downarrow$ | 30 | 250 | ns |
|  | 35 | 250 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DR}) \quad$ DR valid after SCLK $\uparrow$ |  | 250 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EL})}$ Delay from SCLK $\uparrow$ to $\overline{E O D X} / \overline{\text { EODR }} \downarrow$ in word mode |  | 250 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EH})}$ Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \overline{\text { EODR } \uparrow \text { in word mode }}$ |  | 250 | ns |
| $\mathrm{tf}_{\text {(EODX }}$ ) $\overline{\mathrm{EODX}}$ fall time | 2 |  | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{EODR}) \quad \overline{\mathrm{EODR}}$ fall time | 2 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{EL})}$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{EODX}} / \overline{\mathrm{EO}} \mathrm{OR} \downarrow$ in byte mode |  | 250 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EH})$ Delay from SCLK $\uparrow$ to $\overline{\mathrm{EODX}} / \overline{\mathrm{EODR}} \uparrow$ in byte mode |  | 250 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{MH}-\mathrm{SL})}$ Delay from MSTR CLK $\uparrow$ to SCLK $\downarrow$ | 65 | 170 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{SH})$ Delay from MSTR CLK $\uparrow$ to SCLK $\uparrow$ | 65 | 170 | ns |

$\dagger$ Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## 4 Parameter Measurement Information



$$
\begin{aligned}
R_{\mathrm{fb}}=R \text { for } D 6=1 \text { and } D 7=1 \\
D 6=0 \text { and } D 7=0 \\
R_{\mathrm{fb}}=2 R \text { for } D 6=1 \text { and } D 7=0 \\
R_{\mathrm{fb}}=4 \mathrm{R} \text { for } \mathrm{D6}=0, \text { and } D 7=1
\end{aligned}
$$

Figure 4-1. IN + and IN - Gain Control Circuitry

Table 4-1. Gain Control Table (Analog Input Signal Required for
Full-Scale Bipolar A/D Conversion Twos Complement) $\dagger$

| INPUT CONFIGURATIONS | CONTROL REGISTER BITS |  | ANALOG INPUT\#§ | A/D CONVERSION RESULT |
| :---: | :---: | :---: | :---: | :---: |
|  | D6 | D7 |  |  |
| Differential configuration$\begin{aligned} \text { Analog input } & =\mathbb{I N}+-I N_{-} \\ & =A U X I N_{+}-A U X I N- \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\mathrm{V}_{\text {ID }}= \pm 6 \mathrm{~V}$ | $\pm$ full scale |
|  | 1 | 0 | $\mathrm{V}_{\text {ID }}= \pm 3 \mathrm{~V}$ | $\pm$ full scale |
|  | 0 | 1 | $\mathrm{V}_{\text {ID }}= \pm 1.5 \mathrm{~V}$ | $\pm$ full scale |
| Single-ended configuration$\begin{aligned} \text { Analog input } & =\mathbb{N}+- \text { ANLG GND } \\ & =A \cup X \mathbb{N}+- \text { ANLG GND } \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $V_{1}= \pm 3 \mathrm{~V}$ | $\pm$ half scale |
|  | 1 | 0 | $\mathrm{V}_{1}= \pm 3 \mathrm{~V}$ | $\pm$ full scale |
|  | 0 | 1 | $\mathrm{V}_{1}= \pm 1.5 \mathrm{~V}$ | $\pm$ full scale |

$\dagger \mathrm{V}_{\mathrm{CC}}^{+}, 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}-}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$
$\ddagger \mathrm{V}_{\mathrm{ID}}=$ Differential Input Voltage, $\mathrm{V}_{\mathrm{I}}=$ Input voltage referenced to ground with $\operatorname{IN}$ - or AUX $\operatorname{IN}$ - connected to GND.
$\S$ In this example, $\mathrm{V}_{\text {ref }}$ is assumed to be 3 V . In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale.


Figure 4-2. Dual-Word (Telephone Interface) Mode Timing


Figure 4-3. Word Timing
$\dagger$ The time between falling edges of $\overline{\mathrm{FSR}}$ is the $A / D$ conversion period and the time between falling edges of $\overline{\mathrm{FSX}}$ is the D/A conversion period.
$\ddagger$ In the word format, $\overline{E O D X}$ and $\overline{\mathrm{EODR}}$ go low to signal the end of a 16 -bit data word to the processor. The word-cycle is 20 shift-clocks wide, giving a four-clock period setup time between data words.


Figure 4-4. Byte-Mode Timing
$\dagger$ The time between falling edges of $F S R$ is the A/D conversion period, and the time between falling edges of $\overline{F S X}$ is the $D / A$ conversion period. $\ddagger$ In the byte mode, when EODX or EODR is high, the first byte is transmitted or received, and when these signals are low, the second byte is transmitted or received. Each byte-cycle is 12 shift-clocks long, allowing for a four-shift-clock setup time between byte transmissions.


Figure 4-5. Shift-Clock Timing

### 4.1 TMS32010/TMS320C15 - TLC32046 Interface Circuit



IN INSTRUCTION TIMING


Figure 4-6. TMS32010/TMS320C15-TLC32046 Interface Timing


Figure 4-7. TMS32010/TMS320C15 - TLC32046 Interface Circuit

## 5 Typical Characteristics



Figure 5-1


Figure 5-2
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF }^{\text {f clock }}(\mathrm{kHz})}{288}$
For Low-Pass SCF $f_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-3


Figure 5-4

NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF }^{\text {clock }}(\mathrm{kHz})}{288}$
For Low-Pass SCF $f_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-5


Figure 5-6
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF }_{\text {clock }}(\mathrm{kHz})}{288}$ For Low-Pass SCF $f_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-7

## D/A $(\boldsymbol{\operatorname { s i n }} \mathbf{x}) / \mathrm{x}$ CORRECTION FILTER RESPONSE



Figure 5-8

For Low-Pass SCF $\mathrm{f}_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-9


Figure 5-10
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF } \mathrm{f}_{\text {clock }}(\mathrm{kHz})}{288}$ For Low-Pass SCF $\mathrm{f}_{\text {clock }}>288 \mathrm{kHz}$, please call the factory.


Figure 5-11


Figure 5-12

## A/D SIGNAL-TO-DISTORTION RATIO

vs
INPUT SIGNAL


Figure 5-13
A/D GAIN TRACKING
(GAIN RELATIVE TO GAIN AT 0-dB INPUT SIGNAL)


Figure 5-14

INPUT SIGNAL


Figure 5-15
D/A GAIN TRACKING (GAIN RELATIVE TO GAIN AT 0-dB INPUT SIGNAL)


Figure 5-16

## A/D SECOND HARMONIC DISTORTION <br> VS <br> INPUT SIGNAL



Figure 5-17

## D/A SECOND HARMONIC DISTORTION <br> vs

INPUT SIGNAL


Figure 5-18


Figure 5-19
D/A THIRD HARMONIC DISTORTION
vs
INPUT SIGNAL


Figure 5-20

## 6 Application Information



Figure 6-1. AIC Interface to the TMS32020/C25 Showing Decoupling Capacitors and Schottky Diode $\dagger$
$\dagger$ Thomson Semiconductors


Figure 6-2. External Reference Circuit for TLC32046

# TLC32047C, TLC32047I Data Manual 

Wide-Band Analog Interface Circuit

SLAS049A
April 1995

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1995, Texas Instruments Incorporated

## Contents

Section

Title

Page
1 Introduction ..... 4-135
1.1 Features ..... 4-136
1.2 Functional Block Diagrams ..... 4-137
1.3 Terminal Assignments ..... 4-140
1.4 Odering Information ..... 4-140
1.5 Terminal Functions ..... 4-141
2 Detailed Description ..... 4-145
2.1 Internal Timing Configuration ..... 4-146
2.2 Analog Input ..... 4-148
2.3 A/D Band-Pass Filter, Clocking, and Conversion Timing ..... 4-148
2.4 A/D Converter ..... 4-148
2.5 Analog Output ..... 4-148
2.6 D/A Low-Pass Filter, Clocking, and Conversion Timing ..... 4-148
2.7 D/A Converter ..... 4-149
2.8 Serial Port ..... 4-149
2.9 Synchronous Operation ..... 4-149
2.9.1 One 16-Bit Word ..... 4-149
2.9.2 Two 8-Bit Bytes ..... 4-149
2.9.3 Synchronous Operating Frequencies ..... 4-150
2.10 Asynchronous Operation ..... 4-150
2.10.1 One 16-Bit Word ..... 4-150
2.10.2 Two 8-Bit Bytes ..... 4-150
2.10.3 Asynchronous Operating Frequencies ..... 4-151
2.11 Operation of TLC32047 With Internal Voltage Reference ..... 4-151
2.12 Operation of TLC32047 With External Voltage Reference ..... 4-151
2.13 Reset ..... 4-151
2.14 Loopback ..... 4-151
2.15 Communications Word Sequence ..... 4-152
2.15.1 DR Word Bit Pattern ..... 4-152
2.15.2 Primary DX Word Bit Pattern ..... 4-153
2.15.3 Secondary DX Word Bit Pattern ..... 4-154
2.16 Reset Function ..... 4-154
2.17 Power-Up Sequence ..... 4-155
2.18 AIC Register Constraints ..... 4-155
2.19 AIC Responses to Improper Conditions ..... 4-155
2.20 Operation With Conversion Times Too Close Together ..... 4-156
2.21 More Than One Receive Frame Sync Occurring Between Two Transmit Frame Syncs - Asynchronous Operation ..... 4-156
2.22 More than One Transmit Frame Sync Occurring Between Two Receive Frame Syncs - Asynchronous Operation ..... 4-157
2.23 More than One Set of Primary and Secondary DX Serial Communications Occurring Between Two Receive Frame Syncs - Asynchronous Operation ..... 4-157
2.24 System Frequency Response Correction ..... 4-158
$2.25(\sin x) / x$ Correction ..... 4-158
$2.26(\sin x) / x$ Roll-Off for a Zero-Order Hold Function ..... 4-158
2.27 Correction Filter ..... 4-159
2.28 Correction Results ..... 4-159
2.29 TMS320 Software Requirements ..... 4-160
Specifications ..... 4-161
3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 4-161
3.2 Recommended Operating Conditions ..... 4-161
3.3 Electrical Characteristics ..... 4-162
3.3.1 total device ..... 4-162
3.3.2 power supply rejection and crosstalk attenuation ..... 4-162
3.3.3 serial port ..... 4-162
3.3.4 receive amplifier input ..... 4-162
3.3.5 transmit filter output ..... 4-163
3.3.6 receive and transmit system distortion specifications ..... 4-163
3.3.7 receive channel signal-to-distortion ratio ..... 4-163
3.3.8 transmit channel signal-to-distortion ratio ..... 4-164
3.3.9 receive and transmit gain and dynamic range ..... 4-164
3.3.10 receive channel band-pass filter transfer function ..... 4-164
3.3.11 receive and transmit channel low-pass filter transfer function ..... 4-165
3.4 Operating Characteristics (Noise) ..... 4-165
3.4.1 Timing Requirements ..... 4-166
3.4.1 Receive and Transmit Noise (Measurement Includes Low-Pass and Band-Pass Switched-Capacitor Filters) ..... 4-166
3.5 Timing Requirements ..... 4-167
3.5.1 Serial Port Recommended Input Signals ..... 4-167
3.5.2 Serial Port - AIC Output Signals For All Other Outputs ..... 4-167
4 Parameter Measurement Information - Timing Diagrams ..... 4-169
4.1 TMS32047 - Processor Interface ..... 4-169
5 Typical Characteristics ..... 4-175
6 Applications Information ..... 4-185

## List of Illustrations

Figure Title Page
1-1 Dual-Word (Telephone Interface) Mode ..... 4-138
1-2 Word Mode ..... 4-139
1-3 Byte Mode ..... 4-139
2-1 Asynchronous Internal Timing Configuration ..... 4-147
2-2 Primary and Secondary Communications Word Sequence ..... 4-152
2-3 Reset on Power-Up Circuit ..... 4-155
2-4 Conversion Times Too Close Together ..... 4-156
2-5 More Than One Receive Frame Sync Between Two Transmit Frame Syncs ..... 4-157
2-6 More Than One Transmit Frame Sync Between Two Receive Frame Syncs ..... 4-157
2-7 More Than One Set of Primary and Secondary DX Serial Communications Between Two Receive Frame Syncs ..... 4-158
2-8 First-Order Correction Filter ..... 4-159
4-1 IN+ and IN- Gain Control Circuitry ..... 4-159
4-2 Dual-Word (Telephone Interface) Mode Timing ..... 4-170
4-3 Word Timing ..... 4-170
4-4 Byte-Mode Timing ..... 4-171
4-5 Shift-Clock Timing ..... 4-172
4-6 TMS32010/TMS320C15-TLC32047 Interface Circuit ..... 4-172
4-7 TMS32010/TMS320C15-TLC32047 Interface Timing ..... 4-173
5-1 D/A and A/D Low-Pass Filter Response Simulation ..... 4-175
5-2 D/A and A/D Low-Pass Filter Response ..... 4-175
5-3 D/A and A/D Low-Pass Group Delay ..... 4-176
5-4 A/D Band-Pass Response ..... 4-176
5-5 A/D Band-Pass Filter Response Simulation ..... 4-177
5-6 A/D Band-Pass Filter Group Delay ..... 4-177
5-7 A/D Channel High-Pass Filter ..... 4-178
5-8 D/A $(\sin x) / x$ Correction Filter Response ..... 4-178
5-9 D/A $(\sin x) / x$ Correction Filter Response ..... 4-179
5-10 D/A $(\sin x) / x$ Correction Error ..... 4-179
5-11 A/D Band-Pass Group Delay ..... 4-180
5-12 D/A Low-Pass Group Delay ..... 4-180
5-13 A/D Signal-to-Distortion Ratio vs Input Signal ..... 4-181
5-14 A/D Gain Tracking ..... 4-181
5-15 D/A Converter Signal-to-Distortion Ratio vs Input Signal ..... 4-182
5-16 D/A Gain Tracking ..... 4-182
5-17 A/D Second Harmonic Distortion vs Input Signal ..... 4-183
5-18 D/A Second Harmonic Distortion vs Input Signal ..... 4-183
5-19 A/D Third Harmonic Distortion vs Input Signal ..... 4-184
5-20 D/A Third Harmonic Distortion vs Input Signal ..... 4-184
6-1 AIC Interface to the TMS32020/C25 Showing Decoupling Capacitors and Schottky Diode ..... 4-185
6-2 External Reference Circuit for TLC32047 ..... 4-185

## List of Tables

Table Title ..... Page
2-1 Mode-Selection Function Table ..... 4-145
2-2 Primary DX Serial Communication Protocol ..... 4-153
2-3 Secondary DX Serial Communication Protocol ..... 4-154
2-4 AIC Responses to Improper Conditions ..... 4-156
2-5 ( $\sin x) / x$ Roll-Off Error ..... 4-159
2-6 $(\sin x) / x$ Correction Table for $f_{S}=8000 \mathrm{~Hz}$ and $f_{S}=9600 \mathrm{~Hz}$ ..... 4-160
4-1 Gain Control Table ..... 4-169

## 1 Introduction

The TLC32047 wide-band analog interface circuit (AIC) is a complete analog-to-digital and digital-to-analog interface system for advanced digital signal processors (DSPs) similar to the TMS32020, TMS320C25, and TMS320C30. The TLC32047 offers a powerful combination of options under DSP control: three operating modes [dual-word (telephone interface), word, and byte] combined with two word formats ( 8 bits and 16 bits) and synchronous or asynchronous operation. It provides a high level of flexibility in that conversion and sampling rates, filter bandwidths, input circuitry, receive and transmit gains, and multiplexed analog inputs are under processor control.

This AIC features a

- band-pass switched-capacitor antialiasing input filter
- 14-bit-resolution A/D converter
- 14-bit-resolution D/A converter
- low-pass switched-capacitor output-reconstruction filter

The antialiasing input filter comprises eighth-order and fourth-order CC-type (Chebyshev/elliptic transitional) low-pass and high-pass filters, respectively. The input filter is implemented in switchedcapacitor technology and is preceded by a continuous time filter to eliminate any possibility of aliasing caused by sampled data filtering. When low-pass filtering is desired, the high-pass filter can be switched out of the signal path. A selectable auxiliary differential analog input is provided for applications where more than one analog input is required.

The output-reconstruction filter is an eighth-order CC-type (Chebyshev/elliptic transitional low-pass filter) followed by a second-order $(\sin x) / x$ correction filter and is implemented in switched-capacitor technology. This filter is followed by a continuous-time filter to eliminate images of the sample data signal. The on-board $(\sin \mathrm{x}) / \mathrm{x}$ correction filter can be switched out of the signal path using digital signal processor control.

The A/D and D/A architectures ensure no missing codes and monotonic operation. An internal voltage reference is provided to ease the design task and to provide complete control over the performance of the IC. The internal voltage reference is brought out to REF. Separate analog and digital voltage supplies and ground are provided to minimize noise and ensure a wide dynamic range. The analog circuit path contains only differential circuitry to keep noise to a minimum. The exception is the DAC sample-and-hold, which utilizes pseudo-differential circuitry.

The TLC32047C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, and the $\mathrm{TLC320471}$ is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

### 1.1 Features

- 14-Bit Dynamic Range ADC and DAC
- 16-Bit Dynamic Range Input With Programmable Gain
- Synchronous or Asynchronous ADC and DAC Sampling Rates Up to 25,000 Samples Per Second
- Programmable Incremental ADC and DAC Conversion Timing Adjustments
- Typical Applications
- Speech Encryption for Digital Transmission
- Speech Recognition and Storage Systems
- Speech Synthesis
- Modems at $8-k H z, 9.6-k H z$, and $16-k H z$ Sampling Rates
- Industrial Process Control
- Biomedical Instrumentation
- Acoustical Signal Processing
- Spectral Analysis
- Instrumentation Recorders
- Data Acquisition
- Switched-Capacitor Antialiasing Input Filter and Output-Reconstruction Filter
- Three Fundamental Modes of Operation: Dual-Word (Telephone Interface), Word, and Byte
- 600-mil Wide N Package
- Digital Output in Twos Complement Format
- CMOS Technology

FUNCTION TABLE

| $\begin{aligned} & \text { DATA } \\ & \text { FORMAT } \end{aligned}$ | SYNCHRONOUS (CONTROL REGISTER BIT D5 = 1) | ASYNCHRONOUS (CONTROL REGISTER BIT D5 = 0 ) | FORCING CONDITION | DIRECT INTERFACE |
| :---: | :---: | :---: | :---: | :---: |
| 16-bit format | Dual-word (telephone interface) mode | Dual-word (telephone interface) mode | $\begin{aligned} & \text { DATA-DR/CONTROL }=0 \text { to } 5 \mathrm{~V} \\ & \text { FSD } / W O R D-B Y T E=0 \text { to } 5 \mathrm{~V} \end{aligned}$ | TMS32020, TMS320C25, TMS320C30 |
| 16-bit format | Word mode | Word mode | DATA-DR/CONTROL $=\mathrm{V}_{\text {CC }}-(-5 \mathrm{~V}$ nom $)$ $\overline{\text { FSD }} /$ WORD-BYTE $=\mathrm{V}_{\mathrm{CC}}+(5 \mathrm{~V}$ nom $)$ | TMS32020, TMS320C25, TMS320C30, indirect interface to TMS320C10 (see Figure 7) |
| 8-bit format (2 bytes required) | Byte mode | Byte mode | DATA-DR/CONTROL $=\mathrm{V}_{\text {CC }}-(-5 \mathrm{Vnom})$ $\overline{\text { FSD }} / \mathrm{WORD}-\mathrm{BYTE}=\mathrm{V}_{\mathrm{CC}}-(-5 \mathrm{~V}$ nom $)$ | TMS320C17 |

### 1.2 Functional Block Diagrams



DUAL-WORD (TELEPHONE INTERFACE) MODE


FRAME SYNCHRONIZATION FUNCTIONS

| TLC32047 Function | Frame Sync Output |
| :--- | :---: |
| Receiving serial data on DX from processor to internal DAC | $\overline{\mathrm{FSX}}$ low |
| Transmitting serial data on DR from internal ADC to processor, primary communications | $\overline{\mathrm{FSR}}$ low |
| Transmitting serial data on DR from DATA-DR to processor, secondary communications in <br> dual-word (telephone interface) mode only | $\overline{\text { FSD low }}$ |



Figure 1-1. Dual-Word (Telephone Interface) Mode
When the DATA-DR/CONTROL input is tied to a logic signal source varying between 0 and 5 V , the TLC32047 is in the dual-word (telephone interface) mode. This logic signal is routed to the DR line for input to the DSP only when terminal 1, data frame synchronization ( $\overline{\mathrm{FSD}}$ ), outputs a low level. The $\overline{\mathrm{FSD}}$ pulse duration is 16 shift clock pulses. Also, in this mode, the control register data bits D10 and D11 appear on D100UT and D11OUT, respectively, as outputs.


Figure 1-2. Word Mode


Figure 1-3. Byte Mode
The word or byte mode is selected by first connecting the DATA-DR/CONTROL input to $\mathrm{V}_{\mathrm{CC}}$-. FSD/WORD-BYTE becomes an input and can then be used to select either word or byte transmission formats. The end-of-data transmit ( $\overline{(E O D X}$ ) and the end-of-data receive ( $\overline{\mathrm{EODR}}$ ) signals on terminals 11 and 3 , respectively, are used to signal the end of word or byte communication (see the Terminal Functions section).

### 1.3 Terminal Assignments



NU - Nonusable; no external connection should be made to these pins.
$\dagger 600$-mil wide
$\ddagger$ The portion of the terminal name to the left of the slash is used for the dual-word (telephone interface) mode.
The portion of the terminal name to the right of the slash is used for word-byte mode.

### 1.4 Ordering Information

AVAILABLE OPTIONS

| TA $_{\mathbf{A}}$ | PACKAGED DEVICES |  |
| :---: | :---: | :---: |
|  | PLASTIC CHIP CARRIER <br> (FN) | PLASTIC DIP <br> (N) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC32047CFN | TLC32047CN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLC32047IFN | TLC32047IN |

### 1.5 Terminal Functions

| TERMI NAME |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| ANLG GND | 17,18 |  | Analog ground return for all internal analog circuits. ANLG GND is internally connected to DGTL GND. |
| AUX IN+ | 24 | 1 | Noninverting auxiliary analog input stage. AUX IN + can be switched into the band-pass filter and ADC path via software control. If the appropriate bit in the control register is a 1, the auxiliary inputs replace the $\mathrm{IN}+$ and IN - inputs. If the bit is a 0 , the $\mathrm{IN}+$ and $\mathrm{IN}-$ inputs are used (see the DX Serial Data Word Format). |
| AUX IN- | 23 | 1 | Inverting auxiliary analog input (see the above AUX IN + description). |
| DATA-DR <br> CONTROL | 13 | 1 | The dual-word (telephone interface) mode, selected by applying an input logic level between 0 and 5 V to DATA-DR, allows DATA-DR to function as a data input. The data is then framed by the $\overline{F S D}$ signal and transmitted as an output to DR during secondary communication. The functions FSD, D11OUT, and D100UT are valid with this mode selection (see Table 2-1). <br> When CONTROL is tied to $\mathrm{V}_{\mathrm{CC}}$-, the device is in the word or byte mode. The functions WORD-BYTE, EODR, and EODX are valid in this mode. $\overline{\text { FSD/WORD-BYTE is then }}$ used to select either the word or byte mode (see Function Table). |
| DR | 5 | 0 | DR is used to transmit the ADC output bits from the AIC to the TMS320 serial port. This transmission of bits from the AIC to the TMS320 serial port is synchronized with the SHIFT CLK signal. |
| DX | 12 | 1 | DX is used to receive the DAC input bits and timing and control information from the TMS320. This serial transmission from the TMS320 serial port is synchronized with the SHIFT CLK signal. |
| D10OUT EODX | 11 | 0 | In the dual-word (telephone interface) mode, bit D10 of the control register is output to D100UT. When the device is reset, bit D10 is initialized to 0 (see DX Serial Data Word Format). The output update is immediate upon changing bit D10. <br> End of data transmit. During the word-mode timing, a low-going pulse occurs on EODX immediately after the 16 bits of DAC and control or register information have been transmitted from the TMS320 serial port to the AIC. EODX can be used to interrupt a microprocessor upon completion of serial communications. Also, EODX can be used to strobe and enable external serial-to-parallel shift registers, latches, or external FIFO RAM and to facilitate parallel data bus communications between the DSP and the serial-to-parallel shift registers. During the byte-mode timing, EODX goes low after the first byte has been transmitted from the TMS320 serial port to the AIC and is kept low until the second byte has been transmitted. The TMS320C17 can use this low-going signal to differentiate first and second bytes. |

### 1.5 Terminal Functions (continued)

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| D11OUT | 3 | 0 | In the dual-word (telephone interface) mode, bit D11 of the control register is output to D11OUT. When the device is reset, bit D11 is initialized to 0 (see DX Serial Data Word Format). The output update is immediate upon changing bit D11. |
| EODR |  |  | End of data receive. During the word-mode timing, a low-going pulse occurs on EODR immediately after the 16 bits of A/D information have been transmitted from the AIC to the TMS320 serial port. EODR can be used to interrupt a microprocessor upon completion of serial communications. Also, EODR can be used to strobe and enable external serial-to-parallel shift registers, latches, or external FIFO RAM, and to facilitate parallel data bus communications between the DSP and the serial-to-parallel shift registers. During the byte-mode timing, EODR goes low after the first byte has been transmitted from the AIC to the TMS320 serial port and is kept low until the second byte has been transmitted. The TMS320C17 can use this low-going signal to differentiate between first and second bytes. |
| DGTL GND | 9 |  | Digital ground for all internal logic circuits. Not internally connected to ANLG GND. |
| $\overline{\text { FSD }}$ | 1 | 0 | Frame sync data. The $\overline{\text { FSD }}$ output remains high during primary communication. In the dual-word (telephone interface) mode, the $\overline{\text { FSD }}$ output is identical to the $\overline{\text { FSX }}$ output during secondary communication. |
| WORD-BYTE |  | 1 | WORD-BYTE allows differentiation between the word and byte data format (see DATA-DR/CONTROL and Table 2-1 for details). |
| $\overline{\text { FSR }}$ | 4 | 0 | Frame sync receive. $\overline{\mathrm{FSR}}$ is held low during bit transmission. When $\overline{\mathrm{FSR}}$ goes low, the TMS320 serial port begins receiving bits from the AIC via DR of the AIC. The most significant DR bit is present on DR before $\overline{\text { FSR }}$ goes low (see Serial Port Sections and Internal Timing Configuration Diagrams). |
| $\overline{\text { FSX }}$ | 14 | 0 | Frame sync transmit. When $\overline{\mathrm{FSX}}$ goes low, the TMS320 serial port begins transmitting bits to the AIC via DX of the AIC. FSX is held low during bit transmission (see Serial Port Sections and Internal Timing Configuration Diagrams). |
| IN+ | 26 | 1 | Noninverting input to analog input amplifier stage |
| IN- | 25 | 1 | Inverting input to analog input amplifier stage |
| MSTR CLK | 6 | 1 | Master clock. MSTR CLK is used to derive all the key logic signals of the AIC, such as the shift clock, the switched-capacitor filter clocks, and the $A / D$ and $D / A$ timing signals. The internal timing configuration diagram shows how these key signals are derived. The frequencies of these signals are synchronous submultiples of the master clock frequency to eliminate unwanted aliasing when the sampled analog signals are transferred between the switched-capacitor filters and the ADC and DAC converters (see the Internal Timing Configuration). |
| OUT+ | 22 | 0 | Noninverting output of analog output power amplifier. OUT+ drives transformer hybrids or high-impedance loads directly in a differential or a single-ended configuration. |
| OUT- | 21 | 0 | Inverting output of analog output power amplifier. OUT- is functionally identical with and complementary to OUT+. |
| REF | 8 | 1/0 | Internal voltage reference is brought out on REF. An external voltage reference can be applied to REF to override the internal voltage reference. |

### 1.5 Terminal Functions (continued)

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| RESET | 2 | 1 | Reset. A reset function is provided to initialize TA, TA', TB, RA, RA', RB (see Figure 2-1), and the control registers. This reset function initiates serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After a negative-going pulse on RESET, the AIC registers are initialized to provide a $16-\mathrm{kHz}$ data conversion rate for a $10.368-\mathrm{MHz}$ master clock input signal. The conversion rate adjust registers, TA' and RA', are reset to 1 . The CONTROL register bits are reset as follows (see AIC DX Data Word Format section): $D 11=0, D 10=0, D 9=1, D 7=1, D 6=1, D 5=1, D 4=0, D 3=0, D 2=1$ <br> The shift clock (SCLK) is held high during RESET. <br> This initialization allows normal serial-port communication to occur between the AIC and the DSP. |
| SHIFT CLK | 10 | $\bigcirc$ | Shift clock. SHIFT CLK is obtained by dividing the master clock signal frequency by four. SHIFT CLK is used to clock the serial data transfers of the AIC. |
| $V_{\text {DD }}$ | 7 |  | Digital supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $V_{\text {CC }+}$ | 20 |  | Positive analog supply voltage, $5 \mathrm{~V} \pm 5 \%$ |
| $\mathrm{V}_{\text {CC- }}$ | 19 |  | Negative analog supply voltage, $-5 \mathrm{~V} \pm 5 \%$ |

## 2 Detailed Description

Table 2-1. Mode-Selection Function Table

| DATA-DR/ CONTROL | $\begin{gathered} \overline{\text { FSD/ }} \\ \text { WORD-BYTE } \end{gathered}$ | CONTROL REGISTER BIT (D5) | OPERATING MODE | SERIAL CONFIGURATION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Data in } \\ & (0 \text { to } 5 \mathrm{~V}) \end{aligned}$ | $\begin{aligned} & \overline{\text { FSD out }} \\ & (0 \text { to } 5 \mathrm{~V}) \end{aligned}$ | 1 | Dual-Word (Telephone Interface) | Synchronous, One 16-Bit Word | Terminal functions DATA-DR $\dagger$, $\overline{\text { FSD }} \dagger$, D11OUT, and D100UT are applicable in this configuration. $\overline{\text { FSD }}$ is asserted during secondary communication, but the $\overline{\text { FSR }}$ is not asserted. However, $\overline{\text { FSD }}$ remains high during primary communication. |
| Data in (0 to 5 V ) | $\begin{aligned} & \overline{\text { FSD out }} \\ & (0 \text { to } 5 \mathrm{~V}) \end{aligned}$ | 0 | Dual-Word (Telephone Interface) | Asynchronous, One 16-bit Word | Terminal functions DATA-DR $\dagger$, $\overline{\text { FSD }} \dagger$, D11OUT, and D100UT are applicable in this configuration. $\overline{\mathrm{FSD}}$ is asserted during secondary communication, but the $\overline{\text { FSR }}$ is not asserted. However, $\overline{\text { FSD }}$ remains high during primary communication. If secondary communications occur while the A/D conversion is being transmitted from DR, FSD cannot go low, and data from DATA-DR cannot go onto DR. |
| VCC- | $\mathrm{V}_{\mathrm{CC}+}$ | 1 | WORD | Synchronous, One 16-Bit Word | Terminal functions CONTROL $\dagger$, WORD-BYTE $\dagger$, EODR, and $\overline{\text { EODX }}$ are applicable in this configuration. |
|  |  | 0 |  | Asynchronous, One 16-bit Word | Terminal functions CONTROL $\dagger$, WORD-BYTE $\dagger$, EODR, and $\overline{\text { EODX }}$ are applicable in this configuration. |
|  | $\mathrm{V}_{\mathrm{CC}}-$ | 1 | BYTE | Synchronous, Two 8-Bit Bytes | Terminal functions CONTROL $\dagger$, WORD-BYTE $\dagger$, EODR, and $\overline{\text { EODX }}$ are applicable in this configuration. |
|  |  | 0 |  | Asynchronous, Two 8-Bit Bytes | Terminal functions CONTROL $\dagger$, WORD-BYTE $\dagger$, EODR, and EODX are applicable in this configuration. |

† DATA-DR/CONTROL has an internal pulldown resistor to -5 V , and $\overline{\mathrm{FSD}} / \mathrm{WORD}-\mathrm{BYTE}$ has an internal pullup resistor to 5 V .

### 2.1 Internal Timing Configuration (see Figure 2-1)

All the internal timing of the AIC is derived from the high-frequency clock signal that drives the master clock input. The shift clock signal, which strobes the serial port data between the AIC and DSP, is derived by dividing the master clock input signal frequency by four.

The TX(A) counter and the TX(B) counter, which are driven by the master clock signal, determine the D/A conversion timing. Similarly, the $R X(A)$ counter and the $R X(B)$ counter determine the $A / D$ conversion timing. In order for the low-pass switched-capacitor filter in the D/A path (see Functional Block Diagram) to meet its transfer function specifications, the frequency of its clock input must be 432 kHz . If the clock frequency is not 432 kHz , the filter transfer function frequencies are frequency-scaled by the ratios of the clock frequency to 432 kHz :

$$
\begin{equation*}
\text { Absolute Frequency }(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF }_{\text {clock }}(\mathrm{kHz})}{432} \tag{1}
\end{equation*}
$$

To obtain the specified filter response, the combination of master clock frequency and the TX(A) counter and the $\mathrm{RX}(\mathrm{A})$ counter values must yield a $432-\mathrm{kHz}$ switched-capacitor clock signal. This $432-\mathrm{kHz}$ clock signal can then be divided by the $\operatorname{TX}(B)$ counter to establish the D/A conversion timing.

The transfer function of the band-pass switched-capacitor filter in the A/D path (see Functional Block Diagram) is a composite of its high-pass and low-pass transfer functions. When the shift clock frequency (SCF) is 432 kHz , the high-frequency roll-off of the low-pass section meets the band-pass filter transfer function specification. Otherwise, the high-frequency roll-off is frequency-scaled by the ratio of the high-pass section's SCF clock to 432 kHz (see Figure 5-5). The low-frequency roll-off of the high-pass section meets the band-pass filter transfer function specification when the A/D conversion rate is 24 kHz . If not, the low-frequency roll-off of the high-pass section is frequency-scaled by the ratio of the A/D conversion rate to 24 kHz .

The $T X(A)$ counter and the $T X(B)$ counter are reloaded each $D / A$ conversion period, while the $R X(A)$ counter and the $R X(B)$ counter are reloaded every $A / D$ conversion period. The $T X(B)$ counter and the $R X(B)$ counter are loaded with the values in the TB and RB registers, respectively. Via software control, the TX(A) counter can be loaded with the TA register, the TA register less the TA' register, or the TA register plus the TA' register. By selecting the TA register less the TA' register option, the upcoming conversion timing occurs earlier by an amount of time that equals TA' times the signal period of the master clock. If the TA register plus the TA' register option is executed, the upcoming conversion timing occurs later by an amount of time that equals TA' times the signal period of the master clock. Thus, the D/A conversion timing can be advanced or retarded. An identical ability to alter the $A / D$ conversion timing is provided. However, the RX(A) counter can be programmed via software control with the RA register, the RA register less the RA' register, or the RA register plus the RA' register.

The ability to advance or retard conversion timing is particularly useful for modem applications. This feature allows controlled changes in the $A / D$ and $D / A$ conversion timing and can be used to enhance signal-to-noise performance, to perform frequency-tracking functions, and to generate nonstandard modem frequencies.

If the transmit and receive sections are configured to be synchronous, then the low-pass and band-pass switched-capacitor filter clocks are derived from the $\operatorname{TX}(A)$ counter. Also, both the $D / A$ and $A / D$ conversion timings are derived from the TX(A) counter and the TX(B) counter. When the transmit and receive sections are configured to be synchronous, the $R X(A)$ counter, $R X(B)$ counter, RA register, RA' register, and RB registers are not used.

$\dagger$ These control bits are described in the DX Serial Data Word Format section.
NOTES: D. Tables $2-2$ and 2-3 (pages 2-9 and 2-10) are primary and secondary communication protocols, respectively.
E. In synchronous operation, $R A, R A \prime, R B, R X(A)$, and $R X(B)$ are not used. TA, $T A^{\prime}, T B, T X(A)$, and $T X(B)$ are used instead.
F. Items in italics refer only to frequencies and register contents, which are variable. A crystal oscillator driving 20.736 MHz into the TMS320-series DSP provides a master clock frequency of 5.184 MHz . The TLC32047 produces a shift clock frequency of 1.296 MHz . If the TX(A) register contents equal 6 , the SCF clock frequency is then 432 kHz , and the $\mathrm{D} / \mathrm{A}$ conversion frequency is $432 \mathrm{kHz} \div \mathrm{T}(\mathrm{B})$.

Figure 2-1. Asynchronous Internal Timing Configuration

### 2.2 Analog Input

Two pairs of analog inputs are provided. Normally, the IN + and IN - input pair is used; however, the auxiliary input pair, $A \cup X I N+$ and $A U X I N-$, can be used if a second input is required. Since sufficient common-mode range and rejection are provided, each input set can be operated in differential or single-ended modes. The gain for the $\mathbb{I N}_{+}, \mathbb{I N}_{-}, \operatorname{AUX} \operatorname{IN}+$, and $A \cup X \operatorname{IN}$ - inputs can be programmed to 1, 2 , or 4 (see Table 4-1). Either input circuit can be selected via software control. Multiplexing is controlled with the D4 bit (enable/disable $A \cup X I N+$ and $A \cup X I N-$ ) of the secondary $D X$ word (see Table 2-3). The multiplexing requires a $2-\mathrm{ms}$ wait at SCF $=432 \mathrm{kHz}$ (see Figure 5-3) for a valid output signal. A wide dynamic range is ensured by the differential internal analog architecture and the separate analog and digital voltage supplies and grounds.

### 2.3 A/D Band-Pass Filter, A/D Band-Pass Filter Clocking, and A/D Conversion Timing

The receive-channel A/D high-pass filter can be selected or bypassed via software control (see Functional Block Diagram). The frequency response of this filter is on page 3-5. This response results when the switched-capacitor filter clock frequency is 432 kHz and the A/D sample rate is 24 kHz . Several possible options can be used to attain a $432-\mathrm{kHz}$ switched-capacitor filter clock. When the filter clock frequency is not 432 kHz , the low-pass filter transfer function is frequency-scaled by the ratio of the actual clock frequency to 432 kHz (see Typical Characteristics section). The ripple bandwidth and $3-\mathrm{dB}$ low-frequency roll-off points of the high-pass section are 450 Hz and 300 Hz , respectively. However, the high-pass section low-frequency roll-off is frequency-scaled by the ratio of the A/D sample rate to 24 kHz .

Figure 2-1 and the DX Serial Data Word Format sections of this data manual indicate the many options for attaining a $432-\mathrm{kHz}$ band-pass switched-capacitor filter clock. These sections indicate that the RX(A) counter can be programmed to give a $432-\mathrm{kHz}$ band-pass switched-capacitor filter clock for several master clock input frequencies.

The A/D conversion rate is attained by frequency-dividing the band-pass switched-capacitor filter clock with the $R X(B)$ counter. Unwanted aliasing is prevented because the $A / D$ conversion rate is an integer submultiple of the band-pass switched-capacitor filter sampling rate, and the two rates are synchronously locked.

### 2.4 A/D Converter

Fundamental performance specifications for the receive channel ADC circuitry are on pages 3-2 and 3-3 of this data manual. The ADC circuitry, using switched-capacitor techniques, provides an inherent sample-and-hold function.

### 2.5 Analog Output

The analog output circuitry is an analog output power amplifier. Both noninverting and inverting amplifier outputs are brought out of the IC. This amplifier can drive transformer hybrids or low-impedance loads directly in either a differential or single-ended configuration.

### 2.6 D/A Low-Pass Filter, D/A Low-Pass Filter Clocking, and D/A Conversion Timing

The frequency response of these filters is on page 3-5. This response results when the low-pass switched-capacitor filter clock frequency is 432 kHz (see Equation 1). Like the A/D filter, the transfer function of this filter is frequency-scaled when the clock frequency is not 432 kHz (see Typical Characteristics section). A continuous-time filter is provided on the output of the low-pass filter to eliminate the periodic sample data signal information, which occurs at multiples of the $432-\mathrm{kHz}$ switched-capacitor clock feedthrough.

The D/A conversion rate is attained by frequency-dividing the $432-\mathrm{kHz}$ switched-capacitor filter clock with the $T(B)$ counter. Unwanted aliasing is prevented because the $D / A$ conversion rate is an integer submultiple of the switched-capacitor low-pass filter sampling rate, and the two rates are synchronously locked.

### 2.7 D/A Converter

Fundamental performance specifications for the transmit channel DAC circuitry are on pages 3-3 and 3-4. The DAC has a sample-and-hold function that is realized with a switched-capacitor ladder.

### 2.8 Serial Port

The serial port has four possible configurations summarized in the function table on page 1-2. These configurations are briefly described below.

- The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS320C17. The communications protocol is two 8 -bit bytes.
- The transmit and receive sections are operated asynchronously, and the serial port interfaces directly with the TMS32020, TMS320C25, and TMS320C30. The communications protocol is one 16 -bit word.
- The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS320C17. The communications protocol is two 8 -bit bytes.
- The transmit and receive sections are operated synchronously, and the serial port interfaces directly with the TMS32020, TMS320C25, TMS320C30, or two SN74299 serial-to-parallel shift registers, which can interface in parallel to the TMS32010, TMS320C15, to any other digital signal processor, or to external FIFO circuitry. The communications protocol is one 16-bit word.


### 2.9 Synchronous Operation

When the transmit and receive sections are operated synchronously, the low-pass filter clock drives both low-pass and band-pass filters (see Functional Block Diagram). The A/D conversion timing is derived from and equal to the D/A conversion timing. When data bit D5 in the control register is a logic 1 , transmit and receive sections are synchronous. The band-pass switched-capacitor filter and the A/D converter timing are derived from the TX(A) counter, the TX(B) counter, and the TA and TA' registers. In synchronous operation, both the A/D and the D/A channels operate from the same frequencies. The $\overline{F S X}$ and the $\overline{F S R}$ timing is identical during primary communication, but $\overline{\mathrm{FSR}}$ is not asserted during secondary communication because there is no new A/D conversion result.

### 2.9.1 One 16-Bit Word [Dual-Word (Telephone Interface) or Word Mode]

The serial port interfaces directly with the serial ports of the TMS32020, TMS320C25, and the TMS320C30, and communicates in one 16 -bit word. The operation sequence is as follows:

1. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought low by the TLC32047 AIC.
2. One 16 -bit word is transmitted and one 16 -bit word is received.
3. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought high.
4. $\overline{E O D X}$ and $\overline{E O D R}$ emit low-going pulses one shift clock wide. $\overline{E O D X}$ and $\overline{E O D R}$ are valid in the word or byte mode only.

If the device is in the dual-word (telephone interface) mode, $\overline{\text { FSD }}$ goes low during the secondary communication period and enables the data word received at the DATA-DR/CONTROL input to be routed to the DR line. The secondary communication period occurs four shift clocks after completion of primary communications.

### 2.9.2 Two 8-Bit Bytes (Byte Mode)

The serial port interfaces directly with the serial port of the TMS320C17 and communicates in two 8-bit bytes. The operation sequence is as follows:

1. $\overline{F S X}$ and $\overline{F S R}$ are brought low.
2. One 8-bit word is transmitted and one 8-bit word is received.
3. $\overline{E O D X}$ and $\overline{E O D R}$ are brought low.
4. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ emit positive frame-sync pulses that are four shift clock cycles wide.
5. One 8 -bit byte is transmitted and one 8 -bit byte is received.
6. $\overline{\mathrm{FSX}}$ and $\overline{\mathrm{FSR}}$ are brought high.
7. $\overline{\mathrm{EODX}}$ and $\overline{\mathrm{EODR}}$ are brought high.

### 2.9.3 Synchronous Operating Frequencies

The synchronous operating frequencies are determined by the following equations.
Switched capacitor filter (SCF) frequencies (see Figure 2-1):

$$
\begin{aligned}
& \text { Low- pass SCF clock frequency } \quad(D / A \text { and } A / D \text { channels })=\frac{\text { master clock frequency }}{T(A) \times 2} \\
& \text { High-pass SCF clock frequency }(A / D \text { channel })=A / D \text { conversion frequency } \\
& \text { Conversion frequency (A/D and D/A channels) }
\end{aligned}=\frac{\text { Low pass SCF clock frequency }}{T(B)} .
$$

NOTE: $T(A), T(B), R(A)$, and $R(B)$ are the contents of the TA, TB, RA, and RB registers, respectively.

### 2.10 Asynchronous Operation

When the transmit and the receive sections are operated asynchronously, the low-pass and band-pass filter clocks are independently generated from the master clock. The D/A and the A/D conversion timing is also determined independently.
D/A timing is set by the counters and registers described in synchronous operation, but the RA and RB registers are substituted for the TA and TB registers to determine the A/D channel sample rate and the A/D path switched-capacitor filter frequencies. Asynchronous operation is selected by control register bit D5 being zero.

### 2.10.1 One 16-Bit Word (Word Mode)

The serial port interfaces directly with the serial ports of the TMS32020, TMS320C25, and TMS320C30 and communicates with 16 -bit word formats. The operation sequence is as follows:

1. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ are brought low by the TLC32047 AIC.
2. One 16-bit word is transmitted or one 16 -bit word is received.
3. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ are brought high.
4. $\overline{\mathrm{EODX}}$ or $\overline{\mathrm{EODR}}$ emit low-going pulses one shift clock wide. $\overline{\mathrm{EODX}}$ and $\overline{\mathrm{EODR}}$ are valid in either the word or byte mode only.

### 2.10.2 Two 8-Bit Bytes (Byte Mode)

The serial port interfaces directly with the serial port of the TMS320C17 and communicates in two 8-bit bytes. The operating sequence is as follows:

1. $\overline{F S X}$ or $\overline{\text { FSR }}$ are brought low by the TLC32047 AIC.
2. One byte is transmitted or received.
3. $\overline{\mathrm{EODX}}$ or $\overline{\mathrm{EODR}}$ are brought low.
4. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ are brought high for four shift clock periods and then brought low.
5. The second byte is transmitted or received.
6. $\overline{\mathrm{FSX}}$ or $\overline{\mathrm{FSR}}$ are brought high.
7. $\overline{\mathrm{EODX}}$ or $\overline{\mathrm{EODR}}$ are brought high.

### 2.10.3 Asynchronous Operating Frequencies

The asynchronous operating frequencies are determined by the following equations.
Switched-capacitor filter frequencies (see Figure 2-1):

$$
\begin{align*}
& \text { Low pass } D / A \text { SCF clock frequency }=\frac{\text { master clock frequency }}{T(A) \times 2} \\
& \text { Low pass } A / D \text { SCF clock frequency }=\frac{\text { master clock frequency }}{R(A) \times 2} \tag{2}
\end{align*}
$$

High pass SCF clock frequency (A/D channel) $=A / D$ conversion frequency
Conversion frequency:

$$
\begin{align*}
& D / A \text { conversion frequency }=\frac{\text { Low pass } D / A \text { SCF clock frequency }}{T(B)} \\
& A / D \text { conversion frequency }=\frac{\text { Low pass } A / D \text { SCF clock frequency (for low pass receive filter) }}{R(B)} \tag{3}
\end{align*}
$$

NOTE: $T(A), T(B), R(A)$, and $R(B)$ are the contents of the TA, TB, RA, and RB registers, respectively.

### 2.11 Operation of TLC32047 With Internal Voltage Reference

The internal reference of the TLC32047 eliminates the need for an external voltage reference and provides overall circuit cost reduction. The internal reference eases the design task and provides complete control of the IC performance. The internal reference is brought out to REF. To keep the amount of noise on the reference signal to a minimum, an external capacitor can be connected between REF and ANLG GND.

### 2.12 Operation of TLC32047 With External Voltage Reference

REF can be driven from an external reference circuit. This external circuit must be capable of supplying $250 \mu \mathrm{~A}$ and must be protected adequately from noise and crosstalk from the analog input.

### 2.13 Reset

A reset function is provided to initiate serial communications between the AIC and DSP and to allow fast, cost-effective testing during manufacturing. The reset function initializes all AIC registers, including the control register. After a negative-going pulse on RESET, the AIC is initialized. This initialization allows normal serial port communications activity to occur between AIC and DSP (see AIC DX Data Word Format section). After a reset, $T A=T B=R A=R B=18$ (or 12 hexadecimal), $T A^{\prime}=R A^{\prime}=01$ (hexadecimal), the $A / D$ high-pass filter is inserted, the loop-back function is deleted, $A \cup X I N+$ and $A U X I N$ - are disabled, the transmit and receive sections are in synchronous operation, programmable gain is set to 1 , the on-board $(\sin x) / x$ correction filter is not selected, D10 OUT is set to 0 , and D11 OUT is set to 0 .

### 2.14 Loopback

This feature allows the circuit to be tested remotely. In loopback, OUT+ and OUT- are internally connected to $\mathrm{IN}_{+}$and $\mathrm{IN}-$. The DAC bits (D15 to D2), which are transmitted to DX, can be compared with the ADC bits (D15 to D2) received from DR. The bits on DR equal the bits on DX. However, there is some difference in these bits due to the ADC and DAC output offsets.

The loopback feature is implemented with digital signal processor control by transmitting a logic 1 for data bit D3 in the DX secondary communication to the control register (see Table 2-3).

### 2.15 Communications Word Sequence

In the dual-word (telephone interface) mode, there are two data words that are presented to the DSP or $\mu \mathrm{P}$ from DR. The first data word is the ADC conversion result occurring during the FSR time, and the second is the serial data applied to DATA-DR during the FSD time. FSR is not asserted during secondary communications and FSD is not asserted during primary communications.


Figure 2-2. Primary and Secondary Communications Word Sequence

### 2.15.1 DR Word Bit Pattern

| A/D MSB |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1st bit sent |  |  |  |  |  |  |  |  |  |  |  |  |  | A/D LSB |  |
| $\downarrow$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  | $\downarrow$ |
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

The data word is the 14-bit conversion result of the receive channel to the processor in 2 s complement format. With 16-bit processors, the data is 16 bits long with the two LSBs at zero. Using 8-bit processors, the data word is transmitted in the same order as one 16-bit word, but as two bytes with the two LSBs of the second byte set to zero.

### 2.15.2 Primary DX Word Bit Pattern

| A/D OR D/A MSB |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\downarrow$ |  |  |  |  |  |  |  | $\downarrow$ |  |  |  |  | $\downarrow$ |  |  |
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

Table 2-2. Primary DX Serial Communication Protocol

| FUNCTIONS | D1 | D0 |
| :---: | :---: | :---: |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A \rightarrow T X(A), R A \rightarrow R X(A)$ (see Figure 2-1). <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$ (see Figure 2-1). | 0 | 0 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A+T A^{\prime} \rightarrow T X(A), R A+R A^{\prime} \rightarrow R X(A)$ (see Figure 2-1). <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$ (see Figure 2-1). <br> The next $D / A$ and $A / D$ conversion period is changed by the addition of $T A^{\prime}$ and $R A^{\prime}$ master clock cycles, in which TA' and RA' can be positive, negative, or zero (refer to Table 2-4, AIC Responses to Improper Conditions). | 0 | 1 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A-T A^{\prime} \rightarrow T X(A), R A-R A^{\prime} \rightarrow R X(A)$ (see Figure 2-1). <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$ (see Figure 2-1). <br> The next $D / A$ and $A / D$ conversion period is changed by the subtraction of $T A^{\prime}$ and $R A^{\prime}$ master clock cycles, in which TA' and RA' can be positive, negative, or zero (refer to Table 2-4, AIC Responses to Improper Conditions). | 1 | 0 |
| D15 (MSB)-D2 $\rightarrow$ DAC Register. <br> $T A \rightarrow T X(A)$, RA $\rightarrow R X(A)$ (see Figure 2-1). <br> $T B \rightarrow T X(B), R B \rightarrow R X(B)$ (see Figure 2-1). <br> After a delay of four shift cycles, a secondary transmission follows to program the AIC to operate in the desired configuration. In the telephone interface mode, data on DATA-DR is routed to DR (Serial Data Output) during secondary transmission. | 1 | 1 |

NOTE: Setting the two least significant bits to 1 in the normal transmission of DAC information (primary communications) to the AIC initiates secondary communications upon completion of the primary communications. When the primary communication is complete, $\overline{\mathrm{FSX}}$ remains high for four shift clock cycles and then goes low and initiates the secondary communication. The timing specifications for the primary and secondary communications are identical. In this manner, the secondary communication, if initiated, is interleaved between successive primary communications. This interleaving prevents the secondary communication from interfering with the primary communications and DAC timing. This prevents the AIC from skipping a DAC output. $\overline{\text { FSR }}$ is not asserted during secondary communications activity. However, in the dual-word (telephone interface) mode, $\overline{F S D}$ is asserted during secondary communications but not during primary communications.

### 2.15.3 Secondary DX Word Bit Pattern

| D/A MSB <br> 1st bit sent <br> $\downarrow$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\downarrow$ |

Table 2-3. Secondary DX Serial Communication Protocol

| FUNCTIONS | D1 | DO |
| :---: | :---: | :---: |
| D13 (MSB)-D9 $\rightarrow$ TA , 5 bits unsigned binary (see Figure 2-1). D6 (MSB)-D2 $\rightarrow$ RA, 5 bits unsigned binary (see Figure 2-1). D15, D14, D8, and D7 are unassigned. | 0 | 0 |
| D14 (sign bit)-D9 $\rightarrow T A^{\prime}, 6$ bits 2 s complement (see Figure 2-1). D7 (sign bit)-D2 $\rightarrow$ RA', 6 bits 2 s complement (see Figure 2-1). D15 and D8 are unassigned. | 0 | 1 |
| D14 (MSB)-D9 $\rightarrow$ TB, 6 bits unsigned binary (see Figure 2-1). D7 (MSB)-D2 $\rightarrow$ RB, 6 bits unsigned binary (see Figure 2-1). D15 and D8 are unassigned. | 1 | 0 |
| $D 2=0 / 1$ deletes/inserts the A/D high-pass filter. <br> D3 $=0 / 1$ deletes/inserts the loopback function. <br> D4 $=0 / 1$ disables/enables $A \cup X I N+$ and $A U X I N-$. <br> D5 $=0 / 1$ asynchronous/synchronous transmit and receive sections. <br> D6 $=0 / 1$ gain control bits (see Table 4-1). <br> D7 $=0 / 1$ gain control bits (see Table 4-1). <br> D9 $=0 / 1$ delete/insert on-board second-order $(\sin x) / x$ correction filter <br> D10 $=0 / 1$ output to D100UT [dual-word (telephone interface) mode] <br> D11 = 0/1 output to D11OUT [dual-word (telephone interface) mode] <br> D8, D12-D15 are unassigned. | 1 | 1 |

### 2.16 Reset Function

A reset function is provided to initiate serial communications between the AIC and DSP. The reset function initializes all AIC registers, including the control register. After power has been applied to the AIC, a
 rate for a $10.368-\mathrm{MHz}$ master clock input signal. Also, the pass-bands of the $A / D$ and D/A filters are 300 Hz to 7200 Hz and 0 Hz to 7200 Hz , respectively. Therefore, the filter bandwidths are $66 \%$ of those shown in the filter transfer function specification section. The AIC, excepting the control register, is initialized as follows (see AIC DX Data Word Format section):

| REGISTER | TA | TA $^{\prime}$ | TB | RA | RA $^{\prime}$ | RB |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- |
| INITIALIZED VALUE (HEX) | 12 | 01 | 12 | 12 | 01 | 12 |

The control register bits are reset as follows (see Table 2-3):

$$
D 11=0, D 10=0, D 9=1, D 7=1, D 6=1, D 5=1, D 4=0, D 3=0, D 2=1
$$

This initialization allows normal serial port communications to occur between the AIC and the DSP. If the transmit and receive sections are configured to operate synchronously and the user wishes to program different conversion rates, only the TA, TA', and TB register need to be programmed. Both transmit and receive timing are synchronously derived from these registers (see the Terminal Functions and DX Serial Data Word Format sections).

Figure 2-3 shows a circuit that provides a reset on power-up when power is applied in the sequence given in the Power-Up Sequence section. The circuit depends on the power supplies reaching their recommended values a minimum of 800 ns before the capacitor charges to 0.8 V above DGTL GND.


Figure 2-3. Reset on Power-Up Circuit

### 2.17 Power-Up Sequence

To ensure proper operation of the AIC and as a safeguard against latch-up, it is recommended that Schottky diodes with forward voltages less than or equal to 0.4 V be connected from $\mathrm{V}_{\mathrm{CC}}$ - to ANLG GND and from $V_{C C}-$ to DGTL GND. In the absence of such diodes, power is applied in the following sequence: ANLG GND and DGTL GND, $\mathrm{V}_{\mathrm{CC}_{-}}$, then $\mathrm{V}_{\mathrm{CC}_{+}}$and $\mathrm{V}_{\mathrm{DD}}$. Also, no input signal is applied until after power-up.

### 2.18 AIC Register Constraints

The following constraints are placed on the contents of the AIC registers:

1. TA register must be $\geq 4$ in word mode (WORD/BYTE= High).
2. TA register must be $\geq 5$ in byte mode (WORD/BYTE= Low).
3. TA' register can be either positive, negative, or zero.
4. RA register must be $\geq 4$ in word mode (WORD/BYTE $=$ High).
5. RA register must be $\geq 5$ in byte mode (WORD/BYTE = Low).
6. RA' register can be either positive, negative, or zero.
7. (TA register $\pm \mathrm{TA}^{\prime}$ register) must be $>1$.
8. (RA register $\pm R A^{\prime}$ register) must be $>1$.
9. TB register must be $\geq 15$.
10. RB register must be $\geq 15$.

### 2.19 AIC Responses to Improper Conditions

The AIC has provisions for responding to improper conditions. These improper conditions and the response of the AIC to these conditions are presented in Table 2-4. The general procedure for correcting any improper operation is to apply a reset and reprogram the registers to the proper value.

Table 2-4. AIC Responses to Improper Conditions

| IMPROPER CONDITION | AIC RESPONSE |
| :--- | :--- |
| TA register + TA' register $=0$ or 1 <br> TA register - TA' register $=0$ or 1 | Reprogram TX(A) counter with TA register value |
| TA register + TA' register $<0$ | MODULO 64 arithmetic is used to ensure that a positive value is loaded <br> into TX(A) counter, i.e., TA register + TA' register +40 hex is loaded into <br> TX(A) counter. |
| RA register + RA' register $=0$ or 1 <br> RA register $-R A^{\prime}$ register $=0$ or 1 | Reprogram RX(A) counter with RA register value |
| RA register + RA' register $=0$ or 1 | MODULO 64 arithmetic is used to ensure that a positive value is loaded <br> into RX(A) counter, i.e., RA register + RA' register +40 hex is loaded <br> into $R X(A) ~ c o u n t e r . ~$ |
| TA register $=0$ or 1 <br> RA register $=0$ or 1 | AIC is shut down. Reprogram TA or RA registers after a reset. |
| TA register $<4$ in word mode <br> TA register $<5$ in byte mode <br> RA register $<4$ in word mode <br> RA register $<5$ in byte mode | The AIC serial port no longer operates. Reprogram TA or RA registers <br> after a reset. |
| TB register $<15$ | ADC no longer operates |
| RB register $<15$ | DAC no longer operates |
| AIC and DSP cannot communicate | Hold last DAC output |

### 2.20 Operation With Conversion Times Too Close Together

If the difference between two successive D/A conversion frame syncs is less than $1 / 25 \mathrm{kHz}$, the AIC operates improperly. In this situation, the second D/A conversion frame sync occurs too quickly, and there is not enough time for the ongoing conversion to be completed. This situation can occur if the A and B registers are improperly programmed or if the $A+A^{\prime}$ register result is too small. When incrementally adjusting the conversion period via the $\mathrm{A}+\mathrm{A}^{\prime}$ register options, the designer should not violate this requirement. See Figure2-4.


Figure 2-4. Conversion Times Too Close Together

### 2.21 More Than One Receive Frame Sync Occurring Between Two Transmit Frame Syncs - Asynchronous Operation

When incrementally adjusting the conversion period via the $A+A^{\prime}$ or $A-A^{\prime}$ register options, a specific protocol is followed. The command to use the incremental conversion period adjust option is sent to the AIC during an $\overline{\mathrm{FSX}}$ frame sync. The ongoing conversion period is then adjusted; however, either receive conversion period A or conversion period B may be adjusted. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. If there is sufficient time between $t_{1}$ and $t_{2}$, the receive conversion period adjustment is performed during receive conversion period A . Otherwise, the adjustment is performed during receive conversion period B . The adjustment command only adjusts one transmit conversion period and one receive conversion period. To adjust another pair of transmit and receive conversion periods, another command must be issued during a subsequent $\overline{\text { FSX }}$ frame (see Figure 2-5).


Figure 2-5. More Than One Receive Frame Sync Between Two Transmit Frame Syncs

### 2.22 More Than One Transmit Frame Sync Occurring Between Two Receive Frame Syncs - Asynchronous Operation

When incrementally adjusting the conversion period via the $A+A^{\prime}$ or $A-A^{\prime}$ register options, a specific protocol must be followed. For both transmit and receive conversion periods, the incremental conversion period adjustment is performed near the end of the conversion period. The command to use the incremental conversion period adjust options is sent to the AIC during an $\overline{\mathrm{FSX}}$ frame sync. The ongoing transmit conversion period is then adjusted. However, three possibilities exist for the receive conversion period adjustment as shown in Figure 2-6. When the adjustment command is issued during transmit conversion period $A$, receive conversion period $A$ is adjusted if there is sufficient time between $t_{1}$ and $t_{2}$. If there is not sufficient time between $t_{1}$ and $t_{2}$, receive conversion period $B$ is adjusted. The third option is that the receive portion of an adjustment command can be ignored if the adjustment command is sent during a receive conversion period, which is adjusted due to a prior adjustment command. For example, if adjustment commands are issued during transmit conversion periods $\mathrm{A}, \mathrm{B}$, and C , the first two commands may cause receive conversion periods $A$ and $B$ to be adjusted, while the third receive adjustment command is ignored. The third adjustment command is ignored since it was issued during receive conversion period B , which already is adjusted via the transmit conversion period B adjustment command.


Figure 2-6. More Than One Transmit Frame Sync Between Two Receive Frame Syncs

### 2.23 More than One Set of Primary and Secondary DX Serial Communications Occurring Between Two Receive Frame Syncs (See DX Serial Data Word Format section) - Asynchronous Operation

The TA, TA', TB, and control register information that is transmitted in the secondary communication is accepted and applied during the ongoing transmit conversion period. If there is sufficient time between $t_{1}$ and $t_{2}$, the TA, RA', and RB register information, sent during transmit conversion period $A$, is applied to receive conversion period $A$. Otherwise, this information is applied during receive conversion period B . If RA, RA', and RB register information has been received and is being applied during an ongoing conversion period, any subsequent RA, RA', or RB information received during this receive conversion period is disregarded. See Figure 2-7.


Figure 2-7. More Than One Set of Primary and Secondary DX Serial Communications Between Two Receive Frame Syncs

### 2.24 System Frequency Response Correction

The $(\sin x) / x$ correction for the DAC zero-order sample-and-hold output can be provided by an on-board second-order ( $\sin \mathrm{x}) / \mathrm{x}$ correction filter (see Functional Block Diagram). This $(\sin \mathrm{x}) / \mathrm{x}$ correction filter can be inserted into or omitted from the signal path by digital-signal-processor control (data bit D9 in the DX secondary communications). When inserted, the $(\sin x) / x$ correction filter precedes the switched-capacitor low-pass filter. When the TB register (see Figure 2-1) equals 15, the correction results of Figures 5-8,5-9, and 5-10 can be obtained.

The $(\sin x) / x$ correction can also be accomplished by disabling the on-board second-order correction filter and performing the $(\sin x) / x$ correction in digital signal processor software. The system frequency response can be corrected via DSP software to $\pm 0.1 \mathrm{~dB}$ accuracy to a band edge of 3000 Hz for all sampling rates. This correction is accomplished with a first-order digital correction filter, that requires seven TMS320 instruction cycles. With a $200-\mathrm{ns}$ instruction cycle, seven instructions represent an overhead factor of $1.1 \%$ and $1.3 \%$ for sampling rates of 8 and 9.6 kHz , respectively (see the $(\sin \mathrm{x}) / \mathrm{x}$ Correction Section for more details).

## $2.25(\sin \mathrm{x}) / \mathrm{x}$ Correction

If the designer does not wish to use the on-board second-order $(\sin x) / x$ correction filter, correction can be accomplished in digital signal processor (DSP) software. $(\sin \mathrm{x}) / \mathrm{x}$ correction can be accomplished easily and efficiently in digital signal processor software. Excellent correction accuracy can be achieved to a band edge of 3000 Hz by using a first-order digital correction filter. The results shown below are typical of the numerical correction accuracy that can be achieved for sample rates of interest. The filter requires seven instruction cycles per sample on the TMS320 DSP. With a 200-ns instruction cycle, nine instructions per sample represents an overhead factor of $1.4 \%$ and $1.7 \%$ for sampling rates of 8000 Hz and 9600 Hz , respectively. This correction adds a slight amount of group delay at the upper edge of the $300-\mathrm{Hz}$ to $3000-\mathrm{Hz}$ band.

### 2.26 ( $\sin \mathbf{x}) / \mathbf{x}$ Roll-Off for a Zero-Order Hold Function

The $(\sin x) / x$ roll-off error for the AIC DAC zero-order hold function at a band-edge frequency of 3000 Hz for the various sampling rates is shown in Table 2-5 (see Figure 5-10).

Table 2-5. $(\sin x) / x$ Roll-Off Error

| $\mathbf{f}_{\mathbf{S}}(\mathrm{Hz})$ | Error $=\mathbf{2 0} \log \frac{\sin \pi \mathbf{f} / \mathbf{f}_{\mathbf{s}}}{\pi \mathbf{f} / \mathbf{f}_{\mathbf{s}}}$ <br> $\mathbf{f}=\mathbf{3 0 0 0 ~ H z}$ <br> $(\mathbf{d B})$ |
| :---: | :---: |
| 7200 | -2.64 |
| 8000 | -2.11 |
| 9600 | -1.44 |
| 14400 | -0.63 |
| 16000 | -0.50 |
| 19200 | -0.35 |
| 25000 | -0.21 |

The actual AIC $(\sin x) / x$ roll-off is slightly less than the figures above because the AIC has less than $100 \%$ duty cycle hold interval.

### 2.27 Correction Filter

To externally compensate for the $(\sin x) / x$ roll-off of the AIC, a first-order correction filter can be implemented as shown in Figure 2-8.


Figure 2-8. First-Order Correction Filter
The difference equation for this correction filter is:

$$
\begin{equation*}
y_{(i+1)}=p 2 \cdot(1-p 1) \cdot u_{(i+1)}+p 1 \cdot y_{(i)} \tag{4}
\end{equation*}
$$

where the constant p1 determines the pole locations.
The resulting squared magnitude transfer function is:

$$
\begin{equation*}
|H(f)|^{2}=\frac{(p 2)^{2} \cdot(1-p 1)^{2}}{1-2 \cdot p 1 \cdot \cos \left(2 \pi f / f_{s}\right)+(p 1)^{2}} \tag{5}
\end{equation*}
$$

### 2.28 Correction Results

Table 2-6 shows the optimum $p$ values and the corresponding correction results for $8000-\mathrm{Hz}$ and $9600-\mathrm{Hz}$ sampling rates (see Figures 5-8,5-9, and 5-10).

Table 2-6. $(\sin x) / x$ Correction Table for $f_{s}=8000 \mathrm{~Hz}$ and $f_{s}=9600 \mathrm{~Hz}$

| $\mathbf{f}(\mathbf{H z})$ | ROLL-OFF ERROR (dB) <br> $\mathbf{f}_{\mathbf{s}}=8000 \mathbf{~ H z}$ <br> $\mathbf{p 1}=-\mathbf{0 . 1 4 8 1 3}$ <br> $\mathbf{p 2}=\mathbf{0 . 9 8 8 8}$ | ROLL-OFF ERROR (dB) <br> $\mathbf{f}_{\mathbf{s}}=\mathbf{9 6 0 0} \mathbf{~ H z}$ <br> $\mathbf{p 1}=-\mathbf{0 . 1 3 0 7}$ <br> $\mathbf{p 2}=\mathbf{0 . 9 9 5 1}$ |
| :---: | :---: | :---: |
| 300 | -0.099 | -0.043 |
| 600 | -0.089 | -0.043 |
| 900 | -0.054 | 0 |
| 1200 | -0.002 | 0 |
| 1500 | 0.041 | 0 |
| 1800 | 0.079 | 0.043 |
| 2100 | 0.100 | 0.043 |
| 2400 | 0.091 | 0.043 |
| 2700 | -0.043 | 0 |
| 3000 | -0.102 | -0.043 |

### 2.29 TMS320 Software Requirements

The digital correction filter equation can be written in state variable form as follows:

$$
y_{(i+1)}=y_{(i)} \times k 1+u_{(i+1)} \times k 2
$$

where
$\mathrm{k} 1=\mathrm{p} 1$
$\mathrm{k} 2=(1-\mathrm{p} 1) \mathrm{p} 2$
$y(i)$ is the filter state
$\mathrm{u}(\mathrm{i}+1)$
The coefficients k1 and k2 must be represented as 16-bit integers. The SACH instruction (with the proper shift) yields the correct result. With the assumption that the TMS320 processor page pointer and memory configuration are properly initialized, the equation can be executed in seven instructions or seven cycles with the following program:

```
ZAC
LT K2
MPY U
LTA K1
MPY Y
APAC
SACH (dma), (shift)
```


## 3 Specifications

### 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted) $\dagger$

Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) .................................. -0.3 V to 15 V
Supply voltage range, $\mathrm{V}_{\text {CC- }}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to 15 V
Supply voltage range, $\mathrm{V}_{\mathrm{DD}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to 15 V
Output voltage range, $\mathrm{V}_{\mathrm{O}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to 15 V

Digital ground voltage range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to 15 V
Operating free-air temperature range: TLC32047C ....................... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
TLC320471 . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Case temperature for 10 seconds: FN package . . . . . . . . . . . . . . . . . . . . . . . . . . . . $260^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16$ inch) from case for 10 seconds: N package ... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: Voltage values for maximum ratings are with respect to $\mathrm{V}_{\mathrm{CC}}$-.

### 3.2 Recommended Operating Conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}{ }_{+}$(see Note 2) |  | 4.75 | 5 | 5.25 | V |
| Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ - (see Note 2) |  | -4.75 | -5 | -5.25 | V |
| Digital supply voltage, V ${ }_{\text {DD }}$ (see Note 2) |  | 4.75 | 5 | 5.25 | V |
| Digital ground voltage with respect to ANLG GND, DGTL GND |  |  | 0 |  | V |
| Reference input voltage, $\mathrm{V}_{\text {ref(ext) }}$ (see Note 2) |  | 2 |  | 4 | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ |  | 2 |  | VDD | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ (see Note 3) |  | 0 |  | 0.8 | V |
| Load resistance at OUT+ and/or OUT-, $\mathrm{R}_{\mathrm{L}}$ |  | 300 |  |  | $\Omega$ |
| Load capacitance at OUT+ and/or OUT-, $\mathrm{C}_{L}$ |  |  |  | 100 | pF |
| MSTR CLK frequency (see Note 4) |  |  | 5 | 10.368 | MHz |
| Analog input amplifier common mode input voltage (see Note 5) |  |  |  | $\pm 1.5$ | V |
| A/D or D/A conversion rate |  |  |  | 25 | kHz |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | TLC32047C | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC32047I | -40 |  | 85 |  |

NOTES: 2. Voltages at analog inputs and outputs, REF, $\mathrm{V}_{\mathrm{CC}}+$, and $\mathrm{V}_{\mathrm{CC}}$ - are with respect to ANLG GND. Voltages at digital inputs and outputs and VDD are with respect to DGTL GND.
3. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data manual for logic voltage levels only.
4. The band-pass switched-capacitor filter (SCF) specifications apply only when the low-pass section SCF clock is 432 kHz and the high-pass section SCF clock is 24 kHz . If the low-pass SCF clock is shifted from 432 kHz , the low-pass roll-off frequency shifts by the ratio of the low-pass SCF clock to 432 kHz . If the high-pass SCF clock is shifted from 24 kHz , the high-pass roll-off frequency shifts by the ratio of the high-pass SCF clock to 24 kHz . Similarly, the low-pass switched-capacitor filter (SCF) specifications apply only when the SCF clock is 432 kHz . If the SCF clock is shifted from 432 kHz , the low-pass roll-off frequency shifts by the ratio of the SCF clock to 432 kHz .
5. This range applies when ( $\mathrm{IN}_{+}-\mathrm{IN}_{-}$) or (AUX $\mathrm{IN}_{+}-\mathrm{AUX} \operatorname{IN}-$ ) equals $\pm 6 \mathrm{~V}$.

### 3.3 Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{CC}_{+}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}_{-}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted)

3.3.1 Total Device, MSTR CLK Frequency $=5.184 \mathrm{MHz}$, Outputs Not Loaded

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \quad \mathrm{IOH}=-300 \mu \mathrm{~A}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}, \mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| ${ }^{\text {l CC }}+$ | Supply current from $V_{C C}+$ | TLC32047C |  |  |  | 35 | mA |
|  |  | TLC320471 |  |  |  | 40 |  |
| ICC- | Supply current from $\mathrm{V}_{\mathrm{CC}}$ - | TLC32047C |  |  |  | -35 | mA |
|  |  | TLC320471 |  |  |  | -40 |  |
| IDD | Supply current from VDD |  |  |  |  | 7 | mA |
| $\mathrm{V}_{\text {ref }}$ | Internal reference output voltage |  |  | 3 |  | 3.3 | V |
| $\alpha$ Vref | Temperature coefficient of internal reference voltage |  | . |  | 250 |  | ppm/ $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{r}_{0}$ | Output resistance at REF |  |  |  | 100 |  | k $\Omega$ |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.3.2 Power Supply Rejection and Crosstalk Attenuation

| PARAMETER |  | TEST CONDITIONS | MIN TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{C C+}$ or $V_{C C}$ - supply voltage rejection ratio, receive channel | $\mathrm{f}=0$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at DR (ADC output) | 30 |  | dB |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  | 45 |  |  |
| $\mathrm{V}_{\mathrm{CC}}+$ or $\mathrm{V}_{\mathrm{CC}}$ - supply voltage rejection ratio, transmit channel (single-ended) | $\mathrm{f}=0$ to 30 kHz | Idle channel, supply signal at 200 mV p-p measured at OUT+ | 30 |  | dB |
|  | $\mathrm{f}=30 \mathrm{kHz}$ to 50 kHz |  | 45 |  |  |
| Crosstalk attenuation, transmit-to-receive (single-ended) |  |  | 80 |  | dB |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.3.3 Serial Port

|  | PARAMETER | TEST CONDITIONS | MIN | TYPt |
| :--- | :--- | :--- | ---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $I_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | 2.4 |  |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{I}_{\mathrm{OL}}=2 \mathrm{~mA}$ | V |  |
| $\mathrm{I}_{1}$ | Input current |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{I}}$ | Input current, DATA-DR/CONTROL |  | $\pm 10$ | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | $\pm 100$ | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{0}$ | Output capacitance |  | 15 | pF |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.3.4 Receive Amplifier Input

| PARAMETER | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :--- | :---: | :---: | :---: | :---: |
| A/D converter offset error (filters in) |  | 10 | 70 | mV |
| CMRR | Common-mode rejection ratio at $\operatorname{IN}+$, IN -, or <br> AUX IN+, AUX IN- | See Note 6 | 55 | dB |
| $\mathrm{r}_{\mathbf{i}}$ | Input resistance at IN+, IN- or AUX IN+, <br> AUX IN-, REF |  | 100 | $\mathrm{k} \Omega$ |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 6: The test condition is a $0-\mathrm{dBm}, 1-\mathrm{kHz}$ input signal with a $24-\mathrm{kHz}$ conversion rate.

### 3.3.5 Transmit Filter Output

|  | PARAMETER | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OO}}$ | Output offset voltage at OUT+ or OUT-(single-ended relative to ANLG GND) |  |  | 15 | 80 | mV |
| $\mathrm{V}_{\mathrm{OM}}$ | Maximum peak output voltage swing across $R_{L}$ at OUT+ or OUT- (single-ended) | $\begin{gathered} R_{\mathrm{L}} \geq 300 \Omega, \\ \text { Offset voltage }=0 \end{gathered}$ | $\pm 3$ |  |  | V |
|  | Maximum peak output voltage swing between OUT+ and OUT- (differential output) | $R_{L} \geq 600 \Omega$, | $\pm 6$ |  |  | V |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.3.6 Receive and Transmit Channel System Distortion, SCF Clock Frequency $=432 \mathrm{kHz}$ (see Note 7)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Attenuation of second harmonic of $A / D$ input signal | single-ended | $V_{1}=-0.1 \mathrm{~dB}$ to -24 dB |  | 70 |  | dB |
|  | differential |  | 62 | 70 |  |  |
| Attenuation of third and higher harmonics of $A / D$ input signal | single-ended |  |  | 65 |  | dB |
|  | differential |  | 57 | 65 |  |  |
| Attenuation of second harmonic of D/A input signal | single-ended | $V_{1}=-0 \mathrm{~dB}$ to -24 dB |  | 70 |  | dB |
|  | differential |  | 62 | 70 |  |  |
| Attenuation of third and higher harmonics of $D / A$ input signal | single-ended |  |  | 65 |  | dB |
|  | differential |  | 57 | 65 |  |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.3.7 Receive Channel Signal-to-Distortion Ratio (see Note 7)

| PARAMETER | TEST CONDITIONS | $\mathrm{A}_{\mathrm{V}}=1 \mathrm{~V} / \mathrm{V} \ddagger$ |  | $\mathrm{A}_{\mathrm{V}}=2 \mathrm{~V} / \mathrm{V} \ddagger$ |  | $\mathrm{A}_{\mathrm{V}}=4 \mathrm{~V} / \mathrm{V} \ddagger$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| A/D channel signal-todistortion ratio | $\mathrm{V}_{1}=-6 \mathrm{~dB}$ to -0.1 dB | 56 |  | § |  | § |  | dB |
|  | $\mathrm{V}_{1}=-12 \mathrm{~dB}$ to -6 dB | 56 |  | 56 |  | § |  |  |
|  | $\mathrm{V}_{1}=-18 \mathrm{~dB}$ to -12 dB | 53 |  | 56 |  | 56 |  |  |
|  | $\mathrm{V}_{1}=-24 \mathrm{~dB}$ to -18 dB | 47 |  | 53 |  | 56 |  |  |
|  | $\mathrm{V}_{1}=-30 \mathrm{~dB}$ to -24 dB | 41 |  | 47 |  | 53 |  |  |
|  | $\mathrm{V}_{1}=-36 \mathrm{~dB}$ to -30 dB | 35 |  | 41 |  | 47 |  |  |
|  | $\mathrm{V}_{1}=-42 \mathrm{~dB}$ to -36 dB | 29 |  | 35 |  | 41 |  |  |
|  | $\mathrm{V}_{1}=-48 \mathrm{~dB}$ to -42 dB | 23 |  | 29 |  | 35 |  |  |
|  | $\mathrm{V}_{1}=-54 \mathrm{~dB}$ to -48 dB | 17 |  | 23 |  | 29 |  |  |

$\ddagger A_{V}$ is the programmable gain of the input amplifier.
$\S$ Measurements under these conditions are unreliable due to overrange and signal clipping.
NOTE 7: The test condition is a $1-\mathrm{kHz}$ input signal with a $24-\mathrm{kHz}$ conversion rate. The load impedance for the DAC is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\text {ref }}$.

### 3.3.8 Transmit Channel Signal-to-Distortion Ratio (see Note 7)

| PARAMETER | TEST CONDITIONS | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: |
| D/A channel signal-to-distortion ratio | $\mathrm{V}_{1}=-6 \mathrm{~dB}$ to -0.1 dB | 58 | dB |
|  | $V_{1}=-12 \mathrm{~dB}$ to -6 dB | 58 |  |
|  | $\mathrm{V}_{1}=-18 \mathrm{~dB}$ to -12 dB | 56 |  |
|  | $V_{1}=-24 \mathrm{~dB}$ to -18 dB | 50 |  |
|  | $V_{1}=-30 \mathrm{~dB}$ to -24 dB | 44 |  |
|  | $V_{1}=-36 \mathrm{~dB}$ to -30 dB | 38 |  |
|  | $V_{1}=-42 \mathrm{~dB}$ to -36 dB | 32 |  |
|  | $V_{1}=-48 \mathrm{~dB}$ to -42 dB | 26 |  |
|  | $\mathrm{V}_{1}=-54 \mathrm{~dB}$ to -48 dB | 20 |  |

NOTE 7: The test condition is a $1-\mathrm{kHz}$ input signal with a $24-\mathrm{kHz}$ conversion rate. The load impedance for the DAC is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\text {ref }}$.

### 3.3.9 Receive and Transmit Gain and Dynamic Range (see Note 8)

| PARAMETER | TEST CONDITIONS | MIN TYPT | MAX | UNIT |
| :--- | :--- | ---: | ---: | :---: |
| Transmit gain tracking error | $\mathrm{V}_{\mathrm{O}}=-48 \mathrm{~dB}$ to 0 dB signal range | $\pm 0.05 \pm 0.25$ | dB |  |
| Receive gain tracking error | $\mathrm{V}_{\mathrm{I}}=-48 \mathrm{~dB}$ to 0 dB signal range | $\pm 0.05$ | $\pm 0.25$ | dB |

NOTE 8: Gain tracking is relative to the absolute gain at 1 kHz and $0 \mathrm{~dB}\left(0 \mathrm{~dB}\right.$ relative to $\left.V_{\text {ref }}\right)$.

### 3.3.10 Receive Channel Band-Pass Filter Transfer Function, SCF $\mathrm{f}_{\text {clock }} \mathbf{= 4 3 2} \mathbf{~ k H z}$, Input ( $\mathrm{IN}+-\mathrm{IN}-$ ) is a $\pm 3$ - V Sine Wave $\ddagger$ (see Note 9 )

| PARAMETER | TEST CONDITION | FREQUENCY | ADJUSTMENT | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain | Input signal reference is 0 dB | $\mathrm{f} \leq 150 \mathrm{~Hz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -33 | -29 | -25 | dB |
|  |  | $\mathrm{f}=300 \mathrm{~Hz}$ | $\mathrm{K} 1 \times-0.26 \mathrm{~dB}$ | -4 | -2 | -1 |  |
|  |  | $\mathrm{f}=450 \mathrm{~Hz}$ to 9300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 |  |
|  |  | $\mathrm{f}=9300 \mathrm{~Hz}$ to 9900 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $f=9900 \mathrm{~Hz}$ to 10950 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $\mathrm{f}=11.4 \mathrm{kHz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ |  | -2 | -0.5 |  |
|  |  | $\mathrm{f}=12 \mathrm{kHz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -16 | -14 |  |
|  |  | $\mathrm{f} \geq 13.2 \mathrm{kHz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $\mathrm{f} \geq 15 \mathrm{kHz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -60 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ The MIN, TYP, and MAX specifications are given for a $432-\mathrm{kHz}$ SCF clock frequency. A slight error in the $432-\mathrm{kHz}$ SCF can result from inaccuracies in the MSTR CLK frequency, resulting from crystal frequency tolerances. If this frequency error is less than $0.25 \%$, the ADJUSTMENT ADDEND should be added to the MIN, TYP, and MAX specifications, where $\mathrm{K} 1=100 \times[($ SCF frequency $-432 \mathrm{kHz}) / 432 \mathrm{kHz}]$. For errors greater than $0.25 \%$, see Note 9.
NOTE 9: The filter gain outside of the pass band is measured with respect to the gain at 1 kHz . The filter gain within the pass band is measured with respect to the average gain within the pass band. The pass bands are 450 Hz to 10.95 kHz and 0 to 10.95 kHz for the band-pass and low-pass filters, respectively. For switched-capacitor filter clocks at frequencies other than 432 kHz , the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 432 kHz .

### 3.3.11 Receive and Transmit Channel Low-Pass Filter Transfer Function, SCF $\mathrm{f}_{\text {clock }}=432 \mathrm{kHz}$ (see Note 9)

| PARAMETER | TEST CONDITION | FREQUENCY RANGE | ADJUSTMENT ADDEND $\ddagger$ | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain | Input signal reference is 0 dB | $\mathrm{f}=0 \mathrm{~Hz}$ to 9300 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.25 | 0 | 0.25 | dB |
|  |  | $\mathrm{f}=9300 \mathrm{~Hz}$ to 9900 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.3 | 0 | 0.3 |  |
|  |  | $\mathrm{f}=9900 \mathrm{~Hz}$ to 10950 Hz | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ | -0.5 | 0 | 0.5 |  |
|  |  | $\mathrm{f}=11.4 \mathrm{kHz}$ | $\mathrm{K} 1 \times 2.3 \mathrm{~dB}$ | -5 | -2 | -0.5 |  |
|  |  | $\mathrm{f}=12 \mathrm{kHz}$ | $\mathrm{K} 1 \times 2.7 \mathrm{~dB}$ |  | -16 | -14 |  |
|  |  | $\mathrm{f} \geq 13.2 \mathrm{kHz}$ | $\mathrm{K} 1 \times 3.2 \mathrm{~dB}$ |  |  | -40 |  |
|  |  | $\mathrm{f} \geq 15 \mathrm{kHz}$ | $\mathrm{K} 1 \times 0 \mathrm{~dB}$ |  |  | -60 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ The MIN, TYP, and MAX specifications are given for a $432-\mathrm{kHz}$ SCF clock frequency. A slight error in the $432-\mathrm{kHz}$ SCF may result from inaccuracies in the MSTR CLK frequency, resulting from crystal frequency tolerances. If this frequency error is less than $0.25 \%$, the ADJUSTMENT ADDEND should be added to the MIN, TYP, and MAX specifications, where $\mathrm{K} 1=100 \times[($ SCF frequency $-432 \mathrm{kHz}) / 432 \mathrm{kHz}]$. For errors greater than $0.25 \%$, see Note 9.
NOTE 9: The filter gain outside of the pass band is measured with respect to the gain at 1 kHz . The filter gain within the pass band is measured with respect to the average gain within the pass band. The pass bands are 450 Hz to 10.95 kHz and 0 to 10.95 kHz for the band-pass and low-pass filters, respectively. For switched-capacitor filter clocks at frequencies other than 432 kHz , the filter response is shifted by the ratio of switched-capacitor filter clock frequency to 432 kHz .

### 3.4 Operating Characteristics Over Recommended Operating Free-Air Temperature Range, $\mathrm{V}_{\mathrm{CC}_{+}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$

### 3.4.1 Receive and Transmit Noise (Measurement Includes Low-Pass and Band-Pass Switched-Capacitor Filters)

| PARAMETER |  | TEST CONDITIONS | MIN TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Transmit noise | broadband with $(\sin x) / \mathrm{x}$ | $D X=$ input $=0000000000000$, constant input code | 280 | 500 | $\mu \mathrm{V}$ rms |
|  | broadband without $(\sin x) / \mathrm{x}$ |  | 250 | 450 |  |
|  | 0 to 12 kHz with $(\sin x) / \mathrm{x}$ |  | 250 | 400 |  |
|  | 0 to 12 kHz without $(\sin x) / \mathrm{x}$ |  | 240 | 400 |  |
| Receive noise (see Note 10) |  | Inputs grounded, gain = 1 | 300 | 500 | $\mu \mathrm{V} \mathrm{rms}$ |
|  |  | 18 |  | dBrnc0 |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 10: The noise is computed by statistically evaluating the digital output of the A/D converter.

### 3.5 Timing Requirements

### 3.5.1 Serial Port Recommended Input Signals



NOTE 11: $\overline{R E S E T}$ pulse duration is the amount of time that the reset pin is held below 0.8 V after the power supplies have reached their recommended values.

### 3.5.2 Serial Port - AIC Output Signals, $C_{L}=\mathbf{3 0} \mathrm{pF}$ for SHIFT CLK Output, $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ For All Other Outputs

|  | PARAMETER | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C} \text { (SCLK) }}$ | Shift clock (SCLK) cycle time | 380 |  |  | ns |
| $\mathrm{t}_{\text {f( }}$ SCLK) | Shift clock (SCLK) fall time |  | 3 | 8 | ns |
| $\mathrm{tr}_{\text {( }}$ SCLK) | Shift clock (SCLK) rise time |  | 3 | 8 | ns |
|  | Shift clock (SCLK) duty cycle | 45 |  | 55 | \% |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FL})$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \downarrow$ |  | 30 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FH})$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{FSR}} / \overline{\mathrm{FSX}} / \overline{\mathrm{FSD}} \uparrow$ |  | 35 | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DR})$ | DR valid after SCLK $\uparrow$ |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EL})$ | Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \overline{\text { EODR }} \downarrow$ in word mode |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EH})$ | Delay from SCLK $\uparrow$ to EODX/EODR $\uparrow$ in word mode |  |  | 90 | ns |
| $\mathrm{tf}_{\text {(EODX }}$ | EODX fall time |  | 2 | 8 | ns |
| $\mathrm{t}_{\mathrm{f} \text { (EODR) }}$ | $\overline{\text { EODR }}$ fall time |  | 2 | 8 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EL})$ | Delay from SCLK $\uparrow$ to $\overline{\mathrm{EODX}} / \overline{\mathrm{EODR}} \downarrow$ in byte mode |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{EH})$ | Delay from SCLK $\uparrow$ to $\overline{\text { EODX }} / \mathrm{EODR} \uparrow$ in byte mode |  |  | 90 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{SL})$ | Delay from MSTR CLK $\uparrow$ to SCLK $\downarrow$ |  | 65 | 170 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{SH})$ | Delay from MSTR CLK $\uparrow$ to SCLK $\uparrow$ |  | 65 | 170 | ns |

$\dagger$ Typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## 4 Parameter Measurement Information



Figure 4-1. IN+ and IN- Gain Control Circuitry

Table 4-1. Gain Control Table (Analog Input Signal Required for
Full-Scale Bipolar A/D Conversion Twos Complement) $\dagger$

| INPUTCONFIGURATIONS | CONTROL REGISTER BITS |  | ANALOG INPUT¥§ | A/D CONVERSION RESULT |
| :---: | :---: | :---: | :---: | :---: |
|  | D6 | D7 |  |  |
| Differential configuration$\begin{aligned} \text { Analog input } & =I N_{+}-I N_{-} \\ & =A U X I N_{+}-A U X I N- \end{aligned}$ | 1 0 | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $V_{\text {ID }}= \pm 6 \mathrm{~V}$ | $\pm$ full scale |
|  | 1 | 0 | $\mathrm{V}_{\text {ID }}= \pm 3 \mathrm{~V}$ | $\pm$ full scale |
|  | 0 | 1 | $\mathrm{V}_{\text {ID }}= \pm 1.5 \mathrm{~V}$ | $\pm$ full scale |
| Single-ended configuration$\begin{aligned} \text { Analog input } & =I_{+}-\text {ANLG GND } \\ & =\text { AUX IN }+- \text { ANLG GND } \end{aligned}$ | 1 0 | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | $\mathrm{V}_{1}= \pm 3 \mathrm{~V}$ | $\pm$ half scale |
|  | 1 | 0 | $\mathrm{V}_{1}= \pm 3 \mathrm{~V}$ | $\pm$ full scale |
|  | 0 | 1 | $\mathrm{V}_{1}= \pm 1.5 \mathrm{~V}$ | $\pm$ full scale |

$\dagger \mathrm{V}_{\mathrm{CC}_{+}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=-5 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$
$\ddagger \mathrm{V}_{\text {ID }}=$ Differential Input Voltage, $\mathrm{V}_{\mathrm{I}}=$ Input voltage referenced to ground with $\operatorname{IN}$ - or AUX IN - connected to ground.
$\S$ In this example, $\mathrm{V}_{\text {ref }}$ is assumed to be 3 V . In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale.


Figure 4-2. Dual-Word (Telephone Interface) Mode Timing


Figure 4-3. Word Timing
$\dagger$ The time between falling edges of $\overline{F S R}$ is the A/D conversion period and the time between falling edges of $\overline{F S X}$ is the D/A conversion period.
$\ddagger$ In the word format, $\overline{E O D X}$ and $\overline{\text { EODR }}$ go low to signal the end of a 16 -bit data word to the processor. The word-cycle is 20 shift-clocks wide, giving a four-clock period setup time between data words.


Figure 4－4．Byte－Mode Timing
$\dagger$ The time between falling edges of $F S R$ is the A／D conversion period，and the time between falling edges of $F S X$ is the $D / A$ conversion period． $\ddagger$ In the byte mode，when EODX or EODR is high，the first byte is transmitted or received，and when these signals are low，the second byte is transmitted or received．Each byte－cycle is 12 shift－clocks long，allowing for a four－shift－clock setup time between byte transmissions．


Figure 4-5. Shift-Clock Timing

### 4.1 TMS32047 - Processor Interface



Figure 4-6. TMS32010/TMS320C15-TLC32047 Interface Circuit


Figure 4-7. TMS32010/TMS320C15-TLC32047 Interface Timing

## 5 Typical Characteristics

D/A AND A/D LOW-PASS FILTER RESPONSE SIMULATION


Figure 5-1
D/A AND A/D LOW-PASS FILTER RESPONSE SIMULATION


Figure 5-2
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF }_{\text {clock }}(\mathrm{kHz})}{432}$


Figure 5-3


Figure 5-4



Figure 5-5


Figure 5-6
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times{\text { SCF } \mathrm{f}_{\text {clock }}(\mathrm{kHz})}_{432}^{43} \text { ) }{ }^{\text {( }} \text {. }}{}$


Figure 5-7

## D/A $(\sin \mathrm{x}) / \mathrm{x}$ CORRECTION FILTER RESPONSE



Figure 5-8
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF }^{\text {clock }} \text { ( } \mathrm{kHz} \text { ) }}{432}$


Figure 5-9


Figure 5-10
NOTE : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { SCF }_{\text {clock }}(\mathrm{kHz})}{432}$

A/D BAND-PASS GROUP DELAY


Figure 5-11
D/A LOW-PASS GROUP DELAY


Figure 5-12

## A/D SIGNAL-TO-DISTORTION RATIO <br> vs <br> INPUT SIGNAL



Figure 5-13

A/D GAIN TRACKING (GAIN RELATIVE TO GAIN AT 0-dB INPUT SIGNAL)


Figure 5-14

D/A CONVERTER SIGNAL-TO-DISTORTION RATIO
vs
INPUT SIGNAL


Figure 5-15

## D/A GAIN TRACKING (GAIN RELATIVE TO GAIN AT 0-dB INPUT SIGNAL)



Figure 5-16

## A/D SECOND HARMONIC DISTORTION <br> vs <br> INPUT SIGNAL



Figure 5-17

## D/A SECOND HARMONIC DISTORTION <br> VS

INPUT SIGNAL


Figure 5-18


Figure 5-19

## D/A THIRD HARMONIC DISTORTION

VS
INPUT SIGNAL


Figure 5-20

## 6 Application Information



Figure 6-1. AIC Interface to the TMS32020/C25 Showing Decoupling Capacitors and Schottky Diode $\dagger$
$\dagger$ Thomson Semiconductors


FOR: $V_{C C}=12 \mathrm{~V}, \mathrm{R}=7200 \Omega$
$V_{C C}=10 \mathrm{~V}, \mathrm{R}=5600 \Omega$
$\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}, \mathrm{R}=1600 \Omega$
Figure 6-2. External Reference Circuit for TLC32047

# TLC320AC01C Data Manual 

## Single-Supply Analog Interface Circuit

SLAS057D
October 1996

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

## Contents

Section Title Page
1 Introduction ..... 4-193
1.1 Features ..... 4-194
1.2 Functional Block Diagram ..... 4-195
1.3 Terminal Assignments ..... 4-195
1.4 Terminal Functions ..... 4-197
1.5 Register Functional Summary ..... 4-200
2 Detailed Description ..... 4-201
2.1 Definitions and Terminology ..... 4-201
2.2 Reset and Power-Down Functions ..... 4-202
2.2.1 Reset ..... 4-202
2.2.2 Conditions of Reset ..... 4-202
2.2.3 Software and Hardware Power-Down ..... 4-202
2.2.4 Register Default Values After POR, Software Reset, or RESET Is Applied ..... 4-202
2.3 Master-Slave Terminal Function ..... 4-204
2.4 ADC Signal Channel ..... 4-204
2.5 DAC Signal Channel ..... 4-204
2.6 Serial Interface ..... 4-204
2.7 Number of Slaves ..... 4-205
2.8 Required Minimum Number of MCLK Periods ..... 4-206
2.8.1 TLC320AC01 AIC Master-Slave Summary ..... 4-206
2.8.2 Notes on TLC320AC01/02 AIC Master-Slave Operation ..... 4-207
2.9 Operating Frequencies ..... 4-209
2.9.1 Master and Stand-Alone Operating Frequencies ..... 4-209
2.9.2 Slave and Codec Operating Frequencies ..... 4-209
2.10 Switched-Capacitor Filter Frequency (FCLK) ..... 4-209
2.11 Filter Bandwidths ..... 4-209
2.12 Master and Stand-Alone Modes ..... 4-209
2.12.1 Register Programming ..... 4-209
2.12.2 Master and Stand-Alone Functional Sequence ..... 4-210
2.13 Slave and Codec Modes ..... 4-210
2.13.1 Slave and Codec Functional Sequence ..... 4-211
2.13.2 Slave Register Programming ..... 4-211
2.14 Terminal Functions ..... 4-211
2.14.1 Frame-Sync Function ..... 4-211
2.14.2 Data Out (DOUT) ..... 4-212
2.14.3 Data In (DIN) ..... 4-212
2.14.4 Hardware Program Terminals (FC1 and FC0) ..... 4-212
2.14.5 Midpoint Voltages (ADC $\mathrm{V}_{\text {MID }}$ and DAC $\mathrm{V}_{\text {MID }}$ ) ..... 4-213
2.15 Device Functions ..... 4-213
2.15.1 Phase Adjustment ..... 4-213
2.15.2 Analog Loopback ..... 4-214

## Contents (Continued)

Section Title Page
2.15.3 16-Bit Mode ..... 4-214
2.15.4 Free-Run Mode ..... 4-214
2.15.5 Force Secondary Communication ..... 4-214
2.15.6 Enable Analog Input Summing ..... 4-215
2.15.7 DAC Channel $(\sin x) / x$ Error Correction ..... 4-215
2.16 Serial Communications ..... 4-215
2.16.1 Stand-Alone and Master-Mode Word Sequence and Information Content During Primary and Secondary Communications ..... 4-215
2.16.2 Slave and Codec-Mode Word Sequence and Information Content During Primary and Secondary Communications ..... 4-216
2.17 Request for Secondary Serial Communication and Phase Shift ..... 4-217
2.17.1 Initiating a Request ..... 4-217
2.17.2 Normal Combinations of Control ..... 4-217
2.17.3 Additional Control Options ..... 4-217
2.18 Primary Serial Communications ..... 4-218
2.18.1 Primary Serial Communications Data Format ..... 4-219
2.18.2 Data Format From DOUT During Primary Serial Communications ..... 4-219
2.19 Secondary Serial Communications ..... 4-219
2.19.1 Data Format to DIN During Secondary Serial Communications ..... 4-219
2.19.2 Control Data-Bit Function in Secondary Serial Communication ..... 4-219
2.20 Internal Register Format ..... 4-220
2.20.1 Pseudo-Register 0 (No-Op Address) ..... 4-220
2.20.2 Register 1 (A Register) ..... 4-220
2.20.3 Register 2 (B Register) ..... 4-221
2.20.4 Register 3 (A' Register) ..... 4-221
2.20.5 Register 4 (Amplifier Gain-Select Register) ..... 4-222
2.20.6 Register 5 (Analog Configuration Register) ..... 4-222
2.20.7 Register 6 (Digital Configuration Register) ..... 4-223
2.20.8 Register 7 (Frame-Sync Delay Register) ..... 4-223
2.20.9 Register 8 (Frame-Sync Number Register) ..... 4-224
3 Specifications ..... 4-225
3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 4-225
3.2 Recommended Operating Conditions ..... 4-225
3.3 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, MCLK $=5.184 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Outputs Unloaded, Total Device ..... 4-226
3.4 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Digital I/O Terminals (DIN, DOUT, EOC, FC0, FC1, $\overline{\mathrm{FS}}, \overline{\mathrm{FSD}}, \mathrm{MCLK}, \mathrm{M} / \overline{\mathrm{S}}, \mathrm{SCLK})$ ..... 4-226

## Contents (Continued)

Section Title Page
3.5 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{ADC}$ and DAC Channels ..... 4-226
3.5.1 ADC Channel Filter Transfer Function, FCLK $=144 \mathrm{kHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-226
3.5.2 ADC Channel Input, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Input Amplifier Gain $=0 \mathrm{~dB}$ ..... 4-227
3.5.3 ADC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-227
3.5.4 DAC Channel Filter Transfer Function, FCLK $=144 \mathrm{kHz}, \mathrm{f}_{\mathrm{s}}=9.6 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-227
3.5.5 DAC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}$ ..... 4-228
3.5.6 System Distortion, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$, FCLK $=144 \mathrm{kHz}$ ..... 4-228
3.5.7 Noise, Low-Pass and Band-Pass Switched- Capacitor Filters Included, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-229
3.5.8 Absolute Gain Error, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-229
3.5.9 Relative Gain and Dynamic Range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-229
3.5.10 Power-Supply Rejection, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-230
3.5.11 Crosstalk Attenuation, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-230
3.5.12 Monitor Output Characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-231
3.6 Timing Requirements and Specifications in Master Mode ..... 4-232
3.6.1 Recommended Input Timing Requirements for Master Mode, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-242
3.6.2 Operating Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-232
3.7 Timing Requirements and Specifications in Slave Mode and Codec Emulation Mode ..... 4-233
3.7.1 Recommended Input Timing Requirements for Slave Mode, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-233
3.7.2 Operating Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-233
4 Parameter Measurement Information ..... 4-235
5 Typical Characteristics ..... 4-241
6 Application Information ..... 4-255
A Primary Control Bits ..... 4-259
B Secondary Communications ..... 4-261
C TLC320AC01C/TLC320AC02C Specification Comparisons ..... 4-263
D Multiple TLC320AC01/TLC320AC02 Analog Interface Circuits on One TMS320C5X DSP Serial Port ..... 4-267

## List of Illustrations

Figure Title Page
1-1 Control Flow Diagram ..... 4-199
2-1 Functional Sequence for Primary and Secondary Communication ..... 4-205
2-2 Timing Sequence ..... 4-206
2-3 Master and Stand-Alone Functional Sequence ..... 4-216
2-4 Slave and Codec Functional Sequence ..... 4-216
4-1 IN+ and IN- Gain-Control Circuitry ..... 4-235
4-2 AIC Stand-Alone and Master-Mode Timing ..... 4-236
4-3 AIC Slave and Codec Emulation Mode ..... 4-236
4-4 Master or Stand-Alone $\overline{\text { FS }}$ and $\overline{\text { FSD Timing }}$ ..... 4-237
4-5 Slave $\overline{\mathrm{FS}}$ to $\overline{\mathrm{FSD}}$ Timing ..... 4-237
4-6 Slave SCLK to FSD Timing ..... 4-237
4-7 DOUT Enable Timing From Hi-Z ..... 4-238
4-8 DOUT Delay Timing to $\mathrm{Hi}-\mathrm{Z}$ ..... 4-238
4-9 EOC Frame Timing ..... 4-238
4-10 Master-Slave Frame-Sync Timing After a Delay Has Been Programmed Into the FSD Registers ..... 4-239
4-11 Master and Slave Frame-Sync Sequence with One Slave ..... 4-239
6-1 Stand-Alone Mode (to DSP Interface) ..... 4-255
6-2 Codec Mode (to DSP Interface) ..... 4-255
6-3 Master With Slave (to DSP Interface) ..... 4-256
6-4 Single-Ended Input (Ground Referenced) ..... 4-256
6-5 Single-Ended to Differential Input (Ground Referenced) ..... 4-257
6-6 Differential Load ..... 4-257
6-7 Differential Output Drive (Ground Referenced) ..... 4-257
6-8 Low-Impedance Output Drive ..... 4-258
6-9 Single-Ended Output Drive (Ground Referenced) ..... 4-258
List of TablesTableTitlePage
1-1 Operating Frequencies ..... 4-199
2-1 Master-Slave Selection ..... 4-204
2-2 Sampling Variation With A $^{\prime}$ ..... 4-213
2-3 Software and Hardware Requests for Secondary Serial-Communication and Phase-Shift Truth Table ..... 4-218
4-1 Gain Control (Analog Input Signal Required for Full-Scale Bipolar A/D-Conversion 2s Complement) ..... 4-235

## 1 Introduction

The TLC320AC01t analog interface circuit (AIC) is an audio-band processor that provides an analog-to-digital and digital-to-analog input/output interface system on a single monolithic CMOS chip. This device integrates a band-pass switched-capacitor antialiasing input filter, a 14-bit-resolution analog-to-digital converter (ADC), a 14-bit-resolution digital-to-analog converter (DAC), a low-pass switched-capacitor output-reconstruction filter, $(\sin x) / x$ compensation, and a serial port for data and control transfers.

The internal circuit configuration and performance parameters are determined by reading control information into the eight available data registers. The register data sets up the device for a given mode of operation and application.

The major functions of the TLC320AC01 are:

1. To convert audio-signal data to digital format by the ADC channel
2. To provide the interface and control logic to transfer data between its serial input and output terminals and a digital signal processor (DSP) or microprocessor
3. To convert received digital data back to an audio signal through the DAC channel

The antialiasing input low-pass filter is a switched-capacitor filter with a sixth-order elliptic characteristic. The high-pass filter is a single-pole filter to preserve low-frequency response as the low-pass filter cutoff is adjusted. There is a three-pole continuous-time filter that precedes this filter to eliminate any aliasing caused by the filter clock signal.

The output-reconstruction switched-capacitor filter is a sixth-order elliptic transitional low-pass filter followed by a second-order $(\sin x) / x$ correction filter. This filter is followed by a three-pole continuous-time filter to eliminate images of the filter clock signal.

The TLC320AC01 consists of two signal-processing channels, an ADC channel and a DAC channel, and the associated digital control. The two channels operate synchronously; data reception at the DAC channel and data transmission from the ADC channel occur during the same time interval. The data transfer is in 2s-complement format.

There are three basic modes of operation available: the stand-alone analog-interface mode, the master-slave mode, and the linear-codec mode. In the stand-alone mode, the TLC320AC01 generates the shift clock and frame synchronization for the data transfers and is the only AIC used. The master-slave mode has one TLC320AC01 as the master that generates the master-shift clock and frame synchronization; the remaining AICs are slaves to these signals. In the linear-codec mode, the shift clock and the framesynchronization signals are externally generated and the timing can be any of the standard codec-timing patterns.

Typical epplications for this device include modems, speech processing, analog interface for DSPs, industrial-process control, acoustical-signal processing, spectral analysis, data acquisition, and instrumentation recorders.

The TLC320AC01C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

[^11]
### 1.1 Features

- General-Purpose Signal-Processing Analog Front End (AFE)
- Single 5-V Power Supply
- Power Dissipation . . . 100 mW Typ
- Signal-to-Distortion Ratio . . 70 dB Typ
- Programmable Filter Bandwidths (Up to 10.8 kHz ) and Synchronous ADC and DAC Sampling
- Serial-Port Interface
- Monitor Output With Programmable Gains of $0 \mathrm{~dB},-8 \mathrm{~dB},-18 \mathrm{~dB}$, and Squelch
- Two Sets of Differential Inputs With Programmable Gains of $0 \mathrm{~dB}, 6 \mathrm{~dB}, 12 \mathrm{~dB}$, and Squelch
- Differential or Single-Ended Analog Output With Programmable Gains of $0 \mathrm{~dB},-6 \mathrm{~dB},-12 \mathrm{~dB}$, and Squelch
- Differential Outputs Drive 3-V Peak Into a 600- $\Omega$ Differential Load
- Differential Architecture Throughout
- 1- $\mu \mathrm{m}$ Advanced LinEPIC ${ }^{\text {тM }}$ Process
- 14-Bit Dynamic-Range ADC and DAC
- 2 s -Complement Data Format
- Application Report Available ${ }^{\dagger}$
† Designing with the TLC320AC01 Analog Interface for DSPs (SLAA006)
LinEPIC is a trademark of Texas Instruments Incorporated.


### 1.2 Functional Block Diagram



Terminal numbers shown are for the FN package.

### 1.3 Terminal Assignments

FN PACKAGE
(TOP VIEW)


### 1.3 Terminal Assignments (Continued)



NC - No internal connection

### 1.4 Terminal Functions

| TERMINAL |  |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | No. $\dagger$ | NO. $\ddagger$ |  |  |
| ADC $V_{\text {DD }}$ | 24 | 32 | 1 | Analog supply voltage for the ADC channel |
| ADC V MIID | 23 | 30 | 0 | Midsupply for the ADC channel (requires a bypass capacitor). ADC $V_{\text {MID }}$ must be buffered when used as an external reference. |
| ADC GND | 22 | 27 | 1 | Analog ground for the ADC channel |
| AUX IN+ | 28 | 38 | 1 | Noninverting input to auxiliary analog input amplifier |
| AUX IN- | 27 | 37 | 1 | Inverting input to auxiliary analog input amplifier |
| DAC $\mathrm{V}_{\mathrm{DD}}$ | 5 | 49 | 1 | Digital supply voltage for the DAC channel |
| DAC V MID | 6 | 51 | 0 | Midsupply for the DAC channel (requires a bypass capacitor). DAC $\mathrm{V}_{\text {MID }}$ must be buffered when used as an external reference. |
| DAC GND | 7 | 54 | 1 | Analog ground for the DAC channel |
| DIN | 10 | 1 | 1 | Data input. DIN receives the DAC input data and command information and is synchronized with SCLK. |
| DOUT | 11 | 3 | 0 | Data output. DOUT outputs the ADC data results and register read contents. DOUT is synchronized with SCLK. |
| DGTL V ${ }_{\text {DD }}$ | 9 | 59 | 1 | Digital supply voltage for control logic |
| DGTL GND | 20 | 22 | 1 | Digital ground for control logic |
| EOC | 19 | 17 | 0 | End-of-conversion output. EOC goes high at the start of the ADC conversion period and low when conversion is complete. EOC remains low until the next ADC conversion period begins and indicates the internal device conversion period. |
| FC0 | 15 | 11 | 1 | Hardware control input. FC0 is used in conjunction with FC1 to request secondary communication and phase adjustments. FC0 should be tied low if it is not used. |
| FC1 | 16 | 12 | 1 | Hardware control input. FC1 is used in conjunction with FC0 to request secondary communication and phase adjustments. FC1 should be tied low if it is not used. |
| $\overline{\text { FS }}$ | 12 | 4 | 1/O | Frame synchronization. When $\overline{\text { FS }}$ goes low, DIN begins receiving data bits and DOUT begins transmitting data bits. In master mode, FS is low during the simultaneous 16-bit transmission to DIN and from DOUT. In slave mode, FS is externally generated and must be low for one shift-clock period minimum to initiate the data transfer. |
| $\overline{\text { FSD }}$ | 17 | 14 | 0 | Frame-synchronization delayed output. This active-low output synchronizes a slave device to the frame synchronization timing of the master device. $\overline{\text { FSD }}$ is applied to the slave $\overline{\mathrm{FS}}$ input and is the same duration as the master $\overline{\mathrm{FS}}$ signal but delayed in time by the number of shift clocks programmed in the FSD register. |
| in+ | 26 | 36 | 1 | Noninverting input to analog input amplifier |
| IN- | 25 | 35 | 1 | Inverting input to analog input amplifier |
| MCLK | 14 | 10 | 1 | The master-clock input drives all the key logic signals of the AIC. |
| MON OUT | 1 | 40 | 0 | The monitor output allows monitoring of analog input and is a high-impedance output. |
| M/ $\bar{S}$ | 18 | 16 | 1 | Master/slave select input. When $\mathrm{M} / \overline{\mathrm{S}}$ is high, the device is the master and when low, it is a slave. |

† Terminal numbers shown are for the FN package.
$\ddagger$ Terminal numbers shown are for the PM package.

### 1.4 Terminal Functions (Continued)

| TERMINAL |  |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | No.t | No. $\ddagger$ |  |  |
| OUT+ | 3 | 43 | 0 | Noninverting output of analog output power amplifier. OUT+ can drive transformer hybrids or high-impedance loads directly in a differential connection or a single-ended configuration with a buffered $\mathrm{V}_{\text {MID }}$. |
| OUT- | 4 | 46 | 0 | Inverting output of analog output power amplifier. OUT- is functionally identical with and complementary to OUT+. |
| $\overline{\text { PWR DWN }}$ | 2 | 42 | 1 | Power-down input. When PWR DWN is taken low, the device is powered down such that the existing internally programmed state is maintained. When PWR $\overline{\text { DWN }}$ is brought high, full operation resumes. |
| $\overline{\text { RESET }}$ | 8 | 57 | 1 | Reset input that initializes the internal counters and control registers. $\overline{\text { RESET }}$ initiates the serial data communications, initializes all of the registers to their default values, and puts the device in a preprogrammed state. After a low-going pulse on RESET, the device registers are initialized to provide a $16-\mathrm{kHz}$ data-conversion rate and $7.2-\mathrm{kHz}$ filter bandwidth for a $10.368-\mathrm{MHz}$ master clock input signal. |
| SCLK | 13 | 8 | 1/0 | Shift clock. SCLK clocks the digital data into DIN and out of DOUT during the frame-synchronization interval. When configured as an output (M/ $\overline{\mathrm{S}}$ high), SCLK is generated internally by dividing the master clock signal frequency by four. When configured as an input ( $M / \bar{S}$ low), SCLK is generated externally and synchronously to the master clock. This signal clocks the serial data into and out of the device. |
| SUBS | 21 | 24 | 1 | Substrate connection. SUBS should be tied to ADC GND. |

$\dagger$ Terminal numbers shown are for the FN package.
$\ddagger$ Terminal numbers shown are for the PM package.


Figure 1-1. Control Flow Diagram
Table 1-1. Operating Frequencies

| FCLK <br> $\mathbf{( k H z )}$ | LOW-PASS FILTER <br> BANDWIDTH <br> (kHz) | B REGISTER CONTENTS <br> (Program No. of Filter Clocks) <br> (Decimal) | CONVERSION <br> RATE <br> (kHz) | HIGH-PASS <br> POLE FREQUENCY <br> (Hz) |
| :---: | :---: | :---: | :---: | :---: |
| 144 | 3.6 | 20 (see Note 1) | 7.2 | 36 |
|  |  | 18 | 8 | 40 |
|  |  | 15 | 9.6 | 48 |
| 288 | 10 (see Note 2) | 14.4 | 72 |  |
|  | 7.2 | 20 (see Note 1) | 14.4 | 16 |
|  | 18 | 19.2 | 72 |  |
|  |  | 15 | 28.8 | 90 |
|  |  | 10 (see Notes 2 and 3) | 21.6 | 144 |
| 432 |  | 20 (see Note 1) | 24 | 108 |
|  | 10.8 | 18 | 28.8 | 120 |
|  |  | 15 (see Note 3) | 144 |  |
|  |  | 10 (see Notes 2 and 3) | 43.2 | 216 |

NOTES: 1. The B register can be programmed for values greater than 20 ; however, since the sample rate is lower than 7.2 kHz and the internal filter remains at 3.6 kHz , an external antialiasing filter is required.
2. When the $B$ register is programmed for a value less than 10 , the ADC and the DAC conversions are not completed before the next frame-sync signal and the results are in error.
3. The maximum sampling rate for the ADC channel is 43.2 kHz . The maximum rate for the DAC channel is 25 kHz .

### 1.5 Register Functional Summary

There are nine data registers that are used as follows:
Register 0 The No-op register. The 0 address allows phase adjustments to be made without reprogramming a data register.

Register 1 The A register controls the count of the A counter.
Register 2 The $B$ register controls the count of the $B$ counter.
Register 3 The $A^{\prime}$ register controls the phase adjustment of the sampling period. The adjustment is equal to the register value multiplied by the input master period.

Register 4 The amplifier gain register controls the gains of the input, output, and monitor amplifiers.
Register 5 The analog configuration register controls:

- The addition/deletion of the high-pass filter to the ADC signal path
- The enable/disable of the analog loopback
- The selection of the regular inputs or auxiliary inputs
- The function that allows processing of signals that are the sum of the regular inputs and the auxiliary inputs ( $\mathrm{V}_{1 \mathrm{~N}}+\mathrm{V}_{\mathrm{AUX}} \operatorname{IN}$ )

Register 6 The digital configuration register controls:

- Selection of the free-run function
- $\overline{F S D}$ [frame-synchronization (sync) delay] output enable/disable
- Selection of 16 -bit function
- Forcing secondary communications
- Software reset
- Software power down

Register 7 The frame-sync delay register controls the time delay between the master-device frame sync and slave-device frame sync. Register 7 must be the last register programmed when using slave devices since all register data is latched and valid on the sixteenth falling edge of SCLK. On the sixteenth falling edge of SCLK, all delayed frame-sync intervals are shifted by this programmed amount.
Register 8 The frame-sync number register informs the master device of the number of slaves that are connected in the chain. The frame-sync number is equal to the number of slaves plus one.

## 2 Detailed Description

### 2.1 Definitions and Terminology

ADC Channel

Dxx
DAC Channel

DSxx
$\mathrm{f}_{\mathrm{i}}$

Frame Sync and Sampling Period
Frame-Sync Interval
$f_{s}$
Host
Master Mode

Phase Adjustment

Primary (Serial)
Communications
Secondary (Serial)
Communications

Signal Data

Slave Mode
Codec Mode $\quad$ The operating mode under which the device receives shift clock and frame-sync
signals from a host processor. The device has no slaves.
d The d represents valid programmed or default data in the control register format (see Section 2.19) when discussing other data-bit portions of the register.

Data Transfer Interval The time during which data is transferred from DOUT and to DIN. This interval is 16 shift clocks regardless of whether the shift clock is internally or externally generated. The data transfer is initiated by the falling edge of the frame-sync signal.

FCLK An internal clock frequency that is a division of MCLK that controls the low-pass filter and $(\sin x) / x$ filter clock (see Figure 1-1 and Table 1-1).

Frame Sync The falling edge of the signal that initiates the data-transfer interval. The primary frame sync starts the primary communications, and the secondary frame sync starts the secondary communications.
All signal processing circuits between the analog input and the digital conversion results at DOUT
The operating mode under which the device receives shift clock and frame-sync signals from a host processor. The device has no slaves.

Bit position in the primary data word ( $x x$ is the bit number)
All signal processing circuits between the digital data word applied to DIN and the differential output analog signal available at OUT+ and OUT-

The time between falling edges of successive primary frame-sync signals
The time period occupied by 16 shift clocks. Regardless of the mode of operation, there is always an internal frame-sync interval signal that goes low on the rising edge of SCLK and remains low for 16 shift clocks. It is used for synchronization of the serial-port internal signals. It goes high on the seventeenth rising edge of SCLK. The sampling frequency that is the reciprocal of the sampling period.
Any processing system that interfaces to DIN, DOUT, SCLK, or $\overline{\mathrm{FS}}$.
The operating mode under which the device generates and uses its own shift clock and frame-sync signal and generates all delayed frame-sync signals necessary to support slave devices.
The programmed time variation from the falling edge of one frame-sync signal to the falling edge of the next frame sync signal. The time variation is determined by the contents of the $A^{\prime}$ register. Since the time between falling edges of successive frame-sync signals is the the sampling period, the sampling period is adjusted.
The digital data-transfer interval. Since the device is synchronous, the signal data words from the ADC channel and to the DAC channel occur simultaneously.
The digital control and configuration data-transfer interval into DIN and the register read-data cycle from DOUT. The data-transfer interval occurs when requested by hardware or software.
The input signal and all of the converted representations through the ADC channel and return through the DAC channel to the analog output. This is contrasted with the purely digital software-control data.
The operating mode under which the device receives shift clock and frame-sync signals from a master device.

Stand-Alone Mode The operating mode under which the device generates and uses its own shift clock and frame-sync signal. The device has no slave devices.

X
The X represents a don't-care bit position within the control register format.

### 2.2 Reset and Power-Down Functions

### 2.2.1 Reset

The TLC320AC01 resets both the internal counters and registers, including the programmed registers, by any of the following:

- Applying power to the device, causing a power-on reset (POR)
- Applying a low reset pulse to RESET
- Reading in the programmable software reset bit (DS01 in register 6)
$\overline{\text { PWR }} \overline{\text { DWN }}$ resets the counters only and preserves the programmed register contents.


### 2.2.2 Conditions of Reset

The two internal reset signals used for the reset and synchronization functions are as follows:

1. Counter reset: This signal resets all flip-flops and latches that are not externally programmed with the exception of those generating the reset pulse itself. In addition, this signal resets the software power-down bit.

Counter reset $=$ power-on reset $+\overline{\text { RESET }}+$ RESET bit $+\overline{\text { PWR }} \overline{\text { DWN }}$
2. Register reset: This signal resets all flip-flops and latches that are not reset by the counter reset except those generating the reset pulse itself.
Register reset $=$ power-on reset $+\overline{\text { RESET }}+$ RESET bit
Both reset signals are at least one master-clock period long and release on the falling edge of the master clock.

### 2.2.3 Software and Hardware Power-Down

Given the definitions and conditions of $\overline{\mathrm{RESET}}$, the software-programmed power-down condition is cleared by resetting the software bit (DS00 in register 6) to zero. It is also cleared by either cycling the power to the device, bringing $\overline{\text { PWR }} \overline{\text { DWN }}$ low, or bringing RESET low.
$\overline{\text { PWR }} \overline{\text { DWN }}$ powers down the entire chip ( $<1 \mathrm{~mA}$ ). The software-programmable power-down bit only powers down the analog section of the chip ( $<3 \mathrm{~mA}$ ), which allows a software power-up function. Cycling PWR DWN high to low and back to high resets all flip-flops and latches that are not externally programmed, thereby preserving the register contents.

When $\overline{\text { PWR }} \overline{\text { DWN }}$ is not used, it should be tied high.

### 2.2.4 Register Default Values After POR, Software Reset, or RESET Is Applied <br> Register 1 - The A Register

The default value of the A-register data is decimal 18 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |

Register 2 - The B Register
The default value of the B-register data is decimal 18 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |

Register 3 - The $A^{\prime}$ Register
The default value of the $A^{\prime}$-register data is decimal 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Register 4 - The Amplifier Gain-Select Register
The default value of the amplifier gain-select register data is shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |

Register 5 - The Analog Control-Configuration Register
The power-up and reset conditions are as shown below. In the read mode, 8 bits are read but the 4 LSBs are repeated as the 4 MSBs.

| DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 |

Register 6 - The Digital Configuration Register
The default value of DS07 - DS00 is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Register 7 - The Frame-Sync Delay Register
The default value of DSO7-DSOO is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Register 8 - The Frame-Sync Number Register
The default value of DSO7-DS00 is 1 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

### 2.3 Master-Slave Terminal Function

Table 2-1 describes the function of the master/slave (M/X) input. The only difference between master and slave operations in the TLC320AC01 is that SCLK and $\overline{\mathrm{FS}}$ are outputs when M/S is high and inputs when $\mathrm{M} / \overline{\mathrm{S}}$ is low.

Table 2-1. Master-Slave Selection

| MODE | M/行 $\boldsymbol{F}$ | $\overline{\text { FS }}$ | SCLK |
| :--- | :---: | :---: | :---: |
| Master and Stand Alone | H | Output | Output |
| Slave and Codec Emulation | L | Input | Input |

$\dagger$ When the stand-alone mode is desired or when the device is permanently in the master mode, $\mathrm{M} / \overline{\mathrm{S}}$ must be high.

### 2.4 ADC Signal Channel

To produce excellent common-mode rejection of unwanted signals, the analog signal is processed differentially until it is converted to digital data. The signal is amplified by the input amplifier at one of three software-selectable gains (typically $0 \mathrm{~dB}, 6 \mathrm{~dB}$, or 12 dB ). A squelch mode can also be programmed for the input amplifier.

The amplifier output is filtered and applied to the ADC input. The ADC converts the signal into discrete digital words in 2 s -complement format corresponding to the analog-signal value at the sampling time. These 16 -bit digital words, representing sampled values of the analog input signal, are clocked out of the serial port (DOUT), one word for each primary communication interval. During secondary communications, the data previously programmed into the registers can be read out with the appropriate register address and with the read bit set to 1 . When a register read is not requested, all 16 bits are 0 .

### 2.5 DAC Signal Channel

DIN receives the 16-bit serial data word (2s complement) from the host during the primary communications interval and latches the data on the seventeenth rising edge of SCLK. The data are converted to an analog voltage by the DAC with a sample and hold and then through a $(\sin x) / x$ correction circuit and a smoothing filter. An output buffer with three software-programmable gains ( $0 \mathrm{~dB},-6 \mathrm{~dB}$, and -12 dB ), as shown in register 4, drives the differential outputs OUT + and OUT-. A squelch mode can also be programmed for the output buffer. During secondary communications, the configuration program data are read into the device control registers.

### 2.6 Serial Interface

The digital serial interface consists of the shift clock, the frame-synchronization signal, the ADC-channel data output, and the DAC-channel data input. During the primary 16 -bit frame-synchronization interval, the SCLK transfers the ADC channel results from DOUT and transfers 16-bit DAC data into DIN.

During the secondary frame-synchronization interval, the SCLK transfers the register read data from DOUT when the read bit is set to a 1 . In addition, the SCLK transfers control and device parameter information into DIN. The functional sequence is shown in Figure 2-1.

$\dagger$ The time between the primary and secondary frame sync is the time equal to filter clock (FCLK) period multiplied by the B-register contents divided by two. The time interval is rounded to the nearest shift clock. The secondary frame-sync signal goes from high to low on the next shift clock low-to-high transition after ( B register/2) filter clock periods.

Figure 2-1. Functional Sequence for Primary and Secondary Communication

### 2.7 Number of Slaves

The maximum number of slaves is determined by the sum of the individual device delays from the frame-sync ( $\overline{\mathrm{FS}}$ ) input low to the frame-sync delayed ( $\overline{\mathrm{FSD}}$ ) low for all slaves according to equation 1 :
(n) $/ \mathrm{tp}($ FS-FSD $)<1 / 2$ shift-clock period

Where:
n is the number of slave devices.

## Example:

From equation 1 above, the number of slaves is given by equation 2 :

$$
\begin{equation*}
(n) \leq \frac{1}{2} \times(\text { SCLK period }) \times \frac{1}{\operatorname{tp}(F S-F S D)} \tag{2}
\end{equation*}
$$

assuming the master clock is 10.368 MHz and the shift clock is 2.5965 MHz and $\mathrm{tp}(\mathrm{FS}-\mathrm{FSD})$ is 40 ns , then according to equation 3 , the number of slaves is:

$$
\begin{equation*}
n \leq \frac{1}{2.5965 \mathrm{MHz}} \times \frac{1}{2} \times \frac{1}{40 \mathrm{~ns}}=\frac{1000}{192}=4.8 \tag{3}
\end{equation*}
$$

The maximum number of slaves under these conditions is four.

### 2.8 Required Minimum Number of MCLK Periods

Master with slave operation is summarized in the following sections.

### 2.8.1 TLC320AC01 AIC Master-Slave Summary

After initial setup and the master and slave frame syncs are separated, when secondary communication is needed for a slave device, a 11 must be placed in the 2 LSBs of each primary data word for all devices in the system, master and slave, by the host processor. In other words, all AICs must receive secondary frame requests.

The host processor must issue the command by setting D01 and D00 to a 1 in the primary frame sync data word of all devices. Then the master generates the master primary frame sync and, after the number of shift clocks set by the FSD register value, the slave primary frame sync intervals. Then, after (B register value/2) FCLK periods, the master secondary frame sync occurs first, and then the slave secondary frame sync occurs. These are also rippled through the slave devices.

In other words, when a secondary communications interval is requested by the host processor as described above:

1. The master outputs the master primary frame sync interval, and then the slave primary frame sync intervals after the FSD register value number of shift clocks.
2. After ( B register value/2) FCLK periods, the master then outputs the master secondary frame sync interval, and after the FSD register value number of shift clocks, the slave secondary frame sync intervals.

This sequence is shown in Figure 2-2.
The host must keep track of whether the master or a slave is then being addressed and also the number of slave devices. The master always outputs a 00 in the last 2 bits of the DOUT word, and a slave always outputs a 1 in the LSB of the DOUT word. This information allows the system to recognize a starting point by interrogating the least significant bit of the DOUT word. If the LSB is 0 , then that device is the master, and the system is at the starting point.

Note: This identification always happens except in 16-bit mode when the 2 LSBs are not available for identification purposes.


Periods shown: Each period must be a minimum of 16 SCLKs plus 2 additional SCLKs

| MP | = Master Primary Period | MS | $=$ Master Secondary Period |
| :--- | :--- | :--- | :--- |
| SP1 | = 1st Slave Primary Period | SS1 | $=1$ st Slave Secondary Period |
| SP2 | = 2nd Slave Primary Period | SS2 | $=2 n d$ Slave Secondary Period |
| SPn | = nth Slave Primary Period | SSn | $=$ nth Slave Secondary Period |

Figure 2-2. Timing Sequence

### 2.8.2 Notes on TLC320AC01/02 AIC Master-Slave Operation

Master/slave operational detail is summarized in the following notes:

1. The slave devices can be programmed independently of the master as long as the clock divide register numbers are not changed. The gain settings, for example, can be changed independently.
2. The method that is used to program a slave independently is to request a secondary communication of the master and all slaves and ripple the delayed frame sync to the desired slave device to be programmed.
3. Secondary frame syncs must be requested for all devices in the system or none. This is required so that the master generates secondary frames for the slaves and allows the slaves to know that the second frame syncs they receive are secondary frame syncs. Each device in the system must receive a secondary frame request in its corresponding primary frame sync period (11 in the last 2 LSBs).
4. Calculation of the sampling frequency in terms of the master clock and the shift clock and the respective register ratios is (see equations 4-6):

$$
\begin{align*}
\text { Sampling frequency } & =f_{S}=\frac{\text { FCLK }}{B \text { register value }} \\
& =\frac{f(M C L K)}{2(A \text { register value }) \times(B \text { register value })} \tag{4}
\end{align*}
$$

Therefore,

$$
\begin{equation*}
\frac{f(M C L K)}{f_{S}}=2 \times(A \text { register value }) \times(B \text { register value }) \tag{5}
\end{equation*}
$$

and in terms of the shift clock frequency, since

$$
\mathrm{f}(\mathrm{MCLK})=4 \times \mathrm{f}(\text { SCLK })
$$

then

$$
\begin{align*}
\frac{f(\text { SCLK })}{f_{S}} & =\frac{(A \text { register value }) \times(B \text { register value })}{2} \\
& =\frac{\text { Number of SCLK periods }}{\text { Sampling period }} \tag{6}
\end{align*}
$$

5. The minimum number of shift clocks between falling edges of any two frame syncs is 18 because the frame sync delay register minimum number is 18 .

When a secondary communication is requested by the host, the master secondary frame sync begins at the middle of the sampling period (followed by the slave secondary frame syncs), so all primary frame sync intervals (master and slave) must occur within one-half the sampling time.

The first secondary frame-sync falling edge, therefore, occurs at the following time (see equation 7):

Time to first secondary frame sync $=\frac{B \text { register value }}{2}($ FCLK periods $)=$
A register value $\times B$ register value (number of MCLK periods) $=$
$\frac{\text { A register value } \times \mathrm{B} \text { register value }}{4}$ (number of SCLK periods)
6. Number of frame sync intervals using equation 8 .

All master and slave primary frame sync intervals must occur within the time of equation 7.
Since 18 shift clocks are required for each frame sync interval, then the number of frame sync intervals from equation 8 is:

$$
\begin{align*}
\text { Number of frame sync intervals } & =\frac{A \text { register value } \times \mathrm{B} \text { register value }}{4 \times 18(\text { SCLKs } / \text { frame sync interval) }} \\
& =\frac{\mathrm{A} \text { register value } \times \mathrm{B} \text { register value }}{72} \tag{8}
\end{align*}
$$

7. Number of devices, master and slave, in terms of $f($ MCLK $)$ and $f_{s}$.

Substituting the value from equation 5 for the $\mathrm{A} \times \mathrm{B}$ register value product gives the total number of devices, including the master and all slaves that can be used, for a given master clock and sampling frequency. Therefore, using equation 9 :

$$
\begin{equation*}
\text { Number of devices }=\frac{f(\text { MCLK })}{144 \times f_{S}} \tag{9}
\end{equation*}
$$

8. Number of devices, master and slave, if slave devices are reprogrammed.

Equation 9 does not include reprogramming the slave devices after the frame sync delay occurs. So if programming is required after shifting the slave frame syncs by the FSD register, then the total number of devices is given by equation 10 is:

$$
\begin{equation*}
\text { Number of devices }=\frac{f(M C L K)}{288 \times f_{S}} \tag{10}
\end{equation*}
$$

9. Example of the maximum number of devices if the slave devices are reprogrammed assuming the following values:

$$
f(\mathrm{MCLK})=10.368 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}
$$

then from equation 10,
Maximum number of devices $=\frac{10.368 \mathrm{MHz}}{288(8 \mathrm{kHz})}=4.5$
therefore, one master and three slaves can be used.

### 2.9 Operating Frequencies

### 2.9.1 Master and Stand-Alone Operating Frequencies

The sampling (conversion) frequency is derived from the master-clock (MCLK) input by equation 11:

$$
\begin{equation*}
\mathrm{f}_{\mathrm{S}}=\text { Sampling }(\text { conversion }) \text { frequency }=\frac{M C L K}{(\mathrm{~A} \text { register value }) \times(\mathrm{B} \text { register value }) \times 2} \tag{11}
\end{equation*}
$$

The inverse is the time between the falling edges of two successive primary frame-synchronization signals. The input and output data clock (SCLK) frequency is given in equation 12:

$$
\begin{equation*}
\text { SCLK frequency }=\frac{\text { MCLK frequency }}{4} \tag{12}
\end{equation*}
$$

### 2.9.2 Slave and Codec Operating Frequencies

The slave operating frequencies are either the default values or programmed by the control data word from the master and codec conversion and the data frequencies are determined by the externally applied SCLK and $\overline{\mathrm{FS}}$ signals.

### 2.10 Switched-Capacitor Filter Frequency (FCLK)

The filter clock (FCLK) is an internal clock signal that determines the filter band-pass frequency and is the $B$ counter clock. The frequency of the filter clock is derived by equation 13:

$$
\begin{equation*}
\text { FCLK }=\frac{\text { MCLK }}{(\mathrm{A} \text { register value }) \times 2} \tag{13}
\end{equation*}
$$

### 2.11 Filter Bandwidths

The low-pass (LP) filter -3 dB corner is derived in equation 14:

$$
\begin{equation*}
f(L P)=\frac{\text { FCLK }}{40}=\frac{\text { MCLK }}{40 \times(\mathrm{A} \text { register value }) \times 2} \tag{14}
\end{equation*}
$$

The high-pass (HP) filter -3 dB corner is derived in equation 15 :

$$
\begin{equation*}
f(H P)=\frac{\text { Sampling frequency }}{200}=\frac{\text { MCLK }}{200 \times 2 \times(\mathrm{A} \text { register value }) \times(\mathrm{B} \text { register value })} \tag{15}
\end{equation*}
$$

### 2.12 Master and Stand-Alone Modes

The difference between the master and stand-alone modes is that in the stand-alone mode there are no slave devices. Functionally these two modes are the same. In both, the AIC internally generates the shift clock and frame-sync signal for the serial communications. These signals and the filter clock (FCLK) are derived from the input master clock. The master clock applied at the MCLK input determines the internal device timing. The shift clock frequency is a divide-by-four of the master clock frequency and shifts both the input and output data at DIN and DOUT, respectively, during the frame-sync interval (16 shift clocks long). To begin the communication sequence, the device is reset (see Section 2.2.1), and the first frame sync occurs approximately 648 master clocks after the reset condition disappears.

### 2.12.1 Register Programming

All register programming occurs during secondary communications, and data is latched and valid on the sixteenth falling edge of SCLK. After a reset condition, eight primary and secondary communications cycles are required to set up the eight programmable registers. Registers 1 through 8 are programmed in secondary communications intervals 1 through 8 , respectively. If the default value for a particular register is desired, that register does not need to be addressed during the secondary communications. The no-op command addresses the pseudo-register (register 0 ), and no register programming takes place during this communications. The no-op command allows phase shifts of the sampling period without reprogramming any register.
During the eight register programming cycles, DOUT is in the high-impedance state. DOUT is released on the rising edge of the eighth primary internal frame-sync interval. In addition, each register can be read back
during DOUT secondary communications by setting the read bit to 1 in the appropriate register. Since the register is in the read mode, no data can be written to the register during this cycle. To return this register to the write mode requires a subsequent secondary communication (see Section 2.19 for detailed register description).

### 2.12.2 Master and Stand-Alone Functional Sequence

The A counter counts according to the contents of the A register, and the A counter frequency is divided by two to produce the filter clock (FCLK). The B counter is clocked by FCLK with the following functional sequence:

1. The $B$ counter starts counting down from the $B$ register value minus one. Each count remains in the counter for one FCLK period including the zero count. This total counter time is referred to as the B cycle. The end of the zero count is called the end of B cycle.
2. When the $B$ counter gets to a count of nine, the analog-to-digital (A-to-D) conversion starts.
3. The A-to-D conversion is complete ten FCLK periods later.
4. $\overline{\mathrm{FS}}$ goes low on a rising edge of SCLK after the A-to-D conversion is complete. That rising edge of SCLK must be preceded by a falling edge of SCLK, which is the first falling edge to occur after the end of B cycle.
5. The D-to-A conversion cycle begins on the rising edge of the internal frame-sync interval and is complete ten FCLK periods later.

### 2.13 Slave and Codec Modes

The only difference between the slave and codec modes is that the codec mode is controlled directly by the host and does not use a delayed frame-sync signal. In both modes, the shift clock and the frame sync are both externally generated and must be synchronous with MCLK. The conversion frequency is set by the time interval of externally applied frame-sync falling edges except when the free-run function is selected by bit 5 of register 6 (see Section 2.15.4). The slave device or devices share the shift clock generated by the master device but receive the frame sync from the previous slave in the chain. The Nth slave $\overline{F S}$ receives the $(N-1)$ st slave $\overline{\mathrm{FSD}}$ output and so on. The first slave device in the chain receives $\overline{\mathrm{FSD}}$ from the master.

### 2.13.1 Slave and Codec Functional Sequence

The A counter counts according to the contents of the A register, and the A counter frequency is divided by two to produce the FCLK. The device function in the slave or codec mode is the same as steps 1 through 3 of the B cycle description in the master mode but differs as follows:

1. Same as master
2. Same as master
3. Same as master
4. All internal clocks stop $1 / 2$ FCLK before the end of count 0 in the $B$ counter cycle.
5. All internal clocks are restarted on the first rising edge of MCLK after the external $\overline{\mathrm{FS}}$ input goes low. This operation provides the synchronization necessary when using an external $\overline{\mathrm{FS}}$ signal.
6. The D-to-A conversion starts on the rising edge of the internally generated frame-sync interval at the end of the 16 -shift clock data transfer.

In the slave mode, the master controls the phase adjustments for itself and all slaves since all devices are programmed in the same frame-sync interval. In the codec mode, the shift clock and frame sync are externally generated and provide the timing for the ADC and DAC if the free-run function has not been selected (see Subsection 2.15.4). In the codec mode, there is usually no need for phase adjustments; however, any required phase adjustments must be made by adjusting the external frame-sync timing (sampling time).

### 2.13.2 Slave Register Programming

When slave devices are used on power-up or reset, all slave frame-sync signals occur at the same time as the master frame-sync signal and all slave devices are programmed during the master secondary framesync interval with the same data as the master. The last register programmed must be the frame-sync delay (FSD) register because the delay starts immediately on the rising edge of the seventeenth shift clock of that frame- sync interval. After the FSD register programming is completed for the master and slave, the slave primary frame interval is shifted in time (time slot allocated) according to the data contained in the slave FSD registers. The master then generates frame-sync intervals for itself and each slave to synchronize the host serial port for data transfers for itself and all slave devices.

The number of slaves is specified in the FSN register (register 8); therefore, the number of frame-sync intervals generated by the master is equal to the number of slaves plus one (see Section 2.7). These master frame-sync intervals are separated in time by the delay time specified by the FSD register (register 7). These master-generated intervals are the only frame-sync interval signals applied to the host serial port to provide the data-transfer time slot for the slave devices.

### 2.14 Terminal Functions

### 2.14.1 Frame-Sync Function

The frame-sync signal indicates that the device is ready to send and receive data for both master and slave modes. The data transfer begins on the falling edge of the frame-sync signal.

### 2.14.1.1 Frame Sync ( $\overline{\mathrm{FS}}$ ), Master Mode

The frame sync is generated internally. $\overline{\text { FS }}$ goes low on the rising edge of SCLK and remains low for the 16 -bit data transfer. In addition to generating its own frame-sync interval, the master also outputs a frame sync for each slave that is being used.

### 2.14.1.2 Frame-Sync Delayed ( $\overline{\mathrm{FSD}}$ ), Master Mode

For the master, the frame-sync delayed output occurs $1 / 2$ shift-clock period ahead of $\overline{F S}$ to compensate for the time delay through the master and slave devices. The timing relationships are as follows:

1. When the FSD register data is 0 , then $\overline{\mathrm{FSD}}$ goes low on the falling edge of SCLK prior to the rising edge of SCLK when $\overline{\mathrm{FS}}$ goes low (see Figure 4-4).
2. When the FSD register data is greater than 17, then $\overline{F S D}$ goes low on a rising edge of SCLK that is the FSD register number of SCLKs after the falling edge of $\overline{\mathrm{FS}}$.

Register data values from 1 to 17 should not be used.

### 2.14.1.3 Frame Sync ( $\overline{\mathrm{FS}}$ ), Slave Mode

The frame-sync timing is generated externally, applied to $\overline{\mathrm{FS}}$, and controls the ADC and DAC timing (see Subsection 2.15.4). The external frame-sync width must be a minimum of one shift clock to be recognized and can remain low until the next data frame is required.

### 2.14.1.4 Frame-Sync Delayed ( $\overline{\mathrm{FSD}}$ ), Slave Mode

This output is fed from the master to the first slave and the first slave $\overline{\mathrm{FSD}}$ output to the second and so on down the chain. The FSD timing sequence in the slave mode is as follows:

1. When the FSD register data is 0 , then $\overline{F S D}$ goes low after $\overline{\mathrm{FS}}$ goes low (see Figure 4-5).
2. When the FSD register data is greater than 17, $\overline{\mathrm{FSD}}$ goes low on a rising edge of SCLK that is the FSD register number of SCLKs after the falling edge of $\overline{\mathrm{FS}}$.

Data values from 1 to 17 should not be used.

### 2.14.2 Data Out (DOUT)

DOUT is placed in the high-impedance state on the seventeenth rising edge of SCLK (internal or external) after the falling edge of frame sync. In the primary communication, the data word is the ADC conversion result. In the secondary communication, the data is the register read results when requested by the read/write ( $R / \bar{W}$ ) bit with the eight MSBs set to 0 (see Section 2.16). If no register read is requested, the secondary word is all zeroes.

### 2.14.2.1 Data Out, Master Mode

In the master mode, DOUT is taken from the high-impedance state by the falling edge of frame sync. The most significant data bit then appears on DOUT.

### 2.14.2.2 Data Out, Slave Mode

In the slave mode, DOUT is taken from the high-impedance state by the falling edge of the external frame sync or the rising edge of the external SCLK, whichever occurs first (see Figure 4-7). The falling edge of frame sync can occur $\pm 1 / 4$ SCLK period around the SCLK rising edge (see Figure $4-3$ ). The most significant data bit then appears on DOUT.

### 2.14.3 Data In (DIN)

In the primary communication, the data word is the digital input signal to the DAC channel. In the secondary communication, the data is the control and configuration data to set up the device for a particular function (see Section 2.16).

### 2.14.4 Hardware Program Terminals (FC1 and FC0)

These inputs provide for hardware programming requests for secondary communication or phase adjustment. These inputs work in conjunction with the control bits D01 and D00 of the primary data word or control bits DS15 and DS14 of the secondary data word. The data on FC1 and FC0 are latched on the rising edge of the next internally generated primary or secondary frame-sync interval. These inputs should be tied low if not used (see Section 2.17 and Table 2-3).

### 2.14.5 Midpoint Voltages (ADC $\mathrm{V}_{\text {MID }}$ and DAC $\mathrm{V}_{\text {MID }}$ )

Since the device operates at a single-supply voltage, two midpoint voltages are generated for internal signal processing. ADC $V_{\text {MID }}$ is used for the ADC channel reference, and DAC $V_{\text {MID }}$ is used for the DAC channel reference. Two references minimize channel-to-channel noise and crosstalk. ADC $V_{\text {MID }}$ and DAC $V_{\text {MID }}$ must be buffered when used as a reference for external signal processing.

### 2.15 Device Functions

### 2.15.1 Phase Adjustment

In some applications, such as modems, the device sampling period may require an adjustment to synchronize with the incoming bit stream to improve the signal-to-noise ratio. The TLC320AC01 can adjust the sampling period through the use of the $A^{\prime}$ register and the control bits.

### 2.15.1.1 Phase-Adjustment Control

A phase adjustment is a programmed variation in the sampling period. A sampling period is adjusted according to the data value in the $\mathrm{A}^{\prime}$ register, and the phase adjustment is that number of master clocks (MCLK). An adjustment is made during device operation with data bits D01 and D00 in the primary communication, with data bits DS15 and DS14 in the secondary word or in combination with the hardware terminals FC1 and FC0 (see Table 2-3). This adjustment request is latched on the rising edge of the next internal frame-sync interval and is only valid for the next sampling period. To repeat the phase adjustment, another phase request must be initiated.

### 2.15.1.2 Use of the $A^{\prime}$ Register for Phase Adjustment

The $A^{\prime}$ register value makes slight timing adjustments to the sampling period. The sampling period increases or decreases according to the sign of the programmed $A^{\prime}$ register value and the state of data bits D01 and D00 in the primary data word.
The general equation for the conversion frequency is given in equation 16:

$$
\begin{equation*}
f_{S}=\text { conversion frequency }=\frac{M C L K}{(2 \times A \text { register value } \times B \text { register value }) \pm\left(A^{\prime} \text { register value }\right)} \tag{16}
\end{equation*}
$$

Therefore, if $A^{\prime}=0$, the device conversion (sampling) frequency and period is constant.
If a nonzero $A^{\prime}$ value is programmed, the sampling frequency and period responds as shown in Table 2-2.
Table 2-2. Sampling Variation With $\mathbf{A}^{\prime}$

| $\mathbf{2} 01$ | $\mathbf{D 0 0}$ | SIGN OF THE A' REGISTER VALUE |  |
| :---: | :---: | :---: | :---: |
|  |  | PLUS VALUE <br> $(+)$ | NEGATIVE VALUE <br> $(-)$ |
| 0 | 1 <br> (increase command) | Frequency decreases, <br> period increases | Frequency increases, <br> period decreases |
| 1 | 0 <br> (decrease command) | Frequency increases, <br> period decreases | Frequency decreases, <br> period increases |

An adjustment to the sampling period, which must be requested through D01 and D00 of the primary data word to DIN, is valid for the following sampling period only. When the adjustment is required for the subsequent sampling period, it must be requested again through D01 and D00 of the primary data word. For each request, only the sampling period occurring immediately after the primary data word request is affected.

The amount of time shift in the entire sampling period $\left(1 / \mathrm{f}_{\mathrm{s}}\right)$ is as follows:
When the sampling period is set to $125 \mu \mathrm{~s}(8 \mathrm{kHz})$, the $\mathrm{A}^{\prime}$ register is loaded with decimal 10 and the TLC320AC01 master clock frequency is 10.386 MHz . The amount of time each sampling period is increased or decreased, when requested, is given in equation 17:

Time shift $=\left(A^{\prime}\right.$ register value $) \times($ MCLK period $)$
The device changes the entire sampling period by only the MCLK period times the $A^{\prime}$ register value as given in equation 18:

Change in sampling period $=$ contents of $A^{\prime}$ register $\times$ master clock period

$$
\begin{equation*}
=10 \times 96.45 \mathrm{~ns}=964 \mathrm{~ns} \text { (less than } 1 \% \text { of the sampling period) } \tag{18}
\end{equation*}
$$

The sampling period changes by 964.5 ns each time the phase adjustment is requested by the primary data word (i.e., once per sampling period).
It is evident then that the change in sampling period is very small compared to the sampling period. To observe this effect over a long period of time (> sampling period), this change must be continuously requested by the primary data word. If the adjustment is not requested again, the sampling period changes only once and it may appear that there was no execution of the command. This is especially true when bench testing the device. Automatic test equipment can test for results within a single sampling period.
Internally, the $A^{\prime}$ register value only affects one cycle (period) of the $A$ counter. The $A$ and $A^{\prime}$ values are additive, but only for one A-counter period. The A counter begins the first count at the default or programmed A-register value and counts down to the $A^{\prime}$-register value. As the $A^{\prime}$ value increases or decreases, the first clock cycle from the A counter is lengthened or shortened. The initial A-counter period is the only counter period affected by the $A^{\prime}$ register such that only this single period is increased or decreased.

### 2.15.2 Analog Loopback

This function allows the circuit to be tested remotely. In loopback, OUT+ and OUT- are internally connected to $\operatorname{IN}+$ and $\operatorname{IN}$-. The DAC data bits D15 to D02 that are applied to DIN can be compared with the ADC output data bits D15 to D02 at DOUT. There are some differences due to the ADC and DAC channel offset. The loopback function is implemented by setting DS01 and DS00 to zero in control register 5 (see Section 2.19). When analog loopback is enabled, the external inputs to $\mathrm{IN}+$ and IN - are disconnected, but the signals at OUT+ and OUT- may still be read.

### 2.15.3 16-Bit Mode

In the 16-bit mode, the device ignores the last two control bits (D01 and D00) of the primary word and requests continual secondary communications to occur. By ignoring the last two primary communication bits, compatibility with existing 16 -bit software can be maintained. This function is implemented by setting bit DS03 to 1 in register 6. To return to normal operation, DS03 must be reprogrammed to 0 .

### 2.15.4 Free-Run Mode

With the free-run bit set in register 6, the external shift clock and frame sync control only the data transfer. The ADC and DAC timing are controlled by the A and B register values, and the phase-shift adjustment must be done as if the device is in stand-alone mode (by the software or the state of FC1 and FC0).
Phase adjustment cannot be made by adjustment of the frame-sync timing. The external frame sync must occur within $1 / 2$ FCLK period of the internal frame sync (FCLK as determined by the values of the $A$ and B registers).
When the external frame sync occurs simultaneously with the internal load, the data-transfer request by the external frame sync takes precedence over an internal load command. The latching of the ADC conversion data in the output register is inhibited until the current 16 bits are shifted out of the register by the shift clock.

### 2.15.5 Force Secondary Communication

With bit 2 in register 6 set to 1 , secondary communication is requested continuously. It overrides all software and hardware requests concerning secondary communication. Phase shifting, however, can still be performed with the software and hardware.

### 2.15.6 Enable Analog Input Summing

By setting bits DS01 and DS00 to 11 in register 5 , the normal analog input voltage is summed with the auxiliary input voltage. The gain for the analog input amplifier is set by data bits DS03 and DSO2 in register 4.

### 2.15.7 DAC Channel $(\boldsymbol{\operatorname { s i n }} \mathbf{x}) / \mathrm{x}$ Error Correction

The $(\sin x) / x$ compensation filter is designed for zero $(\sin x) / x$ error using a $B$-register value of 15 . Since the filter cannot be removed from the signal path, operation using another B-register value results in an error in the reconstructed analog output. The error is given by equation 19. Any error compensation needed by a given application can be performed in the software.

DAC channel frequency response error $=20 \times \log _{10}\left(\frac{\sin \left(\frac{2 \pi \times A \times B}{f_{M C L K}} \times f\right)}{\sin \left(\frac{30 \pi \times A}{f} \times f\right)} \times \frac{15}{B}\right)$
where:
$\mathrm{f}=$ the frequency of interest
$\mathrm{f}_{\text {MCLK }}=$ the TLC320AC01 master-clock frequency
$\mathrm{A}=$ the A -register value
$B=$ the B -register value
and the arguments of the sin functions are in radians.

### 2.16 Serial Communications

### 2.16.1 Stand-Alone and Master-Mode Word Sequence and Information Content During Primary and Secondary Communications

For the stand-alone and master modes, the sequence in Figure 2-2 shows the relationship between the primary and secondary communications interval, the data content into DIN, and the data content from DOUT.

The TLC320AC01 can provide a phase-shift command or the next secondary communications interval by decoding 1) the programmed state of the FC1 and FC0 inputs and the D01 and D00 data bits in the primary data word, or 2) the state of the FC1 and FC0 inputs and the DS15 and DS14 data bits in the secondary data word (see Table 2-3). When DS13 (the R/W bit) is the default value of 0 , all 16 bits from DOUT are 0 during secondary communication. However, when the $R \bar{W}$ bit is set to 1 in the secondary communication control word, the secondary transmission from DOUT still contains Os in the eight MSBs. The lower order 8 bits contain the data of the register currently being addressed. This function provides register status information for the host.

$\dagger$ The time between the primary and secondary frame sync is the time equal to filter clock (FCLK) period multiplied by the B-register contents divided by two. The time interval is rounded to the nearest shift clock. The secondary frame-sync signal goes from high to low on the next shift clock low-to-high transition after ( B register/2) filter clock periods.

Figure 2-3. Master and Stand-Alone Functional Sequence

### 2.16.2 Slave and Codec-Mode Word Sequence and Information Content During Primary and Secondary Communications

For the slave and codec modes, the sequence is basically the same as the stand-alone and master modes with the exception that the frame sync and the shift clock are generated and controlled externally as shown in Figure 2-3. For the codec mode, the frame-sync pulse width needs to be a minimum of one shift clock long. The timing relationship between the frame sync and shift clock is shown in the timing diagrams. Phase shifting is usually not required in the slave or codec mode because the frame-sync timing can be adjusted externally if required.


NOTE A: The time between the primary and secondary frame syncs is determined by the application; however, enough time must be provided so that the host can execute the required number of software instructions in the time between the end of the primary data transfer (rising edge of the primary frame-sync interval) and the falling edge of the secondary frame sync (start of secondary communications).

Figure 2-4. Slave and Codec Functional Sequence

### 2.17 Request for Secondary Serial Communication and Phase Shift

The following paragraphs describe a request for secondary serial communication and phase shift using hardware control inputs FC1 and FCO, primary data bits D01 and D00, and secondary data bits DS15 and DS14.

### 2.17.1 Initiating a Request

Combinations of FC1 and FC0 input conditions, bits D01 and D00 in the primary serial data word, FC1 and FC0, and bits DS15 and DS14 in the secondary serial data word can initiate a secondary serial communication or request a phase shift according to the following rules (see Table 2-3).

1. Primary word phase shifts can be requested by either the hardware or software when the other set of signals are 11 or 00 . If both hardware and software request phase shifts, the software request is performed.
2. Secondary words can be requested by either the software or hardware at the same time that the other set of signals is requesting a phase shift.
3. Hardware inputs FC1 and FC0 are ignored during the secondary word unless DS15 and DS14 are 11. When DS15 and DS14 are 01 or 10, the corresponding phase shift is performed. When DS15 and DS14 are 00, no phase shift is performed even when the hardware requests a phase shift.

### 2.17.2 Normal Combinations of Control

The normal combinations of control are as follows:

1. Use D01 and D00 and DS15 and DS14 to request phase shifts and secondary words by holding FC1 and FC0 to 00.
2. Use FC1 and FC0 exclusively to request phase shifts and secondary words by holding D01 and D00 to 00 and DS15 and DS14 to 11.
3. Use D01 and D00 only to request secondary words and FC1 and FC0 to perform phase shifts once per period by holding DS15 and DS14 to 00.

### 2.17.3 Additional Control Options

Additional control options are unusual and are rarely needed or used; however, they are as follows:

1. Use D01 and D00 only to request secondary words and FC1 and FC0 to perform phase shifts twice per period by holding DS15 and DS14 to 11.
2. Use FC1 and FCO exclusively to request secondary words and D01 and D00 and DS15 and DS14 to perform phase shifts twice per period.
3. Use FC1 and FC0 to perform the phase shift after the primary word and DS15 and DS14 to perform a phase shift after the secondary word by holding D01 and D00 to 11.

Table 2-3. Software and Hardware Requests for Secondary Serial-Communication and Phase-Shift Truth Table

| WITHIN PRIMARY <br> OR SECONDARY <br> DATA WORD | CONTROL <br> BITS |  | HARDWARE <br> TERMINALS | PHASE-SHIFT <br> ADJUSTMENT <br> (see Section 2.15.1) | SECONDARY <br> REQUEST <br> (see Note 1) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D01 | D00 | FC1 | FCO | EARLIER | LATER |

NOTE 1: The 0 state indicates that a secondary communication is not being requested. The 1 state indicates that a secondary communication is being requested.

### 2.18 Primary Serial Communications

Primary serial communications transfer the 14-bit DAC input plus two control bits (D01 and D00) to DIN of the TLC320AC01. They simultaneously transfer the 14-bit ADC conversion result from DOUT to the processor. The 2 LSBs are set to 0 in the ADC result.

### 2.18.1 Primary Serial Communications Data Format


$\dagger$ Since the supply voltage is single ended, the reference for $2 s$-complement format is ADC $\mathrm{V}_{\text {MID }}$. Voltages above this reference have a 0 as the MSB, and voltages below this reference have a 1 as the MSB.

During primary serial communications, when D01 and D00 are both high in the DAC data word to DIN, a subsequent 16 bits of control information is received by the device at DIN during a secondary serial-communication interval. This secondary serial-communication interval begins at $1 / 2$ the programmed conversion time when the $B$ register data value is even or $1 / 2$ the programmed value minus one FCLK when the $B$ register data value is odd. The time between primary and secondary serial communication is measured from the falling edge of the primary frame sync to the falling edge of the secondary frame sync (see Section 2.19 for function and format of control words).

### 2.18.2 Data Format From DOUT During Primary Serial Communications



### 2.19 Secondary Serial Communications

### 2.19.1 Data Format to DIN During Secondary Serial Communications

There are nine 16 -bit configuration and control registers numbered from zero to eight. All register data contents are represented in 2 s -complement format. The general format of the commands during secondary serial communications is as follows.

| DS15 DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { Control Bits } \\ (2 \text { bits }) \end{gathered}$ | $\begin{gathered} \mathrm{R} / \bar{W} \\ \mathrm{Bit} \end{gathered}$ | Register Address (5 bits) |  |  |  |  | Register Data Value (8 bits) |  |  |  |  |  |  |  |

All control register words are latched in the register and valid on the sixteenth falling edge of SCLK.

### 2.19.2 Control Data-Bit Function in Secondary Serial Communication

### 2.19.2.1 DS15 and DS14

In the secondary data word, bits DS15 and DS14 perform the same control function as the primary control bits D01 and D00 do in the primary data word.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits |  | $R / \bar{W}$ | Register Address |  |  |  |  | Register Data |  |  |  |  |  |  |  |

Hardware terminals FC1 and FC0 are valid inputs when DS15 and DS14 are both high, and they are ignored for all other conditions.

### 2.19.2.2 DS13 (R/W Bit)

Reset and power-up procedures set this bit to a 0 , placing the device in the write mode. When this bit is set to 1 , however, the previous data content of the register being addressed is read out to the host from DOUT as the least significant 8 bits of the 16 -bit secondary word. The first 8 bits remain set to 0 . Reading the data out is nondestructive, and the contents of the register remain unchanged.
A. Write Mode (DS13 = 0)

Data In. The data word to DIN has the following general format in the write mode.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits |  | 0 | Register Address |  |  |  |  | Register Data |  |  |  |  |  |  |  |

Data Out. The shift clock shifts out all Os as the pattern to the host from DOUT.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

B. Read Mode (DS13 = 1)

Data In. The data word to DIN has the following format to allow a register read. Phase shifts can also be done in the read mode.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits |  | 1 | Register Address |  |  |  |  | Ignored |  |  |  |  |  |  |  |

Data Out. The shift clock clocks out the data of the register addressed from DOUT in the read mode in the 8 LSBs.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Register Data |  |  |  |  |  |  |  |  |  |  |  |

### 2.20 Internal Register Format

### 2.20.1 Pseudo-Register 0 (No-Op Address)

This address represents a no-operation command. No register I/O operation takes place, so the device can receive secondary commands for phase adjustment without reprogramming any register. A read of the no-op is 0 . The format of the command word is as follows:

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | x | 0 | 0 | 0 | 0 | 0 | x | x | x | x | x | x | x | x |  |

### 2.20.2 Register 1 (A Register)

The following command loads DS07 (MSB) - DS00 into the A register.

| DS15 DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | R/W | 0 | 0 | 0 | 0 | 1 | Register Data |  |  |  |  |  |  |  |

The data in DS07 - DS00 determines the division of the master clock to produce the internal FCLK.
FCLK frequency $=$ MCLK/(A register contents $\times 2$ )

The default value of the A-register data is decimal 18 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |

### 2.20.3 Register 2 (B Register)

The following command loads DS07 (MSB) - DS00 into the B register.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | R/ $\bar{W}$ | 0 | 0 | 0 | 1 | 0 | Register Data |  |  |  |  |  |  |  |  |

The data in DSO7 - DSOO controls the division of FCLK to generate the conversion clock as given in equation 20 :

$$
\begin{align*}
\text { Conversion frequency } & =\mathrm{FCLK} /(\mathrm{B} \text { register contents }) \\
& =\frac{M C L K}{2 \times \mathrm{A} \text { register contents } \times \mathrm{B} \text { register contents }} \tag{20}
\end{align*}
$$

The default value of the B-register data is decimal 18 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |

### 2.20.4 Register 3 ( $A^{\prime}$ Register)

The following command contains the $A^{\prime}$-register address and loads DS07(MSB) - DS00 into the $A^{\prime}$ register.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | R/ $\bar{W}$ | 0 | 0 | 0 | 1 | 1 | Register Data |  |  |  |  |  |  |  |  |

The data in DSO7 - DS00 is in 2s-complement format and controls the number of master-clock periods that the sampling time is shifted.
The default value of the $A^{\prime}$-register data is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### 2.20.5 Register 4 (Amplifier Gain-Select Register)

The following command contains the amplifier gain-select register address with selection code for the monitor output (DSO5-DS04), analog input (DSO3-DS02), and analog output (DSO1-DSO0) programmable gains.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Contro | Bits | $\mathrm{R} / \overline{\mathrm{W}}$ | 0 | 0 | 1 | 0 | 0 | X | X | * | * | * | * | * | * |
| Monitor output gain = squelch <br> Monitor output gain $=0 \mathrm{~dB}$ <br> Monitor output gain $=-8 \mathrm{~dB}$ <br> Monitor output gain $=-18 \mathrm{~dB}$ |  |  |  |  |  |  |  |  | $\underset{\longrightarrow}{\longrightarrow}$ | 0 0 1 1 | 0 1 0 1 |  |  |  |  |
| Analog input gain = squelch <br> Analog input gain $=0 \mathrm{~dB}$ <br> Analog input gain $=6 \mathrm{~dB}$ <br> Analog input gain $=12 \mathrm{~dB}$ |  |  |  |  |  |  |  |  |  |  |  | 0 0 1 1 | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ |  |  |
| Analog output gain = squelch <br> Analog output gain $=0 \mathrm{~dB}$ <br> Analog output gain $=-6 \mathrm{~dB}$ <br> Analog output gain $=-12 \mathrm{~dB}$ |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 0 1 1 | 0 1 0 1 |

The default value of the monitor output gain is squelch, which corresponds to data bits DS05 and DS04 equal to 00 (binary).
The default value of the analog input gain is 0 dB , which corresponds to data bits DS03 and DS02 equal to 01 (binary).
The default value of the analog output gain is 0 dB , which corresponds to data bits DS01 and DS00 equal to 01 (binary).

The default data value is shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |

### 2.20.6 Register 5 (Analog Configuration Register)

The following command loads the analog configuration register with the individual bit functions described below.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Contr | Bits | R/W | 0 | 0 | 1 | 0 | 1 | X | X | X | X | * | * | * | * |
| Must be set to 0 |  |  |  |  |  |  |  |  |  |  |  | 0 |  |  |  |
| High-pass filter disabled High-pass filter enabled |  |  |  |  |  |  |  |  |  |  |  |  | 1 |  |  |
| Analog loopback enabled <br> Enables $\operatorname{IN}+$ and $\operatorname{IN}$ - (disables AUXIN+ and AUXIN-) <br> Enables AUXIN + and AUXIN- (disables $\operatorname{IN}+$ and $\operatorname{IN}-$ ) <br> Enable analog input summing $\qquad$ |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 0 1 | 0 1 0 |

The default value of the high-pass-filter enable bit is 0 , which places the high-pass filter in the signal path. The default values of DS01 and DS00 are 0 and 1 which enables $\mathrm{IN}+$ and IN -.

The power-up and reset conditions are as shown below.

| DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 |

In the read mode, eight bits are read but the 4 LSBs are repeated as the 4 MSBs.

### 2.20.7 Register 6 (Digital Configuration Register)

The following command loads the digital configuration register with the individual bit functions described below.

| DS15 DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | $\mathrm{R} / \bar{W}$ | 0 | 0 | 1 | 1 | 0 | X | X | * | * | * | * | * | * |
| ADC and DAC conversion free run Inactive $\qquad$ |  |  |  |  |  |  |  |  | 1 |  |  |  |  |  |
| $\begin{aligned} & \text { FSD output disable } \\ & \text { Enable } \end{aligned}$ |  |  |  |  |  |  |  |  |  | 1 |  |  |  |  |
| 16-Bit mode, ignore primary LSBs Normal operation $\qquad$ |  |  |  |  |  |  |  |  |  | $\rightarrow$ | 1 |  |  |  |
| Force secondary communications Normal operation $\qquad$ |  |  |  |  |  |  |  |  |  |  |  | 1 |  |  |
| Software reset <br> (upon reset, this bit is automatically reset to 0 ) <br> Inactive reset $\qquad$ |  |  |  |  |  |  |  |  |  |  |  |  | 1 |  |
| Software power-down active (automatically reset to 0 after PWR DWN is cycled high to low and back to high) <br> Power-down function external (uses PWR DWN) $\qquad$ |  |  |  |  |  |  |  |  |  |  |  |  |  | 1 |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 |

The default value of DS07--DSOO is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### 2.20.8 Register 7 (Frame-Sync Delay Register)

The following command contains the frame-sync delay (FSD) register address and loads DS07 (MSB)-DS00 into the FSD register. The data byte (DS01-DS00) determines the number of SCLKs between $\overline{\mathrm{FS}}$ and the delayed frame-sync signal, $\overline{\mathrm{FSD}}$. The minimum data value for this register is decimal 18.

| DS15 DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | $R \bar{W}$ | 0 | 0 | 1 | 1 | 1 | Register Data |  |  |  |  |  |  |  |

The default value of DSO7-DS00 is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

When using a slave device, register 7 must be the last register programmed.

### 2.20.9 Register 8 (Frame-Sync Number Register)

The following command contains the frame-sync number (FSN) register address and loads DS07 (MSB)-DS00 into the FSN register. The data byte determines the number of frame-sync signals generated by the TLC320AC01. This number is equal to the number of slaves plus one.

| DS15 DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | R/W | 0 | 1 | 0 | 0 | 0 | Register Data |  |  |  |  |  |  |  |

The default value of DS07-DS00 is 1 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

## 3 Specifications

### 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted) $\dagger$

> Supply voltage range, DGTL VDD (see Notes 1 and 2) . . . . . . . . . . . . . . . -0.3 V to 6.5 V
> Supply voltage range, DAC VDD (see Notes 1 and 2) . . . . . . . . . . . . . . . . . -0.3 V to 6.5 V
> Supply voltage range, ADC $\mathrm{V}_{\mathrm{DD}}$ (see Notes 1 and 2) . . . . . . . . . . . . . . . . -0.3 V to 6.5 V
> Differential supply voltage range, DGTL $V_{D D}$ to DAC $V_{D D} \ldots \ldots . . .$.
> Differential supply voltage range, all positive supply voltages to
> ADC GND, DAC GND, DGTL GND, SUBS ....................... -0.3 V to 6.5 V
> Output voltage range, DOUT ............................... -0.3 V to DGTL VDD +0.3 V
> Input voltage range, DIN $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . .$.
> Ground voltage range, ADC GND, DAC GND,
> DGTL GND, SUBS ................................... -0.3 V to DGTL $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$

$$
\begin{aligned}
& \text { Lead temperature } 1,6 \mathrm{~mm} \text { ( } 1 / 16 \mathrm{inch} \text { ) from case for } 10 \text { seconds . . . . . . . . . . . . . } 260^{\circ} \mathrm{C}
\end{aligned}
$$

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 3.2 Recommended Operating Conditions (see Note 2)

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VDD | Positive supply voltage | 4.5 | 5 | 5.5 | V |
|  | Steady-state differential voltage between any two supplies |  |  | 0.1 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level digital input voltage | 2.2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level digital input voltage |  |  | 0.8 | V |
| 10 | Load output current from ADC $\mathrm{V}_{\text {MID }}$ and DAC |  |  | 100 | $\mu \mathrm{A}$ |
|  | Conversion time for the ADC and DAC channels | 10 FCLK periods |  |  |  |
| $\mathrm{f}_{\text {MCLK }}$ | Master-clock frequency | $10.368 \quad 15$ |  |  | MHz |
| $V_{\text {ID }}(\mathrm{PP})$ | Analog input voltage (differential, peak to peak) | 6 |  |  | V |
| $\mathrm{R}_{\mathrm{L}}$ | Differential output load resistance | 600 |  |  | $\Omega$ |
|  | Single-ended to buffered DAC $\mathrm{V}_{\text {MID }}$ voltage load resistance | 300 |  |  |  |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTES: 1. Voltage values for DGTL $V_{D D}$ are with respect to $\operatorname{DGTL} G N D$, voltage values for DAC $V_{D D}$ are with respect to DAC GND, and voltage values for ADC VDD are with respect to ADC GND. For the subsequent electrical, operating, and timing specifications, the symbol VDD denotes all positive supplies. DAC GND, ADC GND, DGTL GND, and SUBS are at 0 V unless otherwise specified.
2. To avoid possible damage to these CMOS devices and associated operating parameters, the sequence below should be followed when applying power:
(1) Connect SUBS, DGTL GND, ADC GND, and DAC GND to ground.
(2) Connect voltages $A D C V_{D D}$, and DAC $V_{D D}$.
(3) Connect voltage DGTL VDD.
(4) Connect the input signals.

When removing power, follow the steps above in reverse order.

### 3.3 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, MCLK = 5.184 MHz, VDD $=5 \mathrm{~V}$, Outputs Unloaded, Total Device

| PARAMETER |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD | Supply current | $\overline{\text { PWR }} \overline{\mathrm{DWN}}=1$ and clock signals present |  | 20 | 25 | mA |
|  |  | $\overline{\text { PWR }} \overline{\text { DWN }}=0$ after $500 \mu \mathrm{~s}$ and clock signals present |  | 1 | 2 | mA |
| $P_{\text {D }}$ | Power dissipation | $\overline{\text { PWR }} \overline{\mathrm{DWN}}=1$ and clock signals present |  | 100 |  | mW |
|  |  | $\overline{\text { PWR }} \overline{\text { DWN }}=0$ after $500 \mu \mathrm{~s}$ and clock signals present |  | 5 |  | mW |
|  |  | Software power down, (bit D00, register 6 set to 1) |  | 15 | 20 | mW |
| ADC V $\mathrm{V}_{\text {MID }}$ | Midpoint voltage | No load | $\begin{gathered} \mathrm{ADC} \mathrm{VDD}^{2} 2 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} \hline \mathrm{ADC} \mathrm{~V}_{\mathrm{DD}} / 2 \\ +0.1 \end{gathered}$ | V |
| DAC $\mathrm{V}_{\text {MID }}$ | Midpoint voltage | No load | $\begin{gathered} \hline \text { DAC } V_{D D} / 2 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} \hline \mathrm{DAC} \mathrm{~V}_{\mathrm{DD}} / 2 \\ +0.1 \end{gathered}$ | V |

### 3.4 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Digital I/O Terminals (DIN, DOUT, EOC, FCO, FC1, $\overline{\mathrm{FS}}, \overline{\mathrm{FSD}}, \mathrm{MCLK}, \mathrm{M} / \overline{\mathrm{S}}, \mathrm{SCLK}$ )


$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.5 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, VDD $=5$ V, ADC and DAC Channels

3.5.1 ADC Channel Filter Transfer Function, FCLK = $144 \mathrm{kHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$

| PARAMETER | TEST CONDITIONS | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: |
| Gain relative to gain at $\mathrm{f}_{\mathrm{i}}=1020 \mathrm{~Hz}$ (see Note 3) | $\mathrm{f}_{\mathrm{i}}=50 \mathrm{~Hz}$ | -2 | dB |
|  | $\mathrm{f}_{\mathrm{i}}=200 \mathrm{~Hz}$ | -1.8 -0.15 |  |
|  | $\mathrm{f}_{\mathrm{i}}=300 \mathrm{~Hz}$ to 3 kHz | -0.15 0.15 |  |
|  | $\mathrm{f}_{\mathrm{i}}=3.3 \mathrm{kHz}$ | -0.35 0.03 |  |
|  | $\mathrm{f}_{\mathrm{i}}=3.4 \mathrm{kHz}$ | $-1 \quad-0.1$ |  |
|  | $\mathrm{f}_{\mathrm{i}}=4 \mathrm{kHz}$ | -14 |  |
|  | $\mathrm{f}_{\mathrm{i}} \geq 4.6 \mathrm{kHz}$ | -32 |  |

NOTE 3: The differential analog input signals are sine waves at 6 V peak to peak. The reference gain is at 1020 Hz .

### 3.5.2 ADC Channel Input, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Input Amplifier Gain $=0 \mathrm{~dB}$ (Unless Otherwise

 Noted)| PARAMETER |  | TEST CONDITIONS | MIN TYP ${ }^{\text {d }}$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1(P P)}$ | Peak-to-peak input voltage (see Note 4) | Single-ended | 3 |  | V |
|  |  | Differential | 6 |  | V |
|  | ADC converter offset error | Band-pass filter selected | 10 | 30 | mV |
| CMRR | Common-mode rejection ratio at $\operatorname{IN}+, \operatorname{IN}-$, AUX $\operatorname{IN}+, \operatorname{AUX} \operatorname{IN}$ - (see Note 5) |  | 55 |  | dB |
| $\mathrm{r}_{\mathrm{i}}$ | Input resistance at $\mathrm{IN}+, \mathrm{IN}-, \operatorname{AUX} \operatorname{IN}+$, AUX IN- |  | 100 |  | k $\Omega$ |
|  | Squelch | $\text { DS03, DS02 }=0 \text { in }$ register 4 | 60 |  | dB |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 4. The differential range corresponds to the full-scale digital output.
5. Common-mode rejection ratio is the ratio of the ADC converter offset error with no signal and the ADC converter offset error with a common-mode nonzero signal applied to either $\operatorname{IN}+$ and $\mathbb{N}$ - together or AUX IN + and AUX IN- together.

### 3.5.3 ADC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | $\mathrm{A}_{\mathrm{V}}=0 \mathrm{~dB}$ |  | $A V=6 \mathrm{~dB}$ |  | $\mathrm{A}_{\mathrm{V}}=12 \mathrm{~dB}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| ADC channel signal-todistortion ratio (see Note 6) | $\mathrm{V}_{1}=-6 \mathrm{~dB}$ to -1 dB | 68 |  | - |  | - |  | dB |
|  | $\mathrm{V}_{1}=-12 \mathrm{~dB}$ to -6 dB | 63 |  | 68 |  | - |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=-18 \mathrm{~dB}$ to -12 dB | 56 |  | 63 |  | 68 |  |  |
|  | $\mathrm{V}_{1}=-24 \mathrm{~dB}$ to -18 dB | 51 |  | 57 |  | 63 |  |  |
|  | $\mathrm{V}_{1}=-30 \mathrm{~dB}$ to -24 dB | 43 |  | 51 |  | 57 |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=-36 \mathrm{~dB}$ to -30 dB | 39 |  | 45 |  | 51 |  |  |
|  | $\mathrm{V}_{1}=-42 \mathrm{~dB}$ to -36 dB | 33 |  | 39 |  | 45 |  |  |
|  | $\mathrm{V}_{1}=-48 \mathrm{~dB}$ to -42 dB | 27 |  | 32 |  | 39 |  |  |

NOTE 6: The analog-input test signal is a $1020-\mathrm{Hz}$ sine wave with $0 \mathrm{~dB}=6 \mathrm{~V}$ peak to peak as the reference level for the analog-input signal.

### 3.5.4 DAC Channel Filter Transfer Function, FCLK $=144 \mathrm{kHz}, \mathrm{f}_{\mathrm{S}}=9.6 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$

| PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Gain relative to gain at $\mathrm{f}_{\mathrm{i}}=1020 \mathrm{~Hz}$ (see Note 7) | $\mathrm{f}_{\mathrm{i}}<200 \mathrm{~Hz}$ |  | 0.15 | dB |
|  | $\mathrm{f}_{\mathrm{i}}=200 \mathrm{~Hz}$ | -0.5 | 0.15 |  |
|  | $\mathrm{f}_{\mathrm{i}}=300 \mathrm{~Hz}$ to 3 kHz | -0.15 | 0.15 |  |
|  | $\mathrm{f}_{\mathrm{i}}=3.3 \mathrm{kHz}$ | -0.35 | 0.03 |  |
|  | $\mathrm{f}_{\mathrm{i}}=3.4 \mathrm{kHz}$ | -1 | -0.1 |  |
|  | $\mathrm{f}_{\mathrm{i}}=4 \mathrm{kHz}$ |  | -14 |  |
|  | $\mathrm{f}_{\mathrm{i}} \geq 4.6 \mathrm{kHz}$ |  | -32 |  |

NOTE 7: The input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak.

### 3.5.5 DAC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathbf{S}}=8 \mathrm{kHz}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | $\mathrm{A}_{\mathrm{V}}=0 \mathrm{~dB}$ |  | $A_{V}=-6 \mathrm{~dB}$ |  | $\mathrm{A}_{V}=-12 \mathrm{~dB}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| DAC channel signal-todistortion ratio (see Note 8) | $\mathrm{V}_{\mathrm{O}}=-6 \mathrm{~dB}$ to 0 dB | 68 |  | - |  | - |  | dB |
|  | $\mathrm{V}_{\mathrm{O}}=-12 \mathrm{~dB}$ to -6 dB | 63 |  | 68 |  | - |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-18 \mathrm{~dB}$ to -12 dB | 57 |  | 63 |  | 68 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-24 \mathrm{~dB}$ to -18 dB | 51 |  | 57 |  | 63 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-30 \mathrm{~dB}$ to -24 dB | 45 |  | 51 |  | 57 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-36 \mathrm{~dB}$ to -30 dB | 39 |  | 45 |  | 51 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-42 \mathrm{~dB}$ to -36 dB | 33 |  | 39 |  | 48 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-48 \mathrm{~dB}$ to -42 dB | 27 |  | 33 |  | 39 |  |  |

NOTE 8: The input signal, $\mathrm{V}_{\mathrm{l}}$, is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (full-scale analog output at full-scale digital input $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.

### 3.5.6 System Distortion, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}, \mathrm{FCLK}=144 \mathrm{kHz}$ (Unless Otherwise Noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC channel attenuation | Second harmonic | Single-ended input (see Note 9) |  | 82 |  | dB |
|  |  | Differential input (see Note 9) | 70 | 82 |  |  |
|  | Third harmonic and higher harmonics | Single-ended input (see Note 9) |  | 77 |  |  |
|  |  | Differential input (see Note 9) | 70 | 77 |  |  |
| DAC channel attenuation | Second harmonic | Single-ended output (buffered DAC $\mathrm{V}_{\mathrm{MID}}$ ) (see Note 10) | 82 |  |  |  |
|  |  | Differential output (see Note 10) | 70 | 82 |  |  |
|  | Third harmonic and higher harmonics | Single-ended output (see Note 10) | 77 |  |  |  |
|  |  | Differential output (see Note 10) | 70 | 77 |  |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 9. The input signal is a $1020-\mathrm{Hz}$ sine wave for the ADC channel. Harmonic distortion is defined for an input level of -1 dB .
10. The input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-. Harmonic distortion is specified for a signal input level of 0 dB .

### 3.5.7 Noise, Low-Pass and Band-Pass Switched-Capacitor Filters Included, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC idle-channel noise |  | Inputs tied to ADC $\mathrm{V}_{\text {MID }}$, $\begin{aligned} & \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}, \quad \text { FCLK }=144 \mathrm{kHz}, \\ & \text { (see Note 11) } \end{aligned}$ |  | 180 | 300 | $\mu \mathrm{Vrms}$ |
| DAC idle-channel noise | Broad-band noise | $\begin{aligned} & \text { DIN INPUT }=00000000000000, \\ & \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}, \quad \text { FCLK }=144 \mathrm{kHz}, \\ & \text { (see Note 12) } \end{aligned}$ |  | 180 | 300 |  |
|  | Noise (0 to 7.2 kHz ) |  |  | 180 | 300 |  |
|  | Noise (0 to 3.6 kHz ) |  |  | 180 | 300 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 11. The ADC channel noise is calculated by taking the RMS value of the digital output codes of the ADC channel and converting to microvolts.
12. The DAC channel noise is measured differentially from OUT + to OUT- across $600 \Omega$.

### 3.5.8 Absolute Gain Error, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=\mathbf{8 k H z}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS |  | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| ADC channel absolute gain error (see Note 13) | -1-dB input signal | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 0.5$ | dB |
|  |  | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ | $\pm 1$ |  |
| DAC channel absolute gain error (see Note 14) | 0-dB input signal,$\mathrm{R}_{\mathrm{L}}=600 \Omega$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 0.5$ |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ | $\pm 1$ |  |

NOTES: 13. ADC absolute gain error is the variation in gain from the ideal gain over the specified input signal levels. The gain is measured with a $-1-\mathrm{dB}, 1020-\mathrm{Hz}$ sine wave. The $-1-\mathrm{dB}$ input signal allows for any positive gain or offset error that may affect gain measurements at or close to $0-\mathrm{dB}$ input signal levels.
14. The DAC input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (full-scale analog output at digital fullscale input $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output voltage with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.

### 3.5.9 Relative Gain and Dynamic Range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathbf{s}}=8 \mathrm{kHz}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | MIN | MAX |
| :--- | :--- | ---: | :---: |
| UNIT |  |  |  |
| ADC channel relative gain tracking error <br> (see Note 15) | $-48-\mathrm{dB}$ to $-1-\mathrm{dB}$ input signal range | $\pm 0.15$ |  |
| DAC channel relative gain tracking error <br> (see Note 16) | $-48-\mathrm{dB}$ to $0-\mathrm{dB}$ input signal range <br> $R_{\mathrm{L}}(\mathrm{diff})=600 \Omega$ | $\pm 0.15$ | dB |

NOTES: 15. ADC gain tracking is the ratio of the measured gain at one ADC channel input level to the gain measured at any other input level. The ADC channel input is a $-1-\mathrm{dB} 1020-\mathrm{Hz}$ sine wave input signal. A $-1-\mathrm{dB}$ input signal allows for any positive gain or offset error that may affect gain measurements at or close to 0-dB ADC input signal levels.
16. DAC gain tracking is the ratio of the measured gain at one DAC channel digital input level to the gain measured at any other input level. The DAC-channel input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output voltage with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.
3.5.10 Power-Supply Rejection, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (see Note 17)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC V ${ }_{\text {DD }}$ | Supply-voltage rejection ratio, ADC channel | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz |  | 50 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz |  | 55 |  |  |
| DAC V ${ }_{\text {DD }}$ | Supply-voltage rejection ratio, DAC channel | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz |  | 40 |  |  |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz |  | 45 |  |  |
| DGTL V ${ }_{\text {DD }}$ Supply-voltage rejection ratio, ADC channel |  | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz |  | 50 |  |  |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz |  | 55 |  |  |
| DGTL V ${ }_{\text {DD }}$ | Supply-voltage rejection ratio, DAC channel | Single ended, $\mathrm{f}_{\mathrm{i}}=0 \text { to } 30 \mathrm{kHz}$ |  | 40 |  |  |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz |  | 45 |  |  |
|  |  | Differential, $\mathrm{f}_{\mathrm{i}}=0 \text { to } 30 \mathrm{kHz}$ |  | 40 |  |  |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz |  | 45 |  |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 17: Power supply rejection measurements are made with both the ADC and the DAC channels idle and a $200-\mathrm{mV}$ peak-to-peak signal applied to the appropriate supply.

### 3.5.11 Crosstalk Attenuation, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | MIN TYPt MAX | UNIT |
| :---: | :--- | :---: | :---: |
| ADC channel crosstalk attenuation | DAC channel idle with <br> DIN $=00000000000000$, <br> ADC input $=0$ dB, <br> 1020-Hz sine wave, <br> Gain $=0$ dB (see Note 18) | 80 | dB |
|  | ADC channel idle with INP, INM, <br> AUX IN + and AUX IN - at ADC VMID | 80 | dB |
|  | DAC channel input $=$ digital equivalent <br> of a 1020-Hz sine wave (see Note 19) | 80 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 18. The test signal is a $1020-\mathrm{Hz}$ sine wave with a $0 \mathrm{~dB}=6-\mathrm{V}$ peak-to-peak reference level for the analog input signal.
19. The input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.

### 3.5.12 Monitor Output Characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (see Note 20)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O}}(\mathrm{PP})$ | Peak-to-peak ac output voltage | Quiescent level = ADC $V_{\text {MID }}$ $\mathrm{Z}_{\mathrm{L}}=10 \mathrm{k} \Omega$ and 60 pF | 1.3 | 1.5 |  | V |
| V OO | Output offset voltage | No load, single ended relative to ADC VMID |  | 5 | 10 | mV |
| VOC | Output common-mode voltage | No load | $\begin{array}{r} 0.4 \mathrm{ADC} \\ \mathrm{VDD} \end{array}$ | $\begin{array}{r} 0.5 \mathrm{ADC} \\ \mathrm{~V}_{\mathrm{DD}} \end{array}$ | $\begin{array}{r} 0.6 \mathrm{ADC} \\ \mathrm{~V}_{\mathrm{DD}} \end{array}$ | V |
| $r_{0}$ | DC output resistance |  |  | 50 |  | $\Omega$ |
| AV | Voltage gain (see Note 21) | Gain $=0 \mathrm{~dB}$ | -0.2 | 0 | 0.2 | dB |
|  |  | Gain $2=-8 \mathrm{~dB}$ | -8.2 | -8 | -7.8 |  |
|  |  | Gain 3 $=-18 \mathrm{~dB}$ | -18.4 | -18 | -17.6 |  |
|  |  | Squelch (see Note 22) |  |  | -60 |  |

$\dagger$ All typical values are at $\mathrm{V}_{D D}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 20. All monitor output tests are performed with a $10-\mathrm{k} \Omega$ load resistance.
21. Monitor gains are measured with a $1020-\mathrm{Hz}, 6-\mathrm{V}$ peak-to-peak sine wave applied differentially between $\mathrm{IN}+$ and IN -.The monitor output gains are nominally $0 \mathrm{~dB},-8 \mathrm{~dB}$, and -18 dB relative to its input; however, the output gains are -6 dB relative to $\mathrm{IN}+$ and $\operatorname{IN}-$ or $A U X \operatorname{IN}+$ and $A U X I N-$.
22. Squelch is measured differentially with respect to $A D C$ VMID.

### 3.6 Timing Requirements and Specifications in Master Mode

### 3.6.1 Recommended Input Timing Requirements for Master Mode, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tr}_{\text {( MCLK }}$ | Master clock rise time | 5 |  |  | ns |
| $\mathrm{tf}^{\text {(MCLK }}$ ) | Master clock fall time |  | 5 |  | ns |
|  | Master clock duty cycle | 40\% |  | 60\% |  |
| $t_{\text {w }}$ (RESET) | RESET pulse duration | 1 MCLK |  |  |  |
| $\mathrm{t}_{\text {su }}$ (DIN) | DIN setup time before SCLK low (see Figure 4-2) | 25 |  |  | ns |
| th(DIN) | DIN hold time after SCLK low (see Figure 4-2) |  |  | 20 | ns |

### 3.6.2 Operating Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (see Note 23)

| PARAMETER |  | MIN TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tf}_{\text {( SCLK }}$ | Shift clock fall time (see Figure 4-2) | 13 | 18 | ns |
| $\mathrm{tr}_{\text {(SCLK) }}$ | Shift clock rise time (see Figure 4-2) | 13 | 18 | ns |
|  | Shift clock duty cycle | 45\% | 55\% |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FL})$ | Delay time from SCLK high to $\overline{\text { FSD }}$ low (see Figures 4-2 and 4-4 and Note 24) | 5 | 15 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FH})$ | Delay time from SCLK high to $\overline{\mathrm{FS}}$ high (see Figure 4-2) | 5 | 20 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DOUT})$ | Delay time from SCLK high to DOUT valid (see Figures 4-2 and 4-7) |  | 20 | ns |
| $\mathrm{td}_{\mathrm{d}}(\mathrm{CH}-$ DOUTZ) | Delay time from SCLK $\uparrow$ to DOUT in high-impedance state (see Figure 4-8) | 20 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\text { (ML-EL }}$ | Delay time from MCLK low to EOC low (see Figure 4-9) | 40 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{ML}-\mathrm{EH})$ | Delay time from MCLK low to EOC high (see Figure 4-9) | 40 |  | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{EL})$ | EOC fall time (see Figure 4-9) | 13 |  | ns |
| tr(EH) | EOC rise time (see Figure 4-9) | 13 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{MH}-\mathrm{CH})}$ | Delay time from MCLK high to SCLK high |  | 50 | ns |
| $\left.\mathrm{td}_{\text {( }} \mathrm{MH}-\mathrm{CL}\right)$ | Delay time from MCLK high to SCLK low |  | 50 | ns |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 23. All timing specifications are valid with $C_{L}=20 \mathrm{pF}$.
24. $\overline{\mathrm{FSD}}$ occurs $1 / 2$ shift-clock cycle ahead of $\overline{\mathrm{FS}}$ when the device is operating in the master mode.

### 3.7 Timing Requirements and Specifications in Slave Mode and Codec Emulation Mode

### 3.7.1 Recommended Input Timing Requirements for Slave Mode, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tr (MCLK) | Master clock rise time | 5 |  |  | ns |
| $\mathrm{tf}_{\text {( }}$ MCLK) | Master clock fall time | 5 |  |  | ns |
|  | Master clock duty cycle | 40\% |  | 60\% |  |
| $t_{\text {w }}$ (RESET) | $\overline{\text { RESET }}$ pulse duration | 1 MCLK |  |  |  |
| $\mathrm{t}_{\text {su }}$ (DIN) | DIN setup time before SCLK low (see Figure 4-3) | 20 |  |  | ns |
| th(DIN) | DIN hold time after SCLK high (see Figure 4-3) |  |  | 20 | ns |
| $\mathrm{t}_{\text {su }}(\mathrm{FL}-\mathrm{CH})$ | Setup time from $\overline{\mathrm{FS}}$ low to SCLK high |  |  | $\pm$ SCLK/4 | ns |

### 3.7.2 Operating Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (see Note 23)

|  | PARAMETER | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C}}$ (SCLK) | Shift clock cycle time (see Figure 4-3) | 125 |  |  | ns |
| $\mathrm{tf}_{\text {( }}$ SCLK) | Shift clock fall time (see Figure 4-3) |  |  | 18 | ns |
| tr (SCLK) | Shift clock rise time (see Figure 4-3) |  |  | 18 | ns |
|  | Shift clock duty cycle | 45\% |  | 55\% |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FDL})$ | Delay time from SCLK high to $\overline{\text { FSD }}$ low (see Figure 4-6) |  |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FDH})}$ | Delay time from SCLK high to FSD high |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{FL-FDL})}$ | Delay time from $\overline{\mathrm{FS}}$ low to $\overline{\mathrm{FSD}}$ low (slave to slave) (see Figure 4-5) |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\text { DOUT })}$ | Delay time from SCLK high to DOUT valid (see Figures 4-3 and 4-7) |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{DOUTZ})}$ | Delay time from SCLK $\uparrow$ to DOUT in high-impedance state (see Figure 4-8) |  | 20 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{ML}-\mathrm{EL})}$ | Delay time from MCLK low to EOC low (see Figure 4-9) |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{ML}-\mathrm{EH})$ | Delay time from MCLK low to EOC high (see Figure 4-9) |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{EL})$ | EOC fall time (see Figure 4-9) |  | 13 |  | ns |
| $\operatorname{tr}(\mathrm{EH})$ | EOC rise time (see Figure 4-9) |  | 13 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{CH})$ | Delay time from MCLK high to SCLK high |  |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{CL})$ | Delay time from MCLK high to SCLK low |  |  | 50 | ns |

$\dagger$ All typical values are at $\mathrm{V}_{D D}=5 \mathrm{~V}$ and $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$.
NOTE 23: All timing specifications are valid with $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$.

## 4 Parameter Measurement Information



Figure 4-1. IN+ and IN- Gain-Control Circuitry
Table 4-1. Gain Control (Analog Input Signal Required for Full-Scale Bipolar A/D-Conversion 2s Complement) ${ }^{\dagger}$

| INPUT CONFIGURATION | CONTROL REGISTER 4 |  | ANALOG INPUT\# | A/D CONVERSION RESULT |
| :---: | :---: | :---: | :---: | :---: |
|  | DS03 | DS02 |  |  |
| Differential configuration$\begin{aligned} \text { Analog input } & =I N+-I N- \\ & =A U X I N+-A U X I N- \end{aligned}$ | 0 | 0 | All | Squelch |
|  | 0 | 1 | $\mathrm{V}_{\text {ID }}= \pm 3 \mathrm{~V}$ | $\pm$ Full scale |
|  | 1 | 0 | $\mathrm{V}_{\text {ID }}= \pm 1.5 \mathrm{~V}$ | $\pm$ Full scale |
|  | 1 | 1 | $\mathrm{V}_{\text {ID }}= \pm 0.75 \mathrm{~V}$ | $\pm$ Full scale |
| Single-ended configuration§ <br> Analog input $=\mathrm{IN}_{+}-\mathrm{V}_{\text {MID }}$ <br> $=A U X I N+-V_{\text {MID }}$ | 0 | 0 | All | Squelch |
|  | 0 | 1 | $\mathrm{V}_{1}= \pm 1.5 \mathrm{~V}$ | $\pm$ Half scale |
|  | 1 | 0 | $\mathrm{V}_{1}= \pm 1.5 \mathrm{~V}$ | $\pm$ Full scale |
|  | 1 | 1 | $\mathrm{V}_{1}= \pm 0.75 \mathrm{~V}$ | $\pm$ Full scale |

$\dagger V_{D D}=5 \mathrm{~V}$
$\neq \mathrm{V}_{\text {ID }}=$ differential input voltage, $\mathrm{V}_{\mathrm{I}}=$ input voltage referenced to $\mathrm{ADC} \mathrm{V}_{\text {MID }}$ with $\mathbb{N}$ - or $\mathrm{AUX} \operatorname{IN}$ - connected to ADC $V_{\text {MID }}$. In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale.
§ For single-ended inputs, the analog input voltage should not exceed the supply rails. All single-ended inputs should be referenced to the internal reference voltage, $\operatorname{ADC} \mathrm{V}_{\mathrm{MID}}$, for best common-mode performance.

$\dagger$ The time between falling edges of two primary $\overline{\mathrm{FS}}$ signals is the conversion period.
$\ddagger$ The data on DOUT are shifted out on the rising edge of the shift clock, and the data on DIN are shifted in on the falling edge of the shift clock.

Figure 4-2. AIC Stand-Alone and Master-Mode Timing

$\dagger$ The time between falling edges of two primary $\overline{\mathrm{FS}}$ signals is the conversion period.
$\ddagger$ The data on DOUT are shifted out on the rising edge of the shift clock, and the data on DIN are shifted in on the falling edge of the shift clock.
§ The high-to-low transition of $\overline{\mathrm{FS}}$ must must occur within $\pm 1 / 4$ of a shift-clock period around the $2-\mathrm{V}$ level of the shift clock for the codec mode.

Figure 4-3. AIC Slave and Codec Emulation Mode


NOTE A: Timing shown is for the TLC320AC01 operating as the master or as a stand-alone device.
Figure 4-4. Master or Stand-Alone $\overline{\text { FS }}$ and $\overline{\text { FSD Timing }}$


NOTE A: Timing shown is for the TLC320AC01 operating in the slave mode ( $\overline{\mathrm{FS}}$ and SCLK signals are generated externally). The programmed data value in the FSD register is 0 .

Figure 4-5. Slave $\overline{\mathrm{FS}}$ to $\overline{\mathrm{FSD}}$ Timing


NOTE A: Timing shown is for the TLC320AC01 operating in the slave mode ( $\overline{\mathrm{FS}}$ and SCLK signals are generated externally). There is a data value in the FSD register greater than 18 (decimal).

Figure 4-6. Slave SCLK to FSD Timing


Figure 4-7. DOUT Enable Timing From Hi-Z


Figure 4-8. DOUT Delay Timing to Hi-Z


Figure 4-9. EOC Frame Timing

$\dagger$ The delay time from any $\overline{\mathrm{FS}}$ signals to the corresponding $\overline{\mathrm{FSD}}$ signals is m shift clocks with the value of m being the numerical value of the data programmed into the FSD register. In the master mode with slaves, the same data word programs the master and all slave devices; therefore, master to slave 1 , slave 1 to slave 2 , slave 2 to slave 3 , etc., have the same delay time.

Figure 4-10. Master-Slave Frame-Sync Timing After a Delay Has Been Programmed Into the FSD Registers


Figure 4-11. Master and Slave Frame-Sync Sequence with One Slave

## 5 Typical Characteristics



Figure 5-1


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$
Figure 5-2


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-3


Figure 5-4

## ADC BAND-PASS RESPONSE



NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-5


Figure 5-6


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-7


Figure 5-8


Figure 5-9

## DAC LOW-PASS GROUP DELAY



NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-10


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{288}$

Figure 5-11


Figure 5-12


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{288}$

Figure 5-13

## 6 Application Information



NOTE A: Terminal numbers shown are for the FN package.
Figure 6-1. Stand-Alone Mode (to DSP Interface)


NOTE A: Terminal numbers shown are for the FN package.
Figure 6-2. Codec Mode (to DSP Interface)


NOTE A: Terminal numbers shown are for the FN package.
Figure 6-3. Master With Slave (to DSP Interface)

$\dagger$ The $V_{1}$ source must be capable of sinking a current equal to $\left[A D C V_{M I D}+\left|V_{\|}\right|(m a x)\right] / 10 \mathrm{k} \Omega$.
Figure 6-4. Single-Ended Input (Ground Referenced)

$\dagger$ The $\mathrm{V}_{1}$ source must be capable of sinking a current equal to $\left[\left(\operatorname{ADC} \mathrm{V}_{\mathrm{MID}} / 2\right)+\left|\mathrm{V}_{\mathrm{l}}\right|(\max )\right] / 10 \mathrm{k} \Omega$.

Figure 6-5. Single-Ended to Differential Input (Ground Referenced)


Figure 6-6. Differential Load


NOTE A: When a signal changes from a single supply with a nonzero reference system to a grounded load, the operational amplifier must be powered from plus and minus supplies or the load must be capacitively coupled.

Figure 6-7. Differential Output Drive (Ground Referenced)


Figure 6-8. Low-Impedance Output Drive


NOTE A: When a signal changes from a single supply with a nonzero reference system to a grounded load, the operational amplifier must be powered from plus and minus supplies or the load must be capacitively coupled.
Figure 6-9. Single-Ended Output Drive (Ground Referenced)

## Appendix A Primary Control Bits

The function of the primary-word control bits D01 and D00 and the hardware terminals FC0 and FC1 are shown below. Any combinational state of D01, D00, FC1, and FC0 not shown is ignored.

CONTROL FUNCTION OF CONTROL BITS

| BITS |  | TERMINALS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| D01 | D00 | FC1 | FCO |  |
| 0 | 0 | 0 | 0 | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. |
| 0 | 0 | 0 | 1 | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of the next internal $\overline{F S}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods equal to the value contained in the $\mathrm{A}^{\prime}$ register. When the $A^{\prime}$ register value is negative, the internal falling edge of $\overline{F S}$ occurs earlier. |
| 0 | 0 | 1 | 0 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the rising edge of the next internal $\overline{\overline{F S}}$, the next ADC/DAC sample time occurs earlier by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, the internal falling edge of $\overline{F S}$ occurs later. |
| 0 | 0 | 1 | 1 | On the next falling edge of the primary $\overline{\mathrm{FS}}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> When FCO and FC1 are both taken high, the AIC initiates a secondary $\overline{\mathrm{FS}}$ to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary $\overline{\mathrm{FS}}$. |
| 0 | 1 | 0 | 0 | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00 such that on the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, the falling edge of $\overline{\mathrm{FS}}$ occurs earlier. |
| 1 | 0 | 0 | 0 | On the next falling edge of $\overline{F S}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00. On the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs earlier by the number of MCLK periods determined by the value contained in the $\mathrm{A}^{\prime}$ register. When the $\mathrm{A}^{\prime}$ register value is negative, the internal falling edge of $\overline{F S}$ occurs later. |
| 1 | 1 | 0 | 0 | On the next falling edge of $\overline{\mathrm{FS}}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> When D00 and D01 are both high, the AIC initiates a secondary $\overline{\mathrm{FS}}$ to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary FS. |

CONTROL FUNCTION OF CONTROL BITS (Continued)

| BITS |  | TERMINALS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| D01 | D00 | FC1 | FC0 |  |
| 0 | 1 | 1 | 1 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 to DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00 such that on the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $\mathrm{A}^{\prime}$ register. When the $\mathrm{A}^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs earlier. <br> When FC0 and FC1 are both taken high, the AIC initiates a secondary $\overline{\mathrm{FS}}$ to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary $\overline{\mathrm{FS}}$. |
| 1 | 0 | 1 | 1 | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00. On the next rising edge of $\overline{F S}$, the next ADC/DAC sample time occurs earlier by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs later. <br> When FC0 and FC1 are both taken high, the AIC initiates a secondary $\overline{\mathrm{FS}}$ to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary $\overline{\mathrm{FS}}$. |
| 1 | 1 | 1 | 1 | On the next falling edge of the primary $\overline{\mathrm{FS}}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> When FC1 and FC0 are both high or D01 and D00 are both high, the AIC initiates a secondary $\overline{F S}$ to receive a secondary control word at DIN. The secondary FS occurs at $1 / 2$ the sampling time measured from the falling edge of the primary FS. |
| 1 | 1 | 0 | 1 | On the next falling edge of $\overline{\text { FS, }}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> When D00 and D01 are high, the AIC initiates a secondary FS to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary $\overline{\mathrm{FS}}$. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of $\overline{\mathrm{FS}}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs earlier. |
| 1 | 1 | 1 | 0 | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> When D00 and D01 are high, the AIC initiates a secondary FS to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary FS. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{F S}$ occurs earlier. |
| 1 | 1 | 1 | 1 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> When FC1 and FC0 are both high or D01 and D00 are both high, the AIC initiates a secondary $\overline{F S}$ to receive a secondary control word at DIN. The secondary FS occurs at $1 / 2$ the sampling time measured from the falling edge of the primary FS. |

## Appendix B Secondary Communications

The function of the control bits DS15 and DS14 and the hardware terminals FC0 and FC1 are shown below. Any combinational state of DS15, DS14, FC1, and FC0 not shown is ignored.

CONTROL FUNCTION OF SECONDARY COMMUNICATION

| BITS |  | TERMINALS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| DS15 | DS14 | FC1 | FC0 |  |
| 0 | 0 | Ignored |  | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. |
| 0 | 1 | Ignored |  | On the next falling edge of the $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of DS15 and DS14 such that on the next rising edge of $\overline{\mathrm{FS}}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{F S}$ occurs earlier. |
| 1 | 0 | Ignored |  | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00. On the next rising edge of $\overline{\mathrm{FS}}$, the next ADC/DAC sampling time occurs earlier by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{F S}$ occurs later. |
| 1 | 1 | 0 | 0 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. |
| 1 | 1 | 0 | 1 | On the next falling edge of the $\overline{F S}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of $\overline{\mathrm{FS}}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs earlier. |
| 1 | 1 | 1 | 0 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of $\overline{\mathrm{FS}}$, the next ADC/DAC sampling time occurs earlier by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs later. |
| 1 | 1 | 1 | 1 | On the next falling edge of $\overline{F S}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. |

## Appendix C TLC320AC01C/TLC320AC02C Specification Comparisons

Texas Instruments manufactures the TLC320AC01C and the TLC320AC02C specified for the $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ commercial temperature range and the TLC320AC02I specified for the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range. The TLC320AC02C and TLC320AC02l operate at a relaxed TLC320AC01C specification. The differences are listed in the following tables.

## ADC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=\mathbf{8 k H z}$ (Unless Otherwise Noted) (see Note 1)

| PARAMETER | TEST CONDITIONS | $A_{V}=0 \mathrm{~dB}$ |  | $A V=6 \mathrm{~dB}$ |  | $A V=12 \mathrm{~dB}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| TLC320AC01 | $V_{1}=-6 \mathrm{~dB}$ to -1 dB | 68 |  | - |  | - |  | dB |
| TLC320AC02 |  | 64 |  | - |  | - |  |  |
| TLC320AC01 | $V_{1}=-12 d B$ to $-6 d B$ | 63 |  | 68 |  | - |  |  |
| TLC320AC02 |  | 59 |  | 64 |  | - |  |  |
| TLC320AC01 | $V_{l}=-18 \mathrm{~dB}$ to -12 dB | 57 |  | 63 |  | 68 |  |  |
| TLC320AC02 |  | 56 |  | 59 |  | 64 |  |  |
| TLC320AC01 | $V_{l}=-24 d B$ to -18 dB | 51 |  | 57 |  | 63 |  |  |
| TLC320AC02 |  | 50 |  | 56 |  | 59 |  |  |
| TLC320AC01 | $V_{I}=-30 \mathrm{~dB}$ to -24 dB | 45 |  | 51 |  | 57 |  |  |
| TLC320AC02 |  | 44 |  | 50 |  | 56 |  |  |
| TLC320AC01 | $V_{I}=-36 \mathrm{~dB}$ to -30 dB | 39 |  | 45 |  | 51 |  |  |
| TLC320AC02 |  | 38 |  | 44 |  | 50 |  |  |
| TLC320AC01 | $V_{I}=-42 \mathrm{~dB}$ to -36 dB | 33 |  | 39 |  | 45 |  |  |
| TLC320AC02 |  | 32 |  | 38 |  | 44 |  |  |
| TLC320AC01 | $V_{I}=-48 \mathrm{~dB}$ to -42 dB | 27 |  | 33 |  | 39 |  |  |
| TLC320AC02 |  | 26 |  | 32 |  | 38 |  |  |

NOTE 1: The analog-input test signal is a $1020-\mathrm{Hz}$ sine wave with $0 \mathrm{~dB}=6 \mathrm{~V}$ peak to peak as the reference level for the analog input signal.

## DAC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}$ (Unless Otherwise Noted) (see Note 2)

| PARAMETER | TEST CONDITIONS | $A_{V}=0 \mathrm{~dB}$ |  | $A_{V}=-6 \mathrm{~dB}$ |  | $\mathrm{A}_{\mathrm{V}}=-12 \mathrm{~dB}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-6 \mathrm{~dB}$ to 0 dB | 68 |  | - |  | - |  | dB |
| TLC320AC02 |  | 64 |  | - |  | - |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-12 \mathrm{~dB}$ to -6 dB | 63 |  | 68 |  | - |  |  |
| TLC320AC02 |  | 59 |  | 64 |  | - |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-18 \mathrm{~dB}$ to -12 dB | 57 |  | 63 |  | 68 |  |  |
| TLC320AC02 |  | 56 |  | 59 |  | 64 |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-24 \mathrm{~dB}$ to -18 dB | 51 |  | 57 |  | 63 |  |  |
| TLC320AC02 |  | 50 |  | 56 |  | 59 |  |  |
| TLC320AC01 | $V_{O}=-30 \mathrm{~dB}$ to -24 dB | 45 |  | 51 |  | 57 |  |  |
| TLC320AC02 |  | 44 |  | 50 |  | 56 |  |  |
| TLC320AC01 | $V_{O}=-36 \mathrm{~dB}$ to -30 dB | 39 |  | 45 |  | 51 |  |  |
| TLC320AC02 |  | 38 |  | 44 |  | 50 |  |  |
| TLC320AC01 | $V_{O}=-42 \mathrm{~dB}$ to -36 dB | 33 |  | 39 |  | 45 |  |  |
| TLC320AC02 |  | 32 |  | 38 |  | 44 |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-48 \mathrm{~dB} \text { to }-42 \mathrm{~dB}$ | 27 |  | 33 |  | 39 |  |  |
| TLC320AC02 |  | 26 |  | 32 |  | 38 |  |  |

NOTE 2: The input signal, $\mathrm{V}_{\mathrm{l}}$, is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (full-scale analog output at full-scale digital input $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.

## System Distortion, ADC Channel Attenuation, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=\mathbf{8 k H z}$, FCLK $=144 \mathrm{kHz}$ (Unless Otherwise Noted)

|  | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TLC320AC01 | Second harmonic | Differential input (see Note 3) | 70 |  | dB |
| TLC320AC02 |  |  | 64 |  | dB |
| TLC320AC01 | Third harmonic and higher harmonics |  | 70 |  | dB |
| TLC320AC02 |  |  | 64 |  | dB |

NOTE 3: The input signal is a 1020 Hz -sine wave for the ADC channel. Harmonic distortion is defined for an input level of -1 dB .

System Distortion, DAC Channel Attenuation, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=\mathbf{8} \mathrm{kHz}$, FCLK = 144 kHz (Unless Otherwise Noted)

|  | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TLC320AC01 | Second harmonic | Differential output (see Note 4) | 70 |  | dB |
| TLC320AC02 |  |  | 64 |  | dB |
| TLC320AC01 | Third harmonic and higher harmonics |  | 70 |  | dB |
| TLC320AC02 |  |  | 64 |  | dB |

NOTE 4: The input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-. Harmonic distortion is specified for a signal input level of 0 dB .

## Appendix D <br> Multiple TLC320AC01/02 Analog Interface Circuits on One TMS320C5X DSP Serial Port

In many applications, digital signal processors (DSP) must obtain information from multiple analog-to-digital (A/D) channels and transmit digital data to multiple digital-to-analog ( $D / A$ ) conversion channels. The problem is how to do it easily and efficiently.

This application report addresses the issue of connecting two channels of an analog interface circuit (AIC) to one TMS320C5X DSP serial port. In this application report, the AIC is the TLC320AC01.

The TLC320AC01 (and TLC320AC02) analog interface circuit contains both A/D and D/A converters and using the master/slave mode, it is possible to connect two of them to one TMS320C5X DSP serial port with no additional logic. The hardware schematic is shown in Figure D-1.


NOTE A: Terminal numbers shown are for the FN package.
Figure D-1. Master With Slave (to DSP Interface)

## HARDWARE AND SOFTWARE SOLUTION

Once the hardware connections are completed, the issue becomes distinguishing one channel from another. Fortunately, this is very easy to do in software and adds very little overhead. The mode that the AC01s run in is called master/slave mode. One AC01 is the master and all of the rest of the AC01s are slaves. The master can be distinguished from all of the slaves by examining the least significant bit (LSB) in the receive word coming from the AC01. The master has a 0 in the LSB and all of the slaves have a 1 in the LSB.

The AC01s in master/slave mode take turns communicating with the DSP serial port. They do this is a round robin or circular fashion. Synchronizing the system involves looking for the master AC01 and then starting the software associated with the first AC01. All other AC01s follow in order. It is possible to have different software for each AC01.

A reference design was constructed using a TMS320C5X DSP starter kit (DSK). The AC01s were connected to the TDM serial port which is available at the headers on the edge of the DSK.

A listing of the DSK assembly code for a simple stereo input/output program is included in the following section.

SOFTWARE MODULE


| * | .mmregs |  |  |
| :---: | :---: | :---: | :---: |
|  | . ds | 01000h |  |
| PR1 | . word | 0104h | ; A register |
| PR2 | . word | 0219h | ; B register |
| PR3 | . word | 0300h | ; A prime register |
| PR4 | . word | 0405h | ; amplifier gain register |
| PR5 | . word | 0501h | ; analog configuration register |
| PR6 | . word | 0600 h | ; digital configuration register |
| PR7 | . word | 0730h | ; frame synch delay register |
| PR8 | . word | 0802h | ; frame synch number register |
| value | . word | 0800h |  |
| value2 | . word | 0800h |  |
| val_add | . word | 0200h |  |
| val_add2 | . word | 0400h |  |


Set up the ISR vector

.ps 0a00h
. entry

| START: | SETC | INTM | ; Disable interrupts |
| :--- | :--- | :--- | :--- |
|  | LDP | $\# 0$ | ; Set data page pointer |
|  | OPL | $\# 0834 \mathrm{~h}$, PMST |  |
|  | LACC | $\# 0$ |  |
|  | SAMM | CWSR |  |
|  | SAMM | PDWSR |  |

```
            splk #00c8h
            SPLK 082h,IMR
            call AC01INIT
            CLRC OVM ; OVM = 0
            SPM 0 ; PM = 0
            SPLK #042h,IMR ; TDMA ser port rec interrupt
            SPLK #0C8h,TSPC ;
            CLRC INTM ; enable interrupts
loop nop loop l main program here does nothing.
; - - - - - - - end of main program - - - - - - - - ;
;
; TDM serial port receiver interrupt service routine
;
TDMREC:
ldp #trcv ; is the first one that is written to in the
bit trCv,15 ; loop. the slave AC01(s) will follow in
bond xxx,tc ; sequential order. The master AC01 has a
; 0 in the 1sb. the slave AC01(s) have a 1
; in the lsb of the receive word.
ldp #trcv
lacc trcv
and #0fffch
                                    ;
                                    ; user code would go here for master AC01
                                    ;
sacl tdxr
b yyy
xxx
ldp \#trcv
lacc trcv
and #0fffch
sacl tdxr
YYY
rete
```

```
;
; TDM serial port transmit interrupt service routine
;
TDMTX:
    rete
;
; RECEIVER INTERRUPT SERVICE ROUTINE
;
RECEIVE:
    rete
TRANSMIT:
    RETE
```



# TLC320AC02C, TLC320AC02I Data Manual 

## Single-Supply Analog Interface Circuit

SLAS084C

October 1997

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

## TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1997, Texas Instruments Incorporated

## Contents

Section Title ..... Page
1 Introduction ..... 4-281
1.1 Features ..... 4-282
1.2 Functional Block Diagram ..... 4-283
1.3 Terminal Assignments ..... 4-283
1.4 Terminal Functions ..... 4-285
1.5 Register Functional Summary ..... 4-288
2 Detailed Description ..... 4-289
2.1 Definitions and Terminology ..... 4-289
2.2 Reset and Power-Down Functions ..... 4-290
2.2.1 Reset ..... 4-290
2.2.2 Conditions of Reset ..... 4-290
2.2.3 Software and Hardware Power-Down ..... 4-290
2.2.4 Register Default Values After POR, Software Reset or RESET Is Applied ..... 4-290
2.3 Master-Slave Terminal Function ..... 4-292
2.4 ADC Signal Channel ..... 4-292
2.5 DAC Signal Channel ..... 4-292
2.6 Serial Interface ..... 4-292
2.7 Number of Slaves ..... 4-293
2.8 Required Minimum Number of MCLK Periods ..... 4-294
2.8.1 TLC320AC02 AIC Master-Slave Summary ..... 4-294
2.8.2 Notes on TLC320AC01/02 AIC Master-Slave Operation ..... 4-295
2.9 Operating Frequencies ..... 4-297
2.9.1 Master and Stand-Alone Operating Frequencies ..... 4-297
2.9.2 Slave and Codec Operating Frequencies ..... 4-297
2.10 Switched-Capacitor Filter Frequency (FCLK) ..... 4-297
2.11 Filter Bandwidths ..... 4-297
2.12 Master and Stand-Alone Modes ..... 4-297
2.12.1 Register Programming ..... 4-297
2.12.2 Master and Stand-Alone Functional Sequence ..... 4-298
2.13 Slave and Codec Modes ..... 4-298
2.13.1 Slave and Codec Functional Sequence ..... 4-299
2.13.2 Slave Register Programming ..... 4-299
2.14 Terminal Functions ..... 4-299
2.14.1 Frame-Sync Function ..... 4-299
2.14.2 Data Out (DOUT) ..... 4-300
2.14.3 Data In (DIN) ..... 4-300
2.14.4 Hardware Program Terminals (FC1 and FCO) ..... 4-300
2.14.5 Midpoint Voltages (ADC $\mathrm{V}_{\text {MID }}$ and DAC $\mathrm{V}_{\text {MID }}$ ) ..... 4-301
2.15 Device Functions ..... 4-301
2.15.1 Phase Adjustment ..... 4-301
2.15.2 Analog Loopback ..... 4-302
2.15.3 16-Bit Mode ..... 4-302
2.15.4 Free-Run Mode ..... 4-302
2.15.5 Force Secondary Communication ..... 4-302
2.15.6 Enable Analog Input Summing ..... 4-303
2.15.7 DAC Channel $(\sin x) / x$ Error Correction ..... 4-303
2.16 Serial Communications ..... 4-303
2.16.1 Stand-Alone and Master-Mode Word Sequence and Information Content During Primary and Secondary Communications ..... 4-303
2.16.2 Slave and Codec-Mode Word Sequence and Information Content During Primary and Secondary Communications ..... 4-304
2.17 Request for Secondary Serial Communication and Phase Shift ..... 4-305
2.17.1 Initiating a Request ..... 4-305
2.17.2 Normal Combinations of Control ..... 4-305
2.17.3 Additional Control Options ..... 4-305
2.18 Primary Serial Communications ..... 4-306
2.18.1 Primary Serial Communications Data Format ..... 4-307
2.18.2 Data Format From DOUT During Primary Serial Communications ..... 4-307
2.19 Secondary Serial Communications ..... 4-307
2.19.1 Data Format to DIN During Secondary Serial Communications ..... 4-307
2.19.2 Control Data-Bit Function in Secondary Serial Communication ..... 4-307
2.20 Internal Register Format ..... 4-308
2.20.1 Pseudo-Register 0 (No-Op Address) ..... 4-308
2.20.2 Register 1 (A Register) ..... 4-308
2.20.3 Register 2 (B Register) ..... 4-309
2.20.4 Register 3 (A' Register) ..... 4-309
2.20.5 Register 4 (Amplifier Gain-Select Register) ..... 4-310
2.20.6 Register 5 (Analog Configuration Register) ..... 4-310
2.20.7 Register 6 (Digital Configuration Register) ..... 4-311
2.20.8 Register 7 (Frame-Sync Delay Register) ..... 4-311
2.20.9 Register 8 (Frame-Sync Number Register) ..... 4-312
3 Specifications ..... 4-313
3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 4-313
3.2 Recommended Operating Conditions ..... 4-313
3.3 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, MCLK $=5.184 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Outputs Unloaded, Total Device ..... 4-314
3.4 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Digital I/O Terminals (DIN, DOUT, EOC, FC0, FC1, FS, FSD, MCLK, M/S, SCLK) ..... 4-314
3.5 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{ADC}$ and DAC Channels ..... 4-314
3.5.1 ADC Channel Filter Transfer Function, FCLK $=144 \mathrm{kHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-314
3.5.2 ADC Channel Input, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Input Amplifier Gain $=0 \mathrm{~dB}$ ..... 4-315
3.5.3 ADC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-315
3.5.4 DAC Channel Filter Transfer Function, FCLK $=144 \mathrm{kHz}, \mathrm{f}_{\mathrm{S}}=9.6 \mathrm{kHz}$, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-315
3.5.5 DAC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-316
3.5.6 System Distortion, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}, \mathrm{FCLK}=144 \mathrm{kHz}$ ..... 4-316
3.5.7 Noise, Low-Pass and Band-Pass Switched-Capacitor Filters Included, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-317
3.5.8 Absolute Gain Error, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-317
3.5.9 Relative Gain and Dynamic Range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-317
3.5.10 Power-Supply Rejection, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-318
3.5.11 Crosstalk Attenuation, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-318
3.5.12 Monitor Output Characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-319
3.6 Timing Requirements and Specifications in Master Mode ..... 4-320
3.6.1 Recommended Input Timing Requirements for Master Mode, $V_{D D}=5 \mathrm{~V}$ ..... 4-320
3.6.2 Operating Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-320
3.7 Timing Requirements and Specifications in Slave Mode and Codec Emulation Mode ..... 4-321
3.7.1 Recommended Input Timing Requirements for Slave Mode, $V_{D D}=5 \mathrm{~V}$ ..... 4-321
3.7.2 Operating Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-321
4 Parameter Measurement Information ..... 4-323
5 Typical Characteristics ..... 4-329
6 Application Information ..... 4-343
A Primary Control Bits ..... 4-347
B Secondary Communications ..... 4-349
C TLC320AC01C/TLC320AC02C Specification Comparisons ..... 4-351
D Multiple TLC320AC01/02 Analog Interface Circuits on One TMS320C5X DSP Serial Port ..... 4-355

## List of Illustrations

Figure Title Page
1-1 Control Flow Diagram ..... 4-287
2-1 Functional Sequence for Primary and Secondary Communication ..... 4-293
2-2 Timing Sequence ..... 4-294
2-3 Master and Stand-Alone Functional Sequence ..... 4-304
2-4 Slave and Codec Functional Sequence ..... 4-304
4-1 IN+ and IN- Gain-Control Circuitry ..... 4-323
4-2 AIC Stand-Alone and Master-Mode Timing ..... 4-324
4-3 AIC Slave and Codec Emulation Mode ..... 4-324
4-4 Master or Stand-Alone FS and FSD Timing ..... 4-325
4-5 Slave FS to FSD Timing ..... 4-325
4-6 Slave SCLK to FSD Timing ..... 4-325
4-7 DOUT Enable Timing From Hi-Z ..... 4-326
4-8 DOUT Delay Timing to $\mathrm{Hi}-\mathrm{Z}$ ..... 4-326
4-9 EOC Frame Timing ..... 4-326
4-10 Master-Slave Frame-Sync Timing After a Delay Has Been Programmed Into the FSD Registers ..... 4-327
4-11 Master and Slave Frame-Sync Sequence with One Slave ..... 4-327
5-1 ADC Low-Pass Response ..... 4-329
5-2 ADC Low-Pass Response ..... 4-330
5-3 ADC Group Delay ..... 4-331
5-4 ADC Band-Pass Response ..... 4-332
5-5 ADC Band-Pass Response ..... 4-333
5-6 ADC High-Pass Response ..... 4-334
5-7 ADC Band-Pass Group Delay ..... 4-335
5-8 DAC Low-Pass Response ..... 4-336
5-9 DAC Low-Pass Response ..... 4-337
5-10 DAC Low-PASS Group Delay ..... 4-338
5-11 DAC $(\sin x) / x$ Correction Filter Response ..... 4-339
5-12 DAC $(\sin x) / x$ Correction Filter Response ..... 4-340
5-13 DAC $(\sin x) / x$ Correction Error ..... 4-341

## List of Tables

Table Title ..... Page
1-1 Operating Frequencies ..... 4-287
2-1 Master-Slave Selection ..... 4-292
2-2 Sampling Variation With $A^{\prime}$ ..... 4-301
2-3 Software and Hardware Requests for Secondary Serial-Communication and Phase-Shift Truth Table ..... 4-306
4-1 Gain Control ..... 4-323

## 1 Introduction

The TLC320AC02 $\dagger$ analog interface circuit (AIC) is an audio-band processor that provides an analog-to-digital and digital-to-analog input/output interface system on a single monolithic CMOS chip. This device integrates a band-pass switched-capacitor antialiasing input filter, a 14 -bit-resolution analog-to-digital converter (ADC), a 14-bit-resolution digital-to-analog converter (DAC), a low-pass switched-capacitor output-reconstruction filter, $(\sin x) / x$ compensation, and a serial port for data and control transfers.

The internal circuit configuration and performance parameters are determined by reading control information into the eight available data registers. The register data sets up the device for a given mode of operation and application.

The major functions of the TLC320AC02 are:

1. To convert audio-signal data to digital format by the ADC channel
2. To provide the interface and control logic to transfer data between its serial input and output terminals and a digital signal processor (DSP) or microprocessor
3. To convert received digital data back to an audio signal through the DAC channel

The antialiasing input low-pass filter is a switched-capacitor filter with a sixth-order elliptic characteristic. The high-pass filter is a single-pole filter to preserve low-frequency response as the low-pass filter cutoff is adjusted. There is a three-pole continuous-time filter that precedes this filter to eliminate any aliasing caused by the filter clock signal.

The output-reconstruction switched-capacitor filter is a sixth-order elliptic transitional low-pass filter followed by a second-order $(\sin x) / x$ correction filter. This filter is followed by a three-pole continuous-time filter to eliminate images of the filter clock signal.

The TLC320AC02 consists of two signal-processing channels, an ADC channel and a DAC channel, and the associated digital control. The two channels operate synchronously; data reception at the DAC channel and data transmission from the ADC channel occur during the same time interval. The data transfer is in 2 s -complement format.

There are three basic modes of operation available: the stand-alone analog-interface mode, the master-slave mode, and the linear-codec mode. In the stand-alone mode, the TLC320AC02 generates the shift clock and frame synchronization for the data transfers and is the only AIC used. The master-slave mode has one TLC320AC02 as the master that generates the master-shift clock and frame synchronization; the remaining AICs are slaves to these signals. In the linear-codec mode, the shift clock and the framesynchronization signals are externally generated and the timing can be any of the standard codec-timing patterns.
Typical applications for this device include modems, speech processing, analog interface for DSPs, industrial-process control, acoustical-signal processing, spectral analysis, data acquisition, and instrumentation recorders.

The TLC320AC02C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ and the TLC320AC021 is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.
†The TLC320AC02 is functionally equivalent to the TLC320AC01 and differs in the electrical specifications as shown in Appendix C.

### 1.1 Features

- General-Purpose Signal-Processing Analog Front End (AFE)
- Single 5-V Power Supply
- Power Dissipation . . . 100 mW Typ
- Signal-to-Distortion Ratio . . . 70 dB Typ
- Programmable Filter Bandwidths (Up to 10.8 kHz ) and Synchronous ADC and DAC Sampling
- Serial-Port Interface
- Monitor Output With Programmable Gains of $0 \mathrm{~dB},-8 \mathrm{~dB},-18 \mathrm{~dB}$, and Squelch
- Two Sets of Differential Inputs With Programmable Gains of $0 \mathrm{~dB}, 6 \mathrm{~dB}, 12 \mathrm{~dB}$, and Squelch
- Differential or Single-Ended Analog Output With Programmable Gains of $0 \mathrm{~dB},-6 \mathrm{~dB},-12 \mathrm{~dB}$, and Squelch
- Differential Outputs Drive 3-V Peak Into a 600- $\Omega$ Differential Load
- Differential Architecture Throughout
- $1-\mu \mathrm{m}$ Advanced LinEPICTM Process
- 14-Bit Dynamic-Range ADC and DAC
- 2s-Complement Data Format


### 1.2 Functional Block Diagram



Terminal numbers shown are for the FN package.

### 1.3 Terminal Assignments

|  | FN PACKAGE (TOP VIEW) |  |
| :---: | :---: | :---: |
|  |  |  |
| DAC V ${ }_{\text {DD }}$ |  | $\mathrm{IN}-$ |
| DAC $\mathrm{V}_{\text {MID }}$ | ]6 24 | ADC $V_{\text {DD }}$ |
| DAC GND | 7 23 | ADC $\mathrm{V}_{\text {MID }}$ |
| RESET | 8 22 | ADC GND |
| DGTL VDD | 79 | SUBS |
| DIN | 10 20] | DGTL GND |
| DOUT | 11 19[] | EOC |
|  |  |  |
|  |  |  |

### 1.3 Terminal Assignments (Continued)



### 1.4 Terminal Functions

| TERMINAL |  |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. $\dagger$ | NO. $\ddagger$ |  |  |
| ADC V ${ }_{\text {DD }}$ | 24 | 32 | 1 | Analog supply voltage for the ADC channel |
| ADC V MID | 23 | 30 | 0 | Midsupply for the ADC channel (requires a bypass capacitor). ADC $V_{\text {MID }}$ must be buffered when used as an external reference. |
| ADC GND | 22 | 27 | 1 | Analog ground for the ADC channel |
| AUX IN+ | 28 | 38 | 1 | Noninverting input to auxiliary analog input amplifier |
| AUX IN- | 27 | 37 | 1 | Inverting input to auxiliary analog input amplifier |
| DAC V ${ }_{\text {DD }}$ | 5 | 49 | 1 | Digital supply voltage for the DAC channel |
| DAC V ${ }_{\text {MID }}$ | 6 | 51 | 0 | Midsupply for the DAC channel (requires a bypass capacitor). DAC $\mathrm{V}_{\text {MID }}$ must be buffered when used as an external reference. |
| DAC GND | 7 | 54 | 1 | Analog ground for the DAC channel |
| DIN | 10 | 1 | 1 | Data input. DIN receives the DAC input data and command information and is synchronized with SCLK. |
| DOUT | 11 | 3 | 0 | Data output. DOUT outputs the ADC data results and register read contents. DOUT is synchronized with SCLK. |
| DGTL VDD | 9 | 59 | 1 | Digital supply voltage for control logic |
| DGTL GND | 20 | 22 | 1 | Digital ground for control logic |
| EOC | 19 | 17 | 0 | End-of-conversion output. EOC goes high at the start of the ADC conversion period and low when conversion is complete. EOC remains low until the next ADC conversion period begins and indicates the internal device conversion period. |
| FC0 | 15 | 11 | 1 | Hardware control input. FC0 is used in conjunction with FC1 to request secondary communication and phase adjustments. FC0 should be tied low if it is not used. |
| FC1 | 16 | 12 | 1 | Hardware control input. FC1 is used in conjunction with FC0 to request secondary communication and phase adjustments. FC1 should be tied low if it is not used. |
| $\overline{\mathrm{FS}}$ | 12 | 4 | 1/0 | Frame synchronization. When $\overline{\text { FS }}$ goes low, DIN begins receiving data bits and DOUT begins transmitting data bits. In master mode, $\overline{\mathrm{FS}}$ is low during the simultaneous 16 -bit transmission to DIN and from DOUT. In slave mode, $\overline{\mathrm{FS}}$ is externally generated and must be low for one shift-clock period minimum to initiate the data transfer. |
| $\overline{\text { FSD }}$ | 17 | 14 | 0 | Frame-synchronization delayed output. This active-low output synchronizes a slave device to the frame synchronization timing of the master device. $\overline{\text { FSD }}$ is applied to the slave $\overline{\mathrm{FS}}$ input and is the same duration as the master $\overline{\mathrm{FS}}$ signal but delayed in time by the number of shift clocks programmed in the $\overline{F S D}$ register. |
| IN+ | 26 | 36 | 1 | Noninverting input to analog input amplifier |
| IN- | 25 | 35 | 1 | Inverting input to analog input amplifier |
| MCLK | 14 | 10 | 1 | The master-clock input drives all the key logic signals of the AIC. |
| MON OUT | 1 | 40 | 0 | The monitor output allows monitoring of analog input and is a high-impedance output. |
| M/S | 18 | 16 | 1 | Master/slave select input. When $M / \bar{S}$ is high, the device is the master and when low, it is a slave. |

† Terminal numbers shown are for the FN package.
$\ddagger$ Terminal numbers shown are for the PM package.

### 1.4 Terminal Functions (Continued)

| TERMINAL |  |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. $\dagger$ | NO. $\ddagger$ |  |  |
| OUT+ | 3 | 43 | 0 | Noninverting output of analog output power amplifier. OUT+ can drive transformer hybrids or high-impedance loads directly in a differential connection or a single-ended configuration with a buffered $\mathrm{V}_{\text {MID }}$. |
| OUT- | 4 | 46 | 0 | Inverting output of analog output power amplifier. OUT- is functionally identical with and complementary to OUT+. |
| $\overline{\text { PWR }} \overline{\text { DWN }}$ | 2 | 42 | 1 | Power-down input. When PWR $\overline{\text { DWN }}$ is taken low, the device is powered down such that the existing internally programmed state is maintained. When PWR DWN is brought high, full operation resumes. |
| RESET | 8 | 57 | 1 | Reset input that initializes the internal counters and control registers. $\overline{R E S E T}$ initiates the serial data communications, initializes all of the registers to their default values, and puts the device in a preprogrammed state. After a low-going pulse on $\overline{R E S E T}$, the device registers are initialized to provide a $16-\mathrm{kHz}$ data-conversion rate and $7.2-\mathrm{kHz}$ filter bandwidth for a $10.368-\mathrm{MHz}$ master clock input signal. |
| SCLK | 13 | 8 | I/O | Shift clock. SCLK clocks the digital data into DIN and out of DOUT during the frame-synchronization interval. When configured as an output (M//̄ high), SCLK is generated internally by dividing the master clock signal frequency by four. When configured as an input ( $M / \bar{S}$ low), SCLK is generated externally and synchronously to the master clock. This signal clocks the serial data into and out of the device. |
| SUBS | 21 | 24 | 1 | Substrate connection. SUBS should be tied to ADC GND. |

$\dagger$ Terminal numbers shown are for the FN package.
$\ddagger$ Terminal numbers shown are for the PM package.


Figure 1-1. Control Flow Diagram
Table 1-1. Operating Frequencies

| FCLK <br> (kHz) | LOW-PASS FILTER <br> BANDWIDTH <br> (kHz) | B REGISTER CONTENTS <br> (Program No. of Filter Clocks) <br> (Decimal) | CONVERSION <br> RATE <br> (kHz) | HIGH-PASS <br> POLE FREQUENCY <br> (Hz) |
| :---: | :---: | :---: | :---: | :---: |
| 144 | 3.6 | 20 (see Note 1) | 7.2 | 36 |
|  |  | 18 | 8 | 40 |
|  |  | 15 | 9.6 | 48 |
| 288 | 10 (see Note 2) | 74.4 | 72 |  |
|  | 7.2 | 20 (see Note 1) | 14.4 | 16 |
|  | 18 | 19.2 | 80 |  |
|  |  | 15 | 28.8 | 96 |
|  |  | 10 (see Notes 2 and 3) | 21.6 | 144 |
| 432 |  | 20 (see Note 1) | 108 |  |
|  | 10.8 | 18 | 28.8 | 120 |
|  |  | 15 (see Note 3) | 144 |  |
|  |  | 10 (see Notes 2 and 3) | 43.2 | 216 |

NOTES: 1. The B register can be programmed for values greater than 20; however, since the sample rate is lower than 7.2 kHz and the internal filter remains at 3.6 kHz , an external antialiasing filter is required.
2. When the $B$ register is programmed for a value less than 10 , the ADC and the DAC conversions are not completed before the next frame-sync signal and the results are in error.
3. The maximum sampling rate for the ADC channel is 43.2 kHz . The maximum rate for the DAC channel is 25 kHz .

### 1.5 Register Functional Summary

There are nine data registers that are used as follows:
Register 0 The No-op register. The 0 address allows phase adjustments to be made without reprogramming a data register.

Register 1 The A register controls the count of the A counter.
Register 2 The B register controls the count of the B counter.
Register 3 The A' register controls the phase adjustment of the sampling period. The adjustment is equal to the register value multiplied by the input master period.

Register 4 The amplifier gain register controls the gains of the input, output, and monitor amplifiers.
Register 5 The analog configuration register controls:

- The addition/deletion of the high-pass filter to the ADC signal path
- The enable/disable of the analog loopback
- The selection of the regular inputs or auxiliary inputs
- The function that allows processing of signals that are the sum of the regular inputs and the auxiliary inputs $\left(\mathrm{V}_{I N}+\mathrm{V}_{\text {AUX IN }}\right)$

Register 6 The digital configuration register controls:

- Selection of the free-run function
- $\overline{\text { FSD }}$ [frame-synchronization (sync) delay] output enable/disable
- Selection of 16 -bit function
- Forcing secondary communications
- Software reset
- Software power down

Register 7 The frame-sync delay register controls the time delay between the master-device frame sync and slave-device frame sync. Register 7 must be the last register programmed when using slave devices since all register data is latched and valid on the sixteenth falling edge of SCLK. On the sixteenth falling edge of SCLK, all delayed frame-sync intervals are shifted by this programmed amount.

Register 8 The frame-sync number register informs the master device of the number of slaves that are connected in the chain. The frame-sync number is equal to the number of slaves plus one.

## 2 Detailed Description

### 2.1 Definitions and Terminology

| ADC Channel | All signal processing circuits between the analog input and the digital conversion <br> results at DOUT |
| :--- | :--- |
| The operating mode under which the device receives shift clock and frame-sync |  |
| signals from a host processor. The device has no slaves. |  |

$$
\begin{array}{ll}
\text { Stand-Alone Mode } & \begin{array}{l}
\text { The operating mode under which the device generates and uses its own shift clock } \\
\text { and frame-sync signal. The device has no slave devices. }
\end{array} \\
\text { X } & \begin{array}{l}
\text { The X represents a don't-care bit position within the control register format. }
\end{array}
\end{array}
$$

### 2.2 Reset and Power-Down Functions

### 2.2.1 Reset

The TLC320AC02 resets both the internal counters and registers, including the programmed registers, by any of the following:

- Applying power to the device, causing a power-on reset (POR)
- Applying a low reset pulse to RESET
- Reading in the programmable software reset bit (DS01 in register 6)
$\overline{\text { PWR }} \overline{\mathrm{DWN}}$ resets the counters only and preserves the programmed register contents.


### 2.2.2 Conditions of Reset

The two internal reset signals used for the reset and synchronization functions are as follows:

1. Counter reset: This signal resets all flip-flops and latches that are not externally programmed with the exception of those generating the reset pulse itself. In addition, this signal resets the software power-down bit.

Counter reset $=$ power-on reset $+\overline{\text { RESET }}+$ RESET bit $+\overline{\text { PWR }} \overline{\text { DWN }}$
2. Register reset: This signal resets all flip-flops and latches that are not reset by the counter reset except those generating the reset pulse itself.
Register reset $=$ power-on reset $+\overline{\text { RESET }}+$ RESET bit
Both reset signals are at least one master-clock period long and release on the falling edge of the master clock.

### 2.2.3 Software and Hardware Power-Down

Given the definitions and conditions of RESET, the software-programmed power-down condition is cleared by resetting the software bit (DS00 in register 6) to zero. It is also cleared by either cycling the power to the device, bringing PWR DWN low, or bringing RESET low.
$\overline{\text { PWR }} \overline{\text { DWN }}$ powers down the entire chip ( $<1 \mathrm{~mA}$ ). The software-programmable power-down bit only powers down the analog section of the chip ( $<3 \mathrm{~mA}$ ), which allows a software power-up function. Cycling $\overline{\text { PWR }} \overline{\text { DWN }}$ high to low and back to high resets all flip-flops and latches that are not externally programmed, thereby preserving the register contents.

When $\overline{\text { PWR }} \overline{D W N}$ is not used, it should be tied high.

### 2.2.4 Register Default Values After POR, Software Reset, or RESET Is Applied

Register 1 - The A Register
The default value of the A-register data is decimal 18 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |

Register 2 - The B Register
The default value of the B-register data is decimal 18 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |

Register 3 - The $A^{\prime}$ Register
The default value of the $\mathrm{A}^{\prime}$-register data is decimal 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Register 4 - The Amplifier Gain-Select Register
The default value of the amplifier gain-select register data is shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |

Register 5 - The Analog Control-Configuration Register
The power-up and reset conditions are as shown below. In the read mode, 8 bits are read but the 4 LSBs are repeated as the 4 MSBs .

| DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 |

Register 6 - The Digital Configuration Register
The default value of DSO7 - DS00 is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Register 7 - The Frame-Sync Delay Register
The default value of DSO7 - DSOO is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Register 8 - The Frame-Sync Number Register
The default value of DSO7 - DS00 is 1 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

### 2.3 Master-Slave Terminal Function

Table 2-1 describes the function of the master/slave (M/S) input. The only difference between master and slave operations in the TLC320AC02 is that SCLK and $\overline{\mathrm{FS}}$ are outputs when M/ $\overline{\mathrm{S}}$ is high and inputs when $\mathrm{M} / \overline{\mathrm{S}}$ is low.

Table 2-1. Master-Slave Selection

| MODE | M/ $\overline{\mathbf{S}} \boldsymbol{t}$ | $\overline{\text { FS }}$ | SCLK |
| :--- | :---: | :---: | :---: |
| Master and Stand Alone | H | Output | Output |
| Slave and Codec Emulation | L | Input | Input |

$\dagger$ When the stand-alone mode is desired or when the device is permanently in the master mode, $M / \bar{S}$ must be high.

### 2.4 ADC Signal Channel

To produce excellent common-mode rejection of unwanted signals, the analog signal is processed differentially until it is converted to digital data. The signal is amplified by the input amplifier at one of three software-selectable gains (typically $0 \mathrm{~dB}, 6 \mathrm{~dB}$, or 12 dB ). A squelch mode can also be programmed for the input amplifier.

The amplifier output is filtered and applied to the ADC input. The ADC converts the signal into discrete digital words in 2 s -complement format corresponding to the analog-signal value at the sampling time. These 16 -bit digital words, representing sampled values of the analog input signal, are clocked out of the serial port (DOUT), one word for each primary communication interval. During secondary communications, the data previously programmed into the registers can be read out with the appropriate register address and with the read bit set to 1 . When a register read is not requested, all 16 bits are 0.

### 2.5 DAC Signal Channel

DIN receives the 16 -bit serial data word (2s complement) from the host during the primary communications interval and latches the data on the seventeenth rising edge of SCLK. The data are converted to an analog voltage by the DAC with a sample and hold and then through a $(\sin x) / x$ correction circuit and a smoothing filter. An output buffer with three software-programmable gains ( $0 \mathrm{~dB},-6 \mathrm{~dB}$, and -12 dB ), as shown in register 4, drives the differential outputs OUT + and OUT-. A squelch mode can also be programmed for the output buffer. During secondary communications, the configuration program data are read into the device control registers.

### 2.6 Serial Interface

The digital serial interface consists of the shift clock, the frame-synchronization signal, the ADC-channel data output, and the DAC-channel data input. During the primary 16-bit frame-synchronization interval, the SCLK transfers the ADC channel results from DOUT and transfers 16-bit DAC data into DIN.

During the secondary frame-synchronization interval, the SCLK transfers the register read data from DOUT when the read bit is set to a 1 . In addition, the SCLK transfers control and device parameter information into DIN. The functional sequence is shown in Figure 2-1.

$\dagger$ The time between the primary and secondary frame sync is the time equal to filter clock (FCLK) period multiplied by the $B$-register contents divided by two. The time interval is rounded to the nearest shift clock. The secondary frame-sync signal goes from high to low on the next shift clock low-to-high transition after (B register/2) filter clock periods.

Figure 2-1. Functional Sequence for Primary and Secondary Communication

### 2.7 Number of Slaves

The maximum number of slaves is determined by the sum of the individual device delays from the frame-sync ( $\overline{\mathrm{FS}}$ ) input low to the frame-sync delayed ( $\overline{\mathrm{FSD}}$ ) low for all slaves according to equation 1 :
(n) / tp(FS-FSD) < 1/2 shift-clock period

Where:
n is the number of slave devices.
Example:
From equation 1 above, the number of slaves is given by equation 2 :

$$
\begin{equation*}
(\mathrm{n}) \leq \frac{1}{2} \times(\text { SCLK period }) \times \frac{1}{\operatorname{tp}(F S-\text { FSD })} \tag{2}
\end{equation*}
$$

assuming the master clock is 10.368 MHz and the shift clock is 2.5965 MHz and $\mathrm{tp}(\mathrm{FS}-\mathrm{FSD})$ is 40 ns , then according to equation 3 , the number of slaves is:

$$
\begin{equation*}
n \leq \frac{1}{2.5965 \mathrm{MHz}} \times \frac{1}{2} \times \frac{1}{40 \mathrm{~ns}}=\frac{1000}{192}=4.8 \tag{3}
\end{equation*}
$$

The maximum number of slaves under these conditions is four.

### 2.8 Required Minimum Number of MCLK Periods

Master with slave operation is summarized in the following sections.

### 2.8.1 TLC320AC02 AIC Master-Slave Summary

After initial setup and the master and slave frame syncs are separated, when secondary communication is needed for a slave device, a 11 must be placed in the 2 LSBs of each primary data word for all devices in the system, master and slave, by the host processor. In other words, all AICs must receive secondary frame requests.

The host processor must issue the command by setting D01 and D00 to a 1 in the primary frame sync data word of all devices. Then the master generates the master primary frame sync and, after the number of shift clocks set by the FSD register value, the slave primary frame sync intervals. Then, after (B register value/2) FCLK periods, the master secondary frame sync occurs first, and then the slave secondary frame sync occurs. These are also rippled through the slave devices.

In other words, when a secondary communications interval is requested by the host processor as described above:

1. The master outputs the master primary frame sync interval, and then the slave primary frame sync intervals after the FSD register value number of shift clocks.
2. After (B register value/2) FCLK periods, the master then outputs the master secondary frame sync interval, and after the FSD register value number of shift clocks, the slave secondary frame sync intervals.

This sequence is shown in Figure 2-2.
The host must keep track of whether the master or a slave is then being addressed and also the number of slave devices. The master always outputs a 00 in the last 2 bits of the DOUT word, and a slave always outputs a 1 in the LSB of the DOUT word. This information allows the system to recognize a starting point by interrogating the least significant bit of the DOUT word. If the LSB is 0 , then that device is the master, and the system is at the starting point.

Note: This identification always happens except in 16-bit mode when the 2 LSBs are not available for identification purposes.


Periods shown: Each period must be a minimum of 16 SCLKs plus 2 additional SCLKs

| MP | = Master Primary Period | MS | = Master Secondary Period |
| :--- | :--- | :--- | :--- |
| SP1 | = 1st Slave Primary Period | SS1 | = 1st Slave Secondary Period |
| SP2 | = 2nd Slave Primary Period | SS2 | = 2nd Slave Secondary Period |
| SPn | nth Slave Primary Period | SSn | = nth Slave Secondary Period |

Figure 2-2. Timing Sequence

### 2.8.2 Notes on TLC320AC01/02 AIC Master-Slave Operation

Master/slave operational detail is summarized in the following notes:

1. The slave devices can be programmed independently of the master as long as the clock divide register numbers are not changed. The gain settings, for example, can be changed independently.
2. The method that is used to program a slave independently is to request a secondary communication of the master and all slaves and ripple the delayed frame sync to the desired slave device to be programmed.
3. Secondary frame syncs must be requested for all devices in the system or none. This is required so that the master generates secondary frames for the slaves and allows the slaves to know that the second frame syncs they receive are secondary frame syncs. Each device in the system must receive a secondary frame request in its corresponding primary frame sync period (11 in the last 2 LSBs).
4. Calculation of the sampling frequency in terms of the master clock and the shift clock and the respective register ratios is (see equations 4-6):

$$
\begin{align*}
\text { Sampling frequency } & =f_{S}=\frac{F C L K}{B \text { register value }} \\
& =\frac{f(M C L K)}{2(A \text { register value }) \times(B \text { register value })} \tag{4}
\end{align*}
$$

Therefore,

$$
\begin{equation*}
\frac{f(M C L K)}{f_{S}}=2 \times(A \text { register value }) \times(B \text { register value }) \tag{5}
\end{equation*}
$$

and in terms of the shift clock frequency, since

$$
f(\mathrm{MCLK})=4 \times f(\text { SCLK })
$$

then

$$
\begin{align*}
\frac{f(\text { SCLK })}{f_{S}} & =\frac{(\text { A register value }) \times(B \text { register value })}{2} \\
& =\frac{\text { Number of SCLK periods }}{\text { Sampling period }} \tag{6}
\end{align*}
$$

5. The minimum number of shift clocks between falling edges of any two frame syncs is 18 because the frame sync delay register minimum number is 18 .

When a secondary communication is requested by the host, the master secondary frame sync begins at the middle of the sampling period (followed by the slave secondary frame syncs), so all primary frame sync intervals (master and slave) must occur within one-half the sampling time.

The first secondary frame-sync falling edge, therefore, occurs at the following time (see equation 7):

Time to first secondary frame sync $=\frac{B \text { register value }}{2}($ FCLK periods $)=$ A register value $\times B$ register value (number of MCLK periods) $=$
$\frac{\text { A register value } \times \mathrm{B} \text { register value }}{4}$ (number of SCLK periods)
6. Number of frame sync intervals using equation 8 .

All master and slave primary frame sync intervals must occur within the time of equation 7 .
Since 18 shift clocks are required for each frame sync interval, then the number of frame sync intervals from equation 8 is:

$$
\begin{align*}
\text { Number of frame sync intervals } & =\frac{A \text { register value } \times B \text { register value }}{4 \times 18(\text { SCLKs } / \text { frame sync interval })} \\
& =\frac{A \text { register value } \times B \text { register value }}{72} \tag{8}
\end{align*}
$$

7. Number of devices, master and slave, in terms of $f(M C L K)$ and $f_{s}$.

Substituting the value from equation 5 for the $\mathrm{A} \times \mathrm{B}$ register value product gives the total number of devices, including the master and all slaves that can be used, for a given master clock and sampling frequency. Therefore, using equation 9 :

$$
\begin{equation*}
\text { Number of devices }=\frac{f(M C L K)}{144 \times f_{S}} \tag{9}
\end{equation*}
$$

8. Number of devices, master and slave, if slave devices are reprogrammed.

Equation 9 does not include reprogramming the slave devices after the frame sync delay occurs. So if programming is required after shifting the slave frame syncs by the FSD register, then the total number of devices is given by equation 10 is:

$$
\begin{equation*}
\text { Number of devices }=\frac{f(M C L K)}{288 \times f_{S}} \tag{10}
\end{equation*}
$$

9. Example of the maximum number of devices if the slave devices are reprogrammed assuming the following values:

$$
\mathrm{f}(\mathrm{MCLK})=10.368 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}
$$

then from equation 10 ,
Maximum number of devices $=\frac{10.368 \mathrm{MHz}}{288(8 \mathrm{kHz})}=4.5$
therefore, one master and three slaves can be used.

### 2.9 Operating Frequencies

### 2.9.1 Master and Stand-Alone Operating Frequencies

The sampling (conversion) frequency is derived from the master-clock (MCLK) input by equation 11:

$$
\begin{equation*}
\mathrm{f}_{\mathrm{s}}=\text { Sampling (conversion) frequency }=\frac{\text { MCLK }}{(\mathrm{A} \text { register value }) \times(\mathrm{B} \text { register value }) \times 2} \tag{11}
\end{equation*}
$$

The inverse is the time between the falling edges of two successive primary frame-synchronization signals. The input and output data clock (SCLK) frequency is given in equation 12:

$$
\begin{equation*}
\text { SCLK frequency }=\frac{\text { MCLK frequency }}{4} \tag{12}
\end{equation*}
$$

### 2.9.2 Slave and Codec Operating Frequencies

The slave operating frequencies are either the default values or programmed by the control data word from the master and codec conversion and the data frequencies are determined by the externally applied SCLK and $\overline{\mathrm{FS}}$ signals.

### 2.10 Switched-Capacitor Filter Frequency (FCLK)

The filter clock (FCLK) is an internal clock signal that determines the filter band-pass frequency and is the $B$ counter clock. The frequency of the filter clock is derived by equation 13:

$$
\begin{equation*}
\text { FCLK }=\frac{\text { MCLK }}{(\mathrm{A} \text { register value }) \times 2} \tag{13}
\end{equation*}
$$

### 2.11 Filter Bandwidths

The low-pass (LP) filter -3 dB corner is derived in equation 14:

$$
\begin{equation*}
f(L P)=\frac{\text { FCLK }}{40}=\frac{\text { MCLK }}{40 \times(\mathrm{A} \text { register value }) \times 2} \tag{14}
\end{equation*}
$$

The high-pass (HP) filter -3 dB corner is derived in equation 15 :

$$
\begin{equation*}
f(H P)=\frac{\text { Sampling frequency }}{200}=\frac{M C L K}{200 \times 2 \times(\mathrm{A} \text { register value }) \times(\mathrm{B} \text { register value })} \tag{15}
\end{equation*}
$$

### 2.12 Master and Stand-Alone Modes

The difference between the master and stand-alone modes is that in the stand-alone mode there are no slave devices. Functionally these two modes are the same. In both, the AIC internally generates the shift clock and frame-sync signal for the serial communications. These signals and the filter clock (FCLK) are derived from the input master clock. The master clock applied at the MCLK input determines the internal device timing. The shift clock frequency is a divide-by-four of the master clock frequency and shifts both the input and output data at DIN and DOUT, respectively, during the frame-sync interval ( 16 shift clocks long). To begin the communication sequence, the device is reset (see Section 2.2.1), and the first frame sync occurs approximately 648 master clocks after the reset condition disappears.

### 2.12.1 Register Programming

All register programming occurs during secondary communications, and data is latched and valid on the sixteenth falling edge of SCLK. After a reset condition, eight primary and secondary communications cycles are required to set up the eight programmable registers. Registers 1 through 8 are programmed in secondary communications intervals 1 through 8 , respectively. If the default value for a particular register is desired, that register does not need to be addressed during the secondary communications. The no-op command addresses the pseudo-register (register 0), and no register programming takes place during this communications. The no-op command allows phase shifts of the sampling period without reprogramming any register.
During the eight register programming cycles, DOUT is in the high-impedance state. DOUT is released on the rising edge of the eighth primary internal frame-sync interval. In addition, each register can be read back
during DOUT secondary communications by setting the read bit to 1 in the appropriate register. Since the register is in the read mode, no data can be written to the register during this cycle. To return this register to the write mode requires a subsequent secondary communication (see Section 2.19 for detailed register description).

### 2.12.2 Master and Stand-Alone Functional Sequence

The A counter counts according to the contents of the A register, and the A counter frequency is divided by two to produce the filter clock (FCLK). The B counter is clocked by FCLK with the following functional sequence:

1. The $B$ counter starts counting down from the $B$ register value minus one. Each count remains in the counter for one FCLK period including the zero count. This total counter time is referred to as the $B$ cycle. The end of the zero count is called the end of $B$ cycle.
2. When the $B$ counter gets to a count of nine, the analog-to-digital (A-to-D) conversion starts.
3. The A-to-D conversion is complete ten FCLK periods later.
4. $\overline{F S}$ goes low on a rising edge of SCLK after the A-to-D conversion is complete. That rising edge of SCLK must be preceded by a falling edge of SCLK, which is the first falling edge to occur after the end of $B$ cycle.
5. The D-to-A conversion cycle begins on the rising edge of the internal frame-sync interval and is complete ten FCLK periods later.

### 2.13 Slave and Codec Modes

The only difference between the slave and codec modes is that the codec mode is controlled directly by the host and does not use a delayed frame-sync signal. In both modes, the shift clock and the frame sync are both externally generated and must be synchronous with MCLK. The conversion frequency is set by the time interval of externally applied frame-sync falling edges except when the free-run function is selected by bit 5 of register 6 (see Section 2.15.4). The slave device or devices share the shift clock generated by the master device but receive the frame sync from the previous slave in the chain. The Nth slave FS receives the $(\mathrm{N}-1)$ st slave $\overline{\mathrm{FSD}}$ output and so on. The first slave device in the chain receives $\overline{\mathrm{FSD}}$ from the master.

### 2.13.1 Slave and Codec Functional Sequence

The A counter counts according to the contents of the A register, and the A counter frequency is divided by two to produce the FCLK. The device function in the slave or codec mode is the same as steps 1 through 3 of the B cycle description in the master mode but differs as follows:

1. Same as master
2. Same as master
3. Same as master
4. All internal clocks stop $1 / 2$ FCLK before the end of count 0 in the B counter cycle.
5. All internal clocks are restarted on the first rising edge of MCLK after the external $\overline{\mathrm{FS}}$ input goes low. This operation provides the synchronization necessary when using an external $\overline{\mathrm{FS}}$ signal.
6. The D-to-A conversion starts on the rising edge of the internally generated frame-sync interval at the end of the 16 -shift clock data transfer.

In the slave mode, the master controls the phase adjustments for itself and all slaves since all devices are programmed in the same frame-sync interval. In the codec mode, the shift clock and frame sync are externally generated and provide the timing for the ADC and DAC if the free-run function has not been selected (see Subsection 2.15.4). In the codec mode, there is usually no need for phase adjustments; however, any required phase adjustments must be made by adjusting the external frame-sync timing (sampling time).

### 2.13.2 Slave Register Programming

When slave devices are used on power-up or reset, all slave frame-sync signals occur at the same time as the master frame-sync signal and all slave devices are programmed during the master secondary framesync interval with the same data as the master. The last register programmed must be the frame-sync delay (FSD) register because the delay starts immediately on the rising edge of the seventeenth shift clock of that frame- sync interval. After the FSD register programming is completed for the master and slave, the slave primary frame interval is shifted in time (time slot allocated) according to the data contained in the slave FSD registers. The master then generates frame-sync intervals for itself and each slave to synchronize the host serial port for data transfers for itself and all slave devices.

The number of slaves is specified in the FSN register (register 8); therefore, the number of frame-sync intervals generated by the master is equal to the number of slaves plus one (see Section 2.7). These master frame-sync intervals are separated in time by the delay time specified by the FSD register (register 7). These master-generated intervals are the only frame-sync interval signals applied to the host serial port to provide the data-transfer time slot for the slave devices.

### 2.14 Terminal Functions

### 2.14.1 Frame-Sync Function

The frame-sync signal indicates that the device is ready to send and receive data for both master and slave modes. The data transfer begins on the falling edge of the frame-sync signal.

### 2.14.1.1 Frame Sync ( $\overline{\mathrm{FS}}$ ), Master Mode

The frame sync is generated internally. $\overline{\text { FS }}$ goes low on the rising edge of SCLK and remains low for the 16 -bit data transfer. In addition to generating its own frame-sync interval, the master also outputs a frame sync for each slave that is being used.

### 2.14.1.2 Frame-Sync Delayed ( $\overline{\mathrm{FSD}}$ ), Master Mode

For the master, the frame-sync delayed output occurs $1 / 2$ shift-clock period ahead of $\overline{F S}$ to compensate for the time delay through the master and slave devices. The timing relationships are as follows:

1. When the FSD register data is 0 , then $\overline{F S D}$ goes low on the falling edge of SCLK prior to the rising edge of SCLK when $\overline{F S}$ goes low (see Figure 4-4).
2. When the FSD register data is greater than 17, then $\overline{\text { FSD }}$ goes low on a rising edge of SCLK that is the FSD register number of SCLKs after the falling edge of $\overline{\mathrm{FS}}$.

Register data values from 1 to 17 should not be used.

### 2.14.1.3 Frame Sync ( $\overline{\mathrm{FS}}$ ), Slave Mode

The frame-sync timing is generated externally, applied to $\overline{F S}$, and controls the ADC and DAC timing (see Subsection 2.15.4). The external frame-sync width must be a minimum of one shift clock to be recognized and can remain low until the next data frame is required.

### 2.14.1.4 Frame-Sync Delayed ( $\overline{\mathrm{FSD}}$ ), Slave Mode

This output is fed from the master to the first slave and the first slave $\overline{\text { FSD }}$ output to the second and so on down the chain. The FSD timing sequence in the slave mode is as follows:

1. When the FSD register data is 0 , then $\overline{F S D}$ goes low after $\overline{F S}$ goes low (see Figure 4-5).
2. When the FSD register data is greater than 17, $\overline{\mathrm{FSD}}$ goes low on a rising edge of SCLK that is the FSD register number of SCLKs after the falling edge of $\overline{\text { FS }}$.

Data values from 1 to 17 should not be used.

### 2.14.2 Data Out (DOUT)

DOUT is placed in the high-impedance state on the seventeenth rising edge of SCLK (internal or external) after the falling edge of frame sync. In the primary communication, the data word is the ADC conversion result. In the secondary communication, the data is the register read results when requested by the read/write ( $R / \bar{W}$ ) bit with the eight MSBs set to 0 (see Section 2.16). If no register read is requested, the secondary word is all zeroes.

### 2.14.2.1 Data Out, Master Mode

In the master mode, DOUT is taken from the high-impedance state by the falling edge of frame sync. The most significant data bit then appears on DOUT.

### 2.14.2.2 Data Out, Slave Mode

In the slave mode, DOUT is taken from the high-impedance state by the falling edge of the external frame sync or the rising edge of the external SCLK, whichever occurs first (see Figure 4-7). The falling edge of frame sync can occur $\pm 1 / 4$ SCLK period around the SCLK rising edge (see Figure 4-3). The most significant data bit then appears on DOUT.

### 2.14.3 Data In (DIN)

In the primary communication, the data word is the digital input signal to the DAC channel. In the secondary communication, the data is the control and configuration data to set up the device for a particular function (see Section 2.16).

### 2.14.4 Hardware Program Terminals (FC1 and FC0)

These inputs provide for hardware programming requests for secondary communication or phase adjustment. These inputs work in conjunction with the control bits D01 and D00 of the primary data word or control bits DS15 and DS14 of the secondary data word. The data on FC1 and FC0 are latched on the rising edge of the next internally generated primary or secondary frame-sync interval. These inputs should be tied low if not used (see Section 2.17 and Table 2-3).

### 2.14.5 Midpoint Voltages (ADC V $_{\text {MID }}$ and DAC $V_{\text {MID }}$ )

Since the device operates at a single-supply voltage, two midpoint voltages are generated for internal signal processing. ADC $V_{\text {MID }}$ is used for the ADC channel reference, and DAC $\mathrm{V}_{\text {MID }}$ is used for the DAC channel reference. Two references minimize channel-to-channel noise and crosstalk. ADC $\mathrm{V}_{\text {MID }}$ and DAC $\mathrm{V}_{\text {MID }}$ must be buffered when used as a reference for external signal processing.

### 2.15 Device Functions

### 2.15.1 Phase Adjustment

In some applications, such as modems, the device sampling period may require an adjustment to synchronize with the incoming bit stream to improve the signal-to-noise ratio. The TLC320AC02 can adjust the sampling period through the use of the $A^{\prime}$ register and the control bits.

### 2.15.1.1 Phase-Adjustment Control

A phase adjustment is a programmed variation in the sampling period. A sampling period is adjusted according to the data value in the $\mathrm{A}^{\prime}$ register, and the phase adjustment is that number of master clocks (MCLK). An adjustment is made during device operation with data bits D01 and D00 in the primary communication, with data bits DS15 and DS14 in the secondary word or in combination with the hardware terminals FC1 and FC0 (see Table 2-3). This adjustment request is latched on the rising edge of the next internal frame-sync interval and is only valid for the next sampling period. To repeat the phase adjustment, another phase request must be initiated.

### 2.15.1.2 Use of the $A^{\prime}$ Register for Phase Adjustment

The $A^{\prime}$ register value makes slight timing adjustments to the sampling period. The sampling period increases or decreases according to the sign of the programmed $A^{\prime}$ register value and the state of data bits D01 and D00 in the primary data word.
The general equation for the conversion frequency is given in equation 16:

$$
\begin{equation*}
f_{s}=\text { conversion frequency }=\frac{\text { MCLK }}{(2 \times A \text { register value } \times B \text { register value }) \pm\left(A^{\prime} \text { register value }\right)} \tag{16}
\end{equation*}
$$

Therefore, if $A^{\prime}=0$, the device conversion (sampling) frequency and period is constant.
If a nonzero $A^{\prime}$ value is programmed, the sampling frequency and period responds as shown in Table 2-2.
Table 2-2. Sampling Variation With $\mathbf{A}^{\prime}$

| D01 | D00 | SIGN OF THE A' REGISTER VALUE |  |
| :---: | :---: | :---: | :---: |
|  |  | PLUS VALUE <br> $(+)$ | NEGATIVE VALUE <br> $(-)$ |
| 0 | 1 <br> (increase command) | Frequency decreases, <br> period increases | Frequency increases, <br> period decreases |
| 1 | 0 <br> (decrease command) | Frequency increases, <br> period decreases | Frequency decreases, <br> period increases |

An adjustment to the sampling period, which must be requested through D01 and D00 of the primary data word to DIN, is valid for the following sampling period only. When the adjustment is required for the subsequent sampling period, it must be requested again through D01 and D00 of the primary data word. For each request, only the sampling period occurring immediately after the primary data word request is affected.

The amount of time shift in the entire sampling period $\left(1 / f_{s}\right)$ is as follows:
When the sampling period is set to $125 \mu \mathrm{~s}(8 \mathrm{kHz})$, the $\mathrm{A}^{\prime}$ register is loaded with decimal 10 and the TLC320AC02 master clock frequency is 10.386 MHz . The amount of time each sampling period is increased or decreased, when requested, is given in equation 17:

Time shift $=\left(A^{\prime}\right.$ register value $) \times($ MCLK period $)$
The device changes the entire sampling period by only the MCLK period times the $A^{\prime}$ register value as given in equation 18:

$$
\begin{align*}
\text { Change in sampling period } & =\text { contents of } A^{\prime} \text { register } \times \text { master clock period } \\
& =10 \times 96.45 \mathrm{~ns}=964 \mathrm{~ns} \text { (less than } 1 \% \text { of the sampling period) } \tag{18}
\end{align*}
$$

The sampling period changes by 964.5 ns each time the phase adjustment is requested by the primary data word (i.e., once per sampling period).
It is evident then that the change in sampling period is very small compared to the sampling period. To observe this effect over a long period of time (> sampling period), this change must be continuously requested by the primary data word. If the adjustment is not requested again, the sampling period changes only once and it may appear that there was no execution of the command. This is especially true when bench testing the device. Automatic test equipment can test for results within a single sampling period.
Internally, the $A^{\prime}$ register value only affects one cycle (period) of the $A$ counter. The $A$ and $A^{\prime}$ values are additive, but only for one A-counter period. The A counter begins the first count at the default or programmed A-register value and counts down to the $A^{\prime}$-register value. As the $A^{\prime}$ value increases or decreases, the first clock cycle from the $A$ counter is lengthened or shortened. The initial $A$-counter period is the only counter period affected by the $A^{\prime}$ register such that only this single period is increased or decreased.

### 2.15.2 Analog Loopback

This function allows the circuit to be tested remotely. In loopback, OUT+ and OUT- are internally connected to $\operatorname{IN}+$ and $\operatorname{IN}$-. The DAC data bits D15 to D02 that are applied to DIN can be compared with the ADC output data bits D15 to D02 at DOUT. There are some differences due to the ADC and DAC channel offset. The loopback function is implemented by setting DS01 and DS00 to zero in control register 5 (see Section 2.19). When analog loopback is enabled, the external inputs to $\mathrm{IN}+$ and IN - are disconnected, but the signals at OUT+ and OUT- may still be read.

### 2.15.3 16-Bit Mode

In the 16-bit mode, the device ignores the last two control bits (D01 and D00) of the primary word and requests continual secondary communications to occur. By ignoring the last two primary communication bits, compatibility with existing 16 -bit software can be maintained. This function is implemented by setting bit DS03 to 1 in register 6. To return to normal operation, DS03 must be reprogrammed to 0 .

### 2.15.4 Free-Run Mode

With the free-run bit set in register 6, the external shift clock and frame sync control only the data transfer. The ADC and DAC timing are controlled by the $A$ and $B$ register values, and the phase-shift adjustment must be done as if the device is in stand-alone mode (by the software or the state of FC1 and FCO).
Phase adjustment cannot be made by adjustment of the frame-sync timing. The external frame sync must occur within $1 / 2$ FCLK period of the internal frame sync (FCLK as determined by the values of the $A$ and B registers).
When the external frame sync occurs simultaneously with the internal load, the data-transfer request by the external frame sync takes precedence over an internal load command. The latching of the ADC conversion data in the output register is inhibited until the current 16 bits are shifted out of the register by the shift clock.

### 2.15.5 Force Secondary Communication

With bit 2 in register 6 set to 1 , secondary communication is requested continuously. It overrides all software and hardware requests concerning secondary communication. Phase shifting, however, can still be performed with the software and hardware.

### 2.15.6 Enable Analog Input Summing

By setting bits DS01 and DS00 to 11 in register 5, the normal analog input voltage is summed with the auxiliary input voltage. The gain for the analog input amplifier is set by data bits DS03 and DS02 in register 4.

### 2.15.7 DAC Channel $(\boldsymbol{\operatorname { s i n }} \mathbf{x}) / \mathrm{x}$ Error Correction

The $(\sin x) / x$ compensation filter is designed for zero $(\sin x) / x$ error using a $B$-register value of 15 . Since the filter cannot be removed from the signal path, operation using another B-register value results in an error in the reconstructed analog output. The error is given by equation 19. Any error compensation needed by a given application can be performed in the software.

$$
\begin{equation*}
\text { DAC channel frequency response error }=20 \times \log _{10}\left(\frac{\sin \left(\frac{2 \pi \times A \times B}{f_{M C L K}} \times f\right)}{\sin \left(\frac{30 \pi \times A}{f_{M C L K}} \times f\right)} \times \frac{15}{B}\right) \tag{19}
\end{equation*}
$$

where:

$$
\begin{aligned}
f & =\text { the frequency of interest } \\
\mathrm{f}_{\text {MCLK }} & =\text { the TLC320AC02 master-clock frequency } \\
\text { A } & =\text { the A-register value } \\
\text { B } & =\text { the B-register value }
\end{aligned}
$$

and the arguments of the sin functions are in radians.

### 2.16 Serial Communications

### 2.16.1 Stand-Alone and Master-Mode Word Sequence and Information Content During Primary and Secondary Communications

For the stand-alone and master modes, the sequence in Figure 2-2 shows the relationship between the primary and secondary communications interval, the data content into DIN, and the data content from DOUT.

The TLC320AC02 can provide a phase-shift command or the next secondary communications interval by decoding 1) the programmed state of the FC1 and FC0 inputs and the D01 and D00 data bits in the primary data word, or 2) the state of the FC1 and FC0 inputs and the DS15 and DS14 data bits in the secondary data word (see Table 2-3). When DS13 (the R/W bit) is the default value of 0 , all 16 bits from DOUT are 0 during secondary communication. However, when the $\mathrm{R} / \overline{\mathrm{W}}$ bit is set to 1 in the secondary communication control word, the secondary transmission from DOUT still contains Os in the eight MSBs. The lower order 8 bits contain the data of the register currently being addressed. This function provides register status information for the host.

Secondary Frame Sync
(16 SCLKs long)

16 Bits All 0s, Except When in
Read Mode (then least significant 8 bits are register data)
DOUT
2s-Complement ADC Output
(14 bits plus 00 for the two LSBs)


| DIN | 2s-Complement Input for the DAC <br> Channel (14 bits plus two <br> function bits). If the 2 LSBs Are |
| :--- | :--- |
| Set to 1, Secondary Frame Sync Is |  |
| Generated by the TLC320AC02 |  |

Input Data for the Internal Registers
(16 bits containing control,
address, and data information)
$\dagger$ The time between the primary and secondary frame sync is the time equal to filter clock (FCLK) period multiplied by the B-register contents divided by two. The time interval is rounded to the nearest shift clock. The secondary frame-sync signal goes from high to low on the next shift clock low-to-high transition after (B register/2) filter clock periods.

Figure 2-3. Master and Stand-Alone Functional Sequence

### 2.16.2 Slave and Codec-Mode Word Sequence and Information Content During Primary and Secondary Communications

For the slave and codec modes, the sequence is basically the same as the stand-alone and master modes with the exception that the frame sync and the shift clock are generated and controlled externally as shown in Figure 2-3. For the codec mode, the frame-sync pulse width needs to be a minimum of one shift clock long. The timing relationship between the frame sync and shift clock is shown in the timing diagrams. Phase shifting is usually not required in the slave or codec mode because the frame-sync timing can be adjusted externally if required.


Primary Frame Sync
Secondary Frame Sync


NOTE A: The time between the primary and secondary frame syncs is determined by the application; however, enough time must be provided so that the host can execute the required number of software instructions in the time between the end of the primary data transfer (rising edge of the primary frame-sync interval) and the falling edge of the secondary frame sync (start of secondary communications).

Figure 2-4. Slave and Codec Functional Sequence

### 2.17 Request for Secondary Serial Communication and Phase Shift

The following paragraphs describe a request for secondary serial communication and phase shift using hardware control inputs FC1 and FC0, primary data bits D01 and D00, and secondary data bits DS15 and DS14.

### 2.17.1 Initiating a Request

Combinations of FC1 and FC0 input conditions, bits D01 and D00 in the primary serial data word, FC1 and FC0, and bits DS15 and DS14 in the secondary serial data word can initiate a secondary serial communication or request a phase shift according to the following rules (see Table 2-3).

1. Primary word phase shifts can be requested by either the hardware or software when the other set of signals are 11 or 00. If both hardware and software request phase shifts, the software request is performed.
2. Secondary words can be requested by either the software or hardware at the same time that the other set of signals is requesting a phase shift.
3. Hardware inputs FC1 and FC0 are ignored during the secondary word unless DS15 and DS14 are 11. When DS15 and DS14 are 01 or 10, the corresponding phase shift is performed. When DS15 and DS14 are 00, no phase shift is performed even when the hardware requests a phase shift.

### 2.17.2 Normal Combinations of Control

The normal combinations of control are as follows:

1. Use D01 and D00 and DS15 and DS14 to request phase shifts and secondary words by holding FC1 and FC0 to 00.
2. Use FC1 and FC0 exclusively to request phase shifts and secondary words by holding D01 and D00 to 00 and DS15 and DS14 to 11.
3. Use D01 and D00 only to request secondary words and FC1 and FC0 to perform phase shifts once per period by holding DS15 and DS14 to 00 .

### 2.17.3 Additional Control Options

Additional control options are unusual and are rarely needed or used; however, they are as follows:

1. Use D01 and D00 only to request secondary words and FC1 and FC0 to perform phase shifts twice per period by holding DS15 and DS14 to 11.
2. Use FC1 and FC0 exclusively to request secondary words and D01 and D00 and DS15 and DS14 to perform phase shifts twice per period.
3. Use FC1 and FC0 to perform the phase shift after the primary word and DS15 and DS14 to perform a phase shift after the secondary word by holding D01 and D00 to 11.

Table 2-3. Software and Hardware Requests for Secondary Serial-Communication and Phase-Shift Truth Table

| WITHIN PRIMARY OR SECONDARY DATA WORD | $\begin{gathered} \text { CONTROL } \\ \text { BITS } \end{gathered}$ |  | HARDWARE TERMINALS |  | PHASE-SHIFT <br> ADJUSTMENT (see Section 2.15.1) |  | SECONDARY REQUEST (see Note 1) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D01 | D00 | FC1 | FCO | EARLIER | LATER |  |
| Primary | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 1 \\ & \hline \end{aligned}$ |
|  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 1 \\ & 1 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 1 \\ & 1 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 1 \\ & \hline \end{aligned}$ |
|  | 1 1 1 1 | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | 0 0 1 1 | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \\ & \hline \end{aligned}$ | 1 1 1 1 | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 1 \\ & \hline \end{aligned}$ |
|  | 1 1 1 1 | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | 0 0 1 0 | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ |
| Secondary | DS15 | DS14 | FC1 | FC0 | EARLIER | LATER | No request can be made for secondary communication within the secondary word. |
|  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | 0 0 1 1 | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ |  |
|  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | 0 0 1 1 | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | 1 1 1 1 |  |
|  | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ |  |
|  | 1 1 1 1 | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ |  |

NOTE 1: The 0 state indicates that a secondary communication is not being requested. The 1 state indicates that a secondary communication is being requested.

### 2.18 Primary Serial Communications

Primary serial communications transfer the 14-bit DAC input plus two control bits (D01 and D00) to DIN of the TLC320AC02. They simultaneously transfer the 14-bit ADC conversion result from DOUT to the processor. The 2 LSBs are set to 0 in the ADC result.

### 2.18.1 Primary Serial Communications Data Format


$\dagger$ Since the supply voltage is single ended, the reference for 2s-complement format is ADC $\mathrm{V}_{\text {MID }}$. Voltages above this reference have a 0 as the MSB, and voltages below this reference have a 1 as the MSB.

During primary serial communications, when D01 and D00 are both high in the DAC data word to DIN, a subsequent 16 bits of control information is received by the device at DIN during a secondary serial-communication interval. This secondary serial-communication interval begins at $1 / 2$ the programmed conversion time when the $B$ register data value is even or $1 / 2$ the programmed value minus one FCLK when the $B$ register data value is odd. The time between primary and secondary serial communication is measured from the falling edge of the primary frame sync to the falling edge of the secondary frame sync (see Section 2.19 for function and format of control words).

### 2.18.2 Data Format From DOUT During Primary Serial Communications



### 2.19 Secondary Serial Communications

### 2.19.1 Data Format to DIN During Secondary Serial Communications

There are nine 16-bit configuration and control registers numbered from zero to eight. All register data contents are represented in 2 s -complement format. The general format of the commands during secondary serial communications is as follows.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits (2 bits) |  | $\begin{gathered} \mathrm{R} / \overline{\mathrm{W}} \\ \mathrm{Bit} \end{gathered}$ | Register Address (5 bits) |  |  |  |  | Register Data Value (8 bits) |  |  |  |  |  |  |  |

All control register words are latched in the register and valid on the sixteenth falling edge of SCLK.

### 2.19.2 Control Data-Bit Function in Secondary Serial Communication

### 2.19.2.1 DS15 and DS14

In the secondary data word, bits DS15 and DS14 perform the same control function as the primary control bits D01 and D00 do in the primary data word.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits |  | R/W | Register Address |  |  |  |  | Register Data |  |  |  |  |  |  |  |

Hardware terminals FC1 and FC0 are valid inputs when DS15 and DS14 are both high, and they are ignored for all other conditions.

### 2.19.2.2 DS13 (R/W Bit)

Reset and power-up procedures set this bit to a 0 , placing the device in the write mode. When this bit is set to 1 , however, the previous data content of the register being addressed is read out to the host from DOUT as the least significant 8 bits of the 16 -bit secondary word. The first 8 bits remain set to 0 . Reading the data out is nondestructive, and the contents of the register remain unchanged.
A. Write Mode (DS13 = 0)

Data In. The data word to DIN has the following general format in the write mode.

| DS15 DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | 0 | Register Address |  |  |  |  | Register Data |  |  |  |  |  |  |  |

Data Out. The shift clock shifts out all Os as the pattern to the host from DOUT.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

B. Read Mode (DS13 = 1)

Data In. The data word to DIN has the following format to allow a register read. Phase shifts can also be done in the read mode.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Contr | ol Bits | 1 | Register Address |  |  |  |  | Ignored |  |  |  |  |  |  |  |

Data Out. The shift clock clocks out the data of the register addressed from DOUT in the read mode in the 8 LSBs.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Register Data |  |  |  |  |  |  |  |

### 2.20 Internal Register Format

### 2.20.1 Pseudo-Register 0 (No-Op Address)

This address represents a no-operation command. No register I/O operation takes place, so the device can receive secondary commands for phase adjustment without reprogramming any register. A read of the no-op is 0 . The format of the command word is as follows:

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | X | 0 | 0 | 0 | 0 | 0 | x | x | x | x | x | x | x | x |  |

### 2.20.2 Register 1 (A Register)

The following command loads DS07 (MSB) - DS00 into the A register.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | R/ $/ \bar{W}$ | 0 | 0 | 0 | 0 | 1 | Register Data |  |  |  |  |  |  |  |  |

The data in DS07 - DS00 determines the division of the master clock to produce the internal FCLK.
FCLK frequency $=$ MCLK/(A register contents $\times 2$ )

The default value of the A-register data is decimal 18 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |

### 2.20.3 Register 2 (B Register)

The following command loads DS07 (MSB) - DS00 into the B register.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | R/ $\bar{W}$ | 0 | 0 | 0 | 1 | 0 | Register Data |  |  |  |  |  |  |  |  |

The data in DSO7 - DSOO controls the division of FCLK to generate the conversion clock as given in equation 20:

$$
\begin{align*}
\text { Conversion frequency } & =\mathrm{FCLK} /(\mathrm{B} \text { register contents }) \\
& =\frac{\mathrm{MCLK}}{2 \times \mathrm{A} \text { register contents } \times \mathrm{B} \text { register contents }} \tag{20}
\end{align*}
$$

The default value of the B-register data is decimal 18 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |

### 2.20.4 Register 3 ( $\mathbf{A}^{\prime}$ Register)

The following command contains the $\mathrm{A}^{\prime}$-register address and loads DS07(MSB) - DS00 into the $\mathrm{A}^{\prime}$ register.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | R/ $\bar{W}$ | 0 | 0 | 0 | 1 | 1 | Register Data |  |  |  |  |  |  |  |  |

The data in DS07 - DS00 is in 2s-complement format and controls the number of master-clock periods that the sampling time is shifted.

The default value of the $A^{\prime}$-register data is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### 2.20.5 Register 4 (Amplifier Gain-Select Register)

The following command contains the amplifier gain-select register address with selection code for the monitor output. (DS05-DS04), analog input (DSO3-DSO2), and analog output (DSO1-DSO0) programmable gains.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Contro | ol Bits | $\mathrm{R} / \overline{\mathrm{W}}$ | 0 | 0 | 1 | 0 | 0 | X | X | * | * | * | * | * | * |
| Monitor output gain = squelch <br> Monitor output gain $=0 \mathrm{~dB}$ <br> Monitor output gain $=-8 \mathrm{~dB}$ <br> Monitor output gain $=-18 \mathrm{~dB}$ |  |  |  |  |  |  |  |  | $\underset{\longrightarrow}{\longrightarrow}$ | 0 0 1 1 | 0 1 0 1 |  |  |  |  |
| Analog input gain = squelch <br> Analog input gain $=0 \mathrm{~dB}$ <br> Analog input gain $=6 \mathrm{~dB}$ <br> Analog input gain $=12 \mathrm{~dB}$ |  |  |  |  |  |  |  |  |  |  |  | 0 0 1 1 | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ |  |  |
| Analog output gain = squelch <br> Analog output gain $=0 \mathrm{~dB}$ <br> Analog output gain $=-6 \mathrm{~dB}$ <br> Analog output gain $=-12 \mathrm{~dB}$ |  |  |  |  |  |  |  |  |  |  |  |  | $\longrightarrow$ | 0 0 1 1 | 0 1 0 1 |

The default value of the monitor output gain is squelch, which corresponds to data bits DS05 and DS04 equal to 00 (binary).
The default value of the analog input gain is 0 dB , which corresponds to data bits DS03 and DS02 equal to 01 (binary).
The default value of the analog output gain is 0 dB , which corresponds to data bits DSO1 and DS00 equal to 01 (binary).

The default data value is shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |

### 2.20.6 Register 5 (Analog Configuration Register)

The following command loads the analog configuration register with the individual bit functions described below.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DSOO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control | Bits | $\mathrm{R} / \overline{\mathrm{W}}$ | 0 | 0 | 1 | 0 | 1 | X | X | X | X | * | * | * | * |
| Must be set to 0 |  |  |  |  |  |  |  |  |  |  |  | 0 |  |  |  |
| High-pass filter disabled High-pass filter enabled |  |  |  |  |  |  |  |  |  |  |  |  | 1 |  |  |
| Analog loopback enabled <br> Enables $\operatorname{IN}+$ and $I N$ - (disables AUXIN + and AUXIN-) <br> Enables AUXIN + and AUXIN- (disables $\operatorname{IN}+$ and $\operatorname{IN}-$ ) <br> Enable analog input summing |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 0 1 | 0 1 0 1 |

The default value of the high-pass-filter enable bit is 0 , which places the high-pass filter in the signal path. The default values of DSO1 and DS00 are 0 and 1 which enables $\mathrm{IN}+$ and IN -.

The power-up and reset conditions are as shown below.

| DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 |

In the read mode, eight bits are read but the 4 LSBs are repeated as the 4 MSBs .

### 2.20.7 Register 6 (Digital Configuration Register)

The following command loads the digital configuration register with the individual bit functions described below.

| DS15 | DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Contro | Bits | $\mathrm{R} / \bar{W}$ | 0 | 0 | 1 | 1 | 0 | X | X | * | * | * | * | * | * |
| ADC and DAC conversion free run Inactive $\qquad$ |  |  |  |  |  |  |  |  |  | 1 |  |  |  |  |  |
| $\begin{aligned} & \text { FSD output disable } \\ & \text { Enable } \end{aligned}$ |  |  |  |  |  |  |  |  |  |  | 1 |  |  |  |  |
| 16-Bit mode, ignore primary LSBs Normal operation |  |  |  |  |  |  |  |  |  |  | $\rightarrow$ | 1 |  |  |  |
| Force secondary communications Normal operation |  |  |  |  |  |  |  |  |  |  |  |  | 1 |  |  |
| Software reset(upon reset, this bit is automatically reset to 0 )Inactive reset |  |  |  |  |  |  |  |  |  |  |  |  |  | 1 0 |  |
| Software power-down active (automatically reset to 0 after PWR DWN is cycled high to low and back to high) $\qquad$ <br> Power-down function external (uses PWR DWN) $\qquad$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 1 |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 0 |

The default value of DSO7-DS00 is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### 2.20.8 Register 7 (Frame-Sync Delay Register)

The following command contains the frame-sync delay (FSD) register address and loads DS07 (MSB)-DS00 into the FSD register. The data byte (DS01-DSO0) determines the number of SCLKs between $\overline{\mathrm{FS}}$ and the delayed frame-sync signal, $\overline{\mathrm{FSD}}$. The minimum data value for this register is decimal 18.

| DS15 DS14 | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | R/ $\bar{W}$ | 0 | 0 | 1 | 1 | 1 | Register Data |  |  |  |  |  |  |  |

The default value of DSO7 - DSOO is 0 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

When using a slave device, register 7 must be the last register programmed.

### 2.20.9 Register 8 (Frame-Sync Number Register)

The following command contains the frame-sync number (FSN) register address and loads DS07 (MSB)-DS00 into the FSN register. The data byte determines the number of frame-sync signals generated by the TLC320AC02. This number is equal to the number of slaves plus one.

| DS15 ${ }^{\text {DS14 }}$ | DS13 | DS12 | DS11 | DS10 | DS09 | DS08 | DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Bits | $\mathrm{R} \bar{W}$ | 0 | 1 | 0 | 0 | 0 | Register Data |  |  |  |  |  |  |  |

The default value of DS07-DS00 is 1 as shown below.

| DS07 | DS06 | DS05 | DS04 | DS03 | DS02 | DS01 | DS00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

## 3 Specifications

### 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted) ${ }^{\dagger}$

Supply voltage range, DGTL $V_{D D}$ (see Notes 1 and 2) $\ldots \ldots \ldots \ldots .$.
Supply voltage range, DAC $\mathrm{V}_{\mathrm{DD}}$ (see Notes 1 and 2) .................. -0.3 V to 6.5 V Supply voltage range, $\operatorname{ADC} \mathrm{V}_{\mathrm{DD}}$ (see Notes 1 and 2) .................. - 0.3 V to 6.5 V Differential supply voltage range, DGTL $V_{D D}$ to $\operatorname{DAC} V_{D D} \ldots \ldots . . .$.
Differential supply voltage range, all positive supply voltages to ADC GND, DAC GND, DGTL GND, SUBS ....................... -0.3 V to 6.5 V
Output voltage range, DOUT $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots .$.
Input voltage range, DIN $\ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . \omega_{1} .0 .3 \mathrm{~V}$ to DGTL $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Ground voltage range, ADC GND, DAC GND, DGTL GND, SUBS ................................ 0.3 V to DGTL $\mathrm{V}_{\text {DD }}+0.3 \mathrm{~V}$
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . . .0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range, $T_{\text {stg }} \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots \ldots . .40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from case for 10 seconds .............. $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 3.2 Recommended Operating Conditions (see Note 2)

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VDD | Positive supply voltage | 4.5 | 5 | 5.5 | V |
|  | Steady-state differential voltage between any two supplies |  |  | 0.1 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level digital input voltage | 2.2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level digital input voltage |  |  | 0.8 | V |
| 10 | Load output current from ADC $\mathrm{V}_{\text {MID }}$ and DAC |  |  | 100 | $\mu \mathrm{A}$ |
|  | Conversion time for the ADC and DAC channels | 10 FCLK periods |  |  |  |
| ${ }^{\text {f MCLK }}$ | Master-clock frequency | 10.368 |  | 15 | MHz |
| $V_{\text {ID }}$ (PP) | Analog input voltage (differential, peak to peak) | 6 |  |  | V |
| $\mathrm{R}_{\mathrm{L}}$ | Differential output load resistance | 600 |  |  | $\Omega$ |
|  | Single-ended to buffered DAC V ${ }_{\text {MID }}$ voltage load resistance | 300 |  |  |  |
| TA | Operating free-air temperature | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTES: 1. Voltage values for DGTL VDD are with respect to DGTL GND, voltage values for DAC V ${ }_{D D}$ are with respect to DAC GND, and voltage values for ADC VDD are with respect to ADC GND. For the subsequent electrical, operating, and timing specifications, the symbol $V_{D D}$ denotes all positive supplies. DAC GND, ADC GND, DGTL GND, and SUBS are at 0 V unless otherwise specified.
2. To avoid possible damage to these CMOS devices and associated operating parameters, the sequence below should be followed when applying power:
(1) Connect SUBS, DGTL GND, ADC GND, and DAC GND to ground.
(2) Connect voltages ADC $V_{D D}$, and DAC $V_{D D}$.
(3) Connect voltage DGTL VDD.
(4) Connect the input signals.

When removing power, follow the steps above in reverse order.

### 3.3 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, MCLK $=5.184 \mathrm{MHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Outputs Unloaded, Total Device

| PARAMETER |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD | Supply current | $\overline{P W R} \overline{D W N}=1$ and clock signals present |  | 20 | 22 | mA |
|  |  | $\overline{\text { PWR }} \overline{\mathrm{DWN}}=0$ after $500 \mu$ s and clock signals present |  | 1 | 2 | mA |
| $\mathrm{PD}_{\mathrm{D}}$ | Power dissipation | $\overline{\text { PWR }} \overline{\text { DWN }}=1$ and clock signals present |  | 100 |  | mW |
|  |  | $\overline{\text { PWR }} \overline{\text { DWN }}=0$ after $500 \mu \mathrm{~s}$ and clock signals present |  | 5 |  | mW |
|  |  | Software power down, (bit D00, register 6 set to 1) |  | 15 | 20 | mW |
| ADC $\mathrm{V}_{\text {MID }}$ | Midpoint voltage | No load | $\begin{gathered} \mathrm{ADC} \mathrm{~V}_{\mathrm{DD}} / 2 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} \mathrm{ADC} \mathrm{~V}_{\mathrm{DD}} / 2 \\ +0.1 \end{gathered}$ | V |
| DAC $\mathrm{V}_{\text {MID }}$ | Midpoint voltage | No load | $\begin{gathered} \mathrm{DAC} \mathrm{~V}_{\mathrm{DD}} / 2 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} \mathrm{DAC} \mathrm{~V}_{\mathrm{DD}} / 2 \\ +0.1 \end{gathered}$ | V |

### 3.4 Electrical Characteristics Over Recommended Range of Operating

 Free-Air Temperature, VDD $=5 \mathrm{~V}$, Digital I/O Terminals (DIN, DOUT, EOC, FC0, FC1, $\overline{\mathrm{FS}}, \overline{\mathrm{FSD}}, \mathrm{MCLK}, \mathrm{M} / \overline{\mathbf{S}}, \mathrm{SCLK}$ )|  | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{I}^{\mathrm{OH}}=-1.6 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| ${ }_{1} \mathrm{H}$ | High-level input current, any digital input | $\mathrm{V}_{1}=2.2 \mathrm{~V}$ to DGTL $\mathrm{V}_{\mathrm{DD}}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IL }}$ | Low-level input current, any digital input | $\mathrm{V}_{1}=0 \mathrm{~V}$ to 0.8 V |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 5 |  | pF |
| $\mathrm{C}_{0}$ | Output capacitance |  |  | 5 |  | pF |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

### 3.5 Electrical Characteristics Over Recommended Range of Operating Free-Air Temperature, VDD $=5$ V, ADC and DAC Channels

3.5.1 ADC Channel Filter Transfer Function, FCLK $=144 \mathrm{kHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$

| PARAMETER | TEST CONDITIONS | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: |
| Gain relative to gain at $\mathrm{f}_{\mathrm{i}}=1020 \mathrm{~Hz}$ (see Note 3) | $\mathrm{f}_{\mathrm{i}}=50 \mathrm{~Hz}$ | $-2$ | dB |
|  | $\mathrm{f}_{\mathrm{i}}=200 \mathrm{~Hz}$ | -1.8 -0.2 |  |
|  | $\mathrm{f}_{\mathrm{i}}=300 \mathrm{~Hz}$ to 3 kHz | -0.15 0.2 |  |
|  | $\mathrm{f}_{\mathrm{i}}=3.3 \mathrm{kHz}$ | -0.35 0.03 |  |
|  | $\mathrm{f}_{\mathrm{i}}=3.4 \mathrm{kHz}$ | -1 -0.1 |  |
|  | $\mathrm{f}_{\mathrm{i}}=4 \mathrm{kHz}$ | -14 |  |
|  | $\mathrm{f}_{\mathrm{i}} \geq 4.6 \mathrm{kHz}$ | -32 |  |

NOTE 3: The differential analog input signals are sine waves at 6 V peak to peak. The reference gain is at 1020 Hz .

### 3.5.2 ADC Channel Input, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, Input Amplifier Gain $=0 \mathrm{~dB}$ (Unless Otherwise Noted)

|  | PARAMETER | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {I }}(\mathrm{PP})$ | Peak-to-peak input voltage (see Note 4) | Single-ended | 3 |  | V |
|  |  | Differential | 6 |  | V |
|  | ADC converter offset error | Band-pass filter selected | 10 | 30 | mV |
| CMRR | Common-mode rejection ratio at $\mathrm{IN}+$, IN -, AUX $\operatorname{IN}+, A \cup X I N-$ (see Note 5) |  | 55 |  | dB |
| $\mathrm{ri}_{\mathrm{i}}$ | Input resistance at IN +, IN-, AUX IN +, AUX IN- |  | 100 |  | $\mathrm{k} \Omega$ |
|  | Squelch | $\text { DS03, DS02 = } 0 \text { in }$ register 4 | 60 |  | dB |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 4. The differential range corresponds to the full-scale digital output.
5. Common-mode rejection ratio is the ratio of the ADC converter offset error with no signal and the ADC converter offset error with a common-mode nonzero signal applied to either $\mathbb{N}+$ and $\mathbb{I N}$ - together or AUX IN + and AUX IN- together.

### 3.5.3 ADC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | $\mathrm{A}_{\mathrm{V}}=0 \mathrm{~dB}$ |  | $A_{V}=6 \mathrm{~dB}$ |  | $\mathrm{A}_{\mathrm{V}}=12 \mathrm{~dB}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| ADC channel signal-todistortion ratio (see Note 6) | $\mathrm{V}_{1}=-6 \mathrm{~dB}$ to -1 dB | 64 |  | - |  | - |  | dB |
|  | $\mathrm{V}_{1}=-12 \mathrm{~dB}$ to -6 dB | 59 |  | 64 |  | - |  |  |
|  | $\mathrm{V}_{1}=-18 \mathrm{~dB}$ to -12 dB | 56 |  | 59 |  | 64 |  |  |
|  | $\mathrm{V}_{1}=-24 \mathrm{~dB}$ to -18 dB | 50 |  | 56 |  | 59 |  |  |
|  | $\mathrm{V}_{1}=-30 \mathrm{~dB}$ to -24 dB | 44 |  | 50 |  | 56 |  |  |
|  | $V_{1}=-36 \mathrm{~dB}$ to -30 dB | 38 |  | 44 |  | 50 |  |  |
|  | $\mathrm{V}_{1}=-42 \mathrm{~dB}$ to -36 dB | 32 |  | 38 |  | 44 |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=-48 \mathrm{~dB}$ to -42 dB | 26 |  | 32 |  | 38 |  |  |

NOTE 6: The analog-input test signal is a $1020-\mathrm{Hz}$ sine wave with $0 \mathrm{~dB}=6 \mathrm{~V}$ peak to peak as the reference level for the analog-input signal.
3.5.4 DAC Channel Filter Transfer Function, $\operatorname{FCLK}=144 \mathrm{kHz}, \mathrm{f}_{\mathrm{S}}=9.6 \mathrm{kHz}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$

| PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Gain relative to gain at $\mathrm{f}_{\mathrm{i}}=1020 \mathrm{~Hz}$ (see Note 7) | $\mathrm{f}_{\mathrm{i}}<200 \mathrm{~Hz}$ |  | 0.15 | dB |
|  | $\mathrm{f}_{\mathrm{i}}=200 \mathrm{~Hz}$ | -0.5 | 0.2 |  |
|  | $\mathrm{f}_{\mathrm{i}}=300 \mathrm{~Hz}$ to 3 kHz | -0.15 | 0.2 |  |
|  | $\mathrm{f}_{\mathrm{i}}=3.3 \mathrm{kHz}$ | -0.35 | 0.03 |  |
|  | $\mathrm{f}_{\mathrm{i}}=3.4 \mathrm{kHz}$ | -1 | -0.1 |  |
|  | $\mathrm{f}_{\mathrm{i}}=4 \mathrm{kHz}$ |  | -14 |  |
|  | $\mathrm{f}_{\mathrm{i}} \geq 4.6 \mathrm{kHz}$ |  | -32 |  |

NOTE 7: The input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak.

### 3.5.5 DAC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=\mathbf{8 k H z}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | $A_{V}=0 \mathrm{~dB}$ |  | $A_{V}=-6 \mathrm{~dB}$ |  | $A_{V}=-12 \mathrm{~dB}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| DAC channel signal-todistortion ratio (see Note 8) | $\mathrm{V}_{\mathrm{O}}=-6 \mathrm{~dB}$ to 0 dB | 64 |  | - |  | - |  | dB |
|  | $\mathrm{V}_{\mathrm{O}}=-12 \mathrm{~dB}$ to -6 dB | 59 |  | 64 |  | - |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-18 \mathrm{~dB}$ to -12 dB | 56 |  | 59 |  | 64 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-24 \mathrm{~dB}$ to -18 dB | 50 |  | 56 |  | 59 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-30 \mathrm{~dB}$ to -24 dB | 44 |  | 50 |  | 56 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-36 \mathrm{~dB}$ to -30 dB | 38 |  | 44 |  | 50 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-42 \mathrm{~dB}$ to -36 dB | 32 |  | 38 |  | 44 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-48 \mathrm{~dB}$ to -42 dB | 26 |  | 32 |  | 38 |  |  |

NOTE 8: The input signal, $\mathrm{V}_{\mathrm{I}}$, is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (full-scale analog output at full-scale digital input $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.

### 3.5.6 System Distortion, VDD $=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=\mathbf{8 k H z}$, FCLK $=144 \mathrm{kHz}$ (Unless Otherwise Noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC channel attenuation | Second harmonic | Single-ended input (see Note 9) |  | 82 |  | dB |
|  |  | Differential input (see Note 9) | 64 | 82 |  |  |
|  | Third harmonic and higher harmonics | Single-ended input (see Note 9) |  | 77 |  |  |
|  |  | Differential input (see Note 9) | 64 | 77. |  |  |
| DAC channel attenuation | Second harmonic | Single-ended output (buffered DAC $\mathrm{V}_{\mathrm{MID}}$ ) (see Note 10) | 82 |  |  |  |
|  |  | Differential output (see Note 10) | 64 | 82 |  |  |
|  | Third harmonic and higher harmonics | Single-ended output (see Note 10) |  | 77 |  |  |
|  |  | Differential output (see Note 10) | 64 | 77 |  |  |

[^12]
### 3.5.7 Noise, Low-Pass and Band-Pass Switched-Capacitor Filters Included, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC idle-channel noise |  | Inputs tied to ADC $\mathrm{V}_{\text {MID }}$, <br> $\mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}, \quad$ FCLK $=144 \mathrm{kHz}$, <br> (see Note 11) |  | 180 | 300 | $\mu \mathrm{Vrms}$ |
| DAC idle-channel noise | Broad-band noise | DIN INPUT $=00000000000000$, $\mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}, \quad$ FCLK $=144 \mathrm{kHz}$, (see Note 12) |  | 180 | 300 |  |
|  | Noise (0 to 7.2 kHz ) |  |  | 180 | 300 |  |
|  | Noise (0 to 3.6 kHz ) |  |  | 180 | 300 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 11. The ADC channel noise is calculated by taking the RMS value of the digital output codes of the ADC channel and converting to microvolts.
12. The DAC channel noise is measured differentially from OUT + to OUT-across $600 \Omega$.

### 3.5.8 Absolute Gain Error, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :--- | :--- | :--- | ---: | ---: |
| ADC channel absolute gain error (see Note 13) | -1-dB input signal | $T_{A}=-40-85^{\circ} \mathrm{C}$ | $\pm 1$ |  |
| DAC channel absolute gain error (see Note 14) | 0-dB input signal, <br> $R_{L}=600 \Omega$ | $T_{A}=-40-85^{\circ} \mathrm{C}$ | $\pm 1$ | dB |

NOTES: 13. ADC absolute gain error is the variation in gain from the ideal gain over the specified input signal levels. The gain is measured with $\mathrm{a}-1-\mathrm{dB}, 1020-\mathrm{Hz}$ sine wave. The $-1-\mathrm{dB}$ input signal allows for any positive gain or offset error that may affect gain measurements at or close to $0-\mathrm{dB}$ input signal levels.
14. The DAC input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (full-scale analog output at digital fullscale input $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output voltage with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.

### 3.5.9 Relative Gain and Dynamic Range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathbf{s}}=\mathbf{8} \mathbf{~ k H z}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: |
| ADC channel relative gain tracking error (see Note 15) | $-48-\mathrm{dB}$ to $-1-\mathrm{dB}$ input signal range | $\pm 0.2$ | dB |
| DAC channel relative gain tracking error (see Note 16) | $-48-\mathrm{dB}$ to $0-\mathrm{dB}$ input signal range $R_{L(\text { diff })}=600 \Omega$ | $\pm 0.2$ |  |

NOTES: 15. ADC gain tracking is the ratio of the measured gain at one ADC channel input level to the gain measured at any other input level. The ADC channel input is a $-1-\mathrm{dB} 1020-\mathrm{Hz}$ sine wave input signal. A $-1-\mathrm{dB}$ input signal allows for any positive gain or offset error that may affect gain measurements at or close to 0-dB ADC input signal levels.
16. DAC gain tracking is the ratio of the measured gain at one DAC channel digital input level to the gain measured at any other input level. The DAC-channel input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output voltage with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.
3.5.10 Power-Supply Rejection, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (see Note 17)

|  | PARAMETER | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADC $V_{\text {DD }}$ | Supply-voltage rejection ratio, ADC channel | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz | 50 |  | dB |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz | 55 |  |  |
| DAC $V_{D D}$ | Supply-voltage rejection ratio, DAC channel | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz | 40 |  |  |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz | 45 |  |  |
| DGTL VDD Supply-voltage rejection ratio, ADC channel |  | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz | 50 |  |  |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz | 55 |  |  |
| DGTL VDD Supply-voltage rejection ratio, DAC channel |  | Single ended, $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz | 40 |  |  |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz | 45 |  |  |
|  |  | Differential, $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz | 40 |  |  |
|  |  | $\mathrm{f}_{\mathrm{i}}=30$ to 50 kHz | 45 |  |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 17: Power supply rejection measurements are made with both the ADC and the DAC channels idle and a $200-\mathrm{mV}$ peak-to-peak signal applied to the appropriate supply.

### 3.5.11 Crosstalk Attenuation, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted)

| PARAMETER | TEST CONDITIONS | MIN TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| ADC channel crosstalk attenuation | DAC channel idle with DIN $=00000000000000$, ADC input $=0 \mathrm{~dB}$, $1020-\mathrm{Hz}$ sine wave, Gain $=0 \mathrm{~dB}$ (see Note 18) | 80 |  | dB |
| DAC channel crosstalk attenuation | ADC channel idle with INP, INM, AUX $\operatorname{IN}+$, and $A U X I N-$ at ADC $V_{M I D}$ | 80 |  | dB |
|  | DAC channel input = digital equivalent of a $1020-\mathrm{Hz}$ sine wave (see Note 19) | 80 |  |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 18. The test signal is a $1020-\mathrm{Hz}$ sine wave with a $0 \mathrm{~dB}=6-\mathrm{V}$ peak-to-peak reference level for the analog input signal.
19. The input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.

### 3.5.12 Monitor Output Characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (see Note 20)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{O}}$ (PP) | Peak-to-peak ac output voltage | Quiescent level = ADC $V_{\text {MID }}$ $\mathrm{Z}_{\mathrm{L}}=10 \mathrm{k} \Omega$ and 60 pF | 1.3 | 1.5 |  | V |
| VOO | Output offset voltage | No load, single ended relative to ADC $V_{\text {MID }}$ |  | 5 | 10 | mV |
| VOC | Output common-mode voltage | No load | $\begin{array}{r} 0.4 \mathrm{ADC} \\ \mathrm{~V}_{\mathrm{DD}} \end{array}$ | $\begin{array}{r} 0.5 \mathrm{ADC} \\ \mathrm{~V}_{\mathrm{DD}} \end{array}$ | $\begin{array}{r} 0.6 \mathrm{ADC} \\ \mathrm{~V}_{\mathrm{DD}} \end{array}$ | V |
| ro | DC output resistance |  |  | 50 |  | $\Omega$ |
| $A_{V}$ | Voltage gain (see Note 21) | Gain $=0 \mathrm{~dB}$ | -0.2 | 0 | 0.2 | dB |
|  |  | Gain 2 $=-8 \mathrm{~dB}$ | -8.2 | -8 | -7.8 |  |
|  |  | Gain 3 $=-18 \mathrm{~dB}$ | -18.4 | -18 | -17.6 |  |
|  |  | Squelch (see Note 22) |  |  | -60 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 20. All monitor output tests are performed with a $10-\mathrm{k} \Omega$ load resistance.
21. Monitor gains are measured with a $1020-\mathrm{Hz}, 6-\mathrm{V}$ peak-to-peak sine wave applied differentially between $\mathrm{IN}+$ and IN -.The monitor output gains are nominally $0 \mathrm{~dB},-8 \mathrm{~dB}$, and -18 dB relative to its input; however, the output gains are -6 dB relative to $I N+$ and $I N-$ or $A U X I N+$ and $A U X I N-$.
22. Squelch is measured differentially with respect to ADC $V_{\text {MID }}$.

### 3.6 Timing Requirements and Specifications in Master Mode

### 3.6.1 Recommended Input Timing Requirements for Master Mode, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tr ${ }_{\text {(MCLK }}$ | Master clock rise time | 5 |  |  | ns |
| $\mathrm{tf}_{\text {(MCLK }}$ | Master clock fall time | 5 |  |  | ns |
|  | Master clock duty cycle | 40\% |  | 60\% |  |
| $\mathrm{t}_{\mathrm{w}}$ (RESET) | $\overline{\text { RESET }}$ pulse duration | 1 MCLK |  |  |  |
| $\mathrm{t}_{\text {su( }}$ (DIN) | DIN setup time before SCLK low (see Figure 4-2) | 25 |  |  | ns |
| th(DIN) | DIN hold time after SCLK low (see Figure 4-2) |  |  | 20 | ns |

### 3.6.2 Operating Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (Unless Otherwise Noted) (see Note 23)

| PARAMETER |  | MIN TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{tf}_{\text {( }}$ SCLK) | Shift clock fall time (see Figure 4-2) | 13 | 18 | ns |
| tr (SCLK) | Shift clock rise time (see Figure 4-2) | 13 | 18 | ns |
|  | Shift clock duty cycle | 45\% | 55\% |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FL})$ | Delay time from SCLK high to $\overline{\text { FSD }}$ low (see Figures 4-2 and 4-4 and Note 24) | 5 | 20 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FH})}$ | Delay time from SCLK high to $\overline{\mathrm{FS}}$ high (see Figure 4-2) | 5 | 20 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-$ DOUT $)$ | Delay time from SCLK high to DOUT valid (see Figures 4-2 and 4-7) |  | 20 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{DOUTZ})$ | Delay time from SCLK $\uparrow$ to DOUT in high-impedance state (see Figure 4-8) | 20 |  | ns |
| $t_{d}(M L-E L)$ | Delay time from MCLK low to EOC low (see Figure 4-9) | 40 |  | ns |
| $\mathrm{t}_{\mathrm{d}(\text { (ML-EH) }}$ | Delay time from MCLK low to EOC high (see Figure 4-9) | 40 |  | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{EL})$ | EOC fall time (see Figure 4-9) | 13 |  | ns |
| $\operatorname{tr}$ (EH) | EOC rise time (see Figure 4-9) | 13 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{CH})$ | Delay time from MCLK high to SCLK high |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{CL})$ | Delay time from MCLK high to SCLK low |  | 50 | ns |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 23. All timing specifications are valid with $C_{L}=20 \mathrm{pF}$.
24. $\overline{\text { FSD }}$ occurs $1 / 2$ shift-clock cycle ahead of $\overline{\mathrm{FS}}$ when the device is operating in the master mode.

### 3.7 Timing Requirements and Specifications in Slave Mode and Codec Emulation Mode

### 3.7.1 Recommended Input Timing Requirements for Slave Mode, VDD = 5 V

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\operatorname{tr}$ (MCLK) | Master clock rise time | 5 |  |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ (MCLK) | Master clock fall time | 5 |  |  | ns |
|  | Master clock duty cycle | 40\% |  | 60\% |  |
| $t_{\text {w }}$ (RESET) | $\overline{\text { RESET }}$ pulse duration | 1 MCLK |  |  |  |
| $\mathrm{t}_{\text {su( }}$ (DIN) | DIN setup time before SCLK low (see Figure 4-3) | 20 |  |  | ns |
| $\mathrm{th}_{\mathrm{h}}$ (DIN) | DIN hold time after SCLK high (see Figure 4-3) |  |  | 20 | ns |
| $\mathrm{t}_{\text {Su }}$ (FL-CH) | Setup time from $\overline{\mathrm{FS}}$ low to SCLK high |  |  | $\pm$ SCLK/4 | ns |

### 3.7.2 Operating Characteristics Over Recommended Range of Operating Free-Air Temperature, $\mathrm{V}_{\text {DD }}=5 \mathrm{~V}$ (Unless Otherwise Noted) (see Note 23)

|  | PARAMETER | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C} \text { (SCLK) }}$ | Shift clock cycle time (see Figure 4-3) | 125 |  |  | ns |
| $\mathrm{t}_{\mathrm{f} \text { (SCLK) }}$ | Shift clock fall time (see Figure 4-3) |  |  | 18 | ns |
| $\mathrm{tr}_{\text {(SCLK) }}$ | Shift clock rise time (see Figure 4-3) |  |  | 18 | ns |
|  | Shift clock duty cycle | 45\% |  | 55\% |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FDL})$ | Delay time from SCLKK high to $\overline{\text { FSD }}$ low (see Figure 4-6) |  |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{FDH})}$ | Delay time from SCLK high to $\overline{\mathrm{FSD}}$ high |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{FL-FDL}}$ ) | Delay time from $\overline{\mathrm{FS}}$ low to $\overline{\mathrm{FSD}}$ low (slave to slave) (see Figure 4-5) |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{DOUT})}$ | Delay time from SCLK high to DOUT valid (see Figures 4-3 and 4-7) |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{CH}-\mathrm{DOUTZ})}$ | Delay time from SCLK $\uparrow$ to DOUT in high-impedance state (see Figure 4-8) |  | 20 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{ML}-\mathrm{EL})$ | Delay time from MCLK low to EOC low (see Figure 4-9) |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{ML}-\mathrm{EH})$ | Delay time from MCLK low to EOC high (see Figure 4-9) |  | 40 |  | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{EL})$ | EOC fall time (see Figure 4-9) |  | 13 |  | ns |
| $\mathrm{tr}_{(\mathrm{E}}(\mathrm{EH})$ | EOC rise time (see Figure 4-9) |  | 13 |  | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{CH})$ | Delay time from MCLK high to SCLK high |  |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{MH}-\mathrm{CL})$ | Delay time from MCLK high to SCLK low |  |  | 50 | ns |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTE 23: All timing specifications are valid with $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$.

## 4 Parameter Measurement Information



Figure 4-1. IN+ and IN-Gain-Control Circuitry
Table 4-1. Gain Control (Analog Input Signal Required for Full-Scale Bipolar A/D-Conversion 2s Complement) ${ }^{\dagger}$

| INPUT CONFIGURATION | CONTROL REGISTER 4 |  | ANALOG INPUT\# | A/D CONVERSION RESULT |
| :---: | :---: | :---: | :---: | :---: |
|  | DS03 | DS02 |  |  |
| Differential configuration$\begin{aligned} \text { Analog input } & =\mathbb{N}+-\mathbb{N}- \\ & =A \cup X I N+-A U X I N- \end{aligned}$ | 0 | 0 | All | Squelch |
|  | 0 | 1 | $\mathrm{V}_{\text {ID }}= \pm 3 \mathrm{~V}$ | $\pm$ Full scale |
|  | 1 | 0 | $\mathrm{V}_{\text {ID }}= \pm 1.5 \mathrm{~V}$ | $\pm$ Full scale |
|  | 1 | 1 | $\mathrm{V}_{\text {ID }}= \pm 0.75 \mathrm{~V}$ | $\pm$ Full scale |
| Single-ended configuration§ Analog input $=\mathbb{N}+-V_{\text {MID }}$ $=A U X I N+-V_{\text {MID }}$ | 0 | 0 | All | Squelch |
|  | 0 | 1 | $\mathrm{V}_{\mathrm{I}}= \pm 1.5 \mathrm{~V}$ | $\pm$ Half scale |
|  | 1 | 0 | $\mathrm{V}_{1}= \pm 1.5 \mathrm{~V}$ | $\pm$ Full scale |
|  | 1 | 1 | $\mathrm{V}_{1}= \pm 0.75 \mathrm{~V}$ | $\pm$ Full scale |

$\dagger V_{D D}=5 \mathrm{~V}$
$\ddagger \mathrm{V}_{I D}=$ differential input voltage, $\mathrm{V}_{I}=$ input voltage referenced to $A D C V_{\text {MID }}$ with $\operatorname{IN}$ - or AUX $I N$ - connected to ADC $V_{\text {MID }}$. In order to minimize distortion, it is recommended that the analog input not exceed 0.1 dB below full scale. § For single-ended inputs, the analog input voltage should not exceed the supply rails. All single-ended inputs should be referenced to the internal reference voltage, $\operatorname{ADC} \mathrm{V}_{\text {MID }}$, for best common-mode performance.

$\dagger$ The time between falling edges of two primary $\overline{\mathrm{FS}}$ signals is the conversion period.
$\ddagger$ The data on DOUT are shifted out on the rising edge of the shift clock, and the data on DIN are shifted in on the falling edge of the shift clock.

Figure 4-2. AIC Stand-Alone and Master-Mode Timing

$\dagger$ The time between falling edges of two primary $\overline{\mathrm{FS}}$ signals is the conversion period.
$\ddagger$ The data on DOUT are shifted out on the rising edge of the shift clock, and the data on DIN are shifted in on the falling edge of the shift clock.
§ The high-to-low transition of $\overline{\mathrm{FS}}$ must must occur within $\pm 1 / 4$ of a shift-clock period around the $2-\mathrm{V}$ level of the shift clock for the codec mode.

Figure 4-3. AIC Slave and Codec Emulation Mode


NOTE A: Timing shown is for the TLC320AC02 operating as the master or as a stand-alone device.
Figure 4-4. Master or Stand-Alone $\overline{\mathrm{FS}}$ and $\overline{\mathrm{FSD}}$ Timing


NOTE A: Timing shown is for the TLC320AC02 operating in the slave mode ( $\overline{\mathrm{FS}}$ and SCLK signals are generated externally). The programmed data value in the FSD register is 0 .

Figure 4-5. Slave $\overline{\mathrm{FS}}$ to $\overline{\mathrm{FSD}}$ Timing


NOTE A: Timing shown is for the TLC320AC02 operating in the slave mode ( $\overline{F S}$ and SCLK signals are generated externally). There is a data value in the FSD register greater than 18 (decimal).

Figure 4-6. Slave SCLK to $\overline{\text { FSD Timing }}$


Figure 4-7. DOUT Enable Timing From Hi-Z


Figure 4-8. DOUT Delay Timing to Hi-Z


Figure 4-9. EOC Frame Timing

$\dagger$ The delay time from any $\overline{F S}$ signals to the corresponding $\overline{\text { FSD }}$ signals is $m$ shift clocks with the value of $m$ being the numerical value of the data programmed into the FSD register. In the master mode with slaves, the same data word programs the master and all slave devices; therefore, master to slave 1 , slave 1 to slave 2 , slave 2 to slave 3 , etc., have the same delay time.

Figure 4-10. Master-Slave Frame-Sync Timing After a Delay Has Been Programmed Into the FSD Registers


Figure 4-11. Master and Slave Frame-Sync Sequence with One Slave

## 5 Typical Characteristics



Figure 5-1


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-2


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-3


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-4


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK (kHz) }}{144}$

Figure 5-5


Figure 5-6

ADC BAND-PASS GROUP DELAY


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-7


Figure 5-8


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-9

DAC LOW-PASS GROUP DELAY


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{144}$

Figure 5-10


NOTE A : Absolute Frequency ${ }^{\prime}(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{288}$

Figure 5-11


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{288}$

Figure 5-12


NOTE A : Absolute Frequency $(\mathrm{kHz})=\frac{\text { Normalized Frequency } \times \text { FCLK }(\mathrm{kHz})}{288}$

Figure 5-13

## 6 Application Information



NOTE A: Terminal numbers shown are for the FN package.

Figure 6-1. Stand-Alone Mode (to DSP Interface)


NOTE A: Terminal numbers shown are for the FN package.
Figure 6-2. Codec Mode (to DSP Interface)


NOTE A: Terminal numbers shown are for the FN package.
Figure 6-3. Master With Slave (to DSP Interface)

t The $\mathrm{V}_{1}$ source must be capable of sinking a current equal to $\left[\operatorname{ADC} \mathrm{V}_{\mathrm{MID}}+\left|\mathrm{V}_{\mathrm{l}}\right|(\max )\right] / 10 \mathrm{k} \Omega$.
Figure 6-4. Single-Ended Input (Ground Referenced)

$\dagger$ The $\mathrm{V}_{\mathrm{I}}$ source must be capable of sinking a current equal to $\left[\left(\operatorname{ADC} \mathrm{V}_{\mathrm{MID}} / 2\right)+\left|\mathrm{V}_{\mathrm{I}}\right|(\max )\right] / 10 \mathrm{k} \Omega$.

Figure 6-5. Single-Ended to Differential Input (Ground Referenced)


Figure 6-6. Differential Load


NOTE A: When a signal changes from a single supply with a nonzero reference system to a grounded load, the operational amplifier must be powered from plus and minus supplies or the load must be capacitively coupled.

Figure 6-7. Differential Output Drive (Ground Referenced)


Figure 6-8. Low-Impedance Output Drive


NOTE A: When a signal changes from a single supply with a nonzero reference system to a grounded load, the operational amplifier must be powered from plus and minus supplies or the load must be capacitively coupled.

Figure 6-9. Single-Ended Output Drive (Ground Referenced)

## Appendix A Primary Control Bits

The function of the primary-word control bits D01 and D00 and the hardware terminals FC0 and FC1 are shown below. Any combinational state of D01, D00, FC1, and FC0 not shown is ignored.

CONTROL FUNCTION OF CONTROL BITS

| BITS |  | TERMINALS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| D01 | D00 | FC1 | FC0 |  |
| 0 | 0 | 0 | 0 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 to DIN and }}$ transmits the ADC data D15-D00 from DOUT. |
| 0 | 0 | 0 | 1 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 to DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of the next internal $\overline{\text { FS, }}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods equal to the value contained in the $\mathrm{A}^{\prime}$ register. When the $A^{\prime}$ register value is negative, the internal falling edge of $\overline{F S}$ occurs earlier. |
| 0 | 0 | 1 | 0 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the rising edge of the next internal $\overline{\mathrm{FS}}$, the next ADC/DAC sample time occurs earlier by the number of MCLK periods determined by the value contained in the $\mathrm{A}^{\prime}$ register. When the $A^{\prime}$ register value is negative, the internal falling edge of $\overline{F S}$ occurs later. |
| 0 | 0 | 1 | 1 | On the next falling edge of the primary $\overline{F S}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> When FC0 and FC1 are both taken high, the AIC initiates a secondary FS to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary $\overline{\mathrm{FS}}$. |
| 0 | 1 | 0 | 0 | On the next falling edge of $\overline{\mathrm{FS}}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00 such that on the next rising edge of $\overline{\mathrm{FS}}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, the falling edge of $\overline{\mathrm{FS}}$ occurs earlier. |
| 1 | 0 | 0 | 0 | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00. On the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs earlier by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, the internal falling edge of FS occurs later. |
| 1 | 1 | 0 | 0 | On the next falling edge of $\overline{\mathrm{FS}}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> When D00 and D01 are both high, the AIC initiates a secondary $\overline{\text { FS }}$ to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary $\overline{\mathrm{FS}}$. |

CONTROL FUNCTION OF CONTROL BITS (Continued)

| BITS |  | TERMINALS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| D01 | D00 | FC1 | FC0 |  |
| 0 | 1 | 1 | 1 | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00 such that on the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs earlier. <br> When FCO and FC1 are both taken high, the AIC initiates a secondary $\overline{\mathrm{FS}}$ to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary FS. |
| 1 | 0 | 1 | 1 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00. On the next rising edge of $\overline{F S}$, the next ADC/DAC sample time occurs earlier by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, FS occurs later. <br> When FC0 and FC1 are both taken high, the AIC initiates a secondary $\overline{\mathrm{FS}}$ to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary FS. |
| 1 | 1 | 1 | 1 | On the next falling edge of the primary $\overline{\mathrm{FS}}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> When FC1 and FC0 are both high or D01 and D00 are both high, the AIC initiates a secondary $\overline{\mathrm{FS}}$ to receive a secondary control word at DIN. The secondary $\overline{\mathrm{FS}}$ occurs at $1 / 2$ the sampling time measured from the falling edge of the primary FS. |
| 1 | 1 | 0 | 1 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 to DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> When D00 and D01 are high, the AIC initiates a secondary FS to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary $\overline{\mathrm{FS}}$. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of $\overline{\mathrm{FS}}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs earlier. |
| 1 | 1 | 1 | 0 | On the next falling edge of $\overline{F S}$, the AIC receives DAC data D15-D02 to DIN and transmits the ADC data D15-D00 from DOUT. <br> When D00 and D01 are high, the AIC initiates a secondary $\overline{\text { FS }}$ to receive a secondary control word at DIN. The secondary frame sync occurs at $1 / 2$ the sampling time as measured from the falling edge of the primary $\overline{\mathrm{FS}}$. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $\mathrm{A}^{\prime}$ register. When the $\mathrm{A}^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs earlier. |
| 1 | 1 | 1 | 1 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> When FC1 and FC0 are both high or D01 and D00 are both high, the AIC initiates a secondary $\overline{\text { FS }}$ to receive a secondary control word at DIN. The secondary FS occurs at $1 / 2$ the sampling time measured from the falling edge of the primary FS. |

## Appendix B Secondary Communications

The function of the control bits DS15 and DS14 and the hardware terminals FC0 and FC1 are shown below. Any combinational state of DS15, DS14, FC1, and FC0 not shown is ignored.

CONTROL FUNCTION OF SECONDARY COMMUNICATION

| BITS |  | TERMINALS |  |  |
| :---: | :---: | :---: | :---: | :---: |
| DS15 | DS14 | FC1 | FCO |  |
| 0 | 0 | Ignored |  | On the next falling edge of $\overline{\text { FS }}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. |
| 0 | 1 | Ignored |  | On the next falling edge of the $\overline{\mathrm{FS}}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of DS15 and DS14 such that on the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs earlier. |
| 1 | 0 | Ignored |  | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of D01 and D00. On the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs earlier by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, FS occurs later. |
| 1 | 1 | 0 | 0 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. |
| 1 | 1 | 0 | 1 | On the next falling edge of the $\overline{\mathrm{FS}}$, the AIC receives DAC data D15-D02 at DIN and transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs later by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{F S}$ occurs earlier. |
| 1 | 1 | 1 | 0 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. <br> The phase adjustment is determined by the state of FC1 and FC0 such that on the next rising edge of $\overline{F S}$, the next ADC/DAC sampling time occurs earlier by the number of MCLK periods determined by the value contained in the $A^{\prime}$ register. When the $A^{\prime}$ register value is negative, $\overline{\mathrm{FS}}$ occurs later. |
| 1 | 1 | 1 | 1 | On the next falling edge of $\overline{\text { FS, the AIC receives DAC data D15-D02 at DIN and }}$ transmits the ADC data D15-D00 from DOUT. |

## Appendix C TLC320AC01C/TLC320AC02C Specification Comparisons

Texas Instruments manufactures the TLC320AC01C and the TLC320AC02C specified for the $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ commercial temperature range and the TLC320AC02I specified for the $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ temperature range. The TLC320AC02C and TLC320AC02l operate at a relaxed TLC320AC01C specification. The differences are listed in the following tables.

## ADC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=\mathbf{8 k H z}$ (Unless Otherwise Noted) (see Note 1)

| PARAMETER | TEST CONDITIONS | $\mathrm{A}_{\mathrm{V}}=0 \mathrm{~dB}$ |  | $\mathrm{A}_{\mathrm{V}}=6 \mathrm{~dB}$ |  | $\mathrm{A}_{\mathrm{V}}=12 \mathrm{~dB}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{I}}=-6 \mathrm{~dB}$ to -1 dB | 68 |  | - |  | - |  | dB |
| TLC320AC02 |  | 64 |  | - |  | - |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{I}}=-12 \mathrm{~dB}$ to -6 dB | 63 |  | 68 |  | - |  |  |
| TLC320AC02 |  | 59 |  | 64 |  | - |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{I}}=-18 \mathrm{~dB}$ to -12 dB | 57 |  | 63 |  | 68 |  |  |
| TLC320AC02 |  | 56 |  | 59 |  | 64 |  |  |
| TLC320AC01 | $V_{1}=-24 \mathrm{~dB}$ to -18 dB | 51 |  | 57 |  | 63 |  |  |
| TLC320AC02 |  | 50 |  | 56 |  | 59 |  |  |
| TLC320AC01 | $V_{1}=-30 \mathrm{~dB}$ to -24 dB | 45 |  | 51 |  | 57 |  |  |
| TLC320AC02 |  | 44 |  | 50 |  | 56 |  |  |
| TLC320AC01 | $V_{l}=-36 \mathrm{~dB}$ to -30 dB | 39 |  | 45 |  | 51 |  |  |
| TLC320AC02 |  | 38 |  | 44 |  | 50 |  |  |
| TLC320AC01 | $V_{1}=-42 \mathrm{~dB}$ to -36 dB | 33 |  | 39 |  | 45 |  |  |
| TLC320AC02 |  | 32 |  | 38 |  | 44 |  |  |
| TLC320AC01 | $V_{I}=-48 \mathrm{~dB} \text { to }-42 \mathrm{~dB}$ | 27 |  | 33 |  | 39 |  |  |
| TLC320AC02 |  | 26 |  | 32 |  | 38 |  |  |

NOTE 1: The analog-input test signal is a $1020-\mathrm{Hz}$ sine wave with $0 \mathrm{~dB}=6 \mathrm{~V}$ peak to peak as the reference level for the analog input signal.

DAC Channel Signal-to-Distortion Ratio, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{S}}=\mathbf{8 k H z}$ (Unless Otherwise Noted) (see Note 2)

| PARAMETER | TEST CONDITIONS | $A_{V}=0 \mathrm{~dB}$ |  | $\mathrm{A}_{\mathrm{V}}=-6 \mathrm{~dB}$ |  | $\mathrm{A}_{\mathrm{V}}=-12 \mathrm{~dB}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-6 \mathrm{~dB}$ to 0 dB | 68 |  | - |  | - |  | dB |
| TLC320AC02 |  | 64 |  | - |  | - |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-12 \mathrm{~dB}$ to -6 dB | 63 |  | 68 |  | - |  |  |
| TLC320AC02 |  | 59 |  | 64 |  | - |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-18 \mathrm{~dB}$ to -12 dB | 57 |  | 63 |  | 68 |  |  |
| TLC320AC02 |  | 56 |  | 59 |  | 64 |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-24 \mathrm{~dB}$ to -18 dB | 51 |  | 57 |  | 63 |  |  |
| TLC320AC02 |  | 50 |  | 56 |  | 59 |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-30 \mathrm{~dB}$ to -24 dB | 45 |  | 51 |  | 57 |  |  |
| TLC320AC02 |  | 44 |  | 50 |  | 56 |  |  |
| TLC320AC01 | $V_{O}=-36 d B$ to -30 dB | 39 |  | 45 |  | 51 |  |  |
| TLC320AC02 |  | 38 |  | 44 |  | 50 |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-42 \mathrm{~dB}$ to -36 dB | 33 |  | 39 |  | 45 |  |  |
| TLC320AC02 |  | 32 |  | 38 |  | 44 |  |  |
| TLC320AC01 | $\mathrm{V}_{\mathrm{O}}=-48 \mathrm{~dB}$ to -42dB | 27 |  | 33 |  | 39 |  |  |
| TLC320AC02 |  | 26 |  | 32 |  | 38 |  |  |

NOTE 2: The input signal, $\mathrm{V}_{\mathrm{l}}$, is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (full-scale analog output at full-scale digital input $=0 \mathrm{~dB})$. The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-.

## System Distortion, ADC Channel Attenuation, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathbf{s}}=\mathbf{8 k H z}$, FCLK = 144 kHz (Unless Otherwise Noted)

| PARAMETER |  | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TLC320AC01 | Second harmonic | Differential input (see Note 3) | 70 |  | dB |
| TLC320AC02 |  |  | 64 |  | dB |
| TLC320AC01 | Third harmonic and higher harmonics |  | 70 |  | dB |
| TLC320AC02 |  |  | 64 |  | dB |

NOTE 3: The input signal is a 1020 Hz -sine wave for the ADC channel. Harmonic distortion is defined for an input level of -1 dB .

## System Distortion, DAC Channel Attenuation, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{s}}=\mathbf{8} \mathbf{~ k H z}$, FCLK = 144 kHz (Unless Otherwise Noted)

| PARAMETER |  | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TLC320AC01 | Second harmonic | Differential output (see Note 4) | 70 |  | dB |
| TLC320AC02 |  |  | 64 |  | dB |
| TLC320AC01 | Third harmonic and higher harmonics |  | 70 |  | dB |
| TLC320AC02 |  |  | 64 |  | dB |

NOTE 4: The input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-. Harmonic distortion is specified for a signal input level of 0 dB .

## Appendix D <br> Multiple TLC320AC01/02 Analog Interface Circuits on One TMS320C5X DSP Serial Port

In many applications, digital signal processors (DSP) must obtain information from multiple analog-to-digital (A/D) channels and transmit digital data to multiple digital-to-analog (D/A) conversion channels. The problem is how to do it easily and efficiently.
This application report addresses the issue of connecting two channels of an analog interface circuit (AIC) to one TMS320C5X DSP serial port. In this application report, the AIC is the TLC320AC02.
The TLC320AC02 (and TLC320AC01) analog interface circuit contains both A/D and D/A converters and using the master/slave mode, it is possible to connect two of them to one TMS320C5X DSP serial port with no additional logic. The hardware schematic is shown in Figure D-1.


NOTE A: Terminal numbers shown are for the FN package.
Figure D-1. Master With Slave (to DSP Interface)

## HARDWARE AND SOFTWARE SOLUTION

Once the hardware connections are completed, the issue becomes distinguishing one channel from another. Fortunately, this is very easy to do in software and adds very little overhead. The mode that the AC02s run in is called master/slave mode. One AC02 is the master and all of the rest of the AC02s are slaves. The master can be distinguished from all of the slaves by examining the least significant bit (LSB) in the receive word coming from the AC02. The master has a 0 in the LSB and all of the slaves have a 1 in the LSB.

The AC02s in master/slave mode take turns communicating with the DSP serial port. They do this is a round robin or circular fashion. Synchronizing the system involves looking for the master AC02 and then starting the software associated with the first AC02. All other ACO2s follow in order. It is possible to have different software for each AC02.

A reference design was constructed using a TMS320C5X DSP starter kit (DSK). The AC02s were connected to the TDM serial port which is available at the headers on the edge of the DSK.

A listing of the DSK assembly code for a simple stereo input/output program is included in the following section.

## SOFTWARE MODULE



| $*$ | .mmregs |  |  |
| :--- | :--- | :--- | :--- |
|  | .ds | 01000 h | ;A register |
| PR1 | .word | 0104 h | ;B register |
| PR2 | .word | 0219 h | ;A prime register |
| PR3 | .word | 0300 h | ;amplifier gain register |
| PR4 | .word | 0405 h | ;analog configuration register |
| PR5 | .word | 0501 h | ;digital configuration register |
| PR6 | .word | 0600 h | ;frame synch delay register |
| PR7 | .word | 0730 h |  |
| value | .word | 0802 h |  |
| value2 | .word | 0800 h |  |

## 

Set up the ISR vector



| .ps 0aOOh |  |  |
| :--- | :--- | :--- |
| .entry |  | ; Disable interrupts |
| SETC | INTM | ; Set data page pointer |
| LDP | $\# 0$ |  |
| OPL | $\# 0834 h$, PMST |  |
| LACC | $\# 0$ |  |
| SAMM | CWSR |  |
| SAMM | PDWSR |  |

```
    splk #00c8h
    SPLK 082h,IMR
    call AC02INIT
    CLRC OVM ; OVM = 0
    SPM 0 ; PM = 0
    SPLK #042h,IMR ; TDMA ser port rec interrupt
    SPLK #0C8h,TSPC ;
    CLRC INTM ; enable interrupts
loop ; main program here does nothing.
    nop ; a user program can be inserted.
    b loop ;
```



```
;
; TDM serial port receiver interrupt service routine
;
TDMREC:
\begin{tabular}{|c|c|c|}
\hline 1dp & \#trev & ; is the first one that is written to in the \\
\hline bit & trcv, 15 & ; loop. the slave AC02(s) will follow in \\
\hline bend & xxx, tc & ```
; sequential order. The master AC02 has a
; 0 in the 1sb. the slave ACO2(s) have a 1
; in the 1sb of the receive word.
``` \\
\hline 1 dp & \#trcv & \\
\hline lacc & trcv & \\
\hline and & \# 0 fffch & \\
\hline & & user code would go here for master AC02 \\
\hline sacl & tdxr & \\
\hline b & yyy & \\
\hline
\end{tabular}
xxx
    ldp #trcv
    lacc trcv
    and #0fffech
        ;
        ; user code would go here for slave AC02
        ;
        sacl tdxr
YYY
    rete
```

```
;
; TDM serial port transmit interrupt service routine
;
TDMTX:
    rete
;
; RECEIVER INTERRUPT SERVICE ROUTINE
;
RECEIVE:
    rete
TRANSMIT:
    RETE
```



# TLC320AD50C, TLC320AD52C Data Manual 

## Sigma-Delta Analog Interface Circuits With Master-Slave Function

SLAS131A<br>November 1997

## IMPORTANT NOTICE

Texas Instruments ( TI ) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

## Contents

Section Title Page
1 Introduction ..... 4-367
1.1 Features ..... 4-367
1.2 Functional Block Diagram ..... 4-368
1.3 Terminal Assignments ..... 4-369
1.4 Ordering Information ..... 4-370
1.5 Terminal Functions ..... 4-370
1.6 Definitions and Terminology ..... 4-372
1.7 Register Functional Summary ..... 4-373
2 Detailed Description ..... 4-375
2.1 Device Functions ..... 4-375
2.1.1 Operating Frequencies ..... 4-375
2.1.2 ADC Signal Channel ..... 4-375
2.1.3 DAC Signal Channel ..... 4-376
2.1.4 Serial Interface ..... 4-378
2.1.5 Register Programming ..... 4-378
2.1.6 Sigma-Delta ADC ..... 4-380
2.1.7 Decimation Filter ..... 4-380
2.1.8 Sigma-Delta DAC ..... 4-380
2.1.9 Interpolation Filter ..... 4-380
2.1.10 Analog and Digital Loopback ..... 4-380
2.1.11 FIR Overflow Flag ..... 4-380
2.2 Reset and Power-Down Functions ..... 4-381
2.2.1 Software and Hardware Reset ..... 4-381
2.2.2 Software and Hardware Power Down ..... 4-381
2.3 Master Clock Circuit ..... 4-382
2.4 Data Out (DOUT) ..... 4-382
2.4.1 Data Out, Master Mode ..... 4-382
2.4.2 Data Out, Slave Mode ..... 4-382
2.5 Data In (DIN) ..... 4-382
2.6 FC (Hardware Secondary Communication Request) ..... 4-382
2.7 Frame-Sync Function for TLC320AD50C ..... 4-382
2.7.1 Frame Sync (FS) Function, Master Mode ..... 4-383
2.7.2 Frame Sync (FS) Function, Slave Mode ..... 4-384
2.7.3 Frame-Sync Delayed (FSD) Function, Master Mode ..... 4-384
2.7.4 Frame-Sync Delayed (FSD), Slave Mode ..... 4-386
2.8 Frame-Sync Function For TLC320AD52C ..... 4-387
2.9 Multiplexed Analog Input and Output ..... 4-388
2.9.1 Multiplexed Analog Input ..... 4-388
2.9.2 Analog Output ..... 4-389
3 Serial Communications ..... 4-391
3.1 Primary Serial Communication ..... 4-391
3.2 Secondary Serial Communication ..... 4-392
3.2.1 Hardware Secondary Serial Communication Request ..... 4-393
3.2.2 Software Secondary Serial Communication Request ..... 4-393
3.3 Conversion Rate Versus Serial Port ..... 4-394
3.5 DIN and DOUT Data Format ..... 4-395
3.5.1 Primary Serial Communication DIN and DOUT Data Format ..... 4-395
3.5.2 Secondary Serial Communication DIN and DOUT Data Format ..... 4-395
4 Specifications ..... 4-397
4.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 4-397
4.2 Recommended Operating Conditions ..... 4-397
4.2.1 Recommended Operating Conditions, DVDD $=5 \mathrm{~V}$ ..... 4-397
4.2.2 Recommended Operating Conditions, DVDD $=3 \mathrm{~V}$ ..... 4-397
4.3 Electrical Characteristics Over Recommended Operating Free-Air Temperature Range ..... 4-398
4.3.1 Digital Inputs and Outputs ..... 4-398
4.3.2 Digital Inputs and Outputs, DVDD $=3 \mathrm{~V}$ ..... 4-398
4.3.3 ADC Path Filter ..... 4-398
4.3.4 ADC Dynamic Performance ..... 4-398
4.3.5 ADC Channel Characteristics ..... 4-399
4.3.6 DAC Path Filte ..... 4-399
4.3.7 DAC Dynamic Performance ..... 4-400
4.3.8 DAC Channel Characteristics ..... 4-401
4.3.9 Power Supply ..... 4-401
4.3.10 Power-Supply Rejection ..... 4-401
4.4 Timing Characteristics ..... 4-402
4.4.1 Master Mode Timing Requirements ..... 4-402
4.4.2 Slave Mode Timing Requirements ..... 4-402
4.4.3 Master Mode Switching Characteristics ..... 4-402
4.4.4 Slave Mode Switching Characteristics ..... 4-402
5 Parameter Measurement Information ..... 4-409
6 Register Set ..... 4-411
6.1 Control 1 Register ..... 4-412
6.2 Control 2 Register ..... 4-412
6.3 Control 3 Register ..... 4-413
6.4 Control 4 Register ..... 4-413
7 Application Information ..... 4-415

## List of Illustrations

Figure Title ..... Page
2-1 Timing Sequence of ADC Channel (Primary Communication Only) ..... 4-376
2-2 Timing Sequence of ADC Channel (Primary and Secondary Communication) ..... 4-376
2-3 Timing Sequence of DAC Channel (Primary Communication Only) ..... 4-377
2-4 Timing Sequence of DAC Channel (Primary and Secondary Communication) ..... 4-377
2-5 Register 1 Read Operation Timing Diagram ..... 4-378
2-6 Register 1 Write Operation Timing Diagram ..... 4-379
2-7 Internal Power-Down Logic ..... 4-381
2-8 Master Device Frame-Sync Signal With Primary and Secondary Communications (No Slaves) ..... 4-383
2-9 Master Device Frame-Sync Signal With Primary and Secondary Communications (With 1 Slave Device) ..... 4-383
2-10 Master Device FS and FSD Output When FSD Register (D0-D5, Control Register 3) is 0 ..... 4-384
2-11 Master Device FS and FSD Output After Control Register 3 Is Programmed (One Slave Device) ..... 4-385
2-12 Master With Slaves (To DSP Interface) ..... 4-386
2-13 Master-Slave Frame-Sync Timing After A Delay Has Been Programmed Into The FSD Register (D0-D5 of Control Register 3) ..... 4-386
2-14 Master Device FS and FSD Output After Control Register 3 Is Programmed with 49 H ..... 4-387
2-15 RC Antialias Filter ..... 4-388
2-16 INP and INM Internal Self-Biased (2.5 V) Circuit ..... 4-388
2-17 Differential Output Drive (Ground Referenced) ..... 4-389
3-1 Primary Serial Communication Timing ..... 4-391
3-2 Hardware and Software Methods to Make a Secondary Request ..... 4-392
3-3 FS Output When Hardware Secondary Serial Communication Is Requested Only Once (No Slave) ..... 4-393
3-4 FS Output When Hardware Secondary Serial Communication Is Requested Only Once (Three Slaves) ..... 4-393
3-5 FS Output During Software Secondary Serial Communication Request (No Slave) ..... 4-394
3-6 Phone Mode Timing When Phone Mode is Enabled ..... 4-394
3-7 Primary Communication DIN and DOUT Data Format ..... 4-395
3-8 Secondary Communication DIN and DOUT Data Format ..... 4-395
4-1 ADC Decimation Filter Response ..... 4-403
4-2 ADC Decimation Filter Passband Ripple ..... 4-403
4-3 DAC Interpolation Filter Response ..... 4-404
4-4 DAC Interpolation Filter Passband Ripple ..... 4-404

## List of Illustrations (continued)

Figure Title ..... Page
5-1 Master FS and FSD Timing ..... 4-409
5-2 Slave FS to FSD Timing ..... 4-409
5-3 Slave SCLK to FSD Timing ..... 4-409
5-4 Serial Communication Timing (Master Mode) ..... 4-410
5-5 Serial Communication Timing (Slave Mode) ..... 4-410
7-1 Master Device and Slave Device Connections (to DSP Interface) ..... 4-415
7-2 Power Supply Decoupling ..... 4-416
List of Tables
Table Title ..... Page
3-1 Least Significant Bit Control Function ..... 4-392
6-1 Register Map ..... 4-411
6-2 Control 1 Register ..... 4-412
6-3 Control 2 Register ..... 4-412
6-4 Control 3 Register ..... 4-413
6-5 Control 4 Register ..... 4-413

## 1 Introduction

The TLC320AD50C and TLC320AD52 provide high-resolution signal conversion from digital-to-analog (D/A) and from analog-to-digital (A/D) using oversampling sigma-delta technology. This device consists of a pair of 16-bit synchronous serial conversion paths (one for each direction) and includes an interpolation filter before the DAC and a decimation filter after the ADC. Other overhead functions on the chip include timing (sample rate, $\overline{\text { FSD }}$ delay) and control (programmable gain amplifier, PLL, communication protocol, etc.). The sigma-delta architecture produces high resolution $A / D$ and $D / A$ conversion at a low system cost.

Programmable functions of this device can be selected through the serial interface. Options include reset, power down, communications protocol, signal sampling rate, gain control, and system test modes (see section 6). The TLC320AD50C and TLC320AD52 are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

### 1.1 Features

- General-purpose analog interface circuit for V. 34 + modem and business audio applications
- 16-bit oversampling sigma-delta ADC and DAC
- Serial port interface
- Typical 89-dB SNR (signal-to-noise ratio) for ADC and DAC
- Typical 90-dB THD (signal to total harmonic distortion) for ADC and DAC
- Typical 88-dB dynamic range
- Test mode that includes a digital loopback test and analog loopback test
- Programmable A/D and D/A conversion rate
- Programmable input and output gain control
- Maximum conversion rate: 22.05 kHz
- Single 5-V power supply voltage or 5-V analog and 3-V digital power supply voltage
- Power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) of 120 mW rms typical in the operating mode
- Hardware power-down mode to 7.5 mW
- Internal reference voltage ( $\mathrm{V}_{\text {ref }}$ )
- Differential architecture throughout device
- TLC320AD50C can support up to three slave devices; TLC320AD52C can support one slave
- 2's complement data format
- ALTDATA terminal provides data monitoring
- Monitor amplifier to monitor input signals
- On-chip phase locked loop (PLL)


### 1.2 Functional Block Diagram



NOTE: Pin numbers shown are for the DW package.

### 1.3 Terminal Assignments



### 1.4 Ordering Information

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |  |
| :---: | :---: | :---: |
|  | SMALL OUTLINE <br> PLASTIC DIP <br> (DW) | QUAD FLAT PACK <br> (PT) |
|  | TLC320AD50CDW <br> TLC320AD52CDW | TLC320AD50CPT <br> TLC320AD52CPT |

### 1.5 Terminal Functions

| TERMINAL |  |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |  |
|  | PT | DW |  |  |
| ALTDATA | 17 | 14 | 1 | Alternate data. ALTDATA signals are routed to DOUT during secondary communication if phone mode is enabled using control 2 register. |
| AUXM | 48 | 4 | 1 | Inverting input to auxiliary analog input. AUXM requires an external single-pole antialias filter with a low output impedance and should be tied to $\mathrm{V}_{\text {SS }}$ if not used. |
| AUXP | 47 | 3 | 1 | Noninverting input to auxiliary analog input. AUXP requires an external single-pole antialias filter with a low output impedance and should be tied to $\mathrm{V}_{\mathrm{SS}}$ if not used. |
| $\mathrm{AV}_{\mathrm{DD}}$ | 37 | 25 | 1 | Analog ADC power supply (5 V only) |
| $\mathrm{AV}_{\mathrm{DD}}$ (PLL) | 5 | 7 | 1 | Analog power supply for the internal PLL (5 V only) |
| $\mathrm{AV}_{\text {SS }}$ | 39 | 26 | 1 | Analog ground |
| $\mathrm{AV}_{\text {SS }}(\mathrm{PLL})$ | 7 | 8 | 1 | Analog ground for the internal PLL |
| DIN | 15 | 12 | 1 | Data input. DIN receives the DAC input data and register data from the external DSP (digital signal processor) and is synchronized to SCLK and $\overline{\text { FS. Data is }}$ latched at the falling edge of SCLK when $\overline{\mathrm{FS}}$ is low. DIN is at high impedance when $\overline{\mathrm{FS}}$ is not active. |
| DOUT | 14 | 11 | O | Data output. DOUT transmits the ADC output bits and register data, and is synchronized to SCLK. Data is sent out at the rising edge of SCLK when $\overline{\mathrm{FS}}$ is low. DOUT is at high impedance when $\overline{\mathrm{FS}}$ is not activated. |
| DV ${ }_{\text {DD }}$ | 11 | 9 | 1 | Digital power supply ( 5 V or 3 V ) |
| DVSS | 12 | 10 | 1 | Digital ground |
| FC | 23 | 17 | 1 | Hardware secondary communication request. When FC is set to high, a secondary communication, followed by the primary communication, will occur to transfer AIC register data between AIC and DSP. FC is sampled and latched on the rising edge of $\overline{F S}$ at the end of the primary serial communication. See section 3 for details. |
| FILT | 43 | 28 | 0 | Bandgap filter. FILT is provided for decoupling of the bandgap reference, and provides 3.2 V . The optimal capacitor value is $0.1 \mu \mathrm{~F}$ (ceramic). This voltage node should be loaded only with a high-impedance dc load. |
| FLAG | 16 | 13 | 0 | Output flag. During phone mode, FLAG contains the value set in control 2 register. |
| $\overline{\mathrm{FS}}$ | 27 | 20 | I/O | Frame sync. When $\overline{\mathrm{FS}}$ goes low, DIN begins receiving data bits and DOUT begins transmitting data bits. In master mode, $\overline{F S}$ is internally generated and is low during the data transmission into DIN and out from DOUT. In slave mode, $\overline{F S}$ is externally generated. |

### 1.5 Terminal Functions (Continued)

| TERMINAL |  |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |  |
|  | PT | DW |  |  |
| $\overline{\text { FSD }}$ | 28 | 21 | 0 | Frame sync delayed output. The FSD (active-low) output synchronizes a slave device to the frame sync of the master device. FSD is applied to the slave FS input and is the same duration as the master $\overline{\mathrm{FS}}$ signal but is delayed in time by the number of shift clocks programmed in the control 3 register. |
| INM | 2 | 6 | I | Inverting input to analog modulator. INM requires an external single-pole antialias filter with a low output impedance. |
| INP | 1 | 5 | 1 | Noninverting input to analog modulator. INP requires an external single-pole antialias filter with a low output impedance. |
| M/ $\bar{S}$ | 29 | 22 | 1 | Master/slave select input. When $M / \overline{\mathrm{S}}$ is high, the device is the master, and when it is low, it is a slave. |
| MCLK | 25 | 18 | 1 | Master clock. MCLK derives the internal clocks of the sigma-delta analog interface circuit. |
| MONOUT | 40 | 27 | 0 | Monitor output. MONOUT allows for monitoring of the analog input and is a high-impedance output. The gain or mute is selected using control 1 register. |
| OUTM | 36 | 24 | 0 | Inverting output of the DAC. The OUTM output can be loaded with $600 \Omega$. OUTM is functionally identical with and complementary to OUTP. OUTM can also be used alone for single-ended operation. |
| OUTP | 35 | 23 | 0 | Noninverting output of the DAC. The OUTP output can be loaded with $600 \Omega$. OUTP can also be used alone for single-ended operation. |
| $\overline{\text { PWRDWN }}$ | 22 | 16 | 1 | Power down. When PWRDWN is pulled low, the device goes into a power-down mode, the serial interface is disabled, and most of the high-speed clocks are disabled. However, all the register values are sustained and the device resumes full power operation without reinitialization when $\overline{\text { PWRDWN }}$ is pulled high again. $\overline{\text { PWRDWN }}$ resets the counters only and preserves the programmed register contents (see paragraph 2.2.2 for more information). |
| REFM | 46 | 2 | 0 | Voltage reference filter input. REFM is provided for low-pass filtering of the internal bandgap reference. The optimal ceramic capacitor value is $0.1 \mu \mathrm{~F}$ and should be connected between REFM and REFP. DC voltage at REFM is 0 V . |
| REFP | 45 | 1 | 0 | Voltage reference filter positive input. REFP is provided for low-pass filtering of the internal bandgap reference. The optimal ceramic capacitor value is $0.1 \mu \mathrm{~F}$ and should be connected between REFP and REFM. DC voltage at REFP is 3.2 V . |
| $\overline{\text { RESET }}$ | 21 | 15 | 1 | Reset. $\overline{\text { RESET }}$ initializes all of the internal registers to their default values. The serial port can be configured to the default state accordingly. See section 6 and paragraph 2.2.1 for more information. |
| SCLK | 26 | 19 | 1/O | Shift clock. The SCLK signal clocks serial data in through DIN and out through DOUT during the frame-sync interval. When configured as an output (M/S high), SCLK is generated internally by multiplying the frame-sync signal frequency by 256. When configured as an input (M/S low), SCLK is generated externally and must be synchronous with the master clock and frame sync. |

NOTE: All digital inputs and outputs are TTL compatible, unless otherwise noted (for $\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}$ ).

### 1.6 Definitions and Terminology

| ADC Channel | ADC channel refers to all signal processing circuits between the analog input and <br> the digital conversion results at DOUT. |
| :--- | :--- |
| The alpha character d represents valid programmed or default data in the control |  |
| register format (see Section 3.2) when discussing other data bit portions of the |  |
| register. |  |

### 1.7 Register Functional Summary

There are seven control registers that are used as follows:
Register 0 The No-Op register. Addressing register 0 allows secondary communications requests without altering any other register.

Register 1 The Control 1 register. The data in this register controls:

- Software reset
- Software power down
- Normal or auxiliary analog inputs enabling
- Normal or auxiliary analog inputs monitoring
- Selection of monitor amplifier output gain
- Selection of digital loopback
- Selection of 16 -bit or ( $15+1$ )-bit mode of DAC operation

Register 2 The Control 2 register. The data in this register:

- Contains the output value of FLAG
- Selects phone mode
- Contains the output flag indicating a decimator FIR filter overflow
- Selects either 16-bit mode or (15+1)-bit mode of ADC operation
- Enables analog loopback

Register 3 The Control 3 register. The data in this register:

- Sets the number of SCLK delays between $\overline{\mathrm{FS}}$ and $\overline{\mathrm{FSD}}$
- Informs the master device of how many slaves are connected in the chain

Register 4 The Control 4 register. The data in this register:

- Selects the amplifier gain for the input and output amplifiers
- Sets the sample rate by choosing the value of $N$ from 1 to 8 where $\mathrm{f}_{\mathrm{S}}=\mathrm{MCLK} /(128 \times N)$ or MCLK/(512 $\left.\times N\right)$
- Selects the PLL. If the PLL is selected, the sampling rate is set to MCLK/(128 $\times N)$. If the PLL is bypassed, the sampling rate can be set to MCLK/(512 $\times N)$.

Register 5 Reserved for factory test. Do not write to this register.
Register 6 Reserved for factory test. Do not write to this register.

## 2 Detailed Description

### 2.1 Device Functions

### 2.1.1 Operating Frequencies

If the sampling frequency is higher than 7 kHz , the sampling frequency is derived from the master clock (MCLK) input by either equation 1 or 2.

$$
\begin{aligned}
& \mathrm{f}_{\mathrm{S}}=\text { Sampling (conversion) frequency }=\frac{\text { MCLK }}{128 \times N} \quad \text { (when bit D7 of register } 4 \text { is set to } 0 \text { ) (1) } \\
& \mathrm{f}_{\mathrm{S}}=\text { Sampling (conversion) frequency }=\frac{\text { MCLK }}{512 \times N} \quad \text { (when bit D7 of register } 4 \text { is set to 1) (2) }
\end{aligned}
$$

If the sampling frequency is lower than 7 kHz , the sampling frequency is derived from the master clock (MCLK) using equation 2 only, which bypasses the PLL. Equation 2 must be used in this case because the PLL input clock for sampling frequencies lower than 7 kHz is outside of the working range for the PLL input clock.

The inverse of the sampling frequency is the time between the falling edges of two successive primary frame-sync signals. This time is the conversion period.

For example, to set the conversion rate to 8 kHz ,

- when bit D7 of register 4 is set to 0 , use equation 1 to determine MCLK (MCLK $=128 \times \mathrm{N} \times 8000$ )
- when bit D7 of register 4 is set to 1 , use equation 2 to determine MCLK (MCLK $=512 \times \mathrm{N} \times 8000$ )

To set the conversion rate to 4 kHz ,

- bit D7 of register 4 must be set to 1 to bypass the PLL, then use equation 2 to determine MCLK (MCLK $=512 \times N \times 4000$ )


### 2.1.2 ADC Signal Channel

The input signal is amplified and applied to the ADC input. The ADC converts the signal into discrete output digital words in 2's-complement data format, corresponding to the instantaneous analog-signal value at the sampling time. These 16-bit (or 15-bit) digital words, representing sampled values of the analog input signal after the PGA, are clocked out of the serial port (DOUT) at the positive edge of SCLK during the frame-sync interval, one bit for each SCLK and one word for each primary communication interval ( 256 SCLKs).
During secondary communication, the data previously programmed into the registers can be read out. This read operation is accomplished by sending the appropriate register address (DS12 - DS8) with the read bit (DS13) set to 1 in through DIN during present secondary communication. If a register read is not requested, all 16 bits are cleared to 0 in the secondary communication. The timing sequence is shown in figure 2-1 and figure 2-2.


NOTES: A. $M / \bar{S}$ is used to indicate whether the 15 -bit data comes from master device or slave device. (Master: $M / \bar{S}=1$, Slave $M / \bar{S}=0$ )
B. The MSB (D15) is stable (the host can latch the data in at this time) at the falling edging of SCLK \#1, the last bit ( $\mathrm{DO}, \mathrm{M} / \overline{\mathrm{S}}$ ) is stable at the falling edging of SCLK \#16.
Figure 2-1. Timing Sequence of ADC Channel (Primary Communication Only)


NOTE: M/ $\bar{S}$ bit (DS15) in the secondary communication is used to indicate whether the register data (address and content) comes from the master device or the slave device if the read bit is set. During register read operations, bits DS7 - DS0 are the contents of the specified register. In register write operations, bits DS7 - DS0 are all 0s.
Figure 2-2. Timing Sequence of ADC Channel (Primary and Secondary Communication)

### 2.1.3 DAC Signal Channel

DIN receives the 16-bit serial data word (2's complement) from the host during the primary communications interval. These 16-bit digital words, representing the analog output signal before PGA, are clocked into the serial port (DIN) at the falling edge of SCLK during the frame-sync interval, one bit for each SCLK and one word for each primary communication interval ( 256 SCLKs). The data are converted to a pulse train by the sigma-delta DAC, which consists of a digital interpolation filter and a digital modulator. The output of the modulator is then passed to an internal low-pass filter to complete the analog signal reconstruction. Finally, the resulting analog signal is applied to the input of a programmable-gain amplifier, which is capable of driving a 600- $\Omega$ load differentially at OUTP and OUTM. The timing sequence is shown in figure 2-3.


NOTE: $\mathrm{d} 0=0$ means no secondary communication request (software secondary communication request control paragraph 3.2)

Figure 2-3. Timing Sequence of DAC Channel (Primary Communication Only)

During secondary communication, the digital control and configuration data (together with the register address), are clocked in through DIN. These 16-bits of data are used either to initialize the register, or to read the register content through DOUT. If a register initialization is not required, a no-operation word (DS15 - DS8 are all set to 0 ) can be used. If DS13 is set to 1 , the content of the control register, specified by DS12-DS8, will be sent out through DOUT during the same secondary communication (see section 2.1.5). The timing sequence is shown in figure 2-4.


NOTES: A. FC has to be set high for a secondary communication request when 16-bit DAC data format is used (paragraph 3.2).
B. $\mathrm{DO}=1$ means secondary communication request (software secondary communication request control paragraph 3.2).

Figure 2-4. Timing Sequence of DAC Channel (Primary and Secondary Communication)

### 2.1.4 Serial Interface

The digital serial interface consists of the shift clock (SCLK), the frame-sync signal ( $\overline{\mathrm{FS}}$ ), the ADC-channel data output (DOUT), and the DAC-channel data input (DIN). During the primary frame synchronization interval, SCLK clocks the ADC channel results out through DOUT and clocks 16-bit/(15+1)-bit DAC data in through DIN.
During the secondary frame-sync interval, SCLK clocks the register read data out through DOUT if the read bit (DS13) is set to 1 and transfers control and device parameter in through DIN. The timing sequence is shown in Figures 2-2 and 2-4.

### 2.1.5 Register Programming

All register programming occurs during secondary communications through DIN, and data are latched and valid on the falling edge of SCLK during the frame-sync signal. If the default value for a particular register is desired, that register does not need to be addressed during the secondary communications interval. The no-op command (DS15 - DS8 all set to 0 ) addresses the pseudo-register (register 0), and no register programming takes place during the communications.
In addition, each register can be read back through DOUT during secondary communications by setting the read bit (DS13) to 1. When the register is in the read mode, no data can be written to the register during this cycle. DS13 must be cleared to write to the register.
For example, if the contents of control register 1 is desired to be read out from DOUT, the following procedure must be performed through DIN:

1. Request secondary communication by setting either $\mathrm{DO}=1$ (software request) or $\mathrm{FC}=$ high (hardware request) during the primary communication interval.
2. At the secondary communication interval ( $\overline{\mathrm{FS}})$, send data in the following format in through DIN:

| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ | $x$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

DS15
3. Then the following data is read from DOUT, with the last 8 bits containing the register 1 data.

| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | $d$ | $d$ | $d$ | $d$ | $d$ | $d$ | $d$ | $d$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

DS15
Figure $2-5$ is a timing diagram of this procedure.


Figure 2-5. Register 1 Read Operation Timing Diagram

If control register 1 needs to be programmed, the following procedure must be performed through DIN:

1. Request secondary communication by setting either $D 0=1$ (software request) or $F C=$ high (hardware request) during the primary communication interval.
2. At the secondary communication interval ( $\overline{\mathrm{FS}})$, send data in the following format in through DIN:

| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | $d$ | $d$ | $d$ | $d$ | $d$ | $d$ | $d$ | $d$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

DS15
3. Then the following data is read from DOUT:

| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

DS15
Figure 2-6 is a timing diagram of this procedure.


Figure 2-6. Register 1 Write Operation Timing Diagram

### 2.1.6 Sigma-Delta ADC

The sigma-delta analog-to-digital converter in the device is a sigma-delta modulator with $64-\times$ oversampling. The ADC provides high-resolution, low-noise performance using oversampling techniques. Due to the oversampling employed, only single-pole antialiasing filters are required on the analog inputs.

### 2.1.7 Decimation Filter

The decimation filters reduce the digital data rate to the sampling rate. This is accomplished by decimating with a ratio of 1:64. The output of the decimation filter is a 16-bit 2's-complement data word clocking at the sample rate selected for that particular data channel. The bandwidth of the filter is $0.439 \times f_{\text {sample }}$ and scales linearly with the sample rate.

### 2.1.8 Sigma-Delta DAC

The sigma-delta digital-to-analog converter in the device is a sigma-delta modulator with 256- $\times$ oversampling. The DAC provides high-resolution, low-noise performance using oversampling techniques.

### 2.1.9 Interpolation Filter

The interpolation filter resamples the digital data at a rate of 256 times the incoming sample rate. The high-speed data output from the interpolation filter is then used in the sigma-delta DAC. The bandwidth of the filter is $0.439 \times \mathrm{f}_{\text {sample }}$ and scales linearly with the sample rate.

### 2.1.10 Analog and Digital Loopback

The analog and digital loopbacks provide a means of testing the modem data ADC/DAC channels and can be used for in-circuit system-level tests. The analog loopback routes the DAC low-pass filter output into the analog input where it is then converted by the ADC into a digital word. The digital loopback routes the ADC output to the DAC input on the device and is enabled by setting bit D1 in control 1 register to 1. Analog loopback is enabled by setting bit D3 in control 2 register to 1 (see section 6).

### 2.1.11 FIR Overflow Flag

The decimator FIR filter sets an overflow flag (bit D5) of control 2 register to indicate that the input analog signal has exceeded the range of the internal decimation filter calculations. Once the FIR overflow flag has been set in the register, it remains set until the register is read by the user. Reading this value resets the overflow flag.
If FIR overflow occurs, the input signal must be attenuated either by the PGA or some other method.

### 2.2 Reset and Power-Down Functions

### 2.2.1 Software and Hardware Reset

The TLC320AD50C and TLC320AD52C reset the internal counters and registers in response to either of two events:

1. A low-going reset pulse is applied to terminal $\overline{\text { RESET }}$
2. A 1 is written to the programmable software reset bit (D7 of control register 1)

Either event resets the control registers and clears all the sequential circuits in the device. Reset signals should be at least 6 master clock periods long.

### 2.2.2 Software and Hardware Power Down

Most of the device (all except the digital interface) enters the power-down mode when D6 in control register 1 is set to 1 . When PWRDWN is taken low, the entire device is powered down. In either case, the register contents are preserved and the output of the monitor amplifier is held at the midpoint voltage to minimize pops and clicks.

The amount of power drawn during software power down is higher than it is during a hardware power down because of the current required to keep the digital interface active. Additional differences between software and hardware power-down modes are detailed in the following paragraphs. Figure 2-7 represents the internal power-down logic.


Figure 2-7. Internal Power-Down Logic

### 2.2.2.1 Software Power Down

When D6 of control register 1 is set to 1 , the device enters the software power-down mode. In this state, the digital interface circuit is still active while the internal ADC and DAC channels and differential outputs OUTP and OUTM are disabled, and DOUT and FSD are inactive. Register data in the secondary serial communications is still accepted but data in the primary serial communications is ignored. The device returns to normal operation when D6 of control register 1 is reset to 0 .

### 2.2.2.2 Hardware Power Down

When PWRDWN is held low, the device enters the hardware power-down mode. In this state, the internal clock control circuit and the differential outputs OUTP and OUTM are disabled. All other digital I/Os either are disabled or remain in the state they were in immediately before power down. DIN cannot accept any data input. The device can only be returned to normal operation by taking and holding PWRDWN high. When not holding the device in the hardware power-down mode, $\overline{\text { PWRDWN }}$ should be tied high.

### 2.3 Master Clock Circuit

MCLK is the external master clock input. The internal clock circuit generates and distributes necessary clocks throughout the device. An internal PLL circuit is used for upsampling to provide the appropriate clocks for the digital filters and modulators.
When the device is in the master mode, SCLK and $\overline{\mathrm{FS}}$ are derived from MCLK in order to provide clocking of the serial communications between the device and a DSP (digital signal processor). When in the slave mode, SCLK and $\overline{\mathrm{FS}}$ are both inputs.

### 2.4 Data Out (DOUT)

DOUT is placed in the high-impedance state on the rising edge of the frame sync. In the primary communication, the data word is the ADC conversion result. In the secondary communication, the data is the register-read results when requested by the read/write $(R / \bar{W})$ bit. If a register read is not requested, the low eight bits of the secondary word is all zeroes. The state of the master/slave ( $M / \bar{S}$ ) terminal is reflected by the MSB in secondary communication (DOUT, bit DS15) and the LSB in the primary communication (DOUT, bit DO). When the device is in the slave mode, DOUT remains in a high-impedance state until a nonzero value is written as a number of slaves in control register 3 (bits D7 and D6).

### 2.4.1 Data Out, Master Mode

In the master mode, DOUT is taken from the high-impedance state by the falling edge of the master frame sync ( $\overline{\mathrm{FS}}$ ). The most significant data bit then appears first on DOUT.

### 2.4.2 Data Out, Slave Mode

In the slave mode, DOUT is taken from the high-impedance state by the falling edge of the frame sync ( $\overline{\mathrm{FS}})$. The most significant data bit then appears on DOUT. When in the slave mode, DOUT is not enabled until the control 3 register is programmed with the number of slaves. This must be done even if there is only one slave device.

### 2.5 Data In (DIN)

In a primary communication, the data word is the input digital signal to the DAC channel. If the (15+1)-bit data format is used, the LSB (DO) is used to request a secondary communication. In a secondary communication, the data is the control and configuration data that sets the device for a particular function (see Section 3, Secondary Serial Communication for details).

### 2.6 FC (Hardware Secondary Communication Request)

The FC input provides for hardware requests for secondary communications. FC works in conjunction with the LSB of the primary data word. The signal on FC is latched on the rising edge of the primary frame sync $(\overline{F S})$. FC should be tied low if not used.

### 2.7 Frame-Sync Function for TLC320AD50C

The frame-sync signal ( $\overline{\mathrm{FS}}$ ) indicates the device is ready to send and receive data. The data transfer out of DOUT and into DIN begins on the falling edge of the frame-sync signal.

### 2.7.1 Frame Sync ( $\overline{\mathrm{FS}}$ ) Function, Master Mode

The frame sync is generated internally and goes low on the rising edge of SCLK and remains low during a 16 -bit data transfer. In addition to generating its own frame-sync signal, the master also outputs a frame sync for each slave that is being used (see figures 2-8 and 2-9).


NOTES: A. Primary and secondary serial communication.
B. Primary serial communication, only.

Figure 2-8. Master Device Frame-Sync Signal With Primary and Secondary Communications (No Slaves)


NOTE: MP: Master Primary (master device data is transferred in this period, DOUT of the slave device device is in high impedance state).
SP: Slave Primary (slave device data is transferred in this period, DOUT of master device device is in high impedance state).
MS: Master Secondary (master device control register information is transferred in this period, DOUT of the slave device is in high impedance state).
SS: Slave Secondary(slave device control register information is transferred in this period, DOUT of the master device is in high impedance state).
NOTES: A. Primary and secondary serial communications
B. Primary serial communication only
C. $m$ is the value programmed into the FSD register (control register 3: D0-D5)

Figure 2-9. Master Device Frame-Sync Signal With Primary and Secondary Communications (With 1 Slave Device)

### 2.7.2 Frame Sync ( $\overline{\mathrm{FS}}$ ) Function,Slave Mode

Frame-sync timing is generated externally by the master $\overline{\mathrm{FSD}}$ and is applied to $\overline{\mathrm{FS}}$ of the slave to control the ADC and DAC timing.

### 2.7.3 Frame-Sync Delayed ( $\overline{\mathrm{FSD}}$ ) Function, Master Mode

For the master, the $\overline{\mathrm{FSD}}$ (frame-sync delayed) output occurs $1 / 4$ shift-clock period ahead of $\overline{\mathrm{FS}}$ to compensate for the time delay through the master and slave devices. The timing relationships are as follows:

- When the FSD register (control 3 register) data is 0 , then $\overline{\text { FSD }}$ goes low $1 / 4$ SCLK prior to the rising edge of SCLK when $\overline{\mathrm{FS}}$ goes low (figure 2-10).
- When the FSD register data is greater than 17, then $\overline{\text { FSD }}$ goes low on the rising edge of SCLK that is the $\overline{\mathrm{FSD}}$ register number of SCLKs after the falling edge of $\overline{\mathrm{FS}}$ (figure 2-11).

Register data values from 1 to 17 result in a default register value of zero and should not be used.

$\dagger$ The DIN of master and slave devices share the same DIN bus during first initialization. The DOUT is occupied by Master device only until the control register 3 of master and slave device is programmed with slave devices number and number of SCLKs between FS and FSD ( $\mathrm{m}>17$ ).
$\ddagger$ P\&S: Primary and secondary communications P: Primary communication only
Figure 2-10. Master Device $\overline{\mathrm{FS}}$ and $\overline{\mathrm{FSD}}$ Output When $\overline{\mathrm{FSD}}$ Register (D0-D5, Control Register 3) is 0


NOTES: A. Since Master and slave share the same DIN bus during first initialization, they share the same input data word. Only one write cycle is needed to program control register 3 of master device and slave device(s).
B. After the control register 3 is programmed, the DIN or DOUT bus of master and slave(s) are separated by time, although they still physically connect to each other.

Figure 2-11. Master Device $\overline{\text { FS }}$ and $\overline{\text { FSD Output After Control Register } 3 \text { Is Programmed (One }}$ Slave Device)

### 2.7.4 Frame-Sync Delayed ( $\overline{\text { FSD }}$ ), Slave Mode

The master $\overline{\mathrm{FSD}}$ is output to the first slave and the first slave $\overline{\mathrm{FSD}}$ is output to the second slave device and so on (see figure 2-12). The $\overline{F S D}$ output of each device is input to the $\overline{F S}$ terminal of the succeeding device. The FSD timing sequence in the slave mode is as follows:

- When the FSD register data is 0 , then $\overline{\mathrm{FSD}}$ goes low $1 / 4$ SCLK cycle before $\overline{\mathrm{FS}}$ goes low.
- When the FSD register data is greater than 17, then $\overline{\mathrm{FSD}}$ goes low on the rising edge of SCLK that is the FSD register number of SCLKs after the falling edge of $\overline{F S}$ (see figure 2-13).
Data values from 1 to 17 should not be used.


Figure 2-12. Master With Slaves (To DSP Interface)


NOTE: Slave $3 \overline{\mathrm{FSD}}$ cannot be used.
Figure 2-13. Master-Slave Frame-Sync Timing After A Delay Has Been Programmed Into The FSD Register (D0-D5 of Control Register 3)

### 2.8 Frame-Sync Function for TLC320AD52C

The frame-sync function for TLC320AD52C is very similar to that of the TLC320AD50C except the following:

1. TLC320AD52C can support only one slave.
2. The $\overline{\mathrm{FSD}}$ terminal function can be disabled for TLC320AD52C by programming bit D2 in control 2 register.
3. The $\overline{\text { FSD }}$ value need to be multiplied by 2 for actually number of SCLK delay.

For example, if $\overline{\text { FSD register (control register 3) is programmed with 49H, it means that the TLC320AD52C }}$ has one slave and the $\overline{\mathrm{FSD}}$ terminal has 18 SCLKs delay after master primary $\overline{\mathrm{FS}}$ output. See figure 2-14.

$\dagger$ Minimum SCLK delay number in $\overline{\text { FSD }}$ register is 9 . This means that a delay of at least 18 SCLKs is required for proper operation of the TLC320AD52C.

Figure 2-14. Master Device $\overline{\text { FS }}$ and $\overline{\text { FSD }}$ Output After Control Register 3 Is Programmed with 49H

### 2.9 Multiplexed Analog Input and Output

The two differential analog inputs (INP and INM or AUXP and AUXM) are multiplexed into the sigma-delta modulator. The performance of the AUX channel is similar to the normal input channel. A single-pole antialias filter must be connected to INP and INM (also AUXP and AUXM, if used). If an RC is used for the single-pole filter (Figure 2-15) the value of $R$ should not be grater that $1 \mathrm{k} \Omega$. The gain of the input amplifiers is set by through the control 4 register.


NOTES: A. The bandwidth of this RC antialias is determined by: ( $f_{0}=1 /(2 \pi R C)$ )
B. AUXP and AUXM need to connect to $\mathrm{AV}_{S S}$ if not used.
C. Bandwidth of the anti-alias filter can be $4 \times \mathrm{f}_{\mathrm{S}}$.

Figure 2-15. RC Antialias Filter

### 2.9.1 Multiplexed Analog Input

To produce the best possible common-mode rejection of unwanted signal performance, the analog signal is processed differentially until it is converted to digital data. The signal applied to the terminals INM and INP should be differential to preserve the device specifications. As much as 6 dB of signal level will be lost if the single-ended input is used directly. The signal source driving the analog inputs (INP and INM or AUXP and AUXM) should have a low source impedance for best low-noise performance and accuracy.

To obtain maximum dynamic range, the signal should be AC coupled to the input terminal. The analog input signal is self-biased to the mid-supply voltage if the monitor-amplifier input source is selected as the same source for the ADC input. These input sources are selected by bits D4 and D5 of control 1 register. The default condition self-biases the input since the register default value selects INP and INM as the source for both the ADC and monitor amplifier input (see figure 2-16). A simple single-pole antialias filter with low output impedance must be connected to INP and INM (also AUXP and AUXM, if used).


Figure 2-16. INP and INM Internal Self-Biased (2.5 V) Circuit

### 2.9.2 Analog Output

The OUTP and OUTM are differential outputs and can drive a typical 600- $\Omega$ load directly. Figure 2-17 shows the circuit when load is ground referenced.


Figure 2-17. Differential Output Drive (Ground Referenced)

## 3 Serial Communications

DOUT, DIN, SCLK, $\overline{F S}$, and FC are the serial communication signals. The digital output data from the ADC is taken from DOUT. The digital input data for the DAC is applied to DIN. The synchronizing clock for the serial communication data and the frame sync is taken from SCLK. The frame-sync pulse that encloses the ADC and DAC data transfer interval is taken from $\overline{\mathrm{FS}}$. For signal data transmitted from the ADC or to the DAC, primary serial communication is used. To read or write words that control both the options and the circuit configurations of the device, secondary communication is used.

The purpose of the primary and secondary communications is to allow conversion data and control data to be transferred across the same serial port. A primary transfer is always dedicated to conversion data. A secondary transfer is used to set up and/or read the register values. A primary transfer occurs for every conversion period. A secondary transfer occurs only when requested. Secondary serial communication can be requested either by hardware (FC terminal) or by software (DO of primary data input to DIN).

### 3.1 Primary Serial Communication

Primary serial communication is used both to transmit and receive conversion signal data. The DAC word length depends on the state of bit DO in control 1 register. After power up or reset, the device defaults to the 15 -bit mode. When the DAC word length is 15 bits, the last bit of the primary 16-bit serial communication word is a control bit used to request secondary serial communication. In the 16-bit mode, all 16 bits of the primary communication word are used as data for the DAC and the hardware terminal FC must be used to request secondary communication.

Figure 3-1 shows the timing relationship for SCLK, $\overline{\text { FS, }}$, DOUT and DIN in a primary communication. The timing sequence for this operation is as follows:

1. $\overline{\mathrm{FS}}$ is brought low by the TLC320AD50C or TLC320AD52C.
2. A 16-bit word is transmitted from the ADC (DOUT) and a 16 -bit word is received from the DAC (DIN).
3. $\overline{\mathrm{FS}}$ is brought high by the TLC320AD50C or TLC320AD52C, signaling the end of the data transfer.


Figure 3-1. Primary Serial Communication Timing

### 3.2 Secondary Serial Communication

Secondary serial communication is used to read or write 16-bit words that program both the options and the circuit configurations of the device. Register programming always occurs during secondary communication. Four primary and secondary communication cycles are required to program the four registers. If the default value for particular register is desired, then the register addressing can be omitted during secondary communications. The NOOP command addresses a pseudo-register, register 0, and no register programming takes place during this secondary communication. If secondary communication is desired for any device (either master or slave), then a secondary communication must be requested for all devices, starting with the master. This results in a secondary frame sync $(\overline{\mathrm{FS}})$ for all devices. The NOOP command can be used for devices that do not need a secondary operation.

During a secondary communication, a register may be written to or read from. When writing a value to a register, DIN contains the value to be written. When reading the value in a register, the data is stepped out on DOUT.

There are two methods for initiating secondary communications:

1. by asserting a high level on FC
2. by asserting the LSB of the DIN 16-bit serial communication high while in the 15 -bit mode

Both methods are illustrated in figure 3-2.


Figure 3-2. Hardware and Software Methods to Make a Secondary Request

FC should be pulled high before the rising edge of the frame sync ( $\overline{\mathrm{FS}})$. This causes the start of the secondary communication, 128 SCLKs after the start of the primary communication frame. If slaves are present, FC should remain high until the rising edge of the frame sync for the last slave.

The second method for secondary communication is by asserting the LSB high. A software request is typically used when the request resolution of the DAC channel is less 16 bits. Then the least significant bit (DO) can be used for the secondary requests as shown in table 3-1. The request is made by placing the device in the 15 -bit DAC mode and making the LSB of DIN high. All devices should be in the 15 -bit DAC mode and secondary communication should be requested for all devices.

Table 3-1. Least Significant Bit Control Function

| CONTROL BIT DO | CONTROL BIT FUNCTION |
| :---: | :--- |
| 0 | No operation (NOOP) |
| 1 | Secondary communication request |

If a secondary communication request is made, $\overline{\mathrm{FS}}$ goes low after 128 SCLKs after the beginning of the primary frame.

### 3.2.1 Hardware Secondary Serial Communication Request

The FC requests a secondary communication when it is asserted. The FC terminal is latched at the rising edge of $\overline{\mathrm{FS}}$ (primary communication), so FC should be pulled high before the rising edge of the primary frame sync ( $\overline{\mathrm{FS}}$ ). FC needs to have a bounce from high to low and then back to high ( $1 \rightarrow 0 \rightarrow 1$ ) if another secondary serial communication is desired. Otherwise (FC kept high or low), there is no additional secondary communication. Figures 3-3 and 3-4 show the $\overline{\mathrm{FS}}$ output from a master device.


Figure 3-3. $\overline{\text { FS }}$ Output When Hardware Secondary Serial Communication Is Requested Only Once (No Slave)


NOTE: FC of master device and slave devices should connect together
Figure 3-4. $\overline{\text { FS }}$ Output When Hardware Secondary Serial Communication Is Requested Only Once (Three Slaves)

### 3.2.2 Software Secondary Serial Communication Request

The LSB of the DAC data within a primary transfer can request a secondary communication when the device is in the 15 -bit mode.

For all serial communications, the most significant bit is transferred first. For a 16 -bit ADC word and a 16 -bit DAC word, D15 is the most significant bit and D0 is the least significant bit. For a 15-bit DAC data word in a primary communication, D15 is the most significant bit and D1 is the least significant bit. Bit D0 is then used for the secondary communication request control. All digital data values are in 2 's complement data format (figure 3-5).
If the data format is set to the 16 -bit word mode, all 16 bits are either ADC or DAC data and secondary communication can then be requested only by hardware (FC terminal).


NOTE: See figure 3-8 for secondary communication DIN data format
Figure 3-5. $\overline{\text { FS }}$ Output During Software Secondary Serial Communication Request (No Slave)

### 3.3 Conversion Rate Versus Serial Port

The SCLK frequency is set equal to the frequency of the frame-sync signal ( $\overline{\mathrm{FS}}$ ) multiplied by 256 . The conversion rate or sample rate is equal to the frequency of $\overline{\mathrm{FS}}$.

### 3.4 Phone Mode Control

Phone mode control is provided for applications that need hardware control and monitoring of external events. By allowing the device to drive the FLAG terminal (set through control 2 register), the host DSP is capable of system control through the same serial port that connects the device. Along with this control is the capability of monitoring the value of the ALTDATA terminal during a secondary communication cycle. One application for this function is in monitoring RING DETECT or OFFHOOK DETECT from a phone answering system. FLAG allows response to these incoming control signals. Figure 3-6 shows the timing associated with this operating mode.


NOTES: A. When DIN performs a read operation (set D13 to 1) during secondary communication.
B. When DIN perform a write operation (set D13 to 0 ) during secondary communication.

Figure 3-6. Phone Mode Timing When Phone Mode is Enabled

### 3.5 DIN and DOUT Data Format

### 3.5.1 Primary Serial Communication DIN and DOUT Data Format (Figure 3-7)



Figure 3-7. Primary Communication DIN and DOUT Data Format

### 3.5.2 Secondary Serial Communication DIN and DOUT Data Format (Figure 3-8)



Figure 3-8. Secondary Communication DIN and DOUT Data Format

## 4 Specifications

### 4.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted) $\dagger$

Supply voltage range, $\mathrm{DV}_{\mathrm{DD}}, \mathrm{AV}_{\mathrm{DD}}$ (see Note 1) ........................ -0.3 V to 7 V
Output voltage range, DOUT, $\overline{F S}$, SCLK, FLAG . . . . . . . . . . . . . -0.3 V to DV $\mathrm{DD}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Output voltage range, OUTP, OUTM ............................ -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Input voltage range, DIN, PWRDWN, RESET, ALTDATA,
MCLK, FC
-0.3 V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Input voltage range, INP, INM, AUXP, AUXM ................... -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Case temperature for 10 seconds: DW package . . . . . . . . . . . . . . . . . . . . . . . . . . . . $260^{\circ} \mathrm{C}$
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}} \ldots \ldots . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~ 0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to $V_{S S}$.

### 4.2 Recommended Operating Conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{AV}_{\mathrm{DD}}$ (see Note 2) |  | 4.75 |  | 5.5 | V |
| Analog signal input voltage, $\mathrm{V}_{\mathrm{l}}($ analog) | Differential (INP-INM) peak, for full scale operation |  |  | 6 | V |
| Differential output load resistance, OUTP, OUTM, $\mathrm{R}_{\mathrm{L}}$ |  |  | 600 |  | $\Omega$ |
| Differential output load capacitance, OUTP, OUTM, $\mathrm{C}_{\mathrm{L}}$ |  |  |  | 15 | pF |
| ADC or DAC conversion rate |  |  | 8 | 22.05 | kHz |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 2: Voltages at analog inputs and outputs and $V_{D D}$ are with respect to the $V_{S S}$ terminal.

### 4.2.1 Recommended Operating Conditions, DV ${ }^{\text {DD }}=5 \mathrm{~V}$

|  | MIN | NOM | MAX | UNIT |
| :--- | ---: | ---: | ---: | :---: |
| Supply voltage, $\mathrm{DV}_{\mathrm{DD}}$ (see Note 2) | 4.5 |  | 5.5 | V |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ | 2 |  | V |  |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  | 0.8 | V |  |
| MCLK frequency |  | 8.192 | 11.290 | MHz |

NOTE 2: Voltages at analog inputs and outputs and $V_{D D}$ are with respect to the $V_{S S}$ terminal.

### 4.2.2 Recommended Operating Conditions, DV $\mathrm{DD}=3 \mathrm{~V}$

|  | MIN | NOM | MAX |
| :--- | ---: | ---: | :---: |
| UNIT |  |  |  |
| Supply voltage, DV | DD (see Note 2) | 2.7 | 3 |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ | 1.8 | V |  |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  |  | V |
| MCLK frequency | 8.192 | 11.290 | MHz |

NOTE 2: Voltages at analog inputs and outputs and $\mathrm{V}_{\mathrm{DD}}$ are with respect to the $\mathrm{V}_{S S}$ terminal.

### 4.3 Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, DV $=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ (Unless Otherwise Noted)

### 4.3.1 Digital Inputs and Outputs, $M C L K=8.192 \mathrm{MHz}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}$, Outputs Not Loaded

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :--- | :--- | :--- | ---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage, DOUT | $\mathrm{I}_{\mathrm{O}}=360 \mu \mathrm{~A}$ | 2.4 | 4.6 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage, DOUT | $\mathrm{I}_{\mathrm{O}}=2 \mathrm{~mA}$ | 0.2 | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current, any digital input | $\mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V}$ |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level input current, any digital input | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{j}}$ | Input capacitance |  | 5 | pF |  |
| $\mathrm{C}_{\mathrm{O}}$ | Output capacitance |  | 5 | pF |  |

### 4.3.2 Digital Inputs and Outputs, $M C L K=8.192 \mathrm{MHz}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}$, Outputs Not Loaded, $D V_{D D}=3 \mathrm{~V}$

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :--- | :--- | :--- | ---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage, DOUT | $\mathrm{I}_{\mathrm{O}}=360 \mu \mathrm{~A}$ | 2.4 | 4.6 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage, DOUT | $\mathrm{I}_{\mathrm{O}}=2 \mathrm{~mA}$ | 0.2 | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current, any digital input | $\mathrm{V}_{\mathrm{IH}}=3 \mathrm{~V}$ |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level input current, any digital input | $\mathrm{V}_{\mathrm{IL}}=0.6 \mathrm{~V}$ |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{j}}$ | Input capacitance |  | 5 | pF |  |
| $\mathrm{C}_{\mathrm{O}}$ | Output capacitance |  | 5 | pF |  |

### 4.3.3 ADC Path Filter, MCLK $=8.192 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ (see Note 3)

| PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Filter gain relative to gain at 1020 Hz | 0 to 300 Hz | -0.5 | 0.2 | dB |
|  | 300 Hz to 3 kHz | -0.25 | 0.25 |  |
|  | 3.3 kHz | -0.35 | 0.3 |  |
|  | 3.6 kHz |  | -3 |  |
|  | 4 kHz |  | -40 |  |
|  | $\geq 4.4 \mathrm{kHz}$ |  | -74 |  |

NOTE 3: The filter gain outside of the passband is measured with respect to the gain at 1020 Hz . The analog input test signal is a sine wave with $0 \mathrm{~dB}=4 \mathrm{VPP}$ as the reference level for the analog input signal. The passband is 0 to 3600 Hz for an $8-\mathrm{kHz}$ sample rate. This passband scales linearly with the sample rate.

### 4.3.4 ADC Dynamic Performance, $\mathrm{MCLK}=8.192 \mathrm{MHz}, \mathrm{f}_{\mathbf{s}}=8 \mathbf{k H z}$

4.3.4.1 ADC Signal-to-Noise (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-noise ratio (SNR) | $\mathrm{V}_{\mathrm{I}}=-1 \mathrm{~dB}(5.35 \mathrm{~V})$ | 85 | 89 |  | dB |
|  | $V_{1}=-9 \mathrm{~dB}(2.13 \mathrm{~V})$ | 77 | 81 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}(60 \mathrm{mV})$ | 46 | 50 |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=-65 \mathrm{~dB}(3 \mathrm{mV})$ | 21 | 25 |  |  |
|  | $\mathrm{V}_{\mathrm{AUX}}=-9 \mathrm{~dB}$ | 77 | 81 |  |  |

NOTE 4: The test condition is a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. Input and output are referenced to $\mathrm{AV}_{\mathrm{DD}} / 2$.

### 4.3.4.2 ADC Signal-to-Distortion (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion (THD) | $\mathrm{V}_{\mathrm{I}}=-3 \mathrm{~dB}(4.25 \mathrm{~V})$ | 80 | 85 |  | dB |
|  | $\mathrm{V}_{\mathrm{I}}=-9 \mathrm{~dB}(2.13 \mathrm{~V})$ | 79 | 90 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}(60 \mathrm{mV})$ | 67 | 72 |  |  |
|  | $\mathrm{V}_{\mathrm{I}}=-65 \mathrm{~dB}(3 \mathrm{mV})$ | 43 | 48 |  |  |
|  | $\mathrm{V}_{\mathrm{AUX}}=-9 \mathrm{~dB}$ | 79 | 90 |  |  |

NOTE 4. The test condition is a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. Input and output are referenced to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.3.4.3 ADC Signal-to-Distortion + Noise (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX |
| :---: | :--- | ---: | ---: | :---: | UNIT 9

NOTE 4. The test condition is a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. Input and output are referenced to $V_{D D} / 2$.

### 4.3.5 ADC Channel Characteristics

| PARAMETER |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}(\mathrm{PP})$ | Peak-to-peak input voltage |  | 6 |  | V |
|  | Dynamic range | $\mathrm{V}_{\mathrm{I}}=-1 \mathrm{~dB}(5.35 \mathrm{~V})$ | 88 |  | dB |
|  | Interchannel isolation |  | 100 |  | dB |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error | $\mathrm{V}_{\mathrm{I}}=-1 \mathrm{~dB}$ at 1020 kHz | $\pm 0.3$ |  | dB |
| $\mathrm{E}_{\mathrm{O}(\mathrm{ADC})}$ | ADC converter offset error |  | 5 |  | mV |
| CMRR | Common-mode rejection ratio at INM, INP or AUXM, AUXP | $\mathrm{V}_{\mathrm{I}}=-1 \mathrm{~dB}$ at 1020 kHz | 74 |  | dB |
|  | Idle channel noise (on-chip reference) | $V_{\text {INP, }}$ INM $=2.5 \mathrm{~V}$ |  | 75 | $\mu \mathrm{V}$ rms |
| $\mathrm{R}_{\mathrm{j}}$ | Input resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 35 |  | $\mathrm{k} \Omega$ |
|  | Channel delay |  | $17 / \mathrm{f}_{\text {S }}$ |  | S |

4.3.6 DAC Path Filter, MCLK $=8.192 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ (see Note 5)

| PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Filter gain relative to gain at 1020 Hz | 0 to 300 Hz | -0.5 | 0.2 | dB |
|  | 300 Hz to 3 kHz | -0.25 | 0.25 |  |
|  | 3.3 kHz | -0.35 | 0.3 |  |
|  | 3.6 kHz |  | -3 |  |
|  | 4 kHz |  | -40 |  |
|  | $\geq 4.4 \mathrm{kHz}$ |  | -74 |  |

NOTE 5: The filter gain outside of the passband is measured with respect to the gain at 1020 Hz . The input signal is the digital equivalent of a sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is $6 \mathrm{~V}_{\mathrm{l}}(\mathrm{PP})$. The pass band is 0 to 3600 Hz for an $8-\mathrm{kHz}$ sample rate. This pass band scales linearly with the conversion rate.

### 4.3.7 DAC Dynamic Performance

### 4.3.7.1 DAC Signal-to-Noise when load is $600 \Omega$ (see Note 6)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-noise ratio (SNR) | $\mathrm{V}_{1}=0 \mathrm{~dB}$ | 85 | 89 |  | dB |
|  | $V_{1}=-9 \mathrm{~dB}$ | 76 | 80 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}$ | 45 | 49 |  |  |
|  | $\mathrm{V}_{1}=-65 \mathrm{~dB}$ | 20 | 24 |  |  |

NOTE 6: The test condition is the digital equivalent of a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. The test is measured at output of application schematic low-pass filter. The test is conducted in 16-bit mode.

### 4.3.7.2 DAC Signal-to-Noise when load is $10 \mathrm{k} \Omega$ (see Note 6)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | ---: | :---: | :---: | UNIT 9

NOTE 6: The test condition is the digital equivalent of a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. The test is measured at output of application schematic low-pass filter. The test is conducted in 16-bit mode.

### 4.3.7.3 DAC Signal-to-Distortion when load is $600 \Omega$ (see Note 6)

| PARAMETER |  |  |  |  |  |  |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :--- | :--- | ---: | ---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion (THD) | $\mathrm{V}_{1}=-3 \mathrm{~dB}$ | 76 | 80 |  |  |  |  |  |  |  |  |  |
|  | $\mathrm{~V}_{1}=-9 \mathrm{~dB}$ | 84 | 90 |  |  |  |  |  |  |  |  |  |
|  | $\mathrm{~V}_{1}=-40 \mathrm{~dB}$ | 64 | 72 |  |  |  |  |  |  |  |  |  |
|  | $\mathrm{~V}_{\mathrm{I}}=-65 \mathrm{~dB}$ | 42 | 48 |  |  |  |  |  |  |  |  |  |

NOTE 6: The test condition is the digital equivalent of a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. The test is measured at output of application schematic low-pass filter. The test is conducted in 16-bit mode.

### 4.3.7.4 DAC Signal-to-Distortion when load is $10 \mathrm{k} \Omega$ (see Note 6)

| PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion (THD) | $V_{1}=-3 \mathrm{~dB}$ | 82 |  | dB |
|  | $V_{1}=-9 \mathrm{~dB}$ | 91 |  |  |
|  | $V_{1}=-40 \mathrm{~dB}$ | 77 |  |  |
|  | $\mathrm{V}_{1}=-65 \mathrm{~dB}$ | 49 |  |  |

NOTE 6: The test condition is the digital equivalent of a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. The test is measured at output of application schematic low-pass filter. The test is conducted in 16-bit mode.

### 4.3.7.5 DAC Signal-to-Distortion+Noise when load is $600 \Omega$ (see Note 6)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion + noise (THD + N) | $\mathrm{V}_{1}=-3 \mathrm{~dB}$ | 75 | 79 |  | dB |
|  | $V_{1}=-9 \mathrm{~dB}$ | 75 | 79 |  |  |
|  | $V_{1}=-40 \mathrm{~dB}$ | 45 | 49 |  |  |
|  | $\mathrm{V}_{1}=-65 \mathrm{~dB}$ | 20 | 24 |  |  |

NOTE 6: The test condition is the digital equivalent of a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. The test is measured at output of application schematic low-pass filter. The test is conducted in 16-bit mode.

### 4.3.8 DAC Channel Characteristics

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Dynamic range |  |  | 88 |  | dB |
|  | Interchannel isolation |  |  | 100 |  | dB |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error, 0 dB | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~dB}$ at 1020 Hz |  | $\pm 0.3$ |  | dB |
|  | Idle channel narrow band noise | $0-4 \mathrm{kHz}$, See Note 7 |  |  | 125 | $\mu \mathrm{V} \mathrm{rms}$ |
| $\mathrm{V}_{\mathrm{OO}}$ | Output offset voltage at OUT (differential) | $\mathrm{DIN}=$ All Os |  | 30 |  | mV |
| Vo | Analog output voltage, OUTP-OUTM | $R_{L}=600 \Omega \text { max }$ (see Figure 3-8) with internal reference and full-scale digital input, see Note 8, differential |  |  | 6 | VPP |
|  | Total out of band energy ( $0.55 \mathrm{f}_{\mathrm{S}}$ to 3 MHz ) |  |  |  | -45 | dB |
|  | Channel delay |  |  | 18/fs |  |  |

NOTES: 7. The conversion rate is 8 kHz ; the-out-of-band measurement is made from 4400 Hz to 3 MHz .
8. The digital input to the DAC channel at DIN is in 2 's complement format. The TLC320AD50C/52C DAC is of the current-type and requires a load resistor for current to voltage conversion.

### 4.3.9 Power Supply, $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}$ DD $=5 \mathrm{~V}$, No Load

|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IDD (analog) | Power supply current, ADC | Operating | 18 | 24 | mA |
|  |  | Power down | 1 |  |  |
| IDD (PLL) | Power supply current, PLL | Operating | 2 | 4 | mA |
|  |  | Power down | 0.5 |  |  |
| IDD (digital 1) | Power supply current, digital | Operating | 4 | 6 | mA |
|  |  | Power down | 10 |  | $\mu \mathrm{A}$ |
| IDD (digital 2) | Power supply current, digital, $D V_{D D}=3 V$ | Operating | 4 |  | mA |
|  |  | Power down | 10 |  | $\mu \mathrm{A}$ |
| PD | Power dissipation | Operating | 120 | 170 | mW |
|  |  | H/W-power down | 7.5 | 20 |  |

### 4.3.10 Power-Supply Rejection, $A V_{D D}=D V_{D D}=5 \mathrm{~V}$ (see Note 9)

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AVDD | Supply voltage rejection ratio, analog supply | $\mathrm{f}_{\mathrm{j}}=0$ to $\mathrm{f}_{\mathrm{s}} / 2$ |  | 50 |  | dB |
| DV ${ }_{\text {DD }}$ | Supply voltage rejection ratio, DAC channel | $\mathrm{f}_{\mathrm{j}}=0$ to 30 kHz |  | 40 |  |  |
| DV ${ }_{\text {DD }}$ | Supply voltage rejection ratio, ADC channel | $\mathrm{f}_{\mathrm{j}}=0$ to 30 kHz |  | 50 |  |  |

NOTE 9: Power supply rejection measurements are made with both the ADC and the DAC channels idle and a 200-mV peak-to-peak signal applied to the appropriate supply.

### 4.4 Timing Characteristics (see Parameter Measurement Information)

4.4.1 Master Mode Timing Requirements

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{d} 1}$ | Delay time, SCLK $\uparrow$ to $\overline{\mathrm{FS}} \downarrow$ |  |  | 0 | ns |
| $\mathrm{t}_{\text {su1 }}$ | Setup time, DIN, before SCLK Iow | 25 |  |  |  |
| th1 | Hold time, DIN, after SCLK high |  |  | 20 |  |
| $\mathrm{t}_{\mathrm{d} 3}$ | Delay time, MCLK $\downarrow$ to SCLK $\uparrow$ |  |  | 50 |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FDL})$ | Delay time, SCLK high to $\overline{\text { FSD }}$ low (see Figure 5-1) |  |  | 50 |  |
| $t_{w} \mathrm{H}$ | Pulse duration, MCLK high | 32 |  |  |  |
| $\mathrm{t}_{\mathrm{wL}}$ | Pulse duration, MCLK low | 20 |  |  |  |

4.4.2 Slave Mode Timing Requirements

|  |  | MIN | NOM MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{d} 4}$ | Delay time, SCLK $\uparrow$ to $\overline{\mathrm{FS}} \downarrow$ |  | 0 | ns |
| $\mathrm{t}_{\text {su2 }}$ | Setup time, DIN, before SCLK low | 20 |  |  |
| th2 | Hold time, DIN, after SCLK high |  | 20 |  |
| $\mathrm{t}_{\mathrm{d} 6}$ | Delay time, MCLK $\downarrow$ to SCLK $\uparrow$ |  | 50 |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{FL}-\mathrm{FDL})$ | Delay time, $\overline{F S}$ low to $\overline{F S D}$ low, (see Figure 5-2) |  | 40 |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{CH}-\mathrm{FDL})$ | Delay time, SCLK high to FSD low, slave mode (see Figure 5-1) |  | 50 |  |
| $t_{w} \mathrm{H}$ | Pulse duration, MCLK high | 32 |  |  |
| $\mathrm{t}_{\mathrm{wL}}$ | Pulse duration, MCLK low | 20 |  |  |

4.4.3 Master Mode Switching Characieristics

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{d} 2}$ | Delay time, SCLK $\uparrow$ to DOUT | $C_{L}=20 \mathrm{pF}$ |  |  | 20 | ns |
| ten1 | Enable time, $\overline{\mathrm{FS}} \downarrow$ to DOUT |  |  |  | 25 |  |
| $\mathrm{t}_{\text {dis1 }}$ | Disable time, $\overline{\mathrm{FS}} \uparrow$ to DOUT hi-Z |  |  | 20 |  |  |

### 4.4.4 Slave Mode Switching Characteristics

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{d}}$ | Delay time, SCLK $\uparrow$ to DOUT | $C_{L}=20 \mathrm{pF}$ |  |  | 20 |  |
| ten2 | Enable time, $\overline{\mathrm{FS}} \downarrow$ to DOUT |  |  |  | 25 | ns |
| $\mathrm{t}_{\text {dis2 }}$ | Disable time, $\overline{\mathrm{FS}} \uparrow$ to DOUT hi-Z |  |  | 20 |  |  |



Figure 4-1. ADC Decimation Filter Response


Figure 4-2. ADC Decimation Filter Passband Ripple


Figure 4-1. DAC Interpolation Filter Response


Figure 4-2. DAC Interpolation Filter Passband Ripple

## ADC SIGNAL-TO-NOISE RATIO <br> vs <br> INPUT SIGNAL



Figure 4-3.

## ADC SIGNAL-TO-DISTORTION RATIO <br> vs <br> INPUT SIGNAL



Figure 4-4.

ADC SIGNAL-TO-(NOISE AND DISTORTION) RATIO
vs
INPUT SIGNAL


Figure 4-5.
DAC SIGNAL-TO-NOISE RATIO
vs
INPUT SIGNAL


Figure 4-6.

## DAC SIGNAL-TO-DISTORTION RATIO <br> vs <br> INPUT SIGNAL



Figure 4-7.

DAC SIGNAL-TO-(NOISE AND DISTORTION) RATIO vs
INPUT SIGNAL


Figure 4-8.

## 5 Parameter Measurement Information



NOTE A: Timing shown is for the TLC320AD50C/52C operating as the master device.
Figure 5-1. Master $\overline{\mathrm{FS}}$ and $\overline{\mathrm{FSD}}$ Timing


NOTE A: Timing shown is for the TLC320AD50C/52C operating in the slave mode ( $\overline{\mathrm{FS}}$ and SCLK signals are generated externally). The programmed data value in the FSD register is 0 .

Figure 5-2. Slave $\overline{\mathrm{FS}}$ to $\overline{\mathrm{FSD}}$ Timing


NOTE A: Timing shown is for the TLC320AD50C/52C operating in the slave mode ( $\overline{\mathrm{FS}}$ and SCLK signals are generated externally). There is a data value in the FSD register greater than 18 decimal.

Figure 5-3. Slave SCLK to $\overline{\mathrm{FSD}}$ Timing


Figure 5-4. Serial Communication Timing (Master Mode)


Figure 5-5. Serial Communication Timing (Slave Mode)

## 6 Register Set

Bits D12 through D8 in a secondary serial communication comprise the address of the register that is written with data carried in D7 through D0. D13 determines a read or write cycle to the addressed register. When low, a write cycle is selected.

The following table shows the register map.
Table 6-1. Register Map

| REGISTER NO. | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | REGISTER NAME |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No operation |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Control 1 |
| 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Control 2 |
| 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Control 3 |
| 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Control 4 |

### 6.1 Control 1 Register

Table 6-2. Control 1 Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 1 | - | - | - | - | - | - | - | Software reset |
| 0 | - | - | - | - | - | - | - | Software reset not asserted |
| - | 1 | - | - | - | - | - | - | Software power down (analog and filters) |
| - | 0 | - | - | - | - | - | - | Software power down (not asserted) |
| - | - | 1 | - | - | - | - | - | Select AUXP and AUXM for ADC |
| - | - | 0 | - | - | - | - | - | Select INP and INM for ADC |
| - | - | - | 0 | - | - | - | - | Select INP and INM for monitor |
| - | - | - | 1 | - | - | - | - | Select AUXP and AUXM for monitor |
| - | - | - | - | 1 | 1 | - | - | Monitor amplifier gain = -18 dB (see Note 1) |
| - | - | - | - | 1 | 0 | - | - | Monitor amplifier gain = -8 dB (see Note 1) |
| - | - | - | - | 0 | 1 | - | - | Monitor amplifier gain = 0 dB (see Note 1) |
| - | - | - | - | 0 | 0 | - | - | Monitor amp mute |
| - | - | - | - | - | - | 1 | - | Digital loopback asserted |
| - | - | - | - | - | - | 0 | - | Digital loopback not asserted |
| - | - | - | - | - | - | - | 1 | 16-bit DAC mode (hardware secondary requests) |
| - | - | - | - | - | - | - | 0 | Not 16-bit DAC mode (software secondary requests) |

Default value: 00000000
NOTE 1: These gains are for a single-ended input. The gain is 6 dB lower with a differential input.
A software reset is a one-shot operation and this bit is cleared to 0 after reset. It is not necessary to write a 0 to end the master reset operation. Writing 0 s to the reserved bits is suggested.

### 6.2 Control 2 Register

Table 6-3. Control 2 Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| X | - | - | - | - | - | - | - | FLAG output value |
| - | 1 | - | - | - | - | - | - | Phone mode enable |
| - | 0 | - | - | - | - | - | - | Phone mode disable |
| - | - | X | - | - | - | - | - | Decimator FIR overflow flag (valid only during read cycle) |
| - | - | - | 1 | - | - | - | - | 16 -bit ADC mode |
| - | - | - | 0 | - | - | - | - | Not-16-bit ADC mode |
| - | - | - | - | - | X | 0 | 0 | Reserved (TLC320AD50C only) |
| - | - | - | - | - | 0 | 0 | 0 | $\overline{\text { FSD enable (TLC320AD52C only) }}$ |
| - | - | - | - | - | 1 | - | - | $\overline{\text { FSD }}$ disable (TLC320AD52C only) |
| - | - | - | - | 1 | - | - | - | Analog loopback enabled |
| - | - | - | - | 0 | - | - | - | Analog loopback disabled |

Default value: 00000000
Writing 0s to the reserved bits is suggested.

### 6.3 Control 3 Register

The following command contains the frame-sync delay (FSD) register address and loads D7 (MSB)-D0 into the FSD register. The data byte (D1-D0) determines the number of SCLKs between $\overline{\mathrm{FS}}$ and the delayed frame-sync signal, $\overline{\text { FSD }}$. The minimum data value for the register is decimal 18.

Table 6-4. Control 3 Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| - | - | X | X | X | X | X | X | Number of SCLKs between $\overline{\mathrm{FS}}$ and $\overline{\mathrm{FSD}}$ |
| X | X | - | - | - | - | - | - | Binary number of slave devices (3 maximum for <br> TLC320AC50C, 1 maximum for TLC320AC52C) |

Default value: 00000000
Writing 0 s to the reserved bits is suggested.

### 6.4 Control 4 Register

Table 6-5. Control 4 Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| - | - | - | - | 1 | 1 | - | - | Analog input gain $=$ mute |
| - | - | - | - | 1 | 0 | - | - | Analog input gain $=12 \mathrm{~dB}$ |
| - | - | - | - | 0 | 1 | - | - | Analog input gain $=6 \mathrm{~dB}$ |
| - | - | - | - | 0 | 0 | - | - | Analog input gain $=0 \mathrm{~dB}$ |
| - | - | - | - | - | - | 1 | 1 | Analog output gain $=$ mute |
| - | - | - | - | - | - | 1 | 0 | Analog output gain $=-12 \mathrm{~dB}$ |
| - | - | - | - | - | - | 0 | 1 | Analog output gain $=-6 \mathrm{~dB}$ |
| - | - | - | - | - | - | 0 | 0 | Analog output gain $=0 \mathrm{~dB}$ |
| - | x | X | x | - | - | - | - | Sample frequency select $(\mathrm{N}):$ f $\mathrm{S}=\mathrm{MCLK} /(128 \times \mathrm{N})$ or <br> MCLK/(512 $\times \mathrm{N})$ |
| 1 | - | - | - | - | - | - | - | External sample clock feature enabled |
| 0 | - | - | - | - | - | - | - | External sample clock feature disabled |

Default value: 00000000
The value of the sample frequency divisor, N , is determined by the octal respresentation of bits D4 - D6. Hence, $001=1,010=2$, etc. By setting D4 - D6 to $000, N=8$ is selected.

## 7 Application Information



Figure 7-1. Master Device and Slave Device Connections (to DSP Interface)


Figure 7-2. Power Supply Decoupling

# TLC320AD55C <br> Data Manual 

## Sigma-Delta Analog Interface Circuit

SLAS085
July 1995

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

## Contents

Section Title Page
1 Introduction ..... 4-423
1.1 Features ..... 4-423
1.2 Functional Block Diagram ..... 4-424
1.3 Terminal Assignments ..... 4-425
1.4 Ordering Information ..... 4-425
1.5 Terminal Functions ..... 4-426
1.6 Definitions and Terminology ..... 4-427
1.7 Register Functional Summary ..... 4-428
2 Functional Description ..... 4-429
2.1 Device Functions ..... 4-429
2.1.1 Operating Frequencies ..... 4-429
2.1.2 ADC Signal Channel ..... 4-429
2.1.3 DAC Signal Channel ..... 4-429
2.1.4 Serial Interface ..... 4-429
2.1.5 Register Programming ..... 4-429
2.1.6 Sigma-Delta ADC ..... 4-430
2.1.7 Decimation Filter ..... 4-430
2.1.8 Sigma-Delta DAC ..... 4-430
2.1.9 Interpolation Filter ..... 4-430
2.1.10 Switched-Capacitor Filter (SCF) ..... 4-430
2.1.11 Analog/Digital Loopback ..... 4-430
2.1.12 DAC Voltage Reference Enable ..... 4-430
2.1.13 FIR Overflow Flag ..... 4-430
2.2 Terminal Descriptions ..... 4-431
2.2.1 Reset and Power-Down ..... 4-431
2.2.2 Master Clock Circuit ..... 4-432
2.2.3 Data Out (DOUT) ..... 4-432
2.2.4 Data In (DIN) ..... 4-432
2.2.5 Hardware Program Terminal (FC) ..... 4-433
2.2.6 Frame-Sync ..... 4-433
2.2.7 Multiplexed Analog Input ..... 4-433
2.2.8 Analog Input ..... 4-433
3 Serial Communications ..... 4-435
3.1 Primary Serial Communication ..... 4-435
3.2 Secondary Serial Communication ..... 4-437
3.3 Conversion Rate Versus Serial Port ..... 4-439
3.4 FIR Bypass Mode ..... 4-440
3.5 Phone Mode Control ..... 4-441

## Contents (Continued)

Section Title Page
4 Specifications ..... 4-443
4.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 4-443
4.2 Recommended Operating Conditions ..... 4-443
4.3 Recommended Operating Conditions, $\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-443
4.4 Electrical Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}(\mathrm{ADC})=\mathrm{V}_{\mathrm{DD}}(\mathrm{DAC})=\mathrm{DV}$ DD $=5 \mathrm{~V}$, MCLK $=16.384 \mathrm{MHz}$, Fk $=8$ ..... 4-444
4.4.1 Digital Inputs and Outputs, Outputs Not Loaded ..... 4-444
4.4.2 ADC Path Filter ..... 4-444
4.4.3 ADC Dynamic Performance ..... 4-444
4.4.4 ADC Channel ..... 4-445
4.4.5 DAC Path Filter ..... 4-445
4.4.6 DAC Dynamic Performance ..... 4-446
4.4.7 DAC Channel ..... 4-446
4.4.8 Power Supplies, $\mathrm{V}_{\mathrm{DD}}(\mathrm{ADC})=\mathrm{V}_{\mathrm{DD}}(\mathrm{DAC})=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}$, No Load ..... 4-447
4.4.9 Timing Requirements ..... 4-447
5 Application Information ..... 4-449
Appendix A Register Set ..... 4-451

## List of Illustrations

Figure Title ..... Page
1-1 Functional Block Diagram ..... 4-424
1-2 Terminal Assignments ..... 4-425
2-1 Reset Function ..... 4-431
2-2 Internal Power-Down Logic ..... 4-432
2-3 Differential Analog Input Configuration ..... 4-433
3-1 Primary Serial Communication Timing ..... 4-436
3-2 DAC and ADC Word Lengths ..... 4-436
3-3 Hardware and Software Methods to Initiate a Secondary Request ..... 4-437
3-4 Secondary DIN Format ..... 4-437
3-5 Hardware FC Secondary Request ..... 4-438
3-6 Software FC Secondary Request ..... 4-439
3-7 FIR Bypass Timing ..... 4-440
3-8 Phone Mode Timing ..... 4-441
5-1 TLC320AD55C Application Schematic ..... 4-449
5-2 TLC320AD55C I/O Buffer and VMID Generator Schematic ..... 4-450
List of Tables
Table Title Page
3-1 Least-Significant-Bit Control Function ..... 4-438
3-2 Secondary Communication Data Format ..... 4-439

## 1 Introduction

The TLC320AD55C provides high resolution low-speed signal conversion from digital-to-analog (D/A) and from analog-to-digital (A/D) using oversampling sigma-delta technology. This device consists of two, serial, synchronous conversion paths (one for each data direction) and includes an interpolation filter before the digital-to-analog converter (DAC) and a decimation filter after the analog-to-digital converter (ADC) (see Figure 1-1). Other overhead functions provide analog filtering and on-chip timing and control. The sigma-delta architecture produces high resolution, analog-to-digital and digital-to-analog conversion at low system speeds and low cost.

The options and the circuit configurations of this device can be programmed through the serial interface. The options include reset, power-down, communications protocol, serial clock rate, signal sampling rate, and test mode as outlined in Appendix A. The circuit configurations could include a selection of input ports to the ADC, analog loopback, digital loopback, decimator sinc filter output, decimator finite-duration impulse-response (FIR) filter output, interpolator sinc filter output, and interpolator FIR filter output. The TLC320AD55C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

### 1.1 Features

- Single 5-V power supply
- Power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) of 150 mW maximum in the operating mode
- Power-down mode to 1 mW
- General-purpose 16-bit signal processing
- 2s-complement format
- Serial port interface
- Minimum $80-\mathrm{dB}$ harmonic distortion plus noise
- Differential architecture
- Internal reference voltage ( $\mathrm{V}_{\text {ref }}$ )
- Internal $64 \times$ oversampling
- Analog output with programmable gain of $1,1 / 2,1 / 4$, and 0 (squelch)
- Phone-mode output control
- Variable conversion rate selected as $\mathrm{MCLK} /(\mathrm{Fk} \times 256), \mathrm{Fk}=1,2,3, \ldots, 256$
- System test mode:
- Digital loopback test
- Analog loopback test


### 1.2 Functional Block Diagram


$\dagger$ See control 3 register in Appendix A.
Figure 1-1. Functional Block Diagram

### 1.3 Terminal Assignments

| DW PACKAGE |
| :---: |
| (TOP VIEW) |

NU

NU-Make no external connection
Figure 1-2. Terminal Assignments

### 1.4 Ordering Information

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
|  | SMALL OUTLINE <br> (DW) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC320AD55CDW |

### 1.5 Terminal Functions

| TERMINALS |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. |  |  |
| AUXM | 27 | 1 | Inverting input to auxiliary analog input |
| AUXP | 28 | 1 | Noninverting input to auxiliary analog input |
| ALT DATA | 18 | 1 | Signals on ALT DATA are routed to DOUT during secondary communiction when phone mode is enabled. |
| DIN | 10 | 1 | Data input. DIN receives the DAC input data and command information from the DSP and is synchronized to SCLK. |
| DOUT | 11 | $\bigcirc$ | Data output. DOUT transmits the ADC output bits and is synchronized to SCLK. DOUT is at $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{FS}}$ is not activated. |
| DV ${ }_{\text {DD }}$ | 9 | 1 | Digital power supply |
| $\mathrm{DV}_{\text {SS }}$ | 20 | 1 | Digital ground |
| FC | 15 | 1 | Function control. FC is sampled and latched on the rising edge of $\overline{\mathrm{FS}}$ for the primary serial communication. Refer to Section 3 Serial Communications for more details. |
| FLAG 0 | 17 | 0 | During phone mode, FLAG 0 contains the value set in control 2 register. |
| FLAG 1 | 16 | $\bigcirc$ | During phone mode, FLAG 1 contains the value set in control 2 register. |
| $\overline{\mathrm{FS}}$ | 12 | $\bigcirc$ | Frame sync. When $\overline{\mathrm{FS}}$ goes low, the serial communication port is activated. In all serial transmission modes, $\overline{\mathrm{FS}}$ is held low during bit transmission. Refer to Section 3 Serial Communications for a detailed description. |
| INM | 25 | 1 | Inverting input to analog input |
| INP | 26 | 1 | Noninverting input to analog input |
| MCLK | 14 | 1 | Master clock. MCLK derives the internal clocks of the sigma-delta analog interface circuit. |
| OUTM | 4 | $\bigcirc$ | Inverting output of the DAC analog power amplifier. Functionally identical with and complementary to OUTP. OUTM and OUTP can drive $600 \Omega$ differentially. OUTM should not be used alone for single-ended operation. |
| OUTP | 3 | $\bigcirc$ | Noninverting output of the DAC analog power amplifier. OUTM and OUTP can drive $600 \Omega$ differentially. OUTP should not be used alone for single-ended operation. |
| $\overline{\text { PWRDWN }}$ | 2 | 1 | Power down. When PWRDWN is pulled low, the device goes into a power-down mode; the serial interface is disabled and most of the high-speed clocks are disabled. However, all of the registers' values are sustained and the device resumes full power operation without reinitialization when PWRDWN is pulled high again. PWRDWN resets the counters only and preserves the programmed register contents. Refer to Section 2.2.1.3 Software and Hardware Power-Down. |
| REFCAPADC | 23 | $\bigcirc$ | Analog-reference voltage connection for external capacitor for the ADC. The nominal voltage on REFCAPADC is 3.4 V . A buffer must be used when this voltage is used externally. REFCAPADC is not to be used as the mid-supply voltage reference for single-ended operation. |
| REFCAPDAC | 6 | 0 | Analog-reference voltage connection for external capacitor for the DAC. The nominal voltage on REFCAPDAC is 3.4 V . A buffer must be used when this voltage is used externally. |
| $\overline{\text { RESET }}$ | 8 | 1 | Reset. The reset function initializes all of the internal registers to their default values. The serial port can be configured to the default state accordingly. Refer to Appendix A Table A-2 Control 1 Register and Section 2.2.1 Reset and Power-Down for more detailed descriptions. |
| SCLK | 13 | 0 | Shift clock. SCLK is derived from MCLK and clocks serial data into DIN and out of DOUT. |

NOTE 1: All digital inputs and outputs are TTL compatible unless otherwise noted.

### 1.5 Terminal Functions (Continued)

| TERMINALS |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| $V_{\text {A }}$ (SUB) | 22 | 1 | Analog substrate. $\mathrm{V}_{\mathrm{A}}(\mathrm{SUB})$ must be grounded. |
| $\mathrm{V}_{\mathrm{D}}$ (SUB) | 19 | 1 | Digital substrate. $\mathrm{V}_{\mathrm{D}}(\mathrm{SUB})$ must be grounded. |
| $\mathrm{V}_{\text {DD }}(\mathrm{ADC})$ | 24 | 1 | Analog ADC path supply |
| $V_{\text {DD }}(\mathrm{DAC})$ | 5 | 1 | Analog DAC path supply |
| $\mathrm{V}_{\text {SS }}(\mathrm{ADC})$ | 21 | 1 | Analog ADC path ground |
| $\mathrm{V}_{\text {SS }}$ (DAC) | 7 | 1 | Analog DAC path ground |

NOTE 1: All digital inputs and outputs are TTL compatible unless otherwise noted.

### 1.6 Definitions and Terminology

Data Transfer Interval The time during which data is transferred from DOUT and to DIN. The interval is 16 shift clocks and this data transfer is initiated by the falling edge of the frame-sync signal.
Signal Data The input signal and all of the converted representations through the ADC channel and return through the DAC channel to the analog output. This is contrasted with the purely digital software control data.
Primary
Communications

## Secondary

Communications

Frame Sync

Frame Sync and Sampling Period $f_{s}$
Frame-Sync Interval

ADC Channel

DAC Channel

Host
Dxx
DSxx
d

X

FIR
The digital data transfer interval. Since the device is synchronous, the signal data words from the ADC channel and to the DAC channel occur simultaneously.

The digital control and configuration data transfer interval into DIN and the register read data cycle from DOUT. The data transfer interval occurs when requested by hardware or software.
The falling edge of the signal that initiates the data transfer interval. The primary frame sync starts the primary communications, and the secondary frame sync starts the secondary communications.

The time between falling edges of successive primary frame-sync signals. The sampling frequency that is the reciprocal of the sampling period.
The time period occupied by 16 shift clocks. It goes high on the sixteenth rising edge of SCLK after the falling edge of the frame sync.
All signal processing circuits between the analog input and the digital conversion results at DOUT.
All signal processing circuits between the digital data word applied to DIN and the differential output analog signal available at OUTP and OUTM.
Any processing system that interfaces to DIN, DOUT, SCLK, or $\overline{\mathrm{FS}}$.
A bit position in the primary data word ( $x x$ is the bit number).
A bit position in the secondary data word ( $x x$ is the bit number).
The alpha character $d$ is used to represent valid programmed or default data in the control register format (see secondary serial communications) when discussing other data bit portions of the register.
The alpha character X represents a don't-care bit position within the control register format.
Finite-duration impulse response.

### 1.7 Register Functional Summary

There are six data and control registers that are used as follows:
Register $0 \quad$ The No-op register. The 0 register allows secondary requests without altering any other register.

Register 1 The control 1 register. The data in this register controls:

- The software reset
- The software power-down
- Selection of the normal or auxiliary analog inputs
- The output amplifier gain ( $1,1 / 2,1 / 4$, or squelch)
- Selection of the analog loopback
- Selection of the digital loopback
- 16 -bit or 15 -bit mode of operation

Register 2 The control 2 register. The data in this register:

- Contains the output flag indicating a decimator FIR filter overflow
- Contains Flag 0 and Flag 1 output values for use in the phone mode
- Selects the phone mode
- Selects or bypasses the decimation FIR filter
- Selects or bypasses the interpolater FIR filter

Register 3 The Fk divide register. This register controls the filter clock rate and the sample period.
Register 4 The Fsclk divide register. This register controls the shift (data) clock rate.
Register 5 The control 3 register. This register enables and disables the DAC reference.

## 2 Functional Description

### 2.1 Device Functions

The following sections describe the functions of the device.

### 2.1.1 Operating Frequencies

The sampling (conversion) frequency is derived from the master clock (MCLK) input by the following equation:

$$
f_{S}=\text { Sampling (conversion) frequency }=\frac{\text { MCLK frequency }}{(\text { Fk register value }) \times 256}
$$

The inverse is the time between the falling edges of two successive primary frame-synchronization signals and it is the conversion period.

The input and output data clock (SCLK) is given by:

$$
\text { SCLK frequency }=\frac{\text { MCLK frequency }}{(\text { Fsclk register value }) \times 2}
$$

### 2.1.2 ADC Signal Channel

To produce excellent common-mode rejection of unwanted signals, the analog signal is processed differentially until it is converted to digital data.

The ADC converts the signal into discrete output digital words in 2s-complement format, corresponding to the analog-signal value at the sampling time. These 16 -bit digital words, representing sampled values of the analog input signal, are clocked out of the serial port, DOUT, during the frame-sync interval (one word for each primary communication interval). During secondary communications, the data previously programmed into the registers can be read out with the appropriate register address, and the read bit set to 1 . When a register read is not requested, all 16 bits are 0 in the secondary word.

### 2.1.3 DAC Signal Channel

DIN receives the 16-bit serial data word (2s complement) from the host during the primary communications interval and latches the data on the seventeenth rising edge of SCLK. The data are converted to an analog voltage by the DAC and then passed through a $(\sin x) / x$ correction circuit and a smoothing filter. An output buffer with three software-programmable gains ( $0 \mathrm{~dB},-6 \mathrm{~dB}$, and -12 dB ) drives the differential outputs OUTP and OUTM. A squelch mode can also be programmed for the output buffer. During secondary communications, the configuration program data are read into the device control registers.

### 2.1.4 Serial Interface

The digital serial interface consists of the shift clock, the frame synchronization signal, the ADC-channel data output, and the DAC-channel data input. During the primary 16 -bit frame synchronization interval, SCLK transfers the ADC channel results from DOUT and transfers 16-bit DAC data into DIN.

During the secondary frame-synchronization interval, the SCLK transfers the register read data from DOUT when the read bit is set to a one. In addition, SCLK transfers control and device parameter information into DIN. The functional sequence is shown in Figure 3-1.

### 2.1.5 Register Programming

All register programming occurs during secondary communications, and data are latched and valid on the rising edge of the frame-sync signal. When the default value for a particular register is desired, that register does not need to be addressed during secondary communications. The no-op command addresses the no-op register (register 0 ), and register programming does not take place during this communication.

DOUT is released from the high-impedance state on the falling edge of the primary or secondary frame-sync interval. In addition, each register can be read back during DOUT secondary communications by setting the read bit D13 to 1 in the addressed register (refer to Appendix A). When the register is in the read mode, no data can be written to the register during this cycle. To return this register to the write mode requires a subsequent secondary communication.

### 2.1.6 Sigma-Delta ADC

The sigma-delta ADC is a fourth-order, sigma-delta modulator with 64 -times oversampling. The ADC provides high-resolution, low-noise performance using oversampling techniques.

### 2.1.7 Decimation Filter

The decimation filter reduces the digital data rate to the sampling rate. This is accomplished by decimating with a ratio of $1: 64$. The output of this filter is a sixteen-bit, 2 s -complement data word clocking at the sample rate.

## NOTE

The sample rate is determined through a programmable relationship of MCLK/(Fk $\times 256$ ), $\mathrm{Fk}=1,2,3, \ldots, 256$

### 2.1.8 Sigma-Delta DAC

The sigma-delta DAC is a fourth-order, sigma-delta modulator with 64 -times oversampling. The DAC provides high-resolution, low-noise performance from a one-bit converter using oversampling techniques.

### 2.1.9 Interpolation Filter

The interpolation filter resamples the digital data at a rate of 64 times the incoming sample rate. The high-speed data output from this filter is then used in the sigma-delta DAC.

### 2.1.10 Switched-Capacitor Filter (SCF)

A switched-capacitor filter network is implemented on the analog output to provide low-pass operation with high rejection in the stop band.

### 2.1.11 Analog/Digital Loopback

The loopbacks provide a means of testing the ADC/DAC channels and can be used for in-circuit, system-level tests. The loopbacks feed the appropriate output to the corresponding input on the device.

The test capabilities include an analog loopback between the two analog paths and a digital loopback between the two digital paths. Each loopback is enabled by setting the D1 or D2 bit in control 1 register (see Appendix A).

### 2.1.12 DAC Voltage Reference Enable

The DAC voltage reference can be disabled through the control 3 register. This allows the use of an external voltage reference applied to the DAC channel modulator. By supplying an external reference, the user can scale the output voltage range of this channel. The internal reference value is 3.6 V which provides a $6-\mathrm{V}$, peak-to-peak, differential output. The ratio of an external reference to the internal reference determines the output voltage range of the DAC channel as shown in the following equation:

$$
V_{O(P P)}=\frac{\mathrm{V}(E X T R E F)}{3.6} \times 6 \mathrm{~V}
$$

## NOTE

The distortion and noise specifications listed in Section 4 Specifications apply only under the following condition:

$$
\frac{V(E X T \text { REF })}{3.6} \leq 1
$$

### 2.1.13 FIR Overflow Flag

The decimator FIR filter provides an overflow flag to the control 2 register to indicate that the input to the filter has exceeded the range of the internal filter calculations. When this bit is set in the register, it remains set until the register is read by the user. Reading this value always resets the overflow flag.

### 2.2 Terminal Descriptions

The following sections describe the terminal functions.

### 2.2.1 Reset and Power-Down

### 2.2.1.1 Reset

As shown in Figure 2-1, the TLC320AD55C resets both the internal counters and registers, including the programmed registers, in two ways:

- By appling a low-going reset pulse to the $\overline{\text { RESET }}$ terminal
- By writing to the programmable software reset bit (D07 in control 1 register)
$\overline{\text { PWRDWN }}$ resets the counters only and preserves the programmed register contents. The DAC resets to the 15 -bit mode.


NOTE A: $\overline{\operatorname{RESET}}$ to circuitry is at least 6 MCLK periods long and releases on the positive edge of MCLK.
Figure 2-1. Reset Function

### 2.2.1.2 Conditions of Reset

The two internal reset signals used for the reset and synchronization functions are:

- Counter reset -This signal resets all flip-flops and latches that are not externally programmed, with the exception of those generating the reset pulse itself. Additionally, this signal resets the software power-down bit.

Counter reset $=\overline{\operatorname{RESET}}$ terminal or reset bit or $\overline{\text { PWRDWN }}$ terminal

- Register reset -This signal resets all flip-flops and latches that are not reset by the counter reset, except those generating the reset pulse itself.

Register reset $=\overline{\text { RESET }}$ terminal or reset bit
Both reset signals are at least six MCLK periods long (TRESET) and release on the trailing edge of MCLK.

### 2.2.1.3 Software and Hardware Power-Down

Given the definitions above, the software-programmed power-down condition is cleared by programming the software bit (control 1 register bit 6) to a 0 or is cleared by cycling the power to the device, bringing PWRDWN low, or bringing RESET low (see Figure 2-2).
$\overline{\text { PWRDWN }}$ removes power to the entire chip. The software-programmable, power-down bit only removes power from the analog section of the chip, which allows a software power-up function. Cycling the power-down terminal from high to low and back to high resets all flip-flops and latches that are not externally programmed, thereby preserving the register contents with the exception that the software power-down bit is cleared.

When $\overline{\text { PWRDWN }}$ is not being used, it should be tied high [ $\mathrm{V}_{\mathrm{DD}}(\mathrm{ADC})$ is preferred].


Figure 2-2. Internal Power-Down Logic

### 2.2.2 Master Clock Circuit

The clock circuit generates and distributes necessary clocks throughout the device. MCLK is the external master clock input. SCLK is derived from MCLK [SCLK $=$ MCLK/(Fsclk $\times 2$ ), Fsclk $=1,2,3, \ldots, 256]$ in order to provide clocking of the serial communications between the device and a digital signal processor (DSP). The sample rate of the data paths is set as MCLK/(Fk $\times 256$ ). Fk and Fsclk are programmable register values used as divisors of MCLK. The default value for the Fk and Fsclk register is 8 (decimal).

### 2.2.3 Data Out (DOUT)

DOUT is taken from the high-impedance state by the falling edge of the frame-sync signal. The most significant data bit then appears on DOUT.

DOUT is placed in a high-impedance state on the sixteenth rising edge of SCLK (internal or external) after the falling edge of the frame-sync signal. In the primary communication, the data word is the ADC conversion result. In the secondary communication, the data is the register read results when requested by the read/write (R/W) bit with the eight MSBs set to zero (see the serial communications section). When a register read is not requested, the secondary word is all zeroes.

### 2.2.4 Data In (DIN)

In the primary communication, the data word is the input digital signal to the DAC channel. In the secondary communication, the data is the control and configuration data to set up the device for a particular function (see Section 3 Serial Communications).

### 2.2.5 Hardware Program Terminal (FC)

This input provides for hardware programming requests for secondary communication. It works in conjunction with the control bit D00 of the secondary data word. The signal on FC is latched $1 / 2$ shift clock after the rising edge of the next internally generated primary frame-sync interval. FC should be tied low when not being used (see Section 3.2 Secondary Serial Communication).

### 2.2.6 Frame-Sync

The frame-sync signal indicates that the device is ready to send and receive data. The data transfer from DOUT and into DIN begins on the falling edge of the frame-sync signal.

The frame sync is generated internally and goes low on the rising edge of SCLK and remains low during the 16-bit data transfer.

### 2.2.7 Multiplexed Analog Input

The two differential analog inputs (INP and INM or AUXP and AUXM) are multiplexed into the sigma-delta modulator. The performance of the AUX channel is similar to the normal input channel.

### 2.2.8 Analog Input

The signal applied to the terminals INM and INP should be differential to preserve the device specifications (see Figure 2-3). A single-ended input signal should always be converted to a differential input signal prior to being used by the TLC320AD55C. The signal source driving the analog inputs (INM, INP, AUXM, AUXP) should have a low source-impedance for lowest noise performance and accuracy.


Figure 2-3. Differential Analog Input Configuration

## 3 Serial Communications

DOUT, DIN, SCLK, $\overline{\text { FS }}$, and FC are the serial communication signals. The digital output data from the ADC is taken from DOUT. The digital input data for the DAC is applied to DIN. The synchronizing clock for the serial communication data and the frame sync is taken from SCLK. The frame-synchronization pulse that encloses the ADC/DAC data transfer interval is taken from $\overline{\mathrm{FS}}$. For signal (audio) data transmitted from the ADC or to the DAC, primary serial communication is used. To read or write words that control both the options and the circuit configurations of the device, secondary communication is used.

The purpose of the primary and secondary communications is to allow conversion data and control data to be transferred across the same serial port. A primary transfer is always dedicated to conversion data. A secondary transfer sets up and reads the register values described in Appendix A. A primary transfer occurs for every conversion period. A secondary transfer occurs only when requested. Two methods exist for requesting a secondary command. Terminal FC can request a secondary communication when it is asserted, or the LSB of the DAC data within a primary transfer can request a secondary communication. The selection of which method is enabled is provided in control 1 register (bit 0 ) as shown in Appendix A.

For all serial communications, the most significant bit is transferred first. For a 16 -bit ADC word and a 16 -bit DAC word, D15 is the most significant bit and D0 is the least significant bit. For a 15-bit DAC data word in the 16 -bit primary communication, D15 is the most significant bit, D1 is the least significant bit, and D0 is used for the embedded function control. All digital data values are in 2 s -complement format.
These logic signals are compatible with TTL-voltage levels and CMOS current levels.

### 3.1 Primary Serial Communication

Primary serial communication is used both to transmit and receive conversion signal data. The ADC word length is always 16 bits. The DAC word length depends on the status of DO in the control 1 register. After power-up or reset, the device defaults to the 15-bit mode (not 16-bit mode). The DAC word length is 15 bits and the last bit of the primary 16 -bit serial communication word is a function-control bit used to request secondary serial communications. In the 16-bit mode, all 16 bits of the primary communications word are used as data for the DAC and the hardware terminal FC must be used to request secondary communications.

Figure 3-1 shows the timing relationship for SCLK, $\overline{\text { FS, }}$, DOUT and DIN in a primary communication. The timing sequence for this operation is as follows:

1. The TLC320AD55C takes $\overline{\mathrm{FS}}$ low.
2. One 16-bit word is transmitted from the ADC (DOUT) and one 16 -bit word is received for the DAC (DIN).
3. The TLC320AD55C takes $\overline{\mathrm{FS}}$ high.


Figure 3-1. Primary Serial Communication Timing
When a secondary request is made through the LSB of the DAC data word ( $\overline{16 \text {-bit mode), the format shown }}$ in Figure 3-2 is used:


Figure 3-2. DAC and ADC Word Lengths

### 3.2 Secondary Serial Communication

Secondary serial communication reads or writes 16 -bit words that program both the options and the circuit configurations of the device. All register programming occurs during secondary communications. Four primary and secondary communication cycles are required to program the four registers. When the default value for a particular register is desired, the user can omit addressing it during secondary communication. A no-op command addresses the no-op register (register 0), and no register programming takes place during this secondary communication.
There are two methods for initiating secondary communications (see Figure 3-3):

1) by asserting a high level on FC, or 2) by asserting the LSB of DIN 16-bit serial communication high while not in 16-bit mode (see control 1 register bit 0 ).


Figure 3-3. Hardware and Software Methods to Initate a Secondary Request

1. Figures $3-5$ and $3-6$ show the two different methods by which FC requests secondary communication words as well as the timing for $\overline{\mathrm{FS}}$, DOUT, DIN, and SCLK. The examples span two primary communication frames. Figure 3-5 shows the use of hardware function control.
During a secondary communication, a register can be written to or read from. When writing a value to a register, DIN contains the value to be written (see Figure 3-7). The data returned on DOUT is 00 (hex). When performing a read function, DIN can still provide data to be written to an addressed register; however, DOUT contains the most recent value contained in the register addressed by DIN.


Figure 3-4. Secondary DIN Format
In Figure 3-5, FC clocks in and latches on the rising edge of frame sync ( $\overline{\mathrm{FS}})$. This causes the start of the secondary update 32 FCLKs (see Fk divide register, Appendix A) after the start of the primary communication frame. Read and write examples are shown for DIN and DOUT.
2. Figure 3-6 shows the use of software function control.

The software request for function control is typically used when the required resolution of the DAC channel is less than 16 bits. Then the least significant bit (D0) can be used for the secondary requests as shown in Table 3-1.

Table 3-1. Least-Significant-Bit Control Function

| CONTROL BIT DO | CONTROL BIT FUNCTION |
| :---: | :--- |
| 0 | No operation (no-op) |
| 1 | Secondary communication request |

On the falling edge of the next $\overline{\mathrm{FS}}$, D15 through D1 is input to DIN or D15 through D0 is output to DOUT. When a secondary communication request is made, $\overline{\mathrm{FS}}$ goes low for 32 FCLKs (see Fk divide register, Appendix A ) after the beginning of the primary frame.

$\dagger$ See Fk divide register in Appendix. A.
$\ddagger$ For a selected MCLK, Fk and Fsclk: SCLK $=2$ Fk/Fsclk $\times$ FCLK
Figure 3-5. Hardware FC Secondary Request (Phone Mode Disabled)

In Figure 3-6, FC hardware terminal 15 is left in its nonasserted state (0). FC is asserted through software by embedding an asserted high level (1) in the LSB of the 16-bit primary word. This is possible when not in 16 -bit mode (control 1 register bit $2=0$ ) because the user is using only 15 bits of DAC information.

$\dagger$ See Fk divide register in Appendix A.
NOTE A: For a read cycle, the last 8 bits are don't care.
Figure 3-6. Software FC Secondary Request (Phone Mode Disabled)
Table 3-2 shows the secondary communications format. D13 is the R/W bit, the read/not-write bit.
D12 through D8 are address bits. The register map is specified in the register set section in Appendix A. D7 through D0 are data bits. The data bits are values for the specified register addressed by data bits D12 through D8.

Table 3-2. Secondary Communication Data Format

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | R/ $\overline{\mathrm{W}}$ | A | A | A | A | A | D | D | D | D | D | D | D | D |

### 3.3 Conversion Rate Versus Serial Port

The SCLK frequency can be programmed independently from the FCLK frequency. This can create a problem with the interpretation of the serial port data. The serial port is designed to initiate a primary communication every 64 SCLKs. There must be an integer number of SCLKs $\geq 40$ per sample period. Two examples follow to demonstrate the possible output of the serial port. SCLK must be fast enough to collect all data from each frame.

Example 1: MCLK $=4.096 \mathrm{MHz}$, sample rate $=8 \mathrm{kHz}, 8 \mathrm{kHz}=\mathrm{MCLK} /(\mathrm{Fk} \times 256)$, set $\mathrm{Fk}=2$, SCLK $=$ MCLK/(Fsclk $\times 2$ ), set Fsclk $=2$, SCLK $=1.024 \mathrm{MHz}$. With this configuration,
SCLK $=$ sample rate $\times 128$. Therefore, each primary communication is a valid sample.

Example 2: All variables above remain the same except Fsclk $=1$, SCLK $=2.048 \mathrm{MHz}=$ sample rate $\times 256$. In this configuration, two consecutive primary communications represent the same data sample.

### 3.4 FIR Bypass Mode

An option is provided to bypass the FIR sections of the decimation filter and the interpolation filter. This is selected through the control 2 register. The sinc filters of the two paths cannot be bypassed.
The timing requirements for this mode of operation are shown in Figure 3-7.


NOTE A: The number of clocks between primary cycles is a function of FCLK. When either FIR is bypassed, this period is 16 FCLKs. See Fk divide register in Appendix A.

Figure 3-7. FIR Bypass Timing

### 3.5 Phone Mode Control

This function is provided for applications that need hardware control and monitor of external events. By allowing the device to drive two FLAG terminals (set through the control 2 register), the host digital signal processor (DSP) is capable of system control through the same serial port connection to the device. Along with this control is the capability for monitoring the value of the ALT DATA terminal during a secondary communication cycle. One application for this function is in monitoring ring detect or offhook detect from a phone answering system. The two FLAG terminals allow response to these incoming control signals. Figure $3-8$ shows the timing associated with this operating mode.


Figure 3-8. Phone Mode Timing

## 4 Specifications

### 4.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (unless otherwise noted) $\dagger$

Supply voltage range, $\mathrm{DV}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DD}}(\mathrm{ADC}, \mathrm{DAC})($ see Note 1) $\ldots . . . . .$.
Output voltage range, DOUT, $\overline{F S}$, SCLK, FLAG 0, FLAG $1 \ldots-0.3 \mathrm{~V}$ to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Output voltage range, OUTP, OUTM ........................... -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Input voltage range, DIN, $\overline{\text { PWRDWN }}, \overline{R E S E T}$, ALT DATA, MCLK, FC ...................................................... . . 0.3 V to DV ${ }_{D D}+0.3 \mathrm{~V}$
Input voltage range, INP, INM, AUXP, AUXM .................. -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Case temperature for 10 seconds, $T_{C}$ : DW package . . . . . . . . . . . . . . . . . . . . . . . . . $260^{\circ} \mathrm{C}$

Storage temperature range, $\mathrm{T}_{\text {stg }}$
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to $\mathrm{V}_{\mathrm{SS}}(\mathrm{DAC})$ for DAC channel measurements and $\mathrm{V}_{\mathrm{SS}}(\mathrm{ADC})$ for ADC channel measurements.

### 4.2 Recommended Operating Conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\text {DD }}$ (ADC, DAC) |  | 4.5 |  | 5.5 | V |
| Analog signal input voltage, $\mathrm{V}_{\mathrm{l}}$ | Differential, (INP-INM) peak, for full scale operation |  |  | 6 | V |
| Load resistance for OUTP and OUTM, $\mathrm{R}_{\mathrm{L}}$ |  | 0.3 | 10 |  | $k \Omega$ |
| Load capacitance for OUTP and OUTM, $\mathrm{C}_{L}$ |  |  |  | 100 | pF |
| ADC or DAC conversion rate (Nyquist) |  |  | 8 |  | kHz |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

### 4.3 Recommended Operating Conditions, $\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}$

|  | MIN | NOM | MAX |
| :--- | ---: | ---: | :---: |
| UNIT |  |  |  |
| Supply voltage, $\mathrm{DV} \mathrm{DDD}_{\mathrm{DD}}$ | 4.5 | 5.5 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{V}}$ | 2 | V |  |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  | 0.8 | V |
| MCLK frequency (see Note 2), duty cycle $=50 \pm 10 \%$ |  | MHz |  |

NOTE 2: The default state for an 8 kHz conversion rate requires a 16.384 MHz MCLK frequency.

### 4.4 Electrical Characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}(\mathrm{ADC})=\mathrm{V}_{\mathrm{DD}}(\mathrm{DAC})=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}$, MCLK = 16.384 MHz , Fk = 8 (unless otherwise noted)

### 4.4.1 Digital Inputs and Outputs, Outputs Not Loaded

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage, DOUT | $\mathrm{I}_{\mathrm{O}}=360 \mu \mathrm{~A}$ | 2.4 | 4.6 |  |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage, DOUT | $\mathrm{I}_{\mathrm{O}}=2 \mathrm{~mA}$ | 0.2 | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current, any digital input | $\mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V}$ |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level input current, any digital input | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | 5 | pF |  |
| $\mathrm{C}_{\mathrm{O}}$ | Output capacitance |  | 5 | pF |  |

### 4.4.2 ADC Path Filter (see Note 3)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain relative to gain at 1020 Hz | 20 Hz | -0.5 | -0.15 | 0.2 | dB |
|  | 200 Hz | -0.5 | 0.03 | 0.15 |  |
|  | 300 Hz to 3 kHz | -0.15 | 0 | 0.15 |  |
|  | 3.3 kHz | -0.35 | -0.5 | 0.3 |  |
|  | 3.4 kHz | -1 | -0.6 | -0.1 |  |
|  | 4 kHz |  | -20 | -14 |  |
|  | $\geq 4.6 \mathrm{kHz}$ |  |  | -40 |  |

NOTE 3: The filter gain outside of the passband is measured with respect to the gain at 1020 Hz . The analog input test signal is a sine wave with $0 \mathrm{~dB}=6 \mathrm{~V}_{\mathrm{I}(\mathrm{PP})}$ as the reference level for the analog input signal. The passband is 0 to 3400 Hz .

### 4.4.3 ADC Dynamic Performance

4.4.3.1 ADC Signal-to-Noise (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-noise ratio (SNR) | $\mathrm{V}_{1}=-1 \mathrm{~dB}$ | 80 | 85 |  | dB |
|  | $V_{1}=-9 \mathrm{~dB}$ | 72 | 77 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}$ | 40 | 45 |  |  |
|  | $\mathrm{V}_{1}=-65 \mathrm{~dB}$ | 14 | 21 |  |  |
|  | $V_{1(A U X M, ~ A U X P) ~}=-9 \mathrm{~dB}$ | 72 | 78 |  |  |

NOTE 4: The test condition is the digital equivalent of a 1020 Hz input signal with an 8 kHz conversion rate. The load impedance is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.4.3.2 ADC Signal-to-Distortion (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion (THD) | $\mathrm{V}_{1}=-1 \mathrm{~dB}$ | 80 | 92 |  | dB |
|  | $\mathrm{V}_{1}=-9 \mathrm{~dB}$ | 80 | 94 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}$ | 40 | 60 |  |  |
|  | $V_{1}=-65 \mathrm{~dB}$ | 15 | 40 |  |  |
|  | $\mathrm{V}_{1}(\mathrm{AUXM}, \mathrm{AUXP})=-9 \mathrm{~dB}$ | 80 | 92 |  |  |

NOTE 4: The test condition is the digital equivalent of a 1020 Hz input signal with an 8 kHz conversion rate. The load impedance is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.4.3.3 ADC Signal-to-Distortion+Noise (see Note 5)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total harmonic distortion+noise (THD+N) | $\mathrm{V}_{1}=-9 \mathrm{~dB}$ | 80 | 83 |  | dB |
|  | $\mathrm{V}_{1}=-1 \mathrm{~dB}$ | 72 | 76 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}$ | 40 | 45 |  |  |
|  | $\mathrm{V}_{1}=-65 \mathrm{~dB}$ | 14 | 20 |  |  |
|  | $\mathrm{V}_{1(\mathrm{AUXM}, \mathrm{AUXP})}=-9 \mathrm{~dB}$ | 72 | 77 |  |  |

NOTE 5: The test condition is a 1020 Hz input signal with an 8 kHz conversion rate. Input and output voltages are referred to $V_{D D} / 2$.

### 4.4.4 ADC Channel

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Dynamic range |  |  | 86 |  | dB |
|  | Interchannel isolation |  | 80 |  |  | dB |
|  | Gain error | $\mathrm{V}_{1}=-1 \mathrm{~dB}$ at 1020 Hz |  |  | $\pm 0.5$ | dB |
|  | Gain error, dc | $\mathrm{INP}=3 \mathrm{~V}, \mathrm{INM}=2 \mathrm{~V}$ |  | $\pm 0.6$ |  | dB |
|  | Off-set error, ADC converter |  |  | 8 |  | mV |
| CMRR | Common-mode rejection ratio INM, INP or AUXM, AUXP | $\mathrm{V}_{1}=0 \mathrm{~dB}$ at 1020 kHz | 80 |  |  | dB |
|  | Idle channel noise (on-chip reference) |  |  |  | 50 | $\mu \mathrm{V} \mathrm{rms}$ |
| $\mathrm{R}_{\mathrm{i}}$ | Input resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 70 | 100 |  | $\mathrm{k} \Omega$ |

### 4.4.5 DAC Path Filter (see Note 6)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Filter gain relative to gain at 1020 Hz | 20 Hz | -0.5 | 0.08 | 0.15 | dB |
|  | 200 Hz | -0.5 | 0.08 | 0.15 |  |
|  | 300 Hz to 3 kHz | -0.15 | 0.08 | 0.15 |  |
|  | 3.3 kHz | -0.35 | 0.11 | 0.3 |  |
|  | 3.4 kHz | -1 | -. 48 | -0.1 |  |
|  | 4 kHz |  | -20 | -14 |  |
|  | $\geq 4.6 \mathrm{kHz}$ |  |  | -40 |  |

NOTE 6: The filter gain outside of the passband is measured with respect to the gain at 1020 Hz . The input signal is the digital equivalent of a sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel peak-to-peak output voltage with this input condition is 6 V . The pass band is 0 to 3600 Hz .

### 4.4.6 DAC Dynamic Performance

### 4.4.6.1 DAC Signal-to-Noise (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-noise ratio (SNR) | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~dB}$ | 74 | 80 |  | dB |
|  | $\mathrm{V}_{\mathrm{O}}=-9 \mathrm{~dB}$ | 70 | 74 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-40 \mathrm{~dB}$ | 38 | 44 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-65 \mathrm{~dB}$ | 14 | 18 |  |  |

NOTE 4: The test condition is the digital equivalent of a 1020 Hz input signal with an 8 kHz conversion rate. The load impedance is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.4.6.2 DAC Signal-to-Distortion (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion (THD) | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~dB}$ | 74 | 84 |  | dB |
|  | $\mathrm{V}_{\mathrm{O}}=-9 \mathrm{~dB}$ | 74 | 84 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-40 \mathrm{~dB}$ | 40 | 58 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-65 \mathrm{~dB}$ | 18 | 30 |  |  |

NOTE 4: The test condition is the digital equivalent of a 1020 Hz input signal with an 8 kHz conversion rate. The load impedance is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.4.6.3 DAC Signal-to-Distortion + Noise (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total harmonic distortion+noise (THD+N) | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~dB}$ | 72 | 78 |  | dB |
|  | $\mathrm{V}_{\mathrm{O}}=-9 \mathrm{~dB}$ | 68 | 74 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-40 \mathrm{~dB}$ | 38 | 44 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-65 \mathrm{~dB}$ | 14 | 20 |  |  |

NOTE 4: The test condition is the digital equivalent of a 1020 Hz input signal with an 8 kHz conversion rate. The load impedance is $600 \Omega$. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.4.7 DAC Channel

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Dynamic range |  |  | 80 |  | dB |
|  | Interchannel isolation |  | 80 |  |  | dB |
|  | Gain error, 0 dB | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~dB}$ at 1020 Hz |  |  | $\pm 0.5$ | dB |
|  | Gain error, dc | Digital input offset $=1 \mathrm{~V}$ dc |  | $\pm 0.2$ |  | dB |
|  | Idle channel broad-band noise | See Note 7 |  |  | 100 | $\mu \mathrm{V}$ rms |
|  | Idle channel narrow-band noise | $0-4 \mathrm{kHz}$, See Note 7 |  |  | 40 | $\mu \mathrm{V}$ rms |
| VOO | Output offset voltage at OUT (differential) | DIN $=$ All Os |  | 8 |  | mV |
| $\mathrm{V}_{\mathrm{O}}$ | Analog output voltage, peak-to-peak, OUTP-OUTM (differential) | $R_{L}=600,$ <br> With internal reference and full-scale digital input, (see Note 8) |  |  | 6 | V |

NOTES: 7. The conversion rate is 8 kHz ; the out-of-band measurement is made from 4800 Hz to $\mathrm{F}_{\mathrm{MCLK}} / 2$.
8. The digital input to the DAC channel at DIN is in 2 s complement.

### 4.4.8 Power Supplies, $\mathrm{V}_{\mathrm{DD}}(\mathrm{ADC})=\mathrm{V}_{\mathrm{DD}}(\mathrm{DAC})=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}$, No Load (unless

 otherewise noted)|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IDD (ADC) | Power supply current, ADC | Operating | 12 | 20 | mA |
|  |  | Power-down | 400 |  | $\mu \mathrm{A}$ |
| IDD (DAC) | Power supply current, DAC | Operating | 16 | 24 | mA |
|  |  | Power-down | 2.5 |  | mA |
| IDD (Digital) | Power supply current, digital | Operating | 2 | 6 | mA |
|  |  | Power-down | 300 |  | $\mu \mathrm{A}$ |
| $P_{D}$ | Power dissipation | Operating | 150 | 250 | mW |
|  |  | Power-down | 16 | 30 |  |

### 4.4.9 Timing Requirements (see Notes 9 and 10)



NOTES: 9. Refer to Figure 3-1 for timing diagram.
10. When $\overline{\mathrm{FS}}$ occurs after SCLK, it shortens the MSB (D15) duration.

## 5 Application Information



Figure 5-1. TLC320AD55C Application Schematic


Figure 5-2. TLC320AD55C I/O Buffer and V MID Generator Schematic

## Appendix A <br> Register Set

Data bits D12 through D8 in the secondary serial communication contain the address of the register, and data bits D7 through D0 contain the data that is to be written to the register. Data bit D13 determines a read or write cycle to the addressed register. When data bit D13 is low, a write cycle is selected.
The following table shows the register map:
Table A-1. Register Map

| REGISTER NO. | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | REGISTER NAME |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No operation |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Control 1 |
| 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Control 2 |
| 3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Fk divide |
| 4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Fsclk divide |
| 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Control 3 |

Table A-2. Control 1 Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| 1 | - | - | - | - | - | - | - | Software reset |
| 0 | - | - | - | - | - | - | - | Software reset not asserted |
| - | 1 | - | - | - | - | - | - | Software power down (analog and filters) |
| - | 0 | - | - | - | - | - | - | Software power down (not asserted) |
| - | - | 1 | - | - | - | - | - | Select AUXP and AUXM |
| - | - | 0 | - | - | - | - | - | Select INP and INM |
| - | - | - | 0 | 0 | - | - | - | Analog output gain $=1$ |
| - | - | - | 0 | 1 | - | - | - | Analog output gain $=1 / 2$ |
| - | - | - | 1 | 0 | - | - | - | Analog output gain $=1 / 4$ |
| - | - | - | 1 | 1 | - | - | - | Analog output gain $=0$ (squelch) |
| - | - | - | - | - | 1 | - | - | Analog loopback asserted |
| - | - | - | - | - | 0 | - | - | Analog loopback not asserted |
| - | - | - | - | - | - | 1 | - | Digital loopback asserted |
| - | - | - | - | - | - | 0 | - | Digital loopback not asserted |
| - | - | - | - | - | - | - | 1 | 16 -bit mode (hardware secondary requests) |
| - | - | - | - | - | - | - | 0 | Not 16-bit mode (software secondary requests) |

Default register value: 00000000
The software reset is a one-shot operation and this bit is cleared to zero after reset. It is not necessary to write a zero to end the master reset operation.

Table A-3. Control 2 Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| X | X | - | - | - | - | - | - | Reserved |
| - | - | X | - | - | - | - | - | Decimator FIR overflow flag (valid only during read cycle) |
| - | - | - | X | - | - | - | - | FLAG 1 output value |
| - | - | - | - | X | - | - | - | FLAG 0 output value |
| - | - | - | - | - | 1 | - | - | Phone mode enabled |
| - | - | - | - | - | 0 | - | - | Phone mode disabled |
| - | - | - | - | - | - | 0 | - | Normal operation with decimator FIR filter |
| - | - | - | - | - | - | 1 | - | Bypass decimator FIR filter |
| - | - | - | - | - | - | - | 0 | Normal operation with interpolator filter |
| - | - | - | - | - | - | - | 1 | Bypass interpolator FIR filter |

Default register value: 00000000
Writing zeros to the reserved bits is suggested.
Table A-4. Fk Divide Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DIVIDE VALUE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 |
|  |  |  |  |  |  |  |  |  |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 128 |
|  |  |  |  |  |  |  |  |  |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 |
|  |  |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 256 |

Default register value: 00001000
The oversampling clock (FCLK) is set as MCLK/(Fk $\times 4$ ). MCLK/(Fk $\times 256$ ) is the sample frequency (conversion rate) for the converter. When Fk is programmed to zero, its value is interpreted as 256.

Table A-5. Fsclk Divide Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DIVIDE VALUE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 255 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 128 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 32 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 256 |

SCLK is set by MCLK/( $2 \times$ Fsclk). SCLK is for the serial transfer of data to and from the TLC320AD55C. When Fsclk is programmed to zero, its value is interpreted as 256.

Table A-6. Control 3 Register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | DAC reference disabled |
|  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DAC reference enabled |

# TLC320AD56C Data Manual 

# Sigma-Delta Analog Interface Circuit 

SLAS101A
September 1996

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

## Contents

Section Title Page
1 Introduction ..... 4-461
1.1 Features ..... 4-461
1.2 Functional Block Diagram ..... 4-462
1.3 Terminal Assignments ..... 4-463
1.4 Ordering Information ..... 4-464
1.5 Terminal Functions ..... 4-465
1.6 Definitions and Terminology ..... 4-466
1.7 Register Functional Summary ..... 4-467
2 Functional Description ..... 4-469
2.1 Device Functions ..... 4-469
2.1.1 Operating Frequencies ..... 4-469
2.1.2 ADC Signal Channel ..... 4-469
2.1.3 DAC Signal Channel ..... 4-469
2.1.4 Serial Interface ..... 4-469
2.1.5 Register Programming ..... 4-469
2.1.6 Sigma-Delta ADC ..... 4-470
2.1.7 Decimation Filter ..... 4-470
2.1.8 Sigma-Delta DAC ..... 4-470
2.1.9 Interpolation Filter ..... 4-470
2.1.10 Digital Loopback ..... 4-470
2.1.11 FIR Overflow Flag ..... 4-470
2.2 Terminal Functions ..... 4-470
2.2.1 Reset and Power-Down Functions ..... 4-470
2.2.2 Master Clock Circuit ..... 4-471
2.2.3 Data Out (DOUT) ..... 4-471
2.2.4 Data In (DIN) ..... 4-471
2.2.5 Hardware Program Terminal (FC) ..... 4-471
2.2.6 Frame-Sync Function ..... 4-472
2.2.7 Multiplexed Analog Input ..... 4-472
2.2.8 Analog Input ..... 4-472
2.2.9 Analog Output ..... 4-472
3 Serial Communications ..... 4-475
3.1 Primary Serial Communication ..... 4-475
3.2 Secondary Serial Communication ..... 4-477
3.3 Conversion Rate vs Serial Port ..... 4-480
3.4 Phone Mode Control ..... 4-480
4 Specifications ..... 4-481
4.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 4-481
4.2 Recommended Operating Conditions ..... 4-481
4.2.1 Recommended Operating Conditions, DV DD $=5 \mathrm{~V}, \mathrm{AV} \mathrm{DD}=5 \mathrm{~V}$ ..... 4-481
4.2.2 Recommended Operating Conditions, DV DD $=3 \mathrm{~V}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-481

## Contents (Continued)

Section Title Page
4.3 Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, DV DD $=5 \mathrm{~V}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$ ..... 4-482
4.3.1 Digital Inputs and Outputs, $\mathrm{MCLK}=4.096 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$, Outputs Not Loaded ..... 4-482
4.3.2 Digital Inputs and Outputs, MCLK $=4.096 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$, Outputs Not Loaded, $\mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V}$ ..... 4-482
4.3.3 ADC Path Filter, $\mathrm{MCLK}=4.096 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-482
4.3.4 ADC Dynamic Performance, MCLK $=4.096 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-482
4.3.5 ADC Channel ..... 4-484
4.3.6 DAC Path Filter, $\mathrm{MCLK}=8.192 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ ..... 4-484
4.3.7 DAC Dynamic Performance, DV $\mathrm{DD}=5 \mathrm{~V}$ or 3 V ..... 4-485
4.3.8 DAC Channel, DV $\mathrm{DD}=5 \mathrm{~V}$ or 3 V ..... 4-486
4.3.9 Power Supplies, No Load ..... 4-486
4.3.10 Power-Supply Rejection ..... 4-487
4.3.11 Timing Requirements ..... 4-487
5 Application Information ..... 4-491
Appendix A Register Set ..... 4-493

## List of Illustrations

Figure Title Page
1-1. Functional Block Diagram ..... 4-462
1-2. Terminal Assignments ..... 4-463
1-3. Terminal Assignments ..... 4-464
2-1. Internal Power-Down Logic ..... 4-472
2-2. Differential Analog-Input Configuration ..... 4-473
3-1. Primary Serial Communication Timing ..... 4-476
3-2. Hardware and Software Ways to Make a Secondary Request ..... 4-477
3-3. Hardware FC Secondary Request (Phone Mode Disabled) ..... 4-478
3-4. Software FC Secondary Request (Phone Mode Disabled) ..... 4-479
3-5. Phone Mode Timing ..... 4-480
3-6. Secondary DIN Format ..... 4-480
4-1. ADC Decimation Filter Response ..... 4-488
4-2. ADC Decimation Filter Passband Ripple ..... 4-488
4-3. DAC Interpolation Filter Response ..... 4-489
4-4. DAC Interpolation Passband Ripple ..... 4-489
5-1. Application Schematic For Single-Ended Input/Output ..... 4-491
5-2. Application Schematic For Differential Input/Output ..... 4-492
List of Tables
Table Title ..... Page
3-1. Secondary Request Format ..... 4-476
3-2. Least Significant Bit Control Function ..... 4-477
3-3. Secondary Communication Data Format ..... 4-479

## 1 Introduction

The TLC320AD56C provides high resolution low-speed signal conversion from digital-to-analog (D/A) and from analog-to-digital (A/D) using oversampling sigma-delta technology. This device consists of two serial synchronous conversion paths (one for each data direction) and includes an interpolation filter before the digital-to-analog converter (DAC) and a decimation filter after the analog-digital-converter (ADC) (see Figure 1-1). Other overhead functions provide on-chip timing and control. The sigma-delta architecture produces high resolution $\mathrm{A} / \mathrm{D}$ and $\mathrm{D} / \mathrm{A}$ conversion at low system speeds and low cost.

The options and the circuit configurations of this device can be programmed through the serial interface. The options include reset, power-down, communications protocol, serial clock rate, and test mode as outlined in Appendix A. The TLC320AD56C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

### 1.1 Features

The TLC320AD56C includes the following features:

- Single $5-\mathrm{V}$ power supply voltage or 5 V analog and 3 V digital supply voltages
- Power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) of 150 mW maximum in the operating mode
- Power-down mode to 2.5 mW typical
- General-purpose 16-bit signal processing
- 2's-complement data format
- Typical dynamic range of 85 dB for the DAC and 87 dB for the ADC
- Minimum 79-dB total signal-to-(noise + distortion) for the ADC
- Minimum 80-dB total signal-to-(noise + distortion) for the DAC
- Differential architecture throughout the device
- Internal reference voltage ( $\mathrm{V}_{\text {ref }}$ )
- Internal 64X oversampling
- Serial port interface
- Phone-mode output control
- System test mode, digital loopback test mode
- Capable of supporting all V. 34 sample rates by varying MCLK frequency
- Supports business audio applications
- Variable conversion rate selected as MCLK/512


### 1.2 Functional Block Diagram



Figure 1-1. Functional Block Diagram

### 1.3 Terminal Assignments



Figure 1-2. Terminal Assignments


Figure 1-3. Terminal Assignments

### 1.4 Ordering Information

| $\boldsymbol{T}_{\mathbf{A}}$ | PACKAGE |  |
| :---: | :---: | :---: |
|  | CHIP CARRIER <br> (FN) | QUAD FLAT PACK <br> (PT) |
|  | TLC320AD56CFN | TLC320AD56CPT |

### 1.5 Terminal Functions

| TERMINALS |  |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NUMBER |  |  |  |
|  | PT | FN |  |  |
| ALT DATA | 25 | 19 | 1 | Signals on this terminal are routed to DOUT during secondary communication if phone mode is enabled. |
| AUXM | 38 | 26 | 1 | Inverting input to auxiliary analog input. AUXM requires an external RC antialias filter. |
| AUXP | 39 | 27 | 1 | Noninverting input to auxiliary analog input. Requires an external RC antialias filter. |
| AV ${ }_{\text {DD }}$ | 33 | 23 | 1 | Analog ADC path supply (5 V only) |
| DIN | 10 | 11 | 1 | Data input. DIN receives the DAC input data and command information from the DSP and is synchronized to SCLK. |
| DOUT | 12 | 12 | 0 | Data output. DOUT transmits the ADC output bits and is synchronized to SCLK. This terminal is at high-Z when $\overline{\mathrm{FS}}$ is not activated. |
| DV ${ }_{\text {D }}$ | 9 | 10 | 1 | Digital power supply ( 5 V or 3 V ) |
| $\mathrm{DV}_{\text {S }}$ | 26 | 20 | 1 | Digital ground |
| FC | 21 | 16 | 1 | Function code. FC is sampled and latched on the rising edge of $\overline{\mathrm{FS}}$ for the primary serial communication. Refer to the Serial Communications section for more details. |
| FLAG 0 | 23 | 17 | 0 | Output flag 0 . During phone mode, FLAG 0 contains the value set in Control 2 register. |
| FLAG 1 | 24 | 18 | 0 | Output flag 1. During phone mode, FLAG 1 contains the value set in Control 2 register. |
| FILT | 47 | 3 | 0 | Bandgap filter. FILT is provided for decoupling of the bandgap reference, and provides 2.5 V to which the analog inputs or outputs can be referenced. The optimal capacitor value is $0.1 \mu \mathrm{~F}$ (ceramic). This voltage node should be loaded only with a high-impedance dc load. |
| $\overline{\text { FS }}$ | 13 | 13 | 0 | Frame sync. When $\overline{\text { FS }}$ goes low, the serial communication port is activated. In all serial transmission modes, $\overline{\mathrm{FS}}$ is held low during bit transmission. Refer to section 3 Serial Communications for detailed description. |
| INM | 36 | 25 | 1 | Inverting input to analog modulator. INM requires an external RC antialias filter. |
| INP | 35 | 24 | 1 | Noninverting input to analog modulator. INP requires an external RC antialias filter. |
| IGAIN | 45 | 1 | 0 | Current gain reference scaling. IGAIN is provided for decoupling of the current gain reference and provides a $1.35-\mathrm{V}$ reference. The optimal load is a 27-K resistor. |
| MCLK | 17 | 15 | 1 | Master clock. The master clock derives the internal clocks of the sigma-delta analog interface circuit. |
| MONOUT | 40 | 28 | 0 | Monitor output. MONOUT allows for monitoring of the analog input and is a high-impedance output. The gain or mute is selected using Control 2 register. |
| OUTM | 2 | 6 | 0 | Inverting current output of the DAC. OUTM is functionally identical with and complementary to OUTP. OUTM and OUTP current outputs can be loaded with $5 \mathrm{k} \Omega$ differentially or single-ended. This signal can also be used alone for single-ended operation. |

NOTE 1: All digital inputs and outputs are TTL-compatible, unless otherwise noted for $\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}$.

### 1.5 Terminal Functions (Continued)

| TERMINALS |  |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NUMBER |  |  |  |
|  | PT | FN |  |  |
| OUTP | 1 | 5 | O | Noninverting current output of the DAC. OUTM and OUTP current outputs can be loaded with $5 \mathrm{k} \Omega$ differentially or single ended. This signal can also be used alone for single-ended operation. |
| $\overline{\text { PWRDWN }}$ | 6 | 8 | 1 | Power down. When this terminal is pulled low, the device goes into a power-down mode; the serial interface is disabled and most of the high-speed clocks are disabled. However, all the register values are sustained and the device resumes full power operation without reinitialization when this terminal is pulled high again. PWRDWN resets the counters only and preserves the programmed register contents. See subsection 2.21. Reset and Power-Down Functions. |
| $\overline{\text { RESET }}$ | 7 | 9 | 1 | Reset. The reset function is provided to initialize all the internal registers to their default values. The serial port can be configured to the default state accordingly. Refer to section 1.7 Register Functional Summary and subsection 2.2.1 Reset and Power-Down Functions for more detailed descriptions. |
| SCLK | 16 | 14 | 0 | Shift clock. The shift clock signal is derived from MCLK and is used to clock serial data into DIN and out of DOUT. |
| $\mathrm{V}_{\text {SS(SUB) }}$ | 30 | 22 | 1 | Analog substrate. This terminal must be grounded. |
| $\mathrm{V}_{\text {COM }}(\mathrm{ADC})$ | 46 | 2 | 0 | Common mode filter. This terminal is provided for decoupling of the common mode reference and provides a 2.5 V reference. The optimal capacitor value is $0.10 \mu \mathrm{~F}$. This node should be loaded only with a high-impedance dc load. |
| $\mathrm{V}_{\text {COM }}(\mathrm{DAC})$ | 4 | 7 | $\bigcirc$ | Common mode filter. This terminal is provided for decoupling of the common mode reference and provides a 2.5 V reference. The optimal capacitor value is $0.10 \mu \mathrm{~F}$. This node should be loaded only with a high-impedance dc load. |
| $\mathrm{AV}_{S S}$ | 28 | 21 | 1 | Analog ground |

NOTE 1: All digital inputs and outputs are TTL-compatible, unless otherwise noted for DVDD $=5 \mathrm{~V}$.

### 1.6 Definitions and Terminology

Data Transfer Interval
This is time during which data is transferred from DOUT and to DIN. This interval is 16 shift clocks and this data transfer is initiated by the falling edge of the frame-sync signal.
Signal Data

## Primary

Communications

## Secondary

Communications

Frame Sync

This refers to the input signal and all of the converted representations through the ADC channel and return through the DAC channel to the analog output. This is contrasted with the purely digital software control data.

This refers to the digital data transfer interval. Since the device is synchronous, the signal data words from the ADC channel and to the DAC channel occur simultaneously.

This refers to the digital control and configuration data transfer interval into DIN and the register read data cycle from DOUT. The data transfer interval occurs when requested by hardware or software.
Frame sync refers only to the falling edge of the signal that initiates the data transfer interval. The primary frame sync starts the primary communications, and the secondary frame sync starts the secondary communications.

| Frame Sync and " | The time between the falling edges of successive primary frame-sync signals. |
| :--- | :--- |
| Sampling Period | The sampling frequency that is the reciprocal of the sampling period. |
| $\mathrm{f}_{\mathrm{s}}$ | The time period occupied by 16 shift clocks. It goes high on the sixteenth rising <br> edge of SCLK after the falling edge of the frame sync. |
| Frame-Sync Interval |  |
| This term refers to all signal processing circuits between the analog input and the |  |
| digital conversion results at DOUT. |  |

### 1.7 Register Functional Summary

There are three data and control registers that are used as follows:
Register $0 \quad$ The No-Op register. The 0 address allows secondary requests without altering any other register.

Register 1 The Control 1 register. The data in this register controls:

- The software reset
- The software power down
- Selection of the normal or auxiliary analog inputs
- Selection of the digital loopback
- 16 -bit or 15 -bit mode of operation
- Selection of monitor amp output

Register 2 The Control 2 register. The data in this register:

- Contains the output flag indicating a decimator FIR filter overflow
- Contains Flag 0 and Flag 1 output values for use in the phone mode
- Selects the phone mode


## 2 Functional Description

### 2.1 Device Functions

The functions of the TLC320AD56C are described in the following sections.

### 2.1.1 Operating Frequencies

The sampling (conversion) frequency is derived from the master clock (MCLK) input by equation 1.

$$
\begin{equation*}
\mathrm{f}_{\mathrm{S}}=\text { Sampling (conversion) frequency }=\frac{\text { MCLK }}{512} \tag{1}
\end{equation*}
$$

The inverse is the time between the falling edges of two successive primary frame synchronization signals and is the conversion period.

### 2.1.2 ADC Signal Channel

To produce excellent common-mode rejection of unwanted signals, the analog signal is processed differentially until it is converted to digital data.
The input signal is filtered and applied to the ADC input. The ADC converts the signal into discrete output digital words in 2 s -complement format, corresponding to the analog signal value at the sampling time. These 16-bit digital words, representing sampled values of the analog input signal, are clocked out of the serial port during the frame-sync interval, (DOUT), one word for each primary communication interval. During secondary communications, the data previously programmed into the registers can be read out with the appropriate register address, and the read bit set to 1 . When no register read is requested, all 16 bits are 0 in the secondary word.

### 2.1.3 DAC Signal Channel

DIN receives the 16-bit serial data word (2's complement) from the host during the primary communications interval and latches the data on the seventeenth rising edge of SCLK. The data are converted to an analog current by the sigma-delta DAC comprised of a digital interpolation filter, and a digital 1-bit modulator. The DACs differential outputs OUTP and OUTM are a current output-type, (which requires resistive loading $5 \mathrm{k} \Omega$ maximum). These outputs are then connected to the external low pass filter, as shown in the application schematics in Figure 3-7 and Figure 3-8 to complete the signal reconstruction. This filter can be incorporated in the data access arrangement (DAA) for modem applications.

### 2.1.4 Serial Interface

The digital serial interface consists of the shift clock, the frame synchronization signal, the ADC-channel data output, and the DAC-channel data input. During the primary 16 -bit frame synchronization interval, the SCLK transfers the ADC channel results from DOUT and transfers 16-bit DAC data into DIN.
During the secondary frame synchronization interval, the SCLK transfers the register read data from DOUT when the read bit is set to a 1 . In addition, the SCLK transfers control and device parameter information into DIN. The functional sequence is shown in Figure 3-1.

### 2.1.5 Register Programming

All register programming occurs during secondary communications, and data is latched and valid on the rising edge of the frame-sync signal. When the default value for a particular register is desired, that register does not need to be addressed during the secondary communications. The no-op command addresses the pseudo-register (register 0), and no register programming takes place during this communications.

DOUT is released from the high-impedance state on the falling edge of the primary or secondary frame-sync interval. In addition, each register can be read back during DOUT secondary communications by setting the read bit D13 to 1 in the appropriate register. When the register is in the read mode, no data can be written to the register during this cycle. To return this register to the write mode requires a subsequent secondary communication.

### 2.1.6 Sigma-Delta ADC

The sigma-delta ADC is a fourth-order sigma-delta modulator with 64 times oversampling. The ADC provides high resolution and low noise performance using oversampling techniques.

### 2.1.7 Decimation Filter

The decimation filter reduces the digital data rate to the sampling rate. This is accomplished by decimating with a ratio of $1: 64$. The output of this filter is a sixteen-bit 2's-complement data word clocking at the sample rate selected.

## NOTE

The sample rate is determined through a relationship of MCLK/512.

### 2.1.8 Sigma-Delta DAC

The sigma-delta DAC is a fourth-order sigma-delta modulator with 64 times oversampling. The DAC provides high-resolution, low-noise performance from a 1-bit converter using oversampling techniques. The TLC320AD56C is a current-output DAC and requires a load resistor for current-to-voltage conversion (see Figures 3-7 and 3-8).

### 2.1.9 Interpolation Filter

The interpolation filter resamples the digital data at a rate of 64 times the incoming sample rate. The high-speed data output from this filter is then used in the sigma-delta DAC.

### 2.1.10 Digital Loopback

The digital loopback provides a means of testing the ADC/DAC channels and can be used for in-circuit system-level tests. The loopback feeds the ADC output to the DAC input on the IC.
Digital loopback is enabled by setting the appropriate bit in Control 1 register (see Appendix A).

### 2.1.11 FIR Overflow Flag

The decimator FIR filter provides an overflow flag to the Control 2 register to indicate that the input to the filter has exceeded the range of the internal filter calculations. When this bit is set in the register, it will remain set until the register is read by the user. Reading this value will always reset the overflow flag.

### 2.2 Terminal Functions

The terminal functions are described in the following sections.

### 2.2.1 Reset and Power-Down Functions

### 2.2.1.1 Reset

The TLC320AD56C resets the internal counters and registers, including the programmed registers, in one of two ways:

1. By applying a low-going reset pulse to the reset terminal
2. By writing to the programmable software reset bit (D07 in Control 1 register)
$\overline{\text { PWRDWN resets the counters only and preserves the programmed register contents. The PWRDWN }}$ terminal must be kept low 20 ms after the power supplies have settled.

### 2.2.1.2 Conditions of Reset

The two internal reset signals used for the reset and synchronization functions are:

1. Counter Reset - This signal resets all flip-flops and latches that are not externally programmed, with the exception of those generating the reset pulse itself. Additionally, this signal resets the software power-down bit. A counter reset is initiated with the $\overline{\text { RESET }}$ terminal or RESET bit or PWRDWN terminal.
2. Register Reset - This signal resets all flip-flops and latches that are not reset by the counter reset, except those generating the reset pulse itself. A register reset is initiated with the $\overline{\text { RESET }}$ terminal or RESET bit.

Both reset signals should be at least six master clock periods long, $\mathrm{T}_{\text {RESET }}$, and should release on the trailing edge of the master clock.

### 2.2.1.3 Software and Hardware Power Down

Given the definitions above, the software programmed power-down condition is cleared by clearing the software bit (Control 1 register, bit 6) to a 0 or by cycling the power to the device or bringing RESET low.

The output of the monitor amplifier maintains its midpoint voltage during hardware and software power downs to minimize pops and clicks.
$\overline{\text { PWRDWN }}$ powers down the entire chip. Cycling the power-down terminal from high to low and back high resets all flip-flops and latches that are not externally programmed, thereby preserving the register contents.

When PWRDWN is not used, it should be tied high.

### 2.2.2 Master Clock Circuit

The clock circuit generates and distributes necessary clocks throughout the device. MCLK is the external master clock input. SCLK is derived from MCLK in order to provide clocking of the serial communications between the device and a digital signal processor (DSP). The sample rates of the data paths are set to MCLK/512.

### 2.2.3 Data Out (DOUT)

DOUT is taken from the high-impedance state by the falling edge of frame sync. The most significant data bit then appears on DOUT.

DOUT is placed in a high-impedance state on the sixteenth rising edge of SCLK after the falling edge of frame sync. In the primary communication, the data word is the ADC conversion result. In the secondary communication, the data is the register read results when requested by the read/write ( $R / \bar{W}$ ) bit with the eight MSBs set to 0 (see Section 3 Serial Communications). If no register read is requested, the secondary word is all zeroes.

### 2.2.4 Data In (DIN)

In the primary communication, the data word is the input digital signal to the DAC channel. In the secondary communication, the data is the control and configuration data to set up the device for a particular function. (see section 3 Serial Communications).

### 2.2.5 Hardware Program Terminal (FC)

FC provides for hardware programming requests for secondary communication. It works in conjunction with the control bit D00 of the secondary data word. The signal on FC is latched $1 / 2$ shift clock after the rising edge of the next internally generated primary frame-sync interval. The FC terminal should be tied low when not used (see Section 3.2 Secondary Serial Communication and Table 3-2).

### 2.2.6 Frame-Sync Function

The frame-sync signal indicates that the device is ready to send and receive data. The data transfer from DOUT and into DIN begins on the falling edge of the frame-sync signal.

The frame sync is generated internally and goes low on the rising edge of SCLK and remains low during the 16-bit data transfer.

### 2.2.7 Multiplexed Analog Input

The two differential analog inputs (INP and INM or AUXP and AUXM) are multiplexed into the sigma-delta modulator. The performance of the AUX channel is similar to the normal input channel. A simple RC antialiasing filter must be connected to AUXP and AUXM (also INP and INM when used).


Figure 2-1. Internal Power-Down Logic

### 2.2.8 Analog Input

The signal applied to the terminals INM and INP (shown in Figure 2-2) should be differential to preserve the device specifications. A single-ended input signal should always be converted to a differential input signal prior to being used by the TLC320AD56C (see section 5 Application Information). The signal source driving the analog inputs (INM, INP, AUXM, AUXP) should have a low source impedance for lowest noise performance and accuracy. To obtain maximum dynamic range, the input signal should be centered at midsupply. A simple RC antialiasing filter must be connected to INP and INM (also AUXP and AUXM if used). A suitable tradeoff for the cutoff frequency ( $f_{c o}$ ) of the antialiasing filter is $f_{c O}=3 \times f_{s}$. With this cutoff frequency, the attenuation within the band of interest $\left(0-f_{s} / 2\right)$ is less than 0.1 dB .

### 2.2.9 Analog Output

The analog output swing across the OUTP and OUTM terminals depends on the value of the resistor used from the IGAIN terminal to analog ground and the resistor load across the OUTP and OUTM terminals. Both resistors can be used to set the output voltage swing and then gained to the desired value in the external DAC output filter as shown in Figure 5-1 and Figure 5-2. With this external filter, the gain of the DAC channel is -2.5 dB .

The resistor on the IGAIN terminal sets up the output current pumped and the resistor across OUTP and OUTM is the load which converts the current output of the DAC to a voltage. Hence, the voltage swing across OUTP and OUTM depends on the ratio of the load resistor to the value of the resistor from the IGAIN terminal to analog ground. With 0 dB digital code applied to the DAC channel, the IGAIN resistor set at $27 \mathrm{k} \Omega$, and a load resistor of $5 \mathrm{k} \Omega$, the output swing across OUTP and OUTM is -10.5 dB . The ratio of IGAIN resistance to load resistance can be adjusted to get the desired voltage swing. For the best distortion performance, it is recommended that the output swing be limited to -6 dB relative to $6 \mathrm{~V}_{\mathrm{PP}}$.

TLC320AD56C


Figure 2-2. Differential Analog-Input Configuration

## 3 Serial Communications

DOUT, DIN, SCLK, $\overline{F S}$, and FC are the serial communication signals. The digital output data from the ADC is taken from DOUT. The digital input data for the DAC is applied to DIN. The synchronizing clock for the serial communication data and the frame sync is taken from SCLK. The frame synchronization pulse that encloses the ADC/DAC data transfer interval is taken from $\overline{\mathrm{FS}}$. For an audio signal data transmitted from the ADC or to the DAC, primary serial communication is used. To read or write words that control both the options and the circuit configurations of the device, secondary communication is used.

The purpose of the primary and secondary communications is to allow conversion data and control data to be transferred across the same serial port. A primary transfer is always dedicated to conversion data. A secondary transfer is used to set up and read the register values described in Appendix A. A primary transfer occurs for every conversion period. A secondary transfer occurs only when requested. Two methods exist for requesting a secondary command. The FC terminal can be used to request a secondary communication by asserting it, or the least significant bit (LSB) of the DAC data within a primary transfer can request a secondary communication. The selection of which method is enabled is provided in Control 1 register (bit DO) as shown in Appendix A.

For all serial communications, the most significant bit (MSB) is transferred first. For a 16-bit ADC word and a 16 -bit DAC word, D15 is the MSB and D0 is the LSB. For a 15 -bit DAC data word in the 16 -bit primary communication, D15 is the MSB, D1 is the LSB, and D0 is used for the embedded function control. All digital data values are in 2 s -complement format.

These logic signals are compatible with TTL-voltage levels and CMOS current levels (when $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ dc). These logic signals are also compatible with a 3-V supply.

### 3.1 Primary Serial Communication

A primary serial communication transmits and receives conversion signal data. The ADC word length is always 16 bits. The DAC word length depends on the status of DO in the Control 1 register. After power up or reset, the device defaults to a 15 -bit mode (not 16 -bit mode). The DAC word length is 15 bits and the last bit of the primary 16 -bit serial communication word is a function control bit used to request secondary serial communications. In 16-bit mode, all 16 bits of the primary communications word are used as data for the DAC and the hardware terminal FC must be used to request secondary communications.

Figure 3-1 shows the timing relationship for SCLK, $\overline{F S}$, DOUT and DIN in a primary communication. The timing sequence for this operation is as follows:

1. $\overline{\mathrm{FS}}$ is brought low by the TLC320AD56C.
2. One 16 -bit word is transmitted from the ADC (DOUT) and one 16 -bit word is received for the DAC (DIN).
3. $\overline{\mathrm{FS}}$ is brought high by the TLC320AD56C signaling the end of the conversion.


Figure 3-1. Primary Serial Communication Timing
When a secondary request is made through the LSB of the DAC data word ( $\overline{16-\mathrm{bit}}$ mode), the format in Table 3-1 is used.

Table 3-1. Secondary Request Format

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 15-bit DAC $\qquad$ <br> 2's-complement format <br> 16-bit ADC $\qquad$ <br> 2's-complement format |  |  |  |  |  |  |  |  |  |  |  |  |

### 3.2 Secondary Serial Communication

Secondary serial communication is used to read or write 16-bit words that program both the options and the circuit configurations of the device. All register programming occurs during secondary communications. Two primary and secondary communication cycles are required to program the two registers. When the default value for a particular register is desired, then the user could omit addressing it during secondary communication. The NOOP command addresses a pseudo-register, register 0 , and no register programming takes place during this secondary communication.
There are two methods for initiating secondary communications. They are 1) by asserting a high signal level on FC, or 2) by asserting the LSB of the DIN 16-bit serial communication high while not in 16-bit mode (see Control 1 register, bit 0).


Figure 3-2. Hardware and Software Ways to Make a Secondary Request

1. Figures $3-3$ and $3-4$ show the two different ways FC requests secondary communication words as well as the timing for $\overline{F S}$, DOUT, DIN, and SCLK. The examples span two primary communication frames. Figure 3-3 shows the use of hardware function control.
During a secondary communication, a register may be written to or read from. When writing a value to a register, the DIN line contains the value to be written. The data returned on DOUT is 00 H . When performing a read function, the DIN line may still provide data to be written to an addressed register; however, the DOUT line contains the most recent value in the register addressed by DIN.
In Figure 3-3, FC is clocked in and latched on the rising edge of frame sync ( $\overline{\mathrm{FS}}$ ). This causes the start of the secondary information 32 FCLKs after the start of the primary communication frame. Read and write examples are shown for DIN and DOUT.
2. Figure 3-4 shows the use of software function control.

The software request is typically used when the required resolution of the DAC channel is less than 16 bits. Then the least significant bit (D0) can be used for the secondary requests as shown in Table 3-2.

Table 3-2. Least Significant Bit Control Function

| Control Bit D0 | Control Bit Function |
| :---: | :--- |
| 0 | No operation (NOOP) |
| 1 | Secondary communication request |

On the falling edge of the next $\overline{\text { FS }}$, D15-D1 is input to DIN or D15-D0 is output to DOUT.
When a secondary communication request is made, $\overline{\mathrm{FS}}$ goes low 32 FCLKs after the beginning of the primary frame.


Figure 3-3. Hardware FC Secondary Request (Phone Mode Disabled)
In Figure 3-4, FC hardware terminal 15 is left in its unasserted state (0). FC is asserted through software by embedding an asserted high level (1) in the LSB of the 16-bit primary word. This is possible when not in 16 -bit mode (Control 1 register, bit $2=0$ ) because the user is using only 15 bits of DAC information.


NOTE A: For a read cycle, the last 8 bits are do-not-care bits.
Figure 3-4. Software FC Secondary Request (Phone Mode Disabled)
Table 3-3 shows the secondary communications format. D13 is the read/not-write (R/W) bit.
D12-D8 are address bits. The register map is specified in the register set section in Appendix A. D7-D0 are data bits. The data bits are the new values for the specified register addressed by D12-D8.

Table 3-3. Secondary Communication Data Format

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | R/ $\bar{W}$ | A | A | A | A | A | D | D | D | D | D | D | D | D |

### 3.3 Conversion Rate vs Serial Port

The SCLK frequency is set by the frequency of MCLK. There is a 2 -stage clock divider that sets the SCLK frequency as MCLK/4.

### 3.4 Phone Mode Control

Phone mode control is provided for applications that need hardware control and monitoring of external events. By allowing the device to drive two FLAG terminals (set through the Control 2 register), the host (DSP) is capable of system control through the same serial port that connects to the device. Along with this control is the capability of monitoring the value of the ALT DATA terminal during a secondary communication cycle. One application for this function is in monitoring RING DETECT or OFFHOOK DETECT from a phone answering system. The two FLAG terminals allow response to these incoming control signals. Figure 3-6 shows the timing associated with this operating mode.


Figure 3-5. Phone Mode Timing


Figure 3-6. Secondary DIN Format

## 4 Specifications

### 4.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted) $\dagger$

 Output voltage range, DOUT, $\overline{\text { FS }}$, SCLK, FLAGO, FLAG1 $\ldots .-0.3 \mathrm{~V}$ to DV DD +0.3 V Output voltage range, OUTP, OUTM $\ldots \ldots \ldots \ldots \ldots \ldots \ldots . .$. Input voltage range, DIN, PWRDWN, RESET, ALT DATA,

Input voltage range, INP, INM, AUXP, AUXM $\ldots \ldots \ldots . . . . .$.
Case temperature for 10 seconds, $\mathrm{T}_{\mathrm{C}}$ : DW package ............................ $260^{\circ} \mathrm{C}$

Storage temperature range, $\mathrm{T}_{\text {stg }}$
$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to $V_{S S}$.

### 4.2 Recommended Operating Conditions


4.2.1 Recommended Operating Conditions, $\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$

|  | MIN | NOM | MAX | UNIT |
| :--- | ---: | ---: | ---: | :---: |
| Supply voltage, DV DD (see Note 2) | 4.5 | 5.5 | V |  |
| High-level input voltage, $\mathrm{V}_{\text {IH }}$ | 2 |  | V |  |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  | 0.8 | V |  |
| MCLK frequency (see Note 3) | 4.096 | 11.29 | MHz |  |

### 4.2.2 Recommended Operating Conditions, $\mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{AV}_{\mathrm{DD}}=5 \mathrm{~V}$

|  | MIN | NOM | MAX | UNIT |
| :--- | ---: | ---: | ---: | :---: |
| Supply voltage, DV | 2.7 | 3 | 3.3 | V (see Note 2) |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | 1.8 |  |  | V |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  |  | 0.6 | V |
| MCLK frequency (see Note 3) |  | 4.096 | 11.29 | MHz |

NOTES: 2. Voltages at analog inputs and outputs and $V_{D D}$ are with respect to the $V_{S S}$ terminal.
3. The default state for an $8-\mathrm{kHz}$ conversion rate requires a $4.096-\mathrm{MHz}$ MCLK frequency.

### 4.3 Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, DV ${ }_{\text {DD }}=5 \mathrm{~V}, \mathrm{AV}$ DD $=5 \mathrm{~V}$ (Unless Otherwise Noted)

4.3.1 Digital Inputs and Outputs, MCLK $=4.096 \mathrm{MHz}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}$, Outputs Not Loaded

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage, DOUT | $\mathrm{I}_{\mathrm{O}}=360 \mu \mathrm{~A}$ | 2.4 | 4.6 | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage, DOUT | $\mathrm{I}_{\mathrm{O}}=2 \mathrm{~mA}$ | 0.2 | 0.4 | V |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level input current, any digital input | $\mathrm{V}_{\mathrm{IH}}=5 \mathrm{~V}$ |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level input current, any digital input | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ |  | 10 | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  | 5 | pF |  |
| $\mathrm{C}_{\mathrm{O}}$ | Output capacitance |  | 5 | pF |  |

4.3.2 Digital Inputs and Outputs, MCLK $=4.096 \mathrm{MHz}, \mathrm{f}_{\mathrm{s}}=8 \mathrm{kHz}$, Outputs Not Loaded, $D V_{D D}=3 V$

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage, DOUT | l | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage, DOUT | $\mathrm{I}=2 \mathrm{~mA}$ |  |  | 0.4 | V |
| ${ }^{1} \mathrm{H}$ | High-level input current, any digital input | $\mathrm{V}_{\text {IH }}=3.3 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| IIL | Low-level input current, any digital input | $\mathrm{V}_{\text {IL }}=0.6 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  | 5 |  | pF |
| $\mathrm{C}_{0}$ | Output capacitance |  |  | 5 |  | pF |

4.3.3 ADC Path Filter, MCLK $=4.096 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ (see Note 4)

| PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Filter gain relative to gain at 1020 Hz | 0 to 300 Hz | -0.5 | 0.2 | dB |
|  | 300 Hz to 3 kHz | -0.35 | 0.2 |  |
|  | 3.3 kHz | -0.4 | 0.3 |  |
|  | 3.6 kHz |  | -3 |  |
|  | 4 kHz |  | -40 |  |
|  | $\geq 4.4 \mathrm{kHz}$ |  | -74 |  |

NOTE 4: The filter gain outside of the passband is measured with respect to the gain at 1020 Hz . The analog input test signal is a sine wave with $0 \mathrm{~dB}=6 \mathrm{~V}_{\mathrm{l}}^{(\mathrm{PP})}$ as the reference level for the analog input signal. The -1 dB pass band is 0 to 3400 Hz for an $8-\mathrm{kHz}$ sample rate. This pass band scales linearly with the sample rate.

### 4.3.4 ADC Dynamic Performance, $\mathrm{MCLK}=\mathbf{4 . 0 9 6} \mathrm{MHz}, \mathrm{f}_{\mathbf{s}}=\mathbf{8} \mathbf{~ k H z}$

### 4.3.4.1 ADC Signal-to-Noise (see Note 5)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-noise ratio (SNR) | $V_{1}=-1 \mathrm{~dB}$ |  | 86 |  | dB |
|  | $V_{1}=-3 \mathrm{~dB}$ | 80 | 84 |  |  |
|  | $V_{1}=-6 \mathrm{~dB}$ | 76 | 81 |  |  |
|  | $V_{1}=-9 \mathrm{~dB}$ | 73 | 78 |  |  |
|  | $V_{1}=-40 \mathrm{~dB}$ | 42 | 47 |  |  |
|  | $V_{1}=-65 \mathrm{~dB}$ | 17 | 22 |  |  |
|  | $V_{\text {AUX }}=-9 \mathrm{~dB}$ | 73 | 78 |  |  |

NOTE 5: The test condition is a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. Input and output voltages are referred to $\mathrm{AV}_{\mathrm{DD}} / 2$.

### 4.3.4.2 ADC Signal-to-Distortion (see Note 5)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion (THD) | $\mathrm{V}_{1}=-1 \mathrm{~dB}$ |  | 78 |  | dB |
|  | $V_{1}=-3 \mathrm{~dB}$ | 74 | 79 |  |  |
|  | $V_{1}=-6 \mathrm{~dB}$ | 77 | 82 |  |  |
|  | $V_{1}=-9 \mathrm{~dB}$ | 80 | 85 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}$ | 65 | 70 |  |  |
|  | $\mathrm{V}_{1}=-65 \mathrm{~dB}$ | 42 | 47 |  |  |
|  | $V_{\text {AUX }}=-9 \mathrm{~dB}$ | 80 | 85 |  |  |

NOTE 5: The test condition is a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.3.4.3 ADC Signal-to-Distortion, $D_{D D}=3 V$ (see Note 5)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion (THD) | $V_{1}=-1 \mathrm{~dB}$ |  | 79 |  | dB |
|  | $V_{1}=-3 \mathrm{~dB}$ | 90 | 95 |  |  |
|  | $V_{1}=-6 \mathrm{~dB}$ | 92 | 100 |  |  |
|  | $V_{1}=-9 \mathrm{~dB}$ | 94 | 103 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}$ | 68 | 76 |  |  |
|  | $\mathrm{V}_{1}=-65 \mathrm{~dB}$ | 42 | 52 |  |  |
|  | $V_{A U X}=-9 \mathrm{~dB}$ | 94 | 103 |  |  |

NOTE 5: The test condition is a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.3.4.4 ADC Signal-to-Distortion+Noise (see Note 5)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total harmonic distortion + noise ( $\mathrm{THD}+\mathrm{N}$ ) | $V_{1}=-1 \mathrm{~dB}$ |  | 77 |  | dB |
|  | $V_{1}=-3 \mathrm{~dB}$ | 73 | 78 |  |  |
|  | $V_{1}=-6 \mathrm{~dB}$ | 73 | 78 |  |  |
|  | $V_{1}=-9 \mathrm{~dB}$ | 72 | 77 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}$ | 41 | 46 |  |  |
|  | $\mathrm{V}_{1}=-65 \mathrm{~dB}$ | 16 | 21 |  |  |
|  | $V_{A U X}=-9 \mathrm{~dB}$ | 72 | 77 |  |  |

NOTE 5: The test condition is a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.
4.3.4.5 ADC Signal-to-Distortion+Noise, $\mathrm{DV}_{\mathrm{DD}}=3 \mathrm{~V}$ (see Note 5)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total harmonic distortion + noise ( $\mathrm{THD}+\mathrm{N}$ ) | $\mathrm{V}_{1}=-1 \mathrm{~dB}$ |  | 78 |  | dB |
|  | $\mathrm{V}_{1}=-3 \mathrm{~dB}$ | 79 | 84 |  |  |
|  | $V_{1}=-6 \mathrm{~dB}$ | 76 | 81 |  |  |
|  | $\mathrm{V}_{1}=-9 \mathrm{~dB}$ | 73 | 78 |  |  |
|  | $\mathrm{V}_{1}=-40 \mathrm{~dB}$ | 42 | 47 |  |  |
|  | $V_{1}=-65 d B$ | 17 | 22 |  |  |
|  | $V_{\text {AUX }}=-9 \mathrm{~dB}$ | 73 | 78 |  |  |

NOTE 5: The test condition is a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. Input and output voltages are referred to $\mathrm{V}_{\mathrm{DD}} / 2$.

### 4.3.5 ADC Channel

| PARAMETER |  | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}(\mathrm{PP})$ | Peak-to-peak input voltage |  | 6 |  | V |
|  | Dynamic range |  | 87 |  |  |
|  | Interchannel isolation |  | 110 |  | dB |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error | $\mathrm{V}_{1}=-1 \mathrm{~dB}$ at 1020 Hz | $\pm 0.3$ |  |  |
| $\mathrm{E}_{\mathrm{O}(\mathrm{ADC})}$ | ADC converter offset error |  | 5 |  | mV |
| CMRR | Common-mode rejection ratio at INM, INP or AUXM, AUXP | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~dB}$ at 1020 kHz | 80 |  | dB |
|  | Idle channel noise (on-chip reference) |  | 30 | 75 | $\mu \mathrm{V}$ rms |
| $\mathrm{R}_{\mathrm{i}}$ | Input resistance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 100 |  | $\mathrm{k} \Omega$ |
|  | Channel delay |  | $17 / \mathrm{f}_{\mathrm{S}}$ |  | s |

### 4.3.6 DAC Path Filter, MCLK $=8.192 \mathrm{MHz}, \mathrm{f}_{\mathrm{S}}=8 \mathrm{kHz}$ (see Note 6)

| PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Filter gain relative to gain at 1020 Hz | 0 to 300 Hz | -0.5 | 0.2 | dB |
|  | 300 Hz to 3 kHz | -0.25 | 0.25 |  |
|  | 3.3 kHz | -0.35 | 0.3 |  |
|  | 3.6 kHz |  | -3 |  |
|  | 4 kHz |  | -40 |  |
|  | $\geq 4.4 \mathrm{kHz}$ |  | -74 |  |

NOTE 6: The filter gain outside of the passband is measured with respect to the gain at 1020 Hz . The input signal is the digital equivalent of a sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is $6 \mathrm{~V}_{\mathrm{I}}(\mathrm{PP})$. The -1 dB pass band is 0 to 3400 Hz for an $8-\mathrm{kHz}$ sample rate. This pass band scales linearly with the sample rate.

### 4.3.7 DAC Dynamic Performance, DVDD $=5$ V or 3 V

### 4.3.7.1 DAC Signal-to-Noise (see Note 7)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-noise ratio (SNR) | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~dB}$ | 80 | 85 |  | dB |
|  | $\mathrm{V}_{\mathrm{O}}=-9 \mathrm{~dB}$ | 72 | 77 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-40 \mathrm{~dB}$ | 41 | 46 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-65 \mathrm{~dB}$ | 16 | 21 |  |  |

NOTE 7: The test condition is the digital equivalent of a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. The test is measured at the output of a single pole RC filter with a cutoff frequency of 32 kHz . The test is conducted in 16-bit mode.

### 4.3.7.2 DAC Signal-to-Distortion (see Note 7)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-total harmonic distortion (THD) | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~dB}$ | 86 | 92 |  | dB |
|  | $\mathrm{V}_{\mathrm{O}}=-9 \mathrm{~dB}$ | 90 | 96 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-40 \mathrm{~dB}$ | 60 | 66 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-65 \mathrm{~dB}$ | 40 | 46 |  |  |

NOTE 7: The test condition is the digital equivalent of a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. The test is measured at the output of a single pole RC filter with a cutoff frequency of 32 kHz . The test is conducted in 16-bit mode.

### 4.3.7.3 DAC Signal-to-Distortion+Noise (see Note 7)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total harmonic distortion + noise (THD+N) | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~dB}$ | 80 | 84 |  | dB |
|  | $\mathrm{V}_{\mathrm{O}}=-9 \mathrm{~dB}$ | 72 | 76 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-40 \mathrm{~dB}$ | 41 | 45 |  |  |
|  | $\mathrm{V}_{\mathrm{O}}=-65 \mathrm{~dB}$ | 16 | 20 |  |  |

NOTE 7: The test condition is the digital equivalent of a $1020-\mathrm{Hz}$ input signal with an $8-\mathrm{kHz}$ conversion rate. The test is measured at the output of a single pole RC filter with a cutoff frequency of 32 kHz . The test is conducted in 16-bit mode.

### 4.3.8 DAC Channel, DV $=5 \mathrm{~V}$ or 3 V



NOTES: 8. The conversion rate is 8 kHz ; the out-of-band measurement is made from 4400 Hz to 3 MHz .
9. The digital input to the DAC channel at DIN is in 2's complement format. The TLC320AD56C is a current DAC and requires a load resistor for current-to-voltage conversion. This output voltage is across the load resistor (see Figures 5-1 and 5-2).

### 4.3.9 Power Supplies, No Load (Unless Otherwise Noted)

|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IDD (analog) | Power supply current, ADC | Operating | 18 | 25 | mA |
|  |  | Power down | 0.5 |  | mA |
| IDD (digital1) | Power supply current, digital | Operating | 2 | 5 | mA |
|  |  | Power down | 3 |  | $\mu \mathrm{A}$ |
| IDD (digital2) | Power supply current, digital,$D V_{D D}=3.3 \mathrm{~V}$ | Operating | 1 |  | mA |
|  |  | Power down | 3 |  | $\mu \mathrm{A}$ |
| PD | Power dissipation | Operating | 100 | 150 | mW |
|  |  | Power down | 2.5 | 5 |  |

### 4.3.10 Power-Supply Rejection (see Note 10)

|  | PARAMETER | TEST CONDITIONS | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VDD1 | Supply-voltage rejection ratio, ADC channel, DVDD | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz |  | 55 |  | dB |
| VDD2 | Supply-voltage rejection ratio, DAC channel, DVDD | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz |  | 55 |  | dB |
| VDD3 | Supply-voltage rejection ratio, ADC channel, $A V_{D D}$ | $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz |  | 50 |  | dB |
| VDD4 | Supply-voltage rejection ratio, DAC channel, $A V_{D D}$ | Single ended, $\mathrm{f}_{\mathrm{i}}=0$ to 30 kHz |  | 50 |  | dB |
|  |  | Differential, $\mathrm{f}_{\mathrm{i}}=0 \text { to } 30 \mathrm{kHz}$ |  | 55 |  | dB |

$\dagger$ All typical values are at $25^{\circ} \mathrm{C}$.
NOTE 10: Power supply rejection measurements are made with both the ADC and the DAC channels idle and a 200-mV peak-to-peak signal applied to the appropriate supply.

### 4.3.11 Timing Requirements (see Figure 3-1)




Figure 4-1. ADC Decimation Filter Response


Figure 4-2. ADC Decimation Passband Ripple


Figure 4-3. DAC Interpolation Filter Response


Figure 4-4. DAC Interpolation Passband Ripple

## 5 Application Information



Figure 5-1. Application Schematic For Single-Ended Input/Output


Figure 5-2. Application Schematic For Differential Input/Output

## Appendix A <br> Register Set

Bits D12 through D8 in a secondary serial communication comprise the address of the register that is written with the data carried in D7 through D0. D13 determines a read or write cycle to the addressed register. When low, a write cycle is selected.

Table A-1 shows the register map.
Table A-1. Data and Control Registers

| REGISTER NO. | BITS |  |  |  |  |  |  | REGISTER NAME |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D15 | D14 | D13 | D12 | D11 | D10 | D9 |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No operation |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Control 1 |
| 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Control 2 |

Table A-2. Control 1 Register

| BITS |  |  |  |  |  |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| 1 | - | - | - | - | - | - | - | Software reset |
| 0 | - | - | - | - | - | - | - | Software reset not asserted |
| - | 1 | - | - | - | - | - | - | Software power down (analog and filters) |
| - | 0 | - | - | - | - | - | - | Software power down (not asserted) |
| - | - | 1 | - | - | - | - | - | Select AUXP and AUXM |
| - | - | 0 | - | - | - | - | - | Select INP and INM |
| - | - | - | 0 | - | - | - | - | Select INP and INM for monitor |
| - | - | - | 1 | - | - | - | - | Select AUXP and AUXM for monitor |
| - | - | - | - | 1 | 1 | - | - | Monitor amp gain $=-18 \mathrm{~dB}$ (see Note B) |
| - | - | - | - | 1 | 0 | - | - | Monitor amp gain $=-8 \mathrm{~dB}$ (see Note B) |
| - | - | - | - | 0 | 1 | - | - | Monitor amp gain $=0 \mathrm{~dB}$ (see Note B) |
| - | - | - | - | 0 | 0 | - | - | Monitor amp mute |
| - | - | - | - | - | - | 1 | - | Digital loopback asserted |
| - | - | - | - | - | - | 0 | - | Digital loopback not asserted |
| - | - | - | - | - | - | - | 1 | 16-bit mode (hardware secondary requests) |
| - | - | - | - | - | - | - | 0 | Not 16-bit mode (software secondary requests) |

NOTES: A. Default value: 00000000
B. These gains are for a single-ended input. The gain is 6 dB lower with a differential input.

The software reset is a one-shot operation and this bit is cleared to 0 after reset. It is not necessary to write a zero to end the master reset operation. Writing 0 s to the reserved bits is suggested.

Table A-3. Control 2 Register

| BITS |  |  |  |  |  |  | DESCRIPTION |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
| - | - | X | - | - | - | - | - | Decimator FIR overflow flag (valid only during read cycle) |
| - | - | - | X | - | - | - | - | FLAG 1 output value (valid only during read cycle) |
| - | - | - | - | X | - | - | - | FLAG 0 output value (valid only during read cycle) |
| - | - | - | - | - | 1 | - | - | Phone mode enabled |
| - | - | - | - | - | 0 | - | - | Phone mode disabled |
| X | X | - | - | - | - | X | X | Reserved |

NOTES: A. Default value: 00000000
B. $\mathrm{X}=\mathrm{do}$ not care

Writing Os to the reserved bits is suggested.

# TLC320AD75C Data Manual 

## 20-Bit Sigma-Delta Stereo ADA Circuit

## SLAS144

February 1997

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1997, Texas Instruments Incorporated

## Contents

Section Title Page
1 Introduction ..... 4-501
1.1 Features ..... 4-501
1.2 Functional Block Diagram ..... 4-502
1.3 System Block Diagram ..... 4-503
1.4 Terminal Assignments ..... 4-504
1.5 Ordering Information ..... 4-504
1.6 Terminal Functions ..... 4-505
2 Detailed Description ..... 4-507
2.1 Power-Down and Reset Functions ..... 4-507
2.1.1 ADC Power Down ..... 4-507
2.1.2 Reset Function for ADC ..... 4-507
2.1.3 Reset/Initialization for DAC ..... 4-508
2.2 Differential Input to the ADC ..... 4-509
2.3 Sigma-Delta Modulator for the ADC ..... 4-509
2.4 Decimation Filter ..... 4-509
2.5 High-Pass Filter ..... 4-509
2.6 Master Clock ..... 4-510
2.6.1 Master-Clock Circuit for ADC ..... 4-510
2.6.2 Master-Clock Circuit for DAC ..... 4-510
2.7 Test ..... 4-511
2.8 Master Mode for ADC ..... 4-511
2.9 Slave Mode for ADC ..... 4-511
2.10 Digital-Audio-Data Interface for DAC ..... 4-511
2.11 Serial-Control Interface for DAC ..... 4-513
2.11.1 Serial-Control-Data Input ..... 4-513
2.12 DAC De-emphasis Filter ..... 4-513
2.13 Digital Filter Mute for DAC ..... 4-513
2.14 DAC Digital Attenuation/Soft Mute ..... 4-514
2.15 Sigma-Delta DAC Modulator ..... 4-515
2.16 DAC Interpolation Filter ..... 4-515
2.17 DAC PWM Output (L2-L1 and R2-R1) ..... 4-515
2.18 DAC Control Register Set ..... 4-516
2.19 Auto-Resynchronization Functionality ..... 4-517
3 Specifications ..... 4-519
3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range ..... 4-519
3.2 Recommended Operating Conditions ..... 4-519
3.3 Electrical Characteristics, $A V_{D D}=L V_{D D}=V_{D D 1}=V_{D D 2}=P V_{D D L}=$ $P V_{D D R}=X V_{D D}=5 \mathrm{~V}, V_{35 A}=V_{35 D}=3.3 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$ ..... 4-520
3.3.1 Digital Interface ..... 4-520
3.3.2 Analog Interface ..... 4-520
3.3.3 ADC Performance, $\mathrm{f}_{\mathrm{S}}=44.1 \mathrm{kHz}$, Bandwidth $=22.05 \mathrm{kHz}$ ..... 4-521
3.3.4 DAC Performance, 20-Bit Mode, $\mathrm{f}_{\mathrm{s}}=44.1 \mathrm{kHz}$, Bandwidth $=22.05 \mathrm{kHz}$ ..... 4-521

## Contents (Continued)

Section Title Page
3.3.5 ADC Inputs ..... 4-521
3.3.6 ADC High-Pass Filter, $\mathrm{f}_{\mathrm{S}}=44.1 \mathrm{kHz}$ ..... 4-521
3.3.7 ADC Decimation Filter, $f_{s}=44.1 \mathrm{kHz}$ ..... 4-521
3.3.8 DAC Filter Characteristics, $f_{s}=44.1 \mathrm{kHz}$ ..... 4-522
3.3.9 Power Supply Current, $\mathrm{f}_{\mathrm{S}}=44.1 \mathrm{kHz}$ ..... 4-522
3.4 ADC Switching Characteristics ..... 4-522
3.5 DAC Timing Requirements ..... 4-523
4 Parameter Measurement Information ..... 4-525
5 Application Information ..... 4-527
5.1 Circuit And Layout Considerations ..... 4-533
5.2 PCB Footprint ..... 4-533

## List of Illustrations

Figure Title Page
Figure 2-1 ADC Start-Up Timing ..... 4-508
Figure 2-2 DAC-Reset Timing Relationships ..... 4-508
Figure 2-3 Differential Analog-Input Configuration ..... 4-509
Figure 2-4 ADC Audio-Data Serial Timing - Master Mode ..... 4-511
Figure 2-5 ADC Audio-Data Serial Timing - Slave Mode ..... 4-511
Figure 2-6 Audio Data Serial Timing - ADC and All DAC Modes ..... 4-512
Figure 2-7 Control-Data Input Timing ..... 4-513
Figure 2-8 De-emphasis Filter Characteristics ..... 4-513
Figure 2-9 Digital Attenuation Characteristics ..... 4-514
Figure 2-10 DAC Digital Attenuation Operation With Tapered Gain Response ..... 4-514
Figure 2-11 Oversampling Noise Power With and Without Noise Shaping ..... 4-515
Figure 4-1 ADC Audio-Data Serial Timing ..... 4-525
Figure 4-2 DAC Control-Data Serial Timing ..... 4-525
Figure 5-1 TLC320AD75C Application Schematic ..... 4-530
Figure 5-2 A-Weighted Function ..... 4-532
Figure 5-3 Land Pattern for PCB Layout ..... 4-533
List of Tables
Table Title ..... Page
Table 2-1 ADC Master Clock to Sample-Rate Comparison ..... 4-510
Table 2-2 DAC Master Clock to Sample-Rate Comparison ..... 4-510
Table 2-3 Attenuation Mode Register ..... 4-516
Table 2-4 System Mode Register ..... 4-517
Table 5-1 TLC320AD75C Schematic Components ..... 4-527
Table 5-2 A-Weighted Data ..... 4-532

## 1 Introduction

The TLC320AD75C is a high-performance stereo 20-bit analog-to-digital and digital-to-analog converter (ADA) using sigma-delta technology to provide four concurrent 20 -bit resolution conversions from both analog-to-digital (A/D) and digital-to-analog (D/A) signal paths. Additional functions provided are digital attenuation, digital de-emphasis filtering, soft mute, and on-chip timing and control. Control words from a host controller or processor are used to implement these functions.

The TLC320AD75C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

### 1.1 Features

- Single 5-V (Analog/Digital) Power Level and 3.3-V to 5-V Digital Interface Level
- Sample Rates up to 48 kHz
- 20-Bit Resolution Conversions
- Signal-to-Noise Ratio (EIAJ) of 100 dB for the ADC
- Total Harmonic Distortion + Noise of $0.0017 \%$ for the ADC
- Signal-to-Noise Ratio (EIAJ) of 104 dB for the DAC
- Total Harmonic Distortion + Noise of $0.0013 \%$ for the DAC
- Internal Voltage Reference ( $\mathrm{V}_{\text {ref }}$ )
- Serial Port Interface
- Differential Architecture
- DAC Provides PWM Output
- Digital De-emphasis Filtering for 32-, 44.1-, and 48-kHz Sample Rates for the DAC
- Digital Attenuation/Soft Mute Function for the DAC
- Small 56-Pin DL Plastic Small-Outline Package


### 1.2 Functional Block Diagram



### 1.3 System Block Diagram



### 1.4 Terminal Assignments

|  | DL PACKAGE (TOP VIEW) |  |  |
| :---: | :---: | :---: | :---: |
| INRP | 1 | 56 | INLP |
| INRM | 2 | 55 | $]$ INLM |
| REFI | 3 | 54 | ] REFO |
| $\mathrm{AV}_{\text {DD }}$ | 4 | 53 | $] \mathrm{LV}_{\text {SS }}$ |
| $\mathrm{AV}_{\text {SS }}$ | 5 | 52 | $] \mathrm{LV}_{\mathrm{DD}}$ |
| $\overline{\text { APD }}$ | 6 | 51 | $] \mathrm{AV}_{\text {SSB }}$ |
| NU | 7 | 50 | 7 NU |
| NU | 8 | 49 | $] \mathrm{NU}$ |
| TEST1 | 9 | 48 | $\mathrm{V}_{\text {SS1B }}$ |
| LRCKA [ | 10 | 47 | ] ${ }^{\text {S }}$ S |
| SCLKA | 11 | 46 | ] TEST2 |
| ADOUT [ | 12 | 45 | $\mathrm{V}_{\mathrm{SS} 1}$ |
| $V_{354}$ | 13 | 44 | $] V_{\text {DD1 }}$ |
| $V_{\text {SS1B }}$ | 14 | 43 | $] V_{\text {DD1 }}$ |
| MCLKI | 15 | 42 | $1 V_{\text {DD2 }}$ |
| $\overline{\text { DPD }}$ | 16 | 41 | 7 L |
| $\mathrm{V}_{\text {SS2B }}$ | 17 | 40 | $] \mathrm{PV}_{\text {DDL }}$ |
| INIT [ | 18 | 39 | $] \mathrm{L} 2$ |
| CDIN | 19 | 38 | $] \mathrm{PV}_{\text {SSL }}$ |
| SHIFT | 20 | 37 | $] \mathrm{XV}_{\text {SS }}$ |
| LATCH [] | 21 | 36 | $] \mathrm{XIN}$ |
| 256CK [ | 22 | 35 | $]$ XOUT |
| $V_{35 D}$ | 23 | 34 | $] \mathrm{XV} \mathrm{VD}^{\text {d }}$ |
| $\mathrm{V}_{\text {SS2 }}$ | 24 | 33 | $] \mathrm{PV} \mathrm{SSR}$ |
| 512CK | 25 | 32 | 1 R 2 |
| SCLKD [ | 26 | 31 | ] $\mathrm{PV}_{\mathrm{DDR}}$ |
| DDATA [ | 27 | 30 | $] \mathrm{R} 1$ |
| LRCKD | 28 | 29 | $\mathrm{V}_{\mathrm{DD} 2}$ |

### 1.5 Ordering Information

| $\mathbf{T A}_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
|  | SMALL OUTLINE <br> (DL) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC320AD75CDL |

### 1.6 Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| ADOUT | 12 | 0 | 20-bit ADC data output. ADOUT provides the MSB first in 2's-complement data format and is left justified within the 32 -bit packet for each channel. The output level is 3.3 V for $\mathrm{V}_{35 \mathrm{~A}}=3.3 \mathrm{~V}$ (see Figure 2-6). |
| $\overline{\text { APD }}$ | 6 | 1 | Analog power-down mode. $\overline{\text { APD }}$ disables the ADC analog modulators. The ADC single-bit modulator outputs become invalid, rendering the outputs of the digital filters invalid. When $\overline{\text { APD }}$ is pulled high, normal operation of the device is resumed. |
| AV ${ }_{\text {DD }}$ | 4 |  | Analog power supply voltage for ADC modulators |
| $\mathrm{AV}^{\text {S }}$ | 5 |  | Analog ground for ADC modulators |
| $\mathrm{AV}_{\text {SSB }}$ | 51 |  | Analog substrate ground for ADC modulators |
| CDIN | 19 | 1 | Attenuation mode and system control mode input for DAC. CDIN is a 24 -bit stream with a 16 -bit data word followed by an 8 -bit device address. This stream is configured with the MSB first (see Section 2.15, Sigma-Delta DAC Modulator). |
| DDATA | 27 | 1 | DAC input data in 2's-complement data format. MSB/LSB first and 20-bit/16-bit input formats are selectable by using the DAC control registers (see Section 2.15, Sigma-Delta DAC Modulator). |
| $\overline{\text { DPD }}$ | 16 | 1 | Digital power-down mode. The $\overline{\overline{D P D}}$ shuts down the ADC digital decimation filters and clock generators, and provides a digital reset. All digital outputs of the ADC function, are brought to unasserted states. When $\overline{\text { DPD }}$ is pulled high, normal operation of the device is resumed. When in slave mode operation, after the rising edge of $\overline{\mathrm{DPD}}$, the ADC system is synchronized. |
| $\overline{\text { INIT }}$ | 18 | 1 | Initial DAC reset signal. The DAC device is activated on the rising edge of INIT. When $\overline{\text { INIT }}$ is brought low, the DAC is reset when LRCKD is present. |
| INLM | 55 | 1 | Inverting input for the left channel analog modulator |
| INLP | 56 | 1 | Noninverting input for the left channel analog modulator |
| INRM | 2 | 1 | Inverting input for the right channel analog modulator |
| INRP | 1 | 1 | Noninverting input for the right channel analog modulator |
| $\overline{\text { LATCH }}$ | 21 | 1 | Latch signal for the DAC control serial data. Attenuation/system-control data loads into the internal registers when LATCH is brought low. |
| LRCKA | 10 | 1/O | Left/right clock for ADC. LRCKA signifies whether the serial data is associated with the left channel ADC (when LRCKA is high) or the right channel ADC (when LRCKA is low). LRCKA is normally connected to LRCKD. LRCKA is output when configured in master mode. |
| LRCKD | 28 | 1 | Left/right clock for DAC. LRCKD signifies whether the serial data is associated with the left channel DAC (when LRCKD is high) or the right channel DAC (when LRCKD is low). LRCKD is normally connected to LRCKA. |
| LVDD | 52 |  | Digital power supply for analog modulators. $\mathrm{LV}_{\mathrm{DD}}$ is normally connected to $\mathrm{A} V_{\mathrm{DD}}$ through a $50-\Omega$ resistor. |
| LVSS | 53 |  | Digital ground for analog modulators. LVSS is normally connected to $\mathrm{AV}_{\mathrm{SS}}$ through a $50-\Omega$ resistor. |
| L1 | 41 | 0 | Left channel DAC PWM output 1 |
| L2 | 39 | 0 | Left channel DAC PWM output 2 |
| MCLKI | 15 | 1 | Master clock input for ADC. MCLKI operates at 256 times the sample rate (i.e. 256 times LRCKA). MCLKI is normally connected to 256 CK through a $50-\Omega$ resistor. |

## Terminal Functions (Continued)

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. |  |  |
| M_S | 47 | 1 | Master/slave selection. The ADC serial port is configured as master mode when M_S is pulled high. $M_{-} \bar{S}$ is connected to $V_{S S}$ for slave mode. |
| NU | $\begin{gathered} 7,8, \\ 49,50 \end{gathered}$ | - | Not used |
| PV ${ }_{\text {DDL }}$ | 40 |  | PWM power supply for left channel DAC |
| PV DDR | 31 |  | PWM power supply for right channel DAC |
| PVSSL | 38 |  | PWM ground for left channel DAC |
| PV $\mathrm{SSR}^{\text {R }}$ | 33 |  | PWM ground for right channel DAC |
| REFI | 3 | 1 | Input reference voltage. REFI provides reference voltage for the ADC modulator (normally connected to REFO). |
| REFO | 54 | 0 | Internal ADC reference voltage (normally connected to REFI). |
| R1 | 30 | 0 | Right channel DAC PWM output 1 |
| R2 | 32 | 0 | Right channel DAC PWM output 2 |
| SCLKA | 11 | I/O | Shift clock for the ADC. The shift clock clocks serial data out of the ADC, and operates at 64 times the sample rate (i.e. 64 times LRCKA). SCLKA is normally connected to SCLKD. SCLKA is output when configured in master mode. |
| SCLKD | 26 | 1 | Shift clock for the DAC. The shift clock clocks serial audio data into the DAC, and operates at 64 times the sample rate (i.e. 64 times LRCKD). SCLKD is normally connected to SCLKA. |
| SHIFT | 20 | 1 | Shift data. SHIFT clocks the control data (CDIN) into the internal control registers for the DAC. |
| TEST1 | 9 | 1 | Factory test terminal1. TEST1 should be connected to $\mathrm{V}_{\text {SS }}$ for normal operation. |
| TEST2 | 46 | 1 | Factory test terminal2. TEST2 should be connected to $\mathrm{V}_{\text {SS } 1}$ for normal operation. |
| XIN | 36 | 1 | Oscillator input terminal for 512 times the DAC sample rate. XIN derives all of the key logic signals of the DAC device. (XIN can also be driven by an external oscillator.) |
| XOUT | 35 | 0 | Oscillator output terminal for 512 times the DAC sample rate |
| VDD1 | 43, 44 |  | Digital power supply for ADC |
| $\mathrm{V}_{\mathrm{DD} 2}$ | 29, 42 |  | Digital power supply voltage for DAC |
| $\mathrm{V}_{\text {SS1 }}$ | 45 |  | Digital ground for ADC digital fiters |
| $V_{\text {SS1B }}$ | 14,48 |  | Digital substrate ground for ADC |
| $\mathrm{V}_{\text {SS2 }}$ | 24 |  | Digital ground for the DAC |
| $V_{\text {SS2B }}$ | 17 |  | Digital sustrate ground for DAC |
| $V_{35 A}$ | 13 |  | Digital power supply for ADC interface logic. $\mathrm{V}_{35}$ is connected to 3 V or 5 V . |
| $V_{35 D}$ | 23 |  | Digital power supply for DAC interface logic. $\mathrm{V}_{35 \mathrm{D}}$ is connected to 3 V or 5 V . |
| $X V_{\text {DD }}$ | 34 |  | Oscillator power-supply voltage for DAC |
| XV SS | 37 |  | Oscillator circuit ground for DAC |
| 256CK | 22 | 0 | 256 times sample rate clock output. 256CK is normally connected to MCLKI through a $50-\Omega$ resistor. 256 CK is the XIN frequency divided by two. |
| 512CK | 25 | 0 | 512 times sample rate clock output (output level is 3.3 V for $\mathrm{V}_{35 \mathrm{D}}=3.3 \mathrm{~V}$ ). 512 CK is a buffered version of XIN (master clock input). |

## 2 Detailed Description

The sigma-delta ADC converter consists of an oversampling analog modulator and digital decimation filter.
The sigma-delta DAC incorporates an interpolation finite impulse-response (FIR) filter and oversampled modulator. The pulse-width-modulation (PWM) digital output feeds an external low-pass filter to recover the analog audio signal.

Two control registers configure the DAC. The attenuation register controls the attenuation range, de-emphasis enable, and mute selection. The system register controls the data format and de-emphasis filter-sample rate.

### 2.1 Power-Down and Reset Functions

### 2.1.1 ADC Power Down

The power-down state is comprised of a separate digital and analog power down for the ADC. The power consumption of each is detailed in the electrical characteristics section.

The digital power-down mode shuts down the digital filters and clock generators. When the digital power-down terminal is pulled high, normal operation of the device is initiated. In slave mode, the conversion process must synchronize to an input on LRCKA as well as SCLKA. Therefore, the conversion process is not initiated until the first rising edges of both SCLKA and LRCKA are detected after $\overline{\text { DPD }}$ is pulled high. This synchronizes the conversion cycle; all conversions are performed at a fixed LRCKA rate after the initial synchronization. After DPD is brought high, the output of the digital filters remains invalid for 26 LRCKA cycles which consists of group delays of the decimation and high-pass filter.

The analog power-down mode disables the analog modulators. The single-bit modulator outputs become invalid, which renders the outputs of the digital filters invalid. When the APD terminal is brought high, the modulators are brought back online; however, the settling time of the modulator stage is normally 100 ms .

### 2.1.2 Reset Function for ADC

The conversion process is not initiated until the first rising edges of both SCLKA and LRCKA are detected after $\overline{\mathrm{DPD}}$ is pulled high. This synchronizes the conversion cycle; all conversions are performed at a fixed LRCKA rate after the initial synchronization.

During general operation of the ADC, $\overline{\mathrm{APD}}$ is recommended to be pulled high ( $\overline{\mathrm{APD}}$ is not needed for a reset). When using the analog power-down mode ( $\overline{\mathrm{APD}}$ low), the following timing procedure is required to start all of the ADC since the analog modulator portion which includes the external portion needs to be settled after $\overline{\mathrm{APD}}$ is high.


Figure 2-1. ADC Start-Up Timing

### 2.1.3 Reset/Initialization for DAC

When $\overline{\text { NIT }}$ is brought low, an internal reset signal becomes active approximately 120 cycles of the sampling frequency ( $\mathrm{f}_{\mathrm{s}}$ ) after the falling edge of INIT. Under this condition, all internal circuits are initialized and the PWM output is held at zero data ( $50 \%$ duty cycle). When INIT is brought high, the internal reset signal goes inactive for a maximum of five LRCKD periods after the rising edge of INIT. At this point, internal clocks are synchronous with LRCKD and the PWM output is valid (see Figure 2-2). LRCKD must be applied for proper initialization.


Figure 2-2. DAC-Reset Timing Relationships

### 2.2 Differential Input to the ADC

The input to the ADC is differential in order to provide common-mode noise rejection and increase the input dynamic range. Figure 2-3 shows the analog input signals used in a differential configuration to achieve a 6.4 $\mathrm{V}_{\mathrm{l}(\mathrm{PP})}$ differential swing with a $3.2 \mathrm{~V}_{\mathrm{l}(\mathrm{PP})}$ swing per input line.


Figure 2-3. Differential Analog-Input Configuration

### 2.3 Sigma-Delta Modulator for the ADC

The modulator is a fourth-order sigma-delta modulator with 64 times oversampling. The ADC provides high-resolution, low-noise performance from a 1-bit converter using oversampling techniques.

### 2.4 Decimation Filter

The decimation filter after the sigma-delta ADC modulator reduces the digital data rate to the sampling rate of LRCKA. This is accomplished by decimating with a ratio of $1: 64$.

### 2.5 High-Pass Filter

The high-pass filter removes dc from the input of the ADC. The output of this filter is a 2's-complement data word of 20 bits serially clocked out. If the input value exceeds the full range of the converter, the output of the high-pass filter is held at the appropriate extreme until the input returns to the analog input range of the TLC320AD75C.

### 2.6 Master Clock

### 2.6.1 Master-Clock Circuit for ADC

The master-clock circuit generates and distributes necessary clocks throughout the device. MCLKI is the external master-clock input. The sample rate of the data paths is set as LRCKA $=M C L K I / 256$. With a fixed oversampling ratio of $64 \times \mathrm{f}_{\mathrm{s}}$, the effect of changing MCLKI is shown in Table 2-1.

Table 2-1. ADC Master Clock to Sample-Rate Comparison

| MCLKI <br> $(\mathbf{M H z})$ | SCLKA <br> $(\mathbf{M H z})$ | LRCKA <br> $(\mathbf{k H z})$ |
| :---: | :---: | :---: |
| 12.2880 | 3.0720 | 48 |
| 11.2896 | 2.8224 | 44.1 |
| 8.1920 | 2.0480 | 32 |

When the TLC320AD75C is in master mode ( $M \mathbf{S} \overline{\mathrm{~S}}$ is pulled high) SCLKA is derived from MCLKI in order to provide clocking of the serial communications between the sigma-delta audio ADC and a digital signal processor (DSP) or control logic. This is equivalent to a clock running at $64 \times$ LRCKA.

When the TLC320AD75C is in slave mode ( $\mathrm{M}_{-} \overline{\mathrm{S}}$ is connected to $\mathrm{V}_{S S 1}$ ), SCLKA is externally derived. For SCLKA use of a clock running at 64 times LRCKA is recommended.

### 2.6.2 Master-Clock Circuit for DAC

The timing and control circuit generates and distributes necessary clocks throughout the TLC320AD75C. XIN is the oscillator input terminal or can receive an external master-clock input. The sample rate of the data paths is set as LRCKD $=$ XIN/512. With a fixed oversampling ratio of $32 \times$ and each PWM output value requiring 16 XIN cycles, the effect of changing XIN is shown in Table 2-2.

Table 2-2. DAC Master Clock to Sample-Rate Comparison

| XIN <br> $\mathbf{( M H z})$ | $\mathbf{2 5 6 C K}$ <br> $(\mathbf{M H z})$ | LRCKD <br> $\mathbf{( k H z})$ |
| :---: | :---: | :---: |
| 24.5760 | 12.2880 | 48.0 |
| 22.5792 | 11.2896 | 44.1 |
| 16.3840 | 8.1920 | 32.0 |

The DAC can be operated at any conversion rate between 48 kHz and 32 kHz by choosing the appropriate master-clock frequency. Some of the functions of the converter, such as the deemphasis filter, operate only at the frequencies shown in Table 2-2.

### 2.7 Test

TEST1 and TEST2 are reserved for factory test and are tied to digital ground ( $\mathrm{V}_{\mathrm{SS} 1}$ ).

### 2.8 Master Mode for ADC

Configured as the master device ( $M$ _ $\overline{\mathrm{S}}$ is connected to $\mathrm{V}_{\mathrm{DD1}}$ ), the TLC320AD75C generates LRCKA and SCLKA from MCLKI. These signals are provided for synchronizing the serial port of a digital signal processor (DSP) or other control devices.

LRCKA is generated internally from MCLKI. The frequency of LRCKA is fixed at the sampling frequency, $\mathrm{f}_{\mathrm{S}}$ (MCLKI/256). During the high period of LRCKA, the left channel data is serially shifted to the output; during the low period, the right channel data is shifted to the output (ADOUT). The conversion cycle is synchronized with the rising edge of LRCKA.

Figure 2-4 (master mode) shows 20-bit data, MSB first, ADOUT data shifted out of the TLC320AD75 during the first 20 SCLKA periods of the 32 SCLKA periods for both left and right channel data.


Figure 2-4. ADC Audio-Data Serial Timing - Master Mode

### 2.9 Slave Mode for ADC

Configured as a slave device ( $M$ _ $\bar{S}$ is connected to $V_{S S 1}$ ), the TLC320AD75C receives LRCKA and SCLKA as inputs. The conversion cycle is synchronized to the rising edge of LRCKA, and the data is synchronized to the falling edge of SCLKA. SCLKA must meet the setup requirements specified in the recommended operating conditions section. Synchronization of the slave mode is accomplished with the rising edge of DPD.

The slave mode is shown in Figure 2-5. SCLKA and LRCKA are externally generated and sourced. The first rising edges of SCLKA and LRCKA after the rising edge of DPD initiate the conversion cycle (see Section 2.8, Master Mode for $A D C$ for signal functions).

Figure 2-5 (slave mode) shows 20-bit data, MSB first, and ADOUT data shifted out of the TLC320AD75 during the first 20 SCLKA periods of the 32 SCLKA periods for both left and right channel data.


Figure 2-5. ADC Audio-Data Serial Timing - Slave Mode

### 2.10 Digital-Audio Data Interface for DAC

The conversion cycle is synchronized to the rising edge of LRCKD, and the data must meet the setup requirements specified in the timing requirements table. The input data is 16 or 20 bits with the MSB or LSB first as selected in the system register. The recommended SCLKD frequency is $64 \times \mathrm{f}_{\mathrm{s}}$. Figure 2-6 illustrates the input timing.


Figure 2-6. Audio-Data Serial Timing - ADC and All DAC Modes

### 2.11 Serial-Control Interface for DAC

The TLC320AD75C uses the most-significant-bit-first format. Therefore, for a 16 -bit data word, D16 is the most significant bit (MSB) and D1 is the least significant bit (LSB).

### 2.11.1 Serial-Control-Data Input

The 16-bit control-data input implements the device-control functions. The TLC320AD75C has two registers for this data: the system register and the attenuation register. The system register contains most of the system configuration information, and the attenuation register controls the audio output level and deemphasis. Figure 2-7 illustrates the input timing for CDIN, SHIFT, and $\overline{\text { LATCH. The data loads internally }}$
 goes low.
As shown in Figure 2-7, CDIN is a 24 -bit data stream consisting of 16 bits of control data D16 through D1 followed by 8 bits of device, address A8 through A1. When the TLC320AD75C receives address >E7h, the control data is latched into the device by LATCH. For all other addresses, the data is ignored.


Figure 2-7. Control-Data Input Timing

### 2.12 DAC De-emphasis Filter

Three sets of de-emphasis-filter coefficients support the three sampling rates ( $\mathrm{f}_{\mathrm{s}}$ ): $32 \mathrm{kHz}, 44.1 \mathrm{kHz}$, and 48 kHz . Internal system-register values select the filter coefficients. The internal register values enable or disable the filter. Figure 2-8 illustrates the de-emphasis filtering characteristics.
Many audio sources have been recorded with pre-emphasis characteristics that are the inverse of the characteristics shown in Figure 2-8. This device provides reconstruction of the original frequency response.


Figure 2-8. De-emphasis Filter Characteristics

### 2.13 Digital Filter Mute for DAC

When the mute bit in the attenuation register is set to 1 , the DAC digital filter mute is active. The output of the digital filter is $0+\mathrm{dc}$ offset. Operation of the digital filter is normal during mute.

### 2.14 DAC Digital Attenuation/Soft Mute

A value selected in the internal attenuation register determines the attenuation of the digital-audio data input. The attenuation value is 12 bits long with a valid range of hex values from 400 h to 000 h . A data value of 001 h corresponds to an attenuation value of -60 dB and a data value of 400 h corresponds to 0 dB . The attenuation function is nonlinear. Figure 2-9 illustrates the attenuation function in dB . The default attenuation value is 400 h (refer to the attenuator mode register for more detailed description).

$$
\text { Attenuation }=20 \log \left(\frac{\text { attenuation data }}{1024}\right)
$$



Figure 2-9. Digital Attenuation Characteristics
The attenuation operation of the DAC has a tapered gain response. It takes time $T=1024 / f_{s}(s e c)$ to reach the actual 000 H data output after an ATT $=000 \mathrm{H}$ data transfer from 400 H data as shown in Figure 2-10.


Figure 2-10. DAC Digital Attenuation Operation with Tapered Gain Response

### 2.15 Sigma-Delta DAC Modulator

The DAC uses a third-order modulator with 32 times oversampling. The DAC provides high-resolution, low-noise performance using a 15-value PWM output as shown in Figure 2-11.

$\dagger \mathrm{APB}(\max )$ is the passband maximum amplitude.
$\ddagger f \mathrm{f}$ is the highest frequency of interest within the baseband.
$\S \mathrm{f}_{\mathrm{O}}$ is the output frequency at the external low-pass filter output.
Figure 2-11. Oversampling Noise Power With and Without Noise Shaping

### 2.16 DAC Interpolation Filter

The interpolation filter used prior to the DAC increases the digital-data rate from the LRCKD speed to the oversampled rate by interpolating with a ratio of $1: 32$. The oversampling modulator receives the output of this filter with de-emphasis as an option.

### 2.17 DAC PWM Output (L2-L1 and R2-R1)

The L2-L1 and the R2-R1 output pairs are PWM signals with the L2-L1 differential pulse duration determining the left-channel analog voltage and the R2-R1 differential pulse duration determining the right-channel analog voltage.

Each DAC left and right output consists of 15 levels of PWM and provides a differential signal as the input to two external differential amplifiers configured as a low-pass filter to produce the left and right audio outputs.

### 2.18 DAC Control Register Set

Tables 2-3 and 2-4 list the bit functions.
Table 2-3. Attenuation Mode Register $\dagger$

| D16-D5 | D4 | D3 | D2 | D1 | DESCRIPTION |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Oh | - | - | - | - | DAC attenuation$(D 5=M S B, D 16=L S B)$ | Muted |
| 1h | - | - | - | - |  | Digital attenuation, -60.2 dB |
| 2 h | - | - | - | - |  | Digital attenuation, -54.2 dB |
| 3h | - | - | - | - |  | Digital attenuation, -50.7 dB |
|  |  |  |  |  |  |  |
| 1FFh | - | - | - | - |  | Digital attenuation, -6.04 dB |
| 200h | - | - | - | - |  | Digital attenuation, -6.02 dB |
| 201h | - | - | - | - |  | Digital attenuation, -6.02 dB |
|  |  |  |  |  |  |  |
| 3FFh | - | - | - | - |  | Digital attenuation, -0.01 dB |
| 400h | - | - | - | - |  | Digital attenuation, 0 dB |
| - | 0 | - | - | - | D/F mute | Unmuted |
| - | 1 | - | - | - |  | Muted |
| - | - | 0 | - | - | De-emphasis enable | No de-emphasis |
| - | - | 1 | - | - |  | De-emphasis selected |
| - | - | - | 0 | - | DAC register select | Attenuator-mode register |
| - | - | - | 1 | - |  | System-mode register |
| - | - | - | - | 0 | DAC mode | Normal |
| - | - | - | - | 1 |  | Factory test only |

$\dagger$ The initialization value is 0400 h .

Table 2-4. System Mode Registert

| D16 | D15 | D14 | D13 | D12-D5 | D4 | D3 | D2 | D1 | DESCRIPTION |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | - | - | - | - | - | - | - | - | Reserved |  |
| - | 0 | - | - | - | - | - | - | - | Resynchronize | Off |
| - | 1 | - | - | - | - | - | - | - |  | On |
| - | - | 0 | 0 | - | - | - | - | - | Sample rate/ de-emphasis selection | 44.1 kHz |
| - | - | 0 | 1 | - | - | - | - | - |  | Reserved |
| - | - | 1 | 0 | - | - | - | - | - |  | 48 kHz |
| - | - | 1 | 1 | - | - | - | - | - |  | 32 kHz |
| - | - | - | - | 0 | - | - | - | - | Reserved |  |
| - | - | - | - | - | 0 | - | - | - | Input-data word width | 20 bits audio data |
| - | - | - | - | - | 1 | - | - | - |  | 16 bits audio data |
| - | - | - | - | - | - | 0 | - | - | Input D-data protocol | MSB first |
| - | - | - | - | - | - | 1 | - | - |  | LSB first |
| - | - | - | - | - | - | - | 0 | - | DAC register select | $\begin{array}{\|l\|} \hline \begin{array}{l} \text { Attenuator-mode } \\ \text { register } \end{array} \\ \hline \end{array}$ |
| - | - | - | - | - | - |  | 1 | - |  | System-mode register |
| - | - | - | - | - | - | - | - | 0 | DAC mode | Normal |
| - | - | - | - | - | - | - | - | 1 |  | Factory test only |

$\dagger$ The initialization value is 0000 h .

### 2.19 Auto-Resynchronization Functionality

The TLC320AD75C has an auto-resynchronization function to keep the entire coversion cycle for the ADC portion and DAC portion respectively checking the LRCK cycle of the $f_{S}$ rate. When the ADC is in slave mode, the ADC portion has a window of $\pm 4$ clocks of the internal $64 \mathrm{f}_{\mathrm{s}}$ clock to check the LRCK cycle with the $\mathrm{f}_{\mathrm{S}}$ rate detecting the rising edge of LRCK within this window. When an error is detected on the LRCK cycle, the ADC conversion cycle is resynchronized with an external LRCK cycle at the next rising edge of LRCK. This resynchronization occurrs automatically and the ADC portion continues processing based on the new conversion cycle timing.

The DAC portion has a window of $\pm 2$ clocks of the internal $128 \mathrm{f}_{\mathrm{s}}$ clock to check the LRCK cycle detecting the rising edge of the LRCK clock. When an error is detected, the conversion cycle of the DAC is resynchronized with an external LRCK cycle automatically and the DAC portion continues processing based on the new conversion cycle timing. (The external LRCK rate should be the same as the fs rate. This functionality is to ensure the TLC320AD75C conversion operation even if LRCK has a timing problem due to noise injection for example.)

## 3 Specifications

### 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (unless otherwise noted) $\dagger$

| ) | -0.3 V to 6.5 |
| :---: | :---: |
| Supply voltage range, $\mathrm{V}_{\mathrm{DD} 1}, \mathrm{~V}_{35 \mathrm{~A}}$ (see Note 2) | -0.3 V to 6.5 V |
| Supply voltage range, $\mathrm{PV} \mathrm{V}_{\mathrm{DD}(\mathrm{L} / 2)}, \mathrm{V}_{\mathrm{DD} 2}, \mathrm{~V}_{35 \mathrm{D}}, \mathrm{XV}_{\mathrm{DD}}($ see Note 3 ) | -0.3 V to 6.5 V |
| Analog input voltage range, INLP, INLM, INRP, INRM | to $\mathrm{AV}_{\mathrm{DD}}+0.3$ |
| Digital input voltage range ............................. -0, | $V_{D D 1 / 2}+0.3 \mathrm{~V}$ |
| Output voltage range, $\mathrm{V}_{\mathrm{O}}$ : L1, L2, R1, R2 | to $\mathrm{AV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $-0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $5^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Case temperature for 10 seconds | 26 |
| ead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 |  |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Voltage values for maximum ratings are with respect to $A V_{S S}$.
2. Voltage values for maximum ratings are with respect to $\mathrm{V}_{\mathrm{SS} 1}$.
3. Voltage values for maximum ratings are with respect to $\mathrm{V}_{\mathrm{SS} 2}$.

### 3.2 Recommended Operating Conditions

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Analog supply voltage, AV ${ }_{\text {DD }}$ (see Note 4) | 4.75 | 5 | 5.25 | V |
| Digital supply voltage, VDD1 | 4.75 | 5 | 5.25 | V |
| Analog logic supply voltage, LVDD | 4.75 | 5 | 5.25 | V |
| Reference voltage at REFI |  | 3.2 |  | V |
| Digital supply voltage, $\mathrm{V}_{35}$, $\mathrm{V}_{35 \mathrm{D}}$ | 3 | 3.3 | 5.25 | V |
| Digital supply voltage, VDD2 | 4.75 | 5 | 5.25 | V |
| Digital supply voltage, $\mathrm{PV}_{\text {DDL }}, \mathrm{PV}$ DDR | 4.75 | 5 | 5.25 | V |
| Clock supply voltage, XV DD | 4.75 | 5 | 5.25 | V |
| Setup time, SCLKA/SCLKD $\uparrow$ before LRCKA/LRCKD valid, $\mathrm{t}_{\text {su1 }}$ (see Figure 4-2) | 50 |  |  | ns |
| Setup time, LRCKA/LRCKD valid before SCLKA/SCLKD $\uparrow$, $\mathrm{t}_{\text {su2 }}$ (see Figure 4-2) | 50 |  |  | ns |
| Load resistance at ADOUT, $\mathrm{R}_{\mathrm{L}}$ | 8 |  |  | $\mathrm{k} \Omega$ |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 4: Voltages at analog inputs and outputs and $A V_{D D}$ are with respect to $A V_{S S}$.

### 3.3 Electrical Characteristics, $A V_{D D}=L V_{D D}=V_{D D 1}=V_{D D 2}=P V_{D D L}=P V_{D D R}$ $=\mathrm{XV}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{35 \mathrm{~A}}=\mathrm{V}_{35 \mathrm{D}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

### 3.3.1 Digital Interface

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  |  | 2 | 3.3 |  | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | XIN |  | 4.5 | 5 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  | 0.2 | 0.8 | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage | XIN |  |  | 0.2 | 0.8 | V |
| VOH | High-level output voltage | ADOUT | $\mathrm{I} \mathrm{OH}=0.4 \mathrm{~mA}$ | 2.6 | 3.2 |  | V |
|  |  | 512CK | $\mathrm{IOH}=0.4 \mathrm{~mA}$ | 2.6 | 3.2 |  |  |
|  |  | 256CK | $\mathrm{OH}=0.4 \mathrm{~mA}$ | 4.5 | 4.9 |  |  |
|  |  | L1, L2, R1, R2 | $\mathrm{OH}=0.4 \mathrm{~mA}$ | 4.5 | 4.9 |  |  |
|  |  | XOUT | $\mathrm{I} \mathrm{OH}=1.2 \mathrm{~mA}$ | 4.5 | 4.9 |  |  |
| VOL | Low-level output voltage | ADOUT | $\mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
|  |  | 512CK | $\mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  | 0.2 | 0.4 |  |
|  |  | 256CK | $\mathrm{IOL}=2 \mathrm{~mA}$ |  | 0.2 | 0.4 |  |
|  |  | L1, L2, R1, R2 | $\mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  | 0.2 | 0.5 |  |
|  |  | XOUT | $\mathrm{OL}=1.2 \mathrm{~mA}$ |  | 0.2 | 0.5 |  |
| IIH | High-level input current, any digital input |  |  |  | 0.1 |  | $\mu \mathrm{A}$ |
| IIL | Low-level input current, any digital input |  |  |  | 0.1 |  | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance |  |  |  | 5 |  | pF |
| $\mathrm{C}_{0}$ | Output capacitance |  |  |  | 5 |  | pF |

### 3.3.2 Analog Interface

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1}$ (analog) | Analog input voltage, ADC | Differential |  | 6.4 |  | V |
|  |  | 0 to peak |  | 3.2 |  | V |
| $Z_{i}$ | Input impedance, ADC |  |  | 200 |  | k ת |

### 3.3.3 ADC Performance, $\mathrm{f}_{\mathbf{s}}=\mathbf{4 4 . 1} \mathbf{~ k H z}$, Bandwidth $=\mathbf{2 2 . 0 5} \mathbf{~ k H z}$

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  | 20 |  | Bits |
| DYNAMIC PERFORMANCE |  |  |  |  |  |
| Signal to noise (EIAJ) | $\begin{aligned} & \mathrm{INLP}=\operatorname{INRP}=2.5 \mathrm{~V} \mathrm{dc} \\ & \mathrm{INLM}=\mathrm{INRM}=2.5 \mathrm{~V} \mathrm{dc} \end{aligned}$ | 96 | 100 |  | dB |
| Dynamic range | -60 dB input |  | 100 |  | dB |
| Signal to noise + distortion (THD + N) | -0.5 dB input |  | 0.0017\% | 0.003\% |  |
| Total harmonic distortion (THD) |  | 0.001\% |  |  |  |
| Interchannel isolation |  | 120 |  |  | dB |
| DC ACCURACY |  |  |  |  |  |
| Absolute gain error |  | $\pm 0.2$ |  |  | dB |
|  | $-0.5 \mathrm{~dB} \mathrm{IN}$ | $\pm 0.2$ |  | $\pm 0.5$ | dB |
| Interchannel gain mismatch |  | $\pm 0.2$ |  |  | dB |
| Offset drift |  | 0 |  |  | LSB/ ${ }^{\circ} \mathrm{C}$ |

### 3.3.4 DAC Performance, 20-Bit Mode, $\mathbf{f}_{\mathbf{s}}=\mathbf{4 4 . 1} \mathbf{~ k H z}$, Bandwidth $=\mathbf{2 2 . 0 5} \mathbf{~ k H z}$

| PARAMETER | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution | See Note 5 |  |  | 20 |  | bits |
| Signal-to-noise ratio | See Note 5 | De-emphasis not selected | 100 | 104 |  | dB |
| Signal-to-noise + distortion $(T H D+N)$ | See Note 5 |  |  | 0.0013\% | 0.0025\% |  |

NOTE 5: These specifications are measured at the output $\left(\mathrm{V}_{\mathrm{O}}\right)$ of the external low-pass filter.

### 3.3.5 ADC Inputs

| PARAMETER | TEST CONDITIONS | MIN $\quad$ TYP $\quad$ MAX | UNIT |
| :--- | :--- | :--- | :---: |
| ANALOG INPUT |  |  |  |
| Input voltage range | Differential | 6.4 | V |
|  | 0 to peak | 3.2 |  |
| Input impedance |  | 200 | $\mathrm{k} \Omega$ |

### 3.3.6 ADC High-Pass Filter, $\mathrm{f}_{\mathrm{s}}=44.1 \mathrm{kHz}$

| PARAMETER | TEST CONDITIONS | MIN | TYP $\quad$ MAX |
| :--- | :--- | ---: | :---: |
| UNIT |  |  |  |
| Passband $(-3 \mathrm{~dB})$ |  | 0.86 | Hz |
| Passband | 5 Hz | -0.12 | dB |
| Group delay |  | $1 / \mathrm{f}_{\mathrm{S}}$ | s |

### 3.3.7 ADC Decimation Filter, $\mathrm{f}_{\mathbf{S}}=44.1 \mathbf{k H z}$

| PARAMETER | TEST CONDITIONS | MIN $\quad$ TYP $\quad$ MAX | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| Passband ripple | 20.03 kHz | $\pm 0.01$ | dB |
| Stopband attenuation | 24.07 kHz | 80 | dB |
| Group delay |  | $25 / \mathrm{f}_{\mathrm{S}}$ | s |

### 3.3.8 DAC Filter Characteristics, $\mathrm{f}_{\mathbf{s}}=\mathbf{4 4 . 1} \mathbf{~ k H z}$

| PARAMETER | TEST CONDITIONS | MIN $\quad$ TYP $\quad$ MAX | UNIT |
| :--- | :--- | :---: | :---: |
| Pass-band ripple | $\mathrm{f}_{\mathrm{S}}=20 \mathrm{kHz}$ | $\pm 0.002$ | dB |
| Stop-band attenuation | $\mathrm{f}_{\mathrm{S}}=24.1 \mathrm{kHz}$ | 75 | dB |
| Group delay |  | $29 / \mathrm{f}_{\mathrm{S}}$ | s |

### 3.3.9 Power Supply Current, $\mathrm{f}_{\mathbf{S}}=\mathbf{4 4 . 1} \mathbf{~ k H z}$

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 \mathrm{DD}(\mathrm{A})$ | Power-supply current, analog (ADC) | $A V_{\text {DD }}$ and LVDD |  |  | 29 | 40 | mA |
| $\mathrm{IDD}(\mathrm{AD})$ | Power-supply current, digital (ADC) | VDD1 and V35A |  |  | 22 | 30 | mA |
| 1 DD(DA1) | Power-supply current, digital (DAC) | VDD2 and V35D |  |  | 20 | 25 | mA |
| $1 \mathrm{DD}(\mathrm{DA} 2)$ | Power-supply current, PWM/OSC (DAC) | PVDDL, PVDDR, and XVDD |  |  | 17 | 25 | mA |
| IDD(AST) | Power-down current, analog (ADC) | AVDD and LVDD |  |  | 250 |  | $\mu \mathrm{A}$ |
| $1 \mathrm{DD}(\mathrm{DST})$ | Power-down current, digital (ADC) | VDD1 and V35A |  |  | 150 |  | $\mu \mathrm{A}$ |
| $\mathrm{PD}_{\mathrm{D}}$ | Power dissipation |  |  |  | 400 |  | mW |
| PSRR | Power-supply rejection ratio |  | 0 to 24 kHz |  | 75 |  | dB |
|  |  |  | 24 kHz to 2.798 MHz |  | 85 |  | dB |

### 3.4 ADC Switching Characteristics (see Figures 2-1 and 4-1)

| PARAMETER |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{MCKI}}$ | Input clock frequency, MCKI |  | 11.3 | 12.8 | MHz |
| $\mathrm{t}_{\mathrm{d}(\mathrm{MDD})}$ | Delay time, SCLKA $\downarrow$ to ADOUT, master mode | 0 |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}}$ (MIRD) | Delay time, SCLKA $\downarrow$ to LRCKA, master mode | -20 |  | 20 | ns |
| $t_{\text {d(SDD1) }}$ | Delay time, LRCKA to ADOUT, slave mode |  |  | 50 | ns |
| $\mathrm{t}_{\mathrm{d}}$ (SDD2) | Delay time, SCLKA $\downarrow$ to ADOUT, slave mode |  |  | 50 | ns |

### 3.5 DAC Timing Requirements (see Figures 4-1 and 4-2, and Note 6)

|  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| fXIN Input frequency, XIN clock |  | 22.6 | 25.6 | MHz |
| $\mathrm{t}_{\text {w1 }}$ Pulse duration, SCLKD | 155 | 177 |  | ns |
| $\mathrm{t}_{\text {w2 }}$ Pulse duration, SHIFT | 100 |  |  | ns |
| $\mathrm{t}_{\text {W3 }}$ Pulse duration, $\overline{\text { LATCH }}$ | 100 |  |  | ns |
| $\mathrm{t}_{\text {Su3 }}$ Setup time, DDATA valid before SCLKD $\uparrow$ | 20 |  |  | ns |
| th1 Hold time, DDATA valid after SCLKD $\uparrow$ | 20 |  |  | ns |
| $\mathrm{t}_{\text {su4 }}$ Setup time, CDIN valid before SHIFT $\uparrow$ | 20 |  |  | ns |
| th2 Hold time, CDIN valid after SHIFT $\uparrow$ | 20 |  |  | ns |
| $\mathrm{t}_{\text {su }}$ Setup time, $\overline{\text { LATCH }} \uparrow$ before SHIFT $\uparrow$ | 100 |  |  | ns |
| th3 Hold time, $\overline{\text { LATCH }} \downarrow$ after SHIFT $\uparrow$ | 80 |  |  | ns |

NOTE 6: All timing measurements were taken at the $\mathrm{V}_{\mathrm{DD}} / 2$ voltage level.

## 4 Parameter Measurement Information



Figure 4-1. ADC Audio-Data Serial Timing


Figure 4-2. DAC Control-Data Serial Timing

## 5 Application Information

Table 5-1. TLC320AD75C Schematic Components

| SYMBOL |  |
| :---: | :--- |
| C 1 | $220-\mu \mathrm{F}$ capacitor |
| C 2 | $4700-\mathrm{pF}$ capacitor |
| C 3 | $4700-\mathrm{pF}$ capacitor |
| C 4 | $220-\mu \mathrm{F}$ capacitor |
| C 5 | $47-\mu \mathrm{F}$ capacitor |
| C 6 | $22-\mu \mathrm{F}$ capacitor |
| C 7 | $0.1-\mu \mathrm{F}$ capacitor |
| C 8 | $100-\mu \mathrm{F}$ capacitor |
| C 9 | $0.1-\mu \mathrm{F}$ capacitor |
| C 10 | $220-\mu \mathrm{F}$ capacitor |
| C 12 | $220-\mu \mathrm{F}$ capacitor |
| C 13 | $18-\mathrm{pF}$ capacitor |
| C 14 | $12-\mathrm{pF}$ capacitor |
| C 15 | $220-\mu \mathrm{F}$ capacitor |
| C 16 | $47-\mu \mathrm{F}$ capacitor |
| C 17 | $0.1-\mu \mathrm{F}$ capacitor |
| C 18 | $4700-\mu \mathrm{F}$ capacitor |
| C 19 | $4700-\mu \mathrm{F}$ capacitor |
| C 20 | $200-\mathrm{pF}$ capacitor |
| C 21 | $100-\mu \mathrm{F}$ capacitor |
| C 22 | $0.1-\mu \mathrm{F}$ capacitor |
| C 23 | $200-\mathrm{pF}$ capacitor |
| C 24 | $100-\mathrm{pF}$ capacitor |
| C 25 | $47-\mu \mathrm{F}$ capacitor |
| C 26 | $22-\mu \mathrm{F}$ capacitor |
| C 27 | $220-\mu \mathrm{F}$ capacitor |
| C 28 | $220-\mu \mathrm{F}$ capacitor |
| C 29 | $47-\mu \mathrm{F}$ capacitor |
| C 30 | $100-\mathrm{pF}$ capacitor |
| C 31 | $47-\mu \mathrm{F}$ capacitor |
| C 32 | $30-\mathrm{pF}$ capacitor |
| C 33 | $120-\mathrm{pF}$ capacitor |
| C 34 | $30-\mathrm{pF}$ capacitor |
| C 35 | $30-\mathrm{pF}$ capacitor |
| C 36 | $120-\mathrm{pF}$ capacitor |
|  |  |

Table 5-1. TLC320AD75C Schematic Components (Continued)

| SYMBOL |  |
| :--- | :--- |
| C37 | $30-\mathrm{pF}$ capacitor |
| C38 | $100-\mu \mathrm{F}$ capacitor |
| C39 | $100-\mu \mathrm{F}$ capacitor |
| C40 | $4700-\mathrm{pF}$ capacitor |
| C41 | $1200-\mathrm{pF}$ capacitor |
| C42 | $1200-\mathrm{pF}$ capacitor |
| C43 | $4700-\mathrm{pF}$ capacitor |
| C44 | $47-\mu \mathrm{F}$ capacitor |
| C45 | $47-\mu \mathrm{F}$ capacitor |
| C46 | $100-\mu \mathrm{F}$ capacitor |
| C47 | $100-\mu \mathrm{F}$ capacitor |
| C48 | $47-\mu \mathrm{F}$ capacitor |
| C49 | $47-\mu \mathrm{F}$ capacitor |
| C50 | $0.1-\mu \mathrm{F}$ capacitor |
| C51 | $0.1-\mu \mathrm{F}$ capacitor |
| C52 | $0.1-\mu \mathrm{F}$ capacitor |
| C53 | $47-\mu \mathrm{F}$ capacitor |
| C54 | $220-\mu \mathrm{F}$ capacitor |
| C55 | $0.1-\mu \mathrm{F}$ capacitor |
| R1 | $50-\Omega$ resistor |
| R2 | $50-\Omega$ resistor |
| R3 | $50-\Omega$ resistor |
| R4 | $50-\Omega$ resistor |
| R5 | $50-\Omega$ resistor |
| R6 | $50-\Omega$ resistor |
| R7 | $50-\Omega$ resistor |
| R8 | $50-\Omega$ resistor |
| R9 | $50-\Omega$ resistor |
| R10 | $50-\Omega$ resistor |
| R11 | $50-\Omega$ resistor |
| R12 | $50-\Omega$ resistor |
| R13 | $10-\mathrm{k} \Omega$ resistor |
| R14 | $50-\mathrm{k} \Omega$ resistor |
| R15 | $1-\mathrm{M} \Omega$ resistor |
| R16 | $50-\Omega$ resistor |
| R17 | $50-\Omega$ resistor |
| $50-\Omega$ resistor |  |
|  |  |
|  | $5-\mathrm{k} \Omega$ resistor |
|  |  |
|  |  |

Table 5-1. TLC320AD75C Schematic Components (Continued)

| SYMBOL |  |
| :--- | :--- |
| R22 | $4.7-\mathrm{k} \Omega$ resistor |
| R23 | $5-\mathrm{k} \Omega$ resistor |
| R24 | $620-\Omega$ resistor |
| R25 | $68-\mathrm{k} \Omega$ resistor |
| R26 | $33-\mathrm{k} \Omega$ resistor |
| R27 | $18-\mathrm{k} \Omega$ resistor |
| R28 | $33-\mathrm{k} \Omega$ resistor |
| R29 | $18-k \Omega$ resistor |
| R30 | $68-k \Omega$ resistor |
| R31 | $68-k \Omega$ resistor |
| R32 | $33-k \Omega$ resistor |
| R33 | $18-k \Omega$ resistor |
| R34 | $33-k \Omega$ resistor |
| R35 | $18-k \Omega$ resistor |
| R36 | $68-k \Omega$ resistor |
| R37 | $1.5-k \Omega$ resistor |
| R38 | $1.5-k \Omega$ resistor |
| R39 | $1.5-k \Omega$ resistor |
| R40 | $1.5-k \Omega$ resistor |
| R41 | $100-\Omega$ resistor |
| R42 | $100-\Omega$ resistor |
| R43 | $100-\Omega$ resistor |
| R44 | $100-\Omega$ resistor |
| R45 | $330-k \Omega$ resistor |
| R46 | $330-k \Omega$ resistor |
| R47 | $10-k \Omega$ resistor |
| R48 | $10-k \Omega$ resistor |
| R49 | $10-k \Omega$ resistor |
| R50 | $10-k \Omega$ resistor |



Figure 5-1. TLC320AD75C Application Schematic


Figure 5-1. TLC320AD75C Application Schematic (Continued)

Table 5-2. A-Weighted Data

| FREQUENCY | A WEIGHTING (dB) | FREQUENCY | A WEIGHTING (dB) |
| :---: | :---: | :---: | :---: |
| 25 | $-44.6 \pm 2$ | 800 | $-0.1 \pm 1$ |
| 31.5 | $-39.2 \pm 2$ | 1000 | $0 \pm 0$ |
| 40 | $-34.5 \pm 2$ | 1250 | $0.6 \pm 1$ |
| 50 | $-30.2 \pm 2$ | 1600 | $1.0 \pm 1$ |
| 63 | $-26.1 \pm 2$ | 2000 | $1.2 \pm 1$ |
| 80 | $-22.3 \pm 2$ | 2500 | $1.2 \pm 1$ |
| 100 | $-19.1 \pm 1$ | 3150 | $1.2 \pm 1$ |
| 125 | $-16.1 \pm 1$ | 4000 | $1.0 \pm 1$ |
| 160 | $-13.2 \pm 1$ | 5000 | $0.5 \pm 1$ |
| 200 | $-10.8 \pm 1$ | 6300 | $-0.1 \pm 1$ |
| 250 | $-8.6 \pm 1$ | 8000 | $-1.1 \pm 1$ |
| 315 | $-6.5 \pm 1$ | 10000 | $-2.4 \pm 1$ |
| 400 | $-4.8 \pm 1$ | 12500 | $-4.2 \pm 2$ |
| 500 | $-3.2 \pm 1$ | 16000 | $-6.5 \pm 2$ |
| 630 | $-1.9 \pm 1$ |  |  |



Figure 5-2. A-Weighted Function

### 5.1 Circuit And Layout Considerations

The designer should follow these guidelines for the best device performance.

- Separate digital and analog ground planes should be used. All digital device functions should be over the digital ground plane, and all analog device functions should be over the analog ground plane. The ground planes should be connected at only one point to the direct power supply, and this is usually at the connector edge of the board.
- A single crystal-controlled clock should synchronously generate all digital signals.
- All power supply lines should include a $0.1-\mu \mathrm{F}$ and a $1-\mu \mathrm{F}$ capacitor. When clock noise is excessive, a toroidal inductance of $10 \mu \mathrm{H}$ should be placed in series with $\mathrm{XV}_{\mathrm{DD}}$ before connecting to $V_{D D}$.
- The digital input control signals should be buffered when they are generated off of the card.
- Clock jitter should be minimized, and precautions taken to prevent clock overshoot. This minimizes any high-frequency coupling to the analog output.


### 5.2 PCB Footprint

Figure 5-3 shows the printed-circuit-board (PCB) land pattern for the TLC320AD75C small-outline package.


NOTE A: All linear dimensions are in millimeters.
Figure 5-3. Land Pattern for PCB Layout

# TLC320AD80C Data Manual 

# Audio Processor Subsystem 

SLAS141<br>November 1997

## IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

## TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

## Contents

Section Title Page
1 Introduction ..... 4-541
1.1 Features ..... 4-541
1.2 Applications ..... 4-542
1.3 Functional Block Diagram ..... 4-543
1.4 Terminal Assignments ..... 4-544
1.5 Ordering Information ..... 4-544
1.6 Terminal Functions ..... 4-545
2 Functional Description ..... 4-547
2.1 Audio Input Ports ..... 4-548
2.1.1 Serial PCM Data Ports ..... 4-548
2.1.2 Analog Audio Input Ports ..... 4-551
2.1.3 Audio Source Selection Procedure ..... 4-552
2.1.4 Audio Input Port Mute and Capacitor Precharge Mode ..... 4-553
2.2 Analog Audio Outputs ..... 4-553
2.2.1 Variable Stereo Audio Outputs ..... 4-553
2.2.2 External Stereo Audio Output ..... 4-554
2.2.3 Wideband Multiplexer Output ..... 4-554
2.3 Volume/Balance/Mute Control ..... 4-554
2.3.1 Volume Control ..... 4-554
2.4 Sigma-Delta DAC ..... 4-555
2.4.1 Interpolator/Modulator ..... 4-555
2.4.2 Continuous Time and Switched Capacitor Filters ..... 4-555
2.5 Serial Control Port ..... 4-555
2.5.1 Serial Control Port Description ..... 4-555
2.5.2 Serial Control Command Format ..... 4-556
2.5.3 Power-Down/Reset ..... 4-557
2.6 Software Interface ..... 4-557
3 Specifications ..... 4-559
3.1 Absolute maximum ratings over operating free-air temperature range ..... 4-559
3.2 Recommended Operating Conditions ..... 4-559
3.2.1 Static Digital Specifications, $T_{A}=25^{\circ} \mathrm{C}, A V_{D D}=D V_{D D}=5 \mathrm{~V}+5 \%$ ..... 4-559
3.2.2 Power Supplies, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, A \mathrm{~V}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}+5 \%$ ..... 4-560

## Contents (Continued)

Section Title Page
3.3 Electrical Characteristics ..... 4-560
3.3.1 Analog Audio Channel Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $A V_{D D}=D V_{D D}=5 \mathrm{~V}+5 \%$ ..... 4-560
3.3.2 Volume Control and Output Drivers Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $A V_{D D}=D V_{D D}=5 V+5 \%$ ..... 4-561
3.3.3 Monaural Decoder Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $\mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}+5 \%, \mathrm{f}_{\mathrm{S}}=32 \mathrm{kHz}$ ..... 4-561
3.3.4 Wideband Multiplexer Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $A V_{D D}=D V_{D D}=5 V+5 \%$ ..... 4-562
3.3.5 PCM Audio Channel Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $A V_{D D}=D V_{D D}=5 \mathrm{~V}+5 \%, f_{S}=48 \mathrm{kHz}$ ..... 4-562
3.3.6 DAC Interpolation Filter, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $A V_{D D}=D V_{D D}=5 \mathrm{~V}+5 \%, f_{S}=48 \mathrm{kHz}$ ..... 4-562
3.4 Timing Requirements, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V}+5 \%, \mathrm{f}_{\mathrm{S}}=48 \mathrm{kHz}$ ..... 4-563
3.4.1 Serial PCM Data Port ..... 4-563
3.4.2 Serial Control Interface, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, A V_{D D}=D V_{D D}=5 \mathrm{~V}+5 \%$, ..... 4-563
4 Application Information ..... 4-565
4.1 Schematic ..... 4-567
Appendix A: Register Set ..... 4-569

## List of Illustrations

Figure Title Page
2-1 Philips IS Protocol Serial PCM Data Format ..... 4-549
2-2 Left-Justified Serial PCM Data Format ..... 4-550
2-3 Right-Justified Serial PCM Data Format ..... 4-551
2-4 Left-Justified DSP Serial PCM Data Format (Inverted BCLK) ..... 4-551
2-5 Serial Interface Timing ..... 4-546
3-1 Serial Port Timing ..... 4-564
3-2 SPI Serial Control Port Timing ..... 4-566
4-1 De-Emphasis $75 \mu \mathrm{~s}$ Low-Pass Filter at 2.12 kHz ..... 4-565
4-2 Application Schematic ..... 4-566
List of Tables
Table Title ..... Page
2-1 Serial Port Signals ..... 4-549
2-2 Control Register OOh Allowable Settings ..... 4-550
2-3 Master Clock (MCLK) Rates Supported For Various Sample Rates (LRCLK) ..... 4-551
4-1 Digital Interface Capacitive Loading, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $A V_{D D}=D V_{D D}=5 \mathrm{~V}+5 \%, f_{\mathrm{S}}=48 \mathrm{kHz}$ ..... 4-565

## 1 Introduction

The TLC320AD80 is an audio processing subsystem designed to meet the audio needs of a broad range of set-top box applications. This device includes a high-performance stereo audio DAC, analog volume and balance control, analog TV monaural decoder, de-emphasis filter, and an analog wide-band multiplexer. The sigma-delta DAC performs data conversion with $85-\mathrm{dB}$ performance. The architecture provides much flexibility, giving the user the option to use all or a subset of the functional blocks.

There are two serial digital interfaces for digital audio data and four analog audio inputs. The analog output of the device can be selected to be the output of the DAC, the output of the TV baseband filter, or pass-through of one of the analog inputs.
The digital interfaces enable ease of use by providing compatibility with the industry standard $\mathrm{I}^{2} \mathrm{~S}$ digital audio port, and with the $\mathrm{SPI}^{T M}$ serial control interface. In addition, the digital audio interface supports additional interface protocols.

### 1.1 Features

- Highly Integrated Analog Audio Functions
- Flexible Architecture Allows Variable Interconnects Between Functions
- Sigma-Delta DAC With 16-Bit Resolution and 82-dB Performance Typical
- internal Monaural Decoder for TV Baseband Audio
- Four Analog Audio Inputs: Two Stereo and Two Mono
- Volume and Balance Control: 69 Step at 1 dB per Step With Mute
- Selectable 50/15 ms De-Emphasis Analog Filter
- Uncommitted Wide-Band Analog 2:1 Multiplexer
- Multiplexed Analog Output can Select the Output of the DAC or Analog Data Pass-Through From One of the Analog Audio Inputs
- Two Flexible Digital Serial Data Ports (Philips I²S Protocol, Left-Justified, and Right-Justified Formats)
- SPI Bus-Compatible Serial Control Port
- Sample Rates Supported in DAC: 8 kHz to 48 kHz
- Digital Serial Ports Support 16-Bit or 18-Bit PCM Digital Audio Data Format
- Analog Stereo Inputs can be Configured as Mono Inputs Through the Left Channel
- Analog Output With 600- $\Omega$ Load Drive and Short Circuit Protection
- Internal Voltage Reference
- TTL/CMOS Compatible
- Single 5-V Power Supply, 64-Pin TQFP Package

SPI ${ }^{\text {TM }}$ is a trademark of Motorola Inc.

### 1.2 Applications

- Direct Broadcast Satellite (DBS) Set-Top Boxes
- Digital Cable or Telco Set-Top Boxes
- High Definition Television (HDTV), Digital Audio Broadcast Receivers
- Video Laser Disks, Video CD, and CD-I Players


### 1.3 Functional Block Diagram



### 1.4 Terminal Assignments



### 1.5 Ordering Information

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
|  | CHIP CARRIER <br> (PM) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC320AD80CPM |

### 1.6 Terminal Functions

| TERMINAL |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| AGND1 | 18 | 1 | Analog ground for sigma-delta DAC |
| AGND2 | 45 | 1 | Analog ground for analog audio output drivers |
| AGND3 | 52 | 1 | Analog ground for bandgap reference |
| AUDIO LEFT | 35 | 0 | Left channel line-level analog audio output. The AUDIO LEFT output driver provides line level signals ( $1 \mathrm{~V}_{\mathrm{rms}} \mathrm{max}$ ) for line output. The AUDIO LEFT output is capable of driving a $600-\Omega$ load. |
| AUDIO MONO | 39 | 0 | Monaural variable line-level analog audio output. The AUDIO MONO output signal is the sum of the AUDIO RIGHT and AUDIO LEFT outputs divided by 2. The output is capable of driving a $10-\mathrm{k} \Omega$ load. |
| AUDIO RIGHT | 38 | 0 | Right channel variable line-level analog audio output. The AUDIO RIGHT output driver provides line level signals ( $1 \mathrm{~V}_{\mathrm{rms}}$ max) for line output. The AUDIO RIGHT output is capable of driving a $600-\Omega$ load. |
| AUX AUDIO1L | 21 | 1 | Left channel auxiliary analog audio input 1 |
| AUX AUDIO1R | 23 | 1 | Right channel auxiliary analog audio input 1 |
| AUX AUDIO2M | 24 | 1 | Mono channel auxiliary analog audio input 2 |
| ABCLK | 12 | I/O | Auxiliary serial bit clock input. The ABCLK bit clock signal clocks the serial PCM data (ASDATA) into the TLC320AD80. |
| ALRCLK | 13 | I/O | Auxiliary left/right channel indicator. ALRCLK signifies whether the serial PCM data is associated with the left channel DAC or the right channel DAC. |
| ASDATA | 11 | 1 | Auxiliary serial PCM data input port. ASDATA can be configured as 16 or 18 bits with the most significant bit (MSB) first, 2's complement format. |
| AV ${ }^{\text {DD1 }}$ | 14 | 1 | Analog 5-V power supply for the sigma-delta DAC |
| $\mathrm{AV}^{\mathrm{DD} 2}$ | 44 | 1 | Analog 5-V power supply for the analog audio output drivers |
| $\mathrm{AV}^{\text {DD3 }}$ | 50 | 1 | Analog 5-V power supply for the bandgap reference |
| BCLK | 9 | 1 | Serial bit clock input. BCLK clocks the serial PCM data (SDATA) into the device. |
| BGFLTR | 46 | 1 | Bandgap reference filter. BGFLTR provides for noise filtering of the internal bandgap reference ( 2.25 V ). BGFLTR requires a $0.1 \mu \mathrm{~F}$ capacitor to analog ground. This voltage node should be loaded only with a high-impedance dc load. |
| CDIN | 61 | 1 | SPI bus serial control data input. Data is transferred MSB first. CDIN specifies the channel specific attenuation and mute, serial PCM data format and rates, de-emphasis mode, audio input port selection, and stereo or monaural analog inputs. |
| CDOUT | 62 | 0 | SPI bus serial control data output port |
| $\overline{\mathrm{CS}}$ | 59 | 1 | SPI bus chip select input (active low) |
| DGND1 | 6 | 1 | Digital ground for the sigma-delta DAC |
| DGND2 | 58 | 1 | Digital ground for the serial interface |
| DVDD1 | 5 | 1 | Digital 5-V power supply for the sigma-delta DAC |
| DVDD2 | 57 | 1 | Digital 5-V power supply for the serial interface |
| EXT INL | 26 | 1 | Left channel external analog audio input |
| EXT INR | 27 | 1 | Right channel external analog audio input |

### 1.6 Terminal Functions (Continued)

| TERMINAL |  | I/O | DESCRIPTION |
| :--- | :---: | :---: | :--- |

## 2 Functional Description

The TLC320AD80 is an audio processing subsystem that includes a high-performance stereo audio DAC, analog volume and balance control, analog TV monaural decoder, de-emphasis filter, and an analog wide-band multiplexer. The sigma-delta DAC performs data conversion with $85-\mathrm{dB}$ performance. The architecture provides much flexibility with the option to use all or some of the functional blocks.
The digital interfaces enable ease of use by providing compatibility with the industry standard $\mathrm{I}^{2} \mathrm{~S}$ digital audio port, and with the SPI serial control interface. The digital audio serial interface also supports additional interface protocols and 16-bit or 18-bit data formats.

The analog interface provides much flexibility. Four analog audio sources are supported including two stereo audio sources, a TV baseband audio signal, and one mono source. In addition, the inputs to the volume and balance and the wideband mux are external to the chip. This allows the option to connect intermediate analog functions between functional blocks. As a default, these connections should include dc blocking capacitors to eliminate analog offsets. Finally, the primary analog output of the device is provided by a multiplexer. This allows selection from one of the following sources: the DAC, the output of the monaural decoder, or pass-through of one of the analog inputs. The multiplexer also allows the two stereo inputs to be used as mono inputs. In this case, the left channel is routed into both the left and right outputs.

The TLC320AD80 integrates several audio functions into one device. Following is a brief description of the device. Subsections of this chapter describe the details. The functions include:

- Sigma-delta stereo DAC
- $50 / 15 \mathrm{~ms}$ de-emphasis analog filter
- Analog volume and analog balance control
- Output multiplexer to select between the various audio sources
- TV baseband monaural audio decoder
- Additional uncommitted 2:1 mono multiplexer
- Two flexible digital audio input ports
- A SPI compatible serial control interface
- Voltage reference with buffered output

The DAC audio input can be selected from either of the digital serial ports. Several sample rates are supported. In addition, a software-selectable $50 / 15 \mu$ s de-emphasis filter is provided in the analog section of the DAC. The output of the DAC is fed into the output multiplexer. The aforementioned serial ports provide several timing protocols (Phillips $I^{2}$ S, left justified, right justified, DSP mode), each with 16-bit or 18-bit data formats.

The TV baseband monaural decoder receives differential audio inputs from two external terminals (TV BASEBAND P, TV BASEBAND M). The output of this decoder is fed into the output multiplexer. The decoder is a differential eighth order elliptic switched capacitor filter used to reject high frequency audio signals that may be present in the NTSC audio broadcast multiplex. Proper operation of this section requires that the master clock (MCLK) correspond to an audio sample rate of 32 kHz .

The analog volume and balance control receives inputs from external terminals. The output of this section provides independent stereo and mono outputs on three terminals. All three outputs are also short-circuit protected. The functionality of this block provides either ganged or individual gain control for the left and the right channel. There are 69 volume settings which range from 6 dB to -62 dB of gain in $1 \mathrm{~dB} /$ step increments.

The external connections to this function allow for dc blocking capacitors to be included on the board, thus eliminating dc offsets present on the source. A typical implementation would connect the output of the analog multiplexer (EXT OUTL, EXT OUTR) to the input of this function.

The analog output multiplexer allows selection of the several analog sources input to the device. One of these audio sources is the output of the DAC. The others are the output of the TV monaural decoder, either of the two stereo analog inputs, or auxiliary mono input. Mono sources are sent to both right and left channels. The output of this multiplexer provides stereo outputs on two terminals, each with $10 \mathrm{k} \Omega$ drive capability. Both terminals are short-circuit protected.

The master clock for the device is derived from an external clock source. Control register 01h selects MCLK 1 , or MCLK 2 to be the master clock source. This clock is then used to clock the DAC, the digital audio serial ports, and the monural decoder, switched-capacitor filter. The serial ports can be selected independent form the MCLK 1 and MCLK 2 selection. However, the clock rate of the selected clock source partly determines the sampling rate of the device. Refer to Table 2-1, and the description of control register 00h.

The TLC320AD80 also provides an uncommitted 2:1 mono analog multiplexer. The inputs and outputs of this device are connected to external terminals.

The voltage reference is used internally for the analog sections of the device. The external terminals must be connected to decoupling capacitors. In addition, the reference terminals can be externally buffered for use with external support circuitry.

### 2.1 Audio Input Ports

The audio inputs consist of: two digital serial interfaces, two stereo analog inputs, one analog TV baseband audio input, and one mono analog input. The TV baseband audio input is a differential input. All other analog inputs are single-ended.

The audio input is selected by programming control register 01h. Only one of these inputs is active at any one time. The others are disabled. That is, if an analog input is selected, then the digital serial interfaces are inactive.

The two digital serial interfaces provide the input to the DAC through a digital multiplexer. These interfaces support several serial protocols including $I^{2} S$, left-justified, and right-justified formats. The data format is 16 -bit or 18 -bit precision, with MSB first. There is also a DSP-compatible mode available.

All single-ended analog inputs can be passed through to the main output of the device by means of an analog multiplexer. The differential TV baseband audio input (TV BASEBAND P, TV BASEBAND M) feeds a monaural decoder which then feeds the same multiplexer.

### 2.1.1 Serial PCM Data Ports

The device includes two serial ports used to transfer digital audio data from an external digital source to the DAC: The AUX serial port (ASDATA, ABCLK, and ALRCLK) can be configured to operate in either master or slave mode. The main serial PCM port (SDATA, BCLK, and LRCLK) always operates in the slave mode. Note, that the only exclusion is that the AUX port does not support the DSP mode when configured as master.

Configuration of these serial ports is accomplished by means of the SPI-compatible control serial interface port. Specifically, the protocol (Philips I2S protocol, left-justified, right-justified, or DSP mode), and data format (16-bit or 18 -bit) are selected by programming control register 00h. The multiplexer selection is programmed with control register 01h which will also enable or disable these serial data ports.

### 2.1.1.1 Main Serial PCM Port

The main serial PCM (SDATA, BCLK, and LRCLK) port always operates in slave mode. That is, all clocks are inputs to the device. The LRCLK and BCLK clocks must be synchronous with MCLK.

A typical set-top-box application would connect this input to an MPEG/AC3 audio decoder.

### 2.1.1.2 Aux Serial PCM Data Port

The aux serial port (ASDATA, ABCLK, and ALRCLK) operates in either the master or slave mode. The master mode supports all the documented interface protocols with the exception of the DSP mode. The slave mode supports all documented protocols without exception.

The aux serial PCM data port receives non-compressed data from an auxillary audio source. The slave mode is identical to the clock mode of main serial PCM port. In the master mode, this device generates the required BCLK and LRCLK clocks synchronously with the applied MCLK.

### 2.1.1.3 Serial Interface Protocols Supported

The serial ports comprise the signals in Table 2-1.
Table 2-1. Serial Port Signals

| MAIN PORT | AUXILIARY PORT | DESCRIPTION |
| :---: | :---: | :--- |
| SDATA | ASDATA | PCM audio data. 16-bit or 18-bit data precision |
| BCLK | ABCLK | Bit clock. Rate is equal to $32 x, 48 x$, or 64x the sample rate |
| LRCLK | ALRCLK | Left/right clock. Rate is equal to the sample rate |

Figure 2-1 through Figure 2-4 are for a bit clock (BCLK) set to $48 \times$ the sample rate and 16 -bit data precision. All serial protocols supported are shown.


Figure 2-1. Philips $1^{2}$ S Protocol Serial PCM Data Format


Figure 2-2. Left-Justified Serial PCM Data Format
$\qquad$




Figure 2-3. Right-Justified Serial PCM Data Format
LRCLK $\qquad$ Left Channel Right Channel

BCLK




Figure 2-4. Left-Justified DSP Serial PCM Data Format (Inverted BCLK)
Table 2-2. Control Register 00h Allowable Settings

| PRECISION | MCLK | BCLK | DIVIDER | JUSTIFICATION |
| :---: | :---: | :---: | :---: | :--- |
| 16 -Bit | $256 \times$ | $64 \times$ | 4 | Left, right, I2S |
| 16 -Bit | $256 \times$ | $32 \times$ | 8 | Left, right, I2S |
| 16 -Bit | $384 \times$ | $64 \times$ | 6 | Left, right, I2S |
| 16 -Bit | $384 \times$ | $48 \times$ | 8 | Left, right, I2S |
| 16 -Bit | $384 \times$ | $32 \times$ | 12 | Left, right, I2S |
| 16 -Bit | $512 \times$ | $64 \times$ | 8 | Left, right, I2S |
| 16 -Bit | $512 \times$ | $32 \times$ | 16 | Left, right, I2S |
| 16 -Bit | $256 \times$ | $64 \times$ | 4 | Left, right, I2S |
| 18 -Bit | $384 \times$ | $64 \times$ | 6 | Left, right, I2S |
| 18 -Bit | $384 \times$ | $48 \times$ | 8 | Left, right, I2S |
| 18 -Bit | $512 \times$ | $64 \times$ | 8 | Left, right, I2S |

Table 2-3. Master Clock (MCLK) Rates Supported For Various Sample Rates (LRCLK)

| LRCLK (kHz) | MCLK (MHz) |  |  |
| :---: | :---: | :---: | :---: |
|  | $256 \times$ LRCLK | $384 \times$ LRCLK | $512 \times$ LRCLK |
| 48 | 12.288 | 18.432 | $\mathrm{~N} / \mathrm{A}$ |
| 44.1 | 11.2896 | 16.9344 | $\mathrm{~N} / \mathrm{A}$ |
| 32 | 8.192 | 12.288 | $\mathrm{~N} / \mathrm{A}$ |
| 24 | 6.144 | 9.216 | $\mathrm{~N} / \mathrm{A}$ |
| 22.05 | 5.6448 | 8.4672 | $\mathrm{~N} / \mathrm{A}$ |
| 16 | $\mathrm{~N} / \mathrm{A}$ | $\mathrm{N} / \mathrm{A}$ | 8.192 |
| 12 | $\mathrm{~N} / \mathrm{A}$ | $\mathrm{N} / \mathrm{A}$ | 6.144 |
| 11.025 | $\mathrm{~N} / \mathrm{A}$ | $\mathrm{N} / \mathrm{A}$ | 5.6448 |
| 8 | $\mathrm{~N} / \mathrm{A}$ | $\mathrm{N} / \mathrm{A}$ | 4.096 |

### 2.1.2 Analog Audio Input Ports

The main analog audio input ports consist of two stereo audio inputs, one mono audio input, and one TV baseband audio input. The stereo inputs and the mono input can be passed through to the output (EXT OUTL, EXT OUTR) by means of the analog output multiplexer. The TV baseband audio is a differential input that feeds an internal monaural decoder before it is sent to the same output multiplexer.

The secondary analog audio inputs consist of one stereo input to the volume and balance control and two mono inputs to the wideband multiplexer. These inputs are intended primarily for interconnecting functional blocks by means of dc blocking capacitors. However, it also provides the user with the ability to combine internal functions with additional external analog functions. All inputs should be connected through dc-blocking capacitors.

### 2.1.2.1 Stereo Analog Input Ports

The two stereo audio input ports (NTSCAUDIO L, NTSCAUDIO R, AUX AUDIO1L, AUX AUDIO1R) are single-ended inputs. These inputs are sent to the output multiplexer without additional analog processing. The output of the multiplexer can be externally connected to another functional block such as the volume and balance control. These stereo inputs also have the ability to function in mono mode. In this mode, the left channel of the selected input is sent to both the left and right outputs (EXT OUTL, EXT OUTR). Control register 01h is used to program the mono or stereo mode for these inputs.

A typical application would connect the NTSC audio input to the output of a MTS stereo decoder. The AUX AUDIO1 port would be connected to an alternate nonbroadcast audio source.

### 2.1.2.2 Mono Analog Input Port

The one mono audio port (AUX MONO 2M) is a single-ended input. This input is sent to the output multiplexer without additional analog processing. However, the output of the multiplexer can be externally connected to another functional block such as the volume and balance control. This input is internally applied to both the left and right audio channels.
A typical application would connect the AUX MONO 2M input to receive the second audio program (SAP) channel output of an MTS stereo decoder.

### 2.1.2.3 TV Audio Baseband Input

The TV baseband audio audio port (TV BASEBAND P, TV BASEBAND M) is a mono differential input. This input feeds an internal a monaural decoder used to extract the mono (left and right) signal from the TV baseband. The output of the monaural decoder is sent to the output multiplexer.

The monaural decoder is a differential, eighth-order switched-capacitor filter. Proper operation requires that the master clock (MCLK 1 or MCLK 2) and control register settings correspond to a sample rate of 32 kHz . These settings ensure the filter requirements for proper stopband rejection. The purpose of the filter is to reject specific signals from the NTSC audio broadcast multiplex. The signals rejected include the 15.73425 kHz BTSC stereo pilot tone, left and right stereo subcarriers, SAP channel, Pro channel, and data channel as allowed by the FCC.

A typical connection would connect this input to the output of a TV IF detector. Therefore, composite TV aural baseband signal would be demodulated by the TV analog IF detector (without an MTS stereo decoder) and then input to the TLC320AD80.

A passive single pole low-pass filter with a $3-\mathrm{dB}$ bandwidth of 2.12 kHz should be connected to the TV baseband differential input to provide the required $75 \mu \mathrm{~s}$ de-emphasis filter. This external filter also acts as an anti-aliasing filter for the internal switched capacitor monaural decoder.

### 2.1.2.4 Volume and Balance External Analog Input

This stereo audio input (EXT INL, EXT INR) is primarily intended to receive the external stereo audio output (EXT OUTL, EXT OUTR) of the TLC320AD80. However, the user has the option to connect additional analog functions in between these ports. The input should be ac-coupled to remove dc offsets that may be present in the incoming signal.

The input resistance of this port varies as a function of the volume control setting. The input resistance is lowest ( $\geq 20 \mathrm{k} \Omega$ ) when the volume control is at its maximum setting of 6 dB . The input resistance is reduced to approximately $2 \mathrm{k} \Omega$ when the capacitor precharge mode is selected from control register 01h. The capacitor precharge mode is provided to charge and discharge the external ac coupling capacitor quickly, overriding the input resistance of the volume control setting.

### 2.1.2.5 Wideband Multiplexer Analog Inputs

The MUX IN1 and MUX IN2 signals are the analog inputs to an uncommitted wideband multiplexer. A typical application would use this multiplexer to provide source selection for the input to a channel $3 / 4$ RF modulator.

### 2.1.3 Audio Source Selection Procedure

Changing the audio source selection between any two of the six audio inputs can produce an audible click depending on the difference between the corresponding signal values at the time of switching. This difference between signals could be as large as 2.8 V peak-to-peak which would produce a very loud audible click. This audible click can be eliminated on the variable audio outputs (AUDIO RIGHT, AUDIO LEFT, and AUDIO MONO) by using the zero crossing mute function in conjunction with source selection changes. This procedure will not eliminate audible clicks on the fixed audio outputs (EXT OUTR, EXT OUTL) since the zero crossing mute function is located in the volume control block.

Prior to each audio source selection change, the audio output should be muted by writing 00h to volume control register 03h. The output signal follows the currently selected audio input until the next zero crossing occurs which activates the mute. After a recommended time delay of 4096 LRCLK cycles, the audio source can be changed by writing to control register 01 h . The capacitor precharge mode and the audio input port mute should also be enabled by setting bit D1 to 1 and clearing bit D0 to 0 of control register 01h. After a second recommended time delay of 512 LRCLK cycles, the precharge mode and audio input port mute should be disabled and then the audio can be unmuted by restoring the original volume control setting to control registers 03 h and 04 h . The output signal remains muted until the next zero crossing occurs and then follows the newly selected audio input. The second delay time of 512 LRCLK cycles is required to allow
enough time for the voltage across the capacitors connecting the external stereo output to the external stereo input to reach a steady state condition.

A similar approach is required to prevent audible clicks on the output of the wideband multiplexer. Prior to each multiplexer input selection change, the multiplexer output should be muted by clearing bit D5 to 0 of control register 02 h . The output signal follows the currently selected multiplexer input until the next zero crossing occurs which activates the mute. After a recommended time delay of 4096 LRCLK cycles, the multiplexer input selection can be changed by writing to bit D2 of control register 01h. The multiplexer output can then be unmuted by setting bit D5 to 1 of control register 02 h . The output signal remains muted until the next zero crossing occurs and then follows the newly selected multiplexer input.

### 2.1.4 Audio Input Port Mute and Capacitor Precharge Mode

The sigma-delta DAC and the monaural decoder may introduce offset errors that could cause audible clicks or pops to occur during volume control changes. To prevent this audible noise, the external audio output (EXT OUTL, EXT OUTR) should be connected to the external audio inputs (EXT INL, EXT INR) through ac coupling capacitors to remove this offset error.

During source selection changes, sufficient time needs to be provided to allow the voltage across these external capacitors to reach a steady state condition before returning the audio to an unmuted condition. In order to minimize this required settling time, the input resistance of the external audio inputs can be reduce by a factor of 10 by selecting the capacitor precharge mode. The input resistance of this port normally varies as a function of the volume control setting. The input resistance is lowest $(\geq 20 \mathrm{k} \Omega)$ when the volume control is at its maximum setting of 6 dB . When the capacitor precharge mode is selected by setiing control register 01 h to 1 , the input resistance is reduced to approximately $2 \mathrm{k} \Omega$.

The audio input port mute should be enabled when using the capacitor precharge mode by clearing bit D0 of control register 01 h to 0 . When the audio input port mute is enabled, the serial PCM audio data is disabled (forced to 0 ) at the input to the sigma-delta DAC, the differential input to the monaural decoder is shorted, and the remaining analog audio inputs are muted. This removes the signal content but not the offset error of a particular audio channel which is necessary in the capacitor precharge mode since the time constant may be insufficient to find the long term average of the selected audio signal.

The audio input port mute feature may also be used in conjunction with the volume control mute to provide increased audio mute attenuation for the serial PCM audio inputs. This improved mute attenuation occurs following 30 LRCLK cycles when the 0 input data propagates to the output of the sigma-delta DAC. The serial PCM audio data is enabled and disabled at the beginning of an audio sample period (rising edge of LRCLK) for an audio input port mute or unmute operation. The serial PCM data must be re-enabled prior to requesting an unmuted volume control setting to provide the audio signal necessary to perform a zero crossing unmute at the volume control stage.

### 2.2 Analog Audio Outputs

The TLC320AD80 analog outputs consist of two stereo outputs and two mono outputs. All are single-ended analog outputs.

### 2.2.1 Variable Stereo Audio Outputs

The variable stereo audio output (AUDIO LEFT, AUDIO RIGHT) provides the output of the volume and balance functional block. This output is intended as the final output of the TLC320AD80. In addition, one of the mono outputs (AUDIO MONO) is derived from this stereo audio pair. The AUDIO MONO output is the summation of the AUDIO LEFT and AUDIO RIGHT channels divided by 2.

The variable stereo audio output (AUDIO LEFT, AUDIO RIGHT) provides the selected audio input after application of the volume control. The full-scale analog output of each channel is typically 2.8 V peak-to-peak. These analog outputs can drive load impedances as low as $600 \Omega$ and are short circuit protected to 10 mA .

A typical set-top-box application would connect AUDIO MONO output to one of the inputs of the wideband multiplexer after applying external $75 \mu \mathrm{~s}$ pre-emphasis. If selected by the wideband multiplexer, the monaural audio output would then be processed by the channel $3 / 4$ RF modulator and then connected to an external TV or VCR receiver (with a coaxial cable). The full-scale analog output is typically 2.8 V peak-to-peak. This analog output (AUDIO MONO) can drive load impedances as low as $10 \mathrm{k} \Omega$ and is short circuit protected to 7 mA .

### 2.2.2 External Stereo Audio Output

The external stereo output (EXT OUTL, EXT OUTR) provides the output of the analog multiplexer (connected to the analog inputs, the DAC, and the monaural decoder). A typical connection would ac couple this output to the volume and balance external inputs. Alternate connections may include external analog functions located before the volume and balance input.

The selected audio input is output at a fixed volume of 0 dB on the external stereo audio output (EXT OUTL, EXT OUTR). The full-scale analog output of each channel is typically 2.8 V peak-to-peak. The analog outputs can drive load impedances as low as $10 \mathrm{k} \Omega$ and are short circuit protected to 7 mA .

### 2.2.3 Wideband Multiplexer Output

The wideband multiplexer output is a single-ended output provided by the wide-band multiplexer. The inputs and output of this multiplexer are provided by external terminals. A typical application would use this function to provide source selection for a channel $3 / 4$ RF modulator. The modulator would then be connected to a TV or VCR by means of a coaxial cable.

The wideband multiplexer can output one of two inputs (MUX IN1 AND MUX IN2) or perform an audio mute. A typical connection would connect one input to the composite TV baseband audio signal. The other input would connect to the AUDIO MONO output of the TLC320AD80 with external $75 \mu$ s pre-emphasis. This feature allows remodulating an analog audio program which was broadcast in stereo without sacrificing the stereo content.

The wideband multiplexer has a $3-\mathrm{dB}$ bandwidth greater than 90 kHz to provide a flat response for the SAP channel of a TV aural baseband signal. The volume control mute does not have any effect on the wideband multiplexer output. The wideband multiplexer has an independent mute control located at bit D5 of control register 02 h . The full-scale analog output is typically 2.8 V peak-to-peak. The analog output can drive load impedances as low as $600 \Omega$ and is short circuit protected to 10 mA .

### 2.3 Volume/Balance/Mute Control

The inputs and outputs of the volume and balance control are provided by external terminals. The inputs to this block (EXT INL, EXT INR) are typically ac-coupled to the EXT OUTL and EXT OUTR outputs. The outputs consist of a stereo pair (AUDIO LEFT, AUDIO RIGHT) and a mono output (AUDIO MONO). The volume of the left and right audio channels can be controlled independently for stereo balance control. The lowest volume control setting corresponds to audio mute.

### 2.3.1 Volume Control

The TLC320AD80 provides a volume control range from 6 dB to -62 dB in 1 dB increments. Volume changes can be executed in each channel (left or right) independently or in ganged mode. All volume transitions take effect at zero-crossing to avoid clicks during volume transitions.

Volume control changes are programmed by means of control registers 03h and 04h (see Appendix A, Register Set). These changes will take effect during zero crossing of the data on a given channel. A zero crossing is defined by when the relative magnitude of the signal is zero (i.e., equal to the $\mathrm{V}_{\text {ref }}$ voltage level). However, if no zero crossing occurs within 4096 LRCLK periods, the gain is forced to change. Independent left channel and right channel zero crossing detectors are provided to minimize pops or clicks on stereo signals.

The time-out feature of 4096 LRCLK periods can be eliminated by setting D7 of control register 04h, in which case the data values must have a zero crossing for the next gain setting to be sent to the amplifier. This feature is useful in applications where severe data latency is either expected or needed and an audio pop is to be avoided. Many other multimedia applications such as acoustic echo cancellation will benefit from this feature.

The 70th volume control setting corresponds to audio mute. Mute provides greater than 80 dB of attenuation from a full-scale audio output.

It is possible for an audible click or pop to occur immediately after a zero crossing unmute. If an audio amplifier needs to slew rate limit immediately after being unmuted to catch up with a rapidly changing audio input, then that amplifier may subsequently overshoot causing an audible click or pop. By utilizing the programmable volume control feature of the TLC320AD80, a soft mute function can be implemented in software that eliminates this potential cause of audible noise. A soft mute would provide a gradual attenuation change over an appropriate time interval when entering a muted condition rather than an allowing an abrupt change to occur. The original volume control setting would be gradually restored upon leaving a muted condition.

### 2.4 Sigma-Delta DAC

The sigma-delta DAC contains an interpolation filter and single bit modulator with 64 times oversampling. The switched-capacitor and continuous time analog filter which follows, provides the smoothed analog signal output.

### 2.4.1 Interpolator / Modulator

The interpolation filter receives 16 -bit or 18 -bit data at the sample rate and interpolates new values at a rate of 64 -times the sample rate. These values are provided to the sigma-delta modulator for noise shaping. The output of the digital modulator is a one bit data stream which is sent to a switched capacitor filter.

### 2.4.2 Continuous Time and Switched Capacitor Filters

The switched capacitor filter performs the low-pass filter function. The filter characteristics are stated in the specification section. The corner frequency of this filter is directly proportional to the selected sample rate. The continuous time filter is used to reduce the switching frequency energy of the switched capacitor filter, and any remaining high frequency energy. This switched-capacitor filter also provides the selectable 50/15 $\mu \mathrm{s}$ de-emphasis under control of register 02h.

### 2.5 Serial Control Port

The SPI-compatible serial port controls all the programmable states of the TLC320AD80. The 4-wire SPI compatible interface is composed of a serial clock (SCLK), an active low chip select ( $\overline{\mathrm{CS}}$ ), a command data input (CDIN), and a command data output (CDOUT). There are five 8 -bit control registers within the TLC320AD80.

### 2.5.1 Serial Control Port Description

The serial control port is activated when the active low $\overline{\mathrm{CS}}$ signal is asserted. The $\overline{\mathrm{CS}}$ input must be asserted low prior to a data transfer and must remain low for the duration of the transfer as shown in Figure 2-5.
The serial command data input (CDIN) is sampled with the rising edge of SCLK. The CDIN data is MSB first and unsigned.

While the $\overline{C S}$ input is low, the SCLK input must idle high when there is no valid data to be transferred. The first byte of CDIN data after $\overline{C S}$ activation is the serial control command. The serial control command includes a 4-bit control register address [ $\mathrm{D}(3-0)$ ] and a control port direction bit (D7). The second byte of data is the register data.

The $\overline{\mathrm{CS}}$ input must make a low to high transition in order to specify a new control register address. When the $\overline{C S}$ input is set to 1 , the serial command data output (CDOUT) is placed in a high-impedance state. When the $\overline{\mathrm{CS}}$ input is cleared to 0 , the CDOUT output is held low during nonvalid data intervals.
The serial control port is activated when the $\overline{\mathrm{CS}}$ signal (active low) goes low. The $\overline{\mathrm{CS}}$ line must be low prior to data transactions and must remain low for the duration of the transaction. The serial command data input (CDIN) is sampled on the rising edge of SCLK. The CDIN data is MSB first and unsigned. While the CS input is low, the SCLK input must idle high when there is no valid data to be transferred. The first byte of CDIN data after $\overline{\mathrm{CS}}$ activation is set up as a serial control command. The serial control command includes a 4-bit control register address $[\mathrm{D}(3-0)]$ and a control port direction bit (D7). The second byte of data is set up as control register data. The $\overline{\mathrm{CS}}$ input must make a low-to-high transition in order to specify a new control register address. When the $\overline{C S}$ input goes high, the serial command data output (CDOUT) is placed in a high-impedance state. When the $\overline{\mathrm{CS}}$ input goes low, the CDOUT output is held low during nonvalid data intervals.


Figure 2-5. Serial Interface Timing

### 2.5.2 Serial Control Command Format

The serial control command format is shown below.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WR | Unused |  |  | ADDR(3-0) |  |  |  |

The serial control command fields are defined as:
WR - Serial interface direction
When this bit is 1 :

- The serial interface is in write mode.
- Serial data is sent control register specified in the serial control command

When this bit is 0 :

- The serial interface is in read mode.
- The control register data is output to CDOUT according to the control register address.

ADDR(3-0) - Control register address specifies the TLC320AD80 register being accessed.

### 2.5.3 Power-Down/Reset

When the RESET terminal is held low, the TLC320AD80C is put in a power-down condition. During power down, the sigma-delta DACs are disabled to conserve power and the digital output drivers (ABCLK, ALRCLK, and CDOUT) are placed in a high-impedance state. When powered down, the analog audio outputs settle near $\mathrm{V}_{\text {ref }}(2.25 \mathrm{~V})$.

There are two ways in which to initialize the TLC320AD80C.

- The TLC320AD80C begins reset and initialization on the rising edge of the $\overline{R E S E T}$ signal. A stable clock waveform having a frequency within the specified allowable frequency range (see Timing Requirements section) must be present at the master clock (MCLK1) input prior to the rising edge of the RESET signal for proper operation. In order to prevent the occurrence of audible pops or clicks from the TLC320AD80C, the RESET terminal must be kept low 500 ms after the power supplies have settled. This provides adequate time for the $2.25-\mathrm{V}$ based line outputs to charge the large output capacitors on the analog audio outputs while minimizing any audible pops.
- Set bit D0 of control register 02h to 1.

To maximize the initialization cycle accuracy, the TLC320AD80C should not be continually polled. This initialization cycle takes about 500 ms to complete following the rising edge of RESET.

The power-down mode can also be selected by setting bit D0 of control register 02h to 1 . In this software controlled power-down mode the sigma-delta DACs, the monaural decoder, and the audio input amplifiers are all disabled to conserve power. The external audio outputs (EXT OUTR, EXT OUTL) are muted to hold the output voltage at $\mathrm{V}_{\text {ref }}$. Since muting the external audio output can cause an audible click, a zero crossing mute should be performed prior to initiating a software power-down.

### 2.6 Software Interface

Control of the TLC320AD80 is accomplished by means of the SPI serial interface and the control registers described in Appendix A.

## 3 Specifications

### 3.1 Absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage range, $\mathrm{AV}_{\mathrm{DD}}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to 6 V Supply voltage range, DV ${ }_{\text {DD }}$ (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to 6 V
Analog input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to AV DD +0.3 V
Digital input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to DV $\mathrm{DDD}_{\mathrm{DD}}+0.3 \mathrm{~V}$

Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. Voltage values for maximum ratings are with respect to AGND.
2. Voltage values for maximum ratings are with respect to DGND.

### 3.2 Recommended Operating Conditions

|  | MIN | NOM | MAX |
| :--- | ---: | ---: | :---: |
| UNITS |  |  |  |
| Analog supply voltage, $\mathrm{AV}_{\text {DD }}$ (see Note 3) | 4.75 | 5 | 5.25 |
| Vigital supply voltage, $\mathrm{DV}_{\text {DD }}$ | 4.75 | 5 | 5.25 |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 0 | V |  |
| Storage temperature, $\mathrm{T}_{\text {Stg }}$ | -65 | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE 3: Voltages at analog inputs and outputs and $V_{C C}$ are with respect to the AGND terminal.

### 3.2.1 Static Digital Specifications, $T_{A}=25^{\circ} C, A V_{D D}=D V_{D D}=5 V+5 \%$

|  | TEST CONDITIONS | MIN | NOM | MAX |
| :--- | :--- | :--- | :---: | :---: |
| UNITS |  |  |  |  |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ |  |  | 2 | V |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  | 0.8 | V |  |
| High-level output voltage, $\mathrm{V}_{\mathrm{OH}}$ |  | 2.4 | $\mathrm{DV}_{\mathrm{DD}}$ | V |
| Low-level output voltage, $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{IO}=-1 \mathrm{~mA}$ | 0.4 | V |  |
| Input leakage current | $\mathrm{O}=4 \mathrm{~mA}$ |  | 10 | $\mu \mathrm{~A}$ |
| Output leakage current |  | -10 | 10 | $\mu \mathrm{~A}$ |
| Leakage current, digital I/O terminals |  | -10 | $\mu \mathrm{~A}$ |  |

3.2.2 Power Supplies, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}$ DD $=D V_{D D}=5 \mathrm{~V}+5 \%$

|  | TEST CONDITIONS | MIN | NOM |
| :--- | :--- | ---: | :---: |
| Mower supply current (see Note 4) | Normal | UNITS |  |
|  | Power-down mode | 52 | 90 |
| Power supply rejection | 1 kHz | 19 | mA |
|  | 1 MHz | 40 | dB |

NOTE 4: Power supply current rating for line outputs driving $10-\mathrm{k} \Omega$ load.

### 3.3 Electrical Characteristics

3.3.1 Analog Audio Channel Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}$ DD $=D V_{D D}=5 \mathrm{~V} \pm 5 \%$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Full-scale input voltage |  | All analog audio inputs | 2.66 | 2.8 | 2.94 | VPP |
| Common mode input voltage |  | All analog audio inputs | 2.1 | 2.25 | 2.4 | V |
| Input impedance | Resistance | All analog audio inputs | 20 |  |  | $\mathrm{k} \Omega$ |
|  | Capacitance | All analog audio inputs |  | 15 |  | pF |
| 3-dB Bandwidth |  | All analog audio inputs except the TV BASEBAND P or TV BASEBAND M inputs | 20 |  |  | kHz |
| Signal-to-noise ratio (SNR) |  | A-weighted, referenced to $0-\mathrm{dB} \mathrm{f}_{\mathrm{s}}$, <br> All analog audio inputs except the TV <br> BASEBAND P or TV <br> BASEBAND M inputs | 80 | 85 |  | dB |
| Total harmonic distortion (THD) |  | A-weighted, referenced to $0-\mathrm{dB} \mathrm{f}_{\mathrm{S}}$ |  |  | 0.02\% |  |
| Frequency response |  | 20 Hz to 20 kHz | -0.8 |  | 0.2 | dB |
| Deviation from linear phase |  | 20 Hz to 20 kHz |  | $\pm 1.5$ |  | degrees |

3.3.2 Volume Control and Output Drivers Performance, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}^{\circ} \mathrm{C}$, $A V_{D D}=D V_{D D}=5 V \pm 5 \%$

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Volume control |  | Range | Total continuous control range |  | 68 |  | dB |
|  |  | Step resolution | Differential error | 0.5 | 1 | 1.5 | dB |
|  |  | Volume integral error | Deviation from ideal volume setting |  | $\pm 2$ |  | dB |
|  |  | Gain tracking | Left and right channel gain matching |  | $\pm 1$ |  | dB |
|  |  | Mute attenuation | Relative to volume setting of 0 dB | -80 | -90 |  | dB |
| Full-scale output voltage |  |  | All analog audio outputs, maximum volume | 2.66 | 2.8 | 2.94 | VPP |
| Common mode output voltage |  |  | All analog audio outputs | 2.1 | 2.25 | 2.4 | V |
| Output resistance (open loop) |  |  | All analog audio outputs |  | 300 |  | $\Omega$ |
| Output drive capability |  | Ouput load resistance | Short circuit protected, AUDIO RIGHT, AUDIO LEFT, MUX OUT | 600 |  |  | $\Omega$ |
|  |  | Short circuit protected, AUDIO MONO, EXT OUTR, EXT OUTL | 10 |  |  | $k \Omega$ |
|  |  | Ouput load capacitance | Short circuit protected, AUDIO RIGHT, AUDIO LEFT |  |  | 300 | pF |
|  |  | Short circuit protected, AUDIO MONO, EXT OUTR, <br> EXT OUTL, MUX OUT |  |  | 100 | pF |
| $V_{\text {ref }}$ Output reference voltage |  |  |  | 2.1 | 2.25 | 2.4 | V |
| Output reference current |  |  |  |  | 100 |  | $\mu \mathrm{A}$ |
| Audio channel separation (relative to 0 dB ) |  |  | EXT OUTL, EXT OUTR |  |  | 80 |  | dB |
|  |  | AUDIO LEFT, AUDIO RIGHT |  |  | 80 |  | dB |

3.3.3 Monaural Decoder Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV}$ DD $=5 \mathrm{~V} \pm 5 \%, \mathrm{f}_{\mathrm{S}}=32 \mathrm{kHz}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3-dB Bandwidth |  | TV BASEBAND P or TV BASEBAND M inputs only, MCLK $=256 \times 32 \mathrm{kHz}$ or $384 \times 32 \mathrm{kHz}$ |  | 14 |  | kHz |
| Signal-to-noise ratio (SNR) |  | A-weighted, referenced to -3 dB , $\mathrm{f}_{\mathrm{S}}=50 \mathrm{~Hz}$ to 14 kHz |  | 54 |  | dB |
| Total harmonic distortion (THD) |  | A-weighted, referenced to -3 dB , $\mathrm{f}_{\mathrm{S}}=50 \mathrm{~Hz}$ to 14 kHz |  | 50 |  | dB |
| BTSC filter | -3-dB Passband | TV baseband input filter referenced to 0 dB | 14 |  |  | kHz |
|  | Passband ripple |  |  | $\pm 0.5$ |  | dB |
|  | Stopband |  | 15.73425 |  |  | kHz |
|  | Stopband rejection |  | -44 | -50 |  | dB |

### 3.3.4 Wideband Multiplexer Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V} \pm 5 \%$

| PARAMETER | TEST CONDITIONS | MIN $\quad$ TYP $\quad$ MAX | UNITS |
| :--- | :--- | :---: | :---: |
| 3-dB Bandwidth | MUX IN1 or MUX IN2 inputs | 90 | kHz |
| Signal-to-noise ratio (SNR) | Unweighted, referenced to 0 dB, <br> $\mathrm{f}_{\mathrm{S}}=50 \mathrm{~Hz}$ to 47 kHz | 70 | dB |
| Total harmonic distortion (THD) | Unweighted, referenced to 0 dB, <br> $\mathrm{f}_{\mathrm{S}}=50 \mathrm{~Hz}$ to 47 kHz | $0.1 \%$ |  |
| Frequency response | 50 Hz to 47 kHz | $\pm 0.35$ | dB |
| Deviation from linear phase | 50 Hz to 47 kHz | $\pm 2$ | degrees |

3.3.5 PCM Audio Channel Performance, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V} \pm 5 \%$, $f_{S}=48 \mathrm{kHz}$

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DAC resolution (see Note 5) |  |  | 16 |  |  | Bits |
| Signal-to-noise ratio (SNR) (see Note 5) |  | A-weighted, referenced to $-3 \mathrm{~dB}, \mathrm{f}_{\mathrm{s}}$ | 76 | 82 |  | dB |
| Total harmonic distortion (THD) (see Note 5) |  | A-weighted, referenced to $-3 \mathrm{~dB}, \mathrm{f}_{\mathrm{S}}$ |  | 0.02\% |  |  |
| Total harmonic distortion + noise (THD+N) (see Note 5) |  | A-weighted, referenced to $-3 \mathrm{~dB}, \mathrm{f}_{\mathrm{S}}$ | -70 | -74 |  | dB |
| Total harmonic distortion + noise (THD+N) without de-emphasis |  | A-weighted, referenced to $-3 \mathrm{~dB}, \mathrm{f}_{\mathrm{s}}$ | 62 | 66 |  | dB |
| Signal-to-intermodulation distortion |  |  |  | -74 |  | dB |
| Frequency response |  | 0 to $0.4 \mathrm{f}_{\mathrm{S}}$ | -0.5 |  | 0.5 | dB |
| Deviation from linear phase |  | 0 to $0.4 \mathrm{f}_{\mathrm{S}}$ |  | $\pm 1.4$ |  | degrees |
| Crosstalk isolation |  |  | -72 | -78 |  | dB |
| Audible out of band energy |  | $0.55 \mathrm{f}_{\mathrm{S}}$ to 22 kHz |  | -60 |  | dB |
| Total out of band energy |  | $0.55 \mathrm{f}_{\mathrm{S}}$ to 3 MHz |  | -45 |  | dB |
| De-emphasis, 50/15 $\mu \mathrm{s}$ | Pole location | $\mathrm{f}_{\mathrm{S}}=32,44.1$, and 48 kHz only |  | 3.18 |  | kHz |
|  | Zero location | $\mathrm{f}_{\mathrm{S}}=32,44.1$, and 48 kHz only |  | 10.6 |  | kHz |
|  | Attenuation | $\begin{aligned} & f_{S}=32,44.1, \text { and } 48 \mathrm{kHz} \text { only, } \\ & 20 \log (15 / 50) \end{aligned}$ |  | -10.5 |  | dB |

NOTE 5: Measurements are performed with de-emphasis enabled.
3.3.6 DAC Interpolation Filter, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}=5 \mathrm{~V} \pm 5 \%, \mathrm{f}_{\mathrm{S}}=\mathbf{4 8} \mathrm{kHz}$

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX |
| :--- | ---: | ---: | ---: | :---: |
| UNITS |  |  |  |  |
| Passband | $\mathrm{f}_{\mathrm{S}}=$ Audio sample rate | 0 | $0.4 \mathrm{f}_{\mathrm{S}}$ | kHz |
| Passband ripple |  | $\pm 0.1$ | dB |  |
| Transition band |  | $0.4 \mathrm{f}_{\mathrm{S}}$ | $0.6 \mathrm{f}_{\mathrm{S}}$ | kHz |
| Stopband |  | $>0.6 \mathrm{f}_{\mathrm{S}}$ |  | kHz |
| Stopband attenuation |  | 74 | dB |  |
| Group delay |  | $30 / \mathrm{f}_{\mathrm{S}}$ | sec |  |
| Group delay variation versus frequency |  | $0.1 / \mathrm{f}_{\mathrm{S}}$ | sec |  |

3.4 Timing Requirements, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AV}_{\mathrm{DD}}=\mathrm{DV} \mathrm{DD}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%, \mathrm{f}_{\mathrm{S}}=48 \mathrm{kHz}$

|  | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Input frequency, MCLK1, MCLK2 |  | 4.096 | 18.432 | MHz |
| $\mathrm{f}_{\text {S }}$ | Audio sample rate |  | 8 | 48 | kHz |
| $\mathrm{t}_{\text {Su1 }}$ | Setup time, PCM data | Relative to the rising edge of BCLK |  | 60 | ns |
| th1 | Hold time, PCM data | Relative to the rising edge of BCLK |  | 0 | ns |
| $\mathrm{t}_{\text {Su2 }}$ | Setup time, LRCLK | Relative to the rising edge of BCLK |  | 60 | ns |
| th2 | Hold time, LRCLK | Relative to the rising edge of BCLK |  | 0 | ns |

### 3.4.1 Serial PCM Data Port (see Figures 3-1 and 3-2)

| PARAMETER |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{C}}$ (BCLK) | Cycle time, BCLK |  | 60 | ns |
| $\mathrm{tr}_{\text {(BCLK }}$ | Rise time, BCLK |  | 0 | ns |
| $\mathrm{tf}_{\text {( }}$ (BCLK) | Fall time, BCLK |  | 0 | ns |
| $\mathrm{t}_{\text {su }}$ (LRCLK) | Setup time, LRCLK $\downarrow$ before BCLK $\uparrow$ |  | 0 | ns |
| th(LRCLK) | Hold time, LRCLK $\uparrow$ after BCLK $\uparrow$ |  | 0 | ns |
| $t_{\text {su }}$ (SDATA) | Setup time, SDATA before BCLK $\uparrow$ |  | 0 | ns |
| th(SDATA) | Hold time, SDATA after BCLK $\uparrow$ |  | 0 | ns |
| $\mathrm{t}_{\mathrm{d}}$ (SDATA) | Delay time, SDATA valid after BCLK $\downarrow$ |  | 0 | ns |
| $t_{\text {wL }}$ (BCLK) | Pulse duration, BCLK Iow |  | 60 | ns |
| $\mathrm{t}_{\mathrm{W}} \mathrm{H}$ (BCLK) | Pulse duration, BCLK high |  | 60 | ns |
| $\mathrm{t}_{\text {wL }}$ (MCLK) | Pulse duration, MCLK low |  | 60 | ns |
| $\mathrm{t}_{\text {WH }}$ (MCLK) | Pulse duration, MCLK high |  | 60 | ns |
| $\operatorname{tr}$ (MCLK) | Rise time, MCLK |  | 0 | ns |
| $\mathrm{t}_{\mathrm{f}}$ (MCLK) | Fall time, MCLK |  | 0 | ns |

3.4.2 Serial Control Interface, $T_{A}=25^{\circ} \mathrm{C}, A V_{D D}=D V_{D D}=5 \mathrm{~V} \pm 5 \%$, (see Figure 3-3)

| DESCRIPTION |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {f SCLK }}$ | Input frequency, SCLK |  |  | 3 | MHz |
| $\mathrm{t}_{\mathrm{C} \text { (SCLK) }}$ | Cycle time, SCLK | 333 |  |  | ns |
| $\mathrm{t}_{\text {WL }}$ (SCLK) | Pulse width, SCLK low | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{w}} \mathrm{H}$ (SCLK) | Pulse width, SCLK high | 100 |  |  | ns |
| $\mathrm{t}_{\text {su(CS) }}$ | Setup time, $\overline{\mathrm{CS}} \downarrow$ before SCLK $\downarrow$ | 150 |  |  | ns |
| th(CS) | Hold time, $\overline{\mathrm{CS}} \uparrow$ after SCLK $\uparrow$ | 150 |  |  | ns |
| $\mathrm{t}_{\text {su }}$ (CDIN) | Setup time, CDIN before SCLK $\uparrow$ | 50 |  |  | ns |
| th(CDIN) | Hold time, CDIN after SCLK $\uparrow$ | 50 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}(\text { (CDOUT) }}$ | Delay time, CDOUT after SCLK $\downarrow$ |  |  | 30 | ns |
| $\mathrm{th}_{\text {(CDOUT) }}$ | Hold time, CDOUT after SCLK $\downarrow$ |  | 5 |  | ns |
| $\mathrm{tr}_{\text {( }}$ SCLK) | Rise time, SCLK |  |  | 100 | ns |
| $\mathrm{t}_{\mathrm{f}}(\mathrm{SCLK})$ | Fall time, SCLK |  |  | 100 | ns |



Figure 3-1. Serial Port Timing


Figure 3-2. SPI Serial Control Port Timing

## 4 Application Information



Figure 4-1. De-Emphasis $75 \mu \mathrm{~s}$ Low-Pass Filter at $\mathbf{2 . 1 2} \mathbf{~ k H z}$
Table 4-1. Digital Interface Capacitive Loading, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $A V_{D D}=D V_{D D}=5 \mathrm{~V} \pm 5 \%, \mathrm{f}_{\mathrm{s}}=48 \mathrm{kHz}$

| TERMINAL <br> NAME |  | NO. | I/O |
| :--- | :---: | :---: | :--- |
| TYPICAL CAPACITIVE LOAD |  |  |  |
| SDATA | 44 | I | 5 pF |
| BCLK | 1 | I | 5 pF |
| LRCLK | 2 | I | 5 pF |
| ASDATA | 3 | I | 5 pF |
| ABCLK | 4 | I | 5 pF |
| ABCLK | 40 | I | 5 pF |
| ALRCLK | 5 | I | 5 pF |
| ALRCLK | 50 | I | 5 pF |
| MCLK | 41 | I | 5 pF |
| AMCLK | 40 | I | 5 pF |
| CDOUT | 39 | O | 5 pF |
| CDIN | 38 | I | 5 pF |
| SCLK | 37 | I | 5 pF |
| $\overline{\text { CS }}$ | 36 | I | TBD |
| $\overline{\text { RESET }}$ | 33 | I | TBD |

NOTE 1: ALRCLK and ABCLK are programmable as either inputs or outputs.


Figure 4-2. Application Schematic
NOTE: If the TLC320AD80 is to be used in applications where high voltage may be present, as with TV monitors or sets, it is recommended to add either external diodes (1N5347A) or transient suppressors (Motorola SA5. OA) from any input and/or output terminals (that connect directly to external TV monitors or sets) to the circuit board ground.

### 4.1 Schematic



## Appendix A <br> Register Set

Control of the TLC320AD80 is accomplished by means of the SPI serial interface and the control registers described in this section.

There are five control registers used to control the various functions of the device: volume control, multiplexer selections, serial interface, modes of operation, etc.

Table A-1. Serial PCM Data Format Control Register (Control Register 00h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | - | - | - | - | - | - | Serial PCM data format | Philips $\mathrm{I}^{2}$ S protocol |
| 0 | 1 | - | - | - | - | - | - |  | Right justified |
| 1 | 0 | - | - | - | - | - | - |  | Left justified |
| 1 | 1 | - | - | - | - | - | - |  | Left justified DSP (inverted BCLK) |
| - | - | 0 | - | - | - | - | - | Serial PCM data precision | 16 bits |
| - | - | 1 | - | - | - | - | - |  | 18 bits |
| - | - | - | 0 | 0 | - | - | - | MCLK rate | $256 \times$ LRCLK ( $22.05 \mathrm{kHz} \leq$ LRCLK $\leq 48 \mathrm{kHz}$ ) |
| - | - | - | 0 | 1 | - | - | - |  | $384 \times$ LRCLK ( $22.05 \mathrm{kHz} \leq$ LRCLK $\leq 48 \mathrm{kHz}$ ) |
| - | - | - | 1 | 0 | - | - | - |  | $512 \times$ LRCLK ( $8 \mathrm{kHz} \leq$ LRCLK $\leq 16 \mathrm{kHz}$ ) |
| - | - | - | 1 | 1 | - | - | - | Reserved |  |
| - | - | - | - | - | 0 | 0 | - | Bit clock (BCLK) rate | $64 \times$ LRCLK |
| - | - | - | - | - | 0 | 1 | - |  | $48 \times$ LRCLK (384x mode only) |
| - | - | - | - | - | 1 | 0 | - |  | $32 \times$ LRCLK (16-bit mode only) |
| - | - | - | - | - | 1 | 1 | - | Reserved |  |
| - | - | - | - | - | - | - | x | Reserved |  |

The default value at reset is 00 h .

Table A-2. Source Selection Control Register (Control Register 01h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | - | - | - | - | Main audio input port select | NTSC AUDIO (stereo) |
| 0 | 0 | 0 | 1 | - | - | - | - |  | NTSC AUDIO (mono) |
| 0 | 0 | 1 | 0 | - | - | - | - |  | AUX AUDIO1 (stereo) |
| 0 | 0 | 1 | 1 | - | - | - | - |  | AUX AUDIO1 (mono) |
| 0 | 1 | 0 | 0 | - | - | - | - |  | Reserved |
| 0 | 1 | 0 | 1 | - | - | - | - |  | AUX AUDIO2 (mono) |
| 0 | 1 | 1 | 0 | - | - | - | - |  | Reserved |
| 0 | 1 | 1 | 1 | - | - | - | - |  | TV aural baseband multiplex (mono) |
| 1 | 0 | 0 | 0 | - | - | - | - |  | Main serial PCM data (slave mode) |
| 1 | 0 | 0 | 1 | - | - | - | - |  | Reserved |
| 1 | 0 | 1 | 0 | - | - | - | - |  | Aux serial PCM data (slave mode) |
| 1 | 0 | 1 | 1 | - | - | - | - |  | Aux serial PCM data (master mode) (see Note 1) |
| 1 | 1 | x | x | - | - | - | - |  | Reserved |
| - | - | - | - | 0 | - | - | - | Master clock input port select | MCLK 1 |
| - | - | - | - | 1 | - | - | - |  | MCLK 2 |
| - | - | - | - | - | 0 | - | - | Wideband mux input port select | MUX IN1 |
| - | - | - | - | - | 1 | - | - |  | MUX IN2 |
| - | - | - | - | - | - | 0 | - | Capacitor precharge mode | Disabled |
| - | - | - | - | - | - | 1 | - |  | Enabled |
| - | - | - | - | - | - | - | 0 | Audio input port mute | Enabled |
| - | - | - | - | - | - | - | 1 |  | Disabled |

The default value at reset is 00 h .
NOTE 1: All serial PCM data formats except DSP.

Table A-3. Control Register 02h

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | - | - | - | - | - | - | De-emphasis mode | $50 / 15$ ¢ (LRCLK $=48 \mathrm{kHz}$ ) |
| 0 | 1 | - | - | - | - | - | - |  | $50 / 15 \mu \mathrm{~s}$ (LRCLK $=44.1 \mathrm{kHz})$ |
| 1 | 0 | - | - | - | - | - | - |  | 50/15 $\mu \mathrm{s}$ (LRCLK $=32 \mathrm{kHz}$ ) |
| 1 | 1 | - | - | - | - | - | - |  | None |
| - | - | 0 | - | - | - | - | - | Wideband mux output mute | Enabled |
| - | - | 1 | - | - | - | - | - |  | Disabled |
| - | - | - | 0 | - | - | - | - | Volume/mute gating enabler | Zero crossing or time out |
| - | - | - | 1 | - | - | - | - |  | Zero crossing only |
| - | - | - | - | x | - | - | - | Reserved |  |
| - | - | - | - | - | x | - | - | Reserved |  |
| - | - | - | - | - | - | 0 | - | Reset | Normal mode |
| - | - | - | - | - | - | 1 | - |  | Clear DAC digital filter |
| - | - | - | - | - | - | - | 0 | Power down with ext out mute | Device enabled |
| - | - | - | - | - | - | - | 1 |  | Device powered down |

The default value at reset is 00 h .
Table A-4. Left Volume Control Register (Control Register 03h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | - | - | - | - | - | - | - | Volume control mode | Ganged left/right control on left |
| 1 | - | - | - | - | - | - | - |  | Independent left/right control |
| - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Left volume control | -90 dB (mute) |
| - | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  | -62 dB |
| - | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  | $-61 \mathrm{~dB}$ |
| - | 0 | 1 | 1 | 1 | 1 | 1 | 0 |  | -1 dB |
| - | 0 | 1 | 1 | 1 | 1 | 1 | 1 |  | 0 dB |
| - | 1 | 0 | 0 | 0 | 0 | 0 | 0 |  | 1 dB |
| - | 1 | 0 | 0 | 0 | 1 | 0 | 1 |  | 6 dB |
| - | 1 | 0 | 0 | 0 | 1 | 1 | x | Reserved |  |
| - | 1 | 1 | 1 | 1 | x | x | x | Reserved |  |

The default value at reset is 00 h .

Table A-5. Right Volume Control Register (Control Register 04h)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\times$ | - | - | - | - | - | - | - | Reserved |  |
| - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Right volume control | -90 dB (mute) |
| - | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  | $-62 \mathrm{~dB}$ |
| - | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  | -61 dB |
| - | 0 | 1 | 1 | 1 | 1 | 1 | 0 |  | -1 dB |
| - | 0 | 1 | 1 | 1 | 1 | 1 | 1 |  | 0 dB |
| - | 1 | 0 | 0 | 0 | 0 | 0 | 0 |  | 1 dB |
| - | 1 | 0 | 0 | 0 | 1 | 0 | 1 |  | 6 dB |
| - | 1 | 0 | 0 | 0 | 1 | 1 | x | Reserved |  |
| - | 1 | 1 | 1 | 1 | x | x | x | Reserved |  |

The default value at reset is 00 h .

## General Information

## General Purpose ADCs

## General Purpose DACs

## DSP AICs and CODECs

## Special Functions

## Video Interface Palettes

## Digital Imaging Sensor Products

## Contents

PageTL7726 ..... 5-3
TLC04, MF4A-50, TLC14, MF4A-100 ..... 5-7
TLC2932 ..... 5-19
TLC2933 ..... 5-41
TL32088 ..... 5-61

- Protects Against Latch-Up
- 25-mA Current Sink in Active State
- Less Than 1-mW Dissipation in Standby Condition
- Ideal for Applications in Environments Where Large Transient Spikes Occur
- Stable Operation for All Values of Capacitive Load
- No Output Overshoot


## description

The TL7726C, TL7726I, and TL7726Q each consist of six identical clamping circuits that monitor an input voltage with respect to a reference value, REF. For an input voltage $\left(\mathrm{V}_{1}\right)$ in the range of GND to < REF, the clamping circuits present a very high impedance to ground, drawing current of less than $10 \mu \mathrm{~A}$. The clamping circuits are active for $V_{1}<G N D$ or $V_{1}>R E F$ when they have a very low impedance and can sink up to 25 mA .
These characteristics make the TL7726C, TL7726I, and TL7726Q ideal as protection devices for CMOS semiconductor devices in environments where there are large positive or negative transients to protect analog-to-digital converters in automotive or industrial systems. The use of clamping circuits provides a safeguard against potential latch-up.

The TL7726C is characterized for operation over the temperature range of $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TL 7726 I is characterized for operation over the temperature range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TL7726Q is characterized for operation over the temperature range of $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| OPERATING <br> TEMPERATURE <br> RANGE | DEVICE | PACKAGE |
| :---: | :--- | :---: |
| $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | TL7726CD | 8-pin SO |
| $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ | TL7726CP | 8-pin DIP |
| $-40^{\circ} \mathrm{C}-85^{\circ} \mathrm{C}$ | TL7726ID | 8-pin SO |
| $-40^{\circ} \mathrm{C}-85^{\circ} \mathrm{C}$ | TL7726IP | 8-pin DIP |
| $-40^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}$ | TL7726QD | 8-pin SO |
| $-40^{\circ} \mathrm{C}-125^{\circ} \mathrm{C}$ | TL7726QP | 8-pin DIP |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## absolute maximum ratings over operating free-air temperature (unless otherwise noted) $\dagger$




Continuous total power dissipation ....................................... See Dissipation Rating Table
 TL77261 .......................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
TL7726Q . ........................................ . $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds ................................. $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

| DISSIPATION RATING TABLE |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PACKAGE | $T_{A} \leq 25^{\circ} \mathrm{C}$ <br> POWER RATING | DERATING FACTOR ABOVE TA $\leq \mathbf{2 5}^{\circ} \mathrm{C}$ | $T_{A}=70^{\circ} \mathrm{C}$ <br> POWER RATING | $T_{A}=85^{\circ} \mathrm{C}$ <br> POWER RATING | $T_{A}=125^{\circ} \mathrm{C}$ <br> POWER RATING |
| D | 728 mW | $5.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 467 mW | 380 mW | 148 mW |
| P | 900 mW | $8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 540 mW | 420 mW | 100 mW |

recommended operating conditions

|  |  |  |  |  |  | MIN | MAX | UNIT |
| :--- | :--- | ---: | ---: | :---: | :---: | :---: | :---: | :---: |
| Reference voltage, $\mathrm{V}_{\text {ref }}$ | 4.5 | 5.5 | V |  |  |  |  |  |
| Input clamping current, $\mathrm{I}_{\mathrm{K}}$ | $\mathrm{V}_{1} \geq \mathrm{V}_{\text {ref }}$ | 25 | mA |  |  |  |  |  |
|  | $\mathrm{~V}_{1} \leq \mathrm{GND}$ | -25 |  |  |  |  |  |  |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IK }}+$ | Positive clamp voltage | $1 \mathrm{l}=20 \mathrm{~mA}$ | $\mathrm{V}_{\text {ref }}$ |  | $\mathrm{V}_{\text {ref }}+200$ | mV |
| $\mathrm{V}_{\text {IK }}$ - | Negative clamp voltage | $1 \mathrm{l}=20 \mathrm{~mA}$ | -200 |  | 0 | mV |
| IZ | Reference current | $\mathrm{V}_{\text {ref }}=5 \mathrm{~V}$ |  | 25 | 60 | $\mu \mathrm{A}$ |
| 1 | Input current | $\mathrm{V}_{\text {ref }}-50 \mathrm{mV} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\text {ref }}$ |  |  | 10 | $\mu \mathrm{A}$ |
|  |  | GND $\leq \mathrm{V}_{1} \leq 50 \mathrm{mV}$ | -10 |  |  | $\mu \mathrm{A}$ |
|  |  | $50 \mathrm{mV} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\text {ref }}-50 \mathrm{mV}$ | -1 |  | 1 | $\mu \mathrm{A}$ |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
switching characteristics specified at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  | TEST CONDITIONS |  | MIN MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {s }}$ | Settling time | $\begin{aligned} & V_{l(\text { system })}= \pm 13 \mathrm{~V}, \\ & \text { Measured at } 10 \% \text { to } 90 \%, \end{aligned}$ | $\begin{aligned} & R_{1}=600 \Omega, \quad \mathrm{t}_{\mathrm{t}}<1 \mu \mathrm{~s}, \\ & \text { See Figure } 1 \end{aligned}$ | 30 | $\mu \mathrm{s}$ |

## PARAMETER MEASUREMENT INFORMATION



TEST CIRCUIT


Figure 1. Switching Characteristics


Figure 2. Tolerance Band for Clamping Circuit

APPLICATION INFORMATION


Figure 3. Typical Application

- Low Clock-to-Cutoff-Frequency Ratio Error

$$
\begin{aligned}
& \text { TLC04/MF4A-50 } \ldots \pm 0.8 \% \\
& \text { TLC14/MF4A-100 } \ldots \pm 1 \%
\end{aligned}
$$

- Filter Cutoff Frequency Dependent Only on External-Clock Frequency Stability
- Minimum Filter Response Deviation Due to External Component Variations Over Time and Temperature
- Cutoff Frequency Range From 0.1 Hz to $30 \mathrm{kHz}, \mathrm{V}_{\mathrm{CC} \pm}= \pm 2.5 \mathrm{~V}$
- $5-\mathrm{V}$ to $\mathbf{1 2 - V}$ Operation
- Self Clocking or TTL-Compatible and CMOS-Compatible Clock Inputs
- Low Supply-Voltage Sensitivity
- Designed to be Interchangeable With National MF4-50 and MF4-100



## description

The TLC04/MF4A-50 and TLC14/MF4A-100 are monolithic Butterworth low-pass switched-capacitor filters. Each is designed as a low-cost, easy-to-use device providing accurate fourth-order low-pass filter functions in circuit design configurations.
Each filter features cutoff frequency stability that is dependent only on the external-clock frequency stability. The cutoff frequency is clock tunable and has a clock-to-cutoff frequency ratio of $50: 1$ with less than $\pm 0.8 \%$ error for the TLC04/MF4A-50 and a clock-to-cutoff frequency ratio of 100:1 with less than $\pm 1 \%$ error for the TLC14/MF4A-100. The input clock features self-clocking or TTL- or CMOS-compatible options in conjunction with the level shift (LS) terminal.
The TLC04C/MF4A-50C and TLC14C/MF4A-100C are characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLC04I/MF4A-50I and TLC14I/MF4A-100 are characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLC04M/MF4A-50M and TLC14M/MF4A-100M are characterized over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| $\mathrm{T}_{\mathrm{A}}$ | CLOCK-TO-CUTOFF FREQUENCY RATIO | PACKAGE |  |
| :---: | :---: | :---: | :---: |
|  |  | SMALL OUTLINE <br> (D) | PLASTIC DIP <br> (P) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $\begin{array}{r} 50: 1 \\ 100: 1 \end{array}$ | TLC04CD/MF4A-50CD TLC14CD/MF4A-100CD | TLC04CP/MF4A-50CP TLC14CP/MF4A-100CP |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $\begin{array}{r} 50: 1 \\ 100: 1 \end{array}$ | TLC04ID/MF4A-50ID TLC14ID/MF4A-100ID | TLC04IP/MF4A-50IP TLC14IP/MF4A-100IP |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | $\begin{array}{r} 50: 1 \\ 100: 1 \end{array}$ |  | TLC04MP/MF4A-50MP TLC14MP/MF4A-100MP |

The $D$ package is available taped and reeled. Add the suffix $R$ to the device type (e.g., TLC04CDR/MF4A-50CDR).

## functional block diagram



Terminal Functions

| TERMIN NAME |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| AGND | 6 | 1 | Analog ground. The noninverting input to the operational amplifiers of the Butterworth fourth-order low-pass filter. |
| CLKIN | 1 | 1 | Clock in. CLKIN is the clock input terminal for CMOS-compatible clock or self-clocking options. For either option, LS is at $V_{C C-}$. For self-clocking, a resistor is connected between CLKIN and CLKR and a capacitor is connected from CLKIN to ground. |
| CLKR | 2 | 1 | Clock R. CLKR is the clock input for a TTL-compatible clock. For a TTL clock, LS is connected to midsupply and CLKIN can be left open, but it is recommended that it be connected to either $\mathrm{V}_{\mathrm{C}} \mathrm{C}_{+}$or $\mathrm{V}_{\mathrm{CC}}$. |
| FILTER IN | 8 | 1 | Filter input |
| FILTER OUT | 5 | 0 | Butterworth fourth-order low-pass filter output |
| LS | 3 | 1 | Level shift. LS accommodates the various input clocking options. For CMOS-compatible clocks or self-clocking, LS is at $V_{C C}$ - and for TTL-compatible clocks, LS is at midsupply. |
| $\mathrm{V}_{\text {CC+ }}$ | 7 | 1 | Positive supply voltage terminal |
| $\mathrm{V}_{\text {CC- }}$ | 4 | 1 | Negative supply voltage terminal |

# TLC04/MF4A-50, TLC14/MF4A-100 BUTTERWORTH FOURTH-ORDER LOW-PASS SWITCHED-CAPACITOR FILTERS <br> SLAS021A - NOVEMBER 1986 - REVISED MARCH 1995 

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage range, $\mathrm{V}_{\mathrm{CC} \pm}$ (see Note 1)
Operating free-air temperature range, $T_{A}$ :
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to the AGND terminal.
recommended operating conditions

|  |  | TLC04/MF4A-50 | TLC14/MF4A-100 | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | MIN MAX | MIN MAX |  |
| Positive supply voltage, $\mathrm{V}_{\mathrm{CC}}{ }_{+}$ |  | 2.25 6 | $2.25 \quad 6$ | V |
| Negative supply voltage, $\mathrm{V}_{\mathrm{CC}}-$ |  | -2.25 -6 | -2.25 -6 | V |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ |  | 2 | 2 | V |
| Low-level input voltage, $\mathrm{V}_{\text {IL }}$ |  | 0.8 | 0.8 | V |
|  | $\mathrm{V}_{\mathrm{CC} \pm}= \pm 2.5 \mathrm{~V}$ | $51.5 \times 10^{6}$ | $51.5 \times 10^{6}$ |  |
|  | $\mathrm{V}_{\mathrm{CC} \pm}= \pm 5 \mathrm{~V}$ | $5 \quad 2 \times 10^{6}$ | $52 \times 10^{6}$ |  |
| Cutoff frequency, $\mathrm{f}_{\mathrm{CO}}$ (see Note 3) |  | $0.140 \times 10^{3}$ | $0.05 \quad 20 \times 10^{3}$ | Hz |
|  | TLC04C/MF4A-50C, TLC14C/MF4A-100C | 070 | $0 \quad 70$ |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLC041/MF4A-501, TLC141/MF4A-1001 | -40 85 | -40 85 | ${ }^{\circ} \mathrm{C}$ |
|  | TLC04M/MF4A-50M, TLC14M/MF4A-100M | -55 125 | -55 125 |  |

NOTES: 2. Above 250 kHz , the input clock duty cycle should be $50 \%$ to allow the operational amplifiers the maximum time to settle while processing analog samples.
3. The cutoff frequency is defined as the frequency where the response is 3.01 dB less than the dc gain of the filter.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}^{+} \mathbf{=} \mathbf{2 . 5} \mathrm{V}$, $\mathrm{V}_{\text {CC- }}=\mathbf{- 2 . 5} \mathrm{V}, \mathrm{f}_{\text {clock }} \leq \mathbf{2 5 0} \mathbf{~ k H z}$ (unless otherwise noted)

## filter section

| PARAMETER |  |  | TEST CONDITIONS | TLC04/MF4A-50 |  |  | TLC14/MF4A-100 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP\# | MAX | MIN | TYP\# | MAX |  |
| VOO | Output offset voltage |  |  |  |  | 25 |  |  | 50 |  | mV |
| VOM | Peak output voltage | $\mathrm{V}_{\mathrm{OM}+}$ | $R_{L}=10 \mathrm{k} \Omega$ | 1.8 | 2 |  | 1.8 | 2 |  | V |
|  |  | $V_{\text {OM }-~}$ |  | -1.25 | -1.7 |  | -1.25 | -1.7 |  |  |
| Ios | Short-circuit output current | Source | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \quad$ See Note 4 |  | -0.5 |  |  | -0.5 |  | mA |
|  |  | Sink |  |  | 4 |  |  | 4 |  |  |
| ICC | Supply current |  | $\mathrm{f}_{\text {clock }}=250 \mathrm{kHz}$ |  | 1.2 | 2.25 |  | 1.2 | 2.25 | mA |

$\ddagger$ All typical values are at $T_{A}=25^{\circ} \mathrm{C}$.
NOTE 4: IOS(source) is measured by forcing the output to its maximum positive voltage and then shorting the output to the $V_{C C}$ - terminal IOS(sink) is measured by forcing the output to its maximum negative voltage and then shorting the output to the $\mathrm{V}_{\mathrm{CC}}$ terminal.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}+}=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{CC}}=\mathbf{=} \mathbf{5} \mathrm{V}, \mathrm{f}_{\text {clock }} \leq \mathbf{2 5 0} \mathbf{~ k H z}$ (unless otherwise noted)
filter section

| PARAMETER |  |  | TEST CONDITIONS | TLC04/MF4A-50 |  |  | TLC14/MF4A-100 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYPt | MAX | MIN | TYPt | MAX |  |
| $\mathrm{V}_{\mathrm{OO}}$ | Output offset voltage |  |  |  |  | 150 |  |  | 200 |  | mV |
| VOM | Peak output voltage | $\mathrm{V}_{\mathrm{OM}+}$ | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ | 3.75 | 4.3 |  | 3.75 | 4.5 |  | V |
|  |  | $\mathrm{V}_{\mathrm{OM}}$ |  | -3.75 | -4.1 |  | -3.75 | -4.1 |  |  |
| los | Short-circuit output current | Source | $\left\{\begin{array}{l} T_{A}=25^{\circ} \mathrm{C}, \\ \text { See Note } 4 \end{array}\right.$ |  | -2 |  |  | -2 |  | mA |
|  |  | Sink |  |  | 5 |  |  | 5 |  |  |
| ICC | Supply current |  | $\mathrm{f}_{\text {clock }}=250 \mathrm{kHz}$ |  | 1.8 | 3 |  | 1.8 | 3 | mA |
| kSVS | Supply voltage sensitivity (see Figures 1 and 2) |  |  |  | -30 |  |  | -30 |  | dB |

$\dagger$ All typical values are at $T_{A}=25^{\circ} \mathrm{C}$.
NOTE 4: IOS(source) is measured by forcing the output to its maximum positive voltage and then shorting the output to the $V_{C C}-$ terminal. IOS(sink) is measured by forcing the output to its maximum negative voltage and then shorting the output to the $\mathrm{V}_{\mathrm{CC}}+$ terminal.
clocking section

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 T_{+}} \quad$ Positive-going input threshold voltage | CLKIN | $\mathrm{V}_{\text {CC }}+10 \mathrm{~V}$, | $\mathrm{V}_{\text {CC- }}=0$ | 6.1 | 7 | 8.9 | V |
|  |  | $\mathrm{V}_{\text {CC }+}=5 \mathrm{~V}$, | $\mathrm{V}_{\text {CC- }}=0$ | 3.1 | 3.5 | 4.4 | V |
| Negative-going input threshold voltage |  | $\mathrm{V}_{\text {CC }}{ }^{\prime}=10 \mathrm{~V}$, | $\mathrm{V}_{\text {CC- }}=0$ | 1.3 | 3 | 3.8 | V |
|  |  | $\mathrm{V}_{\text {CC+ }}=5 \mathrm{~V}$, | $\mathrm{V}_{\text {CC- }}=0$ | 0.6 | 1.5 | 1.9 |  |
| Hysteresis voltage ( $\mathrm{V}_{1 \mathrm{~T}_{+}}-\mathrm{V}_{\mathrm{IT}-}$ ) |  | $\mathrm{V}_{\text {CC }+}=10 \mathrm{~V}$, | $\mathrm{V}_{\text {CC- }}=0$ | 2.3 | 4 | 7.6 | V |
|  |  | $\mathrm{V}_{\text {CC }}^{+}$= $=5 \mathrm{~V}$, | $\mathrm{V}_{\text {CC- }}=0$ | 1.2 | 2 | 3.8 |  |
| High-level output voltage | CLKR | $\mathrm{V}_{C C}=10 \mathrm{~V}$ | $\mathrm{O}=-10 \mu \mathrm{~A}$ | 9 |  |  | V |
|  |  | $V_{C C}=5 \mathrm{~V}$ |  | 4.5 |  |  |  |
| VOL Low-level output voltage |  | $\mathrm{V}_{C C}=10 \mathrm{~V}$ | $\mathrm{O}=10 \mu \mathrm{~A}$ |  |  | 1 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |  |  | 0.5 |  |
| Input leakage current |  | $\mathrm{V}_{C C}=10 \mathrm{~V}$ | LS at midsupply,$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 2 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |  |  | 2 |  |
| Io Output current |  | $\mathrm{V}_{\text {CC }}=10 \mathrm{~V}$ | CLKR and CLKIN shortened to $\mathrm{V}_{\mathrm{CC}}-$ | -3 | -7 |  | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | -0.75 | -2 |  |  |
|  |  | $\mathrm{V}_{C C}=10 \mathrm{~V}$ | CLKR and CLKIN shortened to $\mathrm{V}_{\mathrm{CC}}^{+}$ | 3 | 7 |  | mA |
|  |  | $\mathrm{V}_{C C}=5 \mathrm{~V}$ |  | 0.75 | 2 |  |  |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}{ }_{+}=2.5 \mathrm{~V}$, $\mathrm{V}_{\text {CC- }}=-2.5 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | TLC04/MF4A-50 |  |  | TLC14/MF4A-100 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\dagger$ | MAX | MIN | TYPt | MAX |  |
| Maximum clock frequency, $\mathrm{f}_{\max }$ | See Note 2 |  | 1.5 | 3 |  | 1.5 | 3 |  | MHz |
| Clock-to-cutoff-frequency ratio (f ${ }_{\text {clock }} / \mathrm{f}_{\text {co }}$ ) | $\mathrm{f}_{\text {clock }} \leq 250 \mathrm{kHz}, \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 49.27 | 50.07 | 50.87 | 99 | 100 | 101 | $\mathrm{Hz} / \mathrm{Hz}$ |
| Temperature coefficient of clock-to-cutoff frequency ratio | $\mathrm{f}_{\text {clock }} \leq 250 \mathrm{kHz}$ |  |  | $\pm 25$ |  |  | $\pm 25$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Frequency response above and below cutoff frequency (see Note 5) | $\begin{aligned} & \hline \mathrm{f}_{\mathrm{coO}}=5 \mathrm{kHz}, \\ & \mathrm{f}_{\mathrm{clock}}=250 \mathrm{kHz}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | $\mathrm{f}=6 \mathrm{kHz}$ | -7.9 | -7.57 | -7.1 |  |  |  | dB |
|  |  | $\mathrm{f}=4.5 \mathrm{kHz}$ | -1.7 | -1.46 | -1.3 |  |  |  |  |
|  | $\begin{aligned} & \mathrm{f}_{\mathrm{CCO}}=5 \mathrm{kHz}, \\ & \mathrm{f}_{\mathrm{Clock}}=250 \mathrm{kHz}, \\ & T_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ | $f=3 \mathrm{kHz}$ |  |  |  | -7.9 | -7.42 | -7.1 | dB |
|  |  | $f=2.25 \mathrm{kHz}$ |  | . |  | -1.7 | -1.51 | -1.3 |  |
| Dynamic range (see Note 6) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 80 |  |  | 78 |  | dB |
| Stop-band frequency attentuation at $2 \mathrm{f}_{\mathrm{co}}$ | $\mathrm{f}_{\text {clock }} \leq 250 \mathrm{kHz}$ |  | 24 | 25 |  | 24 | 25 |  | dB |
| Voltage amplification, dc | $\mathrm{f}_{\text {clock }} \leq 250 \mathrm{kHz}, \quad \mathrm{RS} \leq 2 \mathrm{k} \Omega$ |  | -0.15 | 0 | 0.15 | -0.15 | 0 | 0.15 | dB |
| Peak-to-peak clock feedthrough voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 5 |  |  |  | 5 |  | mV |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 2. Above 250 kHz , the input clock duty cycle should be $50 \%$ to allow the operational amplifiers the maximum time to settle while processing analog samples.
5. The frequency responses at $f$ are referenced to a dc gain of 0 dB .
6. The dynamic range is referenced to 1.06 V rms ( 1.5 V peak) where the wideband noise over a $30-\mathrm{kHz}$ bandwidth is typically $106 \mu \mathrm{~V}$ rms for the TLC04/MF4A-50 and $135 \mu \mathrm{~V}$ rms for the TLC14/MF4A-100.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}^{+}{ }^{=5 \mathrm{~V}}$, $\mathrm{V}_{\mathrm{CC}-}=-5 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | TLC04/MF4A-50 |  |  | TLC14/MF4A-100 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP $\dagger$ | MAX | MIN | TYP $\dagger$ | MAX |  |
| Maximum clock frequency, $f_{\text {max }}$ | See Note 2 |  | 2 | 4 |  | 2 | 4 |  | MHz |
| Clock-to-cutoff-frequency ratio (f. ${ }_{\text {clock }} / \mathrm{f}_{\mathrm{CO}}$ ) | $\mathrm{f}_{\text {clock }} \leq 250 \mathrm{kHz}, \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 49.58 | 49.98 | 50.38 | 99 | 100 | 101 | Hz/Hz |
| Temperature coefficient of clock-to-cutoff frequency ratio | $\mathrm{f}_{\text {clock }} \leq 250 \mathrm{kHz}$ |  |  | $\pm 15$ |  |  | $\pm 15$ |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Frequency response above and below cutoff frequency (see Note 5) | $\begin{aligned} & \mathrm{f}_{\mathrm{co}}=5 \mathrm{kHz}, \\ & \mathrm{f}_{\mathrm{cl}}{ }^{2} \mathrm{lock}=250 \mathrm{kHz}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{f}=6 \mathrm{kHz}$ | -7.9 | -7.57 | -7.1 |  |  |  | dB |
|  |  | $\mathrm{f}=4.5 \mathrm{kHz}$ | -1.7 | -1.44 | -1.3 |  |  |  |  |
|  | $\begin{aligned} & \mathrm{f}_{\mathrm{co}}=5 \mathrm{kHz}, \\ & \mathrm{f}_{\text {clock }}=250 \mathrm{kHz}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{f}=3 \mathrm{kHz}$ |  |  |  | -7.9 | -7.42 | -7.1 | dB |
|  |  | $\mathrm{f}=2.25 \mathrm{kHz}$ |  |  |  | -1.7 | -1.51 | -1.3 |  |
| Dynamic range (see Note 6) | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 86 |  |  |  | 84 |  | dB |
| Stop-band frequency attentuation at $2 \mathrm{f}_{\mathrm{CO}}$ | $\mathrm{f}_{\text {clock }} \leq 250 \mathrm{kHz}$ |  | 24 | 25 | 0.15 | 24 | 25 |  | dB |
| Voltage amplification, dc | $\mathrm{f}_{\text {clock }} \leq 250 \mathrm{kHz}, \quad \mathrm{RS} \leq 2 \mathrm{k} \Omega$ |  | -0.15 | 0 |  | -0.15 | 0 | 0.15 | dB |
| Peak-to-peak clock feedthrough voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 7 |  |  |  | 7 |  | mV |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 2. Above 250 kHz , the input clock duty cycle should be $50 \%$ to allow the operational amplifiers the maximum time to settle while processing analog samples.
5. The frequency responses at $f$ are referenced to a dc gain of 0 dB .
6. The dynamic range is referenced to 2.82 V rms ( 4 V peak) where the wideband noise over a $30-\mathrm{kHz}$ bandwidth is typically $142 \mu \mathrm{~V}$ rms for the TLC04/MF4A-50 and $178 \mu \mathrm{~V}$ rms for the TLC14/MF4A-100.

## TYPICAL CHARACTERISTICS

FILTER OUTPUT
vs
SUPPLY VOLTAGE VCC $_{+}$RIPPLE FREQUENCY


Figure 1

FILTER OUTPUT
vs


Figure 2

## APPLICATION INFORMATION



Figure 3. CMOS-Clock-Driven Dual-Supply Operation


Figure 4. TTL-Clock-Driven Dual-Supply Operation

## APPLICATION INFORMATION



Figure 5. Self-Clocking Through Schmitt-Trigger Oscillator Dual-Supply Operation

## APPLICATION INFORMATION



NOTES: A. The external clock used must be of CMOS level because the clock is input to a CMOS Schmitt trigger.
B. The filter input signal should be dc-biased to midsupply or ac-coupled to the terminal.
C. AGND must be biased to midsupply.

Figure 6. External-Clock-Driven Single-Supply Operation

APPLICATION INFORMATION


$$
\begin{aligned}
\text { For } V_{C C} & =10 \mathrm{~V} \\
\mathrm{f}_{\text {clock }} & =\frac{1}{1.69 \mathrm{RC}}
\end{aligned}
$$

NOTE A: AGND must be biased to midsupply.
Figure 7. Self Clocking Through Schmitt-Trigger Oscillator Single-Supply Operation

APPLICATION INFORMATION


Figure 8. DC Offset Adjustment

- Voltage-Controlled Oscillator (VCO)

Section:

- Complete Oscillator Using Only One External Bias Resistor (RBIAS)
- Lock Frequency: 22 MHz to $50 \mathrm{MHz}\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%\right.$, $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}, \times 1$ Output) 11 MHz to 25 MHz ( $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%$, $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}, \times 1 / 2$ Output)
- Output Frequency $\ldots \times 1$ and $\times 1 / 2$ Selectable
- Phase-Frequency Detector (PFD) Section Includes a High-Speed Edge-Triggered Detector With Internal Charge Pump
- Independent VCO, PFD Power-Down Mode
- Thin Small-Outline Package (14 terminal)
- CMOS Technology
- Typical Applications:
- Frequency Synthesis
- Modulation/Demodulation
- Fractional Frequency Division
- Application Report Available $\dagger$
- CMOS Input Logic Level


## description

The TLC29321 is designed for phase-locked-loop (PLL) systems and is composed of a voltage-controlled oscillator (VCO) and an edge-triggered-type phase frequency detector (PFD). The oscillation frequency range of the VCO is set by an external bias resistor ( $\mathrm{R}_{\mathrm{BIAS}}$ ). The VCO has a $1 / 2$ frequency divider at the output stage. The high-speed PFD with internal charge pump detects the phase difference between the reference frequency input and signal frequency input from the external counter. Both the VCO and the PFD have inhibit functions, which can be used as a power-down mode. The TLC29321 is suitable for use as a high-performance PLL due to the high speed and stable oscillation capability of the device.

## functional block diagram



AVAILABLE OPTIONS

| TA $_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
|  | SMALL OUTLINE <br> (PW) |
| $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | TLC2932IPWLE |

$\dagger$ TLC2932 Phase-Locked-Loop Building Block With Analog Voltage-Controlled Oscillator and Phase Frequency Detector (SLAA011).

Terminal Functions

| TERMIN NAME |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| FIN-A | 4 | 1 | Input reference frequency $f($ REF IN $)$ is applied to FIN-A. |
| FIN-B | 5 | 1 | Input for VCO external counter output frequency $f($ FIN-B $)$. FIN-B is nominally provided from the external counter. |
| LOGIC GND | 7 |  | GND for the internal logic. |
| LOGIC VDD | 1 |  | Power supply for the internal logic. This power supply should be separate from VCO VDD to reduce cross-coupling between supplies. |
| NC | 8 |  | No internal connection. |
| PFD INHIBIT | 9 | 1 | PFD inhibit control. When PFD INHIBIT is high, PFD output is in the high-impedance state, see Table 3. |
| PFD OUT | 6 | 0 | PFD output. When the PFD INHIBIT is high, PFD output is in the high-impedance state. |
| BIAS | 13 | 1 | Bias supply. An external resistor (RBIAS) between VCO VDD and BIAS supplies bias for adjusting the oscillation frequency range. |
| SELECT | 2 | 1 | VCO output frequency select. When SELECT is high, the VCO output frequency is $\times 1 / 2$ and when low, the output frequency is $\times 1$, see Table 1 . |
| VCO IN | 12 | 1 | VCO control voltage input. Nominally the external loop filter output connects to VCO $\mathbb{N}$ to control VCO oscillation frequency. |
| VCO INHIBIT | 10 | 1 | VCO inhibit control. When VCO INHIBIT is high, VCO OUT is low (see Table 2). |
| VCO GND | 11 |  | GND for VCO. |
| VCO OUT | 3 | 0 | VCO output. When the VCO INHIBIT is high, VCO output is low. |
| VCO VDD | 14 |  | Power supply for VCO. This power supply should be separated from LOGIC VDD to reduce cross-coupling between supplies. |

## detailed description

## VCO oscillation frequency

The VCO oscillation frequency is determined by an external resistor ( $\mathrm{R}_{\text {BIAS }}$ ) connected between the VCO VDD and the BIAS terminals. The oscillation frequency and range depends on this resistor value. The bias resistor value for the minimum temperature coefficient is nominally $3.3 \mathrm{k} \Omega$ with $3-\mathrm{V}$ at the VCO VDD terminal and nominally $2.2 \mathrm{k} \Omega$ with $5-\mathrm{V}$ at the $\mathrm{VCO} \mathrm{V}_{\mathrm{DD}}$ terminal. For the lock frequency range refer to the recommended operating conditions. Figure 1 shows the typical frequency variation and VCO control voltage.


Figure 1. VCO Oscillation Frequency

## VCO output frequency $\mathbf{1 / 2}$ divider

The TLC2932I SELECT terminal sets the $\mathrm{f}_{\text {osc }}$ or $1 / 2 \mathrm{f}_{\text {osc }}$ VCO output frequency as shown in Table 1. The $1 / 2$ $f_{\text {osc }}$ output should be used for minimum VCO output jitter.

Table 1. VCO Output $1 / 2$ Divider Function

| SELECT | VCO OUTPUT |
| :---: | :---: |
| Low | $\mathrm{f}_{\text {OSc }}$ |
| High | $1 / 2 \mathrm{f}_{\mathrm{OSC}}$ |

## VCO inhibit function

The VCO has an externally controlled inhibit function which inhibits the VCO output. A high level on the VCO INHIBIT terminal stops the VCO oscillation and powers down the VCO. The output maintains a low level during the power-down mode, refer to Table 2.

Table 2. VCO Inhibit Function

| VCO INHIBIT | VCO OSCILLATOR | VCO OUTPUT | IDD(VCO) |
| :---: | :---: | :---: | :---: |
| Low | Active | Active | Normal |
| High | Stopped | Low level | Power Down |

## PFD operation

The PFD is a high-speed, edge-triggered detector with an internal charge pump. The PFD detects the phase difference between two frequency inputs supplied to FIN-A and FIN-B as shown in Figure 2. Nominally the reference is supplied to FIN-A, and the frequency from the external counter output is fed to FIN-B.


Figure 2. PFD Function Timing Chart

## PFD output control

A high level on the PFD INHIBIT terminal places the PFD output in the high-impedance state and the PFD stops phase detection as shown in Table 3. A high level on the PFD INHIBIT terminal also can be used as the power-down mode for the PFD.

Table 3. VCO Output Control Function

| PFD INHIBIT | DETECTION | PFD OUTPUT | IDD(PFD) |
| :---: | :---: | :---: | :---: |
| Low | Active | Active | Normal |
| High | Stopped | $\mathrm{Hi}-Z$ | Power Down |

## schematics

## VCO block schematic



## PFD block schematic



## absolute maximum ratings $\dagger$

Supply voltage (each supply), $\mathrm{V}_{\mathrm{DD}}$ (see Note 1) ..... 7 V
Input voltage range (each input), $\mathrm{V}_{1}$ (see Note 1) ..... -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
Input current (each input), I, ..... $\pm 20 \mathrm{~mA}$
Output current (each output), Io ..... $\pm 20 \mathrm{~mA}$
Continuous total power dissipation, at (or below) $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (see Note 2) ..... 700 mW
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ ..... $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$ ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16$ inch) from case for 10 seconds ..... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values are with respect to network GND.
2. For operation above $25^{\circ} \mathrm{C}$ free-air temperature, derate linearly at the rate of $5.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

TLC2932I HIGH-PERFORMANCE PHASE-LOCKED LOOP

## recommended operating conditions

| PARAMETER |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, $\mathrm{V}_{\text {DD }}$ (each supply, see Note 3) | $V_{D D}=3 \mathrm{~V}$ | 2.85 | 3 | 3.15 | V |
|  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 4.75 | 5 | 5.25 |  |
| Input voltage, $\mathrm{V}_{1}$ (inputs except VCO IN) |  | 0 |  | VDD | V |
| Output current, IO (each output) |  | 0 |  | $\pm 2$ | mA |
| VCO control voltage at VCO IN |  | 0.9 |  | VDD | V |
| Lock frequency (x1 output) | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ | 14 |  | 21 | MHz |
|  | $V_{D D}=5 \mathrm{~V}$ | 22 |  | 50 |  |
| Lock frequency ( $\times 1 / 2$ output) | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ | 7 |  | 10.5 | MHz |
|  | $V_{D D}=5 \mathrm{~V}$ | 11 |  | 25 |  |
| Bias resistor, R RIAS | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ | 2.2 | 3.3 | 4.3 | k $\Omega$ |
|  | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 1.5 | 2.2 | 3.3 |  |

NOTE 3: It is recommended that the logic supply terminal (LOGIC $V_{D D}$ ) and the VCO supply terminal (VCO VDD) should be at the same voltage and separated from each other.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ (unless otherwise noted)

VCO section

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{l} \mathrm{OH}=-2 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{IOL}=2 \mathrm{~mA}$ |  |  | 0.3 | V |
| $\mathrm{V}_{\text {IT }}$ | Input threshold voltage at SELECT, VCO INHIBIT |  | 0.9 | 1.5 | 2.1 | V |
| 1 | Input current at SELECT, VCO INHIBIT | $\mathrm{V}_{1}=\mathrm{V}_{\text {DD }}$ or GND |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{Z}_{\mathrm{i}}(\mathrm{VCO} \mathrm{IN})$ | Input impedance | VCO IN $=1 / 2 \mathrm{~V} D \mathrm{D}$ |  | 10 |  | $\mathrm{M} \Omega$ |
| IDD(INH) | VCO supply current (inhibit) | See Note 4 |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| IDD(VCO) | VCO supply current | See Note 5 |  | 5 | 15 | mA |

NOTES: 4. Current into VCO VDD, when VCO INHIBIT = VDD, PFD is inhibited.
5. Current into $\mathrm{VCO} \mathrm{V}_{\mathrm{DD}}$, when $\mathrm{VCO} \operatorname{IN}=1 / 2 \mathrm{~V}_{\mathrm{DD}}, \mathrm{R}_{\mathrm{BI}} \mathrm{AS}=3.3 \mathrm{k} \Omega, \mathrm{VCO} \operatorname{INHIBIT}=\mathrm{GND}$, and PFD is inhibited.

PFD section

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{I}^{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.7 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.2 | V |
| IOZ | High-impedance-state output current | PFD INHIBIT = high, $V_{I}=V_{D D}$ or GND |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage at FIN-A, FIN-B |  | 2.7 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage at FIN-A, FIN-B |  |  |  | 0.5 | V |
| $\mathrm{V}_{\text {IT }}$ | Input threshold voltage at PFD INHIBIT |  | 0.9 | 1.5 | 2.1 | V |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance at FIN-A, FIN-B |  |  | 5 |  | pF |
| $\mathrm{Z}_{\mathrm{i}}$ | Input impedance at FIN-A, FIN-B |  |  | 10 |  | $\mathrm{M} \Omega$ |
| $\operatorname{IDD}(\mathrm{Z})$ | High-impedance-state PFD supply current | See Note 6 |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| IDD(PFD) | PFD supply current | See Note 7 |  | 0.1 | 1.5 | mA |

NOTES: 6. Current into LOGIC VDD, when FIN-A, FIN-B = GND, PFD INHIBIT = VDD, no load, and VCO OUT is inhibited.
7. Current into LOGIC $V_{D D}$, when $\operatorname{FIN}-A, F I N-B=1 \mathrm{MHz}\left(V_{I}(P P)=3 \mathrm{~V}\right.$, rectangular wave $), \mathrm{NC}=\mathrm{GND}$, no load, and VCO OUT is inhibited.

## operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ (unless otherwise noted)

## VCO section

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC}}$ | Operating oscillation frequency | $\mathrm{R}_{\mathrm{BIAS}}=3.3 \mathrm{k} \Omega, \mathrm{VCO} \mathbb{I N}=1 / 2 \mathrm{VDD}$ | 15 | 19 | 23 | MHz |
| $\mathrm{t}_{\mathrm{s} \text { (fosc) }}$ | Time to stable oscillation (see Note 8) | Measured from VCO INHIBIT $\downarrow$ |  |  | 10 | $\mu \mathrm{s}$ |
| $t_{r}$ | Rise time | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, See Figure 3 |  | 7 | 14 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, See Figure 3 |  | 14 |  |  |
| tf | Fall time | $C_{L}=15 \mathrm{pF}$, See Figure 3 |  | 6 | 12 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, See Figure 3 |  | 10 |  |  |
|  | Duty cycle at VCO OUT | $\mathrm{R}_{\mathrm{BI}} \mathrm{AS}=3.3 \mathrm{k} \Omega, \mathrm{VCO} \mathrm{IN}=1 / 2 \mathrm{VDD}$, | 45\% | 50\% | 55\% |  |
| $\alpha_{\text {(fosc) }}$ | Temperature coefficient of oscillation frequency | $\begin{aligned} & \mathrm{R}_{\mathrm{BIAS}}=3.3 \mathrm{k} \Omega, \mathrm{VCO} \mathrm{IN}=1 / 2 \mathrm{~V} \mathrm{DD}, \\ & \mathrm{~T}_{\mathrm{A}}=-20^{\circ} \mathrm{C} \text { to } 75^{\circ} \mathrm{C} \end{aligned}$ |  | 0.04 |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| kSVS(fosc) | Supply voltage coefficient of oscillation frequency | $\begin{aligned} & \mathrm{R}_{\mathrm{BIAS}}=3.3 \mathrm{k} \Omega, \mathrm{VCO} \mathrm{IN}=1.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DD}}=2.85 \mathrm{~V} \text { to } 3.15 \mathrm{~V} \end{aligned}$ |  | 0.02 |  | \%/mV |
|  | Jitter absolute (see Note 9) | $\mathrm{R}_{\text {BIAS }}=3.3 \mathrm{k} \Omega$ |  | 100 |  | ps |

NOTES: 8. The time period to the stable VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level.
9. The low-pass-filter (LPF) circuit is shown in Figure 28 with calculated values listed in Table 7. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed PCB with no device socket.

PFD section

|  | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum operating frequency |  | 20 |  | MHz |
| tplZ | PFD output disable time from low level | See Figures 4 and 5 and Table 4 | 21 | 50 | ns |
| tPHZ | PFD output disable time from high level |  | 23 | 50 |  |
| tPZL | PFD output enable time to low level |  | 11 | 30 | ns |
| tpZH | PFD output enable time to high level |  | 10 | 30 |  |
| $\mathrm{tr}_{\mathrm{r}}$ | Rise time | $C_{L}=15 \mathrm{pF}, \quad$ See Figure 4 | 2.3 | 10 | ns |
| $\mathrm{tf}_{\text {f }}$ | Fall time |  | 2.1 | 10 | ns |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)

VCO section

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OH | High-level output voltage | $\mathrm{I} \mathrm{OH}=-2 \mathrm{~mA}$ | 4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{IOL}=2 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{V}_{\text {IT }}$ | Input threshold voltage at SELECT, VCO INHIBIT |  | 1.5 | 2.5 | 3.5 | V |
| I | Input current at SELECT, VCO INHIBIT | $\mathrm{V}_{1}=\mathrm{V}_{\text {DD }}$ or GND |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{Z}_{\mathrm{i}}(\mathrm{VCO} \operatorname{IN})$ | Input impedance | VCO IN $=1 / 2 \mathrm{~V}_{\text {DD }}$ |  | 10 |  | $\mathrm{M} \Omega$ |
| IDD(INH) | VCO supply current (inhibit) | See Note 4 |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| IDD(VCO) | VCO supply current | See Note 5 |  | 15 | 35 | mA |

NOTES: 4. Current into VCO VDD, when VCO INHIBIT = VDD, and PFD is inhibited.
5. Current into VCO VDD, when VCO $I N=1 / 2 \mathrm{~V}_{\mathrm{DD}}, \mathrm{R}_{\mathrm{BI}} \mathrm{AS}=3.3 \mathrm{k} \Omega$, $\mathrm{VCO} \operatorname{INHIBIT}=\mathrm{GND}$, and PFD is inhibited.

PFD section

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| VOH High-level output voltage | $\mathrm{l} \mathrm{OH}=2 \mathrm{~mA}$ | 4.5 |  |  | V |
| VOL Low-level output voltage | $1 \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.2 | V |
| IOZ High-impedance-state output current | PFD INHIBIT = high, $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD}}$ or GND |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}} \quad$ High-level input voltage at FIN-A, FIN-B |  | 4.5 |  |  | V |
| $\mathrm{V}_{\text {IL }} \quad$ Low-level input voltage at FIN-A, FIN-B |  |  |  | 1 | V |
| $\mathrm{V}_{\text {IT }}$ Input threshold voltage at PFD INHIBIT |  | 1.5 | 2.5 | 3.5 | V |
| $\mathrm{C}_{i} \quad$ Input capacitance at FIN-A, FIN-B |  |  | 5 |  | pF |
| $\mathrm{Z}_{\mathrm{i}} \quad$ Input impedance at FIN-A, FIN-B |  |  | 10 |  | $\mathrm{M} \Omega$ |
| $\operatorname{IDD}(\mathrm{Z}) \quad$ High-impedance-state PFD supply current | See Note 6 |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| IDD(PFD) PFD supply current | See Note 7 |  | 0.15 | 3 | mA |

NOTES: 6. Current into LOGIC VDD, when FIN-A, FIN-B = GND, PFD INHIBIT = VDD, no load, and VCO OUT is inhibited.
7. Current into LOGIC VDD, when FIN-A, FIN-B $=1 \mathrm{MHz}\left(\mathrm{V}_{1}(\mathrm{PP})=5 \mathrm{~V}\right.$, rectangular wave), PFD INHIBIT = GND, no load, and VCO OUT is inhibited.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)

VCO section

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{OSC}}$ | Operating oscillation frequency | $\mathrm{R}_{\mathrm{BI}} \mathrm{AS}=2.2 \mathrm{k} \Omega$, VCO IN $=1 / 2 \mathrm{~V}$ DD | 30 | 41 | 52 | MHz |
| $\mathrm{t}_{\mathrm{s} \text { (fosc) }}$ | Time to stable oscillation (see Note 8) | Measured from VCO INHIBIT $\downarrow$ |  |  | 10 | $\mu \mathrm{s}$ |
| $\mathrm{tr}_{r}$ | Rise time | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, See Figure 3 |  | 5.5 | 10 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, $\quad$ See Figure 3 |  | 8 |  |  |
| $\mathrm{tf}_{f}$ | Fall time | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, See Figure 3 |  | 5 | 10 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, See Figure 3 |  | 6 |  |  |
|  | Duty cycle at VCO OUT | $\mathrm{R}_{\mathrm{BI}} \mathrm{AS}=2.2 \mathrm{k} \Omega, \mathrm{VCO} \mathrm{IN}=1 / 2 \mathrm{VDD}$, | 45\% | 50\% | 55\% |  |
| $\alpha$ (fosc) | Temperature coefficient of oscillation frequency | $\begin{aligned} & \mathrm{R}_{\mathrm{BIAS}}=2.2 \mathrm{k} \Omega, \mathrm{VCO} \operatorname{IN}=1 / 2 \mathrm{~V} \mathrm{DD}, \\ & \mathrm{~T}_{\mathrm{A}}=-20^{\circ} \mathrm{C} \text { to } 75^{\circ} \mathrm{C} \end{aligned}$ |  | 0.06 |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| kSVS(fosc) | Supply voltage coefficient of oscillation frequency | $\begin{aligned} & \mathrm{R}_{\mathrm{BIAS}}=2.2 \mathrm{k} \Omega, \mathrm{VCO} \mathrm{IN}=2.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \end{aligned}$ |  | 0.006 |  | \%/mV |
|  | Jitter absolute (see Note 9). | $\mathrm{R}_{\mathrm{BI}} \mathrm{AS}=2.2 \mathrm{k} \Omega$ |  | 100 |  | ps |

NOTES: 8: The time period to the stable VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level.
9. The LPF circuit is shown in Figure 28 with calculated values listed in Table 7. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed PCB with no device socket.

## PFD section

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {max }}$ | Maximum operating frequency |  | 40 |  |  | MHz |
| tpLZ | PFD output disable time from low level | See Figures 4 and 5 and Table 4 |  | 21 | 40 | ns |
| tphZ | PFD output disable time from high level |  |  | 20 | 40 |  |
| tPZL | PFD output enable time to low level |  |  | 7.3 | 20 | ns |
| tPZH | PFD output enable time to high level |  |  | 6.5 | 20 |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise time | $C_{L}=15 \mathrm{pF}, \quad$ See Figure 4 |  | 2.3 | 10 | ns |
| ${ }_{\text {t }}$ | Fall time |  |  | 1.7 | 10 | ns |

## PARAMETER MEASUREMENT INFORMATION



Figure 3. VCO Output Voltage Waveform

$\dagger$ FIN-A and FIN-B are for reference phase only, not for timing.
Figure 4. PFD Output Voltage Waveform
Table 4. PFD Output Test Conditions

| PARAMETER | RL | $C_{L}$ | $\mathrm{S}_{1}$ | $\mathrm{S}_{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| tPZH | $1 \mathrm{k} \Omega$ | 15 pF | Open | Close |
| tpHz |  |  |  |  |
| $\mathrm{tr}_{r}$ |  |  |  |  |
| tpZL |  |  |  |  |
| tplZ |  |  | Close | Open |
| $\mathrm{tf}_{f}$ |  |  |  |  |



Figure 5. PFD Output Test Conditions

## TYPICAL CHARACTERISTICS



Figure 6

VCO OSCILLATION FREQUENCY
vs
VCO CONTROL VOLTAGE


Figure 8

VCO OSCILLATION FREQUENCY
vs
VCO CONTROL VOLTAGE


Figure 7

VCO OSCILLATION FREQUENCY
Vs


Figure 9

## TYPICAL CHARACTERISTICS



Figure 10


Figure 12

VCO OSCILLATION FREQUENCY
vs
VCO CONTROL VOLTAGE


Figure 11

VCO OSCILLATION FREQUENCY
vs
BIAS RESISTOR


Figure 13

## TYPICAL CHARACTERISTICS

TEMPERATURE COEFFICIENT OF OSCILLATION FREQUENCY vS BIAS RESISTOR


Figure 14

VCO OSCILLATION FREQUENCY
vs
VCO SUPPLY VOLTAGE


Figure 16

TEMPERATURE COEFFICIENT OF OSCILLATION FREQUENCY
vs
BIAS RESISTOR


Figure 15
VCO OSCILLATION FREQUENCY vs VCO SUPPLY VOLTAGE


Figure 17

## TYPICAL CHARACTERISTICS



Figure 18

## RECOMMENDED LOCK FREQUENCY ( $\times 1$ OUTPUT) <br> vs <br> BIAS RESISTOR



Figure 20

SUPPLY VOLTAGE COEFFICIENT OF VCO OSCILLATION FREQUENCY
vs
BIAS RESISTOR


Figure 19

RECOMMENDED LOCK FREQUENCY ( $\times 1$ OUTPUT)
vs
BIAS RESISTOR


Figure 21

## APPLICATION INFORMATION



Figure 22

RECOMMENDED LOCK FREQUENCY ( $\times 1 / 2$ OUTPUT)
vs
BIAS RESISTOR


Figure 23

## APPLICATION INFORMATION

## gain of VCO and PFD

Figure 24 is a block diagram of the PLL. The countdown N value depends on the input frequency and the desired VCO output frequency according to the system application requirements. The $K_{p}$ and $K_{V}$ values are obtained from the operating characteristics of the device as shown in Figure 24. $\mathrm{K}_{\mathrm{p}}$ is defined from the phase detector $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}$ specifications and the equation shown in Figure 24(b). $\mathrm{K}_{\mathrm{V}}$ is defined from Figures 8, 9, 10, and 11 as shown in Figure 24(c).
The parameters for the block diagram with the units are as follows:
$\mathrm{K}_{\mathrm{V}}$ : VCO gain (rad/s/V)
$K_{p}$ : PFD gain (V/rad)
$K_{f}$ : LPF gain (V/V)
$K_{N}$ : count down divider gain (1/N)

## external counter

When a large N counter is required by the application, there is a possibility that the PLL response becomes slow due to the counter response delay time. In the case of a high frequency application, the counter delay time should be accounted for in the overall PLL design.


Figure 24. Example of a PLL Block Diagram

## RBIAS

The external bias resistor sets the VCO center frequency with $1 / 2 \mathrm{~V}_{\mathrm{DD}}$ applied to the VCO IN terminal. However, for optimum temperature performance, a resistor value of $3.3 \mathrm{k} \Omega$ with a $3-\mathrm{V}$ supply and a resistor value of 2.5 $k \Omega$ for a $5-V$ supply is recommended. For the most accurate results, a metal-film resistor is the better choice but a carbon-composition resistor can be used with excellent results also. A $0.22 \mu \mathrm{~F}$ capacitor should be connected from the BIAS terminal to ground as close to the device terminals as possible.

## hold-in range

From the technical literature, the maximum hold-in range for an input frequency step for the three types of filter configurations shown in Figure 25 is as follows:

$$
\Delta \omega_{\mathrm{H}} \simeq 0.8\left(\mathrm{~K}_{\mathrm{p}}\right)\left(\mathrm{K}_{\mathrm{V}}\right)\left(\mathrm{K}_{\mathrm{f}}(\infty)\right)
$$

Where
$K_{f}(\infty)=$ the filter transfer function value at $\omega=\infty$

## APPLICATION INFORMATION

## low-pass-filter (LPF) configurations

Many excellent references are available that include detailed design information about LPFs and should be consulted for additional information. Lag-lead filters or active filters are often used. Examples of LPFs are shown in Figure 25. When the active filter of Figure 25(c) is used, the reference should be applied to FIN-B because of the amplifier inversion. Also, in practical filter implementations, C 2 is used as additional filtering at the VCO input. The value of C 2 should be equal to or less than one tenth the value of C 1 .

(a) LAG FILTER

(b) LAG-LEAD FILTER

(c) ACTIVE FILTER

Figure 25. LPF Examples for PLL

## the passive filter

The transfer function for the lag-lead filter shown in Figure 25(b) is;

$$
\frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{~V}_{\mathrm{IN}}}=\frac{1+\mathrm{s} \cdot \mathrm{~T}_{2}}{1+\mathrm{s} \cdot(\mathrm{~T} 1+\mathrm{T} 2)}
$$

Where

$$
\mathrm{T} 1=\mathrm{R} 1 \cdot \mathrm{C}_{1} \text { and } \mathrm{T} 2=\mathrm{R} 2 \cdot \mathrm{C} 1
$$

Using this filter makes the closed loop PLL system a second-order type 1 system. The response curves of this system to a unit step are shown in Figure 26.

## the active filter

When using the active integrator shown in Figure 25(c), the phase detector inputs must be reversed since the integrator adds an additional inversion. Therefore, the input reference frequency should be applied to the FIN-B terminal and the output of the VCO divider should be applied to the input reference terminal, FIN-A.
The transfer function for the active filter shown in Figure 25(c) is:

$$
\mathrm{F}(\mathrm{~s})=\frac{1+\mathrm{s} \cdot \mathrm{R} 2 \cdot \mathrm{C} 1}{\mathrm{~s} \cdot \mathrm{R} 1 \cdot \mathrm{C} 1}
$$

Using this filter makes the closed loop PLL system a second-order type 2 system. The response curves of this system to a unit step are shown in Figure 27.

## basic design example

The following design example presupposes that the input reference frequency and the required frequency of the VCO are within the respective ranges of the device.

## APPLICATION INFORMATION

## basic design example (continued)

Assume the loop has to have a $100 \mu s$ setting time ( $\mathrm{t}_{\mathrm{s}}$ ) with a countdown $\mathrm{N}=8$. Using the Type 1 , second order response curves of Figure 26, a value of 4.5 radians is selected for $\omega_{n} t_{s}$ with a damping factor of 0.7 . This selection gives a good combination for settling time, accuracy, and loop gain margin. The initial parameters are summarized in Table 5. The loop constants, $\mathrm{K}_{\mathrm{V}}$ and $\mathrm{K}_{\mathrm{p}}$, are calculated from the data sheet specifications and Table 6 shows these values.
The natural loop frequency is calculated as follows:
Since

$$
\omega_{\mathrm{n}} t_{\mathrm{s}}=4.5
$$

Then

$$
\omega_{\mathrm{n}}=\frac{4.5}{100 \mu \mathrm{~s}}=45 \mathrm{k} \text {-radians } / \mathrm{sec}
$$

Table 5. Design Parameters

| PARAMETER | SYMBOL | VALUE | UNITS |
| :--- | :---: | :---: | :---: |
| Division factor | N | 8 |  |
| Lockup time | t | 100 | $\mu \mathrm{~s}$ |
| Radian value to selected lockup time | .$\omega_{\mathrm{n}} \mathrm{t}$ | 4.5 | rad |
| Damping factor | $\zeta$ | 0.7 |  |

Table 6. Device Specifications

| PARAMETER | SYMBOL | VALUE | UNITS |
| :--- | :---: | :---: | :---: |
| VCO gain |  | 76.6 | $\mathrm{Mrad} / \mathrm{V} / \mathrm{s}$ |
| f MAX $^{\text {M }}$ |  | 70 | MHz |
| f MIN | $\mathrm{K}_{\mathrm{V}}$ | 20 | MHz |
| VIN MAX |  | 5 | V |
| VIN MIN |  | 0.9 | V |
| PFD gain | $\mathrm{K}_{\mathrm{p}}$ | 0.342357 | $\mathrm{~V} / \mathrm{rad}$ |

Table 7. Calculated Values

| PARAMETER | SYMBOL | VALUE | UNITS |
| :--- | :---: | :---: | :---: |
| Natural angular frequency | $\omega_{n}$ | 45000 | $\mathrm{rad} / \mathrm{sec}$ |
| $\mathrm{K}=\left(\mathrm{KV} \cdot \mathrm{K}_{\mathrm{p}}\right) / \mathrm{N}$ |  | 3.277 | $\mathrm{Mrad} / \mathrm{sec}$ |
| Lag-lead filter <br> Calculated value <br> Nearest standard value <br> Calculated value <br> Nearest standard value <br> Selected value | R 1 | 15870 |  |
|  | R 2 | 3000 | $\Omega$ |
|  | C 1 | 0.1 | $\mu \mathrm{~F}$ |

## APPLICATION INFORMATION

Using the low-pass filter in Figure 25(b) and divider ratio N, the transfer function for phase and frequency are shown in equations 1 and 2. Note that the transfer function for phase differs from the transfer function for frequency by only the divider value $N$. The difference arises from the fact that the feedback for phase is unity while the feedback for frequency is $1 / \mathrm{N}$.
Hence, transfer function of Figure 24 (a) for phase is

$$
\begin{equation*}
\frac{\Phi 2(s)}{\Phi 1(s)}=\frac{K_{p} \cdot K_{V}}{N \cdot(T 1+T 2)}\left[\frac{1+s \cdot T 2}{\left.s^{2}+s\left[1+\frac{K_{p} \cdot K_{V} \cdot T 2}{N \cdot(T 1+T 2)}\right]+\frac{K_{p} \cdot K_{V}}{N \cdot(T 1+T 2)}\right]}\right] \tag{1}
\end{equation*}
$$

and the transfer function for frequency is

$$
\begin{equation*}
\frac{F_{O U T(s)}}{F_{R E F(s)}}=\frac{K_{p} \cdot K_{V}}{(T 1+T 2)}\left[\frac{1+s \cdot T 2}{s^{2}+s \cdot\left[1+\frac{K_{p} \cdot K_{V} \cdot T 2}{N \cdot(T 1+T 2)}\right]+\frac{K_{p} \cdot K_{V}}{N \cdot(T 1+T 2)}}\right] \tag{2}
\end{equation*}
$$

The standard two-pole denominator is $\mathrm{D}=\mathrm{s}^{2}+2 \zeta \omega_{\mathrm{n}} \mathrm{s}+\omega_{n}{ }^{2}$ and comparing the coefficients of the denominator of equation 1 and 2 with the standard two-pole denominator gives the following results.

$$
\omega_{n}=\sqrt{\frac{K_{p} \cdot K_{V}}{N \cdot(T 1+T 2)}}
$$

Solving for $T 1+T 2$

$$
\begin{equation*}
\mathrm{T} 1+\mathrm{T} 2=\frac{\mathrm{K}_{\mathrm{p}} \cdot \mathrm{~K}_{\mathrm{V}}}{\mathrm{~N} \cdot \omega_{\mathrm{n}}^{2}} \tag{3}
\end{equation*}
$$

and by using this value for $\mathrm{T} 1+\mathrm{T} 2$ in equation 3 the damping factor is

$$
\zeta=\frac{\omega_{n}}{2} \cdot\left(\mathrm{~T} 2+\frac{\mathrm{N}}{\mathrm{~K}_{\mathrm{p}} \cdot \mathrm{~K}_{\mathrm{V}}}\right)
$$

solving for T2

$$
\mathrm{T} 2=\frac{2 \zeta}{\omega}-\frac{\mathrm{N}}{\mathrm{~K}_{\mathrm{p}} \cdot \mathrm{~K}_{\mathrm{V}}}
$$

then by substituting for T 2 in equation 3

$$
T 1=\frac{K_{V} \cdot K_{p}}{N \cdot \omega_{n}^{2}}-\frac{2 \zeta}{\omega_{n}}+\frac{N}{K_{p} \cdot K_{V}}
$$

## APPLICATION INFORMATION

From the circuit constants and the initial design parameters then

$$
\begin{aligned}
& R 2=\left[\frac{2 \zeta}{\omega_{n}}-\frac{N}{K_{p} \cdot K_{V}}\right] \frac{1}{C 1} \\
& R 1=\left[\frac{K_{p} \cdot K_{v}}{\omega_{n}^{2} \cdot N}-\frac{2 \zeta}{\omega_{n}}+\frac{N}{K_{p} \cdot K_{V}}\right] \frac{1}{C 1}
\end{aligned}
$$

The capacitor, C 1 , is usually chosen between $1 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ to allow for reasonable resistor values and physical capacitor size. In this example, C1 is chosen to be $0.1 \mu \mathrm{~F}$ and the corresponding R1 and R2 calculated values are listed in Table 7.

APPLICATION INFORMATION


Figure 26. Type 1 Second-Order Step Response


Figure 27. Type 2 Second-Order Step Response

## APPLICATION INFORMATION



Figure 28. Evaluation and Operation Schematic

## PCB layout considerations

The TLC2932 contains a high frequency analog oscillator; therefore, very careful breadboarding and printed-circuit-board (PCB) layout is required for evaluation.

The following design recommendations benefit the TLC2932l user:

- External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise.
- RF breadboarding or RF PCB techniques should be used throughout the evaluation and production process.
- Wide ground leads or a ground plane should be used on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction.
- LOGIC $V_{D D}$ and VCO $V_{D D}$ should be separate PCB traces and connected to the best filtered supply point available in the system to minimize supply cross-coupling.
- $\quad$ VCO $V_{D D}$ to $G N D$ and LOGIC $V_{D D}$ to $G N D$ should be decoupled with a $0.1-\mu \mathrm{F}$ capacitor placed as close as possible to the appropriate device terminals.
- The no-connection (NC) terminal on the package should be connected to GND.
- Voltage-Controlled Oscillator (VCO) Section:
- Ring Oscillator Using Only One External Bias Resistor (R RIAS )
- Lock Frequency:

43 MHz to $100 \mathrm{MHz}\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 5 \%\right.$, $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}, \times 1$ Output) 37 MHz to $55 \mathrm{MHz}\left(\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V} \pm 5 \%\right.$, $\mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ )

- Phase-Frequency Detector (PFD) Section Includes a High-Speed Edge-Triggered Detector With Internal Charge Pump
- Independent VCO, PFD Power-Down Mode
- Thin Small-Outline Package (14 terminal)
- CMOS Technology
- Typical Applications:
- Frequency Synthesis
- Modulation/Demodulation
- Fractional Frequency Division
- CMOS Input Logic Level

PW PACKAGE $\dagger$ (TOP VIEW)


## description

The TLC2933 is designed for phase-locked-loop (PLL) systems and is composed of a voltage-controlled oscillator (VCO) and an edge-triggered-type phase frequency detector (PFD). The oscillation frequency range of the VCO is set by an external bias resistor ( $\mathrm{R}_{\mathrm{BIAS}}$ ). The high-speed PFD with internal charge pump detects the phase difference between the reference frequency input and signal frequency input from the external counter. Both the VCO and the PFD have inhibit functions that can be used as a power-down mode. With the high-speed and stable VCO characteristics, the TLC2933 is well suited for use in high-performance PLL systems.

## functional block diagram



AVAILABLE OPTIONS

| TA $^{2}$ | PACKAGE |
| :---: | :---: |
|  | SMALL OUTLINE <br> (PW) |
| $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | TLC2933PWLE |

## Terminal Functions

| TERMII NAME |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| BIAS | 13 | 1 | Bias supply. An external resistor ( $\mathrm{R}_{\mathrm{BIAS}}$ ) between VCO $\mathrm{V}_{\mathrm{DD}}$ and BIAS supplies bias for adjusting the oscillation frequency range. |
| FIN-A | 4 | 1 | Input reference frequency f(REF IN) is applied to FIN-A. |
| FIN-B | 5 | 1 | Input for VCO external counter output frequency ${ }^{f}(F I N-B)$. FIN-B is nominally provided from the external counter. |
| LOGIC GND | 7 |  | Ground for the internal logic. |
| LOGIC VDD | 1 |  | Power supply for the internal logic. This power supply should be separate from VCO VDD to reduce cross-coupling between supplies. |
| NC | 8 |  | No internal connection. |
| PFD INHIBIT | 9 | 1 | PFD inhibit control. When PFD INHIBIT is high, PFD OUT is in the high-impedance state, see Table 2. |
| PFD OUT | 6 | $\bigcirc$ | PFD output. When the PFD INHIBIT is high, PFD OUT is in the high-impedance state. |
| TEST | 2 | 1 | Test terminal. TEST connects to ground for normal operation. |
| VCO GND | 11 |  | Ground for VCO. |
| VCO IN | 12 | 1 | VCO control voltage input. Nominally the external loop filter output connects to VCO IN to control VCO oscillation frequency. |
| VCO INHIBIT | 10 | 1 | VCO inhibit control. When VCO INHIBIT is high, VCO OUT is low (see Table 1). |
| VCO OUT | 3 | 0 | VCO output. When VCO INHIBIT is high, VCO OUT is low. |
| VCO VDD | 14 |  | Power supply for VCO. This power supply should be separated from LOGIC VDD to reduce cross-coupling between supplies. |

## detailed description

## VCO oscillation frequency

The VCO oscillation frequency is determined by an external resistor ( $\mathrm{R}_{\mathrm{BIAS}}$ ) connected between the VCO $\mathrm{V}_{\mathrm{DD}}$ and the BIAS terminals. The oscillation frequency and range depends on this resistor value. While all resistor values within the specified range result in excellent low temperature coefficients, the bias resistor value for the minimum temperature coefficient is nominally $2.2 \mathrm{k} \Omega$ with $3-\mathrm{V} \mathrm{V}_{\mathrm{DD}}$ and nominally $2.4 \mathrm{k} \Omega$ with $5-\mathrm{V} \mathrm{V}_{\mathrm{DD}}$. For the lock frequency range refer to the recommended operating conditions. Figure 1 shows the typical frequency variation and VCO control voltage.


Figure 1. VCO Oscillation Frequency

## VCO inhibit function

The VCO has an externally controlled inhibit function which inhibits the VCO output. A high level on the VCO INHIBIT terminal stops the VCO oscillation and powers down the VCO. The output maintains a low level during the power-down mode as shown in Table 1.

Table 1. VCO Inhibit Function

| VCO INHIBIT | VCO OSCILLATOR | VCO OUT | IDD(VCO) |
| :---: | :---: | :---: | :---: |
| Low | Active | Active | Normal |
| High | Stopped | Low level | Power Down |

## PFD operation

The PFD is a high-speed, edge-triggered detector with an internal charge pump. The PFD detects the phase difference between two frequency inputs supplied to FIN-A and FIN-B as shown in Figure 2. Nominally the reference is supplied to FIN-A, and the frequency from the external counter output is fed to FIN-B. For clock recovery PLL systems, other types of phase detectors should be used.


Figure 2. PFD Function Timing Chart

## PFD inhibit control

A high level on the PFD INHIBIT terminal places PFD OUT in the high-impedance state and the PFD stops phase detection as shown in Table 2. A high level on the PFD INHIBIT terminal can also be used as the power-down mode for the PFD.

Table 2. VCO Output Control Function

| PFD INHIBIT | DETECTION | PFD OUT | IDD(PFD) |
| :---: | :---: | :---: | :---: |
| Low | Active | Active | Normal |
| High | Stopped | Hi-Z | Power Down |

## schematics

## VCO block schematic



## PFD block schematic



## absolute maximum ratings $\boldsymbol{\dagger}$

> Supply voltage (each supply), $V_{D D}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
> Input voltage range (each input), $\mathrm{V}_{1}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
> Input current (each input), I . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 20 \mathrm{~mA}$
> Output current (each output), $\mathrm{I}_{0}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 20 \mathrm{~mA}$
> Continuous total power dissipation at (or below) $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (see Note 2) . . . . . . . . . . . . . . . . . . . . . 700 mW
> Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$
> Storage temperature range, $\mathrm{T}_{\text {stg }}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
> Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16$ inch) from case for 10 seconds . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values are with respect to network ground terminal.
2. For operation above $25^{\circ} \mathrm{C}$ free-air temperature, derate linearly at the rate of $5.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

## recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage VDD | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ | 2.85 | 3 | 3.15 | V |
| Supply volage, VDD (each supply, see Note 3) | $V_{D D}=5 \mathrm{~V}$ | 4.75 | 5 | 5.25 |  |
| Input voltage, $\mathrm{V}_{1}$ (inputs except VCO IN) |  | 0 |  | VDD | V |
| Output current, Io (each output) |  | 0 |  | $\pm 2$ | mA |
| VCO control voltage at VCO IN |  | 1 |  | $V_{D D}$ | V |
| ock frequency | $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ | 37 |  | 55 | Hz |
| ( | $V_{D D}=5 \mathrm{~V}$ | 43 |  | 100 |  |
|  | $V_{D D}=3 \mathrm{~V}$ | 1.8 |  | 2.7 | k $\Omega$ |
| Blas resistor, R ${ }_{\text {BIAS }}$. | $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ | 2.2 |  | 3 |  |

NOTE 3: It is recommended that the logic supply terminal (LOGIC VDD) and the VCO supply terminal (VCO VDD) be at the same voltage and separated from each other.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ (unless otherwise noted)

## VCO section

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{O} \mathrm{OH}=-2 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $1 \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.3 | V |
| $\mathrm{V}_{\text {IT }}$ | Positive input threshold voltage at TEST, VCO INHIBIT |  | 0.9 | 1.5 | 2.1 | V |
| I | Input current at TEST, VCO INHIBIT | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ or ground |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{Z}_{\text {i }}(\mathrm{VCO} / \mathrm{N})$ | Input impedance at VCO IN | VCO $\operatorname{IN}=1 / 2 \mathrm{~V}_{\mathrm{DD}}$ |  | 10 |  | $\mathrm{M} \Omega$ |
| IDD(INH) | VCO supply current (inhibit) | See Note 4 |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| IDD(VCO) | VCO supply current | See Note 5 |  | 5.1 | 15 | mA |

NOTES: 4. The current into VCO $V_{D D}$ and LOGIC $V_{D D}$ when VCO INHIBIT $=V_{D D}$ and PFD INHIBIT is high.
5. The current into $V C O V_{D D}$ and LOGIC $V_{D D}$ when $V C O I N=1 / 2 V_{D D}, R_{B I A S}=2.4 \mathrm{k} \Omega$, VCO INHIBIT = ground, and PFD INHIBIT is high.

## PFD section

| PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V} \mathrm{OH} \quad$ High-level output voltage | $\mathrm{I}^{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.7 |  | V |
| VOL Low-level output voltage | $\mathrm{IOL}=2 \mathrm{~mA}$ |  | 0.2 | V |
| IOZ High-impedance-state output current | PFD INHIBIT = high, $V_{1}=V_{D D}$ or ground |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IH }} \quad$ High-level input voltage at FIN-A, FIN-B |  | 2.1 |  | V |
| $\mathrm{V}_{\text {IL }} \quad$ Low-level input voltage at FIN-A, FIN-B |  |  | 0.9 | V |
| $\mathrm{V}_{1} \mathrm{~T}_{+} \quad$ Positive input threshold voltage at PFD INHIBIT |  | $0.9 \quad 1.5$ | 2.1 | V |
| $\mathrm{C}_{i} \quad$ Input capacitance at FIN-A, FIN-B |  | 5 |  | pF |
| $Z_{i} \quad$ Input impedance at FIN-A, FIN-B |  | 10 |  | $\mathrm{M} \Omega$ |
| $\operatorname{IDD}(\mathrm{Z}) \quad$ High-impedance-state PFD supply current | See Note 6 | 0.01 | 1 | $\mu \mathrm{A}$ |
| IDD(PFD) PFD supply current | See Note 7 | 0.7 | 4 | mA |

NOTES: 6. The current into LOGIC VDD when FIN-A and FIN-B = ground, PFD INHIBIT = VDD, PFD OUT open, and VCO OUT is inhibited.
7. The current into LOGIC VDD when FIN-A and FIN-B $=30 \mathrm{MHz}\left(V_{I(P P)}=3 \mathrm{~V}\right.$, rectangular wave), PFD INHIBIT = GND, PFD OUT open, and VCO OUT is inhibited.

## operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$

 (unless otherwise noted)
## VCO section

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {Osc }}$ | Operating oscillation frequency | $\mathrm{R}_{\text {BIAS }}=2.4 \mathrm{k} \Omega, \mathrm{VCO} \mathrm{IN}=1 / 2 \mathrm{~V}$ DD | 38 | 48 | 55 | MHz |
| $\mathrm{t}_{\text {s(fosc) }}$ | Time to stable oscillation (see Note 8) | Measured from VCO INHIBIT $\downarrow$ |  |  | 10 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise time, VCO OUT $\uparrow$ | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, See Figure 3 |  | 3.3 | 10 | ns |
| ${ }_{\text {t }}$ | Fall time, VCO OUT $\downarrow$ | $\mathrm{C}_{L}=15 \mathrm{pF}$, See Figure 3 |  | 2 | 8 | ns |
|  | Duty cycle at VCO OUT | $\mathrm{R}_{\text {BIAS }}=2.4 \mathrm{k} \Omega, \mathrm{VCO} \mathrm{IN}=1 / 2 \mathrm{~V}$ DD | 45\% | 50\% | 55\% |  |
| $\alpha_{(f o s c)}$ | Temperature coefficient of oscillation frequency | $\begin{aligned} & \mathrm{R}_{\mathrm{BIAS}}=2.4 \mathrm{k} \Omega, \mathrm{VCO} \operatorname{IN}=1 / 2 \mathrm{~V} \mathrm{DD}, \\ & \mathrm{~T}_{\mathrm{A}}=-20^{\circ} \mathrm{C} \text { to } 75^{\circ} \mathrm{C} \end{aligned}$ |  | 0.03 |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| kSVS(fosc) | Supply voltage coefficient of oscillation frequency | $\begin{aligned} & \mathrm{R}_{\mathrm{BIAS}}=2.4 \mathrm{k} \Omega, \mathrm{VCO} \text { IN }=1.5 \mathrm{~V}, \\ & \mathrm{~V} D \mathrm{VD}=2.85 \mathrm{~V} \text { to } 3.15 \mathrm{~V} \end{aligned}$ |  | 0.04 |  | \%/mV |
|  | Jitter absolute (see Note 9) | $\mathrm{R}_{\text {BIAS }}=2.4 \mathrm{k} \Omega$ |  | 100 |  | ps |

NOTES: 8. The time period to stabilize the VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level.
9. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed printed circuit board (PCB) with no device socket.
PFD section

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum operating frequency |  | 30 |  |  | MHz |
| tplZ | Disable time, PFD INHIBIT $\uparrow$ to PFD OUT Hi-Z | See Figures 4 and 5 and Table 3 |  | 20 | 40 | ns |
| tphZ | Disable time, PFD INHIBIT $\uparrow$ to PFD OUT Hi-Z |  |  | 18 | 40 |  |
| tPZL | Enable time, PFD INHIBIT $\downarrow$ to PFD OUT low |  |  | 4.1 | 18 | ns |
| tPZH | Enable time, PFD INHIBIT $\downarrow$ to PFD OUT high |  |  | 4.8 | 18 |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise time, PFD OUT $\uparrow$ | $C_{L}=15 \mathrm{pF}, \quad$ See Figure 4 |  | 3.1 | 9 | ns |
| $\mathrm{tf}_{f}$ | Fall time, PFD OUT $\downarrow$ |  |  | 1.5 | 9 | ns |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)

VCO section

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{OH}=-2 \mathrm{~mA}$ | 4.5 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{IOL}=2 \mathrm{~mA}$ |  |  | 0.5 | V |
| $\mathrm{V}_{1} \mathrm{~T}_{+}$ | Positive input threshold voltage at TEST, VCO INHIBIT |  | 1.5 | 2.5 | 3.5 | V |
| 1 | Input current at TEST, VCO INHIBIT | $\mathrm{V}_{1}=\mathrm{V}_{\text {DD }}$ or ground |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{Z}_{\mathrm{i}}(\mathrm{VCO} \mathrm{IN})$ | Input impedance at VCO $\mathbb{N}$ | VCO IN = 1/2 VDD |  | 10 |  | $\mathrm{M} \Omega$ |
| $\operatorname{l} \mathrm{DD}(\mathrm{INH})$ | VCO supply current (inhibit) | See Note 4 |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| IDD(VCO) | VCO supply current | See Note 5 |  | 14 | 35 | mA |

NOTES: 4. The current into $V_{C O} V_{D D}$ and LOGIC $V_{D D}$ when $V C O$ INHIBIT $=V_{D D}$, and PFD INHIBIT high.
5. The current into $\mathrm{VCO} \mathrm{V}_{D D}$ and LOGIC $\mathrm{V}_{D D}$ when $\mathrm{VCO} \operatorname{IN}=1 / 2 \mathrm{~V}_{D D}, R_{B I A S}=2.4 \mathrm{k} \Omega$, VCO INHIBIT $=$ ground, and PFD INHIBIT high.
PFD section

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}} \quad$ High-level output voltage | $1 \mathrm{OH}=2 \mathrm{~mA}$ | 4.5 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ Low-level output voltage | $\mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  |  | 0.2 | V |
| IOZ High-impedance-state output current | PFD INHIBIT = high, $V_{1}=V_{D D}$ or ground |  |  | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IH }} \quad$ High-level input voltage at FIN-A, FIN-B |  | 3.5 |  |  | V |
| $\mathrm{V}_{\text {IL }} \quad$ Low-level input voltage at FIN-A, FIN-B |  |  |  | 1.5 | V |
| $\mathrm{V}_{1} \mathrm{~T}_{+} \quad$ Positive input threshold voltage at PFD INHIBIT |  | 1.5 | 2.5 | 3.5 | V |
| $\mathrm{C}_{\mathrm{i}} \quad$ Input capacitance at $\mathrm{FIN}-\mathrm{A}$, FIN-B |  |  | 7 |  | pF |
| $\mathrm{Z}_{\mathrm{i}} \quad$ Input impedance at FIN-A, FIN-B |  |  | 10 |  | $\mathrm{M} \Omega$ |
| $\operatorname{IDD}(\mathrm{Z}) \quad$ High-impedance-state PFD supply current | See Note 6 |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| IDD(PFD) PFD supply current | See Note 10 |  | 2.6 | 8 | mA |

NOTES: 6. The current into LOGIC $V_{D D}$ when FIN-A and FIN-B = ground, PFD INHIBIT = $V_{D D}$, PFD OUT open, and VCO OUT is inhibited.
10. The current into LOGIC $\mathrm{V}_{\text {DD }}$ when FIN-A and FIN-B $=50 \mathrm{MHz}\left(\mathrm{V}_{\mathrm{I}}(\mathrm{PP})=3 \mathrm{~V}\right.$, rectangular wave), PFD INHIBIT = ground, PFD OUT open, and VCO OUT is inhibited.

## operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ (unless otherwise noted)

## VCO section

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {fosc }}$ | Operating oscillation frequency | $\mathrm{R}_{\mathrm{BIAS}}=2.4 \mathrm{k} \Omega, \mathrm{VCO} \operatorname{IN}=1 / 2 \mathrm{~V}$ DD | 64 | 80 | 96 | MHz |
| $\mathrm{t}_{\text {s (fosc) }}$ | Time to stable oscillation (see Note 8) | Measured from VCO INHIBIT $\downarrow$ |  |  | 10 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise time, VCO OUT $\uparrow$ | $C_{L}=15 \mathrm{pF}$, See Figure 3 |  | 2.1 | 5 | ns |
| $\mathrm{tf}_{f}$ | Fall time, VCO OUT $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$, See Figure 3 |  | 1.5 | 4 | ns |
|  | Duty cycle at VCO OUT | $\mathrm{R}_{\text {BIAS }}=2.4 \mathrm{k} \Omega, \mathrm{VCOIN}=1 / 2 \mathrm{~V}$ DD | 45\% | 50\% | 55\% |  |
| $\alpha_{\text {(fosc }}$ ) | Temperature coefficient of oscillation frequency | $\begin{aligned} & \mathrm{R}_{\mathrm{BIAS}}=2.4 \mathrm{k} \Omega, \mathrm{VCO} \operatorname{IN}=1 / 2 \mathrm{~V} \text { DD }, \\ & \mathrm{T}_{\mathrm{A}}=-20^{\circ} \mathrm{C} \text { to } 75^{\circ} \mathrm{C} \end{aligned}$ |  | 0.03 |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| kSVS(fosc) | Supply voltage coefficient of oscillation frequency | $\begin{aligned} & \mathrm{R} \text { BIAS }=2.4 \mathrm{k} \Omega, \mathrm{VCO} \mathrm{IN}=2.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DD}}=4.75 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \end{aligned}$ |  | 0.02 |  | \%/mV |
|  | Jitter absolute (see Note 9) | RBIAS $=2.4 \mathrm{k} \Omega$ |  | 100 |  | ps |

NOTES: 8: The time period to stabilize the VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level.
9. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed printed circuit board (PCB) with no device socket.
PFD section

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f }}$ max | Maximum operating frequency |  | 50 |  |  | MHz |
| tplz | Disable time, PFD INHIBIT $\uparrow$ to PFD OUT Hi-Z | See Figures 4 and 5 and Table 3 |  | 20 | 40 | ns |
| tPHZ | Disable time, PFD INHIBIT $\uparrow$ to PFD OUT Hi-Z |  |  | 17 | 40 |  |
| tPZL | Enable time, PFD INHIBIT $\downarrow$ to PFD OUT low |  |  | 3.7 | 10 | ns |
| tPZH | Enable time, PFD INHIBIT $\downarrow$ to PFD OUT high |  |  | 3.4 | 10 |  |
| $\mathrm{tr}_{r}$ | Rise time, PFD OUT $\uparrow$ | $C_{L}=15 \mathrm{pF}$, See Figure 4 |  | 1.7 | 5 | ns |
| ${ }_{\text {t }}$ | Fall time, PFD OUT $\downarrow$ |  |  | 1.3 | 5 | ns |

## PARAMETER MEASUREMENT INFORMATION



Figure 3. VCO Output Voltage Waveform

$\dagger$ FIN-A and FIN-B are for reference phase only, not for timing.
Figure 4. PFD Output Voltage Waveform
Table 3. PFD Output Test Conditions

| PARAMETER | $\mathrm{R}_{\mathrm{L}}$ | $C_{L}$ | $\mathrm{S}_{1}$ | $\mathrm{S}_{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| tPZH | $1 \mathrm{k} \Omega$ | 15 pF | Open | Closed |
| tphZ |  |  |  |  |
| $\mathrm{tr}_{r}$ |  |  |  |  |
| tpZL |  |  | Closed | Open |
| tpLZ |  |  |  |  |
| tf $^{\text {f }}$ |  |  |  |  |



Figure 5. PFD Output Test Conditions


Figure 6

VCO OSCILLATION FREQUENCY
VS
VCO CONTROL VOLTAGE


Figure 8

VCO OSCILLATION FREQUENCY
VCO CONTROL VOLTAGE


Figure 7

VCO OSCILLATION FREQUENCY
vs
VCO CONTROL VOLTAGE


Figure 9

## TYPICAL CHARACTERISTICS



Figure 10

VCO OSCILLATION FREQUENCY vs
VCO CONTROL VOLTAGE


Figure 12

VCO OSCILLATION FREQUENCY
VS

VCO CONTROL VOLTAGE


Figure 11

VCO OSCILLATION FREQUENCY vs
VCO CONTROL VOLTAGE


Figure 13

TYPICAL CHARACTERISTICS


Figure 14

RECOMMENDED LOCK FREQUENCY
vs
BIAS RESISTOR


Figure 15

## APPLICATION INFORMATION

## gain of VCO and PFD

Figure 16 is a block diagram of the PLL. The divider N value depends on the input frequency and the desired VCO output frequency according to the system application requirements. The $\mathrm{K}_{\mathrm{p}}$ and $K_{V}$ values are obtained from the operating characteristics of the device as shown in Figure 16. $\mathrm{K}_{\mathrm{p}}$ is defined from the phase detector $V_{O L}$ and $V_{O H}$ specifications and the equation shown in Figure $16(\mathrm{~b}) . \mathrm{K}_{V}$ is defined from Figures 8, 9, 10, and 11 as shown in Figure 16(c).
The parameters for the block diagram with the units are as follows:
$K_{V}$ : VCO gain (rad/s/V)
$K_{\mathrm{p}}$ : PFD gain (V/rad)
$\mathrm{K}_{\mathrm{f}}$ : LPF gain (V/V)
$\mathrm{K}_{\mathrm{N}}$ : countdown divider gain (1/N)

## external counter

When a large $N$ counter is required by the application, there is a possibility that the PLL response becomes slow due to the counter response delay time. In the case of a high frequency application, the counter delay time should be accounted for in the overall PLL design.


Figure 16. Example of a PLL Block Diagram

## $R_{\text {BIAS }}$

The external bias resistor sets the VCO center frequency with $1 / 2 \mathrm{~V}_{\mathrm{DD}}$ applied to the $\mathrm{VCO} \operatorname{IN}$ terminal. For the most accurate results, a metal-film resistor is the better choice but a carbon-composition resistor can also be used with excellent results. A $0.22 \mu \mathrm{~F}$ capacitor should be connected from the BIAS terminal to ground as close to the device terminals as possible.

## hold-in range

From the technical literature, the maximum hold-in range for an input frequency step for the three types of filter configurations shown in Figure 17 is as follows:

$$
\begin{equation*}
\Delta \omega_{H} \simeq 0.8\left(K_{p}\right)\left(K_{V}\right)\left(K_{f}(\infty)\right) \tag{1}
\end{equation*}
$$

Where

$$
\mathrm{K}_{\mathrm{f}}(\infty)=\text { the filter transfer function value at } \omega=\infty
$$

## APPLICATION INFORMATION

## low-pass-filter (LPF) configurations

Many excellent references are available that include detailed design information about LPFs and should be consulted for additional information. Lag-lead filters or active filters are often used. Examples of LPFs are shown in Figure 17. When the active filter of Figure 17(c) is used, the reference should be applied to FIN-B because of the amplifier inversion. Also, in practical filter implementations, C2 is used as additional filtering at the VCO input. The value of C 2 should be equal to or less than one tenth the value of C 1 .

(a) LAG FILTER

(b) LAG-LEAD FILTER

(c) ACTIVE FILTER

Figure 17. LPF Examples for PLL

## the passive filter

The transfer function for the low-pass filter shown in Figure 17(b) is;

$$
\begin{equation*}
\frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{~V}_{\mathrm{IN}}}=\frac{1+\mathrm{s} \cdot \mathrm{~T} 2}{1+\mathrm{s} \cdot(\mathrm{~T} 1+\mathrm{T} 2)} \tag{2}
\end{equation*}
$$

where

$$
\mathrm{T} 1=\mathrm{R} 1 \cdot \mathrm{C} 1 \text { and } \mathrm{T} 2=\mathrm{R} 2 \cdot \mathrm{C} 1
$$

Using this filter makes the closed-loop PLL system a type 1 second-order system. The response curves of this system to a unit step are shown in Figure 18.

## the active filter

When using the active filter shown in Figure 17(c), the phase detector inputs must be reversed since the filter adds an additional inversion. Therefore, the input reference frequency should be applied to the FIN-B terminal and the output of the VCO divider should be applied to the input reference terminal, FIN-A.
The transfer function for the active filter shown in Figure 17(c) is:

$$
\begin{equation*}
\mathrm{F}(\mathrm{~s})=\frac{1+\mathrm{s} \cdot \mathrm{R} 2 \cdot \mathrm{C} 1}{\mathrm{~s} \cdot \mathrm{R} 1 \cdot \mathrm{C} 1} \tag{3}
\end{equation*}
$$

Using this filter makes the closed-loop PLL system a type 2 second-order system. The response curves of this system to a unit step are shown in Figure 19.

## APPLICATION INFORMATION

Using the lag-lead filter in Figure 17(b) and divider N value, the transfer function for phase and frequency are shown in equations 4 and 5 . Note that the transfer function for phase differs from the transfer function for frequency by only the divider N value. The difference arises from the fact that the feedback for phase is unity while the feedback for frequency is $1 / \mathrm{N}$.

Hence, the transfer function of Figure 17(a) for phase is

$$
\begin{equation*}
\frac{\Phi 2(\mathrm{~s})}{\Phi 1(\mathrm{~s})}=\frac{K_{p} \cdot K_{V}}{N \cdot(T 1+\mathrm{T} 2)}\left[\frac{1+\mathrm{s} \cdot \mathrm{~T} 2}{s^{2}+\mathrm{s}\left[1+\frac{K_{p} \cdot K_{V} \cdot T 2}{N \cdot(T 1+T 2)}\right]+\frac{K_{p} \cdot K_{V}}{N \cdot(T 1+\mathrm{T} 2)}}\right] \tag{4}
\end{equation*}
$$

and the transfer function for frequency is

$$
\begin{equation*}
\frac{F_{\text {OUT(s) }}}{F_{R E F(s)}}=\frac{K_{p} \cdot K_{V}}{(T 1+T 2)}\left[\frac{1+s \cdot T 2}{s^{2}+s \cdot\left[1+\frac{K_{p} \cdot K_{V} \cdot T 2}{N \cdot(T 1+T 2)}\right]+\frac{K_{p} \cdot K_{V}}{N \cdot(T 1+T 2)}}\right] \tag{5}
\end{equation*}
$$

The standard 2-pole denominator is $\mathrm{D}=\mathrm{s}^{2}+2 \zeta \omega_{n} s+\omega_{n}{ }^{2}$ and comparing the coefficients of the denominator of equation (4) and (5) with the standard 2 -pole denominator gives the following results.

$$
\begin{equation*}
\omega_{n}=\sqrt{\frac{K_{p} \cdot K_{V}}{N \cdot(T 1+T 2)}} \tag{6}
\end{equation*}
$$

Solving for $T 1+T 2$

$$
\mathrm{T} 1+\mathrm{T} 2=\frac{\mathrm{K}_{\mathrm{p}} \cdot \mathrm{~K}_{\mathrm{V}}}{\mathrm{~N} \cdot \omega_{\mathrm{n}}^{2}}
$$

and by using this value for $\mathrm{T} 1+\mathrm{T} 2$ in equation (6) the damping factor is

$$
\begin{equation*}
\zeta=\frac{\omega_{\mathrm{n}}}{2} \cdot\left(\mathrm{~T} 2+\frac{\mathrm{N}}{\mathrm{~K}_{\mathrm{p}} \cdot \mathrm{~K}_{\mathrm{V}}}\right) \tag{7}
\end{equation*}
$$

solving for T2

$$
\begin{equation*}
\mathrm{T} 2=\frac{2 \zeta}{\omega}-\frac{\mathrm{N}}{\mathrm{~K}_{\mathrm{p}} \cdot \mathrm{~K}_{\mathrm{V}}} \tag{8}
\end{equation*}
$$

then by substituting for $T 2$ in equation (6)

$$
\begin{equation*}
\mathrm{T} 1=\frac{\mathrm{K}_{\mathrm{V}} \cdot \mathrm{~K}_{\mathrm{p}}}{\mathrm{~N} \cdot \omega_{\mathrm{n}}^{2}}-\frac{2 \zeta}{\omega_{\mathrm{n}}}+\frac{\mathrm{N}}{\mathrm{~K}_{\mathrm{p}} \cdot \mathrm{~K}_{\mathrm{V}}} \tag{9}
\end{equation*}
$$

## APPLICATION INFORMATION

From the circuit constants and the initial design parameters then

$$
\begin{align*}
& R 2=\left[\frac{2 \zeta}{\omega_{n}}-\frac{N}{K_{p} \cdot K_{V}}\right] \frac{1}{C 1}  \tag{10}\\
& R 1=\left[\frac{K_{p} \cdot K_{v}}{\omega_{n}^{2} \cdot N}-\frac{2 \zeta}{\omega_{n}}+\frac{N}{K_{p} \cdot K_{V}}\right] \frac{1}{C 1} \tag{11}
\end{align*}
$$

The capacitor, C 1 , is usually chosen between $1 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ to allow for reasonable resistor values and physical capacitor size.

## APPLICATION INFORMATION



Figure 18. Type 1 Second-Order Step Response

APPLICATION INFORMATION


Figure 19. Type 2 Second-Order Step Response

## APPLICATION INFORMATION



Figure 20. Evaluation and Operation Schematic

## PCB layout considerations

The TLC2933 contains a high frequency oscillator; therefore, very careful breadboarding and PCB layout is required for evaluation.
The following design recommendations benefit the TLC2933 user:

- External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise.
- Radio frequency (RF) breadboarding or RF PCB techniques should be used throughout the evaluation and production process.
- Wide ground leads or a ground plane should be used on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction.
- LOGIC $V_{D D}$ and VCO $V_{D D}$ should be separate PCB traces and connected to the best filtered supply point available in the system to minimize supply cross-coupling.
- VCO V ${ }_{D D}$ to ground and LOGIC $V_{D D}$ to ground should be decoupled with a $0.1-\mu \mathrm{F}$ capacitor placed as close as possible to the appropriate device terminals.
- The no-connection (NC) terminal on the package should be connected to ground to prevent stray pickup.
- Analog Front-End Integrated Circuit for the 18-Bit Stereo Audio Sigma-Delta Analog-toDigital Converter TLC320AD58C
- Low Distortion, Low Noise
- THD+N... 0.00056\% Typ
- SNR . . . 108-dB Typ
- Adjustable Signal Gain
- 5-V Single Supply Operation
- Internal Voltage Reference
- Operating Temperature $\ldots 0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$


## description

The TL32088 is an analog signal conditioning integrated circuit built using a proprietary Texas Instruments bipolar process. This device is used for the analog signal input stage for the 18 -bit, stereo audio, sigma-delta, analog-to-digital converter (ADC) TLC320AD58C exclusively. The TL32088 can convert input signals from single-ended to differential and differential to single-ended. The TL32088 also implements a single-ended to single-ended and differential to differential amplifier buffer. The differential output can be connected to the TLC320AD58C directly. The TLC32088 is composed of high performance amplifiers that offer wide output swing with low distortion and low noise. The reference voltage for the internal amplifier circuit is provided from an internal voltage reference circuit.

The TL32088 provides a wide output swing while maintaining $0.00056 \%$ THD +N and $108-\mathrm{dB}$ SNR and, therefore, is ideally suited for high-end audio systems.

## functional block diagram



## TL32088 <br> DIFFERENTIAL ANALOG BUFFER AMPLIFIER FOR THE TLC320AD58 <br> SLAS123B - MARCH 1995 - REVISED NOVEMBER 1995

absolute maximum rating over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage, $\mathrm{AV}_{\mathrm{CC}}$ (see Note 1) | 7 V |
| :---: | :---: |
| Differential input voltage, $\mathrm{V}_{\text {ID }}$ (see Note 2) | $\mathrm{AV}_{\mathrm{CC}}$ |
| Input voltage range, $\mathrm{V}_{1}$ (any input) (see Notes 1 and 3) | -0.3 to $\mathrm{AV}_{\mathrm{CC}}$ |
| Output voltage, $\mathrm{V}_{\mathrm{O}}$ | -0.3 to $\mathrm{AV}_{\mathrm{CC}}$ |
| Output current, $\mathrm{l}_{0}$ | 20 mA |
| Duration of short-circuit current at or below $25^{\circ} \mathrm{C}$ (output shorted | unlimited |
| Continuous total power dissipation, $\mathrm{P}_{\mathrm{D}}\left(\mathrm{T}_{\mathrm{A}} \leq 25^{\circ} \mathrm{C}\right)$ (see Note 4) | 625 mW |
| Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | $260^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied, Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. All voltage values, except differential voltage, are with respect to GND.
2. Differential voltage is at the noninverting input with respect to the inverting input.
3. All input voltage values must not exceed $\mathrm{V}_{\mathrm{CC}}$.
4. Derating factor above $T_{A}=25^{\circ} \mathrm{C}$ is $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

## recommended operating conditions

|  | MIN | NOM |
| :--- | :---: | :---: |
| Supply voltage, $\mathrm{AV}_{\mathrm{CC}}$ | MAX | UNIT |
| Input voltage range, $\mathrm{V}_{1}$ (see Note 5 ) | 4.75 | 5 |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 1.1 | V |

NOTE 5: The output voltage is undetermined when the input voltage exceeds recommended input voltage range.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ (unless otherwise noted)


NOTE 6: Gain error is between OUT L and FLTL 1, OUT R and FLTR 1.
operating characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SR | Slew rate | $\begin{aligned} & \mathrm{AV}=1, \\ & \mathrm{~V}=2.5 \mathrm{~V}+0.5 \mathrm{~V}\left(\mathrm{AMP} \mathrm{~L}_{1}, \mathrm{R} 1\right) \end{aligned}$ |  | 3 |  | V/ $\mu \mathrm{s}$ |
| $\mathrm{B}_{1}$ | Unity-gain bandwidth | AMP L1, R1 |  | 7 |  | MHz |
| SNR | Signal-to-noise ratio (EIAJ) | A-Weighted test circuit (see Figure 2) | 104 | 108 |  | dB |
| THD +N | Total harmonic distortion plus noise | $\begin{array}{\|l} \mathrm{V}_{\mathrm{O}}(\mathrm{PP})=3.2 \mathrm{~V} \quad \mathrm{f}=1 \mathrm{kHz}, \\ \mathrm{BW}=10 \mathrm{~Hz} \text { to } 20 \mathrm{kHz} \text { test circuit } \end{array}$ |  | 0.00056\% | 0.001\% |  |
|  | Crosstalk | $\mathrm{V}_{\mathrm{O}}(\mathrm{PP})=3.2 \mathrm{~V}, \mathrm{f}=20 \mathrm{kHz}$ |  | -125 |  | dB |

## APPLICATION INFORMATION


$\dagger$ TLC320AD58C input terminals.
Figure 1. TL32088 to TLC320AD58C Connections

## APPLICATION INFORMATION

Table 1. A-Weighted Data

| FREQUENCY | A WEIGHTING (dB) | FREQUENCY | A WEIGHTING (dB) |
| :---: | :---: | :---: | :---: |
| 25 | $-44.6 \pm 2$ | 800 | $-0.1 \pm 1$ |
| 31.5 | $-39.2 \pm 2$ | 1000 | $0 \pm 0$ |
| 40 | $-34.5 \pm 2$ | 1250 | $0.6 \pm 1$ |
| 50 | $-30.2 \pm 2$ | 1600 | $1.0 \pm 1$ |
| 63 | $-26.1 \pm 2$ | 2000 | $1.2 \pm 1$ |
| 80 | $-22.3 \pm 2$ | 2500 | $1.2 \pm 1$ |
| 100 | $-19.1 \pm 1$ | 3150 | $1.2 \pm 1$ |
| 125 | $-16.1 \pm 1$ | 4000 | $1.0 \pm 1$ |
| 160 | $-13.2 \pm 1$ | 5000 | $0.5 \pm 1$ |
| 200 | $-10.8 \pm 1$ | 6300 | $-0.1 \pm 1$ |
| 250 | $-8.6 \pm 1$ | 8000 | $-1.1 \pm 1$ |
| 315 | $-6.5 \pm 1$ | 10000 | $-2.4 \pm 1$ |
| 400 | $-4.8 \pm 1$ | 12500 | $-4.2 \pm 2$ |
| 500 | $-3.2 \pm 1$ | 16000 | $-6.5 \pm 2$ |
| 630 | $-1.9 \pm 1$ | - | - |



Figure 2. A-Weighted Function

## General Information

## General purpose ADCs

## General Purpose DACs

## DSP AICs and CODECs

## Special Functions

Video Interface Palettes
6

## Digital Imaging Sensor Products

## Contents

Page
TVP3026 ..... 6-3
TVP3030 ..... 6-7
TVP3033 ..... 6-11
TVP3409 ..... 6-13
TVP3703 ..... 6-15

- Supports System Resolutions up to $1600 \times 1280$ at $76-\mathrm{Hz}$ Refresh Rate
- Supports Color Depths of 4-, 8-, 16-, 24-, and 32-Bit/Pixel
- Versatile Direct-Color Modes:
- 24-Bit/Pixel with 8-Bit Overlay ( $\mathrm{O}, \mathrm{R}, \mathrm{G}, \mathrm{B}$ )
- 24-Bit/Pixel (R, G, B)
- 16-Bit/Pixel $(5,6,5)$ XGA ${ }^{\text {TM }}$ Configuration
- 16-Bit/Pixel $(6,6,4)$ Configuration
- 15-Bit/Pixel With 1-Bit Overlay $(1,5,5,5)$ TARGA ${ }^{\text {TM }}$ Configuration
- 12-Bit/Pixel With 4-Bit Overlay (4, 4, 4, 4)
- True-Color Gamma Correction
- Supports Packed Pixel Formats for 24-Bit/Pixel Using a 32- or 64-Bit/Pixel Bus
- 50\% Duty Cycle Reference Clock for Higher Screen Refresh Rates in Packed-24 Modes
- Programmable Frequency Synthesis Phase-Locked Loops (PLL) for Dot Clock and Memory Clock
- Loop Clock PLL Compensates for System Delay and Ensures Reliable Data Latching
- Versatile Pixel Bus Interface Supports Little- and Big-Endian Data Formats
- 135-, 175-, 220-, 230-, 250-, and $270-\mathrm{MHz}$ Versions
- On-Chip Hardware Cursor, $64 \times 64 \times 2$ Cursor (XGA and X-Window ${ }^{\text {TM }}$ Functionally Compatible)
- Direct Interfacing to Video RAM
- Supports Overscan For Creation of Custom Screen Borders
- Color-Keyed Switching of Direct Color and and True Color or Overlay
- Hardware Port Select Switching Between Direct Color and True Color or Overlay
- Triple 8-Bit D/A Converters
- Analog-Output Comparators for Monitor Detection
- RS-343A-Compatible Outputs
- Direct VGA Pass-Through Capability
- Palette-Page Register
- Horizontal Zooming Capability
- Data Manual Available $\dagger$


## description

The TVP3026 is an advanced video interface palette (VIP) from Texas Instruments implemented in EPICTM 0.8 -micron CMOS process. The TVP3026 is a 64 -bit VIP that supports packed-24 modes enabling 24 -bit true color and high resolution at the same time without excessive amounts of frame buffer memory. For example, a 24 -bit true color display with $1280 \times 1024$ resolution may be packed into 4 megabytes of VRAM. A PLL-generated, $50 \%$ duty cycle reference clock is output in the packed- 24 modes, maximizing VRAM cycle time and screen refresh rate.
The TVP3026 supports all of the pixel formats of the TVP3020 VIP. Data can be split into 4 - or 8 -bit planes for pseudo-color mode or split into 12-, 16- or 24 -bit true-color and direct-color modes. For the 24 -bit direct color modes, an 8 -bit overlay plane is available. The 16 -bit direct- and true-color modes can be configured to $\mathrm{IBM}^{\mathrm{TM}}$ XGA $(5,6,5)$, TARGA $(1,5,5,5)$, or $(6,6,4)$ as another existing format. An additional 12 -bit mode $(4,4,4,4)$ is supported with 4 bits for each color and overlay. All color modes support selection of little- or big-endian data format for the pixel bus. Additionally, the device is also software compatible with the IMSG176/8 and Bt476/8 color palettes.

[^13]
## description (continued)

Two fully programmable PLLs for pixel clock and memory clock functions are provided, as well as a simple frequency doubler for dramatic improvements in graphics system cost and integration. A third loop clock PLL is incorporated, making pixel data latch timing much simpler than with other existing color palettes. In addition, four digital clock inputs (two TTL- and two ECL/TTL-compatible) can be used and are software selectable. The video clock provides a software-selected divide ratio of the chosen pixel clock. The shift clock output can be used directly as the VRAM shift clock. The reference clock output is driven by the loop clock PLL and provides a timing reference to the graphics accelerator.
Like the TVP3020, the TVP3026 also integrates a complete, IBM XGA-compatible hardware cursor on chip, making significant graphics performance enhancements possible. Additionally, hardware port select and color-keyed switching functions allow the user several options for producing graphical overlays on direct-color backgrounds.

The TVP3026 has three 256-by-8 color lookup tables with triple, 8-bit video, digital-to-analog converters (DACs) capable of directly driving a doubly terminated, $75-\Omega$ line. The lookup tables are designed with a dual-port RAM architecture that enables ultra-high speed operation. Sync generation is incorporated on the green output channel. Horizontal sync (HSYNC) and vertical sync (VSYNC) are pipeline delayed through the device and optionally inverted to indicate screen resolution to the monitor. A palette-page register is available to select from multiple color maps in RAM when 4 bit planes are used. This allows the screen colors to be changed with only one microprocessor write cycle.

The device features a separate VGA bus that supports the integrated VGA modes in graphics accelerator applications, allowing efficient support for VGA graphics and text modes. The separate bus also is useful for accepting data from the feature connector of most VGA-supported personal computers, without the need for external data multiplexing.

The TVP3026 is highly system integrated. It can be connected to the serial port of VRAM devices without external buffer logic and connected to many graphics engines directly. It also supports the split shift-register transfer function, which is common to many industry standard VRAM devices.
The system-integration concept is even carried further to manufacturing test and field diagnosis. To support these, several highly integrated test functions have been designed to enable simplified testing of the palette and the entire graphics system.

AVAILABLE OPTIONS

| $\mathrm{T}_{\mathbf{A}}$ | SPEED | $\begin{gathered} \text { DAC } \\ \text { RESOLUTION } \end{gathered}$ | PACKAGE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | CERAMIC FLAT PACK (HFG) | METAL QUAD <br> FLAT PACK <br> (MDN) | PLASTIC QUAD FLAT PACK (PCE) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 135 MHz | 8 Bits | - | - | TVP3026-135PCE |
|  | 175 MHz | 8 Bits | - | - | TVP3026-175PCE |
|  | 220 MHz | 8 Bits | - | - | TVP3026-220PCE |
|  | 230 MHz | 8 Bits | - | - | TVP3026-230PCE |
|  | 250 MHz | 8 Bits | - | - | TVP3026-250PCE |
|  | 270 MHz | 8 Bits | - | TVP3026-270MDN | - |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | 175 MHz | 8 Bits | TVP3026-175MHFG | - | - |

## functional block diagram



- Supports System Resolutions up to $1600 \times 1280$ at $86-\mathrm{Hz}$ Refresh Rate
- Supports Color Depths of 4, 8, 16, 24, and 32 Bit/Pixel, All at Maximum Resolution
- 128-Bit-Wide Pixel Bus
- Versatile Direct-Color Modes:
- 24-Bit/Pixel with 8-Bit Overlay ( $\mathrm{O}, \mathrm{R}, \mathrm{G}, \mathrm{B}$ )
- 24-Bit/Pixel Packed-24 (R, G, B)
- 16-Bit/Pixel $(5,6,5)$ XGA Configuration
- 16-Bit/Pixel $(6,6,4)$ Configuration
- 15-Bit/Pixel With 1-Bit Overlay (1,5,5,5) TARGA Configuration
- 12-Bit/Pixel With 4-Bit Overlay (4, 4, 4, 4)
- True-Color Gamma Correction
- Supports Packed Pixel Formats for 24 Bit/Pixel Using a 32-, 64-, or 128-Bit/Pixel Bus
- 50\% Duty Cycle Reference Clock for Higher Screen Refresh Rates in Packed-24 Modes
- Programmable Frequency Synthesis PLLs for Dot Clock and Memory Clock
- Loop Clock PLL Compensates for System Delay and Ensures Reliable Data Latching
- Versatile Pixel Bus Interface Supports Little-Endian and Big-Endian Data Formats
- 175-, 220- and $250-\mathrm{MHz}$ Versions
- On-Chip Hardware Cursor, $64 \times 64 \times 2$ Cursor (XGA and X-Windows Functionally Compatible)
- Byte Router Allows Use of R, G, or B Direct-Color Channels Individually
- Direct Interfacing to Video RAM
- Overscan for Creation of Custom Screen Borders
- Color-Keyed Switching of Direct Color and True Color or Overlay
- Triple 8-Bit Digital-to-Analog (D/A) Converters
- Analog Output Comparators for Monitor Detection
- RS-343A Compatible Outputs
- Direct VGA Pass-Through Capability
- Palette-Page Register
- Horizontal Zooming Capability
- EPIC $0.8-\mu \mathrm{m}$ CMOS Process
- Data Manual Available $\dagger$


## description

The TVP3030 is an advanced video interface palette (VIP) from Texas Instruments implemented in EPICTM 0.8 -micron CMOS process. The TVP3030 is a 128 -bit VIP that provides virtually all features of the 64 -bit TVP3026. The TVP3030 doubles the pixel bus bandwidth, enabling 24-bit/pixel displays at resolutions up to $1600 \times 1280$ at a $76-\mathrm{Hz}$ refresh rate. Also, 24 -bit/pixel graphics at $1280 \times 1024$ resolution may be implemented at higher refresh rates with or without the use of pixel packing.
With the wider pixel bus comes additional 24-bit/pixel multiplexing modes: 4:1 (128-bit bus width for overlay and red-green-blue (RGB)) and 5:1 (120-bit bus width for RGB). The byte router function allows pseudo-color or monochrome image data to be taken from the red, green, or blue color channels. This enables high performance 24-bit/pixel architectures organized as red, green, and blue memory banks to provide 8-bit/pixel modes as well.

The TVP3030 extends the packed-24 modes to include 16:3 (pixels:load clocks) using a 128 -bit pixel bus width. For example, this enables 24 -bit/pixel graphics at 220 MHz pixel rate with only a 40 MHz VRAM serial output. With the $8: 3$ packed- 24 mode ( 64 -bit pixel bus width), a 24 -bit/pixel display with $1280 \times 1024$ resolution may be packed into 4 megabytes of VRAM. A PLL-generated, $50 \%$ duty cycle reference clock is output in the packed-24 modes, maximizing VRAM cycle time.

[^14]
## description (continued)

The TVP3030 supports all of the pixel formats of the TVP3026 VIP. Data can be split into 4-bit or 8-bit planes for pseudo-color mode or split into 12-, 16- or 24-bit true-color and direct-color modes. For the 24-bit direct color modes, an 8-bit overlay plane is available. The 16-bit direct- and true-color modes can be configured to IBM XGA ${ }^{\circledR}(5,6,5)$, $\operatorname{TARGA}^{\circledR}(5,5,5,1)$, or as another $(6,6,4)$ existing format. An additional 12 -bit mode $(4,4,4$, $4)$ is supported with 4 bits for each color and overlay. All color modes support selection of little-endian or big-endian data format for the pixel bus. Additionally, the device is also software compatible with the INMOS ${ }^{\text {m }}$ IMSG176/8 and Brooktree ${ }^{\text {TM }}$ Bt476/8 color palettes.

Two fully programmable phase-locked loops (PLLs) for pixel clock and memory clock functions are provided for dramatic improvements in graphics system cost and integration. A third loop clock PLL is incorporated 'making pixel data latch timing much simpler than with other existing color palettes. In addition, an external digital clock input is provided for VGA modes. The reference clock output is driven by the loop clock PLL and provides a timing reference to the graphics accelerator. The shift clock output may be used directly as the VRAM shift clock.

Like the TVP3026, the TVP3030 also integrates a complete, IBM XGA-compatible hardware cursor on chip, making significant graphics performance enhancements possible. Additionally, color-keyed switching is provided, giving the user an efficient means of combining graphic overlays and direct-color images on screen.

The TVP3030 has three $256 \times 8$ color look-up tables with triple 8 -bit video digital-to-analog converters (DACs) capable of directly driving a doubly terminated $75-\Omega$ line. The look-up tables are designed with a dual-ported RAM architecture that enables ultra-high speed operation.
The device features a separate VGA bus that supports the integrated VGA modes in graphics accelerator applications, allowing efficient support for VGA graphics and text modes. The separate bus is also useful for accepting data from the feature connector of most VGA-supported personal computers, without the need for external data multiplexing.

The TVP3030 is a highly integrated system. It can be connected to the serial port of VRAM devices without external buffering and connected to many graphics engines directly. It also supports the split-shift register transfer operation, which is common to many industry standard VRAM devices. To aid in manufacturing test and field diagnosis, several highly integrated test functions have been designed to enable simplified testing of the palette and the entire graphics subsystem.

AVAILABLE OPTIONS

| $\mathrm{T}_{\mathbf{A}}$ | SPEED | $\begin{gathered} \text { DAC } \\ \text { RESOLUTION } \end{gathered}$ | PACKAGE |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | FLAT PACK (PPA) | FLAT PACK (MEP) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 175 MHz | 8 Bits | TVP3030-175PPA | - |
|  | 220 MHz | 8 Bits | TVP3030-220PPA | - |
|  | 250 MHz | 8 Bits | - | TVP3030-250MEP |

functional block diagram

functional block diagram (continued)


- Supports System Resolutions up to 1600 x 1280 at $86-\mathrm{Hz}$ Refresh Rate
- RGB Color Depths of 8,16, 24, and 32 Bits/Pixel, All At Maximum Resolution
- Programmable Color Space Conversion
- Supports Interpolation for VGA Modes
- Supports RGB, YUV, and Mixed Modes
- 128-Bit Pixel Bus for Shared Frame Buffer Applications
- Supports Dual, Independent 64- or 32-Bit Pixel Ports for Separate Frame Buffer Applications
- RGB modes:
- 24-Bit/Pixel With 8 -Bit Overlay
- 24-Bit/Pixel Packed-24
- 16-Bit/Pixel XGA Configuration (5-6-5)
- 15-Bit/Pixel With 1-Bit Overlay (1-5-5-5)
- 15-Bit/Pixel Double Buffered (5-5-5)
- 12-Bit/Pixel Double Buffered (4-4-4)
- YUV Modes:
- 24-Bit/Pixel 4:4:4 Format
- 16-Bit/Pixel 4:2:2 Format
- Mixed Modes:
- 24-Bit YUV 4:4:4 and 8-Bit Overlay
- 12-Bit YUV 4:1:1 and 4-Bit Overlay
- 24-Bit Tagged YUV/RGB
- 15-Bit Tagged YUV/RGB
- 16-Bit YUV and 8-Bit Overlay + Luma-Key
- Gamma Correction for RGB or YUV Modes
- Hardware Cursor
- Programmable Window Output Controls Pixel Data Flow From Second Frame Buffer
- Supports WRAM Applications
- 175-, 220-, and $250-\mathrm{MHz}$ Versions
- Power-Saving 3.3-V Supply Operation With 5-V Tolerant I/O
- Programmable Frequency Synthesis PLLs for Dot Clock and Memory Clock
- Two Sync PLLs to Compensate for System Delay and Ensure Reliable Data Latching
- Color and Luminance Keying
- $64 \times 64 \times 2$ Cursor RAM
- XGA and X-Windows Functional Compatible
- Versatile Pixel Bus Interface Supports Little- and Big-Endian Data Formats
- Triple 8-Bit Monotonic D/A Converters
- Analog Output Comparators for Monitor Detection
- RS-343A Compatible Outputs
- Direct VGA Pass-Through Capability
- Palette Page Register
- Horizontal Zooming Capability
- EPIC 0.72 mm CMOS Process


## description

The TLV3033 128-bit RAMDAC is a performance-enhanced version of the TVP3026 64-bit RAMDAC. By operating at high frequencies and integrating a wider pixel bus, the TVP3033 provides more colors at higher resolutions. Intended for 4M-byte to 8M-byte, VRAM-based high-end PC graphics systems, the TVP3033 supports speeds of $175-\mathrm{MHz}, 220-\mathrm{MHz}$, and $250-\mathrm{MHz}$, enabling 24 -bit true color ( 16.7 million colors) at 1600 $\times 1280$ resolution at $86-\mathrm{Hz}$ refresh rate. The TVP3033 is highly integrated with high-speed triple 8-bit DACs, three $256-\times-8$ color lookup tables, a $64 \times 64 \times 2$ hardware cursor, and a programmable pixel multiplexing interface. The TVP is available in a 208-pin QFP package and is characterized from $T_{A}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

[^15]

## features

- Functionally Interchangeable With ATT20C409
- $170 / 135 \mathrm{MHz}$ ( $0.8 \mu \mathrm{~m}$ CMOS)
- 170 MHz 2:1 Multiplex 8-Bit Pseudocolor
- 73 MHz True-Color
- 16-Bit Pixel Port, Usable as an 8-Bit Port
- Compatible With ATT20C490 Using P(7-0)
- Compatible With ATT20C498 Using P(15-0)
- 9 Software-Selectable Color Modes
- 24-Bit Packed Pixels
- 24-Bit True Color
- 8-Bit Pseudocolor
- 2:1 and 1:1 Pixel Multiplexing
- Power Dissipation of 1.19 W at 135 MHz Typ
- Dual Programmable Clock Synthesizers
- Pixel Clock and Memory Clock
- Reset to 28.322-MHz and 25.175 MHz VGA Frequencies
- Strobe Input Latches Frequency Select Lines
- On-Chip PLL Clock Doubler
- 85 MHz Input
- 170 MHz Pixel Output
- $256 \times 24$ Color RAM
- Software Compatible With the AT\&T ATT20C498/499/409
- 68-Terminal Plastic Leaded Chip Carrier (PLCC) Package
- Data Manual Available $\dagger$


## applications

- Screen Resolutions (noninterlaced)
- $1600 \times 1280$, 8 -Bit/Pixel, 60 Hz
$-1280 \times 1024,16-$ Bit/Pixel, 60 Hz
$-1024 \times 768,16$-Bit/Pixel, 100 Hz
- $1024 \times 768,24$-Bit/Pixel, Packed, 67 Hz
$-800 \times 600,24-$ Bit/Pixel, Unpacked, 75 Hz
- $800 \times 600$, 24-Bit/Pixel, Packed, 110 Hz
- True-Color Desktop, PC Add-in Card
- X-Windows Terminals
- Green PCs


## description

The TVP3409 is intended to be a direct replacement for the ATT20C409 RAM digital-to-analog converter (RAMDAC). The TVP3409 RAMDAC supports 8 -bit multiplexed operation that can be input on 16 pixel terminals. The TVP3409 retains register compatiblity with the ATT20C498 and ATT20C499 devices. The TVP3409 features 24-bit packed pixel modes that provide 24 -bit graphics at up to $1024 \times 768$ screen resolution. Dual clock synthesizers offer two programmable and two fixed frequencies in phase-locked-loop A (PLLA) and one programmable and three fixed frequencies in phase-locked-loop B (PLLB). After reset, the frequencies are:
PLLA: 25.175, 28.322, 50, and 75 MHz
PLLB: 30, 40, 50, and 60 MHz
Easy identification of the RAMDAC allows the video BIOS to determine if a requested mode is available on the hardware being used.

| AVAILABLE OPTIONS |  |  |  |
| :---: | :---: | :---: | :---: |
| TA $_{\text {A }}$ SPEED DAC <br> RESOLUTION PHIP CARRIER <br> (FN) <br>  135 MHz 8 Bits TVP3409-135CFN <br>  170 MHz 8 Bits TVP3409-170CFN |  |  |  |

functional block diagram


- Fully Integrated Dual Clock Synthesizer and 16-Bit Pixel Port True-Color RAMDAC
- Two Phase-Locked-Loop (PLL) Synthesizers Provide Independently Controlled Video and Memory Clock Outputs
- Functionally Interchangeable with STG1703
- On-Chip PLL Clock Reference Requires Single External Crystal


## applications

- Screen Resolutions (Noninterlaced)
- $1600 \times 1280,8-$ bit/pixel, 60 Hz
$-1280 \times 1024,16$-bit/pixel, 60 Hz
$-1024 \times 768,16$-bit/pixel, 85 Hz
- $\quad 1024 \times 768,24$-bit/pixel, packed, 70 Hz
- $800 \times 600$, 24-bit/pixel, unpacked, 72 Hz
- True-Color Desktop, PC Add-In Cards


## description

The TVP3703 is a super video graphics array (SVGA) compatible, true-color CMOS RAMDAC with integrated clock synthesizers that can provide the memory and pixel clock signals for a PC graphics subsystem. The video clock can be one of two VGA base frequencies or fourteen Video Electronics Standards Association (VESA) standard frequencies which can also be reprogrammed through the standard micro port interface.

The memory clock output is also user programmable at frequencies up to 80 MHz . The pixel modes supported by the TVP3703 include:

- Serializing 16-bit pixel port providing 170 MHz , 8-bit and 73 MHz , 24-bit packed pixel modes using an internal PLL
- 16-bit pixel port providing faster, high-color/true-color operation up to the 110 MHz sampling rate
- 8-bit pixel port providing standard SVGA and high-color/true-color modes up to the 110 MHz sampling rate The 68 terminal FN package is designed to be interchangeable with the STG1703.

| $\mathrm{T}_{\mathrm{A}}$ | SPEED | DAC RESOLUTION | PACKAGE |
| :---: | :---: | :---: | :---: |
|  |  |  | CHIP CARRIER <br> (FN) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 135 MHz | 8 Bits | TVP3703-135CFN |
|  | 170 MHz | 8 Bits | TVP3703-170CFN |

$\dagger$ For the complete data sheet (SLAS100), contact the local TI sales office.

## functional block diagram



## General Information

## General Purpose ADCs

## General Purpose DACS

## DSP AICs and CODECs

Special Functions ..... 5
Video Interface Palettes6
Digital Imaging Sensor Products

## Contents

|  | Page |
| :---: | :---: |
| TLC8044 | 7-3 |
| TLC8144 | 7-33 |
| TLC8188 | 7-61 |

7
$\stackrel{\square}{0}$

- Color or Gray Scale Operation
- Signals Processed in the Digital Domain
- Differential RGB Input Multiplexer
- Three 8-bit DACs for CCD Offset Level Shifting With Bipolar Correction Range
- Two Sampling Modes:
- DAC Referenced
- Correlated Double Sampling (CDS)
- 12-Bit ADC with 6 MSPS Operation
- Digital dc Restoration
- Pixel-By-Pixel Offset and Shading (Gain) Compensation
- Global Gain Adjust for Each Color (Channel)
- Compatible with 600 dpi CCD Image Sensors
- Global Offset Adjust for Each Color (Channel)
- Output Word Length Programmable to 8, 10, 12, or 16 Bits
- Programmable Threshold Detector for Each Color (Channel)
- Dual Internal Default Registers for Even/Odd Pixel Offset Correction
- 68-Terminal PLCC Package


## applications

- Handy Scanners
- Flatbed Scanners


## description

The TLC8044 is a 12-bit analog-to-digital interface subsystem for charge-coupled device (CCD) image sensors and scanners. An input multiplexer allows color operation with a single on-chip 12-bit ADC. The TLC8044 uses DSP circuits to correct for nonideal CCD image sensor and scanning system characteristics. Cost effective gray scale operation is obtained using a single multiplexer input. The TLC8044 three-channel input multiplexer and sampling function has two basic modes of operation: normal sampling and correlated double sampling. The internal sample and hold allows all three channels to be sampled simultaneously in color operation. Three DACs ( 8 bits + sign) are provided to allow bipolar adjustment of the dc level of the signal at the ADC input. Digital dc restoration is provided following the ADC. Variations in offset and luminance across a scan are dynamically corrected on a pixel-by-pixel basis, using calibration data provided by an external data store. Provisions are made for global adjustments of gain, contrast and color balance, and offset for brightness. The output word length can be programmed to $8,10,12$, or 16 bits, and a programmable threshold detector is provided for use during calibration and OCR applications. The TLC8044 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE |
| :---: | :---: |
|  | CHIP CARRIER <br> (FN) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC8044FN |

## CHARGE-COUPLED DEVICE IMAGE SENSORS FOR SCANNERS

|  | FN PACKAGE (TOP VIEW) |  |
| :---: | :---: | :---: |
|  |  |  |
|  | ■ |  |
| CC1 |  |  |
| CCO | ] 11 59[ | DVDD1 |
| ORNG | 12 - 58 |  |
| DETOP | 13 57 | SCK |
| DGND | 14 - 56[ | SCK |
| PSC11 | $15 \times 55$ | SEN |
| PSC10 | 16 : 54[ | MCLK |
| PSC9 | 17 53[ | VSMP |
| PSC8 | 18 52[ |  |
| PSC7 | 19 51[ | RINP |
| PSC6 | 20 50[ | RINN |
| PSC5 | ]1 49[ | GINP |
| PSC4 | 22 48[ | GIN |
| PSC3 | 23 - 47 | $A V_{\text {DD }}$ |
| PSC2 | $24 \times 46$ [ | AGND |
| PSC1 | ]25 45[ | BINP |
| PSCO | ] 26 | BINN |
|  | 2728293031323334353637383940414243 | DAC |
|  |  <br>  |  |

## functional block diagram



[^16]
## 12-BIT ANALOG-TO-DIGITAL INTERFACE FOR CHARGE-COUPLED DEVICE IMAGE SENSORS FOR SCANNERS <br> SLAS128-JUNE 1997

Terminal Functions

| TERMIN NAME | $\bar{L}$ <br> NO. | TYPE | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| AGND | 47 | Analog | 1 | Analog ground (0 V) |
| AV ${ }_{\text {DD }}$ | 48 | Analog |  | Positive analog supply (5 V) |
| BINN | 45 | Analog | 1 | Negative blue channel input video |
| BINP | 46 | Analog | 1 | Positive blue channel input video |
| CC1,0 | 10, 11 | Digital | 0 | Color code outputs. CC0 and CC1 indicate which channel the current output sample was taken from ( $R=00, G=01, B=10$ ). |
| DAC | 44 | Analog | 0 | Buffered midpoint of ADC reference string. DAC is used internally to set DAC reference voltages. |
| DETOP | 13 | Digital | 0 | Threshold detector output (active high). DETOP indicates that the current output pixel has exceeded the internally programmed threshold for that channel. |
| DGND | 14 | Digital | 1 | Digital ground ( 0 V ) |
| DVDD ${ }^{1,2}$ | 60, 1 | Digital | 1 | Positive digital supply (5 V) |
| GINN | 49 | Analog | 1 | Negative green channel input video |
| GINP | 50 | Analog | 1 | Positive green channel input video |
| MCLK | 55 | Digital | 1 | Master clock. MCLK is applied at either six times or twice the input pixel rate for color and monochrome operation, respectively. MCLK is divided by two internally to define the ADC sample rate and to provide the clock source for the DSP section. |
| OE | 53 | Digital | 1 | Output 3-state control. Outputs are enabled when $\mathrm{OE}=0$. |
| ONE | 59 | Digital | 1 | Odd not even. ONE defines the even and odd pixels when the internal pixel offset correction registers are in use (even $=0$, odd $=1$ ). |
| OP15-OP0 | $\begin{gathered} 61-68 \\ 2-9 \end{gathered}$ | Digital | 0 | Digital 16-bit output (3-state). In 8-, 10-, and 12-bit output modes, OP15 is used to indicate that the output pixel is negative; i.e., OP15 can be used as an under range indicator. OP15 is active high when indicating under range. |
| ORNG | 12 | Digital | 0 | Over range signal (active high). In 8-, 10-, and 12-bit output modes, this signal indicates that the current output pixel has exceeded the maximum achievable for the output word length in use. |
| POC11-POC0 | 27-38 | Digital | 1 | Pixel offset coefficient input. The POC11-POC0 12-bit word is applied at the multiplexed pixel rate (i.e., three samples per pixel period in color mode) to correct offset errors in a pixel-by-pixel fashion. |
| PSC11-PSC0 | 15-26 | Digital | 1 | Pixel shading coefficient input. The PSC11-PSC0 12-bit quantity is applied at the multiplexed pixel rate (i.e., three samples per pixel period in color mode) to correct shading effects in a pixel-by-pixel fashion. |
| RESET | 39 | Digital | 1 | Reset input (active high). RESET forces a reset of all internal registers in the TLC8044. |
| RINN | 51 | Analog | 1 | Negative red channel input video |
| RINP | 52 | Analog | 1 | Positive red channel input video |
| $\begin{aligned} & \mathrm{RU}, \mathrm{RT}, \mathrm{RB}, \\ & \mathrm{RL} \end{aligned}$ | $\begin{aligned} & 42,40 \\ & 41,43 \end{aligned}$ | Analog | 1 | ADC reference terminals. The voltage applied between RT (full scale) and RB (zero level). define the ADC reference range. RU and RL, upper and lower resistor terminals, are used to derive optimum reference voltages from an external 5-V reference. |
| SCK | 57 | Digital | 1 | Serial clock. Serial interface clock signal. |
| SDI | 58 | Digital | 1 | Serial data in. Serial interface input data signal. |
| SEN | 56 | Digital | 1 | Serial enable |
| VSMP | 54 | Digital | 1 | Video sample synchronization pulse. VSMP applied synchronously with MCLK specifies the point in time that the input is sampled. The timing of internal multiplexing between the R, G, and B channels is derived from this signal. |

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

> Supply voltage, $\mathrm{DV}_{\mathrm{DD} 1}, \mathrm{DV}_{\mathrm{DD} 2}, \mathrm{AV}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{DD}}$ (see Note 1) 7 V

Digital inputs (see Note 1) .............................................................. 0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$

Digital outputs, maximum external voltage applied (see Note 1) $\ldots \ldots \ldots \ldots . .$.




$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: Voltages applied to $D V_{D D 1} 1$ and $D V_{D D} 2$ are measured with respect to the $D G N D$ terminal. $A V_{D D}$ is measured with respect to the AGND terminal. For the following specifications, unless otherwise noted, AGND and DGND are tied togather (and represent 0 volts) and are referred to simply as $G N D$. When the voltages applied to $D V_{D D} 1, D V_{D D}$, and $A V_{D D}$ are equal, they are referred to simply as $V_{D D}$, unless otherwise noted.

## recommended operating conditions

## total device

|  | MIN | NOM | MAX |
| :--- | ---: | ---: | :---: |
| UnPply voltage, $\mathrm{V}_{\text {CC }}$ | 4.75 | 5.25 | V |

## digital inputs

|  | MIN $\quad$ NOM $\quad$ MAX | UNIT |  |
| :--- | :--- | :---: | :---: |
| High-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | $0.9 \mathrm{~V}_{\mathrm{DD}}$ | V |  |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  | $0.1 \mathrm{~V}_{\mathrm{DD}}$ | V |

## input multiplexer

|  | TEST CONDITIONS | MIN $\quad$ NOM $\quad$ MAX | UNIT |
| :--- | :--- | :--- | :---: |
| Setup time, input video before MCLK $\uparrow, \mathrm{t}_{\text {su }}(\mathrm{V})$ |  | 10 | ns |
| Hold time, input video after MCLK $\uparrow, \mathrm{th}_{\mathrm{h}}(\mathrm{V})$ |  | 25 | ns |
| Setup time, reset video before MCLK, $\mathrm{t}_{\text {su }}(\mathrm{R})$ |  | 10 | ns |
| Hold time, reset video after MCLK $\uparrow, \mathrm{t}_{\mathrm{h}}(\mathrm{R})$ | CDS mode only |  | ns |

## serial interface

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Cycle time, MCLK, $\mathrm{t}_{\text {cyc }} 1$ | 83.3 |  |  | ns |
| Pulse duration, MCLK high, $\mathrm{t}_{\mathrm{w} 1 \text { (MCLKH) }}$ | 37.5 |  |  | ns |
| Pulse duration, MCLK low, $\mathrm{t}_{\text {w }}$ (MCLKL) | 37.5 |  |  | ns |
| Setup time, VSMP $\uparrow$ to MCLK $\uparrow$, $\mathrm{tsu}^{\text {S }}$ ( D$)$ | 10 |  |  | ns |
| Hold time, MCLK $\uparrow$ to VSMP $\downarrow$, th( D$)$ | 10 |  |  | ns |
| Setup time, POC/PCS to MCLK $\downarrow$, $\mathrm{t}_{\text {su }}(\mathrm{P})$ | 10 |  |  | ns |
| Hold time, MCLK $\downarrow$ to POC/PCS, $\operatorname{th}(\mathrm{P})$ | 30 |  |  | ns |
| Cycle time, SCK, $\mathrm{t}_{\text {cyc2 }}$ | 83.3 |  |  | ns |
| Pulse duration, SCK high, ${ }_{\text {w }}$ 3(SCKH) | 37.5 |  |  | ns |
| Pulse duration, SCK low, $\mathrm{t}_{\text {W4 }}$ (SCKL) | 37.5 |  |  | ns |
| Setup time, SDI to MCLK ${ }^{\text {¢, }}$, $\mathrm{t}_{\text {Su }}(\mathrm{S})$ | 10 |  |  | ns |
| Hold time, MCLK $\uparrow$ to SDI change, th(S) | 10 |  |  | ns |
| Setup time, SCK $\uparrow$ to SEN $\uparrow$, $\mathrm{t}_{\text {Su( }}$ (SCE) | 20 |  |  | ns |
| Setup time, SEN $\downarrow$ to SCK $\uparrow$, $\mathrm{t}_{\text {Su( }}$ (SEC) | 20 |  |  | ns |
| Pulse duration, SEN high, $\mathrm{t}_{\text {w }}$ (SEN) | 50 |  |  | ns |

## 12-BIT ANALOG-TO-DIGITAL INTERFACE FOR

CHARGE-COUPLED DEVICE IMAGE SENSORS FOR SCANNERS
SLAS128 - JUNE 1997
electrical characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ full range (unless otherwise noted) total device

|  | PARAMETER | MIN | TYP | MAX |
| :--- | :--- | ---: | ---: | :---: |
| UNIT |  |  |  |  |
| ICC | Supply current, active | 80 | 130 | mA |
| ICC | Supply current, standby | 8 | 10 | mA |

digital inputs

| PARAMETER |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IIH | High-level input current |  |  | 1 | $\mu \mathrm{A}$ |
| ILL | Low-level input current |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{i}$ | Input capacitance |  | 10 |  | pF |

digital outputs

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{DD}}-0.75$ |  | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{IOL}=1 \mathrm{~mA}$ |  | 0.75 | V |
| IOZ | High-impedance output current |  |  | 1 | $\mu \mathrm{~A}$ |

input multiplexer

| PARAMETER | MINTYP MAX UNIT  <br> Channel-to-channel gain matching $0.5 \%$ $5 \%$  <br> $\mathrm{~V}_{\text {ICR }}$ Common mode input voltage 0.5 4.5 V |
| :--- | ---: | ---: | ---: |

reference string

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Z | Impedance, RT to RB |  | 595 | 850 | 1105 | $\Omega$ |
| Z | Impedance, RU to RL. |  | 1190 | 1700 | 2210 | $\Omega$ |
| $\mathrm{V}_{\text {ref( }} \mathrm{RT}$ ) | Reference voltage, top | $\mathrm{V}_{1(\mathrm{RU})}=5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{l}(\mathrm{RL})}=0 \mathrm{~V}$ | 3.7125 | 3.75 | 3.7875 | V |
| $\mathrm{V}_{\text {ref( }} \mathrm{RB}$ ) | Reference voltage, bottom | $\mathrm{V}_{1(\mathrm{RU})}=5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{l}(\mathrm{RL})}=0 \mathrm{~V}$ | 1.2375 | 1.25 | 1.2625 | V |
| $\mathrm{V}_{\text {ref }}(\mathrm{DAC})$ | DAC reference voltage | $\mathrm{V}_{\mathrm{l}(\mathrm{RU})}=5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{l}(\mathrm{RL})}=0 \mathrm{~V}$ | 2.475 | 2.5 | 2.525 | V |

## 8 -bit DACs

| PARAMETER | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Resolution | 8 |  |  | Bits |
| Zero-scale voltage | 0 |  | 10 | mV |
| Full-scale voltage | $\mathrm{V}_{\text {ref( }}$ DAC) ${ }^{-10}$ |  | $\mathrm{V}_{\text {ref(DAC) }}+10$ | mV |
| Differential nonlinearity (DNL) |  | 0.1 | <1 | LSB |
| Integral nonlinearity (INL) |  | 0.4 | 1 | LSB |

electrical characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ full range (unless otherwise noted) (continued)

12-bit ADC

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 12 |  |  | Bits |
| Sampling rate |  |  |  | 6 | MSPS |
| Full-scale transition error voltage at xINP (see Note 2) | Single-ended mode, $V_{I(x I N N)}=2.5 \mathrm{~V}$ $\text { DAC code }=000 \mathrm{H}$ | -100 |  | 100 | mV |
| Zero-scale transition error voltage at xINP (see Note 3) | Single-ended mode, $\begin{aligned} & \mathrm{V}_{\mathrm{l}(\mathrm{xINN})}=2.5 \mathrm{~V}, \\ & \mathrm{DAC} \mathrm{code}=000 \mathrm{H} \end{aligned}$ | -100 |  | 100 | mV |
| Full-scale transition error voltage, $\mathrm{V}_{\mathrm{I}(\mathrm{xINP})}-\mathrm{V}_{\mathrm{I}(\mathrm{xINN})}$ (see Note 2) | Differential mode, DAC code $=000 \mathrm{H}$ | -25 |  | 25 | mV |
| Zero-scale transition error voltage, $\mathrm{V}_{\mathrm{I}}(\mathrm{xINP})-\mathrm{V}_{\mathrm{I}(\mathrm{xINN})}$ (see Note 3) | Differential mode, $\text { DAC code }=000 \mathrm{H}$ | -25 |  | 25 | mV |
| Differential nonlinearity (DNL) (see Note 4) |  |  |  | 1.5 | LSB |
| Maximum number of missing codes |  | 0 |  | 8 | CODES |
| Integral nonlinearity (INL) (see Note 5) |  |  | $\pm 2$ | $\pm 5$ | LSB |

NOTES: 2. The full-scale transition at xINP is the difference between the signal input voltage that causes the 4094 to 4095 transition and the measured reference voltage $\mathrm{V}_{\text {ref( }}$ RT).
3. The zero-scale transition at xINP is the difference between the signal input voltage that causes the 0 to 1 transition and the reference voltage $V_{\text {ref( }}$ RB).
4. Differential nonlinearity (DNL) is the difference between the measured value between any two adjacent codes and the ideal 1 LSB value.
5. Integral nonlinearity (INL) is the maximum deviation of the output from the ideal straight line between zero and the full-scale value.

## switching characteristics

|  | PARAMETER | MIN | TYP |
| :--- | :--- | :---: | :---: |
| $t_{\text {pd(D) }}$ | Propagation delay time, MCLK $\downarrow$ to output valid | UNIT |  |
| $t_{\text {en(PZE) }}$ | Enable time, output, OE $\downarrow$ to data valid | 50 | 75 |
| $t_{\text {dis(PEZ })}$ | Disable time, output, OE $\uparrow$ to high impedance | 70 |  |

PARAMETER MEASUREMENT INFORMATION


Figure 1. Detailed Video Input Timing - Color Mode


Figure 2. Detailed Video Input Timing - Monochrome Mode

PARAMETER MEASUREMENT INFORMATION


Figure 3. Detailed Digital Timing - Color Mode


Figure 4. Detailed Digital Timing - Monochrome Mode

PARAMETER MEASUREMENT INFORMATION


Figure 5. Detailed Digital Timing - Serial Interface

TYPICAL CHARACTERISTICS


Figure 6. Differential Linearity With Code


Figure 7. Integral Linearity With Code

## PRINCIPLES OF OPERATION

## general CCD system operation

## CCD image sensor array output summary

Figure 8 shows a simplified CCD image sensor linear array system with typical CCD array inputs and outputs. The inputs for the shift gate (SH), reset, and two-phase clock drive the array. An electronic charge proportional to the light input is generated by a photo diode for each pixel of the array. The charge for each pixel is transferred in parallel into the analog CCD shift register using the shift gate input and then shifted out serially using a two-phase clock. At the CCD output (OS terminal), the array converts the charge for each pixel into a voltage using a capacitor and source follower MOS transistor. The charge on this capacitor is reset for each pixel by the reset pulse input. A typical output signal then includes a reset period, a dark period, and a period containing video output for each pixel, as shown in Figure 9. This signal sits on a varying dc offset of typically 5 V and is negative going for an increase in video output. An output (DOS terminal) also provides only the dc level from the CCD array.


CHARGE-COUPLED DEVICE IMAGE SENSORS FOR SCANNERS
Figure 8. System Diagram

## PRINCIPLES OF OPERATION

CCD image sensor array output summary (continued)


Figure 9. A Typical Charge-Coupled Display (CCD) Output Signal

## CCD array analog-to-digital interface functions

The interface to the CCD array analog output and the conversion of the output into digital form involves the following functions:

1. The video output waveform first has to be removed from the varying dc level on which it sits and shifted in level to be compatible with an interface device running from a single 5 -V supply rail.
2. Gain has to be applied to bring the signal up to the full-scale range of the analog-to-digital converter (ADC) and a means provided to adjust static gain to compensate for variations between devices or multiple outputs of color arrays. Once these static dc levels (offsets) and gain levels have been adjusted, dynamic corrections are needed on a pixel-by-pixel basis.
3. Dynamic gain adjustment is needed to compensate for the fall off in output from the center to the ends of the array when used in scanner applications (see Figure 10). Dynamic offset adjustments are required to compensate for the pixel-by-pixel variation in black dc levels obtained from different CCD array elements.
4. DC restoration may optionally be required. Global adjustments of gain and offset across a whole scan are respectively used to correct color balance and contrast and to change brightness.

## PRINCIPLES OF OPERATION

## CCD array analog-to-digital interface functions (continued)



Figure 10. Scanner System Relative CCD Pixel Output

## CCD scanner analog-to-digital interface subsystem

## input dc level shift, output offset, and channel gain

The TLC8044 uses external operational amplifiers configured as differential amplifiers to remove the dc level present in the CCD outputs by using the common mode voltages from the OS and DOS outputs for each channel (see the functional block and system diagrams). DC bias is provided for the external differential amplifier from the TLC8044 DAC output as shown in the system diagram in Figure 8. Without any residual offset from the CCD, the differential amplifier minimum output is (DAC result)/2 and is uneffected by the external differential amplifier gain setting (G). The offset at the output of the external differential amplifiers, including residual offset from the CCD, should be low enough to ensure the CCD amplified signal is within the input common mode range of the TLC8044 and that the offset can be adjusted out by the TLC8044 internal DACs.

The external differential amplifiers also provide the system gain for each channel to ensure the output amplitude of each channel is greater than one half the ADC full-scale range. Variations between the RGB channels of the CCD can have a 10 to 1 ratio in output. To minimize the offset at the amplifier output with the highest gain, the external amplifiers should be configured for gains in the range $1 / 3$ to 3 rather than 1 to 10 to compensate for this output variation. This is achieved by scaling the gain setting resistors shown in the system diagram by the gain factor ( G ) over this $1 / 3$ to 3 range.

## RGB channel multiplexer and sampler

For color CCD image sensor arrays, a combined three-input multiplexer and sampler is used enabling the use of a single fast 12-bit ADC and DSP channel.

The TLC8044 multiplexer has three differential inputs for each of the RGB channel outputs and a further internal input for each channel which is used to compensate for the residual offset in the input signal. This internal offset compensation is provided by the TLC8044 three 8-bit plus sign DACs, which provide bipolar offset correction with respect to the input reference levels. The DACs are updated through the serial interface.

## PRINCIPLES OF OPERATION

## RGB channel multiplexer and sampler (continued)

The input structure can be set up for use in single-ended or fully differential mode, under control of the serial interface data. The configuration shown in the system diagram is single ended, with the negative inputs tied to the DAC, which is the buffered midpoint of the ADC reference chain. Differential mode can be used when an amplifier with differential outputs is placed between the CCD image sensor and the TLC8044.
In color operation, the three-channel sampling system multiplexes the three channels to the ADC input in a sequence defined by the VSMP input synchronization pulse. In monochrome operation, channel synchronization between $\mathrm{R}, \mathrm{G}$, and B inputs is achieved through the serial interface.

## analog-to-digital converter

The ADC is implemented using a 12 -bit pipelined architecture which performs conversions at one half the MCLK clock rate. The ADC full-scale range is defined by the voltages applied to terminals RT and RB, which should be set to 3.75 V and 1.25 V respectively to give a full-scale range of $3.75 \mathrm{~V}-1.25 \mathrm{~V}=2.5 \mathrm{~V}$.
The ADC internal input is differential with an input signal of 2.5 V corresponding to full scale (output code FFF hex) and -2.5 V corresponding to zero scale (output code 000 hex).
The RU and RL terminals are connected to extensions of the internal reference chain, which allow the 3.75-V and $1.25-\mathrm{V}$ levels to be derived from a $5-\mathrm{V}$ reference applied between RU and RL. All reference terminals should be capacitively decoupled externally.
The combination of the input multiplexer structure with the internal offset correction DACs accomodates a wide range of input voltages. The relationships between input voltage levels (at the positive and negative inputs INP and INN) and ADC full-scale and zero-scale results are shown in Tables 1 and 2 for a range of input offset voltages for both single-ended and differential input modes. The tables also show the DAC correction voltage and code required in each case.

The basic difference between single-ended and differential input modes is that a gain of 2 is applied to the input signal between INP and INN in the single-ended case. Thus an input differential of 1.25 V is converted to a full-scale ADC differential input of 2.5 V . Any residual offset present on the input signal is also gained by 2 in the single-ended mode, resulting in the required DAC values shown in Table 1.

Table 1. Single-Ended Mode Input Voltage Ranges

| INPUT <br> OFFSET <br> VOLTAGE | FULL-SCALE <br> INPUT <br> VOLTAGE |  | ZERO-SCALE <br> INPUT <br> VOLTAGE |  | DAC <br> DOLTAGE | DAC <br> CODE <br> (HEX) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathbf{I}(\text { INP })}$ | $\mathrm{V}_{\mathbf{I}(\text { INN })}$ | $\mathrm{V}_{\mathbf{I}(\text { INP })}$ | $\mathrm{V}_{\mathbf{I}(\text { INN })}$ |  |  |
| 0.625 | 4.375 | 2.5 | 1.875 | 2.5 | -1.25 | 17 F |
| 0 | 3.75 | 2.5 | 1.25 | 2.5 | 0 | 000 |
| -0.625 | 3.125 | 2.5 | 0.625 | 2.5 | 1.25 | $07 F$ |

Table 2. Differential Mode Input Voltage Ranges

| DIFFERENTIAL INPUT OFFSET VOLTAGE |  |  | $\begin{aligned} & \hline \text { ZERO-SCALE } \\ & \text { INPUT } \\ & \text { VOLTAGE } \end{aligned}$ |  | $\begin{gathered} \text { DAC } \\ \text { VOLTAGE } \end{gathered}$ | DAC CODE (HEX) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\text {(INP) }}$ | $\mathrm{V}_{\text {(INN }}$ | $\mathrm{V}_{1}$ (INP) | $\mathrm{V}_{\text {(INN }}$ |  |  |
| 1.25 | 4.375 | 0.625 | 1.875 | 3.125 | -1.25 | 17F |
| 0 | 3.75 | 1.25 | 1.25 | 3.75 | 0 | 000 |
| -1.25 | 3.125 | 1.875 | 0.625 | 4.375 | 1.25 | 07F |

## PRINCIPLES OF OPERATION

## analog-to-digital converter (continued)

The examples in Tables 1 and 2 assume that the ADC reference terminals RT and RB are set to 3.75 V and 1.25 V , respectively. The signals shown in the tables cover the full-scale range of the ADC. In practice, a reduced range is used to allow some headroom, accomodating a wider range of input offset voltages. The ADC output code can be inverted under control of the serial interface. When not in use, the ADC can also be put into standby mode through the serial interface to reduce system power consumption.

## sample modes

Two input sampling modes are provided, normal and correlated double sampling (CDS). Sampling mode selection is made through the serial interface. All video input timing and sampling is performed relative to the rising edge of the MCLK clock input signal. MCLK is applied to twice the required ADC conversion rate. Synchronization of sampling and channel multiplexing to the incoming video signals is performed by the VSMP input synchronization pulse. Table 3 is a summary of the device operating modes.

## normal sampling mode

Figure $11(\mathrm{a})$ and Figure $11(\mathrm{~b})$ show the timing of signals in normal sampling mode for both color and monochrome operation.

In color operation, all three input channels are sampled at the same instant on the first rising edge of MCLK after the VSMP pulse. An internal timing circuit then controls the multiplexing of the three channels to the ADC input in the R,G,B sequence. In this mode, VSMP is applied at the input pixel rate, and ADC conversions are performed at three times the input pixel rate.

For monochrome (single channel) operation, VSMP is again applied at the input pixel rate, however, for monochrome, the ADC is supplied with a continuous stream of samples from a single input channel. Input channel selection in this mode is achieved through the serial interface.
In both color and monochrome operation, a simple external delay circuit can be used to align the video data with the sampling instant, provided that the CCD clocks are generated from MCLK. Detailed timings for both cases are shown in Figures 3 and 4.
Table 3. Mode Summary

| MODE | DESCRIPTION | CDS <br> AVAILABLE | $\begin{gathered} \text { MAX } \\ \text { SAMPLE } \\ \text { RATE } \end{gathered}$ | SENSOR INTERFACE DESCRIPTION | TIMING REQUIREMENTS | REGISTER CONTENTS WITH CDS $\dagger$ | REGISTER CONTENTS WITHOUT CDS $\dagger$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Color | Yes | 2 MSPS | The three input channels (R, G, B) are sampled in parallel at 2 MSPS maximum. The sampled data is multiplexed into a single data stream before the internal ADC, giving an internal serial data rate of maximum 6 MSPS. | MCLK max: 12 Mhz MCLK: VSMP ratio is 6:1 | Setup register 1 : <br> Word 1: 00h <br> Word 2: 81h | Setup register 1: <br> Word 1: 00h <br> Word 2: 80h |
| 2 | Monochrome | Yes | 2 MSPS | One input channel is continuously sampled. The internal multiplexer is held in one position under control of the user. | Identical to mode 1 | Setup register 1 : <br> Word 1: 00h <br> Word 2: 91h <br> Setup register 2: <br> Word 2: bits $b(1,0)$ define which channel to be sampled | Setup register 1: <br> Word 1: 00h <br> Word 2: 90h <br> Setup register 2: <br> Word 2: bits $b(1,0)$ define <br> which channel to be sampled |
| 3 | Fast monochrome | Yes | 4 MSPS | Identical to mode 2 | MCLK max: 12 MHz MCLK: VSMP ratio is $3: 1$ | Identical to mode 2 plus Setup register 2: Word 1: bits $b(1,0)$ must be set to 00h | Identical to mode 2 |
| 4 | Max speed monochrome | No | 6 MSPS | Identical to mode 2 | MCLK max: 12 MHz MCLK: VSMP ratio is $2: 1$ | Not supported | Setup register 1: 5Dh Setup register 2: Word 2: bits $b(1,0)$ define which channel to be sampled |

$\dagger$ Only indicates relevant register bits.

PRINCIPLES OF OPERATION

(a) COLOR OPERATION
 Sample $\qquad$

(b) MONOCHROME OPERATION

Figure 11. Normal Mode Input Timing


Figure 12. CDS Mode Input Timing

## PRINCIPLES OF OPERATION

## correlated double sampling

Correlated double sampling is a circuit technique for reducing any correlated noise between the reset (black) level and the video level of the CCD array. Referring to the block diagram shown in Figure 13(a), a sample of the CCD output is taken and held at the reset level and another sample is taken and held at the video level. These two levels are subtracted essentially nulling any common signal, and thereby minimizing the correlated noise that exists at both the reset level and the video level. Figure $13(\mathrm{~b})$ shows relative timing.


Figure 13. Samplified Correlated Double Sampling

## correlated double sampling mode

In CDS mode, two samples are taken per channel within each pixel period. Figure 12 shows the timing diagram for this mode of operation. The video signal is sampled during the reset phase and during the video information with timing defined relative to the VSMP input. The difference between these two samples forms the input to the ADC. The relative timing of the reset and video samples shown in Figure 12 is the default (post-reset) condition. The timing of the reset sample relative to the video sample can be advanced by one or retarded by one or two MCLK periods under control of the serial interface. Figure 1 shows a detailed video input timing diagram with all four CDS timing options.

## 12-BIT ANALOG-TO-DIGITAL INTERFACE FOR CHARGE-COUPLED DEVICE IMAGE SENSORS FOR SCANNERS

SLAS128 - JUNE 1997

## PRINCIPLES OF OPERATION

## correlated double sampling mode (continued)

To perform CDS input sampling, the device should be set up in single-ended mode with the differential inputs of each channel (xINP, xINN) connected together to the video input signal.

For positive going input signals, i.e., white signal level greater than the reset level, the offset DACs should be set to the maximum negative value (DAC code 1FF hex). This configuration sets the zero signal level (video input equal to the reset level) at the ADC zero-scale code transition. Increasing the DAC code towards zero moves the zero signal level up from the ADC zero-scale code transition. For negative-going input signals, i.e., white signal level less than the reset level, the DACs should be set to the maximum positive value (DAC code OFF hex). This configuration sets the zero signal level at the ADC full-scale code transition. The polarity of the ADC output signal can be inverted under control of the serial interface data.

The multiplexing shown in Figure 12 refers to color operation, however the same overall timing scheme applies to monochrome CDS operation, in that a single input sample is applied to the ADC per VSMP period. Thus the maximum sampling rate in monochrome CDS mode is limited to one third of the maximum rate achievable in normal monochrome sampling mode.

## digital image processing

The digital image processing functions following the ADC as shown in the functional block diagram include the following:

- DC restore: This allows fine adjustment of the dc video level at the ADC output with adjustment values being programmed through the serial interface.
- Pixel-by-pixel offset compensation: This uses offset coefficients that are either externally supplied at the multiplexed channel rate or supplied from internal default registers whose values are programmed through the serial interface.
- Compensation for pixel-by-pixel shading curve nonuniformity and photo response nonuniformity within the sensor: Coefficients are externally supplied at the multiplexed channel rate. Default registers are provided for use during calibration.
- Global offset adjust: Offset adjust over the whole scan for each channel to give brightness control. Values are programmed through the serial interface.
- Global gain adjust: Independent gain adjust over the whole scan for each channel to give contrast and color balance control. Gain values are programmed through the serial interface.
- Programmable output word length selection: The output word length can be programmed to 8,10 , 12 , or 16 bits through the serial interface.
- Programmable threshold detector with independent thresholds for each channel.

Global adjustments are implemented after the pixel-by-pixel compensations allowing calibrations and modifications in operational use without having to recalibrate the pixel-by-pixel factors.

## DC restore

The dc restore block is used for fine adjustment of the dc signal level at the ADC output by adding a value stored in an internal register. Separate level adjust registers are provided for each channel (color) with multiplexing between channels controlled internally. The level adjust registers are programmed through the serial interface as 12 -bit 2 s complement numbers with a range of $\pm 0.5$ of the ADC full scale, allowing 1 -bit resolution in adjustment of the ADC output. The dc adjustment registers are reset to zero.

## PRINCIPLES OF OPERATION

## pixel offset compensation

The output of the dc restore circuit is passed to an adder which performs pixel-by-pixel offset compensation. Compensation values can either be supplied externally at the multiplexed pixel rate, allowing different correction values for each pixel in the array, or supplied from internal default values programmed through the serial bus. Selection between the two sources is controlled through the serial bus. Two sets of internal default registers are provided to allow correction values to be stored internally for use on even and odd pixels with selection between the two sets under control of the ONE terminal (ONE low for even registers, ONE high for odd registers). This feature allows correction of differing dc offsets output on even and odd pixels, which occur in some CCD sensors, using internally stored data.
Pixel offset correction values are input or stored as 12 -bit 2 s complement numbers. Programmable internal scaling is provided which allows the offset correction factors to cover $\pm 0.5, \pm 0.25, \pm 0.125$, or $\pm 0.0625$ of the ADC full-scale range. The internal pixel correction registers are reset to zero.

## pixel shading compensation

This stage is implemented as a digital multiplier which corrects for nonuniform shading using externally supplied 12 -bit unsigned values. The external correction factors are supplied at the multiplexed pixel rate. The external correction range is from 0 to 4 , which allows shading nonuniformity of up to $75 \%$ (i.e., the minimum input signal is $25 \%$ of the peak) to be corrected without loss of resolution in the high gain pixels at the center of the scan. Internal default registers are provided to set the gain through this block during calibration. The internal registers default to a value of 1 (equivalent to decimal 1024 in this range) on reset.

## global offset adjust

Global offset adjust is provided by an adder using three independent bipolar offset coefficients set through the serial interface. A range of $\pm 4$ times the ADC full-scale range in steps of a half output LSB is provided. This range allows the output signal to be shifted across the entire range of the 16 -bit output bus. The global offset coefficients are programmed as 16 -bit 2 s complement numbers, which default to zero on reset.

## global gain adjust

Global gain adjust is provided by a multiplier using gain values set through the serial interface. Three independent 16 -bit gain values with a range of 0 to 2 are stored (one for each channel). The default value of the global gain coefficients is 1 (equivalent to decimal 32768 in this range).

## threshold detector

The threshold detector operates on the output signal from the global gain adjust stage, comparing the signal to individual threshold levels for each color channel, which are programmed through the serial interface. If the signal exceeds the threshold, the DETOP terminal is forced high. Two basic modes of operation can be programmed, either multiplexing between the three channels in sequence with the internal data, or operating continuously on one of the three channels. The input signals to the threshold detector are represented as 16 -bit bipolar 2s complement numbers. Threshold values should be programmed as 15 -bit unipolar numbers in the range 0 to 32767 .

## effect of image processing on ADC output

The combined effect of the image processing sections on the ADC output is summarized by the formula in the note following Table 4. All values are shown in decimal. Examples of the process are given in Table 4. Examples 1-8 show the results with no pixel offset scaling. Examples 9-11 show the added effect of pixel offset scaling. All examples use a half range ADC value (2048) for the ADC output (ADCOP).
If defaults are used throughout, then the output of the ADC is output directly on the OP0-OP11 bus as listed in Table 4, example 1.

## 12-BIT ANALOG-TO-DIGITAL INTERFACE FOR <br> CHARGE-COUPLED DEVICE IMAGE SENSORS FOR SCANNERS <br> <br> SLAS128 - JUNE 1997

 <br> <br> SLAS128 - JUNE 1997}
## PRINCIPLES OF OPERATION

## effect of image processing on ADC output (continued)

In Table 4, example 2 shows how the half range ADCOP value (2048) is affected by adding dc restoration (value 128). This value is added directly to the ADCOP value. All other parameters are default, so this result passes directly to the OP0-OP11 output. Inserting the values in the formula gives:

$$
\text { OP0-OP11 }=(((2048+128+(0 \times 1)) \times 1)+(0.5 \times 0)) \times 1
$$

In Table 4, example 9 shows the effect of internal scaling (POSCL) on the pixel offset compensation (POC). The value 01 on POSCL indicates a scaling factor of 0.5 (refer to Table 5, setup register 2). The POC value of 128 is multiplied by 0.5 . The result is added to the ADC output. Defaults have been used on all other stages, so the resulting value of 2048 is directly output on OP0-OP11. Examples 10 and 11 show the effect of different scaling factors. Inserting the values in the formula gives:

$$
\text { OPO-OP11 }=(((2048+0+(128 \times 0.5)) \times 1)+(0.5 \times 0)) \times 1
$$

Table 4. Examples of Image Processing on ADC Output

| PARAMETER | ADCOP | DCREST | POC | POSCL | PCS | GLOBAL OFFSET | GLOBAL GAIN | OP0-OP1T |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Range | 0 to 4095 | -2048 to 2047 | -2048 to 2047 |  | 0 to 4095 | -32768 to 32767 | 0 to 65536 | 0 to 4095 |
| Default |  | 0 | 0 | 00 | 1024 | 0 | 32768 |  |
| Example 1 | 2048 | 0 | 0 | 00 | 1024 | 0 | 32768 |  |
| Example 2 | 2048 | 128 | 0 | 00 | 1024 | 0 | 2048 |  |
| Example 3 | 2048 | 0 | -256 | 00 | 1024 | 0 | 32768 | 2176 |
| Example 4 | 2048 | 0 | 0 | 00 | 512 | 0 | 32768 | 1792 |
| Example 5 | 2048 | -64 | 128 | 00 | 1536 | 0 | 32768 | 1024 |
| Example 6 | 2048 | 0 | 0 | 00 | 1024 | 1024 | 32768 | 3168 |
| Example 7 | 2048 | 0 | 0 | 00 | 1024 | 0 | 32768 | 2560 |
| Example 8 | 2048 | -64 | 128 | 00 | 512 | 1024 | 16384 | 1024 |
| Example 9 | 2048 | 0 | 128 | 01 | 1024 | 0 | 16384 | 784 |
| Example 10 | 2048 | 0 | 128 | 10 | 1024 | 0 | 32768 | 2112 |
| Example 11 | 2048 | 0 | 128 | 11 | 1024 | 0 | 32768 | 2080 |

NOTE:
OP0-OP11 $=((($ ADCOP + DCREST $+($ POC $\times$ POSCL $)) \times P S C)+(0.5 \times$ Global Offset $)) \times$ Global Gain where:

ADCOP 12-bit output of the ADC
DCREST 2s complement 12-bit number source directly from the DC restore registers
POC 2s complement 12-bit number source directly from the POC bus or registers

POSCL scaling factor as defined in Table 5 setup register 2

PSC 12-bit unsigned number sourced from the PSC bus or register and divided by 1024
Global Offset 16-bit 2s complement number sourced directly form the global offset adjust registers
Global Gain
16-bit unsigned number sourced from the global gain register and divided by 32768
OP0-OP11 12-bit result of the image processing that is output from the device on the bus OP0-OP15

## PRINCIPLES OF OPERATION

## output word length select

This block is used to define the output word length, which can be programmed to $8,10,12$, or 16 bits through the serial interface. An internal clip function is provided that can be used in unipolar or bipolar fashion. For example, if an 8-bit output word length is selected, the output data on OP0-OP15 is limited to the range 0 to 255 for unipolar clipping or -128 to 127 for bipolar clipping. If the signal to this block exceeds the positive clip level, the ORNG signal is forced high. In 8-, 10-, and 12-bit output modes, the output data bit OP15 functions as an under range flag; i.e., it is driven high if the input signal is less than the negative clip level. OP15 also functions as an under range signal in 16-bit unipolar clipping mode.

## serial interface

The serial interface data is used to configure the device operation and to program internal data registers. Figure 14 shows a timing diagram of a serial write operation. A serial data stream applied to the SDI terminal is clocked into the device on the rising edge of SCK. The data stream comprises 6 address bits and two 8 -bit data words. When this data has is shifted into the device, a pulse applied to SEN transfers the data to the appropriate internal register.

Tables 5 and 6 define the internal register map for the device and control bit functionality, respectively. The first 4 addresses in Table 5 (address bit a5 $=0$ ) are used to program setup registers and to provide a software reset feature. The remaining eight entries in Table 5 define the address locations of internal data registers, and three additional subaddresses are defined for the red, green, or blue registers. Address bits a1 and a0 select between the red, green, and blue registers, as defined in Table 5. When a1 and a0 are set to 1, all three registers are updated to the same date value, as specified in data words 1 and 2. Blank entries in Table 5 are taken as don't care values.


SEN
Figure 14. Serial Interface Timing

## system timing

System timing diagrams that relate the timing between taking an input sample, applying the related pixel offset and shading coefficients, and the output of the digital video data are shown in Figures 1 and 2. These diagrams show the overall latency of the device in both color and monochrome operating modes. Detailed digital timing diagrams are shown in Figure 15, 16, and 17.

## PRINCIPLES OF OPERATION

Table 5. Serial Interface Register Map

| ADDRESS <a5...a0> | DESCRIPTION | DATAWORD | BIT |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| 000000 | Setup register 1 | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | ENADC | BICLIP | ADCMX | MONO | DEFPG | DEFPO | DNS | INVADC CDS |
| 000001 | Setup register 2 | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | POSCL1 | POSCLO | WLSEL1 | WLSELO | THSEL1 | THSELO | CDSREF1 CHAN1 | $\begin{gathered} \text { CDSREFO } \\ \text { CHANO } \end{gathered}$ |
| 000010 | Reserved | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ |  |  |  |  |  |  |  |  |
| 000011 | Software reset | 1 |  |  |  |  |  |  |  |  |
| 1000xx | DAC values | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | D7 | D6 | D5 | D4 | D3 | D2 | D1 | $\begin{gathered} \hline \mathrm{POL} \\ \mathrm{DO}(\mathrm{LSB}) \end{gathered}$ |
| 1001xx | DC restore values | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | D7 | D6 | D5 | D4 | $\begin{array}{\|c} \hline \mathrm{D} 11 \text { (MSB) } \\ \mathrm{D} 3 \end{array}$ | $\begin{gathered} \hline \text { D10 } \\ \text { D2 } \end{gathered}$ | $\begin{aligned} & \text { D9 } \\ & \text { D1 } \end{aligned}$ | $\begin{gathered} \text { D8 } \\ \text { DO(LSB) } \end{gathered}$ |
| 1010xx | Default even pixel offsets | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | D7 | D6 | D5 | D4 | $\begin{gathered} \mathrm{D} 11(\mathrm{MSB}) \\ \mathrm{D} 3 \end{gathered}$ | $\begin{gathered} \hline \text { D10 } \\ \text { D2 } \end{gathered}$ | $\begin{aligned} & \hline \text { D9 } \\ & \text { D1 } \end{aligned}$ | $\begin{gathered} \hline \text { D8 } \\ \text { D0(LSB) } \end{gathered}$ |
| 1011xx | Default odd pixel offsets | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | D7 | D6 | D5 | D4 | $\begin{gathered} \hline \mathrm{D} 11(\mathrm{MSB}) \\ \mathrm{D} 3 \end{gathered}$ | $\begin{gathered} \hline \text { D10 } \\ \text { D2 } \end{gathered}$ | $\begin{aligned} & \hline \text { D9 } \\ & \text { D1 } \end{aligned}$ | $\begin{gathered} \hline \text { D8 } \\ \text { D0(LSB) } \\ \hline \end{gathered}$ |
| 1100xx | Default pixel gains | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | D7 | D6 | D5 | D4 | $\begin{gathered} \mathrm{D} 11(\mathrm{MSB}) \\ \mathrm{D} 3 \end{gathered}$ | $\begin{gathered} \hline \text { D10 } \\ \text { D2 } \end{gathered}$ | $\begin{aligned} & \hline \text { D9 } \\ & \text { D1 } \end{aligned}$ | $\begin{gathered} \hline \text { D8 } \\ \text { D0(LSB) } \end{gathered}$ |
| 1101xx | Global offsets | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | $\begin{array}{\|c} \hline \mathrm{D} 15(\mathrm{MSB}) \\ \mathrm{D} 7 \end{array}$ | $\begin{gathered} \hline \text { D14 } \\ \text { D6 } \end{gathered}$ | $\begin{gathered} \hline \text { D13 } \\ \text { D5 } \end{gathered}$ | $\begin{gathered} \mathrm{D} 12 \\ \text { D4 } \end{gathered}$ | $\begin{aligned} & \hline \text { D11 } \\ & \text { D3 } \end{aligned}$ | $\begin{gathered} \hline \text { D10 } \\ \text { D2 } \end{gathered}$ | $\begin{aligned} & \hline \text { D9 } \\ & \text { D1 } \end{aligned}$ | $\begin{gathered} \hline \text { D8 } \\ \text { D0(LSB) } \\ \hline \end{gathered}$ |
| 1110xx | Global gains | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | $\begin{gathered} \mathrm{D} 15(\mathrm{MSB}) \\ \mathrm{D7} 7 \end{gathered}$ | $\begin{gathered} \hline \text { D14 } \\ \text { D6 } \end{gathered}$ | $\begin{gathered} \hline \text { D13 } \\ \text { D5 } \end{gathered}$ | $\begin{gathered} \hline \text { D12 } \\ \text { D4 } \end{gathered}$ | $\begin{aligned} & \text { D11 } \\ & \text { D3 } \end{aligned}$ | $\begin{gathered} \hline \text { D10 } \\ \text { D2 } \end{gathered}$ | $\begin{aligned} & \hline \text { D9 } \\ & \text { D1 } \end{aligned}$ | $\begin{gathered} \text { D8 } \\ \text { D0(LSB) } \end{gathered}$ |
| 1111xx | Threshold values | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | D7 | $\begin{array}{\|c} \hline \text { D14(MSB) } \\ \text { D6 } \end{array}$ | $\begin{gathered} \text { D13 } \\ \text { D5 } \end{gathered}$ | $\begin{gathered} \mathrm{D} 12 \\ \text { D4 } \end{gathered}$ | $\begin{gathered} \hline \text { D11 } \\ \text { D3 } \end{gathered}$ | $\begin{gathered} \text { D10 } \\ \text { D2 } \end{gathered}$ | $\begin{aligned} & \hline \text { D9 } \\ & \text { D1 } \end{aligned}$ | $\begin{gathered} \text { D8 } \\ \text { D0(LSB) } \end{gathered}$ |


| $\mathbf{x x}$ |  | ADDRESS LSB DECODE $\dagger$ | DEFAULT PIXEL DECODE $\ddagger$ |
| :---: | :---: | :--- | :--- |
| $\mathbf{a 1}$ | $\mathbf{a 0}$ |  |  |
| 0 | 0 | Red register | Red register |
| 0 | 1 | Green register | Green register |
| 1 | 0 | Blue register | Red, green, and blue |
| 1 | 1 | Red, green, and blue |  |

$\dagger$ Default address
$\ddagger$ The address decoding is applicable for default pixel gain in monochrome mode.

## PRINCIPLES OF OPERATION

Table 6. Control Bit Descriptions

| REGISTER | BITS | DEFAULT | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| Setup Register 1 | ENADC | 1 | $\begin{gathered} \text { ADC standby control: } \\ 0=\text { standby } \\ 1=\text { active } \end{gathered}$ |
|  | BICLIP | 0 | Bipolar clip enable: <br> $0=$ unipolar clip <br> 1 = bipolar clip |
|  | ADCMX | 0 | ADC MUX control: <br> $0=$ normal operation <br> 1 = ADC output multiplexed to OP |
|  | MONO | 0 | Mono/color select: <br> $0=$ color operation <br> 1 = monochrome operation |
|  | DEFPG | 0 | Select default pixel gain: <br> 0 = external pixel gain <br> 1 = default (internal) |
|  | DEFPO | 0 | Select default pixel offsets: <br> $0=$ external pixel offsets <br> $1=$ default (internal) |
|  | DNS | 0 | Select differential/single-ended mode: <br> $0=$ single ended <br> 1 = differential |
|  | INVADC | 0 | ADC output polarity: $0=$ noninverted 1 = inverted |
|  | CDS | 0 | Select correlated double sampling mode: <br> $0=$ normal sampling <br> 1 = CDS mode |
| Setup Register 2 | POSCL1, 0 | 00 | Pixel offset scaling: $\begin{aligned} & 00= \pm 0.5 \mathrm{f}_{\mathrm{S}} \\ & 01= \pm 0.25 \mathrm{f}_{\mathrm{S}} \\ & 10= \pm 0.125 \mathrm{f}_{\mathrm{S}} \\ & 11= \pm 0.0625 \mathrm{f}_{\mathrm{S}} \end{aligned}$ |
|  | WLSEL1, 0 | 10 | Output word length select: <br> $00=8$ bits (OP0 - OP7 contains output word) <br> $01=10$ bits (OPO - OP9 contains output word) <br> $10=12$ bits (OPO - OP11 contains output word) <br> $11=16$ bits (OPO - OP15 contains output word) |
|  | THSEL1, 0 | 11 | Threshold detector operating mode: <br> $00=$ Operating on red channel only <br> $01=$ Operating on green channel only <br> $10=$ Operating on blue channel only <br> $11=$ Three channel |
|  | CDSREF1, 0 | 01 | CDS mode reset timing adjust: <br> $00=$ Advance 1 MCLK period <br> 01 = Normal <br> $10=$ Retard 1 MCLK period <br> 11 = Retard 2 MCLK periods |
|  | CHAN1, 0 | 00 | $\begin{aligned} & \text { Monochrome mode channel select: } \\ & 00=\text { Red channel } \\ & 01=\text { Green channel } \\ & 10=\text { Blue channel } \\ & 11=\text { Not used } \end{aligned}$ |

PRINCIPLES OF OPERATION


Figure 15. System Timing - Color Mode

## PRINCIPLES OF OPERATION


$\dagger$ The CC(10) output state is defined via the serial bus in monochrome mode.
Figure 16. System Timing - Monochrome Mode

PRINCIPLES OF OPERATION


NOTE A: All thresholds are set to 10 hex.
Figure 17. Timing of Threshold Detector Output DETOP

## APPLICATION INFORMATION

## running the TLC8044 at 4-megasamples/sec in CDS monochrome mode

The TLC8044 can be set up to provide a 4-megasample/sec throughput when in CDS monochrome mode; however, the VSMP input must run continuously at 4 MHz .

The following paragraphs describe operation of the TLC8044 in monochrome mode (sampling one channel only). The maximum sample rate in color CDS mode is 2 -megasamples/channel/sec.
In CDS mode, the video signal is sampled both during the reset phase and when video information is present with timing defined to a VSMP input. The difference between these two samples forms the input to the ADC. In monochrome mode, all samples are taken from one input video channel. The device is set up as listed in Table 6. See Tables 4 and 5 for offset DAC values in CDS mode.

System timing is shown in Figure 18. MCLK clocks the device at 12 MHz (as normal). VSMP, which controls the sample rate, is run at 4 MHz . A reset sample is taken on the rising edge of MCLK after VSMP is asserted. The corresponding video sample is taken on the next MCLK rising edge. Compensation coefficients (pixel offset and pixel shading) are sampled on the falling edge of MCLK 26.5 periods after the initial reset sample. The processed digital outputs appear on OPO-OP15 41.5 MCLK periods after the initial reset sample.

In Figure 18 the system timing diagram shows a negative-going video sample. The polarity of the ADC output signal can be inverted under control of the serial interface. Setup and hold times are specified in the recommended operating conditions table.

Table 7. Relevant Register Settings

| REGISTER | BITS | VALUE | DESCRIPTION |
| :--- | :---: | :---: | :--- |
| Setup <br> register 1 | ENADC | $U$ | ADC standby control |
|  | BICLIP | $U$ | Select unipolar clip |
|  | ADCMX | 0 | ADC MUX control |
|  | MONO | 1 | Monochrome operation |
|  | DEFPG | $U$ | Select default pixel gain |
|  | DEFPO | $U$ | Select default pixel offsets |
|  | DNS | 0 | Select single-ended mode |
|  | INVADC | $U$ | ADC output polarity |
|  | CDS | 1 | Select correlated double sampling mode |
| register 2 | POSCL1,0 | UU | Pixel offset scaling |
|  | WLSEL1,0 | UU | Select 12-bit output word |
|  | THSEL1,0 | UU | Three channel |
|  | CDSREF1,0 | 00 | Advance one MCLK period |
|  | CHAN1,0 | UU | Select channel to be sampled |

$\dagger U=$ User defined


## features

- Reset Level Clamp
- Correlated Double Sampling (CDS)
- Fine Offset Level Shifting
- Programmable Gain Amplification
- 10-Bit ADC With Maximum 6 MSPS
- Digital Post-Processing for Pixel-By-Pixel Image
- Simple Clocking Scheme
- Control by Serial or Parallel Interface
- Hardware Compatible With Extended Parallel Port (EPP)
- 48-Pin QFP Package


## applications

- Document Scanners
- CCD Sensor Interfaces
- Contact Image Sensor (CIS) Interfaces


NU - Make no external connection.

## description

The TLC8144 integrates the analog signal conditioning required by CCD sensors with a 10 -bit ADC and optional pixel-by-pixel image compensation requiring minimal external circuitry and provides a cost effective, sensor-to-digital domain system solution.
Each analog conditioning channel provides reset level clamp, CDS, fine offset level shifting, and gain amplification. The three channels are multiplexed into the ADC. Output from the ADC can either be direct or passed through a digital post-processing function. The post-processing provides compensation for variations in offset and luminance on a pixel-by-pixel basis.
The flexible output architecture allows 10 -bit data to be accessed either on a 10-bit bus or a time-multiplexed 8 -bit bus. The TLC8144 can be configured for pixel-by-pixel or line-by-line multiplexing operation. Reset level clamp and/or CDS features can be optionally bypassed. Device configuration is either by a simple serial or 8 -bit parallel interface. The TLC8144 is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| TA $^{2}$ | PACKAGE |
| :---: | :---: |
|  | QUAD FLATPACK |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC8144CPT |

## functional block diagram



Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. |  |  |
| AGND | 18 | 1 <br> Analog supply | Analog ground ( 0 V ) |
| $\mathrm{AV}_{\text {DD1 }}$ | 17 | Analog supply | Positive analog supply (5 V) |
| BINP | 21 | $\begin{gathered} \hline 1 \\ \text { Analog } \end{gathered}$ | Blue channel input video |
| $\mathrm{CC}(2-0)$ | 8, 9,10 | $\begin{gathered} \mathrm{O} \\ \text { Digital } \end{gathered}$ | Color code outputs. These outputs indicate from which channel the current output sample was taken. ( $R=00 X, G=01 X, B=10 X$ ). Two codes are provided per channel. |
| CDATA(7-0) | 33-40 | $\begin{gathered} \hline 1 \\ \text { Digital } \end{gathered}$ | Image compensation data read/write at twice the ADC conversion rate |
| DGND1 | 41 |  | Digital ground ( 0 V ) |
| DV | 7 | $\begin{gathered} \mathrm{O} \\ \text { Digital } \end{gathered}$ | Data valid output, active low |
| DVDD1, 2 | 30, 4 |  | Positive digital supply (5 V) |
| GINP | 22 | $\begin{gathered} 1 \\ \text { Analog } \\ \hline \end{gathered}$ | Green channel input video |

Terminal Functions (Continued)

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| MCLK | 32 | $\begin{gathered} 1 \\ \text { Digital } \end{gathered}$ | Master clock. This clock is applied at either six, four, or two times the input pixel rate depending on the operational mode. MCLK is divided by two internally to define the ADC sample rate, and to provide the clock source for the digital logic. |
| MID | 20 | 0 <br> Analog | Buffered midpoint of ADC reference string. Used internally to set DAC reference voltages. |
| NC | 5,6 | Unused | These terminals must be left unconnected. |
| NRESET | 12 | $\begin{gathered} 1 \\ \text { Digital } \end{gathered}$ | Reset input, active low. This signal forces ar reset of all internal registers in the device. |
| OEB | 25 | $\begin{gathered} 1 \\ \text { Digital } \end{gathered}$ | Output 3-state control. All outputs enabled when OEB $=0$. |
| OP(9-0) | $\begin{gathered} 42-48, \\ 1-3 \end{gathered}$ | $\begin{gathered} \hline \text { I } \\ \text { Digital } \\ \text { I } \\ \text { Digital } \end{gathered}$ | 3-state digital 10 -bit bidirection bus. There are four modes: <br> 3-state: $\quad$ when $\mathrm{OEB}=1$ <br> Output 10 bit: $\quad 10$-bit data output from bus <br> Output 8-bit multiplexed: data output on bits $\mathrm{OP}(9-2)$ at twice pixel rate Input 8 bit: control data input on bits OP(9-2) |
| ORNG | 11 | $\begin{gathered} \mathrm{O} \\ \text { Digital } \end{gathered}$ | Over-range signal, active high. This signal indicates that the current output pixel has exceeded the maximum or minimum achievable value somewhere within the pixel processing. |
| PNS | 24 | $\begin{gathered} 1 \\ \text { Digital } \end{gathered}$ | Control interface select, parallel (high) or serial (low, default) |
| RINP | 23 | $\begin{gathered} 1 \\ \text { Analog } \end{gathered}$ | Red channel input video |
| RLC | 29 | $\begin{gathered} 1 \\ \text { Digital } \end{gathered}$ | Selects whether reset level clamp is applied on a pixel-by-pixel basis. If RLC is required on each pixel, then this terminal can be tied high. |
| $\begin{aligned} & \mathrm{RU}, \mathrm{RT}, \mathrm{RB}, \\ & \mathrm{RL}, \end{aligned}$ | $\begin{aligned} & 15,13, \\ & 14,16 \end{aligned}$ | $\begin{gathered} 1 \\ \text { Analog } \end{gathered}$ | ADC reference voltages. The ADC reference range is applied between $\mathrm{V}_{\mathrm{RT}}$ (full scale) and $\mathrm{V}_{\mathrm{RB}}$ (zero level). $V_{R U}$ and $V_{R L}$ can be used to derive optimum reference voltages from an external $5-\mathrm{V}$ reference. |
| SCK/RNW | 28 | $\begin{gathered} \hline 1 \\ \text { Digital } \end{gathered}$ | Serial interface: serial inteface clock signal <br> Parallel interface: high $=\mathrm{OP}(9-2)$ is output, low $=\mathrm{OP}(9-2)$ is input bus |
| SDI/DNA | 27 | $\begin{gathered} \hline 1 \\ \text { Digital } \end{gathered}$ | Serial interface: serial interface input data signal Parallel interface: high = data, low = address |
| SEN/STB | 26 | $\begin{gathered} 1 \\ \text { Digital } \end{gathered}$ | Serial interface; enable, active high Parallel interface: strobe, active low |
| VRLC | 19 | $\begin{gathered} \mathrm{O} \\ \text { Analog } \end{gathered}$ | Selectable analog output voltage for RLC |
| VSMP | 31 | $\begin{gathered} 1 \\ \text { Digital } \end{gathered}$ | Video sample synchronization pulse. This signal is applied synchronously with MCLK to specify the point in time that the input is sampled. The timing of internal multiplexing between the $R, G$, and $B$ channels is derived from this signal. |

## TLC8144 <br> 10-BIT ANALOG-TO-DIGITAL INTERFACE FOR <br> CHARGE-COUPLED DEVICE IMAGE SENSORS FOR SCANNERS <br> SLAS158 - MAY 1997

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage, from $\mathrm{DV}_{\mathrm{DD} 1}, \mathrm{DV}_{\mathrm{DD} 2}$, and $\mathrm{AV}_{\mathrm{DD} 1}$ (see Note 1) ..... 7 V
Digital inputs (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Analog inputs (see Note 1) ..... -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Digital outputs, maximum external voltage applied (see Note 1) ..... -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Reference input (see Note 1) ..... -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Operating temperature range, $\mathrm{T}_{\mathrm{A}}$ ..... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$ ..... $-50^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead temperature, soldering, 10 sec ..... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to the corresponding DGND or AGND terminal.

## recommended operating conditions

total device

|  | MIN | NOM | MAX |
| :--- | ---: | :---: | :---: |
| UNIT |  |  |  |

## digital inputs

|  | MIN | NOM |
| :--- | :---: | :---: |
| HAXh-level input voltage, $\mathrm{V}_{\mathrm{IH}}$ | $0.8 \mathrm{~V}_{\mathrm{DD}}$ | UNIT |
| Low-level input voltage, $\mathrm{V}_{\mathrm{IL}}$ |  | V |

## timing requirements

input multiplexer

|  | TEST CONDITIONS | MIN $\quad$ NOM $\quad$ MAX | UNIT |
| :--- | :--- | :--- | :---: |
| Setup time, input video before MCLK $\uparrow$, $\mathrm{t}_{\text {su }}(\mathrm{V})$ |  | 10 | ns |
| Hold time, input video after MCLK $\uparrow, \mathrm{th}^{(V)}$ |  | 25 |  |
| Setup time, reset video before MCLK $\uparrow \uparrow, \mathrm{t}_{\text {su }}(\mathrm{R})$ |  | ns |  |
| Hold time, reset video after MCLK $\uparrow, \mathrm{t}_{\mathrm{h}}(\mathrm{R})$ | CDS mode only | 10 | ns |

## timing requirements (continued)

## serial interface

|  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Cycle time, MCLK, $\mathrm{t}_{\text {cyc } 1}$ | 83.3 |  |  | ns |
| Pulse duration, MCLK high, $\mathrm{t}_{\text {w1 }}$ (MCLKH) | 37.5 |  |  | ns |
| Pulse duration, MCLK low, ${ }_{\text {w }}$ 2(MCLKL) | 37.5 |  |  | ns |
| Setup time, CDATA to MCLK $\downarrow$ | 10 |  |  | ns |
| Hold time, MCLK $\downarrow$ to CDATA | 30 |  |  | ns |
| Setup time, VSMP $\uparrow$ to MCLK $\uparrow$, $\mathrm{t}_{\text {su }}(\mathrm{D})$ | 10 |  |  | ns |
| Hold time, MCLK $\uparrow$ to VSMP $\downarrow$, th( D$)$ | 10 |  |  | ns |
| Cycle time, SCK, teyc2 | 83.3 |  |  | ns |
| Pulse duration, SCK high, ${ }_{\text {w }}$ (3)(SCKH) | 37.5 |  |  | ns |
| Pulse duration, SCK low, ${ }_{\text {w }}$ 4(SCKL) | 37.5 |  |  | ns |
| Setup time, SDI to SCK $\uparrow$, $\mathrm{t}_{\text {Su }}(\mathrm{S})$ | 10 |  |  | ns |
| Hold time, SCK $\uparrow$ to SDI change, $\mathrm{th}_{(S)}(\mathrm{S})$ | 10 |  |  | ns |
| Setup time, SCK $\uparrow$ to SEN $\uparrow$, $\mathrm{t}_{\text {Su( }}$ (SCE) | 20 |  |  | ns |
| Setup time, SEN $\downarrow$ to $\mathrm{SCK} \uparrow$, $\mathrm{t}_{\text {Su }}$ (SEC) | 20 |  |  | ns |
| Pulse duration, SEN high, $\mathrm{t}_{\text {W }}$ (SEN) | 50 |  |  | ns |

electrical characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ full range (unless otherwise noted)

## total device

|  | PARAMETER | MIN | TYP | MAX |
| :--- | :--- | ---: | ---: | ---: |
| UNIT |  |  |  |  |
| ICC | Supply current, active | Supply current, standby | 110 | 140 |
| ICC | mA |  |  |  |

## digital inputs

|  | PARAMETER | MIN | TYP |
| :--- | :--- | ---: | :---: |
| IIH | High-level input current | UNIT |  |
| $\mathrm{ILL}^{2}$ | Low-level input current |  | 1 |
| $\mathrm{C}_{\mathrm{i}}$ | Input capacitance | $\mu \mathrm{A}$ |  |

digital outputs

| PARAMETER | TEST CONDITIONS | MIN $\quad$ TYP | MAX | UNIT |
| :--- | :--- | :--- | :--- | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{IOH}=-1 \mathrm{~mA}$ | $\mathrm{~V}_{\mathrm{DD}}-0.75$ |  |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{IOL}=1 \mathrm{~mA}$ |  | 0.75 |
| IOZ | High impedance output current |  | V |  |

## input multiplexer

| PARAMETER | MIN | TYP | MAX |
| :--- | ---: | ---: | ---: |
| UNIT |  |  |  |
| Channel-to-channel gain matching | $0.5 \%$ | $5 \%$ |  |
| VICR | Common mode input voltage | 0.5 | 4.5 |

## TLC8144

10-BIT ANALOG-TO-DIGITAL INTERFACE FOR
CHARGE-COUPLED DEVICE IMAGE SENSORS FOR SCANNERS
SLAS158 - MAY 1997

## electrical characteristics, $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ full range (unless otherwise noted) (continued)

reference string

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Z | Impedance, RT to RB |  | 595 |  | 1105 | $\Omega$ |
| Z | Impedance, RU to RL |  | 1190 |  | 2200 | $\Omega$ |
| $\mathrm{V}_{\text {ref( }} \mathrm{RT}$ ) | Reference voltage, top | $\mathrm{V}_{1(\mathrm{RU})}=5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{l}}(\mathrm{RL})=0 \mathrm{~V}$ | 3.4 | 3.5 | 3.6 | V |
| $\mathrm{V}_{\text {ref }}$ (RB) | Reference voltage, bottom | $V_{1(R U)}=5 \mathrm{~V}, \quad \mathrm{~V}_{1(\mathrm{RL})}=0 \mathrm{~V}$ | 1.4 | 1.5 | 1.6 | V |
| $V_{\text {ref(DAC }}$ | DAC reference voltage | $\mathrm{V}_{1(\mathrm{RU})}=5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{l}}(\mathrm{RL})=0 \mathrm{~V}$ | 2.475 | 2.5 | 2.525 | V |

8-bit DACs

| PARAMETER | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Resolution | 8 |  |  | Bits |
| Zero-scale voltage | $\mathrm{V}_{\text {ref(DAC) }}{ }^{-10}$ |  | $\mathrm{V}_{\text {ref( }}$ DAC) +10 | mV |
| Full-scale voltage error | 0 |  | 10 | mV |
| Differential nonlinearity (DNL) |  | 0.1 | <1 | LSB |
| Integral nonlinearity (INL) |  | 0.4 | 1 | LSB |

10-bit ADC

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution |  | 10 |  |  | Bits |
| $\mathrm{f}_{\text {S }}$. Sampling rate |  |  |  | 6 | MSPS |
| Full-scale transition voltage at xINP | Single-ended mode, <br> $\mathrm{V}_{1(\mathrm{xINN})}=2.5 \mathrm{~V}$, <br> DAC code $=000 \mathrm{H}$ |  | 3.5 |  | V |
| Zero-scale transition voltage at xINP | Single-ended mode, <br> $\mathrm{V}_{1(\mathrm{x} \mid \mathrm{NN})}=2.5 \mathrm{~V}$, <br> DAC code $=000 \mathrm{H}$ |  | 1.5 |  | V |
| Differential nonlinearity (DNL) | , | -1 |  | 1 | LSB |
| Integral nonlinearity (INL) |  | -2 |  | 2 | LSB |

## switching characteristics

|  | PARAMETER | MIN | TYP |
| :--- | :--- | :---: | :---: |
| $t_{\text {pd }}(\mathrm{D})$ | Propagation delay time, MCLK $\downarrow$ to output valid | 25 | 75 |
| $\mathrm{t}_{\text {en }}(\mathrm{PZE})$ | Enable time, output, $\mathrm{OE} \downarrow$ to data valid | 25 |  |
| $\mathrm{t}_{\text {dis }}(\mathrm{PEZ})$ | Disable time, output, $\mathrm{OE} \uparrow$ to high impedance | 75 | ns |

PARAMETER MEASUREMENT INFORMATION


Figure 1. Detailed Video Input Timing - Modes 1 and 2


Figure 2. Detailed Digital Timing - Modes 1 and 2

PARAMETER MEASUREMENT INFORMATION


Figure 3. Detailed Video Input Timing - Mode 3


Figure 4. Detailed Digital Timing - Mode 3


Figure 5. Detailed Video Input Timing - Mode 4

## PARAMETER MEASUREMENT INFORMATION



Figure 6. Detailed Digital Timing - Mode 4


Figure 7. Detailed Timing for Serial Interface

## PRINCIPLES OF OPERATION

## sample and hold, offset DACs, and programmable gain amplifier

Each analog input (RINP, GINP, BINP) of the TLC8144 consists of a sample and hold (S/H), a programmable gain amplifier (PGA), and a dc offset correction block. The operation of the red input stage is summarized in Figure 8.


Figure 8. Sample and Hold Amplifier
The sample and hold block can operate in two modes of operation, CDS (correlated double sampling) or single ended. In CDS operation, the video signal processed is the difference between the voltage applied at the RINP input when the reset signal (RS) occurs, and the voltage at the RINP input when video signal (VS) occurs. This is summarized in Figure 9.


Figure 9. Reset and Video
When using CDS, the actual dc value of the input signal is not important, as long as the signal extremes are maintained within 0.5 volts of the chip power supplies. Since the signal processed is the difference between the two sample voltages, the common dc voltage is rejected.
In single-ended operation, the VS and RS control signals occur simultaneously, and the voltage applied to the reset switch is fixed at $\mathrm{V}_{\text {MID }}$. Therefore, the voltage processed is the difference between the voltage applied to RINP when VS/RS occurs, and $\mathrm{V}_{\text {MID }}$. When using single-ended operation, the dc content of the video signal is not rejected.
The programmable gain amplifier block multiplies the resulting input voltage by a value between 0.5 and 8.25 which can be programmed independently for each of the three input channels with the serial (or parallel) interface. Table 1 gives the programmed code versus gain level. The dc value of the gained signal can then be trimmed by the 8 -bit plus sign DAC. The voltage output by this DAC is shown as $V_{\text {offset }}$ in Figure 8 . The range of the DAC is $\left(\mathrm{V}_{\mathrm{MID}} / 2\right)$.
The output from the offset DAC stage is referenced to the $\mathrm{V}_{\text {MID }}$ voltage whitch allows the input to the ADC to maximize the dynamic range, and is shown in Figure 8 by the final $\mathrm{V}_{\text {MID }}$ addition.

## PRINCIPLES OF OPERATION

Table 1. PGA Gain Coding

| CODE | GAIN | CODE | GAIN | CODE | GAIN | CODE | GAIN |
| :---: | :---: | :---: | ---: | ---: | ---: | ---: | ---: |
| 00000 | 0.5 | 01000 | 2.5 | 10000 | 4.5 | 11000 | 6.5 |
| 00001 | 0.75 | 01001 | 2.75 | 10001 | 4.75 | 11001 | 6.75 |
| 00010 | 1 | 01010 | 3 | 10010 | 5 | 11010 | 7 |
| 00011 | 1.25 | 01011 | 3.25 | 10011 | 5.25 | 11011 | 7.25 |
| 00100 | 1.5 | 01100 | 3.5 | 10100 | 5.5 | 11100 | 7.5 |
| 00101 | 1.75 | 01101 | 3.75 | 10101 | 5.75 | 11101 | 7.75 |
| 00110 | 2 | 01110 | 4 | 10110 | 6 | 11110 | 8 |
| 00111 | 2.25 | 01111 | 4.25 | 10111 | 6.25 | 11111 | 8.25 |

For the input stage, the final analog voltage applied to the ADC can be expressed as:

$$
\begin{equation*}
\mathrm{V}_{\mathrm{ADC}}=\mathrm{G}\left(\mathrm{~V}_{\mathrm{VS}}-\mathrm{V}_{\mathrm{RS}}\right)+\left[(1-2 \times \mathrm{Sign}) \times \frac{\mathrm{DAC} C O D E}{255} \times \frac{\mathrm{V}_{\mathrm{MID}}}{2}\right]+\mathrm{V}_{\mathrm{MID}} \tag{7}
\end{equation*}
$$

where:
$\mathrm{V}_{\mathrm{ADC}}$ is the voltage applied to the ADC
G is the programmed gain
$V_{\mathrm{vs}}$ is the voltage of the video sample
$V_{r s}$ is the voltage of the reset sample
Sign is the offset DAC sign bit
DAC_CODE is the offset DAC input value
$\mathrm{V}_{\text {MID }}$ is the TLC8144 generated $\mathrm{V}_{\text {MID }}$ voltage

## clamping

The $A D C$ has a lower reference of $\mathrm{V}_{\mathrm{RB}}$ (typically 1.25 V ) and an upper reference of $\mathrm{V}_{\mathrm{RT}}$ (typically 3.75 V ). When an ADC input voltage is applied to the ADC equal to $\mathrm{V}_{\mathrm{RB}}$, the resulting code is 000 h . When an ADC input voltage is applied to the $A D C$ equal to $V_{R T}$, the resulting code is $3 F F$ h.

Both CDS and single-ended operation can be used with reset level clamping. A typical input configuration is shown in Figure 10.


Figure 10. Video Input

## PRINCIPLES OF OPERATION

The position of the clamp relative to the video sample is programmable by CDSREF $(0,1)$ (see Table 6). By default, the reset sample occurs on the fourth MCLK rising edge after VSMP. The relative timing between the reset sample (and CL) and video sample can be altered as shown in Figure 11.


Figure 11. Reset Sample and Clamp Timing
When the clamp pulse is active, the voltage on the TLC8144 side of $\mathrm{C}_{\mathrm{in}}$, i.e. RINP, is forced to be equal to the $\mathrm{V}_{\mathrm{RLC}}$ clamp voltage. The $\mathrm{V}_{\text {RLC }}$ clamp voltage is programmable to three different levels with the serial interface. The programming of the clamp voltage is dependent on the type of sampling selected and the polarity of the input video signal. For CDS operation, matching the clamp voltage to the amplitude and polarity of the video signal is very important, allowing complete use of the wide input common-mode range of the TLC8144. If the input video is positive going, it is advisable to clamp to $\mathrm{V}_{\mathrm{CL}}$ (lower clamp voltage). If the video is negative going, it is advisable to clamp to $\mathrm{V}_{\mathrm{CU}}$ (upper clamp voltage). Regardless of where the video is clamped, the offset DAC is programmed to move the ADC output corresponding to the reset level to an appropriate value to maximize the ADC dynamic range. For single-ended operation, it is recommended that the clamp voltage is set to $\mathrm{V}_{\mathrm{cm}}$ (middle clamp voltage).


Figure 12. Video Input and Clamp

## PRINCIPLES OF OPERATION

A reset level clamp is activated when the RLC terminal is high on an MCLK rising edge (see Figure 14). By default, this initiates an internal clamp pulse three MCLK pulses later (see Figure 11; CL). The relationship between CL and RS is fixed; therefore, altering the RS position also alters the CL position (see Figure 11). Table 6 shows the three possible clamp voltages for the reset level.

EXAMPLE OF OPERATION

| PARAMETERS | TEST CONDITIONS |
| :--- | :--- |
| Input video polarity | Positive |
| Input sampling | CDS |
| Input voltage amplitude $\left(\mathrm{V} \mathrm{VS}-\mathrm{V}_{\mathrm{RS}}\right)$ | 2 V |
| Programmable gain | $\times 1$ |
| Clamping | Yes, $\mathrm{V}_{\mathrm{CL}}=1.5 \mathrm{~V}$ |

After the input capacitor, the input signal to the TLC8144 can be represented as shown in Figure 13.


Figure 13. Video and Reset Sampling
Then for a black pixel:
$V_{R S}=V_{C L}$
$V_{V S}=V_{C L}$
Assuming that the offset DAC is set to 00 (decimal):
$\mathrm{V}_{\mathrm{ADC}}=1 \times\left(\mathrm{V}_{\mathrm{CL}}-\mathrm{V}_{\mathrm{CL}}\right)+\left[(1-2 \times 0) \times \frac{0}{255} \mathrm{~V}_{\mathrm{MID}} \times \frac{\mathrm{V}_{\mathrm{MID}}}{2}\right]+\mathrm{V}_{\mathrm{MID}}$
$\mathrm{V}_{\mathrm{ADC}}=0+0+\mathrm{V}_{\mathrm{MID}}$
$V_{A D C}=V_{M I D}$
An input voltage of $\mathrm{V}_{\text {MID }}$ corresponds to a code of 512 (decimal) from the ADC.
To maximize the dynamic range of the ADC input, it is necessary to program the offset DAC code to move the ADC code corresponding to the black level toward code 000h.
Hence, set the offset DAC to 204 (decimal) with the sign bit set.
$V_{A D C}=1 \times\left(V_{C L}-V_{C L}\right)+\left[(1-2 \times 1) \times \frac{204}{255} V_{M I D} \times \frac{V_{M I D}}{2}\right]+V_{M I D}$
$V_{A D C}=0-\frac{102}{255} V_{M I D}+V_{M I D}$
$V_{A D C}=\frac{153}{255} V_{M I D}$
When the $\mathrm{V}_{\text {MID }}$ is 2.5 V , the ADC input voltage is 1.5 volts, which results in an ADC code of 102 (decimal).

## PRINCIPLES OF OPERATION

For a white pixel:

$$
\begin{aligned}
& V_{R S}=V_{C L} \\
& V_{V S}=V_{C L}+2
\end{aligned}
$$

For a white pixel, using the same offset DAC value, the ADC input can be expressed as:

$$
\begin{align*}
& \mathrm{V}_{\mathrm{ADC}}=1 \times\left(\mathrm{V}_{\mathrm{CL}}+2-\mathrm{V}_{\mathrm{CL}}\right)+\left[(1-2 \times 0) \times \frac{204}{255} \mathrm{~V}_{\mathrm{MID}} \times \frac{\mathrm{V}_{\mathrm{MID}}}{2}\right]+\mathrm{V}_{\mathrm{MID}}  \tag{14}\\
& \mathrm{~V}_{\mathrm{ADC}}=2-\frac{102}{255} \mathrm{~V}_{\mathrm{MID}}+\mathrm{V}_{\mathrm{MID}}  \tag{15}\\
& \mathrm{~V}_{\mathrm{ADC}}=2+\frac{153}{255} \mathrm{~V}_{\mathrm{MID}} \tag{16}
\end{align*}
$$

When the $\mathrm{V}_{\text {MID }}$ is 2.5 V , the ADC input voltage is 3.5 volts, which results in a code of 921 (decimal).
Therefore, the output codes from the ADC are between 102 (decimal) and 921 (decimal), which implies that the ADC input has been set up to maximize the dynamic range available.


Figure 14. RLC Timing

## PRINCIPLES OF OPERATION

## video sampling options

TLC8144 can interface to CCD sensors using four basic modes of operation (summarized in Table 3). Mode configurations are controlled by a combination of control bits and timing applied to the MCLK and VSMP terminals. The default operational mode is color with CDS enabled (mode 1).

## color mode definition (mode 1)

Figure 15 summarizes the timing relationships within the color mode. MCLK is applied at twice the required ADC conversion rate. Synchronization of sampling and channel multiplexing to the incoming video signal is performed by the VSMP pulse (active high). The three input channels ( $\mathrm{R}, \mathrm{G}, \mathrm{B}$ ) are sampled in parallel on the rising edge of MCLK following a VSMP pulse. The sampled data is multiplexed into a single data stream at three times the VSMP rate and passes through the internal pipeline and emerges on the OP(9-0) bus 20.5 MCLK periods later.
When the digital post-processing stage is activated, compensation data is clocked into the device at twice the ADC conversion rate (e.g., two reads per red pixel). The first of the two bytes is required on the CDATA bus 15.5 MCLK periods after the corresponding VSMP pulse. CC(2-0) can be used to control the three lower address lines of an external RAM. Both correlated double sampling (CDS) and single sample modes of operation are available.

## monochrome mode definitions

One input channel is continuously sampled on the rising edge of MCLK following a VSMP pulse. The user can specify which input channel ( $\mathrm{R}, \mathrm{G}, \mathrm{B}$ ) to be sampled by writing to TLC8144 internal control registers. There are three separate monochrome modes with different maximum sample rates and CDS availability.

## details of monochrome mode timing (mode 2)

Figure 16 summarizes the timing relationships. The timing in this mode is identical to mode 1 except for the $\mathrm{CC}(2-0)$ outputs. One input channel is sampled three times (due to the multiplexer being held in one position) and passes through the device as three separate samples. Two of the samples can be ignored at the output. The CC( 1,2 ) output terminals reflect the input channel selected ( $R, G$, or $B$ ).

## details of fast monochrome mode timing (mode 3)

Figure 17 summarizes the timing relationships. This mode allows the maximum sample rate to be increased to 4 MSPS. This is achieved by altering the MCLK:VSMP ratio to $3: 1$. In this mode, the timing of RS and CL must be fixed (see Clamping section).

The sampled video data pass through the internal pipeline and emerge on the OP(9-0) bus 29.5 MCLK periods later.
If the digital post-processing stage is activated, compensation data are clocked into the device at twice the internal pixel rate (e.g., two reads per red pixel). The first of the two bytes is required on the CDATA bus 22.5 MCLK periods after the corresponding VSMP pulse.

## details of maximum speed monochrome mode (mode 4)

Figure 18 summarizes the timing relationships. This mode allows the maximum sample rate to be increased to 6 MSPS. This is achieved by altering the MCLK:VSMP ratio to $2: 1$. The latency through the device is identical to modes 1 and 2 . CDS is not available in this mode.

Table 2. Mode Summary

| MODE | DESCRIPTION | CDS AVAILABLE | MAX SAMPLE RATE | SENSOR INTERFACE DESCRIPTION | TIMING REQUIREMENTS | REGISTER CONTENTS WITH CDS $\dagger$ | REGISTER CONTENTS WITHOUT CDS $\dagger$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Color | Yes | 2 MSPS | The three input channels ( $R, G, B$ ) are sampled in parallel at 2 MSPS maximum. The sampled data is multiplexed into a single data stream before the internal ADC, giving an internal serial data rate of maximum 6 MSPS. | MCLK max. 12 Mhz. MCLK:VSMP ratio is 6:1. | Setup register 1: 1Bh | Setup register 1: 19 h |
| 2 | Monochrome | Yes | 2 MSPS | One input channel is continuously sampled. The internal multiplexer is held in one position under control of the user. | Identical to mode 1 | Setup register 1: 1Fh Setup register 3 : bits $b(7-6)$ define which channel to be sampled | Setup register 1: 1Dh Setup register 3: bits b(7-6) define which channel to be sampled |
| 3 | Fast monochrome | Yes | 4 MSPS | Identical to mode 2 | MCLK max. 12 MHz . MCLK:VSMP ratio is $3: 1$. | Identical to mode 2 plus Setup register 3: bits b(5-4) must be set to 00 h | Identical to mode 2 |
| 4 | Max Speed monochrome | No | 6 MSPS | Identical to mode 2 | MCLK max. 12 MHz . MCLK:VSMP ratio is 2:1. | Not applicable | Setup register 1:5Dh Setup register 3: bits b(7-6) define which channel to be sampled |

$\dagger$ Only indicates relevant register bits.

$\dagger$ This example shows function when red channel selected. $\mathrm{CC}(1)$ and $\mathrm{CC}(2)$ indicate the selected channel ( $\mathrm{R}, \mathrm{G}$, or B ). ' X ' indicates don't care.
Figure 16. Default Timing in CDS Monochrome Mode
 INPUT
SIGNALS
 SIGNALS


$\dagger$ This example shows function when red channel selected. $\mathrm{CC}(1)$ and $\mathrm{CC}(2)$ indicate the selected channel ( $\mathrm{R}, \mathrm{G}$, or B ).
Figure 17. Default Timing in Fast CDS Color Mode

$\dagger$ This example shows function when red channel selected. $\mathrm{CC}(1)$ and $\mathrm{CC}(2)$ indicate the selected channel ( $\mathrm{R}, \mathrm{G}$, or B ).
Figure 18. Default Timing in Maximum Speed Non-CDS Monochrome Mode

## PRINCIPLES OF OPERATION

## digital signal processing

The default operation of the TLC8144 bypasses the digital compensation block. This enables the output from the ADC to be output directly on the OP(9-0) terminals. If selected, the pixel data from the ADC is processed by the digital compensation block in Figure 19. This section describes the subblocks of the digital compensation block.


Figure 19. Digital Signal Processing Block Diagram

## CDATA, DEMUX, and MUX

The input to this block is coefficient data presented to the CDATA(7-0) terminals at twice the pixel rate, i.e., two 8 -bit words are input for each pixel of video data.

## data partitioning

The 16 bits of data per pixel from the CDATA demultiplexer is partitioned into pixel offset, pixel gain, and pixel valid bits (see Table 3). Table 4 details the resulting range and resolution options.

Table 3. Bit Allocation Assignment

| DVMODE | PWP1 | PWPO | CDATA WORD 1 |  |  |  |  |  |  |  | CDATA WORD 2 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| 0 | 0 | 0 | G11 | G10 | G9 | G8 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | O3 | O2 | 01 | 00 |
| 0 | 0 | 1 | G10 | G9 | G8 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | O4 | O3 | O 2 | 01 | 00 |
| 0 | 1 | 0 | G9 | G8 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | O5 | O4 | O3 | O 2 | 01 | 00 |
| 1 | 0 | 0 | G10 | G9 | G8 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | DV | O3 | O 2 | 01 | 00 |
| 1 | 0 | 1 | G9 | G8 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | DV | O4 | O3 | O2 | 01 | 00 |

## PRINCIPLES OF OPERATION

Table 4. Bit Range and Resolution Options

| DVMODE | PWP1 | PWPO | NO. OF OFF- <br> SET BITS | OFFSET <br> RANGE | NO. OF GAIN <br> BITS | GAIN <br> RANGE | GAIN RESOLUTION <br> (LSB STEPS) | DV <br> BITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 4 | -8 to 7 | 12 | $0: 2$ | 0.25 | 0 |
| 0 | 0 | 1 | 5 | -16 to 15 | 11 | $0: 2$ | 0.5 | 0 |
| 0 | 1 | 0 | 6 | -32 to 31 | 10 | $0: 2$ | 1 | 0 |
| 1 | 0 | 0 | 4 | -8 to 7 | 11 | $0: 2$ | 0.5 | 1 |
| 1 | 0 | 1 | 5 | -16 to 15 | 10 | $0: 2$ | 1 | 1 |

## pixel offset adder

The pixel offset adder uses the offset coefficients that are either supplied externally through the CDATA interface or from the internal default registers. The object of this block is to correct for the small offsets that can occur from the CCD on a pixel-by-pixel basis. The output from the pixel offset adder is limited to be between 0 and 1023 (decimal).

## pixel gain adjust

The pixel gain adjust block corrects for the pixel-by-pixel shading curve non-uniformity and photo response non-uniformity within the CCD sensor. This block has a gain range of 0 to 2 . The output word from the pixel gain adjust is limited to between 0 and 1023 (decimal).

## effect of digital compensation on ADC output

The combined effect of the digital compensation sections on the ADC output is summarized by the formula:
$\mathrm{OP}(9-0)=(\mathrm{ADCOP}+\mathrm{POC}) \times \mathrm{PSCF}$
where:
all values are decimal
$\mathrm{OP}(9-0)$ is the 10-bit result output from the TLC8144
ADCOP is the 10 -bit output of the ADC
POC is a number sourced from the internal registers or derived from the CDATA bus input PSCF is a number depending on bit range and resolution options (see Table 4)

## data valid generation

The DV terminal state determines whether a DV pulse is generated for a particular pixel. For example, if red pixels only are required, the DV pulse can be generated as shown in Figure 20.


Figure 20. Data Valid Timing

## PRINCIPLES OF OPERATION

## data latch

Under control of the LATCHOP bit, the output data bus can be prevented from clamping until the next data valid pulse. Figure 21 shows the resulting signal relationships.


Figure 21. Data Valid Timing With LATCHOP Bit

## output data interface

By default, data is output from the device as a 10-bit wide word on OP(9-0). Optionally, data can be output in an 8 -bit word format. Figure 22 shows this function. Data is presented on OP(9-2) at twice the pixel rate.


Figure 22. 8-Bit Multiplexed Bus Output

## PRINCIPLES OF OPERATION

## controlling the TLC8144

The TLC8144 can be configured through a serial interface or a parallel interface. Selection of the interface type is by the PNS terminal which must be tied high (parallel) or low (serial).

## serial interface

The serial interface consists of three terminals (see Figure 23). A 6-bit address is clocked in MSB first followed by an 8 -bit data word, also MSB first. Each bit is latched on the rising edge of SCK, which can operate at up to 12 MHz . Once the data has been shifted into the device, a pulse is applied to SEN to transfer the data to the appropriate internal register.


Figure 23 Seriai interface Timing

## parallel interface

The parallel interface uses bits (9-2) of the OP bus as well as the STB, DNA, and RNW terminals (see Figure 24). Terminal RNW must be low during a write operation. The DNA terminal level defines whether the data byte is address (low) or data (high). The data bus OP(9-2) is latched in during the low period of STB. This interface is compatible with the extended parallel port interface.


Figure 24. Parallel Interface Timing

## PRINCIPLES OF OPERATION

## internal register definition

Table 5 summarizes the internal register content. The first four addresses in the table are used to program setup registers and to provide a software reset feature ( 00 h is not used). The remaining seven entries in the table define the address locations of internal data registers. In each case, three sub-addresses are defined for the red, green, and blue registers. Selection between the red, green, and blue registers is performed by address bits a1 and a0, as defined in Table 5 . Setting both a1 and a0 equal to 1 forces all three registers to be updated to the same data value.

Table 5. Register Map Contents

| ADDRESS <a5-a0> | DESCRIPTION | DEFAULT (HEX) | BIT |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| 000000 | Not used |  |  |  |  |  |  |  |  |  |
| 000001 | Setup register 1 | 1B | DVMODE | VSMP6M | DEFDV | DEFPO | DEFPG | MONO | CDS | ENADC |
| 000010 | Setup register 2 | 00 |  |  | CDATOUT | BYPASS | LATCHOP | INVOP |  | MUXOP |
| 000011 | Setup register 3 | 11 | CHAN[1] | CHAN[0] | CDSREF[1] | CDSREF[0] | PWP[1] | PWP[0] | RLC[1] | RLC[0] |
| 000100 | Software reset | 00 |  |  |  |  |  |  |  |  |
| 000101 | Reserved | 00 |  |  |  |  |  |  |  |  |
| 1000xx | DAC values | 00 | DAC[7] | DAC[6] | DAC[5] | DAC[4] | DAC[3] | DAC[2] | DAC[1] | DAC[0] |
| 1001xx | DAC signs | 00 |  |  |  |  |  |  |  | DSIGN |
| 1010xx | PGA gains | 00 |  |  |  | PGA[4] | PGA[3] | PGA[2] | PGA[1] | PGA[0] |
| 1011xx | Pixel offsets | 00 |  |  | OFF[5] | OFF[4] | OFF[3] | OFF[2] | OFF[1] | OFF[0] |
| 1100xx | Pixel gain MSB | 80 | GAIN[11] | GAIN[10] | GAIN[9] | GAIN[8] | GAIN[7] | GAIN[6] | GAIN[5] | GAIN[4] |
| 1101xx | Pixel gain LSB | 00 |  |  |  |  | GAIN[3] | GAIN[2] | GAIN[1] | GAIN[0] |
| 1110xx | Data valid | 01 |  |  |  |  |  |  |  | DV |

NOTE 2: Blank entries can be taken as don't care values.

| $\mathbf{x x}$ |  | ADDRESS LSB DECODE |
| :---: | :---: | :--- |
| $\mathbf{a} 1$ | $\mathbf{a 0}$ |  |
| 0 | 0 | Red register |
| 0 | 1 | Green register |
| 1 | 0 | Blue register |
| 1 | 1 | Red, green, and blue registers |

## PRINCIPLES OF OPERATION

Table 6. Register Definitions

| REGISTER | BIT NO. | BIT NAMES | DEFAULT | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| Setup register 1 | 0 | ENADC | 1 | ADC standby control: $0=$ standby, $1=$ active |
|  | 1 | CDS | 1 | Select correlated double sampling mode: $0=$ normal sampling, $1=$ CDS mode |
|  | 2 | MONO | 0 | Mono/color select: $0=$ color, $1=$ monochrome operation |
|  | 3 | DEFPG | 1 | Select default pixel gain: $0=$ external pixel gain, $1=$ internal |
|  | 4 | DEFPO | 1 | Select default pixel offsets: $0=$ external pixel offsets, $1=$ internal |
|  | 5 | DEFDV | 0 | Select default internal data valid: $0=$ external $D V, 1=$ internal |
|  | 6 | VSMP6M | 0 | Required when VSMP at 6 MSPS: $0=$ other mode, $1=$ VSMP at 6 MSPS |
|  | 7 | DVMODE | 0 | External data valid control (see Table 3) |
| Setup register 2 | 0 | MUXOP | 0 | 8 -bit output mode: $0=10$-bit, $1=8$-bit multiplexed |
|  | 1 |  |  |  |
|  | 2 | INVOP | 0 . | Inverts ADC output: $0=$ non-inverting, $1=$ inverting |
|  | 3 | LATCHOP | 0 | OP bus updated on DV pulse; OP bus updated each sample, $1=$ update only on DV pulse |
|  | 4 | BYPASS | 0 | Bypass digital post-processing: $0=$ bypass, $1=$ no bypass |
|  | 5 | CDATOUT | 0 | Data on OP terminals available on CDAT terminals: $0=$ no, $1=$ yes |
|  | 6 |  |  |  |
|  | 7 |  |  |  |
| Setup register 3 | 1,0 | RLCL( 1,0 ) | 01 | Reset level clamp voltage $\begin{aligned} & 00=1.5 \mathrm{~V} \\ & 01=2.5 \mathrm{~V} \\ & 10=3.5 \mathrm{~V} \\ & 11=\text { Not used } \end{aligned}$ |
|  | 3,2 | PWP(1,0) | 00 | Parallel word partitioning (see Table 3) |
|  | 5,4 | $\operatorname{CDSREF}(1,0)$ | 01 | CDS mode reset timing adjust <br> $00=$ Red channel <br> $01=$ Green channel <br> 10 = Blue channel <br> $11=$ Not used |
|  | 7,6 | CHAN (1,0) | 00 | Monochrome mode channel select $00=$ Red channel <br> $01=$ Green channel <br> $10=$ Blue channel <br> $11=$ Not used |

## APPLICATION INFORMATION



Figure 25. System Diagram

- Supports Both CIS and CCD Sensors
- 10-bit, 4MSPS, A/D Converter
- Differential Nonlinearity Error: $\pm 0.5$ LSB Typ
- Integral Nonlinearity Error: $\pm 1$ LSB Typ
- 8-bit Offset Correction DAC
- PGA With 6-bit Gain Resolution
- Auto-cycling Gain and Offset Control
- Single 5 V Supply Operation
- Very Low Power: 155 mW Typical
- Control by Parallel and Serial Interface
- Internal Reference Voltages
- 32-pin TSSOP Package


## description

The TLC8188 is a highly-integrated monolithic analog signal processor/digitizer designed to interface the contact image sensor (CIS) and linear charge-coupled device (CCD) image sensors in scanner applications. The input of the TLC8188 allows direct connection to the CIS and direct ac coupling of the linear CCD. The TLC8188 performs all the analog processing functions necessary to maximize the dynamic range, correct various errors associated with the CIS and the linear CCD sensors, and then digitize the results with an on-chip analog-to-digital converter (ADC). The key components of the TLC8188 include: input clamp circuitry and a correlated double sampler (CDS), a programmable gain amplifier (PGA) with auto-cycling gain control, a programmable offset correction controlled by a digital-to-analog converter (DAC), a 10-bit, 4 MSPS pipeline ADC, a bidirectional parallel bus and a three-wire serial port for easy microprocessor interface, and internal reference voltages.

Designed in advanced CMOS process, the TLC8188 operates from a single 5-V power supply and its digital interface is 3 V compatible. The normal power consumption of the TLC8188 is just 155 mW .

Fully integrated analog processing circuitry, high throughput rate, single supply operation and low cost make the TLC8188 an ideal CIS/linear CCD sensor interfacing solution for imaging applications such as scanners and multifunctional office equipment (printer/scanner/facsimile/copier).

The part is available in a 32 -pin TSSOP package and is specified over $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ operating temperature range.
AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGED DEVICES |
| :---: | :---: |
|  | SMALL OUTLINE <br> (DA) |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TLC8188CDA |

functional block diagram


Terminal Functions

| TERMINAL |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | No. | 1/0 |  |
| OP[0:4] | 1-5 | 0 | Three-state bi-directional data bus, OP0 and OP1 are output only. |
| DIVDD | 6 |  | Digital interface circuit supply voltage, +3 V to +5 V |
| DIGND | 7 |  | Digital interface circuit ground |
| OP[5:9] | 8-12 | 0 | Three-state bi-directional data bus. |
| NRESET | 13 | 1 | Power-on reset and Interface mode control. If SEN/STB is logic " 1 " when NRESET goes high then device is in parallel configuration data input mode. If SEN/STB is logic " 0 " when NRESET goes high then device is in serial data input mode. |
| SDI/DNA | 14 | 1 | Serial interface: serial interface input data Parallel interface: 1 - data, 0 - address |
| DGND | 15 |  | Digital ground |
| DVDD | 16 |  | Digital supply voltage, +5 V |
| SCK/RNW | 17 | 1 | Serial interface: serial clock <br> Parallel interface: 1 - OP[9:2] is output bus, 0 - OP[9:2] is input bus |
| ADCCLK | 18 | 1 | ADC conversion clock input. |
| $\overline{\mathrm{OE}}$ | 19 | 1 | Three-state output enable, active low |
| SEN/STB | 20 | 1 | Serial interface: serial data transfer enable, active high. Parallel interface: strobe, active low. |
| SV | 21 | 1 | CCD signal level sample pulse input |
| SR | 22 | 1 | CCD reset level sample pulse input, CIS sample pulse input |
| CLAMP | 23 | 1 | CCD input clamp signal |
| MA1, MA0/ACYC | 24, 25 | 1 | MA1 and MAO select the color to which all internal MUX (input, gain, offset) will point. When in auto-cycling mode, the input mux and internal registers are auto-cycled by the ACYC. The ACYC is a control signal such as a line start pulse that defines the start of a current scanning line. |
| AGND | 26 |  | Analog ground |
| AVDD | 27 |  | Analog supply voltage, +5 V |
| BIN | 28 | 1 | Blue channel input |
| GIN | 29 | 1 | Green channel input |
| RIN | 30 | 1 | Red channel input |
| RMO | 31 | 0 | Ref-output for external decoupling |
| RPO | 32 | 0 | Ref+ output for external decoupling |

## General Information

General Purpose ADCs

## General Purpose DACs

## Special Functions

Video Interface Palettes
Digital Imaging Sensor Products

## Contents

Page
Mechanical Information ..... 8-3
ио!џеயлоృиן ןеэ!иечэәฟ

## MECHANICAL DATA

D (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-012

## MECHANICAL DATA

DB (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
28 Pin SHOWN


| PIM | PINS | $\mathbf{8}$ | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,30 | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 2,70 | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

4040065 / C 10/95
NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-150


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MO-118

## MECHANICAL DATA

DW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE 16 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions include mold flash or protrusion.

## MECHANICAL DATA

FK (S-CQCC-N**)
LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a metal lid.
D. The terminals are gold plated.
E. Falls within JEDEC MS-004


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-018

FR (S-PDFP-G44)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

## MECHANICAL DATA

## J (R-GDIP-T**)

CERAMIC DUAL-IN-LINE PACKAGE
14 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL-STD-1835 GDIP1-T14, GDIP1-T16, GDIP1-T18, and GDIP1-T20

## MECHANICAL DATA

J (R-CDIP-T**)

## 24 PIN SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Window (lens) added to this group of packages ( $24,28,32,40 \mathrm{pin}$ ).
D. This package can be hermetically sealed with a ceramic lid using glass frit.
E. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.

JG (R-GDIP-T8)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL-STD-1835 GDIP1-T8

## MECHANICAL INFORMATION

MECHANICAL DATA
N(R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE 16 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-001 (20 pin package is shorter then MS-001.)

MECHANICAL DATA
N(R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE
24 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-011
D. Falls within JEDEC MS-015 (32 pin only)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 .

NW (R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE 24 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-011

## MECHANICAL DATA

P (R-PDIP-T8)
PLASTIC DUAL-IN-LINE PACKAGE


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-001

## MECHANICAL DATA

PM (S-PQFP-G64)


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026
D. May also be thermally enhanced plastic with leads connected to the die pads.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-026
D. This may also be a thermally enhanced plastic package with leads conected to the die pads.


| PIM | P* | $\mathbf{8}$ | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,10 | 5,10 | 5,10 | 6,60 | 7,90 | 9,80 |
| A MIN | 2,90 | 4,90 | 4,90 | 6,40 | 7,70 | 9,60 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-153

## TI Worldwide Technical Support

## Internet

TI Semiconductor Home Page
http://www.ti.com/sc

## TI Distributors

http://www.ti.com/sc/docs/distmenu.htm

## Product Information Centers

Americas

| Phone | $+1(972) 644-5580$ |
| :--- | :--- |
| Fax | $+1(972) 480-7800$ |
| Email | sc-infomaster@ti.com |


| Europe, Middle East, and Africa |  |
| :---: | :---: |
| Phone |  |
| Deutsch | +49-8161 803311 |
| English | +44-1604663399 |
| Francais | +33-1-30 701164 |
| Italiano | +33-1-30 701167 |
| Fax | +33-1-30-70 1032 |
| Email | epic@ti.com |
| Japan |  |
| Phone |  |
| International | +81-3-3457-0972 |
| Domestic | +0120-81-0026 |
| Fax |  |
| International | +81-3-3457-1259 |
| Domestic | +0120-81-0036 |
| Email | pic-japan@ti.com |

Korea

| Phone | $+82-21-551-2804$ |
| :--- | :--- |
| Fax | $+82-2-551-2828$ |
| Email | kor@msg.ti.com |

Taiwan
Phone $\quad+886-2-3771450$
Fax $\quad+886-2-3772718$
Email twcn@msg.ti.com
© 1997 Texas Instruments Incorporated Printed in the USA

For support in the following countries, please contact the sales offices listed below:

## Sales Offices

Australia/New Zealand
Melbourne
Phone $\quad+61-31-9696-1211$
Fax +61-3-9696-1249
Sydney
Phone $\quad+61-2-910-3100$
Fax +61-2-878-2489
Hong Kong
Phone $+852-2956-7288$
Fax $\quad+852-2956-2200$
Mainland China
Beijing

| Phone | +86-10-6500-2255 <br>  <br> Ext. $3750 / 3751 / 3752$ |
| :--- | :--- |
| Fax | $+86-10-6500-2705$ |
| Shanghai |  |
| Phone | $+86-21-6350-9566$ |
| Fax | $+86-21-6350-9583$ |

Malaysia
Phone $\quad+603-4502230$

Philippines

| Phone | $+63-2-636-0980$ |
| :--- | :--- |
| Fax | $+63-2-631-7702$ |

Singapore, India, Indonesia, and Thailand
Phone $+65-390-7128$

Fax $\quad$ +65-390-7062

Important Notice: Texas Instruments (TI) reserves the right to make changes to or to discontinue any product or service identified in this publication without notice. TI advises its customers to obtain the latest version of the relevant information to verify, before placing orders, that the information being relied upon is current.
Please be advised that TI warrants its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. TI assumes no liability for applications assistance, software performance, or third-party product information, or for infringement of patents or services described in this publication. TI assumes no responsibility for customers' applications or product designs.


[^0]:    $\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

[^1]:    $\dagger$ All typicals are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

[^2]:    $\dagger$ Full range is as specified in recommended operating conditions.

[^3]:    $\mathrm{H}=$ high level, $\mathrm{L}=$ low level,

    - or $+=$ terminal polarity for the selected input channel

[^4]:    $\dagger$ Terminal numbers for FK and FN packages.

[^5]:    $\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

[^6]:    $\dagger$ COMPOSITE SYNC refers to the externally generated synchronizing signal that is a combination of vertical and horizontal sync information used in display and TV systems.

[^7]:    $\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
    NOTE 1: All voltage values are with respect to digital ground with REF- and GND wired together (unless otherwise noted).

[^8]:    $\dagger$ Terminal numbers are for the D package.

[^9]:    $\dagger \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{V}_{\text {ref }}=4.02 \mathrm{~V}$

[^10]:    $\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

[^11]:    $\dagger$ The TLC320AC01 is functionally equivalent to the TLC320AC02 and differs in the electrical specifications as shown in Appendix C.

[^12]:    $\dagger$ All typical values are at $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
    NOTES: 9. The input signal is a $1020-\mathrm{Hz}$ sine wave for the ADC channel. Harmonic distortion is defined for an input level of -1 dB .
    10. The input signal is the digital equivalent of a $1020-\mathrm{Hz}$ sine wave (digital full scale $=0 \mathrm{~dB}$ ). The nominal differential DAC channel output with this input condition is 6 V peak to peak. The load impedance for the DAC output buffer is $600 \Omega$ from OUT + to OUT-. Harmonic distortion is specified for a signal input level of 0 dB .

[^13]:    $\dagger$ For the complete data manual, refer to the Graphics and Imaging Data Book (SLAD002).
    IBM is a trademark of International Business Machines Corporation.
    EPIC is a trademark of Texas Instruments Incorporated.
    XGA is a trademark of IBM.
    TARGA is a trademark of Truevision Incorporated.
    X-Windows is a trademark of Massachusetts Institute of Technology.

[^14]:    $\dagger$ For the complete data manual, refer to the Graphics and Imaging Data Book (SLAD002).
    EPIC is a trademark of Texas Instruments Incorporated.
    XGA is a trademark of International Business Machines Corporation.
    TARGA is a trademark of Truevision Incorporated.

[^15]:    $\dagger$ For the complete data manual (SLAS149), contact your local TI sales office.
    EPIC is a trademark of Texas Instruments Incorporated.
    XGA is a trademark of IBM.
    X-Window is a trademark of the Massachusetts Institute of Technology

[^16]:    

