Industrial Industrial

# Birder Birds . Contraction Contraction Birds . Consumer of Consumer Integrated Circuits

# RCA Linear Integrated Circuits

This DATABOOK contains complete technical information on the full line of RCA standard commercial linear integrated circuits and MOS field-effect transistors for both industrial and consumer applications. An Index to Devices provides a complete listing of types, together with an indication of package options available for each of them.

The pages immediately following the Index to Devices include photographs of the packages used for RCA linear integrated circuits and MOS/FET's, a product-classification chart, recommended operating and handling considerations, a list of special terms and symbols used in the characterization of RCA linear integrated circuits and MOS/FET's, and a cross-reference directory that indicates RCA types recommended as direct replacements for other manufacturers' types.

Three separate data sections provide definitive ratings and electrical characteristics for (1) Linear Integrated Circuits for Industrial Applications, (2) Linear Integrated Circuits for Consumer Applications, and (3) MOS Field-Effect Transistors (MOS/ FET's). Data pages for individual devices are included as nearly as possible in alpha-numerical sequence of type numbers. Because some devices are grouped together to show similarity of function or data, individual type numbers may be out of sequence. If you don't find the data on a specific type where you expect it to be, check the Index to Devices.

The DATABOOK also includes dimensional outlines for all currently available packages and selected RCA Application Notes on RCA Linear Integrated Circuits and MOS/FET's.

### **Table of Contents**

|                                                                       | Page |
|-----------------------------------------------------------------------|------|
| Index to Devices                                                      | ິ 3  |
| Packages                                                              | 5    |
| Product Classification Chart                                          | 7    |
| Operating and Handling Considerations                                 | 8    |
| Terms and Symbols                                                     | 10   |
| Cross-Reference Directory                                             | 12   |
| Linear Integrated Circuits for Industrial Applications—Technical Data | 17   |
| Linear Integrated Circuits for Consumer Applications—Technical Data   | 291  |
| MOS Field-Effect Transistors—Technical Data                           | 433  |
| Dimensional Outlines                                                  | 475  |
| Application Notes                                                     | 483  |
| RCA Sales Offices, Manufacturers' Representatives, and                |      |
| Authorized Distributors                                               | 559  |



Brussels \* Buenos Aires \* Hamburg \* Madrid \* Mexico City \* Milan Montreal \* Paris \* Sao Paulo \* Somerville NJ \* Stockholm Sunbury-on-Thames \* Taipei \* Tehran \* Tokyo

Index to Devices — Linear IC's

| Туре                                                                                                                                                     |                                           |                                                                                                                | Packag                                                 | <b>]</b> 8             |                     |                           | Data<br>Bulletin                                                            |                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------|---------------------|---------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------|
| Number           CA101           CA101A           CA107           CA111           CA124           CA139           CA158           CA158A           CA201 | T<br>T<br>T<br>E<br>E<br>E<br>T<br>T      | \$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$<br>\$ | Suffix<br>                                             |                        |                     |                           | File No.<br>786<br>785<br>797<br>796<br>795<br>795<br>1019<br>1019<br>786   | Page<br>18<br>18<br>22<br>25<br>29<br>32<br>32<br>35<br>35<br>18 |
| CA201A<br>CA207<br>CA211<br>CA224<br>CA239<br>CA239A<br>CA258<br>CA258A<br>CA258A<br>CA270<br>CA301A                                                     | T T T E E E T T W T                       | <b>ຑຑຑ</b> ຒຒຒຑຑ   ຑ                                                                                           | 000     000   <b>.</b>                                 | G                      | <b> </b>   <b> </b> |                           | 786<br>785<br>797<br>796<br>795<br>795<br>1019<br>1019<br>879E<br>786       | 18<br>22<br>25<br>32<br>32<br>35<br>35<br>292<br>18              |
| CA307<br>CA311<br>CA324<br>CA339<br>CA339A<br>CA358<br>CA358A<br>CA358A<br>CA555<br>CA555C<br>CA723                                                      | T<br>T<br>E<br>E<br>E<br>T<br>T<br>T<br>T | <i>ႽႽႳႳႳႽႽႽ</i>                                                                                                | <b>Ё</b> Ħ Ħ   G G ╈ ╈                                 | 00 <del>1</del> 1   00 | <b>म      </b>      |                           | 785<br>797<br>796<br>795<br>1019<br>1019<br>834<br>834<br>788               | 22<br>25<br>29<br>32<br>35<br>35<br>42<br>42<br>46               |
| CA723C<br>CA741<br>CA741C<br>CA747<br>CA747C<br>CA748<br>CA748C<br>CA748C<br>CA758<br>CA810<br>CA810A                                                    | T T T T T T E Q Q                         | ш % % ш ж %   М Q                                                                                              | <b>ж</b> т.<br>1 – 1 – 1 – 1 – 1 – 1 – 1 – 1 – 1 – 1 – | 0 0   I 0 0            | _ I   J   J   I     | H<br>      H<br>    H<br> | 788<br>531<br>531<br>531<br>531<br>531<br>531<br>531<br>760<br>1154<br>1154 | 46<br>50<br>50<br>50<br>50<br>50<br>295<br>298<br>298            |
| CA920<br>CA1190<br>CA1310<br>CA1352<br>CA1391<br>CA1394<br>CA1398<br>CA1458<br>CA1541<br>CA1558                                                          | EQEE <sup>*</sup> EETDT                   | sIs                                                                                                            |                                                        | 0   0                  |                     | <del> </del><br>G         | 1132<br>1155<br>761<br>961<br>981<br>981<br>686<br>531<br>536<br>531        | 301<br>303<br>306<br>309<br>310<br>310<br>312<br>50<br>54<br>50  |
| CA2002<br>CA2004<br>CA2111A<br>CA2904<br>CA3000<br>CA3001<br>CA3002<br>CA3004<br>CA3005<br>CA3006                                                        | ⊕ ⊕ E G ■ ■ ■ ■                           | ΣΣαΙΙΙΙΙ                                                                                                       |                                                        |                        |                     |                           | 1156<br>1105<br>612<br>1019<br>121<br>122<br>123<br>124<br>125<br>125       | 314<br>317<br>57<br>35<br>59<br>61<br>64<br>66<br>69<br>69       |

| Type<br>Number                                                                                               |                            |                   |          | Packa<br>Suffi |              | Data<br>Bulletin<br>File No.                                       | Page                                                         |
|--------------------------------------------------------------------------------------------------------------|----------------------------|-------------------|----------|----------------|--------------|--------------------------------------------------------------------|--------------------------------------------------------------|
| CA3007<br>CA3008<br>CA3008A<br>CA3010<br>CA3010A<br>CA3011                                                   |                            | r  ±              |          |                |              | 126<br>316<br>310<br>316<br>310<br>128                             | 72<br>74<br>78<br>74<br>78<br>82                             |
| CA3012<br>CA3013<br>CA3014<br>CA3015<br>CA3015A                                                              | •                          | H<br> -<br> <br>L | н        |                |              | <br>128<br>129<br>129<br>316                                       | 82<br>84<br>84<br>74                                         |
| CA3016<br>CA3016A<br>CA3018<br>CA3018A<br>CA3019<br>CA3020<br>CA3020A<br>CA3021<br>CA3022                    |                            |                   |          |                |              | 310<br>316<br>310<br>338<br>338<br>236<br>339<br>339<br>243<br>243 | 78<br>74<br>87<br>90<br>92<br>92<br>96<br>96                 |
| CA3023<br>CA3026<br>CA3028A<br>CA3028B<br>CA3029<br>CA3029A<br>CA3030<br>CA3030A<br>CA3035<br>CA3036         |                            | <b>ΙΙΟ0    </b>   | . н<br>— |                | H<br>  H<br> | 243<br>338<br>382<br>382<br>316<br>310<br>316<br>310<br>274<br>275 | 96<br>99<br>103<br>103<br>74<br>78<br>74<br>78<br>319<br>108 |
| CA3037<br>CA3037A<br>CA3038<br>CA3038A<br>CA3039<br>CA3040<br>CA3041<br>CA3042<br>CA3043<br>CA3044           | † † † <b>■ ■ ◆ ● ■</b> ■   | ∞    ≤     s      | =        |                |              | 316<br>310<br>316<br>343<br>363<br>363<br>318<br>319<br>331<br>340 | 74<br>78<br>74<br>109<br>111<br>320<br>323<br>326<br>328     |
| CA3045<br>CA3046<br>CA3048<br>CA3049<br>CA3050<br>CA3051<br>CA3052<br>CA3053<br>CA3054<br>CA3058             | †<br>+<br>+<br>+<br>+<br>• | F     L     S L   |          | <b></b>        |              | 341<br>341<br>377<br>611<br>361<br>361<br>387<br>382<br>388<br>490 | 114<br>117<br>120<br>124<br>124<br>331<br>103<br>99<br>127   |
| CA3059<br>CA3060<br>CA3060A<br>CA3060B<br>CA3064<br>CA3065<br>CA3065<br>CA3066<br>CA3067<br>CA3068<br>CA3070 |                            | <b>Ξ</b> μ        | <b>±</b> |                |              | 490<br>537<br>537<br>396<br>412<br>466<br>466<br>466<br>467<br>468 | 127<br>132<br>132<br>335<br>337<br>340<br>340<br>343<br>343  |

\_\_\_\_3

# Index to Devices — MOS/FET's

| Type<br>Number | Package | Data<br>Bulletin<br>File No. | Page |
|----------------|---------|------------------------------|------|
|                |         |                              |      |
| 3N128          | TO-72   | 309                          | 434  |
| 3N138          | TO-72   | 283                          | 436  |
| 3N139          | TO-72   | 284                          | 437  |
| 3N140          | TO-72   | 285                          | 438  |
| 3N141          | TO-72   | 285                          | 438  |
| 3N142          | TO-72   | 286                          | 441  |
| 3N143          | TO-72   | 309                          | 434  |
| 3N152          | TO-72   | 314                          | 442  |
| 3N153          | TO-72   | 320                          | 443  |
| 3N154          | TO-72   | 335                          | 444  |
| 3N159          | TO-72   | 336                          | 459  |
| 3N187          | TO-72   | 326                          | 446  |
| 3N200          | TO-72   | 436                          | 450  |
| 3N204          | TO-72   | 959                          | 453  |
| 3N205          | TO-72   | 959                          | 453  |
| 3N206          | TO-72   | 959                          | 453  |
| 3N211          | TO-72   | 875                          | 458  |
| L              |         |                              |      |

| Type<br>Number | Package | Data<br>Bulletin<br>File No. | Page |
|----------------|---------|------------------------------|------|
| 3N212          | TO-72   | 875                          | 458  |
| 3N213          | TO-72   | 875                          | 458  |
| 40467A         | TO-72   | 324                          | 462  |
| 40468A         | TO-72   | 323                          | 463  |
| 40559A         | TO-72   | 323                          | 463  |
| 40600          | TO-72   | 333                          | 464  |
| 40601          | TO-72   | 333                          | 464  |
| 40602          | TO-72   | 333                          | 464  |
| 40603          | TO-72   | 334                          | 465  |
| 40604          | 10-72   | 334                          | 465  |
| 40673          | TO-72   | 381                          | 466  |
| 40819          | TO-72   | 463                          | 467  |
| 40820          | TO-72   | 464                          | 468  |
| 40821          | TO-72   | 464                          | 468  |
| 40822          | TO-72   | 465                          | 470  |
| 40823          | TO-72   | 465                          | 470  |
| 40841          | TO-72   | 489                          | 471  |
|                |         |                              |      |

# Packages



# **Product Classification Chart**

# Industrial Circuits

|                                                                                           | OPERATIONAL                                                                                      | AMPLIFIERS                                                                                       |                                                                                                       | DIFFERENTIAL<br>AMPLIFIERS                                                                                                                                                                                  | ARR                                                                                                                                                                                                                                  | ARRAYS                                                            |                                                                                                 |  |  |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|
| General                                                                                   | Purpose                                                                                          | General Purpose<br>Wideband                                                                      | Variable                                                                                              | AWFLIFIERS                                                                                                                                                                                                  | Amplifier/<br>Diode                                                                                                                                                                                                                  | Trans                                                             | sistor                                                                                          |  |  |
| Single Unit                                                                               | Dual Unit                                                                                        | Single Unit                                                                                      | High Current                                                                                          | CA3000                                                                                                                                                                                                      | Amplifier                                                                                                                                                                                                                            | CA3018                                                            | CA3095                                                                                          |  |  |
| CA101                                                                                     | CA158                                                                                            | CA3008                                                                                           | CA3094                                                                                                | CA3001                                                                                                                                                                                                      | CA3026                                                                                                                                                                                                                               | CA3036                                                            | CA3096                                                                                          |  |  |
| CA107                                                                                     | CA258                                                                                            | CA3010                                                                                           | Micropower                                                                                            | CA3004                                                                                                                                                                                                      | CA3035                                                                                                                                                                                                                               | CA3045                                                            | CA3097                                                                                          |  |  |
| CA201                                                                                     | CA358                                                                                            | CA3015                                                                                           | CA3060                                                                                                | CA3005                                                                                                                                                                                                      | CA3048                                                                                                                                                                                                                               | CA3046                                                            | CA3118                                                                                          |  |  |
| CA207                                                                                     | CA747                                                                                            | CA3016                                                                                           | CA3078                                                                                                | CA3006                                                                                                                                                                                                      | CA3049                                                                                                                                                                                                                               | CA3050                                                            | CA3127                                                                                          |  |  |
| CA301                                                                                     | CA1458                                                                                           | CA3029                                                                                           | CA3080                                                                                                | CA3007                                                                                                                                                                                                      | CA3052                                                                                                                                                                                                                               | CA3051                                                            | CA3138                                                                                          |  |  |
| CA307                                                                                     | CA1558                                                                                           | CA3030                                                                                           | CA6078•                                                                                               | CA3026                                                                                                                                                                                                      | CA3054                                                                                                                                                                                                                               | CA3081                                                            | CA3146                                                                                          |  |  |
| CA741                                                                                     | CA2904                                                                                           | CA3037                                                                                           |                                                                                                       | CA3028                                                                                                                                                                                                      | CA3060                                                                                                                                                                                                                               | CA3082                                                            | CA3183                                                                                          |  |  |
| CA748<br>CA6741®                                                                          | Quad Unit<br>CA124                                                                               | CA3038                                                                                           |                                                                                                       | CA3049                                                                                                                                                                                                      | CA3102                                                                                                                                                                                                                               | CA3083                                                            | CA3600                                                                                          |  |  |
| CA6/41*                                                                                   | CA124<br>CA224                                                                                   | CA3100*                                                                                          |                                                                                                       | CA3050                                                                                                                                                                                                      | Diode                                                                                                                                                                                                                                | CA3084                                                            | CA3724                                                                                          |  |  |
|                                                                                           | CA224<br>CA324                                                                                   | CA3130*                                                                                          |                                                                                                       | CA3051                                                                                                                                                                                                      | CA3019                                                                                                                                                                                                                               | CA3086                                                            | CA3725                                                                                          |  |  |
|                                                                                           | CA3401                                                                                           | CA3140*<br>CA3160*                                                                               |                                                                                                       | CA3053                                                                                                                                                                                                      | CA3039                                                                                                                                                                                                                               | CA3093                                                            |                                                                                                 |  |  |
|                                                                                           | 043401                                                                                           | Dual Unit                                                                                        |                                                                                                       | CA3054                                                                                                                                                                                                      | CA3141                                                                                                                                                                                                                               |                                                                   |                                                                                                 |  |  |
|                                                                                           |                                                                                                  | CA3240*                                                                                          |                                                                                                       | CA3102                                                                                                                                                                                                      |                                                                                                                                                                                                                                      |                                                                   |                                                                                                 |  |  |
| VOLTAGE                                                                                   | ZERO-VOLTAGE                                                                                     | VOLTAGE                                                                                          |                                                                                                       | SPECIAL-FUNCTIO                                                                                                                                                                                             | DN                                                                                                                                                                                                                                   |                                                                   |                                                                                                 |  |  |
| REGULATORS                                                                                | SWITCHES                                                                                         | COMPARATORS                                                                                      |                                                                                                       | CIRCUITS                                                                                                                                                                                                    |                                                                                                                                                                                                                                      | MOS/F                                                             | ET's                                                                                            |  |  |
| CA723                                                                                     | CA3058                                                                                           | Single Unit                                                                                      | A/D C                                                                                                 | Converter                                                                                                                                                                                                   |                                                                                                                                                                                                                                      | Single Gate                                                       | Dual Gate                                                                                       |  |  |
| CA3085                                                                                    | CA3059                                                                                           | CA111                                                                                            | CA CA                                                                                                 | A3162                                                                                                                                                                                                       |                                                                                                                                                                                                                                      | 3N128                                                             | 3N140                                                                                           |  |  |
|                                                                                           | CA3079                                                                                           | CA211                                                                                            | BCD-t                                                                                                 | to-7-Segment Decoder                                                                                                                                                                                        | /Driver                                                                                                                                                                                                                              | 3N138                                                             | 3N141                                                                                           |  |  |
|                                                                                           |                                                                                                  | CA311                                                                                            | CA                                                                                                    | <b>\3161</b>                                                                                                                                                                                                |                                                                                                                                                                                                                                      | 3N139                                                             | 3N159                                                                                           |  |  |
|                                                                                           |                                                                                                  | CA3098+                                                                                          | Memo                                                                                                  | ory Sense Amplifier                                                                                                                                                                                         |                                                                                                                                                                                                                                      | 3N142                                                             | Dual Gat                                                                                        |  |  |
|                                                                                           |                                                                                                  | CA3099+                                                                                          | CA                                                                                                    | 1541                                                                                                                                                                                                        |                                                                                                                                                                                                                                      | 3N143                                                             | Protected                                                                                       |  |  |
|                                                                                           |                                                                                                  | Dual Unit                                                                                        | i our addardin martipitor                                                                             |                                                                                                                                                                                                             |                                                                                                                                                                                                                                      |                                                                   |                                                                                                 |  |  |
|                                                                                           |                                                                                                  | CA3290*                                                                                          |                                                                                                       | <b>\3091</b>                                                                                                                                                                                                |                                                                                                                                                                                                                                      | 3N153                                                             | 3N200                                                                                           |  |  |
|                                                                                           |                                                                                                  | Quad Unit                                                                                        | Timer                                                                                                 |                                                                                                                                                                                                             |                                                                                                                                                                                                                                      | 3N154                                                             | 40819                                                                                           |  |  |
|                                                                                           |                                                                                                  | CA139                                                                                            |                                                                                                       | 4555                                                                                                                                                                                                        |                                                                                                                                                                                                                                      |                                                                   |                                                                                                 |  |  |
|                                                                                           |                                                                                                  | CA239<br>CA339                                                                                   | -                                                                                                     | ammable Schmitt Trig<br>A3098                                                                                                                                                                               | ger                                                                                                                                                                                                                                  |                                                                   |                                                                                                 |  |  |
| Consumer (                                                                                | Circuits                                                                                         | I                                                                                                |                                                                                                       |                                                                                                                                                                                                             |                                                                                                                                                                                                                                      |                                                                   |                                                                                                 |  |  |
| BROADBAND                                                                                 | AM/FM                                                                                            |                                                                                                  |                                                                                                       |                                                                                                                                                                                                             |                                                                                                                                                                                                                                      |                                                                   |                                                                                                 |  |  |
| (VIDEO)                                                                                   | COMMUNICATIONS                                                                                   | AUDIO                                                                                            | FM IF                                                                                                 | TV RECEI                                                                                                                                                                                                    | VER                                                                                                                                                                                                                                  | MOS/                                                              | FFT's                                                                                           |  |  |
| AMPLIFIERS                                                                                | CIRCUITS                                                                                         | CIRCUITS                                                                                         | CIRCUITS                                                                                              | CIRCU                                                                                                                                                                                                       | TS                                                                                                                                                                                                                                   | 1003/                                                             |                                                                                                 |  |  |
| CA3002                                                                                    | CA2111A                                                                                          | Preamplifiers                                                                                    | Subsystems                                                                                            | Tuning                                                                                                                                                                                                      | Chroma Systems                                                                                                                                                                                                                       | Single Gate                                                       | Dual Gat                                                                                        |  |  |
|                                                                                           |                                                                                                  |                                                                                                  |                                                                                                       |                                                                                                                                                                                                             |                                                                                                                                                                                                                                      |                                                                   |                                                                                                 |  |  |
| CA1352                                                                                    | CA3011                                                                                           | CA3036                                                                                           | CA2111A                                                                                               | CA3163                                                                                                                                                                                                      | CA1398                                                                                                                                                                                                                               | 40467A                                                            | Protected                                                                                       |  |  |
| CA3020                                                                                    | CA3012                                                                                           | CA3036<br>CA3052                                                                                 | CA3013                                                                                                | CA3166                                                                                                                                                                                                      | CA3066                                                                                                                                                                                                                               | 40467A<br>40468A                                                  | Protecter<br>3N204                                                                              |  |  |
| CA3020<br>CA3021                                                                          | CA3012<br>CA3013                                                                                 | CA3036<br>CA3052<br>Drivers                                                                      | CA3013<br>CA3014                                                                                      | CA3166<br>CA3168                                                                                                                                                                                            | CA3066<br>CA3067                                                                                                                                                                                                                     |                                                                   |                                                                                                 |  |  |
| CA3020<br>CA3021<br>CA3022                                                                | CA3012<br>CA3013<br>CA3014                                                                       | CA3036<br>CA3052<br>Drivers<br>CA3094                                                            | CA3013<br>CA3014<br>CA3043                                                                            | CA3166<br>CA3168<br>AFT                                                                                                                                                                                     | CA3066<br>CA3067<br>CA3070                                                                                                                                                                                                           | 40468A<br>40559A<br>Dual Gate                                     | 3N204<br>3N205<br>3N206                                                                         |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023                                                      | CA3012<br>CA3013<br>CA3014<br>CA3043                                                             | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers                                        | CA3013<br>CA3014<br>CA3043<br>CA3075                                                                  | CA3166<br>CA3168<br>AFT<br>CA3044                                                                                                                                                                           | CA3066<br>CA3067<br>CA3070<br>CA3071                                                                                                                                                                                                 | 40468A<br>40559A<br>Dual Gate<br>40600                            | 3N204<br>3N205<br>3N206<br>3N211                                                                |  |  |
| CA3020<br>CA3021<br>CA3022                                                                | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3045                                                   | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810                               | CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3089                                                        | CA3166<br>CA3168<br>AFT                                                                                                                                                                                     | CA3066<br>CA3067<br>CA3070                                                                                                                                                                                                           | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601                   | 3N204<br>3N205<br>3N206<br>3N211<br>3N212                                                       |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040                                            | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076                                         | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002                     | CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3089<br>CA3189                                              | CA3166<br>CA3168<br>AFT<br>CA3044<br>CA3064<br>CA3139<br>Sound IF                                                                                                                                           | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072                                                                                                                                                                                       | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602          | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213                                              |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023                                                      | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088                               | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004           | CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks                               | CA3166<br>CA3168<br>AFT<br>CA3044<br>CA3064<br>CA3139<br>Sound IF<br>CA1190                                                                                                                                 | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126                                                                                                                                                         | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673                                     |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS                   | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089                     | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011                     | CA3166<br>CA3168<br>AFT<br>CA3044<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A                                                                                                                      | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128                                                                                                                                               | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602          | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820                            |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758          | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123           | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004           | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3044<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041                                                                                                            | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128<br>CA3151                                                                                                                                     | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821                   |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011                     | CA3166<br>CA3168<br>AFT<br>CA3064<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3042                                                                                                  | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128<br>CA3151<br>CA3170                                                                                                                           | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822          |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758          | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123           | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3044<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041                                                                                                            | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128<br>CA3128<br>CA3151<br>CA3170<br>Luminance                                                                                                    | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822<br>40823 |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3064<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3042<br>CA3065                                                                                        | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128<br>CA3151<br>CA3170                                                                                                                           | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822          |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3044<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3041<br>CA3042<br>CA3065<br>CA3134<br>PIX IF<br>CA270                                                 | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3125<br>CA3126<br>CA3126<br>CA3128<br>CA3170<br>Luminance<br>Processors<br>CA3135<br>CA3143                                                                                      | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822<br>40823 |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3064<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3041<br>CA3042<br>CA3065<br>CA3134<br>PIX IF<br>CA270<br>CA1352                                       | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128<br>CA3151<br>CA3151<br>CA3170<br>Luminance<br>Processors<br>CA3135<br>CA3143<br>CA3144                                                        | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822<br>40823 |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3064<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3041<br>CA3065<br>CA3134<br>PIX IF<br>CA270<br>CA1352<br>CA3068                                       | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128<br>CA3151<br>CA3151<br>CA3170<br>Luminance<br>Processors<br>CA3135<br>CA3143<br>CA3144<br>Horizontal                                          | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822<br>40823 |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3064<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3041<br>CA3042<br>CA3065<br>CA3134<br>PIX IF<br>CA270<br>CA1352<br>CA3068<br>CA3136                   | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3125<br>CA3126<br>CA3126<br>CA3126<br>CA3128<br>CA3170<br>Luminance<br>Processors<br>CA3135<br>CA3144<br>Horizontal<br>Systems                                                   | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822<br>40823 |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3064<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3041<br>CA3065<br>CA3134<br>PIX IF<br>CA270<br>CA1352<br>CA3068                                       | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128<br>CA3151<br>CA3151<br>CA3170<br>Luminance<br>Processors<br>CA3135<br>CA3143<br>CA3144<br>Horizontal                                          | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822<br>40823 |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3064<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3041<br>CA3042<br>CA3065<br>CA3134<br>PIX IF<br>CA270<br>CA1352<br>CA3068<br>CA3136<br>Remote Control | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3126<br>CA3128<br>CA3128<br>CA3151<br>CA3170<br>Luminance<br>Processors<br>CA3143<br>CA3144<br>Horizontal<br>Systems<br>CA1391                     | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822<br>40823 |  |  |
| CA3020<br>CA3021<br>CA3022<br>CA3023<br>CA3040<br>MULTIPLEX<br>DECODERS<br>CA758<br>C1310 | CA3012<br>CA3013<br>CA3014<br>CA3043<br>CA3075<br>CA3076<br>CA3088<br>CA3089<br>CA3123<br>CA3163 | CA3036<br>CA3052<br>Drivers<br>CA3094<br>Power Amplifiers<br>CA810<br>CA2002<br>CA2004<br>CA3131 | CA3013<br>CA3014<br>CA3043<br>CA3043<br>CA3075<br>CA3089<br>CA3189<br>Gain Blocks<br>CA3011<br>CA3012 | CA3166<br>CA3168<br>AFT<br>CA3064<br>CA3064<br>CA3139<br>Sound IF<br>CA1190<br>CA2111A<br>CA3041<br>CA3042<br>CA3065<br>CA3134<br>PIX IF<br>CA270<br>CA1352<br>CA3068<br>CA3136<br>Remote Control<br>CA3035 | CA3066<br>CA3067<br>CA3070<br>CA3071<br>CA3072<br>CA3121<br>CA3125<br>CA3126<br>CA3128<br>CA3128<br>CA3151<br>CA3151<br>CA3170<br>Luminance<br>Processors<br>CA3135<br>CA3144<br>Horizontal<br>Systems<br>CA1391<br>CA1391<br>CA1394 | 40468A<br>40559A<br>Dual Gate<br>40600<br>40601<br>40602<br>40603 | 3N204<br>3N205<br>3N206<br>3N211<br>3N212<br>3N213<br>40673<br>40820<br>40821<br>40822<br>40823 |  |  |

• Low-noise versions of CA741 and CA3078 \* BiMOS types \*CMOS type \* Programmable

7

1

# **Operating and Handling Considerations**

tions, with virtually no problems of damage due to electrostatic discharge.

In some MOS FETs, diodes are electrically connected between each insulated gate and the transistor's source. These diodes offer protection against static discharge and in-circuit transients without the need for external shorting mechanisms. MOS FETs which do not include gateprotection diodes can be handled safely if the following basic precautions are taken:

 Prior to assembly into a circuit, all leads should be kept shorted together either by the use of metal shorting springs attached to the device by the vendor, or by the insertion into conductive material such as "ECCOSORB\* LD26" or equivalent.

(NOTE: Polystyrene *insulating* "SNOW" is not sufficiently conductive and should not be used.)

- 2. When devices are removed by hand from their carriers, the hand being used should be grounded by any suitable means, for example, with a metallic wristband.
- 3. Tips of soldering irons should be grounded.
- 4. Devices should never be inserted into or removed from circuits with power on.

\*Trade Mark: Emerson and Cumming, Inc.

### SOLID STATE CHIPS

Solid state chips, unlike packaged devices, are nonhermetic devices, normally fragile and small in physical size, and therefore, require special handling considerations as follows:

- Chips must be stored under proper conditions to insure that they are not subjected to a moist and/or contaminated atmosphere that could alter their electrical, physical, or mechanical characteristics. After the shipping container is opened, the chip must be stored under the following conditions:
  - A. Storage temperature, 40°C max.
  - B. Relative humidity, 50% max.
  - C. Clean, dust-free environment.
- 2. The user must exercise proper care when handling chips to prevent even the slightest physical damage to the chip.
- 3. During mounting and lead bonding of chips the user must use proper assembly techniques to obtain proper electrical, thermal, and mechanical performance.
- 4. After the chip has been mounted and bonded, any necessary procedure must be followed by the user to insure that these non-hermetic chips are not subjected to moist or contaminated atmosphere which might cause the development of electrical conductive paths across the relatively small insulating surfaces. In addition, proper consideration must be given to the protection of these devices from other harmful environments which could conceivably adversely affect their proper performance.

| V <sub>BE(sat)</sub>                | base-to-emitter saturation                                                  | V <sub>G2</sub>       |
|-------------------------------------|-----------------------------------------------------------------------------|-----------------------|
|                                     | voltage<br>collector-to-base breakdown                                      |                       |
| V <sub>(BR)CBO</sub>                | voltage                                                                     | V <sub>G2</sub>       |
| V <sub>(BR)CES</sub>                | collector-to-emitter break-<br>down voltage                                 |                       |
| V <sub>(BR)DI</sub>                 | dc breakdown voltage be-<br>tween diode and substrate                       | VICE                  |
| V <sub>(BR)R</sub>                  | dc reverse breakdown voltage<br>emitter-to-base breakdown                   | VIL                   |
| V(BR)EBO                            | voltage                                                                     |                       |
| V <sub>(BR)</sub> GSSF              | dc gate-to-source forward<br>breakdown voltage, all other                   | 1010                  |
|                                     | terminals shorted to source<br>(single-gate types)                          | ۵VIC                  |
| V <sub>(BR)G1SSF</sub>              | dc gate-No.1-to-source                                                      |                       |
|                                     | forward breakdown voltage,<br>all other terminals shorted to                | ۵VIC                  |
| V <sub>(BR)</sub> G2SSF             | source (dual-gate types)<br>dc gate No.2-to-source forward                  | ∆V                    |
| (BH)0233F                           | breakdown voltage, all other terminals shorted to source                    | ∆Vic                  |
|                                     | (dual-gate types)                                                           | aVIC                  |
| V <sub>(BR)</sub> GSSR              | dc gate-to-source reverse<br>breakdown voltage, all                         |                       |
|                                     | other terminals shorted to<br>source (single-gate types)                    | V <sub>i(Li</sub>     |
| V(BR)G2SSR                          | dc gate-No.2-to-source                                                      | V <sub>kne</sub>      |
|                                     | reverse breakdown voltage,<br>all other terminals shorted                   | VN                    |
|                                     | to source (dual-gate types)                                                 |                       |
| V <sub>СВО</sub><br>V <sub>CC</sub> | collector-to-base voltage<br>drain supply voltage                           | I ≌*∩⁄                |
|                                     | used as a second positive                                                   | V <sub>O(r</sub>      |
|                                     | supply voltage. It is ≤V <sub>DD</sub><br>and referenced to V <sub>SS</sub> | ∆∨o                   |
| vco                                 | voltage controlled oscillator                                               | V <sub>Op</sub> -     |
| V <sub>CEO</sub>                    | collector-to-emitter voltage<br>collector-to-emitter                        | VO(a                  |
| V <sub>CEO(sus)</sub>               | sustaining voltage                                                          | VOL                   |
| Vcio                                | collector-to-substrate voltage                                              |                       |
| V <sub>CP</sub><br>V <sub>DD</sub>  | charge pump voltage<br>drain supply voltage (the most                       |                       |
| .00                                 | positive supply voltage;                                                    | Voo                   |
| N                                   | always referenced to ground)                                                | V <sub>OH</sub>       |
| V <sub>DG</sub>                     | drain-to-gate voltage (single-<br>gate types)                               |                       |
| V <sub>DG1</sub>                    | drain-to-gate-No.1 voltage                                                  |                       |
| V <sub>DG2</sub>                    | (dual-gate types)<br>drain-to-gate-No.2 voltage                             | V .                   |
|                                     | (single-gate types)                                                         | Vom<br>Vom            |
| VDIO                                | diode-to-substrate voltage                                                  | V <sub>OP</sub>       |
| V <sub>DR</sub><br>V <sub>DS</sub>  | diode reverse voltage<br>drain-to-source voltage                            | VOPL                  |
| VEE                                 | source voltage (the most                                                    | V <sub>QPF</sub>      |
|                                     | negative supply voltage in a                                                |                       |
| VF                                  | 3-supply voltage system)<br>dc forward voltage                              |                       |
| △√ <sub>F</sub> /△т                 | temperature coefficient of                                                  |                       |
| V <sub>GH</sub>                     | forward voltage drop<br>channel gate input voltage,                         |                       |
|                                     | high level                                                                  | V <sub>TH</sub><br>Vz |
| V <sub>GL</sub>                     | channel gate input voltage,<br>low level                                    | Yfs                   |
| V <sub>GS</sub>                     | gate-to-source voltage                                                      | •                     |
| V <sub>GS</sub> (TH)                | gate-to-source threshold<br>voltage                                         | Y <sub>is</sub>       |
| V <sub>GS</sub> (Off)               | gate-to-source cutoff voltage<br>(single-gate types)                        | 15                    |
| V <sub>G1S</sub>                    | gate-No.1-to-source voltage<br>(dual-gate type)                             |                       |
| V <sub>G1S</sub> (Off)              | gate-No.1-to-source cutoff                                                  | Y <sub>os</sub>       |
|                                     | voltage (dual-gate types)                                                   | I                     |
|                                     |                                                                             |                       |

| ∨ <sub>G2S</sub>                              | gate-No.2-to-source voltage                     |
|-----------------------------------------------|-------------------------------------------------|
| V <sub>G2S</sub> (off)                        | (dual-gate types)<br>gate-No.2-to-source cutoff |
| V.                                            | voltage (dual-gate types)                       |
| <u>Y</u> i                                    | input voltage                                   |
| VI(Lim)                                       | input limiting voltage                          |
| VICR                                          | common-mode input voltage<br>range              |
| VIL                                           | input-voltage, low level                        |
| Viii                                          | input-voltage, high level                       |
| VIO                                           | input offset voltage                            |
| IVIO                                          | magnitude of input offset                       |
| 101                                           |                                                 |
| AN /AT                                        | voltage                                         |
| △V <sub>IO</sub> /△T                          | temperature coefficient of                      |
|                                               | magnitude of input offset                       |
|                                               | voltage                                         |
| △V <sub>IO</sub> /△T                          | temperature coefficient of                      |
|                                               | input offset voltage drift                      |
| ^VIO/^V+                                      | positive input-offset-voltage                   |
| 10                                            | sensitivity                                     |
| <sup>△</sup> ∨ <sub>IO</sub> /△∨ <sup>—</sup> | negative input-offset-voltage                   |
| 10, 1                                         | sensitivity                                     |
| ~\/                                           |                                                 |
| aVIO                                          | average temperature                             |
|                                               | coefficient of input-offset                     |
|                                               | voltage                                         |
| V <sub>i(Lim)</sub>                           | input limiting voltage (knee)                   |
| V.                                            | protective diode knee                           |
| V <sub>knee</sub>                             |                                                 |
| N/                                            | voltage (protected gate types)                  |
| V <sub>N</sub>                                | output noise voltage                            |
| VO (N)                                        | output voltage                                  |
| ΔV0/ΔV                                        | dc supply voltage sensitivity                   |
| △V <sub>0</sub> /△V <sup>+</sup>              | dc supply voltage sensitivity                   |
| V <sub>O(rms)</sub>                           | open-loop output voltage                        |
| O(IIII3)                                      | swing                                           |
| ۵Vo                                           | output voltage temperature                      |
| •0                                            | coefficient                                     |
|                                               |                                                 |
| V <sub>Op-p</sub>                             | output voltage swing                            |
| VO(af)                                        | recovered af voltage                            |
| VOL                                           | output voltage, low level;                      |
| UL                                            | the voltage level at an output                  |
|                                               | when the input logic                            |
|                                               | conditions have been set to                     |
|                                               | establish logic LOW output.                     |
|                                               |                                                 |
| <u>voo</u>                                    | output offset voltage                           |
| √он                                           | output voltage, high level;                     |
|                                               | the voltage level at an output                  |
|                                               | when the input logic conditions                 |
|                                               | have been set to establish a                    |
|                                               | logic HIGH output.                              |
| Vom⁺                                          | maximum output voltage                          |
|                                               | maximum output voltage                          |
|                                               |                                                 |
| Ϋ́́ΩΡ                                         | charge pump voltage                             |
| VQPL                                          | charge pump input voltage,                      |
|                                               | low level                                       |
| VQPH                                          | charge-pump input voltage,                      |
|                                               | high level                                      |
| V <sub>REF</sub><br>VREG                      | reference voltage                               |
| VREG                                          | regulated supply voltage                        |
| VRR                                           | supply voltage rejection                        |
| nn                                            | ratio                                           |
| √тн                                           | input threshold voltage                         |
| V <sub>Z</sub>                                | zener voltage                                   |
| ×Z                                            | magnitude of small-signal,                      |
| Yfs                                           |                                                 |
|                                               | common-source, short-                           |
|                                               | circuit forward transfer                        |
|                                               | admittance (transadmittance)                    |
| Y <sub>is</sub>                               | small-signal, common-source,                    |
|                                               | short-circuit, input-admittance                 |
|                                               | (conductance, real part of                      |
|                                               | admittance; susceptance,                        |
|                                               | imaginary part of admittance)                   |
| v                                             |                                                 |
| Y <sub>os</sub>                               | small-signal, common-source,                    |
|                                               | short-circuit, output                           |
|                                               | admittance                                      |
|                                               |                                                 |

# **Terms and Symbols**

|Y<sub>rs</sub>|

<Y<sub>rs</sub>

(-)<sub>rs</sub>

Ζ1 ΖΟ ΖΖ Φ Φ η Φ

| magnitude of small-signal,    |
|-------------------------------|
| common-source, short-circuit, |
| reverse transadmittance       |
| phase angle of small-signal,  |
| common-source, short-circuit, |
| reverse transadmittance       |
| angle of reverse trans-       |
| admittance, common-source     |
| circuit                       |
| input impedance               |
| output impedance              |
| zener impedance               |
| phase angle                   |
| phase margin                  |
| efficiency                    |
| open-loop phase lag           |
|                               |

\_ 11

# **Cross-Reference Directory for Linear Integrated Circuits**

|                    | RCA                             |                     | RCA                          |                     | RCA                         |
|--------------------|---------------------------------|---------------------|------------------------------|---------------------|-----------------------------|
| Industry           | Replacement                     | Industry            | Replacement                  | Industry            | Replacement                 |
| Туре               | Туре                            | Турө                | Туре                         | Туре                | Туре                        |
|                    |                                 |                     |                              |                     |                             |
| LM311L<br>LM311N   | CA311T                          | LM1558H             | CA1558T                      | MC1558P             | CA1558G, CA1558E            |
| LM311N-14          | CA311G, CA311E<br>CA311G,CA311E | LM1558J<br>LM1558N  | CA1558G<br>CA1558G, CA1558E  | MC1558P1<br>MC1558T | CA1558G, CA1558E<br>CA1558T |
| LM311P             | CA311G, CA311E                  | LM1800N             | CA758E                       | MC1558U             | CA1558G                     |
| LM311T             | CA311T                          | LM1820N             | CA3123E                      | MC1723CG            | CA723CT                     |
|                    |                                 |                     |                              | · · · ·             |                             |
| LM318H<br>LM324AD  | CA3130T<br>CA324AG              | LM1845N<br>LM2111N  | CA3120E<br>CA2111AE          | MC1723CP<br>MC1723G | CA723CE<br>CA723T           |
| LM324AN            | CA324AG, CA324AF                | LM2901N             | CA339G                       | MC1741CG            | CA741CT                     |
| LM324D             | CA324G                          | LM2904N             | CA2904G                      | MC1741CL            | CA741CG                     |
| LM324F             | CA324G                          | LM2904P             | CA2904G                      | MC1741CP1           | CA741CG, CA741CE            |
| LM324J             | CA324G                          | LM3011H             | CA3011                       | MC1741CP2           | CA741CG,CA741CE             |
| LM324N             | CA324G. CA324E                  | LM3018H             | CA3018                       | MC1741G             | CA741T                      |
| LM339AD            | CA339AG                         | LM3018AH            | CA3018A                      | MC1741L             | CA741G                      |
| LM339AF            | CA339AG                         | LM3019H             | CA3019                       | MC1741U             | CA741G                      |
| LM339AJ            | CA339AG                         | LM3026H             | CA3026                       | MC1747CG            | CA747CT                     |
| LM339AN            | CA339AG, CA339AE                | LM3028AH            | CA3028A                      | MC1747CL            | CA747CG                     |
| LM339A             | CA339G, CA339E                  | LM3028B             | CA3028B                      | MC1747G             | CA747T                      |
| LM339D             | CA339G                          | LM3039H             | CA3039                       | MC1747L             | CA747G                      |
| LM339F             | CA339G                          | LM3045D             | CA3045                       | MC1748CG            | CA748CT                     |
| LM339J             | CA339G                          | LM3046N             | CA3046                       | MC1748CP1           | CA748CG, CA748CE            |
| LM339N             | CA339G, CA339E                  | LM3053H             | CA3053                       | MC1748CU            | CA748CG                     |
| LM358AH            | CA358AT                         | LM3054N             | CA3054                       | MC1748G             | CA748T                      |
| LM358AN            | CA358AG, CA358AE                | LM3064H             | CA3064T                      | MC1748U             | CA748G                      |
| LM358AT            | CA358AT                         | LM3064N             | CA3064E                      | MC3346P             | CA3046                      |
| LM358JG            | CA358G                          | LM3065N             | CA3065                       | MC3386P             | CA3086                      |
| LM358H             | CA358                           | LM3066N             | CA3066                       | MC3401L             | CA3401G                     |
| LM358L             | CA358T                          | LM3067N             | CA3067                       | MC3401P             | CA3401E                     |
| LM358N             | CA358G, CA358E                  | LM3070N             | CA3070                       | MLM101AG            | CA101AT                     |
| LM358P             | CA358G, CA358E                  | LM3071N             | CA3071                       | MLM101AU            | CA101AG                     |
| LM358T             | CA358T                          | LM3075N             | CA3075                       | MLM107G             | CA101T                      |
| LM393N             | CA3290E                         | LM3086N             | CA3086                       | MLM107U             | CA101G                      |
| LM555CH            | CA555CT                         | LM3089N             | CA3089E, CA3189E             | MLM111G             | CA111T                      |
| LM555CN            | CA555CG, CA555CE                | LM3126N             | CA3126E                      | MLM111U             | CA111G                      |
| LM555H<br>LM555N   | CA555T<br>CA555G, CA555E        | LM3146AN<br>LM3401N | CA3146AE<br>CA3401G, CA3401E | MLM124L<br>MLM139AL | CA124G<br>CA139AG           |
|                    |                                 |                     |                              |                     |                             |
| LM723CD            | CA723CE                         | MC1310P             | CA1310E                      | MLM139L             | · CA139G                    |
| LM723CH            | CA723CT                         | MC1352P             | CA1352E<br>CA2111AE          | MLM158G             | CA158T<br>CA158G, CA158E    |
| LM723CN<br>LM723D  | CA723CE<br>CA723E               | MC1357P<br>MC1357PQ | CA2111AQ                     | MLM158P1<br>MLM158U | CA158G                      |
| LM723H             | CA723T                          | MC1358P             | CA3065                       | MLM201AG            | CA201AT                     |
|                    |                                 |                     |                              |                     |                             |
| LM723N<br>LM741CH  | CA723E<br>CA741CT               | MC1364G             | CA3064T<br>CA3064E           | MLM201AP1           | CA201AG, CA201AE<br>CA201AG |
| LM741CJ            | CA741CG                         | MC1364P<br>MC1370P  | CA3070                       | MLM201AU<br>MLM207G | CA20TAG<br>CA207T           |
| LM741CN            | CA741CG, CA741CE                | MC1371P             | CA3071                       | MLM207U             | CA207G                      |
| LM741H             | CA741T                          | MC1375P             | CA3075                       | MLM211G             | CA211T                      |
| LM741N             | CA741G, CA741E                  | MC1389P             | CA3089E, CA3189E             | MLM211U             | CA211G                      |
| LM746N             | CA3072                          | MC1391P             | CA1391E                      | MLM224L             | CA224G                      |
| LM747CD            | CA747CG                         | MC1394P             | CA1394E                      | MLM224P             | CA224G, CA224E              |
| LM747CH            | CA747CT                         | MC1398P             | CA1398E                      | MLM239AL            | CA239AG                     |
| LM747CJ            | CA747CG                         | MC1455G             | CA555CT                      | MLM239AP            | CA239AG, CA239AE            |
| LM747CN            | CA747CG, CA747CE                | MC1455P1            | CA555CG, CA555CE             | MLM239L             | CA239G                      |
| LM747D             | CA747G                          | MC1455U             | CA555CG                      | MLM239P             | CA239G, CA239E              |
| LM747H             | CA747T                          | MC1458JG            | CA1458G                      | MLM258G             | CA258T                      |
| LM747J             | CA747G                          | MC1458G             | CA1458T                      | MLM258U             | CA258G                      |
| LM748CH            | CA748CT                         | MC1458L             | CA1458T                      | MLM301AD            | CA301AG                     |
| LM748CJ            | CA748CG                         | MC1458P             | CA1458G, CA1458E             | MLM301AG            | CA301AT                     |
| LM748CN            | CA748CG, CA748CE                | MC1458P1            | CA1458G, CA1458E             | MLM301AP1           | CA301AG, CA301AE            |
| LM748H             | CA748T                          | MC1458T             | CA1458T                      | MLM301AU            | CA301AG                     |
| LM748J             | CA748G                          | MC1541L             | CA1541D                      | MLM307G             | CA307T                      |
| LM1310N            | CA1310E                         | MC1555G             | CA555T                       | MLM307P1            | CA307G, CA307E              |
| LM1391N            | CA1391E                         | MC1555P1            | CA555CG, CA555CE             | MLM307U             | CA307G                      |
| LM1394N            | CA1394E                         | MC1555U             | CA555G                       | MLM311G             | CA311T                      |
| LM1458H            | CA1458T                         | MC1558JG            | CA1558T                      | MLM311P1            | CA311G, CA311E              |
| LM1458J<br>LM1458N | CA1458G<br>CA1458G, CA1458E     | MC1558G             | CA1558T                      | MLM311U             | CA311G<br>CA324G CA324E     |
| LIN (40014         | UA 1400G, UA 14002              | MC1558L             | CA1558T                      | MLM324L             | CA324G, CA324E              |
|                    |                                 |                     |                              |                     |                             |

# **Cross-Reference Directory for Linear Integrated Circuits**

|                      |                            |                    | •                           | -                    |                                      |
|----------------------|----------------------------|--------------------|-----------------------------|----------------------|--------------------------------------|
| industry<br>Type     | RCA<br>Replacement<br>Type | Industry<br>Type   | RCA<br>Replacement<br>Type  | industry<br>Type     | RCA<br>Replacement<br>Type           |
| SN76666N             | CA3065                     | A101Hپ             | CA101T                      | μA748CJ              | CA748CG                              |
| SN76675N             | CA3075                     | μA107H             | CA107T                      | μA748CL              | CA748T                               |
| SN76676P             | CA3076                     | μA111H             | CA111T                      | μA748CN              | CA748G,CA748E                        |
| SN76689N             | CA3089E, CA3189E           | μA111R             | CA111G                      | µA478CP              | CA748G,CA748E                        |
| SP3724               | CA3724G                    | μA201AD            | CA201AG                     | μA748CT              | CA748CT                              |
| SP3725               | CA3725G                    | μA201AH            | CA201AT                     | μA748DC              | CA748CG                              |
| SSS101AJ             | CA101AT                    | μA201D             | CA201G                      | μA748DM              | CA748G, CA748E                       |
| SSS101AP             | CA101AG, CA101AE           | μA201H             | CA201AT                     | μΑ748ΗC              | CA748CT                              |
| SSS107J<br>SSS107P   | CA107T<br>CA107G, CA107E   | μA207H<br>μA301AD  | CA207T<br>CA301AG           | μΑ748HM<br>μΑ748MJG  | CA748T<br>CA748G                     |
| SSS201AJ             | CA201AT                    | μA301AH            | CA301AT                     | μA748MJ              | CA748G                               |
| SSS201AP             | CA201AG, CA201AE           | μA307H             | CA307T                      | μA748ML              | CA748T                               |
| SSS207J              | CA207T                     | µA307T             | CA307G, CA307E              | μA748MN              | CA748G,CA748E                        |
| SSS301AJ             | CA301AT                    | µA301AT            | CA301AG, CA301AE            | μA748MP              | CA748G, CA748E                       |
| SSS301AP             | CA301AG, CA301AE           | μA311H             | CA311T                      | μA748T               | CA748T                               |
| SSS741CJ             | CA741CT                    | μA311R             | CA311G                      | μA748TC              | CA748CG, CA748CE                     |
| SSS1458J             | CA1458T                    | μA311T             | CA311G, CA311E              | μA758PC              | CA758E                               |
| SSS1558J<br>TBA810S  | CA1558T<br>CA810Q          | μA555HC            | CA555CT                     | μA780PC              | CA3070<br>CA3071                     |
| TBA810AS             | CA810QM                    | μA555HM<br>μA555TC | CA555T<br>CA555CG, CA555CE  | μA781PC<br>μA787PC   | CA3071<br>CA3126Q                    |
| TDA2002V             | CA2002                     |                    |                             |                      |                                      |
| TDA2002V<br>TDA2002H | CA2002<br>CA2002M          | μΑ720PC<br>μΑ723CA | CA3123E<br>CA723CE          | μA1391T<br>μA1394T   | CA1391E<br>CA1394E                   |
| TBB0747              | CA747CT                    | µA723CK            | CA723CT                     | μA1458HC             | CA1458T                              |
| TBB0748              | CA748CT                    | µA723CL            | CA723CT                     | µA1458R1             | CA1458G                              |
| TBB0748B             | CA748CE                    | μA723CN            | CA723CE                     | μA1458HC             | CA1458G, CA1458E                     |
| TBB1458B             | CA1458E                    | μA723DM            | CA723E                      | μA1558HM             | CA1558T                              |
| TBC0747              | CA747T                     | μA723HC            | CA723CT                     | μA3018HM             | CA3018                               |
| TCA270               | CA270                      | μA723HM            | CA723T                      | μA3018AHM            | CA3018A                              |
| TDA3081N<br>TDA3082N | CA3081<br>CA3082           | μΑ723Κ<br>μΑ723ΜΝ  | CA723T<br>CA723E            | μΑ3019ΗΜ<br>μΑ3026ΗΜ | CA3019<br>CA3026                     |
|                      |                            |                    |                             |                      |                                      |
| TDA3083N<br>TDB0723  | CA3083<br>CA723CT          | μA723ML<br>μA723PC | CA723T<br>CA723CE           | μΑ3036ΗΜ<br>μΑ3039ΗΜ | CA3036<br>CA3039                     |
| TDB0723A             | CA723CE                    | μΑ741CJG           | CA72SCE<br>CA741CG          | μA3045DM             | CA3045                               |
| TDC0723              | CA723T                     | μA741CJ            | CA741CG                     | µA3046DC             | CA3046                               |
| U5B7741312           | CA741T                     | μA741CN            | CA741CG,CA741CE             | μA3064HC             | CA3064T                              |
| U5B7741393           | CA741CT                    | μA741CL            | CA741T                      | µА3064РС             | CA3064E                              |
| U5B7748312           | CA748T                     | μA741CP            | CA741CG, CA741CE            | µA3065PC             | CA3065                               |
| U5B7748393           | CA748CT                    | µA741CT            | CA741CT                     | μA3066PC             | CA3066                               |
| U5R7723312           | CA723T                     | μA741DC            | CA741G                      | μA3075PC             | CA3075                               |
| U5R7723393           | CA723CT                    | μA741DM            | CA741G                      | μA3086DC             | CA3086F                              |
| U6A7723393           | CA723CG, CA723CE           | μA741HC            | CA741CT                     | μA3089E              | CA3089E, CA3189E                     |
| U9T7758393           | CA1458G                    | μA741HM            | CA741T                      | μA3401P              | CA3401G, CA3401E                     |
| U9T7741393           | CA741CG, CA741CE           | μA741MJG           | CA741G<br>CA741G            | μPC151A              | CA741CT                              |
| ULN2111A<br>ULN2111N | CA2111AE<br>CA2111AQ       | μA741MJ<br>μA741ML | CA741G<br>CA741T            | μPC151C<br>μPC157A   | CA741CG, CA741CE<br>CA301AT          |
|                      | CA3072                     | μA741MN            | CA741G,CA741E               | μPC157C              | CA301AG, CA301AE                     |
| ULN2114A<br>ULN2124A | CA3072<br>CA3070           | μΑ741ΜΡ            | CA741G, CA741E              | μPC157C<br>μPC251A   | CA30TAG, CA30TAE                     |
| ULN2125A             | CA3120E                    | μA741PC            | CA741G, CA741E              | μPC251C              | CA1458G, CA1458E                     |
| ULN2127A             | CA3071                     | #A746PC            | CA3072                      | µPC301AC             | CA301AG, CA301AE                     |
| ULN2129A             | CA3075                     | μA747CA            | CA747CE                     | μPC311C              | CA311G, CA311E                       |
| ULN2137A             | CA3123E                    | μΑ747CJ            | CA747CG                     | μPC324C              | CA324G, CA324E                       |
| ULN2165A             | CA3065                     | μA747CK            | CA747CT                     | μPC339C              | CA339G, CA339E                       |
| ULN2210A             | CA1310E                    | μΑ747CL            | CA747CT                     | μPC741C              | CA741CG, CA741CE<br>CA1458G, CA1458E |
| ULN2212B<br>ULN2262A | CA3012<br>CA3126Q          | μΑ747CN<br>μΑ747DC | CA747CG, CA747CE<br>CA747CG | μPC1458C             | UA 14000, UA 1400E                   |
| ULN2264A             | CA3064                     | μA747DM            | CA747G                      |                      |                                      |
| ULN2266A             | CA3066                     | μA747HC            | CA747GT                     |                      |                                      |
| ULN2267A             | CA3067                     | μA747HM            | CA747T                      |                      |                                      |
| ULN2269A             | CA3121E                    | μA747MJ            | CA747G                      |                      |                                      |
| ULN2289A             | CA3089E, CA3189E           | μA747ML            | CA747T                      |                      |                                      |
| ULN2298A             | CA1398E                    | μΑ747MN            | 'CA747G, CA747E             |                      |                                      |
| ULX2244A             | CA758E                     | μA747PC            | CA747G, CA747E              |                      |                                      |
| μA101AH              | CA101AT                    | μΑ747Α             | CA747E<br>CA747T            |                      |                                      |
| μA101AD<br>μA101D    | CA101AG<br>CA101G          | μΑ747K<br>μΑ748CJG | CA748G                      |                      |                                      |
| 01010                |                            |                    | 0,11,404                    |                      |                                      |
|                      |                            | •                  |                             | ι                    |                                      |

# Linear Integrated Circuits for Industrial Applications Technical Data

# CA101, CA201, CA301 Types

### ELECTRICAL CHARACTERISTICS

|                         | TEST CON                           | IDITIONS <sup>A</sup>  | LIMITS |                   |      |             |          |      |       |      |                                        | IMITS |        |      |      |       |  |
|-------------------------|------------------------------------|------------------------|--------|-------------------|------|-------------|----------|------|-------|------|----------------------------------------|-------|--------|------|------|-------|--|
| CHARACTERISTICS         | Supply Vo<br>= 5 to 15             |                        | (      | CA10 <sup>-</sup> | -    |             | CA20     | 1    | UNITS |      | CA10 <sup>4</sup><br>CA20 <sup>4</sup> | IA    | CA301A |      | 1A   | UNITS |  |
|                         |                                    |                        | Min.   | Тур.              | Max. | Min.        | Typ.     | Max. |       | Min. | Тур.                                   | Max.  | Min.   | Typ. | Max. |       |  |
| Input Offset Voltage    | TA=25°C                            | R <mark>s</mark> ≪10kΩ |        | 1                 | 5    | -           | 2        | 7.5  |       |      |                                        | -     | -      | -    | -    | -     |  |
| VIO                     |                                    | R <sub>S</sub> ≤50kΩ   | 1      | -                 | -    |             |          | -    | mV    |      | 0.7                                    | 2     | -      | 2    | 7.5  | mV    |  |
| -                       |                                    | R <sub>S</sub> ≤10kΩ   | -      | -                 | 6    |             | -        | 10   |       |      | -                                      | -     | -      |      | -    |       |  |
|                         |                                    | R <sub>S</sub> ≼50kΩ   |        | -                 | -    | -           | -        | -    |       |      | -                                      | 3     | -      | -    | 10.  |       |  |
| Average Temperature     |                                    | R <sub>S</sub> ≤10kΩ   | -      | 6                 | -    | -           | 10       | -    |       |      | -                                      | -     | -      |      | -    |       |  |
| Coefficient of Input    |                                    | RS≪50Ω                 | -      | 3                 | -    | -           | 6        |      | μV/ºC | -    |                                        | -     | -      | 1    | -    | µV/ºC |  |
| Offset Voltage αVIO     |                                    |                        |        |                   |      | -           |          | -    |       |      | 3                                      | 15    | -      | 6    | 30   |       |  |
| Average Temperature     |                                    | o +25°C                | -      | -                 |      | -           | -        | -    |       | -    | 0.02                                   | 0.2   | -      | -    | -    |       |  |
| Coefficient of Input    | 0°C to +                           |                        |        | -                 | -    | -           | -        | -    | nA/ºC |      | -                                      | -     | -      | 0.02 | 0.6  | nA/ºC |  |
| Offset Current<br>αΙΙΟ  | +25°C t                            |                        | -      | -                 |      | -           | -        | -    |       |      | -                                      | -     | -      | 0.01 | 0.3  |       |  |
|                         |                                    | o +125°C               | -      | -                 | -    | -           | -        |      |       | _    | 0.01                                   | 0.1   |        | -    | -    |       |  |
| Input Offset Current    | TA=0oC                             |                        |        | -                 |      | -           | 150      | 750  |       |      | _                                      | -     | -      |      | -    |       |  |
| 1                       | TA=250                             |                        | -      | 40                | 200  | -           | 100      | 500  |       | -    | 1.5                                    | 10    | -      | 3    | 50   |       |  |
| lIO                     | TA=700                             |                        |        | -                 | -    | -           | 50       | 400  | nA    |      |                                        | -     | -      | -    | -    |       |  |
|                         | TA=125                             | °C                     | -      | 10                | 200  | -           |          | -    |       | -    | -                                      |       | -      |      | -    |       |  |
|                         |                                    |                        | -      | -                 | -    |             |          | -    |       | -    | _                                      | 20    | -      | -    | 70   |       |  |
|                         | TA=-55                             |                        | -      | 100               | 500  | -           |          | -    |       | -    | _                                      | -     | -      |      |      |       |  |
| Input Bias Current      | TA=-55                             |                        |        | 0.28              | 1.5  | -           | -        | -    |       | -    |                                        | -     | -      | -    | -    | -     |  |
| ЦВ                      | TA=0°C                             |                        | -      | -                 |      | ~           | 0.32     | 2    | μA    | -    | -                                      | -     |        | -    | μA   |       |  |
| .10                     | TA=250                             | С                      |        | 0.12              | 0.5  | -           | 0.25     | 1.5  | μΑ    |      | 0.03                                   | 0.075 | -      | 0.07 | 0.25 | μη    |  |
|                         |                                    |                        | 1      |                   | -    |             | -        | -    |       | -    | -                                      | 0.1   | -      |      | 0.3  |       |  |
| Supply Current          | TA=25°C                            | V <sup>±</sup> =15V    | -      | -                 | -    | -           | -        | -    |       | 1    |                                        | -     | -      | 1.8  | 3    |       |  |
| i‡                      |                                    | V <sup>±</sup> =20V    |        | 1.8               | 3    | -           | 1.8      | 3    | mA    | _    | 1.8                                    | 3     | -      | -    | -    | mA    |  |
|                         | T <sub>A</sub> =125 <sup>o</sup> C |                        |        | 1.2               | 2.5  | -           | -        | _    |       | -    | 1.2                                    | 2.5   |        | -    | -    |       |  |
| Open-Loop Differen-     |                                    | V <sup>±</sup> =15V    |        |                   |      |             |          |      |       |      |                                        |       |        |      |      |       |  |
| tial Voltage Gain       | $V_0 = \pm 10V$                    | Ri≥2kΩ                 | 50     | 160               | -    | 20          | 150      | -    |       | 50   | 160                                    | -     | 25     | 160  | -    |       |  |
| AOL                     |                                    | V <sup>±</sup> =15V    |        |                   |      |             |          |      | V/mV  |      |                                        |       |        |      |      | V/mV  |  |
| 02                      | $V_{O} = \pm 10V$                  |                        | 25     | -                 | -    | 15          | -        | -    |       | 25   | -                                      | -     | 15     |      | -    |       |  |
| Input Resistance RI     | $T_A = 25^{\circ}C$                | 1122 2100              | 0.3    | 0.8               | _    | 0.1         | 0.4      | -    | MΩ    | 1.5  | 4                                      | -     | 0.5    | 2    | _    | MΩ    |  |
| Output Voltage          | V <sup>±</sup> =15V                | $R_L=10k\Omega$        | ±12    | ±14               |      | ±12         | ±14      |      |       | ±12  | ±14                                    |       | ± 12   | ±14  |      | ·     |  |
| Swing VOPP              | V <sup>±</sup> =15V                | RL=2kΩ                 | ±10    |                   |      | ±10         | ±13      |      | V     | ±10  | ±13                                    | _     | ±10    | ±13  |      | V     |  |
| Common-Mode             | V <sup>±</sup> =15V                |                        | ±12    |                   |      | ±12         |          |      |       |      |                                        |       | ±12    | -10  |      |       |  |
| Input-Voltage           | $V^{\pm}=15V$<br>V^{\pm}=20V       |                        | -12    |                   |      | <u>= 12</u> | <u> </u> |      | V     | ±15  | -                                      | -     | 1-12   | _    |      | V     |  |
| Range VICR              | V20V                               |                        |        |                   |      | -           |          |      |       | 15   | _                                      | _     | _      | _    | -    |       |  |
| Common-Mode             |                                    | R <sub>S</sub> ≪10kΩ   | 70     | 90                | -    | 65          | 90       | -    | dB    | -    | -                                      | -     | -      | 1    | -    | dB    |  |
| Rejection Ratio<br>CMRR |                                    | R <sub>S</sub> ≪50kΩ   | -      | -                 | -    | -           | -        | -    | ub    | 80   | 96                                     | -     | 70     | 90   | -    | ub    |  |
| Supply-Voltage          |                                    | R <sub>S</sub> ≪10kΩ   | 70     | 90                | -    | 70          | 90       | -    | dB    | -    | -                                      | -     | -      |      | -    | dB    |  |
| Rejection Ratio<br>PSRR |                                    | Rs≪50kΩ                |        | -                 | _    | -           | -        | -    | uв    | 80   | 96                                     | -     | 70     | 90   | -    |       |  |

▲ Characteristics applicable over operating temperature range (T<sub>A</sub>) as shown below, unless otherwise specified: CA101, CA101A: -55 to +125°C; CA201A: -25 to +85°C; CA201, CA301A: 0 to 70°C

|                                                           | CA101  | CA201 | CA101A | CA201A | CA301A |      |
|-----------------------------------------------------------|--------|-------|--------|--------|--------|------|
| Max. VIO                                                  | 5      | 7.5   | 2      | 2 '    | 7.5    | mV   |
| $Max. IIO \begin{cases} T_A = \\ 25^{\circ}C \end{cases}$ | 200    | 500   | 10     | 10     | 50     | nA   |
| Min. AOL                                                  | 50     | 20    | 50     | 50     | 25     | V/mV |
| T <sub>A</sub> Range                                      | -55 to | 0 to  | -55 to | -25 to | 0 to   | °C   |
| (Operating)                                               | +125   | +70   | +125   | +85    | +70    | Ŭ    |
| Slew Rate                                                 |        |       |        |        |        |      |
| (Summing ampl.)                                           |        | -     | 10     | 10     | 10     | V/µs |

\_19

# CA101, CA201, CA301 Types



Fig. 15 - Supply voltage rejection ratio vs. frequency.



**Two-Pole Compensation** 

Fig. 16 – Test circuit employing two-pole compensation.



Fig. 18 - Voltage gain and phase lag vs. frequency.





Fig. 17 - Voltage follower pulse response.

**Feed-Forward Compensation** 



Fig. 20 — Test circuit employing feedforward compensation.



Fig. 21 - Inverter pulse response.







Fig. 22 - Voltage gain and phase lag vs. frequency.





Fig. 23 - Output voltage swing vs. frequency.





21

### Maximum Ratings, Absolute-Maximum Values at $T_A = 25^{\circ}C$ : DC SUPPLY VOLTAGE (Between V<sup>+</sup> and V<sup>--</sup> Terminals): CA107, CA207 . 44 v CA 307 36 v DC INPUT VOLTAGE . ν ±15 (For supply voltages less than $\pm 15$ V, the absolute maximum input voltage is equal to the supply voltage) DIFFERENTIAL INPUT VOLTAGE ±30 v OUTPUT SHORT-CIRCUIT DURATION\* Indefinite DEVICE DISSIPATION UP TO TA = 70°C 500 mW Above $T_A = 70^{\circ}C$ Derate linearly at AMBIENT TEMPERATURE RANGE: $6.67 \text{ mW}/^{\circ}\text{C}$ $-55^{\circ}C$ to $+125^{\circ}C$ Operating - CA107 . –25°C to +85°C▲ CA207. $0^{\circ}C$ to $+70^{\circ}C^{\dagger}$ CA307. -65°C to +150°C Storage -- All Types . LEAD TEMPERATURE (During Soldering): At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79 mm) from case for 10 seconds max. . . . . . . +265 $^{\circ}\mathrm{C}$ \*For type CA307 continuous short circuit is allowed for Case Temperature to +70°C and ambient temperature

\*For type CA307 continuous short circuit is allowed for Case Temperature to +70 C and ambient temperature to +55°C.

<sup>A</sup>Types CA207G, S, and T can be operated over the temperature range of -55 to  $+125^{\circ}$ C, although the published limits for certain electrical specifications apply only over the temperature range of -25 to  $+85^{\circ}$ C.

<sup>†</sup>Types CA307G, E, S, and T can be operated over the temperature range of -55 to  $+125^{\circ}$ C, although the published limits for certain electrical specifications apply only over the temperature range of 0 to  $70^{\circ}$ C.



Fig. 4 – Input offset and input bias currents vs. ambient temperature.





MRIENT TEMPERATURE (TA)= 25\*

VOLTAGE

DIFFERENTIAL

GAIN

OPEN-



Fig. 6 - 1/f noise current vs. frequency.







Fig. 7 - Supply current vs. supply voltage.



supply voltage (v1)—v 92C5-23990 Fig. 8 — Open-loop differential voltage gain vs. supply voltage.



# CA107, CA207, CA307 Types

# **Voltage Comparators**

For Commercial and Industrial Applications

- "G" Suffix Types-Hermetic Gold-CHIP in Dual-In-Line Plastic Package
- "E" Suffix Types-Standard Dual-In-Line Plastic Package
- "T" and "S" Suffix Types-TO-5 Style Package

### **Applications**

- Multivibrators
- Positive and negative peak detectors
- Crystal oscillators
- Zero-crossing detectors
- Solenoid, relay, and lamp drivers



NOTE : PIN 4 IS CONNECTED TO CASE 92CS-24379 Functional diagram for TO-5 style package.

# CA111, CA211, CA311 Types



Functional diagram for plastic package.

| Feature<br>Type | Max. V <sub>IO</sub><br>(mV) | Max. I <sub>IO</sub><br>(nA) | Max. I <sub>IB</sub><br>(nA) | Temp.<br>Range (T <sub>A</sub> )<br>°C | Package<br>(Suffix) |
|-----------------|------------------------------|------------------------------|------------------------------|----------------------------------------|---------------------|
| CA111           | 3                            | 10                           | 100                          | -55 to +125                            | G,S,T               |
| CA211           | 3                            | 10                           | 100                          | -25 to +85▲                            | G,S,T               |
| CA311           | 7.5                          | 50                           | 250                          | 0 to +70 †                             | G,E,S,T             |

### MAXIMUM RATINGS, Absolute Maximum Values at $T_A = 25^{\circ}C$

| DC SUPPLY VOLTAGE (between V <sup>+</sup> and V <sup>-</sup> terminals)                                      |
|--------------------------------------------------------------------------------------------------------------|
| DC INPUT VOLTAGE*                                                                                            |
| DIFFERENTIAL INPUT VOLTAGE                                                                                   |
|                                                                                                              |
| OUTPUT TO NEGATIVE SUPPLY VOLTAGE (V7-4):                                                                    |
| CA111, CA211                                                                                                 |
| CA311                                                                                                        |
| GROUND TO NEGATIVE SUPPLY VOLTAGE (V1.4)                                                                     |
| OUTPUT SHORT-CIRCUIT DURATION                                                                                |
| DEVICE DISSIPATION:                                                                                          |
|                                                                                                              |
| Up to $T_{A} = 25^{\circ}C$                                                                                  |
| Above $T_A = 25^{\circ}C$ 46.67 mW/ $^{\circ}C$                                                              |
| AMBIENT TEMPERATURE RANGE:                                                                                   |
| Operating:                                                                                                   |
| CA111                                                                                                        |
| CA211                                                                                                        |
| CA211                                                                                                        |
| CA3110 to +70°C <sup>T</sup>                                                                                 |
| Storage, all types                                                                                           |
| LEAD TEMPERATURE (DURING SOLDERING):                                                                         |
| At distance 1/16 $\pm$ 1/32 in. (1.59 $\pm$ 0.79 mm)                                                         |
| from case for 10 seconds max                                                                                 |
|                                                                                                              |
| *This rating applies for ±15 V supplies. The positive input-voltage limit is 30 V above the negative supply. |
| The negative input-voltage limit is equal to the negative supply voltage or 30 V below the positive supply.  |

The negative input-voltage limit is equal to the negative supply voltage or 30 V below the positive supply. The negative input-voltage limit is equal to the negative supply voltage or 30 V below the positive supply, whichever is less.

- ▲ Types CA211G,S, and T can be operated over the temperature range of -55 to +125°C, although the published limits for certain electrical specifications apply only over the temperature range of -25 to +85°C.
- † Types CA311G,E,S and T can be operated over the temperature range of -55 to +125°C, although the published limits for certain electrical specifications apply only over the temperature range of 0 to 70°C.

### Features

- Single- or dual-supply operation
- Power consumption 135 mW at ±15 V
- Strobe capability
- Low input-offset current:
  - CA111, CA211 4 nA(typ.) CA311 – 6 nA(typ.)
- Differential input-voltage range ±30 V
- Directly interchangeable with National Semiconductor LM111, LM211, and

LM311 Series types

The RCA-CA111, CA211, and CA311 are monolithic voltage comparators that operate from dual supplies up to  $\pm 15$  V, or from single supplies down to 5 V. This single-supply capability makes the outputs of these devices compatible with RTL, DTL, TTL, and MOS circuits. In addition, they can drive lamps or relays, and switch voltages up to 50 V (CA311, 40 V) at currents as high as 50 mA.

The inputs and the outputs of the CA111, CA211, and CA311 can be isolated from system ground, allowing the output to drive loads referred to ground,  $V^+$ , or  $V^-$ .

All types are available in hermetic gold-CHIP dual-in-line plastic packages (G suffix), 8lead TO-5 style packages with standard leads (T suffix), and with dual-in-line formed leads ("DIL-CAN", S suffix). The CA311 is also available in the 8-lead dual-in-line plastic package ("MINI-DIP", E suffix), and in chip form (H suffix).

### ELECTRICAL CHARACTERISTICS

|                                            | TEST CONDITIONS                                                                                                                |                                    |            | LIN         | IITS |       |      |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|-------------|------|-------|------|
| CHARACTERISTICS                            | SUPPLY VOLTAGE ( $V^{\pm}$ ) = 1                                                                                               | CA<br>CA                           | 111        | CA311       |      | UNITS |      |
|                                            | UNLESS OTHERWISE SPECI                                                                                                         | FIED                               | TYP.       | MAX.        | TYP. | MAX.  |      |
| Input Offset                               | R, $\leqslant$ 5 k $\Omega$ , Note 2                                                                                           | ,⊤ <sub>A</sub> =25°C              | 0.7        | 3           | 2    | 7.5   | mV   |
| Voltage, V <sub>IO</sub>                   | 3 ·                                                                                                                            | Note 1                             | -          | 4           | -    | 10    |      |
|                                            | V <sub>I</sub> =                                                                                                               | <sup>⊤</sup> A=25°C                | 0.75       | 1.5         | -    | -     | v    |
| Saturation Voltage                         | V <sup>+</sup> ≥4.5 V, V <sup>-</sup> =0, V <sub>1</sub> ≤ −6 mV,<br>$ _{SINK} ≤ 8 mA$<br>(For CA311, V <sub>1</sub> ≤ −10 mV) | Note 1                             | 0.23       | <b>`0.4</b> | -    | -     |      |
| Input Voltage<br>Range, VIPP               |                                                                                                                                | Note 1                             | ±14        | -           | ±14  | -     | v    |
| Input Offset                               |                                                                                                                                | T <sub>A</sub> = 25°C              | 4          | 10          | 6    | 50    | nA   |
| Current, IO                                | Note 2                                                                                                                         | Note 1                             | -          | 20          | -    | 70    |      |
| Input Bias                                 |                                                                                                                                | T <sub>A</sub> =25 <sup>°</sup> C  | <b>6</b> 0 | 100         | 100  | 250   | nA   |
| Current, I <sub>IB</sub>                   | Note 2                                                                                                                         | Note 1                             | -          | 150         | -    | 300   |      |
| Positive Supply<br>Current, I <sup>+</sup> |                                                                                                                                | <sup>T</sup> A = 25 <sup>°</sup> C | 5.1        | 6           | 5.1  | 7.5   | mA   |
| Negative Supply<br>Current, I <sup></sup>  |                                                                                                                                | T <sub>A</sub> =25 <sup>°</sup> C  | 4.1        | 5           | 4,1  | 5     | mA   |
| Output Leakage                             | V <sub>1</sub> ≥5 mV, V <sub>o</sub> = 35 V                                                                                    | T <sub>A</sub> ≈25°C               | 0.2        | 10          | -    | -     | nA   |
| Current                                    | (For CA311, $V_{\parallel} \ge -10 \text{ mV}$ )                                                                               | Note 1                             | 0.1        | 0.5         | -    | -     | μA   |
| Strobe On Current                          |                                                                                                                                | T <sub>A</sub> =25 <sup>°</sup> C  | 3          | -           | 3    | -     | mA   |
| Voltage Gain, A                            |                                                                                                                                | T <sub>A</sub> =25°C               | 200        | -           | 200  | -     | V/mV |
| Response Time                              | 100 mV Input Step with<br>5 mV overdrive voltage                                                                               | T <sub>A</sub> =25°C               | 200        | -           | 200  | -     | ns   |

Note 1: Ambient temperature  $(T_A)$  over applicable operating temperature range as shown below.

| CA111         | CA211        | CA311      |
|---------------|--------------|------------|
| –55 to +125°C | -25 to +85°C | 0 to +70°C |

Note 2: The input offset characteristics given are the values required to drive the output to within 1 V of either supply with a 1-mA load. These characteristics define an error band which takes into account the worst-case effects of voltage gain and input impedance. The input offset voltage, input offset current, and input bias current specifications apply for any supply voltage from a 5 V single supply up to a ±15 V dual supply.





# CA111, CA211, CA311 Types

**TYPICAL CHARACTERISTICS - CA111,** 



Fig. 12 - Transfer function.



# **Quad Operational Amplifiers**

For Commercial, Industrial, and Military Applications

The RCA-CA124, -CA224, and -CA324 consist of four independent, high-gain operational amplifiers on a single monolithic substrate. An on-chip capacitor in each of the amplifiers provides frequency compensation for unity gain. These devices are designed specifically to operate from either single or dual supplies, and the differential voltage range is equal to the power-supply voltage. Low power drain and an input common-mode voltage range of from 0 V to V<sup>+</sup> -1.5 V

### de voltage range of from 0 V to V -1.5 V

| MAXIMUM RATINGS, AL                      | bsolute- | Ma.  | xim  | num | ı V | alu | es a | at i | <sup>r</sup> A | = 2 | 50 | С |    |      |                                       |
|------------------------------------------|----------|------|------|-----|-----|-----|------|------|----------------|-----|----|---|----|------|---------------------------------------|
| SUPPLY VOLTAGE                           |          |      |      |     |     |     |      |      |                |     |    |   |    |      | 32 V or ±16 V                         |
| DIFFERENTIAL INPUT VOL                   | TAGE .   |      |      |     |     |     |      |      |                |     |    |   |    |      | ±32 V                                 |
| INPUT VOLTAGE                            |          |      |      |     |     |     |      |      |                |     |    |   |    |      | -0.3 V to +32 V                       |
| INPUT CURRENT (VI <-0.3                  | 3V)†.    |      |      |     |     |     |      |      |                |     |    |   |    |      | 50 mA                                 |
| OUTPUT SHORT CIRCUIT TO                  | O GROU   | ND   |      |     |     |     |      |      |                |     |    |   |    |      |                                       |
| (V <sup>+</sup> ≤15 V)*                  |          |      |      |     |     |     |      |      |                |     |    |   |    |      | Continuous                            |
| DEVICE DISSIPATION:                      |          |      |      |     |     |     |      |      |                |     |    |   |    |      |                                       |
| UptoT <sub>A</sub> =55 <sup>0</sup> C    |          |      |      |     |     |     |      |      |                |     |    |   |    |      | 750 mW                                |
| Above T <sub>A</sub> = 55 <sup>o</sup> C |          |      |      |     |     |     |      |      |                |     |    |   | de | erat | e linearly at 6.67 mW/ <sup>0</sup> C |
| AMBIENT TEMPERATURE R                    | ANGE:    |      |      |     |     |     |      |      |                |     |    |   |    |      |                                       |
| Operating                                |          |      |      |     |     |     |      |      |                |     |    |   |    |      | –55 to +125 <sup>0</sup> C            |
| Storage                                  |          |      |      |     |     |     |      |      |                |     |    |   |    |      | -65 to +150°C                         |
| LEAD TEMPERATURE (DUR                    | RING SO  | LDE  | RI   | NG  | ):  |     |      |      |                |     |    |   |    |      |                                       |
| At distance $1/16 \pm 1/32$ in.          | (1.59 ±  | 0.79 | ) mi | m)  |     |     |      |      |                |     |    |   |    |      |                                       |
| from case for 10 seconds ma              | ax       | ÷,   | ·    | ·   | •   | ·   |      | ·    |                | ·   | ·  | · | •  |      | +265 <sup>0</sup> C                   |

\*The maximum output current is approximately 40 mA independent of the magnitude of V<sup>+</sup>. Continuous short circuits at V<sup>+</sup> >15 V can cause excessive power dissipation and eventual destruction. Short circuits from the output to V<sup>+</sup> can cause overheating and eventual destruction of the device.

tThis input current will only exist when the voltage at any of the input leads is driven negative. This current is due to the collector-base junction of the input p-n-p transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral n-p-n parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the amplifiers to go to the  $V^+$  voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This transistor action is not destructive and normal output states will re-establish when the input voltage, which was negative, again returns to a value greater than -0.3 V dc.



Fig. 2-Schematic diagram-one of four operational amplifiers.

# CA124, CA224, CA324 Types

"E" Suffix Types: Standard Dual-In-Line Plastic Package "G" Suffix Types: Hermetic Gold-Chip Dual-In-Line Plastic Package

### Features:

(single-supply operation) make the CA124,

CA224, and CA324 suitable for battery

The CA124, CA224, and CA324 are supplied

in a 14-lead dual-in-line plastic package (E

suffix), or in a hermetic gold-chip 14-lead

dual-in-line plastic package (G suffix) to pro-

vide true hermetic performance. The CA324 is also available in chip form (H suffix), and

as a hermetic gold-chip (HG suffix).

operation.

|  |  | Operation | from | single | e or d | ual | supp | ۶li |
|--|--|-----------|------|--------|--------|-----|------|-----|
|--|--|-----------|------|--------|--------|-----|------|-----|

- Unity-gain bandwidth . . . . . 1 MHz (typ.)
- DC voltage gain . . . . . 100 dB (typ.)
- Input offset voltage . . . . . . . 2 mV (typ.)
- Input offset current . . . . . . 5 nA (typ.)
  - tor CA224, CA324
  - 3 nA (typ.) for CA124
- Replacement for industry types 124, 224, 324

**Applications** 

- Summing amplifiers
- Multivibrators
- Oscillators
- Transducer amplifiers
- DC gain blocks







# CA124, CA224, CA324 Types

## TYPICAL CHARACTERISTICS CURVES



31

### ELECTRICAL CHARACTERISTICS

|                                                                   | TEST CONDITIONS                                                                                                                                   |                             |      |      |                                          |      |      |                                          |       |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|------|------------------------------------------|------|------|------------------------------------------|-------|
| CHARACTERISTIC                                                    | V <sup>+</sup> = 5                                                                                                                                | v                           |      | CA1  | 39                                       |      | CA13 | 9A                                       | UNITS |
|                                                                   | Unless othe<br>indicate                                                                                                                           |                             | Min. | Тур. | Max.                                     | Min. | Тур. | Max.                                     | 00    |
| Input Offset                                                      |                                                                                                                                                   | 25°C                        | _    | 2    | 5                                        | -    | 1    | 2                                        |       |
| Voltage (V <sub>IO</sub> )<br>At Output Switch<br>Point_V ≅ 1.4 V | V <sub>REF</sub> =<br>1.4 V,R <sub>S</sub> = 0                                                                                                    | Note 1                      | -    | -    | 9                                        | -    | -    | 4                                        | mν    |
| Differential Input<br>Voltage (V <sub>ID</sub> )                  | Keep all input<br>for $V^{-}$ (If use<br>Notes 1, 2                                                                                               |                             | -    | -    | 36                                       | -    | -    | 36                                       | v     |
| Saturation Voltage                                                | $V_{I}^{} = 1 V,$<br>$V_{I}^{+} = 0 V,$                                                                                                           | 25 <sup>0</sup> C           | -    | 250  | 500                                      | -    | 250  | 500                                      |       |
| (V <sub>sat</sub> )                                               | I <sub>SINK</sub> ≤<br>4 mA                                                                                                                       | Note 1                      | -    |      | 700                                      |      | -    | 700                                      | mV    |
| Common-Mode<br>Input Voltage<br>Range (V <sub>ICR</sub> )         | Note 3                                                                                                                                            | 25 <sup>0</sup> C<br>Note 1 | 0    | -    | V <sup>+</sup> -1.5<br>V <sup>+</sup> -2 | 0    | -    | V <sup>+</sup> -1.5<br>V <sup>+</sup> -2 | v     |
| Input Offset<br>Current (I <sub>10</sub> )                        | 1 <sub>1</sub> + - 1 <sub>1</sub>                                                                                                                 | 25 <sup>0</sup> C<br>Note 1 | -    | 3    | 25<br>100                                | -    | 3    | 25<br>100                                | nA    |
| Input Bias Current                                                | I <sub>I</sub> <sup>+</sup> or I <sub>I</sub> <sup>−</sup><br>with Output                                                                         | 25 <sup>0</sup> C           | -    | 25   | 100                                      | -    | 25   | 100                                      |       |
| (I <sub>IB</sub> )                                                | in Linear<br>Range                                                                                                                                | n Linear<br>Range Note 1    |      | -    | 300                                      | -    | -    | 300                                      | nA    |
| Supply Current (I <sup>+</sup> )                                  | $R_L = \infty$ on all com-<br>parators, $T_A = 25^{\circ}C$                                                                                       |                             | -    | 0.8  | 2                                        |      | 0.8  | 2                                        | mA    |
| Output Leakage                                                    | V <sub>I</sub> <sup>+</sup> ≥1 V,<br>V <sub>I</sub> <sup></sup> = 0,<br>V <sub>O</sub> = 5 V                                                      | 25 <sup>0</sup> C           | -    | 0.1  | -                                        | -    | 0.1  | -                                        | nA    |
| Current                                                           | V <sub>I</sub> <sup>+</sup> ≥1 V,<br>V <sub>I</sub> <sup></sup> =0,<br>V <sub>O</sub> =30 V                                                       | Note 1                      | -    | -    | 1                                        | -    |      | 1                                        | μΑ    |
| Output Sink<br>Current                                            | V <sub>I</sub> <sup></sup> ≥1 V,<br>V <sub>I</sub> <sup>+</sup> = 0,<br>V <sub>O</sub> ≤+1.5 V,<br>T <sub>A</sub> = 25 <sup>o</sup> C             |                             | 6    | 16   | -                                        | 6    | 16   | -                                        | mA    |
| Voltage Gain (A <sub>OL</sub> )                                   | R <sub>L</sub> ≥15 kΩ,V<br>T <sub>A</sub> = 25 <sup>o</sup> C                                                                                     | <sup>+</sup> =15 V,         | -    | 200  | -                                        | 50   | 200  | -                                        | V/mV  |
| Large Signal<br>Response Time                                     | V <sub>I</sub> = TTL Log<br>Swing, V <sub>REF</sub><br>+1.4 V,V <sub>RL</sub> =<br>R <sub>L</sub> = 5.1 kΩ,<br>T <sub>A</sub> = 25 <sup>o</sup> C | =                           | -    | 300  |                                          |      | 300  | -                                        | ns    |
| Response Time<br>See Figs. 5 & 6                                  | V <sub>RL</sub> = 5 V,<br>R <sub>L</sub> = 5.1 kΩ,<br>T <sub>A</sub> = 25 <sup>o</sup> C                                                          |                             | -    | 1.3  |                                          | -    | 1.3  | -                                        | μs    |

# CA139, CA239, CA339 Types

### TYPICAL CHARACTERISTICS (Cont'd)



Fig. 4-Input current vs. supply voltage.



9205-24153

Fig. 5-Response time for various input overdrives-negative transition.





Fig. 6-Response time for various input overdrives-positive transition.



Fig. 7—Output saturation voltage vs. output sink current.

Note 1: Ambient Temperature  $(T_A)$  applicable over operating temperature range as shown below. CA139 (-55 to +125°C)  $\begin{pmatrix} CA239 \\ CA239A \end{pmatrix}$  (-25 to +85°C)  $\begin{pmatrix} CA339 \\ CA339A \end{pmatrix}$  (0 to +70°C) CA339A

Note 2: The comparator will provide a proper output state even if the positive swing of the inputs exceeds the power supply voltage level, if the other input remains within the common-mode voltage range. The low input voltage state must not be less than -0.3 V (or 0.3 V below the magnitude of the negative power supply, if used).

Note 3: The upper end of the common-mode voltage range is  $(V^+) - 1.5 V$ , but either or both inputs can go to +30 V without damage.

# **Dual Operational Amplifiers**

For Commercial, Industrial, and Military Applications

The RCA-CA158, -CA158A, -CA258, -CA258A, -CA358, -CA358A, and CA-2904 types consist of two independent, high gain, internally frequency compensated operational amplifiers which are designed specifically to operate from a single power supply over a wide range of voltages. They may also be operated from split power supplies. The supply current is basically independent of the supply voltage over the recommended voltage range.

These devices are particularly useful in interface circuits with digital systems and can be operated from the single common 5 Vdc power supply. They are also intended for transducer amplifiers, dc gain blocks and

### MAXIMUM RATINGS, Absolute-Maximum Values at $T_A = 25^{\circ}C$

| SUPPLY VOLTAGE, V <sup>+</sup> :                                                      |
|---------------------------------------------------------------------------------------|
| CA2904                                                                                |
| Other Τγρes                                                                           |
| DIFFERENTIAL INPUT VOLTAGE:                                                           |
| CA2904                                                                                |
| Other Types $\ldots$ $\ldots$ $\ldots$ $\ldots$ $\ldots$ $\ldots$ $\ldots$ $\pm$ 32 V |
| INPUT VOLTAGE                                                                         |
| INPUT CURRENT ( $V_1 < -0.3 V$ ) +                                                    |
| OUTPUT SHORT CIRCUIT TO GROUND                                                        |
| $(V^+ \leq 15 V)^*$                                                                   |
| DEVICE DISSIPATION:                                                                   |
| Up to $T_A = 55^{\circ}C$                                                             |
| Above $T_A = 55^{\circ}C$                                                             |
| AMBIENT TEMPERATURE RANGE:                                                            |
| Operating                                                                             |
| Storage                                                                               |
| LEAD TEMPERATURE (During Soldering):                                                  |
| At distance 1/16 ± 1/32 in. (1.59 ± 0.79 mm)                                          |
| from case for 10 seconds max                                                          |
|                                                                                       |

<sup>+</sup> This input current will only exist when the voltage at any of the input leads is driven negative. This current is due to the collector-base junction of the input p-n-p transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral n-p-n parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the amplifiers to go to the V<sup>+</sup> voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This transistor action is not destructive and normal output states will re-establish when the input voltage, which was negative, again returns to a value greater than -0.3 V dc.

\* The maximum output current is approximately 40 mA independent of the magnitude of V<sup>+</sup>. Continuous short circuits at V<sup>+</sup> > 15 V can cause excessive power dissipation and eventual destruction. Short circuits from the output to V<sup>+</sup> can cause overheating and eventual destruction of the device. Destructive dissipation can result from simultaneous short circuits on both amplifiers.



Fig. 1 - Schematic diagram - one of two operational amplifiers.

### Features:

- Internal frequency compensation for unity gain
- High dc voltage gain 100 dB typ.
- Wide bandwidth at unity gain 1 MHz typ.
- Wide power supply range: Single supply . . . . . 3 to 30 V Dual supplies . . . . ± 1.5 to ± 15 V
- Low supply current 1.5 mA typ.
- Low input bias current
- Low input offset voltage and current
- Input common-mode voltage range includes ground
- Differential input voltage range equal to V<sup>+</sup> range
- Large output voltage swing 0 to V<sup>+</sup> -1.5 V

many other conventional op amp circuits which can benefit from the single power supply capability.

The CA158, CA158A, CA258, CA258A, CA358 and CA358A types are supplied in hermetic gold-CHIP 8-lead dual-in-line plastic packages (G suffix), 8-lead TO-5 style packages with standard leads (T suffix), and with dual-in-line formed leads (DIL-CAN, S suffix). The CA2904 is supplied only in the gold-CHIP plastic package (G suffix).

The CA158, CA158A, CA258, CA258A, CA358, CA358A, and CA2904 types are an equivalent to or a replacement for the industry types 158, 158A, 258, 258A, 358, 358A, and 2904.



Fig.2 – Functional diagram for CA158, CA258, and CA358 S- and T-suffix types.



Fig.3 – Functional diagram for CA158, CA258, CA358, and CA2904 G-suffix types.

35

### ELECTRICAL CHARACTERISTICS (Values Apply for Each Operational Amplifier)

| CHARACTERISTIC                                                       | TEST CONDITIONS                                                                                 | CA   | UNITS |                     |                    |
|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------|---------------------|--------------------|
|                                                                      | Supply Voltage (V <sup>+</sup> ) = 5 V<br>Unless Otherwise Specified                            | Min. | Тур.  | Max.                |                    |
|                                                                      | T <sub>A</sub> = 25 <sup>o</sup> C                                                              |      |       |                     |                    |
| Input Offset Voltage, VIO                                            | Note 3                                                                                          | -    | 1     | 3                   | mV                 |
| Output Voltage Swing, VOPP                                           | RL = 2 kΩ                                                                                       | 0    | -     | V <sup>+</sup> –1.5 | v                  |
| Input Common-Mode<br>Voltage Range, VICR                             | Note 2, V <sup>+</sup> = 30 V                                                                   | 0    | _     | V <sup>+</sup> -1.5 | v                  |
| Input Offset Current, IIO                                            | I1+ -I1_                                                                                        | -    | 2     | 15                  | nA                 |
| Input Bias Current, IIB                                              | I <sub>I</sub> <sup>+</sup> or I <sub>I</sub> <sup>-</sup> , Note 1                             | -    | 40    | 80                  | nA                 |
| Output Current (Source), IO                                          | V <sub>I</sub> <sup>+</sup> = +1 V, V <sub>I</sub> <sup>-</sup> = 0 V,<br>V <sup>+</sup> = 15 V | 20   | 40    | -                   | mA                 |
|                                                                      | VI <sup>+</sup> =0 V, VI <sup>-</sup> =1 V, V <sup>+</sup> =15 V                                | 10   | 20    | -                   | mA                 |
| Output Current (Sink), IO                                            | $V_1^+ = 0 V, V_1^- = 1 V,$<br>$V_0 = 200 mV$                                                   | 12   | 50    | -                   | μΑ                 |
| Short Circuit Output Current                                         | RL = 0 (to Ground) Note 4                                                                       |      | 40    | 60                  | mA                 |
| Large Signal Voltage Gain, AOL                                       | $R_L \ge 2 k\Omega$ , V <sup>+</sup> = 15 V<br>(For large VO swing)                             | 50   | 100   | _                   | V/mV               |
| Common-Mode Rejection<br>Ratio, CMRR                                 | DC                                                                                              | 70   | 85    | -                   | dB                 |
| Power Supply Rejection<br>Ratio, PSRP                                | DC                                                                                              | 65   | 100   | -                   | dB                 |
| Amplifier-to-Amplifier<br>Coupling                                   | f = 1 to 20 kHz (Input referred)                                                                | -    | -120  | -                   | dB                 |
|                                                                      | T <sub>A</sub> = -25 to +85 <sup>o</sup> C                                                      |      |       |                     |                    |
| Input Offset Voltage, VIO                                            | Note 3                                                                                          | -    | -     | 4                   | mV                 |
| Temperature Coefficient of<br>Input Offset Voltage,∝V <sub>IO</sub>  | R <sub>s</sub> = 0                                                                              | +    | 7     | 15                  | μV/ <sup>o</sup> C |
| Input Offset Current, IIO                                            | <sup>+</sup> -    <sup>-</sup>                                                                  | -    | -     | 30                  | nA                 |
| Temperature Coefficient of<br>Input Offset Current, ∝I <sub>IO</sub> |                                                                                                 | -    | 10    | 200                 | pA/ <sup>o</sup> C |
| Input Bias Current, IIB                                              | $  ^+$ or $  ^-$                                                                                |      | 40    | 100                 | nA                 |
| Input Common-Mode<br>Voltage Range, VICR                             | V <sup>+</sup> = 30 V, Note 2                                                                   | 0    | -     | V <sup>+</sup> -2   | v                  |
| Supply Current, I <sup>+</sup>                                       | RL = ∞ On All Ampl.                                                                             |      | 0.7   | 1.2                 | mA                 |
| Suppry Current, i                                                    | RL = ∞, V <sup>+</sup> = 30 V                                                                   | -    | 1.5   | 3                   | ille.              |









Fig. 10 - Voltage follower pulse response.



Fig.11 - Voltage follower pulse response (small signal).

NOTE 1: Due to the p-n-p input stage the direction of the input current is out of the IC. No loading change exists on the input lines because this current is essentially constant, independent of the state of the output.

NOTE 2: The input signal voltages and the input common-mode voltage should not be allowed to go negative by more than 0.3 V. The positive limit of the common-mode voltage range is V<sup>+</sup> - 1.5 V, but either or both inputs can go the + 32 V without damage.

NOTE 3:  $V_0 = 1.4 V_{DC}$ ,  $R_s = 0 \Omega$  with V<sup>+</sup> from 5 V to 30 V, and over the full input common-mode voltage range (0 V to V<sup>+</sup> - 1.5 V).

NOTE 4: The maximum output current is approximately 40 mA independent of the magnitude of V<sup>+</sup>. Continuous short circuits at V<sup>+</sup> >15 V can cause excessive power dissipation and eventual destruction. Short circuits from the output to V<sup>+</sup> can cause overheating and eventual destruction of thedevice. Destructive dissipation can result from simultaneous short circuits on both amplifiers.

| CHARACTERISTIC                                                       | TEST CONDITIONS                                                        |      | LIMI<br>A 158 (G<br>A 258 (G | 6, T, S)            | UNITS              |  |
|----------------------------------------------------------------------|------------------------------------------------------------------------|------|------------------------------|---------------------|--------------------|--|
|                                                                      | Supply Voltage (V <sup>+</sup> ) = 5 V<br>Unless Otherwise Specified   | Min. | Typ.                         | Max.                |                    |  |
|                                                                      | T <sub>A</sub> = 25 <sup>o</sup> C                                     |      |                              |                     |                    |  |
| Input Offset Voltage, VIO                                            | Note 3                                                                 | -    | 2                            | 5                   | mV                 |  |
| Output Voltage Swing, VOPP                                           | RL = 2 kΩ                                                              | 0    | -                            | V <sup>+</sup> –1.5 | v                  |  |
| Input Common-Mode<br>Voltage Range, VICR                             | Note 2, V <sup>+</sup> = 30 V                                          | 0    | -                            | V <sup>+</sup> –1.5 | v                  |  |
| Input Offset Current, IIO                                            | <sub>1</sub> + -  <sub>1</sub> -                                       | -    | 3                            | 30                  | nA                 |  |
| Input Bias Current, IIB                                              | ا <sub>ا</sub> <sup>+</sup> or ا <sub>ا</sub> <sup>−</sup> , Note 1    | -    | 45                           | 150                 | nA                 |  |
| Output Current (Source), IO                                          | VI <sup>+</sup> = +1 V, VI <sup></sup> = 0 V,<br>V <sup>+</sup> = 15 V | 20   | 40                           | -                   | mA                 |  |
|                                                                      | VI <sup>+</sup> =0 V, VI <sup>-</sup> =1 V, V <sup>+</sup> =15 V       | 10   | 20                           | -                   | mA                 |  |
| Output Current (Sink), IO                                            | $V_{I}^{+} = 0 V, V_{I}^{-} = 1 V,$<br>$V_{O} = 200 mV$                | 12   | 50                           | -                   | μA                 |  |
| Short Circuit Output Current                                         | RL = 0 (to Ground) Note 4                                              | _    | 40                           | 60                  | mA                 |  |
| Large Signal Voltage Gain, AOL                                       | $R_L \ge 2 k\Omega$ , $V^+ = 15 V$<br>(For large VO swing)             | 50   | 100                          | -                   | V/mV               |  |
| Common-Mode Rejection<br>Ratio, CMRR                                 | DC                                                                     | 70   | 85                           | -                   | dB                 |  |
| Power Supply Rejection<br>Ratio, PSRR                                | DC                                                                     | 65   | 100                          | -                   | dB                 |  |
| Amplifier-to-Amplifier<br>Coupling                                   | f = 1 to 20 kHz (Input referred)                                       | -    | -120                         | -                   | dB                 |  |
| T <sub>A</sub> = -55 to                                              | + 125 <sup>o</sup> C (CA158); T <sub>A</sub> = -25 to +                | 85°C | (CA258                       | )                   |                    |  |
| Input Offset Voltage, VIO                                            | Note 3                                                                 | -    | -                            | 7                   | mV                 |  |
| Temperature Coefficient of<br>Input Offset Voltage,∝V <sub>IO</sub>  | R <sub>s</sub> = 0                                                     | -    | 7                            | -                   | μV/ <sup>o</sup> C |  |
| Input Offset Current, IIO                                            | I <sub>1</sub> <sup>+</sup> - I <sub>1</sub> <sup>-</sup>              | -    | -                            | 100                 | nA                 |  |
| Temperature Coefficient of<br>Input Offset Current, ∝I <sub>IO</sub> |                                                                        | -    | 10                           | _                   | pA/ <sup>0</sup> C |  |
| Input Bias Current, IIB                                              | <sup>+</sup> or    <sup>-</sup>                                        | -    | 40                           | 300                 | nA                 |  |
| Input Common-Mode<br>Voltage Range, VICR                             | V <sup>+</sup> = 30 V, Note 2                                          | 0    | -                            | V <sup>+</sup> -2   | v                  |  |
| S                                                                    | RL = ∞ On All Ampl.                                                    | -    | 0.7                          | 1.2                 |                    |  |
| Supply Current, I <sup>+</sup>                                       | RL = ∞, V <sup>+</sup> = 30 V                                          | -    | 1.5                          | 3                   | mA                 |  |
|                                                                      |                                                                        |      |                              |                     |                    |  |

### ELECTRICAL CHARACTERISTICS (Values Apply for Each Operational Amplifier)



**NOTE 2:** The input signal voltages and the input common-mode voltage should not be allowed to go negative by more than 0.3 V. The positive limit of the common-mode voltage range is  $V^+ - 1.5 V$ , but either or both inputs can go the + 32 V without damage.

NOTE 3:  $V_0 = 1.4 V_{DC}$ ,  $R_s = 0 \Omega$  with V<sup>+</sup> from 5 V to 30 V, and over the full input common-mode voltage range (0 V to V<sup>+</sup> - 1.5 V).

NOTE 4: The maximum output current is approximately 40 mA independent of the magnitude of V<sup>+</sup>. Continuous short circuits at V<sup>+</sup> > 15 V can cause excessive power dissipation and eventual destruction. Short circuits from the output to V<sup>+</sup> can cause overheating and eventual destruction of thedevice. Destructive dissipation can result from simultaneous short circuits on both amplifiers.

**NOTE 1:** Due to the p-n-p input stage the direction of the input current is out of the IC. No loading change exists on the input lines because this current is essentially constant, independent of the state of the output.

| CHARACTERISTIC                                                      | TEST CONDITIONS                                                        |      | UNITS |                     |       |
|---------------------------------------------------------------------|------------------------------------------------------------------------|------|-------|---------------------|-------|
|                                                                     | Supply Voltage (V <sup>+</sup> ) = 5 V<br>Unless Otherwise Specified   | Min. | Тур.  | Max.                |       |
|                                                                     | T <sub>A</sub> = 25 <sup>o</sup> C                                     |      |       |                     |       |
| Input Offset Voltage, VIO                                           | Note 3                                                                 | -    | 2     | 7                   | mV    |
| Output Voltage Swing, VOPP                                          | RL ≥ 10 kΩ                                                             | 0    | -     | V <sup>+</sup> -1.5 | v     |
| Input Common-Mode<br>Voltage Range, VICR                            | Note 2, V <sup>+</sup> = 30 V                                          | 0    | -     | V <sup>+</sup> –1.5 | v     |
| Input Offset Current, IIO                                           | II+-II_                                                                | -    | 5     | 50                  | nA    |
| Input Bias Current, IIB                                             | I <sub>I</sub> <sup>+</sup> or I <sub>I</sub> <sup>-</sup> , Note 1    | -    | 45    | 250                 | nA    |
| Output Current (Source), IO                                         | V  <sup>+</sup> = +1 V, V  <sup></sup> = 0 V,<br>V <sup>+</sup> = 15 V | 20   | 40    | -                   | mA    |
| Output Current (Sink), IO                                           | VI <sup>+</sup> =0 V, VI <sup></sup> =1 V, V <sup>+</sup> =15 V        | 10   | 20    | -                   | mA    |
| Short Circuit Output Current                                        | RL = 0 (to Ground) Note 4                                              | -    | 40    | 60                  | mA    |
| Large Signal Voltage Gain, AOL                                      | RL≥2kΩ, V <sup>+</sup> = 15 V<br>(For large VO swing)                  | -    | 100   | -                   | V/mV  |
| Common-Mode Rejection<br>Ratio, CMRR                                | DC                                                                     | 50   | 70    | -                   | dB    |
| Power Supply Rejection<br>Ratio, PSRR                               | DC                                                                     | 50   | 100   | -                   | dB    |
| Amplifier-to-Amplifier<br>Coupling                                  | f = 1 to 20 kHz (Input referred)                                       | -    | -120  | -                   | dB    |
|                                                                     | $T_{A} = -40 \text{ to} + 85^{\circ}\text{C}$                          |      |       |                     |       |
| Input Offset Voltage, VIO                                           | Note 3                                                                 | -    |       | 10                  | mV    |
| Temperature Coefficient of<br>Input Offset Voltage,∝V <sub>IO</sub> | R <sub>s</sub> = 0                                                     | -    | 7     | -                   | µV/⁰C |
| Input Offset Current, IIO                                           | $I_1^+ - I_1^-$                                                        | -    | 45    | 200                 | nA    |
| Temperature Coefficient of<br>Input Offset Current, ∝I IO           |                                                                        | -    | 10    |                     | pA/ºC |
| Input Bias Current, IIB                                             | <sup>+</sup> or    <sup>-</sup>                                        |      | 40    | 500                 | nA    |
| Input Common-Mode<br>Voltage Range, VICR                            | V <sup>+</sup> = 30 V, Note 2                                          | 0    | -     | V <sup>+</sup> -2   | v     |
| Supply Current, I <sup>+</sup>                                      | RL = ∞ On All Ampl.                                                    |      | 0.7   | 1.2                 | mA    |
| Suppry Current, I                                                   | RL = ∞, V <sup>+</sup> = 30 V                                          | -    | 1.5   | 3                   |       |

ELECTRICAL CHARACTERISTICS (Values Apply for Each Operational Amplifier)

NOTE 1: Due to the p-n-p input stage the direction of the input current is out of the IC. No loading change exists on the input lines because this current is essentially constant, independent of the state of the output.

**NOTE 2:** The input signal voltages and the input common-mode voltage should not be allowed to go negative by more than 0.3 V. The positive limit of the common-mode voltage range is  $V^+ - 1.5 V$ , but either or both inputs can go the + 32 V without damage.

NOTE 4: The maximum output current is approximately 40 mA independent of the magnitude of V<sup>+</sup>. Continuous short circuits at V<sup>+</sup> > 15 V can cause excessive power dissipation and eventual destruction. Short circuits from the output to V<sup>+</sup> can cause overheating and eventual destruction of thedevice. Destructive dissipation can result from simultaneous short circuits on both amplifiers.

NOTE 3:  $V_0 = 1.4 V_{DC}$ ,  $R_s = 0 \Omega$  with V<sup>+</sup> from 5 V to 30 V, and over the full input common-mode voltage range (0 V to V<sup>+</sup> - 1.5 V).

|                                                   |                                                       |             |           | LIN        | AITS  |           |      |            |
|---------------------------------------------------|-------------------------------------------------------|-------------|-----------|------------|-------|-----------|------|------------|
| CHARACTERISTIC                                    | TEST CONDITIONS                                       |             | CA555     |            |       | CA555C    |      | UNITS      |
|                                                   |                                                       | Min.        | Тур.      | Max.       | Min.  | Тур.      | Max. |            |
| DC Supply Voltage,<br>V <sup>+</sup>              |                                                       | 4.5         | -         | 18         | 4.5   | _         | 16   | v          |
| DC Supply Current                                 | V <sup>+</sup> = 5 V,<br>RL = ∞                       | _           | 3         | 5          | -     | 3         | 6    | mA         |
| (Low State)*, I <sup>+</sup>                      | V <sup>+</sup> = 15 V,<br>RL = ∞                      | _           | 10        | 12         | _     | 10        | 15   | mA         |
| Threshold Voltage,<br>VTH                         |                                                       | _           | (2/3)V+   | _          | _     | (2/3)V+   | -    | v          |
| Trigger Voltage                                   | V <sup>+</sup> = 5 V<br>V <sup>+</sup> = 15 V         | 1.45<br>4.8 | 1.67<br>5 | 1.9<br>5.2 | -     | 1.67<br>5 | -    | v          |
| Trigger Current                                   |                                                       | -           | 0.5       | _          | -     | 0.5       | -    | μA         |
| Threshold Current≜,<br>ITH                        |                                                       | -           | 0.1       | 0.25       | _     | 0.1       | 0.25 | μA         |
| Reset Voltage                                     |                                                       | 0.4         | 0.7       | 1.0        | 0.4   | 0.7       | 1.0  | v          |
| Reset Current                                     |                                                       | -           | 0.1       | 1          | -     | 0.1       | -    | mA         |
| Control Voltage                                   | V <sup>+</sup> = 5 V                                  | 2.9         | 3.33      | 3.8        | 2.6   | 3.33      | 4    | V          |
| Level                                             | V <sup>+</sup> = 15 V                                 | 9.6         | 10        | 10.4       | 9     | 10        | 11   | V          |
|                                                   | V <sup>+</sup> = 5 V<br>ISINK = 5 mA                  | -           | -         |            | -     | 0.25      | 0.35 | v          |
|                                                   | ISINK = 8 mA                                          | -           | 0.1       | 0.25       | -     | -         | -    | v          |
| Output Voltage<br>Drop:                           | V <sup>+</sup> = 15 V<br>ISINK = 10 mA                | _           | 0.1       | 0.15       | -     | 0.1       | 0.25 |            |
| Low State, VOL                                    | ISINK = 50 mA                                         | -           | 0.4       | 0.5        | -     | 0.4       | 0.75 |            |
|                                                   | ISINK = 100 mA                                        | -           | 2.0       | 2.2        | -     | 2.0       | 2.5  | V          |
|                                                   | ISINK = 200 mA                                        | -           | 2.5       | -          | -     | 2.5       | -    |            |
|                                                   | V <sup>+</sup> = 5 V<br>ISOURCE = 100 mA              | 3.0         | 3.3       | -          | 2.75  | 3.3       | -    |            |
| High State, VOH                                   | V <sup>+</sup> = 15 V<br><sup>I</sup> SOURCE = 100 mA | 13.0        | 13.3      | _          | 12.75 | 13.3      | _    | V          |
|                                                   | ISOURCE = 200 mA                                      |             | 12.5      | -          | -     | 12.5      | -    |            |
| Timing Error<br>(Monostable):<br>Initial Accuracy | R <sub>1</sub> , R <sub>2</sub><br>= 1 to 100 kΩ      | _           | 0.5       | 2          | -     | 1         | -    | %          |
| Frequency<br>Drift with<br>Temperature            | $C = 0.1 \mu\text{F}$ Tested at $V^+ = 5 V,$          | -           | 30        | 100        | -     | 50        |      | p/m/<br>°C |
| Drift with Supply<br>Voltage                      | V <sup>+</sup> = 15 V                                 | -           | 0.05      | 0.2        | _     | 0.1       | -    | %/V        |
| Output Rise Time, t <sub>r</sub>                  |                                                       | -           | 100       | -          | -     | 100       | -    | ns         |
| Output Fall Time, tf                              |                                                       | -           | 100       | -          | -     | 100       |      | ns         |

### ELECTRICAL CHARACTERISTICS, At $T_A = 25^{\circ}C$ , $V^+ = 5$ to 15 V unless otherwise specified

\* When the output is in a high state, the dc supply current is typically 1 mA less than the low-state value.

• The threshold current will determine the sum of the values of  $R_1$  and  $R_2$  to be used in Fig. 16 (astable operation): the maximum total  $R_1 + R_2 = 20 M\Omega$ .

# CA555, CA555C Types







9203-24





Fig. 6 – Output voltage drop (high state) vs. source current.



Fig.7 – Output voltage-low state vs. sink current at  $V^+ = 5 V$ .

.43

# CA555, CA555C Types



Top Trace: Output voltage (2V/div. and

0.5 ms/div.) Bottom Trace: Capacitor voltage (1 V/ div. and 0.5 ms/div.)







# CA723 Types

ELECTRICAL CHARACTERISTICS at  $T_A = 25$  C,  $V^+ = V_C = V_I = 12$  V,  $V^- = 0$ ,  $V_O = 5$  V,  $I_L = 1$  mA,  $C_1 = 100$  pF,  $C_{REF} = 0$ ,  $R_{SCP} = 0$ , unless otherwise specified. Divider impedance  $R_1R_2$   $R_1+R_2$  at non-inverting input, Term. 5, = 10 k $\alpha$  (see Fig. 23).

|                                                                          |                                                                      |      |       | LI    | MITS        |       |       |                 |
|--------------------------------------------------------------------------|----------------------------------------------------------------------|------|-------|-------|-------------|-------|-------|-----------------|
| CHARACTERISTIC                                                           | TEST<br>CONDITIONS                                                   |      | CA723 |       |             | CA723 |       | UNITS           |
| Quiescent Regulator                                                      | 1 <sub>1</sub> = 0,                                                  | Min. | Тур.  | Max.  | Min.        | Тур.  | Max.  |                 |
| Current, IQ                                                              | V <sub>I</sub> = 30 V                                                | -    | 2.3   | 3.5   | -           | 2.3   | 4     | mA              |
| Input Voltage<br>Range, V <sub>I</sub>                                   |                                                                      | 9.5  | -     | 40    | 9.5         | -     | 40    | v               |
| Output Voltage<br>Range, V <sub>O</sub>                                  |                                                                      | 2    | -     | 37    | 2           | -     | 37    | v               |
| Differential Input-<br>Output Voltage,<br>V <sub>I</sub> -V <sub>O</sub> |                                                                      | 3    | _     | 38    | 3           | _     | 38    | v               |
| Reference Voltage,<br><sup>V</sup> REF                                   |                                                                      | 6.95 | 7.15  | 7.35  | 6. <b>8</b> | 7.15  | 7.5   | v               |
|                                                                          | V <sub>I</sub> = 12<br>to 40 V                                       |      | 0.02  | 0.2   | _           | 0.1   | 0.5   |                 |
|                                                                          | V <sub>I</sub> = 12<br>to 15 V                                       |      | 0.01  | 0.1   | -           | 0.01  | 0.1   |                 |
| Line Regulation<br>(See Note 1)                                          | V <sub>I</sub> = 12<br>to 15 V,<br>T <sub>A</sub> = -55 to<br>+125°C | -    | _     | 0.3   | _           | _     | _     | %∨ <sub>O</sub> |
|                                                                          | V <sub>I</sub> = 12<br>to 15 V,<br>T <sub>A</sub> = 0 to<br>70°C     |      | _     |       | _           | _     | 0.3   |                 |
|                                                                          | I <sub>L</sub> = 1<br>to 50 mA                                       | 5    | 0.03  | 0.15  | -           | 0.03  | 0.2   |                 |
| Load Regulation<br>(See Note 1)                                          | I <sub>L</sub> = 1<br>to 50 mA,<br>T <sub>A</sub> = −55 to<br>+125°C | _    | _     | 0.6   |             | _     |       | %∨o             |
|                                                                          | I <sub>L</sub> = 1<br>to 50 mA,<br>T <sub>A</sub> = 0<br>to 70°C     | _    | _     | _     | _           | _     | 0.6   |                 |
| Output-Voltage<br>Temp. Coefficient,                                     | T <sub>A</sub> = -55<br>to +125°C                                    | -    | 0.002 | 0.015 | _           | num.  |       | %/°C            |
| ^vo                                                                      | $T_A = 0$<br>to 70°C                                                 |      |       | -     | -           | 0.003 | 0.015 |                 |
| Ripple Rejection                                                         | f = 50 Hz<br>to 10 kHz                                               | -    | 74    | _     |             | 74    |       |                 |
| (See Note 2)                                                             | f = 50 Hz to<br>10 kHz,<br>C <sub>REF</sub> = 5 µF                   | -    | 86    | _     | _           | 86    | _     | dB              |
| Short-Circuit<br>Limiting Current,<br><sup>I</sup> LIM                   | R <sub>SCP</sub> = 10 Ω,<br>V <sub>O</sub> = 0                       | -    | 65    | _     | -           | 65    | -     | mA              |
| Equivalent Noise RMS<br>Output Voltage, V <sub>N</sub>                   |                                                                      | -    | 20    | -     |             | 20    | -     | μν              |
| (See Note 2)                                                             | BW = 100 Hz<br>10 kHz,<br>C <sub>REF</sub> = 5 μF                    | -    | 2.5   | -     |             | 2.5   | _     |                 |

 
 Note 1: Line and load regulation specifications are given for condition of a constant chip temperature. For high-dissipation conditions, temperature drifts must be separately taken into account.
 Note 2: For C<sub>REF</sub>, see Fig. 23.









Fig. 6 - Load regulation without current limiting.



Fig. 7 – Load regulation with current limiting.



# CA723 Types



49

# CA741, CA747, CA748, CA1458, CA1558 Types

| RCA<br>Type No. | No. of<br>Ampl. | Phase<br>Comp. | Offset Voltage<br>Null | Min.<br>A <sub>OL</sub> | Max. V <sub>IO</sub><br>(mV) | Operating-Temperature<br>Range ( <sup>°</sup> C) |
|-----------------|-----------------|----------------|------------------------|-------------------------|------------------------------|--------------------------------------------------|
| CA1458          | dual            | int.           | no                     | 20k                     | 6                            | 0 to +70▲                                        |
| CA1558          | dual            | int.           | no                     | 50k                     | 5                            | -55 to +125                                      |
| CA741C          | single          | int.           | yes                    | 20k                     | 6                            | 0 to +70▲                                        |
| CA741           | single          | int.           | yes                    | 50k                     | 5                            | -55 to +125                                      |
| CA747C          | dual            | int.           | yes*                   | 20k                     | 6                            | 0 to +70▲                                        |
| CA747           | dual            | int.           | yes*                   | 50k                     | 5                            | -55 to +125                                      |
| CA748C          | single          | ext.           | yes                    | 20k                     | 6                            | 0 to +70▲                                        |
| CA748           | single          | ext.           | yes                    | 50k                     | 5                            | -55 to +125                                      |

\*In the 14-lead dual-in-line plastic package only.

▲All types in any package style can be operated over the temperature range of -55 to +125°C, although the published limits for certain electrical specifications apply only over the temperature range of 0 to +70°C.

### ORDERING INFORMATION

When ordering any of these types, it is important that the appropriate suffix letter for the package required be affixed to the type number. For example: If a CA1458 in a straightlead TO-5 style package is desired, order CA1458T.

|          |    |           | PACKAG     | SE TY | 'PE AI | ND SI                  | JFFIX | LETT | ER            |               |          |
|----------|----|-----------|------------|-------|--------|------------------------|-------|------|---------------|---------------|----------|
| Type No. |    | TC<br>STY | )-5<br>/LE | PLA   | STIC   | C Gold-CHIP<br>PLASTIC |       | СНІР | Gold-<br>CHIP | BEAM-<br>LEAD | FIG. No. |
|          | 8L | 10L       | DIL-CAN    | 8L    | 14L    | 8L                     | 14L   |      |               |               |          |
| CA1458   | т  |           | S          | Е     |        | G                      |       | н    | GH            |               | 1d, 1h   |
| CA1558   | т  |           | S          | E     |        | G                      |       |      |               |               | 1d, 1h   |
| CA741C   | Т  |           | S          | E     |        | G                      |       | н    | GH            |               | 1a, 1e   |
| CA741    | т  |           | S          | E     |        | G                      |       |      |               | L             | 1a, 1e   |
| CA747C   |    | т         |            |       | Е      |                        | G     | н    | GH            |               | 1b, 1f   |
| CA747    |    | т         |            |       | E      |                        | G     |      |               |               | 1b, 1f   |
| CA748C   | Т  |           | S          | E     |        | G                      |       | Н    | GH            |               | 1c, 1g   |
| CA748    | т  |           | S          | E     |        | G                      |       |      |               |               | 1c, 1g   |



PHASE ۹۷۱ Do NVERTING NON-INVERTING Q<sub>1</sub>3 оитрит ----© 85 39 K ≤ OFFSET NULL \$<sup>₽</sup>10 \$50 ര് Q<sub>17</sub> R<sub>12</sub> 50 к 8Ö **@**v⁻ ALL RESISTANCE VALUES ARE IN OHMS 92CM-19432



# CA741, CA747, CA748, CA1458, CA1558 Types

### ELECTRICAL CHARACTERISTICS For Equipment Design

|                                                      | TEAT CONDIT                                             |                                        | L           | імітѕ   |       |           |  |
|------------------------------------------------------|---------------------------------------------------------|----------------------------------------|-------------|---------|-------|-----------|--|
|                                                      | TEST CONDIT<br>Supply Voltage<br>V <sup>+</sup> = 15 V. |                                        | C<br>C      |         | UNITS |           |  |
| CHARACTERISTIC                                       | V <sup>-</sup> = -15 V,<br>V <sup>-</sup> = -15 V       | Ambient<br>Temperature, T <sub>∆</sub> | C<br>C      |         |       |           |  |
|                                                      |                                                         |                                        | Min. Typ. N |         | Max.  | 1         |  |
| Input Offset Voltage,                                | R <sub>S</sub> = ≤ 10 kΩ                                | 25 °C                                  | -           | 2       | 6     | mV        |  |
| V <sub>IO</sub>                                      | ng- < 10 ks2                                            | 0 to 70 °C                             | -           | -       | 7.5   |           |  |
| Input Offset Current,                                |                                                         | 25 °C                                  |             | 20      | 200   | nA        |  |
| 10                                                   |                                                         | 0 to 70 °C                             | -           | ł       | 300   |           |  |
| Input Bias Current,                                  |                                                         | 25 °C                                  | -           | 80      | 500   | nA        |  |
| <sup>1</sup> IB                                      |                                                         | 0 to 70 °C                             | -           | -       | 800   |           |  |
| Input Resistance, R <sub>I</sub>                     |                                                         |                                        | 0.3         | 2       |       | MΩ        |  |
| Open-Loop Differential                               | R <sub>L</sub> ≥2kΩ                                     | 25 °C                                  | 20,000      | 200,000 | -     |           |  |
| Voltage Gain, A <sub>OL</sub>                        | V <sub>O</sub> = ±10 V                                  | 0 to 70 °C                             | 15,000      | -       | -     |           |  |
| Common Mode Input<br>Voltage Range, V <sub>ICR</sub> |                                                         | 25 °C                                  | ±12         | ±13     | -     | v         |  |
| Common-Mode<br>Rejection Ratio, CMRR                 | R <sub>S</sub> ≤10kΩ                                    | 25 °C                                  | 70          | 90      | -     | dB        |  |
| Supply-Voltage<br>Rejection Ratio, PSRR              | $R_{S} \leq 10  k\Omega$                                | 25 °C                                  | -           | 30      | 150   | $\mu V/V$ |  |
| Output Maltana Suuina                                | $R_L \ge 10 \ k\Omega$                                  | 25 °C                                  | ±12         | ±14     | -     |           |  |
| Output Voltage Swing,<br>VOPP                        | R <sub>1</sub> ≥2 kΩ                                    | 25 °C                                  | ±10         | ±13     | -     | V         |  |
| 0,1                                                  | 11L≈2 K36                                               | 0 to 70 °C                             | ±10         | ±13     | -     |           |  |
| Supply Current, I <sup>±</sup>                       |                                                         | 25 °C                                  | -           | 1.7     | 2.8   | mA        |  |
| Device Dissipation, P <sub>D</sub>                   |                                                         | 25 °C                                  | -           | 50      | 85    | mW        |  |



Fig.8—Output voltage vs. transient response time for CA741C and CA741.



Fig.9–Voltage-offset null circuit for CA741C, CA741, CA747CE, CA747CG, CA747E, and CA747G.



Fig. 10-Voltage-offset null circuit for CA748C and CA748.



Fig. 11-Transient response test circuit for all types.

\* Values apply for each section of the dual amplifiers.

### ELECTRICAL CHARACTERISTICS Typical Values Intended Only for Design Guidance

| CHARACTERISTIC                                                | TEST<br>CONDITIONS<br>V± = ±15 V                              | TYP.<br>VALUES<br>ALL TYPES | UNITS   |
|---------------------------------------------------------------|---------------------------------------------------------------|-----------------------------|---------|
| Input Capacitance, C <sub>I</sub>                             |                                                               | 1.4                         | pF      |
| Offset Voltage<br>Adjustment Range                            |                                                               | ±15                         | )<br>mV |
| Output Resistance, RO                                         |                                                               | 75                          | Ω       |
| Output Short-Circuit Current                                  |                                                               | 25                          | mA      |
| Transient Response:<br>Rise Time, t <sub>r</sub><br>Overshoot | Unity gain<br>V <sub>I</sub> = 20 mV<br>R <sub>I</sub> = 2 kΩ | 0.3                         | μs<br>% |
| Oversitoot                                                    | C <sub>L</sub> ≤ 100 pF                                       |                             |         |
| Slew Rate, SR:                                                |                                                               |                             |         |
| Closed-loop                                                   | R <sub>1</sub> ≥ 2 kΩ                                         | 0.5                         | V/µs    |
| Open-loop <sup>▲</sup>                                        |                                                               | 40                          |         |

▲ Open-loop slew rate applies only for types CA748C and CA748.

### ELECTRICAL CHARACTERISTICS

|                                             |                   | TEST CONC                                                                                          |                                                        | 1    |         |      | 1     |
|---------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------|------|---------|------|-------|
| CHARACTERISTICS                             | SYMBOLS           | V <sup>+</sup> = 5V, V <sup>-</sup><br>V <sub>TH</sub> ADJ. =<br>−5V ± 1%,<br>(Term. 13)           | = -5V<br>T <sub>A</sub> = 25°C<br>(unless<br>indicated |      | LIMITS  |      | UNITS |
|                                             |                   | CEXT = 0.01 µF                                                                                     | otherwise)                                             | MIN. | TYP.    | MAX. | 1     |
| Static (DC) Characteristics                 |                   |                                                                                                    |                                                        |      |         |      |       |
| Power Dissipation                           | PD                |                                                                                                    |                                                        | - 1  | 140     | 180  | mW    |
| Input Offset Current                        | 110               |                                                                                                    |                                                        | -    | 1       | 2    | μA    |
| Input Bias Current:                         |                   |                                                                                                    |                                                        |      | -       |      |       |
| T <sub>A</sub> = 25°C                       | Чв                |                                                                                                    | Ver Ver                                                | -    | 5       | 25   | μΑ    |
| T <sub>A</sub> = -55°C                      |                   |                                                                                                    | V5" V6"                                                |      | -       | 50   | 1     |
| Output Voltage:                             |                   | ]                                                                                                  | V3 = V4 =                                              |      |         |      |       |
| High                                        | ∨он               | I <sub>OM</sub> = 200 μ A                                                                          | 0                                                      | 3    | -       | -    | v     |
| Low -                                       |                   | V <sub>14</sub> = 5 V,                                                                             | 1                                                      | -    | -       | 350  | mv.   |
| $T_A = 25^{\circ}C$<br>$T_A = 125^{\circ}C$ | VOL               | lg = 10 mA                                                                                         |                                                        | -    | -       | 400  | 1 ""  |
| Strobe Load Current                         | 's                | V <sub>12</sub> = 0                                                                                | · · · ·                                                | -    | -       | 1.5  | mA    |
| Strobe Reverse Current:                     | '5                | * 12 = 0                                                                                           |                                                        |      | +       |      |       |
| T <sub>A</sub> = 25°C                       | ISB.              | V12 = 5V                                                                                           |                                                        | -    | -       | 2    | μΑ    |
| T <sub>A</sub> = 125°C                      | - <sup>- on</sup> |                                                                                                    |                                                        | -    | -       | 25   |       |
| Input Gate Load Current                     | 'G                | V10 = V11 0                                                                                        |                                                        | -    | -       | 2.5  | mA    |
| Input Gate Reverse Current                  |                   |                                                                                                    |                                                        |      | -       | 2    |       |
| T <sub>A</sub> = 25°C                       | IGR               | V10 = V11 = 5V                                                                                     |                                                        | -    |         |      | μΑ    |
| T <sub>A</sub> = 125°C                      |                   |                                                                                                    |                                                        | -    | -       | 25   |       |
| Switching Characteristics                   |                   |                                                                                                    |                                                        |      |         |      |       |
| Input Threshold Voltage:                    |                   |                                                                                                    |                                                        | 14   | 17      | 20   |       |
| T <sub>A</sub> = 25°C                       | ∨тн               |                                                                                                    |                                                        | 12   | 17      | 22   | m∨    |
| $T_{A} = -55$ to 125°C                      |                   |                                                                                                    |                                                        | 12   |         |      |       |
| Input Offset Voltage                        | V <sub>IO</sub>   |                                                                                                    |                                                        | -    | 1       | 6    | m۷    |
| Input Gate Voltage:                         | VGH               | V 3 ∹ V5 ≭ 25 m V,                                                                                 |                                                        | -    | 1.6     | -    |       |
| High                                        | _                 | 1                                                                                                  |                                                        |      |         | _    | v     |
| Low                                         | VGL               | V4 = V6 = 0                                                                                        |                                                        | -    | 0.7     | -    |       |
| Common-Mode Range:<br>Input Gate High       | VCM               |                                                                                                    |                                                        | -    | ±1.5    | -    | v     |
| Input Gate Low                              |                   |                                                                                                    |                                                        | -    | ±1.5    | -    | ·     |
| Differential-Mode Range:                    | 1                 |                                                                                                    |                                                        |      | 1 1 600 |      |       |
| Input Gate High                             | ∨он               |                                                                                                    |                                                        | -    | ±600    |      | mV    |
| Input Gate Low                              | VDL               | 1                                                                                                  |                                                        | -    | ±1.5    | -    | v     |
| Propagation Delay:                          |                   |                                                                                                    |                                                        |      |         |      |       |
| Input to Amplifier Output                   | tIA               | V3 = 25 mV (pulse                                                                                  | d),                                                    | -    | 10      | 15   |       |
| Input to Output                             | 10                | V <sub>12</sub> = 2V                                                                               |                                                        | -    | 20      | 30   |       |
| Strobe to Output                            | 'SO               | V <sub>3</sub> = V <sub>4</sub> = V <sub>5</sub> = V <sub>6</sub><br>V <sub>12</sub> = 2V (puised) | ; = O,                                                 | -    | 15      | 20   | ns    |
| Gate Input to Amplifier Output              | <sup>t</sup> GA   | V11 = 2V (pulsed)                                                                                  |                                                        | -    | 10      | 15   |       |
| Gate Input to Amplifier Input               | tGI               | V3 = 25 mV                                                                                         |                                                        |      | 30      | 35   |       |
| Common-Mode Recovery Time:                  | 1                 |                                                                                                    |                                                        | _    | 15      | 30   |       |
| Input Gate High                             | <sup>1</sup> CMR  | V3 = V5 = 1.5 V                                                                                    |                                                        |      |         |      | ns    |
| Input Gate Low                              |                   |                                                                                                    |                                                        | -    | 15      | 30   |       |
| Differential-Mode                           |                   |                                                                                                    |                                                        |      |         |      |       |
| Recovery Time:                              | 1DR               | Va - Va - 400                                                                                      |                                                        | -    | 30      | -    | ns    |
| Input Gate High                             |                   | V3 = V5 = 400 mV                                                                                   |                                                        | -    | 0       | -    | 115   |
| Input Gate Low                              |                   |                                                                                                    |                                                        |      | 1       |      |       |







Fig. 5 – Test circuit for measurement of low ( $V_{OL}$ ) and high ( $V_{OH}$ ) output voltage levels.







Fig. 6 – Threshold propagation delay, gate and input-offset test circuit with associated pulse wave forms.



CA1541D

# FM IF Amplifier-Limiter and Quadrature Detector

### For FM IF and TV Sound IF Applications

The CA2111A, on a single monolithic chip, provides a multistage wideband amplifier-limiter, a quadrature detector, and an emitter-follower output stage. This device is designed for use in FM receivers and in the sound IF sections of TV receivers. In addition, an output terminal is provided which allows the use of the amplifier-limiter as a straight 60-dB wideband amplifier.

The amplifier-limiter features the excellent limiting characteristics of 3 cascaded differential amplifiers.

The quadrature detector requires only one coil in the associated outboard circuit and therefore, tuning is a simple procedure.

A unique feature of the CA2111A is its exceptionally low AFC voltage drift over the full operating-temperature range.

This device can be supplied in either dual-in-line or quad-inline 14-lead plastic packages (CA2111AE and CA2111AQ, respectively).

### ELECTRICAL CHARACTERISTICS at TA = 25°C

|                               |                    |                           |      | UNITS  |      |       |
|-------------------------------|--------------------|---------------------------|------|--------|------|-------|
| CHARACTERISTIC                | SYMBOL             | TEST CONDITIONS           | MIN. | TYP.   | MAX. | UNITS |
| DC Voltage:                   |                    | V <sup>+</sup> = 12V      | -    | 5.4    | -    |       |
| At Terminal 1                 | V <sub>1</sub>     | = 8V                      | -    | 3.7    | -    |       |
| At Terminals 4, 5, 6, 10      | V4, 5, 6, 10       | V <sup>+</sup> = 8V       |      | · 1.35 | -    | v     |
| At Terminals 2, 12            | V <sub>2, 12</sub> |                           | -    | 3.5    | -    |       |
| DC Current (into Terminal 13) |                    |                           |      |        |      |       |
| At V <sup>+</sup> = 8V        |                    |                           | -    | 14     | ] -  | mA    |
| At V <sup>+</sup> = 12V       | 113                |                           |      | 16     | -    |       |
| Amplifier Input Resistance    | R <sub>4</sub>     |                           | -    | 7      | -    | kΩ    |
| Amplifier Input Capacitance   | C <sub>4</sub>     | 1                         | -    | 11     | -    | pF    |
| Detector Input Resistance     | R <sub>12</sub>    | 1                         | -    | 70     | -    | kΩ    |
| Detector Input Capacitance    | C <sub>12</sub>    | f <sub>o</sub> = 10.7 MHz | -    | 2.7    | -    | pF    |
| Amplifier Output Resistance   | R <sub>10</sub>    |                           | -    | 60     | -    | Ω     |
| Detector Output Resistance    | R <sub>1</sub>     | 1                         | -    | 200    | -    | Ω     |
| De-Emphasis Resistance        | R <sub>14</sub>    | 1                         | -    | 8.8    | -    | kΩ    |

### DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C FM Modulation Frequency = 400 Hz, Source Resistance = $50\Omega$

|                                                            |                             |                                                             |       |      | TEST CO                                   | NDITIO              | NS                                                         |      |       |                                | TEST CIR-          |
|------------------------------------------------------------|-----------------------------|-------------------------------------------------------------|-------|------|-------------------------------------------|---------------------|------------------------------------------------------------|------|-------|--------------------------------|--------------------|
| CHARACTERISTIC                                             | SYMBOL                      | $f_0 = 10.7 \text{ MHz}$<br>$\Delta f = \pm 75 \text{ KHz}$ |       |      | f <sub>o</sub> = 4.5 MHz<br>∆l = ± 25 KHz |                     | $f_0 = 5.5 \text{ MHz}$<br>$\Delta f = \pm 50 \text{ KHz}$ |      | UNITS | CUIT OR<br>CHARAC-<br>TERISTIC |                    |
|                                                            |                             | V* =                                                        | = 12V | v*   | = 8V                                      | V <sup>+</sup>      | = 12V                                                      | V+ - | = 12V |                                | CURVES<br>FIG. NO. |
|                                                            |                             |                                                             |       |      | LIMIT                                     | rs                  |                                                            |      |       |                                |                    |
|                                                            |                             | TYP.                                                        | MAX.  | TYP. | MAX.                                      | TYP. MAX. TYP. MAX. |                                                            |      |       |                                |                    |
| AMPL-LIMITER                                               |                             |                                                             |       |      |                                           |                     |                                                            |      |       |                                |                    |
| Input Limiting<br>Threshold Voltage                        | V <sub>i</sub> (lim)<br>(4) | 400                                                         | 600   | 400  | 600                                       | 250                 | 400                                                        | 250  | 400   | V<br>(RMS)                     | 7, 6, 8, 9         |
| AM Rejection <sup>‡</sup> *                                | AMR(1)                      | 45                                                          | -     | 37   | -                                         | 36                  | -                                                          | 40   | -     | dB                             | 2, 7, 5, 6         |
| Ampl. Voltage Gain <b>≜</b>                                | A <sub>V</sub> (10)         | 55                                                          | -     | 55   | -                                         | 60                  | -                                                          | 60   | -     | dB                             | 7                  |
| DETECTOR<br>Recovered Audio <sup>‡</sup><br>Output Voltage | V <sub>o</sub> (AF)<br>(1)  | 0.48                                                        | -     | 0.3  | -                                         | 0.72                | -                                                          | 1.2  | -     | V<br>(RMS)                     | 6, 7, 8, 9         |
| Total Harmonic <sup>‡</sup><br>Distortion                  | THD(1)                      | 1                                                           | -     | 1    |                                           | 1.5                 | -                                                          | 3    | -     | %                              | 7                  |
| <sup>1</sup> V <sub>i</sub> = 10 mV (RMS)                  | ▲Vi                         | <ul> <li>≤ 50 μV</li> </ul>                                 | (rms) | ·    | 100% FM                                   | 30% AM              |                                                            |      |       |                                |                    |

Features:

- Direct replacement for ULN2111A and MC1357
- Good sensitivity: Input limiting voltage (knee) (400 μV typ. at 10.7 MHz; 250 μV typ. at 4.5 MHz and 5.5 MHz)
- Excellent AM rejection (45 dB typ. at 10.7 MHz)
- Provision for output from 3-stage IF amplifier section
- Low harmonic distortion
- Quadrature detection permits simplified single-coil tuning
- Extremely low AFC voltage drift over full
  - operating temperature range
- Minimum number of external parts required

# CA2111AE, CA2111AQ



MAXIMUM RATINGS, Absolute Maximum Values at TA=25°C

| DC Supply Voltage<br>[between terminals 13 (V <sup>+</sup> ) and 7 (V <sup></sup> )} | 16                  | v     |
|--------------------------------------------------------------------------------------|---------------------|-------|
| Device Dissipation:                                                                  |                     |       |
| Up to T <sub>A</sub> = 60°C                                                          | 600                 | mW    |
| Above T <sub>A</sub> = 60°C                                                          | derate linearly 6.7 | mW/°C |
| Ambient Temperature Range:                                                           |                     |       |
| Operating                                                                            | -55 to +125         | °c    |
| Storage                                                                              | -65 to +150         | °c    |
| Lead Temperature (During Soldering):                                                 |                     |       |
| At distance 1/16 ± 1/32 in.                                                          |                     |       |
| (1.59 ± 0.79 mm)                                                                     |                     |       |
| from case for 10s max                                                                | + 265               | °C    |



Fig. 2 -AM rejection vs input voltage (4.5 MHz).



Fig. 3-AM rejection vs input voltage (5.5 MHz).

57

# **DC Amplifier**

- Designed for use in Communication, Telemetry, Instrumentation, and Data-Processing Equipment
- Balanced differential-amplifier configuration with controlled constant-current source to provide outstanding versatility
- $\bullet$  Built-in temperature stability for operation from -55  $^{\rm O}{\rm C}$  to +125  $^{\rm O}{\rm C}$
- Companion Application Note, ICAN 5030 "Applications of RCA CA3000 Integrated Circuit DC Amplifier" covers characteristics of different operating modes, frequency considerations, IO when parrow band tund amplifier design, crystal oscillator design, and many other application aids

• 10-1 ead hermetic TO-5 style package

### ABSOLUTE-MAXIMUM VOLTAGE LIMITS at T<sub>FA</sub> = 25<sup>o</sup>C

MAXIMUM POWER SUPPLY VOLTAGE --- 16 or ±8 V

| OPERATING-TEMPERATURE RANGE              |     |  | -59 | 5°C | to +125 <sup>0</sup> C |
|------------------------------------------|-----|--|-----|-----|------------------------|
| STORAGE-TEMPERATURE RANGE                |     |  | -69 | 5°C | to +150 <sup>0</sup> C |
| LEAD-TEMPERATURE (During Soldering       | g): |  |     |     |                        |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.7 |     |  |     |     | 0-                     |
| from case for 10 seconds max.            |     |  |     |     | +265°C                 |

MAXIMUM SINGLE-ENDED INPUT-SIGNAL VOLTAGE . . . ±4 V MAXIMUM COMMON-MODE INPUT-SIGNAL VOLTAGE . . . ±2 V MAXIMUM DEVICE DISSIPATION:

 From -55°C to 85°C.
 450 mW

 Above 85°C
 Derate 5 mW/°C

ELECTRICAL CHARACTERISTICS, at  $T_{FA} = 25^{\circ}C$ ,  $V_{CC} = +6V$ ,  $V_{EE} = -6V$ , unless otherwise specified

|                                                        |           |                                          |                                                |                  |                | ·L   | IMITS |        | TYPICAL                        |
|--------------------------------------------------------|-----------|------------------------------------------|------------------------------------------------|------------------|----------------|------|-------|--------|--------------------------------|
| CHARACTERISTICS                                        | SYMBOLS   | Terminals No.                            | T CONDITIONS<br>4 & No.5 Not<br>less Specified | TEST<br>CIRCUITS | TYPE<br>CA3000 |      |       |        | CHARAC-<br>TERISTICS<br>CURVES |
|                                                        |           |                                          |                                                | Fig.             | Min.           | Typ. | Max.  | Units  | Fig.                           |
| STATIC CHARACTERISTICS                                 |           |                                          |                                                |                  |                |      |       |        |                                |
| Input Offset Voltage                                   | V10       |                                          |                                                |                  | -              | 1.4  | 5     | mV     | 2                              |
| Input Offset Current                                   | 110       |                                          |                                                |                  | -              | 1.2  | 10    | μA     | 2                              |
| Input Bias Current                                     | IIB       |                                          |                                                |                  | -              | 23   | 36    | μA     | 3                              |
|                                                        |           | TERM                                     | INALS                                          |                  |                |      |       |        |                                |
|                                                        |           | 4                                        | 5                                              |                  |                |      |       | 1.     |                                |
| Quiescent Operating                                    | ¥8        | NC                                       | NC                                             |                  | -              | 2.6  | -     | V      | 4                              |
| Voltage                                                | or        | NC,                                      | VEE                                            |                  | -              | 4.2  | -     | V      | 4                              |
|                                                        | VIO       | VEE                                      | NC                                             |                  | -              | -1.5 | -     | V      | 4                              |
|                                                        |           | VEE                                      | VEE                                            |                  | -              | 0.6  | -     | V      | 4                              |
| Device Dissipation                                     | PD        | NC .                                     | NC                                             |                  | -              | 30   | -     | mW/    | NONE                           |
| DYNAMIC CHARACTERISTICS                                |           |                                          |                                                |                  |                |      |       |        |                                |
| Differential Voltage Gain                              | ADIFF     | Single-Ended Ou                          | tput f = 1 kHz                                 | 6                | 28             | 32   | -     | dB     | 5                              |
| Single-Ended Input                                     | -0166     | Double-Ended Ou                          | tput f =   kHz                                 | 6                | -              | 38   | -     | dB     | 5                              |
| Bandwidth at -3 dB Point                               | BW        | V <sub>1</sub> = 10 mV, R                | <sub>s</sub> = 1 kΩ                            |                  | -              | 650  | -     | kHz    | 7                              |
| Maximum Output Voltage<br>Swing                        | VOUT(P-P) | f = 1                                    | kHz                                            | 6                | -              | 6.4  | -     | V(P-P) | NONE                           |
| Common-Mode Rejection<br>Ratio                         | CMRR      | f = 1                                    | kHz                                            | 9                | 70             | 98   | -     | dB     | 8                              |
| Single-Ended Input<br>Impedance                        | ZIN       | f = 1                                    | kHz                                            | 11               | 70K            | 195K | -     | Ω      | 10                             |
| Single-Ended Output<br>Impedance                       | ZOUT      | f = 1                                    | kHz                                            | 13               | 5.5K           | 8K   | 10.5K | Ω      | 12                             |
| Total Harmonic Distortion                              | THD       | $R_{\mathbf{S}}=I\mathbf{k}\Omega$ f = 1 | kHz V <sub>O</sub> =42V <sub>p-p</sub>         |                  | -              | 0.2  | 5     | %      | 14                             |
| AGC Range (Maximum Voltage<br>Gain to Complete Cutoff) | AGC       | f = 1                                    | kHz                                            | 15               | 80             | 90   | -     | dB     | NONE                           |

### HIGHLIGHTS

CA3000

### • Input Impedance . . . . . . . . . . . 195 KΩ typ.

- 30 dB typ. 98 dB typ. Voltage Gain. . . . . . . . . Mode Rejection Ratio . . . e Comor
- Input Offset Voltage. . . . . . I.4 mV typ.
   Push-Pull Input and Output
- Frequency Capability DC to 30 MHz (with external C and R)
- Wide AGC Range. . . . . . . . . . 90 dB typ.

### APPLICATIONS

- Schmitt Trigger
- RC-Coupled Feedback Amplifier
- Nixer
- Comparator
- · Modulator
- Crystal Oscillator
- Sense Amplifier





### INPUT OFFSET VOLTAGE AND CURRENT VS TEMPERATURE







QUIESCENT OPERATING VOLTAGE vs TEMPERATURE



# Video and Wideband Amplifier

- Designed for use in Video Systems and Communication Equipment
- Balanced differential amplifier configuration with controlled constant-current source
  provides outstanding versatility
- Built-in temperature stability for operation from -55°C to +125°C
- Emitter follower input & output
- Companian Application Note ICAN5038 "Application of the RCA-CA3001 Integrated-Circuit Video Amplifier", covers different operating modes, gain control, distortion, swing capability, 3 stage amplifier design, and a Schmitt trigger study.
- •12-Lead Hermetic TO-5 Style Package

### ABSOLUTE-MAXIMUM VOLTAGE AND CURRENT LIMITS of TA = 25°C

Indicated voltage or current limits for each terminal can be applied under the specified conditions for other terminals. All Voltages are with respect to ground (common terminal of Positive and Negative DC Supplies).

| TERMINAL | VOLTA<br>CURREN                   |          | CONDITIONS                  |               |  |  |  |  |
|----------|-----------------------------------|----------|-----------------------------|---------------|--|--|--|--|
|          | NEGATIVE                          | POSITIVE | TERMINAL                    | VOLTAGE       |  |  |  |  |
| 1        | -2.5 +2.5                         |          | 2, 6<br>3, 10<br>9          | 0<br>-6<br>+6 |  |  |  |  |
| 2        | -8.5                              | 0        | 1, 6 0<br>3, 10 -8.<br>9 +6 |               |  |  |  |  |
| 3        | -10                               | 0        | 1, 2, 6<br>9<br>10          | 0<br>+6<br>-6 |  |  |  |  |
| 4        | -8.5                              | 0        | 1, 2, 6<br>9<br>10          | 0<br>+6<br>-6 |  |  |  |  |
| 5        | -6 0                              |          | 1, 2, 6<br>3, 10<br>9       | 0<br>-6<br>+6 |  |  |  |  |
| 6        | -2.5                              | ÷2.5     | 1, 2<br>3, 10<br>9          | 0<br>-6<br>+6 |  |  |  |  |
| 7        | INTERNAL CONNECTION<br>DO NOT USE |          |                             |               |  |  |  |  |

|          | CURRENT   |          | CONDITIONS             |              |  |  |
|----------|-----------|----------|------------------------|--------------|--|--|
| TERMINAL | NEGATIVE  | POSITIVE | TERMINAL               | VOLTAGE      |  |  |
|          |           |          | 1, 2, 6, 10            | 0            |  |  |
|          |           |          | 3                      | -6           |  |  |
| 8        | 25 (      | πA       | 9                      | +6           |  |  |
|          |           |          | 200-Ω RI               |              |  |  |
|          |           |          | CONNECTE               |              |  |  |
|          |           |          | TERMINALS              | No.8 & No.10 |  |  |
| 9        | 0         | +10      | 1, 2, 6, 10            | 0            |  |  |
| ,        | U         | 10       | 3                      | -6           |  |  |
|          |           |          | 1, 2, 6                | 0            |  |  |
| 10       | -10       | 0        | 3                      | -6           |  |  |
|          |           |          | 9                      | +6           |  |  |
|          |           |          | 1, 2, 6, 10 0          |              |  |  |
|          |           | -6       |                        |              |  |  |
| 11       | 25 r      | nA       | 9                      | +6           |  |  |
|          |           |          | 200- $\Omega$ RESISTOR |              |  |  |
|          |           |          | CONNECTED BETWEEN      |              |  |  |
|          |           |          | TERMINALS              | Na 10& No.11 |  |  |
|          | 1         | NTERNAL  | CONNECTION             |              |  |  |
| 12       |           | DO N     | OT USE                 |              |  |  |
|          | INTERNALL | Y CONNEC | TED TO TER             | MINAL No.3   |  |  |
| CASE     | (SUB      | STRATE)  | DO NOT GRO             | UND          |  |  |

| OPERATING TEMPERATURE RANGE                                                                    | -55°C to +125°C         |
|------------------------------------------------------------------------------------------------|-------------------------|
| STORAGE TEMPERATURE RANGE                                                                      | -65°C to +150°C         |
| LEAD TEMPERATURE (During Soldering):                                                           |                         |
| At distance $1/16 \pm 1/32$ inch $(1.59 \pm 0.79 \text{ mm})$<br>from case for 10 seconds max. | +265 <sup>o</sup> C     |
| MAXIMUM SINGLE-ENDED INPUT-SIGNAL VOLTAGE                                                      | ± 4 V                   |
| MAXIMUM COMMON-MODE INPUT-SIGNAL VOLTAGE                                                       | ± 2.5 V                 |
| MAXIMUM DEVICE DISSIPATION:                                                                    |                         |
| -55 to 85 <sup>o</sup> C                                                                       | 450 mW                  |
| Above 85 <sup>0</sup> C                                                                        | Derate linearly 5 mW/°C |







HIGHLIGHTS

| Push-Puil Input & Output |             |
|--------------------------|-------------|
| AGC Range                | 60 dB typ.  |
| Bondwidth                | 29 MHz      |
| Input Resistance         | 150 kΩ typ. |
| Output Resistance        | 45 Ω typ.   |
| Voltage Gain             | 19 dB typ.  |
| Input Offset Voltage     | 1.5 mV typ. |
|                          |             |

# APPLICATIONS

| Schmitt Trigger | • DC, IF, |
|-----------------|-----------|
| Mixer           | Video     |
| Modulator       | Amplifi   |













# CA3001

# CA3001



Fig. 12 - Input offset voltage test circuit.



Fig. 13 - Input offset current and input bias current test circuit.



 Separate tuned input circuits are used for 1.75 MHz and 11.7 MHz. Source-resistance matching taps adjusted with circuit tuned to resonance and with 50-ohm resistor connected to simulate noise diode.

Fig. 14 . Noise figure test circuit.







# CA3002

### ELECTRICAL CHARACTERISTICS, at TA = 25°C, VCC = +6 V, VEE = -6 V

|                                                                 |                 | T                |         |                                                          |                  | LIMITS |      |      |       | TYPICAL                        |  |
|-----------------------------------------------------------------|-----------------|------------------|---------|----------------------------------------------------------|------------------|--------|------|------|-------|--------------------------------|--|
| CHARACTERISTICS                                                 | SYMBOLS         | TERN             | INALS   | T CONDITIONS<br>5 No.3 & No.4<br>NNECTED<br>Erwise Noted | TEST<br>CIRCUITS | CA3002 |      |      |       | CHARAC-<br>TERISTICS<br>CURVES |  |
|                                                                 |                 | UNLES            | 3 01 11 | ENWISE NUTED                                             | Fig.             | Min.   | Тур. | Max. | Units | Fig.                           |  |
| STATIC CHARACTERISTICS:                                         |                 |                  |         |                                                          |                  |        |      |      |       |                                |  |
| Input Offset Voltage                                            | V <sub>IO</sub> |                  |         |                                                          | 4                | •      | 2.2  | •    | mν    | 2                              |  |
| Input Unbalance Current                                         | IIU             |                  |         |                                                          |                  |        | 2.2  | 10   | μA    | 2                              |  |
| Input Bias Current                                              | lI              |                  |         |                                                          |                  |        | 20   | 36   | μA    | 3                              |  |
|                                                                 |                 | MODE             |         | TERMINAL                                                 |                  |        |      |      |       |                                |  |
| Quiescent Operating                                             |                 |                  | 2       | 4                                                        |                  |        |      |      |       |                                |  |
| Voltage                                                         |                 | A                | VEE     | NC                                                       |                  | •      | 2.8  | -    | v     | 4                              |  |
|                                                                 |                 | В                | VEE     | VEE                                                      |                  | -      | 3.9  | · ·  | v     | 4                              |  |
| Device Dissipation                                              | Ρτ              |                  |         |                                                          |                  | -      | 55   | -    | mW    | None                           |  |
| DYNAMIC CHARACTERISTICS:                                        |                 |                  |         |                                                          |                  |        |      |      |       |                                |  |
| Differential Voltage Gain<br>(Single-Ended Input<br>and Output) | ADIFF           |                  | f = 1.  | 10 mV<br>75 MHz<br>50Ω                                   |                  | 19     | 24   |      | dB    | 5&.5                           |  |
| Bandwidth at -3 dB Point                                        | BW              | R <sub>S</sub> ≈ | 50Ω,    | V <sub>IN</sub> = 10 mV                                  |                  | -      | 11   | -    | MHz   | 6                              |  |
| Maximum Output Voltage Swing                                    | VOUT(P-P)       |                  |         |                                                          |                  | •      | 5.5  | •    | Vp.p  | None                           |  |
| Noise Figure                                                    | NF              | f = 1            | .75 Mł  | iz Rs = 1 κΩ                                             | 8                | -      | 4    | 8    | dB    | 7                              |  |
| Input Impedance Components:<br>Parallel Input Resistance        | RIN             |                  | f = 1.  | 75 MHz                                                   | None             | -      | 100k |      | Ω     | None                           |  |
| Parallel Input Capacitance                                      | .CIN            | f = 1.75 MHz     |         |                                                          | None             | -      | 4    |      | pF    | None                           |  |
| Output Resistance                                               | ROUT            |                  | f = 1.  | 75 MHz                                                   | 14               | -      | 70   |      | Ω     | 9a& 9b                         |  |
| AGC Range (Maximum Voltage<br>Gain to Complete Cutoff           | AGC             |                  | f = 1.  | 75 MHz                                                   | 13               | 60     | 80   | -    | dB    | 12                             |  |



Fig. 7 - Noise figure vs source resistance.



are adjusted to provide indicate tank tuned to resonance at 1.75 ected to simulate the noise diode. d equivalent values of Rs MHz, and a 50- $\Omega$  resistor

Fig. 8 - Noise figure.



Fig. 10 - Input level for - 30 dB intermodulation vs. temperature



Increase both input-signal tones until the 2f2-f1 and 2f1-f2 output-signal voltages are 30 dB below the f1 and f2 output-signal voltages. 2) Measure rms values of the input and output signal voltages.

3) The measured input signal voltage is that value when the 3rd-har monic intermodulation products are 30 dB below the funda tal outputs.

Fig. 11 - Intermodulation Test Circuit .



9205-13400

FREQUENCY (1) --- MHz

Fig. 9b - Output resistance vs frequency.



1) Set attenuator at 80 dB attenuation.

2) Set variable dc supply voltage at 0 V.

Increase signal input voltage until RF V.T.V.M. indicates 5 mV output.

4) Set variable dc supply voltage at -6 V.

5) Adjust attenuator until RF V.T.V.M. again indicates 5 mV output. 6) Change in attenuator setting in dB is total AGC Range.

Fig. 13 - AGC range.

65



Fig. 9a - Output resistance vs temperature.

ŧ

ANCE UND)

RESIST/

L No.8

(TERMI

# CA3004

### ELECTRICAL CHARACTERISTICS, at $T_{FA} = 25^{\circ}$ C, $V_{CC} = +6V$ , $V_{EE} = -6$ V unless otherwise specified

|                                                     |                 |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |                | LI    | AITS  |      | TYPICAL                        |  |
|-----------------------------------------------------|-----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------|-------|-------|------|--------------------------------|--|
| CHARACTERISTICS                                     | SYMBOLS         |               | PECIAL TEST CONDITIONS<br>ferminals No.4 and No.5 Open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        | TYPE<br>CA3004 |       |       |      | CHARAC-<br>TERISTICS<br>CURVES |  |
|                                                     |                 | Unless Otherw | Fig.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Min.   | Typ.           | Max.  | Units | Fig. |                                |  |
| STATIC CHARACTERISTI                                | CS              |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |                |       |       |      |                                |  |
| Input Offset Voltage                                | v <sub>l0</sub> |               | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Fig.4  | -              | 1.7 • | 5     | πV   | Fig.2                          |  |
| Input Offset Current                                | <sup>I</sup> IO |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |                | 0.125 | 5     | μA   | Fig.2                          |  |
| Input Bias Current                                  | ΙĮ              |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Fig.5  | -              | 21    | 40    | μΑ   | Fig.3                          |  |
|                                                     |                 | TERM          | TERMINALS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |                |       |       |      |                                |  |
|                                                     |                 | 4             | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |                |       |       |      |                                |  |
| Quiescent<br>Operating                              | I <sub>9</sub>  | NC            | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Fig.8  | -              | 1     | -     | mA   | Fig.6                          |  |
| Current                                             | or<br>I11       | VEE           | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Fig.8  | -              | 2.7   | -     | mA   | Fig.6                          |  |
|                                                     |                 | NC            | VEE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Fig.8  | -              | 0.45  | -     | mA   | Fig.6                          |  |
|                                                     |                 | VEE           | VEE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Fig.8  | -              | 1,25  | -     | mA   | Fig_6                          |  |
| Quiescent Operating<br>Current Ratio                | lg/l11          |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Fig.8  | -              | 1.1   | -     | -    | Fig.7                          |  |
| Device Dissipation                                  | PT              |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Fig.8  | -              | 26    | -     | mW   | NONE                           |  |
| DYNAMIC CHARACTERIST                                | TICS            | ,             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |                |       |       |      |                                |  |
| Power Gain                                          | GP              | f = 100 Mc/s  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Fig.11 | 10             | 12    | -     | dB   | Fig.9                          |  |
| Noise Figure                                        | NF              | f = 100 Mc/s  | f = 100 Mc/s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |                | 6.3   | 9     | dB   | Fig10                          |  |
| Common Mode<br>Rejection Ratio                      | CMR             | f = 1 Kc/s    | The off the Advance of the Advance o | Fig.13 | -              | 98    | -     | dB   | Fig. 12                        |  |
| AGC Range (Max. Voltage<br>Gain to Complete Cutoff) | AGC             | f = 1.75 Mc/s |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Fig.14 | -60            | -     | -     | dB   | NONE                           |  |

DEFINITIONS OF TERMS

Power Gain

INPUT OFFSET VOLTAGE TEST CIRCUIT



INPUT OFFSET CURRENT AND BIAS CURRENT TEST CIRCUIT



Input Offset Voltage

The difference in the dc voltages which must be applied to the input terminals to obtain equal quiescent operating voltages (zero output offset voltage) at the output terminals.

### Input Offset Current

The difference in the currents at the two input terminals when the quiescent operating voltages at the two output terminals are equal.

### Input Bias Current

The average value (one-half the sum) of the currents at the two input terminals when the quiescent operating voltages at the two output terminals are equal.

### **Quiescent Operating Current**

The average (dc) value of the current in either output terminal.

### **Quiescent Operating Current Ratio**

The ratio of the Quiescent operating currents in the two output terminals.

### **Device** Dissipation

The total power drain of the device with no signal applied and no ex-ternal load current.

# The ratio of the signal power developed at the output of the device to the signal power applied to the input, expressed in dB.

Noise Figure

The ratio of the total noise power of the device and a resistive signal source to the noise power of the signal source alone, the signal source representing a generator of zero impedance in series with the source resistance. Common-Mode Rejection Ratio

The ratio of the full differential voltage gain to the common-mode voltage gain.

### Common-Mode Voltage Gain

The ratio of the signal voltages developed between the two output terminals to the signal voltage applied to the two input terminals connected in parallel for ac.

### **Differential Voltage Gain**

The ratio of the change in output voltage at either output terminal with respect to ground, to a change in input voltage at either input terminal with respect to ground, with the other input terminal at as ground.

The total change in voltage gain (from maximum gain to complete cutoff) which may be achieved by application of the specified range of dc voltage to the AGC input terminal of the device

### TEST CIRCUIT FOR TYPE CA3004





Fig.7



Fig.8

QUIESCENT OPERATING CURRENT VS TEMPERATURE







# QUIESCENT OPERATING CURRENT RATIO

AGC Range

# **RF Amplifiers**

- Designed for use in Communications Equipment
- Balanced Differential Amplifier Configuration with Controlled Constant-Current Source to Provide Unexcelled Versatility
- Built-in Temperature Stability for Operation from -55° C to +125° C
- Companion Application Note, ICAN 5022 "Application of RCA CA3004, CA3005, and CA3006 Integrated Circuit RF Amplifiers", covers characteristics of different operating modes, noise performance, cross-modulation, mixer, AGC limiter, detector, and amplifier design considerations.
- 12-Lead Hermetic TO-5 Style Package.

- Push-Pull Input and Output ٠
- ٠ Wide and Narrow Band Amplifier • AGC
- . Detector
- RF, IF, and Video
- Frequency Capability
- Operation from DC to 100 MHz

- ٠ Mixer
- Limiter ٠
- Modulator
- Cascode Amplifie



CA3005, CA3006



DTE oct Terminal No.9 to most poly voltage used for Fig.1







### ABSOLUTE-MAXIMUM VOLTAGE LIMITS, at $T_{FA} = 25^{\circ}C$ Voltage limits shown for each terminal can be applied under the indicated voltage conditions for other terminals. All voltages are with respect to GROUND (common terminal of Positive and Negative DC Supplies)

| TERMINAL | VOLTAG   | E LIMITS | COND                                     | 1 [                                    | TERMINAL | VOLTAG   | E LIMITS     | CONDITIONS             |                               |                                |
|----------|----------|----------|------------------------------------------|----------------------------------------|----------|----------|--------------|------------------------|-------------------------------|--------------------------------|
| TERMINAL | NEGATIVE | POSITIVE | TERMINAL                                 | VOLTAGE                                |          | TERMINAL | NEGATIVE     | POSITIVE               | TERMINAL                      | VOLTAGE                        |
| 1        | -3.5     | +3.5     | 7<br>8<br>9<br>10<br>11<br>12            | 0<br>-6<br>+6<br>+6<br>+6<br>+6<br>0   |          | 8        | -12          | 0                      | 1<br>7<br>9<br>10<br>11<br>12 | 0<br>0<br>+6<br>+6<br>+6<br>+6 |
| 2        | TEST POI |          | APPLY VOLT                               | AGE FROM                               |          |          |              |                        | . 1<br>7                      | 0<br>0                         |
| 3        | -9.5     | 0        | 1<br>7<br>8<br>9<br>10<br>11<br>11       | 0<br>-9.5<br>+6<br>+6<br>+6<br>+6<br>0 |          | 9        | 0            | +12                    | 8<br>10<br>11<br>12           | -6<br>+6<br>+6<br>0            |
| 4        | -6       | 0        | 12<br>1<br>7<br>8<br>9<br>10<br>11<br>11 | 0<br>- 6<br>+6<br>+6<br>+6<br>+6       |          | 10       | 0            | +12                    | 1<br>7<br>8<br>9<br>11<br>12  | 0<br>-6<br>+6<br>+6<br>0       |
| 5        | -12      | 0        | 1<br>7<br>9<br>                          | 0<br>0<br>+6<br>+6<br>+6<br>+6<br>0    |          | 11       | 0            | +12                    | 1<br>7<br>8<br>9<br>10<br>12  | 0<br>0<br>+6<br>+6<br>0        |
| 6        | -6       | 0        | 1<br>7<br>9<br>10                        | 0<br>0<br>+6<br>+6                     |          | 12       | -9.5         | 0                      | 8<br>9<br>10<br>11            | -9.5<br>+6<br>+6<br>+6         |
|          |          |          | 11<br>12                                 | +6<br>-6                               |          | CASE     | Internally ( | connected to<br>DO NOT | Terminal No.8<br>GROUND       | (substrate)                    |
| 7        | -3.5     | +3.5     | 1<br>8<br>9<br>10<br>11<br>12            | 0<br>-6<br>+6<br>+6<br>+6<br>+6<br>0   |          |          | L            |                        |                               |                                |

|   |  |  |  | -55°C              | to | +125°C |
|---|--|--|--|--------------------|----|--------|
| - |  |  |  | -65 <sup>0</sup> C | to | +150°C |

LEAD TEMPERATURE (During Soldering) At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm)

OPERATING-TEMPERATURE RANGE STORAGE TEMPERATURE RANGE

| from case for 10 seconds max.                 | +265 <sup>0</sup> C |
|-----------------------------------------------|---------------------|
| MAXIMUM SINGLE-ENDED INPUT-<br>SIGNAL VOLTAGE | ±3.5 V              |
| MAXIMUM COMMON-MODE INPUT-                    |                     |
| SIGNAL VOLTAGE                                |                     |
| MAXIMUM DEVICE DISSIPATION                    | 300 mW              |

÷

69

# CA3005, CA3006



٧





# CA3007

### ABSOLUTE-MAXIMUM YOLTAGE LIMITS, at $\mathbf{T}_{A}$ = 25° C

Indicated voltage limits for each terminal can be applied under the specified operating conditions for other terminals. All voltages are with respect to ground (-VCC, +VEE, or common terminal of Positive and Negative DC supplies).

|          | VOLTAG   | E LIMITS | COND                        | TIONS                                |
|----------|----------|----------|-----------------------------|--------------------------------------|
| TERMINAL | NEGATIVE | POSITIVE | TERMINAL                    | VOLTAGE                              |
| 1        | -2.5     | +2.5     | 2<br>3<br>6<br>7<br>9<br>11 | 0<br>-6<br>0<br>-0<br>+6<br>0        |
| 2        | -8       | 0        | 3<br>6<br>7<br>9<br>11      | -8<br>0<br>0<br>+6<br>0              |
| 3        | - 10     | 0        | 6<br>7<br>9<br>11           | 0<br>0<br>+6<br>0                    |
| 4        | -8.5     | 0        | 6<br>7<br>9<br>11           | 0<br>0<br>+6<br>0                    |
| 5        | -2.5     | +2.5     | 2<br>3<br>6<br>7<br>9<br>11 | 0<br>-6<br>0<br>+6<br>0              |
| 6        | -3       | 0        | 2<br>3<br>7<br>9<br>11      | 0<br>-6<br>0<br>+6<br>0              |
| 7        | -2.5     | +2.5     | 1<br>2<br>3<br>5<br>6<br>9  | 0<br>0<br>-6<br>0<br>0<br><b>+</b> 6 |

| TERMINAL | VOLTAG   | E LIMITS | CONDI                      | TIONS   |
|----------|----------|----------|----------------------------|---------|
| ERMINAL  | NEGATIVE | POSITIVE | TERMINAL                   | VOLTAGE |
|          |          |          | 2                          | 0       |
|          |          |          | 3                          | -6      |
|          |          |          | 3<br>6<br>7                | 0       |
| 8        | -2       | 0        | 7                          | 0       |
|          |          |          | 9                          | +6      |
|          |          |          | 11                         | 0       |
|          |          |          | 2                          | 0       |
|          |          |          | 2<br>3<br>6                | - 6     |
| 9        | 0        | +10      | 6                          | 0       |
|          |          |          | 7                          | 0       |
|          |          |          | 11                         | 0       |
|          |          |          | 2                          | 0       |
|          |          |          |                            | - 6     |
|          |          |          | 3<br>6<br>7                | 0       |
| 10       | -2       | 0        |                            | 0       |
|          |          |          | 9                          | +6      |
|          |          |          | 11                         | 0       |
|          |          |          | 1                          | 0       |
|          |          |          | 2                          | 0       |
| •• ·     |          |          | 3                          | - 6     |
| 11       | -2.5     | +2.5     | 2<br>3<br>6<br>7           | 0       |
|          |          |          |                            | 0       |
|          |          |          | 9                          | +6      |
|          |          |          | 2<br>3<br>6<br>7           | 0       |
|          |          |          | 3                          | -6      |
| 12       | -2       | 0        | 6                          | 0       |
| 12       | -2       | U        | 7                          | 0       |
|          |          |          | 9                          | +6      |
|          |          |          | 11                         | 0       |
| CASE     |          |          | ECTED TO TE<br>O NOT GROUN |         |

#### TYPICAL DYNAMIC CHARACTERISTIC AND TEST CIRCUITS FOR CA3007



T (Output Transformer): Primary Impedance = 2000  $\Omega$  C.T. Secondary Impedance = 16  $\Omega$ Efficiency = 45% approx. (STANCOR TYPE TA-10 OR EQUIVALENT) Fig.6





COMMON-MODE REJECTION-RATIO TEST CIRCUITS



Fig.9



C CA300 RCA



Vcc

(A) Single-Ended Differential Voltage Gain

# CA3008, CA3010, CA3015, CA3016, CA3029, CA3030, CA3037, CA3038

#### ELECTRICAL CHARACTERISTICS of TA = 25°C

| Character                       | istics            | Symbols                | Special Test<br>Terminal No.8 (C<br>CA3016, CA302<br>CA3037, CA303<br>Terminal No.5 (C<br>CA3015) Not C | A3008,<br>99, CA3030,<br>89)<br>A3010,<br>connected | Test<br>Cir-<br>cuit |                  | CA3008<br>CA3010<br>CA3029<br>CA3037 |        |                   | CA3016<br>CA3015<br>CA3030<br>CA3038 |          | Units            | Typical<br>Charac-<br>teristic<br>Curves |
|---------------------------------|-------------------|------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|------------------|--------------------------------------|--------|-------------------|--------------------------------------|----------|------------------|------------------------------------------|
| STATIC CHAR                     | OTCOLOTIO         | l                      | Unless Otherwi                                                                                          | se Specified                                        | Fig.                 | Min.             | Тур.                                 | Max.   | Min.              | Тур.                                 | Max.     |                  | Fig.                                     |
| STATIC CRAR                     | AUTERISTIC.       | s.                     | 14                                                                                                      | N= 01/                                              |                      | <b></b>          |                                      |        | · · ·             |                                      |          |                  |                                          |
| Input Offset Vo                 | Itage             | VIO                    | VCC = +6V,<br>= +12V                                                                                    | VEE = -6V<br>= -12V                                 | 4                    |                  | 1.08                                 | 5<br>- | •                 | -<br>1.37                            | - 5      | mV               | 2                                        |
| Input Offset Cu                 | rrent             | 10                     | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     | 5                    |                  | 0.54<br>-                            | 5<br>- | :                 | 1.07                                 | -<br>5   | μA               | 2                                        |
| Input Bias Curr                 | ent               | Чв                     | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     | 5                    | ·                | 5.3<br>-                             | 12     |                   | -<br>9.6                             | -<br>24  | μA               | 3                                        |
| Input Offset Vo<br>Sensitivity: | ltage<br>Positive | ∆v <sub>i0</sub> /∆vcc | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     | 4                    | -                | 0.10                                 | 1      |                   | 0.096                                | 0.5      | mV/V             | none                                     |
|                                 | Negative          | ΔVI0/ΔVEE              | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     |                      | :                | 0.26<br>-                            | 1<br>- | ·                 | -<br>0.156                           | -<br>0.5 |                  |                                          |
|                                 |                   |                        | = +6 V<br>= +12V                                                                                        | = -6 V<br>= -12V                                    |                      | •                | 30                                   |        |                   | 175                                  | •        |                  |                                          |
| Device Dissipa                  | tion              | PD                     | 5 shorted to 9                                                                                          | VCC = +6V<br>VEE = -6V                              | 4                    |                  | 102                                  |        | ·                 |                                      |          | m₩               | none                                     |
|                                 |                   |                        | 8 shorted to 12                                                                                         | V <sub>CC</sub> = +12V,<br>V <sub>EE</sub> = -12V   |                      | ·                | -                                    | •      | ·                 | 500                                  | • •      |                  |                                          |
| DYNAMIC CHA                     | RACTERIST         | ICS: All tests         | at f = 1 kHz excep                                                                                      | tB₩OL                                               |                      |                  |                                      |        |                   |                                      |          |                  |                                          |
| Open-Loop Diff<br>Voltage Gain  | erential          | A <sub>OL</sub>        | $V_{CC} = +6V,$<br>= +12V                                                                               | VEE = -6V<br>= -12V                                 | 8                    | 57               | 60<br>-                              | :      | -<br>66           | -<br>70                              | :        | dB               | 6&7                                      |
| Open-Loop Ban<br>at -3 dB Poin  |                   | BWOL                   | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     | 8                    | 200              | 300                                  | •      | 200               | -<br>320                             |          | kHz              | 6&7                                      |
| Common-Mode I<br>Ratio          | Rejection         | CMRR                   | VCC = +6V,<br>= +12V                                                                                    | VEE = -6V<br>= -12V                                 | 11                   | 70<br>-          | 94                                   | •      | 80                | 103                                  | -        | dB               | 12                                       |
| Maximum Outpu<br>Swing          | t-Voltage         | V <sub>0</sub> (P-P)   | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     | 8                    | 4                | 6.75                                 |        | -<br>12           | 14                                   | :        | V <sub>P-P</sub> | 9 & 10                                   |
| Input Impedance                 | 9                 | Z <sub>IN</sub>        | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     | 14                   | 10               | 14                                   | . :    | 5                 | 7.8                                  | ·        | kΩ               | 13                                       |
| Output Impedan                  | ce                | ZOUT                   | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     | 15                   | :                | 200                                  | •      | :                 | -<br>92                              |          | Ω                | 15                                       |
| Common-Mode<br>Input-Voltage    | Range             | V <sub>ICR</sub>       | = +6V<br>= +12V                                                                                         | = -6V<br>= -12V                                     | 11                   | 0.5<br>to<br>- 4 | -<br>-,                              |        | 0.65<br>to<br>- 8 |                                      | -        | v                | none                                     |

TYPICAL STATIC CHARACTERISTICS AND TEST CIRCUITS





LEAD TEMPERATURE (During Soldering):

At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) .....+265<sup>0</sup>C from case for 10 seconds max.

> Terminal Numbers in Circles are for CA3008, CA3016, CA3029, CA3030, CA3037, CA3038; Italic Numbers in Square Boxes are for CA3010, CA3015



#### Procedure: Input Offset Voltage

- 1. Adjust VE for a DC Output Voltage (VOUT) of 0 ± 0.1 volts.
- 2. Measure VE and record input Offset Voltage in millivolts as VE/1000.

Input Offset Voltage Sensitivity

- 1. Adjust VE for a DC Output Voltage (VOUT) of 0  $\pm$  0.1 volts.
- 2. Increase  $|V_{CC}|$  by 1 volt and record output voltage ( $V_{OUT}$ ). 3. Decrease  $|V_{CC}|$  by 1 volt and record output voltage ( $V_{OUT}$ ).
- 4. Divide the difference between V\_OUT measured in steps 2 and 3 by the change in V\_CC in steps 2 and 3.

$$\frac{V_{OUT}}{V_{CC}} = \frac{V_{OUT} (\text{Step 2}) + V_{OUT} (\text{Step 3})}{2 \text{ volts}}$$

5. Refer the reading to the input by dividing by Open Loop Voltage Gain (AOL).

$$10/V_{CC} = \frac{V_{OUT}/V_{CC}}{A_{OL}}$$

- 6. Repeat procedures 1 through 5 for the Negative Supply (VEE). 7. Device Dissipation
- P<sub>T</sub> = V<sub>CCIC</sub> + V<sub>EE</sub>IE IC = Direct Current into Terminal (13) or 10
- IE = Direct Current out of Terminal 6 or 4



Fig.5

Procedure:

3

- Input Bias Current and Input Offset Current
- 1. Adjust VE for  $|V_{OUT}| < 0.1 V DC$ . 2. Measure and record VE and VIN4.
- 3. Calculate the Input Bias Current using the following equation:
  - VIN4

4. Calculate the Input Offset Current using the following equation:  $I_{10} = V_E/100 k\Omega$ 





# CA3008, CA3010, CA3015, CA3016, CA3029, CA3030, CA3037, CA3038



Terminal Numbers in Circles are for CA3008, CA3016, CA3029, CA3030, CA3037, CA3038; Italic Numbers in Square Boxes are for CA3010, CA3015





### CA3008A, CA3010A, CA3015A, CA3016A, CA3029A, CA3030A, CA3037A, CA3038A

6 12 0

CA3016A CA3015A CA3008A CA3010A CA3030A CA3038A CA3029A CA3037A

600 mW 300 mW

-4 V to +1 V

. . . . . -8 V to +1 V

Voltage

0

ABSOLUTE-MAXIMUM VOLTAGE AND CURRENT LIMITS, TA = 25°C Voltage or current limits shown for each terminal can be applied under the indicated voltage or other circuit conditions for other terminals All voltages are with respect to ground (common terminal of Positive and Negative DC Supplies)

| CA301A         CA302A         Nega-<br>twe         Posi-<br>twe         Terminal         Voltage         CA303A         Nega-<br>twe         Posi-<br>twe         Terminal         Voltage           12         1         D0 NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         12         1         D0 NOT APPLY VOLTAGE<br>CA3030A         12         1         D0 NOT APPLY VOLTAGE<br>TERNAL SOURCE TO THIS TERMINAL           1         2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |         |              |                    |                           |                                             |                               |     |         |         |              |                        |                                 |                                                            |                      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|--------------|--------------------|---------------------------|---------------------------------------------|-------------------------------|-----|---------|---------|--------------|------------------------|---------------------------------|------------------------------------------------------------|----------------------|
| CA301A       CA303A       Nega-<br>type       Posi-<br>type       CA303A       Nega-<br>type       Posi-<br>type       CA303A       Nega-<br>type       Posi-<br>type         12       1       D0 NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL       12       1       D0 NOT APPLY VOLTAGE<br>CA303A       12       1       D0 NOT APPLY VOLTAGE<br>CA303A       12       1       D0 NOT APPLY VOLTAGE<br>CA303A       12       1       CA303A       12       1       CA303A       10       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       <                                                                                                                                                                                                                                                                                                                                                                                                                                         | Ter     | minal   | Voltage      | or Current         |                           |                                             |                               | ] [ | Tern    | ninał   | Voltage o    | or Current             |                                 |                                                            |                      |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         | CA3008A | LI           | nits               | Circ                      | uit Conditi                                 | ons                           |     |         | CA3016A | Lir          | nits                   | Circ                            | uit Conditi                                                | ons                  |
| 12         1         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         12         1         DO NOT APPLY VOLTAGE<br>TERNAL SOURCE TO<br>TERNAL SOURCE TO THIS TERMINAL           1         2         8 V         0 V         4         6         -8           1         2         8 V         0 V         4         6         -8           2         3         -4 V         -1 V         2         0         -16 V         0 V         4           3         -4         -4 V         -1 V         2         0         -16 V         0 V         4           3         -4         -4 V         -1 V         2         0         -16 V         0 V         4           3         -4         -4 V         -1 V         2         0         -16 V         0 V         4           -         5         NO CONNECTION         -         -         5         NO CONNECTION           -         7         NO CONNECTION         -         -         5         8         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERMAL SOURCE TO THIS TERMINAL         5         8         TO NOT APPLY VOLTAGE FROM AN EX-<br>TERMAL SOURCE TO THIS TERMINAL         6         9         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERMAL SOURCE TO THIS TERMINAL                                                                                                                                                                                                                                                                                                                        | CA3016A |         | Nega         | Posi               |                           |                                             |                               | 11  | CA3015A | CA3030A | Nega-        | Posi-                  |                                 |                                                            |                      |
| 1         TERNAL SOURCE TO THIS TERMINAL         12         1         TERNAL SOURCE TO THIS TERMINAL           1         2         3 $\sqrt{10}$ $\sqrt{23004}$ $\sqrt{10}$ $\sqrt{23004}$ $\sqrt{10}$ $\sqrt{23004}$ 1         2 $8V$ $0V$ $4$ $6$ $-8$ $1$ $2$ $\sqrt{10}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         | CA3037A | tive         | tive               | Ter                       | minal                                       | Voltage                       |     |         | CA3038A | tive         | tive                   | Terr                            | ninal                                                      | Volta                |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 12      | 1       | DO NO<br>TER | NAL SOU            | VOLTAG                    | E FROM A                                    | N EX-<br>NAL                  |     | 12      | 1       | DO NO<br>TER | NAL SOU                | VOLTAG                          | E FROM A<br>HIS TERMI                                      | N EX-<br>NAL         |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |         |              |                    | CA3010A                   | CA3029A                                     |                               |     |         |         |              |                        | CA3015A                         | CA3016A<br>CA3030A<br>CA3038A                              |                      |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1       | 2       | -8 V         | 0 V                |                           |                                             |                               | 1   | 1       | 2       | -16 V        | 0 V                    |                                 | 6<br>13                                                    | -16<br>+12           |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2       | 3       | -4 V         | +1 V               | 3<br>4                    | 4<br>6                                      | 0<br>-6                       |     | 2       | 3       | -8 V         | +1 V                   | 3                               | 2<br>4<br>6<br>13                                          | 0<br>0<br>-12<br>+12 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3       | ` 4     | -4 V         | +1 V               | 2                         | 3<br>6                                      | 0                             |     | 3       | 4       | -8 V         | +1 V                   | 2                               | 2<br>3<br>6<br>13                                          | 0<br>0<br>-12<br>+12 |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •       | 5       |              | NO                 | CONNECT                   | ION                                         |                               | 1   |         | 5       |              | NO                     | CONNEC                          | TION                                                       |                      |
| 5         8         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         5         8         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL           6         9         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         5         8         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL           7         10         0 V         +7 V         1         2         0           8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         6         9         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL           8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         6         8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL | 4       | 6       | -10 V        | 0 V                |                           |                                             |                               |     | 4       | 6       | -20 V        | 0 V                    |                                 | 2<br>13                                                    | 0<br>+12             |
| 5         8         TERNAL SOURCE TO THIS TERMINAL         5         8         TERNAL SOURCE TO THIS TERMINAL           6         9         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         6         9         DO NOT APPLY VOLT<br>TERNAL SOURCE TO<br>TERNAL SOURCE TO<br>TERNAL SOURCE TO<br>THIS TERMINAL           7         10         0 V         +7 V         1         2         0           8         11         DO NOT APPLY VOLTAGE FROM AN EX-<br>TERNAL SOURCE TO<br>THIS TERMINAL         8         11         0 V         +i4 V         1           9         12         30 mA         200.<br>200. Between Terminals<br>CASIOSA. CASIOSA.<br>4 & 9 (CASIOSA.)         9         12         30 mA         400.<br>400.<br>4 & 9 (CASIOSA.)           10         13         0 V         +10 V         1         2         0         10         13         0 V         +20 V         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         | 7       |              | NO                 | CONNECT                   | TION                                        |                               |     |         | 7       |              | NO                     | CONNEC                          | TION                                                       | <b>.</b>             |
| b         9         TERNAL SOURCE TO THIS TERMINAL         0         3         TERNAL SOURCE TO           7         10         0 V         +7 V         1         2         0         7         10         0 V         +1 V         1         2         0         7         10         0 V         +1 V         1         2         0         7         10         0 V         +1 V         1         10         13         +6         10         13         +6         10         13         +6         8         11         DO NOT APPLY VOL TAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOL TAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOL TAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOL TAGE FROM AN EX-<br>TERNAL SOURCE TO TERMINAL         8         11         DO NOT APPLY VOL TAGE FROM AN EX-<br>TERNAL SOURCE TO TERMINAL         8         11         DO NOT APPLY VOL TAGE FROM AN EX-<br>TERNAL SOURCE TO TERMINAL         8         11         DO NOT APPLY VOL TAGE FROM AN EX-<br>TERNAL SOURCE TO THIS TERMINAL         8         11         DO NOT APPLY VOL TAGE FROM AN EX-<br>TERNAL SOURCE TO TERMINAL         9         12         30 mA         400 \log CA           9         12         30 mA         10         13                                                                                                                                                                           | 5       | 8       |              |                    |                           |                                             |                               |     | 5       | 8       |              |                        |                                 |                                                            |                      |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6       | 9       |              |                    |                           |                                             |                               |     | 6       | 9       |              |                        |                                 |                                                            |                      |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 7       | 10      | 0 V          | +7 V               | 4                         | 6                                           | ·6                            |     | 7       | 10      | 0 V          | +i4 V                  | 4                               | 2<br>6<br>13                                               | 0<br>-12<br>+12      |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8       | 11      | DO N<br>TER  | OT APPL<br>NAL SOU | Y VOLTA                   | GE FROM /                                   | AN EX-                        | 1   | 8       | 11      | DO NO<br>TER | NAL SOU                | Y VOLTAC                        | E FROM A                                                   | N EX-                |
| 10         13         0 V         +10 V         1         2         0         10         13         0 V         +20 V         1           4         6         -6         -6         -6         10         13         0 V         +20 V         1           4         0         -6         -6         -6         10         13         0 V         +20 V         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9       | 12      | 30           | mA                 | 10<br>200<br>6 & 1<br>CA3 | 13<br>Between T<br>2 (CA3008/<br>029A, CA3) | +6<br>erminals<br>A,<br>037A) |     | 9       | 12      | 30           | mA                     | 10<br>400 V E<br>6 & 12<br>CA30 | 6<br>13<br>Between Te<br>(CA3016A<br>30A, CA30<br>CA3015A) |                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10      | 13      | 0 V          | +10 V              | 1                         | 2                                           | 0                             | 1   | 10      | 13      | 0 V          | +20 V                  |                                 | 2 6                                                        | (<br>-12             |
| $\begin{bmatrix} 11 & 14 & 0V & +7V & 4 & 6 & -6 & 11 & 14 & 0V & +14V & 4 \\ & & 10 & 13 & +6 & 1 & 14 & 0V & +14V & 4 \\ \end{bmatrix}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 11      | 14      | 0 V          | +7 V               | 4                         | 6                                           | -6                            | 1   | 11      | 14      | 0 V          | +14 V                  | 4                               | 2<br>6<br>13                                               | (<br>-12<br>+12      |
| CASE Internally connected to Terminal No.4,<br>CASE CA3010A (Substrate) DO NOT GROUND CASE CA3015A (Substrate)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | C#      | SE      |              |                    |                           |                                             |                               | ]   | с       | ASE     | Inte<br>CA:  | anally co<br>3015A (Su | nnected to<br>bstrate) D        | Terminal I<br>O NOT GR                                     | No.4.<br>OUND        |

CA3016A CA3015A CA3029/ CA3037A CA3038A CA3030A  $\begin{array}{l} \text{OPERATING TEMPERATURE RANGE} & \ldots & 55^{\circ}\text{C} \ \text{to} & +125^{\circ}\text{C} & +10^{\circ}\text{C} \ \text{to} & +30^{\circ}\text{C} & \text{maximum Signal Voltage} \\ \text{STORAGE TEMPERATURE RANGE} & \ldots & -65^{\circ}\text{C} \ \text{to} & +200^{\circ}\text{C} & \text{c} & +150^{\circ}\text{C} & \text{maximum Device Dissipation} \\ \end{array}$ 

CA3008A CA3010A

### INPUT OFFSET CURRENT AND INPUT BIAS CURRENT TEST CIRCUIT



Procedure: Input Bias Current and Input Offset Current 1. Adjust VE for  $|V_{OUT}| < 0.1 \text{ V DC.}$ 2. Measure and record VE and VIN4 3. Calculate the Input Bias Current using the following equation: VINA

$$I_{14} = \frac{114}{100 \ k\Omega}$$

4. Calculate the Input Offset Current using the following equation:





 $I_{10} = V_E/100 \ k\Omega$ 

TYPICAL STATIC CHARACTERISTICS AND TEST CIRCUITS Terminal Numbers in Circles are for CA3008A, CA3016A, CA3029A, CA3030A, CA3037A, CA3038A; Italic Numbers in Square Boxes are for CA3010A, CA3015A





Procedure: Input Offset Voltage

- 1. Adjust V<sub>E</sub> for a DC Output Voltage (V<sub>OUT</sub>) of 0  $\pm$  0.1 volts. 2. Measure VE and record Input Offset Voltage in millivolts as VE/1000.

Fig.4

- Input Offset Voltage Sensitivity
- 1. Adjust VE for a DC Output Voltage (VOUT) of 0  $\pm$  0.1 volts.
- 2. Increase  $|V_{CC}|$  by 1 volt and record output voltage (V<sub>OUT</sub>).
- 3. Decrease VCC by 1 volt and record output voltage (VOUT).
- Divide the difference between VOUT measured in steps 2 and 3 by the change in VCC in steps 2 and 3.

$$\frac{V_{OUT}}{V_{CC}} = \frac{V_{OUT} (\text{Step 2}) - V_{OUT} (\text{Step 3})}{2 \text{ volts}}$$

Vcc 5. Refer the reading to the input by dividing by Open Loop Voltage Gain (A<sub>OL</sub>).

- AOL 6. Repeat procedures 1 through 5 for the Negative Supply (VEE). 7. Device Dissipation

- $P_{T} = V_{CCIC} + V_{EEIE}$ IC = Direct Current into Terminal 13 or 10 IE = Direct Current out of Terminal 6 or 4

79

9205-1485

# CA3008A, CA3010A, CA3015A, CA3016A, CA3029A, CA3030A, CA3037A, CA3038A











#### ELECTRICAL CHARACTERISTICS

|                                                                  |                 |                         | TEST COND |                                |                                   |          |              |      | LIMIT    | S            |            |          | TYPICAL                        |
|------------------------------------------------------------------|-----------------|-------------------------|-----------|--------------------------------|-----------------------------------|----------|--------------|------|----------|--------------|------------|----------|--------------------------------|
| CHARACTERISTICS                                                  | SYMBOLS         | SETUP<br>&<br>PROCEDURE | FREQUENCY | DC<br>SUPPLY<br>Voltage<br>VCC | AMBIENT<br>TEMPERA-<br>Ture<br>Ta |          | RCA<br>CA301 |      | (        | RCA<br>CA301 | 2          | UNITS    | CHARAC-<br>TERISTICS<br>CURVES |
|                                                                  | 1               | Fig.                    | Mc/s      | Volts                          | °C                                | Min.     | Тур.         | Max. | Min.     | Typ.         | Max.       |          | Fig.                           |
|                                                                  | 1               |                         |           |                                | -55                               | -        | 80           | -    | 66       | 80           | 135        | mW       |                                |
|                                                                  |                 |                         | -         | 6                              | +25                               | 60       | 90           | 133  | 66       | 90           | 121        | m₩       |                                |
|                                                                  | 1               |                         |           |                                | +125                              | -        | 70           | -    | 65       | 70           | 121        | mW       |                                |
| Total                                                            |                 |                         |           |                                | -55                               | -        | 130          | ·    | 97       | 130          | 190        | mW       |                                |
| Device<br>Dissipation *                                          | Рт              | 6                       | -         | 7.5                            | +25                               | 95       | 120          | 187  | 97       | 120          | 167        | mW       |                                |
| Dissipation                                                      |                 |                         |           |                                | +125                              | -        | 100          | 1    | 95       | 100          | 167        | m₩       |                                |
|                                                                  |                 |                         |           |                                | -55                               | -        | -            | -    | 150      | 210          | 275        | mW       |                                |
|                                                                  |                 |                         | -         | 10                             | +25                               | -        | -            | -    | 150      | 190          | 255        | mW       |                                |
|                                                                  |                 |                         |           |                                | +125                              | -        | -            | -    | 150      | 160          | 255        | mW       |                                |
|                                                                  |                 |                         |           |                                | -55                               | -        | 55           | -    | 50       | 55           | -          | dB       |                                |
|                                                                  |                 | 9                       | 1         | 6                              | +25                               | 60       | 66           | -    | 60       | 66           | -          | dB       |                                |
|                                                                  |                 |                         |           |                                | +125                              | -        | 61           | -    | 50       | 61           | -          | dB       |                                |
|                                                                  |                 |                         |           |                                | -55                               | -        | 59           | -    | 55       | 59           | -          | dB       |                                |
| Voltona Cointt                                                   |                 | 9                       | 1         | 7.5                            | +25                               | 65       | 70           | -    | 65       | 70           | -          | dB       |                                |
| Voltage Gain**                                                   | A               |                         |           |                                | +125                              | -        | 65           | -    | 55       | 65           | -          | dB       |                                |
|                                                                  |                 |                         |           |                                | -55                               | -        | -            | -    | 55       | 61           | -          | dB       |                                |
|                                                                  |                 | 9                       | 1         | 10                             | +25<br>+125                       | -        |              | -    | 65<br>55 | 71           | -          | dB       |                                |
|                                                                  |                 |                         |           |                                |                                   | -        | -            | -    | 55<br>60 |              | -          | dB       |                                |
|                                                                  |                 | 9                       | 4.5       | 7.5                            | +25                               | 60<br>55 | 67<br>61     | -    | 55       | 67<br>61     | -          | dB<br>dB | 5                              |
| Input-Impedance                                                  | +               | <u> </u>                | 10.7      | 7.5                            | +23                               | 55       | 01           | -    | 55       | 01           | -          | UD       |                                |
| Components:<br>Parallel Input<br>Resistance                      | R <sub>IN</sub> | 7                       | 4.5       | 7.5                            | +25                               | -        | 3            | -    | -        | 3            | _          | kΩ       | 2                              |
| Parallel Input<br>Capacitance                                    | CIN             | 7                       | 4.5       | 7.5                            | +25                               | -        | 7            | -    | -        | 7            | -          | pF       | 2                              |
| Output Impedance<br>Components:<br>Parallel Output<br>Resistance | ROUT            | 8                       | 4.5       | 7.5                            | +25                               | -        | 31.5         | -    | -        | 31.5         | . <b>-</b> | kΩ       | 3                              |
| Parallel Output<br>Capacitance                                   | COUT            | 8                       | 4.5       | 7.5                            | +25                               | -        | 4.2          | -    | -        | 4.2          | -          | pF       | 3                              |
| Noise Figure                                                     | NF              | 10                      | 4.5       | 7.5                            | +25                               | -        | 8.7          | -    | -        | 8.7          | -          | dB       |                                |
| Input Limiting<br>Voltage (Knee)                                 | Vi(lim)         | 9                       | 4.5       | 7.5                            | +25                               | -        | 300          | 450  | -        | 300          | 400        | μV       |                                |



DISS



OUTPUT-IMPEDANCE COMPONENTS TEST SETUP













# CA3011, CA3012

් 6

+¥cc

DISSIPATION TEST SETUP

A30 ➁

Q ≌≶

۲

0.1 . #F

83

|                                                                           |                       |                         | TEST COND | TIONS                          |                                   |          |             |       | LIM           | TS                |      |                |                                           |
|---------------------------------------------------------------------------|-----------------------|-------------------------|-----------|--------------------------------|-----------------------------------|----------|-------------|-------|---------------|-------------------|------|----------------|-------------------------------------------|
| ELECTRICAL<br>CHARACTERISTICS<br>(See Page 8 for<br>Definitions of Terms) | SYMBOLS               | SETUP<br>&<br>PROCEDURE | FREQUENCY | DC<br>SUPPLY<br>VOLTAGE<br>VCC | AMBIENT<br>TEMPERA-<br>TURE<br>TA |          | RCA<br>CA30 |       |               | RCA<br>CA30       |      | UNITS          | TYPICAL<br>CHARAC-<br>TERISTICS<br>CURVES |
| bernintions of Termis)                                                    |                       | Fig.                    | Mc/s      | volts ·                        | °C                                | Min.     | Typ.        | Max.  | Min.          | Typ.              | Max. |                | Fig.                                      |
|                                                                           |                       |                         |           |                                | - 55                              | -        | 80          | -     | 73            | 80                | 120  | mW             |                                           |
|                                                                           |                       | 3                       | -         | 6                              | +25                               | 60       | 90          | 133   | • 73          | 90                | 110  | m₩             |                                           |
|                                                                           |                       |                         |           |                                | +125                              | -        | 70          | -     | 60            | 70                | 110  | m₩             |                                           |
| Total<br>Device                                                           |                       | 3                       |           | 7.5                            | - 55<br>+25                       | -<br>87  | 130<br>120  | - 187 | 106<br>106    | 130<br>120        | 170  | mW<br>mW       |                                           |
| Dissipation *                                                             | PT                    | 3                       | -         | /.5                            | +25                               | - 0/     | 120         | - 10/ | 90            | 100               | 150  | mW             |                                           |
| Dissipution                                                               |                       |                         |           | -                              | - 55                              | -        | -           | -     | 165           | 210               | 250  | mW             |                                           |
|                                                                           |                       | 3                       | -         | 10                             | +25                               | -        | -           | -     | 165           | 190               | 230  | m₩             |                                           |
|                                                                           |                       |                         |           |                                | +125                              | -        | -           | -     | 150           | 160               | 230  | mW             |                                           |
|                                                                           |                       |                         |           |                                | - 55                              | -        | 55          | -     | 50            | 55                | -    | dB             |                                           |
|                                                                           |                       | 4                       | 1 -       | 6                              | +25                               | 60       | 66          | -     | 60            | 66                | -    | dB             |                                           |
|                                                                           |                       |                         |           |                                | +125                              | -        | 61          | -     | 50            | 61                | -    | dB             |                                           |
|                                                                           |                       |                         |           |                                | - 55                              | - 65     | 59          | -     | 55            | 59                | -    | dB             |                                           |
|                                                                           |                       | 4                       | 1         | 7.5                            | +25<br>+125                       | - 65     | 70<br>65    | -     | 65<br>55      | 70<br>65          | -    | dB<br>dB       |                                           |
| Voltage Gain**                                                            | A                     |                         |           |                                | - 55                              | -        | -           | -     | 55            | 61                | -    | dB             |                                           |
|                                                                           |                       | 4                       | 1         | 10                             | +25                               | -        | -           | -     | 65            | 71                | -    | dB             |                                           |
|                                                                           |                       |                         | -         |                                | +125                              | -        | -           | -     | 55            | 66                | -    | dB             |                                           |
|                                                                           |                       |                         | 4.5       | 7.5                            | +25                               | 60       | 67          | -     | 60            | 67                | -    | dB             |                                           |
|                                                                           |                       | 4                       | 10.7      | 7.5                            | +25                               | 55       | 60          | -     | 55            | 60                | -    | dB             | 5                                         |
| Input-Impedance<br>Components:                                            |                       |                         |           |                                |                                   |          |             |       |               |                   |      |                |                                           |
| Parallel Input<br>Resistance                                              | R <sub>IN</sub>       | 6                       | 4.5       | 7.5                            | +25                               | -        | 3           | -     | -             | 3                 | -    | kΩ             | 7                                         |
| Parallel Input<br>Capacitance                                             | CIN                   | 6                       | 4.5       | 7.5                            | +25                               | -        | 7           | -     | 1             | 7                 | -    | pF             | 7                                         |
| Output-Impedance<br>Components:                                           |                       |                         |           |                                |                                   |          |             |       |               |                   |      |                |                                           |
| Parallel Output<br>Resistance                                             | R <sub>OUT</sub>      | 8                       | 4.5       | 7.5                            | +25                               | -        | 31.5        | -     | -             | 31.5              | -    | kΩ             | 9                                         |
| Parallel Output<br>Capacitance                                            | с <sub>оит</sub>      | 8                       | 4.5       | 7.5                            | +25                               | -        | 4.2         | -     | -             | 4.2               | -    | pF             | 9                                         |
| Noise Figure                                                              | NF                    | 10                      | 4.5       | 7.5                            | +25                               | -        | 8.7         | -     | -             | 8.7               | -    | dB             | 11                                        |
| Input Limiting<br>Voltage (Knee)                                          | v <sub>i</sub> (lim)  | 14                      | 4.5       | 7.5                            | +25                               | -        | 300         | 450   | -             | 300               | 400  | μ٧             | 13                                        |
| Recovered AF Voltage                                                      | v <sub>o</sub> (af)   | 14                      | 4.5       | 6<br>7.5<br>10                 | +25<br>+25<br>+25                 | -<br>128 | 155<br>188  |       | -<br>135<br>- | 155<br>188<br>220 |      | mV<br>mV<br>mV | 13                                        |
| Amplitude-Modulation<br>Rejection                                         | AMR                   | 15                      | 4.5       | 7.5                            | +25                               | -        | 50          | -     | -             | 50                | -    | dB             | -                                         |
| Discriminator<br>Output Resistance                                        | R <sub>O</sub> (disc) | -                       | 4.5       | 7.5                            | +25                               | -        | 60          | -     | -             | 60                | -    | Ω              | -                                         |
| Total Harmonic<br>Distortion                                              | THD                   | 14                      | 4.5       | 7.5                            | +25                               | -        | 1.8         | -     | -             | 1.8               | -    | %              | 12                                        |

# CA3013, CA3014



PROCEDURE: 1) Set input frequency at desired value,  $\mathbf{v}_{i}$  = 100  $\mu \mathbf{V}$  rms.

# 1) set input requiring to the set of the se











OUTPUT-IMPEDANCE COMPONENTS vs. FREQUENCY VOLTS (VCC) . 7.5 PLY ###



\* Total current drain may be determined by dividing PT-by VCC-





Recommended minimum dc supply voltage (V<sub>CC</sub>) is 5.5 V. Nominal load current flowing into terminal 5 is 1.5 mA at 7.5 V.





# **General-Purpose Transistor Arrays**

**TWO ISOLATED TRANSISTORS** AND A DARLINGTON-CONNECTED TRANSISTOR PAIR

### For Low-Power Applications at Frequencies from DC Through the VHF Range

The CA3018 and CA3018A consist of four general purpose silicon n-p-n transistors on a common monolithic substrate.

Two of the four transistors are connected in the Darlington, configuration. The substrate is connected to a separate terminal for maximum flexibility.

The transistors of the CA3018 and the CA3018A are well suited to a wide variety of applications in low-power systems in the DC through VHF range. They may be used as discrete transistors in conventional circuits but in addition they provide the advantages of close electrical and thermal matching inherent in integrated circuit construction.

The CA3018A is similar to the CA3018 but features tighter control of current gain, leakage, and offset parameters making it suitable for more critical applications requiring premium performance.

#### APPLICATIONS

- General use in signal processing systems in DC through VHF range
- Custom designed differential amplifiers
- Temperature compensated amplifiers
- See RCA Application Note, ICAN-5296 "Application of the RCA CA3018 Integrated-Circuit Transistor Array" for suggested Applications.



Fig. 3 - Typical Static Forward Current-Transfer Ratio and Beta Ratio for Transistors Q, and Q<sub>2</sub> vs Emitter Current.



#### FEATURES

- Matched monolithic general purpose transistors
- H<sub>FE</sub> matched ± 10%
- VBE matched ± 2 mV CA3018A (± 5mV CA3018)
- Operation from DC to 120 MHz
- Wide operating current range
- CA3018A performance characteristics controlled from 10 µ A to 10mA
- Low noise figure - 3.2 dB typical at 1KHz Full military temperature range capability (-55 to + 125°C)
- The CA3018 is available in a sealed-junction Beam Lead version (CA3018L). For further information see File No. 515, "Beam-Lead Devices for Hybrid Circuit Applications".
- Supplied in the hermetic 12-lead TO-5 style package.

Maximum Ratings, Absolute-Maximum Values, at TA=25°C



....+265<sup>0</sup>C



Collector-to-Base Voltage, V<sub>CBO</sub> · · 20 Collector-to-Substrate Voltage, V<sub>CBO</sub> · · 20 v 40 Emitter-to-Base Voltage, V<sub>EBO</sub> ... 5 Collector Current, I<sub>C</sub> ..... 50 v 5 50 mA

\*The collector of each transistor of the CA3018 and CA3018A is isolated from the substrate by an integral diode. The substrate leminal 10 must be connected to the most neg-alize point in the external circuit to maintain isolation be-tween transistors and to provide for normal transistor action.









Fig. 6 - Typical Base-To-Emitter Voltage Characteristic for Each Transistor vs Ambient Temperature

### CA3018, CA3018A



Fig. 1 - Schematic Diagram for CA3018 and CA3018A

STATIC CHARACTERISTICS







Fig. 7 - Typical Collector-To-Emmiter Cutoff Current vs Ambient Temperature for Each Transistor

#### ELECTRICAL CHARACTERISTICS, (CONT'D)

ę

| DYNAMIC CHARACTERISTICS                                              |                 |                                                   |     | CA3018      |   |     | CA3018A     |   |       |       |
|----------------------------------------------------------------------|-----------------|---------------------------------------------------|-----|-------------|---|-----|-------------|---|-------|-------|
| Law Frequency Noise Figure                                           | NF              | f=1 KHz,VCE=3V,IC=10Q.A<br>Source resistance=1 KΩ | -   | 3.25        | - | -   | 3.25        | - | dB    | 11(b) |
| Low-Frequency,Small-Signal<br>Equivalent-Circuit<br>Characteristics: |                 |                                                   |     |             |   |     |             |   |       |       |
| Forward Current-Transfer Ratio                                       | h <sub>fe</sub> | 1 1                                               | -   | 110         | - | -   | 110         | - | -     | 12    |
| Short-Circuit Input Impedance                                        | h <sub>ie</sub> | 7                                                 | -   | 3.5         | - | -   | 3.5         | - | KΩ    | 12    |
| Open-Circuit Output Impedance                                        | hoe             | f=1kHz,VCE=3V,IC=1mA                              | -   | 15.6        | - | -   | 15.6        | - | µ.mho | 12    |
| Open-Circuit Reverse<br>Voltage-Transfer Ratio                       | h <sub>re</sub> |                                                   | -   | 1.8x10-4    | - | -   | 1.8×10-4    | - | -     | 12    |
| Admittance Characteristics:                                          |                 |                                                   |     |             |   |     |             |   |       |       |
| Forward Transfer Admittance                                          | Yfe             | 1                                                 | -   | 31-j1.5     |   | -   | 31-j1.5     | - | mmho  | 13    |
| Input Admittance                                                     | Yie             | 7                                                 | -   | 0.3+j0.04   | - | -   | 0.3+j0.04   | - | mmho  | 14    |
| Output Admittance                                                    | Yae             | f=1MHz,V <sub>CE</sub> =3V,I <sub>C</sub> =1mA    | -   | 0.001+j0.03 | - | -   | 0.001+j0.03 | - | mmho  | 15    |
| Reverse Transfer Admittance                                          | Yre             |                                                   | Se  | e Curve     |   |     | See Curve   |   | mmho  | 16    |
| Gain-Bandwidth Product                                               | f <sub>T</sub>  | V <sub>CE</sub> =3V,I <sub>C</sub> =3mA           | 300 | 500         | - | 300 | 500         | - | MHz   | 17    |
| Emitter-to-Base Capacitance                                          | CEB             | V <sub>EB</sub> =3V,I <sub>E</sub> =0             | -   | 0.6         | - | -   | 0.6         | - | pF    | -     |
| Collector-to-Base Capacitance                                        | с <sub>св</sub> | V <sub>CB</sub> =3V,I <sub>C</sub> =0             | -   | 0.58        | - | -   | 0.58        | - | pF    | -     |
| Collector-to-Substrate Capacitance                                   | c <sub>ci</sub> | V <sub>C I</sub> =3V,I <sub>C</sub> =0            | -   | 2.8         | - | -   | 2.8         | - | ρF    | -     |

# CA3018, CA3018A



Fig.12 - Forward Current-Transfer Ratio (h<sub>fg</sub>), Stort Circuit Input Impedance (h<sub>ie</sub>), Open-Circuit Output Impedance (h<sub>oe</sub>), and Open-Circuit Reverse Voltage-Transfer Ratio (h<sub>re</sub>) vs Collector Current



Fig. 13 - Forward Transfer Admittance (Y<sub>fe</sub>)













89

# CA3019



### ELECTRICAL CHARACTERISTICS AT TA = 25°C

|                                                                                        | T                                          | TEST CO                       | DNDI TI ON       | S                  |      |                     |      |      |                   |      | 1      |
|----------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------|------------------|--------------------|------|---------------------|------|------|-------------------|------|--------|
| CHARACTERISTICS                                                                        | SYMBOLS                                    | CI RCUI T<br>AND<br>PROCEDURE | D<br>Sup<br>Volt |                    |      | LI MI TS<br>Ca3 020 |      |      | LIMITS<br>Ca3020A |      | UNI TS |
|                                                                                        |                                            | FIG.                          | V <sub>CC1</sub> | · v <sub>CC2</sub> | MIN. | TYP.                | MAX. | MIN. | TYP.              | MAX. |        |
| Collector-to-Emitter<br>Breakdown Voltage, Q <sub>6</sub> & Q <sub>7</sub><br>at 10 mA | V <sub>(BR)CE</sub> R                      | 2 <sub>8</sub>                | ·                | •                  | 18   | •                   |      | 25   |                   |      | v      |
| Collector-to-Emitter<br>Breakdown Voltage, Q <sub>1</sub><br>at 0.1 mA                 | V <sub>(BR)CEO</sub>                       |                               |                  |                    | 10   |                     | -    | 10   | . •               |      | v      |
| Idle Currents, Q <sub>6</sub> & Q <sub>7</sub>                                         | I <sub>4</sub> IDLE<br>I <sub>7</sub> IDLE | 4                             | 9.0              | 2.0                |      | 5.5                 |      |      | 5.5               |      | mA     |
| Peak Output Currents,<br>Q <sub>6</sub> & Q <sub>7</sub>                               | I <sub>4</sub> PK<br>I <sub>7</sub> PK     | 4                             | 9.0              | 2.0                | 140  |                     |      | 180  |                   |      | mA     |
| Cutoff Currents,<br>Q <sub>6</sub> & Q <sub>7</sub>                                    | I4 CUTOFF<br>I7 CUTOFF                     | 4                             | 9.0              | 2.0                |      |                     | 1.0  |      |                   | 1.0  | mA     |
| Differetial Amplifier<br>Current Drain                                                 | ICC1                                       | 4                             | 9.0              | 9.0                | 6.3  | 9.4                 | 12.5 | 6.3  | 9.4               | 12.5 | mA     |
| Total Current Drain                                                                    | ICC1 +<br>ICC2                             | 4                             | 9.0              | 9.0                | 8.0  | 21.5                | 35.0 | 14.0 | 21.5              | 30.0 | mA     |
| Differential Amplifier<br>Input Terminal Voltages                                      | V <sub>2</sub><br>V3                       | 4                             | 9.0              | 2.0                |      | 1.11                |      |      | 1.11              |      | v      |
| Regulator Terminal Voltage                                                             | V <sub>11</sub>                            | 4                             | 9.0              | 2.0                |      | 2.35                |      | •    | 2.35              |      | v      |
| Q, Cutoff (Leakage) Currents:<br>Collector-to-Emitter                                  | ICEO                                       |                               | 10.0             |                    | -    | -                   | 100  |      | -                 | 100  |        |
| Emitter-to-Base                                                                        | IEB0                                       |                               | 3.0              | •                  | -    | -                   | 0.1  | -    | -                 | 0.1  | μA     |
| Col lector-to-Base                                                                     | ICB0                                       |                               | 3.0              |                    | -    | -                   | 0.1  | -    | -                 | 0.1  |        |
| Forward Current Transfer<br>Ratio, Q1 at 3 mA                                          | hFE1                                       | -                             | 6.0              |                    | 30   | 75                  |      | 30   | 75                |      |        |
| Bandwidth at -3 dB Point                                                               | BW                                         |                               | 6.0              | 6.0                | •    | 8                   | -    |      | 8                 |      | MHz    |
|                                                                                        |                                            |                               | 6.0              | 6.0                | 200  | 300 <sup>a</sup>    | -    | 200  | 300 <sup>a</sup>  | -    |        |
| Maximum Power Output                                                                   | PO(MAX)                                    | 6                             | 9.0              | 9.0                | 400  | 550 <sup>a</sup>    | -    | 400  | 550 <sup>a</sup>  | -    | mW     |
|                                                                                        |                                            | -                             | 9.0              | 12.0               | •    |                     | -    | 800  | 1000 <sup>b</sup> | -    |        |
| Sensitivity for P <sub>OUT</sub> = 400 mW                                              | e <sub>IN</sub>                            | 6                             | 9.0              | 9.0                |      | 35a                 | 55   |      | •                 |      | mV     |
| Sensitivity for P <sub>OUT</sub> = 800 mW                                              | e <sub>IN</sub>                            | 6                             | 9.0              | 12.0               | •    | •                   | •    | •    | 50 <b>b</b>       | 100  | ۳V     |
| Input Resistance<br>Terminal 3 to Ground                                               | R <sub>IN3</sub>                           | 9                             | 6.0              | 6.0                |      | 1000                | ·    |      | 1000              |      | Ω      |
| Junction-to-Case<br>Thermal Resistance                                                 | θ <sub>J-C</sub>                           | -                             | -                | -                  |      |                     | 60   |      |                   | 60   | °C/W   |

# CA3020, CA3020A



itter breekdown voltage (Q<sub>6</sub> & Q<sub>7</sub>) circuit



Typical audio amplifier circuit utilizing the GA3020 or CA3020A as an audio preamplifier and class B power amplifier

Fig.2

#### TYPICAL TRANSFER CHARACTERISTICS

a  $R_{CC} = 130 \Omega$ b  $R_{CC} = 200 \Omega$ 

.

#### TYPICAL PERFORMANCE DATA

An External Radiator is Recommended for High Amblent Temperature Operation

| CHARACTERISTICS                                   | SYMBOLS          | CA3020 | CA3020A | UNITS |
|---------------------------------------------------|------------------|--------|---------|-------|
| Dewer Supely Veltere                              | v <sub>cc1</sub> | 9.0    | 9.0     | v     |
| Power Supply Voltage                              | V <sub>CC2</sub> | 9.0    | 12.0    | v     |
| Zero Signal Current                               | Îcc1             | 15     | 15      | mA    |
| Output Ampl.                                      | ICC2             | 24     | 24      | IIIA  |
| Maximum Signal Current                            | <sup>1</sup> CC1 | 16     | 16.6    | mA    |
| Output Ampl.                                      | ICC2             | 125    | 140     | HI A  |
| Maximum Power Output at THD = 10%                 | Ро               | 550    | 1000    | m₩    |
| Sensitivity                                       | e in             | 35     | 45      | mν    |
| Power Gain                                        | GP               | 75     | 75      | dB    |
| Input Resistance                                  | RIN              | 55     | 55      | kΩ    |
| Efficiency                                        | η                | 45     | 55      | %     |
| Signal-to-Noise Ratio                             | S/N              | 70     | 66      | dB    |
| THD at 150 mW level                               |                  | 3.1    | 3.3     | %     |
| Test Signal Frequency from 600 $\Omega$ Generator |                  | 1000   | 1000    | Hz    |
| Equivalent Collector-to-Collector Load Resistance | R <sub>CC</sub>  | 130    | 200     | Ω     |







Fig.3



AMBIENT TEMPERATURE (TA)-\*C

b. Differential Amplifier Characteristics

Fig. 12

9205-15213

a. Test Setup

9205-15215



9205-15230

O 50 100 AMBIENT TEMPERATURE (TA)--\*C

c. Output Amplifier Characteristics

|                           |                     |                  | TE                             | ST CONDITIONS                                                               |                     |      |                |      |      | LI             | WTS  |      |                |      |                    |                                       |
|---------------------------|---------------------|------------------|--------------------------------|-----------------------------------------------------------------------------|---------------------|------|----------------|------|------|----------------|------|------|----------------|------|--------------------|---------------------------------------|
| CHARACT                   | ERISTIC             | SYMBOL           | TEST SETUP<br>AND<br>PROCEDURE | FEEDBACK<br>RESISTANCE<br>(R <sub>β</sub> ) Between<br>Terminals<br>3 and 7 | FRE-<br>QUENCY<br>f |      | CA302<br>TA521 |      |      | CA302<br>FA523 |      |      | CA302<br>TA521 |      | UNITS              | TYPICAI<br>CHARAC<br>TERISTI<br>CURVE |
|                           |                     |                  | Fig.                           | Ω                                                                           | MHz                 | Min. | Typ.           | Max. | Min. | Тур.           | Max, | Min. | Тур.           | Max. | Units              | Fig.                                  |
| Device                    |                     |                  |                                | ω                                                                           | -                   | 1    | 4              | 8    | -    | -              | -    | -    | -              | -    | m₩                 | 3a,d                                  |
| Dissipation               | n                   | PT               | 2                              | 00                                                                          | -                   | -    | -              | -    | 5    | 12.5           | 24   | -    | -              | -    | mW                 | 3b,d                                  |
|                           |                     |                  |                                | 8                                                                           | -                   | -    | -              | -    | -    | -              | -    | 24   | 35             | 48   | m₩                 | 3c,d                                  |
| Quiescent                 |                     |                  |                                | 39k                                                                         | -                   | -    | 2.2            | -    | -    | -              | -    | -    | -              | -    | ۷                  |                                       |
| Output                    |                     | V <sub>0</sub>   | 2                              | 10k                                                                         | -                   | -    |                | -    | -    | 1.9            | -    | -    | -              | -    | v                  | -                                     |
| Voltage                   |                     |                  |                                | 4.7k                                                                        | -                   | -    | -              | -    | -    | -              | -    | -    | 1.3            | -    | ۷                  |                                       |
| AGC Source<br>Current     |                     | IAGC             | 4                              | V <sub>AGC</sub> =+                                                         | 6V                  | -    | 0.8            | -    | -    | 0.8            | -    | -    | 0.8            | -    | mΑ                 | -                                     |
|                           |                     |                  |                                | 560k                                                                        | 0.5                 | 50   | 56             | -    | -    | -              | -    | -    | -              | -    | dB                 | 6a                                    |
|                           |                     |                  |                                | 39k                                                                         | 0.8                 | 40   | 46             | -    | -    | -              | -    | -    | -              | -    | dB                 | 6a,d                                  |
|                           |                     |                  | 5                              | 39k                                                                         | 2.5                 | -    | -              | -    | 50   | 57             | -    | -    | -              | -    | dB                 | 6b                                    |
| Voltage Gair              | 1                   | A                | 3                              | 10k                                                                         | 3                   | -    | -              | -    | 40   | 44             | -    | -    | -              | -    | dB                 | 6b,d                                  |
|                           |                     |                  |                                | 18k                                                                         | 5                   | -    | -              | -    | -    | -              | -    | 50   | 53             | -    | ₫B                 | 6c                                    |
|                           |                     |                  |                                | 4.7k                                                                        | 10                  | -    | -              | -    | -    | -              | -    | 40   | 44             | -    | dB                 | 6c,d                                  |
|                           |                     |                  |                                | 39k                                                                         | -                   | 0.8  | 2.4            | -    | -    | -              | -    | -    | -              | -    | MHz                | 6a                                    |
| Bandwidth a<br>-3 dB Poin |                     | B₩               | 5                              | 10k                                                                         | -                   | -    | -              | -    | 3    | 7.5            | -    | -    | -              | -    | MHz                | 6b                                    |
|                           |                     |                  |                                | 4.7k                                                                        | -                   | -    | -              | -    | -    | -              | -    | 10   | 16             | -    | MHz                | 6c                                    |
|                           |                     |                  |                                | 39k                                                                         | 1                   | -    | 4000           | -    | -    | -              | -    | -    | +              | -    | Ω                  |                                       |
| input-                    | Input<br>Resistance | R <sub>IN</sub>  | 7                              | 10k                                                                         | 5.                  | -    | -              | -    | -    | 1300           | -    | -    | -              | -    | Ω                  | -                                     |
| Impedance                 | ric si stance       |                  |                                | 4.7k                                                                        | 10                  | -    | -              | -    | -    | -              | -    | -    | 300            | -    | Ω                  |                                       |
| Compo-                    | Input               |                  |                                | • 39k                                                                       | 1                   | -    | °11            | -    | -    | -              | -    | 1    | -              | -    | pF                 |                                       |
| nents                     | Capaci-             | C <sub>IN</sub>  | 7                              | 10k                                                                         | 5                   | -    | -              | -    | -    | 18             | -    | -    | -              | -    | pF                 | -                                     |
|                           | tance               |                  |                                | 4.7k                                                                        | 10                  |      | -              | -    | -    | -              | -    | -    | 13             | -    | pF                 |                                       |
|                           |                     |                  |                                | 39k                                                                         | 1                   | -    | 300            | -    | -    | -              | -    | -    | -              | ~    | Ω                  |                                       |
| Output<br>Resistance      |                     | R <sub>OUT</sub> | 8                              | 10k                                                                         | 5                   | -    | -              | -    | -    | 120            | -    | -    | -              | -    | Ω                  | -                                     |
|                           |                     |                  |                                | 4.7k                                                                        | 10                  | -    | -              | -    | -    | -              | -    | -    | 100            | -    | Ω                  |                                       |
|                           |                     |                  |                                | 39k                                                                         | 1                   | -    | 4.2            | 8.5  | -    | -              | -    | -    | -              | -    | dB                 |                                       |
| Noise Figur               | e                   | NF               | 9                              | 10k                                                                         | 1                   | -    | -              | -    | -    | 4.4            | 8.5  | -    | -              | -    | dB                 | -                                     |
|                           |                     |                  |                                | 4.7k                                                                        | 1                   | -    | -              | -    | -    | -              | -    | 1    | 6.5            | 8.5  | dB                 |                                       |
|                           |                     |                  |                                | -                                                                           | 1                   | -    | 33             | -    | -    | -              | -    | 1    | -              | -    | dB                 |                                       |
| AGC Range                 |                     | AGC              | 10                             | -                                                                           | 5                   | -    | -              | -    | -    | 33             |      | -    | -              | -    | dB                 | -                                     |
|                           |                     |                  |                                | -                                                                           | 10                  | -    | -              | -    | -    | -              | -    | -    | 33             | -    | dB                 |                                       |
| Maximum                   |                     |                  |                                | 39k                                                                         | 1                   | -    | 0.6            | -    | -    | -              | -    | -    | -              | -    | V <sub>(rms)</sub> |                                       |
| Output Vol                | tage                | vout             | 5                              | 10k                                                                         | 5                   | -    | -              | -    | -    | 0.7            | -    | -    | -              | -    | V(rms)             | -                                     |
| (RMS Valu                 |                     | out              |                                | 4.7k                                                                        | 10                  | -    | -              | - 1  | -    | -              | -    |      | 0.5            | -    | V <sub>(rms)</sub> |                                       |

#### ELECTRICAL CHARACTERISTICS, at $T_A = 25^{\circ}$ C, $V_{CC} = +6V$ , unless otherwise specified

CA3021, CA3022, CA3023

TEST SETUP FOR MEASUREMENT OF AGC SOURCE CURRENT



IAGC IS THE CURRENT FLOWING INTO TERMINAL 2. Fig.4

TEST SETUP FOR MEASUREMENTS OF VOLTAGE-GAIN, -3dB BANDWIDTH, AND MAXIMUM OUTPUT VOLTAGE





PROCEDURES Voltage Gain:

(a) Set  $e_{in}$  = 0.5 mVat frequency specified, read  $e_{out}$  Voltage Gain (A) = 20 Log  $10 \frac{e_{out}}{e_{in}}$ 

(a) Set  $e_{out}$  to a convenient reference voltage at f = 100 kHz and record corresponding value of  $e_{in}$ .

(b) increase the frequency, keeping  $e_{in}$  constant until  $e_{out}\ drops$  3-dB. Record Bandwidth. Fig.5

VOLTAGE GAIN VS FREQUENCY FOR CA3021



VOLTAGE GAIN VS TEMPERATURE FOR CA3021, CA3022, AND CA3023









# Dual Independent Differential Amplifiers

The CA3026 and CA3054 each consists of two independent differential amplifiers with associated constant-current transistors on a common monolithic substrate. The six n-p-n transistors which comprise the amplifiers are general purpose devices which exhibit low 1/f noise and a value of fr in excess of 300 MHz. These features make the CA3026 and CA3054 useful from dc to 120 MHz. Bias and load resistors have been omitted to provide maximum application flexibility.

The monolithic construction of the CA3026 and CA3054 provides close electrical and thermal matching of the amplifiers. This feature makes these devices particularly useful in dual channel applications where matched performance of the two channels is required.

### For Low-Power Applications

at Frequencies from DC

#### to 120 MHz

APPLICATIONS

- Dual sense amplifiers
- Dual Schmitt triggers
- Multifunction combinations -- RF Mixer. Oscillator; Converter/ IF
- IF amplifiers (differential and or cascode)
- Product detectors
- Doubly balanced modulators and demodulators
- Balanced quadrature detectors
- Cascade limiters
- Synchronous detectors
- Pairs of balanced mixers
- Synthesizer mixers
- Balanced (push-pull) cascode amplifiers

#### MAXIMUM RATINGS, ABSOLUTE-MAXIMUM VALUES, AT TA = 25°C

| Power Dissipation, P: CA302          | 6 .        | CA3054 |       |
|--------------------------------------|------------|--------|-------|
| Apy one transistor 300               | • • • •    | 300    | mW    |
| Total package 600                    |            | 750    | mW    |
| For T <sub>A</sub> > 55 °C Derate at | 5          | 6.67   | m₩∕⁰C |
| Temperature Range:                   |            |        |       |
| Operating                            | 55 to + 12 | 5      | °c    |
| Storage                              | 65 to + 15 | 50     | °c    |
| Lead Temperature (During Solderi     | ing):      |        |       |
| At distance 1/16 ± 1/32 inch (1.59   | ± 0.79mr   | n)     |       |
| from case for 10 seconds max.        |            | +265   | °C    |

\* The collector of each transistor of the CA3026 and CA3054 is isolated from the substrate by an integral diode. The substrate must be connected to a voltage unich is more negative than any collector voltage in order to maintain isolation between transistors and provide

#### **Maximum Voltage Ratings**

The following chart gives the range of voltages which can be applied to the terminals listed vertically with respect to the terminals listed horizontally. For example, the voltage range between vertical terminal  $1^{\dagger}$  and horizontal terminal  $3^{\dagger}$  is +15 to -5 volts.

> + For CA3026; corresponding terminals for CA3054 are vertical terminal 2 and horizontal terminal 4.

| CA3054<br>TERMINAL | No.                       | 13 | 14       | 1  | 2        | 3 | 4         | 6 | 7        | 8 | 9        | 11 | 12          | 5                     |
|--------------------|---------------------------|----|----------|----|----------|---|-----------|---|----------|---|----------|----|-------------|-----------------------|
| ŧ                  | CA3026<br>TERMINAL<br>No. | 10 | 11       | 12 | 1        | 2 | 3         | 4 | 5        | 6 | 1        | 8  | Note 1<br>9 | Note 1<br>9           |
| 13 .               | 10                        |    | 0<br>-20 |    | +5<br>-5 | • | +15<br>-5 | * | •        | • | ٠        | •  | •           | •                     |
| 14                 | 11                        |    |          | •  | •        | • | +20<br>0  | • | •        | ٠ | ٠        | ٠  | •           | +20<br>0              |
| 1                  | 12                        |    |          |    | +20<br>0 | • | +20<br>0  | ٠ | •        | • | ٠        | ٠  | •           | +20<br>0              |
| 2                  | 1                         |    |          |    |          | • | +15<br>-5 | • | ٠        | • | ٠        | ٠  | •           | •                     |
| 3                  | 2                         |    |          |    |          |   | +1<br>-5  | • | •        | • | •        |    | •           | •                     |
| 4                  | 3                         |    |          |    |          |   |           | * | *        | ٠ | •        | •  | •           | •                     |
| 6                  | 4                         |    |          |    |          |   |           |   | 0<br>•20 | • | +5<br>-5 | ٠  | +15<br>•5   | •                     |
| 7                  | 5                         |    |          |    |          |   |           |   |          | • | *        | ٠  | •           | +20<br>0              |
| 8                  | 6                         |    |          |    |          |   |           |   |          |   | +20<br>0 | ٠  | •           | +20<br>0              |
| 9                  | 7                         |    |          |    |          |   |           |   |          |   |          | ٠  | +15<br>-5   | •                     |
| 11                 | 8                         |    |          |    |          |   |           |   |          |   |          |    | +1<br>-5    | •                     |
| 12                 | 9                         |    |          |    |          |   |           |   |          |   |          |    |             | ٠                     |
| 5                  | 9                         |    |          |    |          |   |           |   |          |   |          |    |             | Ref<br>Sub-<br>strate |

Voltages are not normally applied between these terminals. Voltages appearing between these terminals will be safe if the specified limits between all other terminals are not exceeded.

Note 1: In the CA3026 terminal No.9 is connected to the emitter of Q4, the reference substrate, and the case;therefore, the case should not be grounded. Two terminal p columns (CA3028) appear in the voltage rating chart because it is a composite chart for both the CA3024 mile CA3024. Mherever an usterisk is shown in one column 9 and a rating is shown in the other column 9, the steries should be ignored.

The following ratings apply for each transistor in the device:

| Collector-to-Emitter Voltage, V <sub>CEO</sub> | 15 | v  |
|------------------------------------------------|----|----|
| Collector-to-Base Voltage, VCBO                | 20 | v  |
| Collector-to-Substrate Voltage, VCIO*          | 20 | v  |
| Emitter-to-Base Voltage, VEBO                  | 5  | v  |
| Collector Current, IC.                         | 50 | mA |

for normal transistor action. The substrate should be maintained at signal (AC) ground by means of a suitable grounding capacitor, to avoid undesired coupling between transistors.

> Maximum Current Ratings CA3054 TERMINAL No.® CA3026 TERMINAL <sup>I</sup>IN mA <sup>1</sup>OUT mA 13 10 5 0.1 14 11 50 0.1 1 12 50 0.1 2 1 5 0.1 0.1 2 3 5 -50 4 3 0.1 6 4 5 0.1 5 50 0.1 7 6 50 0.1 8 9 7 0.1 5

• Terminal No.10 of CA3054 is not used

8

9

5 0.1

0.1 50

11

12

### CA3026, CA3054

#### FEATURES

- Two differential amplifiers on a common substrate
   Independently accessible inputs and outputs
- · Independently accessible inputs and output
- Maximum input offset voltage -- ±5 mV
- Full military temperature range capability -- -55°C to +125°C
- Limited temperature range -- 0°C to 85°C for CA3054
- The CA3054 is available in a sealed-junction Beam-Lead version (CA3054L). For further information see File No. 515, "Beam-Lead Devices for Hybrid Circuit Applications".
- CA3026—Hermetic 12-lead TO-5 package

#### CA3054–14-lead dual-in-line plastic package





# **CAUTION:** Substrate MUST be maintained negative with respect to all collector terminals of this device. See Maximum Voltage Ratings chart.

TYPICAL STATIC CHARACTERISTICS



\* For CA3054: use data from 0<sup>0</sup>C to 85<sup>0</sup>C only





Fig.3 - Input bias current characteristic vs collector current for each transistor.

99

# CA3026, CA3054



SINGLE-STAGE VOLTAGE GAIN



TWO-STAGE VOLTAGE GAIN









# DIFFERENTIAL/CASCODE **AMPLIFIERS**

### For Communications and **Industrial Equipment at** Frequencies from DC to 120 MHz

The CA3028A and CA3028B are differential/cascode amplifiers designed for use in communications and industrial equipment operating at frequencies from dc to 120 MHz.

The CA3028B is like the CA3028A but is capable of premium performance particularly in critical dc and differential amplifier applications requiring tight controls for input offset voltage, input offset current, and input bias current.

The CA3053 is similar to the CA3028A and CA3028B but is recommended for IF amplifier applications.

### ABSOLUTE MAXIMUM RATINGS AT TA = 25°C

| DISSIPATION:                              |                                 |
|-------------------------------------------|---------------------------------|
| At T <sub>A</sub> up to 55 <sup>o</sup> C |                                 |
| (CA3028AF, CA3028BF,                      |                                 |
| CA3053F)                                  | 750 mW                          |
| At $T_A > 55^{\circ}C$                    |                                 |
| (CA3028AF, CA3028BF,                      |                                 |
| CA3053F) Derate I                         | inearly 6.67 mW/ <sup>O</sup> C |
| At T <sub>A</sub> up to 85°C              | ,                               |
| (CA3028A, CA3028B, CA3053)                | 450 mW                          |
| At $T_A > 85^{\circ}C$                    |                                 |
| (CA3028A, CA3028B, CA3053) Derat          | e linearly 5 mW/ <sup>o</sup> C |
| AMBIENT-TEMPERATURE RANGE:                |                                 |
| Operating                                 | 55°C to +125°C                  |
| Storage                                   | -65°C to +150°C                 |
|                                           |                                 |

LEAD TEMPERATURE (During Soldering): At distance 1/16 ± 1/32" (1.59 ± 0.79 mm)

from case for 10 seconds max. ..... +265°C



Fig.1 - Schematic diagram for CA3028A, CA3028B and CA3053.



Fig.2 - Input offset voltage test circuit for CA3028B.

#### APPLICATIONS

- RF and IF Amplifiers (Differential or Cascode)
- DC, Audio, and Sense Amplifiers
- Converter in the Commercial FM Band
- Uscillator Mixer Limiter
- Companion Application Note, ICAN 5337 "Application of the RCA CA3028 Integrated Circuit Amplifier in the HF and VHF Ranges." This note covers characteris-tics of different operating modes, noise performance, mixer, limiter, and amplifier design considerations.

# CA3028A, CA3028B, CA3053 Types

#### FEATURES

- Controlled for input Offset Voltage, Input Offset Current, and Input Bias Current (CA3028B)
- Balanced Differential Amplifier Configuration with Controlled Constant-Current Source to Provide Unexcelled Versatility
- Single- and Dual-Ended Operation
- Operation from DC to 120 MHz
- Balanced-AGC Capability

• Wide Operating-Current Range

| The CA3028A, CA3   | 028B, and CA3053 are available in the packages     |
|--------------------|----------------------------------------------------|
| shown below. When  | ordering these devices, it is important to add the |
| appropriate suffix | letter to the device.                              |

| Package<br>8-Lead TO-5                         | Suffix<br>Letter | CA3028A      | CA3028B      | CA3053       |
|------------------------------------------------|------------------|--------------|--------------|--------------|
| TO-5                                           | т                | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| With Dual-In-Line<br>Formed Leads<br>(DIL-CAN) | s                | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Beam-Lead                                      | L                | $\checkmark$ |              |              |
| Chip                                           | н                | $\checkmark$ |              |              |

#### MAXIMUM VOL TAGE RATINGS at TA = 25°C

| TERM-<br>INAL<br>No. | 11 | 2         | 3               | 4              | 5                           | 6               | 7                           | 8               |        |
|----------------------|----|-----------|-----------------|----------------|-----------------------------|-----------------|-----------------------------|-----------------|--------|
| 1                    |    | 0<br>-15▲ | 0<br>-15▲       | 0<br>-15▲      | +5<br>to<br>-5              | * '             | *                           | +20⊕<br>to<br>0 | 1      |
| 2                    |    |           | +5<br>to<br>-11 | +5<br>to<br>-1 | +15 <sup>4</sup><br>to<br>0 | •               | +15 <sup>•</sup><br>to<br>0 | *               |        |
| 3‡                   |    |           |                 | +10<br>to<br>0 | +15 <sup>•</sup><br>to<br>0 | +30●<br>to<br>0 | +15<br>to<br>0              | +30●<br>to<br>0 | :      |
| 4                    |    |           |                 |                | +15 <sup>•</sup><br>to<br>0 | *               | *                           | *               | ‡      |
| 5                    |    |           |                 |                |                             | +20⊕<br>to<br>0 | •                           | *               |        |
| 6                    |    |           |                 |                |                             |                 | *                           | •               |        |
| 7                    |    |           |                 |                |                             |                 |                             | *               | ⊕<br>♦ |
| 8                    |    |           |                 |                |                             |                 |                             |                 | •      |

This chart gives the range f voltages which can be applied o the terminals listed horizontally with respect to the terminals sted vertically. For example, e voltage range of the horizontal erminal 4 with respect to terminal is -1 to +5 volts.

- Terminal #3 is connected to the sub-strate and case. Voltages are not normally applied be tween these terminals. Voltages appearing between these terminals will be safe, if the specified volt-age limits between all other termi-nals are not exceeded. Limit is -12V for CA3053 Limit is +15V for CA3053
- Limit is +12V for CA3053

Limit is +24V for CA3028A and +18V for CA3053

#### MAXIMUM CURRENT RATINGS

| TERM-<br>INAL<br>No. | IIN<br>mA | IOUT<br>mA |
|----------------------|-----------|------------|
| 1                    | 0.6       | 0.1        |
| 2                    | 4         | 0.1        |
| 3                    | 0.1       | - 23       |
| 4                    | 20        | 0.1        |
| 5                    | 0.6       | 0.1        |
| 6                    | 20        | .0.1       |
| 7                    | 4         | 0.1        |
| 8                    | 20        | 0.1        |

#### ELECTRICAL CHARACTERISTICS at TA = 25°C

| CHARACTERISTIC                             | SYMBOL          | TEST<br>CIR-<br>CUIT |            | SPECIAL TEST<br>CONDITIONS                     |           | LIMIT:<br>PE CA: |           |           | LIMITS<br>E CA3 | -                     |            | LIMIT<br>E CA3 |            | UNITS | TYPICAL<br>CHARAC-<br>TERISTICS<br>CURVES |
|--------------------------------------------|-----------------|----------------------|------------|------------------------------------------------|-----------|------------------|-----------|-----------|-----------------|-----------------------|------------|----------------|------------|-------|-------------------------------------------|
|                                            |                 | Fig.                 |            |                                                | Min.      | Typ.             | Max.      | Min.      | Тур.            | Max.                  | Min.       | Тур.           | Max.       |       | Fig.                                      |
| STATIC CHARACTERI                          | STICS           |                      |            |                                                |           |                  |           |           |                 |                       |            |                |            |       |                                           |
|                                            |                 |                      | +Vcc       | ۰۷ <sub>EE</sub>                               |           |                  |           |           |                 |                       |            |                |            |       |                                           |
| Input Offset Voltage                       | V <sub>T0</sub> | 2                    | 6V<br>12V  | 6V<br>12V                                      | :         | :                |           | :         | 0.98<br>0.89    | 5<br>5                | :          | :              | •          | mν    | 4                                         |
| Input Offset Current                       | По              | 3a                   | 6V<br>12V  | 6V<br>12V                                      | :         | :                | :         | :         | 0.56<br>1.06    | 5<br>6                | :          | :              | 1          | μA    | 4                                         |
|                                            |                 | 3a                   | 6V<br>12V  | 6V<br>12V                                      | :         | 16.6<br>36       | 70<br>106 | :         | 16.6<br>36      | 40<br>80              | :          | :              | :          |       | 5a                                        |
| Input Bias Current                         | I               | 3b                   | 9V<br>12V  | -                                              | :         | 1:               | 1         | :         | :               | :                     | :          | 29<br>36       | 85<br>125  | μA    | 5b                                        |
| Quiescent Operating                        | I6              | 3a                   | 6V<br>12V  | 6V<br>12V                                      | 0.8<br>2  | 1.25<br>3.3      | 2<br>5    | 1<br>2.5  | 1.25<br>3.3     | 1.5<br>4              | :          | :              | :          | mA    | 6a<br>7                                   |
| Current                                    | or<br>I8        | 3b                   | 9V<br>12V  | :                                              | :         | :                | :         | :         | :               | :                     | 1.2<br>2.0 | 2.2<br>3.3     | 3.5<br>5.0 | 1023  | 6b                                        |
| AGC Bias Current<br>(Into Constant-Current | 17              | 8a                   | 12V<br>12V | V <sub>AGC</sub> =+9<br>V <sub>AGC</sub> = +12 |           | 1.28<br>1.65     | :         |           | 1.28<br>1.65    |                       |            |                | :          | mA    | 8b                                        |
| Source Terminal No.7)                      | 1/              |                      | 9V<br>12V  | :                                              | -         | :                | :         | :         | •               |                       | •          | 1.15<br>1.55   | •          |       | · _                                       |
| Input Current (Terminal No.7)              | I <sub>7</sub>  | -                    | 6V<br>12V  | 6V<br>12V                                      | 0.5<br>1  | 0.85<br>1.65     | 1<br>2.1  | 0.5<br>1  | 0.85<br>1.65    | 1 <sup>.</sup><br>2.1 | :          | :              | -          | mA    |                                           |
| Device Dissipation                         | Р <sub>Т</sub>  | 3a                   | 6V<br>12V  | 6V<br>12V                                      | 24<br>120 | 36<br>175        | 54<br>260 | 24<br>120 | 36<br>175       | 42<br>220             | :          |                | -          | mW    | 9                                         |
|                                            |                 | 3b                   | 9V<br>12V  | -                                              | :         | :                | :         | :         | :               | :                     | :          | 50<br>100      | 80<br>150  |       |                                           |



Fig.5b - Input bias current vs. ambient temperature for CA3053.



Fig.6a - Quiescent operating current vs. ambient temperature for CA3028A and CA3028B.





Fig.6b - Quiescent operating current vs. ambient temperature for CA3053.



Fig.7 - Operating current vs. VEE voltage for CA3028A and CA3028B.



Fig.8a - AGC bias current test circuit (differentialamplifier configuration) for CA3028A and CA3028B.



Fig.8b - AGC bias current vs. bias volts (terminal No.7) for CA3028A and CA3028B.



Fig.9 - Device dissipation vs. temperature for CA3028A and CA3028B.



Fig.10a - Power gain and noise figure test circuit (cascode configuration) for CA3028A, CA3028B and CA3053\*. \* 10.7 MHz Power Gain Test Only.



Fig.10b - Power gain vs. frequency (cascode configuration) for CA3028A and CA3028B.



Fig.10c - 100 MHz noise figure vs. collector supply volts (cascode configuration) for CA3028A and CA3028B.

# TYPICAL NOISE FIGURE AND POWER GAIN TEST CIRCUITS AND CHARACTERISTICS



Fig.11a - Powergain and noise figure test circuit (differential-amplifier configuration and terminal No.7 connected to  $V_{CC}$ ) for CA3028A, CA3028B and CA3053\*.

\* 10.7 MHz Power Gain Test Only.

### CA3028A, CA3028B, CA3053 Types

TYPICAL TEST CIRCUITS AND CHARACTERISTICS



Fig.20a - Output power test circuit for CA3028A and CA3028B.



Fig.21b - AGC characteristics for CA3028A and CA3028B.



Fig.22c - Transfer characteristic (voltage gain) test circuit (10.7 MHz) differential-amplifier configuration for CA3028A, CA3028B and CA3053.



FREQUENCY (1) — WHI 9753-4509 Fig.206 - Output power vs. frequency — 50  $\Omega$  input and 50  $\Omega$  output (differential-amplifier configuration) for CA3028A and CA3028B.



Fig.22a - Transfer characteristic (voltage gain) test circuit (10.7 MHz) cascode configuration for CA3028A, CA3028B and CA3053.



Fig.22d - Transfer characteristics (differential-amplifier configuration) for CA3028A, CA3028B and CA3053.





Fig.21a - AGC range test circuit (differential amplifier) for CA3028A and CA3028B.



INPUT VOLTS (vin )

Fig.22b - Transfer characteristics (cascode configuration) for CA3028A, CA3028B and CA3053.



Fig.23 - Differential voltage gain, maximum peak-to-peak output voltage, and bandwidth test circuit for CA3028B.

### **Diode Array**

Six Matched Diodes on a Common Substrate

### ULTRA-FAST For Applications in LOW-CAPACITANCE Communications and MATCHED DIODES Switching Systems

The RCA-CA3039 consists of six ultra-fast, low capacitance diodes on a common monolithic substrate. Integrated circuit construction assures excellent static and dynamic matching of the diodes, making the array extremely useful for a wide variety of applications in communication and switching systems.

Five of the diodes are independently accessible, the sixth shares a common terminal with the substrate.

For applications such as balanced modulators or ring modulators where capacitive balance is important, the substrate should be returned to a DC potential which is significantly more negative (with respect to the active diodes) than the peak signal applied.

#### APPLICATIONS

- Balanced modulators or demodulators
- Ring modulators
- High speed diode gates
- Analog switches

#### FEATURES

- Excellent reverse recovery time 1 ns typ.
- Matched monolithic construction –
   VF matched within 5mV
- Low diode capacitance ...
- CD = 0.65 pF typical at VR = 2V
- The CA3039 is available in a sealed-junction Beam-Lead version (CA3039L). For further information see File No. 515, "Beam-Lead Devices for Hybrid Circuit Applications".

### CA3039



Fig. 1 - Schematic Diagram for CA3039

| ABSOLUTE MAXIMUM RATINGS AT TA = 25°C         |     |        |                            |  |  |  |
|-----------------------------------------------|-----|--------|----------------------------|--|--|--|
| DISSIPATION:                                  |     |        |                            |  |  |  |
| Any one diode unit                            |     |        | . 100 mW                   |  |  |  |
| Total for device                              |     |        | . 600 mW                   |  |  |  |
| For T <sub>A</sub> > 55°C dera                | ate | linear | rly 5.7 mW/ <sup>o</sup> C |  |  |  |
| TEMPERATURE RANGE:                            |     |        |                            |  |  |  |
| Operating                                     |     | -      | -55 to +125°C              |  |  |  |
| Storage                                       |     | -      | -65 to +150°C              |  |  |  |
| LEAD TEMPERATURE (During Soldering):          |     |        |                            |  |  |  |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.79 mm) |     |        |                            |  |  |  |
| from case for 10 seconds max                  |     |        | + 265 <sup>0</sup> C       |  |  |  |
| PEAK INVERSE VOLTAGE, PIV for: D1-D5.         |     |        | 5 V                        |  |  |  |
| D <sub>6</sub>                                |     |        | 0.5 V                      |  |  |  |
| PEAK DIODE-TO-SUBSTRATE VOLTAGE, VDI          |     |        |                            |  |  |  |
| for D1-D5 (term. 1,4,5,8 or 12 to term. 10) . |     |        | + 20, –1 V                 |  |  |  |
| DC FORWARD CURRENT, IF                        |     |        | 25 mA                      |  |  |  |
| PEAK RECURRENT FORWARD CURRENT, If            |     |        | 100 mA                     |  |  |  |
| PEAK FORWARD SURGE CURRENT, If(surge)         | ١.  |        | 100 mA                     |  |  |  |

#### ELECTRICAL CHARACTERISTICS, at TA = 25° C

Characteristics apply for each diode unit, unless otherwise specified.

| CHARACTERISTICS                                                                                         | SYMBOLS                                                         | SPECIAL TEST CONDITIONS                        |      | LIMITS | UNITS | CHARAC-<br>TERISTIC<br>CURVES |      |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------|------|--------|-------|-------------------------------|------|
|                                                                                                         |                                                                 |                                                | MIN. | TYP.   | MAX.  | ]                             | FIG. |
|                                                                                                         |                                                                 | i <sub>F</sub> = 50 μA                         | -    | • 0.65 | 0.69  | V                             |      |
| DC Forward Voltage Drop                                                                                 | VF                                                              | 1 mA                                           | -    | 0.73   | 0.78  | ٧                             | 2    |
| DC Forward Voltage Drop                                                                                 | YF I                                                            | 3 mA                                           | -    | 0.76   | 0.80  | ٧                             | 2    |
|                                                                                                         |                                                                 | 10 mA                                          | -    | 0.81   | 0.90  | V                             |      |
| DC Reverse Breakdown Voltage                                                                            | V <sub>(BR)R</sub>                                              | I <sub>R</sub> = -10 μA                        | 5    | 7      | -     | ν                             | -    |
| DC Reverse Breakdown Voltage<br>Between any Diode Unit and Substrate                                    | V <sub>(BR)R</sub>                                              | I <sub>R</sub> = -10 μΑ                        | 20   | -      | -     | ۷                             | -    |
| DC Reverse (Leakage) Current                                                                            | ۱ <sub>R</sub>                                                  | V <sub>R</sub> = -4 V                          | -    | 0.016  | 100   | nA                            | 3    |
| DC Reverse (Leakage) Current<br>Between any Diode Unit and Substrate                                    | I <sub>R</sub>                                                  | V <sub>R</sub> = -10 V                         | -    | 0.022  | 100   | nA                            | 4    |
| Magnitude of Diode Offset Voltage<br>(Difference in DC Forward Voltage<br>Drops of any Two Diode Units) | v <sub>F1</sub> - v <sub>F2</sub>                               | ¦ <sub>F</sub> = 1 mA                          | -    | 0.5    | 5     | ۳V                            | 2    |
| Temperature Coefficient of $ V_{F_1} - V_{F_2} $                                                        | $\frac{\Delta  \mathbf{v}_{F_1} - \mathbf{v}_{F_2} }{\Delta T}$ | I <sub>F</sub> = 1 mA                          | -    | 1      | -     | μ <b>ν/⁰</b> C                | 5    |
| Temperature Coefficient of Forward Drop                                                                 | $\frac{\Delta V_{F}}{\Delta T}$                                 | I <sub>F</sub> = 1 mA                          | -    | -1.9   | -     | mV∕⁰C                         | 6    |
| DC Forward Voltage Drop for<br>Anode-to-Substrate Diode (D <sub>S</sub> )                               | ۷ <sub>F</sub>                                                  | I <sub>F</sub> = 1 mA                          |      | 0.65   | -     | v                             | -    |
| Reverse Recovery Time                                                                                   | trr                                                             | I <sub>F</sub> = 10 mA, I <sub>R</sub> = 10 mA | -    | 1      | -     | ns                            | -    |
| Diode Resistance                                                                                        | RD                                                              | f = 1 kHz, I <sub>F</sub> = 1 mA               | 25   | 30     | 45    | Ω                             | 7    |
| Diode Capacitance                                                                                       | CD                                                              | V <sub>R</sub> = -2 V, I <sub>F</sub> = 0      | -    | 0.65   | -     | pF                            | 8    |
| Diode-to-Substrate Capacitance                                                                          | C <sub>DI</sub>                                                 | V <sub>DI</sub> = +4 V, I <sub>F</sub> = 0     | -    | 3.2    | -     | ρF                            | 9    |

#### TYPICAL CHARACTERISTICS



Fig. 2 - DC forward voltage drop (any diode) and diode offset voltage vs DC forward current



This device is supplied in the hermetic 12-lead TO-5 style package.

# Video and Wideband Amplifier

### For Industrial and **Commercial Equipment at** Frequencies up to 200 MHz

The RCA CA3040 is a monolithic silicon integrated circuit designed to meet the requirements of a wide variety of applications requiring high gain and wide bandwidth. The cascode-connected differential amplifier achieves a double-ended gain of 37 dB with a typical 3 dB bandwidth of 55 MHz. Emitter-Follower input and output stages provide the desirable high input impedance and low output impedance for coupling to other circuits.

The CA3040 includes two biasing options, allowing the user to optimize his design over the entire military temperature range of -55 to +125°C. Bias Mode A yields a substantially constant voltage at the output terminals for applications using DC coupling to succeeding stages or requiring maximum dynamic range over the temperature range. DC output voltage varies less than 0.1 volt (typically) over the entire temperature range while gain varies  $\pm 2\,$  dB. Bios Mode B provides extremely stable gain over the temperature range. Gain variation is 0 dB (typically) in this Bias Mode. DC variation is  $\pm 0.8$  volt. Provisions are also made for stabilizing the operating

### point for either single or split power supplies.

#### FEATURES

| High Differential Push-Pull Voltage Gain | 37 dB   | typ. |
|------------------------------------------|---------|------|
| Single-Ended Voltage Gain                | 31 dB   | typ. |
| Wide (3dB) Bandwidth                     | 55 MH 2 | typ. |

- Supplied in the hermetic 12-lead TO-5 style package

#### APPLICATIONS

| <ul> <li>Video Amplifier</li> <li>Schmitt Trigger</li> </ul> | <ul> <li>Modulator</li> <li>IF Amplifier</li> </ul> | <ul> <li>Mixer</li> <li>DC Amplifier</li> </ul> |  |  |  |
|--------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------|--|--|--|
|                                                              | • Sense Amplifier                                   |                                                 |  |  |  |

#### ABSOLUTE-MAXIMUM RATINGS

- TEMPERATURE RANGE:
- LEAD TEMPERATURE (During Soldering)

At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm)

- from case for 10 seconds max. ..... +265°C
- \* Limitation imposed by the thermal resistance of package.

### R) 1,32 RIO 4.5 ξR2 1.32 @2 97 6 -0 0.82 Re 1.5

۲

6

CA3040

92 5-2832

Ġ Ċ ወ ALL RESISTANCE VALUES IN KO'S.

Fig.1 - Scnematic Diagram for CA3040

#### MAXIMUM VOLTAGE RATINGS at TA = 25°C

The following chart gives the range of voltages which can be applied to the terminals listed vertically with respect to the terminals listed horizontally. For example, the voltage range of the vertical terminal 2 with respect to terminal 11 is 0 to +14 volts.

| voit                 | age ran | geori    | ne ven | licar te | rmmar 4  | s with   | respect      | to ten | ninai 11 |          | J 14 1         | ons.     |
|----------------------|---------|----------|--------|----------|----------|----------|--------------|--------|----------|----------|----------------|----------|
| TERM-<br>INAL<br>No. | 1       | 2        | 3      | 4        | 54       | 6        | 7            | 8      | 9        | 10       | 11*            | 12       |
| 1                    |         | 0<br>-14 | *      | •        | +14<br>0 | •        | + 10<br>- 10 | *      | •        | *        | +14<br>0       | *        |
| 2                    |         |          | *      | +14<br>0 | +14<br>0 | +14<br>0 | +            | *      | •        | +14<br>0 | +14<br>0       | +14<br>0 |
| 3                    |         |          |        | ٠        | +5<br>-3 | •        | •            | •      | *        | •        | +5<br>-3       | •        |
| 4                    |         |          |        |          | •        | +3<br>-3 | •            | •      | •        | •        | ٠              | •        |
| 5▲                   |         |          |        |          | •        | •        | +10<br>-3    | •      | +3<br>-7 | *        | 0<br>Note<br>1 | •        |
| 6                    |         |          |        |          |          |          | *            | *      | •        | *        | ٠              | •        |
| 7                    |         |          |        |          |          |          |              | *      | *        | •        | + 10<br>-3     | ٠        |
| 8                    |         |          |        |          |          |          |              |        | +3<br>-3 | •        | ٠              | •        |
| 9                    |         |          |        |          |          |          |              |        |          | *        | +7<br>-3       | *        |
| 10                   |         |          |        |          |          |          |              |        |          |          | •              | •        |
| 11*                  |         |          |        |          |          |          |              |        |          |          | •              | *        |
| 12                   |         |          |        |          |          |          |              |        |          |          |                |          |

CURRENT RATINGS RM NL IIN IOUT mA mA 5 5 . . 5 5 1 0.1 --1 0.1 5 5 5 5 1 0.1

> \_ 10

\_ -

10

MAXIMIM

#### STATIC CHARACTERISTICS TEST CIRCUITS





#### ▲ Reference Substrate

Note 1: External connection required for proper operation.

Voltages are not normally applied between these terminals. Voltages appearing between these terminals will be safe if the specified limits between all other terminals are not exceeded.

#### **OPERATING CONSIDERATIONS**

#### General

The CA3040 is designed to provide flexibility in the selection of power supply configurations and to provide the circuit designer the choice between two modes of temperature-compensated performance. Mode A. which provides constant DC output voltage, is recommended for most applications. The control of the operating point provided by this mode maintains the dynamic range of the device while gain variation over most of the range is less than ±1 dB. Mode B provides constant gain for applications where this consideration is critical, but will exhibit a reduction of dynamic range at the temperature extremes.

#### **Power Supply Considerations**

Figures 2 and 3 illustrate the use of the CA3040 with balanced dual supplies and single power supplies, respectively. Both figures demonstrate that the inputs may be directly referenced to the center point of the supply (ground in Fig.2) by closing the included switch. This is the natural connection in Fig.2. This connection is optional, however, and need not be made. Use of this connection in Fig.3 implies the presence of another DC supply or a "stiff" bleeder. If such a source is present its use is suggested in order to maintain maximum common mode range. Dynamic performance and dynamic range of the output circuit are unaffected by the choice of biasing scheme used so that in most cases direct connection of Terminal No.1 to the center point of the supply is not required. Where direct connection is not used, Terminals No.4 and No.6 must be biased from Terminal No.1 for proper operation.

#### **High-Frequency Considerations**

Stable high-frequency operation requires that proper high-frequency construction techniques be followed. The photograph of Fig.6 illustrates the precautions taken in the construction of the test circuit of Fig.3.

Extreme caution is required because of the extended gain bandwidth capability of the device. Oscillations have been observed in the 400-to-800 MHz range when precautions were not taken. In addition to normal considerations of shielding, parts layout, and isolation, the following specific suggestions are made:

- 1. Use sockets only when necessary. Sockets, when used, must provide shielding within the pin circle. The socket shown in the chassis of Fig.6 is a Barnes MG-1201, or equivalent, modified by drilling a 1/8" hole in the center and inserting a grounded brass pin.
- 2. Do not bypass Terminal No.9 in normal operation. Fig.3 shows the use of neutralization between Terminal No.9 and one output to balance the amplifier at high frequencies. Experience shows that stable operation, while possible, is difficult to achieve if Terminal No.9 is bypassed to ground.
- 3. In DC testing, 1 k $\Omega,~1/4$  W carbon resistors should be soldered directly to the socket Terminals No.4 and No.6 to suppress parasitic oscillations. All current carrying connections are made at the other end of the resistors. Direct sensing of Terminal No.4 or No.6 voltage should not be attempted.



Fig. 11 - Collector Supply Current Drain (12) vs Ambient Temperature

CURRENT

#### CA3040

9205-15450

vs Ambient Temperature

# CA3045, CA3046 Types

### ELECTRICAL CHARACTERISTICS, at $T_A = 25^{\circ}C$

Characteristics apply for each transistor in the CA3045 and CA3046 as specified.

| CHARACTERISTICS                                                    | SYMBOLS SPEGIAL TEST CONDITIONS |                                                                                                    |      | UNITS                |      |      |
|--------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------|------|----------------------|------|------|
|                                                                    |                                 |                                                                                                    | MIN. | TYP.                 | MAX. |      |
| DYNAMIC CHARACTERISTICS                                            |                                 |                                                                                                    |      |                      |      |      |
| Low-Frequency Noise Figure                                         | NF                              | $f = 1 \text{ kHz}$ , $V_{CE} = 3V$ , $I_C = 100 \mu A$<br>Source Resistance = $1 \text{ k}\Omega$ |      | 3.25                 |      | dB   |
| Low-Frequency, Small-Signal<br>Equivalent-Circuit Characteristics: |                                 |                                                                                                    |      |                      |      |      |
| Forward Current-Transfer Ratio                                     | hfe                             | 1                                                                                                  |      | 110                  | •    |      |
| Short-Circuit Input Impedance                                      | h <sub>ie</sub>                 | f = 1 kHz. V <sub>CE</sub> = 3 V. I <sub>C</sub> = 1 mA                                            |      | 3.5                  | •    | ka.: |
| Open-Circust Output Impedance                                      | hoe                             |                                                                                                    | •    | 15.6                 |      | μmho |
| Open-Circuit Reverse<br>Voltage-Transfer Ratio                     | h <sub>re</sub>                 |                                                                                                    |      | 1.8×10 <sup>-4</sup> |      | •    |
| Admittance Characteristics:                                        |                                 |                                                                                                    |      |                      |      |      |
| Forward Transfer Admittance                                        | Y <sub>fe</sub>                 | 1                                                                                                  |      | · 31-j1.5            | •    | •    |
| Input Admittance                                                   | Yie                             |                                                                                                    |      | 0.3+j0.04            | •    | -    |
| Output Admittance                                                  | Y <sub>oe</sub>                 | $I = 1 \text{ MHz}, V_{CE} = 3 \text{ V}, I_{C} = 1 \text{ mA}$                                    |      | 0.001 + j0.03        |      | -    |
| Reverse Transfer Admittance                                        | Y <sub>re</sub>                 |                                                                                                    |      | See curve            | •    | •    |
| Gain-Bandwidth Product                                             | ί <sub>τ</sub>                  | $V_{CE} = 3 V. I_{C} = 3 mA$                                                                       | 300  | 550                  |      | -    |
| Emitter-to-Base Capacitance                                        | CEB                             | $V_{EB} = 3 V. I_{E} = 0$                                                                          |      | 0.6                  |      | pF   |
| Collector-to-Base Capacitance                                      | C <sub>CB</sub>                 | $V_{CB} = 3 V. I_{C} = 0$                                                                          | •    | 0.58                 | •    | pF   |
| Collector-to-Substrate Capacitance                                 | CCI                             | $V_{CS} = 3 V. I_{C} = 0$                                                                          | •    | 2.8                  |      | pF   |

#### STATIC CHARACTERISTICS







Fig.4 - Typical static forward current-transfer ratio and beta ratio for transistors  ${\bf Q}_1$  and  ${\bf Q}_2$  vs emitter current.



Fig.5 - Typical input offset current for matched transistor pair  $Q_1Q_2$  vs collector current.



Fig.6 - Typical static base-to-emitter voltage characteristic and input offset voltage for differential pair and paired isolated transistors vs emitter current.



Fig. 8 — Typical input offset voltage characteristics for differential pair and paired isolated transistors vs ambient temperature.





# **Amplifier Array** FOUR INDEPENDENT **AC AMPLIFIERS**

The RCA CA3048 is a silicon monolithic integrated circuit consisting of four independent identical AC amplifiers which can operate from a single-ended power supply.

The amplifiers include internal DC bias and feedback to provide temperature-stabilized operation. They may be used in a wide variety of AC applications in which operational amplifiers have previously been used.

For Low-Noise and **General AC Applications** In Industrial Service

Each high gain amplifier has a high impedance noninverting input, and a lower impedance inverting input for the application of feedback. Two power-supply terminals and two ground terminals are provided to re-duce internal and external coupling between amplifiers.

The CA3048 is supplied in a 16-lead dual-in-line plastic package.



Fig.1 - Block diagram for CA3048.

#### FEATURES

#### ABSOLUTE-MAXIMUM RATINGS of TA = 25°C:

| $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------|
| TEMPERATURE RANGE:         -40°C to +85°C           Operating         -65°C to +150°C           Storage         -65°C to +150°C |
| LEAD TEMPERATURE (During Soldering)<br>At distance 1/16 ± 1/32 inch (1.59 ±0.79mm)<br>from case for 10 seconds max+265°C        |
| POWER SUPPLY VOLTAGE         +16 V           AC INPUT VOLTAGE         0.5 V ms                                                  |

#### MAXIMUM VOLTAGE RATINGS

The following chart gives the range of voltages which can be applied to the terminals listed vertically with respect to the terminals listed horizontally. For example, the voltage range between vertical terminal 2 and horizontal terminal 4 is +2 to -3.6 volta.

| TERM-<br>INAL<br>No. | ١ | 2         | 3 | 4          | 5          | 6        | 7 | 8          | 9          | 10       | 11       | 12        | 13         | 14       | 15        | 16       |
|----------------------|---|-----------|---|------------|------------|----------|---|------------|------------|----------|----------|-----------|------------|----------|-----------|----------|
| 1                    |   | + 16<br>0 | * | ٠          | *          | *        | ٠ | •          | •          | ٠        | ٠        | *         |            | •        | 0<br>- 16 | ٠        |
| 2                    |   |           | * | +2<br>-3.6 | o          | *        | • | +2<br>-3.6 | -3.6       | *        | *        | + 16<br>0 | +2<br>-3.6 | *        | +16<br>0  | 0<br>-16 |
| 3                    |   |           |   | +5<br>-5   | *          | *        | ٠ | *          | •          | *        | •        | •         | ٠          | *        | *         | ٠        |
| 4                    |   |           |   |            | +3.6<br>-2 | •        | * | *          | *          | *        | *        | *         | •          | •        | *         | •        |
| 5                    |   |           |   |            |            | 0<br>-16 | • | +2<br>-3.6 | +2<br>-3.6 | *        | 0<br>-16 | + 16<br>0 | +2<br>-3.6 | •        | +16<br>0  | •        |
| 6                    |   |           |   |            |            |          | * |            | *          | *        | •        | •         | 0<br>-16   | *        | *         | •        |
| 7                    |   |           |   |            |            |          |   | +5<br>-5   | ٠          | •        | *        | *         | *          | *        | *         | .*       |
| 8                    |   |           |   |            |            |          |   |            | *          | •        | •        | *         | *          | •        |           | *        |
| 9                    |   |           |   |            |            |          |   |            |            | +5<br>-5 | •        | •         | •          | •        |           | •        |
| 10                   |   |           |   |            |            |          |   |            |            |          | *        | *         | •          | •        |           | ٠        |
| 11                   |   |           |   |            |            |          |   |            |            |          |          | •         | •          |          |           | •        |
| 12                   |   |           |   |            |            |          |   |            |            |          |          |           | 0<br>-16   | *        | *         | •        |
| 13                   |   |           |   |            |            |          |   |            |            |          |          |           |            | +5<br>-5 | •         | •        |
| 14                   |   |           |   |            |            |          |   |            |            |          |          |           |            |          | •         | ٠        |
| 15                   |   |           |   |            |            |          |   |            |            |          |          |           |            |          |           | +16<br>0 |
| 16                   |   |           |   |            |            |          |   |            |            |          |          |           |            |          |           |          |

\* Voltages are not normally applied between these terminals. Voltages appearing between these terminals will be safe if the specified limits between all other terminals are not exceeded.

#### Multi-channel or cascade operation

• Four AC amplifiers on a common substrate

• Independently accessible inputs and outputs • Operates from single-ended supply

EACH AMPLIFIER • Undistorted output voltage...... 2 V rms min. 

- Low-level preamplifiers
- Equalizers

APPLICATIONS

- Linear signal mixers
- Tone generators
- Multivibrators
- AC integrators



. CONNECT TO APPROPRIATE TERMINAL TO READ VOLTAGE

Fig.2 - Test circuit for measurement of collector supply voltage and currents.



Fig.7 - Typical amplifier gain vs DC supply voltage.



Fig.8 - Typical open-loop gain vs ambient temperature.



CA3048



Fig.10 - Typical total harmonic distortion vs ambient temperature.



\* V.T.V.M. - Hewlett-Packard Model 400D or equivalent. Procedure:

Adjust Signal Generator for 0 dB output at reference terminal.
 Read voltage at other output terminals (Figure shows terminal #1 used as reference).

Fig.13 - Test circuit for measurement of inter-amplifier audio separation "cross talk" characteristic.



\* RESISTORS ARE METALFILM TYPE, 1%

To test Amplifiers 1, 2, 3, or 4, connect terminals as shown in Table.

| AMPLIFIER |        | TERMINALS | 5      |
|-----------|--------|-----------|--------|
| AMPLIFIER | OUTPUT | INPUT     | BYPASS |
| 1         | 1      | 4         | 3      |
| 2         | 6      | 8         | 7      |
| 3         | 11     | 9         | 10     |
| 4         | 16     | 13        | 14     |

Fig.11 - Test circuit for measurement of broadband noise characteristic.



Fig.14 - Typical amplifier gain vs feedback resistance.



● L<sub>1</sub> - 2.5 millihenry inductor, dc resistance 0.3 ohms or less. \* Resistors metal film type, 1%. To test amplifiers, connect terminals as shown in Table.

| AMPLIFIER | TERMINALS |       |        |  |  |  |  |
|-----------|-----------|-------|--------|--|--|--|--|
| AMPLIFIER | OUTPUT    | INPUT | BYPASS |  |  |  |  |
| 1         | 1         | 4     | 3      |  |  |  |  |
| 2         | 6         | 8     | 7      |  |  |  |  |
| 3         | 11        | 9     | 10     |  |  |  |  |
| 4         | 16        | 13    | 14     |  |  |  |  |

Fig.12 - Test circuit for measurement of "weighted" output noise voltage characteristic.

#### OPERATING CONSIDERATIONS

#### Economical Gain Control

The CA3048 is designed to permit flexibility in the methods by which amplifier gain can be controlled. Fig.14 shows a curve of the gain of an amplifier when the internal resistive feedback of the device is used in conjunction with an external resistor. Although measured gain of various amplifiers will not be uniform, because of tolerances of internal resistances, this method is very economical and easy to apply.

#### Stability

The CA3048, as in other devices having high gain-bandwidth product, requires some attention to circuit layout, design, and construction to achieve stability.

Should the CA3048 be left unterminated, socket capacitance alone will provide sufficient feedback to cause high frequency oscillations; therefore, all test circuits in this data bulletin include loading networks that provide stability under all conditions.

#### ELECTRICAL CHARACTERISTICS at TA = 25°C

| I<br>CHARACTERISTICS                                  | SYMBOLS TEST CONDITIONS |                                                      | ITIONS                  | TEST<br>CIR-<br>CUIT | CA3049T LIMITS |                |      |          | TYPICAL<br>CHARAC-<br>TERISTICS<br>CURVES |
|-------------------------------------------------------|-------------------------|------------------------------------------------------|-------------------------|----------------------|----------------|----------------|------|----------|-------------------------------------------|
|                                                       |                         |                                                      |                         | FIG.                 | MIN.           | TYP.           | MAX. | UNITS    | FIG.                                      |
| STATIC CHARACTERISTICS                                |                         |                                                      |                         |                      |                |                |      |          |                                           |
| For Each Differential Amplifier                       |                         |                                                      |                         |                      |                |                |      |          |                                           |
| Input Offset Voltage                                  | VIO                     |                                                      |                         | 1                    |                | 0.25           |      | mV       | -4                                        |
| Input Offset Current                                  | 10                      | 13 = 19 = 2 mA                                       |                         | 1                    |                | 0.3            |      | μΑ       |                                           |
| Input Blas Current                                    | 18                      |                                                      |                         | 1                    |                | 13.5           | 33   | μA       | 5                                         |
| Temperature Coefficient Mag                           |                         |                                                      |                         |                      |                |                |      | µv/°c    |                                           |
| nitude of Input-Offset Voltage                        | ΔΤ                      |                                                      |                         | 1                    |                | 1.1            |      | μν/ C    | 4                                         |
| For Each Transistor                                   |                         |                                                      |                         |                      |                |                |      |          |                                           |
| DC Forward Base-to-<br>Emitter Voltage                | VBE                     | V <sub>CE</sub> = 6 V<br>IC = 1 mA                   |                         |                      |                | 774            |      | m۷       | 6                                         |
| Temperature Coefficient of<br>Base-to-Emitter Voltage | ΔV <sub>8E</sub><br>ΔT  | V <sub>CE</sub> = 6 V, IC =                          | 1 mA                    |                      |                | -0.9           |      | mV/°C    | 6                                         |
| Collector-Cutoff Current                              | ICBO                    | VCB = 10 V, IE                                       | - 0                     |                      |                | 0.0013         | 100  | nA       | 7                                         |
| Collector-to-Emitter                                  |                         |                                                      |                         |                      |                | 24             |      | v        |                                           |
| Breakdown Voltage                                     | V(BR)CEO                | <sup>I</sup> C = 1 mA, <sup>I</sup> B *              | U                       |                      | 15             | 24             |      | v .      |                                           |
| Collector-to-Base<br>Breakdown Voltage                | V(BR)CBO                | I <sub>C</sub> = 10 μA, I <sub>E</sub> =             | = 0                     |                      | 20             | 60             |      | v        |                                           |
| Collector-to-Substrate<br>Breakdown Voltage           | V(BR)CIO                | i <sub>C</sub> = 10 μA, i <sub>B</sub>               | = 0, I <sub>E</sub> = 0 |                      | 20             | 60             |      | v        |                                           |
| Emitter-to-Base Breakdown<br>Voltage                  | V(BR)EBO                | ι <sub>E</sub> = 10 μA, ι <sub>C</sub>               | - 0                     |                      | 5              | 7              |      | v        |                                           |
| DYNAMIC                                               |                         |                                                      |                         |                      |                |                |      |          |                                           |
| CHARACTERISTICS                                       |                         |                                                      |                         |                      |                |                |      |          |                                           |
| 1/f Noise Figure (For<br>Single Transistor)           | NF                      | f = 100 KH <sub>3</sub> , R<br>I <sub>C</sub> = 1 mA | S = 500 11              |                      |                | 1.5            |      | dB       | 12                                        |
| Gain-Bandwidth Product<br>(For Single Transistor)     | † <sub>T</sub>          | V <sub>CE</sub> = 6 V, I <sub>C</sub> =              | = 5 m A                 |                      |                | 1.35           |      | GH,      | 11                                        |
| Collector-Base Capacitance                            | ссв                     | 'c = 0                                               | V <sub>CB</sub> = 5V    |                      |                | 0.28           |      | pF<br>pF | 8                                         |
| Collector-Substrate Capacitance                       | CCI                     | 1 <sub>C</sub> = 0                                   | V <sub>CI</sub> = 5V    |                      |                | 1.65           |      | pf       | 8                                         |
| For Each Differential<br>Amplifier                    |                         |                                                      |                         |                      |                |                |      |          |                                           |
| Common-Mode Rejection Ratio                           | CMR                     | 13 = 19 = 2 mA                                       |                         |                      |                | 100            |      | dB       |                                           |
| AGC Range, One Stage                                  | AGC                     | Bias Voltage = -                                     |                         | 2                    |                | 75             |      | dB       |                                           |
| Voltege Gain, Single-Ended<br>Output                  | A                       | Bias Voltage = -<br>f = 10 MHz                       |                         | 2                    |                | 22             |      | dB       | 9, 10                                     |
| Insertion Power Gain                                  | Gp                      | f = 200 MHz                                          | Cascode                 | 3                    |                | 23             |      | dB       |                                           |
| Noise Figure                                          | NF                      | V <sub>CC</sub> = 12V                                | Cascode                 | 3                    |                | 4.6            |      | dB       |                                           |
| Input Admittance                                      | ¥11                     | For Cascode<br>Configuration                         | Cascode                 |                      |                | 1.5 + j 2.45   |      | mmho     | 14, 16, 18                                |
| input Admittance                                      | . 11                    | i3 = i9 = 2 mA                                       | Diff.Amp.               |                      |                | 0.878 + j 1.3  |      |          | 15, 17, 19                                |
| Reverse Transfer Admittance                           | Y12                     | For Diff.<br>Amplifier<br>Configuration              | Cascode                 |                      |                | 0 - j 0.008    |      | mmho     |                                           |
|                                                       |                         | 13 = 19 = 4mA                                        | Diff.Amp.               |                      |                | 0 - j 0.013    |      | 1 1      |                                           |
| Forward Transfer Admittance                           | ¥ 21                    | (each<br>collector                                   | Cascode                 |                      |                | 17.9 - j 30.7  |      | mmho     | 26, 28, 30                                |
|                                                       | ••                      | $I_C \simeq 2mA)$                                    | Diff. Amp.              |                      |                | - 10.5 + j 13  |      |          | 27, 29, 31                                |
|                                                       |                         |                                                      | Cascode                 |                      |                | - 0.503 - i 15 |      | mmho     | 20, 22, 24                                |
| Output Admittance                                     | Y22                     |                                                      | Diff.Amp.               |                      |                | 0.071 +   0.62 |      | gamno    | 21, 23, 25                                |

# CA3049T, CA3102E



Fig. 6-Base to emitter voltage vs. collector current.



\*Terminals 1 & 14, or 7 & 8, (CA3102E) 1 & 12 or 6 & 7 (CA3049T) \*\*Terminals 13 & 4, or 6 & 11. (CA3102E) 10 & 11 or 4 & 5 (CA3049T)













\_121

# CA3049T, CA3102E



123

#### ELECTRICAL CHARACTERISTICS at TA = 25°C

| CHARACTERISTICS                                                 | SYMBOLS                         | TEST CONDITIONS                                                                                              | TEST<br>CIR-<br>Cuit | CA3  | LIMITS<br>1050/CA3               | UNITS                            | TYPICAL<br>CHARAC-<br>TERISTICS<br>CURVES |      |
|-----------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------|------|----------------------------------|----------------------------------|-------------------------------------------|------|
|                                                                 |                                 |                                                                                                              | FIG.                 | MIN. | TYP.                             | MAX.                             |                                           | FIG. |
| STATIC                                                          |                                 |                                                                                                              |                      |      |                                  |                                  |                                           |      |
| Amplifier Characteristics                                       |                                 |                                                                                                              |                      |      |                                  |                                  |                                           |      |
| Input Offset Voltage                                            | V10                             |                                                                                                              | -                    | -    | 1.5                              | 5                                | mV                                        | 2a,b |
| Input Offset Current                                            | 40                              |                                                                                                              | +                    | -    | 7                                | 70                               | nA                                        | 3a,b |
| Input Bias Current                                              | IВ                              |                                                                                                              | -                    | -    | 200                              | 500                              | nA                                        | 4a,b |
| Quiescent Operating Current Ratio                               | (14+112)<br>or<br>(16+17)<br>13 | V <sub>CC</sub> = + 6 V, 13 = 2 mA                                                                           | -                    | 0.9  | 1.00                             | 1.13                             | -                                         | 5a,b |
| DC Forward Base-to-Emitter Voltage                              | VBE                             | $V_{CE} = 3 V \begin{cases} I_C = 50 \mu \text{A} \\ 1 \text{mA} \\ 3 \text{mA} \\ 10 \text{mA} \end{cases}$ | 1 1 1 1              |      | 0.645<br>0.725<br>0.760<br>0.805 | 0.700<br>0.800<br>0.850<br>0.900 | v                                         | 6    |
| Temperature Coefficient of Base-to-<br>Emitter Voltage          |                                 | V <sub>CE</sub> = 3 V, I <sub>C</sub> = 1 mA                                                                 | -                    | -    | -1.9                             | -                                | mV/ºC                                     | 7    |
| Transistor Characteristics                                      |                                 |                                                                                                              |                      |      |                                  |                                  |                                           |      |
| Collector-Cutoff Current                                        | СВО                             | V <sub>CB</sub> = 10 V, I <sub>E</sub> = 0                                                                   | -                    | -    | 0.002                            | 100                              | nA                                        | 8    |
| Collector-to-Emitter Breakdown Voltage                          | V(BR)CEO                        | I <sub>C</sub> = 1 mA, I <sub>B</sub> = 0                                                                    | -                    | 15   | 24                               | -                                | v                                         | -    |
| Collector-to-Base Breakdown Voltage                             | V(BR)CBO                        | $I_{C} = 10 \ \mu A, I_{E} = 0$                                                                              | -                    | 20   | 60                               | -                                | v                                         | -    |
| Collector-to-Substrate Breakdown Voltage                        |                                 | I <sub>C</sub> = 10 μA, I <sub>CI</sub> = 0                                                                  |                      | 20   | 60                               | -                                | v                                         | -    |
| Emitter-to-Base Breakdown Voltage                               | V <sub>(BR)EB0</sub>            | I <sub>E</sub> = 10 μA, I <sub>C</sub> = 0                                                                   | -                    | 5    | 1                                | -                                | V                                         | . 1  |
| DYNAMIC                                                         |                                 |                                                                                                              |                      |      |                                  |                                  |                                           |      |
| Transistor Characteristics                                      |                                 | •                                                                                                            | _                    |      |                                  |                                  |                                           |      |
| Emitter-to-Base Capacitance                                     | CEB                             | V <sub>EB</sub> = 3 V, I <sub>E</sub> = 0                                                                    | -                    | -    | 0.78                             | -                                | pF                                        | 9    |
| Collector-to-Base Capacitance                                   | ССВ                             | V <sub>CB</sub> = 3 V, I <sub>C</sub> = 0                                                                    | -                    | -    | 0.47                             | -                                | рF                                        | 9    |
| Collector-to-Substrate Capacitance                              | CCI                             | $V_{CS} \approx 3 V, I_{C} = 0$                                                                              | -                    | -    | 1.92                             | -                                | ρF                                        | ġ    |
| Amplifier Characteristics                                       |                                 |                                                                                                              |                      |      |                                  |                                  |                                           |      |
| Gain-Bandwidth Product<br>(For Single Transistor)               | fT                              | $V_{CE} \approx 5 V, I_{C} = 3 mA$                                                                           | -                    | -    | 600                              | 1                                | MHz                                       | 10   |
| Forward Transadmittance<br>(With single-ended input and output) | y <sub>21</sub>                 | V <sub>CC</sub> = 10 V, I <sub>3</sub> = 2 mA<br>f = 1 MHz                                                   | 11                   | 7    | 9                                | 11                               | mmho                                      | 11   |
| Bandwidth at -3 dB Point                                        | BW                              | V <sub>CC</sub> = 10 V, I <sub>3</sub> = 2 mA                                                                | 11                   | -    | 4.3                              | -                                | MHz                                       | 11   |
| Input Impedance                                                 | z <sub>k</sub>                  | V <sub>CC</sub> ≈ 10 V, I <sub>3</sub> = 2 mA<br>f = 1 KHz                                                   | 12                   | Ļ.   | 460                              | ·                                | kΩ                                        | 12   |
| Output Impedance                                                | z <sub>o</sub>                  | l <sub>3</sub> = 2 mA, f = 1 KHz                                                                             | 13                   | -    | 170                              | -                                | kΩ                                        | 13   |
| Common-Mode Rejection Ratio                                     | CMR                             | l <sub>3</sub> = 2 mA, f = 1 KHz                                                                             | -                    | -    | 65                               | . –                              | dB                                        | -    |
| AGC Range                                                       | AGC                             | l <sub>3</sub> = 2 mA, f = 1 KHz<br>Terminal No.3 Grounded                                                   | 11                   | -    | 60                               | -                                | dB                                        | -    |

.

# CA3050, CA3051



Fig.3(a) - Typical input offset current vs quiescent bias current.



Fig.3(b) - Typical input offset current vs ambient temperature.



Fig.4(a) - Typical quiescent bias current vs input bias current.



COLLECTOR SUPPLY VOLTS (V<sub>CC</sub>)-16 DUESCENT PLAS OURPENT RANGE-015 13-50 mA DUESCENT RANGE DUESCENT RANGE DUESCENT RANGE DUESCENT RANGE DUESCENT DUESCENT RANGE DUESCENT RANGE DUESCENT RANGE DUESCENT DUESCENT RANGE DUESCEN





# Zero-Voltage Switches

For 50/60 and 400 Hz Thyristor Control Applications

The RCA-CA3058, CA3059, and CA3079 zero-voltage switches are monolithic silicon integrated circuits designed to control a thyristor in a variety of AC power switching applications for AC input voltages of 24 V, 120 V, 208/230 V, and 277 V at 50/60 and 400 Hz. Each of the zero-voltage switches incorporates 4 functional blocks (see Fig. 1) as follows:

- 1. Limiter-Power Supply-Permits operation directly from an AC line.
- Differential On/Off Sensing Amplifier-Tests the condition of external sensors or command signals. Hysteresis or proportional-control capability may easily be implemented in this section.
- 3. Zero-Crossing Detector-Synchronizes the output pulses of the circuit at the time when the AC cycle is at zero voltage point; thereby eliminating radio-frequency interference (RFI) when used with resistive loads.
- 4. Triac Gating Circuit-Provides high-current pulses to the gate of the power controlling thyristor.

In addition, the CA3058 and CA3059 provide the following important auxiliary functions (see Fig. 1):

- 1. A built-in protection circuit that may be actuated to remove drive from the triac if the sensor opens or shorts.
- 2. Thyristor firing may be inhibited through the action of an internal diode gate connected to Terminal 1.
- 3. High-power dc comparator operation is provided by overriding the action of the zero-crossing detector. This is accomplished by connecting Terminal 12 to Terminal 7. Gate current to the thyristor is continuous when Terminal 13 is positive with respect to Terminal 9.

For an explanation of these functions see Operating Considerations. For detailed application information, see companion Application Note, ICAN-6182, "Features and Applications of RCA Integrated-Circuit Zero-Voltage Switches (CA3058, CA3059, and CA3079)".

The CA3058 is supplied in a hermetic 14-lead dual-in-line ceramic package. Types CA3059 and CA3079 are supplied in 14-lead dual-inline plastic packages.

#### Applications:

- **Relay control** Heater control
- Valve control Lamp control
- Synchronous switching of flashing lights
- **On-off motor switching**
- Differential comparator with self-contained power supply for industrial applications
- Photosensitive control
- Power one-shot control





to CA3079).

Fig. 1-Functional block diagram of CA3058, CA3059, and CA3079.

5

| Features                                                                        | CA 3058      |
|---------------------------------------------------------------------------------|--------------|
| <ul> <li>24V, 120V, 208/230V, 277V at 50 60, or<br/>400 Hz operation</li> </ul> | $\checkmark$ |
| Differential Input                                                              | $\vee$       |
| ■ Low Balance Input Current (max.) -µA                                          | 1            |
| Built-in Protection Circuit for                                                 |              |
| opened or shorted sensor (Term. 14)                                             |              |
| - Sensor Range (Rχ) - kΩ                                                        | 2 to 100     |
| DC Mode (Term 12)                                                               |              |
| 🕿 External Trigger (Term. 6)                                                    |              |
| External Inhibit (Term. 1)                                                      |              |
| DC Supply Volts (max.)                                                          | 14           |
| Operating Temperature Range - <sup>o</sup> C                                    | .            |
| MAXIMUM RATINGS,                                                                |              |
| Absolute-Maximum Values at T <sub>A</sub> = 25 <sup>0</sup> C                   | P            |
| DC SUPPLY VOLTAGE (BETWEEN TERMS, 2                                             |              |
| AND 7):                                                                         | i            |
| CA3058, CA3059 14                                                               | v j          |

25

277

| CA3008, CA3009                   | 14 V |
|----------------------------------|------|
| CA3079                           | 10 V |
| DC SUPPLY VOLTAGE (BETWEEN TERMS | . 2  |
| AND 8);                          |      |
| CA3058, CA3059                   | 14 V |
| CA3079                           | 10 V |

PEAK SUPPLY CURRENT (TERMS. 5 AND 7) ±50 mA

#### OUTPUT PULSE CURRENT (TERM. 4) 150 mA



Fig. 2(a)-DC supply voltage test circuit for CA3058, CA3059, and CA3079.



#### OWER DISSIPATION:

| Up to T <sub>A</sub> =75 <sup>0</sup> C – CA3058 700 mW        |
|----------------------------------------------------------------|
| Up to T <sub>A</sub> =55 <sup>o</sup> C - CA3059,CA3079 700 mW |
| Above T <sub>A</sub> =75 <sup>0</sup> C – CA3058               |
| Derate Linearly 8 mW/ <sup>o</sup> C                           |
| Above T <sub>A</sub> =55 <sup>0</sup> C – CA3059,CA3079        |
| Derate linearly 6.67 mW/ <sup>o</sup> C                        |
| AMBIENT TEMPERATURE RANGE:                                     |
| Operating                                                      |
| Storage                                                        |
| LEAD TEMPERATURE (DURING SOLDERING):                           |
| At a distance 1/16" ± 1/32" (1.59 ± 0.79 mm)                   |
| from case for 10 seconds max +265 °C                           |



# CA3058, CA3059, CA3079

#### ELECTRICAL CHARACTERISTICS (For all types, unless indicated otherwise) All voltages are measured with respect to Terminal 7.

|                                                             | TEST CONDITIONS                                                                     |       |        |       |          |  |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|--------|-------|----------|--|
|                                                             | T <sub>A</sub> = 25°C                                                               |       |        |       |          |  |
| CHARACTERISTIC                                              | (Unless Indicated Otherwise)                                                        |       | LIMITS |       | UNITS    |  |
|                                                             | l                                                                                   | Min.  | Тур.   | Max.  |          |  |
| For Operating at 120 V rms, 50                              | )-60 Hz (AC Line Voltage) <sup>®</sup>                                              |       |        |       |          |  |
| DC Supply Voltage, V <sub>S</sub>                           |                                                                                     |       |        |       |          |  |
| Inhibit Mode                                                |                                                                                     |       |        |       |          |  |
| At 50/60 Hz                                                 | R <sub>S</sub> = 8 kΩ, I <sub>L</sub> = 0                                           | 6.1   | 6.5    | 7     | v        |  |
| At 400 Hz                                                   | $R_{S} = 10 k\Omega, I_{L} = 0$                                                     | -     | 6.8    | -     | V        |  |
| At 50/60 Hz                                                 | $R_S = 5 k\Omega$ , $I_L = 2 mA$                                                    | -     | 6.4    | -     | V        |  |
| Pulse Mode                                                  |                                                                                     |       |        |       |          |  |
| At 50/60 Hz                                                 | $R_S = 8 k\Omega$ , $I_L = 0$                                                       | 6     | 6.4    | 7     | ν        |  |
| At 400 Hz                                                   | $R_{S} = 10 k\Omega, \overline{I}_{L} = 0$                                          | -     | 6.7    | -     | V        |  |
| At 50/60 Hz                                                 | $R_S = 5 k\Omega, I_L = 2 mA$                                                       | -     | 6.3    | _`    | V        |  |
| At 50/60 Hz (CA3058)                                        | $R_S = 8 k\Omega, I_L = 0$                                                          | 5.5   | -      | 7.5   | v        |  |
| See Fig. 2                                                  | $T_{A} = -55 \text{ to } +125^{\circ}\text{C}$                                      |       |        |       |          |  |
| Gate Trigger Current, I <sub>GT</sub> <sup>(4)</sup>        | Terms. 3 and 2 connected,                                                           |       | 105    |       |          |  |
| See Figs. 3, 5(a)                                           | V <sub>GT</sub> = 1 V                                                               | -     | 105    | _     | mA       |  |
| Peak Output Current (Pulsed),                               | Term. 3 open, Gate Trigger                                                          | 50    | 84     | _     | mA       |  |
| юм <sup>(4)</sup>                                           | Voltage (V <sub>GT</sub> ) = 0                                                      |       |        |       |          |  |
| With Internal Power Supply                                  | Terms. 3 and 2 connected,                                                           | 90    | 124    | -     | mA       |  |
|                                                             | Gate Trigger Voltage (V <sub>GT</sub> )=0                                           |       | 170    |       | -        |  |
|                                                             | Term. 3 open, V <sup>+</sup> =12 V, V <sub>GT</sub> =0<br>Terms. 3 and 2 connected. | -     | 170    |       | mA       |  |
| With External Power Supply                                  | $V^+=12 V, V_{GT}=0$                                                                | _     | 240    | 1     | mA       |  |
| See Figs. 5, 6                                              | V -12 V, VGT - 0                                                                    | _     | 240    | [ _   |          |  |
| Inhibit Input Ratio, Vg/V2                                  |                                                                                     |       |        | 1     |          |  |
| All Types                                                   | Voltage Ratio of Term. 9 to 2                                                       | 0.465 | 0.485  | 0.520 | _        |  |
| CA3058                                                      | $T_A = -55 \text{ to } +125^{\circ}\text{C}$                                        | 0.450 | -      | 0.520 |          |  |
| See Fig. 7                                                  |                                                                                     |       |        |       |          |  |
| Total Gate Pulse Duration:*                                 |                                                                                     |       |        |       |          |  |
| For positive dv/dt, tp                                      | ·                                                                                   |       |        |       |          |  |
| 50-60 Hz                                                    | C <sub>EXT</sub> = 0                                                                | 70    | 100    | 140   | μs       |  |
| 400 Hz                                                      | $C_{EXT} = 0, R_{EXT} = \infty$                                                     | -     | 12     | -     | μs       |  |
| For negative dv/dt, t <sub>N</sub>                          |                                                                                     |       |        |       |          |  |
| 50-60 Hz                                                    | C <sub>EXT</sub> = 0<br>C <sub>EXT</sub> = 0, R <sub>EXT</sub> = ∞                  | 70    | 100    | 140   | μs       |  |
| 400 Hz                                                      | CEXT = 0, REXT = ∞                                                                  | -     | 10     | -     | μs       |  |
| See Fig. 8                                                  |                                                                                     |       |        |       |          |  |
| Pulse Duration After Zero                                   |                                                                                     |       | I.     |       |          |  |
| Crossing (50-60 Hz):<br>For positive dv/dt, tp <sub>1</sub> | 6                                                                                   |       | 50     |       | μs       |  |
| For negative dv/dt, t <sub>N1</sub>                         | C <sub>EXT</sub> = 0<br>R <sub>EXT</sub> = ∞                                        |       | 60     |       | μs<br>μs |  |
| See Fig. 8                                                  | MEXT                                                                                |       |        |       | μ.,      |  |
| Output Leakage Current, I4                                  |                                                                                     |       |        | t     |          |  |
| Inhibit Mode:                                               |                                                                                     |       |        |       |          |  |
| All Types                                                   |                                                                                     | -     | 0.001  | 10    | μA       |  |
| CA3058                                                      | T <sub>A</sub> = -55 to +125°C                                                      | -     | _      | 20    | μA       |  |
| See Fig. 9                                                  |                                                                                     |       |        |       |          |  |
| Input Bias Current, 1                                       |                                                                                     |       |        |       |          |  |
| CA3058, CA3059                                              |                                                                                     | -     | 220    | 1000  | nA       |  |
| CA3079                                                      |                                                                                     | -     | 220    | 2000  | nA       |  |
| See Fig. 10                                                 | L                                                                                   |       |        | L     |          |  |





Fig. 6(c)—Peak output current (pulsed) vs. ambient temperature for CA3058 and CA3059.



Fig. 10-Input bias current test circuit for CA3058, CA3059, and CA3079.



Fig. 12—Sensitivity vs. ambient temperature for CA3058, CA3059, and CA3079.



Fig. 13—Operating regions for built-in protection circuit for CA3058 and CA3059.





### CA3058, CA3059, CA3079





(c) -Relative pulse width and location of zero crossing for 220-volt operation for CA3058, CA3059, and CA3079. Fia. 11-

#### **OPERATING CONSIDERATIONS**

#### Power Supply Considerations for CA3058. CA3059, and CA3079

The CA3058, CA3059, and CA3079 are intended for operation as self-powered circuits with the power supplied from an AC line through a dropping resistor. The internal supply is designed to allow for some current to be drawn by the auxiliary power circuits. Typical power supply characteristics are given in Figs. 3(b) and 3(c).

#### Power Supply Considerations for CA3058 and CA3059

The output current available from the internal supply may not be adequate for higher power applications. In such applications an external power supply with a higher voltage should be used with a resulting increase in the output level. (See Fig. 5 for the peak output current characteristics). When an external power supply is used, Terminal 5 should be connected to Terminal 7 and the synchronizing voltage applied to Terminal 12 as illustrated in Fig. 5(a).

#### Operation of Built-in Protection for the CA3058, CA3059

A special feature of the CA3058 and CA3059 is the inclusion of a protection circuit which, when connected, removes power from the load if the sensor either shorts or opens. The protection circuit is activated by connecting Terminal 14 to Terminal 13 as shown in Fig. 1. To assure proper operation of the protection circuit the following conditions should be observed:

1. Use the internal supply and limit the external load current to 2 mA with a 5 k $\Omega$ dropping resistor.

- 2. Set the value of  $R_P$  and sensor resistance  $(R_X)$  between 2 k $\Omega$  and 100 k $\Omega$ .
- 3. The ratio of R<sub>X</sub> to R<sub>P</sub>, typically, should be greater than 0.33 and less than 3. If either of these ratios is not met with an unmodified sensor over the entire anticipated temperature range, then either a series or shunt resistor must be added to avoid undesired activation of the circuit.

If operation of the protection circuit is desired under conditions other than those specified above, then apply the data given in Fig. 13.

#### External Inhibit Function for the CA3058 and CA3059

A priority inhibit command may be applied to Terminal 1. The presence of at least +1.2 V at 10  $\mu$ A will remove drive from the thyristor. This required level is compatible with DTL or  $T^2L$  logic. A logical 1 activates the inhibit function.

#### DC Gate Current Mode for the CA3058 and CA3059

Connecting Terminals 7 and 12 disables the zero-crossing detector and permits the flow of gate current on demand from the differential sensing amplifier. This mode of operation is useful when comparator operation is desired or when inductive loads are switched. Care must be exercised to avoid overloading the internal power supply when operating in this mode. A sensitive gate thyristor should be used with a resistor placed between Terminal 4 and the gate in order to limit the gate current.

#### ELECTRICAL CHARACTERISTICS (CA3060D) For each amplifier at $T_A = 25^{\circ}C$ , $V^+ = 6 V$ , $V^- = -6 V$

| CHARACTERISTIC                                    |                                    | TYPICAL<br>CHARACTER-<br>ISTICS<br>CURVES<br>Fig. | LIMITS<br>Amplifier Bias Current |                                      |         |                                    |           |      |                                    |      |          |          |
|---------------------------------------------------|------------------------------------|---------------------------------------------------|----------------------------------|--------------------------------------|---------|------------------------------------|-----------|------|------------------------------------|------|----------|----------|
|                                                   |                                    |                                                   |                                  |                                      |         |                                    |           |      |                                    |      |          | SYMBOL   |
|                                                   |                                    |                                                   | MIN.                             | TYP.                                 | MAX.    | MIN.                               | TYP.      | MAX. | MIN.                               | TYP. | MAX.     | 1        |
|                                                   | STATIC CHARACTERIS                 |                                                   | TICS                             |                                      |         |                                    |           |      |                                    |      |          |          |
| Input Offset Voltage                              | vio                                | 3                                                 | -                                | 1                                    | 5       | -                                  | 1         | 5    | -                                  | 1    | 5        | mV       |
| Input Offset Current                              | 10                                 | 4                                                 | -                                | 3                                    | 14      | -                                  | 30        | 100  | -                                  | 250  | 1000     | nA       |
| Input Bias Current                                | Чв                                 | 5a, b                                             |                                  | 33                                   | 70      | ~                                  | 300       | 550  | -                                  | 2500 | 5000     | nA       |
| Peak Output Current                               | IOM                                | 6e, b                                             | 1.3                              | 2.3                                  | -       | 15                                 | 26        | -    | 150                                | 240  |          | μA       |
| Peak Output Voltage:<br>Positive                  | v <sub>om⁺</sub>                   |                                                   | 4.6                              | 5                                    | -       | 4.5                                | 4.8       | -    | 4.5                                | 4.7  | _        |          |
| Negative                                          | VOM.                               | 7                                                 | 5.8                              | 5.95                                 | -       | 5.8                                | 5.95      | -    | 5.7                                | 5.9  | -        | ۲.       |
| Amplifier Supply<br>Current (each amplifier)      | IA.                                | 8a, b                                             | -                                | 8.5                                  | 14      | -                                  | 85        | 120  | -                                  | 850  | 1200     | μА       |
| Power Consumption<br>(each amplifier)             | P                                  | _                                                 | _                                | 0.10                                 | 0.17    | -                                  | 1         | 1.45 | -                                  | 10   | 14.5     | mW       |
| Input Offset-Voltage<br>Sensitivity®:<br>Positive | Δν <sub>10</sub> /Δν <sup>+</sup>  | _                                                 | -                                | 1.5                                  | 120     | _                                  | 2         | 120  | -                                  | 2    | 120      | uv/v     |
| Negative                                          | $\Delta v_{10} / \Delta v^{\cdot}$ |                                                   | -                                | 20                                   | 120     | -                                  | 20        | 120  |                                    | 30   | 120      | μ.,.     |
| Amplifier Bias Voltage*                           | VABC                               | 9                                                 | -                                | 0.54                                 | -       | -                                  | 0.60      | -    | -                                  | 0.66 | -        | v        |
| DYNAMIC CHARACTER                                 |                                    | 1 kHz unless speci                                | ified othe                       | rwise)                               |         |                                    | <b></b> . | •    |                                    |      | <b>.</b> | <b>L</b> |
| Forward Transconductance<br>(large signal)        | 921                                | 10a, b                                            | 0.3                              | 1.55                                 | _       | з                                  | 18        | _    | 30                                 | 102  | _        | mmho     |
| Common-Mode Rejection<br>Ratio                    | CMRR                               | -                                                 | 70                               | 110                                  | -       | 70                                 | 110       | -    | 70                                 | 90   | -        | dB       |
| Common-Mode Input-<br>Voltage Range               | VICR                               | -                                                 |                                  | 4.4 to -5.1 min.<br>4.7 to -5.3 typ. |         | 4.3 to -5 min.<br>4.6 to -5.2 typ. |           |      | 4.3 to -5 min.<br>4.6 to -5.2 typ. |      |          | v        |
| Slew Rate (Test ckt.,<br>Fig. 13                  | SR                                 |                                                   | -                                | 0.1                                  | -       | -                                  | 1         | -    | -                                  | 8    | -        | ∨/μs     |
| Open-Loop (g <sub>21</sub> )<br>Bandwidth         | BWOL                               | 11                                                | -                                | 20                                   | -       | -                                  | 45        | -    | -                                  | 110  | -        | kHz      |
| Input Impedance<br>Components:                    |                                    |                                                   |                                  |                                      |         |                                    |           |      |                                    |      |          |          |
| Resistance                                        | RI                                 | 12                                                | 800                              | 1600                                 |         | 90                                 | 170       | -    | 10                                 | 20   | -        | kΩ       |
| Capacitance at 1 MHz                              | CI                                 | -                                                 | -                                | 2.7                                  | -       | -                                  | 2.7       | -    | -                                  | 2.7  | -        | pF       |
| Output Impedance<br>Components:                   |                                    |                                                   |                                  |                                      |         |                                    |           |      |                                    |      |          |          |
| Resistance                                        | Ro                                 | 14                                                | -                                | 200                                  | -       | -                                  | 20        | -    | -                                  | 2    | -        | мΩ       |
| Capacitance at 1 MHz                              | co                                 | -                                                 | -                                | 4.5                                  | -       |                                    | 4.5       | -    | -                                  | 4.5  |          | pF       |
| ZENER BIAS REGULAT                                | TOR CHARA                          | CTERISTICS (at                                    | TA = 250                         | PC, 12                               | = 0.1 m | A)                                 |           |      |                                    |      |          |          |
|                                                   |                                    |                                                   |                                  |                                      |         |                                    | TYP.      | MAX. |                                    |      |          |          |
|                                                   |                                    |                                                   | Temp. Coeff. = 3 mV/ºC           |                                      |         |                                    |           | 7.9  |                                    |      |          |          |
| Voltage                                           | ٧z                                 | 15                                                | Temp. Co                         | eff. = 3                             | mV/ºC   | 6.2                                | 6.7       | 7.9  |                                    |      |          | v        |

### CA3060, CA3060A Types





Fig.6b-Peak output current vs. ambient temperature.



Fig.7-Peak output voltage vs. amplifier bias current.



Zz  $\begin{array}{l} \label{eq:constraint} Temperature-Coefficient; -2.2 mV/°C (at V_{ABC} = 0.54 V, I_{ABC} = 1 \ \mu_A; -2.1 mV/°C (at V_{ABC} = 0.060 V, I_{ABC} = 10 \ \mu_A); -1.9 mV/°C (at V_{ABC} = 0.66 V, I_{ABC} = 100 \ \mu_A) \ Conditions for input Offset Voltage and Supply Sensitivity:$ 

(a) Bias current derived from the regulator with an appropriate resistor connected from terminal No. 1 to the bias terminal on





amplifier) vs. amplifier bias current.



ture.

V is reduced to 5 volts for V sensitivity (b) V<sup>+</sup> sensitivity in  $\mu$ V/V = Volfset - Volfset for +5 V and -6 V supplies 1 volt

V sensitivity in  $\mu$ V/V = Voffset - Voffset for -5 V and +6 V supplies

1 volt

1 volt

V<sup>+</sup> is reduced to 5 volts for V<sup>+</sup> sensitivity





Fig.14-Output resistance vs. amplifier bias current.

Fig. 15-Bias regulator voltage vs. bias regulator current.



 ${\it Fig. 16-Complete \ schematic \ diagram \ showing \ one \ of \ the \ three \ operational \ transconductance \ amplifiers.}$ 

#### OPERATING CONSIDERATIONS

The CA3060 consists of three operational amplifiers similar in form and application to conventional operational amplifiers but sufficiently different from the standard operational amplifier (op-amp) to justify some explanation of their characteristics. The amplifiers incorporated in the CA3060 are best described by the term Operational Transconductance Amplifier (OTA). The characteristics of an ideal OTA are similar to those of an ideal op amp except that the OTA has an extremely high output impedance. Because of this inherent characteristic the output signal is best defined in terms of current which is proportional to the difference between the voltages of the two input terminals. Thus, the transfer characteristic is best described in terms of transconductance rather than voltage gain. Other than the difference given above, the characteristics tabulated on pages 3 and 4 of this data bulletin are similar to those of any typical op-amp.

The OTA circuitry incorporated in the CA3060 (See Fig. 16) provides the equipment designer with a wider variety of circuit arrangements than does the standard op-amp; because as the curves in the data bulletin indicate, the user may select the optimum circuit conditions for a specific application simply by varying the bias conditions of each amplifier. If low power consumption, low bias, and low offset current, or high input impedance are primary design requirements, then ow current operating conditions may be selected. On the other hand, if operation into a moderate load impedance is the primary consideration, then higher levels of bias may be used.

#### **Bias Considerations for Op-Amp Applications**

The operational transconductance amplifiers allow the circuit designer to select and control the operating conditions of the circuit merely by the adjustment of the input bias current I<sub>ABC</sub>. This enables the designer to have complete control over transconductance, peak output current and total power consumption independent of supply voltage.

In addition, the high output impedance makes these amplifiers ideal for applications where current summing is involved.

The design of a typical operational amplifier circuit (See Fig. 17) would proceed as follows:



Fig. 17–20-dB amplifier using the CA3060. Circuit Requirements

Closed loop voltage gain = 10 (20 dB)

Offset voltage adjustable to zero

Current drain as low as possible

Supply voltage = ±6 V

Maximum input voltage = ±50 mV

- Input resistance = 20 k $\Omega$ Load resistance = 20 k $\Omega$
- Device: CA3060

Calculation

- Calculation 1. Required transconductance g21.
- Assume that the open loop gain AOL must be at least ten times the closed loop gain. Therefore, the forward transconductance required is given by

### CA3060, CA3060A Types

#### $g_{21} = A_{OL}/R_L$

≠ 100/18 kΩ

 $(R_L = 20 \ k\Omega$  in parallel with 200  $k\Omega$ 

≊ 18 kΩ)

- Selection of suitable amplifier bias current. The amplifier bias current is selected from the minimum value curve of transconductance (Fig. 10a) to assure that the amplifier will provide sufficient gain. For the required gg1 of 5.5 mmho an amplifier bias current I<sub>ABC</sub> of 20 μA is suitable
- 3. Determination of Output Swing Capability.

For a loop gain of 10 the output swing is  $\pm 0.5$  V and the peak load current 25  $\mu A$ . However, the amplifier must also supply the necessary current through the feedback resistor and for  $R_S=20~k\Omega$  than  $R_F=200~k\Omega$  if  $A_{OL}=10$ . Therefore, the feedback loading =  $0.5/200~k\Omega=2.5~\mu A$ .

The total amplifier current output requirements are, therefore,  $\pm 27.5 \ \mu$ A. Referring to the data given in Fig. Ga we see that for an amplifier bias current of 20  $\mu$ A the amplifier output current is  $\pm 40 \ \mu$ A. This is obviously adequate and it is not necessary to change the amplifier bias current IAgc.

#### 4. Calculation of bias resistance.

For minimum supply current drain the amplifier bias current I<sub>ABC</sub> should be fed directly from the supplies and not from the bias regulator. The value of the resistor R<sub>ABC</sub> may be directly calculated using Ohm's law.

$${}^{\mathsf{R}}\mathsf{ABC} = \frac{\mathsf{V}_{\mathsf{SUP}} \cdot \mathsf{V}_{\mathsf{ABC}}}{\mathsf{I}_{\mathsf{ABC}}}$$

$$ABC = \frac{12 \cdot 0.63}{20 \times 10^{-6}}$$

= 568.5 k $\Omega$  or  $\cong$  560 k $\Omega$ 

5. Calculation of offset adjustment circuit. In order to reduce the loading effect of the offset adjustment circuit on the power supply, the offset control should be arranged to provide the necessary offset current. The source resistance of the inverting input is made equal to the source resistance of the inverting input.

i.e. 
$$\frac{20 \times 200 \times 10^6 \text{ ohms}}{220 \times 10^3} \cong 18 \text{ k}\Omega$$

Because the maximum offset voltage is 5 mV and an additional increment due to the offset current (Fig. 4) flowing through the source resistance

(i.e. 200 x 10<sup>.9</sup> x 18 x 10<sup>3</sup> volts), therefore,

the Offset Voltage Range =  $5 \text{ mV} + 3.6 \text{ mV} = \pm 8.6 \text{ mV}$ The current necessary to provide this offset is

the current necessary to provide this offset is  

$$\frac{8.6 \times 10^{-3}}{10 - 10^{-2}}$$
 or 0.48  $\mu$ A

With a supply voltage of  $\pm 6$  V, this current can be provided by a 10 M $\Omega$  resistor. However, the stability of such a resistor is often questionable and a more realistic value of 2.2 M $\Omega$  was used in the final circuit.

#### OTHER CONSIDERATIONS

#### Capacitance Effects

The CA3060 is designed to operate at such low power levels that high impedance circuits must be employed. In designing such circuits, particularly feedback amplifiers, stray circuit capacitance must always be considered because of its adverse effect on frequency response and stability. For example a 10 kΩ load with a stray capacitance of 15 pF has a time constant of 1 MHz. Fig. 18 illustrates how a 10 kΩ 15-pF load modifies the frequency characteristic.



Fig.23—Three-channel multiplexer.

#### THREE CHANNEL MULTIPLEXER

Fig. 23 shows a schematic of a three channel multiplexer using a single CA3060 and a 3N138 MOS/FET as a buffer and power amolifier.

When the CA3060 is connected as a high-input impedance voltage follower, and strobe "ON," each amplifier is activated and the output swings to the level of the input of that amplifier. The cascade arrangement of each CA3060 amplifier with the MOS/FET provides an open loop voltage gain in excess of 100 dB, thus assuring excellent accuracy in the voltage follower mode with 100% feedback.

Operation at  $\pm 6$  volts is also possible with several minor changes. First, the resistance in series with amplifier bias

current (I<sub>ABC</sub>) terminal of each amplifier should be decreased to maintain 100  $\mu$ A of strobe—"ON" current at this lower supply voltage. Second, the drain resistance for the MOS/FET should be decreased to maintain the same value of source current. The low cost dual-gate protected MOS/FET, RCA-40841, may be used when operating at the low supply voltage.

The phase compensation network consists of a single 390 $\Omega$ resistor and a 1000-pF capacitor, located at the interface of the CA3060 output and the MOS/FET gate. The bandwidth of the system is 1.5 MHz and the slew rate is 0.3 volts/µsec. The system slew rate is directly proportional to the value of the phase compensation capacitor. Thus, with higher gain settings where lower values of phase compensation capacitors are possible, the slew rate is proportionally increased. NON LINERA APPLICATIONS

#### AM Modulator (Two-Quadrant Multiplier)

Fig. 24 shows Amplifier No. 3 of the CA3060 used in an AM modulator or 2-quadrant multiplier circuit. When modulation is applied to the amplifier bias input, Terminal B, and the carrier frequency to the differential input, Terminal A, the waveform, shown in Fig. 24, is obtained. Fig. 24 is a result of adjusting the input offset control to balance the circuit so that no modulation can occur at the output without a carrier input. The linearity of the modulator is indicated by the solid trace of the superimposed modulating frequency. The maximum depth of modulation is determined by the ratio of the peak input modulating voltage to  $V_{-}^{-}$ 

The two-quadrant multiplier characteristic of this modulator is easily seen if modulation and carrier are reversed as shown in Fig. 24. The polarity of the output must follow that of the differential input; therefore, the output is positive only during, the positive half cycle of the modulation and negative only in the second half cycle. Note, that both the input and output signals are referenced to ground. The output signal is zero when either the differential input or I<sub>ABC</sub> are zero.



Fig.24-Two-quadrant multiplier circuit using the CA3060 with associated waveforms.

#### Four-Quadrant Multiplier

The CA3060 is also useful as a four-quadrant multiplier. A block diagram of such a multiplier, utilizing Amplifier Nos. 1, 2, and 3, is shown in Fig. 25 and a typical circuit is shown in Fig. 26. The multiplier consists of a single CA3060 and, as in the two-quadrant multiplier, exhibits no level shift between input and output. In Fig. 25, Amplifier No. 1 is connected as an inverting amplifier for the X-input signal. The output current of Amplifier No. 1 is calculated as follows:

$$I_{O}(1) = [-V_{X}] [g_{21}(1)]$$
 (Eq.3)

Ampl. No. 2 is a non-inverting amplifier so that

$$Q(2) = [+V_X] [g_{21}(2)]$$
 (Eq. 4)

Because the amplifier output impedances are high, the load current is the sum of the two output currents, for an output voltage

$$V_0 = V_X R_L [g_{21}(2) \cdot g_{21}(1)]$$
 (Eq. 5)

The transconductance is approximately proportional to the amplifier bias current; therefore, by varying the bias current the  $g_{21}$  is also controlled. Amplifier No. 2 bias current is proportional to the Y-input signal and is expressed as

$$I_{ABC(2)} \approx \frac{(V.) + V_Y}{R_1}$$
 (Eq. 6)

Hence,

Co

$$g_{21}(2) \approx k [(V-) + V_Y].$$
 (Eq. 7

Bias for Amplifier No. 1 is derived from the output of Amplifier No. 3 which is connected as a unity-gain inverting amplifier. I<sub>ABC(1)</sub>, therefore, varies inversely with V<sub>Y</sub>. And by the same reasoning as above

(Eq. 8)

$$g_{21}(1) \approx k [(V_{-}) \cdot V_{Y}].$$

$$\begin{split} V_{O} &\approx V_{X} \cdot k \cdot R_{L} \left| \left( (V \cdot) + V_{Y} \right] \cdot \left[ (V \cdot) \cdot V_{Y} \right] \right| \quad \text{or} \\ V_{O} &\approx 2 \, k \, R_{L} \, V_{X} \, V_{Y} \end{split}$$

Fig. 26 shows the actual circuit including all the adjustments associated with differential input and an adjustment for equalizing the gains of Amplifiers No. 1 and No. 2. Adjustment of the circuit is guite simple. With both the X and Y voltages at zero, connect Terminal 10 to Terminal 8. This procedure disables Amplifier No. 2 and permits adjusting the offset voltage of Amplifier No. 1 to zero by means of the 100-kΩ potentiometer. Next, remove the short between Terminal 8. This step disables Amplifier No. 1 and permits Amplifier No. 2 to be zeroed with the other potentiometer. With AC signals on both the X and Y input, R3 and R11 are adjusted for symmetrical output signals. Fig. 27 shows the

### CA3060, CA3060A Types

output waveform with the multiplier adjusted. The voltage waveform in Fig. 27a shows suppressed carrier modulation of 1-kHz carrier with a triangular wave.





Figures 27b and 27c, respectively, show the squaring of a triangular wave and a sine wave. Notice that in both cases the outputs are always positive and return to zero after each cycle.







Fig.27–Voltage waveforms of four-quadrant multiplier circuit.

CA3075

### ELECTRICAL CHARACTERISTICS at TA = 25° C

|                                                                                                                        | 0,000                                               | TEST CONDITIONS                                                                                                    | LIMITS        |                   |              |                   | TEST                |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------|-------------------|--------------|-------------------|---------------------|--|--|--|
| CHARACTERISTIC                                                                                                         | SYMBOL                                              | TEST CONDITIONS                                                                                                    | MIN.          | TYP.              | MAX.         | UNITS             | CIRCUIT<br>FIG. NO. |  |  |  |
| Static Characteristics                                                                                                 |                                                     |                                                                                                                    |               |                   |              |                   |                     |  |  |  |
| DC Voltage:<br>At Terminal 7<br>At Terminal 8<br>At Terminal 12                                                        | V <sub>7</sub><br>V <sub>8</sub><br>V <sub>12</sub> | V* = 11.2 V                                                                                                        |               | 6.1<br>5.4<br>5.2 | -<br>-<br>-  | v<br>v<br>v       | 6                   |  |  |  |
| DC Current (into Terminal 5):<br>At V <sup>+</sup> = 8.5 V<br>At V <sup>+</sup> = 11.2 V<br>At V <sup>+</sup> = 12.5 V | 15                                                  | -                                                                                                                  | 8.5<br>-<br>- | 15<br>17.5<br>19  | -<br>-<br>29 | m A<br>m A<br>m A | 6                   |  |  |  |
| Dynamic Characteristics at V $^+$                                                                                      | = 11.2                                              |                                                                                                                    |               |                   |              |                   |                     |  |  |  |
| IF AMPLIFIER<br>Input Limiting Voltage<br>(knee, – 3dB point)                                                          | V <sub>I</sub> (lim)                                | f <sub>O</sub> = 10.7 MHz<br>f(Modulation) = 400 Hz<br>Deviation = ±75 kHz                                         | -             | 250               | 600          | μ٧                | 3                   |  |  |  |
| AM Rejection                                                                                                           | AMR                                                 | $f_0 = 10.7 \text{ MHz}$<br>f(Modulation) = 400 Hz<br>FM: Deviation = $\pm 75 \text{ kHz}$<br>AM: Modulation = 30% |               | 55                | -            | dB                | 5                   |  |  |  |
| Input Impedance Components:<br>Parallel Resistance<br>Parallel Capacitance                                             | Rj<br>Cj                                            | f <sub>O</sub> = 10.7 MHz<br>V <sub>IN</sub> = 10 mV RMS                                                           |               | 4.5<br>4.5        | -            | kΩ<br>pF          | -                   |  |  |  |
| DETECTOR<br>Recovered AF Voltage (at<br>Terminal 12)<br>Total Harmonic Distortion                                      | V <sub>O</sub> (AF)<br>THD                          | f <sub>O</sub> = 10.7 MHz<br>f(Modulation) = 400 Hz<br>Deviation = ± 75 kHz                                        |               | 1.5<br>1          | 2            | V<br>%            | 3                   |  |  |  |
| AUDIO PREAMPLIFIER<br>Voltage Gain                                                                                     | A(AF)                                               | V <sub>IN</sub> = 100 mV, f <sub>O</sub> = 400 Hz                                                                  | _             | 21                | _            | dB                | 4                   |  |  |  |
| Total Harmonic Distortion                                                                                              | THD                                                 | V <sub>OUT</sub> = 2V, f <sub>0</sub> = 400 Hz                                                                     | -             | 1.5               | 5            | %                 | 4                   |  |  |  |



4.55-156

Fig.4 - Test circuit for audio preamplifier voltage gain and total harmonic distortion



Fig.5 - Test circuit for AM rejection



Fig. 6-Test circuit for static characteristics

### CA3076



Terminal No. 5 wire-connected to the case. Terminals No. 3 and 6 which are connected to the substrate should be connected to the most negative point in the circuit. should be connected to the most negative point in the citica the resistance values included on the schematic diagram have been supplied as a convenience to assist Equipment Manufacturer's in optimising the selection of "outboard" components of equipment designs. The values shown may vary as much as  $\pm 30\%$ .

RCA reserves the right to make any changes in the Resist-ance Values provided such changes do not adversely affect the published performance characteristics of the device.

CASE

**§**6





Fig. 5 - 10.7 MHz voltage gain and noise test circuit



# CA3078, CA3078A Types





Fig.4 - Input offset current vs. total quiescent current.







Fig.6 - Open-loop voltage gain vs. total quiescent current.

Typical Values Intended Only for Design Guidance at  $T_A = 25^{\circ}C$  and  $V^+ = +6 V$ ,  $V^- = 6 V$ 

|                                        |                              |                         | CA307                                               | BAT                                                | CA3078T                                            |                    |
|----------------------------------------|------------------------------|-------------------------|-----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|--------------------|
| CHARACTERISTICS                        | SYMBOLS                      | TEST<br>CONDITIONS      | R <sub>SET</sub> = 5.1 MΩ<br>I <sub>Q</sub> = 20 μA | R <sub>SET</sub> = 1 MΩ<br>I <sub>Q</sub> = 100 μA | R <sub>SET</sub> = 1 MΩ<br>I <sub>Q</sub> = 100 μA | UNITS              |
| Input Offset Voltage Drift             | $\Delta v_{10} / \Delta T_A$ | R <sub>S</sub> <10 KΩ   | 5                                                   | 6                                                  | 6                                                  | µv/⁰c              |
| Input Offset Current Drift             | $\Delta v_{10} / \Delta T_A$ | B <sub>S</sub> 1.10 KΩ  | 63                                                  | 70                                                 | 70                                                 | pA/ <sup>0</sup> C |
| Open-Loop Bandwidth                    | BWOL                         | 3dB pt                  | 0.3                                                 | 2                                                  | 2                                                  | kHz                |
| Slew Rate:<br>Unity Gain<br>Comparator | SR                           | Sec Figs.<br>20, 21     | 0 027                                               | 0.04<br>1 5                                        | 0.04                                               | ∨/ <i>μ</i> s      |
| Transient Response                     |                              | 10% to 90%<br>Rise Time | 3                                                   | 2.5                                                | 2.5                                                | μs                 |
| Input Resistance                       | R                            |                         | 7.4                                                 | 1.7                                                | 0.87                                               | MΩ                 |
| Output Resistance                      | RO                           |                         | 1                                                   | 08                                                 | 0.8                                                | ĸΩ                 |
| Equiv. Input Noise Voltage             | eN(10Hz)                     | R <sub>S</sub> 0 .      | 40                                                  | -                                                  | 25                                                 | nV/√Hz             |
| Equiv. Input Noise Current             | 'N(10Hz)                     | R <sub>S</sub> 1MΩ      | 0 25                                                |                                                    | . 1                                                | pA/√Hz             |

#### ELECTRICAL CHARACTERISTICS, at $T_A = 25^{\circ}C$ Typical Values Intended Only for Design Guidance

|                                |                                                   | TYPICAL VALUES                                    |                                                   |                                                   |             |  |  |  |  |
|--------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-------------|--|--|--|--|
|                                | CA30                                              | 78AT                                              |                                                   | 3078T                                             |             |  |  |  |  |
| CHARACTERISTICS                | V <sup>+</sup> = +1.3V,                           | V <sup>+</sup> = +0.75V,                          | V <sup>+</sup> = +1.3V,                           | V <sup>+</sup> = 0.75V,                           |             |  |  |  |  |
| SYMBOLS                        | V <sup>*</sup> =-1.3V                             | V" = -0.75V                                       | V7=-1.3V                                          | V <sup>™</sup> = -0.75V                           | UNITS       |  |  |  |  |
|                                | R <sub>SET</sub> = 2 MΩ<br>I <sub>Q</sub> = 10 μA | R <sub>SET</sub> = 10 MΩ<br>I <sub>Q</sub> = 1 μA | R <sub>SET</sub> = 2 MΩ<br>I <sub>Q</sub> = 10 μΑ | R <sub>SET</sub> = 10 MΩ<br><sup>I</sup> Q = 1 μΑ |             |  |  |  |  |
| V <sub>IO</sub>                | 0.7                                               | 0.9                                               | 1.3                                               | 1.5                                               | mV.         |  |  |  |  |
| 10                             | 0.3                                               | 0.054                                             | 17                                                | 0.5                                               | nA          |  |  |  |  |
| IB                             | 3.7                                               | 0 45                                              | 9                                                 | 1.3                                               | nA          |  |  |  |  |
| AOL                            | 84                                                | 65                                                | 80                                                | 60                                                | dB          |  |  |  |  |
| 10                             | 10                                                | 1                                                 | 10                                                | 1                                                 | μΑ          |  |  |  |  |
| P <sub>D</sub>                 | 26                                                | 1.5                                               | 26                                                | 15                                                | μw          |  |  |  |  |
| V <sub>OPP</sub>               | 14                                                | 0.3                                               | 14                                                | 0.3                                               | v           |  |  |  |  |
|                                | -0.8                                              | -0.2                                              | -0.8                                              | -0.2                                              |             |  |  |  |  |
| VICR                           | to                                                | to                                                | to                                                | to                                                | v           |  |  |  |  |
|                                | +1.1                                              | +0.5                                              | +1.1                                              | +0.5                                              |             |  |  |  |  |
| CMRR                           | 100                                               | <b>9</b> 0                                        | 100                                               | 90                                                | dB          |  |  |  |  |
| <sup>I</sup> OM <sup>±</sup>   | 12                                                | 05                                                | 12                                                | 0.5                                               | mA          |  |  |  |  |
|                                |                                                   |                                                   |                                                   |                                                   |             |  |  |  |  |
| $\Delta v_{1O}/\Delta v^{\pm}$ | 20                                                | 50                                                | 20                                                | 50                                                | $\mu v : v$ |  |  |  |  |



Fig. 18 - Equivalent input noise voltage vs. frequency.



Fig. 19 - Equivalent input noise current vs. frequency.

## CA3078, CA3078A Types



Slew rate vs. closed-loop gain for  $I_Q = 100 \ \mu A - CA3078T$ .

ð,



Fig.21 – Slew rate vs. closed-loop gain for  $I_Q = 20 \ \mu A - CA3078AT$ .



Fig.24 - Phase compensation capacitance vs. closed-loop gain - CA3078T.





Fig.22 — Transient response and slew-rate, unity gain (inverting) test circuit

Table I - Unity-gain slew rate vs. comp ensation -- CA3078T and CA3078AT



Fig.23 - Slew, rate, unity gain (non-inverting) test circuit.

SUPPLY VOLTS: V+ = 6, V- = -6 TRANSIENT RESPONSE: 10% OVERSHOOT FOR AN OUTPUT VOLTAGE of 100 mV OUTPUT VOLTAGE (V\_O) =  $\pm \!\!\! 5V$  LOAD RESISTANCE (R\_L) = 10 k $\Omega$ AMBIENT TEMPERATURE (TA) = 25°C UNITY GAIN (INVERTING) Fig. 22 UNITY GAIN (NON-INVERTING) Fig. 23 COMPENSATION SLEW SLEW R1 C1 TECHNIQUE R2 C2 R1 C1 R2 C2 RATE RATE kΩ pF  $CA3078T - I_Q = 100 \ \mu A$ kΩ μF V/µs kΩ pF kΩ μF V/µs Single Capacitor 0 750 ~ 0 ~ 0 0.0085 1500 0 0.0095 0,024 Resistor & Capacitor 3.5 350 8 0 0.04 5.3 500 ~ 0 Input CA3078AT - Ι<sub>Q</sub> = 20 μA 0.311 œ 0 0.25 0.306 0.67 œ 0 0.45 0.67 Single Capacitor 0 300 0 0.0095 0 800 0 0.003 Resistor & Capac 14 100 00 0 0.027 34 125 0 0.02 Input 0 0.644 0.156 0.29 0 0.77 0.4 0.4







Fig.28 — Non-inverting 20-dB amplifier circuit.

.145

#### ELECTRICAL CHARACTERISTICS For Equipment Design

| CHARACTERISTIC                               | TEST CONDITIONS<br>$V^+ = 15 V, V^- = -15 V$<br>$I_{ABC} = 500 \mu A$<br>$T_A = 25^{\circ}C$<br>(unless indicated |                                                                                   | UNITS        |                 |            |              |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------|-----------------|------------|--------------|
|                                              |                                                                                                                   | otherwise)                                                                        | Min.         | Typ.            | Max.       |              |
| Input Offset Voltage                         | VIO                                                                                                               | T <sub>A</sub> = 0 to 70 <sup>o</sup> C                                           | -            | 0.4             | 5<br>6     | mV           |
| Input Offset Current                         | 10                                                                                                                |                                                                                   | -            | 0.12            | 0.6        | μA           |
| Input Bias Current                           | ų                                                                                                                 | T <sub>A</sub> = 0 to 70 <sup>o</sup> C                                           | -            | 2               | 5<br>7     | μΑ           |
| Forward Transconductance<br>(large signal)   | 9 <sub>m</sub>                                                                                                    | $TA = 0$ to $70^{\circ}C$                                                         | 6700<br>5400 | 9600            | 13000      | μmho         |
| Peak Output Current                          | Іюм                                                                                                               | R <sub>L</sub> = 0<br>R <sub>L</sub> = 0, T <sub>A</sub> = 0 to 70 <sup>0</sup> C | 350<br>300   | 500<br>         | 650<br>-   | μA           |
| Peak Output Voltage:<br>Positive<br>Negative | V <sup>+</sup> ом<br>V <sup>−</sup> ом                                                                            | R <sub>L</sub> = ∞                                                                | 12<br>-12    | 13.5<br>14.4    | -          | v            |
| Amplifier Supply Current                     | ΊA                                                                                                                |                                                                                   | 0.8          | 1               | 1.2        | mA           |
| Device Dissipation                           | PD                                                                                                                |                                                                                   | 24           | 30              | 36         | mW           |
|                                              | 10/∆V+<br>10/∆V <sup></sup>                                                                                       |                                                                                   | -            | _               | 150<br>150 | <i>μ</i> ν/ν |
| Common-Mode Rejection Ratio                  |                                                                                                                   |                                                                                   | 80           | 110             | -          | dB           |
| Common-Mode Input-Voltage<br>Range           | VICR                                                                                                              |                                                                                   | 12 to<br>12  | 13.6 to<br>14.6 | -          | v            |
| Input Resistance                             | RI                                                                                                                |                                                                                   | 10           | 26              | -          | kΩ           |

## CA3080, CA3080A Types

TYPICAL CHARACTERISTICS CURVES AND TEST CIRCUITS (Cont'd)





Fig.6 — Peak output current as a function of amplifier bias current.





ELECTRICAL CHARACTERISTICS Typical Values Intended Only for Design Guidance

#### CA3080 CA3080E CA3080S

| Input Offset Voltage                                                     | VIO                                    | <sup>1</sup> ABC = 5 µA                                 | 0.3      | mV   |
|--------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------|----------|------|
| Input Offset Voltage Change                                              | Δνιο                                   | I <sub>ABC</sub> = 500 μA to<br>I <sub>ABC</sub> = 5 μA | 0.2      | mV   |
| Peak Output Current                                                      | юм                                     | <sup>1</sup> ABC = 5 μA                                 | 5        | μA   |
| Peak Output Voltage:<br>Positive<br>Negative                             | V <sup>+</sup> ом<br>V <sup>−</sup> ом | IABC = 5 μA                                             | 13.8<br> | v    |
|                                                                          |                                        | ABC = 0, VTP = 0                                        | 0.08     | - 0  |
| Magnitude of Leakage Current                                             |                                        | IABC = 0, VTP = 36 V                                    | 0.3      | nA   |
| Differential Input Current                                               |                                        | ABC = 0, VDIFF = 4 V                                    | 0.008    | nA   |
| Amplifier Bias Voltage                                                   | VABC                                   |                                                         | 0.71     | v    |
| Slew Rate:<br><u>Maximum (uncompensated)</u><br>Unity Gain (compensated) | –SR                                    |                                                         | 75<br>50 | V/µs |
| Open-Loop Bandwidth                                                      | BWOL                                   |                                                         | 2        | MHz  |
| Input Capacitance                                                        | CI                                     | f = 1 MHz                                               | 3.6      | pF   |
| Output Capacitance                                                       | СО                                     | f = 1 MHz                                               | 5.6      | pF   |
| Output Resistance                                                        | RO                                     |                                                         | 15       | MΩ   |
| Input-to-Output Capacitance                                              | C <sub>I-0</sub>                       | f = 1 MHz                                               | 0.024    | pF   |

## CA3080, CA3080A Types



### TYPICAL CHARACTERISTICS CURVES AND TEST CIRCUITS (Cont'd)

# CA3080, CA3080A Types



92 CS - 22 61 9R1

Fig.29 - Thermocouple temperature control with CA3079 zero voltage switch as the output amplifier.



(50 mV/DIV. AND 200 ns/DIV.) BOTTOM TRACE : INPUT (50 mV/DIV. AND 200 ns/DIV.)

92CS-27883

Fig.28 – Input and output response for circuit shown in Fig. 25.



Fig.30 - Schematic diagram of the CA3080A in a samplehold circuit with BiMos output amplifier.







TOP TRACE: OUTPUT - 20 mV/DIV. & IOO ns/DIV. BOTTOM TRACE: INPUT-200 mV/DIV. & IOO ns/DIV. 9205-27160



Fig.32 — Small-signal response for circuit shown in Fig. 30.

# CA3081, CA3082 Types

#### ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$ For Equipment Design

|                                                            |          | TEST CONDITIONS                                 |                                    |      | LIMIT | S    |       |
|------------------------------------------------------------|----------|-------------------------------------------------|------------------------------------|------|-------|------|-------|
| CHARACTERISTIC                                             | SYMBOL   |                                                 | Typ.<br>Char.<br>Curve<br>Fig. No. | Min. | Тур.  | Max. | UNITS |
| Collector-to-Base Breakdown Voltage                        | V(BR)CES | IC = 500 μA, IE = 0                             |                                    | 20   | 60    | -    | V     |
| Collector-to-Substrate Breakdown Voltage                   | V(BR)CIO | ICI = 500 µA, IE = 0, IB = 0                    | -                                  | 20   | 60    | -    | V     |
| Collector-to-Emitter Breakdown Voltage                     | V(BR)CEO | 1 <sub>C</sub> = 1 mA, 1 <sub>B</sub> = 0       | -                                  | 16   | 24    | -    | V     |
| Emitter-to-Base Breakdown Voltage                          | V(BR)EBO | IC = 500 μA                                     | -                                  | 5    | 6.9   | -    | V     |
| DC Forward-Current Transfer Ratio                          | hFE      | V <sub>CE</sub> = 0.5 V, I <sub>C</sub> = 30 mA | -                                  | 30   | 68    | -    |       |
|                                                            | """      | VCE = 0.8 V, IC = 50 mA                         | -                                  | 40   | 70    | -    |       |
| Base-to-Emitter Saturation Voltage                         | VBE sat  | IC = 30 mA, IB = 1 mA                           | 3                                  | -    | 0.87  | 1.0  | V     |
| Collector-to-Emitter Saturation Voltage:<br>CA3081, CA3082 | Vor      | IC = 30 mA, IB = 1 mA                           | -                                  | -    | 0.27  | 0.5  |       |
| CA3081                                                     | VCE sat  | IC = 50 mA, IB = 5 mA                           | 4                                  | -    | 0.4   | 0.7  |       |
| CA3082                                                     |          | IC = 50 mA, IB = 5 mA                           | 4                                  |      | 0.4   | 0.8  | ]     |
| Collector-Cutoff-Current                                   | ICE0     | V <sub>CE</sub> = 10 V, I <sub>B</sub> = 0      | -                                  | -    |       | 10   | μA    |
| Collector-Cutoff Current                                   | ICBO     | V <sub>CB</sub> = 10 V, I <sub>E</sub> = 0      | -                                  | -    | -     | 1    | μA    |

TYPICAL READ-OUT DRIVER APPLICATIONS



Fig.6-Schematic diagram showing one transistor of the CA3081 driving one segment of an incandescent display.



# CÅ3083





Fig.6 - V<sub>BEsat</sub> vs I<sub>C</sub>









## CA3084

#### ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$ For Equipment Design

|                                                       |                                         |                                                                       | TEST CONDITIONS              |       |        |       |       |  |
|-------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------|------------------------------|-------|--------|-------|-------|--|
| CHARACTERISTICS                                       | SYMBOL                                  |                                                                       | Typ.<br>Charac-<br>teristics |       | LIMITS | 6     | UNITS |  |
|                                                       |                                         |                                                                       | Curve<br>Fig. No.            | Min.  | Тур.   | Ma×.  |       |  |
| For Each Transistor:                                  |                                         |                                                                       |                              |       |        |       |       |  |
| Collector-Cutoff Current                              | СВО                                     | $V_{CB} = -10V, I_{E} = 0$                                            | 2                            | -     | -0.055 | -100  | nA    |  |
| Collector-Cutoff Current                              | ICE0                                    | V <sub>CE</sub> = -10V, I <sub>B</sub> = 0                            | 3                            | -     | -0.12  | -100  | nA    |  |
| Collector-to-Emitter Breakdown Voltage                | V(BR)CEO                                | $i_{CE} = -100 \mu A, i_{B} = 0$                                      | -                            | -40   | -70    | -     | v     |  |
| Collector-to-Base Breakdown Voltage                   | V <sub>(BR)CBO</sub>                    | $I_{CB} = -100\mu A, I_{E} = 0$                                       | -                            | -40   | 80     | -     | v     |  |
| Emitter-to-Base Breakdown Voltage                     | V(BR)EBO                                | $I_{EB} = -100\mu A, I_{C} = 0$                                       | -                            | - 40  | -100   | -     | v     |  |
| Emitter-to-Substrate Breakdown Voltage                | V(BR)EIO                                | I <sub>EI</sub> = 100μA                                               | -                            | 40    | 100    | -     | v     |  |
| Collector-to-Emitter Saturation Voltage               | V <sub>CEsat</sub>                      | I <sub>E</sub> = 1mA, I <sub>B</sub> = 100μA                          | 4                            | -     | -0.125 | -0.25 | v     |  |
| Base-to-Emitter Voltage                               | V <sub>BE</sub>                         | ι <sub>F</sub> = 100μA, V <sub>CF</sub> = -10V                        | 5                            | -0.50 | 0.59   | -0.68 | v     |  |
| DC Forward-Current Transfer Ratio                     | hFE                                     | E 10000, CE - 100                                                     | 7                            | 15    | 40     | -     |       |  |
| For Transistors Q1 and Q2 (As a Differentia           | al Amplifier):                          |                                                                       |                              |       |        |       |       |  |
| Magnitude of Input Offset Voltage                     | V <sub>IO</sub>                         | ι <sub>E</sub> = 100μΑ, V <sub>CE</sub> = -10V                        | 8                            | -     | 0.422  | 6     | mV    |  |
| Input Offset Current                                  | 1 <sub>10</sub>                         |                                                                       |                              | -0.6  | 0      | 0.6   | μA    |  |
| For Transistors Q3 and Q4 (Current-Mirror             | Configuration):                         |                                                                       |                              |       |        |       |       |  |
| Collector Current (Normalized)                        | IC/I5                                   | V <sub>CE</sub> = -5V, V <sub>CIO</sub> = -5V,                        | 10                           | 0.85  | 1.00   | 1.15  |       |  |
| Magnitude of Collector Current Ratio                  | 1 <sub>C</sub> (Q3)/1 <sub>C</sub> (Q4) | Term. 13 = Gnd.<br>1 <sub>5</sub> =100µA,                             | 11                           | 0.90  | 1.00   | 1.10  |       |  |
| For Transistors Q5 and Q6 (Darlington Configuration): |                                         |                                                                       |                              |       |        |       |       |  |
| Collector-Cutoff Current                              | CEO                                     | V <sub>CE</sub> =10V, I <sub>B</sub> = 0                              | -                            | -     | -      | -1.0  | μA    |  |
| Base-to-Emitter Voltage                               | VBE                                     |                                                                       | 13                           | 0.92  | 1.07   | 1.20  | v     |  |
| DC Forward-Current Transfer Ratio                     | <sup>h</sup> FE                         | <sup>I</sup> E <sup>= 100μA</sup> , <sup>V</sup> CE <sup>= -10V</sup> | 15                           | 100   | 1230   | -     |       |  |

### STATIC CHARACTERISTICS FOR EACH TRANSISTOR



#### STATIC CHARACTERISTICS FOR DIFFERENTIAL AMPLIFIER



#### ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C Typical Values Intended Only For Design Guidance

| Magnitude of Temperature Coefficient:         |                      |                                    |    |   |        |   |       |
|-----------------------------------------------|----------------------|------------------------------------|----|---|--------|---|-------|
| V <sub>BE</sub> (for each transistor)         | ΔV <sub>BE</sub> /ΔT | <sup>I</sup> E <sup>=</sup> 100μA, | 6  |   | - 1.78 |   | mV/ºC |
| V <sub>IO</sub> (as a differential amplifier) | ΔV <sub>IO</sub> /ΔΤ | V <sub>CE</sub> = -10V             | 9  |   | 0.54   |   | μv/°c |
| VBE (Darlington configuration)                | ΔV <sub>BE</sub> /ΔT |                                    | 14 |   | - 3.7  |   | mV/ºC |
| For Each Transistor:                          |                      |                                    |    |   |        |   |       |
| Input Resistance                              | R                    | f = 1kHz, V <sub>CE</sub> =10V,    | 19 |   | 9      |   | kΩ    |
| Output Resistance                             | RO                   | <sup>1</sup> C = -100μA            | 20 | - | 600    | - | kΩ    |
| Forward Transconductance                      | 9m                   |                                    | 22 | - | 3      | - | mmho  |
| Collector-to-Base Capacitance                 | ссво                 | I <sub>CB</sub> = 0                | 23 |   | 3.3    | - | pF    |
| Collector-to-Emitter Capacitance              | CCEO                 | <sup>I</sup> CE <sup>= 0</sup>     | 23 | - | 2.5    | - | pF    |
| Base-to-Substrate Capacitance                 | CBIO                 | 1cio = 0                           | 23 | - | 4.5    | - | pF    |





### STATIC CHARACTERISTICS FOR CURRENT-MIRROR CONFIGURATION







\_157

### **Positive Voltage Regulators**

For Regulated Voltages from 1.7V to 46V at Currents up to 100mA

RCA-CA3085. CA3085A, and CA3085B are silicon monolithic integrated circuits designed specifically for service as voltage regulators at output voltages ranging from 1.7 to 46 volts at currents up to 100 milliamperes.

A block diagram of the CA3085 Series is shown in Fig. 1. The diagram shows the connecting terminals that provide access to the regulator circuit components. The voltage regulators provide important features such as: frequency compensation, short-circuit protection, temperaturecompensated reference voltage, current limiting, and booster input. These devices are useful in a wide range of applications for regulating high-current, switching, shunt, and positive and negative voltages. They are also applicable for current and dual-tracking regulation.

The CA3085A and CA3085B have output current capabilities up to 100 mA and the CA3085 up to 12 mA without the use of external pass transistors. However, all the devices can provide voltage regulation at load currents greater than 100 mA with the use of suitable external pass transistors. The CA3085 Series has an unregulated input voltage ranging from 7.5 to 30 V (CA3085), 7.5 to 40 V (CA3085A), and 7.5 to 50 V (CA3085B) and a minimum re gulated output voltage of 26 V (CA3085), 36 V (CA3085A), and 46 V (CA3085B).

The CA3085A is unilaterally interchangeable with the CA3055

The CA3085 is available in a sealed-junction Beam-Lead version (CA3085L). For further information see File No. 515, "Beam-Lead Devices for Hybrid Circuit Applications".

The following chart gives the range of voltages which can be applied to the terminals Isted vertically with respect to the terminals listed horizontally. For example, the voltage range between vertical Terminal No. 7 and horizontal Terminal No. 1 is +3 to --10 volts.

> . . .

+5

-1

• . +10

0

0

0

0

0 Substrate & Case

Maximum Voltage Ratings

TERM INAL No. 5 6 7 8 1 2 3 4

5

6

7

8

1

2

3

MAXIMUM VOLTAGE RATINGS

+5 -5 .

\_ ---\_

. .

> +3 +3

-10 -10



regulation is not specified beyond 12mA

These types are supplied in the 8-lead TO-5 style package (CA3085, CA3085A, CA3085B, and the 8-lead TO-5 with dual-in-line formed leads ("DIL-CAN", CA3085S, CA3085AS, CA3085BS). The CA3085 is also supplied in the 8-lead dualin-line plastic package ("MINI-DIP", CA3085E), and in chip form (CA3085H).

#### Features

- Up to 100 mA output current
- Input and output short-circuit protection
- Load and line regulation: 0.025%
- Pin compatible with LM100 Series
- Adjustable output voltage
- Applications
- Shunt voltage regulator
- Current regulator
- Switching voltage regulator
- High-current voltage regulator
- Combination positive and negative
- voltage regulator
- Dual tracking regulator
- See Application Note ICAN-6157 "Applications of the CA3085-Series Monolithic IC Voltage Regulators".





Fig. 1-Block diagram of CA3085 Series.

MAXIMUM RATINGS, ABSOLUTE-MAXIMUM VALUES at TA = 25°C

POWER DISSIPATION WITHOUT HEAT SINK WITH HEAT SINK (TO 5 ONLY) .... 1.6 W up to TA - 55°C up to T<sub>C</sub> = 55°C 

TEMPERATURE RANGE: 

UNREGULATED INPUT VOLTAGE: CA3085 ..... 30 V

CA3085A 40 V CA3085B 50 V

LEAD TEMPERATURE (DURING SOLDERING) At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10 seconds max. . . . . . . . . +265°C

## INDICATES OPERATIO (VIN - VOUT) INDICATES OPERATION OLTS MINUS OUTPUT VOLTS NPUT 40 60 80 I

Fig.3-Dissipation limitation (VIN-VOUT vs. IOUT).



Q6 VREI ALL RESISTANCE VALUES ARE IN OHMS REGULA OUTPU SUBS

Fig.2-Schematic diagram of CA3085 Series.



|                                                         | TERM<br>INAL<br>No. | IN<br>mA |      |
|---------------------------------------------------------|---------------------|----------|------|
| Voltages are not normally<br>applied between these      | 5                   | 10       | 1.0  |
| terminals, however, voltages<br>appearing between these | 6                   | 1.0      | -0.1 |
| terminals are safe, if the<br>specified voltage limits  | 7                   | 1.0      | -1.0 |
| between all other terminals<br>are not exceeded.        | 8                   | 0.1      | 10   |
| 130 V for CA3085<br>40 V for CA3085A                    | 1                   | 20       | 150  |
| 50 V for CA3085B                                        | 2                   | 150      | 60   |
|                                                         | 3                   | 150      | 60   |
|                                                         | 4                   | -        | -    |



Fig. 13- Test circuit for ripple rejection and output resistance.

## CA3085, CA3085A, CA3085B Types

TEST PROCEDURES FOR TEST CIRCUIT FOR RIPPLE REJECTION AND OUTPUT RESISTANCE Output Resistance

- 1. VIN + +25 V, CREF = 0, Short E1 2. Set E52 at 1 kHz so that E2 = 4 V rms 3. Read VOUT on a VTVM, such as a Hev HP400D or equivalent
- 4. Calculate ROUT from ROUT = VOUT (|RL/E2)

ckard, HP4000

#### Ripple Rejection - I

- VIN + +25V. CREF = 0. Short E2
- Set ES1 at 1 kHz to that E1 = 3V rms
- Read VOUT on a VTVM, such as a Her
- Calculate Ripple Rejection from 20 log (E1/VOUT) ction - II
- ditions
- ions leat Ripple Rejection I with CREF = 2 µI



Fig.14-Turn-on and turn-off recovery time test circuit with associated waveforms.



Fig.15-Test circuit for VREF, Iquiescent, VOUT(max.), VOUT(min.).



Fig. 16-Test circuit for limiting current

۹,

TYPICAL REGULATOR CIRCUITS USING THE CA3085 SERIES

۲

ALL RESISTANCE VALUES ARE IN OHAS

D1: RCA-1N1763A OR EQUIVALENT 01: RCA-2N5322 OR EQUIVALENT 'R1 = 0.7 IL (#AX.)

0.00

Fig. 18- Typical switching regulator circuit.







Fig. 19... Typical high-current voltage regulator circuit.



Fig.20- Typical current regulator circuit.





OUTPUT

RSCP SHORT-CIRCUIT PROTECTION RESISTANCE

Fig.21- Combination positive and negative voltage regulator circuit.

# CA3086

| · · · · · · · · · · · · · · · · · · ·                              |                            |                                                    |                                                       |                |                       |                    |
|--------------------------------------------------------------------|----------------------------|----------------------------------------------------|-------------------------------------------------------|----------------|-----------------------|--------------------|
|                                                                    |                            | 1                                                  | EST CONDITIONS                                        |                |                       |                    |
|                                                                    |                            |                                                    |                                                       | Typ.<br>Chara- | TYPICAL               |                    |
| CHARACTERISTICS                                                    | SYMBOL                     |                                                    |                                                       | teristics      | VALUES                | UNITS              |
|                                                                    |                            |                                                    |                                                       | Curves         |                       |                    |
|                                                                    |                            | ļ                                                  |                                                       | Fig. No.       |                       |                    |
| DC Forward-Current                                                 | hee                        | $V_{CE} = 3V$                                      | $I_{C} = 10 \text{ mA}$<br>$I_{C} = 10 \mu \text{ A}$ | 4              | 100                   |                    |
| Transfer Ratio                                                     | TE .                       |                                                    | $I_C = 10 \mu A$                                      | 4              | 54                    |                    |
| Base-to-Emitter Voltage                                            | VBE                        | V <sub>CE</sub> = 3V                               | I <sub>E</sub> = 1 mA<br>I <sub>E</sub> = 10 mA       | 5              | 0.715                 | v                  |
|                                                                    |                            |                                                    |                                                       | 5              | 0.800                 | v                  |
| V <sub>BE</sub> Temperature Coefficient                            | $\Delta V_{BE} / \Delta T$ | V <sub>CE</sub> = 3V,                              | I <sub>C</sub> = 1mA                                  | 6              | -1.9                  | mV/ <sup>0</sup> C |
| Collector-to-Emitter<br>Saturation Voltage                         | V <sub>CEsat</sub>         | <sup>i</sup> B = 1mA,                              | I <sub>C</sub> = 10mA                                 | -              | 0.23                  | v                  |
| Noise Figure (low frequency)                                       | NF                         | $f = 1 \text{ kHz}, V$ $I_{C} = 100 \mu \text{ A}$ |                                                       | -              | 3.25                  | dB                 |
| Low-Frequency, Small-Signal<br>Equivalent-Circuit Characteristics: |                            |                                                    |                                                       |                |                       |                    |
| Forward Current-Transfer Ratio                                     | h <sub>fe</sub>            |                                                    |                                                       | 7              | 100                   | -                  |
| Short-Circuit Input Impedance                                      | h <sub>ie</sub>            | f= 1kHz, V                                         | CE = 3V, I <sub>C</sub> = 1mA                         | 7              | 3.5                   | kΩ                 |
| Open-Circuit Output Impedance                                      | h <sub>oe</sub>            |                                                    |                                                       | 7              | 15.6                  | μmho               |
| Open-Circuit Reverse-Voltage<br>Transfer Ratio                     | h <sub>re</sub>            |                                                    |                                                       | 7              | 1.8 X 10 <sup>4</sup> | -                  |
| Admittance Characteristics:                                        |                            |                                                    |                                                       |                |                       |                    |
| Forward Transfer Admittance                                        | У <sub>fe</sub>            |                                                    |                                                       | 8              | 31 — j1.5             | mmho               |
| Input Admittance                                                   | У <sub>іе</sub>            | f = 1MHz, V                                        | $CE = 3V, I_C = 1mA$                                  | 9              | 0.3 + j0.04           | mmho               |
| Output Admittance                                                  | γ <sub>oe</sub>            | ].                                                 |                                                       | 10             | 0.001 + j0.03         | mmho               |
| Reverse Transfer Admittance                                        | y <sub>re</sub>            |                                                    |                                                       | 11             | See Curve             | -                  |
| Gain-Bandwidth Product                                             | fT                         | V <sub>CE</sub> = 3V, I                            | c = 3mA                                               | 12             | 550                   | MHz                |
| Emitter-to-Base Capacitance                                        | CEBO                       | V <sub>EB</sub> = 3V,                              | E = 0                                                 | -              | 0.6                   | pF                 |
| Collector-to-Base Capacitance                                      | с <sub>сво</sub>           | V <sub>CB</sub> = 3V, I                            | c = 0                                                 | -              | 0.58                  | pF                 |
| Collector-to-Substrate Capacitance                                 | с <sub>сю</sub>            | V <sub>CI</sub> = 3V, I                            | c = 0                                                 | -              | 2.8                   | pF                 |
|                                                                    |                            |                                                    |                                                       |                |                       |                    |

### ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25<sup>o</sup>C Typical Values Intended Only for Design Guidance



TYPICAL STATIC CHARACTERISTICS FOR EACH TRANSISTOR









Fig.8— y<sub>fe</sub> vs f.

EVERSE TRANSFER CONDUCTANCE (9.6) AND SUSCEPTANCE (9.6) --- MILLIMHOS 92CS-14257

F

Gre IS SMALL AT FREQUENCIES LESS THAN 500 MHz

FREQUENCY(f)-MHz

Fig.11 – y<sub>re</sub> vs f.

100

COMMON-EMITTER CIRCUIT, BASE INPUT AMBIENT TEMPERATURE (TA)=25°C COLLECTOR-TO-EMITTER VOLTS (VCE)=3 COLLECTOR MILLIAMPERES ([C]=1









#### ELECTRICAL CHARACTERISTICS, For Equipment Design

|                                                        |                 | TEST CONDITIONS                                                                                 |                                     |        | LIMITS  |        |       |
|--------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------|-------------------------------------|--------|---------|--------|-------|
| CHARACTERISTICS                                        | SYMBOL          | T <sub>A</sub> = 25°C, I <sub>IB</sub> = 0.5 mA<br>V <sup>+</sup> = 15 V, V <sup></sup> = -15 V | Circuit<br>and/or<br>Char.<br>Curve | Min.   | Түр.    | Max.   | UNITS |
| STATIC CHARACTERISTICS                                 |                 |                                                                                                 |                                     |        |         |        |       |
| INPUT CIRCUIT                                          |                 |                                                                                                 |                                     |        |         |        |       |
| Input Balance (Correction) Currents:                   |                 |                                                                                                 |                                     |        |         |        |       |
| At x Input                                             | LIC.            | x = 0                                                                                           | -                                   | -20    | -2.1    | +20    | μA    |
| At y Input                                             | 10              | y = 0                                                                                           | -                                   | 20     | -8.7    | +20    | μA    |
| Feedthrough Linearity Balance<br>(Correction) Current  | <sup>1</sup> oc |                                                                                                 | -                                   | -34    | -2.9    | +34    | μΑ    |
| OUTPUT CIRCUIT                                         |                 |                                                                                                 |                                     |        |         |        |       |
| Output Offset Current                                  | 100             | x & y = 0,                                                                                      | -                                   | -10    | -0.23   | +10    | μA    |
| Output Offset Voltage                                  | Voo             | IOO thru RL = 33kΩ                                                                              | -                                   | -0.330 | -0.0076 | +0.330 | v     |
| Output Peak Current Swing                              | 101             | Thru RL = 24kΩ                                                                                  | 3                                   | 0.41   | 0.45    | -      | mA    |
| Output Peak Voltage Swing                              | Vol             | Across RL = 33kΩ                                                                                | 4                                   | 12     | 12.9    | -      | v     |
| DC SUPPLIES & BIASING<br>Current Drain (Idling):       |                 |                                                                                                 |                                     |        |         |        |       |
| At Term. 4                                             |                 | V <sup></sup> ≈ -15 V                                                                           | -                                   | -      | 2.9     | 4.5    | mA    |
| At Term, 12                                            |                 | V <sup>+</sup> = +15 V                                                                          |                                     | ~      | 2.0     | 3.0    | mA    |
| Reference Voltage                                      | Vref            | Measured across Terms.<br>6 & 4 at I = 1mA                                                      | -                                   | 5.5    | 6.1     | 6.7    | v     |
| DYNAMIC CHARACTERISTICS                                |                 |                                                                                                 |                                     |        |         |        |       |
| Output Current                                         | ю               | With I = 0.2mA at each<br>input                                                                 | -                                   | -      | 0.21    | 0.32   | mA    |
| Normalized k Factor $\binom{k_N = \frac{k}{k_r}}{k_r}$ |                 |                                                                                                 | 11                                  | 0.69   | 1.0     | 1.7    |       |
| Accuracy                                               |                 |                                                                                                 |                                     | -      | 2.6     | 4.0    | % of  |
| Linearity                                              |                 | Worst case at 25°C                                                                              | -                                   | -      | 1.7     | 3.0    | 10 V  |
| Feedthrough Voltage:                                   |                 |                                                                                                 |                                     |        |         |        |       |
| At y = 20V p-p, x = 0                                  |                 |                                                                                                 | -                                   | -      | 9       | 20     | mv    |
| At x = 20V p-p. y = 0                                  |                 |                                                                                                 | -                                   |        | 9       | 20     | p-p   |

## CA3091D



Fig.3-Test circuit for measurement of output current swing capability.



Fig.4-Test circuit for measurement of output voltage swing capability.



Fig.7-Test circuit for measurement of maximum slew rate.



-15

Q

CA309/D

Inc (1)

33 kū Š

Fig.5-Test circuit for measurement of input resistance.

vay vb, ₽<sup>VI</sup> \*210 v dc (50 + 0)

9205-19537

Fig.8-Test circuit for measurement of frequency response.



Fig.6-Test circuit for measurement of output resistance.



Fig.9- y-input frequency response characteristic curve with associated test circuit.



## CA3091D

#### V<sub>ref.</sub>

Temperature compensated zener connected to the -15 volt supply to provide a reference voltage as an aid in setting up a stable IIB

 $V_x, V_y$ The input voltages to be multiplied.

x-Balance Circuit

Sets the output to the zero level when the x-input is in the zero state.

#### v-Balance Circuit

Sets the output to the zero level when the vinput is in the zero state.

#### Accuracy

Accuracy defines the degree of error encountered in the operation of the multiplier. It is portraved on a contour map by isomers (contour lines). Isomers with the highest values indicate "less-accurate" operation of the multiplier. (See illustrative Contour Map in Fig. 12.)

#### Contour Map

The contour map, shown in Fig. 12, is a graphical portrayal of the multiplier errors in the x, y input plane. Each contour line, termed "isomer", connects those points whose error values (in millivolts) are equal in magnitude. For example, a -20 mV contour line with points at  $V_x = 5V$  and  $V_y = -3V$ indicates that the output voltage is 20 mV less than the theoretical output product  $(kV_XV_y)$ . This error voltage, presented in percent of full-scale input (±10 V), defines the "accuracy" of the device. Thus, a 20-mV error voltage represents an "accuracy" of 0.2% as derived from the equation:

Accuracy = 20 mV/10 x 100% = 0.2%.

A contour map provides a true indication of multiplier performance in each of the four quadrants. Each CA3091D is comprehensively tested and must provide the specified accuracy in the four quadrants.

#### Current Converter

This portion of the IC combines the multiplier's differentialamplifier output currents and converts them to a singleended output current.

#### Current Sources

These circuits provide the biasing currents for the various circuits in the IC. The IIB terminal provides the control current for the current-source circuit.

#### Feedthrough

Feedthrough occurs when an output signal is produced even though one of the input signals is zero. Consequently, feedthrough signal characteristics constitute a source of error in the operation of a multiplier. In the CA3091D, for example, the feedthrough signal output is specified to be less than 20 mV p-p when either terminal is set at 20 V p-p and the other terminal is set to zero.

#### ۱в

Circuit biasing control current.

#### ΙIC

See Inc.

ю

Output product current ( $k_1 I_x I_y = I_0$ ), where  $k_1 = kR_1^2 / R_L$ loc, lic

Compensatory input and output currents required to correct unlinearity along the x axis. (Optional for low-level signal use.)

1x, 1 Input currents to be multiplied.

Voltage Scale Factor (determines the gain of the multiplier).

Current Scale Factor  $(k_1) = (R_1^2 / R_L)k$ .

k adjust

Scale-Factor Adjustment.

### Linearity

"Linearity" indicates the degree of multiplier error (i.e. deviation from "straight-line" characteristics) along each of the four boundaries of the input x, y field. These boundaries are formed when one input is held at one of the two maximum values (10 volts or -10 volts) and the other input is swept through the voltage range. (See Contour Map for additional information )



Fig.12-Contour mapping of multiplier accuracy (plotted on isomers) and linearity

#### Linearity Adjust

An external circuit to provide vernier adjustment for optimum linearity. This control should be adjusted before adjusting the v-balance control.

#### Linearity Balance Circuit (Low-Level)

This circuit makes the multiplier's transfer function linear for low-level x-input signals.

#### Linearity Compensator

Internal circuitry that converts input current into a nonlinear voltage, a requisite for producing a linear output in the differential amplifiers of the multiplier circuit.

#### Multiplier Circuitry

Provides the product of the two input voltages.

### Multiplier Transfer Function

This function mathematically describes the interaction of the two inputs and the resulting output signal. The basic transfer function for a multiplier is

$$k(V_{x} + V_{xe}) (V_{y} + V_{ye}) = V_{0} + V_{0e}$$

where: k = k factor and represents the basic gain of the multiplie

Vx, Vv = the external inputs to be multiplied

= the desired value of the product output signal vo  $V_{xe}$ ,  $V_{ye}$  = the "effective" errors that occur at the inputs of the multiplier and cause an output signal when either input is in a zero state.

the error voltage that develops at the output of Voe the multiplier

DC correction factors are added to the multiplier inputs and output to compensate for the errors and offset variations. A complex linearity error term appears in the transfer function; however, this term is not included in the above equation for the purpose of clarity.

#### OPERATING CONSIDERATIONS

#### **Operation of a Multiplier**

A multiplier is, essentially, a gain-controlled amplifier (See Fig. 13) that multiplies the input signal (V\_x) with the external gain controlling signal (V\_y) to produce the resultant output  $(V_0)$ . The gain is externally adjustable by a coefficient (k). Stated simply, a multiplier produces an output voltage that is the linear product of two input voltages.



Fig.13-Gain-controlled amplifier.

The basic multiplier, shown in Fig. 14a, is a two-quadrant multiplier. The input signal ( $V_X$ ) may have either a positive or negative polarity whereas, the external gain-controlling signal  $(V_y)$  must be positive and greater than the base-toemitter voltage (Fig. 14b). The output current (I1-I2) of the differential amplifier, comprised of transistors Q1 and Q2, is related to both the input signal (V<sub>X</sub>) and the current source (I). Since the current source (I) is related to the gain controlling signal (Vy) the output current (11-12), therefore, is related to both  $V_X$  and  $V_Y$ .



Fig.14-Two-guadrant multiplier.

This relationship is essentially non-linear; thus an appropriate linearization circuit must be provided in the input stage to achieve the following linear relationship:

$$I_1 - I_2 = k' V_x V_y$$
 (Eq. 1  
where k' is a constant

# CA3091D

Table II --- Divider Alignment Procedure

|             | S       | iet     |         |                    | Test                           |          |                                                 |
|-------------|---------|---------|---------|--------------------|--------------------------------|----------|-------------------------------------------------|
| Step<br>No. | v,<br>v | vy<br>v | Measure | Output<br>Coupling | Test<br>Equipment Adju<br>Used |          | Notes                                           |
| 1           | -       | -       |         | -                  | -                              | -        | Set all potentiometers to center of range.      |
| 2           | 0       | ٧s      | ٧o      | ас                 | ac – VM                        | Ozero    | Adjust for minimum reading.                     |
| 3           | 0       | 10V dc  | ٧o      | dc                 | dc – VM                        | ×balance | Adjust for OV dc output.                        |
| 4           | VS      | Vs      | ٧o      | ac                 | ac – VM                        | Ybalance | <ul> <li>Adjust for minimum reading.</li> </ul> |
| 5           | 5V dc   | 5V dc   | vo      | dc                 | dc – VM                        | kadjust  | Adjust for 10 V dc output.                      |





a) Circuit arrangement for multiplier or squarer operation. Fig.18-Multifunction circuit-board arrangement with terminal connections for multiplier and squarer operation.







a) Circuit arrangement for divider operation



b) Terminal connections for divider operation.

Fig.20—Multifunction circuit-board arrangement with terminal connections for divider operation.



Fig.19-(b) Circuit to provide offset ac signal for use in divider alignment procedure.



a) Circuit arrangement for square-rooter operation.



b) Terminal connections for square-rooter operation.

Fig.21-Multifunction circuit-board arrangement with terminal connections for square-rooter operation.

#### ELECTRICAL CHARACTERISTICS at TA = 25°C For Equipment Design

#### TEST CONDITIONS LIMITS UNITS CHARACTERISTICS SYMBOL Min Тур Max For Each Transistor Collector-to-Base Breakdown Voltage $I_{C} = 100 \mu A, I_{E} = 0$ 20 60 ..... v V(BR)CBO Collector-to-Emitter V(BR)CEO $I_C = 1 \text{mA}, I_B = 0$ 15 24 \_ v Breakdown Voltage v Collector-to-Substrate $I_{CI} = 100 \mu A, I_B = 0,$ 20 60 V(BR)CIO Breakdown Voltage ie = 0 Emitter-to-Base V(BR)EBO $I_E = 500 \mu A, I_C = 0$ 55 6.9 v Breakdown Voltage Collector-Cutoff-Current V<sub>CE</sub> = 10V, I<sub>B</sub> = 0 10 μA ICE0 ----Collector-Cutoff-Current V<sub>CB</sub> = 10V, I<sub>E</sub> = 0 <sup>I</sup>сво ----1 μA <sup>I</sup>C = 10mA 40 76 DC Forward Current $v_{CE}$ hfe = 3V Transfer Ratio lc ≖ 50m/ 40 75 Forward Base-to-Emitter Voltage VBE V<sub>CE</sub> = 3V, I<sub>C</sub> = 10mA 0.65 0.74 0.85 v Collector-to-Emitter I<sub>C</sub> = 50mA, I<sub>B</sub> = 5mA 0.40 0.70 v VCEsat \_ Saturation Voltage mV/°C Forward Base-to-Emitter ΔV<sub>BE/ΔT</sub> I<sub>E</sub> ≈ 10mA \_ -1.9 Temp. Coefficient For Transistors Q1 and Q2 (As a Differential Amplifier) 5 mν Absolute Input Offset Voltage 1.2 NIO! \_ V<sub>CE</sub> = 3V, I<sub>C</sub> = 1mA Absolute Input Offset Current .... 2.5 μA liol 0.7 Temp. Coefficient of Offset Voltage Δν10/ΔΤΙ 5 µV/⁰C \_ \_ \_ For Each Zener Diode 7.7 v Zener Voltage ٧z Iz = 10mA 6.3 7 Zener Impedance ²z Iz = 10mA, f = 1 kHz 15 25 Ω Zener Reverse Current <sup>I</sup>ZR Vz = +5V 1 uА .... -Iz = 10mA mV/⁰C %/°C Zener Voltage Temp, Coefficient $\Delta V_Z / \Delta T$ +3.6 \_ i.e +.05 Zener-to-Substrate Breakdown v Iz = 100µA (Terminals 7 & 9) 20 60 V(BR)ZIO ----Voltage Refer to Example in Application "a" Dissipation ----\_ 250 mW For Diode (D1) Diode Forward Voltage I<sub>C</sub> = 10mA, V<sub>CE</sub> = 3V 0.65 0.74 0.85 v VDF Diode Forward Current 50 mA DF \_ -IDR = 500µA Diode Reverse-Breakdown Voltage 5.5 6.9 v V(BR)DR \_ IDiode = 100µA (Terminal 10) Diode-to-Substrate 20 60 \_ v V(BR)DIO Breakdown Voltage mV/°C Diode Forward-Voltage $\Delta V_{DF} / \Delta T$ I<sub>DF</sub> = 5mA --1.9 ..... Temp. Coefficient





Fig. 5 - V<sub>CEsat</sub> vs I<sub>C</sub> at 70°C

VOLTS (VCE sot)

0

0

0



Fig. 6 -- V<sub>BEsat</sub> vs I<sub>C</sub>





.





## **Programmable Power Switch/Amplifier**

For Control & General-Purpose Applications

| CA3094T,S,E:  | For Operation Up to 24 Volts |
|---------------|------------------------------|
| CA3094AT,S,E: | For Operation Up to 36 Volts |
| CA3094BT,S:   | For Operation Up to 44 Volts |

The CA3094 is a differential-input powercontrol switch/amplifier with auxiliary circuit features for ease of programmability. For example, an error or unbalance signal can be amplified by the CA3094 to provide an on-off signal or proportional-control output signal up to 100 mA. This signal is sufficient to directly drive high-current thyristors, relays, dc loads, or power transistors. The CA3094 has the generic characteristics of the RCA-CA3080 operational amplifier directly coupled to an integral Darlington power transistor capable of sinking or driving currents up to 100 mA.

The gain of the differential input stage is proportional to the amplifier bias current (IABC), permitting programmable variation. of the integrated circuit sensitivity with either digital and/or analog programming signals. For example, at an IABC of 100  $\mu$ A, a onemillivolt change at the input will change the output from 0 to 100 mA (typical).

The CA3094 is intended for operation up to 24 volts and is especially useful for timing circuits, in automotive equipment, and in other applications where operation up to 24 volts is a primary design requirement (see Figs.28,29 and 30 in Applications Sec-The CA3094A and CA3094B are tion). like the CA3094 but are intended for operation up to 36 and 44 volts, respectively (single or dual supply).

These types are available in 8-lead TO-5 style packages with standard leads ("T suffix) and with dual-in-line formed leads "DIL-CAN" ("S" suffix). Type CA3094 is also available in an 8-lead dual-in-line plastic package "MINI-DIP" ("E" suffix), and in chip form ("H" suffix).

### Features:

- Designed for single or dual power supply
- Programmable: strobing, gating, squelching, AGC capabilities
- Can deliver 3 watts (avg.) or 10 W (peak) to external load (in switching mode)
- High-power, single-ended class A amplifier will deliver power output of 0.6 watt (1.6 W device dissipation)
- Total harmonic distortion (THD) @ 0.6 W in class A operation - 1.4% typ.
- High current-handling capability 100 mA (avg.) 300 mA (peak)
- Sensitivity controlled by varying bias current
- Output: "sink" or "drive" capability
- Applications:

- Ϋ. Error-signal detector: temperature control with thermistor sensor; speed control for shunt wound dc motor
- Over-current, over-voltage, over-temperature protectors
- Dual-tracking power supply with RCA-CA3085
- Wide-frequency-range oscillator Analog timer
- Level detector = Alarm systems = Voltage followe
  - Ramp-voltage generator 
    High-power

comparator

Ground-fault interrupter (GFI) circuits

| DC SUPPLY VOLTAGE:<br>Dual Supply $\pm 12 \vee \pm 18 \vee \pm 22 \vee , \vee \vee$<br>24 $\vee 36 \vee 44 \vee \vee \vee$ Single Supply $24 \vee 36 \vee 44 \vee \vee \vee$ CD IFFERENTIAL INPUT VOLTAGE<br>(Terminals 2 and 3) $\pm 5^{\circ} \vee \vee$ DC COMMON-MODE INPUT VOLTAGE<br>(Terminals 2 and 3) $\pm 25^{\circ} \vee \vee$ PEAK INPUT SIGNAL CURRENT<br>(Terminals 5) $\pm 1 $                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MAXIMUM RATINGS, Absolute-Maximum Values: | CA3094                                 | CA3094A              | CA3094B |       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------|----------------------|---------|-------|
| Single Supply       24 V       36 V       44 V       V         DC DIFFERENTIAL INPUT VOLTAGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DC SUPPLY VOLTAGE:                        |                                        |                      |         |       |
| DC DIFFERENTIAL INPUT VOLTAGE<br>(Terminals 2 and 3) $\pm 5^{\circ}$ V         DC COMMONADOE INPUT VOLTAGE $\pm 5^{\circ}$ V         PEAK AMPUT SIGNAL CURRENT<br>(Terminals 2 and 3) $\pm 1$ mA         PEAK AMPLIFIER BIAS CURRENT<br>(Terminal 6) $2$ mA         OUTPUT CURRENT: $2$ mA         Peak $300$ mA         Average $300$ mA         DEVICE DISSIPATION: $100$ mA         Up to T <sub>A</sub> = 55°C: $00$ mW         Without heat sink $1.6$ mW/v         Without heat sink derate linearly $1.6.7$ mW/v°C         Without facts ink derate linearly $16.7$ mW/v°C         Without to Air) $140$ $0^{\circ}$ C/W         Abbelent TEMPERATURE RANGE: $-55$ to +125 $0^{\circ}$ C         Operating $-55$ to +150 $0^{\circ}$ C/W         At distance 1/16 ± 1/32 in, (1.59 ± 0.79 mm) $-65$ to +150 $0^{\circ}$ C/W                             |                                           | ± 12 V                                 | ± 18 V               | ± 22 V  | . V   |
| (Terminals 2 and 3) $\pm 5^{*}$ VCOMMON-MODE INPUT VOLTAGETerm. 2 & 3 < Term. 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Single Supply . *                         | 24 V                                   | 36 V                 | 44 V    | v     |
| PEAK INPUT SIGNAL CURRENT<br>(Terminals 2 and 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           | ······································ | ± 5*                 |         | — v   |
| (Terminals 2 and 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DC COMMON-MODE INPUT VOLTAGE              | Term                                   | n. 4 ≤ Term. 2 & 3 ≤ | Term. 7 |       |
| PEAK AMPLIFIER BIAS CURRENT<br>(Terminal 5)       2       mA         OUTPUT CURRENT:       300       mA         Peak       300       mA         Average       100       mA         DEVICE DISSIPATION:       100       mA         Up to T <sub>A</sub> = 55°C:       630       mW         Withbut heat sink       1.6       WW         Above T <sub>A</sub> = 55°C:       6.67       mW/°C         Without heat sink derate linearly       6.67       mW/°C         THERMAL RESISTANCE       140       °C/W         AMBIENT TEMPERATURE RANGE:       -55 to +125       °C         Operating       -55 to +150       °C         LEAD TEMPERATURE (DURING SOLDERING):       At distance 1/16 ± 1/32 in, (1.59 ± 0.79 mm)       °C                                                                                                                                | PEAK INPUT SIGNAL CURRENT                 |                                        |                      |         |       |
| (Terminal 5)       2       mA         OUTPUT CURRENT:       300       mA         Peak       100       mA         DEVICE DISSIPATION:       100       mA         Up to T <sub>A</sub> = 55°C:       without heat sink       630       mW         Without heat sink       1.6       W         Above T <sub>A</sub> = 55°C:       630       mW/v         Without heat sink       6.67       mW/v°C         THERMAL RESISTANCE       140       °C/W         (Junction to Air)                                                                                                                                                                                                                                                                                                                                                                                      |                                           |                                        | ± 1                  |         | mA    |
| OUTPUT CURRENT:         300         mA           Peak         300         mA           Average         100         mA           DEVICE DISSIPATION:         100         mA           Up to T <sub>A</sub> = 550C:         mW         mW           Without heat sink         1.6         W           Above T <sub>A</sub> = 55°C:         16.7         mW/°C           Without heat sink derate linearly         16.7         mW/°C           THERMAL RESISTANCE         140         °C/W           AMBIENT TEMPERATURE RANGE:         -55 to +125         °C           Operating         -55 to +125         °C           Storage         -65 to +150         °C                                                                                                                                                                                               | PEAK AMPLIFIER BIAS CURRENT               |                                        |                      |         |       |
| Peak         300         mA           Average         100         mA           DEVICE DISSIPATION:         100         mA           Up to T <sub>A</sub> = 55°C:         mW         mM           Without heat sink         630         mW           Above T <sub>A</sub> = 55°C:         mW         1.6         mW           Without heat sink derate linearly         6.67         mW/°C           THERMAL RESISTANCE         16.7         mW/°C           (Junction to Air)         140         °C/W           AMBIENT TEMPERATURE RANGE:         -55 to +125         °C           Operating         -55 to +125         °C           LEAD TEMPERATURE (DURING SOLDERING):         At distance 1/16 ± 1/32 in, (1.59 ± 0.79 mm)         °C                                                                                                                   | (Terminal 5)                              | ·····                                  | 2                    |         | mA    |
| Average         100         mA           DEVICE DISSIPATION:         mA         mA           Up to T <sub>A</sub> = 550C:         without heat sink         630         mW           Without heat sink         1.6         w           Above T <sub>A</sub> = 559C:         mW/v         mW/v           Without heat sink         6.67         mW/v           Without heat sink derate linearly         6.67         mW/v <sup>o</sup> C           With heat sink derate linearly         16.7         mW/v <sup>o</sup> C           THERMAL RESISTANCE         140         °C/W           (Junction to Air)         -55 to +125         °C           Operating         -55 to +125         °C           Storage         -65 to +150         °C           LEAD TEMPERATURE (DURING SOLDERING):         At distance 1/16 ± 1/32 in, (1.59 ± 0.79 mm)         °C |                                           |                                        |                      |         |       |
| DEVICE DISSIPATION:         Up to T <sub>A</sub> = 550C:         Without heat sink       630         Multiple transmission       1.6         Without heat sink derate linearly       6.67         Without heat sink derate linearly       16.7         THERMAL RESISTANCE       140         (Junction to Air)       -55 to +125         Operating       -55 to +125         Storage       -65 to +150         LEAD TEMPERATURE (DURING SOLDERING):       At distance 1/16 ± 1/32 in, (1.59 ± 0.79 mm)                                                                                                                                                                                                                                                                                                                                                          |                                           |                                        |                      |         |       |
| Up to T <sub>A</sub> = 55°C:         mW           Without heat sink         1.6           Above T <sub>A</sub> = 55°C:         1.6           Without heat sink derate linearly         6.67           Without heat sink derate linearly         6.67           Without heat sink derate linearly         16.7           THERMAL RESISTANCE         140           (Junction to Air)                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                           |                                        | 100                  |         | mA    |
| Without heat sink         630         mW           With heat sink         1.6         W           Above TA <sub>2</sub> = 55°C :         W         W           Without heat sink derate linearly         6.67         mW/°C           With heat sink derate linearly         16.7         mW/°C           THERMAL RESISTANCE         140         °C/W           (Junction to Air)        55 to +125         °C           Operating        55 to +125         °C           Storage         -65 to +150         °C           LEAD TEMPERATURE (DURING SOLDERING):         At distance 1/16 ± 1/32 in, (1.59 ± 0.79 mm)         °C                                                                                                                                                                                                                                |                                           |                                        |                      |         |       |
| With heat sink         1.6         W           Above T <sub>A</sub> = 55°C:         Without heat sink derate linearly         0.6.7         mW/°C           Without heat sink derate linearly         16.7         mW/°C           THERMAL RESISTANCE         140         °C/W           AMBIENT TEMPERATURE RANGE:         -55 to +125         °C           Operating         -55 to +125         °C           Storage         -65 to +150         °C           At distance 1/16 ± 1/32 in; (1.59 ± 0.79 mm)         -65 to +150         °C                                                                                                                                                                                                                                                                                                                   |                                           |                                        |                      |         |       |
| Above T <sub>A</sub> = 55°C:         mW/oc           Without heat sink derate linearly         6.67         mW/oc           With heat sink derate linearly         16.7         mW/oc           THERMAL RESISTANCE         140         oc/w           (Junction to Air)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                           |                                        |                      |         |       |
| Without heat sink derate linearly         6.67         mW/°C           With heat sink derate linearly         16.7         mW/°C           THERMAL RESISTANCE         16.7         mW/°C           (Junction to Air)         140         °C/W           AMBIENT TEMPERATURE RANGE:        55 to +125         °C           Operating        55 to +125         °C           Storage         -65 to +150         °C           LEAD TEMPERATURE (DURING SOLDERING):         At distance 1/16 ± 1/32 in, (1.59 ± 0.79 mm)         °C                                                                                                                                                                                                                                                                                                                               |                                           |                                        | 1.6                  |         | w     |
| With heat sink derate linearly         16.7         mW/°C           THERMAL RESISTANCE         140         °C/W           (Junction to Air)         140         °C/W           AMBIENT TEMPERATURE RANGE:         °C         °C/W           Operating         -55 to +125         °C           Storage         -65 to +150         °C           LEAD TEMPERATURE (DURING SOLDERING):         At distance 1/16 ± 1/32 in. (1.59 ± 0.79 mm)         °C                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |                                        |                      |         | _     |
| THERMAL RESISTANCE       140       °C/W         (Junction to Air)       140       °C/W         AMBIENT TEMPERATURE RANGE:       55 to +125       °C         Operating       -55 to +125       °C         Storage       -65 to +150       °C         LEAD TEMPERATURE (DURING SOLDERING):       At distance 1/16 ± 1/32 in. (1.59 ± 0.79 mm)       °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |                                        |                      |         |       |
| (Junction to Air)       140       0C/W         AMBIENT TEMPERATURE RANGE:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •                                         |                                        | 16.7                 |         | mW/ºC |
| AMBIENT TEMPERATURE RANGE:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | THERMAL RESISTANCE                        |                                        |                      |         |       |
| Operating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (Junction to Air)                         |                                        | 140                  |         | °C/W  |
| Storage        65 to +150         °C           LEAD TEMPERATURE (DURING SOLDERING):         -65 to +120         -65 to +120         -65 to +120           At distance 1/16 ± 1/32 in. (1.59 ± 0.79 mm)        65 to +120        65 to +120        65 to +120                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | AMBIENT TEMPERATURE RANGE:                |                                        |                      |         |       |
| LEAD TEMPERATURE (DURING SOLDERING):<br>At distance 1/16 ± 1/32 in. (1.59 ± 0.79 mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           |                                        |                      |         |       |
| At distance 1/16 ± 1/32 in. (1.59 ± 0.79 mm)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Storage                                   |                                        |                      |         | °C    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                           |                                        |                      |         |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                           |                                        |                      |         |       |
| from case for 10 s max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | from case for 10 s max.                   |                                        | + 300                |         | °C    |

Exceeding this voltage rating will not damage the device unless the peak input signal current (1 mA) is also exceeded.





Plastic Package

### ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$ For Equipment Design

TYPICAL CHARACTERISTICS CURVES

|                                 | TEST CONDITIONS                                                                                                                                                  |        | LIMITS  |        |       |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|--------|-------|
| CHARACTERISTIC                  | Single Supply V <sup>+</sup> = 30 V<br>Dual Supply V <sup>+</sup> = 15 V,<br>V <sup>-</sup> = 15 V<br>I <sub>ABC</sub> = 100 µA<br>Unless Otherwise<br>Specified | Min.   | Тур.    | Max.   | UNITS |
| OUTPUT PARAMETERS (Di           | ferential Input Voltage = 1                                                                                                                                      | V)     |         |        |       |
| Peak Output Voltage:            |                                                                                                                                                                  |        |         |        |       |
| (Terminal No. 6)                | V <sup>+</sup> = 30 V                                                                                                                                            |        |         |        |       |
| With Q13 "ON" V <sup>+</sup> OM | $R_L = 2 k\Omega$ to ground                                                                                                                                      | 26     | 27      | -      | v     |
| With Q13 "OFF" V-OM             |                                                                                                                                                                  | -      | 0.01    | 0.05   | v     |
| Peak Output Voltage:            |                                                                                                                                                                  |        |         | 0.5    |       |
| (Terminal No. 6)                | V <sup>+</sup> = +15 V, V <sup>-</sup> = -15 V                                                                                                                   |        |         |        |       |
| Positive V <sup>+</sup> OM      | $R_L = 2 k\Omega$ to $-15 V$                                                                                                                                     | +11    | +12     | -      | v     |
| Negative V-OM                   |                                                                                                                                                                  |        |         | -14.95 | v     |
| Peak Output Voltage:            |                                                                                                                                                                  |        |         |        |       |
| (Terminal No. 8)                | V <sup>+</sup> = 30 V                                                                                                                                            |        |         |        |       |
| With Q13 "ON" V+OM              |                                                                                                                                                                  | 29.95  | 29.99   | _      | v     |
| With Q13 "OFF" V-OM             | $R_L = 2 k\Omega$ to 30 V                                                                                                                                        | _      | 0.040   | -      | V     |
| Peak Output Voltage:            |                                                                                                                                                                  |        |         |        |       |
| (Terminal No. 8)                | V <sup>+</sup> = 15 V, V <sup>-</sup> = - 15 V                                                                                                                   |        |         |        |       |
| Positive V <sup>+</sup> OM      | R <sub>L</sub> = 2 kΩ to + 15 V                                                                                                                                  | +14.95 | +14.99  |        | v     |
| Negative V-OM                   | -                                                                                                                                                                | -      | 14.96   | -      | v     |
| Collector-to-Emitter            | V <sup>+</sup> = 30 V                                                                                                                                            |        |         |        |       |
| Saturation Voltage              | IC = 50 mA                                                                                                                                                       | _      | 0.17    | 0.80   | v     |
| (Terminal No. 8) VCE(sat)       | Terminal No.6 grounded                                                                                                                                           |        |         |        |       |
| Output Leakage Current          |                                                                                                                                                                  |        |         |        |       |
| (Terminal No. 6 to              | V <sup>+</sup> = 30 V                                                                                                                                            | -      | 2       | 10     | μA    |
| Terminal No. 4)                 |                                                                                                                                                                  |        |         |        |       |
| Composite Small-Signal          | V <sup>+</sup> = 30 V                                                                                                                                            |        |         |        |       |
| Current Transfer Ratio (Beta)   | V <sub>CE</sub> = 5 V                                                                                                                                            | 16,000 | 100,000 | -      |       |
| (Q12 and Q13) hfe               | IC = 50 mA                                                                                                                                                       |        |         |        |       |
| Output Capacitance:             | f = 1 MHz                                                                                                                                                        |        |         |        |       |
| Terminal No. 6 CO               | All Remaining                                                                                                                                                    | _      | 5.5     |        | pF    |
| Terminal No. 8                  | Terminals Tied to                                                                                                                                                |        | 17      | -      | pF    |
|                                 | Terminal No. 4                                                                                                                                                   |        |         |        |       |
| TRANSFER PARAMETERS             |                                                                                                                                                                  |        |         |        |       |
|                                 | V <sup>+</sup> = 30 V                                                                                                                                            |        |         |        |       |
|                                 |                                                                                                                                                                  | 20,000 | 100,000 |        | V/V   |
| Voltage Gain A                  | $I_{ABC} = 100 \mu A$                                                                                                                                            |        |         |        |       |
|                                 | $\Delta V_{out} = 20 V$                                                                                                                                          | 86     | 100     | -      | dB    |
| Forward Transconductance        | R <sub>L</sub> = 2 kΩ                                                                                                                                            |        |         |        |       |
| To Terminal No. 1 9m            |                                                                                                                                                                  | 1650   | 2200    | 2750   | μmhos |
| Slew Rate:                      |                                                                                                                                                                  |        |         |        |       |
| Open Loop:                      |                                                                                                                                                                  |        |         |        |       |
| Positive Slope                  | 1 <sub>ABC</sub> = 500 μA                                                                                                                                        | _      | 500     | _      | V/µs  |
| Negative Slope                  | $R_L = 2 k\Omega$                                                                                                                                                | -      | 500     | _      | V/μs  |
| Unity Gain                      |                                                                                                                                                                  |        |         |        |       |
|                                 |                                                                                                                                                                  |        | 1       |        |       |
| (Non-Inverting,                 | I <sub>ABC</sub> = 500 μA                                                                                                                                        |        | 0.7     | -      | V/µs  |







Fig.5 – Device dissipation vs. amplifier bias current (I<sub>ABC</sub>, terminal No.5).







Fig.7 – Common mode input voltage vs. amplifier bias current (I<sub>ABC</sub>, terminal No.5).







Fig.21 - I/F noise test circuit.



Fig.24 — Slew rate vs. non-inverting unity gain test circuit.



For Additional Application Information, refer to Application Note ICAN-6048 "Some Applications of a Programmable Power/ Switch Amplifier IC".

### **Design Considerations**

The selection of the optimum amplifier bias current  $(I_{ABC})$  depends on -

1. The Desired Sensitivity - the higher the



**TEST CIRCUITS** (Cont'd)





test circuit.

Eour

O

+15

-151

۳n.



Fig.22 - Open-loop gain vs frequency test circuit.



Fig.25 — Phase compensation test circuit.



Fig.23 - Open-loop slew rate vs IABC test circuit.

POTENTIONETER REQUIRED FOR INITIAL TIME SET TO PERMIT DEVICE INTERCONNECTING TIME VARIATION WITH TEMPERATURE < 0.3 % / \* C.

Fig.26 — Presettable analog timer.

IABC, the higher the sensitivity - i.e., a greater-drive current capability at the output for a specific voltage change at the input.

2. Required Input Resistance – the lower the IABC, the higher the input resistance.

If the desired sensitivity and required input resistance are not known and are to be experimentally determined, or the anticipated equipment design is sufficiently flexible to tolerate a wide range of these parameters, it is recommended that the equipment designer begin his calculations with an IABC of 100  $\mu$ A, since the CA3094 is characterized at this value of amplifier bias current.

The CA3094 is extremely versatile and can be used in a wide variety of applications.

### TYPICAL APPLICATIONS (Cont'd)







### Fig.35 — Temperature controller.





13 6

200 m

+36 V 1 ILOAD

20 µ #

IABC) \$ 100.0

1.3 N





### **Super-Beta Transistor Array**

### Differential Cascode Amplifier Plus 3 Independent Transistors

RCA-CA3095E is a monolithic array of transistors connected as a super-beta differential cascode amplifier with three independent n-p-n transistors. (Refer to Fig. 1 for following description.)

The differential cascode amplifier incorporates two cascode amplifiers consisting of transistors Q1, Q3 and Q2, Q4, respectively, plus a voltage-limiting circuit, consisting of diodes D1, D2 and p-n-p transistor Q5. Two of these transistors, Q1 and Q2, are super-beta types that have an hFE > 1000 and are capable of operating over a wide current range of 1  $\mu$ A to 2 mA. Each of these types comprises the input section of its respective cascode amplifier. The output section of each cascode amplifier employs a conventional n-p-n transistor, Q3, Q4, respectively. The output signal is obtained at the collectors of these transistors. See Operating Considerations for bias considerations of the differential cascode amplifier.

The exceptionally high-beta characteristics of Q1 and Q2, plus the large signal-voltage swing capability of Q3 and Q4, make the composite differential cascode amplifier an excellent choice for a broad range of small-signal, high-inputimpedance amplifier applications including low-noise video amplifiers. This amplifier is also recommended for use in long-interval timers, oscillators, and long-duration one-shot applications.

The independent transistors, Q6, Q7 and Q8, are high-voltage silicon n-p-n conventional types for general use in signal processing systems in the frequency range from dc through vhf. Separate terminals for each of these transistors permit maximum flexibility in circuit design.

The CA3095E is supplied in a 16-lead dual-in-line plastic package and operates over the ambient temperature range of -55°C to +125°C

MAXIMUM RATINGS, Absolute-Maximum Values at TA = 25 °C

| Power Dissipation:                         |             |       |
|--------------------------------------------|-------------|-------|
| Any One Transistor                         | 300         | mW    |
| Total Package—                             |             |       |
| Up to 25 °C                                | 750         | mW    |
| Above 25 °C derate linearly                | 6.67        | mW/°C |
| Ambient Temperature Range:                 |             |       |
| Operating                                  | -55 to +125 | °c    |
| Storage                                    | -55 to +150 | °c    |
| Lead Temperature (During Soldering):       |             |       |
| At distance not less than 1/32" (0.79 mm)  |             |       |
| from case for 10 seconds max               | +265        | °c    |
| Voltage and Current Ratings Apply for Each |             |       |
| Specified Transistor:                      |             |       |
| Super-Beta Transistors (Q1, Q2)-           |             |       |
| Collector-to-Base Voltage (VCBO)           | 6           | v     |
| Emitter-to-Base Voltage (VEBO)             | 6           | v     |
| Collector-to-Substrate Voltage (VCIO)*     | 45          | v     |
| Collector Current (IC)                     | 50          | mA    |
| Base Current (IB)                          | 20          | mA    |
|                                            |             |       |

### Conventional N-P-N Transistors (Q3, Q4, Q6,

| 0  | 27, Q8)-                               |     |    |
|----|----------------------------------------|-----|----|
|    | Collector-to-Base Voltage (VCBO)       | 45  | ,  |
|    | Collector-to-Emitter Voltage (VCEO)    | 35  | ,  |
|    | Emitter-to-Base Voltage (VEBO)         | 6   |    |
|    | Collector-to-Substrate Voltage (VCIO)* | 45  | •  |
|    | Collector Current (IC)                 | 50  | m/ |
|    | Base Current (IB)                      | 20  | m/ |
| G  | onventional P-N-P Transistor (Q5) -    |     |    |
|    | Collector-to-Base Voltage (VCBO)       | -45 | ١  |
|    | Collector-to-Emitter Voltage (VCEO)    | 35  | •  |
| Li | miting Circuit Current (Ipin 11)       | 20  | m/ |

integral diode. The substrate must be connected to a voltag which is more negative than any collector voltage in order to maintain isolation between transistors and provide normal transistor action. To avoid undesired coupling between transistors, the v substrate terminal should be maintained at either dc or signal (ac) ground. A suitable bypass capacitor can be used to establish a signal ground.

### Features

Two super-beta n-p-n transistors - hFE > 1000

**CA3095E** 

- Voltage-limiting circuitry (D1, D2, Q5)
- Operation possible at IIB down to < 1 nA</p> Matched pair (Q1 and Q2) —
- $V_{IO} = 5 \text{ mV}$  max. at I<sub>C</sub> = 100  $\mu$ A dc
- $I_{10} = 20 \text{ nA max. at } I_C = 100 \ \mu\text{A dc}$
- Wide current range  $< 1 \,\mu\text{A}$  to 2 mA

#### Independent Transistors:

- hFE = 300 typ. for each transistor
- Wide current range < 1 µA to 10 mA
- Matched general-purpose transistors
- High voltage VCBO = 45 V max.

#### Applications

- Differential Cascode Amplifier:
- Super-beta pre-amplifier for op-amp
- High-impedance dc meter amplifier
- Low-noise video amplifier
- Piezoelectric transducer amplifier
- Long-interval timer
- Long-duration one-shot multivibrator
- Comparator with high-input impedance
- Long-time-constant integrator
- Photocell amplifier

mΑ

mA

v mÅ Low-noise amplifier—for operation from high-source

## impedances Independent Transistors:

General use in signal processing systems in dc through vhf range



#### Fig. 1-Functional diagram.

#### Test Circuits for Measurement of Super-Beta

Cascode Amplifier Characteristics



Fig.3–1<sub>CER</sub> test circuit

STATIC CHARACTERISTICS

|                                                                                         |                  | Test Conditions                                                                                    |                           |      | Limits |      |                          |
|-----------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------|---------------------------|------|--------|------|--------------------------|
| Characteristics Symbol $T_A = 25 \degree C$                                             |                  |                                                                                                    |                           | Min. | Тур.   | Max. | Units                    |
| Characteristics Apply for Each Super-Beta C<br>Pair (Q1, Q3) and (Q2, Q4), Unless Indic |                  |                                                                                                    |                           |      |        |      |                          |
| Collector-to-Base Breakdown Voltage                                                     | V(BR)CBO         | I <sub>C</sub> = 10 μA, I <sub>E</sub> = 0 See I                                                   | Note 1                    | 6    | -      | -    | ```                      |
| Emitter-to-Base Breakdown Voltage<br>(Applies only to Q1 & Q2)                          | V(BR)EBO         | IE = 100 μA, IC = 0 Ter<br>Ter                                                                     | m. 9 to 8 or<br>m. 7 to 8 | 6    | 8      |      |                          |
| Collector-to-Substrate Breakdown Voltage                                                | V(BR)CIO         | I <sub>CI</sub> = 100 µA, I <sub>B</sub> = I <sub>E</sub> = 0                                      | )                         | 45   |        |      | . 1                      |
| Collector Cutoff Current                                                                | CER              | V <sub>6-8</sub> or V <sub>10-8</sub> = 10 V, I <sub>11</sub> = 100 μA<br>R <sub>BE</sub> = 100 MΩ |                           |      | •      | 100  | 'n                       |
|                                                                                         |                  | V <sub>10-8</sub> = 5 V                                                                            | I <sub>C</sub> = 1 mA     |      | 1500   |      |                          |
| DC Forward Current Transfer Ratio                                                       | hFE              | or<br>V6-8 = 5 V                                                                                   | I <sub>C</sub> = 100 μA   | 1000 | 2000   | 5000 |                          |
|                                                                                         |                  |                                                                                                    | <sup>I</sup> C = 10 μA    |      | 1500   |      |                          |
| Base-to-Emitter Voltage<br>(Applies only to Q1 & Q2)                                    | VBE              | I <sub>C</sub> = 100 μA, V <sub>6-8</sub> or V                                                     | 108 = 5 V                 | 0.50 | 0.59   | 0.68 |                          |
| Saturation Voltage                                                                      | V <sub>sat</sub> | l6 or l <sub>10</sub> = 1 mA, l <sub>11</sub> = 1<br>l <sub>7</sub> or lg = 100 μA                 | 00 μA,                    |      | 0.22   | 0.7  |                          |
| For Cascode Amplifiers as a Differential Mat                                            | tched Pair       |                                                                                                    |                           |      |        |      |                          |
| Magnitude of Input-Offset Voltage                                                       | hol              | I <sub>C</sub> = 100 μA                                                                            |                           |      | 1      | 5    | m                        |
| Magnitude of Input-Offset Current                                                       | luol             | V <sub>68</sub> = V <sub>108</sub> = 5 V                                                           |                           | -    | 4      | 20   | n                        |
| Magnitude of Input-Offset Voltage Drift<br>(Temp. Coeff.)                               |                  |                                                                                                    |                           | _    | 3.3    | _    | <i>μ</i> V/ <sup>°</sup> |
| Magnitude of Inpút-Offset Current Drift<br>(Temp. Coeff.)                               |                  |                                                                                                    |                           |      | 0.05   | -    | nA/°                     |

Note 1: Terminal No. 9 to terminals 10 and 11 connected or terminal No. 7 to terminals 6 and 11 connected.

## **CA3095E**

9205-20310

9205-20313



Fig. 10-I·V characteristics for the super-beta cascode pairs.



Fig.11-I-V characteristics for the super-beta cascode pairs.

COLLECTOR-TO-EMITTE

TRANSFER RATIO (hFE)

30



BASE-0.4

0.01

۲a ۱

ICEO)

CURRENT (

'\$



Fig.13—Collector cutoff current vs ambient temperature for the conventional transistors (V<sub>CB</sub> = 5 V, 10 V, 15 V).



Fig. 16-V<sub>CE(sat)</sub> as a function of collector current for the conventional transistors.







Fig.17–Gain bandwidth product vs collector current for the super-beta cascode pairs.





O.I COLLECTOR CURRENT (IC)-mA

Fig. 15-V<sub>BE</sub> as a function of collector current for the conventional transistors.

Fig.18–I<sub>N</sub> vs. f for each super-beta cascode amplifier transistor pair (Q1, Q3) and (Q2, Q4).



## CA3095E























## CA3096, CA3096A, CA3096C

#### STATIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = $25^{\circ}$ C For Equipment Design LIMITS CHARAC-TEST TERISTIC CONDITIONS CA3096AE CA3096E CA3096CE UNITS Тур. Min. Typ. Max. Min. Typ. Max Min. Max. For Each n-p-n Transistor 0.001 Сво V<sub>CB</sub> = 10 V, 0.001 40 -----0.001 100 -----100 nΑ I<sub>E</sub> = 0 V<sub>CE</sub> = 10 V, 0.006 100 1000 1000 0.006 0.006 <sup>1</sup>CEO \_ --------nΑ I<sub>B</sub> = 0 V(BR)CEOIC=1mA, 35 50 35 50 24 35 v -----\_ ----I<sub>B</sub> = 0 $V_{(BR)CBO}|_{C} = 10 \mu A,$ 45 100 ----45 100 30 80 \_ v \_\_\_\_ I<sub>E</sub> = 0 I<sub>Cl</sub> = 10μA, V(BR)CIO 45 100 \_\_\_\_ 45 100 ----30 80 \_ v I<sub>B</sub> = I<sub>E</sub> = 0 V(BR)EBO I<sub>E</sub> = 10 μA, 6 8 6 8 6 8 v \_ \_\_\_\_ \_ I<sub>C</sub> = 0 ٧z 7.9 6 $I_{Z} = 10 \,\mu A$ 6 7.9 9.8 6 9.8 7.9 9.8 v I<sub>C</sub> = 10 mA, 0.24 V<sub>CE(SAT)</sub> 0.5 0.24 0.7 0.24 0.7 v \_\_\_\_ ----I<sub>B</sub>=1 mA 0.6 0.69 0.78 0.6 0.69 0.78 0.6 0.69 v VBE 0.78 I<sub>C</sub> = 1 mA, V<sub>CE</sub> = 5 V 150 390 500 150 390 500 100 390 670 hfĖ mV/°C |∆V<sub>BE</sub>/∆T| I<sub>C</sub> = 1 mA, 1.9 1.9 1.9 \_ \_ \_ -V<sub>CE</sub> = 5 V



Fig. 3 – Collector cut-off current (I<sub>CBO</sub>) as a function of temperature (n-p-n).













### DYNAMIC

### ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$ Typical Values Intended Only for Design Guidance

| CHARACTERISTICS                                                                                                | TEST CONDITIONS                                                                                | TYPICAL<br>VALUES | UNITS |
|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------|-------|
| For Each n-p-n Transistor                                                                                      |                                                                                                |                   |       |
| Noise Figure (Iow frequency), NF                                                                               | $f = 1 \text{ kHz, } V_{CE} = 5 \text{ V,}$ $I_{C} = 1 \text{ mA, } R_{S} = 1 \text{ k}\Omega$ | 2.2               | dB    |
| Low-Frequency, Input Resistance, R <sub>j</sub>                                                                | f = 1.0 kHz, V <sub>CE</sub> = 5 V,                                                            | <sup>‴</sup> 10   | kΩ    |
| Low-Frequency Output Resistance, R <sub>o</sub>                                                                | 1 <sub>C</sub> = 1 mA                                                                          | 80                | kΩ    |
| Admittance Characteristics:<br>Forward Transfer Admittance, <sup>g</sup> fe<br><sup>y</sup> fe b <sub>fe</sub> |                                                                                                | 7.5<br>—j13       | mmho  |
| Input Admittance, Yie <mark>g<sub>ie</sub> b<sub>ie</sub></mark>                                               | f = 1 MHz, V <sub>CE</sub> = 5 V,<br>I <sub>C</sub> = 1 mA                                     | 2.2<br>j3.1       | mmho  |
| Output Admittance, $Y_{Oe} = \frac{g_{Oe}}{b_{Oe}}$                                                            |                                                                                                | 0.76<br>j2.4      | mmho  |
| Gain-Bandwidth Product, f <sub>T</sub>                                                                         | $V_{CE} = 5 V, I_{C} = 1.0 mA$<br>$V_{CE} = 5 V, I_{C} = 5 mA$                                 | 280<br>335        | MHz   |
| Emitter-to-Base Capacitance, C <sub>EB</sub>                                                                   | V <sub>EB</sub> = 3 V                                                                          | 0.75              | pF    |
| Collector-to-Base Capacitance, C <sub>CB</sub>                                                                 | V <sub>CB</sub> = 3 V                                                                          | 0.46              | рĖ    |
| Collector-to-Substrate Capacitance, $C_{CI}$                                                                   | V <sub>CI</sub> = 3 V                                                                          | 3.2               | рF    |
| For Each p-n-p Transistor                                                                                      |                                                                                                |                   |       |
| Noise Figure (low frequency), NF                                                                               | f = 1 kHz,<br>I <sub>C</sub> = 100 $\mu$ A, R <sub>S</sub> = 1 k $\Omega$                      | 3                 | dB    |
| Low-Frequency Input Resistance, R <sub>1</sub>                                                                 | f = 1 kHz, V <sub>CE</sub> = 5 V,                                                              | 27                | kΩ    |
| Low-Frequency Output Resistance, Ro                                                                            | I <sub>C</sub> = 100 μA                                                                        | 680               | kΩ    |
| Gain-Bandwidth Product, f <sub>T</sub>                                                                         | $V_{CE} = 5 V, I_{C} = .100 \mu A$                                                             | 6.8               | MHz   |
| Emitter-to-Base Capacitance, C <sub>EB</sub>                                                                   | V <sub>EB</sub> = -3 V                                                                         | 0.85              | рF    |
| Collector-to-Base Capacitance, C <sub>CB</sub>                                                                 | V <sub>CB</sub> = -3 V                                                                         | 2.25              | рF    |
| Base-to-Substrate Capacitance, C <sub>BI</sub>                                                                 | V <sub>BI</sub> = 3 V                                                                          | 3.05              | рF    |



CA3096, CA3096A, CA3096C







Fig. 17 — Noise figure as a function of frequency for n-p-n transistors.





Fig. 16 – Noise figure as a function of frequency for n-p-n transistors.



# CA3096, CA3096A, CA3096C

#### RCA-CA3097E Thyristor/Transistor Array is a monolithic in-Includes: tegrated circuit that enables circuit designers to further inte-Uncommitted n-p-n Transistor grate control systems. The CA3097E consists of five inde-Sensitive-Gate Silicon Controlled Rectifier pendent and completely isolated elements on one chip: an n-p-n transistor, a p-n-p/n-p-n transistor pair, a zener diode, Programmable Unijunction Transistor (PUT) (PUT) Extremely long RC time constants a programmable unijunction transistor (PUT), and a sensitive p-n-p/n-p-n Transistor Pair gate silicon controlled rectifier (SCR). Zener Diode The CA3097 is supplied in either the 16-lead dual-in-line Separate Substrate Connection plastic package ("E" suffix) or the chip version ("H" suffix), and operates over the full military-temperature range of (typ.) at 10 mA -55 to +125°C. Applications: MAXIMUM RATINGS, Absolute-Maximum Values at $T_{\Delta} = 25^{\circ}C$ Timers Light dimmers/motor controls Isolation Voltage, any terminal to substrate\* ..... +50 V Oscillators Dissipation, Total Package: "One-shot" multivibrators Voltage, regulators Ambient Temperature Range: Comparators, Schmitt triggers Operating ..... Constant-current sources Amplifiers +265 °C Logic circuits Each n-p-n Transistor (Q3,Q5) SCR triggering The following ratings apply with terminals 6 & 9 connected together. **Pulse Circuits** 30 V 0 50 V Emitter-to-Base Voltage (V<sub>EBO</sub>). 5 V Collector Current (I<sub>C</sub>) 100 mA Base Current (IB) 20 m A Dissipation (PD) p-n-p Transistor (Q4) ..... 500 mW The following ratings apply with terminals 7 & 8 connected together. -40 V -50 V Fig. 1 — Schematic diagram of CA3097E. Emitter-to-Base Voltage (V<sub>EBO</sub>) -40 V Collector Current (I<sub>C</sub>) —10 mA --3 mA Dissipation (P<sub>D</sub>) ...... n-p/n-p-n Transistor Pair (Q3,Q4) 200 mW MBIENT p-BASE - TO - EMITTER SATURATION VOLTAGE [VBE(1401)]--V OOO Dissipation (P<sub>D</sub>) 500 mW Programmable Unijunction Transistor, PUT (Q1) Gate-to-Cathode Positive Voltage (V<sub>GK</sub>). 30 V Gate-to-Cathode Negative Voltage (VGKR)..... 5 V Gate-to-Anode Negative Voltage (V<sub>GA</sub>) . Anode-to-Cathode Voltage (V<sub>AK</sub>) . 30 V ±30 V DC Anode Current 150 m A Peak Anode Non-Recurrent Forward (On-State) Current (10 µs pulse) 2 A Total Average Dissipation . . . 300 mW Silicon Controlled Rectifier, SCR (Q2) Repetitive Peak Reverse Voltage ( $V_{RRXM}$ ), $R_{GK}$ = 1 k $\Omega$ . Repetitive Peak Off-State Voltage ( $V_{DRXM}$ ), $R_{GK}$ = 1 k $\Omega$ . 30 V 30 V DC On-State Current (ITDC)..... 150 mA 0. Peak Surge (Non-Repetitive) On-State Current (10 µs pulse) 2 A Forward Peak Gate Current (IGFM) ..... 20 m A Peak Gate-to-Cathode Reverse Voltage (V<sub>GRM</sub>)..... 5 V Total Average Dissipation ..... 300 mW Zener Diode, (Z1)

\* One or more of the terminals of each element of the CA3097E is isolated from the substrate by a junction diode. In order to maintain electrical isolation between elements, the substrate terminal must be connected to a voltage which is no more posi-tive than that of any other terminal. To avoid undesirable coupling between elements, the substrate terminal (terminal 10) should be maintained at either dc or signal (ac) ground.

Dissipation (PD)

.....

DC Current (IZ)

**Thyristor/Transistor Array** 

For Military, Commercial, and Industrial Applications

# CA3097E

Features:

- Complete isolation between elements
- n-p-n transistor V<sub>CEO</sub> = 30 V (min.) Ic = 100 mA (max.)
- p-n-p/n-p-n transistor pair beta  $\geq$  8000 (typ.) @ I  $_{
  m C}$  = 10 mA, individual p-n-p, n-p-n, or transistor pair operation
- Programmable unijunction transistor (PUT) — peak-point current = 15 nA (typ.) at R<sub>G</sub> = 1 M $\Omega$ ; V<sub>AK</sub> = ±30 V
- with low value of external capacitor
- Sensitive-gate silicon controlled rectifier (SCR) -150 mA forward current (max.)
- Zener-diode impedance ( $Z_Z$ ) = 15 $\Omega$



TYPICAL CHARACTERISTICS





25 m A

250 mW



## CA3097E

### ELECTRICAL CHARACTERISTICS (Cont'd.)

| CHARACTERISTIC                                | SYMBOL                                 | TEST CONDITIONS                                                                            | FIG.                    | LIMITS     |               |            | UNITS |
|-----------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------|-------------------------|------------|---------------|------------|-------|
|                                               |                                        | Ambient Temperature<br>(T <sub>A</sub> ) = 25 <sup>o</sup> C<br>Unless Otherwise Specified | NO.                     | Min.       | Тур.          | Max.       |       |
| PROGRAMMABLE UNIJUNCTION                      | TRANSISTOR                             | (PUT), Q1                                                                                  |                         |            |               |            |       |
| OFFSET VOLTAGE                                | v <sub>T</sub> *                       | $V_S = 10V$ , $R_G = 10k\Omega$<br>$V_S = 10V$ , $R_G = 1M\Omega$                          | 11,22ª                  | 0.2<br>0.2 |               | 0.7<br>0.7 | v     |
| ANODE-TO-CATHODE<br>ON-STATE VOLTAGE          | v <sub>F</sub>                         | I <sub>F</sub> = 50mA<br>I <sub>F</sub> = 100mA                                            | 12                      | -          | 0.90<br>1     | 1.5<br>—   | v     |
| PEAK OUTPUT VOLTAGE                           | v <sub>ом</sub>                        | C = 0.22µF<br>Anode Supply Voltage = 20V                                                   | 13,23                   | -          | 10            | -          | v     |
| PEAK-POINT CURRENT                            | lp                                     | $V_{S}$ = 10V, $R_{G}$ = 10k $\Omega$<br>$V_{S}$ = 10V, $R_{G}$ = 1M $\Omega$              | 14,22 <sup>a</sup><br>- |            | 0.55<br>0.015 | 1<br>0.15  | μA    |
| VALLEY POINT CURRENT                          | ۱ <sub>V</sub>                         | $V_S = 10V, R_G = 10k\Omega$<br>$V_S = 10V, R_G = 1M\Omega$                                | 17,15<br>16             | 4          | 40<br>-       | -<br>25    | μA    |
| GATE REVERSE CURRENT                          | IGA0                                   | V <sub>S</sub> = 30V                                                                       | 22 <sup>c</sup>         | -          | 0.02          | -          | nA    |
| GATE REVERSE CURRENT                          | IGKS                                   | Anode-To-Cathode Short, V <sub>S</sub> ,                                                   | 22 <sup>d</sup>         | -          | 0.2           | -          | nA    |
| OUTPUT PULSE RISE TIME                        | tr                                     | - 30V<br>Anode-Supply Voltage = 20V<br>C = 0.22 μF                                         | 23                      | -          | 60            | -          | ns    |
| SILICON CONTROLLED RECTIFI                    | ER (SCR), Q2                           |                                                                                            |                         |            |               |            |       |
| PEAK OFF-STATE CURRENT:                       |                                        |                                                                                            |                         |            |               |            |       |
| FORWARD                                       | IDXM                                   | $V_{DRXM} = 30V, R_{GK} = 1k\Omega$                                                        | 24                      | -          |               | 2          |       |
| REVERSE                                       | IRXM                                   | $V_{RRXM} = 30V, R_{GK} = 1k\Omega$                                                        | 24                      | -          |               | 2          | μA    |
| FORWARD DC VOLTAGE DROP                       | V <sub>T</sub>                         | I <sub>T</sub> = 50 mA                                                                     | 18                      |            | 0.90          | 1.5        | V     |
| GATE-TO-SOURCE                                |                                        | T <sub>A</sub> = 25 <sup>o</sup> C                                                         | 26                      | -          | 33            | 100        |       |
| TRIGGER CURRENT                               | GS                                     | $T_A = -55^{\circ}C$                                                                       | 26                      | -          | 50            |            | μA    |
| DC GATE-TRIGGER VOLTAGE                       | V <sub>GT</sub>                        | $V_{L} = 10V, R_{L} = 100\Omega$                                                           | 19                      | -          | 0.55          | 0.75       | v     |
| HOLDING CURRENT                               | <sup>I</sup> но                        | R <sub>GK</sub> = 1kΩ                                                                      | 20,24                   | -          | 1.2           | -          | mA    |
| CRITICAL RATE-OF-RISE<br>OF OFF-STATE VOLTAGE | dv/dt                                  | EXPONENTIAL RISE,<br>$R_{GK} = 1k\Omega$ , $V_{DRXM} = 30V$                                | 25                      | -          | 150           | -          | V/µs  |
| GATE CONTROLLED<br>TURN ON TIME               | tgt                                    | See Fig. 33                                                                                | 33                      | 1          | 50            | -          | ns    |
| CIRCUIT-COMMUTATED<br>TURN-OFF TIME           | <sup>t</sup> q                         | See Fig. 33                                                                                | 33                      | ÷          | 10            | -          | μs    |
| ZENER DIODE, Z1                               | -                                      |                                                                                            |                         |            |               |            |       |
| ZENER VOLTAGE                                 | ٧ <sub>Z</sub>                         | I <sub>Z</sub> = 10mA                                                                      | 21                      | 7.2        | 8             | 8.8        | v     |
| ZENER IMPEDANCE                               | ZZ                                     | I <sub>Z</sub> = 10mA, f = 1kHz                                                            |                         | -          | 15            | 25         | Ω     |
| ZENER VOLTAGE                                 | (∆V <u>z</u> /V <u>z</u> ) <b>/</b> ∆T | I <sub>Z</sub> = 10mA                                                                      |                         | . <u>.</u> | +0.05         | -          | %/°C  |
| TEMPERATURE COEFFICIENT                       | ∆V <sub>Z</sub> /∆T                    |                                                                                            |                         | -          | +4            | -          | mV/º( |
| ZENER-TO-SUBSTRATE<br>BREAKDOWN VOLTAGE       | V <sub>(BR)</sub> ZIO                  | I <sub>Z</sub> = 100μA<br>TERM. 5 TO SUBSTRATE                                             |                         | 50         | 80            |            | v     |

### TYPICAL CHARACTERISTICS (CONT'D)

.







Fig.11 - Offset voltage vs. ambient temperature for Q1 (PUT).







Fig. 13 - Peak output voltage vs. anode supply voltage for Q1 (PUT).



AMBIENT TEMPERATURE (TA)=25°C





. 195

## CA3097E





Fig. 23 - Output pulse characteristics for Q1 (PUT).



INCREASE VS'UNTIL SCR FIRES IV ). IGS (TRIGGER) IS RING POINT. NOTE TH DROF JRED MAY OUT ELY PRIOR ASE AS is ED DUE TO CUI GATE AL OF TURN TO U

SHOULD BE CAPABLE OF SUPPLYING MILLIVOLT INCREMENTS

9205-21926 Fig. 26 – Test circuit for determining I<sub>GS</sub> in Q2 (SCR).



02 EQUIVALENT



Fig. 25 - Definition of critical rate of rise of off-state voltage for Q2 (SCR).

APPLICATIONS CIRCUITS



92CS-21927

Fig. 27 - AC line-operated one-shot timer.



TYP LINE REGULATION @ RL +330 0 . 4 VUNREG.

Fig. 28 - Temperature-compensated shunt regulator.



\_ 197

## Programmable Schmitt Trigger - With Memory

-Dual-Input Precision Level Detectors

### Applications:

- Control of relays, heaters, LED's lamps, photo-sensitive devices, thyristors, solenoids, etc.
- Signal reconditioning
- Phase and frequency modulators
- On/off motor switching
- Schmitt triggers, level detectors
- Time delays
- Overvoltage, overcurrent, overtemperature protection
  Battery-operated equipment

Square and triangular-wave generators

The RCA-CA3098 Programmable Schmitt Trigger is a monolithic silicon integrated circuit designed to control high-operatingcurrent loads such as thyristors, lamps, relays, etc. The CA3098 can be operated with either a single power supply with maximum operating voltage of 16 volts, or a dual power supply with maximum operating voltage of ±8 volts. It can directly control currents up to 150 mA and operates with microwatt standby power dissipation when the current to be controlled is less than 30 mA. The CA3098 contains the following major circuit-function features (see Fig. 1):

- 1. Differential amplifiers and summer: the circuit uses two differential amplifiers, one to compare the input voltage with the "high" reference, and the other to compare the input with the "low" reference. The resultant output of the differential amplifiers actuates a summer circuit which delivers a trigger that initiates a change in state of a flip-flop.
- 2. Flip-flop: the flip-flop functions as a bistable "memory" element that changes state in response to each trigger command.
- 3. Driver and otuput stages: these stages permit the circuit to "sink" maximum peak load currents up to 150 mA at terminal 3.
- 4. Programmable operating current: the circuit incorporates access at terminal 2 to permit programming the desired quiescent operating current and performance parameters

The CA3098 is supplied in the 8-lead dual-inline plastic package ("Mini-Dip", E suffix), 8-lead TO-5 style package (T suffix), 8-lead TO-5-style package with formed leads "DIL-CAN" (Ssuffix), and in chip form (H suffix).

For information on another RCA Dual-Input Precision Level Detector, see the data bulletin for the RCA-CA3099E, File No. 620.

### Features:

- Programmable operating current
- Micropower standby dissipation
- Direct control of currents up to 150 mA
- Low input on/off current of less than 1 nA for programmable bias current of 1 μA

## CA3098 Types

- Built-in hysteresis: 20 mV max.
- Programmable hysteresis: 20 mV to V<sup>+</sup>
- Dual reference input
- High sensor range: 100 Ω to 100 MΩ
- Stable predictable switching levels
- Temperature-compensated
- reference voltage Power can be strobed off via term. 2



Fig. 1 — Block diagram of CA3098 programmable Schmitt trigger.

### Maximum Ratings, Absolute-Maximum Values at $T_{\Delta} = 25^{\circ}C$ :

| Supply Voltage Between Terminals 6 and 4,                 | 16     | v                             |
|-----------------------------------------------------------|--------|-------------------------------|
| Output Voltage Between Terminals 7 and 4, and 3 and 4     | 16     | v                             |
| Differential Input Voltage Between Terminals 8 and 1, and |        |                               |
| Terminals 7 and 8                                         | 10     | v                             |
| Operating Voltage Range:                                  |        |                               |
| Term. 8                                                   | v      | <sup></sup> to V <sup>+</sup> |
| Term. 7                                                   | 2.0 \  | /) to V <sup>+</sup>          |
| Term. 1                                                   | minu   | s 2.0 V)                      |
| Load Current (Term. 3)                                    | 150    | mÁ                            |
| Input Current to Voltage Regulator (Term. 5)              | 25     | mA                            |
| Programmable Bias Current (Term. 2)                       | 1      | mA                            |
| Output Current Control (Term. 5)                          | 15     | mA                            |
| Power Dissipation:                                        |        |                               |
| Without Heat Sink:                                        |        |                               |
| Up to $T_{\Delta} = 55^{\circ}C$                          |        |                               |
| CA3098S. CA3098T                                          | 630    | mW                            |
| CA3098E                                                   | 630    | mW                            |
|                                                           | 6.67   |                               |
| With Heat Sink:                                           | 0.07   |                               |
| Up to $T_{\Delta} = 55^{\circ}C$                          |        |                               |
| CA3098S. CA3098T                                          | 1.6    | w                             |
| Above $T_{\Delta} = 55^{\circ}C$                          | 1.0    |                               |
| CA3098S, CA3098T Derate linearly at                       | 6 67   | m₩/°C                         |
| Ambient Temperature Range (All Packages):                 | 0.07   |                               |
| Operating                                                 | 5 to - | +125 °C                       |
| Storage                                                   |        |                               |
| Lead Temperature (During Soldering):                      | 0.0    | 100 0                         |
| At distance $1/16 \pm 1/32$ inch (1.59 ± 0.79 mm)         |        |                               |
| from case for 10 seconds max.                             | 265    | °c                            |
|                                                           |        | •                             |
|                                                           |        |                               |

## CA3098 Types

|                                                                  | TEST CONDITIONS                                                                                    | Fig.   |      | UNITO       |      |       |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------|------|-------------|------|-------|
| CHARACTERISTIC                                                   | TEST CONDITIONS                                                                                    | No.    | Min. | Тур.        | Max. | UNITS |
| Input Offset Voltage:<br>"Low" Ref., V <sub>IO(LR)</sub>         | V <sub>LR</sub> = Gnd, V <sub>HR</sub> = 3 V<br>I <sub>BIAS</sub> = 100 μA                         | 5      | -15  | -3          | 6    | mV    |
| "High" Ref., VIO(HR)                                             | V <sub>HR</sub> = Gnd, V <sub>LR</sub> =3 V<br><sup>I</sup> BIAS <sup>=</sup> 100 μA               | 6      | -10  | ±10         | 10   |       |
| Temp. Coeff:<br>"Low" Ref.<br>"High" Ref.                        | –55 °C to + 125 °C<br>−55 °C to + 125 °C                                                           | 7<br>8 | -    | 4.5<br>±8.2 |      | μV/°C |
| Min. Hysteresis<br>Voltage VIO(HR-LR):                           | V <sub>REG</sub> = 6 V, V <sup>+</sup> = 12 V<br>I <sub>BIAS</sub> = 100 μA                        | 9      | -    | 3           | 20   | mV    |
| Temp. Coeff.                                                     | –55°C to + 125 °C                                                                                  | 10     | -    | 6.7         | -    | μV/°C |
| Output Saturation Voltage,<br>V <sub>CE</sub> (SAT)              | $V_{I} = 4 V, V_{REG} = 6 V,$<br>$V^{+} = 12 V, I_{BIAS} = 100 \mu A$                              | 11,12  | -    | 0.72        | 1.2  | v     |
| Total Supply Current,<br><sup>I</sup> TOTAL <sup>1</sup><br>"ON" | V <sub>I</sub> = 4 V, V <sub>REG</sub> = 6 V;<br>V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 µA | 13,14  | 500  | 710         | 800  | μΑ    |
| "OFF"                                                            | V <sub>I</sub> = 8 V, V <sub>REG</sub> = 6 V<br>V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 μA  |        | 400  | 560         | 750  | μΑ    |
| Input Bias Current, I <sub>IB</sub> :<br><sup>I</sup> B(p-n-p)   | V <sub>I</sub> = 4 V, V <sub>REG</sub> = 6 V<br>V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 µA  | 15     | _    | 42          | 100  | nA    |
| <sup>I</sup> B(n-p-n)                                            | V <sub>I</sub> = 8 V, V <sub>REG</sub> = 6 V<br>V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 μA  |        | -    | 28          | 100  | nA    |
| Output Leakage Current,<br><sup>I</sup> CE(OFF)                  | Current from Term. 3 when<br>Q46 is "OFF"                                                          | -      | -    | -           | 10   | μΑ    |
| Switching Times:<br>Delay, t <sub>d</sub>                        | I <sub>C</sub> = 100 μA                                                                            |        | _    | 600         | _    | ns    |
| Fall, t <sub>f</sub>                                             | I <sub>BIAS</sub> = 100 μA                                                                         | 18     | -    | 50          | -    | ns    |
| Rise, t <sub>r</sub>                                             | V <sup>+</sup> = 5 V                                                                               |        | -    | 500         | -    | ns    |
| Storage, t <sub>s</sub>                                          | V <sub>REG</sub> = 2.5 V                                                                           |        | -    | 4.5         | -    | μs    |
| Output Current, IO                                               | $V^+ = 12 V, I_{BIAS} = 50 \mu A$                                                                  | -      | 100  | -           | -    | mA    |

ELECTRICAL CHARACTERISTICS at  $T_A = 25^{\circ}C$  Unless Otherwise Specified



Fig. 11 – Output saturation voltage vs. output sink current.



temperature.



Fig. 13 — Total supply current vs. programming bias current.







## CA3099E

### Programmable Comparator - - With Memory

RCA-CA3099E Programmable Comparator is a monolithic silicon integrated circuit designed to control high-operatingcurrent loads such as thyristors, lamps, relays, etc. The CA3099E can be operated with either a single power supply with maximum operating voltage of 16 volts, or a dual power supply with a maximum operating voltage of  $\pm$  8 volts. It can directly control currents up to 150 mA. It operates with microwatt standby power dissipation when the current to be controlled is less than 30 mA. The CA3099E contains the following six (6) major circuit-function features (Figure 1):

- 1. Differential amplifiers and summer; the circuit uses two differential amplifiers, one to compare the input voltage with the "high" reference, and the other to compare the input with the "low" reference. The resultant output of the differential amplifiers actuates a summer circuit which delivers a trigger that initiates a change in state of a flip-flop.
- 2. Flip-flop; the flip-flop functions as a bistable "memory" element that changes state in response to each trigger command.
- 3. Driver and output stages; these stages permit the circuit to "sink" maximum peak load currents up to 150 mA at terminal 3
- 4. Programmable operating current; the circuit incorporates a separate terminal to permit programming the desired quiescent operating current and performance parameters.
- 5. Internal sources of reference voltage and programmable bias current; an integral circuit supplies a temperaturecompensated reference voltage (Vb/2) which is about 1/2 of the externally applied bias voltage (Vb). Additionally, integral circuitry can optionally be used to supply an uncompensated constant-current source of bias (Ibias).
- 6. Voltage regulator; provides optional on-chip voltage regulation when power for the CA3099E is provided by an unregulated supply.



Fig.1—Block diagram of CA3099E programmable comparator. (See page 3 for general description of circuit operation.)

#### Features:

- Programmable operating current
- Micro-power standby dissipation
- Directly controls current up to 150 mA Low input on/off current of less than 1 nA .
- programmable bias current of 1 µA Built-in hysteresis: 10 mV max.
- Programmable hysteresis: 10 mV to V<sup>+</sup>
- Dual reference input .
- High sensor range: 100  $\Omega$  to 100 M $\Omega$ Stable predictable switching levels .
- -
- Temperature-compensated reference voltage

### Applications:

- Control of relays, heaters, LED's, lamps, photo-sensitive devices, thyristors, solenoids, etc.
- Signal reconditioning
- Phase and frequency modulators
- On/off motor switching
- Schmitt triggers, level detectors
- Time delays
- Overvoltage, overcurrent, overtemperature protection
   Battery-operated equipment
- Square and triangular-wave generators

### ELECTRICAL CHARACTERISTICS AT TA = 25°C (Unless otherwise indicated)

| CHARACTERISTICS                                     | SYMBOL           | TEST CONDITIONS                                                                                 |          |      | LIMITS | 3    | UNIT          |  |
|-----------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------|----------|------|--------|------|---------------|--|
| CHANACTERISTICS                                     | STMBUL           | $T_A = 25^{\circ}C$ Unless Otherwise Indicated                                                  | FIG. No. | MIN. | TYP.   | MAX. |               |  |
| Reference Voltage                                   |                  | Term. 9 = 12 V, Term.4 = Grd, Term.11 = Test                                                    |          | 5.7  | 6      | 6.3  | v             |  |
| Reference Voltage<br>Temperature Coefficient        | VREF             |                                                                                                 | -        | -    | 100    | -    | <i>μ</i> ν/∘c |  |
| Regulated Supply Voltage                            | VREG             | Term.5 1K to 12V, Term.4 = Grd, Term.6 10K to Grd                                               | 5        | 6    | 7.2    | 8    | v             |  |
| Regulated Supply Voltage<br>Temperature Coefficient |                  |                                                                                                 | 5        | -    | 2.9    | -    | mV/ºC         |  |
| Input Offset Voltage:<br>"Low" Reference            | VIO (LR)         | V <sub>LR</sub> = Grd, V <sub>HR</sub> = 3 V, I <sub>BIAS</sub> = 100 μΑ                        | 20, 6    | 8    | -3     | 2    |               |  |
| "High" Reference                                    | VIO (HR)         | V <sub>HR</sub> = Grd, V <sub>LR</sub> = -3 V, I <sub>BIAS</sub> = 100 μA                       | 20,7     | -5   | ±1     | · 5  | mV            |  |
| "Low" Reference Temp.<br>Coefficient                |                  | -55°C to +125°C                                                                                 | 20, 8    | -    | 4.5    | 20   | µV/°C         |  |
| "High" Reference Temp.<br>Coefficient               |                  | -55°C to +125°C                                                                                 | 20, 9    | -    | ±8.2   | ±20  |               |  |
| Min, Hysteresis Voltage                             | VIO(HR-LR)       | VREG = 6 V, V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 µA                                   | 21, 10   | -    | 3      | 10   | ۳V            |  |
| Min, Hysteresis Voltage<br>Temperature Coefficient  |                  | -55°C to +125°C                                                                                 | 11       | -    | 6.7    | 20   | <i>μ</i> ν/⁰c |  |
| Output Saturation Voltage                           | VCE(SAT)         | VI = 4 V, VREG = 6 V, V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 μA                         | 21,12,13 | -    | 0.72   | 1.2  | v             |  |
| Total Supply Current:<br>ITOTAL "ON"                |                  | V <sub>I</sub> = 4 V, V <sub>REG</sub> = 6 V, V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 μA | 21,14,15 | 600  | 710    | 800  |               |  |
| TOTAL "OFF"                                         | TOTAL            | $V_1 = 8 V$ , $V_{REG} = 6 V$ , $V^+ = 12 V$ , $I_{B AS} = 100 \mu A$                           | 21,14,15 | 420  | 560    | 750  | μΑ            |  |
| Input Bias Current:<br>B(p-n-p)                     |                  | VI = 4 V, V <sub>REG</sub> = 6 V, V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 μA             | 21,16,17 | -    | 33     | 200  |               |  |
| B(n-p-n)                                            | 118              | V <sub>I</sub> = 8 V, V <sub>REG</sub> = 6 V, V <sup>+</sup> = 12 V, I <sub>BIAS</sub> = 100 μA | 21,16,17 | -    | 20     | 60   | nA            |  |
| Output Leakage Current                              | CE(OFF)          | Current from Term.3 when Q46 is "OFF"                                                           | -        |      | -      | 10   |               |  |
| Internal Bias Current                               | <sup>I</sup> IBC |                                                                                                 | 18,19    | 120  | 200    | 280  | μΑ            |  |
| Switching Times:                                    |                  |                                                                                                 |          |      |        |      |               |  |
| Delay                                               | ١d               | ic = 100 μΑ                                                                                     | 22       | -    | 600    | - '  |               |  |
| Fall                                                | ч                | I <sub>BIAS</sub> = 100 μΑ<br>V* = 5 V                                                          | 22       | -    | 50     | -    | ns            |  |
| Rise                                                | tr               |                                                                                                 | 22       | -    | 500    | -    | .15           |  |
| Storage                                             | ts ,             | V <sub>REG</sub> = 2.5 V                                                                        | 22       | -    | 4.5    | -    | μs            |  |

### Maximum Ratings, Absolute-Maximum Values at $T_A = 25^{\circ}C$ :

| Supply Voltage Between Terminals 10 and 4.                |                            |
|-----------------------------------------------------------|----------------------------|
| 9 and 4, 8 and 4                                          | 16 V                       |
| Output Voltage Between Terminals 7 and 4,<br>and 3 and 4. | 16 V                       |
| Differential Input Voltage Between                        |                            |
| Terminals 14 and 1, and Terminals 13 and 14               | 10 V                       |
| Operating Voltage Range:                                  |                            |
| Term, 14                                                  | 0 V to V+                  |
| Term, 13                                                  | 2.0 V to V <sup>+</sup>    |
| Term. 1 0 V to                                            | V <sup>+</sup> minus 2.0 V |
| Load Current (Term. 3).                                   | 150 mA                     |
| Input Current to Voltage Regulator (Term, 5)              | 25 mA                      |
| Programming Bias Current (Term. 2)                        | 1 mA                       |
| Output Current Control (Term, 7).                         | 15 mA                      |
| Power Dissipation:                                        |                            |
| Up to $T_A = 55^{\circ}C$ .                               | 750 mW                     |
| Above I A = 55°C Derate Linearly at                       | 6.67 mW/ <sup>0</sup> C    |
| Ambient Temperature Range:                                |                            |
| Operating                                                 | -55 to +125 °C             |
| Storage                                                   | –65 to +150°C              |
| Lead Termperature (During Soldering):                     |                            |
| At distance not less than 1/32 inch (0.79 mm)             |                            |
| from seating plane for 10 s maximum                       | +265 °C                    |





Fig. 11 - Min. hysteresis voltage vs. ambient temperature.



Fig. 14 — Total supply current vs. programming bias current.



Fig. 17 - Internal bias current vs. ambient temperature.







Fig. 12 - Output saturation voltage vs. output sink current.







Fig. 10 - Min. hysteresis voltage vs. programming bias current.



Fig. 13 - Output saturation voltage vs. ambient temperature.



Fig. 16 - Internal bias current vs. supply voltage.



For application information, see Data Bulletin File No. 620.



## CA3100 Types

### ELECTRICAL CHARACTERISTICS, At $T_A = 25^{\circ}C$ :

|                                                                           | TEST CONDITIONS                                                                     |      |             |       |                   |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|-------------|-------|-------------------|
| CHARACTERISTICS                                                           | SUPPLY VOLTAGE (V <sup>+</sup> ,V <sup>-</sup> )=15 V<br>UNLESS OTHERWISE SPECIFIED | MIN. | TYP.        | MAX.  | UNITS             |
| STATIC                                                                    |                                                                                     |      |             |       |                   |
| Input Offset Voltage, VIO                                                 | $V_0 = 0 \pm 0.1 V$                                                                 | -    | ±i          | ± 5   | mV                |
| Input Bias Current, IB                                                    | V <sub>O</sub> = 0 ± 1 V                                                            | -    | 0.7         | 2     | μΑ                |
| Input Offset Current, IIO                                                 | <u>v</u> 0-0±1v                                                                     | _    | ±0.05       | ± 0.4 | μΑ                |
| Low-Frequency Open-Loop<br>Voltage Gain,AQL                               | V <sub>O</sub> = ± 1 V Peak, F = 1 kHz                                              | 56   | 61          | -     | dB                |
| Common-Mode Input,<br>Voltage Range, VICR                                 | $CMRR \ge 76 dB$                                                                    | ±12  | + 14<br>-13 | -     | v                 |
| Common-Mode<br>Rejection Ratio, CMRR                                      | V <sub>1</sub> Common Mode = ± 12 V                                                 | 76   | 90          | -     | dB                |
| Maximum Output Voltage:<br>Positive, VOM <sup>+</sup>                     | Differential Input Voltage = 0 ± 0.1 V                                              | +9   | +11         | _     |                   |
| Negative, VOM                                                             | $R_L = 2 K\Omega$                                                                   | -9   | -11         |       | v                 |
| Maximum Output Current:<br>Positive, IOM <sup>+</sup>                     | Differential Input Voltage = 0 ± 0.1 V                                              | +15  | +30         | -     | mA                |
| Negative, IOM <sup>-</sup>                                                | RL = 250 \$2                                                                        | -15  | -30         | -     |                   |
| Supply Current, I+                                                        | $V_{O} = 0 \pm 0.1 \text{ V}, \text{ R}_{L} \ge 10 \text{ K}\Omega$                 | -    | 8.5         | 10.5  | mA                |
| Power-Supply<br>Rejection Ratio, PSRR                                     | $\Delta V^{+} = \pm 1 V, \Delta V^{-} = \pm 1 V$                                    | 60   | 70          | -     | dB                |
| DYNAMIC                                                                   |                                                                                     |      |             |       |                   |
| Unity-Gain<br>Crossover Frequency, f <sub>T</sub>                         | C <sub>C</sub> = 0, V <sub>O</sub> = 0.3 V (P-P)                                    |      | 38          | -     | MHz               |
| 1-MHz Open-Loop<br>Voltage Gain, <sup>A</sup> OL                          | f = 1 MHz, C <sub>C</sub> = 0, V <sub>O</sub> = 10 V (P-P)                          | 36   | 42          | -     | dB                |
| Slew Rate, SR:<br>20-dB Amplifier                                         | $A_V = 10, C_C = 0, V_I = 1 V (Pulse)$                                              | 50   | 70          | -     | V/μs              |
| Follower Mode                                                             | A <sub>V</sub> = 1, C <sub>C</sub> = 10 pF, V <sub>I</sub> = 10 V (Pulse)           |      | 25          | -     | ν <sup>,μ</sup>   |
| Power Bandwidth, PBW≜:<br>20-dB Amplifier                                 | A <sub>V</sub> = 10, C <sub>C</sub> = 0, V <sub>O</sub> = 18 V (P.P)                | 0.8  | 1.2         | _     |                   |
| Follower Mode                                                             | $A_V = 1, C_C = 10 \text{ pF}, V_O = 18 \text{ V} (P \cdot P)$                      | -    | 0.4         | -     | MHz               |
| Open-Loop Differential<br>Input Impedance, Z                              | F = 1 MHz                                                                           |      | 30          | _     | кΩ                |
| Open-Loop<br>Output Impedance, <sup>Z</sup> O                             | F = 1 MHz                                                                           | -    | 110         | -     | Ω                 |
| Wideband Noise Voltage Re-<br>ferred to Input, e <sub>N</sub> (Total)     | BW = 1 MHz, R <sub>S</sub> = 1 ΚΩ                                                   | -    | 8           | -     | μv <sub>RMS</sub> |
| Settling Time, t <sub>s</sub><br>To Within ± 50 mV of 9 V<br>Output Swing | R <sub>L</sub> = 2 Κ <sup>(</sup> ), C <sub>L</sub> = 20 pF                         | -    | 0.6         | _     | μs                |

TYPICAL CHARACTERISTIC CURVES (Cont'd)









• Power Bandwidth =  $\frac{\text{Slew Rate}}{\pi V_O (P.P)}$  • Low-frequency dynamic characteristic



Fig. 7 — Typical open-loop output impedance vs. frequency.



Fig. 6 - Slew rate vs. compensation capacitance.



## CA3100 Types

### TYPICAL APPLICATIONS



Fig. 21 – 20 dB video amplifier.



()+15 V











### **Chip Dimensions and Pad Layout**

The photographs and dimensions represent a chip when it is part of the wafer. When the wafer is cut into chips, the cleavage angles are 57° instead of 90° with respect to the face of the chip. Therefore, the isolated chip is actually 7 mils (0.17 mm) larger in both dimensions.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).

## CA3118, CA3146, CA3183 Types

COMPARISON OF RELATED PREDECESSOR TYPE WITH TYPES IN THIS DATA BULLETIN

|          | DATA<br>FILE<br>NO. | V <sub>CEO</sub><br>min. | V <sub>CBO</sub><br>min. | V <sub>CE sat.</sub><br>typ. V<br>I <sub>C</sub> =10 mA | VBE<br>typ. V<br>IC=1mA | I <sub>C</sub><br>max. mA | CCB<br>typ. pF | C <sub>CI</sub><br>typ. pF | CEB<br>typ. pF |
|----------|---------------------|--------------------------|--------------------------|---------------------------------------------------------|-------------------------|---------------------------|----------------|----------------------------|----------------|
| CA3018   | 338                 | 15                       | 20                       | 0.23                                                    | 0.715                   | 50                        | 0.58           | 2.8                        | 0.6            |
| CA 3018A | 338                 | 15                       | 20                       | 0.23                                                    | 0.715                   | 50                        | 0.58           | 2.8                        | 0.6            |
| CA3118AT |                     | 40                       | 50                       | 0.33                                                    | 0.730                   | 50                        | 0.37           | 2.2                        | 0.7            |
| CA3118T  |                     | 30                       | 40                       | 0.33                                                    | 0.730                   | 50                        | 0.37           | 2.2                        | 0.7            |
|          | T                   |                          |                          | IC=10mA                                                 | IC=1mA                  |                           |                |                            |                |
| CA 3046  | 341                 | 15                       | 20                       | 0.23                                                    | 0.715                   | 50                        | 0.58           | 2.8                        | 0.6            |
| CA3146AE | 1                   | 40                       | 50                       | 0.33                                                    | 0.730                   | 50                        | 0.37           | 2.2                        | 0.7            |
| CA3146E  |                     | 30                       | 40                       | 0.33                                                    | 0.730                   | 50                        | 0.37           | 2.2                        | 0.7            |
|          | 1                   |                          |                          | IC=50mA                                                 | IC=10 mA                |                           |                |                            |                |
| CA 3083  | 481                 | 15                       | 20                       | 0.4                                                     | 0.74                    | 100                       | -              | -                          | -              |
| CA3183AE |                     | 40                       | 50                       | 1.7                                                     | 0.75                    | 75                        | -              | -                          | -              |
| CA 3183E |                     | 30                       | 40                       | 1.7                                                     | 0.75                    | 75                        | -              | -                          | -              |

### STATIC ELECTRICAL CHARACTERISTICS - CA3118 and CA3146 Series

| [                                                                                      |                    | TEST CONDITIONS LIMITS                                            |                                            |       |              |      |                  |              |       | 1              |
|----------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------|--------------------------------------------|-------|--------------|------|------------------|--------------|-------|----------------|
|                                                                                        |                    | T <sub>A</sub> = 25°C                                             |                                            | CA311 | BAT, CA      |      | CA3118T, CA3146E |              |       |                |
| CHARACTERISTICS                                                                        | SYMBOL             |                                                                   |                                            |       |              | [    |                  | Γ            | 1     | UNITS          |
|                                                                                        |                    |                                                                   |                                            | Min.  | Тур.         | Max. | Min.             | Тур.         | Max.  | 1 1            |
| For Each Transistor:                                                                   | L                  |                                                                   |                                            | WIN.  | TYP.         | Wax. | WIIII.           | Typ.         | WidX. |                |
| Collector-to-Base<br>Breakdown Voltage                                                 | ollector-to-Base   |                                                                   | i <sub>C</sub> = 10 μA, i <sub>E</sub> = 0 |       | 72           | -    | 40               | 72           | _     | v              |
| Collector-to-Emitter                                                                   |                    |                                                                   |                                            |       |              |      |                  |              |       |                |
| Breakdown Voltage                                                                      | V(BR)CEO           | I <sub>C</sub> = 1mA, I <sub>B</sub> = 0                          |                                            | 40    | 56           | -    | 30               | 56           | -     | v              |
| Collector-to-Substrate<br>Breakdown Voltage                                            | V(BR)CIO           | i <sub>Cl</sub> = 10μΑ, i <sub>B</sub> = 0<br>i <sub>E</sub> = 0  |                                            | 50    | 72           | -    | 40               | 72           | -     | v              |
| Emitter-to-Base<br>Breakdown Voltage                                                   | V(BR)EBO           | i <sub>E</sub> = 10μΑ, i <sub>C</sub> = 0                         |                                            | 5     | 7            | -    | 5                | 7            |       | v              |
| Collector-Cutoff Current                                                               | ICEO               | V <sub>CE</sub> = 10V, I <sub>B</sub> = 0                         |                                            | -     | see<br>curve | 5    | -                | see<br>curve | 5     | μΑ             |
| Collector-Cutoff Current                                                               | ICBO               | V <sub>CB</sub> = 10V, I <sub>E</sub> = 0                         |                                            | -     | 0.002        | 100  | -                | 0.002        | 100   | nA             |
| DC Forward-Current                                                                     |                    | V <sub>CE</sub> =5V                                               | IC=10 mA                                   | -     | 85           | - 1  | -                | 85           | -     |                |
| Transfer Ratio                                                                         | hfe                |                                                                   |                                            | 30    | 100          | -    | 30               | 100          | -     | - 1            |
|                                                                                        |                    |                                                                   | IC=10μA                                    | -     | 90           | -    |                  | 90           | -     |                |
| Base-to-Emitter Voltage                                                                | VBE                | V <sub>CE</sub> = 3V, I <sub>C</sub> = 1 mA                       |                                            | 0.63  | 0.73         | 0.83 | 0.63             | 0.73         | 0.83  | v              |
| Collector-to-Emitter<br>Saturation Voltage                                             | V <sub>CEsat</sub> | I <sub>C</sub> = 10mA, I <sub>B</sub> = 1mA                       |                                            | -     | 0.33         | -    | -                | 0.33         | -     | v              |
| For transistors Q3 and Q4 (D                                                           | arlington Cor      | figeration):                                                      |                                            |       |              |      |                  |              |       |                |
| Collector-Cutoff CA3118AT Current and                                                  |                    | 0 VCE = 10V, IB = 0                                               |                                            | -     | -            | 5    | -                | -            | -     | μΑ             |
| DC Forward-Current<br>Transfer Ratio                                                   | 18T                |                                                                   |                                            | 1500  | 9000         | -    | 1500             | 9000         | -     | -              |
| Base-to-Emitter<br>(Q3 to Q4)                                                          | I VBE              |                                                                   | I <sub>E</sub> = 10mA                      | -     | 1.46         | -    | -                | 1.46         | -     | v              |
|                                                                                        |                    |                                                                   |                                            |       | 1.52         |      |                  |              |       |                |
| Magnitude of Base-to-<br>Emitter Temperature<br>Coefficient                            |                    | V <sub>CE</sub> = 5V, I <sub>E</sub> = 1 mA                       |                                            | -     | 4.4          | -    | -                | 4.4          | -     | mV/ºC          |
| For transistors Q1 and Q2 (A                                                           | S a Differenti     | al Amplifier):                                                    |                                            |       |              |      |                  |              |       |                |
| Magnitude of Input<br>Offset Voltage VIO<br>VBE1 = VBE2                                |                    | V <sub>CE</sub> = 5V, 1 <sub>E</sub> = 1 mA                       |                                            | -     | 0.48         | 5    | -                | 0.48         | 5     | mV             |
| Magnitude of CA3118AT and<br>hFE Ratio CA3118T only                                    |                    | V <sub>CE</sub> = 5V,<br>I <sub>C1</sub> = I <sub>C2</sub> = 1mA  |                                            | 0.9   | 1.0          | 1.1  | 0.9              | 1.0          | 1.1   | -              |
| Magnitude of Base-to-<br>Emitter Temperature<br>Coefficient                            |                    | V <sub>CE</sub> = 5<br>I <sub>E</sub> = 1 m.                      |                                            | -     | 1.9          | -    | -                | 1.9          | -     | mV/ºC          |
| Magnitude of V <sub>IO</sub><br>(VBE1 - VBE2) Temp-<br>erature Coefficient             |                    | V <sub>CE</sub> = 5<br><sup>1</sup> C1 <sup>= 1</sup> C           | V,<br>2 = 1 mA                             | -     | 1.1          | -    | -                | 1.1          | -     | μ <b>ν/</b> ⁰C |
| Magnitude of CA3146AE and CA3146AE Input Offset CA3146AE IIO CA3146E IIO IIO 1100 Only |                    | V <sub>CE</sub> = 5V,<br>I <sub>C1</sub> = I <sub>C2</sub> = 1 mA |                                            | -     | 0.3          | 2    | -                | 0.3          | 2     | μА             |

### TYPICAL STATIC CHARACTERISTICS CURVES-CA3118 and CA3146 SERIES (cont'd Fig.2 to 12)













AMBIENT TEMPERATURE (T.



## CA3118, CA3146, CA3183 Types

TYPICAL DYNAMIC CHARACTERISTICS CURVES (FOR ANY TRANSISTOR)-CA3118,CA3146 SERIES (Fig. 13 to 22)

TYPICAL STATIC CHARACTERISTICS CURVES-

# High-Frequency N-P-N Transistor Array

For Low-Power Applications at Frequencies up to 500 MHz

RCA-CA3127E\* consists of five generalpurpose silicon n-p-n transistors on a common monolithic substrate. Each of the completely isolated transistors exhibits low 1/f noise and a value of f<sub>T</sub> in excess of 1. GHz, making the CA3127E useful from dc to 500 MHz. Access is provided to each of the terminals for the individual transistors and a separate substrate connection has been provided for maximum application flexibility. The monolithic construction of the CA3127E provides close electrical and thermal matching of the five transistors.

The CA3127E is supplied in a 16-lead dual-inline plastic package and operates over the full military temperature range of -55 to +125°C. \* Formerly RCA Dev. No. TA6206.

### MAXIMUM RATINGS.

| Absolute-Maximum Values:                            |
|-----------------------------------------------------|
| POWER DISSIPATION, PD:                              |
| Any one transistor                                  |
| For T <sub>A</sub> up to 75°C 425 mW                |
| For $T_A > 75^{\circ}$ C Derate                     |
| Linearly at 6.67 mW/°C                              |
| AMBIENT TEMPERATURE RANGE:                          |
| Operating                                           |
| Storage                                             |
| LEAD TEMPERATURE                                    |
| (DURING SOLDERING):                                 |
| At distance 1/16 ± 1/32 inch                        |
| (1.59 ± 0.79 mm) from case                          |
| for 10 seconds max +265°C                           |
| The following ratings apply for each transistor in  |
| the device:                                         |
| Collector-to-Emitter Voltage, V <sub>CEO</sub> 15 V |
| Collector-to-Base Voltage, VCBO 20 V                |
| Collector-to-Substrate Voltage, VCIO* 20 V          |
| Collector Current, I <sub>C</sub> 20 mA             |

\*The collector of each transistor of the CA3127E is isolated from the substrate by an integral diode. The substrate (terminal 5) must be connected to the most negative point in the external circuit to maintain isolation between transistors and to provide for normal transistor action.



Fig. 2 – 1/f noise figure as a function of collector current at  $R_{SOURCE}$  = 500  $\Omega$ .



### Features:

- Gain-Bandwidth Product (f<sub>T</sub>) > 1 GHz
- Power Gain = 30 dB (typ.) at 100 MHz
- Noise Figure = 3.5 dB (typ.) at 100 MHz
- Five independent transistors on a common substrate

#### Applications:

- VHF amplifiers
- Multifunction combinations— IF Converter
- RF/mixer/oscillator Sense amplifiers
- Sense amplifiers
   Synchronous detectors
- Synchronous detectors

VHF mixers
 IF Converter
 IF amplifiers

CA3127E

- Synthesizers
- Cascade amplifiers

### STATIC ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$

| CHARACTERISTICS                             | TEST C                                  | 1                                               | UNITS |      |      |    |  |
|---------------------------------------------|-----------------------------------------|-------------------------------------------------|-------|------|------|----|--|
|                                             |                                         |                                                 | Min.  | Тур. | Max. |    |  |
| For Each Transistor:                        |                                         |                                                 |       |      |      | ~  |  |
| Collector-to-Base<br>Breakdown Voltage      | I <sub>C</sub> = 10 μA, I <sub>E</sub>  | = 0                                             | 20    | 32   | -    | v  |  |
| Collector-to-Emitter<br>Breakdown Voltage   | I <sub>C</sub> = 1 mA, I <sub>B</sub> = | = 0                                             | 15    | 24   | -    | v  |  |
| Collector-to-Substrate<br>Breakdown Voltage | I <sub>C1</sub> = 10 μA, I <sub>E</sub> | $I_{C1} = 10 \mu\text{A}, I_{B} = 0, I_{E} = 0$ |       |      |      | v  |  |
| Emitter-to-Base<br>Breakdown Voltage*       | ι <sub>E</sub> = 10 μA, ι <sub>C</sub>  | 4                                               | 5.7   | -    | V    |    |  |
| Collector-Cutoff-Current                    | V <sub>CE</sub> = 10 V, I <sub>B</sub>  | -                                               | -     | 0.5  | μA   |    |  |
| Collector-Cutoff-Current                    | V <sub>CB</sub> = 10 V, I <sub>E</sub>  | = 0                                             | -     | -    | 40   | nA |  |
| DC Forward-Current                          |                                         | IC = 5 mA                                       | 35    | 88   | _    |    |  |
| Transfer Ratio                              | V <sub>CE</sub> = 6 V                   | IC = 1 mA                                       | 40    | 90   | - ·  |    |  |
| . •                                         |                                         | IC = 0.1 mA                                     | 35    | 85   | -    |    |  |
|                                             |                                         | IC = 5 mA                                       | .0.71 | 0.81 | 0.91 |    |  |
| Base-to-Emitter Voltage                     | V <sub>CE</sub> = 6 V                   | IC = 1 mA                                       | 0.66  | 0.76 | 0.86 | v  |  |
|                                             |                                         | IC = 0.1 mA                                     | 0.60  | 0.70 | 0.80 |    |  |
| Collector-to-Emitter<br>Saturation Voltage  | IC = 10 mA, IB                          | = 1 mA                                          | -     | 0.26 | 0.50 | v  |  |
| Magnitude of Difference<br>in VBE           | Q <sub>1</sub> & Q <sub>2</sub> Match   | ed                                              | -     | 0.5  | 5    | mV |  |
| Magnitude of Difference<br>in IB            | V <sub>CE</sub> = 6 V, I <sub>C</sub>   | = 1 mA                                          | -     | 0.2  | 3    | μΑ |  |

\*When used as a zener for reference voltage, the device must not be subjected to more than 0.1 millijoule of energy from any possible capacitance or electrostatic discharge in order to prevent degradation of the junction. Maximum operating zener current should be less than 10 mA.

### CA3127E



Fig. 10 – Input admittance  $(Y_{11})$  as a function of frequency.



Fig. 13 - Output admittance (Y22) as a function of collector current.



Fig. 16 - Reverse transadmittance (Y 12) as a function of collector current.



Fig. 19 – 100-MHz power-gain and noise-figure test circuit.



Fig. 11 - Input admittance  $(Y_{11})$  as a function of collector current.



function of collector current.



Fig. 17 – Reverse transadmittance (Y<sub>12</sub>) as a function of frequency.

This circuit was chosen because it conveniently represents a close approximation in performance to a properly unilateralized single transistor of this type. The use of Q3 in a current-mirror configu-ration facilitates simplified biasing. The use of the cascode circuit in no way implies that the tran-sistors cannot be used individually.



Fig. 12 - Output admittance (Y<sub>22</sub>) as a function of frequency.



Fig. 15 - Forward transadmittance (Y21) as a function of frequency.



Voltage-gain test circuit using current-Fig. 18 mirror biasing for Q2.



Fig. 20 - Block diagrams of power-gain and noisefigure test set-ups.

# CA3130, CA3130A, CA3130B Types

#### MAXIMUM RATINGS, Absolute-Maximum Values

| DC SUPPLY VOLTAGE<br>(Between V <sup>+</sup> and V <sup></sup> Terminals) |
|---------------------------------------------------------------------------|
| DIFFERENTIAL-MODE                                                         |
| INPUT VOLTAGE ±8 V                                                        |
| COMMON-MODE DC                                                            |
| INPUT VOLTAGE (V <sup>+</sup> +8 V) to (V <sup></sup> -0.5 V)             |
| INPUT-TERMINAL CURRENT 1 mA                                               |
| DEVICE DISSIPATION:                                                       |
| WITHOUT HEAT SINK -                                                       |
| UP TO 55°C                                                                |
| ABOVE 55°C Derate linearly 6.67 mW/°C                                     |
| WITH HEAT SINK -                                                          |
| AT 125°C 418 mW                                                           |

BELOW 125°C ... Derate linearly 16.7 mW/°C

| TEMPERATURE RANGE:                                   |
|------------------------------------------------------|
| OPERATING (all types)55 to + 125°C                   |
| STORAGE (all types)                                  |
| OUTPUT SHORT-CIRCUIT                                 |
| DURATION * INDEFINITE                                |
| LEAD TEMPERATURE                                     |
| (DURING SOLDERING):                                  |
| AT DISTANCE 1/16 ± 1/32 INCH                         |
| (1.59 ± 0.79 mm) FROM CASE                           |
| FOR 10 SECONDS MAX +265°C                            |
| *Short circuit may be applied to ground or to either |

\*Short circuit may be applied to ground or to either supply.



TOTAL SUPPLY VOLTAGE (FOR INDICATED VOLTAGE GAINS) - 15 V "WITH INPUT TERMINALS BIASED SO THAT TERM 6 POTENTIAL 15 + 75 V ABOVE TERM. 4. "WITH OUTPUT TERMINAL DRIVEN TO EITHER SUPPLY RAIL.



|                                                                                           | LIMITS                               |       |                 |        |       |                 |       |       |                 |      |       |
|-------------------------------------------------------------------------------------------|--------------------------------------|-------|-----------------|--------|-------|-----------------|-------|-------|-----------------|------|-------|
| CHARACTERISTIC                                                                            |                                      | CA    | 3130B (         | T,S)   | CA31  | 30A (T          | ,S,E) | CA3   | 130 (T,         | S,E) | Units |
|                                                                                           |                                      | Min.  | Typ.            | Max.   | Min.  | Typ.            | Max.  | Min.  | Тур.            | Max. |       |
| Input Offset Ve<br>V <sub>IO</sub> , V <sup>±</sup> =±7                                   | <u>5</u> V                           | -     | 0.8             | 2      | -     | 2               | 5     | -     | 8               | 15   | mV    |
| Input Offset Cu<br>$ I_{10} $ , $V^{\pm}=\pm7.9$                                          | 5 V                                  | -     | 0.5             | 10     | -     | 0.5             | 20    | 1     | 0.5             | 30   | ρА    |
| Input Current,<br>V <sup>±</sup> =±7.5 V                                                  | 1                                    | _     | 5               | 20     | -     | 5               | 30    | -     | 5               | 50   | pА    |
| Large-Signal Vo<br>Gain, A <sub>OI</sub>                                                  | oltage                               | 100 k | 320 k           | -      | 50 k  | 320 k           |       | 50 k  | 320 k           |      | V/V   |
| V <sub>O</sub> =10 V <sub>p-p</sub> , F                                                   |                                      | 100   | 110             | -      | 94    | 110             | -     | 94    | 110             | -    | dB    |
| Common-Mode<br>Rejection Rat                                                              |                                      | 86    | 100             | -      | 80    | 90              | -     | 70    | 90              | -    | dB    |
| Common-Mode<br>Voltage Range                                                              | •                                    | 0     | 0.5<br>to<br>12 | 10     | 0     | 0.5<br>to<br>12 | 10    | 0     | 0.5<br>to<br>12 | 10   | v     |
| Power-Supply F<br>Ratio, ∆V <sub>1O</sub> /⁄<br>V <sup>±</sup> =±7.5 V                    |                                      | -     | 32              | 100    | -     | 32              | 150   | ·     | 32              | 320  | μV/V  |
| Maximum Outp<br>Voltage:<br>At R <sub>L</sub> =2 kΩ                                       |                                      | 12    | 13.3            | _      | 12    | 13.3            | -     | 12    | 13.3            | _    |       |
|                                                                                           |                                      | _     | 0.002           | 0.01   | _     | 0.002           | 0.01  |       | 0.002           | 0.01 | v     |
| At R <sub>L</sub> =∞                                                                      | VOM <sup>+</sup><br>VOM <sup>-</sup> | 14.99 | 15<br>0         | - 0.01 | 14.99 | 15<br>0         | 0.01  | 14.99 | 15<br>0         | 0.01 |       |
| Maximum Outp<br>Current:<br>I <sub>OM</sub> <sup>+</sup> (Source)<br>V <sub>O</sub> = 0 V | @                                    | 12    | 22              | 45     | 12    | 22              | 45    | 12    | 22              | 45   | mA    |
| I <sub>OM</sub> <sup>—</sup> (Sink) @<br>V <sub>O</sub> = 15 V                            |                                      | 12    | 20              | 45     | 12    | 20              | 45    | 12    | 20              | 45   |       |
| Supply Current<br>V <sub>O</sub> =7.5 V,RL                                                |                                      | _     | 10              | 15     | _     | 10              | 15    | _     | 10              | 15   | mA    |
| V <sub>0</sub> = 0 V, R <sub>L</sub>                                                      | = 00                                 |       | 2               | 3      | -     | 2               | 3     | -     | 2               | 3    |       |
| Input Current,                                                                            |                                      | -     | Fig.12          | 15     | -     | Fig.12          | -     | -     | Fig.12          | -    | nA    |
| Input Offset Vo<br>Temp. Drift,<br>ΔV <sub>IO</sub> /ΔT*                                  | oltage                               | -     | 5               | 15     | -     | 10              | . –   | -     | 10              | -    | μV/ºC |
| Large-Signal Vo                                                                           | ltage                                | 50 k  | 320 k           | -      | -     | 320 k           | -     | -     | 320 k           | -    | V/V   |
| Gain, A <sub>OL</sub> *                                                                   |                                      | 94    | 110             | -      | -     | 110             | -     | -     | 110             | -    | dB    |



9205-24715







\*  $T_A = -55$  to +125°C, V  $\pm \pm 7.5$  V (I<sub>1</sub> and  $\Delta V_{10} / \Delta T$ ),  $V_0 = 10$   $V_{p-p}$  and  $R_L = 2$  k  $\Omega$  (A<sub>OL</sub>).

### CA3130, CA3130A, CA3130B Types

#### CIRCUIT DESCRIPTION

Fig. 3 is a block diagram of the CA3130 Series COS/MOS Operational Amplifiers. The input terminals may be operated down to 0.5 V below the negative supply rail, and the output can be swung very close to either supply rail in many applications. Conse-quently, the CA3130 Series circuits are ideal for single-supply operation. Three Class A amplifier stages, having the individual gain capability and current consumption shown in Fig. 3, provide the total gain of the CA3130. A biasing circuit provides two potentials for common use in the first and second stages. Term. 8 can be used both for phase compensation and to strobe the output stage into quiescence. When Term. 8 is tied to the negative supply rail (Term. 4) by mechanical or electrical means, the output potential at Term. 6 essentially rises to the positive supply-rail potential at Term. 7. This condition of essentially zero current drain in the output stage under the strobed 'OFF" condition can only be achieved when the ohmic load resistance presented to the amplifier is very high (e.g., when the amplifier output is used to drive COS/MOS digital circuits in comparator applications).

Input Stages-The circuit of the CA3130 is shown in Fig. 1. It consists of a differentialinput stage using PMOS field-effect transistors (Q6, Q7) working into a mirror pair of bipolar transistors (Q9, Q10) functioning as load resistors together with resistors R3 through R6. The mirror-pair transistors also function as a differential-to-single-ended converter to provide base drive to the secondstage bipolar transistor (Q11). Offset nulling, when desired, can be effected by connecting a 100,000-ohm potentiometer across Terms. 1 and 5 and the potentiometer slider arm to Term. 4. Cascode-connected PMOS transistors Q2, Q4 are the constant-current source for the input stage. The biasing circuit for the constant-current source is subsequently described. The small diodes D5 through D8 provide gate-oxide protection against highvoltage transients, e.g., including static electricity during handling for Q6 and Q7. Second-Stage-Most of the voltage gain in the CA3130 is provided by the second amplifier stage, consisting of bipolar transistor Q11 and its cascode-connected load resistance provided by PMOS transistors Q3 and Q5. The source of bias potentials for these PMOS transistors is subsequently described. Miller-Effect compensation (roll-off) is accomplished by simply connecting a small capacitor between Terms. 1 and 8. A 47-picofarad capacitor provides sufficient compensation for stable unity-gain operation in most applications.

Bias-Source Circuit—At total supply voltages, somewhat above 8.3 volts, resistor R2 and zener diode Z1 serve to establish a voltage of 8.3 volts across the series-connected circuit, consisting of resistor R1, diodes D1 through D4, and PMOS transistor Q1. A tap at the junction of resistor R1 and diode D4 provides a gate-bias potential of about 4.5 volts for PMOS transistors Q4 and Q5 with respect to Term. 7. A potential of about 2.2 volts is developed across diode-connected PMOS transistor Q1 with respect to Term. 7 to provide gate bias for PMOS transistors Q2 and Q3. It should be noted that Q1 is "mirror-connected"<sup>†</sup> to both Q2 and Q3. Since transistors Q1, Q2, Q3 are designed to be identical, the approximately 200-microampere current in Q1 establishes a similar current in Q2 and Q3 as constant-current sources for both the first and second amplifier stages, respectively.

At total supply voltages somewhat less than 8.3 volts, zener diode Z1 becomes nonconductive and the potential, developed across series-connected R1, D1-D4, and Q1, varies directly with variations in supply voltage, Consequently, the gate bias for Q4, Q5 and Q2, Q3 varies in accordance with supply-voltage variations. This variation results in deterioration of the power-supplyrejection ratio (PSRR) at total supply voltages below 8.3 volts. Operation at total supply voltages below about 4.5 volts results in seriously degraded performance.

Output Stage-The output stage consists of a drain-loaded inverting amplifier using COS/ MOS transistors operating in the Class A mode. When operating into very high resistance loads, the output can be swung within millivolts of either supply rail. Because the output stage is a drain-loaded amplifier, its gain is dependent upon the load impedance. The transfer characteristics of the output stage for a load returned to the negative supply rail are shown in Fig. 6. Typical opamp loads are readily driven by the output stage. Because large-signal excursions are nonlinear, requiring feedback for good waveform reproduction, transient delays may be encountered. As a voltage follower, the amplifier can achieve 0.01 per cent accuracy levels, including the negative supply rail.

#### Input Current Variation with Common-Mode Input Voltage

As shown in the Table of Electrical Characteristics, the input current for the CA3130 Series Op-Amps is typically 5 pA at TA=25°C when terminals 2 and 3 are at a commonmode potential of +7.5 volts with respect to negative supply Terminal 4. Fig.11 contains data showing the variation of input current as a function of common-mode input voltage at  $T_A = 25^{\circ}C$ . These data show that circuit designers can advantageously exploit these characteristics to design circuits which typically require an input current of less than 1 pA, provided the common-mode input voltage does not exceed 2 volts. As previously noted, the input current is essentially the result of the leakage current through the

<sup>†</sup>For general information on the characteristics of COS/MOS transistor-pairs in linear-circuit applications, see File No. 619, data bulletin on CA3600E "COS/MOS Transistor Array". gate-protection diodes in the input circuit and, therefore, a function of the applied



Fig. 11 - Input current vs. common-mode voltage.

voltage. Although the finite resistance of the glass terminal-to-case insulator of the TO-5 package also contributes an increment of leakage current, there are useful compensating factors. Because the gate-protection network functions as if it is connected to Terminal 4 potential, and the TO-5 case of the CA3130 is also internally tied to Terminal 4, input terminal 3 is essentially "guarded" from spurious leakage currents.

#### Offset Nulling

Offset-voltage nulling is usually accomplished with a 100,000-ohm potentiometer connected across Terms. 1 and 5 and with the potentiometer slider arm connected to Term. 4. A fine offset-null adjustment usually can be effected with the slider arm positioned in the mid-point of the potentiometer's total range.

#### Input-Current Variation with Temperature

The input current of the CA3130 Series circuits is typically 5 pA at  $25^{\circ}$ C. The major portion of this input current is due to leakage current through the gate-protective diodes in the input circuit. As with any semiconductor-junction device, including op amps with a junction-FET input stage, the leakage current approximately doubles for every  $10^{\circ}$ C increase in temperature. Fig.12 provides data on the typical variation of input bias current as a function of temperature in the CA3130.



Fig.12 — Input current vs. ambient temperature.

In applications requiring the lowest practical input current and incremental increases in

suited to service as voltage followers. Fig. 16 shows the circuit of a classical voltage follower, together with pertinent waveforms using the CA3130 in a split-supply configuration.

A voltage follower, operated from a single supply, is shown in Fig. 17, together with related waveforms. This follower circuit is linear over a wide dynamic range, as illustrated by the reproduction of the output





Top Trace: Output Bottom Trace: Input (a) Small-signal response (50 mV/div. and 200 ns/div.)



92CS-24739 Top Trace: Output signal (2 V/div. and 5 µs/div.)

Center Trace: Difference signal (5 mV/div. and 5 µs/div.)

- Bottom Trace: Input signal (2 V/div. and 5 µs/div.)
- (b) Input-output difference signal showing settling time (Measurement made with Tektronix 7A13 differential amplifier)

Fig. 16 - Split-supply voltage follower with associated waveforms.

waveform in Fig. 17a with input-signal ramping. The waveforms in Fig. 17b show that the follower does not lose its input-tooutput phase-sense, even though the input is being swung 7.5 volts below ground potential. This unique characteristic is an important attribute in both operational amplifier and comparator applications. Fig. 17b also shows the manner in which the COS/MOS output stage permits the output signal to swing down to the negative supply-rail potential (i.e., ground in the case shown). The digital-toanalog converter (DAC) circuit, described in the following section, illustrates the practical use of the CA3130 in a single-supply voltage follower application.





(a) Output-waveform with input-signal ramping (2 V/div. and 500 µs/div.)



92CS-24728RI

Top Trace: Output (5 V/div. and 200 µs/div.) Bottom Trace: Input (5 V/div. and 200 µs/div.) (b) Output-waveform with ground-reference sine-wave input

Fig. 17 - Single-supply voltage-follower with associated waveforms. (e.g., for use in sinale-supply D/A converter; see Fig.9 in ICAN-6080).

# CA3130, CA3130A, CA3130B Types

#### 9-Bit COS/MOS DAC

A typical circuit of a 9-bit Digital-to-Analog Converter (DAC)\* is shown in Fig.18 This system combines the concepts of multipleswitch COS/MOS IC's, a low-cost ladder network of discrete metal-oxide-film resistors, a CA3130 op amp connected as a follower, and an inexpensive monolithic regulator in a simple single power-supply arrangement. An additional feature of the DAC is that it is readily interfaced with COS/MOS input logic, e.g., 10-volt logic levels are used in the circuit of Fig.18.

The circuit uses an R/2R voltage-ladder network, with the output potential obtained directly by terminating the ladder arms at either the positive or the negative powersupply terminal. Each CD4007A contains three "inverters", each "inverter" functioning as a single-pole double-throw switch to terminate an arm of the R/2R network at either the positive or negative power-supply terminal. The resistor ladder is an assembly of one per cent tolerance metal-oxide film resistors. The five arms requiring the highest accuracy are assembled with series and parallel combinations of 806,000-ohm resistors from the same manufacturing lot.

A single 15-volt supply provides a positive bus for the CA3130 follower amplifier and feeds the CA3085 voltage regulator. A "scale-adjust" function is provided by the regulator output control, set to a nominal 10-volt level in this system. The line-voltage regulation (approximately 0.2%) permits a 9-bit accuracy to be maintained with variations of several volts in the supply. The flexibility afforded by the COS/MOS building blocks simplifies the design of DAC systems tailored to particular needs.

#### Single-Supply, Absolute-Value, Ideal Full-Wave Rectifier

The absolute-value circuit using the CA3130 is shown in Fig. 19. During positive excursions, the input signal is fed through the feedback network directly to the output. Simultaneously, the positive excursion of the input signal also drives the output terminal (No. 6) of the inverting amplifier in a negative-going excursion such that the 1N914 diode effectively disconnects the amplifier from the signal path. During a negative-going excursion of the input signal, the CA3130 functions as a normal inverting amplifier with a gain equal to -R2/R1. When the equality of the two equations shown in Fig. 19 is satisfied, the full-wave output is symmetrical.

#### Peak Detectors

Peak-detector circuits are easily implemented with the CA3130, as illustrated in Fig. 20 for both the peak-positive and the peaknegative circuit. It should be noted that with large-signal inputs, the bandwidth of the

<sup>\*&</sup>quot;Digital-to-Analog Conversion Using the RCA-CD4007A COS/MOS IC", Application

Note ICAN-6080.



Fig.21 - Voltage regulator circuit (0 to 13 V at 40 ma).



Fig.22 - Voltage regulator circuit (0.1 to 50 V at 1 A).

# CA3130, CA3130A, CA3130B Types

justment over the range from 0.1 to 50 volts and currents up to 1 ampere. The error amplifier (IC1) and circuitry associated with IC2 function as previously described, although the output of IC1 is boosted by a discrete transistor (Q4) to provide adequate base drive for the Darlington-connected seriespass transistors Q1, Q2. Transistor Q3 functions in the previously described currentlimiting circuit.

#### Multivibrators

The exceptionally high input resistance presented by the CA3130 is an attractive feature for multivibrator circuit design because it permits the use of timing circuits with high R/C ratios. The circuit diagram of a pulse generator (astable multivibrator), with provisions for independent control of the "on" and "off" periods, is shown in Fig. 23. Resistors R1 and R2 are used to bias the CA3130 to the mid-point of the supply-voltage and R3 is the feedback resistor. The pulse repetition rate is selected by positioning S1 to the desired position and the rate remains essentially constant when the resistors which determine "on-period" and "off-period" are adjusted.

#### **Function Generator**

Fig. 24 contains a schematic diagram of a function generator using the CA3130 in the integrator and threshold detector functions. This circuit generates a triangular or square-wave output that can be swept over a 1,000,000:1 range (0.1 Hz to 100 kHz) by means of a single control, R1. A voltage-control input is also available for remote sweep-control.

The heart of the frequency-determining system is an operational-transconductance-amplifier (OTA)\*, IC1, operated as a voltage-controlled current-source. The output, IO, is a current applied directly to the integrating capacitor, C1, in the feedback loop of the integrator IC2, using a CA3130, to provide the triangular-wave output. Potentiometer R2 is used to adjust the circuit for slope symmetry of positive-going and negative-going signal excursions.

Another CA3130, IC3, is used as a controlled switch to set the excursion limits of the triangular output from the integrator circuit. Capacitor C2 is a "peaking adjustment" to optimize the high-frequency square-wave performance of the circuit.

Potentiometer R3 is adjustable to perfect the "amplitude symmetry" of the square-wave output signals. Output from the threshold detector is fed back via resistor R4 to the input of IC1 so as to toggle the current source from plus to minus in generating the linear triangular wave.

\*See File No. 475 and ICAN-6668.



# CA3130, CA3130A, CA3130B Types



Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \text{ inch})$ .

The photographs and dimensions represent a chip when it is part of the wafer. When the wafer is cut into chips, the cleavage angles are 57° in stead of 90° with respect to the face of the chip. Therefore, the isolated chip is actually 7 mils (0.17 mm) larger in both dimensions.

Dimensions and Pad Layout for CA3130H.

# CA3138G, CA3138AG Types

|                                                     |                  |                                                                                                                                                                           | LIMITS<br>CA3138G CA3138AG |      |     |     |      |     |       |  |
|-----------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|-----|-----|------|-----|-------|--|
| Characteristic                                      |                  | Test Conditions                                                                                                                                                           |                            | A313 | _   |     |      |     | Units |  |
| Collector to Emitte                                 |                  | Min.         Typ.         Max.         Min.         Typ.         Max. $^{ng}$ $I_{C}$ = 1 mA, $I_{B}$ = 0         15         20         -         15         20         - |                            | v    |     |     |      |     |       |  |
| Collector-to-Emitte<br>Voltage, V(BR)               |                  | I <sub>C</sub> = 10 μA                                                                                                                                                    | 20                         | 55   |     | 25  | 60   | -   | v     |  |
| Collector-to-Base B<br>Voltage, V <sub>(BR)</sub>   |                  | I <sub>C</sub> = 10 μA, I <sub>E</sub> = 0                                                                                                                                | 20                         | 55   | -   | 25  | 60   | -   | v     |  |
| Emitter-to-Base Bre<br>Voltage, V <sub>(BR)</sub>   |                  | Ι <sub>E</sub> = 10 μΑ, Ι <sub>C</sub> = 0                                                                                                                                | 5                          | 7.2  |     | 5   | 7.2  |     | v     |  |
| Base-to-Emitter Sat<br>Voltage, V <sub>BE</sub> (sa |                  | I <sub>C</sub> = 500 mA, I <sub>B</sub> = 12.5 mA                                                                                                                         | 0.7                        | 0.81 | 1.1 | 0.7 | 0.81 | 1.1 | v     |  |
| Collector-to-Emitte<br>Voltage, V <sub>CE</sub> (sa |                  | I <sub>C</sub> =500 mA, I <sub>B</sub> = 12.5 mA                                                                                                                          | -                          | 0.26 | 0.4 | -   | 0.26 | 0.4 | v     |  |
|                                                     | <sup>I</sup> СВО | V <sub>CB</sub> = 15 V                                                                                                                                                    | -                          | 0.03 | 1   | -   | 0.02 | 0.1 |       |  |
| Collector-Cutoff<br>Current                         | ICEO             | V <sub>CE</sub> = 10 V                                                                                                                                                    | -                          | 0.5  | -   | -   | 0.3  | 1.0 | μA    |  |
|                                                     | IEBO             | V <sub>EB</sub> = 4 V                                                                                                                                                     |                            | 0.01 | -   | -   | 0.01 | 0.1 |       |  |
|                                                     |                  | I <sub>C</sub> =10 mA, V <sub>CE</sub> = 5 V                                                                                                                              |                            | -    | -   | 35  | 140  |     |       |  |
| Static Forward-Cur                                  | rent Transfer    | I <sub>C</sub> = 100 mA, V <sub>CE</sub> = 5 V                                                                                                                            | 80                         | 160  | 450 | 80  | 160  | 450 |       |  |
| Ratio (Beta), h <sub>F</sub>                        | Е*               | I <sub>C</sub> = 500 mA, V <sub>CE</sub> = 5 V                                                                                                                            | 95                         | 170  | 500 | 95  | 170  | 500 |       |  |
|                                                     |                  | I <sub>C</sub> = 1 A, V <sub>CE</sub> = 5 V                                                                                                                               | 40                         | 170  | -   | 40  | 170  |     |       |  |
| Small-Signal Forwa<br>Transfer Ratio,               |                  | I <sub>C</sub> = 50 mA, V <sub>CE</sub> = 10 V,<br>f = 100 MHz                                                                                                            | 2                          | -    | -   | 2   | -    | -   |       |  |
| Collector-to-Base<br>Capacitance, C <sub>C</sub>    | B                | V <sub>CB</sub> = 10 V, I <sub>E</sub> = 0                                                                                                                                | -                          | 18   | -   | -   | 18   | -   | pF    |  |
| Emitter-to-Base<br>Capacitance, C <sub>E</sub>      | B                | V <sub>EB</sub> = 0.5 V, I <sub>C</sub> = 0                                                                                                                               | -                          | 77   | -   | -   | 77   | -   | pF    |  |
| Rise Time (See Test Ckt.<br>Fig. 6),t <sub>r</sub>  |                  | I <sub>C</sub> = 570 mA                                                                                                                                                   | -                          | 6    | -   | -   | 6    | -   | ns    |  |
| Fall Time (See Test Ckt.<br>Fig. 6), t <sub>f</sub> |                  | I <sub>B1</sub> = 30 mA                                                                                                                                                   | -                          | 100  | -   | -   | 100  | _   | ns    |  |
| Delay Time (See Te<br>Fig. 6), t <sub>d</sub>       | est Ckt.         | I <sub>B2</sub> = 0                                                                                                                                                       | -                          | 7.5  | _   | -   | 7.5  | -   | ns    |  |
| Storage Time (See<br>Fig. 6), t <sub>s</sub>        | Test Ckt.        |                                                                                                                                                                           | -                          | 850  | -   | -   | 850  | -   | ns    |  |

### ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$

\*Pulse Conditions: width =  $300 \ \mu s$ ; duty cycle = 1%.



Fig. 6 – Switching time test circuit and waveforms.

### TYPICAL ELECTRICAL CHARACTERISTICS

| CHARACTERISTIC                                                             | TEST<br>CONDITIONS<br>$V^+ = +15 V$<br>$V^- = -15 V$<br>$T_A = 25^{\circ}C$             |       | CA3140B<br>(T,S) | CA3140A<br>(T,S,E) | CA3140<br>(T,S,E) | UNITS           |
|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------|------------------|--------------------|-------------------|-----------------|
| Input Offset Voltage<br>Adjustment Resistor                                | Typ.Value of Re-<br>sistor Between<br>Term. 4 and 5 or<br>4 and 1 to Adjust<br>Max. VIO |       | 43               | 18                 | 4.7               | kΩ              |
| Input Resistance R <sub>1</sub>                                            |                                                                                         |       | 1.5              | 1.5                | 1.5               | TΩ              |
| Input Capacitance Cl                                                       |                                                                                         |       | 4                | 4                  | 4                 | рF              |
| Output Resistance RO                                                       |                                                                                         |       | 60               | 60                 | 60                | Ω               |
| Equivalent Wideband<br>Input Noise Voltage e <sub>n</sub><br>(See Fig. 39) | BW = 140 kHz<br>R <sub>S</sub> = 1 MΩ                                                   |       | 48               | 48                 | 48                | μV              |
| Equivalent Input                                                           | f= 1 kHz                                                                                | Rs =  | 40               | 40                 | 40                | nV/√Hz          |
| Noise Voltage e <sub>n</sub><br>(See Fig.10)                               | f = 10 kHz                                                                              | 100 Ω | 12               | 12                 | 12                | nv/ <b>√</b> ⊓z |
| Short-Circuit Current to<br>Opposite Supply Source IOM+<br>Sink IOM-       |                                                                                         |       | 40<br>18         | 40<br>18           | 40<br>18          | mA<br>mA        |
| Gain-Bandwidth<br>Product, (See Figs. 5 &18) fT                            |                                                                                         |       | 4.5              | 4.5                | 4.5               | MHz             |
| Slew Rate, (See Fig.6) SR                                                  |                                                                                         |       | 9                | 9                  | 9                 | V/µs            |
| Sink Current From Terminal 8<br>To Terminal 4 to Swing<br>Output Low       |                                                                                         |       | 220              | 220                | 220               | μA              |
| Transient Response:<br>Rise Time                                           | $R_L = 2 k\Omega$<br>$C_L = 100 pF$                                                     |       | 0.08             | 0.08               | 0.08              | μs<br>%         |
| Uvershoot (See Fig. 37)                                                    | $R_1 = 2 k\Omega$                                                                       |       | 10               | 10                 | 10                | 70              |
| Settling Time<br>at 10 V <sub>p-p</sub> , $1 \text{ mV}$ t <sub>s</sub>    | СL = 100 р                                                                              | F     | 4.5              | 4.5                | 4.5               | μs              |
| (See Fig.17)                                                               | Voltage Fol                                                                             | lower | 1.4              | 1.4                | 1.4               | ļ               |



Fig.2 — Block diagram of CA3140 series.

### CIRCUIT DESCRIPTION

Fig.2 is a block diagram of the CA3140 Series PMOS Operational Amplifiers. The input terminals may be operated down to 0.5 V below the negative supply rail. Two class A amplifier stages provide the voltage gain, and a unique class AB amplifier stage provides the current gain necessary to drive low-impedance loads.

A biasing circuit provides control of cascoded constant-current flow circuits in the first and second stages. The CA3140 includes an onchip phase-compensating capacitor that is sufficient for the unity gain voltage-follower configuration.

Input Stages - The schematic circuit diagram of the CA3140 is shown in Fig.3. It consists of a differential-input stage using PMOS field-effect transistors (Q9, Q10) working into a mirror pair: of bipolar transistors (Q11, Q12) functioning as load resistors together with resistors R2 through R5. The mirrorpair transistors also function as a differential-to-single-ended converter to provide basecurrent drive to the second-stage bipolar transistor (Q13). Offset nulling, when desired, can be effected with a 10-k $\Omega$  potentiometer connected across terminals 1 and 5 and with its slider arm connected to terminal 4. Cascode-connected bipolar transistors Q2, Q5 are the constant-current source for the input stage. The base-biasing circuit for the constant-current source is described subsequently. The small diodes D3, D4, D5 provide gate-oxide protection against high-voltage transients, e.g., static electricity.

Second Stage – Most of the voltage gain in the CA3140 is provided by the second amplifier stage, consisting of bipolar transistor Q13 and its cascode-connected load resistance provided by bipolar transistors Q3, Q4. On-chip phase compensation, sufficient for a majority of the applications is provided by C1. Additional Miller-Effect compensation (roll-off) can be accomplished, when desired, by simply connecting a small capacitor between terminals 1 and 8. Terminal 8 is also used to strobe the output stage into quiescence. When terminal 8 is tied to the negative supply rail (terminal 4) by mechanical or electrical means, the output terminal 6 swings low, i.e., approximately to terminal 4 potential.

Output Stage - The CA3140 Series circuits employ a broadband output stage that can sink loads to the negative supply to complement the capability of the PMOS input stage when operating near the negative rail. Quiescent current in the emitter-follower cascade circuit (Q17, Q18) is established by transistors (Q14, Q15) whose base-currents are "mirrored" to current flowing through diode D2 in the bias circuit section. When the CA3140 is operating such that output terminal 6 is sourcing current, transistor Q18 functions as an emitter-follower to source current from the V+ bus (terminal 7), via D7, R9, and R11. Under these conditions, the collector potential of Q13 is sufficiently high to permit the necessary flow of base current to emitter follower Q17 which, in turn, drives Q18.



Fig.3 - Schematic diagram of CA3140 series.



| CHARACTERISTIC                                              |                  | CA3140B<br>(T,S) | CA3140A<br>(T,S,E) | CA3140<br>(T,S,E) | UNITS     |
|-------------------------------------------------------------|------------------|------------------|--------------------|-------------------|-----------|
| Input Offset Voltage                                        | Iviol            | 0.8              | 2                  | 5                 | mV        |
| Input Offset Current                                        | 10               | 0.1              | 0.1                | 0.1               | pА        |
| Input Current                                               | 4                | 2                | · 2                | 2                 | pА        |
| Input Resistance                                            |                  | 1                | 1                  | 1                 | TΩ        |
| Large-Signal Voltage Gain                                   | AOL              | 100 k            | 100 k              | 100 k             | V/V       |
| (See Figs.4,18)                                             |                  | 100              | 100                | 100               | dB        |
| Common-Mode Rejection Ratio,                                | CMRR             | 20               | 32                 | 32                | $\mu V/V$ |
| -                                                           |                  | 94               | 90                 | 90                | dB        |
| Common-Mode Input-Voltage Range                             | VICR             | -0.5             | -0.5               | -0.5              | v         |
| (See Fig.20)                                                |                  | 2.6              | 2.6                | 2.6               | Ň         |
| Power-Supply Rejection Ratio                                | VIO/∆V+          | 32               | 100                | 100               | $\mu V/V$ |
|                                                             |                  | 90               | 80                 | 80                | dB        |
| Maximum Output Voltage                                      | VOM <sup>+</sup> | 3                | 3                  | 3                 | v         |
| (See Figs.13,20)                                            | VOM <sup>-</sup> | 0.13             | 0.13               | 0.13              | Ň         |
| Maximum Output Current:                                     |                  |                  |                    |                   |           |
| Source                                                      | IOM <sup>+</sup> | 10               | 10                 | 10                |           |
| Sink                                                        | IOM-             | 1                | 1                  | 1                 | mA        |
| Slew Rate (See Fig.6)                                       |                  | 7                | 7                  | 7                 | V/µs      |
| Gain-Bandwidth Product (See Fig.5)                          | fT               | 3.7              | 3.7                | 3.7               | MHz       |
| Supply Current (See Fig.7)                                  | 1+               | 1.6              | 1.6                | 1.6               | mA        |
| Device Dissipation                                          | PD               | 8                | 8                  | 8                 | mW        |
| Sink Current from Term. 8 to<br>Term. 4 to Swing Output Low |                  | 200              | 200                | 200               | μΑ        |



Fig.4 – Open-loop voltage gain vs supply voltage and temperature.



Fig.5 – Gain-bandwidth product vs supply voltage and temperature.



Fig.6 - Slew rate vs supply voltage and temperature.





Fig. 15 — Three offset-voltage nulling methods.



Fig.16 – Methods of utilizing the V<sub>CE</sub>(sat) sinkingcurrent capability of the CA3140 series.

#### BANDWIDTH AND SLEW RATE

For those cases where bandwidth reduction is desired, for example, broadband noise reduction, an external capacitor connected between terminals 1 and 8 can reduce the openloop -3 dB bandwidth. The slew rate will, however, also be proportionally reduced by using this additional capacitor. Thus, a 20% reduction in bandwidth by this technique will also reduce the slew rate by about 20%.

Fig.17 shows the typical settling time required to reach 1 mV or 10 mV of the final value for various levels of large signal inputs for the voltage-follower and inverting unity-gain amplifiers. The exceptionally fast settling time characteristics shown in Fig.18 are largely due to the high combination of high gain and wide bandwidth of the CA3140.

#### INPUT CIRCUIT CONSIDERATIONS

As mentioned previously, the amplifier inputs can be driven below the terminal 4 potential, but a series current-limiting resistor is recommended to limit the maximum input terminal current to less than 1 mA to prevent damage to the input protection circuitry.

Moreover, some current-limiting resistance should be provided between the inverting input and the output when the CA3140 is used as a unity-gain voltage follower. This resistance prevents the possibility of ex-





Fig.17 - Input voltage vs settling time.

tremely large input-signal transients from forcing a signal through the input-protection network and directly driving the internal constant-current source which could result in positive feedback via the output terminal. A 3.9-k $\Omega$  resistor is sufficient.

The typical input current is in the order of 10 pA when the inputs are centered at nominal device dissipation. As the output supplies load current, device dissipation will increase, raising the chip temperature and resulting in increased input current. Fig.19 shows typical input-terminal current versus ambient temperature for the CA3140.

It is well known that MOS/FET devices can exhibit slight changes in characteristics (for example, small changes in input offset voltage) due to the application of large differential input voltages that are sustained over long periods at elevated temperatures.

Both applied voltage and temperature accelerate these changes. The process is reversible and offset voltage shifts of the opposite polarity reverse the offset. Fig.14 shows the typical offset voltage change as a function of various stress voltages at the maximum rating of  $125^{\circ}C$  (for TO-5); at lower temperatures (TO-5 and plastic), for example, at  $85^{\circ}C$ , this change in voltage is considerably less. In typical linear applications, where the differential voltage is small and symmetrical, these incremental changes are of about the same magnitude as those encountered in an operational amplifier employing a bipolar a transistor input stage.

### SUPER SWEEP FUNCTION GENERATOR

A function generator having a wide tuning range is shown in Fig.21. The 1,000,000/1 adjustment range is accomplished by a single variable potentiometer or by an auxiliary sweeping signal. The CA3140 functions as a non-inverting read-out amplifier of the tri-



Fig. 18 – Open-loop voltage gain and phase lag vs frequency.



Fig. 19 – Input current vs ambient temperature.

235







Fig. 24 — Sweeping generator.

establish the upper frequency limit, set the Frequency Adjustment Potentiometer to its upper end and then adjust the Maximum Frequency Calibration Control for the maximum frequency. Because there is interaction among these controls, repetition of the adjustment procedure may be necesary. Two adjustments are used for the meter. The meter sensitivity control sets the meterscale width of each decade, while the meter position control adjusts the pointer on the scale with negligible effect on the sensitivity adjustment. Thus, the meter sensitivity adjustment control calibrates the meter so that it deflects 1,6 of full scale for each decade change in frequency.

#### SINE-WAVE SHAPER

The circuit shown in Fig. 23 uses a CA3140 as a voltage follower in combination with diodes from the CA3019 Array to convert the triangular signal from the function generator to a sine-wave output signal having typically less than 2% THD. The basic zero-crossing slope is established by the 10-k $\Omega$ 

### CA3140, CA3140A, CA3140B Types



Fig. 23 - Sine-wave shaper.

potentiometer connected between terminals 2 and 6 of the CA3140 and the 9.1-k\Omega resistor and 10-k\Omega potentiometer from terminal 2 to ground. Two break points are established by diodes D<sub>1</sub> through D<sub>4</sub>. Positive feedback via D<sub>5</sub> and D<sub>6</sub> establishes the zero slope at the maximum and minimum levels of the sine wave. This technique is necessary because the voltage-follower configuration approaches unity gain rather than the zero gain required to shape the sine wave at the two extremes.

This circuit can be adjusted most easily with a distortion analyzer, but a good first approximation can be made by comparing the output signal with that of a sine-wave generator. The initial slope is adjusted with the potentiometer R<sub>1</sub>, followed by an adjustment of R<sub>2</sub>. The final slope is established by adjusting R<sub>3</sub>, thereby adding additional segments that are contributed by these diodes. Because there is some interaction among these controls, repetition of the adjustment procedure may be necessarv

#### SWEEPING GENERATOR

Fig. 24 shows a sweeping generator. Three CA3140's are used in this circuit. One CA3140 is used as an integrator, a second device is used as a hysteresis switch that determines the starting and stopping points of the sweep. A third CA3140 is used as a logarithmic shaping network for the log function. Rates and slopes, as well as sawtooth, triangle, and logarithmic sweeps are generated by this circuit.

#### WIDEBAND OUTPUT AMPLIFIER

Fig. 25 shows a high-slew-rate, wideband amplifier suitable for use as a 50-ohm transmission-line driver. This circuit, when used in conjunction with the function generator and sine-wave shaper circuits shown in Figs. 21 and 23 provides 18 volts peak-to-peak output open-circuited, or 9 volts peak-to-peak output when terminated in 50 ohms. The slew rate required of this amplifier is 28 volts/µs (18 volts peak-to-peak x  $\pi$  x 0.5 MHz).

system is a serious consideration, the more usual current-sampling resistor-type of circuitry should be employed.

A power Darlington transistor (in a heat sink TO-3 case), is used as the series-pass element for the conventional current-limiting system, Fig. 27, because high-power Darlington dissipation will be encountered at low output voltage and high currents.

A small heat-sink VERSAWATT transistor is used as the series-pass element in the foldback current system, Fig.28, since dissipation levels will only approach 10 watts. In this system, the D2201 diode is used for current sampling. Foldback is provided by the 3 k $\Omega$  and 100 k $\Omega$  divider network connected to the base of the current-sensing transistor.

Both regulators, Figs. 27 and 28, provide better than 0.02% load regulation. Because there is constant loop gain at all voltage settings, the regulation also remains constant. Line regulation is 0.1% per volt. Hum and noise voltage is less than 200  $\mu$ V as read with a meter having a 10-MHz bandwidth.

Fig.31 (a) shows the turn ON and turn OFF characteristics of both regulators. The slow turn-on rise is due to the slow rate of rise of the reference voltage. Fig. 29 (b) shows the transient response of the regulator with the switching of a  $20 \cdot \Omega$  load at 20 volts output.

#### TONE CONTROL CIRCUITS

High-slew-rate, wide-bandwidth, high-output voltage capability and high input impedance are all characteristics required of tone-control amplifiers. Two tone control circuits that exploit these characteristics of the CA3140 are shown in Figs. 30 and 31.

The first circuit, shown in Fig. 31, is the Baxandall tone-control circuit-which provides unity gain at midband and uses standard linear potentiometers. The high input impedance of the CA3140 makes possible the use of low-cost, low-value, small-size capacitors, as well as reduced load of the driving stage.

Bass treble boost and cut are  $\pm$  15 dB at 100 Hz and 10 kHz, respectively. Full peak-to-peak output is available up to at least 20 kHz due to the high slew rate of the CA3140. The amplifier gain is -3 dB down from its "flat" position at 70 kHz.

Fig. 30 shows another tone-control circuit with similar boost and cut specifications. The wideband gain of this circuit is equal to the ultimate boost or cut plus one, which in this case is a gain of eleven. For 20-dB boost and cut, the input loading of this circuit is essentially equal to the value of the resistance from terminal No.3 to ground. A detailed analy is of this circuit is given in "An IC Operational Transconductance Amplifier (OTA) With Power Capability" by L, Kaplan and H. Wittlinger, IEEE Transactions on Broadcast and Television Receivers, Vol. BTR-18, No.3, August, 1972.





Fig. 30 – Tone control circuit using CA3130 series (20-dB midband gain).



Fig. 31 – Baxandall tone control circuit using CA3140 series.

#### WIEN BRIDGE OSCILLATOR

Another application of the CA3140 that makes excellent use of its high input-impedance, high-slew-rate, and high-voltage qualities is the Wien Bridge scillator is shown in Fig. 32. When R<sub>1</sub> = R<sub>2</sub> = R and C<sub>1</sub> = C<sub>2</sub> = C, the frequency equation reduces to the familiar f =  $1/2 \pi$  RC and the gain required for oscillation, A<sub>OSC</sub> is equal to 3. Note that if C<sub>2</sub> is increased by a factor of four, the gain required for oscillation becomes 1.5, thus permitting a potentially higher operating frequency closer to the gain-bandwidth product of the CA3140.

Oscillator stabilization takes on many forms. It must be precisely set, otherwise the amplitude will either diminish or reach some form of limiting with high levels of distortion. The element,  $R_s$ , is commonly replaced with some variable resistance element. Thus, through some control means, the value of  $R_s$  is adjusted to maintain constant oscil-

lator output. A FET channel resistance, a thermistor, a lamp bulb, or other device whose resistance is made to increase as the output amplitude is increased are a few of the elements often utilized.



Fig. 32 – Basic Wien bridge oscillator circuit using an operational amplifier.

Fig. 33 shows another means of stabilizing the oscillator with a zener diode shunting the feedback resistor (R<sub>f</sub> of Fig. 32). As the output signal amplitude increases, the zener diode impedance decreases resulting in more feedback with consequent reduction in gain; thus stabilizing the amplitude of the output signal. Furthermore, this combination of a monolithic zener diode and bridge rectifier circuit tends to provide a zero temperature coefficient for this regulating system. Because this bridge rectifier system has no time constant, i.e., thermal time constant for the lamp bulb, and RC time constant for filters often used in detector networks, there is no lower frequency limit. For example, with  $1 \mu F$  polycarbonate capacitors and 22 M $\Omega$  for the frequency determining network, the operating frequency is 0.007 Hz.

As the frequency is increased, the output amplitude must be reduced to prevent the output signal from becoming slew-rate limited. An output frequency of 180 kHz will reach a slew rate of approximately 9 volts/  $\mu$ s when its amplitude is 16 volts peak-topeak.

UTPUT

NPUT



20 V p · p INPUT BW(-3dB)=290 kHz, DC OUTPUT (AVG)=32 V





TOP TRACE :OUTPUT (50 mV/DIV AND 200 ns/DIV) BOTTOM TRACE : INPUT (50 mV/DIV AND 200 ns/DIV) (a) SMALL- SIGNAL RESPONSE (50 mV/DIV AND 200 ns/DIV) 92CS-27879



TOP TRACE COUTPUT SIGNAL (5 V/DIV. AND 5 µs/DIV.) CENTER TRACE: DIFFERENCE SIGNAL (5m V/DIV- AND 5 #s/ DIV-) BOTTOM TRACE : INPUT SIGNAL (5 V/DIV. AND 5 #s/DIV) (b) INPUT- OUTPUT DIFFERENCE SIGNAL SHOWING SETTLING TIME (MEASUREMENT MADE WITH TEKTRONIX 7A13 DIFFERENTIAL AMPLIFIER ) 92CS-27880

Fig. 38 - Split-supply voltage-follower test circuit and associated waveforms.



Fig. 39 - Test circuit amplifier (30-dB gain) used for wideband noise measurement.



### CA3140H Chip

The photographs and dimensions represent a chip when it is part of the wafer. When the wafer is cut into chips, the cleavage angles are 57  $^\circ$  instead of 90  $^\circ$  with respect to the face of the chip. Therefore, the isolated chip is actually 7 mils (0.17 mm) larger in both dimensions.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as in-dicated. Grid graduations are in mils ( $10^{-3}$  inch).









Fig. 5 – Diode capacitance vs. cathode-to-





Fig. 7 — Diode cathode-to-substrate capacitance vs. cathode-to-substrate DC reverse voltage.



Fig. 8 — Forward (cathode) current vs. forward (anode) current.







Fig. 9 – DC leakage current vs. ambient temperature.

#### MAXIMUM RATINGS, Absolute-Maximum Values

| DC SUPPLY VOLTAGE                                              |
|----------------------------------------------------------------|
| (Between V <sup>+</sup> and V <sup></sup> Terminals) 16 V      |
| DIFFERENTIAL-MODE                                              |
| INPUT VOLTAGE ±8 V                                             |
| COMMON-MODE DC                                                 |
| INPUT VOLTAGE (V <sup>+</sup> +8 V) to (V <sup>-</sup> –0.5 V) |
| INPUT-TERMINAL CURRENT 1 mA                                    |
| DEVICE DISSIPATION:                                            |
| WITHOUT HEAT SINK -                                            |
|                                                                |

ABOVE 55°C .... 630 mW WITH HEAT SINK – AT 125°C .....

#### TEMPERATURE BANGE

| Elli Elixi one invide:              |
|-------------------------------------|
| OPERATING (All Types) –55 to +125°C |
| STORAGE (All Types) –65 to +150°C   |
| OUTPUT SHORT-CIRCUIT                |
| DURATION* INDEFINITE                |
| LEAD TEMPERATURE                    |
| (DURING SOLDERING):                 |
| AT DISTANCE $1/16 \pm 1/32$ INCH    |

(1.59 ± 0.79 MM) FROM CASE

FOR 10 SECONDS MAX. . . . . . . . +265°C

\*Short circuit may be applied to ground or to either supply.

### ELECTRICAL CHARACTERISTICS at $T_{\Delta}=25^{\circ}$ C, V<sup>+</sup>=15 V, V<sup>-</sup> = 0 V (Unless otherwise specified)

|                                                                                           | LIMITS     |                  |           |            |                  |           |       |                  |           |       |
|-------------------------------------------------------------------------------------------|------------|------------------|-----------|------------|------------------|-----------|-------|------------------|-----------|-------|
| CHARACTERISTIC                                                                            |            | 3160B (          | T, S)     | CA316      | 50A (T,          | S, E)     |       | 60 (T,           | S, E)     | Units |
|                                                                                           | Min.       | Тур.             | Max.      | Min.       | Тур.             | Max.      | Min.  | Typ.             | Max.      |       |
| Input Offset Voltage,<br> V <sub>IO</sub>  , V <sup>±</sup> =±7.5 V                       | -          | 0.8              | 2         | _          | 2                | 5         | -     | 6                | 15        | mV    |
| Input Offset Current,<br> I <sub>10</sub>  , V <sup>±</sup> =±7.5 V                       | -          | 0.5              | 10        | -          | 0.5              | 20        | -     | 0.5              | 30        | рA    |
| Input Current, I <sub>I</sub><br>V <sup>±</sup> =±7.5 V                                   | -          | 5                | 20        | -          | 5                | 30        | -     | 5                | 50        | pА    |
| Large-Signal Voltage<br>Gain, A <sub>OI</sub>                                             | 100 k      | 320 k            | -         | 50 k       | 320 k            | -         | 50 k  | 320 k            | -         | V/V   |
| V <sub>O</sub> =10 V <sub>p-p</sub> , R <sub>L</sub> =2 kΩ                                | 100        | 110              | -         | 94         | 110              |           | 94    | 110              |           | dB    |
| Common-Mode<br>Rejection Ratio,CMRR                                                       | 86         | 100              | -         | 80         | 95               | -         | 70    | 90               |           | dB    |
| Common-Mode Input-<br>Voltage Range, V <sub>ICR</sub>                                     | 0          | -0.5<br>to<br>12 | 10        | 0          | -0.5<br>to<br>12 | 10        | 0     | -0.5<br>to<br>12 | 10        | V     |
| Power-Supply Rejection<br>Ratio, $\Delta V_{10}/\Delta V^{\pm}$<br>V <sup>±</sup> =±7.5 V | -          | 32               | 100       | -          | 32               | 150       | -     | 32               | 320       | μV/V  |
| Maximum Output<br>Voltage:<br>At R <sub>L</sub> =2 kΩ $\frac{V_{OM}^{+}}{V_{OM}^{-}}$     | 12         | 13.3<br>0.002    | _<br>0.01 | 12         | 13.3<br>0.002    | - 0.01    | 12    | 13.3<br>0.002    | -         |       |
| At $R_{L} = \infty$ $\frac{V_{OM}^{+}}{V_{OM}^{-}}$                                       | 14.99<br>- | 15<br>0          | _<br>0.01 | 14.99<br>- | 15<br>0          | -<br>0.01 | 14.99 | 15<br>0          | _<br>0.01 | V     |
| Maximum Output<br>Current:<br>$I_{OM}^+$ (Source) @<br>$V_O = 0 V$                        | 12         | 22               | 45        | 12         | 22               | 45        | 12    | 22               | 45        | mA    |
| I <sub>OM</sub> <sup></sup> (Sink) @<br>V <sub>O</sub> = 15 V                             | 12         | 20               | 45        | 12         | 20               | 45        | 12    | 20               | 45        |       |
| Supply Current, I <sup>+</sup> :<br>V <sub>O</sub> =7.5 V,R <sub>L</sub> =∞               | -          | 10               | 15        | _          | 10               | 15        | -     | 10               | 15        | mA    |
| $V_0 = 0 V, R_1 = \infty$                                                                 | -          | 2                | 3         | -          | 2                | 3         | -     | 2                | 3         |       |
| Input Current, I                                                                          | -          | Fig.11           | 15        | -          | Fig.11           | -         | - 1   | Fig.11           | -         | nA    |
| Input Offset Voltage<br>Temp. Drift,<br>∆V <sub>10</sub> /∆T <sup>*</sup>                 | -          | 5                | 15        | -          | 6                | -         | -     | 8                | -         | µV/ºC |
| Large-Signal Voltage                                                                      | 50 k       | 320 k            | -         | -          | 320 k            | -         | -     | 320 k            | -         | V/V   |
| Gain, A <sub>OL</sub> *                                                                   | 94         | 110              | -         | -          | 110              | - 1       | -     | 110              | -         | dB    |

\*  $T_{\Delta} = -55$  to +125°C, V  $^{\pm}=\pm$  7.5 V (I<sub>1</sub> and  $\Delta V_{10} / \Delta T$ ), V<sub>0</sub> = 10 V<sub>p-p</sub> and R<sub>L</sub> = 2 k  $\Omega$  (A<sub>0L</sub>).

### CA3160, CA3160A, CA3160B Types

### CIRCUIT DESCRIPTION

Fig.3 is a block diagram of the CA3160 series COS/MOS Operational Amplifiers. The input terminals may be operated down to 0.5 V below the negative supply rail, and the output can be swung very close to either supply rail in many applications. Consequently, the CA3160 series circuits are ideal for single-supply operation. Three class A amplifier stages, having the individual gain capability and current consumption shown in Fig.3, provide the total gain of the CA3160. A biasing circuit provides two potentials for common use in the first and second stages. Terminals 8 and 1 can be used to supplement the internal phase compensation network if additional phase compensation or frequency roll-off is desired. Terminals 8 and 4 can also be used to strobe the output stage into a low quiescent current state. When Terminal 8 is tied to the negative supply rail (Terminal 4) by mechanical or electrical means, the output potential at Terminal 6 essentially rises to the positive supply-rail potential at Terminal 7. This condition of essentially zero current drain in the output stage under the strobed "OFF" condition can only be achieved when the ohmic load resistance presented to the amplifier is very high (e.g., when the amplifier output is used to drive COS/MOS digital circuits in comparator applications).

Input Stages - The circuit of the CA3160 is shown in Fig.1. It consists of a differentialinput stage using PMOS field-effect transistors (Q6, Q7) working into a mirror-pair of bipolar transistors (Q9, Q10) functioning as load resistors together with resistors R3 through R6. The mirror-pair transistors also function as a differential-to-single-ended converter to provide base drive to the secondstage bipolar transistor (Q11). Offset nulling, when desired, can be effected by connecting a 100,000-ohm potentiometer across Terms. 1 and 5 and the potentiometer slider arm to Cascode-connected PMOS tran-Term. 4. sistors Q2, Q4, are the constant-current source for the input stage. The biasing circuit for the constant-current source is subsequently described The small diodes D5 through D7 provide gate-oxide protection against highvoltage transients, e.g., including static electricity during handling for Q6 and Q7.

Second-Stage - Most of the voltage gain in the CA3160 is provided by the second amplifier stage, consisting of bipolar transistor Q11 and its cascode-connected load resistance provided by PMOS transistors Q3 and Q5. The source of bias potentials for these PMOS transistors is described later. Miller Effect compensation (roll off) is accomplished by means of the 30-pF capacitor and 2-k $\Omega$ resistor connected between the base and collector of transistor Q11. These internal components provide sufficient compensation for unity gain operation in most applications. However, additional compensation, if desired, may be used between Terminals 1 and 8.

Bias-Source Circuit - At total supply voltages, somewhat above 8.3 volts, resistor R2 and zener diode Z1 serve to establish a voltage of 8.3 volts across the series-connected

# CA3160, CA3160A, CA3160B Types





Fig.4 – Open-loop voltage gain and phase shift vs. frequency for various values of C<sub>L</sub> and R<sub>L</sub>.



Fig.7 - Quiescent supply current vs. supply voltage.



Fig. 10 – Voltage across NMOS output transistor (Q12) vs. load current.



This characteristic is due to the fact that reactance of the input capacitance becomes a significant factor in shunting the source resistance. It should be noted, however, that for values of source resistance very much greater than 1 megohm, the total noise voltage generated can be dominated by the thermal noise contributions of both the feedback and source resistors.



Fig. 16 — Test-circuit amplifier (30-dB gain) used for wideband noise measurements.

#### TYPICAL APPLICATIONS

Voltage Followers

Operational amplifiers with very high input resistances, like the CA3160, are particularly suited to service as voltage followers. Fig.17 shows the circuit of a classical voltage follower, together with pertinent waveforms using the CA3160 in a split-supply configuration.

A voltage follower, operated from a singlesupply, is shown in Fig.18 together with related waveforms. This follower circuit is linear over a wide dynamic range, as illustrated by the reproduction of the output waveform in Fig.18b with input-signal ramping. The waveforms in Fig.18c show that the follower does not lose its input-tooutput phase-sense, even though the input is being swung 7.5 volts below ground potential. This unique characteristic is an important attribute in both operational amplifier and comparator applications. Fig.18c also shows the manner in which the COS/MOS output stage permits the output signal to swing down to the negative supply-rail potential (i.e., ground in the case shown). The digital-toanalog converter (DAC) circuit, described in the following section, illustrates the practical use of the CA3160 in a single-supply voltagefollower application.





Top Trace: Output Bottom Trace: Input



(c) Input-Output Difference Signal Showing Settling Time Top Trace: Output Signal Center Trace: Difference Signal 5 mV/div

Center Trace: Difference Signal 5 mV/d. Bottom Trace: Input Signal

Fig. 17 - Split-supply voltage follower with associated waveforms.

# CA3160, CA3160A, CA3160B Types

#### 9-Bit COS/MOS DAC

A typical circuit of a 9-bit Digital-to-Analog Converter (DAC)\* is shown in Fig.19. This system combines the concepts of multipleswitch COS/MOS IC's, a low-cost ladder network of discrete metal-oxide-film resistors, a CA3160 op amp connected as a follower, and an inexpensive monolithic regulator in a simple single power-supply arrangement. An additional feature of the DAC is that it is readily interfaced with COS/MOS input logic, e.g., 10-volt logic levels are used in the circuit of Fig.19.

The circuit uses an R/2R voltage-ladder network, with the output-potential obtained directly by terminating the ladder arms at either the positive or the negative powersupply terminal. Each CD4007A contains three "inverters", each "inverter" functioning as a single-pole double-throw switch to terminate an arm of the R/2R network at either the positive or negative power-supply terminal. The resistor ladder is an assembly of one per cent tolerance metal-oxide film resistors. The five arms requiring the highest accuracy are assembled with series and parallel combinations of 806,000-ohm resistors from the same manufacturing lot.

A single 15-volt supply provides a positive bus for the CA3160 follower amplifier and feeds the CA3085 voltage regulator. A "scale-adjust" function is provided by the regulator output control, set to a nominal 10-volt level in this system. The line-voltage regulation (approximately 0.2%) permits a 9-bit accuracy to be maintained with variations of several volts in the supply. The flexibility afforded by the COS/MOS building blocks simplifies the design of DAC systems tailored to particular needs.

#### **Error-Amplifier in Regulated Power Supplies**

The CA3160 is an ideal choice for erroramplifier service in regulated power supplies since it can function as an error-amplifier when the regulated output voltage is required to approach zero.

The circuit shown in Fig.20 uses a CA3160 as an error amplifier in a continuously adjustable 1-ampere power supply. One of the key features of this circuit is its ability to regulate down to the vicinity of zero volts with only one dc power supply input.

An RC network, connected between the base of the output drive transistor and the input voltage, prevents "turn-on overshoot", a condition typical of many operatic.ial-amplifier regulator circuits. As the amplifier becomes operational, this RC network ceases to have any influence on the regulator performance.

<sup>\* &</sup>quot;Digital-to-Analog Conversion Using the RCA-CD4007A COS/MOS IC", Application Note ICAN-6080.



### CA3160, CA3160A, CA3160B Types

Fig.20 - Voltage regulator circuit (0.1 to 35 V at 1 A).

### Precision Voltage-Controlled Oscillator

The circuit diagram of a precision voltagecontrolled oscillator is shown in Fig.21. The oscillator operates with a tracking error in the order of 0.02 percent and a temperature coefficient of 0.01%/°C. A multivibrator (A<sub>1</sub>) generates pulses of constant amplitude (V) and width (T<sub>2</sub>). Since the output (terminal 6) of A<sub>1</sub> (a CA3130) can swing within about 10 millivolts of either supplyrail, the output pulse amplitude (V) is essentially equal to V+. The average output voltage (E<sub>avg</sub> = V T<sub>2</sub>/T<sub>1</sub>) is applied to the non-inverting input terminal of comparator A<sub>2</sub> via an integrating network R<sub>3</sub>, C<sub>2</sub>. Comparator A<sub>2</sub> operates to establish circuit conditions such that Eavg = V1. This circuit condition is accomplished by feeding an output signal from terminal 6 of A<sub>2</sub> through R<sub>4</sub>, D<sub>4</sub> to the inverting terminal (terminal 2) of A<sub>1</sub>, thereby adjusting the multivibrator interval, T<sub>3</sub>.

#### Voltmeter With High Input Resistance

The voltmeter circuit shown in Fig.22 illustrates an application in which a number of the CA3160 characteristics are exploited. Range-switch SW1 is ganged between input and output circuitry to permit selection of the proper output voltage for feedback to Terminal 2 via 10 KΩ current-limiting resistor. The circuit is powered by a single 8.4-volt mercury battery. With zero input



Fig.21 - Voltage-controlled oscillator.

signal, the circuit consumes somewhat less than 500 microamperes plus the meter current required to indicate a given voltage. Thus, at full-scale input, the total supply current rises to slightly more than 1500 microamperes.

#### **Function Generator**

A function generator having a wide tuning range is shown in Fig.23. The adjustment range, in excess of 1,000,000/1, is accomplished by a single potentiometer. Three operational amplifiers are utilized: a CA3160 as a voltage follower, a CA3080 as a high-speed comparator, and a second CA3080A as a programmable current source. Three variable capacitors C1, C2, and C3 shape the triangular signal between 500 kHz and 1 MHz. Capacitors C4, C5, and the trimmer potentiometer in series with C5 maintain essentially constant ( $\pm$ 10%) amplitude up to 1 MHz.

#### **Staircase Generator**

Fig.24 shows a staircase generator circuit utilizing three COS/MOS operational amplifiers. Two CA3130's are used; one as a multivibrator, the other as a hysteresis switch. The third amplifier, a CA3160, is used as a linear staircase generator.

#### **Picoammeter Circuit**

Fig. 25 is a current-to-voltage converter configuration utilizing a CA3160 and CA3140 to provide a picoampere meter for  $\pm 3$  pA fullscale meter deflection. By placing Terminals 2 and 4 of the CA3160 at ground potential,



COMPARATOR

OSCILLATO



(b) — Staircase Generator Waveform

Top Trace: Staircase Output

Center Trace: Comparator

Bottom Trace: Oscillator

Fig. 24 - Staircase generator.

2 Volt Steps

9205-2859

#### Fig.25 - Current-to-voltage converter to provide a picoammeter with ± 3 pA full-scale deflection.

# CA3160, CA3160A, CA3160B Types

output (Terminal 6) near ground, thus markedly reducing the dissipation by reducing the supply current to the device.

The CA3140 stage serves as a X100 gain stage to provide the required plus and minus output swing for the meter and feedback network. A 100-to-1 voltage divider network consisting of a 9.9-K $\Omega$  resistor in series with a 100-ohm resistor sets the voltage at the 10-KM $\Omega$  resistor (in series with Terminal 3) to  $\pm 30$  mV full-scale deflection. This 30-mV signal results from  $\pm 3$  volts appearing at the top of the voltage divider network which also drives the meter circuitry.

By utilizing a switching technique in the meter circuit and in the 9.9 K $\Omega$  and 100-ohm network similar to that used in voltmeter circuit shown in Fig. 22, a current range of 3 pA to 1 nA full scale can be handled with the single 10-KM $\Omega$  resistor.

#### Single-Supply Sample-and-Hold System

Fig. 26 shows a single-supply sample-and-hold system using a CA3160 to provide a high input impedance and an input-voltage range of 0 to 10 volts. The output from the input buffer integrator network is coupled to a CA3080A. The CA3080A functions as a strobeable current source for the CA3140 output integrator and storage capacitor. The CA3140 was chosen because of its low output impedance and constant gain-bandwidth product. Pulse "droop" during the hold interval can be reduced to zero by adjusting the 100-K $\Omega$  bias-voltage potentiometer on the positive input of the CA3080A. This zero adjustment sets the CA3080A output voltage at its zero current position. In this sample-and-hold circuit it is essential that the amplifier bias current be reduced to zero to minimize output signal current during the hold mode. Even with 320 mV at the amplifier bias circuit terminal (5) at least ± 100 pA of output current will be available.

#### Wien Bridge Oscillator

A simple, single-supply Wien Bridge oscillator using a CA3160 is shown in Fig. 27. A pair of parallel-connected 1N914 diodes comprise the gain-setting network which standardizes the output voltage at approximately 1.1 volts. The 500-ohm potentiometer is adjusted so that the oscillator will always start and the oscillation will be maintained. Increasing the amplitude of the voltage may lower the threshold level for starting and for sustaining the oscillation, but will introduce more distortion.

#### **Operation with Output-Stage Power-Booster**

The current sourcing and sinking capability of the CA3160 output stage is easily supplemented to provide power-boost capability. In the circuit of Fig.28, three COS/MOS transistor-pairs in a single CA3600 IC array are shown parallel-connected with the output stage in the CA3160. In the Class A mode of CA3600E shown, a typical device consumes

# CA3160, CA3160A, CA3160B Types



Fig.28 - COS/MOS transistor array (CA3600E) connected as power booster in the output stage of the CA3160.



Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3}$  inch).

The photograph and dimensions represent a chip when it is part of the wafer. When the wafer is cut into chips the cleavage angles are  $57^{\circ}$  instead of  $90^{\circ}$  with respect to the face of the chip. Therefore, the isolated chip is actually 7 mils (0.17 mm) larger in both dimensions.

.

CA3161E

| TRU | ітн | ТΔ | RI | F |
|-----|-----|----|----|---|
| 100 |     |    |    |   |

| TRUTH T         |                |       | UTS |                |   |     |      | TPUT |   |    |   | ]       |
|-----------------|----------------|-------|-----|----------------|---|-----|------|------|---|----|---|---------|
| BINARY<br>STATE | 2 <sup>3</sup> | 22    | 21  | 2 <sup>0</sup> | а | b   | c 00 | d    | e | f  | g | DISPLAY |
| 0               | L              | <br>L | L   | L              |   | L   | L    | L    | L | L  | н |         |
| 1               | L              | L     | L   | н              | н | L   | L    | н    | н | н  | н |         |
| 2               | L              | L     | н   | L              | L | L   | н    | L    | L | н  | L | 2       |
| 3               | L              | L     | н   | н              | L | L   | L    | L    | н | н  | L | Ξ       |
| 4               | L              | н     | L   | L              | н | L   | L    | н    | н | L  | L | Ч       |
| 5               | L              | н     | L   | н              | L | н   | L    | L    | н | L  | L | 5       |
| 6               | L              | н     | н   | L              | L | н   | L    | L    | L | L  | L | .6      |
| 7               | L              | н     | н   | H              | L | L   | L    | н    | н | н  | н | 7       |
| 8               | н              | L     | L   | L              | L | L   | L    | L    | L | L  | L | B       |
| 9               | H              | L     | L   | н              | L | °L. | L    | L    | н | L  | L | 9       |
| 10              | н              | L     | н   | L              | н | н   | н    | н    | н | н  | L |         |
| 11              | н              | L     | н   | н              | L | н   | H    | L    | L | L, | L | E       |
| 12              | н              | н     | L   | L              | н | L   | L    | н    | L | L  | L | H       |
| 13              | н              | н     | L   | н              | н | н   | н    | L    | L | L  | н | L       |
| 14              | н              | н     | н   | L              | L | L   | н    | н    | L | L  | L | P       |
| 15              | н              | н     | н   | н              | н | н   | н    | н    | н | н  | н | BLANK   |

#### MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY VOLTAGE (between terminals 7 and<br>INPUT VOLTAGE (terminal 10 or 11 to ground)<br>DEVICE DISSIPATION: |         |         |          |         |            |                |                           |
|------------------------------------------------------------------------------------------------------------------|---------|---------|----------|---------|------------|----------------|---------------------------|
| Up to $T_A = +55^{\circ}C$                                                                                       | •••     | · ·     |          |         | <br>. dera | <br>te linearl | . 750 mW<br>vat 7.9 mW/°C |
| AMBIENT TEMPERATURE RANGE:                                                                                       |         |         |          |         |            |                |                           |
| Operating                                                                                                        |         |         |          |         |            |                | . 0 to +75°C              |
| Storage                                                                                                          |         |         |          |         |            |                | –65 to +150°C             |
| LEAD TEMPERATURE (DURING SOLDERING                                                                               | i):     |         |          |         |            |                |                           |
| At distance 1/16 ± 1/32 inch (1.59 ± 0/79 mm                                                                     | n) from | case fo | or 10 se | conds r | nax.       |                | +265 C                    |



Fig. 1 - Functional block diagram of the CA3162E.

### CA3162E

that the multiplex rate is unchanged. Fig. 3 shows the timing of conversion and digit select pulses for the high-speed mode. Note that the basic A/D conversion process requires approximately 5 ms in both modes.

The "EEE" or "\_\_\_\_" displays indicate that the range of the system has been exceeded in the positive or negative direction, respectively. Negative voltages to -99 mV are displayed with the minus sign in the MSD. The BCD code is 1010 for a negative overrange (\_\_\_) and 1011 for a positive overrange (EEE).

### System Application

Fig. 2 is the block diagram of a basic system using the CA3162E and the CA3161E. An actual-size PC board layout for this circuit is shown in Fig. 4. The BCD outputs of the CA3162E drive the BCD inputs of the CA3161E BCD-to-7-segment decoder directly. The seven-segment outputs are multiplexed to the three LED displays. The digits are selected by terminals 3, 4, and 5 (CA3162E), which provide base current to the external p-n-p transistors. The p-n-p's, in turn, provide current to the anodes of the display. Adjustment procedures for the gain and zero potentiometers are given in Note 1 of the Electrical Characteristics chart.







Fig. 2 – Basic digital readout system using the CA3162E and the CA3161E.

# CA3162E Liquid Crystal Display (LCD) Application

Fig. 6 shows the CA3162E in a typical LCD application. LCD's may be used in favor of LED displays in applications requiring lower power dissipation, such as battery-operated equipment, or when visibility in high-ambient-light conditions is desired.

Multiplexing of LCD digits is not practical, since LCD's must be driven by an ac signal and the average voltage across each segment is zero. Three CD4056B liquid-crystal decoder/ drivers are therefore used. Each CD4056B contains an input latch so that the BCD data for each digit may be latched into the decoder using the inverted digit-select outputs of the CA3162E as strobes.

Inverters G1 and G2 are used as an astable multivibrator to provide the ac drive to the LCD backplane. Inverters G3, G4, and G5 are the digit-select inverters and require pull-up resistors to interface the open-collector outputs of the CA3162E to COS/MOS logic. The BCD outputs of the CA3162E may be connected directly to the corresponding CD4056B inputs (using pull-up resistors). In this arrangement, the CD4056B decodes the negative sign (–) as an "L" and the positive overload indicator (E) as an "H".

# CA3162E Common-Cathode, LED Display Application

Fig. 7 shows the CA3162E connected to a CD4511B decoder/driver to operate a common-cathode LED display. Unlike the CA3161E, the CD4511B remains blank for all BCD codes greater than nine. After 999 mV the display blanks rather than displaying EEE, as with the CA3161E. When displaying negative voltage, the first digit remains blank instead of (-), and during a negative overrange the display blanks.

The additional logic shown within the dotted area of Fig. 7 restores the negative sign (-), allowing the display of negative numbers as low as -99 mV. Negative overrange is indicated by a negative sign (-) in the MSD position. The rest of the display is blanked. During a positive overrange, only segment b of the MSD is displayed.



Fig. 6 - Typical LCD application.



Fig. 7 — Typical common-cathode LED application.

### **CA3162E**

# CA3164E

| CHARACTERISTIC                                       | TEST CONDITIONS                                                        |      | LIMITS |      | UNITS |  |
|------------------------------------------------------|------------------------------------------------------------------------|------|--------|------|-------|--|
|                                                      |                                                                        | Min. | Typ.   | Max. | 01113 |  |
| Operating Voltage                                    |                                                                        | 7    | 9      | 11   | V     |  |
| Common-Mode Input<br>Voltage Range, V <sub>ICR</sub> | (V <sup>+</sup> –2 V) = 7 V                                            | 0    | -      | 7    | v     |  |
| Low-Battery Trigger<br>Voltage                       | External adjust<br>(increase only)                                     | 7.3  | 7.7    | 7.9  | v     |  |
| Horn Driver                                          | Term. 8 = 100 mA                                                       | -    | 0.5    | -    | v     |  |
| V <sub>CE</sub> (SAT)                                | Term. 8 = 300 mA                                                       | -    | 1      |      |       |  |
| Reference Voltage                                    |                                                                        | 5.8  | 6.2    | 6.6  | V     |  |
| Input Leakage                                        | Term. 2                                                                | -    |        | 1    |       |  |
| Current, IL                                          | Term. 2 at 50°C                                                        | -    | -      | 2.5  | pА    |  |
|                                                      | Term. 3                                                                | -    | -      | 50   |       |  |
|                                                      | No LED connected                                                       | -    | 8*     | 12   |       |  |
| Standby Current (13 M $\Omega$ from Term. 4 to gnd)  | LED connected—20 mA<br>for 30 ms every 60s                             | -    | 18     | -    | μΑ    |  |
|                                                      | Photoelectric operation –<br>LED photocurrent = 0.6 A<br>(5 sec. rate) | -    | 13     | -    |       |  |
| Reference Source Current                             |                                                                        | 5    | -      | -    | μA    |  |
| LED Driver Sink Current                              |                                                                        | 40   | 50     | -    | mA    |  |
| Interconnect Current<br>Source                       | I <sub>Sink</sub> = 10 μA typ.                                         | -    | 2.8    | -    | mA    |  |
| Sink                                                 | I <sub>Source</sub> = 1.3 mA typ.                                      | -    | 50     | -    | μA    |  |
| Low-Battery Adjust, Term.5<br>Input Current          |                                                                        | 50   | 70     | 100  | nA    |  |
| Timing Current                                       | Term. 13                                                               | 10   | -      | 50   | nA    |  |
| LED Blink Period                                     | Adjustable                                                             | -    | -      | 1    | PPM   |  |
| LED Pulse Width                                      | Fixed                                                                  | -    | 30     | -    | ms    |  |
| Remote Fan-Out                                       |                                                                        | 20   | -      | -    |       |  |
| Alarm Pulse Duty Cycle                               | On-time                                                                | -    | 95     | -    | %     |  |
| (4.7 MΩ from Term. II                                | On-time = 95%                                                          | -    | 0.5    | -    | sec.  |  |
| to gnd                                               | Off-time = 5%                                                          | -    | 0.026  | -    | 1     |  |

### ELECTRICAL CHARACTERISTICS at $T_{\Delta} = 25^{\circ}C$ , V<sup>+</sup> = 9 V

Adjustable to 5 μA

### **OPERATING MODES TRUTH TABLE**

| Condition                             | Smoke<br>Ionization<br>Chamber | Low<br>Battery | Led<br>6 | Alarm<br>Horn<br>8 | Alarm<br>Enable<br>Pulser<br>11 | System<br>Interconnect<br>12 | Remote<br>Unit<br>Status |
|---------------------------------------|--------------------------------|----------------|----------|--------------------|---------------------------------|------------------------------|--------------------------|
| Normal                                | No                             | No             | Blink    | Off                | Х                               | Low                          | Off                      |
| Low Battery                           | No                             | Yes            | Blink    | Beep               | Х                               | Low                          | Off                      |
| Smoke In Chamber                      | Yes                            | x              | On       | Pulsed*            | Resistor<br>to ground           | High                         | On                       |
| External Input A1<br>From Remote Unit | No                             | No             | Blink    | On**               | High                            | High                         | On                       |

\*\* Alarm Horn follows mode programmed for internal system input. For example, if terminal 11 has resistor connected to ground, horn will beep. If terminal 11 is connected to V<sup>+</sup>, horn will be "on." X = Don't Care

Blink & Beep = 30 msec (fixed) every 50 sec (ADJ)

Pulsed = 95% "on" time - Period is determined by resistor from terminal 11 to ground-5% Off Time \* Horn "Continuous" if terminal 11 is connected to V<sup>+</sup>

#### **Connections for Optional Functions**

### 1. Low Battery Adjustment - Terminal 5

Add diodes as shown below to increase the the low-battery trigger point.



#### 2. Sounder Operating Mode

Continuous sound on alarm – connect terminal 11 to  $V^+$ .

 $\label{eq:pulsed sound on alarm-connect resistor} \\ between terminal and ground.$ 

#### 3. Remote (Interconnect)

Connect terminal 12 to same terminal on all other units (fan out = 20 units). When interconnecting units for the remote-alarm function, the extremely low currents involved make it extremely important that a provision be made for limiting externally induced transients into the remote termial. For example, inadvertent contact with external power sources or electrical storm activity may cause triggering of the remote alarm function. The circuit below will reduce the possibility of such occurences.



#### 4. LED On-Time Adjustment

Option 1: The CA3164E is designed to provide a fixed LED on-time of approximately 30 ms. For applications requiring a reduction in on-time the following circuit is recommended:



This circuit reduces the LED on-time but does not affect the horn on-time of 30 ms. When using this configuration during the continuous-alarm mode (smoke in chamber) the LED will be off instead of on, as shown in the truth table. If the horn is pulsed during the alarm mode, the LED will blink at the pulse rate.

# **Dual BiMOS Operational Amplifiers**

With MOS/FET Input, Bipolar Output

The RCA-CA3240A and CA3240 are dual versions of the popular CA3140-series integrated circuit operational amplifiers. They combine the advantages of MOS and bipolar transistors on the same monolithic chip. The gate-protected MOS/FET (PMOS) input transistors provide high input impedance and a wide common-mode input voltage range (typically to 0.5 V below the negative supply rail). The bipolar output transistors allow a wide output voltage swing and provide a high output current capability.

The CA3240A and CA3240 are supplied in the 8-lead dual-in-line plastic package (Mini-DIP, E suffix), and in the 14-lead dual-in-line plastic package (E1 suffix). They are pincompatible with the industry standard 747 and 1458 operational amplifiers in similar packages. The CA3240A and CA3240 have an operating-temperature range of -40 to +85°C. The offset null feature is available only when these types are supplied in the 14-lead dual-in-line plastic package (E1 suffix).

### Features:

- Dual version of CA3140
- Internally compensated
- MOS/FET input stage
  - (a) Very high input impedance (Z<sub>IN</sub>) 1.5 T $\Omega$  typ. (b) Very low input current (I<sub>I</sub>) – 10 pA typ. at ± 15 V (c) Wide common-mode input-voltage range (V<sub>ICR</sub>) –
  - can be swung 0.5 volt below negative supplyvoltage rail
- (d) Rugged input stage bipolar diode protected
   Directly replaces industry types 747 and 1458 in
- most applications Operation from 4-to-36 volts
- single or dual supplies Characterized for ± 15-volt operation and for
- TTL supply systems with operation down to 4 volts
- Wide bandwidth 4.5 MHz unity gain at ± 15 V or 30 V
- High voltage-follower slew rate 9 V/µs
- Output swings to within 0.5 volt of negative supply at V<sup>+</sup> = 5 V, V<sup>-</sup> = 0



#### 

CA3240, CA3240A Types



OFFSET

E1 Suffix Pin compatible with the industry-standard 747



E Suffix Pin compatible with the industry-standard 1458

Fig. 1 - Functional diagrams.

Applications:

- Ground-referenced single-supply amplifiers in automobile and portable instrumentation
- Sample and hold amplifiers
- Long-duration timers/multivibrators (microseconds-minutes-hours)
- Photocurrent instrumentation
- Active filters Intrusion alarm systems
- Comparators Instrumentation amplifiers
- Function generators Power supplies

### **Circuit Description**

The schematic diagram of one amplifier section of the CA3240 is shown in Fig. 2. It consists of a differential amplifier stage using PMOS transistors Q9 and Q10 with gate-tosource protection against static discharge damage provided by zener diodes D3, D4, and D5. Constant current bias is applied to the differential amplifier from transistors Q2 and Q5 connected as a constant-current source. This assures a high common-mode rejection ratio. The output of the differential amplifier is coupled to the base of gain stage transistor Q13 by means of an n-p-n current mirror that supplies the required differentialto-single-ended conversion. Provision for offset null for types in the 14-lead plastic package (E1 suffix) is provided through the use of this current mirror.

### TYPICAL ELECTRICAL CHARACTERISTICS

|                                                                  |                              | TES<br>CONDIT                                                                                                            |                  | TYPICAL                                                          | ALUES      |        |     |    |
|------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------|------------|--------|-----|----|
| CHARACTERISTIC                                                   | ;                            | V <sup>+</sup> = +15 V<br>V <sup></sup> = -15 V<br>T <sub>A</sub> = 25 <sup>o</sup> C                                    |                  | CA3240A                                                          | CA3240     | UNITS  |     |    |
| Input Offset Voltage<br>Adjustment Resistor<br>(E1 Package Only) |                              | Typ. Value of<br>Resistor Between<br>Terms. 4 and<br>3(5) or Between<br>4 and 14(8) to<br>Adjust Max.<br>V <sub>1O</sub> |                  | Terms: 4 and<br>3(5) or Between<br>4 and 14(8) to<br>Adjust Max. |            | 18     | 4.7 | kΩ |
| Input Resistance                                                 | R <sub>1</sub>               |                                                                                                                          |                  | 1.5                                                              | 1.5        | TΩ     |     |    |
| Input Capacitance                                                | с <sub>I</sub>               |                                                                                                                          |                  | 4                                                                | 4          | рF     |     |    |
| Output Resistance                                                | RO                           |                                                                                                                          |                  | 60                                                               | 60         | Ω      |     |    |
| Equivalent Wideband<br>Input Noise Voltage<br>(See Fig. 21)      | e <sub>n</sub>               | BW=140 k<br>R <sub>S</sub> = 1 MS                                                                                        |                  | 48                                                               | 48         | μν .   |     |    |
| Equivalent Input<br>Noise Voltage                                | e <sub>n</sub>               | f= 1 kHz                                                                                                                 | R <sub>S</sub> = | 40                                                               | 40         | nV/√Hz |     |    |
| (See Fig. 10)                                                    |                              | f=10 kHz                                                                                                                 | 100 Ω            | 12                                                               | 12         |        |     |    |
| Short-Circuit Current to<br>Opposite Supply Source               | <sup>I</sup> ом <sup>+</sup> |                                                                                                                          |                  | 40                                                               | 40         | mA     |     |    |
| Sink                                                             | <sup>1</sup> ом <sup></sup>  |                                                                                                                          |                  | 11                                                               | 11         |        |     |    |
| Gain-Bandwidth<br>Product<br>(See Figs. 5 and 19)                | fт                           |                                                                                                                          |                  | 4.5                                                              | 4.5        | MHz    |     |    |
| Slew Rate<br>(See Fig. 6)                                        | SR                           |                                                                                                                          |                  | 9                                                                | 9          | V/µs   |     |    |
| Transient Response:<br>Rise Time                                 | +                            | R <sub>L</sub> =2 kΩ                                                                                                     |                  | 0.08                                                             | 0.08       | μs     |     |    |
| Overshoot (See Fig. 20)                                          | t <sub>r</sub>               | C <sub>L</sub> =100 p                                                                                                    | F                | 10                                                               | 10         | %      |     |    |
| Settling Time<br>at 10 Vp-p,<br>(See Fig. 17)1 mV<br>10 mV       | - t <sub>s</sub>             | R <sub>L</sub> =2 kΩ<br>C <sub>L</sub> =100 pF<br>Voltage Follower                                                       |                  | 4.5<br>1.4                                                       | 4.5<br>1.4 | μs     |     |    |
| Crosstalk                                                        |                              | f = 1 kHz                                                                                                                |                  | 120                                                              | 120        | dB     |     |    |

# CA3240, CA3240A Types









| CHARACTERISTIC                          | TYPICAL                      |         |        |       |
|-----------------------------------------|------------------------------|---------|--------|-------|
| CHARACTERISTIC                          | •                            | CA3240A | CA3240 | UNITS |
| Input Offset Voltage,                   | l⊻iol                        | 2       | 5      | mV    |
| Input Offset Current,                   | lio                          | 0.1     | 0.1    | pА    |
| Input Current,                          | II.                          | 2       | 2      | pА    |
| Input Resistance                        |                              | 1       | 1      | ТΩ    |
| Large-Signal Voltage Gain,              | AOL                          | 100 k   | 100 k  | V/V   |
| (See Figs. 4, 19)                       | -                            | 100     | 100    | dB    |
| Common-Mode Rejection Ratio             | , CMRR                       | 32      | 32     | μV/V  |
|                                         |                              | 90      | 90     | dB    |
| Common-Mode Input-Voltage<br>Range,     | VICB                         | -0.5    | -0.5   | v     |
| (See Fig. 22)                           | ien                          | 2.6     | 2.6    |       |
| Power-Supply Rejection Ratio,           | PSRR                         | 31.6    | 31.6   | μV/V  |
|                                         |                              | 90      | 90     | dB    |
| Maximum Output Voltage,                 | V <sub>OM</sub> <sup>+</sup> | 3       | 3      |       |
| (See Figs. 16,22)                       | V <sub>OM</sub> -            | 0.3     | 0.3    | ] `   |
| Maximum Output Current:                 |                              |         |        |       |
| Source,                                 | IOM <sup>+</sup>             | 20      | 20     | - mA  |
| Sink                                    | Чом⁻                         | 1       | 1      |       |
| Slew Rate (See Fig. 6)                  |                              | 7       | 7      | V/µs  |
| Gain-Bandwidth Product,<br>(See Fig. 5) | fT                           | 4.5     | 4.5    | MHz   |
| Supply Current,<br>(See Fig. 7)         | , <b>I</b> +                 | 4       | 4      | mA    |
| Device Dissipation,                     | PD                           | 20      | 20     | mW    |

# TYPICAL ELECTRICAL CHARACTERISTICS FOR DESIGN GUIDANCE At V<sup>+</sup> = 5 V, V<sup>-</sup> = 0 V, T<sub>A</sub> = 25°C



CA3240, CA3240A Types



Fig. 16 — Output-voltage-swing capability and common-mode input-voltage rangeas a function of supply voltage and temperature.



18 — Input current as a function o ambient temperature.







269

#### TYPICAL APPLICATIONS

### **On/Off Touch Switch**

The on/off touch switch shown in Fig. 26 uses the CA3240E to sense small currents flowing between two contact points on a touch plate consisting of a PC board metal-lization "grid". When the "on" plate is touched, current flows between the two halves of the grid causing a positive shift in the output voltage (Term. 7) of the CA3240E. These positive transitions are fed into the CA3059, which is used as a latching circuit and zero-crossing triac driver. When a positive pulse occurs at Terminal 7 of the CA3240E, the triac is turned on and held on by the CA3059 and its associated positive feedback circuitry (51-k $\Omega$  resistor and 36-k $\Omega$ /42-k $\Omega$ voltage divider). When the positive pulse occurs at Terminal 1 (CA3240E), the triac is turned off and held off in a similar manner. Note that power for the CA3240E is supplied by the CA3059 internal power supply. The advantage of using the CA3240E in this circuit is that it can sense the small currents associated with skin conduction while allowing sufficiently high circuit impedance to provide protection against electrical shock.

#### Dual Level Detector (window comparator)

Fig. 27 illustrates a simple dual liquid level detector using the CA3240E as the sensing amplifier. This circuit operates on the principle that most liquids contain enough ions in solution to sustain a small amount of current flow between two electrodes submersed in the liquid. The current, induced by an 0.5-V potential applied between two halves of a PC board grid, is converted to a voltage level by the CA3240E in a circuit similar to that of the on/off touch switch shown in Fig. 26. The changes in voltage for both the upper and lower level sensors are processed by the CA3140 to activate an LED whenever the liquid level is above the upper sensor or below the lower sensor.

#### Constant-Voltage/Constant-Current Power Supply

The constant-voltage/constant-current power supply shown in Fig. 28 uses the CA3240E as a voltage-error and current-sensing amplifier. The CA3240E is ideal for this application because its input common-mode voltage-range includes ground, allowing the supply to adjust from 20 mV to 25 V without requiring an additional negative input voltage. Also, the ground reference capability of the CA-3240E allows it to sense the voltage across the 1- $\Omega$  current-sensing resistor in the negative output lead of the power supply. The CA3086 transistor array functions as a reference for both constant-voltage and constantcurrent limiting. The 2N6385 power Darlington is used as the pass element and may be required to dissipate as much as 40 W. Fig. 29 shows the transient response of the supply during a 100-mA to 1-A load transition.







\*AT 220 V OPERATION, TRIAC SHOULD BE T2300D, RS= IB K, 5 W





Fig. 27 — Dual level detector.

### CA3240, CA3240A Types

### CA3240, CA3240A Types

#### **Differential Light Detector**

In the circuit shown in Fig. 32, the CA3240E converts the current from two photo diodes to voltage, and applies 1 V of reverse bias to the diodes. The voltages from the CA3240E outputs are subtracted in the second stage (CA3140) so that only the difference is amplified. In this manner, the circuit can be used over a wide range of ambient light conditions without circuit component adjustment. Also, when used with a light source, the circuit will not be sensitive to changes in light level as the source ages.



TYPICAL ELECTROCARDIOGRAM WAVEFORM

VERTICAL: I.O.m.V/DIV. (AMPLIFIER GAIN = IDOX) (SCOPE SENSITIVITY = 0.IV/DIV. HORIZONTAL:>0.2 SEC/DIV (UNCAL)

92CS-30033

Fig. 31 - Typical electrocardiogram waveform.



Fig. 32 - Differential light detector.



#### CA3240H Dimensions and Pad Layout

The photographs and dimensions represent a chip when it is part of the wafer. When the wafer is cut into chips, the cleavage angles are  $57^{0}$  instead of  $90^{0}$  with respect to the face of the chip. Therefore, the isolated chip is actually 7 mils (0.17 mm) larger in both dimensions.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3}$  inch).

|                                                                      | TEST<br>CONDITIONS                               |                     | VALUES  |      |         |      |        |      |       |  |
|----------------------------------------------------------------------|--------------------------------------------------|---------------------|---------|------|---------|------|--------|------|-------|--|
| CHARACTERISTIC                                                       |                                                  |                     | CA3290B |      | CA3290A |      | CA3290 |      | UNITS |  |
|                                                                      |                                                  | V <sup>+</sup>      | Тур.    | Max. | Тур.    | Max. | Тур.   | Max. |       |  |
| Input Offset<br>Voltage, V <sub>IO</sub>                             | V <sub>IC</sub> =1.4 V,<br>V <sub>O</sub> =1.4 V | 5 V                 | 3.5     | -    | 4.5     | -    | 8.5    | -    | mV    |  |
|                                                                      | V <sub>IC</sub> =0 V,<br>V <sub>O</sub> =0 V     | ±15 V               | 3.5     | _    | 8.5     | -    | 8.5    |      |       |  |
| Temp. Coefficient<br>of Input Offset<br>Voltage,∆V <sub>IO</sub> /∆T |                                                  |                     | 8       | _    | 8       | -    | 8      | -    | µV/ºC |  |
| Input Offset                                                         | V <sub>IC</sub> =1.4 V                           | 5 V                 | 2       | 22   | 2       | 28   | 2      | 32   | nA    |  |
| Current, I <sub>IO</sub>                                             | V <sub>IC</sub> =0 V                             | ±15 V               | 7       | 22   | 7       | 28   | 7      | 32   |       |  |
|                                                                      | V <sub>IC</sub> =1.4 V                           | 5 V                 | 2.8     | 32   | 2.8     | 45   | 2.8    | 55   | nA    |  |
| Input Current, I                                                     | V <sub>IC</sub> =0 V                             | ±15 V               | 13      | 32   | 13      | 45   | 13     | 55   |       |  |
| Supply Current, I <sup>+*</sup>                                      | D                                                | 5 V                 | 0.85    | 1.6  | 0.85    | 1    | 0.85   | 1.6  | mA    |  |
| Suppry Current, i                                                    | R <sub>L</sub> = ∞                               | 30 V                | 1.62    | 3.5  | 1.62    | 3    | 1.62   | 3.5  |       |  |
| Maltana Caira A                                                      | D -15 HO                                         | +15.1/              | 150     | -    | 150     | -    | 150    | -    | V/mV  |  |
| Voltage Gain, A <sub>OL</sub>                                        | $R_L = 15 k\Omega$                               | ±15 V               | 103     |      | 103     | -    | 103    | -    | dB    |  |
| Saturation                                                           | V <sup>+</sup> =5 V,<br>4 mA,                    | +125 <sup>0</sup> C | 0.22    | 0.7  | 0.22    | 0.7  | 0.22   | 0.7  | v     |  |
| Voltage                                                              | +V <sub>I</sub> =0 V,<br>-V <sub>I</sub> =1 V    | –55 <sup>0</sup> C  | 0.1     | -    | 0.1     | -    | 0.1    | -    |       |  |
| Output Leakage                                                       |                                                  | 15 V                | 65      | ł    | 65      | -    | 65     |      | 1     |  |
| Current, I <sub>OL</sub>                                             |                                                  | 36 V                | 130     | 1k   | 130     | 1k   | 130    | 1k   | nA    |  |

### ELECTRICAL CHARACTERISTICS at $T_A = -55$ to +125°C

At T<sub>A</sub> = +125°C

At T<sub>A</sub> = --55°C



In essence, Q1 and Q4 function as sourcefollowers to drive Q2 and Q3, respectively, r with zener diodes D1 through D4 providing

gate-oxide protection against input voltage

transients (e.g., static electricity). The current flow in Q1 and Q2 is established at approximately 50 microamperes by constantcurrent sources 1<sub>1</sub> and 1<sub>3</sub>, respectively. Since

# CA3290, CA3290A, CA3290B

Q1 and Q4 are operated with a constant current load, their gate-to-source voltage drops will be effectively constant as long as the input voltages are within the common-mode range. As a result, the input offset voltage (VGS(Q1) + VBE(Q2) - VBE(Q3) - VGS(Q4))will not be degraded when a large differential dc voltage is applied to the device for extended periods of time at high temperatures.

Additional voltage gain following the first stage is provided by transistors  $\Omega$ 7 and  $\Omega$ 8. The collector of  $\Omega$ 8 is open, offering the user a wide variety of options in applications. An additional discrete transistor can be added if it becomes necessary to boost the output sink-current capability.

The detailed schematic diagram for one comparator and the common current-source biasing is shown in Fig. 2. PMOS transistors 09 through Q12 are the current-source elements identified in Fig. 1 as 1<sub>1</sub> through 14, respectively. Their gate-source potentials (VGS) are supplied by a common bus from the biasing circuit shown in the right-hand portion of the Fig. 2. The currents supplied by Q10 and Q12 are twice those supplied by Q9 and Q11. The transistor geometries are appropriately scaled to provide the requisite currents with common VGS applied to Q9 through Q12.







### ELECTRICAL CHARACTERISTICS AT $T_A = 25^{\circ}C$

|                                                                                                                                                          | TEST         |                                                         | LIMITS                                                       |      |       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------|--------------------------------------------------------------|------|-------|
| CHARACTERISTIC                                                                                                                                           | COND.        |                                                         | CA3290                                                       |      | UNITS |
|                                                                                                                                                          | V+           | Min.                                                    | Тур.                                                         | Max. |       |
| Input Offset Voltage,<br>V <sub>IO</sub> V <sub>IC</sub> =1.4 V<br><u>V<sub>O</sub>=1.4 V</u><br><u>V<sub>O</sub>=1.4 V</u><br><u>V<sub>IC</sub>=0 V</u> | 5 V<br>±15 V |                                                         | 7.5                                                          | 20   | mV    |
| V <sub>O</sub> =0 V                                                                                                                                      | ±15 V        |                                                         | 7.5                                                          | 20   |       |
| Input Current, I <sub>I</sub><br><u>VIC</u> =1.4 V                                                                                                       | 5 V          | _                                                       | 3.5                                                          | 50   | рА    |
| V <sub>IC</sub> =0 V                                                                                                                                     | ±15 V        | -                                                       | 12                                                           | 50   |       |
| Input Offset Current, I <sub>IO</sub><br>VIC=1.4 V<br>VIC=0 V                                                                                            | 5 V<br>±15 V | _                                                       | 2                                                            | 30   | рА    |
| v IC=0 v                                                                                                                                                 | ±15 V        |                                                         | /                                                            | 30   |       |
| Common-Mode Input-<br>Voltage Range, V <sub>ICR</sub><br>V <sub>O</sub> =1.4 V                                                                           | 5 V          | V <sup>+</sup> -3.5                                     | V <sup>+</sup> -3.1                                          | _    |       |
| V <sub>O</sub> =0 V                                                                                                                                      | ±15 V        | V <sup>-</sup><br>V <sup>+</sup> -3.8<br>V <sup>-</sup> | V <sup>1.5</sup><br>V <sup>+</sup> -3.4<br>V <sup></sup> 1.6 | _    |       |
| Supply Current, I <sup>+</sup>                                                                                                                           | 30 V         | _                                                       | 1.35                                                         | 3    |       |
| R <sub>L</sub> = ∞                                                                                                                                       | 5 V          |                                                         | 0.8                                                          | 1.4  | mA    |
| Voltage Gain, A <sub>OL</sub>                                                                                                                            | +15.1        | 25                                                      | 800                                                          | _    | V/mV  |
| $R_L = 15 k\Omega$                                                                                                                                       | ±15 V        | 88                                                      | 118                                                          | -    | dB    |
| Output Sink Current<br>V <sub>O</sub> =1.4 V                                                                                                             | 5 V          | 6                                                       | 30                                                           | -    | mA    |
| Saturation Voltage<br>+V <sub>I</sub> =0 V,<br>-V <sub>I</sub> =1 V,<br>4 mA                                                                             | 5 V          | _                                                       | 0.12                                                         | 0.4  | ·     |
| Output Leakage Current,                                                                                                                                  | 15 V         | -                                                       | 100                                                          | -    |       |
| IOL                                                                                                                                                      | 36 V         | · -                                                     | 500                                                          | _    | - pA  |
| Response Time<br>R <sub>L</sub> =5.1 k $\Omega$ Rising Edge                                                                                              | 15 V         | _                                                       | 1.2                                                          | -    | μs    |
| Falling Edge                                                                                                                                             | 13 1         | . —                                                     | 200                                                          | -    | ns    |
| Common-Mode Rejection                                                                                                                                    | ±15 V        |                                                         | 44                                                           | 562  | μν/ν  |
| Ratio, CMRR                                                                                                                                              | 5 V          | -                                                       | 100                                                          | 562  | μν,ν  |
| Power-Supply Rejection<br>Ratio, PSRR                                                                                                                    | ±15 V        | _                                                       | 15                                                           | 316  | μV/V  |
| Large-Signal Response<br>Time                                                                                                                            | 15 V         | -                                                       | 500                                                          | _    |       |
| RL=5.1 kΩ                                                                                                                                                | 5 V          | -                                                       | 400                                                          | -    | ns    |

# CA3290, CA3290A, CA3290B



Fig. 9 – Output saturation voltage as a function of output sink current.





WITH C<sub>c</sub> TOP TRACE = 4.5 mV/DIV = V<sub>IN</sub> BOTTOM TRACE = IOV/DIV = V<sub>OUT</sub> H = 5<sub>µ45</sub>/DIV



WITHOUT C<sub>c</sub> TOP TRACE  $\approx 4.5 \text{ mV/DIV}$ BOTTOM TRACE = IO V/DIV H =  $5 \mu \text{s/DIV}$ 

92CM-30059

Fig. 10 - Parasitic-oscillations test circuit and associated waveforms.

# CA3290, CA3290A, CA3290B



Fig. 13 - Light-controlled one-shot timer.

Fig. 15 - Window comparator.

INPUTO

0

670 Q

N2102

WINDOW = 0.98 V WIDE LED ON IN WINDOW

92CS-30037



Fig. 14 - Low-frequency multivibrator.



The photographs and dimensions of each COS/MOS chip represent a chip when it is part of the wafer. When the wafer is cut into chips, the cleavage angles are  $57^{\circ}$  instead of  $90^{\circ}$  with respect to the face of the chip. Therefore, the isolated chip is actually 7 mils (0.17 mm) larger in both dimensions.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).



279

| CHARACTERISTIC                          | TEST CONDITIONS                                                        | Min. | Тур. | Max. | UNITS   |  |
|-----------------------------------------|------------------------------------------------------------------------|------|------|------|---------|--|
| STATIC                                  |                                                                        |      |      |      |         |  |
| Output Voltage:                         |                                                                        |      |      |      |         |  |
| High, VOH                               |                                                                        | 13.5 | 14.2 | -    |         |  |
| Low, VOL                                |                                                                        | -    | 0.03 | 0.1  | v       |  |
| Max. Undistorted Output Swing,<br>VOP-P | 0°C <t<sub>A&lt;75°C</t<sub>                                           | 10   | 13.5 | _    |         |  |
| Output Current:                         |                                                                        |      |      |      |         |  |
| Source, ISOURCE                         |                                                                        | 5    | 10   | -    | mA      |  |
| Sink, ISINK                             |                                                                        | 0.5  | 1    | -    | mA      |  |
| Total Quiescent Current: IO             |                                                                        |      |      |      |         |  |
| Noninverting inputs open                |                                                                        | -    | 6.9  | 10   | mA      |  |
| Noninverting inputs grounded            |                                                                        | -    | 7.8  | 14   | 104     |  |
| Input Riss Current Jup                  | R <sub>L</sub> = ∞ T <sub>A</sub> = 25 <sup>o</sup> C                  | -    | 50   | 300  | nA      |  |
| Input Bias Current, IIB                 | R <sub>L</sub> = ∞ 0 <sup>o</sup> C ≪T <sub>A</sub> ≪75 <sup>o</sup> C | -    | - 1  | 500  |         |  |
| DYNAMIC                                 |                                                                        |      |      |      |         |  |
| Onen Loon Valtara Cain. A au            | T <sub>A</sub> = 25 <sup>o</sup> C                                     | 1000 | 2000 | -    | V/V     |  |
| Open-Loop Voltage Gain, AOL             | 0°C≪TA≪75°C                                                            | 800  | -    | -    | •/•     |  |
| Input Resistance, R                     |                                                                        | 0.1  | 1    | -    | MΩ      |  |
| Slew Rate, SR                           | $C_L = 100 \text{ pF}, \text{R}_L = 5 \text{ k}\Omega$                 | -    | 0.6  | -    | V/µs    |  |
| Unity Gain Gandwidth, BW                |                                                                        | -    | 5    |      | MHz     |  |
| Phase Margin, $\phi$                    |                                                                        |      | 70   | -    | Degrees |  |

f = 100 Hz

f = 1 kHz

### ELECTRICAL CHARACTERISTICS AT $T_A = 25^{\circ}C$ , V<sup>+</sup> = 15 V (Unless Indicated Otherwise)

# CA3401E, CA3401G AMBIENT TEMPERATURE (TA)+25°C

SUPPLY VOLTAGE (V+)-V

QUIESCENT CURRENT (IQI, IQ2)-MA

DIAL



Fig. 11 - Source current vs. supply voltage.





Power Supply Rejection

Channel Separation, e01/e02





92CS-21639RI Fig.8 - Output voltage swing test circuit.



55

65

\_

\_

dB

dB

I QI IS TOTAL QUIESCENT CURRENT 101 IS TOTAL OUTCOLL "+" INPUT OPEN. I O2 IS TOTAL QUIESCENT CURRENT WITH "+" INPUT GROUNDED.

92 CS-21638R

Fig.7 - Quiescent power supply current test circuit.







### ELECTRICAL CHARACTERISTICS, At $T_A = 25^{\circ}C$

|                                                                             |                                    |                                                                                           | TYPICAL<br>CURVE OR |      | LIMITS |      |        |
|-----------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------|---------------------|------|--------|------|--------|
| CHARACTERISTIC                                                              | SYMBOL                             | TEST CONDITIONS                                                                           | CIRCUIT<br>FIG. NO. | Min. | Typ.   | Max. | UNIT   |
| For Each p-Channel MOS Transistor                                           |                                    |                                                                                           |                     |      |        |      |        |
| Drain Current                                                               | 1D                                 | V <sub>DS</sub> =-10 V,V <sub>GS</sub> =-3.6 V                                            | 2,3,4               | -0.5 | -1.1   | -2.0 | mA     |
| Gate-to-Source Threshold Voltage                                            | V <sub>GS(th)</sub>                | i <sub>D</sub> =-10 μA                                                                    |                     | -    | -1.75  | -    | v      |
| Gate-to-Source Voltage<br>Differential (p <sub>1</sub> vs. p <sub>2</sub> ) | V <sub>GS1</sub> -V <sub>GS2</sub> | I <sub>D</sub> =100 μA,V <sub>DS</sub> =10 V                                              | 5                   | -    | ±4     | ±20  | mV     |
| Forward Transconductance                                                    | 9fs                                | ID=-1 mA,f=1 kHz                                                                          | 6                   |      | 920    | -    | μmho   |
| Low-Frequency Noise Voltage                                                 | e <sub>N</sub>                     | 1 <sub>D</sub> =1 mA,f=1 kHz,R <sub>s</sub> =0 Ω                                          | 7                   |      | 0.03   |      | µV ∫Hz |
| Low-Frequency Noise Current                                                 | 'N                                 | ID=-1mA,f=1kHz,Rs=1 MΩ                                                                    | 7                   |      | 0.2    |      | pA √Hz |
| Current-Mirror<br>Transfer Ratio (p <sub>1</sub> /p <sub>2</sub> )          | <sup>I</sup> MTR                   | ι <sub>1</sub> =-100 μΑ,V <sub>DS</sub> =10 V                                             | 30                  | 0.7  | 1.1    | 1.5  | -      |
| Gate-Terminal Current                                                       | <sup>I</sup> GT                    | V <sub>DS</sub> =-10 V,V <sub>GS</sub> =-3.5 V                                            | -                   | -    | ±0.015 | -40  | nA     |
| Input Capacitance                                                           | Ci                                 |                                                                                           |                     |      | 6.3    | -    | pF     |
| Output Capacitance                                                          | c <sub>o</sub>                     |                                                                                           |                     | -    | 3      |      | pF     |
| Input-to-Output Capacitance                                                 | CI-O                               |                                                                                           |                     |      | 0.75   | -    | pF     |
| For Each n-Channel MOS Transistor                                           |                                    |                                                                                           |                     |      |        |      |        |
| Drain Current                                                               | ЧD                                 | V <sub>DS</sub> -+10 V,V <sub>GS</sub> -+3.6 V                                            | 2,3,4               | 0.4  | 0.9    | 1.6  | mA     |
| Gate-to-Source Threshold Voltage                                            | V <sub>GS(th)</sub>                | i <sub>D</sub> =10 μA                                                                     |                     |      | 1.5    |      | v      |
| Gate-to-Source Voltage<br>Differential (n <sub>1</sub> vs n <sub>2</sub> )  | V <sub>GS1</sub> V <sub>GS2</sub>  | I <sub>D</sub> -100 μA,V <sub>DS</sub> ++10 V                                             | 5                   |      | ±30    | -    | mV     |
| Forward Transconductance                                                    | 9fs                                | I <sub>D</sub> =1 mA,f=1 kHz                                                              | 6                   |      | 860    |      | μmho   |
| Low-Frequency Noise Voltage                                                 | e <sub>N</sub>                     | ID=1 mA,f=1 kHz,Rs=0 12                                                                   | 7                   |      | 0.2    |      | μV √Hz |
| Low-Frequency Noise Current                                                 | 'N                                 | I <sub>D</sub> -1 mA,f-1 kHz,R <sub>s</sub> -1 MΩ                                         | 7                   | -    | 0.3    | -    | pA √Hz |
| Current-Mirror<br>Transfer Ratio (n1/n2)                                    | MTR                                | ι <sub>1</sub> =100 μΑ,V <sub>DS</sub> =+10 V                                             | 29                  | 0.7  | 1.3    | 2.0  | -      |
| Gate-Terminal Current                                                       | <sup>1</sup> GT                    | V <sub>DS</sub> =+10 V,V <sub>GS</sub> =+3.7 V                                            | -                   |      | ±0.01  | +40  | nA     |
| Input Capacitance                                                           | C <sub>1</sub>                     | -                                                                                         | -                   |      | 5.5    |      | рF     |
| Output Capacitance                                                          | c <sub>o</sub>                     | -                                                                                         | -                   |      | 2.0    |      | ρF     |
| Input-to-Output Capacitance                                                 | C <sub>I-O</sub>                   |                                                                                           |                     | 14.0 | 0.35   |      | рF     |
| For Each COS/MOS Transistor Pair                                            |                                    |                                                                                           |                     |      |        |      |        |
| Drain Current                                                               | 10D                                | V <sub>DD</sub> =+10 V                                                                    | 9,10                | 1.0  | 2.2    | 4.0  | mA     |
| Drain-to-Source Cutoff Current                                              | DD(off)                            | V <sub>DD</sub> =+10 V,V <sub>SS</sub> =0 V<br>Gate Voltage(V <sub>G</sub> )=+10 V or 0 V | 8                   |      | 0.5    | 100  | nA     |
| DC Output Voltage                                                           | v <sub>o</sub>                     | V <sub>DD</sub> =+10 V                                                                    | 10                  | 4.2  | 5.0    | 5.8  | v      |
| Forward Transconductance                                                    | 9 <sub>fs</sub>                    | V <sub>DD</sub> =+10 V, f = 1 kHz                                                         | 6                   | -    | 2300   |      | μmho   |
| Slew Rate (Open-Loop)                                                       | SR                                 | V <sub>DD</sub> =+15 V                                                                    | 10                  | -    | 95     |      | V/µs   |
| Amplifier Voltage Gain                                                      | AOL                                | V <sub>DD</sub> =+10 V,f=1 kHz,R <sub>b</sub> =22 MΩ<br>R <sub>s</sub> =50 Ω              | 10,11               | -    | 32     |      | dB     |
| Gate-Terminal Current                                                       | <sup>I</sup> GT                    | V <sub>DD</sub> =+10 V                                                                    | 10                  | -    | ±0.005 | ±20  | nA     |
| Broadband Output Noise Voltage                                              | EON                                | V <sub>DD</sub> =+10 V,R <sub>b</sub> =22 MΩ,R <sub>s</sub> =10 kΩ                        | 10,11               |      | 500    |      | μV     |
| Input Capacitance                                                           | CI                                 | -                                                                                         | -                   |      | 11.8   |      | pF     |
| Output Capacitance                                                          | co                                 | -                                                                                         | -                   | -    | 5.0    |      | pF     |
| Input-to-Output Capacitance                                                 | CI-O                               | _                                                                                         | -                   |      | 1.1    |      | pł     |
| Lange                                                                       |                                    | · · · · · · · · · · · · · · · · · · ·                                                     |                     | ·    |        |      |        |

# **CA3600E**



Fig. 6- Forward transconductance vs. drain current.







Fig.9 - Typical V<sub>DD</sub> vs. I<sub>DD</sub> characteristics for amplifier circuits of Fig.10 and Fig.15.



Fig. 8- Drain-to-source cutoff current vs. ambient temperature.

### **CA3600E**



Fig. 17- Typical voltage gain vs. operating frequency characteristics for three-stage COS/MOS transistor-pair amplifier in Fig. 16.

Multivibrators, Threshold Detectors, and Comparators

Descriptions of several circuits using COS/MOS transistorpairs in both monostable and astable multivibrators have been The characteristics of COS/MOS pairs are also published. ideal for mating with micropower op-amps in circuits such as the precision multistable circuits shown in Fig. 22. In these circuits precise timing and thresholds are assured by the stable characteristics of the input differential amplifier in the CA3080 Operational Transconductance Amplifier. Moreover, speed vs. power consumption tradeoffs can be made by adjustment of the Amplifier-Bias-Current (I<sub>ABC</sub>) supplied to terminal 5 of the CA3080. The quiescent power consumption of the circuits shown in Fig. 22 is typically 6 mW, but can be made to operate in the micropower region by suitable modifications.

The schematic diagram of a programmable micropower com-parator, shown in Fig. 23 employs the combination of an op-amp (CA3080A) and COS/MOS transistor-pairs in the CA3600E. Quiescent power consumption of the circuit is about 10  $\mu$ W(typ.). When the comparator is strobed "ON", transistor P1 is driven into conduction and the OTA becomes active. Under these conditions, the circuit consumes 420 µW and responds to a differential-input signal in about 8  $\mu$ s. By suitably biasing the CA3080A, the circuit response time can be decreased to about 150 ns but the power consumption is increased to 21 mW. The differential amplifier input common-mode range for this circuit is -1 V to +10.5 V Voltage gain of this micropower comparator is typically 130 dB.



APPLICATIONS - Post-Amplifiers for Op-Amps (Cont'd)

Fig. 18- COS/MOS transistor-pair used as post-amplifier to op-amp in open-loop circuit.



Fig. 19- COS/MOS transistor-pair used as post-amplifier to op-amp in unity-gain circuit.







two-stage post-amplifier to op-amp.







### High-Current N-P-N Transistor Arrays

#### Four Individual Sealed-Junction High-Current N-P-N Transistors

The RCA-CA3724G and -CA3725G are highcurrent n-p-n transistor arrays each containing 4 individual sealed-junction high-current n-p-n transistors. They are intended for highcurrent, high-speed switching and driver applications.

These devices are alike except for breakdown voltage ratings.

The CA3724G and CA3725G are supplied in a 14-lead dual-in-line plastic package and operate over the full military temperature range of  $-55^{\circ}$ C to  $\pm 125^{\circ}$ C. The transistor chips used in these packages are of the sealed-junction type to provide protection against the deteriorating effects of humidity and other surface contaminants without the need for a hermetic package enclosure.

The semiconductor junctions are sealed by utilizing a silicon nitride passivation layer. A multi-layered, highly corrosion-resistant, terminal-connection system of unique design is employed.

#### Applications:

- Core-Memory Driver
- High-Speed Switching
- High-Current LED Driver
- High-Voltage Switching
- Relay and Solenoid Driver
- Lamp Driver

#### Features:

#### High Current – 1 A

High Breakdown Voltage:
 CA3725G = 80 V dc min. V(BR)CES
 @ I<sub>C</sub> = 10 μA
 CA3724G = 70 V dc min. V(BR)CES

 $@ I_{C} = 10 \,\mu A$ 

- Fast Switching Speeds: t<sub>on</sub> = 30 ns typ.@ I<sub>C</sub> = 500 mA
  - t<sub>off</sub> = 36 ns typ. @ I<sub>C</sub> = 500 mA
- "Hermetic Chip" Construction
- Silicon Nitride Passivated
- Platinum Silicide Ohmic Contacts
- Gold Chip-Metallization
- Electrically similar and pin compatible with industry types MPQ3724, MPQ3725; FPQ3724, FPQ3725; DH3724, DH3725; SP3724, SP3725 in similar packages



Fig. 1-Terminal diagram (top view).

MAXIMUM RATINGS, Absolute-Maximum Values at  $T_A = 25^{\circ}C$ 

|                                                                    |                  | CA3724G    | CA3725G     |                    |
|--------------------------------------------------------------------|------------------|------------|-------------|--------------------|
| COLLECTOR-TO-EMITTER VOLTAGE<br>With Base Open                     | v <sub>сео</sub> | 40         | 50          | v                  |
| COLLECTOR-TO-BASE VOLTAGE<br>With Emitter Open                     | v <sub>сво</sub> | 70         | 80          | V                  |
| EMITTER-TO-BASE VOLTAGE<br>With Collector Open                     | v <sub>ево</sub> | 6          | 6           | V                  |
| COLLECTOR CURRENT                                                  | 'c               | 1.0        | 1.0         | Α                  |
| POWER DISSIPATION:<br>At T <sub>A</sub> up to 25 <sup>o</sup> C:   | PD               |            |             |                    |
| For Each Transistor                                                |                  | 1.0        | 1.0         | w                  |
| Total Package                                                      |                  | 2.0        | 2.0         | w                  |
| At T <sub>A</sub> above 25 <sup>0</sup> C derate linearly          |                  |            | 20          | mW/ <sup>o</sup> C |
| AMBIENT TEMPERATURE RANGE:                                         |                  |            |             |                    |
| Operating                                                          |                  | 55 to +125 | -55 to +125 | °C                 |
| Storage                                                            |                  | 65 to +150 | -65 to +150 | °C                 |
| LEAD TEMPERATURE (DURING SOLDE<br>At distance 1/32" (3.17 mm) from | RING):           |            |             |                    |
| seating plane for 10 s max.                                        |                  | 300        | 300         | °c                 |



Fig. 2-Switching time test circuit.

### **Operational Amplifiers**

CA6078AT - Micropower Type CA6741T -- General-Purpose Type

For Applications where Low Noise (Burst + 1/f) is a Prime Requirement

Virtually free from "popcorn" (burst) noise: device rejected if any noise burst exceeds 20 µV (peak), referred to input over a 30-second time period.

RCA-CA6078AT and CA6741T are low-noise linear IC operational amplifiers that are virtually free of "popcorn" (burst) noise.

These low-noise versions of the CA3078AT and CA3741T are a result of improved processing developments and rigid burst-noise inspection criteria. A highly selective test circuit (See Fig. 2) assures that each type meets the rigid low-noise standards shown in the data section. This low-burst-noise property also assures excellent performance throughout the 1/f noise spectrum.

In addition the CA6078AT and CA6741T offer the same features incorporated in the CA3078AT and CA3741T respectively, including output short-circuit protection, latch-free operation, wide common-mode and differentialmode signal ranges, and low-offset nulling capability.

For detailed data, characteristics curves, schematic diagram, sional outline, and test circuits, refer to the Opera tional Amplifier Data Bulletins File No. 531 and 535. In addition, for details of considerations in burst-noise asurements, refer to Application Note, ICAN-6732, m urement of Burst ("Popcorn") Noise in Linear IC's".

The CA6078AT and CA6741T utilize the hermetically sealed 8-lead TO-5 type package. The CA6078AT and the CA6741T can also be supplied on request with dual-in-line formed leads. These types are identified as the CA6078AS and CA6741S. This formed-lead configuration conforms to that of the 8-lead dual-in-line (Mini-Dip) package.



#### Features:

- . Inte mei p
- Input bias current: 500 nA man .
- Input offset current: 200 nA ma
- up volt nge gain: 50,000 (94 dB) m Or
- t voltage: 5 mV max

#### MAXIMUM RATINGS, Absoluts-Maximum Values at $T_A = 25^{\circ}C$

| DC Supply Voltage (between V <sup>+</sup> and V <sup></sup> terminals) | . 44 V                  | 36 V                            |
|------------------------------------------------------------------------|-------------------------|---------------------------------|
| Differential-Mode Input Voltage                                        | ±30 V                   | ±6 V                            |
| Differential-Mode Input Voltage                                        | ±15 V                   | V <sup>+</sup> to V <sup></sup> |
| Device Dissipation:                                                    |                         |                                 |
| Up to 75°C (CA6741T), Up to 125° (CA6078AT)                            | 500 mW                  | 250 mW                          |
| Above 75ºC                                                             | Derate linearly 5 mW/ºC | -                               |
| Temperature Range:                                                     |                         |                                 |
| Operating                                                              | 55 to +125 °C           | -55 to +125 °C                  |
| Storage                                                                | -65 to +150 °C          | 65 to +150 °C                   |
| Output Short-Circuit Duration <sup>®</sup>                             | No limitation           | No limitation                   |
| Lead Temperature (During soldering):                                   |                         |                                 |
| At distance 1/16 ±1/32 inch (1.59 ±0.79 mm)                            |                         |                                 |
| from case for 10 seconds max.                                          | 300 °C                  | 300 °C                          |
|                                                                        |                         |                                 |

If Supply Voltage is less than ±15 volts, the Abao iute Maximum Input Voltage is equal to the Supply Voltage

•s rt circuit may be applied to ground or to either supply.



a. Typ. device with high-burstnise chara



b. Typ. device controlled for burst noise.





Fig.2-Block diagram of burst-noise "popcorn" test equi



#### Fig.3—I<sub>N</sub> vs. Frequency for CA6078AT.



Fig.4-E<sub>N</sub> vs. Frequency for CA6078AT.

### CA6078, CA6741 Types

#### CA6078AT





- DC a .
- and or i . 24

CASO7RAT

- r ar dif
- a Tel
- . 5
- n: 40,000 (92 dB) min. Ope op voltage ge
- nt off inge:3.5 mV i et w
- 0 rates with low total supply vol
- 1.5 V min. (±0.75 V)

CA6741T

б

0

ഹ

- nt op
- for as n oc

289

# Linear Integrated Circuits for Consumer Applications Technical Data

### CA270 Types



Fig. 4—Test circuit for CA270AW, CA270BW, and CA270CW.

## ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}$ C, Supply Voltage (V<sup>+</sup>) = 12 V, and Referenced to Test Circuit (Fig. 4).

| CHARACTERISTIC                                                      | TEST CONDITIONS                                                 |                                       | MIN.              | TYP.        | MAX.              | UNITS    |
|---------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------|-------------------|-------------|-------------------|----------|
| Supply Voltage, V <sup>+</sup>                                      | V <sup>+</sup> =12 V                                            | 10.2                                  | 12                | 13.8        | v                 |          |
| Supply Current, I <sup>+</sup><br>(See Fig. 2)                      | V <sup>+</sup> =12 V                                            | , , , , , , , , , , , , , , , , , , , | 22                | 40          | 56                | mA       |
| Video Characteristics:<br>DC Output Voltage,<br>Term.9 (See Fig. 5) | Zero Signal                                                     | CA270AW<br>CA270BW<br>CA270CW         | 5.7<br>5.8<br>5.5 | 6<br>6<br>6 | 6.3<br>6.2<br>6.5 | v        |
| DC Output Voltage,<br>Term.10 (See Fig. 5)                          | Zero Signal                                                     | CA270AW<br>CA270BW<br>CA270CW         | 5.6<br>5:7<br>5.5 | 6<br>6<br>6 | 6.4<br>6.3<br>6.5 | v        |
| Sync Tip Output<br>Voltage, Term.9                                  | Output=AGC thres-<br>hold (non-gated)                           |                                       | _ `               | 3           |                   | V        |
| AC Input Voltage,<br>Terms.1,2                                      | Input for output=<br>AGC threshold                              |                                       | 50                | 70          | 100               | mV       |
| Input Res., Term. 1                                                 |                                                                 |                                       |                   | 3.3         | -                 | кΩ       |
| Input Res., Term.2                                                  |                                                                 |                                       | -                 | 3.3         | -                 | кΩ       |
| Video Bandwidth,<br>Term.9                                          | At output = -3 dB                                               |                                       | -                 | 5           |                   | MHz      |
| Differential Gain                                                   | See Note 1                                                      |                                       | -                 | -           | 10                | %        |
| Differential Phase                                                  | See Note 1                                                      |                                       | -                 | -           | 10                | deg      |
| Intermod. Products:<br>Beat Freq.,1.6 MHz<br>Beat Freq.,2.8 MHz     | See Note 1 (95% sat.<br>blue colour bar)                        |                                       | _                 | -           | -60<br>-67        | dB<br>dB |
| Rejection at Carrier<br>Freq., Terms.9,10,11                        | F=Video Carrier;V <sub>IN</sub><br>for Term.9(dc)=3.7V          |                                       | -40               | -           | -                 | dB       |
| Rejection, Twice Carrier<br>Freq., Terms.9, 10, 11                  | F=2X Video Carrier;<br>V <sub>IN</sub> for Term.9(dc)<br>=3.7 V |                                       | -40               | -           | -                 | dB       |
| AGC Characteristics:<br>Sat.Voltage, Term.4                         | Zero Sig.; I4 = 10 mA                                           |                                       | _                 | _           | 0.3               | v        |
| Sat. Voltage, Term.5                                                | Zero Sig.; I5 = 10 mA                                           |                                       | 0.7               | -           | 1.2               | V        |



Fig. 5-Typical waveforms for video outputs.



Fig. 6-Typical AFC characteristic.



Fig. 7-Typical AGC characteristics.



Fig. 8-Typical transfer characteristics.

### **RC Phase-Locked-Loop Stereo Decoder**

For FM Multiplex Systems

RCA-CA758E is a monolithic silicon integrated circuit RC phase-lock loop stereo decoder intended for FM solid-state stereo multiplex systems.

The CA758E is pin compatible and electrically equivalent to industry types  $\mu$ A758, MC1311P, LM1800, and ULX2244. The CA758E decodes the multiplexed stereo input signal into left and right channel audio output signals. The decoder also suppresses SCA (storecast) transmissions when present in the composite stereo signal.

MAXIMUM RATINGS, Absolute-Maximum Values at  $T_A = 25^{\circ}C$ 

 DC Supply Voltage
 +18 V

 DC Supply Voltage (for ≤a 15-second period)
 +22 V

 DC Voltage at Term. 7 (Lamp Driver Circuit with Lamp "OFF")
 +22 V

 Device Dissipation:
 420 V

 Up to Tar = 70°C
 730 mW

|                           |     | • |  |  | • | •    |      | •   | •    | •  |    |                        |
|---------------------------|-----|---|--|--|---|------|------|-----|------|----|----|------------------------|
| 9.1 mW/ <sup>o</sup> C    |     |   |  |  | , | arly | line | ate | dera | °C | 70 | Above T <sub>A</sub> = |
|                           |     |   |  |  |   |      |      |     |      |    |    | Ambient Tempe          |
| -40 to +85°C              | . – |   |  |  |   |      |      |     |      |    |    | Operating.             |
| 65 to +150 <sup>0</sup> C | 6   |   |  |  |   |      |      |     |      |    |    | Storage                |

The decoder uses a minimum of external components, and requires one adjustment (oscillator frequency) for complete alignment. In addition, the CA758E provides automatic monostereo mode switching and energizes a stereo indicator lamp. The CA758E is supplied in a 16-lead dual-in-line plastic package and operates over an ambient temperature range of -40 to +85°C.

Features:

#### Low distortion (THD): 0.4% (typ.)

- Excellent SCA rejection: 70 dB typ.
- RC oscillator
- High-audio-channel separation: 45 dB
- Power supply range: 10 to 16 V dc
- Requires only one adjustment for complete alignment
- Low-impedance outputs
- Stereo indicator lamp drive: 150 mA typ.



|                                                           | TEST CONDITIONS<br>(Referenced to Fig 7 unless otherwise specified)                                                                                      |       |                |       |        |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|-------|--------|
| CHARACTERISTIC                                            | V <sup>+</sup> = 12 V, T <sub>A</sub> = 25 <sup>0</sup> C<br>Multiplex Input Signal (L=R, pilot "OFF")<br>= 300 mV RMS<br>19-kHz Pilot Level = 30 mV RMS |       | LIMITS         |       | UNITS  |
|                                                           | f (modulation) = 400 Hz or 1 kHz                                                                                                                         | Min.  | Min. Typ. Max. |       |        |
| Static Characteristics                                    |                                                                                                                                                          |       |                |       |        |
| Total Current                                             | Lamp "OFF"                                                                                                                                               | -     | 26             | 35    | mA     |
| Maximum Available Lamp Current                            |                                                                                                                                                          | 75    | 150            |       | mA     |
| DC Voltage at Term. 7 (Lamp Driver)                       | i (Lamp) = 50 mA                                                                                                                                         | -     | 1.3            | 1.8   | v      |
| DC Voltage Shift at either Term. 4<br>or 5 (Output)       | Stereo-to-Mono Operation                                                                                                                                 | -     | 30             | 150   | mV     |
| Dynamic Characteristics                                   |                                                                                                                                                          |       |                |       |        |
| Power Supply Ripple Rejection                             | For a 200-Hz, 200-mV RMS Signal                                                                                                                          | 35    | 45             | -     | dB     |
| Input Resistance                                          |                                                                                                                                                          | 20    | 35             | -     | kΩ     |
| Output Resistance                                         |                                                                                                                                                          | 0.9   | 1.3            | 2.0   | kΩ     |
| Channel Separation (Stereo)                               | At f = 100 Hz                                                                                                                                            | -     | 40             | -     | dB     |
|                                                           | f = 400 Hz                                                                                                                                               | 30    | 45             | -     | dB     |
|                                                           | f = 10 kHz                                                                                                                                               | -     | 45             | -     | dB     |
| Channel Balance (Monaural)                                |                                                                                                                                                          | -     | 0.3            | 1.5   | dB     |
| Voltage Gain                                              | At f = 1 kHz                                                                                                                                             | 0.5   | 0.9            | 1.4   | V/V    |
| Pilot Input Level:                                        |                                                                                                                                                          |       |                |       |        |
| 19-kHz Input                                              | Lamp "ON"                                                                                                                                                | -     | 15             | 20    | mV RMS |
| 19-kHz Input                                              | Lamp "OFF"                                                                                                                                               | 2.0   | 7.0            | -     | mV RMS |
| Hysteresis                                                | Lamp "OFF"                                                                                                                                               | 3.0   | 7.0            | -     | dB     |
| Capture Range (Deviation from<br>76-kHz Center Frequency) |                                                                                                                                                          | ± 2.0 | ±4.0           | ± 6.0 | %      |
| Total Harmonic Distortion                                 | Multiplex Input Signal = 600 mV RMS<br>(Pilot "OFF")                                                                                                     | -     | 0.4            | 1.0   | %      |
| 19-kHz Rejection                                          |                                                                                                                                                          | 25    | 35             | -     | dB     |
| 38-kHz Rejection                                          |                                                                                                                                                          | 25    | 45             | -     | dB     |
| SCA (Storecast) Rejection                                 | Measured Composite Signal: 80% Stereo,<br>10% Pilot, 10% SCA                                                                                             | -     | 70             | -     | dB     |
| Voltage-Controlled Oscillator (VCO)<br>Tuning Resistance  | Total Resistance (Term, 15 to 8)<br>required to set<br>f <sub>REF</sub> = 19 kHz ± 10 Hz (Term, 11)                                                      | 21.0  | 23.3           | 25.5  | kΩ     |
| Voltage-Controlled Oscillator                             | 0° ≤ T <sub>A</sub> ≤ 25°C                                                                                                                               | -     | +0.1           | ±2    | %      |
| Frequency Drift                                           | 25° ≤T <sub>A</sub> ≤70°C                                                                                                                                | -     | -0.4           | ±2    | %      |

#### ELECTRICAL CHARACTERISTICS

۱

### CA758E

### CA758E



TYPICAL PERFORMANCE CHARACTERISTICS (Referenced to Fig. 7)



Fig. 8 - Lamp turn-on and turn-off sensitivity vs. ambient temperatur







Fig. 1 - Schematic diagram of CA810Q, CA810QM.

\*WING TABS ARE TO BE GROUNDED.





### CA810, CA810A Types

#### **Thermal Shut-Down**

The thermal-limiting network incorporated in the CA810 Series circuits provides protection against damage due to excessive semiconductor temperatures that may result from high ambient temperatures and/or excessive dissipation, e.g., as encountered in sustained overloads. As indicated in Fig.2 the thermal-limiting feature automatically reduces the supply current (and output power) at the higher temperatures.



#### Load-Dump Voltage-Surge Protection

The maximum operating supply voltage of the CA810AQ and CA810AQM is 20 V, and internal protection is provided for peaks of up to 40 V, as shown in Fig. 4. Supplyvoltage peaks of more than 40 V will require an LC network between the supply and terminal 5. An LC network, such as the one shown in Fig. 8, provides protection against supply-voltage surges of up to 120 V for 2 ms. This type of protection is ON when the supply voltage (pulsed or dc) exceeds 20 V.



Fig. 4 — Load-dump (overvoltage) voltage surge protection network and timing diagram for CA810AQ and CA810AQM.

### **Preliminary Data**

### **TV Horizontal Oscillator**

For Color and Monochrome Receivers

The RCA-CA920AE\* is a silicon monolithic integrated circuit intended for use in the horizontal stages of color and monochrome television receivers. This device performs the functions of a sync separator, noise gate, and horizontal oscillator with dual-time-constant switching in the fly-wheel loop. It also generates automatic phase control be tween horizontal flyback pulses and the horizontal oscillator frequency and provides fast edge switching drive for transistor or thyristor horizontal output stages.

The CA920AE is compatible with the industry type TBA920 in both lead arrangement and electrical operation, although the CA-920AE features reduced operating current.

The CA920AE is supplied in the 16-lead dual-in-line plastic package.

\* Formerly Dev. Type No. TA6773.

#### Sync separator

Noise gate input

Features:

.

- Internal precision timing ramp
- Dual-time-constant phase-locked loop

**CA920AE** 

- Output suitable for transistor or thyristor deflection systems
- Reduced power dissipation

MAXIMUM RATINGS, Absolute Maximum Values:

|                                                    |     |          |      |     |       |   |             |      | • |   | • | • |   | 13.2 V                         |
|----------------------------------------------------|-----|----------|------|-----|-------|---|-------------|------|---|---|---|---|---|--------------------------------|
| DEVICE DISSIPATION:                                |     |          |      |     |       |   |             |      |   |   |   |   |   |                                |
| Up to $T_A = 55$ C.                                | •   | • •      | ·    | • • | ·     | · | ·           | ·    | • | · | · | · | · |                                |
| Above T <sub>A</sub> = 55 C .<br>AMBIENT TEMPERATU |     | ·        |      | • • | ·     | · | ·           | •    | · | · | · | · | · | . Derate linearly at 7.9 mW/ C |
| AMBIENT TEMPERATO                                  | RER | ANG      | E:   |     |       |   |             |      |   |   |   |   |   |                                |
| Operating                                          | ·   | • •      | ·    | • • | •     | · | ·           | •    | · | · | · | · | · |                                |
| LEAD TEMPERATURE                                   |     |          |      |     | •     | · | ·           | ·    | · | · | · | · | · | · · · · · · -65 10 +150 C      |
|                                                    |     | 1 122011 | 10.7 | 0   | n) fr |   | <b>c</b> 26 | o fr |   |   |   |   |   |                                |
| 10 seconds max.                                    |     |          | .0.7 |     |       |   |             |      |   |   |   |   |   | +265°C                         |







Fig. 1 - Functional block diagram of the CA920AE with typical peripheral circuitry.

### CA1190GQ

### **TV Sound IF and Audio Output Subsystems**

"GQ" Suffix Type – Hermetic Gold-CHIP in Quad-In-Line Plastic Package

The RCA-CA1190GQ combines the sound IF and audio output subsystems on a single monolithic integrated circuit to provide a television sound system. Each device includes a multistage IF amplifier-limiter, an FM detector, and an audio power amplifier that is designed to drive, primarily, an 8-, 16-, or 32-ohm speaker.

The CA1190GQ is electrically and mechanically equivalent to industry type TDA1190Z. The CA1190GQ differs from the TDA1190Z primarily in its provisions for external feedback components and a higher value volume control.

The CA1190GQ is supplied in the hermetic Gold-CHIP (G suffix) 16-lead quad-in-line plastic package with an integral bent-down wing-tab heat sink (Q suffix), intended for printed circuit board mounting.

The transistor chips used in the hermetic Gold-CHIP plastic package are of the sealedjunction type designed to provide protection against the deteriorating effects of humidity and other surface contaminants without the need for a hermetic package enclosure. The semiconductor junctions are sealed by utilizing a silicon nitride passivation layer. A multi-layered, highly corrosion-resistant, terminal-connection system of unique design is employed. Features:

- Nominal power output: 4 W at V<sup>+</sup>=24 V, R<sub>L</sub>=16Ω, dist.
- = 10%; 2 W at V<sup>+</sup>=12 V, R<sub>L</sub> = 8 $\Omega$ , dist.=10%
- Wide power-supply range: 9 to 28 V
- Low quiescent current: 25 mA typ.
- 5-kHz deviation sensitivity: 1 W output typ.
   3-dB limiting sensitivity: 50 µV typ.
- Differential peak detector requires one
- typ. tuned coil Electronic volume control with improved
  - Electronic volume control with improved taper and single wire control

Excellent AM rejection: 50 dB typ.

ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C, V<sup>+</sup> = 24 V, DC Volume Control Rx = 0  $\Omega$ , R<sub>L</sub> = 16  $\Omega$  unless otherwise indicated. Refer to Fig. 1.

| CHARACTERISTIC                                                                     | TEST CONDITIONS                                                                                                                                                                           |           | UNITS |      |       |
|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|------|-------|
| CHARACTERISTIC                                                                     | TEST CONDITIONS                                                                                                                                                                           | Min. Typ. |       | Max. | UNITS |
| Static Characteristics                                                             |                                                                                                                                                                                           |           |       |      |       |
| Current into Term. 14                                                              | $P_0 = 0$                                                                                                                                                                                 | 10        | 25    | 40   | mA    |
| Dynamic Characteristics                                                            |                                                                                                                                                                                           |           |       |      |       |
| IF Amplifier:<br>Input Limiting Voltage,<br>(At –3 dB point), V <sub>1</sub> (lim) | f <sub>o</sub> = 4.5 MHz, f <sub>m</sub> = 400 Hz<br>∆f = ± 25 kHz                                                                                                                        | -         | 50    | 100  | μV    |
| AM Rejection, AMR                                                                  | f <sub>O</sub> = 4.5 MHz, f <sub>m</sub> = 400 Hz,<br>Modulation Index = 0.3,<br>V <sub>IN</sub> = 1 mV                                                                                   | 40        | 50    | -    | dB    |
| Deviation Sensitivity                                                              | $f_{0} = 4.5 \text{ MHz}, f_{m} = 400 \text{ Hz}$<br>$\Delta f = \pm 25 \text{ kHz}, V_{I} = 1 \text{ mV}$<br>Rx = 0, Deviation necessary<br>to obtain 4 Vrms across<br>16 $\Omega$ (1 W) | -         | 5     | -    | kHz   |
| Minimum Audio Output                                                               | $f_0 = 4.5 \text{ MHz}, f_m = 400 \text{ Hz}$<br>$\Delta f = \pm 25 \text{ kHz}, \text{ VI} = 1 \text{ mV}$<br>$R_x = 15 \text{ k}\Omega$                                                 | -         | -     | 10   | mVrms |
| Distortion at P <sub>O</sub> = 1.5 W                                               | f <sub>o</sub> = 4.5 MHz, f <sub>m</sub> = 400 Hz<br>∆f = ± 25 kHz, V <sub>IN</sub> = 1 mV                                                                                                | -         | -     | 3    | %     |
| Signal to Noise Ratio                                                              | $V_{out}$ at $\Delta f = 0$ with Rx<br>adjusted for $V_{out} = 4$ Vrms<br>at $\Delta f = \pm 25$ kHz                                                                                      | 50        | -     | -    | dB    |

| MAXIMUM RATINGS, Absolute | e-Maximum Valu |
|---------------------------|----------------|
|---------------------------|----------------|



### CA1190GQ



Fig.2 — Schematic diagram (cont'd).



Fig.3 — Terminal diagram.

305

### CA1310E







9205-23501

NOTES

A buffered 3-volt positive-going square wave is available at Term. 10. The alignment of the free-running oscillator frequency may be checked at this point with a frequency counter.

- C1: A lower value input coupling capacitor may be used in place of the  $2{\cdot}\mu F$  value if reduced separation at low frequencies is acceptable.
- C4: The time constant for the stereo switch level detector circuit is calculated by C4 x 53,000 ohms ±30% with a maximum dc voltage drop across C4 of 0.25 volt (Term. 8 positive) and a pilot level voltage of 100 mV RMS. Signal voltage across C4 is negligible.
- C5: The recommended 0.05-µF capacitor provides a 1.75<sup>o</sup> phase lead at 19 kHz.
- R1, R2:
   Load resistance values are related to supply voltage as follows:

   Minimum Supply Voltage
   8
   10
   12
   V

   Maximum Load Resistance
   2.7
   4.3
   6.2
   kΩ
- R3, C6, C8: C8 may be omitted, R3 = 100 ohms and C6 = 0.25  $\mu$ F, if relaxed circuit performance is acceptable.
- R4, R5, C7: If a capture range greater than ±3% typ. is required, reduce value of C7 and increase values of R4, R5 proportionally. However, beat-note distortion is increased at high signal levels because of oscillator-phase jitter. R4, C7 = ±1% in test circuit and ±5% in typical application.

Fig. 3 — Test circuit for measurement of dynamic characteristics.

### CA1352E

### **TV Video IF Amplifier**

With AGC and Keyer Circuit

The RCA-CA1352E is a monolithic integrated circuit designed for use as an if amplifier in monochrome or color TV receivers. It features a high-gain gated AGC system with a 68-dB range (typ.). A delayed forward AGC output is adjustable by means of a potentiometer. Either positive- or negative-going sync may be used for this system.

The CA1352E is supplied in the 14-lead dual-in-line plastic package, and is directly interchangeable with the industry type 1352 in similar packages.

#### Features

- High 45-MHz gain -- 53 dB (typ.)
- High-gain gated AGC system with either positive- or negative-going sync.
- Adjustable rf AGC delay to tuner
- AGC gain reduction 68 dB (typ.)

TYPICAL STATIC CHARACTERISTICS at  $T_A = 25^{\circ}C$ , V<sup>+</sup> = 12 V

| Total Current (I7 + I8 + I11) |   | . 27 mA |
|-------------------------------|---|---------|
| Output Stage Current (17 + 19 | ) | 5.7 mA  |

### TYPICAL DYNAMIC CHARACTERISTICS at $T_A = 25^{\circ}C$ , $V^+ = 12 V$

| AGC Range                       | 68 d B |
|---------------------------------|--------|
| Power Gain                      | 53 dB  |
| Minimum rf AGC Range (term. 12) | 0.2 V  |
| Maximum rf AGC Range (term. 12) | 7 V    |

| MAXIMUM RATINGS, Absolute-Maximum Values<br>At $T_A = 25$ |
|-----------------------------------------------------------|
| SUPPLY VOLTAGE:                                           |
| Between terminals 4 and 11 18 V                           |
| Between terminals 7 or 8 and 4                            |
| INPUT VOLTAGE (terminal 1 or 2)                           |
| AGC INPUT VOLTAGE (terminal 6 or 10)                      |
| DEVICE DISSIPATION:                                       |
| Up to T <sub>A</sub> = 55°C                               |
| Above T <sub>A</sub> = 55°C derate linearly at            |
| AMBIENT TEMPERATURE RANGE                                 |
| -40 to +85°C                                              |

Operating \_\_\_\_\_40 to +85°C Storage \_\_\_\_65 to +150°C LEAD TEMPERATURE (During Soldering):



| SÝNC<br>POLARITY | *<br>VOLTAGE AT<br>TERMINAL 6 | *<br>VOLTAGE AT<br>TERMINAL IO | ¥<br>VALUE OF<br>RI-Ω |
|------------------|-------------------------------|--------------------------------|-----------------------|
| NEGATIVE         | 5.5 V<br><br>                 | 1 TO 4 V<br>NOM=2 V            | o                     |
| POSITIVE         | I TO 8 V<br>NOM=4.5           |                                | 3.9k                  |

92CS-24136RI

Fig. 1 - CA1352E block diagram and typical AGC test set-up.



Fig.2 – Schematic diagram of CA1391E, CA1394E.

The phase detector is isolated from the remainder of the circuit by R31, Z2, Q15 and Q16. The phase detector consists of the comparator Q22 and Q23, and the gated current source Q18. Negative-going sync pulses at terminal 3 turn off Q17, and the current division between Q22 and Q23 is then determined by the phase relationship of the sync and the sawtooth waveform at terminal 4, which is derived from the horizontal flyback pulse. If there is no phase difference between the sync and sawtooth, equal currents flow in the collectors of Q22 and Q23 during each half of the sync pulse.

period. The current in Q22 is turned around by current mirror Q20 and Q21 so that there is no net output current at terminal 5 for balanced conditons. When a phase offset occurs, current flows either in or out of terminal 5. In circuit applications, this terminal is connected to terminal 7 through an external low-pass filter, thereby controlling the oscillator.

Shunt regulation for the circuit is obtained by using a VBE and zener multiplier. Resistors R13 and R14 multiply the VBE of Q11, and the ratio of R15 and R16 multiplies the voltage of the zener diode Z1.



CA1391E, CA1394E

Fig.3 - Duty cycle at the pre-drive output (term.1) as it is affected by the input at term. 8.





Fig.5 - Typical circuit application.

311

### CA1398E



TEST SET-UP PROCEDURE FOR OSCILLATOR Remove the horizontal keying and chroma inputs and adjust C\_X to obtain a free-running oscillator frequency of 3.579545

MHz ±10 Hz. Under the same Test Conditions described in the Electrical Characteristics Chart for Oscillator Lock-Up, vary L1 (approx. 20  $\mu$ H) and/or C1 (approx. 1000 pF) to obtain the initial conditions for amplitude and phase oscillator lock-up.



Fig. 4 — Typical static and dynamic characteristics test circuit for the CA1398E.

### CA2002, CA2002M

| CHARACTERISTIC                             | TEST CONDITIONS                                                                                                                                                                                             |              | LIMIT                | S        | UNITS |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------|----------|-------|
| CHARACTERISTIC                             | TEST CONDITIONS                                                                                                                                                                                             | Min.         | Тур.                 | Max.     | UNITS |
| Supply Voltage, V <sup>+</sup>             |                                                                                                                                                                                                             | 8            | -                    | 18       | V     |
| Quiescent Output Voltage, V <sub>O</sub>   | Measure at Term. 4                                                                                                                                                                                          | 6.4          | 7.2                  | 8        | V     |
| Quiescent Drain Current, I <sub>D</sub>    | Measure at Term. 5                                                                                                                                                                                          | -            | 45                   | 80       | mA    |
| Output Power, PO                           | THD = 10%, A = 40 dE<br>f = 1 KHz<br>R <sub>L</sub> = 4 S                                                                                                                                                   |              | 5.2                  | _        |       |
|                                            | $V^+ = 14.4V$ B <sub>1</sub> = 2                                                                                                                                                                            | $\Omega$ 7   |                      |          | w     |
|                                            | $V^+ = 16 V$ $R_L = 4$                                                                                                                                                                                      | Ω –          | 6.5                  | <u> </u> |       |
|                                            | R <sub>L</sub> = 2                                                                                                                                                                                          |              | 10                   | -        |       |
| Input Saturation Voltage, VI(RMS)          |                                                                                                                                                                                                             | 400          | -                    | - 1      | mV    |
| Input Sensitivity, e <sub>l</sub>          | $A = 40 \text{ dB, } f = 1 \text{ KHz}$ $P_{O} = 0.5 \text{ W, } \text{R}_{L} =$ $P_{O} = 0.5 \text{ W, } \text{R}_{L} =$ $P_{O} = 5.2 \text{ W, } \text{R}_{L} =$ $P_{O} = 8 \text{ W, } \text{R}_{L} = 2$ | 2Ω –<br>4Ω – | 15<br>11<br>55<br>50 |          | mV    |
| Frequency Response (-3 dB)                 | $R_L = 4 \Omega$ , $C_X = 39 nF$<br>$R_X = 39 \Omega$ (See Figs.1                                                                                                                                           | 40           | to 15                | 000      | Hz    |
| Input Resistance, R <sub>1</sub> (Term. 1) | f = 1 KHz                                                                                                                                                                                                   | 70           | 150                  | -        | ΚΩ    |
| Open-Loop Voltage Gain, A <sub>OL</sub>    | $R_L = 4 \Omega$ , f = 1 KHz                                                                                                                                                                                | -            | 80                   | -        | dB    |
| Closed-Loop Voltage Gain, A                | $R_L = 4\Omega$ , f = 1 KHz                                                                                                                                                                                 | 39.5         | 40                   | 40.5     | dB    |
| Input Noise Voltage, e <sub>N</sub>        | Freq. Resp. = 40 to<br>15,000 Hz (3 dB)                                                                                                                                                                     | _            | 4                    | -        | μV    |
| Input Noise Current, i <sub>N</sub>        | Freq. Resp. = 40 to<br>15,000 Hz (-3 dB)                                                                                                                                                                    | -            | 60                   | -        | ρА    |
| Efficiency, η                              | A = 40 dB, f = 1 KHz<br>$P_{O} = 5.2 W, R_{L} = 2$<br>$P_{O} = 8 W, R_{L} = 2$                                                                                                                              |              | 68<br>58             | _        | %     |
| Power Supply Rejection Ratio, PSRR         | R <sub>L</sub> = 4 Ω, A = 40 dB,<br>Rg = 10 KΩ, f <sub>ripple</sub> = 1<br>V <sub>ripple</sub> = 0.5 V                                                                                                      | 00 Hz, 30    | 35                   | -        | dB    |

#### ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$ , $V^+ = 14.4 V$ Unless otherwise specified (See Figure 2)



Fig. 4 – Typical quiescent drain current as a function of supply voltage.



Fig. 5 - Typical output power as a function of supply voltage.



Fig. 6 – Typical output power as a function of load resistance.







Fig. 7 — Typical input voltage as a function of closed-loop voltage gain.



Fig. 8 - Typical input voltage as a function of closed-loop voltage gain.

### **Preliminary Data**

### **12-Watt Audio Power Amplifier**

The RCA-CA2004 is a monolithic silicon class B audio power amplifier designed for driving loads as low as 3.2  $\Omega$ . It provides a high output current capability (up to 3.5 A), and very low harmonic and cross-over distortion.

The CA2004 is supplied in a hermetic trimetal Gold-CHIP encapsulated in the 5-lead plastic TO-220-style VERSA-V package. All leads (except term. 3) are electrically insulated from the mounting flange, eliminating the need for insulating hardware. The VERSA-V package is available with two lead configurations. The CA2004 has a vertical-mount lead form, and the CA2004M has a horizontal-mount lead form. CA2004, CA2004M

#### Features:

- Hermetic Gold-CHIP encapsulated in a 5-lead plastic TO-220-style package (VERSA-V)
- Thermal overload protection
- $\blacksquare$  Drives load impedance as low as 3.2  $\Omega$
- Deflection amplifier capability
- Output current capability of up to 3.5 A
- Few external components
   VERSA-V power transistor package-requires no electrical insulation



| DC SUPPLY VOLTAGE<br>OPERATING SUPPLY VOLTAGE<br>OUTPUT PEAK CURRENT: |      |     |     |    |       |    |      |     |    |     |     |   |   |   |  |    |      |        |
|-----------------------------------------------------------------------|------|-----|-----|----|-------|----|------|-----|----|-----|-----|---|---|---|--|----|------|--------|
| REPETITIVE                                                            |      |     |     |    |       |    |      |     |    |     |     |   |   |   |  |    |      |        |
| POWER DISSIPATION, PD at TA<br>THERMAL RESISTANCE, JUNCT              | = 90 | °с  |     |    |       |    |      |     |    |     |     |   |   |   |  |    |      | 15 W   |
| AMBIENT TERMPERATURE RAI                                              | NGE  | :   |     |    |       |    |      |     |    |     |     |   |   |   |  | (  | ) to | +125°C |
| STORAGE                                                               |      |     |     |    |       |    | •    | ·   | •  | •   | •   | · | • | • |  | 40 | ) to | +150°C |
| At distance $1/16 \pm 1/32$ inch (                                    | 1.59 | ± 0 | .79 | mm | n) fr | om | case | for | 12 | s n | nax |   |   | · |  |    |      | 260°C  |



**TERMINAL ASSIGNMENT** 



Fig. 1 - Test circuit.

#### Thermal Shut-Down

Thermal shut-down occurs if the output overloads (temporary or permanent), the ambient temperature is excessive, or the junction temperature is excessive. None of these conditions results in device damage. They merely cause a temporary automatic reduction of output power and drain current.



Fig. 2 - Typical application.



Fig. 3 – 25 W circuit-bridge application.



Ržout

BW

BW2

BW3

NFt

V<sub>CC</sub> = +9V

f = i kHz,

 $R_S = 1 K\Omega$ 

V<sub>CC</sub> = +13 V

Relay (K<sub>1</sub>) Current = 7.5 mA

Bandwidth at

Noise Figure

Sensitivity

-3dB point: Amplifier No.1

Amplifier No.2

Amplifier No.3

Amplifier No.1

\_

-

\_

-

\_

Fig.5

Fig.6

Fig.7

Fig.4

Fig.2

100K

500

2.5 -

2.5

6

100

\_

\_

7

150

Ω

кНz

MHz

MHz

dB

μ٧

### CA3035, CA3035V1



TYPICAL REMOTE CONTROL SYSTEM





STATIC CHARACTERISTICS TEST CIRCUIT



NOISE FIGURE TEST CIRCUIT



NOTE: SET ALL INTERNAL POWER SUPPLIES ON QUAN TECH NOISE ANALYZER TO ZERO VOLTS. Fig.4

319

ELECTRICAL CHARACTERISTICS, at an Ambient Temperature, T<sub>A</sub>, of 25°C, and a DC Supply Voltage,  $V_{CC}$ , of +140 Volts applied to Terminal 14 through a resistance of 6.2 k $\Omega$ , unless otherwise indicated. Any other combination of DC Supply Voltage and Series Resistance which will not cause the Maximum Dissipation Limit or any of the Maximum Voltage or Current Limits for the CA3041 to be exceeded may be used.

|                                                                          |                      |                           | TEST    | CONDITIONS                                         |                   | LIMITS            | S                 |                | TYPICAL<br>CHARAC-       |
|--------------------------------------------------------------------------|----------------------|---------------------------|---------|----------------------------------------------------|-------------------|-------------------|-------------------|----------------|--------------------------|
| CHARACTERISTICS<br>(See Page 7 for Definitions of Terms)                 | SYMBOLS              | SETUP<br>AND<br>PROCEDURE |         | SPECIAL CONDITIONS                                 |                   | TYPE<br>CA304     | 1                 | 11-3-          | TERIS-<br>TICS<br>CURVES |
| ······································                                   |                      | Fig.                      |         |                                                    | Min.              | -                 | Max.              |                | Fig.                     |
| Total Device Dissipation                                                 | PŢ                   | 11                        |         | $T_{A} = \frac{\frac{0^{0}C}{+25^{0}C}}{+85^{0}C}$ | 220<br>225<br>230 | 245<br>250<br>255 | 270<br>275<br>280 | Wm<br>Wm<br>Wm | 2                        |
| Zener Regulating Voltage (DC Sup-<br>ply Voltage at Terminal 14)         | V14                  | -                         |         |                                                    | 10.5              | 11.2              | 12.3              | v              | -                        |
| Quiescent Operating Current<br>(into Terminal 11)                        | I11                  | 11                        |         |                                                    | 0.25              | 0.63              | 1                 | mA             | -                        |
| 9-Volt Current Drain (Quiescent Op-<br>erating Current into Terminal 14) | 114                  | 11                        | V       | CC = +9 V applied directly<br>to Terminal 14       | 7                 | 11                | 16                | mA             | -                        |
| Input-Impedance Components:<br>Parallel Input Resistance                 | Ri                   | 3                         | 1       |                                                    | -                 | 11                | -                 | kΩ             | -                        |
| Parallel Input Capacitance                                               | Ci                   | 3                         |         |                                                    | -                 | 5                 | -                 | pF             | -                        |
| Output-Impedance Components:<br>Parallel Output Resistance               | Ro                   | -                         |         |                                                    | -                 | 100               | -                 | kΩ             | -                        |
| Parallel Output Capacitance                                              | Co                   | -                         |         |                                                    | -                 | 4                 | -                 | pF             | -                        |
| Input Limiting Voltage (Knee)                                            | V <sub>i(lim)</sub>  | 7                         |         |                                                    | -                 | 150               | 200               | μV<br>(ms)     | 4                        |
| Amplitude-Modulation Rejection                                           | AMR                  | 10                        |         |                                                    | 45                | 58                | -                 | dB             | 9                        |
| IF-Amplifier Voltage Gain                                                | A(IF)                | 5                         | f=      |                                                    | -                 | 67                | -                 | dB             | 4                        |
| Recovered AF Voltage:<br>1. At FM-Detector Output                        | V <sub>o</sub> (af)  | -                         | 4.5 MHz | RL = 50 kΩ, ∆f = ±25 kHz<br>THD = 0.7% (typ.)      | -                 | 250               | -                 | mV<br>(rms)    | -                        |
| 2. At AF-Driver Output<br>in Test Setup                                  |                      | -                         |         | THD < 5%                                           | 8                 | 9                 | -                 | V<br>(ms)      | -                        |
| Total Harmonic Distortion                                                | THD                  | 7                         |         | V <sub>o(af)</sub> = 8 V(ms)                       | -                 | 1.5               | 5                 | %              | -                        |
| Discriminator Output Resistance                                          | R <sub>0</sub> (dis) | -                         | t       |                                                    | -                 | 10                | -                 | kΩ             | -                        |
| AF-Amplifier Input Resistance                                            | Ri(af)               | -                         | f=      |                                                    | -                 | 100               | -                 | kΩ             | -                        |
| AF-Amplifier Output Resistance                                           | R <sub>o</sub> (af)  | -                         | 1 kHz   |                                                    | -                 | 30                | -                 | kΩ             | -                        |
| AF-Driver Voltage Gain                                                   | Aaf                  | 6                         |         |                                                    | - 1               | 41                | -                 | dB             | 8                        |

PROCEDURES: Recovered AF Voltages





Fig.4 - Typical IF-amplifier voltage gain and input-limiting voltage (knee) characteristics.



#### PROCEDURE:

A - Voltage Gain:

1) Set input frequency at desired value,  $v_i = 100 \ \mu V ms$ . 2) Record  $v_0$ . 3) Calculate Voltage Gain A from A = 20 log<sub>10</sub> v<sub>0</sub>/v<sub>i</sub> 3) Calculate Voltage Gain A from A = 20 log<sub>10</sub> v<sub>0</sub>/v<sub>i</sub>

Repeat Steps 1, 2, and 3 for each frequency and/or for temperature desired.

Fig.5 - Test setup for measurement of IF-amplifier voltage gain.









\* TRW Electronics, Des Plaines, Illinois. Part No. E023874, or equivalent.

Fig.7 - Test setup for measurement of input limiting voltage (Knee), recovered AF voltage, and total harmonic distortion.

### Wideband Amplifier, FM Detector, AF Preamplifier/Driver

#### For Sound Sections of TV Receivers Using Transistor-Type AF Output Amplifiers

RCA Integrated Circuit Type CA3042 provides, in a single monolithic silicon chip, a major sub-system for the sound sections of TV receivers. As shown in the Schematic Diagram (Fig.) 1 and the TV Receiver Block Diagrams (Figs.2A and 2B) the CA3042 contains a multistage wide-band if-amplifier section, an FM-detector stage, a Zener-diode-regulated power-supply section, and an af-amplifier section specifically designed to drive directly an n-p-n audio output transition or a high-gain audio output transition or a high-gain audio output transition real high-gain

In FM receivers, the CA3042 can be used to provide if amplification and limiting, FM detection, and af preamplification.

The CA3042 provides exceptional versatility of circuit design because the if-amplifier/ limiter section, FM detector section, and af-preamplifier/driver section can be used independently of each other.

The CA3042 utilizes a 14-lead dual-in-line plastic package with leads specially formed to facilitate automatic insertion of the device in suitably punched printed-circuit boards.





Fig. 2(a) - Block diagram of typical TV receiver utilizing transistor RCA-40313.





#### MAXIMUM RATINGS, Absolute-Maximum Values:



Fig. 2(b) - Block diagram of typical TV receiver utilizing the CA3042 and a 12FX5, 6EH5, or equivalent.



CA3042

ELECTRICAL CHARACTERISTICS, at an Ambient Temperature,  $T_A$ , of 25°C, and a DC Supply Voltage, V<sub>CC</sub>, of +140 Volts applied to Terminal 14 through a resistance of 6.2 k, unless otherwise indicated. Any other combination of DC Supply Voltage and Series Resistance which will not cause the Maximum Dissipation Limit or any of the Maximum Voltage or Current Limits for the CA3042 to be exceeded may be used.

|                                                                          |                     |                           | Т     | EST | CON       | DITI         | ONS                                                      |                   | LIMIT             | S                 |                | TYPICAL<br>CHARAC-       |
|--------------------------------------------------------------------------|---------------------|---------------------------|-------|-----|-----------|--------------|----------------------------------------------------------|-------------------|-------------------|-------------------|----------------|--------------------------|
| CHARACTERISTICS<br>(See Page 7 for Definitions of Terms)                 | SYMBOLS             | SETUP<br>AND<br>PROCEDURE |       | :   | SPEC      | IAL          | CONDITIONS                                               |                   | TYPI<br>CA304     | 2                 |                | TERIS-<br>TICS<br>CURVES |
|                                                                          |                     | Fig.                      |       |     |           |              |                                                          | Min.              | Typ.              | Max.              | Units          | Fig.                     |
| Total Device Dissipation                                                 | Рт                  | 3                         |       |     |           | TA           | $= \frac{\frac{0^{\circ}C}{+25^{\circ}C}}{+85^{\circ}C}$ | 200<br>210<br>220 | 230<br>240<br>250 | 260<br>270<br>280 | mW<br>mW<br>mW | 4                        |
| Zener Regulating Voltage (DC Sup-<br>ply Voltage at Terminal 14)         | V14                 | -                         |       |     |           |              |                                                          | 10.5              | 11.2              | 12.3              | ۷              | -                        |
| Quiescent Operating Current<br>(into Terminal 11)                        | 411                 | 3                         |       |     |           |              |                                                          | 0.25              | 0.63              | 1                 | mA             | -                        |
| 9-Volt Current Drain (Quiescent Op-<br>erating Current into Terminal 14) | 114                 | 3                         |       | ۷c  | C=<br>t   | +9 V<br>o Te | applied directly<br>minal 14                             | 8                 | 12                | 18                | mA             | -                        |
| Input-Impedance Components:<br>Parallel Input Resistance                 | Rj                  | 5                         | 1     |     |           |              |                                                          | -                 | 11                | -                 | kΩ             | -                        |
| Parallel Input Capacitance                                               | CI                  | 5                         |       |     |           |              |                                                          | -                 | 5                 | -                 | pF             | -                        |
| Output-Impedance Components:<br>Parallel Output Resistance               | Ro                  | -                         |       |     |           |              |                                                          | -                 | 100               | -                 | kΩ             | -                        |
| Parallel Output Capacitance                                              | Co                  | -                         |       |     |           |              |                                                          | -                 | 4                 | -                 | pF             | -                        |
| Input Limiting Voltage (Knee)                                            | V <sub>i(lim)</sub> | 11                        |       |     |           |              |                                                          | -                 | 150               | 200               | μV<br>(rms)    | 8                        |
| Amplitude-Modulation Rejection                                           | AMR                 | 7                         | 1     |     |           |              |                                                          | 45                | 58                | -                 | dB             | -                        |
| IF-Amplifier Voltage Gain                                                | A(IF)               | 6                         | f     |     |           |              |                                                          | -                 | 67                | -                 | dB             | 8                        |
| Recovered AF Voltage:                                                    | V <sub>o</sub> (af) |                           | 4.5 1 | WHz |           |              |                                                          |                   |                   | 1                 |                |                          |
| 1. At FM-Detector Output                                                 |                     | 11                        |       |     |           |              | RL ≈ 50 kΩ<br>THD ≈ 0.7% (typ.)                          | -                 | 250               | -                 | mV<br>(rms)    | -                        |
| 2. At AF-Driver Output<br>in Test Setup                                  |                     | 11                        |       |     |           |              | RL = 322 Ω<br>THD < 5%                                   | 500               | 800               | -                 | mV<br>(rms)    | -                        |
| 3. At AF-Driver Output in<br>TV-Receiver Sound System                    |                     | 2A or 2B                  |       |     | ∆1<br>±25 |              | RL = 150 kΩ<br>THD = 1.5% (typ.)                         | -                 | 3                 | -                 | V<br>(rms)     | -                        |
| Total Harmonic Distortion:                                               | THD                 |                           |       |     |           |              |                                                          |                   |                   |                   |                |                          |
| 1. In Test Setup                                                         |                     | 11                        |       |     |           |              | V <sub>0</sub> (af) = 500 mV (rms                        | ) -               | 1.5               | 5                 | %              | -                        |
| 2. In TV Receiver Sound System                                           |                     | 2A or 2B                  | 1     |     |           | ļ            | V <sub>0(af)</sub> = 1.3 V (rms)                         | -                 | 1                 | -                 | %              | -                        |
| FM-Detector Output Resistance                                            | R <sub>o(det)</sub> | -                         | 1     | 1   |           |              |                                                          | -                 | 10                | -                 | kΩ             | -                        |
| AF-Driver Input Resistance                                               | RI(af)              | -                         | f     |     |           |              |                                                          | -                 | 100               | -                 | kΩ             | -                        |
| AF-Driver Output Resistance                                              | R <sub>0</sub> (af) | -                         | 1 k   | Hz  |           |              |                                                          | -                 | 250               | -                 | Ω              | -                        |
| AF-Driver Voltage Gain                                                   | A <sub>af</sub>     | 9                         |       | ļ   |           | R            | s = 50 Ω, C1 = 0                                         | - 1               | 30                | -                 | dB             | 10                       |







Fig. 10 - Typical AF amplifier voltage gain characteristics.



#### PROCEDURES:

- Recovered AF Voltage: 1. Set Input Signal Generator as follows:
- Output frequency = 4.5 MHz
  - Modulating frequency = 1 kHz
  - Deviation =  $\pm 25 \text{ kHz}$
- Output level for  $V_{in} = 100 \text{ mV rms}$ 2. Set volume control for maximum af output
- 3. Measure af output voltage and record as Recovered AF Voltage.
- Total Harmonic Distortion:
- 1. Adjust volume control for an af output voltage of  $500\ \mathrm{mV}$  rms.
- Weasure Total Harmonic Distortion of the output signal in accordance with the Operating Instructions for the Distortion Analyzer.
- Input Limiting Voltage (Knee):
  - Decrease Vin until the af output voltage is 3 dB less than the value set in Step 1 of the procedure for measurement of Total Harmonic Distortion (500mV -3 dB = 350 mV)
  - 2. Measure resulting value of  $V_{in}$  and record as Input Limiting Voltage (Knee).

Fig. 11 - Test setup for measurement of input limiting voltage (knee), recovered AF voltage, and total harmonic distortion.

.....

#### CA3042

### CA3043

#### MAXIMUM VOLTAGE RATINGS The following chart gives the range of voltages which can be applied to the terminals listed horizontally with respect to the terminals listed vertically. For example, the voltage range between horizontal terminal 5 and vertical terminal 3 is +6 to 0 volts.

| TERM-<br>INAL<br>No. | 1 | 2        | 3       | 4       | 5        | 6         | 7       | 8        | 9       | 10         | n             | 12      | TERM<br>INAL<br>No. |
|----------------------|---|----------|---------|---------|----------|-----------|---------|----------|---------|------------|---------------|---------|---------------------|
| 1                    |   | +4<br>-4 | 0<br>-5 | •       | •        | •         | ٠       | •        | ٠       | 0<br>-5    | •             | Note(1) | 1                   |
| 2                    |   |          | 0<br>-3 | •       | •        | •         | •       | •        | •       | 0<br>-3    | •             | •       | 2                   |
| 3                    |   |          |         | +6<br>0 | +6<br>0  | +15<br>+2 | +6<br>0 | +6<br>0  | +6<br>0 | 0          | Note (2)      | +3<br>0 | 3                   |
| 4                    |   |          |         |         | +2<br>-4 | •         | *       | •        | •       | 0<br>-6    | •             | •       | 4                   |
| 5                    |   |          |         |         |          | •         | •       | •        | •       | 0<br>-6    | +6<br>0       | •       | 5                   |
| 6                    |   |          |         |         |          |           | •       | *        | ٠       | -12<br>-15 | *             | •       | 6                   |
| 7                    |   |          |         |         |          |           |         | Note (1) | *       | 0<br>-6    | •             | •       | 7                   |
| 8                    |   |          |         |         |          |           |         |          | *       | 0<br>-6    | •             | *       | 8                   |
| 9                    |   |          |         |         |          |           |         |          |         | 0<br>-6    | •             | •       | 9                   |
| 10                   |   |          |         |         |          |           |         |          |         |            | Note (2)<br>0 | +3<br>0 | 10                  |
| 11                   |   |          |         |         |          |           |         |          |         |            |               | ٠       | 11                  |
| 12                   |   |          |         |         |          |           |         |          |         |            |               |         | 12                  |



I<sub>IN</sub> mA IOUT mA

.

0.1 40

. 20

. -

. -

. 20

0.1 40

40 0.1

. -

.

. -

.

. .



Voltage Gain = 20 log10 100 -----٧i

 $C_b$  - Bypass Capacitor, 0.1  $\mu F$  electrolytic in parallel with 0.01  $\mu F$  $I_6(1im) = \frac{v_0}{2K\Omega}$ ,  $v_i = 100 \text{ mV(RMS)}$ 

\* Output circuit should be completely shielded from the input circuit at the socket.

Fig.4 - Voltage gain test circuit.







92CS-15103

iò FREQUENCY (f) --- MHz 9205-15038

Fig.7 - Input limiting voltage (knee) at -3 dB point vs frequency.

Voltages are not normally applied between these terminals. Voltages appearing between these terminals will be safe if the specified limits between all other terminals are not exceeded.

+ 30 V<sub>CC</sub> = + 30 R<sub>L</sub> = 750 Ω T<sub>A</sub> = 25 °C

(SWB) /4 --- (NIV)

VOLTAGE

NPUT

8

0.



Coil Form, Outside Diameter = 7/32"

Can = 1/2" square X 1-1/8" long

Slugs - Radio Industries Type MP34/MP100 Material

 $L_1 \& L_3 = 20$  Turns 5-44 litz wire universal wound

 $L_2 = 10$  Turns 5-44 litz wire wound bifilar with  $L_1$ 

 $L_1$  &  $L_3$  coupling adjusted to 520 kHz peak to peak separation on S curve when operated in circuit shown in Fig.6.

Fig.9 - 10.7-MHz discriminator transformer for CA3043.

PROCEDURE:



Set frequency to 10.7 MHz,  $v_i = 10 \text{ mV}$ , modulating frequency = 1 kHz Deviation = ±75 kHz.

Tune Wave Analyzer to peak reading at 1 kHz and record recovered Audio Voltage  $v_{o(af)}FM$ . B, Disconnect FM Generator and Connect AM Generator to CA3043 input.

Set frequency to 10.7 MHz,  $v_1 = 10 \text{ mV}$ , modulating frequency = 1 kHz, percent modulation = 50%.

Tune Wave Analyzer to peak reading and record recovered audio voltage  $v_0(af)AM$ Amplitude Modulation Rejection Ratio = 20  $\log_{10} \frac{v_o(af)FM}{v_o(af)FM}$ vo(af)AM

Fig.8 - Amplitude modulation rejection test circuit.

Note 1: These terminals should be connected through a dc resistance to any terminal which does not exceed 100 ohms.

Note 2: Pin 11 may be connected to any positive voltage source through a suitable resistor provided its cur-rent rating is not exceeded.



PROCEDURE:

Recovered Audio Voltage v<sub>o(af)</sub> -Set input frequency to 10.7 MHz,

v = 1 mV(RMS), modulating frequency = 1 kHz Deviation = ±75 kHz

- Record v<sub>o</sub> as measured on the Distortion Analyzer meter scale.
- This is the recovered Audio Voltage  $v_{o(af)}$
- 2. 3 dB Limiting Sensitivity vi(lim) -Reduce vi until vo(af) drops 3 dB. Record this value of vi as vi(1im)
- 3. Total Harmonic Distortion THD -Reset v<sub>i</sub> to 1mV(RMS) and operate Distortion Analyzer per manufacturer's instructions to measure THD.
- \* See Fig.9 for details on Discriminator Transformer.

Fig.6 - Input limiting voltage (knee), recovered AF voltage, and total harmonic distortion test circuit.

| CHARACTERISTICS                                                | SYMBOLS                    | TEST<br>CIRCUITS | TEST<br>CONDITIONS                                                                       | CAS                     | LIMITS<br>3044 and CA30 | 44V1                    | UNITS    | CHARAC<br>TERISTI<br>CURVES |
|----------------------------------------------------------------|----------------------------|------------------|------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|----------|-----------------------------|
|                                                                |                            | FIG.             |                                                                                          | MIN.                    | TYP.                    | MAX.                    |          | FIG.                        |
| STATIC CHARACTERISTICS                                         |                            |                  |                                                                                          |                         |                         |                         |          |                             |
| Device Dissipation                                             | PŢ                         | 3                | V <sub>CC</sub> = 30 V<br>R <sub>S</sub> = 1.5 kΩ<br>T <sub>A</sub> = -55 <sup>0</sup> C | 90                      | 120                     | 150                     | mW       |                             |
| Device Dissipation                                             | PŢ                         | 3                | $V_{CC} = 30 V$<br>$R_{S} = 1.5 k\Omega$<br>$T_{A} = 25^{\circ}C$                        | 110                     | 140                     | 170                     | mW       |                             |
| Device Dissipation                                             | PT                         | 3                | $V_{CC} = 30 V$<br>$R_S = 1.5 k\Omega$<br>$T_A = +125^{\circ}C$                          | 130                     | 160                     | 190                     | mW       |                             |
| 9-Volt Current Drain                                           | ١Ţ                         | 3                | V <sub>10</sub> = 9 V                                                                    | 2.5                     | 4                       | 5.5                     | mA       | •                           |
| Zener Regulating Voltage -<br>DC Supply Voltage at Terminal 10 | v <sub>10</sub>            | 3                | 1                                                                                        | 10.5                    | 11.2                    | 11.9                    | v        | •                           |
| Quiescent Operating Current into<br>Terminal 2                 | l <sub>2</sub>             | 3                |                                                                                          | 1                       | 2                       | 4                       | mA       |                             |
| Quiescent Operating Voltage at<br>Terminal 4                   | v <sub>4</sub>             | -                | V <sub>CC</sub> = 30 V<br>R <sub>S</sub> = 1.5 kΩ                                        | 5.0                     | 6.5                     | 8.0                     | v        |                             |
| Quiescent Operating Voltage at<br>Terminal 5                   | v <sub>5</sub>             | -                |                                                                                          | 5.0                     | 6.5                     | 8.0                     | v        | •                           |
| Output Offset Voltage between<br>Terminals 4 and 5             | V <sub>4-5</sub>           | •                |                                                                                          | -1.5                    | 0                       | 1.5                     | ۷        | •                           |
| DYNAMIC CHARACTERISTICS (AS R                                  | FAMPLIFIER                 | )                |                                                                                          |                         |                         |                         |          |                             |
| Input Limiting Voltage (Knee)                                  | V <sub>i</sub><br>Limiting | 4                | f=45.75 MHz                                                                              | -                       | 75                      | -                       | mV       |                             |
| Input Admittance                                               | y <sub>11</sub>            |                  |                                                                                          | •                       | 0.5+j1.1                |                         | mmho     | •                           |
| Reverse Transfer Admittance                                    | y <sub>12</sub>            | •                | f = 45.75 MHz<br>V <sub>CC</sub> = 30 V                                                  | •                       | 3.8+j3.4                | -                       | μmho     | •                           |
| Forward Transfer Admittance                                    | y <sub>21</sub>            | •                | $R_s = 1.5 k\Omega$                                                                      | •                       | -11.7 +10.1             | •                       | mmho     | ·                           |
| Output Admittance                                              | y <sub>22</sub>            | •                | \$                                                                                       | •                       | 0.077+j0.9              | •                       | mmho     | •                           |
| OUTPUT vs FREQUENCY DEVIATIO                                   | N - AFC                    |                  |                                                                                          |                         |                         |                         |          |                             |
|                                                                |                            |                  | $V_{CC} = +30 V$<br>$V_{in} = 200 \text{ mV RMS}$<br>$f_0 = \text{MHz as}$<br>indicated  | % of<br>V <sub>10</sub> |                         | % of<br>V <sub>10</sub> |          |                             |
| Correction-Control Voltage at                                  | V V                        | 1                | 45.750 - 0.025                                                                           | 85                      | •                       | ·                       | V        | 6.7                         |
| Terminal 4                                                     | corr.                      | 5                | 45.750 + 0.025                                                                           | •                       | •                       | 33                      | V        |                             |
|                                                                | (4)                        |                  | 45.750 - 0.900                                                                           | 75                      |                         | Ŀ.                      | V        |                             |
|                                                                |                            |                  | 45.750 + 0.900                                                                           | ŀ                       |                         | 43                      | V        | 7                           |
|                                                                |                            |                  | 45.750 - 1.500                                                                           | · ·                     | ·                       | 85                      | V        |                             |
|                                                                | +                          |                  | 45.750 + 1.500                                                                           | / 33                    | ·                       | -                       | V        |                             |
|                                                                | 1                          |                  | 45.750 - 0.025                                                                           | · ·                     | ·                       | 33                      | V        | 6,7                         |
|                                                                | v                          |                  | 45.750 + 0.025                                                                           | 85                      | · · ·                   |                         | V        |                             |
| Correction-Control Voltage at                                  | corr.                      | 5                | 45.750 - 0.900                                                                           | · .                     | · ·                     | 43                      | <u>v</u> | ł                           |
| Terminal 5                                                     | (5)                        | 1                | 45.750 + 0.900                                                                           | 75                      | · · ·                   | <u> </u>                | V<br>V   | ,                           |
|                                                                |                            |                  | 45.750 - 1.500                                                                           | 33                      | · ·                     | 85                      | v<br>v   |                             |
|                                                                |                            |                  | 45.750 + 1.500                                                                           | <u> </u>                | •                       | 85                      | L V      |                             |

#### ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C, Unless Otherwise Specified



Fig.6 - Typical narrow-band dynamic control voltage characteristics.



9205-15239

Fig.7 - Typical wide-band dynamic control voltage characteristics.

### CA3044, CA3044V1

#### DYNAMIC CONTROL VOLTAGE CHARACTERISTICS

The CA3044 and CA3044VI are specifically intended for use in the AFT system of color television receivers. Each device is tested so that the control voltages generated by the circuit meet the critical requirements of the system. Figure 5 is the schematic diagram of the test circuit.

Figure 6 and 7 show the control voltages generated at terminals 4 and 5 of the Integrated Circuit as a function of the frequency deviation from the nominal center frequency. Figure 6 shows the region within 25 KHz of the center frequency while Figure 7 covers the entire bandwidth of the system. The horizontal reference lines on the figures are generated by a voltage divider connected between the power supply volt-age on Terminal 10 and ground. The dynamic control voltages are compared with these references according to the Output vs Frequency Deviation Table. For example: when the frequency deviation is -25 KHz the control voltage at Terminal 4 is greater than the reference A voltage; the control voltage at Terminal 5 is less than the reference B voltage.

The shape of the correction voltage characteristics is dependent to a large degree upon transformer characteristics and the parts layout. In order to closely duplicate the curves shown, the printed circuit board shown in Figure 8 and the parts layout shown in Figure 9 should be followed as closely as possible.



#### DEFINITIONS OF TERMS

Input Limiting Voltage (Knee) [v;(lim)] The input signal voltage which will cause the output signal to decrease 3 dB from its maximum level.

Total Device Dissipation (P<sub>T</sub>) The total power drain of the device with no signal applied and no external load current.

Quiescent Operating Voltage

The dc voltage at the output terminal, with respect to ground, with no signal applied. Quiescent Operating Current

The average (dc) value of the current in either output, terminal, with no signal applied.

Output Offset Voltage

The dc voltage between output terminals with no signal applied. Control Voltage

The dc voltage at either output terminal with respect to ground with an RF signal of specified frequency applied.

### CA3052

### Four Independent AC Amplifiers

Special-Function Sub-System for Stereo Preamplifiers, Magnetic Pickups, Tape Heads, etc.

#### FEATURES

- Four AC amplifiers on a common substrate
- Independently accessible inputs and outputs
- Operates from single-ended supply

#### EACH AMPLIFIER

- High voltage gain . . . . 53 dB min.
- High input resistance . . 90 k Ω typ.
- Undistorted output voltage 2 V rms min.
   Output Impedance . . . 1 k Ω typ.
- Output Impedance . . . 1 k Ω typ.
   Open-loop bandwidth . . 300 kHz typ.

The RCA-CA3052 is a silicon monolithic integrated circuit designed specifically for stereo preamplifier service. The circuit consists of four independent ac amplifiers which can operate from a single-ended supply.

The CA3052 can operate as an equalizer amplifier in tape recorders, magnetic cartridge phonograph applications, and tone control amplifiers. It can provide all of the amplification necessary for a full-function stereo preamplifier.

The CA3052 is supplied in a 16-lead dualin-line plastic package.

RCA-CA3052 is schematically identical with the CA3048 Amplifier Array (File No. 377). Each amplifier of the CA3048 is tightly specified for equivalent output noise under a variety of test methods. The CA3052 is specified using RIAA test methods for equivalent input noise using one test method for amplifiers 1 and 4, and an appropriately different method for amplifiers 2 and 3.





#### APPLICATIONS

- Full-function stereo preamplifiers
- Tape recorder and playback preamplifiers
- Tone Generators

#### ABSOLUTE-MAXIMUM RATING at $T_A = 25^{\circ}C$ :

| POWER SUPPLY VOLTAGE +16 V                                  |
|-------------------------------------------------------------|
| AC INPUT VOLTAGE                                            |
| DISSIPATION:                                                |
| Up to $T_{A} = 55^{\circ}C$                                 |
| Above T <sub>A</sub> = 55 <sup>°</sup> C MW/ <sup>°</sup> C |
| TEMPERATURE RANGE:                                          |
| Operating40°C to +85°C                                      |
| Storage                                                     |
| LEAD TEMPERATURE (During Soldering):                        |

#### At distance 1/16 ±1/32 inch (1.59 ±0.79 mm)

#### MAXIMUM VOLTAGE RATINGS

The following chart gives the range of voltages which can be applied to the terminals listed vertically with respect to the terminals listed horizontally. For example, the voltage range between vertical terminal 2 and horizontal terminal 4 is +2 to -3.6 volts.

| TEDM                 |   |           |   | r          |            |          |   | r          | <b></b>    |          |           |           |            |          |           |          |
|----------------------|---|-----------|---|------------|------------|----------|---|------------|------------|----------|-----------|-----------|------------|----------|-----------|----------|
| TERM-<br>INAL<br>No. | 1 | 2         | 3 | 4          | 5          | 6        | 7 | 8          | 9          | 10       | 11        | 12        | 13         | 14       | 15        | 16       |
| 1                    |   | + 16<br>0 | ٠ | •          | •          | ٠        | • | •          | •          | •        | •         | *         | ٠          | *        | 0<br>- 16 | •        |
| 2                    |   |           | ٠ | +2<br>-3.6 | 0          | *        | * | +2<br>-3.6 | +2<br>-3.6 | ٠        | •         | + 16<br>0 | +2<br>-3.6 | ٠        | + 16<br>0 | 0<br>-16 |
| 3                    |   |           |   | +5<br>-5   | ٠          | *        | • | *          | •          | ٠        | *         | •         | ٠          | ٠        | •         | •        |
| 4                    |   |           |   |            | +3.6<br>-2 | *        | • | +          | *          | ٠        | ٠         | *         | •          | ٠        | ٠         | •        |
| 5                    |   |           |   |            |            | 0<br>-16 | • | +2<br>-3.6 | +2<br>-3.6 | *        | 0<br>- 16 | + 16<br>0 | +2<br>-3.6 | ٠        | + 16<br>0 | ٠        |
| 6                    |   |           |   |            |            |          | * | *          |            | *        | *         | *         | 0<br>-16   | ٠        | •         | ٠        |
| 7                    |   |           |   |            |            |          |   | +5<br>-5   | •          | •        | •         | *         | •          | *        | *         | •        |
| 8                    |   |           |   |            |            |          |   |            | •          | •        | ٠         | •         | ٠          | •        | •         | ٠        |
| 9                    |   |           |   |            |            |          |   |            |            | +5<br>-5 | •         | *         | •          | ٠        | •         | •        |
| 10                   |   |           |   |            |            |          |   |            |            |          | *         | *         | . *        | •        | *         | •        |
| 11                   |   |           |   |            |            |          |   |            |            |          |           | •         | ٠          | ٠        | •         | •        |
| 12                   |   |           |   |            |            |          |   |            |            |          |           |           | 0<br>-16   | ٠        | •         | •        |
| 13                   |   |           |   |            |            |          |   |            |            |          |           |           |            | +5<br>-5 | •         | •        |
| 14                   |   |           |   |            |            |          |   |            |            |          |           |           |            |          | ٠         | •        |
| 15                   |   |           |   |            |            |          |   |            |            |          |           |           |            |          |           | +16<br>0 |
| 16                   |   |           |   |            |            |          |   |            |            |          |           |           |            |          |           |          |
|                      |   |           |   |            |            |          |   |            |            |          |           |           |            |          |           |          |

<sup>9</sup> Voltages are not normally applied between these terminals. Voltages appearing between these terminals will be safe if the specified limits between all other terminals are not exceeded.



Fig. 2 – Schematic diagram for CA3052.



Fig. 4 — Typical DC supply current vs supply voltage.



Fig. 5 – Typical DC supply current vs ambient temperature.





Fig. 8 – Typical open-loop gain vs ambient temperature.



Fig. 3 – Test circuit for measurement of collector supply voltage and currents.



\* Sig Gen should be a low distortion type (0.2% THD or less) HP206A or equivalent.

• Adjustment of Eg to 2 volts will make Es = 2 m v. Test Circuit shows Amplifier #1 under test, to test Amplifiers 2, 3, or 4; Connect terminals as shown in Table.



Fig. 6 — Test circuit for measurement of distortion, open-loop gain, and bandwidth characteristics.



Fig. 9 - Typical open-loop gain vs frequency.

### CA3052

### CA3064, CA3064E

### **TV** Automatic Fine Tuning Circuit

RCA-CA3064 and CA3064E represent the third generation of integrated circuits designed primarily for AFC (Automatic-Frequency-Control) applications. They provide all of the signal-processing components needed (with the exception of the tuned-phase-detector transformer) to derive the AFT correction signals from the output of the video-if amplifier. The CA3064 is supplied in the 10-formed-lead TO-5 style package, and the CA3064E in the 14-lead dual-in-line plastic package. Both types operate over the temperature range of -55 to +125°C.

The CA3064 and CA3064E are functionally similar to the CA3044 and CA3064E are functionally similar to the CA3044 and CA3044V1 but embody a higher-gain input amplifier which provides a 20-dB improvement in sensitivity. The increased sensitivity extends the application of a proven AFT system to the low-level if-amplifier stages in TV receivers.

Because the CA3064 and CA3064E are functionally similar to the CA3044 and CA3044V1, refer to Application Note ICAN-5831, "Application of the RCA CA3044 and CA3044V1 Integrated Circuits in Automatic Fine-Tuning Systems" for general application information.

Features:

- Cascode type high-gain amplifier (18 mV input for rated output)
- Internal voltage regulator
- Differential detector
- For use with either color or monochrome
- Differential amplifier
   Bipolar outputs
- Wide operating-temperature range; -55 to +125°C

#### MAXIMUM RATINGS, Absolute-Maximum Values:

| DEVICE DIS           | SSIF | ΥA   | 101 | N:  |     |      |    |      |     |    |      |      |      |         |      |     |
|----------------------|------|------|-----|-----|-----|------|----|------|-----|----|------|------|------|---------|------|-----|
| Up to TA             | - 25 | 5°C  |     |     |     |      |    |      |     | •  |      |      |      | 700     | ,    | nW  |
| Above T <sub>A</sub> | = 2  | 5°C  | 2.  |     |     |      |    |      |     | d  | lera | te l | inea | rly 5.6 | mW,  | /°C |
| AMBIENT T            | ΈM   | PEI  | RA' | TUP | RE  | RA   | NG | E:   |     |    |      |      |      |         |      |     |
| Operating            |      |      |     |     |     |      |    |      |     |    |      |      |      | -55 to  |      |     |
| Storage .            |      |      |     |     |     |      |    |      |     |    |      |      |      | -65 to  | +150 | 0°C |
| LEAD TEM             |      |      |     |     |     | ring | So | Ider | ing | ): |      |      |      |         |      |     |
| At distance          |      |      |     |     | 2'' |      |    |      |     |    |      |      |      |         |      |     |
| (1.59 mr             |      |      |     |     |     |      |    |      |     |    |      |      |      |         |      |     |
| from cas             | e fo | r 10 | Dsı | max | ·   |      |    |      | •   |    | ٠    |      |      |         | 265  | Soc |



Fig.2 — Terminal assignment diagrams.



Fig. 3 — Test setup: Measurement of total device dissipation, zener regulating voltage, quiescent operating current at terminal 2 (3).



#### ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C, Unless Otherwise Specified

| CHARACTERISTICS                                                   | SYMBOLS            | TEST<br>CIRCUITS | TE:<br>Condi                                                                  |                              | CA                 | LIMITS<br>3064, CA3064 | ŧΕ                             | UNITS                   | CHARAC-<br>TERISTIC<br>CURVES |
|-------------------------------------------------------------------|--------------------|------------------|-------------------------------------------------------------------------------|------------------------------|--------------------|------------------------|--------------------------------|-------------------------|-------------------------------|
|                                                                   |                    | FIG.             |                                                                               |                              | MIN.               | TYP.                   | MAX.                           |                         | FIG.                          |
| STATIC CHARACTERISTICS                                            |                    |                  |                                                                               |                              |                    |                        |                                |                         |                               |
|                                                                   |                    |                  | V+ =                                                                          | TA<br>-25°C                  |                    | 135                    | 150                            |                         | -                             |
| Device Dissipation                                                | PD                 | 3                | 30V<br>R <sub>S</sub> =                                                       | +25°C                        | 130                | 140                    | 150                            | m₩                      | -                             |
|                                                                   |                    |                  | 1.5kΩ                                                                         | +85 <sup>0</sup> C           | -                  | 145                    | 150                            |                         | -                             |
| Current Drain at 10.5 Volts                                       | ١ <sub>T</sub>     | 3                | V10(1) =                                                                      | 10.5 V                       | 4                  | 6.5                    | 9.5                            | mΑ                      | -                             |
| Zener Regulated Voltage - DC<br>Supply Voltage at terminal 10(1)* | V <sub>10(1)</sub> | 3                | 1                                                                             |                              | 10.9               | 11.8                   | 12.8                           | ۷                       | -                             |
| Quiescent Operating Current into<br>Terminal 2(3)                 | <sup>1</sup> 2(3)  | 3                |                                                                               |                              | 1                  | 2                      | 4                              | mA                      |                               |
| Quiescent Operating Voltage at<br>Terminal 4(5)                   | V4(5)              |                  | V+ = 30<br>Rs = 1.                                                            |                              | 5                  | 6.9                    | 8                              | ۷                       |                               |
| Quiescent Operating Voltage at<br>Terminal 5(8)                   | V <sub>5(8)</sub>  | -                |                                                                               |                              | 5                  | 6.9                    | 8                              | v                       |                               |
| Output Offset Voltage between<br>Terminals 4 and 5(5 and 8)       | V4-5<br>(5-8)      | -                |                                                                               |                              | -1                 | 0                      | 1                              | ۷                       | -                             |
| DYNAMIC CHARACTERISTICS (AS                                       | RF AMPLI           | FIER IN TO       | -5 STYLE                                                                      | PACKAGE                      | E)                 |                        |                                |                         |                               |
| Input Voltage Sensitivity                                         | Vį<br>sensitivity  | 5                | V <sup>+</sup> = +3<br>V <sub>I</sub> = 18                                    |                              |                    |                        |                                | tage Outp<br>able below |                               |
| Input Admittance                                                  | y <sub>11</sub>    |                  |                                                                               |                              |                    | 0.41 + j1.0            | •                              | mmho                    |                               |
| Reverse Transfer Admittance                                       | y <sub>12</sub>    |                  | f = 45.7<br>V <sup>+</sup> = 30                                               | 5 MHz                        |                    | 0 +j3.4                | •                              | µmho                    | ·                             |
| Forward Transfer Admittance                                       | y <sub>21</sub>    | •                | R <sub>S</sub> = 1.                                                           | 5kΩ                          | •                  | 24.5 - j29             | •                              | mmho                    | •                             |
| Output Admittance                                                 | y <sub>22</sub>    | •                |                                                                               |                              | •                  | 0.04 + j0.9            | ·                              | mmho                    | -                             |
| OUTPUT vs FREQUENCY DEVIATION                                     | - AFC              |                  |                                                                               |                              |                    |                        |                                |                         |                               |
|                                                                   |                    |                  | V <sup>+</sup> = +30<br>V <sub>1</sub> = 18 (<br>f <sub>0</sub> = MH:<br>indi | IV<br>nVRMS<br>z as<br>cated | % of<br>V10<br>(1) |                        | % of<br>V <sub>10</sub><br>(1) |                         |                               |
| Correction-Control Voltage at                                     | V<br>corr.         | 5                | 45.750 - (<br>45.750 +                                                        |                              | 85                 | •                      | 25                             | v<br>v                  | 6,7                           |
| Terminal 4(5)                                                     | 4(5)               | 5                | 45.750 - (                                                                    |                              | 80                 |                        |                                | v                       |                               |
|                                                                   | ,                  |                  | 45.750 +                                                                      |                              |                    |                        | 35                             | v                       |                               |
|                                                                   |                    |                  | 45.750 - 1                                                                    |                              |                    |                        | 80                             | v                       | 7                             |
|                                                                   |                    |                  | 45.750 +                                                                      |                              | 35                 | -                      |                                | v                       |                               |
|                                                                   |                    |                  | 45.750 - 0                                                                    | ).030                        |                    |                        | 25                             | ٧                       | 6,7                           |
|                                                                   |                    |                  | 45.750 +                                                                      | 0.030                        | 85                 |                        |                                | ٧                       | 0,7                           |
| Correction-Control Voltage at                                     | V<br>corr.         | 5                | 45.750 - 0                                                                    |                              | ·                  |                        | 35                             | V                       |                               |
| Terminal 5(8)                                                     | 5(8)               | ŭ                | 45.750 +                                                                      |                              | 80                 |                        | •                              | ٧                       | 7                             |
|                                                                   |                    |                  | 45.750 -                                                                      |                              | 35                 | •                      | •                              | v                       |                               |
|                                                                   |                    |                  | 45.750 +                                                                      | 1.500                        | Ŀ                  | •                      | 80                             | v                       |                               |

\* Terminal numbers in parentheses are for 14-lead dual-in-line plastic package.

### IF Amplifier-Limiter, FM Detector, **Electronic Attenuator, Audio Driver**

#### For Television Sound-System Applications

The RCA CA3065 Television Sound System is a monolithic integrated circuit which combines a multistage IF amplifier limiter, an FM detector, an electronic attenuator, a zener diode regulated power supply, and an audio amplifier-driver that is designed to directly drive an npn power transistor or high-transconductance tube. Because the circuit is so inclusive, a minimum number of external components is required. A block diagram of the integrated circuit television sound system is shown in Fig. 1.

The CA3065 with its advanced circuit design provides a high-performance multistage subsystem for the sound system of a television receiver. A particular feature of the CA3065 is the electronic attenuator which

Power Supply Current (Terminal 5) . . . . . . . . .

Up to  $T_A = 25^{\circ}C$  .....

Operating .....

Storage .....

MAXIMUM RATINGS, Absolute Maximum Values, at T<sub>A</sub> = 25°C Input Signal Voltage (between Terminals 1 and 2) ...

Above  $T_A = 25^{\circ}C...$  Derate linearly 6.67

performs the conventional volume control function. Volume control is accomplished when the bias levels in the attenuator are changed by means of a variable resistor connected between Terminal 6 and ground (attenuation in excess of 60 dB is attained). Because no audio signal is present in this control, hum or noise pickup can be bypassed. In most cases, only a single unshielded wire is required between the IF board and the variable resistor (volume control).

The CA3065 utilizes a 14-lead dual-in-line plastic package with leads specially formed to facilitate automatic insertion of the device into suitably punched printedcircuit boards.

ν

mΑ

mW

°C

°C

°C

mW/°C

### CA3065

### FEATURES:

- Electronic attenuator replaces conventional volume control
- Differential peak detector requires one single tuned coil
- Internal Zener diode regulated supply
- Inherent high stability
- Excellent AM rejection 50 dB typ. at 4.5 MHz
- Low harmonic distortion • High sensitivity - 200  $\mu$ V limiting (knee) at 4.5 MHz
- Audio drive capability 6 mA p-p
- Undistorted audio output voltage 7 V p-p



Lead Temperature (During Soldering):

Ambient Temperature Range:

**Power Dissipation:** 

At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm)

+265 from case for 10 seconds max.

MAXIMUM VOLTAGE RATINGS of TA = 25°C

The following chart gives the range of voltages which can be applied to the terminals listed vertically with respect to the terminals listed horizontally. For example, the voltage range of the vertical terminal 9 with respect to terminal 3 is 0 to +4 volts.

+3

50

850

- 40 to + 85

-65 to +150

| TERM-<br>INAL<br>No. | 4 | 5 | 6        | 7         | 8        | 9     | 10  | 11                                | 12        | 13        | 14     | 1      | 2        | 3         | TERM<br>INAL<br>No. |
|----------------------|---|---|----------|-----------|----------|-------|-----|-----------------------------------|-----------|-----------|--------|--------|----------|-----------|---------------------|
| 4                    |   |   | S        | UBSTR     | ATE CO   | NNECT | 10N | ALWAY                             | S CONN    | ECT T     | TERN   | NNAL 3 | 3        |           | 4                   |
| 5                    |   |   | +13<br>0 | + 13<br>0 | +13<br>0 | *     |     |                                   | + 13<br>0 | + 13<br>0 |        | •      |          | NOTE<br>1 | 5                   |
| 6                    |   |   |          | •         | •        | •     | •   | TION                              | *         |           | •      | •      | +        | +13<br>-5 | 6                   |
| 7                    |   |   |          |           | +1<br>-4 |       | •   | INTERNAL CONNECTION<br>DO NOT USE | *         | •         | *      |        |          | + 13<br>0 | 7                   |
| 8                    |   |   |          |           |          |       |     | NAL CONNE                         | *         | •         | •      | •      | •        | •         | 8                   |
| 9                    |   |   |          |           |          |       | •   | INTE                              | *         | •         | *      | *      | *        | +4<br>0   | 9                   |
| 10                   |   |   |          |           |          |       |     |                                   | *         | •*        | *      | *      | ·        | +4<br>-5  | 10                  |
| 11                   |   |   |          |           |          |       |     |                                   |           | INTE      | RNAL C |        | CTION    |           | 11                  |
| 12                   |   |   |          |           |          |       |     |                                   |           | +4<br>-1  | •      | ·      | *        | *         | 12                  |
| 13                   |   |   |          |           |          |       |     |                                   |           |           | •      | ٠      | *        | •         | 13                  |
| 14                   |   |   |          |           |          |       |     |                                   |           |           |        | *      | *        | +3<br>-5  | 14                  |
| ۱                    |   |   |          |           |          |       |     |                                   |           |           |        |        | +5<br>-5 | +5<br>-5  | 1                   |
| 2                    |   |   |          |           |          |       |     |                                   |           |           |        |        |          | +4<br>-5  | 2                   |
| 3                    |   |   |          |           |          |       |     |                                   |           |           |        |        |          |           | 3                   |

Note 1: Terminal No. 5 may be connected to any positive voltage through a suitable resistor provided that the current and dissipation ratings of the CA3065 are not exceeded.

Voltages are not normally applied between these terminals. Voltages appearing between these terminals will be safe if specified limits between all other terminals are not exceeded.

TERMINAL 3 50 1 1 1 1 1 0.5 6 1 1 1 0.1 INT. CONN. DO NOT USE 0.5 6 2 1 0.1 1 1 0.1

> 1 0.1

0.1 50

mΑ

SUBSTRATE:

ONNECT TO

MAXIMUM

CURRENT RATINGS I IN mA 1001

337

### CA3065

 $\begin{array}{c} 0.347 \\ \mu F \\ \hline 0.1 \mu F \\ 0.1 \mu F \\ \hline 0.1 \mu F \\$ 

3.9 k Ω



Fig. 6 - Frequency response of at-amplifier section of CA3065



Fig. 7 - Gain reduction vs. resistance (terminal 6 to gnd)



9255-4438 (a) Printed circuit board - bottom view\* Ei= 8 Poaranne

OPERATING CONSIDERATIONS

The CA3065 may be used to drive a video output transistor or a high-transconductance output tube.

As in all TV receivers, precaution should be taken to prevent destruction of the CA3065 in the event of cascade arcs originating in the picture tube or in the output tube. In the case of arcing in the output tube a resistor of 150k in series with terminal No. 12 and the grid of the tube is usually sufficient protection.

To prevent damage from picture tube arcs, a careful analysis of board layout and coupling modes (electrostatic or magnetic) may be necessary to suggest alternate layouts or appropriate locations for the placement of spark gaps to absorb the high energy discharge.



(b) Parts layout - top view\*

Fig. 8 - Recommended parts layout for TV receiver sound strip using CA3065.

\* A 200 mil square grid was used in the layout of passive components on the printed circuit board. The Quad-in-line formed leads conform to a standard grid spacing of 100 mil centers.



Fig. 2 - Static characteristics test circuit for CA3066.



Fig. 3 - Typical ACC characteristic of chroma output vs chroma input for CA3066.

#### CA3067 CHROMA DEMODULATOR

The CA3067 contains the separate functional systems of a dc tint control and a demodulator. The phase shift of the tint amplifier system is accomplished by functional control of the fixed phase signal from the CA3066 oscillator output. This regenerated reference subcarrier is applied to terminal No. 3 and driven differentially into phase shift circuits. The tint adjustment controls the vector addition of phase shifted signals after which a limiting amplifier removes any remaining amplitude modulation. The output of the tint amplifier at terminal No. 1 is phase separated for the required reference subcarrier phase at terminal No. 6 and No. 12 (terminal No. 12 lags terminal No. 6 by approximately 76°). These terminals are inputs to the demodulator drive amp lifiers. The demodulators consist of two sets of balanced detectors which receive their reference subcarrier from the demodulator drive amplifiers. The chroma signal input from the CA3066 is applied to terminal No. 14. The chroma signal differentially drives the demodulators. The demodulation components are matrixed and dc-shifted in voltage to give R-Y, G-Y, and B-Y color difference components with close dc balance and proper amplitude ratios. The output amplifiers of the CA3067 are specially designed to meet the low-impedance driving source requirements of the high-level color output amplifiers. A special feature of the CA3067 is R-C filtering of high frequency demodulation components. Terminal No. 4 is a zener diode for use as a regulated voltage reference at 11.9V. When the zener reference element is not used, the power supply should be maintained at +11.2  $\pm 0.5$ volts.



Fig. 5 - Static characteristics test circuit for CA3067.



#### DYNAMIC CHARACTERISTICS TEST PROCEDURE

Steps 1, 2, and 3 are performed with no Chroma input  $(v_1 = 0)$ 

- 1. Adjust ACC potentiometer for  $V_2 = +0.65V$
- 2. Adjust Killer potentiometer for  $V_4 = +1.2V$ .
- Adjust capacitor  $C_X$  (crystal trimmer) so that frequency of oscillator is 3.579545 MHz. 3.
- 4. Unless otherwise noted, the chroma gain control is at maximum gain (fully clockwise).
- 5. The chroma input test signal is a 52.5  $\mu$ s "line" at subcarrier frequency, and 10 cycles of burst at 46.5%

of the "line" amplitude. The chroma input (v1) is in peak-to-peak volts of "line" amplitude.

- The chroma output (v14) is the same as the chroma 6. input (v1) except that the burst is removed and keying overshoot occurs in the retrace period. The chroma output is in peak-to-peak volts of "line" amplitude.
- The oscillator output (vg) is the CW output at terminal 7. No. 8 and is in peak-to-peak volts. Some modulation of oscillation dampening between burst injection is visible



Fig. 6 - CA3067 schematic diagram.

### CA3066, CA3067

### **Television Video IF System**

RCA-CA3068 is a monolithic integrated circuit that incorporates an entire video TV-IF subsystem on a single chip. Innovations in integrated circuit design, in addition to the many active devices and closely matched components utilized in the circuit, make the CA3068 ideally suited for use in color and black-and-white TV receivers.

The primary functions performed by the IF subsystem are video IF amplification, linear detection, video output amplification, AGC from a keyed supply, AGC delay for tuner, sound carrier detection, sound carrier amplification, and a buffered AFT output. The advanced circuit design of the CA3068 also includes secondary functions for improved

noise immunity and minimal airplane flutter. An isolated zener reference diode, incorporated in the IC, provides a convenient and economical means for controlling the regulated voltage supply. The inherent wide bandwidth capability (10-70 MHz) and high overall gain (87 dB) make the CA3068 suitable for other AM IF applications whose frequencies range within this bandwidth.

The CA3068 utilizes a unique 20-lead quad-in-line plastic package. This package also includes a wrap-around shield that serves to minimize interlead capacitances.

### CA3068

#### FEATURES:

- High-gain wide-band IF amplifier: 75 dB typ. at 45 MHz Gain reduction with excellent stability: 50 dB typ. at 45 MHz -
- Video detector with linear characteristics .
- Video amplifier: 12 dB gain
- Impulse noise limiter -
- Keyed AGC with noise immunity circuits .
- Delayed AGC for tuner .
- Buffered AFT output
- Separate sound IF intercarrier
- amplification
- Sound carrier detector
- 4.5 MHz sound carrier amplifier
- Isolated zener reference diode for .
- regulated voltage supply See ICAN-6303, "A Single IC for the Complete PIX-IF System in TV Receivers" for Schematic Diagram

#### MAXIMUM RATINGS, Absolute Maximum Values, at TA = 25°C DC Supply Vale

| DC Supply Voltage:                                                      |                   |          |
|-------------------------------------------------------------------------|-------------------|----------|
| Between Terminals 15 and 5*                                             | . 11.3            | v        |
| Terminal 7 (Collector to ground)                                        | . 20              | v        |
| Terminal 9 (Collector to ground)                                        | . 20              | v        |
| DC Current (into Terminal 18)                                           | . 2               | mA       |
| Device Dissipation:                                                     |                   |          |
| Up to T <sub>A</sub> = 60°C                                             | . 600             | mW       |
| Above T <sub>A</sub> = 60°C                                             | derate linearly 6 | .7 mW/°C |
| Ambient Temperature Range:                                              |                   |          |
| Operating                                                               | -40 to +85        | °c       |
| Storage                                                                 | - 65 to +150      | °c       |
| Lead Temperature (During soldering):                                    |                   |          |
| At distance not less than 1/32" (0.79 mm) from case for 10 seconds max. | +265              | °c       |
|                                                                         |                   |          |

This rating does not apply when using the internal zener reference in conjunction with the pass transistor.



Fig. 1 Functional block diagram of the CA3068.



Fig. 2 - Test circuit for measurement of white level (V19) and terminal 2 voltage (V2).



-(14) (a) Test setup for measurement of video sensitivity, sync. tip level, delay bias, AFT drive voltage.

0

-19

TEST

H.P. 608C OR EQUIVALENT RF GENERATOR

-0



Fig. 3 - Typical dynamic test circuit diagrams.

9205-1753781

### **Television Chroma System**

The RCA CA3070, CA3071, and CA3072 are monolithic silicon integrated circuits that constitute a complete chroma system for color television receivers. The CA3070 is a complete subcarrier regeneration system featuring a new concept of phase control applied to the oscillator circuit. The CA3071 is a chroma amplifier system and the CA3072

### CA 3070 Chroma Signal Processor

The CA3070 is a complete subcarrier regeneration system with automatic phase control applied to the oscillator. An amplified chroma signal from the CA3071 is applied to terminals No. 13 and No. 14, which are the automatic phase control (APC) and the automatic chroma control (ACC) inputs. APC and ACC detection is keyed by the horizontal oulse which also inhibits the oscillator output amplifier during the burst interval.

The ACC system uses a synchronous detector to develop a correction voltage at the differential output terminal Nos. 15 & 16. This control signal is applied to the input terminal Nos. 1 & 14 of the CA3071. The APC system also uses a synchronous detector. The APC error voltage is internally coupled to the 3.58 MHz oscillator at balance; the phase of the signal at terminal No. 13 is in quadrature with the oscillator.

To accomplish phasing requirements, an RC phase shift network is used between the chroma input and terminal Nos. 13 and 14. The feedback loop of the oscillator is from terminal Nos. 7 and 8 back to No. 6. The same oscillator signal is available at terminal Nos. 7 and 8, but the dc output of the APC detector controls the relative signal levels at terminal Nos. 7 or 8. Because the output at terminal No. 8 is shifted in phase compared to the output at terminal No. 7, which is applied directly to the crystal circuit, control of the relative amplitudes at terminal Nos. 7 and 8 alters the phase in the feedback loop, thereby changing the frequency of the crystal oscillator. Balance adjustments of dc offsets are provided to establish an initial no signal offset control in the ACC output, and a no-signal, on-frequency adjustment through the APC detector-amplifier circuit which controls the oscillator frequency. The oscillator output stage is differentially controlled at terminal Nos. 2 and 3 by the hue control input to terminal No. 1. The hue phase shift is accomplished by the external R, L, and C components that couple the oscillator output to the demodulator input terminals. The CA3070 includes a shunt regulator to establish a 12-volt dc supply.

#### Maximum Voltage and Current Ratings at TA = +25°C

| V        | /oltage▲ |       |    |
|----------|----------|-------|----|
| Terminal | Min.     | Max.  | lf |
| No.      | Volts    | Volts |    |
| 1        | 0        | •     | [  |
| 2        | 0        | +16   |    |
| 3        | 0        | +16   |    |
| 4        | 5        | N2    |    |
| 6        | -        | -     |    |
| 7        | -        | -     |    |
| 8        | -        | -     | [  |
| 10       | 0        | N3    | 10 |
| 11       | 0        | N1    |    |
| 12       | 0        | N1    |    |
| 13       | 0        | N1    |    |
| 14       | 0        | N1    |    |
| 15       | 0        | +16   |    |
| 16       | 0        | +16   |    |

|   | Current  |    |    |  |  |  |  |  |
|---|----------|----|----|--|--|--|--|--|
|   | Terminal | 4  | ю  |  |  |  |  |  |
| 3 | No.      | mA | mA |  |  |  |  |  |
|   | 1        | 20 | 1  |  |  |  |  |  |
|   | 2        | -  | -  |  |  |  |  |  |
|   | 3        | -  | -  |  |  |  |  |  |
|   | 4        | 20 | 1  |  |  |  |  |  |
|   | 10       | N3 | 1  |  |  |  |  |  |
|   | 11       | -  | -  |  |  |  |  |  |
|   | 12       | -  | -  |  |  |  |  |  |
|   | 13       | 20 | 1  |  |  |  |  |  |
|   | 14       | 20 | 1  |  |  |  |  |  |

Current

With respect to terminal No.5 and with terminal No. 10 connected through 470Ω to +24 V.

N1 Regulated voltage at terminal No. 10.

N2 Controlled by max. input current.

N3 Limited by dissipation.

performs the demodulation function.

The CA3070 utilizes the 16-lead plastic dual-in-line package; the CA3071 and CA3072 are supplied 14-lead plastic dual-in-line packages.

### CA3070, CA3071, CA3072 Types

#### SYSTEM FEATURES

#### CA3070

- Voltage Controlled Oscillator
- Keyed APC & ACC Detectors
- DC Hue Control
- Shunt Regulator

#### CA3071

- ACC Controlled Chroma Amplifier
- DC Chroma Gain Control
- Color Killer
- Amplifier Short-Circuit Protection

#### CA3072

- Synchronous Detector with Color Difference Matrix



120 ₹<sup>R</sup>19 22.2 R14 \$ R32 \$R34 \$R31 \$3.3K \$2.2K \$R24 \$R23 \$R22 3 K \$4.7 K \$1K ₹ <sup>R</sup>21 390 ALL RESISTANCE VALUES ARE IN OHMS

Fig. 2 -- Schematic diagram CA3070.

345

### CA3071 Chroma Amplifier

The CA3071 is a combined two-stage chroma amplifier and functional control circuit. The input signal is received from the video amplifier and applied to terminal No. 2 of the input amplifier stage. The first amplifier stage is part of the ACC system and is controlled by differential adjustment from the ACC input terminal Nos. 1 and 14. The output of the 1st amplifier is directed to terminal No. 6 from where the signal may be applied to the ACC detection system of the CA3070 or an equivalent circuit. The output at terminal No. 6 is also applied to terminal No. 7 which is the input to the 2nd amplifier stage. Another output of the 1st amplifier at terminal No. 13 is directed to the killer adjustment circuit.

The dc voltage level at terminal No. 13 rises as the ACC differential voltage decreases with a reduction in the burst amplitude. At a pre-set condition determined by the killer adjustment resistor the killer circuit is activated and causes the 2nd chroma amplifier stage to be cut off. The 2nd chroma amplifier stage is also gain controlled by the adjustment of dc voltage at terminal No. 10. The output of the 2nd chroma amplifier stage is available at terminal No. 9. The typical output termination circuit that is shown, provides differential chroma drive signal to the demodulator circuit. Both amplifier outputs utilize emitter-followers with short-circuit protection.



|                                              |                |                                                                                                                       |           | LIMIT | s    |           | CURVES<br>& TEST |
|----------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------|-----------|-------|------|-----------|------------------|
| CHARACTERISTICS                              | SYMBOLS        | SPECIAL TEST CONDITIONS                                                                                               | CA3071    |       |      | UNITS     | CIRCUIT          |
|                                              | (Measure)      |                                                                                                                       | MIN. TYP. |       | MAX. |           | FIG.             |
| Static Characteristics                       |                | · · · · · · · · · · · · · · · · · · ·                                                                                 |           |       |      |           |                  |
| Voltages<br>Bias Reference Terminal          | V12            | S1 Open, S2 Open                                                                                                      |           | 173   |      |           |                  |
| Ampl No 1 Chroma<br>Input                    | v <sub>2</sub> | S1 Open, S2 Open                                                                                                      |           | 1 75  |      |           |                  |
| Ampl No 1 Chroma<br>Output Balanced          | V6             | S1 Open, S2 Open                                                                                                      | -         | 20    | -    | v         | 7                |
| Unbalanced                                   | V6             | S1 Open, S2 Closed                                                                                                    | -         | 135   | -    |           |                  |
| Ampl No 2 Chroma<br>Input                    | ٧7             | S1 Open, S2 Open                                                                                                      | -         | 1.5   | -    |           |                  |
| Ampl. No. 2 Chroma<br>Output                 | Vg             | S1 Closed, S2 Open                                                                                                    | -         | 20.6  | -    |           |                  |
| Supply Current                               | ١Ţ             | S1 Open, S2 Open                                                                                                      | 17        | 24.5  | 31   | mA        |                  |
| Dynamic Characteristics                      |                |                                                                                                                       |           |       |      |           |                  |
| Amplifier No. 1 Voltage Gain                 | Av1            | Eg 30 mVRMS Measure v6                                                                                                | 14        | -     | -    | dB        | _                |
| Amplifier No. 2 Voltage<br>Gain              | Av2            | Vg 10V (RMS) Measure v7                                                                                               | -         | 14    | -    | dB        | 8                |
| Max Chroma Output<br>Voltage                 | v9             |                                                                                                                       | -         | 2     | -    | VRMS      | 11               |
| 10% Chroma Gain Control<br>Reference Voltage | V8-V10         | Eg = 50 mVRMS, adjust Chroma<br>Gain Control to Change vg to<br>10% of Maximum Chroma<br>Output                       | 2.1       | 3.8   | 6.8  | v         | 8                |
| Output Voltage, Killer Off                   | ٧g             | S <sub>1</sub> in Position 2<br>Eg - 50 mV <sub>RMS</sub> , adjust "Killer<br>Adjust" for an abrupt decrease<br>in Vg |           | -     | 12   | m∨<br>RMS |                  |
| Output Voltage, Chroma Off                   | ¥9             | Eg = 50 m VRMS, adjust Chroma<br>control to min Chroma Output                                                         | -         | -     | 12   | mV<br>RMS |                  |
| Bandwidth<br>Amplifier No. 1                 |                |                                                                                                                       | -         | 12    |      |           |                  |
| Amplifier No. 2                              | BW             |                                                                                                                       | -         | 30    | ~    | MH2       | 9, 10            |
| Ampl. No. 1 input                            | r,1            |                                                                                                                       | -         | 2     | -    | kΩ        | 1                |
| Impedance                                    | c,i            |                                                                                                                       | -         | 4     | -    | pF        | 1                |
| Ampl. No. 1 Output<br>Impedance              | rol            |                                                                                                                       | -         | 85    | -    | Ω         | 8                |
| Ampl. No 2 Input                             | ri2            |                                                                                                                       | -         | 2.1   | -    | kΩ        | l °              |
| Impedance                                    | ci2            |                                                                                                                       | ~         | 35    | -    | pc        | ]                |
| Ampl. No. 2 Output<br>Impedance              | ro2            |                                                                                                                       | -         | 85    | -    | 52        |                  |

### CA3070, CA3071, CA3072 Types

MAXIMUM RATINGS, Absolute Maximum Values at  $T_A = 25^{\circ}C$ 

| DC Supply Voltage (Terminal 8        |                |         |
|--------------------------------------|----------------|---------|
| to Terminal 4)                       | 30             | VDC     |
| Device Dissipation:                  |                |         |
| Up to T <sub>A</sub> = +70°C         | 530            | mW      |
| Above T <sub>A</sub> = +70°C Derate  | Linearly at 6. | 7 mW/°C |
| Ambient Temperature Range:           |                |         |
| Operating                            | -40 to +85     | °c      |
| Storage                              | -65 to +15     | o °c    |
| Lead Temperature (During Soldering): |                |         |
| At distance 1/32 in (3.17 mm)        |                |         |
| from sesting plane for 10 s may      | +265           | °c      |

from seating plane for 10 s max. . . . . . +265

Maximum Voltage and Current Ratings @ TA = +25°C

| Cu                                           | rrent    |          |                 | Voltage*     |              |
|----------------------------------------------|----------|----------|-----------------|--------------|--------------|
| Terminal<br>No.                              | lj<br>mA | lo<br>mA | Terminal<br>No. | MIN<br>VOLTS | MAX<br>VOLTS |
| 1                                            | 5        | 1.0      | 1               | 5            | +15          |
| 2                                            | 5        | 1.0      | 2               | -5           | +5           |
| 3                                            | 10       | 10       | 3               | 0            | +2           |
| 6                                            | 1.0      | 20       | 6               | 0            | +24          |
| 7                                            | 5        | 1.0      | 7               | -5           | +5           |
| 9                                            | 1.0      | 20       | 8               | 0            | +30          |
| 12                                           | 1.0      | 5        | 9               | 0            | +24          |
| 14                                           | 5        | 1.0      | 10              | 0            | +24          |
| * With reference to                          |          |          | 11              | 0            | +24          |
| terminal No. 4 and<br>with +24 V on terminal |          |          | 12              | 0            | +20          |
| No. 8 except for the                         |          |          | 13              | 0            | +20          |
| rating give<br>No. 1                         |          | rminal   | 14              | 5            | +15          |



Fig. 7 - Static characteristics test circuit-CA3071.



4. ALL CAPACITANCES ARE IN MICROFARADS UNLESS OTHERWISE SPECIFIED 92CM-1758

Fig. 8 - Dynamic characteristics circuit-CA3071.



### **Application Information**

TYPICAL APPLICATION CIRCUIT FOR THE CHROMA SYSTEM

The circuit of *Fig.15*: is a complete signal processing system for color TV. The RCA types CA3070, CA3071 and CA3072 monolithic integrated circuits are respectively used as the subcarrier regenerator, chroma amplifier, and chroma demodulator.

The input to the system is the chroma signal which may be taken from the first or second video stage and is coupled into the CA3071 chroma amplifier through a bandpass filter. The outputs from the system are the color difference signals which are intended to drive high level amplifiers. Luminance mixing may be external to the picture tube or, the difference signals may be amplified and applied to the picture tube grid or cathode, where they are internally mixed with the luminance signal.

Other input requirements to the system are the power supply voltage of +24 volts and the horizontal keying pulse. The power supply voltage should be maintained within ±3 volts of the recommended value of +24 volts. The total current for the system is approximately 70 milliamperes. The horizontal keying pulse input to the subcarrier regenerator is approximately +4 volts peek and centered on the burst as seen at terminal Nos. 13 and 14 of the CA3070. The pulse width should be maintained as close as possible to the recommended value of 4.5 microseconds.

#### CA3070 Circuit Operation

The CA3070 circuit as shown in Fig. 2, consists of an oscillator, automatic phase control (APC) detector, automatic chroma control (ACC) detector, gated oscillator output amplifier and a shunt regulator. The shunt regulator provides the necessary bias stability for the 3.579545 MHz oscillator, as well as the bias to all functions of the CA3070 circuit. The segulation voltage is nominally +12 volts as measured at terminal No. 10.

The APC and ACC detectors are synchronous detectors which are keyed by the horizontal input pulse. This form of detection eliminates the need for a burst separator as an individual amplifier stage. When a positive pulse is present at terminal No. 4, the oscillator output is cutoff and the oscillator drive signal is diverted to the APC and ACC detectors. Referring to Fig. 2, the APC detector ( $Og \otimes A_{010}$ ) and the ACC detector ( $Og \otimes A_{010}$ )



Fig. 15 - Typical chroma system for color-TV receivers utilizing RCA-CA3070, CA3071, and CA3072.

oscillator transistor (Q<sub>17</sub>), when the oscillator output amplifier transistors (Q<sub>2</sub> & Q<sub>3</sub> are cutoff. The chroma signal is applied to terminal Nos. 13 and 14. There is oscillator current drive to the APC and ACC detectors during the keying interval; burst separation is effectively accomplished by the gating action of the detectors. A further advantage of the keying action is the high gain made possible as a result of the keying action is the high gain made possible as a result of the low average current flow of the APC and ACC detectors. High resistor values of 62 kilohms at the detector output terminals provide proper detector bias consistent with the duty factor of the keying pulse. For a wider keying pulse, it is necessary that smaller values of detector load resistors be used.

In the absence of the keying pulse (line period), the resistor, R20, biases the oscillator's output amplifier transistors (O2 & Q3) on by keeping their emitters at a higher potential than the base bias voltages of Q5, Q6, Q9, and Q10. The 3.58 MHz signal is now present at terminal Nos. 2 & 3. Photographs of oscilloscope traces for one line period at the terminal Nos. 1, 2, and 3 are shown in Fig.16. The effect of the keying pulse is shown in Fig.16a, and the cutoff of the socillator output amplifier is shown in Fig.16(b) and 16c.

The oscillator section of the CA3070 consists of the loop formed by Q18 and the emitter driven differential pair, Q13 & Q14. The signal output from terminal Nos. 7 & 8 is coupled through the series tuned crystal circuit back through terminal No. 6 to Q16 & Q17. The collector of Q17 drives the oscillator output amplifier and the APC & ACC detectors. Q17 is emitter coupled to transistor Q18. The oscillator frequency and phase control is accomplished by

> naun verstatung stadiogenerging genetist Sheatanna an sunne anne sunne unu verstatung stadiogenerging stadiogenerging stadiogenerging stadiogenerging stadiogenerging stadiogenerging

Fig. 16(b) - CA3070 terminal No. 2, 3.5 V<sub>p-p</sub> oscillator output; one horizontal line, (geted off during burst). the differential drive from the APC detector to transistors  $Q_{12} \& Q_{15}$  which control the balance of  $Q_{13} \& Q_{14}$ . The resulting phase of the feedback loop is determined by the relative amplitudes of the oscillator output signal at terminal Nos. 7 and 8. The 65 pF capacitor between terminal No. 7 and 8 provides the Phase shifting component as the balance of  $Q_{13}$  and  $Q_{14}$  is varied. In this way the APC detector controls the crystal frequency at which the phase shift is cancelled in the feedback loop.

The controls for the CA3070 subcarrier regenerator circuit are the APC balance, the ACC balance, and the hue control. The hue control is a dc balance adjustment of the oscillator output amplifier transistors  $\Omega_2 \& \Omega_3$ . A phase delay network between the output terminals Nos. 2 & 3 determines the range of the hue control, which for the value shown in Fig. 15, is approximately  $90^\circ$ .

The ACC adjustment sets the initial balance of the ACC drive to the input of the CA3071 in Fig. 15 (terminal Nos. 1 and 14 of the CA3071). The APC is a frequency adjustment of the oscillator through the balance control of the APC detector.

As a setup adjustment, for both the ACC and APC, switch S1 is opened and S2 is closed. The chroma input to the system is removed and the de voltage at terminal No. 6 of the CA3071 is noted. The switch S2 is then opened and the ACC adjusted to set the voltage at terminal No. 6 to that previously noted. Alternatively, the differential de voltage at terminal Nos. 15 & 16 of the CA3070 may be set to 0 mV (±2 mV) when S1 and S2 are open, and the CA3071 is removed from the circuit.

|  |        |          | <br>A., 0 | <br> | <br> |       |  |
|--|--------|----------|-----------|------|------|-------|--|
|  | 300000 |          |           |      |      | 20000 |  |
|  |        |          | <br>نينين |      |      | <br>  |  |
|  |        | <i>,</i> | <br>      |      |      | <br>  |  |

Fig. 16(c) - CA3070 terminal No. 3, 2.0 V<sub>D-D</sub> oscillator output; one horizontal line, (gated off during burst).

Fig. 16(a) - CA3070 terminal No. 1

7.5 V oscillator "gate off" pulse.

### CA3070, CA3071, CA3072 Types

### CA3070, CA3071, CA3072 Types



Fig. 21(a) - CA3072 · terminal No. 3 or 4, chroma input signal,220 mV<sub>p-p</sub>,one horizontal line



Fig. 21(b) · CA3072 · terminal No. 6 or 7, reference subcarrier 1.2V<sub>p-p</sub>, one horizontal line



Fig. 21(c) - CA3072 terminal No. 13, 4.8 vp-p B-Y output, one horizorital line



Fig. 21(d) - CA3072 - terminal No. 11, 5.2 v<sub>p-p</sub> R-Y output, one horizontal line



Fig. 21(e) - CA3072 - terminal No. 9, 1.2 v<sub>p-p</sub> G-Y output, one horizontal line

### CA3088E

|                                                           |                | TEST CONDITIONS                                    |                             |                   |          |
|-----------------------------------------------------------|----------------|----------------------------------------------------|-----------------------------|-------------------|----------|
| CHARACTERISTIC                                            | SYMBOL         | T <sub>A</sub> = 25ºC<br>V+ = 12 V                 | TEST<br>CIRCUIT<br>FIG. NO. | TYPICAL<br>VALUES | UNITS    |
| Static (DC) Characteristics                               |                |                                                    |                             |                   |          |
| DC Voltages:                                              |                |                                                    |                             |                   |          |
| Terms. 1, 4, 9, 11                                        | V1, 4, 9, 11   |                                                    | ]                           | 0.7               | v        |
| Terms. 2, 7, 8                                            | V2, 7, 8       |                                                    | ]                           | 1.4               | V        |
| Term. 10                                                  | V10            |                                                    | 1 1                         | 5.6               | V        |
| Term. 12                                                  | V12            |                                                    | 1 '                         | 0                 | v        |
| Term. 15                                                  | V15            |                                                    | 1                           | 3.5               | v        |
| DC Current:<br>Term, 3                                    | 13             |                                                    |                             | 0.35              | mA       |
| Term, 6                                                   | <sup>1</sup> 6 |                                                    |                             | 1.0               | mA       |
| Term. 10                                                  | 110            |                                                    | 1 .                         | 20                | mA       |
| Term. 13                                                  | 113            |                                                    | 1                           | 0                 | mA       |
| Term. 16                                                  | 116            |                                                    | 1                           | 1.2               | mA       |
| Dynamic Characteristics                                   |                |                                                    | ·····                       |                   |          |
| Detector Output                                           |                | 30% Modulation                                     | 4                           | 75                | mV RMS   |
| Audio Amplifier Gain                                      | AAF            | f = 1 kHz                                          | 4                           | 30                | dB       |
| Audio Distortion                                          |                | VOUT = 100 mV                                      | 4                           | 0.2               | %        |
| Sensitivity:<br>At Converter Stage Input                  |                | fIN = 1 MHz<br>Signal-to-Noise Ratio (S/N) = 20 dB | 2                           | 200               | μV/m     |
| At RF Stage Input                                         |                |                                                    | 4                           | 100               | μV/m     |
| Total Harmonic Distortion                                 | THD            | 30% Modulation                                     | 4                           | 1.0               | %        |
| Input Resistance:<br>At Transistor Q1<br>At Transistor Q5 | RI             | No AGC.                                            |                             | 3500<br>2000      | Ω<br>Ω   |
| Input Capacitance:<br>At Transistor Q1                    | CI             | -                                                  |                             | 12                |          |
| At Transistor Q1                                          |                | Input signal frequency<br>(fin) = 1 MHz            |                             | 17                | pF<br>pF |
| Feedback Capacitance :                                    |                | UN) = I MHZ                                        |                             |                   | pr       |
| At Transistor Q1                                          | CFB            |                                                    |                             | 1.5               | ρF       |
| At Transistor Q5                                          | 1              |                                                    |                             | 1.5               | pF       |

The typical characteristics for the CA3088E are intended for guidance purposes in evaluating this device for equipment design.



Fig.4-Typical AM broadcast receiver using the CA3088E with optional RF amplifier stage.

### CA3089E

#### MAXIMUM RATINGS, Absolute Maximum Values, at $T_A = 25^{\circ}C$

| DC Supply Voltage:                                                    | 16                |                        |
|-----------------------------------------------------------------------|-------------------|------------------------|
| Between Terminals 11 and 4                                            |                   |                        |
| Between Terminals 11 and 14                                           | . 16              | V                      |
| DC Current (out of Terminal 15)                                       | . 2               | mA                     |
| Device Dissipation:                                                   |                   |                        |
| Up to $T_{\Delta} = 60^{\circ}C$                                      | . 600             | m۷                     |
| Above T <sub>A</sub> = 60 <sup>o</sup> C                              | . derate linearly | 6.7 mW/ <sup>0</sup> C |
| AmbientTemperature Range:                                             |                   |                        |
| Operating                                                             | 55 to +125        | °c                     |
| Storage                                                               | 65 to +150        | ٥٥                     |
| Lead Temperature (During Soldering):                                  |                   |                        |
| At distance not less than 1/32" (0.79mm) from case for 10 seconds max | +265              | °c                     |





<sup>92</sup>CM-19040R

Fig.3-Test circuit for CA3089E using a single-tuned detector coil.



Fig.2-Schematic diagram of the CA3089E.



Fig.4-Test circuit for CA3089E using a double-tuned detector coil.



Fig.5-Muting action, tueser AGC, and tuning meter output as a function of input signal voltage.

### **Stereo Multiplex Decoder**

For FM Stereo Multiplex Systems

RCA-CA3090AQ , a monolithic silicon integrated circuit, is a stereo multiplex decoder intended for FM multiplex systems. The CA3090AQ is the successor to the CA3090Q; it offers three major advantages over the CA3090Q as follows:

- 1. Can directly drive a stereo indicator lamp with a current drain of up to 100 mA.
- 2. Stereo Defeat/Enable control-voltage specifications.
- 3. Capable of operation with lower distortion.

This stereo multiplex decoder requires only one low-inductance tuning coil (requires only one adjustment for complete alignment), provides automatic stereo switching, energizes a stereo indicator lamp, and operates from a wide range of voltage supplies.

Figure 1 shows the block diagram for the CA3090AO. The input signal from the detector is amplified by a low-distortion preamplifier and simultaneously applied to both the 19-kHz and 38-kHz synchronous detectors. A 76-kHz signal, generated by a local voltage-controlled oscillator (VCO), is counted down by two frequency dividers to a 38-kHz signal and to two 19-kHz signals in phase quadrature.

The 19-kHz pilot-tone supplied by the FM detector is compared to the locally generated 19-kHz signal in a synchronous detector. The resultant signal controls the



The CA3090AQ may be used without the stereo defeat/enable function (see Fig. 6) if a control voltage for this function is not readily available. In this case, Terminal 4 should be grounded,

The CA3090AQ utilizes the 16-lead quad-in-line plastic package and operates over the ambient temperature range of  $-55^\circ$ C to  $+125^\circ$ C.

#### Features:

- Requires the use of only one low-inductance tuning coil
- Automatic stereo switching
- Directly drives a stereo indicator lamp up to 100 mA
- Includes driver for stereo-lamp indicator
- Operates from a wide range of power supplies: 10 to 16 volts
- Requires only one adjustment for alignment
- Switching from monaural to stereo and stereo to monaural produces no audible thumps
- Low distortion: under 0.22% (typ.)
- Separate dc input permits stereo defeat or enable
- High signal output: directly drives audio amplifiers
- Excellent SCA (storecast) rejection: 55 dB typ.
- High audio channel separation: 40 dB typ.

| CURRENT AT TERM. 12                                                                                                                                                                         | 16 V  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| AMBIENT TEMPERATURE RANGE:         -55 to +1:           Operating         -55 to +1:           Storage         -65 to +1:           LEAD TEMPERATURE (DURING SOLDERING):         -65 to +1: | 0 mA  |
| Operating        55 to +1:           Storage        65 to +1:           LEAD TEMPERATURE (DURING SOLDERING):                                                                                | 0 m V |
| Storage                                                                                                                                                                                     |       |
| Storage                                                                                                                                                                                     | 25°C  |
|                                                                                                                                                                                             |       |
|                                                                                                                                                                                             |       |
| At distance not less than 1/32" (0.79 mm)                                                                                                                                                   |       |





Fig.2 - Test circuit for DC characteristics.







## CA3120E, CA3142E

## TV Signal Processors ("Jungle" Circuits)

### For Color and Monochrome Receivers

The RCA-CA3120E and CA3142E are monolithic silicon integrated circuit TV signal processors for use in color or monochrome receivers. These circuits provide low-impedance video output signals, stripped synchronization signals in both polarities, and AGC output signals for IF (reverse) and tuner (forward and/or reverse).

The circuit designs of the CA3120E and CA3142E feature impulse noise inversion, delay techniques to reduce the deleterious effects of impulse noise in the receiver AGC and sync circuits. In addition, they incorporate standard AGC strobing techniques. The AGC noise lockout circuit is deleted in the CA3142E.

These devices are supplied in the 16-lead dualin-line plastic package.

### Features:

- Internal impulse noise processing
- Sync separator low impedance, dual polarity
- Strobed AGC system IF AGC output
- Delayed outputs for forward or reverse AGC tuners
- Automatic noise threshold and AGC detector level control
- High-impedance video input
- Low-impedance video output
- Choice of external time constants for sync separator
- Negative power supply not required
- RF AGC delay externally controlled



Fig.2 — Test circuit for measuring electrical characteristics of the CA3120E and CA3142E. Refer to Figs. 7 and 8 for switch selector positions.



## CA3120E, CA3142E

|                      |   |   |   |   |   |   |   |     | STO  |    |    |    |     |    |    |    |    |                      |
|----------------------|---|---|---|---|---|---|---|-----|------|----|----|----|-----|----|----|----|----|----------------------|
| CHARAC-<br>TERISTIC  | 1 | 2 | 3 | 4 | 5 | 8 | 9 | 11  |      | 13 | 14 | 15 | 16  | 17 | 18 | 19 | 20 | TERMINAL<br>MEASURED |
|                      |   |   |   |   |   |   |   |     | VITC |    | _  |    |     |    |    |    |    |                      |
| IT24                 | 2 | 3 | 1 | 2 | 1 | 2 | 3 | 1 . | 1    | 3  | 2  | 1  | 2   | 2  | 2  | 1  | 5  | 267914               |
| ∨тн                  | 2 | 1 | 2 | 1 | 1 | 4 | 3 | 4   | 4    | 3  | 1  | 2  | 2   | 2  | 2  | 1  | 3  | 8                    |
| V5                   | 2 | 1 | 2 | 1 | 1 | 4 | 3 | 4   | 4    | 3  | 1  | 2  | 2   | 2  | 2  | 2  | 3  | 19                   |
| VTH(SEP)             | 3 | 1 | 2 | 1 | 1 | * | 3 | 3   | 4    | 1  | 1  | 2  | 1   | 2  | 2  | 2  | 1  | *                    |
| 14(OFF)              | 3 | 1 | 2 | 4 | 2 | 1 | 1 | 1   | 1    | 1  | 1  | 2  | 1   | 2  | 2  | 1  | 1  | 14                   |
| V <sub>2L</sub>      | 1 | 2 | 2 | 3 | 2 | 1 | 1 | 1   | 1    | 1  | 1  | 2  | 1   | 1  | 2  | 1  | 1  | V17                  |
| V <sub>2H</sub>      | 3 | 3 | 1 | 1 | 2 | 1 | 1 | 1   | 1    | 1  | 1  | 2  | 1   | 1  | 2  | 1  | 1  | V17                  |
| V <sub>3L</sub>      | 3 | 3 | 1 | 1 | 2 | 1 | 1 | 1   | .1   | 1  | 1  | 2  | 1   | 2  | 1  | 1  | 1  | V <sub>18</sub>      |
| V <sub>3H</sub>      | 3 | 3 | 1 | 3 | 2 | 1 | 1 | 1   | 1    | 1  | 1  | 2  | 1   | 2  | 1  | 1  | 1  | V <sub>18</sub>      |
| 111(CH)              | 2 | 1 | 2 | 5 | 2 | 1 | 1 | 5   | 4    | 3  | 1  | 2  | 2   | 2  | 2  | 1  | 5  | <sup>1</sup> 11      |
| 111(DISCH)           | 2 | 1 | 2 | 5 | 1 | 2 | 3 | 6   | 4    | 3  | 1  | 2  | 2   | 2  | 2  | 1  | 5  | 111                  |
| 111(LEAK)            | 2 | 1 | 2 | 5 | 2 | 1 | 1 | 6   | 4    | 3  | 2  | 2  | 1   | 2  | 2  | 1  | 5  | 111                  |
| V11                  | 2 | 1 | 2 | 5 | 1 | 2 | 3 | 2   | 3    | 3  | 1  | 2  | 2   | 2  | 2  | 1  | 5  | V <sub>11</sub>      |
| V <sub>12</sub>      | 3 | 1 | 2 | 5 | 2 | 1 | 1 | 3   | 4    | 3  | 1  | 2  | 1   | 2  | 2  | 1  | 5  | V <sub>12</sub>      |
| V13(LOW)             | 3 | 1 | 2 | 5 | 2 | 2 | 3 | 1   | 1    | 2  | 1  | 2  | 1   | 2  | 2  | 1  | 2  | V <sub>13</sub>      |
| V13(HIGH)            | 3 | 1 | 2 | 5 | 2 | 2 | 3 | 7   | 4    | 3  | 2  | 1  | 1   | 2  | 2  | 1  | 4  | V <sub>20</sub>      |
| <sup>1</sup> 14(OFF) | 3 | 1 | 2 | 5 | 2 | 2 | 3 | 3   | 4    | 3  | 3  | 1  | 1   | 2  | 2  | 1  | 5  | 114                  |
| 114(ON)              | 3 | 1 | 2 | 5 | 2 | 2 | 3 | 8   | 4    | 3  | 3  | 1  | 1   | 2  | 2  | 1  | 5  | <sup>1</sup> 14      |
| 15(OFF)              | 3 | 1 | 2 | 5 | 2 | 2 | 3 | 3   | 4    | 3  | 2  | 3  | 1   | 2  | 2  | 1  | 5  | <sup>1</sup> 15      |
| 115(ON)              | 3 | 1 | 2 | 5 | 2 | 2 | 3 | 8   | 4    | 3  | 2  | 3  | 1 · | 2  | 2  | 1  | 5  | l <sub>15</sub>      |



NOTE: The italicized numbers in the square boxes refer to the 17 switches (switches 6, 7, and 10 are omitted) of the test circuit and correspond to those given in Figs. 2 and 7.

CAUTION: Remove power before selecting or adjusting switches

ig.8 — Test condition selector switch errengement for measuring the electrical characteristics of the CA3120E and CA3142E.

(Figure 8 continued on the next page)

CAUTION: Remove power before selecting or adjusting switches.

\* Reduce voltage at Terminal 8 until V19 decreases. VTH(SEP) = VTH - V8.

NOTE: Switch numbers in italics correspond to numbers in square boxes in Figs. 2 and 8.

Fig.7 – Test condition values for associated switches 1 through 20 (switches 6, 7, and 10 are omitted). Refer to Figs. 2 and 8 for test circuit and test-condition selector-switch arrangements.



Fig.9 - Typical application using the CA3120E and CA3142E.

## CA3121G

## TV Chroma Amplifier/ Demodulator

Provides Complete System for Processing Chroma When Used with RCA-CA3070 or CA3170 "G" Suffix Type-Hermetic Gold-CHIP in Dual-in-Line Plastic Package

RCA-CA3121G is a monolithic silicon integrated circuit chroma amplifier/demodulator with ACC and killer control for color-TV receivers. It is designed to function compatibly with the CA3070 or CA3170 in a two-package chroma system. Figs. 5 and 6 show a functional block diagram and the outboard circuitry of a typical two-package chroma system incorporating the CA3121G and CA3170, respectively.

The CA3121G is supplied in a 16-lead dualin-line plastic package with hermetic Gold-CHIP (G suffix).

### MAXIMUM RATINGS, Absolute-Maximum Values at $T_A = 25^{\circ}C$

| Supply Voltage                   |       |      |      |     |     |   |      |     |    |     |      |  |    |      |       |      | • . • | 3     | 0 V 0 |
|----------------------------------|-------|------|------|-----|-----|---|------|-----|----|-----|------|--|----|------|-------|------|-------|-------|-------|
| Device Dissipation:              |       |      |      |     |     |   |      |     |    |     |      |  |    |      |       |      |       |       |       |
| Up to $T_{\Delta} = 15^{\circ}C$ |       |      |      |     |     |   |      |     |    |     |      |  |    |      |       |      |       | · . · | 1 W   |
| Above $T_A = 55^{\circ}C$        |       |      |      |     |     |   |      |     |    |     |      |  | de | rate | e lii | near | ly 10 | .5 mW | /°C   |
| Operating Temperature Range .    |       |      |      |     |     |   |      |     |    |     |      |  |    |      |       |      | -40   | to +8 | 5°C   |
| Storage Temperature Range .      |       |      |      |     |     |   |      |     |    |     |      |  |    |      |       |      | —65 t | o +15 | 0°C   |
| Lead Temperature (During Solde   | ering | )    |      |     |     |   |      |     |    |     |      |  |    |      |       |      |       |       |       |
| At distance 1/16" ±1/32" (1      | 59 :  | ±0.7 | '9 n | ۱m) | fro | m | case | for | 10 | s m | nax. |  |    |      |       |      |       | +26   | 5°C   |

is employed.



Fig. 1 - Functional block diagram of the CA3121G.

### Features:

The transistor chips used in the hermetic

Gold-CHIP plastic packages are of the sealed-

junction type designed to provide protection

against the deteriorating effects of humidity

and other surface contaminents without the

need for a hermetic package enclosure. The

semiconductor junctions are sealed by util-

izing a silicon nitride passivation layer. A

multilayered, highly corrosion-resistant, ter-

minal-connection system of unique design

- Excellent linearity in dc chroma gain-control circuit
- Improved filtering resulting in reduced 7.2 MHz output from the color demodulators
- Current limiting for short-circuit protection
- Good tolerance to B+ supply variations
- Good temperature coefficient stability
- Gold-CHIP for increased reliability



Fig. 2 – Typical ACC plot for the CA3121G when used with the CA3070.

#### CIRCUIT OPERATION

The CA3121G consists of three basic circuit sections: (1) amplifier No.1, (2) amplifier No.2, and (3) demodulator. Amplifier No.1 contains the circuitry for automatic chroma control (ACC) and color-killer sensing. The output of amplifier No.1 (Terminal 3) is coupled to the Chroma Signal Processor (CA3070, CA3170 or equivalent) for ACC and automatic phase control (APC) operation and to the input of amplifier No.2 (Terminal 4) containing the chroma gain control circuitry. The signal from the color-killer circuit in amplifier No.1 acts upon amplifier No.2 to greatly reduce its gain.

The output from amplifier No.2 (Terminal 14) is applied, through a filtering network, to the demodulator input (Terminal 13). The demodulator also receives the R-Y and B-Y demodulation subcarrier signals (Terminals 7 and 8) from the oscillator output of the Chroma Signal Processor. The R-Y and B-Y demodulators and the matrix network contained in the demodulator section of the CA3121G reconstruct the G-Y signal to achieve the R-Y, G-Y, and B-Y color difference signals. These high-level outputs signals with low impedance outputs are suitable for driving high-level R, G, and B output amplifiers. Internal capacitors are included on each output to filter out unwanted harmonics. For additional operating information and signal waveforms, refer to Television Chroma System (utilizing RCA-CA3070, CA3071, CA3072), File No. 468.

CA3121G







the CA3121G and CA3070 or CA3170 .

365

### AM Radio Receiver Subsystem

Includes RF Amplifier, IF Amplifier, Mixer, Oscillator, AGC Detector, and Voltage Regulator

The CA3123E\* is a monolithic silicon integrated circuit that provides an rf amplifier, if amplifier, mixer, oscillator, AGC detector, and voltage regulator on a single chip. It is intended for use in super-heterodyne AM radio receiver applications particularly in automobiles. The CA3123E is supplied in a 14-lead dual-in-line plastic package and operates over the temperature range of  $-55^{\circ}$  to  $125^{\circ}$ C.

\* Formerly RCA Dev. No. TA6155

#### Features:

- Low-noise, low-Rb' rf stage in cascode connection eliminates Miller-Effect regeneration and allows con-
- trolled power rise by the choice of external components Mixer-oscillator stage with internal feedback eliminates need for tapped or multi-winding
- oscillator coils
  Cascode if amplifier with controlled output impedance
  and negligible Miller Effect —
- eliminates regeneration and selectivity skewing Frequency-counter AGC circuit --
- allows control of AGC response by selection of the coupling capacitor
- Integral regulation with built-in surge protection
- Separately accessible amplifiers



**CA3123E** 

Terminal assignment diagram

MAXIMUM RATINGS, Absolute-Maximum Values

| DC SUPPLY VOLTAGE:                       |                                         |
|------------------------------------------|-----------------------------------------|
| At Terminal No. 3 (V <sup>+</sup> )      |                                         |
|                                          | 9 V                                     |
| At Terminal No. 6 (IF Output)            | 40 V                                    |
| At Terminal No. 13 (RF Output)           | 20 V                                    |
| At Terminal No. 14 (Mixer Output)        | 20 V                                    |
| DC CURRENT:                              |                                         |
| Into Terminal No. 3 (V <sup>+</sup> )    | 35 mA                                   |
| DEVICE DISSIPATION:                      |                                         |
| Up to T <sub>Δ</sub> = 55 <sup>O</sup> C | 750 mW                                  |
| Above T <sub>A</sub> = 55°C              | derate linearly 6.67 mW/ <sup>O</sup> C |
| AMBIENT TEMPERATURE RANGE:               |                                         |
| Operating                                | -55 to +125°C                           |
| Storage                                  | -65 to +150°C                           |
| LEAD TEMPERATURE (During Soldering)      | 1:                                      |
| At distance 1/16" ± 1/3"                 |                                         |
| (1.59 mm ± 0.79 mm)                      |                                         |
| from case for 10 s max                   | 265°C                                   |
|                                          |                                         |

#### LIMITS CHARACTERISTIC SYMBOL TEST CONDITIONS UNITS Min. Typ. Max. Static Characteristics In Circuit of Fig. 3 DC Voltage: At Terminals 1, 4 V1,V4 4.7 v At Terminals 2, 3, 14 v V2, V3, V14 6.8 At Terminal 5 V<sub>5</sub> v 0.25 At Terminal 6 12 v ٧6 v<sub>z</sub> At Terminal 7 0.76 v At Terminals 8, 9 v v<sub>8</sub>,v<sub>9</sub> At Terminals 10, 11 0.71 V10,V11 At Terminal 12 v V<sub>12</sub> 0.71 V13 v At Terminal 13 4.0 DC Current: Into Terminals 1, 4, 5, 7 11,14,15,17, 0 **م** ۵ 8, 9, 10, 11, 12 18,19,110,111,112 mA 1.2 Into Terminal 2 12 Into Terminal 3 15 mA 13 Into Terminal 6 4.3 mA 16 Into Terminal 13 4.5 mA <sup>1</sup>13 mA Into Terminal 14 114 0 170 Performance Characteristics In Circuit of Fig. 3 Input Signal to Dummy Antenna at f<sub>IN</sub>=1 MHz, Sensitivity 30% AM Modulation at 2.3 5 u٧ f<sub>MOD</sub>=400 Hz, for 11 mV output at VO Ratio of Output at VO with Modulation ON and then S/N OFF, Input Signal=100 µV, 30% AM Modulation at 34 43 dB Signal-to-Noise Ratio f<sub>MOD</sub>=400 Hz Input Signal set at 1 MHz, 90% AM Overload Distortion Modulation, Distortion 160000 400000 uV at VO must be $\leq 10\%$ Dynamic Characteristics For Indicated Stages In Circuit of Fig. 3 Parallel Capacitance Parallel Resistance Transconductance Stage Input Output Input Output Ω umhos pŧ Ω pF 2 x 10<sup>6</sup> min. 140000 **RF** Amplifier 80 6 750 35 3.5 950 104 80000 IF Amplifier 2500 (Mixer) 2 2000 2 x 10<sup>6</sup> min. 6 Mixer 3000 (Amplifier)

#### TYPICAL CHARACTERISTICS







Fig. 2- Test circuit for Fig. 1.

### ELECTRICAL CHARACTERISTICS at TA = 25°C

## CA3125E

### **Television Chroma Demodulator**

RCA-CA3125E is a monolithic silicon integrated-circuit chroma demodulator having three separate demodulators with independent phase control. It is designed to function compatibly with the CA1398E IC Chroma Processor as well as other commercially available Chroma Processors in R-G-B Systems of color-TV receivers. The CA3125E is supplied in a 14-lead dual-in-line plastic package.

- TYPICAL STATIC CHARACTERISTICS AT  $T_A = 25^{\circ}C$ ,  $V^+ = +20$  VOLTS SUPPLY CURRENT 9.6 ..... 9.6 mA BRIGHTNESS CONTROL VOLTAGE: Measured with 8 volts at Terminals 11, 12, and 13 ..... 1.4 V MAX. OUTPUT DIFFERENCE VOLTAGE: Measured between any two of Terminals 11, 12, and 13... ..... ±0.4 V MAXIMUM DC DETECTOR UNBALANCE VOLTAGE: DC voltage shift on Terminals 11, 12, and 13 when Terminals 1, 2, and 3 are alternately
  - biased 0.5 volt positive, then negative with reference to Terminal 14 ..... +150 mV

| MAXIMUM RATINGS, Absolute-Maximum Values at $T_A = 25^{\circ}C$ |
|-----------------------------------------------------------------|
| SUPPLY VOLTAGE                                                  |
| SUPPLY CURRENT                                                  |
| AMBIENT-TEMPERATURE RANGE:                                      |
| Operating                                                       |
| Storage                                                         |
| LEAD TEMPERATURE (DURING SOLDERING):                            |
| At distance 1/16" ± 1/32" (1.59 ± 0.79 mm)                      |
| from case for 10 s max                                          |
|                                                                 |
|                                                                 |
| TYPICAL DYNAMIC CHARACTERISTICS AT TA = 25°C                    |

| $V^+ = +20$ volts                                                                                |  |
|--------------------------------------------------------------------------------------------------|--|
| BLUE CHROMA GAIN:                                                                                |  |
| Peak-to-peak voltage at Terminal 11 with 1.0 volt<br>peak-to-peak applied differentially between |  |
| Terminals 6 and 7, and with a subcarrier<br>injection voltage of 1 volt peak-to-peak 7.36 Vp-p   |  |
| RED GAIN RATIO:                                                                                  |  |
| Peak-to-peak voltage at Terminal 13<br>Peak to peak voltage at Terminal 11 × 100                 |  |
| Peak-to-peak voltage at Terminal 11 X 100 100%                                                   |  |
| GREEN GAIN RATIO:                                                                                |  |
| Peak-to-peak voltage at Terminal 12<br>Peak-to-peak voltage at Terminal 11 X 100                 |  |
| Peak-to-peak voltage at Terminal 11                                                              |  |
| LUMINANCE GAIN:                                                                                  |  |
| Peak-to-peak voltage measured at Terminals 11,                                                   |  |
| 12, and 13, with a peak-to-peak voltage of                                                       |  |
| 0.1 volt applied to Terminals 6 and 7                                                            |  |
| (common mode), and with no subcarrier                                                            |  |
| injection                                                                                        |  |

#### Features:

- Luminance input
- Blanking control input
- Three separate demodulators with independent phase control

BLAN LUMINANCE Qv \* • 20 v ≶ BRIGHTNESS CONTROL ₩ @. (8) CA3125E 92CM- 22547 ٩ DEMODULATOR 300 REFERENCE SUBCARRIER BIAS



CA3126Q

٠

- 2. When the overload detector is used, a large resistor (nominally 47,000 ohms) must be placed in series with Terminal 16 to set the required RC time constant. The same RC network series serves to set the killer time constant.
- The setting of the free-running oscillator frequency requires the presence of the keying pulse. The free-running frequency will be erroneous if Terminal 1 is dc shorted during the setting operation because of the dc offset voltage introduced to the AFPC detector.
- 4. Care must be taken in PC board designs to provide reasonable solation between the oscillator portion of the circuit (Terminals 6, 7, and 8) and the chroma input (Terminal 1).

### Overload Detector

- The overload detector accomplishes two purposes: 1. It prevents oversaturation due to low burst-to-chroma ratios.
  - It prevents overload conditions due to noise.

Both of these conditions are discussed in more detail in ICAN-6247. The extent to which the overload detector is used depends upon the individual receiver design goals. If greater than 0.5-volt peak-to-peak output is desired, the chroma output at Terminal 15 can be tapped to yield any desired degree of overload detector action.

#### Chroma Gain Control

The chroma gain control operates by varying the base bias on current source transistor 025. To ensure proper temperature tracking of the chroma gain control, it is essential that the control be operated from a supply source derived from the reference voltage at Terminal 12. Because the control operates from a current source, chroma gain is much more predictable and far less temperature sensitive than controls that steer current by means of a differential amplifier. The typical chroma gain characteristic for the CA31260 is shown in Fig. 3.

#### Subcarrier Regenerator Oscillator

The oscillator filter consists of a 3.579545-MHz crystal, a 680-ohm resistor, and a 10-pF capacitor connected in series across Terminals 6 and 7. A 32-pF capacitor, shunt connected from Terminal 7 to ground, rolls off higher-order harmonics, thereby preventing oscillation at the crystal third-harmonic frequency. A curve of the typical static phase error as a function of the free-running oscillator frequency is shown in Fig. 4. It should be noted that the slope of the curve determines the de gain of the phase-locked loop, i.e., 40 Hz per degree.



92CS - 24995





Fig. 2-Test circuit for CA3126Q.



Fig. 4-Static phase error.



Fig. 7 - Variation of oscillator free-running frequency vs. temperature.



Fig. 5 – Amplitude and phase variations of oscillator output vs. temperature.

#### Thermal Considerations

The circuit of the CA3126Q is thermally compensated to achieve the optimal operating characteristics over the normal operating temperature range of TV receivers. Figs. 5 and 6 show the oscillator- and chroma-output amplitudes and phases as a function of temperature (Terminals 8 and 15), respectively. Both the oscillator- and chroma-output amplitudes and phases are measured relative to the chroma-input phase. The performance of the oscillator free-running frequency as a function of temperature is shown in Fig. 7. All the temperature plots are characteristic of the test circuit with the indicated component types and values given in Fig. 2.

### 5-Watt Audio Amplifiers

With Integral Heat Sink

RCA-CA3131EM and CA3132EM are audio amplifiers with integral preamplifier stages on single integrated-circuit monolithic chips

Utilizing a uniquely designed package with an integral heat sink, these devices can provide a power-output signal in excess of five watts at an ambient temperature of 25°C. The CA3131EM employs an internal feedback network that sets the over-all gain of the amplifier to typically 48 dB. The CA3132EM omits the internal feedback network. This

arrangement offers the circuit designer a wide latitude in the choice of an external feedback network more suitable to a specific application.

Both types are encapsulated in a 16-lead dual-in-line plastic package with 4 center leads removed.

The CA3131EM and CA3132EM are electrically equivalent to and pin compatible with types SN76013 and SN76023, respectively.

Determining External Component Values (Refer to Figs. 2 & 3) The dc quiescent output voltage is set by the voltage at Terminal 1. This voltage, in turn, is set by the internal voltage at Terminal 2 less I<sub>1</sub> (input current, fixed by  $R_A + R_B$ , for Q4). The voltage at Terminal 2 is set slightly above half the supply voltage to allow for the voltage drop across RA + RB. Filter RBC3 attenuates any ac ripple injected from the supply line and prevents positive feedback to Terminal 1. The rejection of supply voltage is a direct function of the filter attenuation.

The input impedance of the audio amplifiers is a function of the closed-loop gain and the magnitude of the Q8 current. In practice the input impedance is well above 1 megohm. The input signal, applied through C2, sees an impedance equivalent to the resistance of  $R_{\rm A}$  connected in parallel with the amplifier input impedance. Hence, the value of  $R_{\rm A}$  in most cases is dominant in establishing the input signal impedance.

The value of C1 depends on the regulation of the power supply. It is possible for the amplifier to work with a value of C1 as low as 0.1  $\mu$ F to attenuate high-frequency signals in the supply line. Ideally, C1 should be placed as near Terminal 10 as possible. An electrolytic capacitor should be used for C1 if the power supply is poorly regulated to avoid ripple at the output.

Capacitor C6 at Terminal 15 provides over-all compensation. If a 1000-pF capacitor is used for C6, then the first breakpoint for a 46-dB closed-loop gain occurs at 200 kHz. Higher capacitance values will cause the constant current from Q10 to charge C6 on the positive voltage swing and thus limit the slew rate at high-signal levels. Because p-n-p transistor Q19 has a lower gain-bandwidth product (fT) than the n-p-n transistors,

C7 is connected to Terminal 9 to compensate for gain losses occurring in the negative voltage swings.

The use of the filter networks C8 and  $R_D$  at the output Terminal 6 is a standard requirement for class B audio outputs



MAXIMUM RATINGS, Absolute-Maximum Values.

SUPPLY VOLTAGE, V<sup>+</sup> CONTINUOUS OUTPUT POWER, P<sub>O</sub> (with

- R<sub>L</sub> = 8 Ω and V<sup>+</sup> = 24 V) ... 8 W RMS MINIMUM RECOMMENDED LOAD
- IMPEDANCE, R
- AMBIENT OPERATING TEMPERATURE, TA (at 6 W RMS Output Power) 70 °C



Fig. 1-Terminal assignment of the CA3131EM and CA3132EM.

driving reactive speaker loads. Capacitor C8 compensates for the speaker inductance and RD limits the current surges through C8.

The value of the coupling capacitor C9 to the load determines the low-frequency response of the amplifier.

#### Closed-Loop Gain

The closed-loop gain for either type is set by the ratio (R1 + R2)/R1. These resistors are included in the CA3131EM circuit and are external when used with the CA3132EM. In either type, the low-frequency value (-3 dB point) is reached when the impedance of C5 equals the value of R1.





Fig. 3-Test circuit for types CA3131EM and CA3132EM.

92CS-24974 Bottom view

Fig. 4—Printed-circuit board (actual size) containing the test circuit, shown in Fig. 3, for the CA3131EM,

## CA3131EM, CA3132EM

Features:

28 V

8 Ω

- Power Output: 4 W min., 5 W typ.
- Complete amplifier including: preamplifier stages, power-output amplifier, and integral heat sink
- High power-supply rejection ratio
- Operating voltage: V<sup>+</sup> = 24 V typ.
- Available with internal feedback (CA3131EM) or without feedback (CA3132EM)

### ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$ , $V^+ = 24 V$

|                                   |                |                                                            | Val  | ues  |           |
|-----------------------------------|----------------|------------------------------------------------------------|------|------|-----------|
| Characteristic                    | Sym-<br>bol    | Conditions                                                 | Min. | Typ. | Unit      |
| Input<br>Impedance                | zı             |                                                            | 200k | -    | Ω         |
| Power Output                      | Ро             | At clipping onset<br>$R_L = 8 \Omega$<br>$R_L = 16 \Omega$ | 4    | -    | w         |
| Closed-Loop<br>Gain —<br>CA3131EM | A              | f = 1 kHz                                                  | 46   | 48   | dB        |
| Supply Current                    | 1+             | Zero signal                                                | -    | 10   | mA        |
| Total<br>Harmonic<br>Distortion   | тно            | P <sub>O</sub> = 50 mW–4 W,<br>R <sub>L</sub> = 8 Ω        | _    | 1    | %         |
|                                   |                | $P_0 = 50 \text{ mW} - 3 \text{ W},$<br>$R_L = 15 \Omega$  | -    | 1    | %         |
| Noise Voltage                     | v <sub>n</sub> | f=20 Hz-20 kHz                                             | -    | 1.5  | mV<br>RMS |

## CA3134G, CA3134GM, CA3134GQM

### **ELECTRICAL CHARACTERISTICS**

Test Conditions:  $T_A = 25^{\circ}$ C, V<sup>+</sup> = +30 V (applied to Term. 1), DC Volume Control, R<sub>X</sub> = 75 k $\Omega$ , R<sub>L</sub> = 16  $\Omega$ , unless otherwise indicated. Refer to Fig.2.

| CHARACTERISTIC                                                                                    | SPECIAL TEST                                                                                             |      | LIMIT | S    | UNITS |
|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|-------|------|-------|
|                                                                                                   | CONDITIONS                                                                                               | Min. | Тур.  | Max. |       |
| Static Characteristics                                                                            |                                                                                                          |      |       |      |       |
| Current into Term. 1, 1 <sub>1</sub>                                                              | P <sub>O</sub> = 0                                                                                       | 15   | 30    | 45   | mA    |
| Dynamic Characteristics                                                                           |                                                                                                          |      |       |      |       |
| IF AMPLIFIER:<br>Input Limiting Voltage,<br>V <sub>15</sub> (lim)<br>(at3 dB point)               | f <sub>O</sub> = 45 MHz<br>f <sub>m</sub> = 400 Hz<br>∆f = ±25 kHz                                       | -    | 200   | 400  | μν    |
| AM Rejection, AMR                                                                                 | $f_0 = 4.5 \text{ MHz}$ , $f_m = 400 \text{ Hz}$ ,<br>Modulation Index = 0.3,<br>V <sub>15</sub> = 20 mV | 40   | 50    | -    | dB    |
| Input Resistance, R <sub>1</sub>                                                                  | V <sub>15</sub> = 35 mV                                                                                  | -    | 25    | -    | kΩ    |
| Input Capacitance, C <sub>I</sub>                                                                 | V <sub>15</sub> = 35 mV                                                                                  | -    | 3     | -    | pF    |
| DETECTOR:<br>Recovered af Voltage<br>(Term. 9), V <sub>O</sub> (af)<br>Total Harmonic Distortion, | f <sub>O</sub> = 4.5 MHz, f <sub>m</sub> = 400 Hz,<br>∆f = ±25 kHz, V <sub>15</sub> = 100 mV             | -    | 700   | -    | m۷    |
| (THD)                                                                                             |                                                                                                          |      | 0.8   | 3    | %     |
| Output Resistance, RO                                                                             | At Term. 9                                                                                               | -    | 7.5   |      | kΩ    |
| ATTENUATOR:<br>Maximum Attenuation                                                                | R <sub>X</sub> = 0                                                                                       | -    | 10    | 15   | mV    |
| UNATTENUATED AUDIO:<br>Recovered af Voltage<br>(Term. 8), V <sub>O</sub> (af)                     | f <sub>O</sub> = 4.5 MHz, f <sub>m</sub> = 400 Hz,                                                       |      | 600   | _    | mV    |
| Total Harmonic Distortion (THD)                                                                   | $\Delta f = \pm 25 \text{ kHz}, \text{ V}_{15} = 100 \text{ mV}$                                         | -    | 0.8   | -    | %     |
| AUDIO POWER AMPLIFIER:<br>Voltage Gain, A(af)                                                     | f = 1 kHz                                                                                                | _    | 35    | _    | dB    |
| System Total Harmonic<br>Distortion<br>THD (System)                                               | $P_0 = 1 W (I_T = 140 \text{ mA typ.})$<br>$P_0 = 2 W (I_T = 180 \text{ mA typ.})$                       | -    | 1.5   | -    | %     |
| Power Output, PO                                                                                  | THD (System) = 10%<br>(I <sub>T</sub> = 210 mA typ.)                                                     | -    | 5*    | -    | w     |
| Input Resistance, (R <sub>1</sub> (af)                                                            | f = 1 kHz                                                                                                | -    | 100   | -    | kΩ    |







 +10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10
 -10</td

\* With suitable heat sink for the CA3134G.

CA3134G, CA3134GM, CA3134GQM



Fig.7 - Schematic diagram of the CA3134 .

## CA3135G

| CHARACTERISTIC                                  | TEST CONDITIONS                                                                                                        | LI   | мітѕ  |      | UNITS            |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|-------|------|------------------|
|                                                 |                                                                                                                        | Min. | Тур.  | Max. |                  |
| Min. Video Gain                                 | S1, S2 = 1; S3, S4 = 2<br>V <sub>IN</sub> = 70 mV <sub>RMS</sub> ,<br>f = 100 kHz, V <sub>16</sub> = 12 V              | 0.2  | 0.35  | 0.5  | v <sub>rms</sub> |
| Max. Video Gain                                 | S2 = 1; S1, S3, S4 = 2<br>V <sub>IN</sub> = 70 mV <sub>RMS</sub> ,<br>f = 100 kHz, V <sub>16</sub> = 0 V               | 1.6  | 2.1   | 2.6  | V <sub>RMS</sub> |
| Limited Video Gain                              | S2, S4 = 1, S1, S3 = 2<br>V <sub>IN</sub> = 70 mV <sub>RMS</sub> ,<br>f = 100 kHz, V <sub>16</sub> = 0 V               | _    | 0.3   | -    | ∨ <sub>RMS</sub> |
| Min. Chroma Gain                                | S1, S3 = 1; S2, S4 = 2;<br>V <sub>16</sub> = 12 V; chroma in = 530 mV <sub>RMS</sub> ,<br>f = 3.58 MHz                 | -    | 0.095 | -    | V <sub>RMS</sub> |
| Max. Chroma Gain                                | S3 = 1; S2 = 2, V <sub>16</sub> = 0 V; chroma in;<br>S1 = 2, S4 = 2<br>530 mV <sub>RMS</sub> , f = 3.58 MHz            | 0.5  | 0.65  | 0.8  | V <sub>RMS</sub> |
| Video Freq. Response                            | S2 = 1, S1, S3, S4 = 2<br>V <sub>IN</sub> = 70 mV <sub>RMS</sub> ; V <sub>16</sub> = 0 V;<br>f = 3.58 MHz              | 1    | 1.9   | 2.8  | V <sub>RMS</sub> |
| Chroma Phase Angle                              | $\begin{array}{l} S3 = 1; S2 = 2; V_{16} = 0V;\\ chroma \;in; S1 = 2, S4 = 2\\ 530mV_{RMS}, f = 3.58MHz \end{array}$   | 12   | 19.5  | 27   | Degrees          |
| Chroma Gain<br>with V <sup>+</sup><br>Variation | Vary V <sup>+</sup> from 10.8 V (REF.) to 13.2 V<br>V <sub>16</sub> = 50% of V <sup>+</sup> ; S1, S3 = 1<br>S2, S4 = 2 |      | 1.5   | _    | dB               |
| Video Gain<br>with V <sup>+</sup><br>Variation  | Vary V <sup>+</sup> from 10.8 V (REF.) to 13.2 V<br>V <sub>16</sub> = 50% of V <sup>+</sup> ; S1, S2 = 1<br>S3, S4 = 2 | -    | 1.5   | _    | dB               |

### DYNAMIC ELECTICAL CHARACTERISTICS at $T_A = 25^{\circ}C$ (See Fig. 4)

Typical max. luminance input before clipping (f = 100 kHz):

| V16   | INPUT                                          |
|-------|------------------------------------------------|
| +12 V | 2.5 V <sub>p-p</sub>                           |
| +6 V  |                                                |
| 0 V   | 0.75 V <sub>p-p</sub><br>0.45 V <sub>p-p</sub> |



### CIRCUIT DESCRIPTION

(See fig. 2 for schematic diagram).

A video (luminance) signal from the receiver's "second detector" is coupled through a capacitor to term. 15 with sync-negative polarity. For purposes of the following amplifier, the level is clamped at the most negative point (sync tips) at the input (this is not the point at which the final "black"level clamping, or dc restoration, is performed). The capacitor at term. 15 is charged on the most negative excursions of the signal by conduction of Q4. Positive signal excursions lift the emitter of Q4 into cutoff. The signal voltage on R3 develops a signal current in Q6. The current passes through Q7 and Q8, the division of current depends on the condition of the gain-adjusted signal voltage on the load resistors (discussed below). The gain-adjusted signal voltage on the load resistors is converted to current by the emitterfollower Q14 into R9, and fed into the current mirror, Q15, Q16, and Q17. The output of the current mirror develops a voltage across R13. The dc level is shifted by withdrawing some current from the input to the mirror. The fixed dc-level shifting current is developed in R6 and its diode string and is mirrored in Q13. Because the dc level is altered by adjustment of the gain, compensating dc currents that depend on these adjustments are fed into the mirrors through R13 and R29. The compensations are arranged so that, as gain is varied, the dclevel of 'black" is approximately constant at the output term. 13. The output is driven by emitter follower Q18, which has a shortcircuit pulldown protection circuit, R14 and Q19. A constant-current source Q20 loads the emitter-follower to prevent distortion in the emitter-follower that may result from using a resistive load. The constant current is derived by mirroring the current in the diode D23. The resistor R15 prevents serious interaction with another current source mirrored from this point in case Q20 saturates.

The video output signal at term. 13 is coupled by a capacitor to term. 12. The polarity has not been inverted by the first amplifier, and sync is in the negative direction at this point. Black-level clamping is accomplished by application of a flyback pulse to term, 10, Between pulse peaks, Q29 is not conducting, and the base of Q24 goes up to the supply voltage so that term. 12 can be at any voltage between ground and the supply. While the flyback pulse is positive, that is during the blanking interval, the base of Q24 is held at about 2.8 volts. The most positive signal excursion during that time will cause Q24 to conduct with the result that the capacitor feeding term. 12 is charged until the most positive point of the signal is just at the conduction point, about 3.5 volts. The most positive part of the signal during blanking is the "back porch" or black-level reference. During trace time, the signal swings more positive, but the dc level of black is preserved regardless of the levels

## CA3135G



Fig. 2 — Schematic diagram



Fig. 3 - Static characteristics test circuit.

## TV Video IF Phase-Locked-Loop Synchronous Detector for Color TV Receivers

The RCA-CA3136E is a linear IC synchronous detector employing a phase-locked oscillator to demodulate the 45.75-MHz video if signals in color-TV receivers. The CA3136E features AFT voltage for dc control of the tuner; an adjustment for the zero-carrier dc level at the video output

MAXIMUM RATINGS, Absolute-Maximum Values:

# **Preliminary Data**

Features:

- PLL carrier oscillator with wide pull-in and hold-in range
- Excellent low-level detector linearity
- Noise inversion at video output
- Wide range, variable zero-carrier level adjustment

terminal; an amplifier arrangement for inverting noise impulses toward the black level; and a separate output terminal (noninverting) for the sound if.

The CA3136E is supplied in a 16-lead plastic "power-stud" dual-in-line package.

Power Supply Voltage . 15 V Power Supply Current . . 100 mA Input Signal Voltage - . 1 Vrms Device Dissipation: With no Heat Sink: Up to  $T_A = 25^{\circ}C$ 1.4 W Above  $T_A = 25^{\circ}C$ derate linearly at 11.1 mW/°C With Infinite Heat Sink: Up to  $T_A = 70^{\circ}C$ 65 W Above  $T_A = 70^{\circ}C$ derate linearly at 83.3 mW/<sup>O</sup>C Thermal Resistance:  $R_{\theta JS}$  (Junction to Stud) . 12 <sup>o</sup>C/W Ambient Temperature Range: -40 to +85°C Operating . . . . . -65 to +150°C Storage . . . Lead Temperature (During Soldering): At a distance 1/16 in.  $\pm$  1/32 in. (1.59  $\pm$  0.79 mm) from case





Fig. 1 – Block diagram of the CA3136 in a typical circuit application.

- Automatic Fine Tuning (AFT) Detector
- Separate output for sound take-off
- 12-volt power supply
- (16) AFT TUNING (15) AFT TUNING AFT DEFEAT GROUND (V") 3-VIDEO IF (13) GROUND (V") APC FILTER (5) (12) AFT OUTPUT BIAS ADJUST VCO TUNING (NEGATIVE-GOING SYNC-) VCO TUNING (7) SOUND TAKE-OFF v\* (8) TOP VIEW 9205-28845



### SUGGESTED GENERAL ALIGNMENT PROCEDURE

Fig. 1 shows a block diagram of the CA3136 in a typical circuit indicating the internal functions as well as the external circuitry and signals. A 45.75-MHz, 100-mVrms (50ohm) signal is applied to the VIDEO IF IN-PUT (Terminal 4). While monitoring the VIDEO OUTPUT (Terminal 10), make the following adjustments in the indicated sequence; (1) adjust the VCO TUNING coil for a dc signal (lock). (2) Adjust the LIMITER TUNING coil for a minimum dc voltage on Terminal 10. (3) Adjust the VCO TUNING coil for 5.2 Vdc on Terminal 5 (with 12 volt supply on Terminal 8), (4) Close the AFT DEFEAT switch and note the dc voltage at the AFT OUTPUT (Terminal 12). (5) Return the AFT DEFEAT switch to its open position, and adjust the AFT TUNING coil for the same dc voltage noted when the AFT DEFEAT switch was closed. (6) Remove the rf input and adjust the ZERO CARRIER BIAS potentiometer for 7 volts dc on the VIDEO OUTPUT (Terminal 10). This final adjustment completes the alignment procedure.



Fig. 2 – Typical detector output linearity.

### CA3136E

#### At V<sup>+</sup> = 12 VDC, $f_c = 45$ MHz, $T_A = 25^{\circ}C$ CHARACTERISTIC SYMBOL TEST CONDITIONS VALUE UNITS 60 Supply Current <sup>1</sup>8 + <sup>1</sup>10 mΑ Video-Output Voltage V<sub>10</sub> Zero Carrier Bias Adjust 7 V<sub>DC</sub> Noise-Inversion Offset 0.3 Referenced to Zero-V<sub>10</sub> VDC Voltage Carrier Level V9 Sound IF-Take-Off Output 7.7 V<sub>10</sub> = 7 V<sub>DC</sub> VDC Voltage AFT Output Voltage V<sub>12</sub> AFT Defeat Switch Closed 3 VDC 3 MHz Oscillator Pull-In Range Oscillator Hold-In Range MHz 6 **Detector Conversion Gain** 30 dB Video Bandwidth MHz 9 Carrier Rejection at Video Output: fc = 45 MHz 30 dB 2 fc = 90 MHz 40 dB Video IF Parallel Input Impedance: Resistance at Term. 4 4 kΩ Rp Ĉ<sub>p</sub> 5 Capacitance at Term. 4 pF Sound Take-Off Output 50 Resistance at Term. 9 Ro 1 MHz Ω Video Output Resistance at 50 Ω Term. 10 Ro 1 MHz

TYPICAL ELECTRICAL CHARACTERISTICS





# CA3137E

### ELECTRICAL CHARACTERISTICS AT $T_A = 25^{\circ}C$ , V<sup>+</sup> = 11.2 V

| CHARACTERISTIC                                              | SYMBOL                                         | TEST CONDITIONS                                                                                                                                                           | Min.        | LIMITS<br>Typ.    | Max. | UNITS            |
|-------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|------|------------------|
| STATIC (See Fig.2)                                          |                                                |                                                                                                                                                                           |             |                   |      |                  |
| Supply Current                                              | ١T                                             |                                                                                                                                                                           | _           | 35                | 47   | mA               |
| Reference Subcarrier Input                                  | V16                                            |                                                                                                                                                                           | -           | 6.7               |      | VDC              |
| Oscillator Reference Inputs                                 | V9,V10                                         |                                                                                                                                                                           |             | 3.8               | -    | VDC              |
| R-Y, G-Y, B-Y Outputs                                       | V <sub>6</sub> ,V <sub>7</sub> ,V <sub>8</sub> |                                                                                                                                                                           | _           | 5                 | -    | VDC              |
| Chroma Input                                                | ٧3                                             |                                                                                                                                                                           | -           | 1.2               | -    | VDC              |
| DYNAMIC (See Fig.3)                                         |                                                |                                                                                                                                                                           |             |                   |      |                  |
| Tint and Sensitivity<br>Limiting                            | V <sub>11</sub>                                | V16 = 200 mV p-p @ 3.58 MHz                                                                                                                                               | 200         | 300               | _    | mVp-p            |
| Tint Limiting                                               | V11                                            | V16=800 mV p-p@3.58 MHz                                                                                                                                                   |             | 425               | 600  | mVp-p            |
| Tint Amplifier*<br>Phase Reference                          | ¢V11                                           | V <sub>16</sub> = 400 mV p-p,<br>Term.1 = 11.2 VDC                                                                                                                        | -35         | -25               | -15  | Degrees          |
| Tint Control▲<br>Range                                      | <sup>∆</sup> ¢11                               | V <sub>16</sub> = 800 mV p-p,<br>Term.1 = 1.2 VDC                                                                                                                         | -130        | -110              | -80  | Degrees          |
| Ratio G-Y to R-Y                                            | V7/V6                                          | V <sub>16</sub> = 400 mV p-p;                                                                                                                                             | 28          | 33                | 38   | %                |
| Ratio B-Y to R-Y                                            | V8/V6                                          | V3 = 40 mV p-p                                                                                                                                                            | 108         | 120               | 132  | %                |
| Demodulated Chroma<br>Output R-Y                            | v <sub>6</sub>                                 | V <sub>16</sub> = 400 mV p-p,<br>V <sub>3</sub> = 40 mV p-p                                                                                                               | 350         | 550               | -    | mV p-p           |
| Color Difference Output<br>(Bandwidth at 3 dB)              |                                                | V3=40 mV p-p                                                                                                                                                              | _           | 900               | -    | kHz              |
| Maximum Color Differ-<br>ence Outputs:<br><u>R-Y</u><br>G-Y | V <sub>6</sub><br>V7                           | V16 = 400 mV p-p,<br>V3 = 300 mVp-p                                                                                                                                       | 1.5<br>0.42 | 2.2<br>0.7        |      | V <sub>p-p</sub> |
| B-Y                                                         | V <sub>8</sub>                                 | v3-300 mvp-p                                                                                                                                                              | 1.6         | 2.65              | -    |                  |
| "Flesh Detector"<br>Reference:                              |                                                | Set-Up:<br>Term.2 = 1.6 V<br>Term.1 = 11.2 V<br>Term.16 = 400 mV p-p<br>@ 0° Reference Angle<br>Term.3 = 40 mV p-p<br>@ 10° Reference Angle<br>S1 Closed (Term.15 at GND) |             | Referen<br>Set-Up |      |                  |
| "Flesh Detector":<br>Phase                                  | φ11                                            |                                                                                                                                                                           | _           | 0                 |      | Degrees          |
| Amplitude                                                   | V11                                            | Same Set-up except S <sub>1</sub> open                                                                                                                                    | -           | 275               | - 1  | %                |
| "Flesh Detector":<br>Phase                                  | ¢11                                            | Same Set-up except                                                                                                                                                        | _           | 0                 | _    | Degrees          |
| Amplitude                                                   | V11                                            | Term.3 at 190 <sup>0</sup> angle                                                                                                                                          | -           | 100               |      | %                |
| Small-Signal Output<br>Resistance (Terms.6,7,8)             | ro                                             |                                                                                                                                                                           | _           | 50                | _    | Ω                |
| Small-Signal Input<br>Resistance:<br>Term.3<br>Terms.9&10   | r <sub>i</sub>                                 |                                                                                                                                                                           | -           | 3                 |      | kΩ               |

\* Phase angle of term. 11 referenced to term. 16 phase angle.

A Phase angle of term. 11 with term. 1 = 1.2 V minus phase angle of term. 11 with term. 1 = 11.2 V.

CA3137E



Fig.4 — CA3137E Schematic diagram.

| ELECTRICAL CHARACTERISTICS at $T_A = 25^{\circ}C$ , $V^+ = 28 V$ (Unless Otherwise Specified) |
|-----------------------------------------------------------------------------------------------|
| See Test Circuit, Fig. 2                                                                      |

|                                                       | TEAT CONDITIONS                                                     | LIN    | LINUTO |       |
|-------------------------------------------------------|---------------------------------------------------------------------|--------|--------|-------|
| CHARACTERISTIC                                        | TEST CONDITIONS                                                     | # Min. | Max.   | UNITS |
| NO SIGNAL INPUT                                       |                                                                     |        |        |       |
| Supply Current, I <sup>+</sup>                        | -                                                                   | 15     | 20     | mA    |
| Low Voltage at Term. 7 <sup>1</sup>                   | V <sup>+</sup> = 20.8 V                                             | 11     | 14.5   | v     |
| Shunt Reg. Voltage                                    |                                                                     | 12     | 14.5   | V     |
| Quiescent Voltage at Term. 3                          |                                                                     | 4.5    | 10     | v     |
| Quiescent Voltage <sup>2</sup> at Terms.<br>13 and 14 | Term. 13 connected to Term. 14                                      | 6      | 8.5    | v     |
| Quiescent Difference Voltage,<br>Terms. 13 to 14      |                                                                     | -0.8   | +0.8   | v     |
| Quiescent Voltage at Term. 6                          |                                                                     | 1.4    | 2.6    | v     |
| SIGNAL INPUT = 15 mV <sub>RMS</sub>                   | (Unless Otherwise Specified), Note                                  | 93     |        |       |
|                                                       | f = 44.65 MHz                                                       | 2.2    | 4.7    |       |
| Correction Voltage at                                 | f = 45.69 MHz                                                       | 1.2    | 4.4    |       |
| Term. 13                                              | f = 45.81 MHz                                                       | 9.6    | 13.8   | ] `   |
|                                                       | f = 46.85 MHz                                                       | 9.1    | 12.1   |       |
|                                                       | f = 44.65 MHz                                                       | 9.1    | 12.1   |       |
| Correction Voltage at                                 | f = 45.69 MHz                                                       | 9.6    | 13.8   | V     |
| Term. 14                                              | f = 45.81 MHz                                                       | 1.2    | 4.4    | 1     |
|                                                       | f = 46.85 MHz                                                       | 2.2    | 4.7    | 1     |
| 4.5 MHz Output                                        | Two Tone Input<br>f1 = 45.75 MHz at 15 mV<br>f2 = 41.25 MHz at 5 mV | 50     | 200    | ™VRMS |

**NOTES:** 1.  $I_7 = 12 \text{ mA}$  maximum at  $V_7 = 11 \text{ V}$ .

**2.**  $V_{13} = 0.55 V_7 \pm 0.7 V_7$ 

 Resistor from term. 6 to term. 7 = 9.09 KΩ. Crossover steepens and "bow tie" width increases when resistor is decreased in value. Total peak swing decreases slightly.



## CA3139E, CA3139Q

### CIRCUIT DESCRIPTION

The CA3139 consists of five functional circuits as shown in the block diagram, Fig. 1 (see Fig. 5 for schematic diagram).

- Cascode Amplifier Consists of emitterfollower Q1, common-emitter amplifier Q2, and common-base amplifier Q3.
- 2) Bias Circuit Consists of Q4 and resistors R1, R4, R5, and an external resistor (user selectable) connected to the voltage regulator, terminal 7. The nominal value of the external resistor is 9.1 k $\Omega$ . Reduced values will raise the gain of the cascode amplifier chain, and higher values will reduce the gain. If the gain is increased, the AFT "Bow Tie" width will increase and the crossover slope will increase (become steeper). The input transistor Q1 is internally biased, so AC coupling is normally used to the input terminal 5.
- 3) Intercarrier Mixer/Amplifier The output of the cascode amplifier at terminal 9 is also internally connected to the intercarrier mixer/amplifier chain consisting of transistors Q13 through Q17 and associated components. The video IF carrier at 45.75-MHz and the FM sound IF carrier at 41.25-MHz are down-converted to a 4.5-MHz FM signal by Q14. A low-pass filter removes the carriers and upper conversion signal components. The 4.5-MHz FM signal is further amplified and filtered by Q16 and C3. The FM sound output signal is at terminal 3. The gain with respect to a 5-mV sound carrier (tested with a 15-mV video carrier) input signal at terminal 5 is 10 to 40 when the resistor is connected between terminals 6 and 7 is 9.09 kΩ.
- 4) AFT Detector and DC Amplifier Consists of Q6 through Q12 and related components. The detector inputs at terminals 8 and 10 are connected to the external discriminator transformer and biased through the transformer at terminal-6 potential. The total current through transistors Q7 and Q8 is held constant by the current-mirror transistors Q10, Q11, and Q12. External filter capacitors connected to terminals 11 and 12 assure that peak detection is accomplished. The AFT output voltages are shown in the Electrical Characteristics chart, and a graphical representation is shown in Fig. 4.
- 5) Voltage Regulator An active shunt regulator, consisting of D1, D2, Z1, Z2, and Q5, is included to reduce the dynamic resistance.

## CA3143E

## **TV Luminance Processor**

The CA3143E is a monolithic silicon integrated circuit that performs the luminance processing functions of amplification; contrast, brightness and peaking control; blanking; and black-level clamping.

This device, when used in conjunction with

the CA3126Q chroma processor and the CA3137E chroma demodulator, will provide a luminance/chrominance system having excellent tracking of controls. The CA3143E is supplied in a 14-lead dual-in-line plastic package.







### Features:

- Black-level clamping
- Linear dc controls for brightness, contrast, and peaking
- Horizontal and vertical blanking
- Operates with standard or tapped delay line

### CIRCUIT DESCRIPTION

Fig. 1 is a block diagram of the CA3143E indicating the internal functions as well as external circuitry and signals. The video input signal with positive-going sync is applied to the input of the tapped delay line. Signals from fixed taps of the delay line are applied to terminals 1, 2 and 3 of the CA3143E. In referring to Fig.4, the signal from the delay line tap A is applied to the video input at terminal 1. The signals from taps B and C are summed where VA + VB = V<sub>sum</sub>. The signal (V<sub>sum</sub>) is then applied to the parallel connection of the peaking input terminals, 2 and 3. The video input signal is applied to a non-inverting input of the peaking amplifier while the peaking input signal (Vsum) is applied to an inverting input of the peaking amplifier.

Low-frequency video components are unattenuated, while high-frequency components are attenuated as a function of the delay-line tap points. The peaking amplifier is a differential amplifier, so that the output is proportional to  $V_1$  minus  $V_{sum}$ . At low frequencies, the signal at terminals 2 and 3 is unattenuated, and the peaking amplifier produces no output at these frequencies. However, at high frequencies the signal at terminals 2 and 3 is attenuated thus, the peaking amplifier output consists of high-frequency video. The peaking control setting determines the amplitude of the peaking signal which is then fed to the video amplifier, where it is added to the video input signal and amplified. The setting of the peaking control does not substantially affect the dc quiescent voltage at terminal 4.

The low-impedance video amplifier output is at terminal 4. The signal is fed through an external coupling capacitor to terminal 6, the black-level clamp input. The action of the black-level clamp is such that it clamps to the black level rather than to the sync level. Refer to the circuit diagram in Fig.3. Consider the situation where no signal is applied to terminal 12. Terminal 6 is biased through diode D2. The signal at terminal 6 will clamp its most negative excursion (sync pulse) to the anode voltage of D2. However, if a positive pulse is applied to terminal 12 during the sync interval, the anode of D2 is forced to ground due to saturation of Q17. The clamp is thus disabled, and terminal 6 will clamp to the next lower signal level, the black level.

393

### MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY CURRENT (Into Terminal 13)*               |     |   |      |       |      |     |     |     |      |        |       |       | 59.5 mA                 |
|-----------------------------------------------------|-----|---|------|-------|------|-----|-----|-----|------|--------|-------|-------|-------------------------|
| DEVICE DISSIPATION:*                                |     |   |      |       |      |     |     |     |      |        |       |       |                         |
| Up to T <sub>A</sub> = 55 <sup>o</sup> C            |     |   |      |       |      |     |     |     |      |        |       |       | 750 mW                  |
| Above T <sub>A</sub> = 55 <sup>o</sup> C            |     |   |      |       |      |     |     |     | d    | lerate | e lin | early | 7.9 mW/ <sup>0</sup> C  |
| AMBIENT-TEMPERATURE RANGE:                          |     |   |      |       |      |     |     |     |      |        |       |       |                         |
| Operating                                           |     |   | <br> |       |      |     |     |     |      |        |       | 4     | 0 to +85 <sup>0</sup> C |
| Storage                                             |     |   | <br> |       |      |     |     |     |      |        |       | 65    | to +150 <sup>0</sup> C  |
| LEAD TEMPERATURE (During soldering):                |     |   |      |       |      |     |     |     |      |        |       |       |                         |
| At distance $1/16 \pm 1/32$ inch (1.59 $\pm 0.79$ m | m)  |   |      |       |      |     |     |     |      |        |       |       |                         |
| from case for 10 s max.                             |     |   | <br> |       |      |     |     |     |      |        |       |       | +265 <sup>0</sup> C     |
| *                                                   |     |   |      |       |      |     |     |     |      |        |       |       |                         |
| * Although the CA3143E is rated for maxing          | mum | 1 | bv   | extei | rnal | cir | CUI | t r | esis | tanc   | e to  | 39    | mA tor                  |

a typical voltage at terminal 13 of 11.8 volts.

Although the CA3143E is rated for maximum dissipation of 750 mW, it is recommended that the current into terminal 13 be limited

### ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C

|                                                               |               |    |                                                       |   |   | Tes | t C | on | diti   | on   | s    |        |     |      |      |    |
|---------------------------------------------------------------|---------------|----|-------------------------------------------------------|---|---|-----|-----|----|--------|------|------|--------|-----|------|------|----|
| Characteristic                                                | Bias<br>Volts | S1 | Switch Numbers<br>S1 S2 S3 S4 S5 S6 S7 S8 S9 S10  S11 |   |   |     |     | 1  | U<br>N |      |      |        |     |      |      |    |
|                                                               | `(V)          | F  | Switch Positions<br>For Characteristics Measurements  |   |   |     |     |    | Min.   | Тур. | Max. | T<br>S |     |      |      |    |
| STATIC                                                        |               |    |                                                       |   |   |     |     |    |        |      |      |        |     |      |      |    |
| Voltage:<br>At Term, 13 (V13)                                 | 6.1           | 2  | 1                                                     | 1 | 2 | 2   | 4   | 1  | 2      | 2    | 1    | 1      | 11  | 11.8 | 13.2 | v  |
| Quiescent Voltage<br>At Term. 4 (V4)                          | 6.1           | 2  | 1                                                     | 1 | 2 | 2   | 3   | 1  | 2      | 2    | 1    | 1      | 3.3 | 4    | 5.7  | v  |
| Quiescent Voltage<br>At Term. 7 (V7)                          | 6.1           | 2  | 1                                                     | 1 | 2 | 2   | 2   | 1  | 2      | 2    | 1    | 1      | 7.1 | 7.7  | 8.3  | v  |
| Current into Term.13<br>(Term.13 Connected<br>to +11 V) (I13) | 6.1           | 2  | 1                                                     | 1 | 2 | 2   | 3   | 1  | 2      | 2    | 1    | 2      | 10  | 19   | 30   | mA |
| DYNAMIC                                                       |               |    |                                                       |   |   |     |     |    |        |      |      |        |     |      |      |    |
| Wide-Band Gain<br>(Note 1)                                    | 5.8           | 1  | 1                                                     | 1 | 2 | 1   | 2   | 1  | 1      | 1    | 2    | 1      | 6   | 8.3  | 11   | dB |
| Contrast Gain<br>Reduction<br>(Note 2)                        | 5.8           | 1  | 1                                                     | 1 | 2 | 1   | 2   | 1  | 1      | 2    | 2    | 1      | 27  | 30   | _    | dB |
| Peaking Gain<br>(Note 1)                                      | 5.8           | 1  | 1                                                     | 2 | 2 | 1   | 2   | 1  | 1      | 1    | 2    | 1      | 15  | 18.4 | 22   | dB |
| Peaking<br>Gain Reduction<br>(Note 3)                         | 5.8           | 1  | 1                                                     | 2 | 2 | 1   | 2   | 1  | 1      | 1    | 2    | 1      | 16  | 18   | _    | dB |
| Max. Intermodulation<br>Distortion:<br>2V (Note 4)            | 5.8           | 1  | _                                                     | 1 | 1 | 1   | 2   |    | 2      | 1    | 2    | 1      | _   | 20   | _    | %  |
| 3V (Note 5)                                                   | 5.8           | 1  | -                                                     | 1 | 1 | 1   | 2   | -  | 2      | 1    | 2    | 1      | -   | 40   | -    | %  |

CA3143E

The clamped video signal at terminal 6 is amplified and inverted at terminal 7. Blanking is accomplished by applying horizontal and vertical sync pulses to terminal 9. The pulses turn ON p-n-p transistor Q6 which shorts the base of transistor Q15 to the terminal 13 supply voltage. The brightness control function is accomplished by varying the voltage on terminal 8. The gain of the inverter stage remains constant, but the dc reference voltage follows the terminal 8 voltage. The contrast control function is accomplished by varying the voltage of terminal 10. Increasing the voltage on terminal 10 lowers the gain of the video amplifier. This reduction in gain does not substantially affect the dc quiescent voltage at terminal 4.





Note 1: Set 50-kHz generator for 100 mVp-p. Adjust R1 Peaking Control (See Fig.2) for minimum setting. Measure wide-band gain at terminal 7.

Note 2: Set 50-kHz generator for 100 mVp-p. Adjust R1 for minimum setting. Measure contrast gain reduction at terminal 7.

Note 3: Set 50-kHz generator for 100 mV-p-p. Adjust R1 for maximum setting. Measure peaking gain reduction at terminal 7.

Note 4: Adjust R1 for minimum setting. With S2 at switch position1 and S7 at switch position 3, set 50-kHz generator for 2 Vp-p. Then with S2 at switch position 2, set 1 MHz generator for 100 mVp-p. Then with S7 at switch position 2, measure downward modulation of the 1-MHz signal due to the 50-kHz signal.

Note 5: Repeat step 4 except that the 50-kHz generator must be set at 3 Vp-p.





## CA3144G



Fig. 1 - Functional block diagram.



Fig. 2- Test circuit.

### CA3144G



Fig. 3— Schematic diagram

minals 2 and 3 is attenuated thus, the peaking amplifier output consists of high-frequency video. The peaking control setting determines the amplitude of the peaking signal which is then fed to the video amplifier, where it is added to the video input signal and amplified. The setting of the peaking control does not substantially affect the dc quiescent voltage at terminal 4.

The low-impedance video amplifier output is at terminal 4. The signal is fed through an external coupling capacitor to terminal 6, the black-level clamp input. The action of the black-level clamp is such that it clamps to the black level rather than to the sync level. Refer to the circuit diagram in Fig. 1. Consider the situation where no signal is applied to terminal 12. Terminal 6 is biased through diode D3. The signal at terminal 6 will clamp its most negative excursion (sync pulse) to the anode voltage of D3. However, if a positive pulse is applied to terminal 12 during the sync interval, the anode of D3 is forced to ground due to saturation of C13. The clamp is thus disabled, and terminal 6 will clamp to the next lower signal level, the black level.

The clamped video signal at terminal 6 is amplified and inverted at terminal 7. Blanking is accomplished by applying horizontal and vertical sync pulses to terminal 8. The pulses turn ON p-n-p transistor Q18 which shorts the base of transistor Q20 to the terminal 13 supply voltage. The brightness control function is accomplished by varying the voltage on terminal 9. The gain of the inverter stage remains constant, but the dc reference voltage follows the terminal 8 voltage. The contrast control function is accomplished by varying the voltage of terminal 10. Increasing the voltage on terminal 10 lowers the gain of the video amplifier. This reduction in gain does not substantially affect the dc quiescent voltage at terminal 4.

## CA3151G



Fig. 1 – Functional diagram, static test circuit, and typical application circuit.



20

92CM-29238



401

## CA3153G

MAXIMUM RATINGS, Absolute-Maximum Values:

| DC SUPPLY VOLTAGE:                                                                                   |
|------------------------------------------------------------------------------------------------------|
| Between Terms. 15 and 4                                                                              |
| Between 470 $\Omega$ connected to Term. 12 and 4                                                     |
| DC SUPPLY CURRENT:                                                                                   |
| At Term, 15                                                                                          |
| At Term, 12                                                                                          |
| DEVICE DISSIPATION:                                                                                  |
| Up to T <sub>A</sub> = +55 °C                                                                        |
| Above T <sub>A</sub> = +55° C                                                                        |
| AMBIENT TEMPERATURE RANGE:                                                                           |
| Operating                                                                                            |
| Storage                                                                                              |
| LEAD TEMPERATURE (During Soldering):                                                                 |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79 mm) from case for 10 seconds max +265 $^{\circ}$ C |

ELECTRICAL CHARACTERISTICS at  $T_A = 25^{\circ}C$ 

| CHARACTERISTIC                                | ACTERISTIC TEST CONDITIONS                                          |      | AITS            | UNITS   |
|-----------------------------------------------|---------------------------------------------------------------------|------|-----------------|---------|
|                                               |                                                                     | Min. | Max.            |         |
| Operating Supply<br>Voltage, V <sub>15</sub>  | See Note 1                                                          | 12   | 14.2            | v       |
| Supply Current, 1 <sub>15</sub>               |                                                                     | 3    | 15              | mA      |
| Shunt Regulator<br>Voltage, V <sub>12</sub>   |                                                                     | 10.9 | 13              | v       |
| Shunt Regulator<br>Current, 1 <sub>12</sub>   | V <sub>12</sub> = 10.5 V                                            | 6    | 20              | mA      |
| Tuner AGC High<br>Voltage, V <sub>10</sub>    |                                                                     | 18.5 | 21              | v       |
| Tuner AGC Low<br>Voltage, V <sub>10</sub>     |                                                                     | 0.3  | 1.3             | v       |
| AGC Current, I2                               | Non-Keyed                                                           | 80   | 500             | μA      |
| AGC Current (Peak), I2                        | Keyed Source Current                                                | 0.7  | 3               | mA      |
| AGC Current (Peak), I2                        | Keyed Sink Current                                                  | 150  | 680             | μA      |
| Horizontal Key Input                          | Through 100 kΩ<br>connected to Term. 1                              | 25   | 35              | v       |
| Video Output High<br>Voltage, V <sub>16</sub> | At Zero Carrier                                                     | 7    | 10              | v       |
| Video Output Low<br>Voltage, V <sub>16</sub>  | At 30 mV Input                                                      | 0.9  | 2               | ~       |
| Sensitivity Voltage, V <sub>16</sub>          | At 400 μV Input                                                     | 0.9  | 5               | V       |
| Noise                                         |                                                                     | -    | 12              | mV(RMS) |
| Chroma                                        | 45.75 MHz, 10 mV;<br>42.17 MHz, 3 mV                                | 0.7  | 1.6             | V (RMS) |
| AFT Drive                                     |                                                                     | 35   | 85              | mV(RMS) |
| Distortion                                    | 50 kHz, 80% Modulated,<br>Sync TIP Equiv. 30<br><sup>mV</sup> (RMS) | _    | 10              | %       |
| Delay Voltage                                 | Through 15kΩ connected<br>to Term. 7. See note 2                    | 0    | v <sub>15</sub> | v       |

Note 1: V15 MIN. should be at least 0.6 V above Terminal 12 potential. Lower voltage may cause some "white" compression.

Note 2: Zero voltage corresponds to maximum delay at signal input = 30  $^{mV}$  (RMS).

CA3153G



Fig. 2 - Schematic diagram for the CA3153G.

Q38, Q36, and Q35 to resistor R57 to form the charge current for the external agc filter capacitor at Terminal 2.

A constant-current discharge path for the capacitor at Terminal 2 is provided by current mirror components D7 and Q37 during the key-pulse duration. Thus the external agc filter capacitor is charged or discharged during the key-pulse interval only by the difference in current between the charge- and discharge currents. At the end of the key-pulse duration, C13 is discharged, and the

charge and discharge current paths at Terminal 2 are turned off. Diode D8 provides a lower-gain agc path for turn-on during channel acquisition.

### Noise-Gate System (See Fig. 3)

The circuit components, C11, R54, Q32, Q33, and Q43 perform the function of a statistical system to reduce agc gain during "spike" noise. The noise gate turns on for large amplitude fast signals and reduces the agc loop gain.

## CA3153G



Fig. 5 – Third IF-amplifier stage, detector, and video-amplifier systems of CA3153G (Q16  $\rightarrow$  Q31).

## CA3159G



#### **Circuit Description**

The negative sync video input at terminal 3 is the detected video if. This video signal is buffered and  $V_{be}$  compensated by emitterfollowers Q28, Q27, and Q26. The buffered video signal is applied between the base of Q21 and a temperature-stable 2-V reference. Q21 is normally in saturation, and the negative sync pulse imparts a positive swing to the base of Q20. Q20 is used as a peak rectifier driving a capacitor at terminal 1. The voltage at terminal 1 is the AGC control voltage that sets the if gain such that the sync pulse storp to just below the 2 V level, driving Q21 out of saturation.

The above description is for a normal video signal; the presence of noise pulses more negative than the sync tip level would lower the gain to that level, thus disturbing the picture. A gated noise-inversion threshold is provide at the base of Q32 to compensate for these noise pulses. The threshold is about 1.5 V during trace time, but is reduced to about 1 V during coincidence of the sync and flyback pulses. When the video signal is more negative than the noise threshold, Q32 conducts and pulls the base and emitter of Q30 low. Without noise, Q23 conducts 0.5 mA with its collector at 7 V, which holds Q22 in cutoff. Q29 has an emitter load provided by an external 1 k $\Omega$  resistor and a series capacitor: when its base is switched low, its collector switches high. The resulting flow of current in Q23 overrides the normal negative-going pulse in the direct signal path and holds Q21 in saturation.

The video input to terminal 3 also operates the sync channel, beginning with Q31. Because Q32 is normally cut off, Q31 acts as an amplifer with a moderate gain to its collector, and a positive sync signal appears at terminal 4. If the noise pulse is more negative than the noise threshold at the base of Q32, the base of Q30 is pulled down as discussed above. In addition to operating the AGC noise inverter, the Q30 current passes through Q25 to the amplifier load resistor, R35, and cancels the potentially positive pulse at that point.

The positive sync signal at terminal 4 is coupled through an RC network to terminal 5 for sync separation. In essence, the network permits Q38 to clamp the positive peaks, so the most positive part of the signal is amplified by Q38 while the rest is beyond cutoff. The separated sync, a negative pulse at the collector of Q38, follows two paths. First, the sync operates an output driver to terminal 6, which drives the outboard diode phase detector. Second, the negative pulse cuts off the current through Q36, which otherwise holds Q35 in saturation, thus enabling a current in R41 to turn Q34 on and thereby shift the noise threshold voltage.

Terminal 7 receives a positive flyback pulse that supplies R41 with the signal to complete the coincidence gate that alters the noise threshold when sync and flyback pulses are in phase. The buffered and clipped flyback pulse also turns Q43 on, which, in conjunction with an external integrating capacitor, forms a sawtooth waveform. This sawtooth (at flyback rate) is phase compared with the sync pulse that was separated from the video input.

The phase detector works against an internal bias point brought out to terminal 10, and the phase detector output applied to terminal 11 is slightly positive or negative relative to terminal 10. This voltage differential with terminal 10 determines the division of current between Q9 and Q10, which are part of the voltage controlled oscillator. The oscillator consists of the current source Q11, differential amplifier Q12 and Q13, and differential amplifier Q9 and Q10. The frequency is determined primarily by a series LC circuit connected between terminals 13 and 14 (terminals 12 and 13 have resistor loads to the positive supply). If the entire oscillator current passes through Q10 to terminal 13, the oscillator operates at the frequency at which the phase shift in the LC circuit is zero. If the current is sent through Q9 to terminal 12, however, it must go through an external capacitor between terminals 12 and 13 and then through the original LC circuit and the circuit is tuned differently. Intermediate proportions of current division will produce intermediate oscillator frequencies. The oscillator current output from Q12 provides base drive for the 31.5 kHz output at terminal 15.

## CA3163G

| CHARACTERISTIC                                                      | TEST CONDITIONS                                                                      |      | LIMIT | UNITS |                  |
|---------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-------|-------|------------------|
| onanactenistic                                                      | TEST CONDITIONS                                                                      | Min. | Тур.  | Max.  | ONTIG            |
| Supply Current, I <sup>+</sup>                                      | Terms. (1+2), Fig. 1                                                                 | 30   | 60    | 90    | mA               |
| UHF Bandswitch Input Voltage, $V_{BH}$                              | High level                                                                           | 2.4  | -     |       | v                |
| VHF Bandswitch Input Voltage, $V_{BL}$                              | Low level                                                                            | -    | -     | 0.8   | v                |
| UHF Bandswitch Input Current, IBH                                   | V <sub>BH</sub> = 20 VDC, Fig. 1                                                     | -    | -     | 0.5   | mA               |
| VHF Bandswitch Input Current, IBL                                   | V <sub>BL</sub> = 0 VDC, Fig. 1                                                      | -    | -     | -1    | mA               |
| UHF Sensitivity Level Input<br>Voltage, V <sub>IN</sub> (U)         | f <sub>IN</sub> = 450 to 950 MHz,<br>f <sub>OUT</sub> = f <sub>IN</sub> /256, Fig. 2 |      | _     | 80    | mVRMS            |
| VHF Sensitivity Level Input<br>Voltage, V <sub>IN</sub> (V)         | f <sub>IN</sub> = 90 to 275 MHz,<br>f <sub>OUT</sub> = f <sub>IN</sub> /64, Fig. 2   | _    | _     | 40    | mVRMS            |
| Output Voltage, V <sub>O</sub>                                      | Terms, 4 or 5, Fig. 2                                                                | 0.65 | 1     | -     | V <sub>p-p</sub> |
| Output Voltage Rise of Fall<br>Time, t <sub>r</sub> ,t <sub>f</sub> |                                                                                      | _    | 70    | _     | ns               |

## ELECTRICAL CHARACTERISTICS At T<sub>A</sub> = 25°C, V<sup>+</sup> = 5 VDC, V<sup>-</sup> = 0 VDC; see Figs. 1 & 2

## CA3166E

Operational Amplifier (See Fig. 2) Electrical Characteristics at T<sub>A</sub> = 25°C, V<sup>±</sup> = 32.5 V, V<sub>BS</sub> = 18 V, Terms 4 & 5 grounded

| CHARACTERISTIC                                    | TEST CONDITIONS                                                                              | TYPICAL<br>VALUES | UNITS           |
|---------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------|-----------------|
| Input Bias Voltage, V <sub>13</sub>               | $I_{13} = 4 \text{ mA}$ , Feedback = 1 M $\Omega$                                            | 2.5               | V <sub>DC</sub> |
| Input Bias Voltage, V <sub>13</sub>               | $I_{13} = 6 \text{ mA}, \text{ Feedback} = 1 \text{ M}\Omega$                                | 2.6               | V <sub>DC</sub> |
| Input Bias Voltage, V <sub>14</sub>               | $I_{14} = 4 \text{ mA}$ , Feedback = 1 M $\Omega$                                            | 3.3               | V <sub>DC</sub> |
| Diode Voltage<br>(term. 14 to term. 13)           | I <sub>14</sub> = 4 mA, Term. 13 = Reference                                                 | 0.8               | v <sub>DC</sub> |
| Diode Voltage<br>(term. 13 to term. 14)           | I <sub>13</sub> = 4 mA, Term. 14 = Reference                                                 | 0.8               | v <sub>DC</sub> |
| Output Voltage<br>Low, V <sub>OL</sub>            | I <sub>14</sub> = 4 mA, Resistance between<br>Terms. 1 and 12 = 10 kΩ                        | 0.2               | v <sub>DC</sub> |
| Output Voltage<br>High, V <sub>OH</sub>           | V <sub>14</sub> = 0 V, I <sub>13</sub> = 4 mA, Resistance<br>between Terms. 1 and 12 = 10 kΩ | 28                | v <sub>DC</sub> |
| Input Offset Voltage, V <sub>IO</sub>             | V <sub>13</sub> =0V, Term. 1 connected to Term. 14                                           | 10                | mV              |
| Supply Current, I <sup>+</sup>                    | $V_4$ = 1 V, Feedback (Terms. 1 to 14) = 1 M $\Omega$                                        | 14                | mA              |
| Output Sink Current, I <sub>OL</sub>              | I <sub>14</sub> = 4 mA, V <sub>1</sub> = 32.5 V                                              | 25                | mA              |
| Output Source Current, IOH                        | I <sub>13</sub> = 4 mA, V <sub>1</sub> = V <sub>14</sub> = 0V                                | -15               | mA              |
| Input Bias<br>Current, I <sub>IB</sub> (term. 14) | V <sub>13</sub> = 0 V, Term. 1<br>connected to Term. 14                                      | 0.5               | nA              |
| Common-Mode<br>Rejection Ration, CMRR             |                                                                                              | 65                | dB              |
| Power Supply Rejection<br>Ratio, PSRR             |                                                                                              | 75                | dB              |
| Open-Loop Voltage<br>Gain, A <sub>OL</sub>        |                                                                                              | 80                | dB              |

Band-Select Switch (See Fig. 3) Electrical Characteristics at T<sub>A</sub> = 25°C, V<sup>+</sup> = 32.5 V, V<sub>BS</sub> = 18 V, Terms. 4 & 5 grounded Terms. 6, 7, 9 = 100 k $\Omega$  to ground

| CHARACTERISTIC                               | TEST CONDITIONS                                                         | TYPICAL<br>VALUES | UNITS |
|----------------------------------------------|-------------------------------------------------------------------------|-------------------|-------|
| Logic Inputs "A" & "B"<br>Sink Current       |                                                                         | 100               | μA    |
| Logic Inputs ''A'' & ''B''<br>Source Current | I <sub>9</sub> = –90 mA, V <sub>10</sub> = V <sub>11</sub> = 2.4 V      | -5                | μΑ    |
| Output Leakage Current,<br>Terms. 6, 7, 9    |                                                                         | 2                 | μA    |
| Output Saturation Voltage:                   |                                                                         |                   |       |
| Term. 9                                      | $I_9 = -90 \text{ mA}, V_{10} = V_{11} = 2.4 \text{ V}$                 | 0.6               | v     |
| Term. 9                                      | I <sub>9</sub> =60 mA, V <sub>10</sub> = V <sub>11</sub> = 24 V         | 0.3               | v     |
| Term. 7                                      | $I_7 = -90 \text{ mA}, V_{10} = 0 \text{ V}, V_{11} = 24 \text{ V}$     | 0.6               | v     |
| Term. 7                                      | I <sub>7</sub> = -60 mA, V <sub>10</sub> = 0 V, V <sub>11</sub> = 2.4 V | 0.3               | v     |
| Term. 6                                      | I <sub>6</sub> = -90 mA, V <sub>10</sub> = 2.4 V, V <sub>11</sub> = 0 V | 0.6               | v     |
| Term. 6                                      | I <sub>6</sub> =60 mA, V <sub>10</sub> = 24 V, V <sub>11</sub> = 0 V    | 0.3               | v     |

## 2-Digit BCD-to-7-Segment Decoder/Driver

For Common-Anode LED Displays

The RCA-CA3168E is a monolithic integrated circuit intended for 2-digit display such as "numbers" for TV and "CB" channel selection, and other 0-99 numerical or counting for consumer or industrial indicator applications. It consists of two independent BCD-to-7-segment decoder/drivers. Two sets of BCD inputs are buffered with p-n-p differential amplifier stages internally referenced to 1.7 V. Each of the eight input terminals draws less than 15  $\mu$ A and is provided with an internal protection circuit.

Decoding is accomplished with I<sup>2</sup>L ROM's. The fourteen output terminals are buffered with Darlington pairs driving common-emitter output transistors. Each output is capable of sinking 25 mA for an LED common-anode display device. The supply-voltage range (V<sub>CC</sub>) is intended to be 4.5 V to 6 V. The output voltage (V<sub>O</sub>) must not exceed 12 V, which provides for a wide range of common-anode anode voltage sources.

The CA3168E is supplied in the 24-lead dual-in-line plastic package.

# CA3168E

### Features:

- Separate BCD inputs and segment outputs for each digit
- Input loading less than 15 µA
- I<sup>2</sup>L logic with buffered inputs and outputs
- Internal input overrange protection circuit
- 5-V supply operation
- Internal biasing circuits
- Output drive capability of 25 mA per segment
   Open collector outputs drive indicators directly



### MAXIMUM RATINGS, Absolute-Maximum Values:

| SUPPLY-VOLTAGE, V <sub>CC</sub>                                     |  |  |  |  |  |  |  |  |  |
|---------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| INPUT-VOLTAGE (MIŇ./MAX.)                                           |  |  |  |  |  |  |  |  |  |
| INPUT CURRENT (PROTECTION CIRCUIT)                                  |  |  |  |  |  |  |  |  |  |
| OUTPUT VOLTAGE, V <sub>O</sub>                                      |  |  |  |  |  |  |  |  |  |
| OUTPUT SEGMENT CURRENT, IDISPLAY                                    |  |  |  |  |  |  |  |  |  |
| AMBIENT TEMPERATURE RANGE:                                          |  |  |  |  |  |  |  |  |  |
| Operating                                                           |  |  |  |  |  |  |  |  |  |
| Storage                                                             |  |  |  |  |  |  |  |  |  |
| POWER DISSIPATION:                                                  |  |  |  |  |  |  |  |  |  |
| Up to +70°C                                                         |  |  |  |  |  |  |  |  |  |
| Above +70°C                                                         |  |  |  |  |  |  |  |  |  |
| LEAD TEMPERATURE (DURING SOLDERING):                                |  |  |  |  |  |  |  |  |  |
| At distance $1/16 \pm 1/32$ inch (1.59 $\pm$ 0.79 mm) from case for |  |  |  |  |  |  |  |  |  |





to functional diagram used for MSD with the exception of Terminal Assignments (see Terminal Assignment diagram). A separate LSD Bias circuit, and ½ of the Output Bias Circuit is used for LSD.

Fig. 1 - Functional diagram for Most Significant Digit (MSD).



NOTE: See truth table for test sequence of input/output logic tests and Minimum R<sub>LOAD</sub> = <u>VDISPLAY</u> - V<sub>OL</sub> For each of the 14 segment Max. IDISPLAY

drive output terminals. (LED is not used in test circuit) Fig. 2 – Test circuit.

415

## **TV Chroma System**

"G" Suffix Type-Hermetic Gold-CHIP in. Dual-In-Line Plastic Package

The RCA-CA3170G is a monolithic silicon integrated circuit that performs the functions of subcarrier regeneration, ACC and APC detection, and tint control in color television receivers. It is designed to function compatibly with the CA3121E TV Chroma Amplifier/Demodulator in a 2-package chroma system.

MAXIMUM RATINGS, Absolute-Maximum:



The CA3170G is a TV Chroma System of

advanced design that incorporates all the fea-

tures of the CA3070E but with the added advantage of the modified Hue Control Char-

acteristic. With the CA3170G, the designer

can provide a front panel hue control that

functions linearly over its entire range, a

particularly desirable consumer feature.





Fig. 1 -- Functional block diagram of CA3170G.



Fig. 2 – Simplified functional diagram of a two-package TV chroma system utilizing the CA3170G and CA3121E.

### CA3170G

Features:

- Voltage-controlled oscillator
- Keyed APC and ACC detectors
- DC hue control
- Shunt regulator

The CA3170G is supplied in the 16-lead dual-in-line plastic package with a hermetic Gold-CHIP (G suffix). The chips used in the hermetic Gold-CHIP plastic packages are of the sealed-junction type designed to provide protection against the deteriorating effects of humidity and other surface contaminants without the need for a hermetic package enclosure. The semiconductor junctions are sealed by utilizing a silicon nitride passivation layer. A multilayered, highly corrosion-resistant, terminal-connection system of unique design is employed.

### CIRCUIT DESCRIPTION

The CA3170G is a complete subcarrier regeneration system with automatic phase control applied to the oscillator. An amplified chroma signal from the CA3121E is applied to terminals No. 13 and No. 14, which are the automatic phase control (APC) and the automatic chroma control (ACC) inputs. APC and ACC detection is keyed by the horizontal pulse which also inhibits the oscillator output amplifier during the burst interval. The ACC system uses a synchronous detector to develop a correction voltage at the differential output terminal Nos. 15 & 16. This control signal is applied to the input terminal Nos. 1 & 16 of the CA3121E. The APC system also uses a synchronous detector. The APC error voltage is internally coupled to the 3.58 MHz oscillator at balance; the phase of the signal at terminal No. 13 is in quadrature with the oscillator. To accomplish phasing requirements, an RC phase shift network is used between the chroma input and terminal Nos. 13 and 14. The feedback loop of the oscillator is from terminal Nos. 7 and 8 back to No. 6. The same oscillator signal is available at terminal Nos. 7 and 8, but the dc output of the APC detector controls the relative signal levels at terminal Nos. 7 or 8. Because the output at terminal No. 8 is shifted in phase compared to the output at terminal No. 7, which is applied directly to the crystal circuit, control of the relative amplitudes at terminal Nos. 7 and 8 alters the phase in the feedback loop, thereby changing the frequency of the crystal oscillator. Balance adjustments of dc offsets are provided to establish an initial nosignal offset control in the ACC output, and no-signal, on-frequency adjustment а through the APC detector-amplifier circuit which controls the oscillator frequency. The oscillator output stage is differentially controlled at terminal Nos. 2 and 3 by the hue control input to terminal No. 1. The hue



CA3170G

## CA3172G











Fig. 3 - Static characteristics test circuit.





## CA3189E

|                                                             |                      | TEST                        | CONDITION                       | IMITS                     |      |      |      |       |
|-------------------------------------------------------------|----------------------|-----------------------------|---------------------------------|---------------------------|------|------|------|-------|
| CHARAC-<br>TERISTIC                                         | SYMBOL               |                             |                                 | Circuit<br>or<br>Fig. No. | Min. | Тур. | Max. | UNITS |
| Static (DC) Characteris                                     | tics                 |                             |                                 |                           |      |      |      |       |
| Quiescent Circuit<br>Current                                | <sup>1</sup> 11      |                             |                                 |                           | 20   | 31   | 40   | mA    |
| DC Voltages:<br>Terminal 1 (IF Input)                       | V <sub>1</sub>       |                             |                                 |                           |      | 1.9  | 2.4  | v     |
| Terminal 2 (AC<br>Return to Input)                          | v <sub>2</sub>       | No signa                    | 2,6                             | 1.2                       | 1.9  | 2.4  | v    |       |
| Terminal 3 (DC<br>Bias to Input)                            | v <sub>3</sub>       | Non mu                      |                                 | 1.2                       | 1.9  | 2.4  | v    |       |
| Terminal 15<br>(RF AGC)                                     | V <sub>15</sub>      |                             |                                 | 7.5                       | 9.5  | 11   | v    |       |
| Terminal 10 (DC<br>Reference)                               | V <sub>10</sub>      |                             |                                 | 5                         | 5.6  | 6    | v    |       |
| Dynamic Characteristic                                      | s                    |                             |                                 |                           |      |      |      |       |
| Input Limiting Volt-<br>age (-3 dB point)                   | V <sub>I</sub> (lim) |                             |                                 |                           | -    | 12   | 25   | μV    |
| AM Rejection<br>(Term. 6)                                   | AMR                  | V <sub>IN</sub> =<br>0.1 V, |                                 | 2,6                       | 45   | 55   | _    | dB    |
| Recovered AF<br>Voltage (Term. 6)                           | V <sub>O</sub> (AF)  | AM Mod.<br>= 30%            | f <sub>O</sub> = 10.7<br>MHz,   |                           | 325  | 500  | 650  | mV    |
| Total Harmonic<br>Distortion:*<br>Single Tuned (Term.<br>6) | THD                  | V <sub>IN</sub> =<br>0.1 V  | f <sub>mod</sub> . =<br>400 Hz, | 6                         | _    | 0.5  | 1    | %     |
| Double Tuned<br>(Term. 6)                                   | THD                  |                             | Deviation                       | 2                         | _    | 0.1  | -    | %     |
| Signal plus Noise to<br>Noise Ratio<br>(Term. 6)            | S + N/N              |                             | ±75 kHz                         | 2,6                       | 65   | 72   | _    | dB    |
| Deviation Mute<br>Frequency                                 | <sup>f</sup> DEV.    |                             | f <sub>mod.</sub> = 0           | 4,6,7                     | -    | ±40  | -    | kHz   |
| RF AGC Threshold                                            | V <sub>16</sub>      |                             |                                 | 2,6                       | -    | 1.25 | -    | V     |
| On Channel Step                                             |                      |                             | f <sub>DEV.</sub> <<br>±40 kHz  | 6                         | · _  | 0    | -    | v.    |
|                                                             |                      |                             | f <sub>DEV</sub> . ><br>±40 kHz |                           | -    | 5.6  | -    |       |

### ELECTRICAL CHARACTERISTICS, at $T_{\Lambda} = 25^{\circ}C$ , $V^+ = 12$ Volts

\*THD characteristics are essentially a function of the phase characteristics of the network connected between terminals 8, 9, and 10.



ALL RESISTANCE VALUES ARE IN OHMS \*T: PRI. -Q. (UNLOADED) = 75 (TUNES WITH IOO pF (CI) 201 OF 34e ON

7/32" DIA. FORM

//32 DIA FURM SC.-Q<sub>6</sub>(JULAODED)# 75 (TUNES WITH 100 pF (C2) 201 OF 34e ON 7/32" DIA FORM kQPEPC ECH FOF CRITICAL COUPLING)# 70 % (ADJUSTED FOR COIL VOLTAGE V<sub>C</sub>)=150 mV

ABOVE VALUES PERMIT PROPER OPERATION OF MUTE (SQUELCH) CIRCUIT "E" TYPE SLUGS, SPACING 4mm

\*\*C=0.01 µF FOR 50 µs DEEMPHASIS (EUROPE) =0.015 µF FOR 75 µs DEEMPHASIS (USA) 92CM-29954

Fig. 2 - Test circuit for CA3189E using a doubletuned detector coil.



Fig. 3 - Muting action, tuner AGC, and tuning meter output as a function of input signal voltage.



423

CA3189E



Fig. 5 - Schematic diagram of the CA3189E



\*\*C=0.01 µF FOR 50 µs DEEMPHASIS (EUROPE) =0.015 µF FOR 75 µs DEEMPHASIS (USA)

92CM- 29953

Fig. 6 - Test circuit for CA3189E using a singletuned detector coil.

## TV Chroma Amplifier/ Demodulator

Provides Complete System for Processing Chroma When Used with RCA-CA3070 or CA3170 "G" Suffix Type-Hermetic Gold-CHIP in Dual-In-Line Plastic Package

The RCA-CA3221G is a monolithic silicon integrated circuit chroma amplifier/demodulator with ACC, saturation control, and killer control for use in NTSC color TV receivers. It is designed to function compatibly with the CA3070 or CA3170 in a 2-package chroma system. The CA3221G is functionally identical to the industry standard CA3121, but has a modified saturation control as well as a modified color difference matrix.

The CA3221G is supplied in the 16-lead dual-in-line plastic package with a hermetic

Gold-CHIP (G suffix). The transistor chips used in the hermetic Gold-CHIP plastic packages are of the sealed-junction type designed to provide protection against the deteriorating effects of humidity and other surface contaminants without the need for a hermetic package enclosure. The semiconductor junctions are sealed by utilizing a silicon nitride passivation layer. A multilayered, highly corrosion-resistant, terminalconnection system of unique design is employed.

### CA3221G

Features:

- Excellent linearity in dc chroma gain-controlled circuit
- Improved filtering resulting in reduced 7.2-MHz output from the color demodulators
- Current limiting for short-circuit protection
- Good tolerance to B+ supply variations
  - Good temperature coefficient stability
  - Gold-CHIP for increased reliability



| Supply Voltage                                                               | v  |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------|----|--|--|--|--|--|--|--|
| Device Dissipation:                                                          |    |  |  |  |  |  |  |  |
| Up to $T_A = 55^{\circ}C$                                                    | w  |  |  |  |  |  |  |  |
| Above $T_A = 55^{\circ}C$                                                    | °C |  |  |  |  |  |  |  |
| Operating Temperature Range                                                  | °C |  |  |  |  |  |  |  |
| Storage Temperature Range                                                    | °C |  |  |  |  |  |  |  |
| Lead Temperature (During Soldering)                                          |    |  |  |  |  |  |  |  |
| At distance $1/16'' \pm 1/32''$ (1.59 $\pm 0.79$ mm) from case for 10 s max. | °C |  |  |  |  |  |  |  |



Fig. 2 – Typical ACC plot for the CA3221G when used with the CA3070.





Fig. 3 - Saturation control characteristic.





Fig. 4 — Simplified functional diagram of a two-package TV chroma system utilizing the CA3221G and CA3070 or CA3170.





# CA3221G



NOTE: 2.2-AQ LOADS ONLY FOR TEST PURPOSE, 3.3-AQ LOADS RECOMMENDED FOR APPLICATIONS. RESISTANCE VALUES ARE IN OHMS. CAPACITANCE VALUES ARE IN MICROFARADS UNLESS OTHERWISE INDICATED.

Fig. 7 – Typical characteristics test circuit for the CA3221G.

# MOS Field-Effect Transistors Technical Data



Fig. 4 - Drain current vs. drain-to-source voltage



Fig. 7 - Forward transconductance vs. drain current



Fig. 10 - Reverse transadmittance vs. drain current







Fig. 5 - Drain current vs. gate-to-source voltage (V<sub>GS</sub>)



Fig. 8 - Input admittance vs. drain current



Fig. 11 - Reverse transadmittance vs. drain-to-source voltage





GATE-TO-SOURCE VOLTS (VGS)

Fig. 6 - Forward transconductance vs. gate bias voltage



Fig. 9 - Input admittance vs. drain-to-source voltage



Fig. 12 - Forward transadmittance vs. drain current





435

# SILICON MOS TRANSISTOR N-C For Audio, Video, and RF Amplifier Applications in **Communications**, Instrumentation and Control Circuits

RCA 3N139 is a silicon, insulated-gate fieldeffect transistor of the N-channel depletion type, utilizing the MOS\* construction. It is a general purpose transistor especially suited for audio, video, and rf applications, and for wide-band amplifier designs. The insulated gate provides a very high input resistance (10<sup>14</sup>  $\Omega$  typ.) which is relatively insensitive to temperature and is independent of gate-bias conditions (positive, negative, or zero bias). The 3N139 also has a high transconductance, a low value of input capacitance (3 pF typ.), and a very low feedback capacitance (0.19 pF typ.).

The 3N139 is hermetically sealed in the standard 4-lead JEDEC TO-72 package.

| Channel  | Depletion | Type  |
|----------|-----------|-------|
| on annot | Depiecion | 1,100 |

Maximum Ratings, Absolute-Maximum Values:

| DRAIN-TO-SOURCE VOLTAGE, VDS · · · 43                                               | 5 max. V    |
|-------------------------------------------------------------------------------------|-------------|
| DRAIN-TO-SUBSTRATE VOLTAGE, VDB +35, -0.                                            | 3 max. V    |
| SOURCE-TO-SUBSTRATE                                                                 |             |
| VOLTAGE, V <sub>SB</sub> +35, -0.                                                   | 3 max. V    |
| DC GATE-TO-SOURCE VOLTAGE, VGS . ±1                                                 | 0 max. V    |
| PEAK GATE-TO-SOURCE VOLTAGE, VGS ±1                                                 | 4 max. V    |
| PEAK VOLTAGE, GATE-TO-ALL OTHER                                                     |             |
| TERMINALS: V <sub>GS</sub> , V <sub>GD</sub> , V <sub>GB</sub> , non-<br>repetitive | 2 max. V    |
|                                                                                     | z max. v    |
| DRAIN CURRENT, ID 50                                                                | ) max. mA   |
| TRANSISTOR DISSIPATION, PT:                                                         |             |
| At ambient temperatures up to 25°C 33                                               | 0 mW        |
| above 25°C Derate linearly at                                                       |             |
| AMBIENT TEMPERATURE RANGE:                                                          | <i></i> ,,, |
|                                                                                     |             |
| Storage                                                                             | +175 °C     |
| Operating                                                                           | +175 °C     |
| LEAD TEMPERATURE (During Soldering):                                                |             |
| At distance not closer than 1/32 inch to<br>seating surface for 10 seconds max 26   | 5 max. °C   |

\* Metal-Oxide-Semiconductor

FEATURES

# high input resistance R<sub>GS</sub> = 10<sup>14</sup> Ω typ.

- low input capacitance
   C<sub>iss</sub> = 3 pF typ.
- low feed back capa
- C<sub>rss</sub> = 0.2 pF typ. • low gate leakage current
- IGSS = 0.1 nA typ.
- •high drain-to-source voltage: +35 max. V

## TERMINAL ARRANGEMENT



- 1 Drain 2 - Source 3 - Insulated Gate
- 4 Bulk (Substrate) and Case

## ELECTRICAL CHARACTERISTICS, at T<sub>A</sub> = 25° C Unless Otherwise Specified. Bulk (Substrate) Connected to Source

|                                                                                |                  | TEST CONDITIONS      |                                             |                                            |                        |      |        |      |       |  |
|--------------------------------------------------------------------------------|------------------|----------------------|---------------------------------------------|--------------------------------------------|------------------------|------|--------|------|-------|--|
| CHARACTERISTICS                                                                | SYMBOLS          | FREQUENCY            | DC<br>DRAIN-TO-<br>SOURCE<br>VOLTAGE<br>VD8 | DC<br>GATE-TO-<br>SOURCE<br>VOLTAGE<br>VG8 | DC<br>DRAIN<br>CURRENT |      | LIMITS |      | UNITS |  |
|                                                                                |                  | MHz                  | V                                           | V                                          | mA                     | Min. | Тур.   | Max. | 1     |  |
| Drain-to-Source Cutoff Current                                                 | ID(OFF)          |                      | 15                                          | -8                                         |                        | -    | -      | 50   | μA    |  |
| Zero-Bias Drain Current*                                                       | DSS              |                      | 15                                          | 0                                          |                        | 5    | 15     | 25   | mA    |  |
| Gate Reverse Current                                                           | IGSS             | $T_A = 25^{\circ}C$  | 0                                           | ±10                                        |                        | -    | -      | 1    | nA    |  |
| Gate Reverse Current                                                           |                  | $T_A = 100^{\circ}C$ | 0                                           | ±10                                        |                        | -    |        | 100  | nA    |  |
| Gate-to-Source Cutoff Voltage                                                  | VGS(OFF)         |                      | 15                                          |                                            | 0.05                   | -2   | _4     | 6    | v     |  |
| Small-Signal, Short-Circuit<br>Reverse-Transfer Capacitance<br>(Drain-to-Gate) | C <sub>rss</sub> | 1                    | 15                                          |                                            | 5                      | 0.05 | 0.2    | 0.4  | pF    |  |
| Input Resistance                                                               | ris              | 100                  | 15                                          |                                            | 5                      |      | 12     | -    | kΩ    |  |
| Input Capacitance                                                              | C <sub>iss</sub> | 100                  | 15                                          |                                            | 5                      | a    | 3      | 10   | pF    |  |
| Output Resistance                                                              | ros              | 100                  | 15                                          |                                            | 5                      |      | . 6    | -    | kΩ    |  |
| Output Capacitance                                                             | C <sub>CSS</sub> | 100                  | 15                                          |                                            | 5                      |      | 1.4    |      | pF    |  |
| Forward Transconductance                                                       | 9fs              | 1 kHz                | 15                                          |                                            | 5                      |      | 5      |      | mmho  |  |



Fig. 1 - Drain Current vs Drain Voltage



Fig. 2 - Drain Current vs Gate-to-Source Voltage



Fig. 3 - 1 KHz forward transconductance vs drain current



Fig. 4 – 1 KHz forward transconductance vs gate-to-source voltage

3N139



- 0 = 3N141. ▼ Disc ceramic. \* Tubular ceramic. All resistors in ohms
- All capacitors in pF
- C1, C2: 1.5-5 pF variable air capacitor: E.F. Johnson Type 160-102 or equivalent.
  - C<sub>3</sub>: 1-10 pF piston-type variable air capacitor: JFD Type VAM-010, Johanson Type 4335, or equivalent.
  - C<sub>4</sub>: 0.3-3 pF piston-type variable air capacitor: Roanwell Type MH-13 or equivalent.
  - $L_1$ : 5 turns silver-plated 0.02" thick, 0.07"0.08" wide copper ribbon. Internal diameter of winding = 0.25", winding length approx.0.65". Tapped at 1-1/2 turns from  $C_1$  endof winding.
  - L2: Ohmite Z-144 RF choke or equivalent.
- L\_3: J.W. Miller Co. #4580 0.1  $\mu \rm H$  RF choke or equivalent.

OMMON-SOURCE CIRCUIT, GATE No. IN MBIENT TEMPERATURE (TA)=25°C REQUENCY (1)=200 MH2 ATE NO.I-VOLTAGE (VGIS)

"D"

2 AT AC GROUND

. Incomposition

SATE











5 IO DRAIN-TO-SOURCE VOLTS (VDS) Fig.11 - y<sub>fs</sub> vs V<sub>DS</sub>.



COMMON - SOURCE

FREQU



3N140, 3N141

CUIT, GATE No. I RE (TA) . 25 °C

TEMPERATURE (TA) + 25 °C Y (1) + 200 MHz - SOURCE VOLTS (VDS) + 13 - VOLTAGE (VGIS) IS ADJUS

# Silicon MOS Transistor N-Channel Depletion Type

For Industrial and Military Applications to 175 MHz

The-3N142 is a silicon, insulated-gate field-effect transistor of the N-channel depletion type utilizing the MOS<sup>®</sup> construction.

The-3N142 is intended primarily for use as the rf amplifier in FM receivers and general amplifier applications at frequencies up to 175 MHz.

The wide dynamic range of the 3N142 reduces crossmodulation effects in AM receivers and minimizes the generation of spurious responses in FM receivers.

## Metal-Oxide-Semiconductor

- Applications
- RF amplifier, Mixer, and Oscillator in: **CB and Mobile Communication Receivers** Aircraft and Marine Receivers CATV and MATV Equipment
- Industrial Control Circuits
- Variable Attenuators
- Current Limiters
- Instrumentation Equipment
- High-Impedance Timing Circuits

| Maximum Ratings, Absolute-Maximum Values at T <sub>A</sub> = 25° C                                           |        |
|--------------------------------------------------------------------------------------------------------------|--------|
| * DRAIN-TO-SOURCE<br>VOLTAGE, V <sub>DS</sub>                                                                | v      |
| *DRAIN-TO-GATE<br>VOLTAGE, VDG,                                                                              | v      |
| * GATE-TO-SOURCE<br>VOLTAGE, VGS:                                                                            |        |
|                                                                                                              | v<br>v |
| * DRAIN CURRENT, ID 50 m                                                                                     | A      |
| *TRANSISTOR DISSIPATION, PT:<br>At ambient (up to 25°C 330 ml<br>temperatures / above 25°C Derate at 2.2mW/* | W<br>C |
| * AMBIENT TEMPERATURE<br>RANGE:                                                                              |        |
|                                                                                                              | c      |
| * LEAD TEMPERATURE<br>(During Soldering):                                                                    |        |
| At distances $\geq$ 1/32" from seating<br>surface for 10 seconds max 265 $^\circ$                            | c      |

\* In accordance with JEDEC Registration Date Format JS-9 RDF11-B

# ELECTRICAL CHARACTERISTICS: (At TA - 25° C)

Manural with Substrate Connected to Source Unlaws Otherwise Specified

# 3N142

# Performance Features

- Large dynamic range
- Enhanced signal-handling capability for low cross-modulation
- Dual-polarity gate permits positive and negative swing without degradation of input impedance ■ Reduced spurious responses in FM receivers
- Permits use of vacuum-tube biasing techniques
- Excellent thermal stability for critical oscillator designs

#### **Device** Features

- High input resistance 1000 megohms
- Low feedback capacitance 0.35 pF max.
- Low noise figure 2.5 dB typ.
- High useful power gain neutralized 16 dB min. at 100 MHz
  - Hermetically sealed TO 72 metal package

## TERMINAL DIAGRAM



LEAD 1 - DRAIN LEAD 2 - SOURCE LEAD 3 - INSULATED GATE

LEAD 4 - BULK (SUBSTRATE) AND CASE

| CHARACTERISTICS                                                                     | SYMBOLS               | CONDITIONS                                                                                                                                                                                                                                                             |      | LIMITS           |                      | UNITS                 |  |
|-------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|----------------------|-----------------------|--|
|                                                                                     |                       |                                                                                                                                                                                                                                                                        | Min. | Тур.             | Max.                 | 1                     |  |
| Gate Leakage Current                                                                | . I <sup>C22</sup>    | $ \begin{array}{c} V_{DS} = 0, \ V_{GS} = -8 \ V, \ T_{A} = 25^{\circ} \ C \\ V_{DS} = 0, \ V_{GS} = -8 \ V, \ T_{A} = 125^{\circ} \ C \\ V_{DS} = 0, \ V_{GS} = -1, \ T_{A} = 25^{\circ} \ C \\ V_{DS} = 0, \ V_{GS} = +1, \ T_{A} = 125^{\circ} \ C \\ \end{array} $ |      | 0.0001<br>0.0001 | 1<br>200<br>1<br>200 | n A<br>nA<br>nA<br>nA |  |
| Zero-Bras Drain Current**                                                           | IDSS                  | VDS = 15 V. VGS = 0                                                                                                                                                                                                                                                    | 5    | 15               | 25                   | m A                   |  |
| Drain-to-Source Cutoff Current                                                      | ID(off)               | VDS 20 V, VGS 8 V                                                                                                                                                                                                                                                      | -    |                  | 50                   | μA                    |  |
| Gate-to-Source Cutoff Voltage                                                       | V <sub>GS</sub> (off) | VDS - 15 V, ID 50 A                                                                                                                                                                                                                                                    | -0.5 | -3               | -8                   | V                     |  |
| Forward Transconductance                                                            | <b>B</b> fs           | VDS = 15 V, ID 5 mA, f 1 kHz                                                                                                                                                                                                                                           | 5000 | 7500             | 12,000               | ,mh                   |  |
| Drain-to-Source Channel Resistance                                                  | (D2(ou)               | V <sub>DS</sub> ~ 0, V <sub>GS</sub> · 0, f · 1 kHz                                                                                                                                                                                                                    |      | 200              |                      | 5                     |  |
| Small-Signal Short-Circuit<br>Reverse Transfer Capacitarrce <sup>‡</sup>            | Crss                  | VDS = 15 V. ID = 5 m A, f = 0.1 to 1 MHz                                                                                                                                                                                                                               | 0.10 | 0.22             | 0.35                 | pF                    |  |
| Small-Signal Short-Circuit Input Capacitance                                        | CISS                  | V <sub>DS</sub> = 15 V, ip 5 mA, f = 0.1 to 1 MHz                                                                                                                                                                                                                      |      | 5.5              | 7                    | pF                    |  |
| Input Admittance                                                                    | Y <sub>is</sub>       | Common Source Configuration<br>f = 100 MHz                                                                                                                                                                                                                             | •    | 0.155+J3.        | 45 ·                 | mmh                   |  |
| Forward Transfer Admittance                                                         | Y <sub>fs</sub>       | $V_{DS} = 15V$                                                                                                                                                                                                                                                         | -    | 7.5-JO.          | 9 -                  | mmh                   |  |
| Output Admittance                                                                   | Y <sub>os</sub>       | I <sub>D</sub> = 5 m A                                                                                                                                                                                                                                                 | -    | 0.21 + J0.       | 9 -                  | mmh                   |  |
| Maximum Available Power Gain<br>Maximum Usable Power Gain<br>(Fixed Neutralization) | MAG<br>MUG            | VDS = 15 V. ID - 5 mA. f = 100 MHz                                                                                                                                                                                                                                     |      | 26<br>17         | •                    | dE                    |  |
| Insertion Power Gain**<br>(Fixed Neutralization)                                    | Gps                   | AD2 = 12 A <sup>5</sup> ID = 2 IIIY' 1 = 100 WH5                                                                                                                                                                                                                       | 16   |                  |                      | dE                    |  |
| Noise Figure**                                                                      | NF                    | V <sub>DS</sub> = 15 V. I <sub>D</sub> = 5 m A. f = 100 MHz                                                                                                                                                                                                            |      | 2.5              | 4                    | dł                    |  |

\* In accordance with JEDEC Registration Data Format JS-9 RDF-11B



 $\ddagger$  Three-Terminal Measurement: Source Returned to Guard Terminal \*\*See Fig. 1

T \_1 N1 = 6 Turns#20 Tinned Copper Wire; %" I.D. %" Long  $Q_0$  = 205, N1/N2 = 4.85

- $\label{eq:constraint} \begin{array}{l} u_0 = _{2403} (u_1)^{-1} e^{-4.63} \\ T_2 \; N_1 + N_4 = 68 \; \text{Xint}^{-8} C_2 \\ G_0 = 190\; N_1/N_2 = 1.9\; N_1/N_3 = 12.3\; N_1/N_4 = 8 \\ C_1 = \; 10\; pF\; Variable Air Capacitor (Hammarlund Mac-10 or Equivalent) \\ C_2 = \; 5_pF\; Variable Air Capacitor (Hammarlund Mac-5 or Equivalent) \\ C_3 = \; 0.75\; pF\; Piston-Type Variable Air Capacitor (Enter 535C or Equivalent) \\ G = \; 30142 \\ \end{array}$

Fig. 1 - Test Set Up for 100 MHz Insertion Power Gain and

Noise Figure

For characteristics curves, refer to types 3N128 and 3N143.

# SILICON INSULATED GATE FIELD-EFFECT TRANSISTOR annel Depletion Type

RCA 3N153 is a silicon, insulated-gate field-effect transistor of the N-channel depletion type, utilizing the MOS\* construction. It is intended primarily for critical chopper and multiplex applications up to 60 MHz.

The insulated gate provides a very high value of input resistance  $(10^{10} \mbox{ ohms typ})$  which is relatively insensitive to temperature and is independent of gate-bias conditions (positive, negative, or zero bias). The 3N153 also features extremely low feedback capacitance (0.34 pF typ) and virtually zero inherent offset voltage.

This transistor features a Terminal Arrangement in which the gate and source connections are interchanged to provide maximum isolation between the output (drain) and the input (gate) terminals. Although this new basing configuration does not appreciably change the measured device feedback capacitance, it permits the use of external inter-terminal shields to reduce the feedback due to external capacitances, particularly on printed circuit boards. This feature makes it possible to minimize feedthrough capacitance.

The 3N153 is hermetically sealed in the JEDEC TO-72 package and features a gate metallization that covers the entire source-to-drain channel.

\* Metal-Oxide-Semiconductor

## ELECTRICAL CHARACTERISTICS, at T<sub>A</sub> = 25°C, Unless Otherwise Specified. Substrate Connected to Source.

|                                                              | CHARACTERISTICS SYMBOLS |                                                                                                                                                  |      | UNITS        |             |          |
|--------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|-------------|----------|
|                                                              |                         |                                                                                                                                                  | Min. | Typ.         | Max.        |          |
| Gate-Leakage Current                                         | GSS                     |                                                                                                                                                  | -    | 0.1          | 50<br>1     | pA<br>nA |
| Static Drain-to-Source<br>''ON'' Resistance                  | LD2(ou)                 | $V_{GS} = 0V, V_{DS} = 0V$                                                                                                                       |      | 200          | 300         | Ω        |
| Drain-to-Source<br>"OFF" Resistance                          | R <sub>DS</sub> (off)   | $V_{GS} = -8V, V_{DS} = +1V$                                                                                                                     | 109  | 1010         | -           | Ω        |
| Drain-to-Source<br>Cutoff Current                            | ID(off)                 | $V_{GS} = -8V, V_{DS} = +1V, T_A = 25^{\circ}C$<br>$V_{GS} = -8V, V_{DS} = +1V, T_A = 125^{\circ}C$                                              |      | 0.1<br>0.1   | 1<br>1      | nA<br>μA |
| Small-Signal, Short-Circuit,<br>Reverse Transfer Capacitance | C <sub>ISS</sub>        | $\label{eq:VGS} \begin{array}{l} V_{GS} = \text{-8V}, \ V_{DS} = 0V, \ f = 1 \ MHz \\ V_{DS} = 15V, \ I_{D} = 5 \ mA, \ f = 1 \ MHz \end{array}$ | •    | 0.34<br>0.25 | 0.5<br>0.38 | pF<br>pF |
| Small-Signal, Short-Circuit,<br>Input Capacitance            | C <sub>iss</sub>        | $V_{GS} = -8V$ , $V_{DS} = 0V$ , $f = 1 \text{ MHz}$                                                                                             |      | 6            | 8           | pF       |
| Small-Signal, Drain-to-Source<br>Capacitance                 | Cds                     | $V_{DS}$ = 0V, $V_{GS}$ = -8V, f = 1 MHz                                                                                                         | -    |              | 3           | pF       |
| Zero-Gate-Bias<br>Forward Transconductance                   | <sup>g</sup> fs         | V <sub>GS</sub> = 0V, V <sub>DS</sub> = + 15V                                                                                                    | -    | 10,000       |             | μmho     |
| Offset Voltage                                               | V <sub>0</sub>          | V <sub>GS</sub> = +6,-8V; V <sub>DS</sub> = 0V                                                                                                   | •    | 0*           |             | v        |

#### Maximum Ratings, Absolute-Maximum Values: $(Substrate\ connected\ to\ source\ unless\ otherwise\ specified)$ DRAIN-TO-SOURCE VOLTAGE, VDS . . . +20 max. v DRAIN-TO-SUBSTRATE VOLTAGE, VDB. +20, -0.3 max. v SOURCE-TO-SUBSTRATE VOLTAGE, VSB ..... .... +20, -0.3 max. DC GATE-TO-SOURCE VOLTAGE, VGS . +6, -8 v max. max. V max. mA AMBIENT TEMPERATURE RANGE: °C °C LEAD TEMPERATURE (During soldering):

max. °C

# FEATURES

- excellent thermal stability
- virtually zero inherent offset voltage
- low leakage current: 50 pA max.
- low "on" resistance rDS(on) = 200 Ω typ.
- high "off" resistance  $R_{DS(off)} = 10^{10} \Omega$  typ.
- low feedback capacitance C<sub>rss</sub> = 0.34 pF typ.

3N153

• low input capacitance — C<sub>iss</sub> = 6 pF typ.

## APPLICATIONS

- Choppers
- Multiplexers
- Servo Amplifiers
- Computer Operational Amplifiers
- Sampling Circuits
- Electrometer Amplifiers

## TERMINAL DIAGRAM





In measurements of Offset Voltage, thermocouple effects and contact potentials in the measurement setup may cause erroneous readings of microvolt or more. These errors may be minimized by the use of solder having a low thermal e.m.f., such as Leeds & Northrup No.107-10.1, or equivalent.





# SILICON DUAL INSULATED-GATE FIELD-EFFECT TRANSISTOR N-Channel Depidtion Type For Military and Industrial Low-Noise RF-Amplifier Applications Up to 300 MHz

Maximum Ratings, Absolute-Maximum Values:

DRAIN-TO-SOURCE VOLTAGE, V<sub>DS</sub> ..... 0 to +20 V GATE-No.1-TO-SOURCE VOLTAGE, V<sub>G1S</sub>:

 $v_{DG1}$  or  $v_{DG2}$ ....+20 V DRAIN CURRENT, I<sub>D</sub> Pulsed: Pulse duration  $\leq 20 \text{ ms}$ ,

. . . . . . . . . . . . . . . . 50 mA

2.67 m₩/°C

at TA = 25°C

DRAIN-TO-GATE VOLTAGE:

duty factor ≤ 0.15 ..... TRANSISTOR DISSIPATION, PT:

AMBIENT TEMPERATURE RANGE:

LEAD TEMPERATURE (During soldering):

At distances > 1/32 inch from seating

The 3N159 is an n-channel silicon, depletion type, dual insulated-gate, field-effect transistor utilizing the MOS\*\* construction. It has exceptional characteristics for rf-amplifier applications at frequencies up to 300 MHz. This transistor features a series arrangement of two separate channels, each channel having an independent control gate.

Type 3N159 has an exceptionally low-noise figure, which makes this type particularly suitable for critical vhf applications. When used in a common-source configuration in which gate No.2 is ac grounded, this device reduces oscillator feedthrough to the antenna thereby minimizing oscillator radiation.

The 3N159 is hermetically sealed in the metal JEDEC TO-72 package.

\*\* Metal-Oxide-Semiconductor.

#### APPLICATIONS

- RF amplifier in military and industrial communications equipment
- aircraft, marine and vehicular receivers
- CATV and MATV equipment
- telemetry and multiplex equipment

# ELECTRICAL CHARACTERISTICS, at $T_A = 25^{\circ}C$ unless otherwise specified

|                                                                                                |                              |                                                                                    |      | LIMITS |        |       |
|------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------|------|--------|--------|-------|
| CHARACTERISTICS                                                                                | FICS SYMBOLS TEST CONDITIONS |                                                                                    |      | 3N159  |        | UNITS |
|                                                                                                |                              |                                                                                    | Min. | Typ.   | Max.   |       |
| Gate-No.1-to-Source Cutoff Voltage                                                             | V <sub>G1S(off)</sub>        | $V_{DS} = +16V, I_D = 200 \ \mu A$<br>$V_{G2S} = +4V$                              | -    | -2     | -4     | v     |
| Gate-No.2-to-Source Cutoff Voltage                                                             | V <sub>G2S(off)</sub>        | $V_{DS} = +16V, I_{D} = 200 \ \mu A$<br>$V_{G1S} = 0$                              |      | -2     | -4     | v     |
|                                                                                                |                              | $V_{G1S} = -20V, V_{G2S} = 0$<br>$V_{DS} = 0, T_A = 25^{\circ}C$                   | -    | -      | 1      | nA    |
| Gate-No.1-Leakage Current                                                                      | <sup>I</sup> G1SS            | $V_{G1S} = +1V, V_{G2S} = 0$<br>$V_{DS} = 0, T_A = 25^{\circ}C$                    | -    | -      | 1      | nA    |
|                                                                                                |                              | $V_{G1S} = -20V, V_{G2S} = 0$<br>$V_{DS} = 0, T_A = 125^{\circ}C$                  | -    |        | 0.2    | μA    |
|                                                                                                |                              | $V_{G2S} = -20V, V_{G1S} = 0$<br>$V_{DS} = 0, T_A = 25^{\circ}C$                   |      | -      | 1      | nA    |
| Gate-No.2-Leakage Current                                                                      | <sup>I</sup> G2SS            | $V_{G2S} = +1, V_{DS} = 0$<br>$V_{G1S} = 0, T_A = 25^{\circ}C$                     | -    | -      | 1      | nA    |
|                                                                                                |                              | $V_{G2S} = -20V, V_{G1S} = 0$<br>$V_{DS} = 0, T_A = 125^{\circ}C$                  |      | -      | 0.2    | μA    |
| Zero-Bias Drain Current                                                                        | <sup>I</sup> DSS*            | $V_{DD} = +14V, V_{G1S} = 0$<br>$V_{G2S} = +4V$                                    | 5    | 18     | 30     | mA    |
| Forward Transconductance<br>(Gate-No.1-to-Drain)                                               | g <sub>fs</sub>              | $V_{DD} = +14V, I_D = 10 \text{ mA}$<br>$V_{G2S} = +4V, f = 1 \text{ kHz}$         | 7000 | 10,000 | 18,000 | μmho  |
| Cutoff Forward Transconductance<br>(Gate-No.1-to-Drain)                                        | g <sub>fs(off)</sub>         | $V_{DD} = +14V, V_{G1S} = -0.5V$<br>$V_{G2S} = -2V, f = 1 \text{ kHz}$             | -    | -      | 100    | µmho  |
| Small-Signal, Short-Circuit<br>Input Capacitance▲                                              | C <sub>iss</sub>             | $V_{DS} = +13V, I_D = 10 \text{ mA}$<br>$V_{G2S} = +4V, f = 1 \text{ MHz}$         | 3    | 5.5    | 7      | pF    |
| Small-Signal, Short-Circuit, Reverse Transfer<br>Capacitance (Drain-to-Gate No.1) <sup>♠</sup> | C <sub>ISS</sub>             | $V_{DS} = +13V, i_D = 10 \text{ mA}$<br>$V_{G2S} = +4V, f = 1 \text{ MHz}$         | 0.01 | 0.02   | 0.03   | pF    |
| Small-Signal, Short-Circuit<br>Output Capacitance                                              | Coss                         | $V_{DS} = +13V$ , $I_{D} = 10 \text{ mA}$<br>$V_{G2S} = +4V$ , $f = 1 \text{ MHz}$ | -    | 2.2    |        | pF    |
| Maximum Usable Power Gain<br>(See Fig.1 for Measurement Circuit)                               | MUG                          |                                                                                    | 16   | 18     | 22     | dB    |
| Measured Noise Figure<br>(See Fig.1 for Measurement Circuit)                                   | NF                           | $V_{DD}$ = +15V, $R_{S}$ = 270 $\Omega$<br>f = 200 MHz, $R_{G}$ = 50 $\Omega$      | -    | 2.5    | 3.5    | dB    |

\* Pulse Test: Pulse duration  $\leq$  20 ms, duty factor  $\leq$  0.15.

Capacitance between Gate No.1 and all other terminals.

• Three-Terminal Measurement with Gate No.2 and Source Returned to Guard Terminal.

For characteristics curves refer to types 3N140, 3N141.

## PERFORMANCE FEATURES

- wide dynamic range permits large-signal handling before overload
- dual-gate permits simplified agc circuitry
- virtually no age power required
- greatly reduces spurious responses in FM receivers
- permits use of vacuum-tube biasing techniques
- excellent thermal stability
- superior cross-modulation performance and greater dynamic range than bipolar or single-gate field-effect transistors

#### DEVICE FEATURES

- low gate leakage currents -
- IG155 & IG255 = 1 nA max.
- high forward transconductance -9<sub>fs</sub> = 7000 µmho min.
- high unneutralized RF power gain -G<sub>ps</sub> = 16 dB min. at 200 MHz
- low vhf noise figure -NF = 3.5 dB max. at 200 MHz

## TERMINAL DIAGRAM



LEAD 4 - SOURCE, SUBSTRATE AND CASE



- Tubular ceramic
- Disc ceramic
- # Ferrite bead (1/2 used); Indiana General No. H 1742C-(A-147) or F1157-1-H or equivalent. ‡ VHF plug in socket Jettron CD72-148 and CD72149 (part No.7977-1)
- or equivalent.
- C1, C2: 1-5-5 pF variable air capacitor: E. F. Johnson Type 160-102 or equivalent.
  - C3: 1-10 pF piston-type variable air capacitor: JFD Type VAM-010, Johanson Type 4335, or equivalent,
  - C4: 0.3-3 pF piston-type variable air capacitor: Roanwell Type MH-13 or equivalent.
  - L1: 5 turns silver-plated 0.02" thick, 0.07" 0.08" wide copper ribbon. Internal diameter of winding = 0.25"; winding length approx. 0.65". Tapped at 1-1 2 turns from C1 end of winding.

L2: Same as L1 except winding length approx. 0.7"; no tap

Fig.1 - 200-MHz power gain and noise-figure test circuit for type 3N159.

445

| CHARACTERISTICS                                                                         | SYMBOL                                           | TEST CONDITIONS                                                                                                          | LIMITS |        | UNITS   |              |
|-----------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------|--------|---------|--------------|
|                                                                                         | STMDUL                                           |                                                                                                                          | Min.   | Тур.   | Max.    | UNITS        |
| Gate No. 1-to-Source Cutoff Voltage                                                     | $v_{G1S(off)}$                                   | $v_{DS}$ = +15 V, I_D = 50 $\mu$ A $v_{G2S}$ = +4 V                                                                      | -0.5   | -2     | -4      | v            |
| Gate No. 2-to-Source Cutoff Voltage                                                     | V <sub>G2S(off)</sub>                            | $V_{DS} = +15 V, I_D = 50 \mu A$<br>$V_{G1S} = 0$                                                                        | -0.5   | -2     | -4      | v            |
| Gate No. 1-Terminal Forward Current                                                     | IGISSF                                           | $V_{G1S} = +1 V$ $T_A = 25^{\circ} C$                                                                                    | -      | -      | 50      | nA           |
|                                                                                         |                                                  | $v_{G2S} = v_{DS} = 0$ $T_A = 100^{\circ} C$                                                                             | -      | -      | 5       | μA           |
| Gate No. 1-Terminal Reverse Current                                                     | IGISSR                                           | $\begin{array}{c c} V_{G1S} = -6 \ V & T_A = 25^{\circ} \ C \\ V_{G2S} = V_{DS} = 0 & T_A = 100^{\circ} \ C \end{array}$ | -      |        | 50<br>5 | nA<br>µA     |
| Gate No. 2-Terminal Forward Current                                                     | IG2SSF                                           | $V_{G2S} = +6 V$ $T_A = 25^{\circ} C$                                                                                    | -      | -      | 50      | nA           |
|                                                                                         | 02331                                            | V <sub>G1S</sub> = V <sub>DS</sub> =0 T <sub>A</sub> = 100° C                                                            | -      | -      | 5       | μ <b>Α</b> . |
| Gate No. 2-Terminal Reverse Current                                                     | IG2SSR                                           | $V_{G2S} = -6 V$ $T_A = 25^{\circ} C$                                                                                    | -      | -      | 50      | nA           |
|                                                                                         | 02331                                            | $V_{G1S} = V_{DS} = 0$ $T_A = 100^{\circ} C$                                                                             | -      | -      | 5       | μA           |
| Zero-Bias Drain Current                                                                 | IDS                                              | V <sub>DS</sub> = +15 V<br>V <sub>G2S</sub> = +4 V<br>V <sub>G1S</sub> = 0                                               | 5      | 15     | 30      | mA           |
| Forward Transconductance<br>(Gate No. 1-to-Drain)                                       | <b>B</b> fs                                      | $V_{DS} = +15 V, I_D = 10 mA$<br>$V_{G2S} = +4 V, f = 1 kHz$                                                             | 7000   | 12,000 | 18,000  | µmho         |
| Small-Signal, Short-Circuit Input Capacitance t                                         | Ciss                                             |                                                                                                                          | 4.0    | 6.0    | 8.5     | pF           |
| Small-Signal, Short-Circuit,<br>Reverse Transfer Capacitance<br>(Drain-to-Gate No. 1) . | C <sub>rss</sub>                                 | $v_{DS}$ = +15 V, I_D = 10 mA $v_{G2S}$ = +4 V, f = 1 MHz                                                                | 0.005  | 0.02   | 0.03    | pF           |
| Small-Signal, Short-Circuit Output Capacitanc                                           | C <sub>oss</sub>                                 | i                                                                                                                        | -      | 2.0    | -       | pF           |
| Power Gain (see Fig. 1)                                                                 | GPS                                              |                                                                                                                          | 16     | 18     | 22      | dB           |
| Maximum Available Power Gain                                                            | MAG                                              |                                                                                                                          | -      | 20     | -       | dB           |
| Maximum Usable Power Gain (unneutralized)                                               | MUG                                              |                                                                                                                          | -      | 20▲    | -       | dB           |
| Noise Figure (see Fig. 1)                                                               | NF                                               |                                                                                                                          | -      | 3.5    | 4.5     | dB           |
| Magnitude of Forward Transadmittance                                                    | Y <sub>fs</sub>                                  | $V_{DS} = +15 V, I_{D} = 10 mA$                                                                                          | -      | 12,000 | -       | μmho         |
| Phase Angle of Forward Transadmittance                                                  | θ                                                | $V_{G2S} = +4 V, f = 200 MHz$                                                                                            | -      | -35    | -       | Degrees      |
| Magnitude of Reverse Transadmittance                                                    | Y <sub>rs</sub>                                  |                                                                                                                          | -      | 25     | · _     | μmho         |
| Angle of Reverse Transadmittance                                                        | θ <sub>rs</sub>                                  |                                                                                                                          | -      | -25    | -       | Degrees      |
| Input Resistance                                                                        | riss                                             |                                                                                                                          | -      | 1.0    | -       | kΩ           |
| Output Resistance                                                                       | foss                                             |                                                                                                                          | -      | 2.8    |         | kΩ           |
| Gate-to-Source<br>Forward Breakdown Voltage:<br>Gate No. 1<br>Gate No. 2                | V <sub>(BR)G1SSF</sub><br>V <sub>(BR)G2SSF</sub> | A الم IG1SSF = IG2SSF = 100                                                                                              | 6.5    | 10     | -       | ۷            |
| Gate-to-Source<br>Reverse Breakdown Voltage:<br>Gate No. 1<br>Gate No. 2                | V <sub>(BR)G1SSR</sub><br>V <sub>(BR)G2SSR</sub> | IG1SSR = IG2SSR = -100 µA                                                                                                | -6.5   | -10    | -       | v            |

## ELECTRICAL CHARACTERISTICS, at $T_A = 25^{\circ}$ C unless otherwise specified





Fig. 9 - y<sub>os</sub> vs. V<sub>DS</sub>





OPERATING CONSIDERATIONS

Limited only by practical design considerations. <sup>†</sup> Capacitance between Gate No. 1 and all other terminals

Three-terminal measurement with Gate No. 2 and Source returned to ground terminal. In accordance with JEDEC Registration Data Format JS-9 RDF-19A \* In



The flexible leads of the 3N187 are usually soldered to the circuit elements. As in the case of any high-frequency semiconductor device, the tips of soldering irons MUST be grounded.





|   | ELECTRICAL CHARACTE                                                                             | RISTICS    |                        | TEST CONDITIONS                                                           |                 |                                                                           | LIMITS |        |         |          |
|---|-------------------------------------------------------------------------------------------------|------------|------------------------|---------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------|--------|--------|---------|----------|
|   | at T <sub>A</sub> = 25°C<br>unless otherwise spec                                               | ified      | SYMBOLS                |                                                                           |                 | Min.                                                                      | Typ.   | Max.   | UNITS   |          |
| ٠ | Gate No. 1-to-Source Cutoff                                                                     | Voltage    | V <sub>G1S(off)</sub>  | V <sub>DS</sub> = + 15<br>V <sub>G2S = +</sub> 4                          |                 | = 50 µ A                                                                  | -0.1   | -1     | -3      | v        |
| • | Gate No. 2-to-Source Cutoff                                                                     | Voltage    | V <sub>G2S(off)</sub>  | V <sub>DS</sub> = + 15<br>V <sub>G1S</sub> = 0                            | V, ID           | = 50 µ A                                                                  | -0.1   | -1     | -3      | v        |
| • | Gate No. 1-Terminal Forwa                                                                       | rd Current | IGISSF                 | V <sub>G1S</sub> = +1<br>V <sub>G2S</sub> = V <sub>[</sub>                | .v<br>)s≡0      | T <sub>A</sub> = 25 <sup>o</sup> C<br>T <sub>A</sub> = 100 <sup>o</sup> C |        | -      | 50<br>5 | nA<br>⊬A |
| • | Gate No. 1-Terminal Rever                                                                       | se Current | IGISSR                 | V <sub>G1S</sub> = -6<br>V <sub>G2S</sub> = V <sub>I</sub>                | V<br>)s = 0     | T <sub>A</sub> = 25 <sup>0</sup> C<br>T <sub>A</sub> = 100 <sup>0</sup> C | -      | -      | 50<br>5 | nA<br>⊬A |
| • | Gate No. 2-Terminal Forwa                                                                       | rd Current | <sup>I</sup> G2SSF     |                                                                           | )s = 0          | T <sub>A</sub> = 25 <sup>0</sup> C<br>T <sub>A</sub> = 100 <sup>0</sup> C | -      |        | 50<br>5 | nA<br>⊬A |
| • | Gate No. 2-Terminal Rever                                                                       | se Current | <sup>1</sup> G2SSR     | V <sub>G2S</sub> = -6<br>V <sub>G1S</sub> = V <sub>I</sub>                | i V<br>)s = 0   | T <sub>A</sub> = 25 <sup>0</sup> C<br>T <sub>A</sub> = 100 <sup>0</sup> C | -      | -      | 50<br>5 | nA<br>⊬A |
| • | Zero-Bias Drain Current                                                                         |            | IDS                    | $V_{DS} = +15 V, V_{G1S} = 0$<br>$V_{G2S} = +4 V$                         |                 | 0.5                                                                       | 5.0    | 12     | mA      |          |
| * | Forward Transconductance<br>(Gate No. 1-to-Drain)                                               |            | Øfs                    |                                                                           |                 | f=1kHz                                                                    | 10,000 | 15,000 | 20,000  | μmho     |
|   | Small-Signal, Short-Circuit<br>Capacitance <sup>†</sup>                                         | Input      | C <sub>iss</sub> .     |                                                                           |                 |                                                                           | 4.0    | 6.0    | 8.5     | pF       |
| ٠ | Small-Signal, Short-Circuit,<br>Reverse Transfer Capacita<br>(Drain-to-Gate-No. 1) <sup>•</sup> |            | C <sub>rss</sub>       | V <sub>DS</sub> = + 15<br>1 <sub>D</sub> = 10 m/<br>V <sub>G2S</sub> = +4 | ۹.              | f = 1 MHz                                                                 |        | 0.02   | 0.03    | pF       |
|   | Small-Signal, Short-Circuit<br>Capacitance                                                      | Output     | C <sub>oss</sub>       | 023                                                                       | -               |                                                                           | -      | 2.0    | -       | pF       |
| ٠ | Power Gain (see Fig. 1)                                                                         |            | GPS                    |                                                                           |                 |                                                                           | 10     | 12.5   | -       | dB       |
|   | Noise Figure (see Fig. 1)                                                                       |            | NF                     |                                                                           |                 | f = 400 MHz                                                               | -      | 3.9    | 6.0     | dB       |
| * | Bandwidth                                                                                       |            | BW                     |                                                                           |                 |                                                                           | 28     | -      | 38      | MHz      |
| • | Gate-to-Source Forward<br>Breakdown Voltage                                                     | Gate No. 1 | V <sub>(BR)G1SSF</sub> | 10255F                                                                    |                 | s = VDs = 0                                                               | 6.5    | _      | 13      | v        |
|   |                                                                                                 | Gate No. 2 | V <sub>(BR)G2SSF</sub> |                                                                           |                 | s = V <sub>DS</sub> = 0                                                   | 0.5    | _      | 13      | '        |
| • | Gate-to-Source Reverse<br>Breakdown Voltage                                                     | Gate No. 1 | V <sub>(BR)G1SSR</sub> | IGISSR =                                                                  |                 | s = VDS = 0                                                               | -6.5   |        | - 12    | v        |
|   |                                                                                                 | Gate No. 2 | V <sub>(BR)G2SSR</sub> | 100 µ A                                                                   | v <sub>G1</sub> | $S = V_{DS} = 0$<br>$S = V_{DS} = 0$                                      | -0.5   | -      | - 13    | Ŷ        |





Fig. 6 - yis vs. VDS



Fig. 7 - y<sub>os</sub> vs. V<sub>DS</sub>



\*In accordance with JEDEC registration data format (JS-9 RDF-19A)





<sup>†</sup>Capacitance between Gate No. 1 and all other terminals. •Three-terminal measurement with Gate No. 2 and Source returned to guard terminal.

# Silicon Dual-Insulated-Gate Field-Effect Transistors

With Integrated Gate-Protection Circuits For VHF TV Applications

# 3N204 – RF Amplifier 3N205 – Mixer 3N206 – TV IF Amplifier

The RCA-3N204, 3N205, and 3N206 are n-channel silicon, depletion type, dual-insulated gate, field-effect transistors intended for vhf TV applications. Integrated back-to-back diodes protect the gates from excessive input voltages.

The 3N204 is intended for use in vhf rf amplifiers and delivers linear, low-noise amplification. Its extremely low feedback capacitance allows high-gain stable operation without neutralization. The 3N205 is specified for low noise vhf mixer applications. The 3N206 is intended for use in tuned high-frequency amplifiers such as TV if strips.

## Features:

MA VIBALINA DA TINICO

- Low C<sub>rss</sub> 0.03 pF max.
- High |Y<sub>fs</sub>| 14 mmho typ. for 3N204 and 3N205

3N204, 3N205, 3N206

Integrated gate-protection diodes

|   | MAANVOW RATINGS,                                              |                    |
|---|---------------------------------------------------------------|--------------------|
|   | Absolute Maximum Values at T <sub>A</sub> = 25 <sup>0</sup> C |                    |
| * | DRAIN-TO-GATE No.1 VOLTAGE                                    | v                  |
| * | DRAIN-TO-GATE No.2 VOLTAGE                                    | v                  |
|   | DRAIN-TO-SOURCE VOLTAGE                                       | v                  |
| * | GATE No.1-TERMINAL FORWARD CURRENT 10                         | mA                 |
| * | GATE No.2-TERMINAL FORWARD CURRENT                            | mA                 |
| * | GATE No.1-TERMINAL REVERSE CURRENT                            | mA                 |
| * | GATE No.2-TERMINAL REVERSE CURRENT                            | mA                 |
| * | CONTINUOUS DRAIN CURRENT                                      | mA                 |
| * | DEVICE DISSIPATION:                                           |                    |
|   | Up to $T_A = 25^{\circ}C$                                     | mW                 |
|   | Above $T_A = 25^{\circ}C$ derate linearly                     | mW/ <sup>0</sup> C |
|   | Up to $T_{\rm C} = 25^{\circ}{\rm C}$                         | w                  |
|   | Above T <sub>C</sub> = 25 <sup>0</sup> C derate linearly      | mW/ <sup>o</sup> C |
| * | AMBIENT TEMPERATURE RANGE:                                    |                    |
|   | Operating                                                     | °C                 |
|   | Storage                                                       | °C                 |
| * | LEAD TEMPERATURE (DURING SOLDERING):                          |                    |
|   | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79 mm)         |                    |
|   | from case for 10 seconds max                                  | °C                 |

Forward gate-terminal current is the current into a gate terminal with a forward-gate-to-source voltage applied. This voltage is of such polarity that an increase in its magnitude causes the channel resistance to decrease.

\* In accordance with JEDEC registration data format (JS-9 RDF-19B)

# OPERATING CHARACTERISTICS at TA = 25°C

|   |                                                                     | TEAT CONDITIONS                                                                        | LIMITS |      | UNITS |       |
|---|---------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------|------|-------|-------|
|   | CHARACTERISTIC                                                      | TEST CONDITIONS                                                                        |        | Тур. | Max.  | UNITS |
|   | 3N204                                                               |                                                                                        |        |      |       |       |
| * | Common-Source Spot Noise<br>Figure, NF                              |                                                                                        | _      | -    | 3.5   | dB    |
| * | Small-Signal Common-Source<br>Insertion Power Gain, G <sub>ps</sub> | V <sub>DD</sub> =18 V, V <sub>GG</sub> =7 V,<br>f = 200 MHz, See Fig.13                |        | -    | 28    | dB    |
| * | Bandwidth, BW                                                       | , 5                                                                                    | 7      | -    | 12    | MHz   |
| * | Gain-Control Gate-Supply<br>Voltage, VGG(GC)                        | V <sub>DD</sub> =18 V, ∆G <sub>ps</sub> =−30dB, <sup>1</sup><br>f=200 MHz, See Fig. 13 | 0      | _    | -2    | V     |
| * | Common-Source Spot Noise<br>Figure, NF                              | $V_D = 15 V, V_{G2S} = 4 V,$                                                           |        | -    | 5     | dB    |
| * | Small-Signal Common Source<br>Insertion Power Gain, G <sub>ps</sub> | f = 450 MHz, $I_D$ = 10 mA,<br>See Figs. 15 and 16                                     | 14     | -    | -     | dB    |
|   | 3N205                                                               |                                                                                        |        |      |       |       |
| * | Small-Signal Conversion<br>Power Gain, G <sub>ps</sub> (conv)       | V <sub>DD</sub> =18 V, f <sub>LO</sub> =245 MHz, <sup>3</sup>                          | 17     | _    | 28    | dB    |
| * | Bandwidth, BW                                                       | fRF=200 MHz, See Fig.17                                                                | 4      |      | 7     | MHz   |
|   | 3N206                                                               |                                                                                        |        |      |       |       |
| * | Common-Source Spot Noise<br>Figure, NF                              |                                                                                        |        | _    | 4     | dB    |
| * | Small-Signal Common-Source<br>Insertion Power Gain, G <sub>ps</sub> | V <sub>DD</sub> =24 V, V <sub>GG</sub> =6 V,<br>f=45 MHz, See Fig. 14                  | 25     | _    | 35    | dB    |
| * | Bandwidth, BW                                                       |                                                                                        | 3      | -    | 6     | MHz   |
| * | Gain-Control Gate-Supply<br>Voltage, VGG(GC)                        | $V_{DD}$ =24 V, $\Delta G_{ps}$ =-30dB, <sup>2</sup><br>f=45 MHz, See Fig. 14          | -1.6   | _    | 0.6   | v     |



DRAIN-TO-SOURCE VOLTS (VDS) 92CS-27947





\*In accordance with JEDEC registration data format (JS-9 RDF-19B).

1.  $\Delta G_{ps}$  is defined as the change in  $G_{ps}$  from the value at V  $_{GG}$  = 7V.

2.  $\Delta G_{ps}$  is defined as the change in  $G_{ps}$  from the value at  $V_{GG}$  = 6V.

3. Amplitude at input from local oscillator is 3 V RMS.

Fig.2 – Drain current vs. gate-No.1-to-source volts (pulse-tested with pulse duration = 300 μs, duty cycle ≤ 2%).



455

# 3N204, 3N205, 3N206

# 3N204, 3N205, 3N206



NOTE :

NOILE: FOR TESTFIXTURE, SEE PICTORAL DRAWING IN FIGURE 16 CI THRU C4 : SEE FIGURE 16, NOTE D C3 : 0.001µF LEADLESS DISC CAPACITOR G5 THRUIC0: ALLEN-BRADLEY F5AU 0.001µF FEED-THROUGH CAPACITORS, OR EQUIVALENT LI & L2 : SEE FIGURE 16 920M 92CM-27961

Fig. 16 - \_450-MHz power-gain and noise-figure test circuit for 3N204\*. \* In accordance with JEDEC registration data format (JS-9 RDF-19B).



\* In accordance with JEDEC registration data format (JS-9 RDF-19B).

# 3N211, 3N212, 3N213

LIMITS CHARACTERISTIC TEST CONDITIONS UNITS MIN. MAX. Drain-to-Source Breakdown  $I_{D} = 10 \mu A$ , 3N211 27 Voltage, V(BR)DS 3N212 v V<sub>G1S</sub>=V<sub>G2S</sub>= -4V 27 3N213 35 Gate No.1-to-Source Forward IG1=10mA, VG2S=VDS=0 6 v Breakdown Voltage, V(BR)G1SSF<sup>1</sup> Gate No.1-to-Source Reverse IG1= -10mA, VG2S=VDS=0 -6 v Breakdown Voltage, V(BR)G1SSR1 Gate No.2-to-Source Forward IG2=10mA, VG1S=VDS=0 6 v Breakdown Voltage, V(BR)G2SSF1 Gate No.2-to-Source Reverse v IG2= -10mA, VG1S=VDS=0 -6 Breakdown Voltage, V(BR)G2SSR1 Gate No.1-Terminal Forward 10 nΑ V<sub>G1S</sub>=5V, V<sub>G2S</sub>=V<sub>DS</sub>=0 Current, IG1SSF T<sub>A</sub>=25°C V<sub>G1S</sub>= -5V, Gate No.1-Terminal Reverse -10 nΑ Current, IG1SSR T<sub>A</sub>=150°C -10 V<sub>G2S</sub>=V<sub>DS</sub>=0 ----μΑ Gate No.2-Terminal Forward V<sub>G2S</sub>=5V, V<sub>G1S</sub>=V<sub>DS</sub>=0 10 nΑ Current, IG2SSF  $V_{G2S}^{=} - 5V,$ T<sub>A</sub>=25°C Gate No.2-Terminal Reverse ------10 nΑ Current, IG2SSR  $T_A = 150^{\circ}C$ -10 V<sub>G1S</sub>=V<sub>DS</sub>=0 μA Zero-Gate No.1-Voltage V<sub>DS</sub>=15V, V<sub>G1S</sub>=0, 6 40 mΑ V<sub>G2S</sub>=4V Drain Current, IDS<sup>2</sup> 3N211 -0.5 -5.5 V<sub>DS</sub>≈15V, Gate No.1-to-Source Cutoff 3N212 -0.5 -4 V<sub>G2S</sub>=4V, v Voltage, VG1S(off) I<sub>D</sub>=20μA 3N213 -5.5 -0.5 3N211 -0.2 2.5 V<sub>DS</sub>≈15V, Gate No.2-to-Source Cutoff 3N212 -4 -0.2 v V<sub>G1S</sub>=0, Voltage, VG2S(off) I<sub>D</sub>=20μA 3N213 -4 -0.2 Small-Signal Common-Source V<sub>DS</sub>=15V, 3N211 17 40 V<sub>G1S</sub>=0, Forward Transfer Admittance, 3N212 17 40 mmho  $|v_{fs}|^3$ V<sub>G2S</sub>=4V, 3N213 15 35 f=1 kHz Small-Signal Common-Source V<sub>DS</sub>=15V, V<sub>G2S</sub>=4V, Reverse Transfer Capacitance, 0.005 0.05 pF ID=1mA, f=1MHz Crss

ELECTRICAL CHARACTERISTICS, At  $T_A = 25^{\circ}C$  (unless otherwise specified)

\*In accordance with JEDEC registration data format (JS-9 RDF-19B).

1. All gate breakdown voltages are measured while the device is conducting rated gate current. This ensures that the gate-voltage-limiting network is functioning properly.

- 2. This characteristic must be measured using pulse techniques (t<sub>W</sub> = 300 $\mu$ s, duty cycle  $\leq 2\%$ ).
- 3. This characteristic must be measured with bias voltages applied for less than 5 seconds to avoid werheating. The signal is applied to gate No.1 with gate No.2 at ac ground.











# 3N211, 3N212, 3N213



Fig. 10-45 MHz power gain and noise figure test circuit for 3N211 and 3N213\*.



# MOS Silicon Transistors N-Channel Depletion Types

For RF Amplifier and Mixer Applications in FM and AM/FM Receivers

RCA-40468A and 40559A are silicon insulated-gate field-effect transistors of the n-channel depletion type utilizing the MOS\* construction. They are intended primarily for use as the rf amplifier and mixer, respectively, in FM receivers covering the 88 to 108 MHz band, but can be used for general amplifier applications at frequencies up to 125 MHz. For circuit design and typical performance data refer to RCA Application Note AN3535 "An FM Tuner Using Single-Gate MOS Field-Effect Transistors as RF Amplifier and Mixer"

The wide dynamic range of these transistors re-duces cross-modulation effects in AM receivers and minimizes the generation of spurious responses in FM receivers.

Operating as a neutralized amplifier at 100 MHz, the 40468A can provide a power gain of 17 dB (typ.). A power gain of 14 dB (typ.) can be realized without neutralization.

\* Metal-Oxide-Semiconductor.

Performance Features:

- reduced spurious responses in FM tuners
- reverse bias on substrate improves linearity
- reduced cross-modulation effects in AM receivers

| <b>Maximum Ratings</b> , Absolute-Maximum Values at $T_A = 25^{\circ}C$ :                    |    |
|----------------------------------------------------------------------------------------------|----|
| DRAIN-TO-SOURCE VOLTAGE, VDS +20                                                             | /  |
| DRAIN-TO-GATE VOLTAGE, VDG +20 V                                                             | /  |
| GATE-TO-SOURCE VOLTAGE, VGS:                                                                 |    |
| CONTINUOUS (dc)                                                                              |    |
| PEAK ac                                                                                      | /  |
| DRAIN CURRENT, ID 25 mA                                                                      | ۹. |
| TRANSISTOR DISSIPATION:                                                                      |    |
| Atambient up to 25°C 330 mW                                                                  |    |
| temperatures∫above 25°C derate at 2.2 mW/°C                                                  | 2  |
| AMBIENT TEMPERATURE RANGE:                                                                   |    |
| Storage                                                                                      |    |
| Operating                                                                                    | 2  |
| LEAD TEMPERATURE (During Soldering):                                                         |    |
| At distances not closer than 1/32 inch to<br>seating surface for 10 seconds maximum . 265 °C | 3  |

# 40468A, 40559A

Device Features:

• high forward transconductance - gfs = 7500 µmho typ. for 40468A

Iow feedback capacitance - · ·

c<sub>rss</sub> = 0.35 pF max. for 40468A 0.38 pF max. for 40559A

• high useful power gains - neutralized - 17 dB typ unneutralized - 14 dB typ. • hermetically sealed in TO-72 metal package

## TERMINAL DIAGRAM



#### LEAD 1 - DRAIN LEAD 2 - SOURCE LEAD 3 - INSULATED GATE LEAD 4 - BULK (SUBSTRATE) AND CASE

## ELECTRICAL CHARACTERISTICS, at TA = 25°C With Bulk (Substrate) Connected to Source Unless Otherwise Specified

|                                                                                |                  |               | TES           | T CONDITI                        | ONS |                             |      |                  | LIN  | AITS          |                  |      |          |
|--------------------------------------------------------------------------------|------------------|---------------|---------------|----------------------------------|-----|-----------------------------|------|------------------|------|---------------|------------------|------|----------|
| Characteristics                                                                | Symbols          | · ·           | uency<br>f    | DC<br>Drain-to-<br>Source<br>VDS |     | DC<br>Drain<br>urrent<br>ID |      | CA-4046<br>Ampli |      | R             | CA-4055<br>Mixer | i9A  | Units    |
|                                                                                |                  | м             | Hz            | V                                |     | mA                          | Min. | Typ.             | Max. | Min.          | Typ.             | Max. |          |
| Drain-to-Source Cutoff Current                                                 | 1p(off)          |               | •             | 12                               | ٧G  | V8- = 2                     |      | -                | 100  | -             |                  | 500  | μA       |
| Gate Leakage Current                                                           | IGSS             |               |               | 0<br>0                           |     | S = -8V<br>S = +1V          | •    | -                | 1    | -             | •                | 1    | nA<br>nA |
| Zero-Bias Drain Current                                                        | IDSS             |               |               | 15                               | VG  | s = 0                       | 5    | 15               | 30   | 5             | 15               | 30   | mA       |
| Small-Signal, Short-Circuit<br>Forward Transconductance                        | Øfs              | 1 k           | Hz            | 15                               |     | 5                           |      | 7500             | -    | -             | -                | -    | µamho    |
| Small-Signal, Short-Circuit<br>Reverse-Transfer Capacitance<br>(Drain-to-Gate) | Crss             |               | 1             | 15                               |     | 5                           | -    | 0.25             | 0.35 | ,<br>-        | 0.25             | 0.38 | pF       |
| Input Capacitance                                                              | Ciss             |               | 1             | 15                               |     | 5                           |      | 5.5              | -    | •             | 5.5              | •    | pF       |
| Admittance                                                                     | -                | RF            | Mixer         |                                  | RF  | Mixer                       |      | -                |      |               | -                |      | -        |
| Input Admittance                                                               | Yis              | 100           |               | 15                               | 5   | 3                           |      | 5 + j 3          |      | 0.14 + j 3.38 |                  |      | mmho     |
| Forward Transfer Admittance                                                    | Yfs              | 100           |               | 15                               | 5   | 3                           | 1.   | 4 + j O.         | 9    | · .           |                  |      | mmho     |
| Output Admittance                                                              | Yos              | 100<br>MH z   | 10.7<br>MHz   | 15                               | 5   | 3                           | 0.21 | + j 0.9          | •    | 0.0           | 76 + j 0         | .153 | mmho     |
| Forward Conversion Transconductance                                            | gfs(C)           | 11            | kHz           | 15                               |     | 3                           | •    | •                | •    | •             | 2800*            | -    | µamho    |
| Maximum Available Power Gain                                                   | MAG              | 1             | 00            | 15                               |     | 5                           | ·    | 26               | •    | -             | -                | •    | dB       |
| Maximum Usable Power Gain<br>(Unneutralized)                                   | MUG              | 1             | 00            | 15                               |     | 5                           | -    | 14               | •    | •             | •                |      | dB       |
| Maximum Usable Power Gain<br>(Neutralized)                                     | MUG              | 1             | 00            | 15                               |     | 5                           | 14   | 17               |      | •             | •                |      | ₫B       |
| Maximum Available Conversion<br>Gain                                           | MAG <sub>c</sub> | fin =<br>fout | 100<br>= 10.7 | 15                               |     | 3                           | -    |                  |      | •             | 22               |      | dB       |
| Noise Figure                                                                   | NF               | 1             | 00            | 15                               |     | 5                           |      | 3.5              | 5    |               |                  | -    | dB       |

\* Bulk (Substrate)-to-Source Volts (VBS) = -3.

For characteristics curves, refer to types 3N128 and 3N143.

# SILICON DUAL INSULATED-GATE FIELD-EFFECT TRANSISTORS N-Channel Depletion Types For FM Tuner Applications

RCA 40603 and 40604 are n-channel silicon, depletion type, dual insulated-gate, field-effect transistors utilizing the MOS construction.

These devices have exceptional characteristics for rf-amplifier (40603) and mixer applications (40604) in FM tunes and other commercial equipment operating at frequencies up to approximately 150 MHz. These transistors feature a series arrangement of two separate channels, each channel having an independent control gate. For amplifier applications the 40603 with its wide dynamic range provides substantially better cross-modulation performance and relative freedom from spurious responses than is obtainable with bipolar or single-gate field-effect transistors. The mixing function performed by the 40604 is unique in that the signal applied to gate No.2 is used to modulate the input-gate (gate No.1) transfer characteristic. This technique is superior to conventional "square law" mixing, which can only be accomplished in the non-linear region of the device transfer characteristic.

Because of the low feedback capacitance (0.02 typ. pF) the 40603 can provide a power gain of 25 dB (typ.) at 100 MHz in an unneutralized amplifier circuit.

The gain of the rf stage can be controlled by applying agc voltage to gate No.2. Virtually no agc power is required for full gain reduction.

The 40603 and 40604 are hermetically sealed in JEDEC TO-72 packages.

| Maximum Ratings, Absolute-Maximum Values at $T_A = 25^{\circ}C$ :     |   |
|-----------------------------------------------------------------------|---|
| DRAIN-TO-SOURCE VOLTAGE, VDS 0 to +20 V                               | / |
| GATE No.1-TO-SOURCE VOLTAGE, VG1S:                                    |   |
| Continuous (dc)                                                       | / |
| Peak ac                                                               | / |
| GATE No. 2-TO-SOURCE VOLTAGE, VG2S:                                   |   |
| Continuous (dc)                                                       | / |
| Peak ac                                                               | / |
| DRAIN-TO-GATE VOLTAGE,<br>VDG1 or VDG2                                | , |
| DRAIN CURRENT, ID (Pulsed):                                           |   |
| Pulse duration $\leq$ 20 ms,<br>duty factor $\leq$ 0.15               | L |
| TRANSISTOR DISSIPATION, PT:                                           |   |
| At ambient up to 25°C                                                 |   |
| AMBIENT TEMPERATURE RANGE:                                            |   |
| Storage and Operating                                                 | ; |
| LEAD TEMPERATURE (During soldering):                                  |   |
| At distances $\geq 1/32^n$ from seating<br>surface for 10 seconds max | : |

# 40603, 40604

PERFORMANCE FEATURES

- large dynamic range permits large-signal handling before overload
- dual gates allow product mixing with extremely low harmonic generation
- greatly reduces spurious responses in FM receivers
- permits use of vacuum-tube biasing techniques
- excellent thermal stability
- superior cross-modulation performance and greater dynamic range than bipolar and single-gate field-effect transistors

## DEVICE FEATURES

- extremely low feedback capacitance
   C<sub>rss</sub> = 0.02 pF typ.
- high unneutralized RF power gain MUG = 25 dB (typ.) for 40603
- Iow noise figure
- NF = 2.5 dB typ. for 40603



For characteristics curves, refer to type 3N140.

|                                                                                     |                        |                                                                                                                  |                       | LIN  | IITS           |      |       |
|-------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------|------|----------------|------|-------|
| CHARACTERISTICS                                                                     | SYMBOLS                | TEST CONDITIONS                                                                                                  | 40603<br>RF AMPLIFIER |      | 40604<br>MIXER |      | UNITS |
|                                                                                     |                        |                                                                                                                  | Тур.                  | Max. | Typ.           | Max. | 1     |
| Gate No.1-to-Source Cutoff<br>Voltage                                               | V <sub>G1S</sub> (off) | $V_{DS}$ = +15 V, I <sub>D</sub> = 200 $\mu$ A<br>V <sub>G2S</sub> = +4 V                                        | -2                    | -    | -2             | -    | v     |
| Gate No.2-to-Source Cutoff<br>Voltage                                               | V <sub>G2S</sub> (off) | $V_{DS}$ = +15 V, I <sub>D</sub> = 200 $\mu$ A<br>V <sub>G1S</sub> = 0                                           | -2                    |      | -2             |      | v     |
| Gate No.1 Leakage Current                                                           | GISS                   | $V_{G1S} = -20 V, V_{G2S} = 0, V_{DS} = 0$                                                                       |                       | 1    |                | 1    | nΑ    |
| Gate No.2 Leakage Current                                                           | IG2SS                  | $V_{G2S} = -20 V, V_{G1S} = 0, V_{DS} = 0$                                                                       |                       | 1    |                | 1    | nA    |
| Zero-Bias-Voltage Drain Current                                                     | IDSS                   | V <sub>G2S</sub> = +4 V, V <sub>G1S</sub> = 0, V <sub>DS</sub> = +13 V                                           | 18                    |      | 18             |      | mA    |
| Small-Signal, Short-Circuit<br>Reverse-Transfer Capacitance<br>(Drain-to-Gate-No.1) | Crss                   | V <sub>DS</sub> = +13 V, I <sub>D</sub> = 10 mA, f = 1 MHz<br>V <sub>G2S</sub> = +4 V                            | 0.02                  | 0.03 | 0.02           | 0.03 | pF    |
| Input Capacitance                                                                   | Ciss                   | $V_{DS}$ = +13 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 1 MHz                                   | 5.5                   |      | 5.5            |      | pF    |
| Output Capacitance                                                                  | C <sub>oss</sub>       | $V_{DS} = +13 \text{ V}, \text{ i}_{D} = 10 \text{ mA}$<br>$V_{G2S} = +4 \text{ V}, \text{ f} = 100 \text{ MHz}$ | 2.1                   |      | 2.3            |      | pF    |
| Input Resistance                                                                    | fis                    | $V_{DS} = +13 \text{ V}, \text{ I}_{D} = 10 \text{ mA}$<br>$V_{G2S} = -4 \text{ V}, \text{ f} = 100 \text{ MHz}$ | 3.5                   | -    | 3.5            | -    | kΩ    |
| Output Resistance                                                                   |                        | $V_{DS} = +13 V f = 100 MHz$ $I_{D} = 10 mA$ $V_{G2S} = +4 V f = 10.7 MHz$                                       | 4                     |      | -              |      | kΩ    |
| Output Resistance                                                                   | fos                    | VG2S = +4V f = 10.7 MHz                                                                                          | -                     |      | 20             |      | kΩ    |
| Forward Transconductance                                                            | Bfs                    | $V_{DS}$ = +13 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 1 kHz                                   | 10,000                | -    | 2800*          |      | ⊭amho |
| Maximum Available Power Gain                                                        | MAG                    | V <sub>DS</sub> = +13 V, I <sub>D</sub> = 10 mA                                                                  | 26                    |      | 21             |      | dB    |
| Maximum Usable Power Gain<br>(Unneutralized)                                        | MUG                    | VG2S = +4 V<br>f = 100 MHz, f <sub>out</sub> for 40604                                                           | 25▲                   | ·    | -              |      | dB    |
| Noise Figure                                                                        | NF                     | (mixer) = 10.7 MHz                                                                                               | 2.5                   |      | -              |      | dB    |

ELECTRICAL CHARACTERISTICS, at TA = 25°C

\* conversion transconductance A or limite

# Silicon Dual-Insulated-Gate Field-Effect Transistor

N-Channel Depletion Type

With Integrated Gate-Protection Circuits

For RF Amplifier Applications up to 250 MHz

RCA-40819 is an n-channel silicon, depletion type, dual insulated-gate field-effect transistor (FET).

The excellent overall performance characteristics of the RCA-40819 make it useful for a wide variety of rf-amplifier applications at frequencies up to 250 MHz. The two seriallyconnected channels with independent control gates make possible a greater dynamic range and lower cross-modulation than is normally achieved using devices having only a single control element.

ELECTRICAL CHARACTERISTICS, at T<sub>A</sub> = 25° C unless otherwise specified

|                                                                                       | SYMBOLS TEST CONDITIONS |                                                                                       |       |        |      |         |
|---------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------|-------|--------|------|---------|
| CHARACTERISTICS                                                                       |                         |                                                                                       | Min.  | Тур.   | Max. | UNITS   |
| Gate-No.1-to-Source Cutoff Voltage                                                    | VG 1S(off)              | V <sub>DS</sub> = +15 V, I <sub>D</sub> = 200 µA<br>V <sub>G2S</sub> = +4 V           | -     | -2     | 4    | v       |
| Gate-No.2-to-Source Cutoff Voltage                                                    | VG2S(off)               | V <sub>DS</sub> = +15 V, I <sub>D</sub> = 200 µA<br>V <sub>G1S</sub> = 0              | -     | -2     | -4   | v       |
| Gate-No.1-Leakage Current                                                             | IG 1SS                  | V <sub>G1S</sub> = ± 6 V<br>V <sub>DS</sub> = 0, V <sub>G2S</sub> = 0                 |       | -      | 50   | nA      |
| Gate-No.2-Leakage Current                                                             | IG2SS                   | V <sub>G2S</sub> = ± 6 V<br>V <sub>DS</sub> = 0, V <sub>G1S</sub> = 0                 | -     | -      | 50   | nA      |
| Zero-Bias Drain Current                                                               | IDSS                    | V <sub>DS</sub> = + 15 V<br>V <sub>G2S</sub> = +4 V, V <sub>G1S</sub> = 0             | 5     | 15     | 35   | mA      |
| Forward Transconductance (Gate-No.1-to-Drain)                                         | 9fs                     | V <sub>DS</sub> = +15 V, 1 <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 1 kHz | -     | 12,000 | -    | µmho    |
| Small-Signal, Short-Circuit Input Capacitance†                                        | Ciss                    |                                                                                       | -     | 6      | -    | pF      |
| Small-Signal, Short-Circuit,<br>Reverse Transfer Capacitance<br>(Drain-to-Gate No.1)● | C <sub>rss</sub>        | V <sub>DS</sub> = +15 V, I <sub>D</sub> = 10 mA<br>V <sub>G2S</sub> = +4 V, f = 1 MHz | 0.005 | 0.02   | 0.03 | pF      |
| Small-Signal, Short-Circuit Output Capacitance                                        | Coss                    |                                                                                       |       | 2      |      | ρF      |
| Power Gain (see Fig. 1)                                                               | GPS                     |                                                                                       | 14    | 18     | -    | dB      |
| Maximum Available Power Gain                                                          | MAG                     |                                                                                       | -     | 20     | -    | dB      |
| Maximum Usable Power Gain (unneutralized)                                             | MUG                     | VDS = +15 V, ID = 10 mA                                                               |       | 20*    | -    | dB      |
| Noise Figure (see Fig. 1)                                                             | NF                      | VG2S = +4 V, f = 200 MHz                                                              | -     | 3.5    | 6.0  | dB      |
| Magnitude of Forward Transadmittance                                                  | Y <sub>fs</sub>         |                                                                                       | -     | 12,000 | -    | µmho    |
| Phase Angle of Forward Transadmittance                                                | 0                       |                                                                                       | -     | 35     | -    | degrees |
| Input Resistance                                                                      | riss                    |                                                                                       | -     | 1      | -    | kΩ      |
| Output Resistance                                                                     | ross                    |                                                                                       | -     | 2.8    | -    | kΩ      |
| Protective Diode Knee Voltage                                                         | Vknee                   | I <sub>diode</sub> (reverse) = ±100 μA                                                | -     | ±10    | -    | v       |

\* Limited only by practical design considerations. † Capacitance between Gate No.1 and all other terminals.

Three-terminal measurement with Gate No.2 and Source returned to guard terminal.



|   | "С               | rrite bead (4); Pyroferric Co.<br>arbonyl J'' 0.09 in OD; 0.03<br>ID; 0.063 in thickness. | Q = 40673<br>▼ Disc ceramic.<br>* Tubular ceramic. |
|---|------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------|
| 7 | All r            | esistors in ohms                                                                          |                                                    |
| F | All o            | apacitors in pF                                                                           |                                                    |
| 1 | C1:              | 1.8 - 8.7 pF variable air cap<br>Type 160-104, or equivalent.                             | acitor: E. F. Johnson                              |
|   | с <sub>2</sub> : | 1.5 – 5 pF variable air capacito<br>160-102, or equivalent.                               | or: E. F. Johnson Type                             |
| 1 | С <u>3</u> :     | 1 – 10 pF piston-type varial<br>Type VAM-010; Johanson Type                               |                                                    |
| J | C4:              | 0.8 - 4.5 pF piston type varia<br>560-013 or equivalent.                                  | ble air capacitor: Erie                            |

4 turns silver-plated 0.02-in thick, 0.075-0.085 in L1: wide. copper ribbon. Internal diameter of winding = 0.25 in, winding length approx. 0.80 in.

4-1/2 turns silver-plated 0.02 in thick, 0.085-0.095-in wide, 5/16-in; ID Coil = .90 in long. L2:

Fig. 1. 200 MHz power gain and noise figure test circuit

For characteristics curves, refer to type 3N187.

Q = 40673

The two-gate arrangement of the 40819 also makes possible a desirable reduction in feedback capacitance by operating in the common-source configuration and ac grounding Gate No.2. The reduced capacitance allows operation at maximum gain without neutralization and reduces local oscillator feedthrough to the antenna -- features of special importance in rf and if amplifiers.

Special back-to-back diodes are diffused directly into the MOS pellet and are electrically connected between each insulated gate and the FET's source. The diodes effectively bypass any voltage transients which exceed approximately ±10 volts and protect the gates against damage in all normal handling and usage.

The back-to-back diode configuration permits the 40819 to retain the wide input signal dynamic range inherent in the MOSFET. In addition, the low junction capacitance of these diodes adds little to the total capacitance shunting the signal gate

The 25-volt drain-to-source rating permits the use of higher voltage power supplies.

The 40819 is hermtically sealed in the metal JEDEC TO-72 package.

## TERMINAL DIAGRAM

LEAD 1 - DRAIN LEAD 2 - GATE No.2 LEAD 3 - GATE No.1 LEAD 4 - SOURCE, SUBSTRATE, AND CASE



## **Device Features**

- . back-to-back diodes protect each gate against handling and in-circuit transients
- high forward transconductance: gfs = 12,000 µmho (typ.) high unneutralized RF power gain: Gps = 18 dB (typ.) at
- 200 MHz
- low VHF noise figure: 3.5 dB (typ.) at 200 MHz
- low gate leakage currents: IG1SS & IG2SS = 50 nA at TA = 25° C increased drain-to-source voltage rating:  $V_{DS} = -0.2$  to +25 V

## **Performance Features**

- superior cross-modulation performance and greater dynamic range than bipolar or single-gate FET s
- wide dynamic range permits large-signal handling before
- virtually no agc power required
- greatly reduces spurious responses in FM receivers
- dual gate permits simplified AGC circuitry

## Applications

- RF amplifier, mixer, and IF amplifier in military, industrial, and consumer communications equipment
- aircraft and marine vehicular receivers
- CATV and MATV equipment .
- telemetry and multiplex equipment

## Absolute Maximum Values, at T<sub>A</sub> = 25°C:

| Drain-to-Source Voltage, VDS                                    | -0.2 to +25            | v          |
|-----------------------------------------------------------------|------------------------|------------|
| Gate Terminal Current,                                          |                        |            |
| G1S or G2S                                                      | <u>+</u> 100           | μΑ         |
| Drain-to-Gate Voltage,                                          |                        |            |
| VDG1 or VDG2                                                    | +31                    | v          |
| Drain Current, ID.                                              | 50                     | mA         |
| Transistor Dissipation, PT:                                     |                        |            |
| At T <sub>A</sub> up to 25 <sup>0</sup> C                       | 330                    | mW         |
| At T <sub>A</sub> above 25°C                                    | derate linearly        | 2.2 mW/°C  |
| Ambient Temperature Range:                                      |                        |            |
| Operating and Storage                                           | ~65 to +175            | °C         |
| Lead Temperature (During Soldering):                            |                        |            |
| At distances 1/32 in from seating surface for 10 s max.         | 265                    | °C         |
| Maximum Ratings<br>Continuous Working Voltage <sup>#</sup> , at | T <sub>A</sub> = 25°C: |            |
| Gate No.1-to-Source Voltage, VG1S                               | -6 to +3               | v          |
| Gate No.2-to-Source Voltage, VG2S                               | -6 to +6 or            | v          |
|                                                                 | 40% of V <sub>DS</sub> |            |
|                                                                 |                        |            |
|                                                                 |                        | e is less) |
| Drain-to-Gate Voltage, V <sub>DG1</sub> or                      | whichever valu         | e is less) |

Continuous Working Voltage Ratings must be observed to maintain device characteristics. These ratings are based on long-term con-tinuous voltage operation but may be exceeded for short durations (e.g. testing of device characteristics), provided the absolute Maxi-mum Ratings are not exceeded.

# 40820, 40821

ELECTRICAL CHARACTERISTICS at TA = 25°C

|                                                                          |                        |                        |                                            |                                    |       |       |      | LIMITS |       |      | <u> </u> |
|--------------------------------------------------------------------------|------------------------|------------------------|--------------------------------------------|------------------------------------|-------|-------|------|--------|-------|------|----------|
| CHARACTERISTICS                                                          |                        | SYMBOLS                | TEST COM                                   | DITIONS                            |       | 408   | 20   | 408    | 21    |      | UNITS    |
|                                                                          |                        | M                      |                                            |                                    | Min.  | Тур.  | Max. | Min.   | Тур   | Max. |          |
| Gate No. 1 to Source Cutoff Volta                                        | qe                     | VG1Sloffi              | V <sub>DS</sub> = +15V, I <sub>D</sub> =20 | 00µA,VG2S <sup>∞</sup> +4V         |       | 1     | - 3  | -      | -1    | -3   | v        |
| Gate No 2 to Source Cutoff Volta                                         | ge                     | VG2S(off)              | VDS= +15V, ID=20                           | 00µA,V <sub>G1S</sub> =0           | -     | -1    | - 3  |        | -1    | - 3  | v        |
| Gate to Source Forward Breakdow                                          | n Voltage<br>Gate No 1 | V <sub>(BR)G1SSF</sub> | IG 1SSF<br>IG 2SSF                         | V <sub>G2S</sub> V <sub>DS</sub> 0 |       | 9     | -    | -      | 11    | -    | v        |
|                                                                          | Gate No 2              | V(BR)G2SSF             | 100 µA                                     | VGIS VDS 0                         |       | 9     |      |        | 11    | -    | v        |
| Gate to Source Reverse Breakdown Voltage<br>Gate No 1<br>Gate No 2       |                        | VIBRIGISSR             | IG1SSR<br>IG2SSR                           | VG25 VD5 0                         |       | 9     | -    | -      | 11    | -    | v        |
|                                                                          |                        | VIBRIG2SSR             | 100 µ A                                    | VGIS VDS 0                         |       | 9     |      |        | 11    | -    | v        |
| o                                                                        |                        |                        |                                            | VG15 6V                            |       |       | 50   |        | -     |      | nA       |
| Gate No. 1 Terminal Forward Curr                                         | rent                   | GISSE                  | V <sub>DS</sub> V <sub>G2S</sub> 0         | VG15 45V                           |       | -     |      | -      | -     | 50   | nA       |
| Gate No. 1 Terminal Reverse Curre                                        |                        |                        | V <sub>DS</sub> V <sub>G2S</sub> 0         | V <sub>G1S</sub> 6 V               |       |       | 50   |        |       | -    | nA       |
| Gate No 1 Terminal Reverse Com                                           |                        | GISSR                  | VDS VG2S V                                 | VG15 45V                           |       |       |      |        | -     | 50   | nA       |
| Gate No. 2 Terminal Forward Curr                                         | rent                   | G2SSF                  | V <sub>DS</sub> V <sub>G1S</sub> 0         | V <sub>G25</sub> 6 V               |       |       | 50   |        | İ     |      | nA       |
|                                                                          |                        | -G255F                 | •Ds •GIS •                                 | VG25 45V                           |       |       |      |        |       | 50   | nA       |
|                                                                          |                        |                        |                                            | VG25 -6 V                          |       |       | 50   |        |       |      | nA       |
| Gate No 2 Terminal Reverse Curre                                         | ent                    | G2SSR                  | VDS VGIS 0                                 | V <sub>G2S</sub> 45 V              |       | -     |      | -      |       | 50   | nA       |
| Zero-Bias Drain Current                                                  |                        | 'DS                    | V <sub>DS</sub> · 15 V, V <sub>G15</sub>   | 5 0,∨ <sub>G25</sub> ·4 ∨          | 0.5   | 8     | 15   | 05     | 8     | 20   | mA       |
| Forward Transconductance<br>(Gate No. 1-to-Drain)                        |                        | 9 <del>1</del> 5       |                                            | f 1 kHz                            | -     | 12000 |      |        | 12000 | -    | µmho     |
| Small Signal, Short Circuit Input C                                      | Capacitance            | Ciss                   |                                            |                                    |       | 6     | 85   |        | 6     | 9    | ρF       |
| Small-Signal, Short-Circuit, Revers<br>Capacitance (Drain to Gate No. 1) |                        | C <sub>rss</sub>       | V <sub>DS</sub> · 15 V                     | f 1.MHz                            | 0 005 | 0 02  | 0 03 | 0 005  | 0 02  | 0 04 | pF       |
| Small Signal, Short Circuit Output                                       | Capacitance            | Coss                   | V <sub>G2S</sub> +4 V                      |                                    |       | 2     |      | -      | 2     |      | ρF       |
| Power Gain (see Fig. 6)                                                  |                        | GpS                    |                                            |                                    | 14    | 17    | ~    | ~      | -     | -    | dB       |
| Noise Figure (see Fig. 6)                                                |                        | NF                     |                                            | 1 200 MH2                          | -     | 45    | 6    | -      | -     | -    | dB       |
| Conversion Gain                                                          |                        | GPS(C)                 |                                            | f 200/44 MHz                       |       | -     | -    | 11     |       | -    | dB       |

Capacitance between Gate No 1 and all other terminals

Three terminal measurement with Gate No. 2 and Source returned to guard terminal



"Ferrite bead (4); Pyroferric Co. "Carbonyl J" 0.09 in OD; 0.03 in ID, 0.063 in thickness. All resistors in ohms

- All capacitors in pF C1: 1.8 8.7 pF variable air capacitor: E. F. Johnson Type 160-104, or equivalent.
- C2:

Q = 40820 ▼ Disc ceramic. \* Tubular ceramic.

- 1.5 5 pF variable air capacitor: E. F. Johnson Type 160-102, or equivalent.
  1 10 pF piston-type variable air capacitor: JFD Type VAM-010, Johanson Type 4335, or equivalent. C3:
- $0.8\,-\,4.5$  pF piston type variable air capacitor: Erie 560-013 or equivalent. C4: L1:
- Socials of equivalent. 4 turns silverplated .002+in thick, 0.075-0.085 in wide, copper ribbon. Internal diameter of winding = 0.25 in, winding length approx. 0.80 in. 4-1/2 turns silverplated .002 in thick, 0.085-0.095 in wide, 5/16 in; ID Coil  $\approx$  0.90 in. Long.
- L2:

Fig.2 - 200 MHz power gain and noise figure test circuit for type 40820.

Table 1 - y parameters vs. frequency

| CHARACTERISTICS                      | SYMBOL                                                                              | FR   | UNITS |      |      |         |
|--------------------------------------|-------------------------------------------------------------------------------------|------|-------|------|------|---------|
| CHARACTERISTICS                      | STMBUL                                                                              | 50   | 100   | 200  | 250  | UNITS   |
| Y Parameters                         |                                                                                     |      |       |      |      |         |
| Input Conductance                    | g <sub>is</sub>                                                                     | 0.08 | 0.33  | 1.0  | 1.6  | mmho    |
| Input Susceptance                    | b <sub>is</sub>                                                                     | 1.8  | 3.6   | 7.5  | 9.8  | mmho    |
| Magnitude Forward Transadmittance    | y <sub>fs</sub>                                                                     | 12   | 12    | 12   | 12.3 | mmho    |
| Angle of Forward Transadmittance     | <vfs< td=""><td>-2</td><td>-13</td><td>-35</td><td>-45</td><td>degrees</td></vfs<>  | -2   | -13   | -35  | -45  | degrees |
| Output Conductance                   | g <sub>os</sub>                                                                     | 0.10 | 0.18  | 0.36 | 0.42 | mmho    |
| Output Susceptance                   | bos                                                                                 | 0.5  | 1.0   | 2.0  | 2.6  | mmho    |
| Magnitude of Reverse Transadmittance | y <sub>rs</sub>                                                                     | 8    | 12    | 25   | 40   | μmho    |
| Angle of Reverse Transadmittance     | <vrs< td=""><td>-88</td><td>-73</td><td>-25</td><td>-10</td><td>degrees</td></vrs<> | -88  | -73   | -25  | -10  | degrees |

# Silicon Dual-Insulated Gate Field-Effect Transistor

**N-Channel Depletion Type** 

With Integrated Gate-Protection Circuits General-Purpose Economy Type for Applications from DC to 500 MHz

RCA-40841 is an n-channel silicon, depletion type, dual-insulated gate, field-effect transistor intended for general-purpose applications from DC to frequencies up to 500 MHz.

This MOS/FET provides excellent power gain, linear-circuit operation and has a wide dynamic operating range. Its square-law characteristics result in low cross-modulation performance over the AGC range. Its dual-gate construction reduces feedback capacitance by shielding Gate No. 1 from the drain, and makes it possible to isolate the local oscillator signal from the incoming signal by applying the two signals to separate gates. The very low feedback capacitance of this device eliminates the need for neutralization in circuits using the dual-gate configuration. Use of the device in the RF input stage of a receiver reduces local oscillator feed-through to the antenna. The 40841 requires negligible AGC power, provides automatic delay when AGC is applied to Gate No. 2, and exhibits slight input impedance variations during AGC functioning. The device has exceptionally high input impedance, an attribute for timing-circuit design.

Back-to-back diodes are fabricated on the same monolithic silicon pellet as the MOS/FET to protect the gates against damage due to electrostatic charges frequently encountered during normal handling. These back-to-back diodes also function as "transient trappers" by limiting in-circuit transient voltages that exceed ±10 volts.

the data for operation of the 40841 as the equivalent of a single-gate device. For single-gate operation, connect Gate No. 1 (Term. 2) to Gate No. 2 (Term. 3), as shown in the Terminal Diagrams on Page 2. The 40841 MOS/FET is hermetically sealed in the metal JEDEC TO-72 package.

## Maximum Ratings

# Maximum ratings and electrical characteristics are included in I Dual-Gate

| Absolute Maximum Values, at T <sub>A</sub> = 25 <sup>0</sup> C:                  |                   | -           |     |
|----------------------------------------------------------------------------------|-------------------|-------------|-----|
| Drain-to-Source Voltage, VDS                                                     | -0.2 to +18       | -0.2 to +18 |     |
| Gate Terminal Current, IG1S or IG2S                                              |                   | -           | ۰ ا |
| Gate Terminal Current, IGS                                                       |                   | ±100        | j j |
| Drain-to-Gate Voltage, VDG1 or VDG2                                              |                   | · -         |     |
| Drain-to-Gate Voltage, VDG                                                       |                   | +24         | 1   |
| Drain Current, ID                                                                |                   | 50          | m   |
| Transistor Dissipation:                                                          |                   |             |     |
| At T <sub>A</sub> up to 25 <sup>o</sup> C                                        |                   | 330         | m   |
| At T <sub>A</sub> above 25 <sup>o</sup> C                                        | derate linearly 2 | .2 mW/ºC    |     |
| Ambient Temperature Range:                                                       |                   |             |     |
| Operating and Storage                                                            |                   | -65 to +175 | 0   |
| Lead Temperature (During Soldering):                                             |                   |             | l   |
| At distances 1/32 in from seating surface for 10 s n                             | nax 265           | 265         | 0   |
| Continuous Working Voltage <sup>#</sup> , at T <sub>A</sub> = 25 <sup>0</sup> C: |                   |             |     |
| Gate No. 1-to-Source Voltage, VG1S                                               | 4.5 to +3         | -           |     |
| Gate No. 2-to-Source Voltage, VG2S                                               |                   | -           |     |
| Gate-to-Source Voltage, VGS                                                      |                   | 4.5 to +3   |     |
| Drain-to-Gate Voltage, VDG1 or VDG2                                              |                   | -           | l ' |
| Drain-to-Gate Voltage, VDG                                                       |                   | +20         | · ۱ |
|                                                                                  |                   |             |     |

#Continuous Working Voltage Ratings must be observed to maintain device characteristics. These ratings are based on long-term continuous voltage operation but may be exceeded for short durations (e.g. testing of device characteristics), provided the Absolute Maximum Ratings





Device Features:

- back-to-back diodes protect gate insulation against damage due to static changes frequently encountered during handling
- high forward transconductance: gfs = 12,000 µmho (typ.)
- high power gain: Gps = 32 dB (typ.) at 44 MHz
- gate leakage currents: IG1SS and IG2SS = 60 nA (max.) at T<sub>A</sub> = 25°C
- high input impeda
- excellent thermal stability
- Performance Features:
- superior cross-modulation performance and greater dynamic range than bipolar and junction-gate FETs
- wide dynamic range permits large-signal handling before overloading
- virtually no agc power required
- greatly reduced spurious responses in AM and FM receivers
- dual-gate configuration permits simplified AGC circuitry
- operates at frequencies to 500 MHz without neutralization
- in circuits utilizing the dual-gate configuration
- operates up to UHF with low-noise performance

The following dual-gate MOS/FET types are specified for applications requiring premimum-grade performance: 3N200, 3N187, 40673, 40819, 40820, 40821, 40822, and 40823.

Detailed information, utilizing RCA dual-gate protected MOS/FETs in RF applications, is given in the following RCA Application Notes: AN-4431 "RF Applications of the Dual-Gate MOS/FET up to 500 MHz" and AN-4018 "Design of Gate-Protected MOS Field-Effect Transistors"

L

Single-Gate

|                                                                    | Configuration                                                                | Configuration | (  |
|--------------------------------------------------------------------|------------------------------------------------------------------------------|---------------|----|
| um Values, at T <sub>A</sub> = 25 <sup>0</sup> C:                  |                                                                              |               |    |
| Voltage, VDS                                                       | -0.2 to +18                                                                  | -0.2 to +18   | v  |
| urrent, IG1S or IG2S                                               | ±100                                                                         | -             | μA |
| urrent, IGS                                                        | -                                                                            | ±100          | μA |
| Itage, VDG1 or VDG2                                                | +24                                                                          | · -           | v  |
| Itage, VDG                                                         | -                                                                            | +24           | v  |
| )                                                                  | 50                                                                           | 50            | mΑ |
| ation:                                                             |                                                                              |               |    |
| 25°C                                                               | 330                                                                          | 330           | mW |
| 25°C                                                               | derate linearly 2.2                                                          | 2 mW/ºC       |    |
| ature Range:                                                       |                                                                              |               |    |
| d Storage                                                          | -65 to +175                                                                  | 65 to +175    | °C |
| re (During Soldering):                                             |                                                                              |               |    |
| 1/32 in from seating surface for 10 s max                          | 265                                                                          | 265           | °C |
| king Voltage <sup>#</sup> , at T <sub>A</sub> = 25 <sup>o</sup> C: |                                                                              |               |    |
| urce Voltage, VG1S                                                 | -4.5 to +3                                                                   | -             | v  |
| urce Voltage, VG2S                                                 | <ul> <li>-4.5 to +4.5 or 40% of VDS<br/>(whichever value is less)</li> </ul> | -             | v  |
| oltage, VGS                                                        | -                                                                            | 4.5 to +3     | v  |
| oltage, VDG1 or VDG2                                               | +20                                                                          | -             | v  |
| oltage, VDG                                                        | -                                                                            | +20           | v  |
|                                                                    |                                                                              |               |    |



# Applications:

- DC amplifiers RF amplifiers
- mixers
- IF amplifiers
- video amplifiers
- differential amplifiers
- frequency multipliers
- ase splitters
- industrial timers long time delays thyristor trigger circuits

#### TERMINAL DIAGRAMS

choopers

## SINGLE-GATE CONFIGURATION



LEAD 1-DRAIN LEADS-2 AND 3-GATE LEAD 4-SOURCE, SUBSTRATE AND CASE

### DUAL-GATE CONFIGURATION



LEAD 1-DRAIN LEAD 2-GATE No.2 LEAD 3-GATE No.1 LEAD 4-SOURCE BSTRATE AND CASE







471

40841

voltage-controlled attenuators

constant-current source

oltage regulators telemetry & multiplex
 servo amplifiers

proximity switches

# 40841



:

ŧ

Fig.12-Typical timing circuit utilizing the 40841 in a single-gate configuration.

# **TO-5 STYLE PACKAGES**

# (T) Suffix (JEDEC MO-002-AL) 8-Lead TO-5 Style



| NOT | ES |
|-----|----|
|-----|----|

NOTES:

lines.

1. Refer to JEDEC Publication No 95 for Rules for Dimensioning Axial Lead Product Outlines.

- Leads at gauge plane within 0.007" (0.178 mm) radium of True Position (TP) at maximum material condition.
- ØB applies between L1 and L2.4B2 applies between L2 and 0.500" (12.70 mm) from seating plane. Diameter is uncontrolled in L1 and beyond 0.500" (12.70 mm).

| SYMBOL                  | INC             | HES   | NOTE | MILLIN  | ETERS           |  |
|-------------------------|-----------------|-------|------|---------|-----------------|--|
| STMBOL                  | MIN.            | MAX.  | NOTE | MIN.    | MAX.            |  |
| а                       | 0.2             | 00 TP | 2    | 5.88 TP |                 |  |
| A1                      | 0.010           | 0.050 |      | 0.26    | 1.27            |  |
| A <sub>2</sub>          | 0.165           | 0.185 | 1    | 4.20    | 4.69            |  |
| ¢Β                      | 0.016           | 0.019 | 3    | 0.407   | 0.482           |  |
| ¢В1                     | 0.125           | 0.160 |      | 3.18    | 4.06            |  |
| <b>₀</b> В <sub>2</sub> | 0.016           | 0.021 | 3    | 0.407   | 0.533           |  |
| φD                      | 0.335           | 0.370 |      | 8.51    | 9.39            |  |
| ٥D <sub>1</sub>         | 0.305           | 0.335 |      | 7.75    | 8.50            |  |
| F1                      | 0.020           | 0.040 | 1    | 0.51    | 1.01            |  |
| 1 I                     | 0.028           | 0.034 |      | 0.712   | 0.863           |  |
| k                       | 0.029           | 0.045 | 4    | 0.74    | 1.14            |  |
| L                       | 0.000           | 0.050 | 3    | 0.00    | 1.27            |  |
| L <sub>2</sub>          | 0.250           | 0.500 | 3    | 6.4     | 12.7            |  |
| L <sub>3</sub>          | 0.500           | 0.562 | 3    | 12.7    | 14.27           |  |
| a                       | 45 <sup>0</sup> | TP    |      | 45      | <sup>D</sup> TP |  |
| N                       |                 | 8     | 6    | 8       | 3               |  |
| N1                      |                 | 3     | 5    | 3       |                 |  |

4. Measure from Max. ¢D.

6

SYMBOL

- 5. N1 is the quantity of allowable missing leads.
  - N is the maximum quantity of lead positions

INCHES

MIN. MAX

## (S) Suffix 8-Lead TO-5 Style with Dual-In-Line Formed Leads (DIL-CAN)



## (T) Suffix (JEDEC MO-006-AF) 10-Lead TO-5 Style



1. Refer to Rules for Dimensioning Axial Lead Product Out-

2. Leads at gauge plane within 0.007" (0.178 mm) radius of True Position (TP) at maximum material condition.

5.84 TP 0.230 TP 2 а 0 0 A1 0 0 4.70 0.165 0.185 4 19 A2 0.407 φB 0.016 0.019 3 0.482 0 0 0 øB1 0 0.016 0.021 0.407 0.533 φB2 3 φĎ 0.335 0.370 8.51 9.39 7.75 8.50 0.305 0.335 ¢D1 0.020 0.040 0.51 1.01 F1 0.028 0.034 0.712 0.863 i. 1.14 0.029 0.045 0.74 k 0.000 0.050 0.00 1.27 L1 3 0.250 0.500 3 6.4 12.7 L2 14.27 L3 0.500 0.562 3 127 O TP 36º TP 10 N 10 6 N1 1 6 1

NOTE

(V) Suffix 10 Formed Leads Radially Arranged TO-5 Type



92CS-14638R2



4. Measure from Max.  $\phi$ D.

- 5. N<sub>1</sub> is the quantity of allowable missing leads.
- 6. N is the maximum quantity of lead positions.

92CS-15835

MILLIMETERS

MIN. MAX.



479



## DUAL-IN-LINE AND QUAD-IN-LINE PLASTIC PACKAGES (Power Stud and Heat-Sink Types)

# **Application Notes**

Because the published yrs value for the 3N200 is very small, the circuit  $\boldsymbol{y}_{\text{rs}}$  values may differ significantly from the yrs values shown in Table 1 and hence, may result in an unstable operating condition. It is impossible to provide data for all possible mounting combinations, therefore, a recommended mounting arrangement is shown in Fig. The source and substrate in the T0-72 package of the 3N200 are internally connected to lead No. 4 and the case. The source-lead inductance can be reduced, if the case is used as the source connection. Fig. 2 illustrates a partial component layout in which the case is held by a clamp or other fingered device. The clamp is soldered to a feedthrough capacitor to provide an effective, very-low inductance bypass to RF signals. This mounting arrangement still permits the use of a source resistor for DC stability, and enables the case to provide isolation between the input and output circuit in addition to the isolation afforded by the shield.



#### SIDE VIEW

Fig. 2 – Partial component layout of 400-MHz amplifier circuit

The reduction of source-lead inductance provides in addition to greater stability, a lower input and output conductance. Table 2 shows the differences in "y" parameter values at 400 MHz when measured with the source connection made to lead No. 4 (in accordance with the published data for the 3N200) and when measured with the case connected directly to the ground plane of the test jig. The magnitude of reverse transadmittance is halved with a significant change in its phase angle. The input conductance is reduced by 30%, and the output conductance is reduced by 33%. A recalculation of the expressions for MAG, MUG, and Linvill Criteria (C) shows a significant improvement in gain and circuit stability.

While it is difficult to provide accurate information on the effects of shielding between the input and output circuits, its effect can be demonstrated when all other feedback components have been reduced to negligible values. The circuit, shown in Fig. 3 (for component layout see Fig. 2), was measured both with and without a shield. The maximum gain, without the shield, averaged 0.8 dB lower than with the use of the shield.



Fig. 3 - 400-MHz amplifier circuit

When receiver sensitivity is an important consideration in the design of an RF amplifier, a compromise must be made in the circuit power gain to achieve a lower noise factor. A contour plot of noise figure as a function of generator source admittance is shown in Fig. 4. Each contour is a plot of noise figure as a function of the generator source conductance and susceptance. Data for the noise figure were obtained from a test amplifier designed with very low feedback. Even though the area of very low-noise figure in the curves in Fig. 4 cover a broad range of source admittance, impedance-matching for maximum power gain could result in



Fig. 4 - Noise factor vs. generator source (input) admittance ( $\gamma_{is}$ )

a relatively poor noise figure. As shown in Table 2, the input conductance ( $g_{iS}$ ) with the case grounded is 2.5 mmho. With the reactive portion tuned out, the noise factor at power matched conditions is almost 1 dB higher than the optimum noise figure. However, matching to 5.0 mmho results in a near optimum noise factor with a loss of only 0.5 dB in gain. In addition, impedance matching to high conductance also benefits crossmodulation performance, as will be discussed in a later section.

#### Gate Protection Diodes

The diodes incorporated into RCA dual-gate MOS FETs, for gate protection, have been designed to minimize RF loading on the input circuits. The small amount of RF loading results in only a fraction of a dB loss in power gain and a negligible increase in the noise figure. The advantages of diode protection, greatly outweigh the slight loss in power AN-4431

gain, especially in an RF amplifier intended for the input stage of a receiver.

In addition to the protection afforded in normal handling, the diodes also provide in-circuit protection against events such as: static discharge due to contact with the antenna, delay in transmit-receive switching, or connection of an antenna with an accumulated charge to the receiver.

#### Crossmodulation

Crossmodulation is an important consideration because it is an inherent device characteristic where circuit considerations are secondary. Crossmodulation is the transfer of modulation from an undesired signal on a desired signal caused by the non-linear characteristics of a device.

Crossmodulation is proportional to the third-order term of the expansion of the ID - VGS curve. It is normally specified as the undesired signal voltage required to produce a crossmodulation factor of 0.01. The crossmodulation factor is defined as the percent modulation on a desired carrier by the modulated undesired signal divided by the percent modulation of the undesired signal.<sup>4</sup>

Inspection of the ID - VGIS curve of Fig. 5 offers an insight to the possible crossmodulation as a function of gain-reduction performance. When both channels of the 3N200 are fully conducting current, as shown by the VG2S = 4-volt curve, the device approximately follows a square-law characteristic. If the ID - VGIS curve was ideal, the third-order term would be zero; but in practical cases, the third-order term and crossmodulation have some low values.



Fig. 5 – Drain current (ID) vs. gate No. 1-to-source voltage (VG1S)

| CHARACTERISTICS                           | SYMBOL                 | FREQUENCY (f) = 400 MHz |                  | UNITS   |
|-------------------------------------------|------------------------|-------------------------|------------------|---------|
|                                           |                        | Normal<br>Connection    | Case<br>Grounded |         |
| Maximum Available Power Gain              | MAG                    | 13.0                    | 15.7             | dB      |
| Maximum Usable Power Gain (unneutralized) | MUG                    | 13.8                    | 19.4             | dB      |
| Linvill Stability Factor, C               | с                      | 0.615                   | 0.335            | mmho    |
| "y" Parameters                            |                        |                         |                  |         |
| Input Conductance                         | 9is                    | 3.6                     | 2.5              | mmho    |
| Input Susceptance                         | b <sub>is</sub><br>Vfs | 11.2<br>15.5            | 11.7<br>15.5     | mmho    |
| Magnitude of Forward Transadmittance      |                        |                         |                  | mmho    |
| Angle of Forward Transadmittance          | <u>/v</u> fs           | -47.0                   | -40.0            | degrees |
| Output Conductance                        | 9 <sub>os</sub>        | 0.8                     | 0.65             | mmho    |
| Output Susceptance                        | b <sub>os</sub>        | 4.25                    | 4.25             | mmho    |
| Magnitude of Reverse Transadmittance      | y <sub>rs</sub>        | 0.14                    | 0.07             | mmho    |
| Angle of Reverse Transadmittance          | Nrs                    | 14.0                    | 49.0             | degrees |

Table 2 - "y" Parameters at 400 MHz with source connection to lead No. 4 and with case connected to ground plane of test jig

# Some Applications of a Programmable **Power/Switch Amplifier**

by L. R. Campbell and H. A. Wittlinger

The RCA-CA3094 unique monolithic programmable power switch/amplifier IC consists of a high-gain preamplifier driving a power-output amplifier stage. It can deliver average power of 3 watts or peak power of 10 watts to an external load, and can be operated from either a single or dual power supply. This Note briefly describes the characteristics of the CA3094. and illustrates its use in the following circuit applications:

Class A instrumentations and power amplifiers

Class A driver-amplifier for complementary power transistors

Wide-frequency-range power multivibrators

Current- or voltage-controlled oscillators

Comparators (threshold detectors)

Voltage regulators

Analog timers (long time delays)

Alarm systems

Motor-speed controllers

Thyristor-firing circuits

- Battery-charger regulator circuits
- Ground-fault-interrupter circuits

#### Circuit Description

The CA3094 series of devices offers a unique combination of circuit flexibility and power-handling capability. Although these monolithic IC's dissipate only a few microwatts when quiescent, they have a high current-output capability (100 milliamperes average, 300 milliamperes peak) in the active state, and the premium-grade devices can operate at supply voltages up to 44 volts.

Fig. 1 shows a schematic diagram of the CA3094. The portion of the circuit preceding transistors Q12 and Q13 is the preamplifier section and is generically similar to that of the RCA-CA3080 Operational Transconductance Amplifier (OTA).<sup>1,2</sup> The CA3094 circuits can be gain-programmed by either digital and/or analog signals applied to a separate Amplifier-Bias-Current (1ABC) terminal (No. 5 in Fig. 1) to control circuit sensitivity. Response of the amplifier is es-sentially linear as a function of the current at terminal 5. This additional signal input "port" provides added flexibility in many applications. Thus, the output of the amplifier is a function of input signals applied differentially at terminals 2 and 3 and/or in a single-ended configuration at terminal 5. The output portion of the monolithic circuit in the CA3094 consists of a Darlington-connected transistor pair with access provided to both the collector and emitter terminals to provide capability to "sink" and/or "source" current.



Fig. 1-CA3094 circuit schematic diagram

The CA3094 series of circuits consists of six types that differ only in voltage-handling capability and package options, as shown below; other electrical characteristics are identical.

| 041                | below, | ouner | ciccuicai              | characteristics | are | identical. |  |
|--------------------|--------|-------|------------------------|-----------------|-----|------------|--|
| Package Options    |        |       | Maximum Voltage Rating |                 |     |            |  |
| CA3094S; CA3094T   |        |       | 24 V                   |                 |     |            |  |
| CA3094AS; CA3094AT |        |       | 36 V                   |                 |     |            |  |
| CA3094BS; CA3094BT |        |       | 44 V                   |                 |     |            |  |
|                    |        |       |                        |                 |     |            |  |

The suffix "S" indicates circuits packaged in TO-5 enclosures with leads formed to an 8-lead dual-in-line configuration (0.1" pin spacing). The suffix "T" indicates circuits packaged in 8lead TO-5 enclosures with straight leads. The generic CA3094 type designation is used throughout this Note.

## **Class A Instrumentation Amplifiers**

One of the more difficult instrumentation problems frequently encountered is the conversion of a differential input signal to a single-ended output signal. Although this conversion can be accomplished in a straightforward design through the use of classical op-amps, the stringent matching requirements of resistor ratios in feedback networks make the conversion particularly difficult from a practical standpoint. Because the gain of the preamplifier section in the CA3094 can be defined as the product of the transconductance and the load resistance  $(g_m R_L)$ , feedback is not needed to obtain predictable open-loop gain performance. Fig. 2 shows the CA3094 in this basic type of circuit.



PRE-AMP. GAIN ( $A_V$ )\* 9m RL \* (5) (10<sup>-3</sup>) (36) (10<sup>3</sup>) \* 160 (OUTPUT AT TERMINAL 1) FOR LINEAR OPERATION: DIFFERENTIAL INPUT <= 126 mV

(WITH APPROX.1% DEVIATION FROM LINEARITY)

OUTPUT VOLTAGE (E\_) = Av (±ediff) = (180)(±26 mV)=±4.7 V

OUTPUT CURRENT, IO= 47V = 8.35 mA (gm RL)(e diff)

9205 2026

Fig.2-Open-loop instrumentation amplifier with differential input and single-ended output.

The gain of the preamplifier section (to terminal No. 1) is  $g_m R_L = (5 \times 10^{-3}) (36 \times 10^3) = 180$ . The transconductance  $g_m$  is a function of the current into terminal No. 5, IABC, the amplifier-bias-current. In this circuit an IABC of 260 microamperes results in a gm of 5 millimhos. The operating point of the output stage is controlled by the 2-kilohm potentiometer. With no differential input signal (ediff = 0), this potentiometer is adjusted to obtain a quiescent output current IO of 12 milliamperes. This output current is established by the 560-ohm emitter resistor,  $R_E$ , as follows:

$$l_{\rm O} \approx \frac{(g_{\rm m}R_{\rm L})(e_{\rm diff})}{R_{\rm E}}$$

Under the conditions described, an input swing ediff of ±26 millivolts produces a variation in the output current  $I_O$  of ±8.35 milliamperes. The nominal quiescent output voltage is 12 milliamperes times 560 ohms or 6.7 volts. This output level drifts approximately -4 millivolts, or -0.0595 per cent, for each °C change in temperature. Output drift is caused by temperature-induced variations in the base-emitter voltage of

the two output transistors,  $Q_{12}$  and  $Q_{13}$ . Fig. 3 shows the CA3094 used in conjunction with a resistive-bridge input network; and Fig. 4 shows a single-supply amplifier for thermocouple signals. The RC networks\* connected between terminals I and 4 in Figs. 3 and 4 provide compensation to assure stable operation.









## class A Power Amplifiers

The CA3094 is attractive for power-amplifier service because the output transistor can control current up to 100 milliamperes (300 milliamperes peak), the premium devices \*The components of the RC network are chosen so that

$$\frac{1}{2\pi RC} \approx 2 \text{ MHz}$$

(CA3094B) can operate at supply voltages up to 44 volts, and the TO-5 package can dissipate power up to 1.6 watts when equipped with a suitable heat sink that limits the case temperature to 55°C.

Fig. 5 shows a Class A amplifier circuit using the CA3094A that is capable of delivering 280 milliwatts to a 350-ohm resistive load. This circuit has a voltage gain of 60 dB and a



Fig.5-Class-A amplifier - 280-mW capability into a resistive load

3-dB bandwidth of about 50 kHz. Operation is stable without the use of a phase-compensation network. Potentiometer R is used to establish the quiescent operating point for class A operation.

excess of 10 watts when used in this type of circuit. The frequency of oscillation  $f_{\mbox{OSC}}$  is determined by the resistor ratios, as follows:

$$f_{OSC} = \frac{1}{2RC\ln \left[ (2 R_1/R_2) + 1 \right]}$$
$$RI = \frac{R_A R_B}{R_A + R_B}$$

where

Provisions can easily be made in the circuit of Fig. 11 to vary the multivibrator pulse length while maintaining an essentially constant pulse repetition rate. The circuit shown in Fig. 12 incorporates a potentiometer Rp for varying the width of pulses generated by the astable multivibrator to drive a light-emitting diode (LED).



Fig. 12—Astable power multivibrato varying duty cycle.

Fig. 13 shows a circuit incorporating independent controls  $(R_{ON} \text{ and } R_{OFF})$  to establish the "on" and "off" periods of the current supplied to the LED. The network between points "A" and "B" is analogous in function to that of the 100kilohm resistor R in Fig. 12.







## Current- or Voltage-Controlled Oscillators

Because the transconductance of the CA3094 varies linearly as a function of the amplifier bias current  $(I_{ABC})$  supplied to terminal 5, the design of a current- or voltage-controlled oscillator is straightforward, as shown in Fig. 15. Fig. 16 and 17 show oscillator frequency as a function of  $I_{\mbox{ABC}}$  for a current-controlled oscillator for two different values of capacitor C in Fig. 15. The addition of an appropri-





Frequency as a function of I<sub>ABC</sub> for C=1000 pl for circuit in Fig. 15. ate resistor (R) in series with terminal 5 in Fig. 15 converts the circuit into a voltage-controlled oscillator. Linearity with re-

spect to either current or voltage control is within 1 per cent over the middle half of the characteristics. However, variation in the symmetry of the output pulses as a function of fre-quency is an inherent characteristic of the circuit in Fig. 15, and leads to distortion when this circuit is used to drive the phase detector in phase-locked-loop applications. This type of distortion can be eliminated by interposing an appropriate flip-flop between the output of the oscillator and the phaselocked discriminator circuits.



#### **Comparators (Threshold Detectors)**

Comparator circuits are easily implemented with the CA3094, as shown by the circuits in Fig. 18. The circuit of Fig. 18(a) is arranged for dual-supply operation; the input volt-age exceeds the positive threshold, the output voltage swings essentially to the negative supply-voltage rail (it is assumed that there is negligible resistive loading on the output terminal). An input voltage that exceeds the negative threshold value results in a positive voltage output essentially equal to the positive supply voltage. The circuit in Fig. 18(b), connected for single-supply operation, functions similarly.

# 300 K \$ ≦₂ ĸΩ R"= R1R2 (a) DUAL SUPPL UPPER THRESHOLD = 150 KΩ ¥0 OUTPU





Fig. 19 shows a dual-limit threshold detector circuit in which the high-level limit is established by potentiometer R1



Fig. 19-Dual-limit threshold detector

and the low-level limit is set by potentiometer R2 to actuate the CA3080 low-limit detector.<sup>1,2</sup> A positive output signal is delivered by the CA3094 whenever the input signal exceeds either the high-limit or the low-limit values established by the appropriate potentiometer settings. This output voltage is ap proximately 12 volts with the circuit shown

The high current-handling capability of the CA3094 makes it useful in Schmitt power-trigger circuits such as that shown in Fig. 20. In this circuit, a relay coil is switched whenever the



LOWER TRIP POINT #(30-0.026R) R3 92CS-20556 Fig.20-Precision Schmitt power-trigger circuit.

**ICAN-6048** 

## Alarm Circuit

Fig. 25 shows an alarm circuit utilizing two "sensor" lines. In the "no-alarm" state, the potential at terminal 2 is lower than the potential at terminal 3, and terminal 5 ( $I_{ABC}$ ) is driven with sufficient current through resistor  $R_5$  to keep the output voltage "high". If either "sensor" line is opened, shorted to ground, or shorted to the other sensor line, the output goes "low" and activates some type of alarm system. The back-to-back diodes connected between terminals 2 and 3 protect the CA3094 input terminals against excessive differential voltages.



## Motor-Speed Controller System

Fig. 26 illustrates the use of the CA3094 in a motor-speed controller system. Circuitry associated with rectifiers  $D_1$  and  $D_2$  comprises a full-aver rectifier which develops a train of half-sinusoid voltage pulses to power the de motor. The motor speed depends on the peak value of the half-sinusoids and the period of time (during each half-cycle) he SCR is conductive.



The SCR conduction, in turn, is controlled by the time duration of the positive signal supplied to the SCR by the phase comparator. The magnitude of the positive dc voltage supplied to terminal 3 of the phase comparator depends on motor-speed error as detected by a circuit such as that shown in Fig. 27. This dc voltage is compared to that of a fixed-amplitude ramp wave generated synchronously with the ac-linevoltage frequency. The comparator output at terminal 6 is "high" (to trigger the SCR into conduction) during the period when the ramp potential is less than that of the error voltage on terminal 3. The motor-current conduction period is increased as the error voltage at terminal 3 is increased in the positive direction. Motor-speed accuracy of  $\pm 1$  per cent is easily obtained with this system.

Motor-Speed Error Detector. Fig. 27(a) shows a motorspeed error detector suitable for use with the circuit of Fig. 26. A CA3080 operational transconductance amplifier is used as a voltage comparator. The reference for the comparator is established by setting the potentiometer R so that the voltage at terminal 3 is more positive than that at terminal 2 when the motor speed is too low. An error voltage E<sub>1</sub> is derived from a tachometer driven by the motor. When the motor speed is too low, the voltage at terminal 2 of the voltage comparator is less positive than that at terminal 3, and the output voltage at terminal 6 goes "high". When the motor speed is too high, the opposite input conditions exist, and the output voltage at terminal 6 goes "low". Fig. 27(b) also shows these conditions graphically, with a linear transition region between the "high" and "low" output levels. This linear transition region is known as "proportional bandwidth". The slope of this region is determined by the proportional bandwidth control to establish the error-correction response time.



Fig. 27-Motor speed error detector.

Synchronous Ramp Generator. Fig. 28 shows a schematic diagram and signal waveforms for a synchronous ramp genetator suitable for use with the motor-controller circuit of Fig. 26. Terminal 3 is biased at approximately +2.7 volts (above the negative supply voltage). The input signal EI<sub>R</sub> is a sample of the half-sinusoids (at line frequency) used to power the motor in Fig. 26. A synchronous ramp signal is produced by using the CA3094 to charge and discharge capacitor C<sub>1</sub> in response to the synchronous togging of E<sub>1</sub>N.



The charging current for  $C_1$  is supplied by terminal 6. When terminal 2 swings more positive than terminal 3, transitors,  $Q_{12}$  and  $Q_{13}$  in the CA3094 (Fig. 1) lose their base drive and become non-conductive. Under these conditions,  $C_1$  discharges linearly through the external diode D<sub>3</sub> and the Q<sub>10</sub>, D<sub>6</sub> path in the CA3094 to produce the ramp wave. The E<sub>out</sub> signal is supplied to the phase comparator in Fig. 26.

#### **Thyristor Firing Circuits**

Temperature Controller. In the temperature control system shown in Fig. 29, the differential input of the CA3094 is connected across a bridge circuit comprised of a PTC (positivetemperature-coefficient) temperature sensor, two 75-kilohm resistors, and an arm containing the temperature set control.

# **ICAN-6048**

When the temperature is "low", the resistance of the PTC-type sensor is also low; therefore, terminal 3 is more positive than terminal 2 and an output current from terminal 6 of the CA3094 drives the triac into conduction. When the temperature is "high", the input conditions are reversed and the triac is cut off. Feedback from terminal 8 provides hysteresis to the control point to prevent rapid cycling of the system. The 1.5 kilohm resistor between terminal 8 and the positive supply limits the triac gate current and develops the voltage for the hysteresis feedback. The excellent power-supply-rejection and common-mode-rejection ratios of the CA3094 permit accurate repeatability of control despite appreciable power-supply ripple. The circuit of Fig. 29 is equally suitable for use with NTC (negative-temperature-coefficient) sensors provided the positions of the sensor and the associated resistor R are interchanged in the circuit. The diodes connected back-to-back across the input terminals of the CA3094 protect the device against excessive differential input signals.

Thyristor Control from AC-Bridge Sensor. Fig. 30 shows a line-operated thyristor-firing circuit controlled by a CA3094 that operates from an ac-bridge sensor. This circuit is particularly suited to certain classes of sensors that cannot be operated from dc. The CA3094 is inoperative when the high side of the ac line is negative because there is no  $I_{\mbox{ABC}}$  supply to terminal 5. When the sensor bridge is unbalanced so that terminal 2 is more positive than terminal 3, the output stage of the CA3094 is cut off when the ac line swings positive, and the output level at terminal 8 of the CA3094 goes "high", Current from the line flows through the 1N3193 diode to charge the 100-microfarad reservoir capacitor, and also provides current to drive the triac into conduction. During the succeeding negative swing of the ac line, there is sufficient remanent energy in the reservoir capacitor to maintain conduction in the triac



Fig.30-Line-operated thyristor-firing circuit controlled by ac-bridge sensor.

When the bridge is unbalanced in the opposite direction so that terminal 3 is more positive than terminal 2, the output of the CA3094 at terminal 8 is driven sufficiently "low" to "sink" the current supplied through the 1N3193 diode so that the triac gate cannot be triggered. Resistor R<sub>1</sub> supplies the hysteresis feedback to prevent rapid cycling between turn-on and turn-off.

## Battery-Charger Regulator Circuit

The circuit for a battery-charger regulator circuit using the CA3094 is shown in Fig. 31. This circuit accurately limits the peak output voltage to 14 volts, as established by the zener



491

# An IC Operational-Transconductance-Amplifier (OTA) With Power Capability by L. Kaplan and H. Wittlinger

by L. Kaplan and H. Writinge

In 1969, RCA introduced the first triple operationaltransconductance-amplifier or OTA. The wide acceptance of this new circuit concept prompted the development of the single, highly linear operational-transconductance-amplifier, the CA3080 Because of its extremely linear transconductance characteristics with respect to amplifier bias current, the CA3094 improved on the performance of the CA3080 through the addition of a pair of transistors; these transistors; extended the current-carrying capability to 300 milliamperes, peak. This new device, the CA3094, is useful in an extremely broad range of circuits in consumer and industrial applications; this paper describes only a few of the many consumer applications.

## WHAT IS AN OTA?

The OTA, operational-transconductance-amplifier, concept is as basic as the transistor; once understood, it will broaden the designer's horizons to new boundaries and make realizable designs that were previously unobtainable. Fig. 1 shows an equivalent diagram of the OTA. The differential input circuit is the same as that found on many modern operational amplifiers. The remainder of the OTA is composed of current mirrors as shown in Fig. 2. The geometry of these mirrors is such that the current gain is unity. Thus, by highly degenerating the current mirrors, the output current is precisely defined by the differential-input amplifier. Fig. 3 shows the output-current transfer-characteristic of the amplifier. The shape of this characteristic remains



Fig. 1— Equivalent diagram of the OTA.



Fig. 2- Current mirrors W, X, Y, and Z used in the OTA.

constant and is independent of supply voltage. Only the maximum current is modified by the bias current.

The major controlling factor in the OTA is the input amplifier bias current IABC; as explained in Fig. 1, the total output current and gm are controlled by this current. In addition, the input bias current, input resistance, total supply current, and output resistance are all proportional to this amplifier bias current. These factors provide the key to the performance of this most flexible device, an idealized



Fig. 3— The output-current transfer-characteristic of the OTA is the same as that of an idealized differential amplifier.

differential amplifier, i.e., a circuit in which differential input to single-ended output conversion can be realized. With this knowledge of the basics of the OTA, it is possible to explore some of the applications of the device.

#### DC Gain Control

The methods of providing dc gain-control functions are numerous. Each has its advantage – simplicity, low cost, high level control, low distortion. Many manufacturers who have nothing better to offer propose the use of a four-quadrant multiplier. This is analogous to using an elephant to carry a twig. It may be elegant but it takes a lot to keep it going! When operated in the gain-control mode, one input of the standard transconductance multiplier is offset so that only one half of the differential input is used; thus, one-half of the multiplier is being thrown away.

The OTA, while providing excellent linear amplifier characteristics, does provide a simple means of gain control. For this application the OTA may be considered the realization of the ideal differential amplifier in which the full differential amplifier gm is converted to a single-ended output. Because the differential amplifier is ideal, its gm is directly proportional to the operating current of the differential-amplifier; in the OTA the maximum output current is equal to the amplifier bias current LABC. Thus, by varying the amplifier bias current the amplifier gain may be varied: A = Gm RL where RL is the output load resistance. Fig. 4 shows the basic configuration of the OTA dc gain-control circuit.<sup>1</sup>

As long as the differential input signal to the OTA remains under 50-millivolts peak-to-peak, the deviation from a linear transfer will remain under 5 percent. Of course, the total harmonic distortion will be considerably less than this value. Signal excursions beyond this point only result in an undesired "compressed" output. The reason for this compression can be seen in the transfer characteristic of the differential amplifier in Fig. 3. Also shown in Fig. 3 is a curve depicting the departure from a linear line of this transfer characteristic.



Fig. 4- Basic configuration of the OTA dc gain-control circuit.

The actual performance of the circuit shown in Fig. 4 is plotted in Fig. 5. Both signal-to-noise ratio and total harmonic distortion are shown as a function of signal input. Figs. 5(b) and (c) show how the signal-handling capability of the circuit is extended through the connection of diodes on



the input as shown in Fig. 6.<sup>2</sup> Fig. 7 shows total system gain as a function of amplifier bias current for several values of diode current. Fig. 8 shows an oscilloscope photograph of the CA3080 transfer characteristic as applied to the circuit of Fig. 4. The oscilloscope photograph of Fig. 9 was obtained with the circuit shown in Fig. 6. Note the improvement in



Fig. 6- A circuit showing how the signal-handling capability of the circuit of Fig. 4 can be extended through the connection of diodes on the input.



Fig. 12- Block diagram of a system using a "losser"-type tone-control circuit.



Fig. 14- A complete power amplifier using the CA3094 and three additional transistors.



Fig. 15- A power amplifier operated from a single supply.

network includes R3, R4, R5, C4, and C5. C6 blocks the dc from the feedback network so that the dc gain from input to the feedback takeoff point is unity. The residual dc-output-

voltage at the speaker terminals is then I<sub>ABC</sub> R<sub>1</sub>  $\frac{R_{11} + R_{12}}{R_{12}}$ where R<sub>1</sub> is the source resistance. The input bias current is

then  $\frac{I_{ABC}}{2\beta} = -\frac{(V_{cc} - V_{be})}{2\beta R6}$ . The treble network consists of R7, R8, R9, R10, C7, C8, C9, and C10. Resistors R7 and R9 limit the maximum available cut and boost, respectively. The boost limit is useful in curtailing heating due to finite turn-off time in the output units. The limit is also desirable

when there are tape recorders nearby. The cut limit aids the stability of the amplifier by cutting the loop gain at higher frequencies where phase shifts become significant.

In cases in which absolute stability under all load conditions is required, it may be necessary to insert a small inductor in the output lead to isolate the circuit from capacitive loads. A 3-microhenry inductor (1 ampere) in parallel with a 22-ohm resistor is adequate. The derivation of circuit constants is shown in Appendix B. Curves of control action versus electrical rotation are also given.

#### Performance

Fig. 16 is a plot of the measured response of the



Fig. 13- A system in which tone controls are implicit in the feedback circuit of the power amplifier.



Fig. 16- The measured response of the amplifier at extremes of tone-control rotation.



Fig. 17– Total harmonic distortion of the amplifier with an unregulated power supply.

complete amplifier at the extremes of tone-control rotation. A comparison of Fig. 16 with the computed curves of Fig. B4 (Appendix B) shows good agreement. The total harmonic distortion of the amplifier with an unregulated power supply is shown in Fig. 17. IM distortion is plotted in Fig. 18. Hum and noise are typically 700 microvolts at the output, or 83-dB down.

## COMPANION RIAA PREAMPLIFIER

Many available preamplifiers are capable of providing the drive for the power amplifier of Fig. 14. Yet the unique characteristics of the amplifier - its power supply, input impedance, and gain - make possible the design of an RIAA







Fig. B1-Four operational-amplifier circuit configurations and the gain expressions for each.









Fig. B4- The information of Fig. B3 plotted as a function of electrical rotation.



Fig. B3-- A plot of the response of the circuit of Fig. 14 with bass and treble tone controls combined at various settings of both controls.

91-percent of its total resistance. The amplitude response of the treble control is, however, never completely "flat"; a computer was used to generate response curves as controls were varied.

Fig. B3 is a plot of the response with bass and treble tone controls combined at various settings of both controls. The values shown are the practical ones used in the actual design. Fig. B4 shows the information of Fig. B3 replotted as a function of electrical rotation. The ideal taper for each control would be the complement of the 100-Hz plot for the bass control and the 10-kHz response for the treble control. The mechanical center should occur at the crossover point in each case.

## References\*

- "Applications of the CA3080 and CA3080A High-Performance Operational Transconductance Amplifiers," H. A. Wittlinger, RCA Application Note ICAN-6668
- "A New Wide-band Amplifier Technique," B. Gilbert, IEEE Journal of Solid State Circuits, Vol. SC-3, No. 4, December, 1968.
- "Trackability," James A. Kogar, Audio, December 1966
- 4. RCA Linear Integrated Circuits Manual, RCA Technical Series IC-42

\*RCA publications available through RCA Solid State Division, Box 3200, Somerville, N.J., 08876.

497

teristics for various values of  $R_{SC}$  are shown in Fig. 4.



When this circuit is used to provide high output currents at low output voltages, care must be exercised to avoid excessive IC disspation. In the circuit of Fig. 3, this dissipation control can be accomplished by increasing the primary-to-secondary

transformer ratio (a reduction in  $V_I$ ) or by using a dropping resistor between the rectifier and the CA3085 regulator. Fig. 5 gives data on dissipation limitation ( $V_I \cdot V_O$  vs. I<sub>O</sub>) for CA3085 series circuits.

The short-circuit current is determined as follows:

$$I_{SC} = \frac{V_{BE}}{R_{SC}} \approx \frac{0.7}{R_{SC}}$$
 amperes

(2)



Fig. 5- Dissipation limitation (V<sub>I</sub> - V<sub>O</sub> vs. I<sub>O</sub>) for CA3085 series circuits.

The line- and load-regulation characteristics for the circuit shown in Fig. 3 are approximately 0.05 per cent of the output voltage.

#### High-Current Voltage Regulator

When regulated voltages at currents greater than 100 milliamperes are required, the CA3085 can be used in conjunction with an external n-p-n pass-transistor as shown in the circuits of Fig. 6. In these circuits the output current available from the regulator is increased in accordance with the hFE of the external n-p-n pass-transistor. Output currents up to 8 amperes can be regulated with these circuits. A Darlington power transistor can be substituted for the 2N5497 transistor when currents greater than 8 amperes are to be regulated.

A simplified method of short-circuit protection is used in connection with the circuit of Fig. 6(a). The variable resistor RS<sub>CP</sub> serves two purposes: (1) it can be adjusted to optimize the base drive requirements (h<sub>FE</sub>) of the particular 2N5497 transistor being used, and (2) in the event of a short-circuit in the regulated output voltage the base drive current in the 2N5497 will increase, thereby increasing the voltage drop across R<sub>SCP</sub>. As this voltage-drop increases the short-circuit protection system within the CA3085 correspondingly reduces the output voltage at the minal 8, as described pre-



Fig. 6- High-current voltage regulator using n-p-n pass transistor.

viously. It should be noted that the degree of short-circuit protection depends on the value of  $R_{SCP}$ , i.e., design compromise is required in choosing the value of  $R_{SCP}$  to provide the desired base drive for the 2N5497 while maintaining the desired short-circuit protection. Fig. 6(b) shows an alternate circuit in which an additional transistor (2N5183) and two resistors have been added as an auxiliary short-circuit protection feature. Resistor R3 is used to establish the desired base drive for the 2N5497, as described above. Resistor Rlimit now controls the short-circuit output current because, in the event of a shortcircuit, the voltage drop developed across its terminals increases sufficiently to increase the base drive to the 2N5183 transistor. This increase in base drive results in reduced output from the CA3085 because collector current flow in the 2N5183 diverts base drive from the Darlington output stage of the CA3085 (see Fig. 2) through terminal 7. The load regulation of this circuit is typically 0.025 per cent with 0 to 3-ampere load-current variation; line regulation is typically 0.025 per cent/volt change in input voltage.

## Voltage Regulator with Low V<sub>I</sub>·V<sub>O</sub> Difference

In the voltage regulators described in the previous section, it is necessary to maintain a minimum difference of about 4 volts between the input and output voltages. In some applications this requirement is prohibitive. The circuit shown in Fig. 7 can deliver an output current in the order of 2 amperes with a  $V_1 V_0 O$  difference of only one volt.

It employs a single external p-n-p transistor having its base and emitter connected to terminals 2 and 3, respectively, of the CA3085. In this circuit, the emitter of the output transistor (Q14 in Fig. 2) in the CA3085 is returned to the negative supply rail through an external resistor ( $R_{SCP}$ ) and two seriesconnected diodes (D1, D2). These forward-biased diodes maintain Q6 in the CA3085 within linear-mode operation. The



Fig. 7– Voltage regulator for low  $V_I - V_O$  difference.

choice of resistors R1 and R2 is made in accordance with Eq. (1). Adequate frequency compensation for this circuit is provided by the 0.01-microfarad capacitor connected between terminal 7 of the CA3085 and the negative supply rail.

Fig. 8, which shows the output impedance of the circuit of Fig. 7 as a function of frequency, illustrates the excellent ripple-rejection characteristics of this circuit at frequencies below 1 kHz. Lower output impedances at the higher frequencies can be provided by connecting an appropriate capaci-

# ICAN-6157

tor across the output voltage terminals. The addition of a capacitor will, however, degrade the ability of the system to react to transient-load conditions.



#### High-Voltage Regulator

Fig. 9 shows a circuit that uses the CA3085 as a voltagereference and regulator control device for high-voltage power supplies in which the voltages to be regulated are well above the input-voltage ratings of the CA3085 series circuits. The external transistors Q1 and Q2 require voltage ratings in excess of the maximum input voltage to be regulated. Series-pass transistor Q2 is controlled by the collector current of Q1, which in turn is controlled by the normally regulated current output supplied by the CA3085. The input voltage for the CA3085



Fig. 9— High-voltage regulator

regulator at terminal 3 is supplied through dropping resistor R3 and the clamping zener diode D1. The values for resistor R1 and R2 are determined in accordance with Eq. (1).

## Negative-Voltage Regulator

The CA3085 is used as a negative-supply voltage regulator in the circuit shown in Fig. 10. Transistor Q3 is the series-pass transistor. It should be noted that the CA3085 is effectively connected across the load-side of the regulated system. Diode D1 is used initially in a "circuit-starter" function; transistor Q2 "latches" D1 out of its starter-circuit function so that the CA3085 can assume its role in controlling the passtransistor Q3 by means of Q1.





Operation of the circuit is as follows: current through R3 and D1 provides base drive for Q1, which in turn provides



Fig. 16- High-voltage regulator incorporating current "snap-back" protection.

#### Switching Regulator

When large input-to-output voltage differences are necessary, the regulators described above are inefficient because they dissipate significant power in the series-pass transistor. Under these conditions, high-efficiency operation can be achieved by using a switching-type regulator of the generic type shown in Fig. 17(a). Transistor Q1 acts as a keyed switch and operates in









Fig. 17- Switching regulator and associated waveforms

either a saturated or cut-off condition to minimize dissipation. When transistor Q1 is conductive, diode D1 is reverse-biased and current in the inductance L1 increases in accordance with the following relationship:

$$i_{\rm L} = \frac{1}{L} \int_{t_0}^{t_1} V dt$$
 (10)

9205-21836

where V is the voltage across the inductance L1. The current through the inductance charges the capacitor C1 and supplies current to the load. The output voltage rises until it slightly exceeds the reference voltage  $V_{ref}$ . At this point the op-amp removes base drive to Q1 and the unregulated input voltage  $V_i$  is "switched off". The energy stored in the inductor L1 now causes the voltage at  $V_x$  to swing in the negative direction and current flows through diode D1, while continuing to supply current into the load  $R_L$ . As the current in the inductor falls below the load current, the capacitor C1 begins to discharge and VO decreases. When VO falls slightly below the value of

Vref, the op-amp turns on Q1 and the cycle is repeated. It should be apparent that the output voltage oscillates about  $\boldsymbol{V}_{ref}$  with an amplitude determined by R1 and R2. Actually, the value of V<sub>ref</sub> varies from being slightly more positive than  $V_{ref}'$  when QI is conducting, to being slightly more negative than  $V_{ref}'$  when DI is conducting. The voltage and current waveforms are shown in Fig. 17(b), (c), and (d).

Design Example: The following specifications are used in decomputations for a switching regulator:

> $V_{I} = 30 V, V_{O} = 5 V, I_{O} = 500 mA,$ switching frequency = 20 kHz, output ripple = 100 mV.

If it is assumed that transistor Q1 is in steady-state saturated operation with a low voltage-drop, the current in the inductor is given by Eq. 10, as follows:

$$i_{L} = \frac{1}{L} \int_{t_{0}}^{t_{1}} V_{dt} = \left(\frac{V_{1} - V_{0}}{L^{1}}\right) t_{on}$$
 (11)

When transistor Q1 is off, the current in the inductor is given by:

$$i_{L} \cong \frac{(V_{O} + V_{D1}) t_{off}}{L1}$$
(12)  
From Eq. 11,

$$L_{1} = \frac{(\mathbf{V}_{I} - \mathbf{V}_{O})}{\mathbf{i}_{L}} \cdot \frac{1}{\mathbf{f}} \cdot \frac{\mathbf{V}_{O}}{\mathbf{V}_{I}}$$
(13)

If  $i_{max}$  is 1.3 IL, then during  $t_{on}$  the current in the inductor (iL) will be 0.5 A x 1.3 = 0.65 A; therefore,  $\Delta i_L$  = 0.15 A Substitution in Eq. 13 yields

$$L_1 = \frac{(30 - 5)}{0.15} \cdot \frac{1}{(20 \times 10^3)} \cdot \frac{5}{30} = 1.4 \text{ mH}$$
(14)

Current discharge from the capacitor C1 is given by:

$$i_{C} = C \frac{dv}{dt}$$
(15)  
us,  $\Delta i_{C} = C \frac{\Delta v}{\Delta t}$ , or  $C = \frac{\Delta i_{C}}{\Delta v}$ 

Since  $i_c = i_L$  and  $\Delta t = t_{off}$ , then

Th

Substituti

Substitution

$$C = \frac{\Delta i_L t_{off}}{\Delta v}$$
on for the value of i<sub>L</sub> from Eq. 13 yields
$$C = \frac{\left(\frac{V_L - V_O}{L_L}\right) \cdot \frac{1}{f} \cdot \left(\frac{V_O}{V_L}\right) \cdot t_{off}}{f}$$

Δv

The total period T =  $t_{off} + t_{on}$ , and T =  $\frac{1}{f}$ . Therefore,

(16)

(17)

(18)

(19)

 $t_{off} = \frac{1}{f} - t_{on}$ For optimum efficiency ton should be  $(v_0)_{T}(v_0)_1$ 

$$= \left(\frac{V_I}{V_I}\right)^I = \left(\frac{V_I}{V_I}\right)^I f$$
for t<sub>on</sub> in Eq. 18 yields
$$I = \left(\frac{V_O}{V_O}\right) + I \left(\frac{V_O}{V_O}\right)$$

$$t_{off} = \frac{1}{f} - \left(\frac{V_O}{V_I}\right) \frac{1}{f} = \frac{1}{f} \left(1 - \frac{V_O}{V_I}\right)$$

Substitution for toff in Eq. 16 yields

$$C = \frac{\frac{(V_{I} - V_{O})}{L_{I}} \cdot \frac{1}{f} \cdot \frac{V_{O}}{V_{I}} \cdot \frac{1}{f} \cdot \left(1 - \frac{V_{O}}{V_{I}}\right)}{\Delta v}$$

Substitution of numerical values in Eq. 20 produces the following value for C:

$$C = \frac{\frac{30-5}{1.4 \times 10^{-3}} \cdot \frac{1}{20 \times 10^{3}} \cdot \frac{5}{30} \cdot \frac{1}{20 \times 10^{3}} \cdot \left(1 - \frac{5}{30}\right)}{10^{-1}} = \frac{10^{-1}}{63} \mu F$$

**ICAN-6157** 

A switching-regulator circuit using the CA3085 is shown in Fig. 18. The values of L and C (1.5 millihenries and 50 microfarads, respectively) are commercially available components having values approximately equal to the computed values in the previous design example.



Fig. 18- Typical switching regulator circuit.

#### Current Regulators

The CA3085 series of voltage regulators can be used to provide a constant source or sink current. A regulated-current supby capable of delivering up to 100 milliamperes is shown in Fig. 19(a). The regulated load current is controlled by R1 beuse the current flowing through this resistor must establish a voltage difference between terminals 6 and 4 that is equal to the internal reference voltage developed between terminals 5 and 4. The actual regulated current, reg IL, is the sum of the quiescent regulator current and the current through R1, i.e.,





Fig. 19(b) shows a high-current regulator using the CA3085 in conjunction with an external n-p-n transistor to regulate currents up to 3 amperes. In this circuit the quiescent regulator current does not flow through the load and the output current can be directly programmed by R1, i.e.,

$$\operatorname{Reg} I_{L} = \frac{v_{ref}}{R1}$$

With this regulator currents between 1 milliampere and 3 amperes can be programmed directly. At currents below 1 milliampere inaccuracies may occur as a result of leakage in the external transistor.

## A Dual-Tracking Voltage Regulator

A dual-tracking voltage regulator using a CA3085 and a CA3094A\* is shown in Fig. 20. The CA3094A is basically an op-amp capable of supplying 100 milliamperes of output cur-

501

## Features and Applications of RCA Integrated-Circuit Zero-Voltage Switches (CA3058, CA3059, and CA3079)

by A.C.N. Sheng, G.J. Granieri, J. Yellin, and T. McNulty

RCA-CA3058, CA3059 and CA3079 zero-voltage switches are monolithic integrated circuits designed primarily for use as trigger circuits for thyristors in many highly diverse ac power-control and power-switching applications. These integrated-circuit switches operate from an ac input voltage of 24, 120, 208 to 230, or 277 volts at 50, 60, or 400 Hz.

The CA3059 and CA3079 are supplied in a 14-terminal dual-in-line plastic package. The CA3058 is supplied in a 14-terminal dual-in-line ceramic package. The electrical and physical characteristics of each type are detailed in RCA Data Bulletin File No. 490.

RCA zero-voltage switches (ZVS) are particularly well suited for use as thyristor trigger circuits. These switches trigger the thyristors at zero-voltage points in the supply-voltage cycle. Consequently, transient load-current surges and radio-frequency interference (RFI) are substantially reduced. In addition, use of the zero-voltage switches also reduces the rate of change of on-state current (di/dt) in the thyristor being triggered, an important consideration in the operation of thyristors. These switches can be adapted for use in a variety of control functions by use of an internal differential comparator to detect the difference between two externally developed voltages. In addition, the availability of numerous terminal connections to internal circuit points greatly increases circuit flexibility and further expands the types of ac power-control applications to which these integrated circuits may be adapted. The excellent versatility of the zero-voltage switches is demonstrated by the fact that these circuits have been used to provide transient-free temperature control in self-cleaning ovens, to control gun-muzzle temperature in low-temperature environments, to provide sequential switching of heating elements in warm-air furnaces, to switch traffic signal lights at street intersections, and to effect other widely different ac power-control functions.

#### FUNCTIONAL DESCRIPTION

RCA zero-voltage switches are multistage circuits that employ a diode limiter, a zero-crossing (threshold) detector, an on-off sensing amplifier (differential comparator), and a Darlington output driver (thyristor gating circuit) to provide the basic switching action. The dc operating voltages for these stages is provided by an internal power supply that has sufficient current capability to drive external circuit elements, such as transistors and other integrated circuits. An important feature of the zero-voltage switches is that the output trigger pulses can be applied directly to the gate of a triac or a silicon controlled rectifier (SCR). The CA3058 and CA3059 also feature an interlock (protection) circuit that inhibits the application of these pulses to the thyristor in the event that the external sensor should be inadvertently opened or shorted. An external inhibit connection (terminal No. 1) is also available so that an external signal can be used to inhibit the output drive. This feature is not included in the CA3079: otherwise, the three integrated-circuit zero-voltage switches are electrically identical.

#### **Over-all Circuit Operation**

Fig. 1 shows the functional interrelation of the zero-voltage switch, the external sensor, the thyristor being triggered, and the load elements in an on-off type of ac power-control system. As shown, each of the zero-voltage switches incorporates four functional blocks as follows:

(1) Limiter-Power Supply – Permits operation directly from an ac line.

(2) Differential On/Off Sensing Amplifier – Tests the condition of external sensors or command signals. Hysteresis or proportional-control capability may easily be implemented in this section.

(3) Zero-Crossing Detector – Synchronizes the output pulses of the circuit at the time when the ac cycle is at a zero-voltage point and thereby eliminates radio-frequency inteference (RFI) when used with resistive loads. (4) Triac Gating Circuit – Provides high-current pulses to the gate of the power-controlling thyristor.

In addition, the CA3058 and CA3059 provide the following important auxiliary functions (shown in Fig. 1):

(1) A built-in protection circuit that may be actuated to remove drive from the triac if the sensor opens or shorts.



| AC Input Voltage<br>(50/60 or 400 Hz)<br>V AC | Input Series<br>Resistor (R <sub>S</sub> )<br>k Ω | Dissipation Rating<br>for RS<br>W |
|-----------------------------------------------|---------------------------------------------------|-----------------------------------|
| 24<br>120<br>208/230                          | 2<br>10                                           | 0.5                               |
| 208/230                                       | 20<br>25                                          | 4<br>5                            |

#### Fig. 1 – Functional block diagrams of the zero-voltage switches CA3058, CA3059, and CA3079.

(2) Thyristor firing may be inhibited through the action of an internal diode gate connected to terminal 1.

(3) High-power dc-comparator operation is provided by overriding the action of the zero-crossing detector. This override is accomplished by connecting terminal 12 to terminal 7. Gate current to the thyristor is continuous when terminal 13 is positive with respect to terminal 9. Fig. 2 shows the detailed circuit diagram for the integrated-circuit zero-voltage switches. (The diagrams shown in Figs. 1 and 2 are representative of all three RCA zero-voltage switches, i.e., the CA3058, CA3059, and CA3079; the shaded areas indicate the circuitry that is not included in the CA3079.)

The limiter stage of the zero-voltage switch clips the incoming ac line voltage to approximately ±8 volts. This signal is then applied to the zero-voltage-crossing detector, which generates an output pulse each time the line voltage passes through zero. The limiter output is also applied to a rectifying diode and an external capacitor, CF, that comprise the dc power supply. The power supply provides approximately 6 volts as the V<sub>CC</sub> supply to the other stages of the zero-voltage switch. The on-off sensing amplifier is basically a differential comparator. The thyristor gating circuit contains a driver for direct triac triggering. The gating circuit is enabled when all the inputs are at a "high" voltage, i.e., the line voltage must be approximately zero volts, the sensing-amplifier output must be "high," the external voltage to terminal 1 must be a logical "0", and, for the CA3058 and CA3059, the output of the fail-safe circuit must be "high." Under these conditions, the thyristor (triac or SCR) is triggered when the line voltage is essentially zero volts.

#### **Thyristor Triggering Circuits**

The diodes  $D_1$  and  $D_2$  in Fig. 2 form a symmetrical clamp that limits the voltages on the chip to  $\pm 8$  volts; the diodes  $D_7$  and  $D_{13}$  form a half-wave rectifier that develops a positive voltage on the external storage capacitor,  $C_F$ .

The output pulses used to trigger the power-switching thyristor are actually developed by the zero-crossing detector and the thyristor gating circuit. The zero-crossing detector consists of diodes D<sub>3</sub> through D<sub>6</sub>, transistor Q<sub>1</sub>, and the associated resistors shown in Fig. 2. Transistors Q<sub>1</sub> and Q<sub>6</sub> through Q<sub>9</sub> and the associated resistors comprise the thyristor gating circuit and output driver. These circuits generate the output pulses when the ac input is at a zero-voltage point so that RFI is virtually eliminated when the zero-voltage switch and thyristor are used with resistive loads.

The operation of the zero-crossing detector and thyristor gating circuit can be explained more easily if the on state (i.e., the operating state in which current is being delivered to the thyristor gate through terminal 4) is considered as the operating condition of the gating circuit. Other circuit elements in the zero-voltage switch inhibit the gating circuit unless certain conditions are met, as explained later.

In the on state of the thyristor gating circuit, transistor  $Q_8$ and  $Q_9$  are conducting, transistor  $Q_7$  is off, and transistor  $Q_8$ is on. Any action that turns on transistor  $Q_7$  removes the drive from transistor  $Q_8$  and thereby turns off the thyristor. Transistor  $Q_7$  may be turned on directly by application of a minimum of  $\pm 1.2$  volts at 10 microamperes to the external-inhibit input, terminal 1. (If a voltage of more than



Fig. 2 - Schematic diagram of zero-voltage switches CA3058, CA3059, and CA3079.

more positive than the breakdown voltage of diode  $D_{15}$ , activation of the protection circuit is not possible. For this reason, loading the internal supply may cause this circuit to malfunction, as may selection of the wrong external supply voltage. Fig. 7 shows a guide for the proper operation of the protection circuit when an external supply is used with a typical integrated circuit zero-voltage switch.



#### Operating regions for built-in protection circuits of a typical zero-voltage switch.

#### SPECIAL APPLICATION CONSIDERATIONS

As pointed out previously, the RCA integrated-circuit zero-voltage switches (CA3058, CA3059, and CA3079) are exceptionally versatile units that can be adapted for use in a wide-variety of pewer-control applications. Full advantage of this versatility can be realized, however, only if the user has a basic understanding of several fundamental considerations that apply to certain types of applications of the zero-voltage switches.

#### **Operating-Power Options**

Fig. 7

Power to the zero-voltage switch may be derived directly from the ac line, as shown in Fig. 1, or from an external de power supply connected between terminals 2 and 7, as shown in Fig. 8. When the zero-voltage switch is operated directly from the ac line, a dropping resistor R<sub>S</sub> of 5,000 to 10,000 ohms must be connected in series with terminal 5 to limit the current in the switch circuit. The optimum value for this resistor is a function of the average current drawn from the internal dc power supply, either by external circuit elements or by the thyristor trigger circuits, as shown in Fig. 9. The chart shown in Fig. 1 indicates the value and dissipation rating of the resistor R<sub>S</sub> for ac line voltages of 24, 120, 208 to 230, and 277 volts.



Fig. 8 — Operation of the zero-voltage switch from an external de power supply connected between terminals 2 and 7.

#### Half-Cycling Effect

The method by which the zero-voltage switch senses the zero crossing of the ac power results in a half-cycling phenomenon at the control point. Fig. 10 illustrates this phenomenon. The zero-voltage switch senses the zero-voltage



Fig. 9 - DC supply voltage as a function of external load current for several values of dropping resistance R<sub>S</sub>.

crossing every half-cycle, and an output, for example pulse No. 4, is produced to indicate the zero crossing. During the remaining 8.3 milliseconds, however, the differential amplifier in the zero-voltage switch may change state and inhibit any further output pulses. The uncertainity region of the differential amplifier, therefore, prevents pulse No. 5 from triggering the triac during the negative excursion of the ac line voltage.



Fig. 10 - Half-cycling phenomenon in the zero-voltage switch.

When a sensor with low sensitivity is used in the circuit, the zero-voltage switch is very likely to operate in the linear mode. In this mode, the output trigger current may be sufficient to trigger the triac on the positive-going cycle, but insufficient to trigger the device on the negative-going cycle of the triac supply voltage. This effect introduces a half-cycling phenomenon, i.e., the triac is turned on during the positive half-cycle.

Several techniques may be used to cope with the half-cycling phenomenon. If the user can tolerate some hystersis in the control, then positive feedback can be added around the differential amplifier. Fig. 11 illustrates this technique. The tabular data in the figure lists the recommended values of resistors  $R_1$  and  $R_2$  for different sensor impedances at the control point.



Fig. 11 - CA3058 or CA3059 on-off controller with hysteresis

If a significant amount (greater than  $\pm 10\%$ ) of controlled hysteresis is required, then the circuit shown in Fig. 12 may be employed. In this configuration, external transistor  $Q_1$  can be used to provide an auxiliary timed-delay function.



Fig. 12 – CA3058 or CA3059 on-off controller with controlled hysteresis.

For applications that require complete elimination of half-cycling without the addition of hysteresis, the circuit shown in Fig. 13 may be employed. This circuit uses a CA3098E integrated-circuit programmable comparator with a zero-voltage switch. A block diagram of CA3098E is shown in Fig. 14. Because the CA3098E contains an integral flip-flop, its output will be in either a "0" or "1" state. Consequently the zero-voltage switch cannot operate in the linear mode, and spurious half-cycling operation is prevented. When the signal-input voltage at terminal 8 of the CA3098E is equal to or less than the "low" reference voltage (LR), current flows from the power supply through resistor R<sub>1</sub> and R<sub>2</sub>, and a logic "0" is



## **ICAN-6182**

Circuits that use a sensitive-gate triac to shift the firing point of the power triac by approximately 90 degrees have been designed. If the primary load is inductive, this phase shift corresponds to firing at zero current in the load. However, changes in the power factor of the load or tolerances of components will cause errors in this firing time.

The circuit shown in Fig. 19 uses a CA3086 integrated-circuit transistor array to detect the absence of load current by sensing the voltage across the triac. The internal zero-crossing detector is disabled by connection of terminal 12 to terminal 7, and control of the output is made through the external inhibit input, terminal 1. The circuit permits an output only when the voltage at point A exceeds two V<sub>BE</sub> drops, or 1.3 volts. When A is positive, transistors Q<sub>3</sub> and Q<sub>4</sub> conduct and reduce the voltage at terminal 1 below the inhibit state. When A is negative, transistors Q<sub>1</sub> and Q<sub>2</sub> conduct. When the voltage at point A is less than  $\pm 1.3$  volts, neither of the transistor pairs conducts; terminal 1 is then pulled positive by the current in resistor R<sub>3</sub>, and the output in inhibited.



#### 92CS-22601

Fig. 19 – Use of the CA3058 or CA3059 together with CA3086 for switching inductive loads.

The circuit shown in Fig. 19 forms a pulse of gate current and can supply high peak drive to power traics with low average current drain on the internal supply. The gate pulse will always last just long enough to latch the thyristor so that there is no problem with delaying the pulse to an optimum time. As in other circuits of this type, RFI results if the load is not suitably inductive because the zero-crossing detector is disabled and initial turn-on occurs at random.

The gate pulse forms because the voltage at point A when the thyristor is on is less than 1.3 volts: therefore, the output of the zero-voltage switch is inhibited, as described above. The resistor divider  $R_1$  and  $R_2$  should be selected to assure this condition. When the triac is on, the voltage at point A is approximately one-third of the instantaneous on-state voltage (vT) of the thyristor. For most RCA thyristors, vT (max) is less than 2 volts, and the divider shown is a conservative one. When the load current passes through zero, the triac commutates and turns off. Because the circuit is still being driven by the line voltage, the current in the load attempts to reverse, and voltage increases rapidly across the "turned-off" triac. When this voltage exceeds 4 volts, one portion of the CA3086 conducts and removes the inhibit signal to permit application of gate drive. Turning the triac on causes the voltage across it to drop and thus ends the gate pulse. If the latching current has not been attained, another gate pulse forms, but no discontinuity in the load current occurs.

#### Provision of Negative Gate Current

Triacs trigger with optimum sensitivity when the polarity of the gate voltage and the voltage at the main terminal 2 are similar ( $I^{+}$  and II modes). Sensitivity is degraded when the polarities are opposite ( $I^{-}$  and  $III^{+}$  modes). Although RCA triacs are designed and specified to have the same sensitivity in both  $\Gamma$  and  $\Pi I^+$  modes, some other types have very poor sensitivity in the  $\Pi I^+$  condition. Because the zero-voltage switch supplies positive gate pulses, it may not directly drive some higher-current triacs of these other types.

The circuit shown in Fig.20(a) uses the negative-going voltage at terminal 3 of the zero-voltage switch to supply a negative gate pulse through a capacitor. The curve in Fig.20(b) shows the approximate peak gate current as a function of gate voltage  $V_G$ . Pulse width is approximately 80 microseconds.



Fig. 20 - Use of the CA3058 or CA3059 to provide negative gate pulses: (a) schematic diagram; (b) peak gate current (at terminal 3) as function of gate voltage.

#### Operation with Low-Impedance Sensors

Although the zero-voltage switch can operate satisfactorily with a wide range of sensors, sensitivity is reduced when sensors with impedances greater than 20,000 ohms are used. Typical sensitivity is one per cent for a 5000-ohm sensor and increases to three per cent for a 0.1-megohm sensor.

Low-impedance sensors present a different problem. The sensor bridge is connected across the internal power supply and causes a current drain. A 5000-ohm sensor with its associated 5000-ohm series resistor draws less than 1 miliampere. On the other hand, a 300-ohm sensor draws a current of 8 to 10 miliampers from the power supply.

Fig. 21 shows the 600-ohm load line of a 300-ohm sensor on a redrawn power-supply regulation curve for the



Fig. 21 – Power-supply regulation of the CA3058 or CA3059 with a 300-ohm sensor (600-ohm load) for two values of series resistor. zero-voltage switch. When a 10,000-ohm series resistor is used, the voltage across the circuit is less than 3 volts and both sensitivity and output current are significantly reduced. When a 5000-ohm series resistor is used, the supply voltage is nearly 5 volts, and operation is approximately normal. For more consistent operation, however, a 4000-ohm series resistor is recommended.

Althougn positive-temperature-coefficient (PTC) sensors rated at 5 kilohms are available, the existing sensors in ovens are usually of a much lower value. The circuit shown in Fig. 22 is offered to accommodate these inexpensive metal-wound



Fig. 22 – Schematic diagram of circuit for use with low-resistance sensor.

sensors. A schematic diagram of the RCA CA3080 integrated-circuit operational transconductance amplifier used in Fig. 22, is shown in Fig. 23. With an amplifier bias current, IABC, of 100 microamperes, a forward transconductance of 2 milliohms is achieved in this configuration. The CA3080 switches when the voltage at terminal 2 exceeds the voltage at terminal 3. This action allows the sink current,  $I_s$ , to flow from terminal 13 of the zero-voltage switch (the input impedance to terminal 13 of the zero-voltage switch is approximately 50 kilohms); gate pulses are no longer applied to the triac because Q2 of the zero-voltage switch is on. Hence, if the PTC sensor is cold, i.e., in the low resistance state, the load is energized. When the temperature of the PTC sensor increases to the desired temperature, the sensor enters the high resistance state, the voltage on terminal 2 becomes greater than that on terminal 3, and the triac switches the load off.



Fig. 23 — Schematic diagram of the CA3080.

Further cycling depends on the voltage across the sensor. Hence, very low values of sensor and potentiometer resistance can be used in conjunction with the zero-voltage switch power supply without causing adverse loading effects and impairing system performance.

#### Interfacing Techniques

Fig. 24 shows a system diagram that illustrates the role of the zero-voltage switch and thyristor as an interface between the logic circuitry and the load. There are several basic interfacing techniques. Fig. 25(a) shows the **direct input** technique. When the logic output transistor is switched from the on state (saturated) to the off state, the load will be interfacing zero-voltage corosing by means of the interfacing zero-voltage switch and the triac. When the logic output transistor is switched back to the on state, zero-crossing pulses from the zero-voltage switch to the triac

#### TEMPERATURE CONTROLLERS

Fig. 29 shows a triac used in an on-off temperature-controller configuration. The triac is turned on at zero voltage whenever the voltage  $V_{s}$  exceeds the reference



Fig. 29 - CA3058 or CA3059 on-off temperature controller.

voltage  $V_r$ . The transfer characteristic of this system, shown in Fig. 30(a), indicates significant thermal overshoots and undershoots, a well-known characteristic of such a system. The differential or hysteresis of this system, however, can be further increased, if desired, by the addition of positive feedback.



Fig. 30 – Transfer characteristics of (a) on-off and (b) proportional control systems.

For precise temperature-control applications, the proportional-control technique with synchronous switching is employed. The transfer curve for this type of controller is shown in Fig. 30(b). In this case, the duty cycle of the power supplied to the load is varied with the demand for heat required and the thermal time constant (inertia) of the system. For example, when the temperature setting is increased in an on-off type of controller, full power (100 per cent duty cycle) is supplied to the system. This effect results in significant temperature excursions because there is no anticipatory circuit to reduce the power gradually before the actual set temperature is achieved. However, in a proportional control technique, less power is supplied to the load (reduced duty cycle) as the error signal is reduced (sensed temperature approaches the set temperature).

Before such a system is implemented, a time base is chosen so that the on-time of the triac is varied within this time base. The ratio of the on-to-off time of the triac within this time interval depends on the thermal time constant of the system and the selected temperature setting. Fig. 31 illustrates the principle of proportional control. For this operation, power is supplied to the load until the ramp voltage reaches a value greater than the dc control signal supplied to the opposite side of the differential amplifier. The triac then remains off for the remainder of the time-base period. As a result, power is "proportioned" to the load in a direct relation to the heat demanded by the system.

For this application, a simple ramp generator can be realized with a minimum number of active and passive components. A ramp having good linearity is not required for proportional operation because of the nonlinearity of the



Fig. 31 - Principles of proportional control.

thermal system and the closed-loop type of control. In the circuit shown in Fig. 32, the ramp voltage is generated when the capacitor  $C_1$  charges through resistors  $R_0$  and  $R_1$ . The time base of the ramp is determined by resistors  $R_2$  and  $R_3$ , capacitor  $C_2$ , and the breakover voltage of the D3202U<sup>a</sup> diac.



#### Fig. 32 — Ramp generator.

When the voltage across  $C_2$  reaches approximately 32 volts, the diac switches and turns on the 2N6975 transistor and 1N914 diodes. The capacitor  $C_1$  then discharges through the collector-to-emitter junction of the transistor. This discharge time is the retrace or flyback time of the ramp. The circuit shown can generate ramp times ranging from 0.3 to 2.0 seconds through adjustment of  $R_2$ . For precise temperature regulation, the time base of the ramp should be shorter than the thermal time constant of the system, but long with respect to the period of the 60-Hz line voltage. Fig. 33 shows a triac connected for the proportional mode.

## **ICAN-6182**

lag the incoming line voltage. The motors, however, are switched by the triacs at zero current, as shown in Fig. 34(b).

The problem of driving inductive loads such as these motors by the narrow pulses generated by the zero-voltage switch is solved by use of the sensitive-gate RCA-40526 triat. The high sensitivity of this device (3 milliamperes maximum) and low latching current (approximately 9 milliamperes) permit synchronous operation of the temperature-controller circuit. In Fig. 34(a), it is apparent that, though the gate pulse  $V_g$  of triac  $Y_1$  has elapsed, triac  $Y_2$  is switched on by the current through  $R_{\perp}$ . The low latching current of the RCA-40526 triac results in dissipation of only 2 watts in  $R_{\perp 1}$ , as opposed to 10 to 20 watts when devices that have high latching currents are used.







Fig. 33 – CA3058 or CA3059 proportional temperature controller.

#### Electric-Heat Application

Fig. 34(a) shows a dual-output temperature controller that drives two triacs. When the voltage V<sub>s</sub> developed across the temperature-sensing network exceeds the reference voltage V<sub>R1</sub>, motor No.1 turns on. When the voltage across the network drops below the reference voltage V<sub>R2</sub>, motor No.2 turns on Because the motors are inductive, the currents J<sub>M1</sub>

For electric-heating applications, the RCA-2N5444 40-ampere triac and the zero-voltage switch constitute an optimum pair. Such a combination provides synchronous switching and effectively replaces the heavy-duty contactors which easily degrade as a result of pitting and wearout from

<sup>\*</sup> Formerly RCA 45412



FORMERLY RCA 40655

Fig. 39 – CA3058 or CA3059 integral-cycle temperature controlle that features a protection circuit and no half-cycling effect.

When the ac line swings negative, capacitor C discharges through the triac gate to trigger the triac on the negative half-cycle. The diode-resistor-capacitor "slaving network" triggers the triac on negative half-cycle to provide only integral cycles of ac power to the load.

When the temperature being controlled reaches the desired value, as determined by the thermistor, then a positive voltage level appears at terminal 4 of the zero-voltage switch. The SCR then starts to conduct at the beginning of the positive input cycle to shunt the trigger current away from the gate of the triac. The triac is then turned off. The cycle repeats when the SCR is again turned OFF by the zero-voltage switch.

The circuit shown in Fig. 39 is similar to the configuration in Fig. 38 except that the protection circuit incorporated in the zero-voltage switch can be used. In this new circuit, the NTC sensor is connected between terminals 7 and 13, and transistor Qo inverts the signal output at terminal 4 to nullify the phase reversal introduced by the SCR (Y1). The internal power supply of the zero-voltage switch supplies bias current to transistor Qo.

Of course, the circuit shown in Fig. 39 can readily be converted to a true proportional integral-cycle temperature controller simply by connection of a positive-going ramp voltage to terminal 9 (with terminals 10 and 11 open), as previously discussed in this Note.

#### Thermocouple Temperature Control

Fig. 40 shows the CA3080A operating as a pre-amplifier for the zero-voltage switch to form a zero-voltage switching circuit for use with thermocouple sensors.



zero-voltage Fig. 40 - Thermocouple temperature control with switching.

#### Thermocouple Temperature Control with Zero-Voltage Load Switching

Fig. 41 shows the circuit diagram of a thermocouple temperature control system using zero-voltage load switching. It should be noted that one terminal of the thermocouple is connected to one leg of the supply line. Consequently, the thermocouple can be "ground-referenced", provided the appropriate leg of the ac line is maintained at ground. The comparator, A1 (a CA3130), is powered from a 6.4-volt source of potential provided by the zero-voltage-switch (ZVS) circuit (a CA3079). The ZVS, in turn, is powered off-line through a series-dropping resistor R6. Terminal 4 of the ZVS provides trigger-pulses to the gate of the load-switching triac in response to an appropriate control signal at terminal 9.



 Thermocouple temperature control with switching. Fig. 41 zero-vo/tage

The CA3130 is an ideal choice for the type of comparator circuit shown in Fig. 41 because it can "compare" low voltages (such as those generated by a thermocouple) in the proximity of the negative supply rail. Adjustment of potentiometer R1 drives the voltage-divider network R3, R4 so that reference voltages over the range of 0 to 20 millivolts can be applied to noninverting terminal 3 of the comparator. Whenever the voltage developed by the thermocouple at terminal 2 is more positive than the reference voltage applied at terminal 3, the comparator output is toggled so as to sink current from terminal 9 of the ZVS; gate pulses are then no longer applied to the triac. As shown in Fig. 411, the circuit is provided with a control-point "hysteresis" of 1.25 millivolts.

Nulling of the comparator is performed by means of the following procedure: Set R1 at the low end of its range and short the thermocouple output signal appropriately. If the triac is in the conductive mode under these conditions, adjust nulling potentiometer R5 to the point at which triac conduction is interrupted. On the other hand, if the triac is in the nonconductive mode under the conditions above, adjust R5 to the point at which triac conduction commences. The thermocouple output signal should then be unshorted, and R1 can be set to the voltage threshold desired for control-circuit operation.

#### MACHINE CONTROL AND AUTOMATION

The earlier section on interfacing techniques indicated several techniques of controlling ac loads through a logic

## **ICAN-6182**

system. Many types of automatic equipment are not complex enough or large enough to justify the cost of a flexible logic system. A special circuit, designed only to meet the control requirements of a particular machine, may prove more economical. For example, consider the simple machine shown in Fig. 42; for each revolution of the motor, the belt is advanced a prescribed distance, and the strip is then punched. The machine also has variable speed capability.



42 - Step-and-punch m achine

The typical electromechanical control circuit for such a machine might consist of a mechanical cambank driven by a separate variable speed motor, a time delay relay, and a few logic and power relays. Assuming use of industrial-grade controls, the control system could get quite costly and large. Of greater importance is the necessity to eliminate transients generated each time a relay or switch energizes and deenergizes the solenoid and motor. Fig. 43 shows such transients, which might not affect the operation of this machine, but could affect the more sensitive solid-state equipment operating in the area.

A more desirable system would use triacs and zero-voltage switching to incorporate the following advantages:

Increased reliability and long life inherent in a. solid-state devices as opposed to moving parts and contacts associated with relays.



Transients generated by relay-contact bounce and non-zero turn-off of inductive load. Fig. 43

- Minimized generation of EMI/RFI using zero-voltage switching techniques in conjunction with thyristors.
- с. Elimination of high-voltage transients generated by relay-contact bounce and contacts breaking inductive loads, as shown in Fig. 42.
- Compactness of the control system.

The entire control system could be on one printed-circuit board, and an over-all cost advantage would be achieved. Fig. 44 is a timing diagram for the proposed solid-state





#### SYNCHRONOUS LIGHT FLASHER

Fig. 50 shows a simplified version of the synchronous-switching traffic light flasher shown in Fig. 49.





Flash rate is set by use of the curve shown in Fig. 16. If a more precise flash rate is required, the ramp generator described previously may be used. In this circuit,  $ZVS_1$  is the master control unit and  $ZVS_2$  is slaved to the output of  $ZVS_1$  through its inhibit terminal (terminal 1). When power is applied to lamp No. 1, the voltage of terminal 6 on  $ZVS_1$  is high and  $ZVS_2$  is inhibited by the current in  $R_x$ . When lamp No. 1 is off,  $ZVS_2$  is not inhibited, and triac  $Y_2$  can fire. The power supplies operate in parallel. The on-off, sensing amplifier in  $ZVS_2$  is not used.

#### TRANSIENT-FREE SWITCH CONTROLLERS

The zero-voltage switch can be used as a simple solid-state switching device that permits ac currents to be turned on or off with a minimum of electrical transients and circuit noise.

The circuit shown in Fig. 51 is connected so that, after the control terminal 14 is opened, the electronic logic waits until the power-line voltage reaches a zero crossing before power is applied to the load  $Z_{\rm L}$ . Conversely, when the control terminals are shorted, the load current continues until it reaches a zero crossing. This circuit can switch a load at zero current whether it is resistive or inductive.

The circuit shown in Fig. 52 is connected to provide the opposite control logic to that of the circuit shown in Fig. 51. That is, when the switch is closed, power is supplied to the load, and when the switch is opened, power is removed from the load.

In both configurations, the maximum rms load current that can be switched depends on the rating of triac  $Y_2$ . If  $Y_2$  is an RCA-2N5444 triac, an rms current of 40 amperes can be switched.

#### DIFFERENTIAL COMPARATOR FOR INDUSTRIAL USE

Differential comparators have found widespread use as limit detectors which compare two analog input signals and provide a go/no:go, logic 'one'' or logic 'zero'' output, depending upon the relative magnitudes of these signals. Because the signals are often at very low voltage levels and very accurate discrimination is normally required between them, differential comparators in many cases employ differential amplifiers as a basic building block. However, in many industrial control applications, a high-performance differential comparator is not required. That is, high resolution, fast switching speed, and similar features are not essential. The zero-voltage switch is ideally suited for use in such applications. Connection of terminal 12 to terminal 7 inhibits the zero-voltage threshold detector of the zero-voltage switch, and the circuit becomes a differential comparator.

Fig. 53 shows the circuit arrangement for use of the zero-voltage switch as a differential comparator. In this application, no external dc supply is required, as is the case with most commercially available integrated-circuit comparators; of course, the output-current capability of the zero-voltage switch is reduced because the circuit is operating in the dc mode. The 1000-ohm resistor R<sub>G</sub>, connected between terminal 4 and the gate of the triac, limits the output current to approximately 3 milliamperes.

When the zero-voltage switch is connected in the dc mode, the drive current for terminal 4 can be determined from a curve of the external load current as a function of dc voltage







\* IF Y2, FOR EXAMPLE, IS A 40-AMPERE TRIAC, R1 MUST BE DECREASED TO SUPPLY SUFFICIENT IGT FOR Y2 • FORMERLY RCA 40691

Fig. 52 - Zero-voltage switch transient-free switch controller in which power is applied to the load when the switch is closed.

92CM-22630



Fig. 53 – Differential comparator using the CA3058 or CA3059 integrated-circuit zero-voltage switch.



Fig. 58 - On-off touch switch.

control circuits. This signal must be electrically isolated from the three-phase power system.

- 3. Three separate triac gating signals are required.
- 4. For operation with resistive loads, the zero-voltage switching technique should be used to minimize any radio-frequency interference (RFI) that may be generated.

#### Isolation of DC Logic Circuitry

As explained earlier under Special Application Considerations, isolation of the dc logic circuity\* from the ac line, the triac, and the load circuit is often desirable even in many single-phase power-control applications. In control circuits for polyphase power systems, however, this type of isolation is essential, because the common point of the dc logic circuitry cannot be referenced to a common line in all phases. In the three-phase circuits described in this section, photo-optic techniques (i.e., photo-coupled isolators) are used to provide the electrical isolation of the dc logic command signal from the ac circuits and the load. The photo-coupled isolators consist of an infrared light-emitting diode aimed at a silicon photo transistor, coupled in a common package. The light-emitting diode is the input section, and the photo transistor is the output section. The two components provide a voltage isolation typically of 1500 volts. Other isolation techniques, such as pulse transformers, magnetoresistors, or reed relays, can also be used with some circuit modifications. **Resistive Loads** 

Fig. 59 illustrates the basic phase relationships of a balanced three-phase resistive. load, such as may be used in heater applications, in which the application of load power is

controlled by zero-voltage switching. The following conditions are inherent in this type of application:

- The phases are 120 degrees apart; consequently, all three phases cannot be switched on simultaneously at zero voltage.
- A single phase of a wye configuration type of three-wire system cannot be turned on.

## **ICAN-6182**

3. Two phases must be turned on for initial starting of the system. These two phases form a single-phase circuit which is out of phase with both of its component phases. The single-phase circuit leads one phase by 30 degrees and lags the other phase by 30 degrees.

These conditions indicate that in order to maintain a system in which no appreciable RFI is generated by the switching action from initial starting through the steady-state operating condition, the system must first be turned on, by zero-voltage switching, as a single-phase circuit and then must revert to synchronous three-phase operation.

Fig. 60 shows a simplified circuit configuration of a three-phase heater control that employs zero-voltage synchronous switching in the steady-state operating condition, with random starting. In this system, the logic command to turn on the system is given when heat is required, and the command to turn off the system is given when heat is not required. Time proportioning heat control is also possible through the use of logic commands.

The three photo-coupled inputs to the three zero-voltage switches change state simultaneously in response to a "logic command". The zero-voltage switches then provide a positive pulse, approximately 100 microseconds in duration, only at a zero-voltage crossing relative to their particular phase. A balanced three-phase sensing circuit is set up with the three zero-voltage switches each connected to a particular phase on their common side (terminal 7) and referenced at their high side (terminal 5), through the current-limiting resistors R4, R5, and R6, to an established artificial neutral point. This artificial neutral point is electrically equivalent to the inaccessible neutral point of the wye type of three-wire load and therefore is used to establish the desired phase relationships. The same artificial neutral point is also used to establish the proper phase relationships for a delta type of three-wire load. Because only one triac is pulsed on at a time, the diodes (D1, D2, and D3) are necessary to trigger the opposite-polarity triac, and, in this way, to assure initial latching-on of the system. The three resistors (R1, R2, and R3) are used for current limiting of the gate drive when the opposite-polarity triac is triggered on by the line voltage.

In critical applications that require suppression of all generated RFI, the circuit shown in Fig. 61 may be used. In addition to synchronous steady-state operating conditions, this circuit also incorporates a zero-voltage starting circuit. The start-up condition is zero-voltage synchronized to a single-phase, 2-wire, line-to-line circuit, comprised of phases A and B. The logic command engages the single-phase start-up zero-voltage switch and three-phase photo-coupled isolators OC13, OC14, OC15 through the photo-coupled



Fig. 59 – Voltage phase relationship for a three-phase resistive load when the application of load power is controlled by zero-otage witching: (a) voltage warforms, (b) load-circuit orientation of voltages. (The dashed lines indicate the normal relationship of the phases under steady-state conditions. The deviation at start-up and turn-off should be noted.)

515

The dc logic circuitry provides the low-level electrical signal that dictates the state of the load. For temperature controls, the dc logic circuitry includes a temperature sensor for feedback. The RCA integrated-circuit zero-voltage switch, when operated in the dc mode with some additional circuitry, can replace the dc logic circuitry for temperature controls.



#### **Considerations in Low-Noise Performance**

Fig.5 shows the schematic diagram of a noise model useful in a review of the considerations pertinent to optimizing low-noise performance in amplifier operation.



Fig. 5 - Sources of noise in the transistor-amplifier stage.

This model illustrates that consideration must be given to three major sources of noise:

- Noise contributed by the "thermal-noise" voltage developed across the signal-source resistance, R<sub>s</sub>. The magnitude of this voltage in √/Hz is approximately equal to √4KTR<sub>8</sub> for a 1-cycle bandwidth, where k is Boltzmann's constant (1.38 x 10<sup>-23</sup> joule/<sup>c</sup>K), T is the temperature in degrees Kelvin, and R<sub>s</sub> is the source resistance in ohms.
- 2. The noise voltage,  $E_n$ , resulting from the combined effects of shot noise due to emitter current flow and thermal noise due to transistor base resistance. These effects add in rms fashion to give a total  $E_n$  equal to  $(E_{shot}^2 + 4KTrb'b)^{1/2}$ . The shot-noise component,  $E_{shot}$ , is inversely proportional to the square root of  $I_{EQ}$ , and has a value

$$E_{shot} = \frac{14.2 \times 10^{-12}}{\sqrt{1EQ}} (V/Hz.)$$

In super-beta transistors, the base resistance component of  $E_n$  tends to dominate, particularly at currents greater than 10 microamperes. In addition, this component of  $E_n$  has been experimentally found to be inversely related to operating current. Therefore, the total value of  $E_n$  is inversely related to operating current  $I_{EO}$ . For example, the CA3095E has a total 1-kHz  $E_n$  of approximately 15 nV/ $\sqrt{Hz}$  at a collector current of 5 microamperes.

3. The noise current,  $I_n$ , resulting from the combined "shot noise" generated by the flow of base current and the I/fnoise generated in the transistor. The magnitude of  $I_n$  is approximately proportional to  $\sqrt{I_B}$ , where  $I_B$  is the base current. The value of  $I_n$  is typically 0.12 pA/ $\sqrt{Hz}$  at f = 10 Hz when the super-beta differential-cascode amplifier in the CA3095E is operating at  $I_{EQ} = 5 \ \mu$ A.  $I_n$  decreases to approximately 0.03 pA/Hz at f = 1 kHz.

When each input terminal in a differential amplifier is driven from a source resistance ( $R_s$ ), the total noise voltage (referred to the input, see Fig. 5) per unit bandwidth is given by:

$$E_{nti} (in V/\sqrt{Hz}) = \sqrt{2KTR_s + 2(\overline{I_nR_s})^2 + (E_n)^2}$$

When amplifiers are driven from low source impedances,  $E_n$  is the predominant factor in noise contributions, whereas the effect of  $I_n$  predominates when input signals are supplied from high source impedances. Consequently, since the CA3095E operates with very high beta at very low operating currents, it has exceptionally low values of  $I_n$ , and is an excellent choice to amplify signals from high source resistances when low amplifier noise contribution is desired. Additionally, the incidence of "popcorn" (burst) noise<sup>2</sup> is low in the CA3095E, a characteristic which further enhances its suitability for use in amplifying signals supplied from high-impedance sources. Figs. 6 and 7 show typical data on  $I_n$  and  $E_n$  characteristics, respectively, as a function of frequency, for the super-beta transistors in the CA3095E.

Because the operating current of the super-beta transistors in the CA3095E is adjustable over a wide range, the circuit designer can optimize the operating current for maximum



Fig. 6 — Noise current I<sub>n</sub> as a function of frequency f for each super-beta cascode-amplifier transistor pair (Ω<sub>1</sub> - Ω<sub>3</sub> and Ω<sub>2</sub> - Ω<sub>4</sub>).

signal-to-noise ratio at a particular frequency and source resistance. This adjustment is accomplished by selecting an operating point for which  $E_{\rm p}$  is approximately equal to  $\sqrt{2}$   $l_{\rm p}$   $R_{\rm s}.$  For example, the optimum operating collector currents in the differential-cascode amplifier are about 5 micro-amperes when the amplifier is to be driven from two 300-kilohm source resistors. For operation from higher source resistances, the currents should be proportionately lower, and vice versa. Operating currents in the trange from 0.1 to 1.0 milliampere are recommended when the amplifier is to be operated as a low-noise video amplifier. At these current levels, the gain-bandwidth product  $(f_{\rm T})$  is increased significantly with respect to low collector current operation.

#### ILLUSTRATIVE CIRCUIT APPLICATIONS

Like other RCA transistor-array IC's, the CA3095E offers the circuit designer a class of solid-state devices featuring matched electrical and thermal characteristics, compactness, ease of physical handling, economy, and versatility of use. The



ig.7 – Noise voltage E<sub>n</sub> as a function of frequency f for each super-beta cascode-amplifier transistor pair (Q<sub>1</sub>-Q<sub>3</sub> and Q<sub>2</sub>-Q<sub>4</sub>).

CA3095E is an electronic "building block" which permits the designer to optimize performance of a particular circuit for gain, noise, power consumption, bandwidth, and/or other specific considerations. Some typical circuit applications of the CA3095E are described below.

#### High-Input-Resistance Low-Noise Amplifier

The CA3095E contains all the transistors necessary for the construction of a low-noise, feedback amplifier having a high input resistance ( $R_{\rm IN} \cong 20$  MΩ) and a 3-dB **bandwidth** of about 50 kHz. In the circuit shown in Fig. 8, voltage gain is provided by a cascade of two stages, the differential-cascode stage (Q1, Q3 - Q2, Q4) and the differential stage (Q7, Q8). Transistor Q6 is an interstage emitterfollower. The voltage gain of the amplifier (approximately 30 dB with the circuit values shown) is essentially established by the ratio of R8 to the parallel combination of R5 and R6. The R8, C2 network couples feedback around the entire amplifier. Capacitor C4 provides stabilizing compensation. The output-voltage swing (E<sub>0</sub>) is typically 3 volts, peak-to-peak. Typical noise-figure data are shown in Fig. 8. Power consumption of the amplifier

## ICAN-6222



Fig. 8 - High-input-resistance, low-noise amplifier circuit

is typically about 750 microamperes at a supply voltage of 12 volts, although the current in transistors  $Q_1$  and  $Q_2$  is less than 5 microamperes.

#### Low-Noise Video Amplifier

The circuit shown in Fig. 9 illustrates the use of super-beta transistors in the input stage of a video amplifier. The circuit is capable of delivering 4 volts, peak-to-peak, of output signal with a typical gain of 33 dB across a bandwidth from dc to 10 MHz (3-dB point). In this application, each super-beta transistor is biased for operation at about 400 microamperes to achieve wideband operation. The super-beta transistor characteristics minimize the contributions to noise generated by noise current (In) in the input stage. The equivalent input-noise-voltage-vsfrequency characteristics for the entire amplifier circuit are shown in Fig.10. Transistors Q1 through Q4 are connected as an emitter-coupled pair of cascode amplifiers with a single-ended load resistor, R<sub>3</sub>, to drive a discrete transistor Q-PNP. This combination provides sufficient current gain to drive  $Q_6$ , the voltage-gain-stage transistor, with load resistor Rg. Resistor R7 provides a path for dc and ac feedback around this stage. Transistor  $Q_8$  is an emitter-follower output stage. The typical current drain of the amplifier is approximately 8 milliamperes at a total supply voltage of 10 volts.









Fig. 14 — Op-amp with unity gain preamplifier.



#### Fig. 15 — Op-amp with high-gain preamplifie

reactance of the coupling capacitor C must be much lower than 5 megohms to achieve the high-input-impedance characteristic described above.) The low-drift, long-time-constant integrator circuit shown in Fig. 16(b) is another excellent application for the CA3095E super-beta transistor array. Because exceedingly low input bias currents permit the use of a high-value integrating resistor, R, without introducing substantial error, longtime-constant integration can be accomplished. The low inputoffset-voltage drift characteristic of the super-beta transistors also contributes to low-error performance. Further reductions in error effects, particularly with temperature variation, can be achieved by using a temperature compensated bias-current source (e.g., R1-R3, D1). In the circuit of Fig.15, such an arrangement could be implemented by using  $Q_6$  in a diode connected fashion to serve as D1. With such an arrangement, temperature-compensated bias current is applied to the inverting input terminal.

#### High-Input-Impedance DC-Voltmeter Circuit

The combination of a preamplifier circuit using the CA3095E in conjunction with a CA748 op-amp as described above is adaptable to dc-voltmeter circuits requiring high input impedance, as illustrated by the circuit of Fig. 17. An appropriate resistor-divider network is provided to develop a dinput signal at terminal 9 of the CA3095E with transistors  $Q_1 \cdot Q_3$  and  $Q_2 \cdot Q_4$  connected in the differential-cascode



9205 22483

Fig. 16 — Typical super-beta op-amp applications: (a) piezoelectric transducer amplifier (b) Iow-drift, long-time-constant integrate





arrangement. Biasing and dc feedback are applied at terminal 7 of the CA3095E through a 10-megohm resistor. The CA748 op-amp drives a 200-microampere meter calibrated in terms of the voltages to be measured. A full-scale reading occurs when the voltage applied to pin 9 is 500 millivolts dc. The entire circuit is nulled with the 500-kilohm zero-adjustment potentiometer. The total power-supply requirement is only 6 volts with a supply current of only 300 microamperes; this requirement can be met with batteries. The input impedance of this simple circuit is approximately 40 megohms on all scales.

#### Preamplifier for Tape-Head Signals

The exceptional low-noise characteristics of the CA3095E make it suitable for preamplifier service in professional-grade tape-playback systems. A typical circuit with equalization for NAB standards (7.5 in/s) is shown in Fig. 18. Transistors Q1 and Q3 are cascode-connected as the input stage, and transistor Q6 is connected as a common-emitter post-amplifier. Transistors  $Q_2$  and  $Q_4$  are non-conductive because the emitterbase junction in  $Q_2$  and the base-collector junction in  $Q_4$  are shunted by external wiring. Equalization for the NAB tapeplayback, frequency-response characteristics is provided by the  $R_1$ ,  $C_1$ ,  $C_2$  network connected in the ac feedback path; DC feedback stabilization is provided by the path through resistor R2. The amplifier has an over-all gain of about 37 db at 1 kHz, and can deliver output voltages in the order of 25 volts, peakto-peak. The circuit configuration of Fig.18 is preferred to the differential-amplifier configuration because it limits the inputnoise contribution to that of a single transistor (e.g., Q1).

#### Preamplifier for Signals from Magnetic-Phonograph Cartridges

The exceptional low-noise characteristics of the CA3095E are also of great use in preamplifier service in equipment used to reproduce signals from magnetic phonograph cartridges. A typical circuit for this application with equalization for RIAA



3

**ICAN-6222** 

#### Fig. 18 — Tape play-back preamplifier equalized for NAB standards (7.5 in/s).

playback standards is shown in Fig. 19. Transistors Q<sub>1</sub> and Q<sub>3</sub> are cascode-connected as the input stage, and transistor Q<sub>6</sub> is connected as a common-emitter post-amplifier. Transistor Q<sub>2</sub> and Q<sub>4</sub> are non-conductive because the emitter-base junction in Q<sub>2</sub> and the base-collector junction in Q<sub>4</sub> are shunted by external wiring. Equalization for the RIAA phonograph-frequency-response characteristics is provided by the R<sub>1</sub>, C<sub>1</sub> network connected in the ac feedback path. DC feedback stabilization is provided by the path through resistor R<sub>2</sub>. The amplifier has an over-all gain of about 40 dB at 1 Hz, and can deliver output voltages in the order of 25 volts, peak-to-peak. The dynamic range of these circuits is typically about 95 dB with the gains indicated.



Fig. 19 – Preamplifier equalized for RIAA standards applicable to magnetic phonograph catridges.

#### ACKNOWLEDGMENT

The circuits of Figs. 18 and 19 were designed by L.A. Kaplan.

#### REFERENCES

- "Super-Beta Transistor Array," CA3095E, RCA Data File No. 591.
- "Measurement of Burst ("Popcorn") Noise in Linear Integrated Circuits," T. J. Robe, RCA Application Note ICAN-6732.
- 3. "Operational Amplifiers," RCA Data File No. 531.

The "on" and "off" condition of the transistor  $Q_{54}$  is determined by the state of the transistor-pair  $Q_{11}$  and  $Q_{12}$ . During the "on" (sampling) interval, a signal from the horizontal rate keyer disables transistor  $Q_{11}$  and the collector current of the transistor  $Q_{12}$  maintains the transistor  $Q_{54}$  in the "on" condition. During the "off" (hold) period, transistors  $Q_{11}$  and  $Q_{12}$  charge their states and the transistor  $Q_{54}$  is "off".

The bias sample-and-hold circuit, similar in structure to the above-described circuit, consists of the sampling switch Qsg and the transistor-pair Q17 and Q18. This circuit, also activated by a signal from a horizontal rate keyer, samples the quiescent potential of the phase detector. The two signals, the error and the bias, processed by the sampling circuits, are stored in filter capacitors, and are applied to opposite terminals of a differential phase control. The phase control circuit synchronizes the reference carrier produced by the VCO.

Depending on the free-running frequency of the VCO, the detected signal is in the form of positive or negative going pulse trains which are then stored in a filter capacitor. The sampling switch has equal drive capabilities for both polarities of the signal; a requirement of particular importance in the presence of noise signals. Non-linear operation of the detector and sampling circuit would produce a rectified dc component causing an erroneous detuning of the VCO.

#### The VCO Loop

The amplification and amplitude limiting of the oscillator signal takes place in the amplifier-limiter formed by the transistor-pair Q60 and Q\_20. The output from Q<sub>20</sub> is fed to the dc controlled phase-shifter and returns to the amplifier through a crystal filter. The amplifier operates in a non-inverting mode, hence, the total phase shift through the phase-shifter plus crystal filter must be a multiple of 2 r radians. The crystal filter is tuned to the subcarrier frequency and the filter band-width is determined by a resistor in series with the crystal. The DC controlled phase-shifter has a phase range of approximately

 $\pm \frac{\pi}{4}$  radians, and a phase change activated by a control signal

results in a corresponding oscillator frequency change.

In the phase-shifter, the oscillator signal available at the collector of Q<sub>20</sub> is applied to the base of Q<sub>14</sub> from which it proceeds along two paths. An integrated capacitor C<sub>2</sub> couples this signal from the emitter of Q<sub>14</sub> to the collector load of Q<sub>15</sub> and, at this point, the signal is phase-shifted by approximately  $\pi/4$  radians. In the second path, the signal arriving at the collector of Q<sub>15</sub> passes through a current splitter formed by the transistor G<sub>15</sub> of the signal is reduced to a level determined by the control voltage at the bases of transistors Q<sub>56</sub> and Q<sub>15</sub>. At one extreme, transistor Q<sub>15</sub> is OFF and the signal arriving through the transistor Q<sub>15</sub> only. Conversely, with transistor Q<sub>15</sub> ON, and Q<sub>56</sub> OFF, the signal arriving through the transistor Q<sub>15</sub> is phase-oriented so that the resultant signal has a phase of  $+3/4 \pi$  radians. The phase-control is linear throughout most of the control range.

A buffer amplifier is used to supply the CW carrier required for the demodulators, and the carrier is available at terminal 8. Internally, the buffer amplifier supplies the two synchronous detectors. Two R-C phase-shifters fed from the buffer amplifier provide the required phase orientation. A lowpass  $R_{14}$ -C3 filter shifts the carrier to the AFPC detector by  $-\pi/4$  while a high-pass filter provides a  $+\pi/4$  oriented carrier for the ACC-killer detector.

#### AMPLITUDE CONTROL OF THE CHROMINANCE SIGNAL

Two cascaded amplifier stages serve to process the chroma signal and several signals are developed to control the gain of each stage.

#### First Chroma Amplifier and ACC Servo Loop

The first chroma amplifier, shown in Fig. 4, is controlled by the burst responsive ACC-killer detector only. The amplifier formed by the transistor-pair  $Q_1$ ,  $Q_2$  is driven single-ended by the applied composite chroma signal. The amplified output from this stage drives differentially the synchronous ACCkiller detector. The gain of the first amplifier is a function of the dc emitter current supplied by the constant current source  $Q_3$ . This current source is biased to provide a nominal current and, hence, a nominal gain in the first amplifier stage. The bias of the current source is reduced in response to a detected burst signal and the gain of the first stage diminishes correspondingly.



detector from the switching pulses generated in the sampling circuits. The sample-and-hold action is accomplished by controlling the conduction current in transistor  $Q_{54}$  thus alternating the charge path during those intervals. During the sampling interval, transistor  $Q_{54}$  conducts and its emitter exhibits a relatively low impedance in comparison with the value of the integrated charging resistor  $R_{20}$ . The detected or

sampled signal is stored in the AFPC filter capacitor which, with  $R_{20}$ , determines the time constant during this time interval. During the hold period, transistor  $Q_{54}$  is off and the filter time constant is several orders of magnitude larger than previously. The discharge of the filter capacitor is reduced to very small base bias currents only and little of the stored information is lost.



Fig. 7— Complete circuit diagram showing details of the keying circuit and internal bias circuits.



Fig. 7- Supply current and AFC voltage as a function of temperature.

exhibit inductive reactance at their terminals. The nominal input impedance of the CA3089E is approximately 9,000 ohms, and it is not recommended that an impedance match be attempted. Most commercial receivers use ceramic-filter frequency-selective elements that normally have source impedances of 500 ohms or less. When these filters are properly terminated with loading resistors, the typical source impedance is further decreased to 250 ohms or less. Higher levels of source impedance are possible with very careful circuit layout; however, the maintenance of stability could be difficult.

The CA3089E has a frequency response that is typically flat to 20 MHz; consequently, the device can provide useful gain well above that frequency. If the device is used at lower frequencies, the larger-value bypass capacitors required may not be adequate to bypass the higher frequencies. Double bypassing with lower-value capacitors can overcome such a problem. Another means of alleviating the problem is to externally reduce the frequency response by using a small capacitance across the output load of the device.



printed-circuit board



b) Component side – top view.

Fig. 8.-. CA3089E and outboard components mounted on a printed circuit board.

#### Quadrature-Detector Circuits

The quadrature-detector tuned circuit is connected between pins 9 and 10. The signal voltage at pin 8 is normally coupled to pin 9 through a choke. The circuit values for the detector network are determined by several factors, the primary one being distortion at a particular level of recovered audio. Distortion is determined by the phase linearity of the quadrature network and is not influenced by the device unless excessive, recovered audio overdrives the audio circuit. With a single tuned network, the phase

linearity improves as the bandwidth increases: however. recovered audio decreases. A satisfactory compromise for most FM-receiver applications is reflected in the circuit of Fig. 9(a). This circuit typically provides 400 millivolts rms of recovered audio with less than 0.5-percent distortion. Because a double-tuned circuit has better phase linearity over a wider bandwidth, distortion figures of less than 0.1-percent are attainable with the network used in the circuit of Fig. 9(b). Proper alignment and coupling adjustment of the double-tuned circuit are most easily accomplished while viewing the resulting S curve. Initial adjustment of the primary tuning slug to the proper crossover is made with the secondary slug removed. The secondary tuning slug is then



ALL RESISTANCE VALUES ARE IN OHM

AL TUNES WITH NO P(C) AT 10.7 MHz QA(UNLOADED)™75 (G.I. AUTOMATIC MFG. DIV. EX22741 OR EQUIVALENT)



201 OF 34e ON 7/32" DIA. FO : PRI. - Q<sub>0</sub> (UNLOADED) ≅ 75 (TUNES WITH 100 pF (C1) 201 OF 344 ON 7/32" DIA. FORM SEC. - Q<sub>0</sub> (UNLOADED) ≅ 75 (TUNES WITH 100 pF (C2) 201 OF 344 ON 7/32" DIA. FORM ER CENT OF CRITICAL COUPLING) # 70%

E VALUES PERMIT PROPER OPERATION OF MUTE (SQUELCH) CIRCUIT "E" TYPE SLUGS, SPACING 4mm (b)

Fig. 9- (a) Test circuit for the CA3089E using a single-tuned detector coil, (b) test circuit for the CA3089E using a double-tuned detector coil.

adjusted until a slight "ripple" is observed moving along the S curve. If the ripple is excessive (enough to distort the S curve) the coupling is too tight. If no ripple is observed, the coupling is too loose. As the ripple moves through the crossover point, it will be observed that the S curve becomes more linear near the center frequency. Slight readjustment of both slugs may be necessary for final alignment. The best performance can then be achieved by slight adjustment while

## **ICAN-6257**

measuring distortion. The coupling may be varied by either moving the coils or by changing the value of the secondary load resistor.

Various circuit values can be used to obtain the same recovered audio, but the basic conditions of circuit bandwidth and phase linearity must be maintained. The detector circuit also sets up conditions which are required for proper operation of the mute circuit. The rf voltage on pin 9 must be held at approximately 175 millivolts rms, ±25 millivolts. The reason for this requirement is discussed subsequently in connection with the mute logic circuit. The approximate voltage at pin 9 is determined from the equivalent circuit shown in Fig. 10.

The peak-to-peak voltage on pin 9 is: DI |V9|≅

$$\approx |v_8| \frac{\omega}{\omega_{ch}}$$

where R1 is the total parallel resistance and V8 is approximately 300 millivolts, peak-to-peak.

The Q of the tuned circuit between pins 9 and 10 may be affected by the effective Q of the choke between pins 8 and 9 and the series resistor R31 in the CA3089E. All of the above factors should be considered in selecting circuit values. Table I lists some typical combinations of component values under various conditions.

A choke is normally selected to equalize delays in the signal path and in the limiter-quadrature path. It also reduces the if harmonic content across the quadrature circuit. In some cases, such as in narrow-band applications, it may become necessary to use a capacitor as the coupling component where large values of inductance with high Q's are difficult to obtain. If a capacitor is used, the phase of the recovered audio and AFC voltage will be reversed, some asymmetry of the S curve may result, and the distortion may be adversely affected to a small degree.

As indicated above, the inductance between pins 8 and 9 tends to equalize delays in the detector signal paths. The matching of elements of the IC in the balanced detector



Fig. 10-Equivalent circuit us pin 9 of the CA3089E in Fig. 9.

circuit results in an AFC output with a very small offset when referred to the voltage at pin 10. For most applications, the inherent offset variation is well within tolerances, and does not affect circuit performance. In some narrow-band applications, however, the offset becomes more critical because of the very narrow bandwidth. In such situations, the combination of normal production variations of the device and the external circuit components results in receiver detuning when the AFC loop is closed. This detuning results in an increased distortion of the recovered audio. This distortion can be corrected with the addition of a variable capacitor from pin 8 to ground to provide phase compensation. The capacitor can be adjusted to provide zero AFC offset with minimum distortion. Generally, the offset is in one direction for a given set of conditions. The addition of a fixed capacitor will minimize variations sufficiently to satisfy many applications. A value of 5 picofarads is an effective value for the circuit of Fig. 9(a) with the recommended PC-board layout. Conversely, the offset created by using a capacitor between pins 8 and 9, as mentioned earlier, may be compensated by placing an inductance between pins 8 and 10.

#### Audio and AFC Circuits

The audio and AFC circuits are very similar, and both develop the same audio signal at their respective output terminals. The audio output voltage on pin 6 is developed across an internal, nominal, 5,000-ohm resistor (R49) connected to the 5.6-volt reference. In addition, the audio signal level can be attenuated by providing a direct current into pin 5 without any shift in its dc level. The audio output,



455 kHz without the use of external circuitry. The rf-AGC and mute logic circuits do not develop sufficient dc voltage



Fig. 15-Suggested PC-board pattern and parts layout for the circuit of Fig. 14.

to perform their functions, and the meter output signal loses its logarithmic characteristic and exhibits peaks and valleys as input signal is increased. Operation of the rf-ACG and mute logic circuits may be enhanced by the addition of a dc amplifier and inverter to each circuit. A simple example using a CA3096E IC transistor array is shown in Fig. 16.<sup>3</sup>

The CA3089E may be used effectively in narrow-band communication receivers. In double-conversion receivers, some of the functions of the CA3089E are negated at a 455-kHz intermediate frequency. However, if a 10.7-MHz intermediate frequency is used, all of the auxiliary features



Fig. 16—External mute and rf-AGC drive circuits for the CA3089E operating at 455 kHz. External transistors are parts of the CA3096E n-p-n/p-n-p transistor array.

may be used, but another set of problems is encountered. The small deviation signals encountered in narrow-band systems require the use of high-Q circuits in the quadrature detector, as indicated in Table I. However, variations in external-component parameters with temperature changes may cause the tuned frequency of the detector to drift out of the if pass band. Normally temperature-compensated components are necessary. The CA3089E, operating in conjunction with an inexpensive operational transconductance amplifier,  $^{4,5}$  provides means of locking the tuned circuit to the incoming frequency. Fig. 17 shows the block diagram of such a system. The AFC output voltage developed across the resistor between pins 7 and 10 is amplified by the op-amp and drives a varactor to maintain the tuned frequency on the incoming signal frequency.



Fig. 17- Detector frequency-stabilization circuit.

The CA3089E may also be used as the core of an ultra-linear FM generator; Fig. 18 shows the circuit. The carrier is generated by the CA3089E with the introduction of feedback from the output terminal, pin 8. The carrier is modulated by the varactor connected across the tuned circuit at the input of the CA3089E. The varactor is driven by the output of the differential amplifier, A1, using a CA3028 IC.6.7 This differential-amplifier stage is driven at one of its input terminals by the audio modulating signal. Negative feedback of the audio signal is provided by driving the other differential-amplifier input from the recovered audio output of the CA3089E at pin 6. The detector circuit uses a double-tuned transformer to produce audio with very little

ICAN-6257

distortion at pin 6. This feedback technique results in a very low distortion modulation. The rf output of the CA3089E at pin 8 is essentially a square wave, and is fed to a tuned-amplifier stage to buffer the signal and restore the sine-wave-shaped rf output signal.

#### Acknowledgments

The author thanks Jack Craft for his aid and suggestions in many discussions and Frank Curley for his aid in circuit construction and collection of data.

#### Bibliography

- "Advances in FM Receiver Design," J. Avins, IEEE Transactions on Broadcast and TV Receivers, Aug., 1971.
- "High-Performance FM Receivers Using High-Gain Integrated-Circuit IF/Amplifiers," T.J. Robe, L. Kaplan IEEE Transactions on Broadcast and TV Receivers, Sept. 1966.
- RCA Data Bulletin, File No. 595: CA3096 NPN/PNP Transistor Array IC.
- 4. RCA Data Bulletin, File No. 475: CA3080 Operational Transconductance Amplifier.
- "Applications of the CA3080 and CA3000A High-Performance Operational-Transconductance Amplifiers," H.A. Wittlinger, RCA Application Note ICAN-6668.
- 6. RCA Data Bulletin, File No. 382: CA3028A, Differential/Cascode Amplifiers.
- 7. "Application of the RCA CA3028A and CA3028B Integrated Circuit RF Amplifiers in the HF and VHF Ranges," RCA Application Note ICAN-5337.



Fig. 18– FM generator circuit.



Fig. 2. Detailed block diagram of the CA3068 together with its peripheral tuned circuits.



this composite waveform drive the keyed agc amplifier Q27, which in turn drives Q28. Without a video rf signal there is no video signal output, and Q27 conducts during the keying intervals (the horizontal pulse is connected to terminal 3). As the detected signal level increases in amplitude and the output voltage at terminal 19 approaches its typical operational level of 7 volts peak-to-peak, the peak potential at the base of Q27 begins to fall below 0.8 volt. Under these conditions, the keying current formerly channeled through Q27 is diverted through diode D4. As the signal level rises even higher, a greater portion of the Q27 collector current is diverted through D4, and the base current to Q28 is proportionately increased. A 10-microfarad capacitor is normally connected between terminal and ground and is, by this connection, put in shunt with Q28. The charge on this external capacitor is maintained through a bleeder resistor to V+. As the base current to Q28 increases, Q28 discharges the capacitor at a rate that is proportional to the base current of Q28. Integration of the total charge on the capacitor over the keying interval yields a dc level (agc voltage) that is inversely proportional to the incoming signal level; i.e., agc voltage approaches zero as the signal increases.

Any high-performance age system must have noise-immunity characteristics in order to avoid the establishment of false agc levels. AGC voltage developed from random noise can produce "wash-out", "blank raster" and/or a momentary "loss of sync". The CA3068 is designed with an improved noise-immunity circuit that essentially removes the keying current during periods of high noise input. The active devices responsible for providing protection against this deleterious effect of the impulse noise are the "noise detector", Q29, and the "noise clamp" Q31, which is driven by Q30. Impulse noise is channeled through the high-pass filter network consisting of C10 and R36 to the detector input Q29. Q29 and C11 comprise a conventional peak detector. The dc level across C11, which is proportional to the level of impulse noise, turn on Q30 and Q31, thereby clamping the keying supply voltage (terminal 3) to ground. In actual operation, the terminal-3 supply has a series resistance that is large enough to limit the peak current into the zener diode (Z5) to approximately 0.8 milliampere. When Q31 conducts, it shunts this current to ground.

The sound-if-channel and PIX-IF-channel signals whose "carrier" frequencies are 41.25 MHz and 45.75 MHz, respec-tively, are applied to terminal 12. Q32 functions as a buffer between the interstage-tuned-circuits associated with terminal 12 and the PIX/sound-channels amplifier, Q33. The intercarrier frequency (the difference frequency between the PIX and sound "carrier" frequencies) is detected by the peak de-tector Q34 and C12. The resultant 4.5 MHz FM sound-intercarrier signal is fed to transistor Q35. This transistor and Q36 form a differential pair that provides an amplified intercarrier sound-if signal to the base of Q37. A feedback system through the RC networks in the Darlington emitter-follower output of Q37 provides bandpass shaping in the region of 4.5 MHz while maintaining a low dc gain. The low level of dc gain is desirable because the circuit receives its bias in an open-loop manner from terminal 16. The bandpass of this amplifier system is fairly broad, and even though it is optimized for 4.5 MHz operation, there is relatively high output at other intercarrier frequencies, as shown in the curve in Fig. 4.



Fig. 4. Relative sound-carrier output as a function of frequency

The internal zener reference-diode consists of the series diode arrangement shown connected between terminal 18 and the substrate in Fig. 3. A regulator-circuit configuration showing the

itor connected between terminal 4 and ground. An RC decouping network smooths the age ripple associated with the charge and discharge of the 10-microfarad capacitor at the horizontal-oscillator frequency rate. The age system is normally keyed from the horizontal-output circuit in the TV system. This keying pulse should be applied to terminal 3. The magnitude of the pulse should be sufficient to supply a nominal peak current value of 0.8 milliampere into terminal 3. The value of the series resistor R<sub>q</sub> associated with terminal 3 may be computed as follows: During the conduction period (with keying applied), the constant-voltage components within the integrated circuit account for:

$$\begin{split} & V_{k} = 8.2 \text{ V} \\ & (\text{It is assumed that } 13 = 0.8 \text{ mA}) \\ & \text{If the keying-pulse magnitude, } V_{p}, \text{ is } 15 \text{ V}, \text{ then:} \\ & \text{I3} = 0.8 \text{ mA} = \frac{15 \cdot V_{k}}{R_{k}} = \frac{(15 \cdot 8.2) \text{ V}}{R_{s}} \end{split}$$

#### R<sub>s</sub> = 8.5 kilohms

The sound output is derived from terminal 2 at a level compatible with the input requirements of a TV-sound-if-subsystem IC, such as the RCA CA3065. There is also a dc component of approximately 6.7 volts present at terminal 2. Coupling networks to subsequent circuits must contain a suitable dc-blocking capacitor.

Small chokes located in the sound and video outputs (terminals 2 and 19) should be self-resonating at the intermediate frequencies to prevent if leakage into subsequent stages

The CA3068 if subsystem has an internal zener reference-diode that permits operation of the subsystem with an external voltage-regulator pass transistor. A suggested circuit arrangement is shown as part of the over-all if schematic diagram in Fig. 5 (b). The voltage-regulator pass-transistor has a nominal output voltage of 11.2 volts. Bypassing of the V4 supply with reference to the if subsystem is important, and the suggested arrangement shown in the application circuit (Fig. 10) should be used. Specifically, terminal 15 should be bypassed to terminal 17 on the CA3068. Even though terminal 17 is at dc ground potential, it should not be tied to ground but rather should be bypassed in the manner shown to avoid mutual impedance coupling within the CA3068.

#### MONOCHROME TV

The delayed agc circuits used in the CA3068 were originally intended to control a MOSFET in the rf-stage of the TV tuner. This arrangement permits direct application of the delayed-agc voltage from the CA3068 to the tuner. In monochrome receivers, however, it is common practice to employ a bipolar transistor in the rf-stage of the tuner, and a circuit with a "forward" agc characteristic is required to control the rf-stage. This characteristic is easily established by means of an inverter network utilizing a p-n-p transistor, as shown in the circuit of Fig. 9.



Fig. 9. Block diagram of an if system for a monochrome re ceiver showing peripheral agc circuit.

As the input signal level increases, the forward-agc delay voltage is developed at the tuner when the voltage at terminal 7 of the CA3068 decreases. The age voltage applied to the rf-stage of the tuner (Fig. 9) is derived from the collector of the p-n-p transistor. As the delay-age voltage is generated at terminal 7 of the CA3068, the base of the p-n-p inverter is driven into conduction, which causes more current to flow through the collector circuit, so that a positive (or forward) age potential is generated for the bipolar transistor in the tuner.

#### TV RECEIVER PIX-IF CIRCUIT APPLICATIONS

In this section, the application of the CA3068 integrated circuit in a color and a monochrome TV receiver is described. The circuits shown were constructed on single-sided copper PC boards.

As previously noted, because of the high gain encountered in PIX-IF design, positive feedback must be avoided if the amplifier is to remain free of spurious oscillation. To this end, the optimization of printed board layout and component placement is essential. The proper choice of bypassing components and signal-path layout is necessary to avoid feedback through ground loops.

#### IF CIRCUIT FOR COLOR TV RECEIVER

The schematic diagram of an if system for a color-TV receiver is shown in Fig. 10. A parts list and illustrations showing the PC-board component layout (top view) and the actual printed circuit (bottom view of board) are shown in Appendix A. Since most current color-TV receivers employ automatic-fine-tuning (AFT) systems, an AFT system using the CA3064 has also been included on the same board; Fig. 10 includes the AFT circuit.

The if-response is determined by the triple-tuned circuit, which consists of three traps: two preceding the IC and an interstage double-tuner circuit with one trap. In the triple-d-tuned circuit, the two bridge-T traps are used to provide attenuation of the adjacent-channel picture carrier (frequency 39,75 MHz) and adjacent-channel sound carrier (frequency (47.25 MHz). A between the tuner and the if stage. Parasitic resonance and couplings have been minimized to maintain a high degree of attenuation at frequencies remote from the if-resonance frequency.

The interstage double-tuned bandpass circuit, with a bifilar T-trap at 41.25 MHz, is similar to that commonly used in the third stage of color-TV receivers. The sound and picture carriers are present at the input (terminal 12) to the 4.5 MHz soundif detector circuit. Trapping action removes the 41.25 MHz sound carrier at terminal 13 to prevent a differênce-frequency beat of 0.92 MHz with the chroma subcarrier at 42.17 MHz. The picture carrier and chroma subcarrier entering terminal 13 are amplified, detected, and additionally amplified as detected video signal. If the sound carrier is not attenuated by the 41.25 MHz trap, the carrier will be detected as a large 4.5 MHz difference-signal in the video output. A 4.5 MHz trap (T5) is included to prevent interference of a residual 4.5 MHz intercarrier signal in the chroma and luminance circuits.

The chroma peaking circuit compensates for the slope of the video response, as shown in Figs. 11 (a), 11 (b) and 11 (c). The actual slope and shape of the video response between 3.08 MHz and 4.08 MHz will vary because of normal component tolerance. The chroma-peaking coil, L7, has two cores, one to adjust inductance to center the response at 3.58 MHz, and the other to adjust chroma output level and bandwidth. The latter core controls circuit Q with little effect on over-all inductance.

Photographs of the detected sweep-response characteristics are shown in Fig. 12. The sweep-response of Fig. 12 (f) shows the interstage alignment from TP3 (of Fig. 10) to terminal 9 of the CA3068. The sweep-response curves in Figs., 12 (a) through 12 (e) how 60 dB of age range from a level of 100 microvolts (Fig. 12 (a)).

The alignment procedure for the color-TV PIX-IF system using the CA3068, Fig. 10, is given in Appendix A.



Fig. 10. Schematic diagram of a typical application of the CA3068 to a PIX-IF circuit for a color-TV system. A template of the printed circuit board used to construct this circuit, a diagram of the position of all components on the board, a block diagram of the location of major components on the board, and a circuit parts list are given in Appendix A.

common bridge impedance consisting of parallel-connected L1 and R2 is used. Adjustment of L1 for best null of the 47.25 MHz trap assures the desired 60-dB minimum attenuation.

The triple-tuned circuit provides, at center frequency, a source resistance to the IC of 800 ohms and a voltage gain of three from the input to pin 6 of the IC. The first section of the triple-tuned circuit consists of L2 and C6. Capacitor C6 is in parallel resonance with coil L2 at 44 MHz. The third section of the triple-tuned circuit consists of coil L4 and capacitor C14. Coupling and voltage-gain from L2 to L4 are provided by the inductive reactance of L3 is made 75 times larger than that of L2 to provide a high degree of tuned-circuit isolation for ease of alignment.

The circuit provides protection against interference resulting from a strong rf signal which might inadvertently be introduced

#### IF CIRCUIT FOR MONOCHROME TV RECEIVER

The schematic diagram for a PIX-IF system for a monochrome TV system that employs the CA3068 is shown in Fig. 13. APC-board component-layout diagram (top view), the actual printed circuit (bottom view of board), and a circuit parts list are shown in Appendix B. A sound-if system using the CA3065 has been included to show the simplicity with which it can be used in conjunction with the CA3068.

The selectivity is provided in two sections, an input single-tuned circuit with trap, and a double-tuned interstage circuit. The resistive pad, R1, R2, and R3 of Fig. 13, is used to terminate the link-cable and isolate cable effects from the high-Q input circuit. The bridge-T trap-circuit is used to give maximum attenuation to the adjacent-channel sound carrier. Precision components (R2, C1, C2) achieve a good null at 47.25 MHz

Although this Application Note describes subsystem designs in TV receivers, the CA3068 is also applicable in AM communications systems requiring performance at frequencies within the range of 10 to 70 MHz.

#### REFERENCES

- 1. RCA Data Bulletin File No. 396 concerning the CA3064 and CA3064E, "TV Automatic Fine Tuning Circuit", or the RCA DATABOOK, 1975 Series SSD-201C.
- RCA Data Bulletin File No. 412 concerning the CA3065, "TV IF Sound System", or the RCA DATABOOK, 1975 Series SSD-201C.
- 3. RCA Data Bulletin File No. 467 concerning the CA3068, "Television Video IF System", or the RCA DATABOOK, 1975 Series SSD201C.

#### APPENDIX A - THE COLOR CIRCUIT

#### ALIGNMENT PROCEDURE FOR THE COLOR CIRCUIT

#### Preliminary Adjustments and Calibration

- 1. Adjust delay-agc (noise pot) fully cw.
- 2. Connect supplies as indicated on schematic diagram (Fig. 10), set bias to zero.
- Set sweep generator to 10 millivolts as indicated on Boonton 3. 91DA meter with 56-ohm termination.

#### Step 1 - IF Interstage Alignment

#### a. Ground TP1 with short clip lead.

- b. Connect sweep generator with 56-ohm termination and 1000-picofarad decoupling capacitor to TP3.
- c. Connect oscilloscope to video output.
- d. Adjust bias for 5-volt peak-to-peak response on oscilloscope.
- e. Adjust bottom core of T4 for minimum at 41.25 MHz. f. Adjust L5 and L6 for symmetrical response with PIX and color markers equal (Fig. 12 (a)): L5 controls markers and L6 controls tilt.
- g. Adjust top and bottom cores of T4 simultaneously, top core for maximum rejection of 41.25 MHz and bottom core to maintain minimum 41.25 MHz.

#### Step 2 - IF Overall Alignment

- a. Leave ground clip lead on TP1. b. Remove sweep input from TP3. c. Connect TP2 through a 1000-picofarad capacitor to TP3. d. Connect sweep generator to input.
  e. Readjust variable bias to maintain 5-volts peak-to-peak
- response on oscilloscope. Adjust T1 for minimum 39.75 MHz. f.
- Adjust T2 for minimum 47.25 MHz. g.
- Adjust L2 for equal height of PIX and color markers. h.
- Remove ground-clip lead from TP1 and 1000-picofarad i. capacitor from between TP2 and TP3.
- i. Maintain 5-volts peak-to-peak response on oscilloscope by readjusting bias.
- k. Adjust L3 and L4 simultaneously for symmetrical response with PIX and color markers equal: L4 controls markers and L3 controls tilt.
- L. Adjust bandpass trimmer, C12, to place PIX and color markers at 40 percent while readjusting L3 and L4 (Fig. 12 (b)). m. Re-adjust T1 for minimum at 39.75 MHz if necessary.
- n. Re-adjust T2 for minimum at 49.25 MHz. Then adjust L2 to
- maximize the rejection at 47.25 MHz.

#### AFT Alignment

- a. With oscilloscope on AFT output, adjust bias for 10-volts peak-to-peak response.
- b. Adjust L8 for maximum 45.75 MHz.
- Adjust L9 for crossover at 45.75 MHz.
- d. Re-adjust L8 and L9 to obtain symmetry.
- e. Adjust L8 to obtain maximum width.

#### Color-Circuit Parts List

| Capacitors |               | Resistors ( | All values in ohms) |
|------------|---------------|-------------|---------------------|
| CI         | 0.001µF       | R1          | 18                  |
| C2         | 5.1pF         | R2          | 20                  |
| C3         | 5.6pF         | R3          | 33                  |
| C4         | 3.3pF         | R4          | 10                  |
| C5         | 5.1pF         | R5          | 2.7k                |
| C6         | 300pF         | R6          | 3.3k                |
| C10        | 16pF          | R7          | 100                 |
| C11        | 11pF          | R8          | 15k                 |
| C12        | 1-6pF         | R9          | 39k                 |
| C13        | 0.01µF        | R10         | 120k                |
| C14        | 47pF          | R11         | 4.7k                |
| C15        | 0.01µF        | R12         | 10k                 |
| C16        | 10µF          | R13         | 2.2k                |
| C17        | 0.001µF       | R14         | 4.7k                |
| C18        | 0.001µF       | R15         | 8.2k                |
| C19        | 7.5pF         | R16         | 330                 |
| C20        | 1.6pF         | R17         | 1k                  |
| C21        | 0.001µF       | R18         | 330                 |
| C22        | 3.6pF         | R19         | lk                  |
| C23        | 220pF         | R20         | 2.7k                |
| C24        | 0.01µF        | R21         | 1k                  |
| C25        | llpF          | R22         | 330                 |
| C26        | 0.022µF       | R23         | 1.2k                |
| C27        | 680pF         | R24         | lk                  |
| C28        | 120pF         | R25         | lk                  |
| C29        | 180pF         | R26         | 2.2k                |
| C30        | 0.022µF       | R27         | 47                  |
| C31        | 56pF          | R28         | 3.3k                |
| C32        | 220pF         | R29         | 25k                 |
| C33        | 130pF         |             |                     |
| C34        | 62pF          |             |                     |
| C35        | 82pF          |             |                     |
| C36        | 0.001µF       |             |                     |
| C40        | 1000pF        |             |                     |
| C41        | 1000pF        |             |                     |
| C42        | 1000pF        |             |                     |
| Inductors  | RCA Stock No. |             |                     |
| L1         | 132159        |             |                     |
| L2         | 132161        |             |                     |
| L3         | 132839        |             |                     |
| L4         | 132658        |             |                     |
| L5         | 137126        |             |                     |
| L6         | 132146        |             |                     |
| T1         | 132839        |             |                     |
| T2         | 132157        |             |                     |
| T4         | 132150        |             |                     |
| T5         | 132135        |             |                     |
|            |               |             |                     |

#### APPENDIX B -- THE MONOCHROME CIRCUIT

#### ALIGNMENT PROCEDURE FOR THE MONOCHROME-CIRCUIT

#### Step 1 -

- 1. Connect +20 volts to appropriate points on board.
- 2. Connect sweep generator to input
- Connect dc bias voltage to appropriate point on board.
- 4. Adjust sweep generator for 10-millivolt input.
- 5. Adjust bias voltage for 5-volt, peak-to-peak output.

#### Step 2 -

- 1. Adjust LT for minimum response at 47.25 MHz.
- 2. Adjust L2 for maximum at 44.5 MHz.
- 3. Adjust L6, L7 for bandpass shown in Fig. 14 (b). The curve should have 3-MHz bandwidth centered at 44.5 MHz.

## **ICAN-6303**

Monochrome-Circuit Parts List

3.0pF

3.0pF

6.8pF 3.9pF

0.001µF

0.001µF

0.001µF

6.8pF

12µF

Capacitors

CI

C2

C3 C4

C5

C6

C7

C8

C9

| 0.9                                                               | 6.8pr                                                                                                     |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| C10                                                               | 0.01µF                                                                                                    |
| C11                                                               | 20pF                                                                                                      |
| C12                                                               | 15pF                                                                                                      |
| C13                                                               | 0.001µF                                                                                                   |
| C14                                                               | 18pF                                                                                                      |
| C15                                                               | 0.01µF                                                                                                    |
| C16                                                               | 0.001µF                                                                                                   |
| C17                                                               | 0.001µF                                                                                                   |
| C18                                                               | 5µF                                                                                                       |
| C19                                                               | 4700pF                                                                                                    |
| C20                                                               | 68pF                                                                                                      |
| C21                                                               | 12pF                                                                                                      |
| C22                                                               | 4pF                                                                                                       |
| C23                                                               | 82pF                                                                                                      |
| C24                                                               | 0.047µF                                                                                                   |
| C25                                                               | 0.047µF                                                                                                   |
| 020                                                               |                                                                                                           |
| C26                                                               | 0.01µF                                                                                                    |
|                                                                   | 0.01μF<br>0.047μF                                                                                         |
| C26                                                               |                                                                                                           |
| C26<br>C27                                                        | 0.047µF                                                                                                   |
| C26                                                               |                                                                                                           |
| C26<br>C27                                                        | 0.047µF                                                                                                   |
| C26<br>C27<br>Inductors                                           | 0.047µF<br>RCA Stock No.                                                                                  |
| C26<br>C27<br>Inductors<br>L1                                     | 0.047µF<br>RCA Stock No.<br>131655                                                                        |
| C26<br>C27<br>Inductors<br>L1<br>L2                               | 0.047µF<br>RCA Stock No.<br>131655<br>133463                                                              |
| C26<br>C27<br>Inductors<br>L1<br>L2<br>L3                         | 0.047μF<br>RCA Stock No.<br>131655<br>133463<br>1.0μH                                                     |
| C26<br>C27<br>Inductors<br>L1<br>L2<br>L3<br>L4                   | 0.047μF<br>RCA Stock No.<br>131655<br>133463<br>1.0μH<br>12.0μH                                           |
| C26<br>C27<br>Inductors<br>L1<br>L2<br>L3<br>L4<br>L5             | 0.047µF<br>RCA Stock No.<br>131655<br>133463<br>1.0µH<br>12.0µH<br>134754*                                |
| C26<br>C27<br>Inductors<br>L1<br>L2<br>L3<br>L4<br>L5<br>L6       | 0.047μF<br>RCA Stock No.<br>131655<br>133463<br>1.0μH<br>12.0μH<br>134754*<br>131465                      |
| C26<br>C27<br>Inductors<br>L1<br>L2<br>L3<br>L4<br>L5<br>L6<br>L7 | 0.047µF<br>RCA Stock No.<br>131655<br>133463<br>1.0µH<br>13.0µH<br>13.0µH<br>13.4754*<br>131465<br>133546 |

\*(9 turns No. 23 wire; use 1/2 W resistor to form coil)

#### Resistors (All values in ohms)

| 8   |
|-----|
| 7   |
| 1   |
| 5k  |
| 3k  |
| )k  |
| 0k  |
| 3k  |
| l k |
| 70  |
| 2k  |
| 20k |
| 2k  |
| 5k  |
| 5k  |
| 2k  |
| 2k  |
| 3k  |
| 50  |
| 5   |
| 5   |
| 20  |
|     |
|     |







figuration is used to minimize capacitive feed-through coupling via the base-collector junction of the p-n-p transistor.

Another multiplex system using the OTA's clocked by a COS/MOS flip-flop is shown in Fig. 6. The high output voltage capability of the COS/MOS flip-flop permits the circuit to be driven directly without the need for p-n-p level-shifting transistors.

A simple RC phase-compensation network is used on the output of the OTA in the circuits shown in Figs. 5 & 6. The values of the RC-network are chosen so that  $\frac{1}{2\pi RC} \cong 2$ MHz.





Fig. 6– Schematic diagram of a two-channel linear multiplex system using a COS/MOS flip-flop to gate two OTAs.

This RC-network is connected to the point shown because the lowest-frequency pole for the system is usually found at this point. Fig. 7 shows an oscilloscope photograph of the multiplex circuit functioning with two input signals. Fig. 8



TOP TRACE: MULTIPLEXED OUTPUT I V/DIV & IOOµisc/DIV BOTTOM TRACE: TIME EXPANSION OF SWITCHING BETWEEN INPUTS 2 V/DIV & 5 µisc/DIV

Fig. 7- Voltage waveforms for circuit of Fig. 6; top trace: multiplexed output; lower trace: time expansion of switching between inputs.



TOP TRACE: I V/DIV & IOOµsec/DIV — OUTPUT BOTTOM TRACE: VOLTAGE EXPANSION OF OUTPUT ImV/DIV & IOOµsec/DIV ISOLATION IS IN EXCESS OF 80 db

Fig. 8- Voltage waveforms for circuit of Fig. 6; top trace: output; lower trace: voltage expansion of output; isolation in excess of 80 dB. shows an oscilloscope photograph of the output of the multiplexer with a 6-V p-p, sine wave signal (22 kHz) applied to one amplifier and the input to the other amplifier grounded. This photograph demonstrates an isolation of at least 80 dB between channels.

#### Sample-and-Hold Circuits

An extension of the multiplex system application is a sample-and-hold circuit (Fig. 9), using the strobing characteristics of the OTA amplifier bias-current (ABC) terminal as a means of control. Fig. 9 shows the basic system using the CA3080A as an OTA in a simple voltage-follower configuration with the phase-compensation capacitor serving the additional function of sampled-signal storage. The major consideration for the use of this method to "hold" charge is that neither the charging amplifier nor the signal readout device significantly alter the charge stored on the capacitor. The CA3080A is a particularly suitable capacitor-charging amplifier because its output resistance is more than 1000 M $\Omega$ under cut-off conditions, and the loading on the storage capacitor during the hold-mode is minimized. An effective solution to the read-out requirement involves the use of an RCA 3N138 insulated-gate field-effect transistor (MOS/FET) in the feedback loop. This transistor has a maximum gate-leakage current of 10 picoamperes; its loading on the charge "holding" capacitor is negligible. The open-loop voltage-gain of the system (Fig. 9) is approximately 100 dB if the MOS/FET is used in the source-follower mode to the CA3080A as the input amplifier. The open-loop output

impedance  $(\frac{1}{8m})$  of the 3N138 is approximately 220  $\Omega$  because its transconductance is about 4,600  $\mu$ mho at an operating current of 5 mA. When the CA3080A drives the 3N138 (Fig. 9), the closed loop operational-amplifier output impedance characteristic



Fig. 9- Schematic diagram of OTA in a sample-and-hold circuit.

Fig. 10 shows a "sampled" triangular signal. The lower trace in the photograph is the sampling signal. When this signal goes negative, the CA3080A is cutoff and the signal is "held" on the storage capacitor, as shown by the plateaus on the triangular wave-form. The center trace is a time expansion of the top-most transition (in the upper trace) with a time scale of 2 usec/div.



Fig. 10– Waveforms for circuit of Fig. 9; top trace: sampled signal; center trace: top portion of upper signal; lower trace: sampling signal.

## **ICAN-6668**

Once the signal is acquired, variation in the stored-signal level during the hold-period is of concern. This variation is primarily a function of the cutoff leakage current of the CA3080A (a maximum limit of 5  $\eta$ A), the leakage of the storage element, and other extraneous paths. These leakage currents may be either "positive" or "negative" and, consequently, the stored-signal may rise or fall during the "hold" interval. The term "tilt" is used to describe this condition. Fig. 11 shows the expected pulse "tilt" in microvolts as a function of time for various values of the compensation/storage capacitor. The horizontal axis shows three scales representing leakage currents of 50  $\eta$ A, 5  $\eta$ A, 500 pA.



Fig. 11- Chart showing "tilt" in sample-and-hold potentials as a function of hold time with load capacitance as a parameter.

Fig. 12 shows a dual-trace photograph of a triangular signal being "sampled-and-held" for approximately 14 ms with a 300 pF storage capacitor. The center trace (expanded to 20 mV/div) shows the worst-case "tilt" for all the steps shown in the upper trace. The total equivalent leakage current in this case is only 170 pA ( $I = C\frac{dv}{dt}$ ).



TOP TRACE'SAMPLED SIGNAL I V/DIV & 20msec/DIV CENTER TRACE WORSE CASE TILT 20mV/DIV & 20msec/DIV

Fig. 12– Oscilloscope photo of "triangular-voltage" being sampled by circuit of Fig. 9.

Fig. 13 is an oscilloscope photograph of a ramp voltage being sampled by the "sample-and-hold" circuit of Fig. 9. The input signal and sampled-output signal are superimposed. The lower trace shows the sampling signal. Data shown in Fig. 13 were recorded with supply voltages of ±10 V and the series input resistor at terminal 5 was 22 kΩ.



IV/DIV & 2µsec/DIV BOTTOM TRACE SAMPLING SIGNAL 20V/DIV & 2µsec/DIV

Fig. 13— Oscilloscope photo of "ramp-voltage" being sampled by circuit of Fig. 9.

the circuit of Fig. 20 as an emitter-follower to drive the p-n-p transistor, variations due to base-emitter characteristics are considerably reduced due to the complementary nature of the n-p-n base-emitter junctions. Moreover, the temperature coefficients of the two base-emitter junctions tend to cancel one another. Fig. 21 shows a configuration using one transistor in the RCA type CA3018A n-p-n transistor-array as



Fig. 21- Amplitude modulator using OTA controlled by p-n-p and n-p-n transistors.

an input emitter-follower, with the three remaining transistors of the transistor-array connected as a current-source for the emitter – followers. The 100-kΩ potentiometer shown in these schematics is used to null the effects of amplifier input offset voltage. This potentiometer is adjusted to set the output voltage sometrically about zero. Figs. 22a and 22b show oscilloscope photographs of the output voltages obtained when the circuit of Fig. 19 is used as a nodulator for both sinusoidal and triangular modulation signals. This method of modulation permits a range exceeding 1000:1 in the gain, and thus provides modulation of the carrier input in excess of 99%. The photo in Fig. 22c shows the excellent isolation achieved in this modulator during the "gated-off" condition.

#### Four-Quadrant Multipliers

A single CA3080A is especially suited for many low-frequency, low-power four-quadrant multiplier applications. The basic multiplier circuit of Fig. 23 is particularly useful for waveform generation, doubly balanced modulation, and other signal processing applications, in portable equipment, where low-power consumption is essential and accuracy requirements are moderate. The multiplier configuration is basically an extension of the previously discussed gain-controlled configuration (Fig. 19).

To obtain a four-quadrant multiplier, the first term of the modulation equation (which represents the fixed carrier) must be reduced to zero. This term is reduced to zero by the placement of a feedback resistor (R) between the output and the inverting input terminal of the CA3080A, with the value of the feedback resistor (R) equal to  $1/g_m$ . The output current is  $I_O = g_m$  (-Vx) because the input is applied to the inverting terminal of the OTA. The output current due to the resistor (R) is  $\frac{Vx}{R}$ . Hence, the two signals cancel when R =  $1/g_m$ . The current for this configuration is:

$$I_{O} = \frac{-19.2 \text{ Vx Vm}}{\text{Rm}}$$
 and  $\text{Vm} = \text{Vy}$ 

The output signal for these configurations is a "current" which is best terminated by a short-circuit. This condition can be satisfied by making the load resistance for the multiplier output very small. Alternatively, the output can be applied to a current-to-voltage converter shown in Fig. 24.

Indepined to expert only small internatively, the output of the applied to a current-to-voltage converter shown in Fig. 24. In Fig. 23, the current "cancellation" in the resistor R is a direct function of the OTA differential amplifier linearity. In the following example, the signal excursion is limited to  $\pm 10$  mV to preserve this linearity. Greater signal-excursions on the input terminal will result in a significant departure from linear operation (which may be entirely satisfactory in many applications).



TOP TRACE:MODULATION FREQUENCY INPUT ≥20 VOLTS P-P8 50p,sec/DIV CENTER TRACE AMPLITUDE MODULATE OUTPUT 500m/VDIV 8 50p,sec/DIV BOTTOM TRACE EXPANDED OUTPUT TO SHOW DEPTH OF MODULATION 20m/VDIV 8 50p,sec/DV



TOPTRACE: MODULATION FREQUENCY INPUT 20 VOLTS & SOLJSEC/DIV BOTTOM TRACE: AMPLITUDE MODULATED OUTPUT 500mV/DIV & SOLJSEC/DIV



TOP TRACE:GATED OUTPUT IV/DIV AND 50µsse/DIV BOTTOM TRACE:VOLTAGE EXPANSION OF ABOVE SIGNAL-SHOWING NO RESIDUAL IMV/DIV AND 50µsse/DIV-AT LEAST 80 db OF ISOLATION 1q=100 hbz

Fig. 22– a) Oscilloscope photo of amplitude modulator circuit of Fig. 15 with  $R_m = 40 \, k\Omega_s \, V^+ = 10 \, v$  and  $V = -10 \, V$ . Top trace: modulation frequency input  $\simeq 20 \, V \, p.p$ ; center trace: amplitude modulated output 500-mV/div.; lower trace: expanded output to show depth of modulation, 20 mV/div.; b) triangular modulation; top trace: modulation frequency input  $\simeq 20 \, V$ ; lower trace: amplitude modulated output 500 mV/div.; c) square wave modulation, top trace: gated output 1 V/div.; lower trace: expanded scale, showing no residual (1 mV/div) and at least 80 dB of isolation at fq = 100 kHz.



Fig. 23— Basic four quadrant analog multiplier using an OTA.



Fig. 24- OTA analog multiplier driving an op-amp that operates as a current-to-voltage converter.

Fig. 25 shows a schematic diagram of the basic multiplier with the adjustments set-up to give the multiplier an accuracy of approximately ±7 percent "full-scale". There are only three adjustments: 1) one is on the output, to



#### Fig. 25- Schematic diagram of analog multiplier using OTA.

compensate for slight variations in the current-transfer ratio of the current-mirrors (which would otherwise result in a symmetrical output about some current level other than zero); 2) the adjustment of the 20-k $\Omega$  potentiometer establishes the  $g_m$  of the system equal to the value of the fixed resistor shunting the system when the Y-input is zero; 3) compensates for error due to input offset voltage.

- Procedure for adjustment of the circuit:
- 1. a) Set the 1 M $\Omega$  output-current balancing potentiometer to the center of its range
  - b) Ground the X- and Y- inputs
  - c) Adjust the 100 kΩ potentiometer until a zero-V reading is obtained at the output.
- a) Ground the Y-input and apply a signal to the Xinput through a low source-impedance generator. (It is essential that a low impedance source be used; this minimizes any change in the gm balance or zero-point due to the 50-µA Y-input bias current).
  - b) Adjust the 20-k\Omega potentiometer in series with Y-input until a reading of zero-V is obtained at the output. This adjustment establishes the  $g_m$  of the CA3080A at the proper level to cancel the output signal. The output current is diverted through the 510-kΩ resistor.
- a) Ground the X-input and apply a signal to the Y-input through a low source-impedance generator.
  - b) Adjust the 1-M $\Omega$  resistor for an output voltage of zero-V.

There will be some interaction among the adjustments and the procedure should be repeated to optimize the circuit performance.

Fig. 26 shows the schematic of an analog multiplier circuit with a 2N4037 p-n-p transistor replacing the Y-input "current" resistor. The advantage of this system is the higher input resistance resulting from the current-gain of the p-n-p transistor. The addition of another emitter-follower preceding the p-n-p transistor (shown in Fig. 21) will further increase the current gain while markedly reducing the effect of the V<sub>be</sub> temperature-dependent characteristic and the offset voltage of the two base-emitter junctions.



20 Jacob V TOP TRACE FLIP-FLOP OUTPUT (5 VOLTS/DIV) CONTERT FRACE 'ONE-SHOT' OUTPUT (5 VOLTS/DIV) BOTTOM TRACE 'PULSE AT THE COLLECTOR OF HE ZNAD37 TRANSISTOR (0 I VOLTS/DIV)



TOP TRACE: COLLECTOR OF PNP TRANSISTOR (0.5 V/JV)' CENTER TRACE, MULTIPLEXED OUTPUT WITH ONE CRAINNEL, INPUT GROUND(0.5 V/DIV) LOWER TRACE OECODE OUTPUT (0.5 V/DIV) TIME ALL SCALES: 5 msec/DIV



TIME EXPANSION TO 500 µsec/DIV

Fig. 30– (a) Waveforms showing timing of flip-flop, delay— "one-shot" and the strobing pulse to the sampleand-hold circuit (Fig. 28): top trace: flip-flop output (5 V/div); center trace: "one-shot" output (5 V/div); lower trace: pulse at collector of 2N4037 transistor (0.1 V/div); b) Waveforms showing the decoding operation from the decoder keying pulse (top traces) to the recovered "decoded" sampled output (lower traces). I) top trace: collector of 2N4037; center trace: multiplexed output with one channel input grounded; lower trace: decoded output; 2) Expanded scale of (1).

a constant-current transistor. Phase compensation is applied at the interface of the CA3080 and the 3N138 MOS/FET shown in Fig. 9.

Another variation of this generic form of amplifier utilizes the RCA CD4007A (COS/MOS) "inverter" as an amplifier driven by the CA3080. Each of the three "inverter"/amplifiers in the CD4007A has a typical voltage gain of 30 dB. The gain of a single COS/MOS "inverter"/ amplifier coupled with the 100 dB gain of the CA3080 yields a total forward-gain of about 130 dB. Use of a two-stage COS/MOS amplifier configuration will increase the total open-loop gain of the system to about 160 dB (100,000,000). Figs. 31 through 34 show examples of these configurations. Each COS/MOS "inverter"/amplifier can sink or source a current of 6 mA (typ.). In Figs. 33 and 34, two COS/MOS "inverter"/amplifiers have been connected in parallel to provide additional output current.

The open-loop slew-rate of the circuit in Fig. 31 is approximately 65 V/µsec. When compensated for the unitygain voltage-follower mode, the slew-rate is about 1 V/µsec (shown in Fig. 32). Even when the three "inverter"/



Fig. 31- Schematic diagram showing OTA driving COS/MOS Inverter/Amplifier (open-loop mode). For greater current output the two remaining amplifiers of the CD4007A may be connected in parallel with the single stage shown. Open-loop gain ≈ 130 dB.



Fig. 32– Schematic diagram showing OTA driving COS/MOS Inverter/Amplifier (unity-gain closed-loop mode). For greater current output, the two remaining amplifiers of the CD4007A may be connected in parallel with the single stage shown.

amplifiers in the CD4007A are connected as shown in Fig. 33, the open-loop slew-rate remains at 65 V/ $\mu$ sec. A slew-rate of about 1 V/ $\mu$ sec is maintained with this circuit connected in the unity-gain voltage-follower mode, as shown in Fig. 34. Fig. 35 contains oscilloscope photos of input-output wave-forms under small-signal al large-signal conditions for the circuits of Figs. 32 and 34. These photos tilustrate the inherent stability of the OTA and COS/MOS circuits operating in concert.



Fig. 33– Schematic diagram showing OTA driving two-stage COS/MOS Inverter/Amplifier (open-loop mode). gain ≃ 160 dB.

#### Precision Multistable Circuits

The micropower capabilities of the CA3080, when combined with the characteristics of the CD4007A COS/ MOS "inverter"/amplifiers, are ideally suited for use in connection with precision multistable circuits. In the circuits of Figs. 31, 32, 33, and 34, for example, power-supply current drawn by the COS/MOS "inverter"/amplifier approaches zero as the output voltage swings either positive or negative, while the CA3080 current-drain remains constant.



Fig. 34— Schematic diagram showing OTA driving two-stage COS/MOS Inverter/Amplifier (unity gain closedloop mode).



TOP TRACE-INPUT 5V/DIV-IO0µsec/DIV BOTTOM TRACE OUTPUT SAME SCALE

(b)

(c)

(d)



TOP TRACE INPUT-50mV/DIV-1 #sec/DIV BOTTOM TRACE OUTPUT-SAME SCALE



TOP TRACE INPUT-5 V/DIV-100 #sec/DIV BOTTOM TRACE OUTPUT-SAME SCALE



TOP TRACE INPUT - 50 mV/DIV - 1 µsec/DIV BOTTOM TRACE OUTPUT - SAME SCALE

Fig. 35- a) Waveforms for circuit of Fig. 32 with large signal input; b) Waveforms for circuit of Fig. 32 with small signal input; c) Waveforms for circuit of Fig. 34 with large signal input; d) Waveforms for circuit of Fig. 34 with small signal input.

## ICAN-6668



Fig. F- Photo showing results of Fig. E.

Fig. G shows the current-division within the "mirror" assuming a "unit" (1) of current in transistors (Q2 and Q3.

The resulting current-transfer ratio  $I_2/I_1 = \frac{\beta^2 + 2\beta}{\beta^2 + 2\beta + 2}$  Fig. C

shows this equation plotted as a function of beta. It is significant that the current transfer ratio  $(1_2/1_1)$  is improved by the  $\beta^2$  term, and reduces the significance of the  $2 \beta + 2$  term in the denominator.



Fig. G-- Current flow analysis of Fig. E.

## ICAN-6668

#### Conclusions

The Operational Transconductance Amplifier (OTA) is a unique device with characteristics particularly suited to applications in multiplexing, amplitude modulation, analog multiplications, gain control, switching circuitry, multivibrators, comparators, and a broad spectrum of micropower circuitry. The CA3080 is ideal for use in conjunction with COS/MOS (Complementary-Symmetry MOS) IC's being operated in the linear mode.

#### Acknowledgements

The author is indebted to C. F. Wheatly for many helpful discussions. Valued contributions in circuit evaluation were made by A. J. Visioli Jr. and J. H. Klinger.

#### References

1 RCA's Linear Integrated Circuits Manual, Basic Circuits Section.

2 RCA published data for CA3060 File No. 404

provides enough gain to bring the input signal level to an amplitude suitable for fm detection, but not so high as to cause PC layout or coupling problems, Fig. 2.



Fig. 2 - Voltage gain of if amplifier as a function of frequency.

As shown in Fig. 4, the if amplifier consists of four stages of differential amplifiers, Q15-Q16, Q19-Q20, Q23-Q24, and Q27-Q28, using resistors R13, R16, R19, and R24 as constantcurrent sinks; each stage is followed by emitter followers, Q17, Q21, and Q25. Because the differential amplifier functions as a limiter, am signals are eliminated and the signal into Q30 consists of constant-amplitude, frequency-modulated square waves. These square waves are shaped into approximate sine waves by Q30 and its associated RC networks to assure proper operation of the fm detector. The signal output from R31 into the base of Q41 and to terminal 10 is a constant-amplitude fm sine wave.

#### **FM** Detector

The fm sine wave at terminal 10 constitutes the input signal to the differential peak detector stage. The extracted signal contains the audio intormation. The detector section is formed by the differential amplifier configuration comprising transistors Q31, Q32, Q35, Q36, Q40, and Q41. Transistors Q31 and Q41 are emitter followers that operate at approximately 0.3 mA and provide high impedance at each input of the detector (terminals 10 and 11). Transistors Q32 and Q40, which operate at approximately 10 microamperes, along with the 15-picofarad capacitors C3 and C4 and the external frequency-sensitive network on terminals 10 and 11, perform peak or envelope detection. As shown in Fig. 1, this frequency-sensitive network consists of a parallel LC network in series with a 6.8-pF capacitor. The signal voltage (from Q30) is applied across the entire network connected to terminal 10. The portion of the signal from Q30 that is across the external 6.8-pF capacitor is applied to terminal 11, and the resulting difference in these signals provides the basic S curve used in the recovery of the audio signal from the fm signal.

An advantage of the differential peak detector is that it requires the alignment of only one single-tuned coil. This coil (L in Fig. 1) can be aligned by any one of the following methods (with an input terminated in 50 ohms,  $f_0 = 4.5$  MHz,  $f_m = 400$  Hz,  $\Delta f = \pm 25$  kHz, and a voltage at terminal 15 (V15)  $\approx$  100 mV rms):

- Tune L for maximum recovered audio. To minimize thermal effects on alignment, the volume control should be adjusted so that the maximum recovered audio level at the load is limited to a low power level (approximately 0.1 watt or less).
- 2. Tune L for maximum recovered audio and fine tune for minimum distortion.
- 3. With no rf input signal, note the dc voltage at terminal 9. Then apply a 4.5-MHz cw signal and adjust the detector coil L until the dc voltage at terminal 9 is the same as the value noted.

After aligning the differential peak detector coil, align the input transformer by reducing the fm input signal level until the recovered audio level drops approximately 3 dB. Then tune the input transformer for a maximum recovered audio level while the input level of the if amplifier-limiter is below its limiting point. Fig. 3 shows the recovered audio, am rejection, and signal-to-noise ratio for the CA3134 as a function of rf input level.

#### Volume Control and Electronic Attenuator

Control of the audio signal detected by the differential peak detector is accomplished by differential amplifiers Q33-Q34 and Q38-Q39.

#### 

**ICAN-6728** 

Fig. 3 - Recovered audio and signal-to-noise ratio as functions of rf input level.

The volume is controlled when the bias levels of the differential amplifiers are changed by a current flowing through an external fixed resistor between terminals 12 and 16. The amount of current flowing through this external resistor (which determines the level of recovered audio) is controlled by the position of the variable resistance (volume control) relative to ground. The voltage reference at terminal 16 is established by internal zener diode Z2, approximately 6 volts. The maximum level of recovered audio, therefore, occurs when no currents other than the base currents for Q34 and Q39 are being drawn from the zener diode through the external resistor. When the volume control is adjusted for the minimum level of recovered audio, the current drawn from terminal 16 should be limited to less than 1 milliampere.

This method of controlling the recovered audio has a very predictable volume-control taper, which can be modified to suit the designer's preference by changing the external component values. In addition, it allows for either a one- or two-wire volume control. The one-wire volume control (Fig. 4, alternate volume-control circuit) requires only one wire from the printed circuit board to the external volume control, but requires that the value of the variable resistor be large (approximately 500 kilohms) and that the resistor have an audio taper to assure an acceptable change of audio output level with a linear change (rotation) of the volume-control. The two-wire volume control allows the use of a volume control having a lower value of resistance and a linear taper.



Fig. 4 - Schematic diagram of CA3134.

nents, especially costly electrolytic capacitors. The input impedance (at terminal 7) is typically 100 kilohms (R59). Fig. 5 shows the frequency response of the audio power amplifier and Fig. 6 its efficiency. Both current limiting and thermal shutdown protection are provided. Current limiting is accomplished by limiting the drive to the output transistors from the driver transistors Q72 and Q73. The limiting drive is determined by the feedback from R53, R54, and Q69 to Q72, and R55, R56, and Q71 to Q73. When the peak output current exceeds approximately 0.8 ampere, the voltage developed across the emitters of Q72 and Q73 will cause Q69 and Q71, respectively, to conduct, thereby limiting the drive to the output transistors Q74, Q75.

When the chip temperature ex-

ceeds 150 °C, the thermal-sensing portion of the CA3134 begins to shut down the power amplifier by removing the bias from the power amplifier driver stages. The temperature at which the thermal shutdown circuitry is activated is determined by the relative areas of D9, Q66, and D18 and those of Q49, D11, D12, and D13. When Q49 conducts, transistors Q79, Q68, and Q76 are in turn biased into

#### Acknowledgment

The author is indebted to both Jack Craft for many helpful discussions and Wayne Austin for his suggestions in the preparation of this Note. The contributions of H. Chinery in the electrical characterization of the CA3134 and Ralph Thompson in the mechanical characterization of the stud package are acknowledged.

#### References

1. RCA Solid State Data Sheet for CA3134 types, "TV Sound IF and Audio Output Systems," File No. 1097.

2. Method of attaching heat sinks similar to the type provided with the CA3134GM or GQM to the CA3134G. First apply a non-conductive epoxy (Uniset structural adhesive or equivalent) to the top side of the plastic package. Then apply a conductive epoxy (Dupont 5504A or equivalent) in the hole of the heat sink and around the stud projecting from the plastic package. To assure good thermal conduction, use sufficient conductive epoxy to allow the excess to be forced through the hole when the heat sink is fitted over the stud. Stress applied to the stud should be limited to less than 3 in-lbs (approximately 0.35 newtonmeter), 15 lbs (approximately 65 newtons) of tension, and 100 lbs (approximately 445 newtons) of compression.



Fig. 2b- Complete schematic diagram for burst noise test-set.

currents consistent with the gain-bandwidth requirements of the particular application.

In the test for burst noise, the source resistance (Rs) seen by the input terminals of the DUT, is a key test parameter. Burst noise causes effects which are equivalent to a spurious current-source at the device input and, therefore, burst-noise current generates an equivalent input noise-voltage in proportion to the magnitude of the source resistance through which it flows. Accordingly, to increase the sensitivity of the test system, it is desirable to use the highest source resistance consistent with the input offset-current of the DUT. For example, an Op-Amp which has 0.1  $\mu$ A input offset current could realistically be tested with source-resistance in to order of 100KΩ (10 mV input offset), whereas a 1 MΩ source-resistance (100 mV input offset), whereas a 100kΩ offset in the output. For 741 type Op-Amps a 100kΩ

Burst-noise generation in amplifiers is usually more pronounced at lower temperatures (particularly below O°C). Consequently, consideration must be given to the temperature of the DUT in relation to the temperature range under which the device is expected to perform in a particular operation.

A test parameter of importance is the time duration of observation. Because the frequency of burst-noise occurrence is frequently less than once every few seconds, the minimum test period should be in the range of from 15 to 30 seconds.

#### Pass-Fail Criteria

A test system built to accommodate the test philosophy outlined above has the ability to reject or pass a DUT on the basis of two variables: burst-amplitude and the frequency of burst occurrence. The burst-amplitude which will trip the counter can be no lower than the background l/f noise peaks of burst-free units, otherwise normal background noise will fail the DUT. The background noise peaks depend on the source termination Rs, the wide band I/f noise figure of the DUT, and the test system bandwidth. A good estimate of the normal background noise-peak levels can be computed from the definition of noise factor and an empirically determined noise-crest factor of approximately 6.1. The crest-factor is the ratio of the maximum peak-noise voltage to the RMS noise voltage. The noise factor is defined as the ratio of the total noise power at the amplifier output to the output-noise power due to the source resistors alone. In terms of the RMS noise voltages at the input terminals of the amplifier this is equivalent to:

Noise Factor (F) = 
$$\frac{E^2 \text{input noise total}}{E^2 \text{noise source resist}} = \frac{(E_{NTi})^2}{(E_{NRS})^2}$$
 (1)

 $E_{NTi}$  is the total input noise-voltage, i.e., the sum of noise generated in the source termination resistance and noise generated by the DUT.

ENRs is that part of ENTi due to Rs alone.

Therefore, 
$$E_{NTi} = (\sqrt{F}) (E_{NRs})$$
.

 $E_{NRs}$  can be computed by using the well known expression for "white-noise" generated across the terminals of a resistor (R):

$$E_{NR}(RMS) = \sqrt{4kTBR}$$

where k = Boltzmans Constant =  $1.372 \times 10^{-23} \text{ j/oK}$ 

T = Absolute Temperature in <sup>O</sup>K

- B = Noise Bandwidth in Hz
- R = Value of the resistor in ohms.

Thus, at a room temperature of 290°K

 $E_{NR}(RMS) = 1.28 \times 10^{-10} \sqrt{BR}$ 

For example, a 100 k  $\Omega$  resistor preceding a system with a bandwidth of 1 kHz will generate a noise-voltage of

$$(1.28 \times 10^{-10}) (\sqrt{10^3 \cdot 10^5}) = 1.28 \,\mu V_{RMS}$$

Both inputs of an Op-Amp are usually terminated in Rs, hence it is necessary to combine the effects of both resistors to determine the effective  $E_{NRS}$  at the input of the DUT. Because the noise voltages from these two resistors are uncorrelated their voltages must be added vectorally rather than algebraically.

$$E_{NRs}$$
 (effective) =  $\sqrt{(E_{NRs1})^2 + (E_{NRs2})^2}$  (4)

because  $E_{NR_{s1}} = E_{NR_{s2}}$ , when  $R_{s1} = R_{s2}$ 

$$E_{NRs}$$
 (effective =  $(\sqrt{2})$  ( $E_{NRs}$ )

and for 1 kHz bandwidth at 290°K

(2)

(3)

 $E_{NRs}$  (effective) =  $(\sqrt{2})(1.28 \ \mu V) = 1.81 \ \mu V_{RMS}$ .

If in this example, the DUT has a wideband I/f noise figure of 4 dB (2.5:1 power ratio) the total RMS background noise-voltage at the input will be

> $E_{NTi} = (\sqrt{F}) (E_{NRs}) (from eq.(2))$ =  $(\sqrt{2.5}) (1.81) = 2.9 \,\mu V_{RMS}$

operated, "On-Off" switching of nearby equipment introduces detectable transients into the system. These problems are eliminated by placing the test circuitry in a completely shielded enclosure with a hinged top for easy access to the test unit. The external noise problem is best solved by use of a shielded enclosure and by use of a battery-operated power-supply contained within the enclosure. Fig. 6 shows a photo of the circuit board layouts of the test unit.



Fig. 6-- Photo of circuit-board layout.



voltages: a 50-dB amplifier; a 10-dB, 42-MHz amplifier; a twin-T bandpass amplifier; a 20-dB, 10-MHz bandpass amplifier; and a voltagefollower.

ICAN-5269 7 pages Integrated Circuits for FM Broadcast Receivers This Note describes several approaches to FM receiver design using silicon monolithic integrated circuits. The tuner section is described first, and then the if-amplifier and detector sections. Performance characteristics are describ-ed where applicable. The FM receivers discussed

are designed for use from a +9-volt supply. The key to design simplicity is the use of the RCA multifunction integrated circuits CA3005, CA3012, and CA3014. The CA3005 may be used as a cascode rf amplifier, a differential rf amplifier, a mixer-oscillator, and an if amplifier; the CA3012 and CA3014 perform if amplification, limiting, detection, and preamplification.

#### 5 pages ICAN-5296 Application of the RCA-CA3018 Integrated-

Circuit Transistor Array The CA3018 integrated circuit consists of four silicon epitaxial transistors produced by a monolithic process on a single chip mounted in a 12-lead TO-5 package. The four active devices, two isolated transistors plus two transistors with an emitter-base common connection, are especially suitable for applications in which closely matched device characteristics are re-quired, or in which a number of active devices must be interconnected with non-integrable components such as tuned circuits, large-value resistors, variable resistors, and microfarad by-pass capacitors. Such areas of application include if, rf (through 100 MHz), video, agc, audio, and dc amplifiers.

#### ICAN-5299

### 6 pages Application of the RCA-CA3019 Integrated-Circuit Diode Array The CA3019 integrated circuit diode array

provides four diodes internally connected in a diode-quad arrangement plus two individual diodes. Its applications include gating, mixing, modulating, and detecting circuits. Because all the diodes are fabricated simultaneously on a single silicon chip, they have nearly identical characteristics, and their parameters track each other with temperature variations. Consequent-ly, the CA3019 is particularly useful in circuit configurations that require either a balanced diode bridge or identical diodes.

# ICAN-5337 .... 10 pages Application of the RCA-CA3028A and CA-3028B Integrated-Circuit RD Amplifiers in the HF and VHF Ranges

The CA3028A and CA3028B monolithicsilicon integrated circuits are single-stage dif-ferential amplifiers intended for service in communications systems operating at frequen-cies up to 100 MHz with single power supplies. This Note provides technical data and recom-mended circuits for use of the CA3028A and CA3028B in rf amplifiers, autodyne converters, if amplifiers, and limiters. The CA3028A and

CA3028B are suitable for use in a wide range of applications in dc, audio, and pulse amplifier service; they have been used as sense amplifiers, preamplifiers for low-level transducers, and de differential amplifiers.

CA3023 Integrated-Circuit, Wideband Amplifiers The CA3021, CA3022, and CA3023 inte-

grated circuits are multipurpose high-gain amplifiers designed for use in video and AM or FM if stages in single power-supply systems. Specifi-cally, they can be used in video amplifiers operating at frequencies through 30 MHz, AM and FM if amplifiers, and buffer amplifiers in which an isolation capability greater than 60 dB at 1 MHz is desired.

#### ICAN-5380

#### 7 pages Integrated - Circuit Frequency - Modulation if Amplifiers

The discussion in this Note shows that the simplest approach to the use of the CA3012 and CA3028 integrated circuits in FM if-amplifier strips is to replace each stage in present discrete-transistor if strips with a differential amplifier. This integrated-circuit approach requires a minimum of re-engineering because a cascade of individually tuned if stages is used. From a performance point of view, this approach results in better AM rejection than that obtained with discrete circuits because of the inherent limiting achieved with the differentialamplifier configuration.

#### ICAN-5766

#### 8 pages Application of the RCA-CA3020 and CA3020A Integrated-Circuit Multipurpose Wideband Power Amplifiers

The CA3020 and CA3020A integrated circuits are multipurpose, multifunction power amplifiers designed for use as power-output amplifiers and driver stages in portable and fixed communications equipment and in ac servo-control systems. The flexibility of these circuits and the high-frequency capabilities of the circuit components make these types suitable for a wide variety of applications such as broadband amplifiers, video amplifiers, and video line drivers. Voltage gains of 60 dB or more are available with a 3-dB bandwidth of MHz. Applications covered include audio, wideband, and driver amplifiers.

#### Application of the RCA-CA3044 and CA3044VI Integrated Circuits in Automatic-Fine-Tuning Systems

This Note describes the use of the CA3044 and CA3044VI integrated circuits as automatic fine-tuning (AFT) system components and discusses the advantages of integrated circuits in this application. The CA3044VI is electrically identical to the CA3044, but is supplied with formed leads for easier printed-circuit-board mounting. The construction and performance of a typical automatic-fine-tuning system for a color television system are examined.

## Abstracts of Other Application Notes

ICAN-5841 . . . . . . . . . . . 4 pages Feedback-Type Volume-Control Circuits for RCA-CA3041 and CA3042 Integrated Circuits This Note describes feedback-type volume controls for use with RCA-CA 3041 and CA 3042 integrated circuits in television receivers. In television sets using these integrated circuits, the volume control is often located remote from the amplifier. The long leads required in such a configuration sometimes pick up undesir-

able signals that, in turn, cause the system to exhibit hum and noise at low volume levels. The proposed feedback-type volume control reduces hum and noise pick-up by reducing the gain of the system rather than the signal level, and thus eliminates the cost of shielding the leads.

#### ICAN-6259 10 pages ICAN-6259 . . . . . . . . . . . . . . 10 pages Integrated-Circuit Stereo Decoder Using the

CA3090AQ Stereo Multiplex Demodulator The CA3090AQ integrated-circuit provides features heretofore unavailable to the receiver designer. This device needs only a single tuning adjustment, which reduces to a minimum the loop maintains performance under conditions of temperature variations, humidity, and aging. The compactness of the CA3090AQ and of the required external components, added to the other attributes, makes this stereo decoder a significant advancement in the state of the art of stereo decoder designs.

cesses a video signal and provides the following outputs: non-inverted video output; noise-processed, inverted video output; dual-polarity, composite synchronization signals; and automatic gain-control signals (agc). The IC, which can be used in color or monochrome TV receivers, requires a single-polarity power supply (positive) and includes impulse noise inversion and delay circuits that reduce the deleterious effects of impulse noise in the receiver agc and synchronization (sync) circuits. Standard agc strobing techniques are also used. The agc and impulse-noise thresholds are automatically set and require no controls. The if maximum-gain bias and the tuner agc delay may be adjusted for optimun. TV-receiver performance; the time constant for the sync-separator input can also be optimized by the set designer.

#### ICAN-6724 8 pages A Flexible Integrated-Circuit Color Demodulator for Color Television

This Note describes the circuit operation and application of the CA3067 in a color teleand application of the CA3067 in a color tele-vision receiver. The CA3067, which is supplied in a quad-in-line 16-lead plastic package, pro-vides the following color-demodulator circuit functions: amplification, balanced chroma de-modulation, dc-operated tint (phase) control, and zener-diode voltage regulation.

# RCA Sales Offices Manufacturers' Representatives, and Authorized Distributors

# **RCA Manufacturers' Representatives**

| Arizona    | C.T. Carlberg Associates,                                                    |
|------------|------------------------------------------------------------------------------|
|            | 4236 North Brown Ave.,                                                       |
|            | Scottsdale, AZ 85251 (602)277-2808                                           |
| California | Bestronics (San Diego Area)                                                  |
|            | 7827 Convoy Court, Suite 407,                                                |
|            | San Diego, CA 92111                                                          |
| Colorado   | Waugaman Associates, Inc.                                                    |
|            | 4800 Van Gordon,                                                             |
|            | Wheatridge, CO 80033                                                         |
|            | Thomas Associates, Inc., (See New Jersey)                                    |
| Fiorida    | .G.F. Bohman Associates,                                                     |
|            | 5104 No. Orange Blossom                                                      |
|            | Trail, Suite 115, Rosemont Bldg.                                             |
|            | Orlando, FL 32804                                                            |
|            | G.F. Bohman Associates,                                                      |
|            | 3172 SW 27th Ave., Apt. 3,                                                   |
|            | Miami, FL 33133                                                              |
|            | G.F. Bohman Associates,                                                      |
|            | 4511 Bayshore Blvd. NE,                                                      |
|            | St. Petersburg, FL 33703                                                     |
| Idaho      | Western Technical Sales, Inc.,                                               |
|            | (No. of Boise, see Washington)                                               |
|            | R <sup>2</sup> Marketing, (E. & S. of                                        |
|            | Boise, see Utah)                                                             |
|            | Kebco, (see Missouri)                                                        |
| lowa       | Lorenz Sales, Inc., Suite 302,                                               |
|            | Executive Plaza,                                                             |
| K          | Cedar Rapids, IA 52402                                                       |
| Kansas     | Kebco, 7070 West 107th St., Suite 160,                                       |
| Laulalana  | Overland Park, KS 66204(913)649-2168<br>Jackson Amold Company, (see Texas)   |
|            | Jackson Amold Company, (see Texas)                                           |
| Michigan   | Nicon Associates, 3835 W. Eight<br>Mile Rd., Detroit, MI 48221               |
| Managata   | Mile Rd., Detroit, MI 46221                                                  |
| Minnesota  |                                                                              |
|            | 2852 Anthony Lane South,<br>Minneapolis, MN 55114                            |
| Missouri   | Kebco, 75 Worthington Drive,                                                 |
|            |                                                                              |
| Montene    | Maryland, MO 63043(314)576-4110/4111<br>R <sup>2</sup> Marketing, (see Utah) |
| Nobrooke   | Lorenz Sales, Inc., (see lowa)                                               |
|            | C.T. Cariberg Associates (Clark Co.,                                         |
| 1107aua    | see Arizona)                                                                 |
|            | See Anzonaj                                                                  |

| New Jersey    | Thomas Associates, Inc.,                        |               |
|---------------|-------------------------------------------------|---------------|
|               | (So. N.J.), 12 South Blackhorse Pike            | (215)627-661  |
|               | Bellmawr, NJ 08031                              | (609)933-2600 |
| New Mexico    | C.T. Carlberg Associates,                       |               |
|               | PO Box 3177, Station D,                         |               |
|               | Albuquerque, NM 87110                           | (505)285-1578 |
| New York      | L-Mar Associates, Inc.,                         |               |
|               | (Upstate NY), 98 Elwell Ave.                    |               |
|               | Binghamton, NY 13901                            | (607)723-1513 |
| New York      | L-Mar Associates, Inc.,                         |               |
|               | (Upstate NY) PO Box 7945,                       |               |
|               | Rochester, NY 14606                             | (716)328-5240 |
|               | L-Mar Associates, Inc.,                         |               |
|               | 216 Tilden Drive,                               |               |
|               | E. Syracuse, NY 13057                           | (315)437-7779 |
|               | Lorenz Sales, Inc., (see lowa)                  |               |
| Ohio          | . Arthur H. Baler Company,                      |               |
|               | 67 Alpha Drive,                                 |               |
|               | Cleveland, OH 44143                             | (216)461-6161 |
|               | Arthur H. Baler Company,                        |               |
|               | 4940 Profit Way,                                |               |
|               | Dayton, OH 45414                                | (513)276-4128 |
| Oregon        | Western Technical Sales, Inc.,                  |               |
|               | 2271 N.E. Cornell Rd.,                          |               |
|               | Hillsboro, OR 97123                             |               |
|               | Arthur H. Baier Company, (W. Pa., see (         |               |
|               | Thomas Associates, Inc., (E. Pa., see N         | ew Jersey)    |
| South Dakota  | Lorenz Sales, Inc., (see lowa)                  |               |
| Техаз         | C.T. Carlberg Associates, (El Paso)             |               |
|               | Area, see New Mexico)                           |               |
|               | Jackson Amold Company,                          |               |
|               | (Austin, Houston, San Antonio                   |               |
|               | Area), PO Box 42388,                            |               |
|               | Houston, TX 77042                               | (713)981-5789 |
| Utah          | R <sup>2</sup> Marketing, 3688 West 2100 South. |               |
|               | Salt Lake City, UT 84120                        | (801)972-5646 |
| Washington    | . Western Technical Sales, Inc.,                |               |
|               | PO Box 3923.                                    |               |
|               | Bellevue, WA 98009                              | (206)641-3900 |
| West Virginia | Arthur H. Baler Company, (see Ohio)             |               |
|               | Key Enterprises, 850 Elm                        |               |
|               | Grove Road, Elm Grove, WI 53122                 |               |
|               |                                                 |               |

# **RCA Authorized Distributors**

|            | .Hwa Sheng Electronic Co., Ltd., 3th Fi.,                                |
|------------|--------------------------------------------------------------------------|
|            | #7, Ren-al Rd., Sec. 2,                                                  |
|            | Taipel, R.O.C                                                            |
| Thailand   | Anglo-Thai Eng. Ltd., PO Box 18,                                         |
| Turkey     | Bangkok<br>. <b>Teknika TAS</b> , PO Box Karakoy 153,                    |
|            | Istanbul                                                                 |
|            | Teknim Company Ltd., Riza Sah                                            |
|            | Pehlevi Caddesi 7, Kavaklidere,                                          |
| Uniquev    | Ankara                                                                   |
| oruguay    | Montevideo                                                               |
| Venezuela  | . Telereca, C.A., PO Box 3975, Caracas                                   |
| Yugoslavia | . Avtotehna, PO Box 593, XI,                                             |
|            | Titova 36, Ljubljana 61000 317 044                                       |
| UK         | Apex Components Ltd., 396<br>Bath Road, Slough, Berks,                   |
|            | SL1 6JDBurnham 63741                                                     |
|            | Crellon Ltd., 380/386                                                    |
|            | Bath Road, Slough, Berks,                                                |
|            | SL16JEBumham 4434                                                        |
|            | Distronic Ltd., 50/51                                                    |
|            | Burnt Mill, Elizabeth Way,<br>Harlow, Essex, CM20 2HU Harlow (0279)39701 |
|            | ITT Electronic Services, Edinburgh Way,                                  |
|            | Harlow, Essex, CM20 2DE Harlow 26811                                     |
|            | Mogul Electronics Ltd.,                                                  |
|            | 273 High Street,                                                         |
|            | Epping, Essex, CM 16 4DA Epping 77366<br>Semicomps (Northern) Ltd.       |
|            | East Bowmont Street, Kelso,                                              |
|            | Roxboroughshire TD5 7BZ                                                  |
|            | -                                                                        |
| U.S.       |                                                                          |
| 0.3.       |                                                                          |
|            |                                                                          |
| Alabama    | .Hamilton-Avnet Electronics,                                             |
|            | 4692 Commercial Drive N.W.,                                              |
| Arizona    | Huntsville, AL 35805                                                     |
| Arizona    | 2615 South 21st Street,                                                  |
|            |                                                                          |
|            |                                                                          |
|            | Phoenix, AZ 85034                                                        |
|            | Phoenix, AZ 85034                                                        |
| Artzone    | Phoenix, AZ 85034                                                        |
| Arizona    | Phoenix, AZ 85034                                                        |
| Arizona    | Phoenix, AZ 85034                                                        |
|            | Phoenix, AZ 85034                                                        |

| California  | Liberty/San Diego, 9525                                                    |
|-------------|----------------------------------------------------------------------------|
|             | Chesapeake Drive, San Diego<br>CA 92123                                    |
|             | G.S. Marshall Company,                                                     |
|             | 9674 Telstar Avenue,                                                       |
|             | El Monte, CA 91731                                                         |
|             | South Hill Street, Los Angeles,                                            |
|             | CA 90015                                                                   |
|             | Schweber Electronics Corp.,<br>17811 Gillette Ave.,                        |
|             | Irvine, CA 92714                                                           |
| Colorado    | Eimar Electronics/Denver,<br>6777 East 50th Avenue                         |
|             | Commerce City, CO 80022                                                    |
|             | Hamilton-Avnet Electronics,                                                |
|             | 5921 North Broadway,<br>Denver, CO 80216                                   |
|             | Kieruiff Electronics, Inc.,                                                |
|             | 10890 East 47th Avenue,                                                    |
| Connecticut | Denver, CO 80239(303)371-6500<br>Arrow Electronics, Inc.,                  |
|             | 295 Treadwell Street,                                                      |
|             | Hamden, CT 06514 (203)248-3801                                             |
|             | Cramer/Connecticut, 12 Beaumont Rd.,<br>Wallingford, CT 06492(203)265-7741 |
|             | Hamilton-Avnet Electronics,                                                |
|             | 643 Danbury Road,                                                          |
|             | Georgetown, CT 06829(203)762-0361<br>Schweber Electronics Corp.,           |
|             | Finance Drive, Commerce Industrial Park,                                   |
| <b>_</b>    | Danbury, CT 06810                                                          |
|             | . Arrow Electronics, Inc.,<br>1001 NW 62nd St., Suite 402,                 |
|             | Ft. Lauderdale, FL 33309                                                   |
|             | Arrow Electronics, Inc.,                                                   |
|             | 115 Palm Bay Road, N.W., Suite 10,<br>Palm Bay, FL 32905                   |
|             | Cramer/Orlando,                                                            |
|             | 345 Graham Avenue,                                                         |
|             | Orlando, FL 32803 (305)895-1511<br>Hamilton-Avnet Electronics,             |
|             | 6800 N.W. 20th Avenue,                                                     |
|             | Ft. Lauderdale, FL 33309                                                   |
|             | Hamilton-Avnet Electronics,<br>3197 Tech Drive No.,                        |
|             | St. Petersburg, FL 33702(813)576-3930                                      |
|             | Schweber Electronics Corp.,                                                |
|             | 2830 North 28th Terrace,<br>Hollywood, FL 33020(305)927-0511               |
| Georgia     | Arrow Electronics Inc. 3406 Oak Cliff                                      |
|             | Rd., Doraville, GA 30350                                                   |
|             | Cramer/Atlanta, 6456<br>Warren Drive,                                      |
|             | Norcross, GA 30071                                                         |
|             | Hamilton-Avnet Electronics,                                                |
|             | 6700 I85 Access Road, Suite 1E<br>Norcross, GA 30071(404)448-0800          |
| illinois    | .Cramer/Chicago, 1911                                                      |
|             | South Busse Road,<br>Mt. Brospect II 60056 (312)502-8230                   |
|             | Mt. Prospect, IL 60056(312)593-8230<br>Hamilton-Avnet Electronics,         |
|             | 3901 North 25th Avenue,                                                    |
|             | Schiller Park, IL 60176                                                    |
|             | Newark Electronics, 500<br>North Pulaski Road,                             |
|             | Chicago, IL 60624 (312)638-4411                                            |
|             | Schweber Electronics Corp.,                                                |
|             | 1275 Brummel Ave., Elk<br>Grove Village, IL 60007(312)593-2740             |
|             | Semiconductor Specialists, Inc.,                                           |
|             | 195 Spangler Avenue,<br>Elmburgt U 60126 (312)270-1000                     |
| Indiana     | Eimhurst, IL 60126                                                         |
|             | 133 S. Pennsylvania Street,                                                |
| lowe        | Indianapolis, IN 46204                                                     |
| IUWA        | . Deeco, Inc., 2500<br>16th Avenue, S.W.,                                  |
|             | Cedar Rapids, IA 52801                                                     |
|             | F.00                                                                       |
|             | 563                                                                        |

# **RCA Authorized Distributors**

| Ohio         | Cramer/Cleveland,                |                 |
|--------------|----------------------------------|-----------------|
|              | 5835 Harper Road,                |                 |
|              | Solon, OH 44139                  | . (216)248-8400 |
|              | Hamilton-Avnet Electronics,      | • • • • • •     |
|              | 761 Beta Drive, Suite E.         |                 |
|              | Cleveland, OH 44143              | . (216)461-1400 |
|              | Hamilton-Avnet Electronics.      |                 |
|              | 954 Senate Drive.                |                 |
|              | Dayton, OH 45459                 | . (513)433-0610 |
|              | Hughes-Peters, Inc.,             |                 |
|              | 481 East 11th Aveneu.            |                 |
|              | Columbus, OH 43211               | (216)464-2970   |
|              | Schweber Electronics Corp.       |                 |
|              | 23880 Commerce Park Road,        |                 |
|              | Beachwood, OH 44122              | (216)464-2970   |
|              | The Stotts Briedman Co.          |                 |
|              | 2600 East River Road.            |                 |
|              | Dayton, OH 45439                 | (513)298-5555   |
| Oklahoma     |                                  |                 |
|              | 1000 S. Main Street.             |                 |
|              | Tulsa, OK 74119                  | . (918)587-9123 |
| Pennsyivania | . Herbach & Rademan, Inc.,       |                 |
| -            | 401 East Erie Avenue.            |                 |
|              | Philadelphia, PA 19134           | (215)426-1700   |
| Pennsylvania | Semiconductor Specialists, Inc., |                 |
| •            | 1000 BIDC Plaza, Suite 207       |                 |
|              | Pittsburgh, PA 15238             | .(412)781-8120  |
| Texas        |                                  |                 |
|              | 13740 Midway Poad,               |                 |
|              | Dallas, TX 75240                 | . (214)661-9300 |
|              | Hamilton-Avnet Electronics.      |                 |
|              | 445 Sigma Road,                  |                 |
|              | Dallas, TX 75240                 | (214)661-8661   |
|              | Hamilton-Avnet Electronics,      |                 |
|              | 3939 Ann Arbor Street,           |                 |
|              | Houston, TX 77063                | . (713)780-1771 |
|              | Schweber Electronics, Corp.,     | • • • • • • • • |
|              | 14177 Proton Road,               |                 |
|              | Dallas, TX 75240                 | (214)661-5010   |
|              |                                  |                 |

| Texas      | Schweber Electronics Corp.,       |
|------------|-----------------------------------|
|            | 7420 Harwin Drive,                |
|            | Houston, TX 77063                 |
|            | Sterling Electronics, Inc.,       |
|            | 2800 Longhorn, Suite 100,         |
|            | Austin, TX 78758                  |
|            | Sterling Electronics, Inc.,       |
|            | 4201 Southwest Freeway,           |
|            | Houston, TX 77027                 |
|            | Sterling Electronics, Inc.,       |
|            | 2875 Merrell Road,                |
|            | Dallas, TX 75229                  |
|            | Trevino Electronics, Inc.,        |
|            | 2826 Walnut Hill Lane,            |
|            | Dallas, TX 75229                  |
| Utan       | . Hamilton-Avnet Electronics,     |
|            | 1585 West 2100 South,             |
|            | Sait Lake City, UT 84119          |
| Washington | Hamilton-Avnet Electronics,       |
|            | 13407 Northrup Way,               |
|            | Bellevue, WA 98005                |
|            | Liberty Electronics/Northwest,    |
|            | 1750 132nd Ave. N.E.,             |
|            | Bellevue, WA 98005                |
|            | Robert E. Priebe Company,         |
|            | 2211 5th Avenue,                  |
|            | Seattle, WA 98121 (206)682-8242   |
| Wisconsin  | . Arrow Electronics, Inc.,        |
|            | 434 West Rawson Avenue,           |
|            | Oak Creek, WI 53154 (414)764-6600 |
|            | Hamilton-Avnet Electronics,       |
|            | 2975 South Moorland Road,         |
|            | New Berlin, WI 53151              |
|            | Taylor Electric Company,          |
|            | 1000 W. Donges Bay Road,          |
|            | Mequon, WI 53092                  |
|            |                                   |

