NUMBER 1 IN POWER MOSFETs!

$\mathrm{NI}^{4}$

I\$R

## INTERNATIONAL RECTIFIER HEXFET DATABOOK

 POWER MOSFET APPLICATION AND PRODUCT DATA
## I

## INTERNATIONAL RECTIFIER HEXFET DATABOOK

## POWER MOSFET APPLICATION AND PRODUCT DATA

## 1982-83

FIRST PRINTING<br>HDB-2

PUBLISHED BY<br>INTERNATIONAL RECTIFIER, 233 KANSAS ST., EL SEGUNDO, CALIFORNIA

The information presented in this DATABOOK is believed to be accurate and reliable. However, International Rectifier can assume no responsibility for its use; nor any infringement of patents, or other rights of third parties which may result from its use. No license is granted by implication or other use under any patent or patent rights of International Rectifier. No patent liability shall be incurred for use of the circuits or devices described herein.

Copyright 1982, International Rectifier Corporation, Semiconductor Division, El Segundo, California. All rights reserved. Reproduction or use of editorial or pictorial content without express permission in writing is prohibited.
*HEXFET is the trademark for International Rectifier Power MOSFETs.

## PREFACE

In mid-1979, International Rectifier introduced a new series of power MOSFETs to industry that opened vast, new opportunities for designers of any equipment, system or power supply that had, until that time, been limited by the performance characteristics of bipolar transistors.

International Rectifier's "HEXFET" technology, so named because of a structure based on thousands of hexagonal cells in densities up to 500,000 per square inch, brought the first MOSFETs to the power range capable of matching the on-resistance of bipolar transistors. For the first time,
the advantages of power MOSFETs could be utilized without a sacrifice in efficiency.
This technological feat has sparked a revolution in design, capitalizing on the advantages of voltage control, extremely high switching speeds, temperature stability and the rugged physical characteristics of power MOSFETs. There are few circuits previously designed with bipolar transistors that cannot now be designed with MOSFETs to perform far better, in less space, with fewer components, and without the complexity of protective circuits required by the bipolar counterparts.
Along with this contribution to technology,


## INTERNATIONAL RECTIFIER I乌

International Rectifier brought a commitment to power MOSFETs that has made the company today's leader in the field.

A commitment to quality. A commitment to production that enabled the company to ship more power MOSFETs in the 25 -watt and above range than all other power MOSFET manufacturers in the world combined during 1980. A commitment to distribution that has put yesterday's laboratory achievement onto Distributors shelves around the world. Perhaps the most convincing proof of the total commitment International Rectifier has made is pictured below. This new structure houses today's largest state-

of-the-art, high technology facility in the world devoted exclusively to power MOSFET wafer fabrication. On stream now, its initial production capacity is sufficient to supply today's entire industry requirements for power MOSFETs, and is expandable to meet all demands to be experienced during the evolution from bipolar transistors to power MOSFETs in the equipment of tomorrow.

This DATABOOK lists todays broadest line of readily available power MOSFETs. More types and packages will follow to make your design job easier and your products better.

We're committed to that.


## TABLE OF CONTENTS

POWER MOSFET APPLICATION DATAPage
Quality, Reliability and the HEXFET ..... A-6
CHAPTER 1 Applying International Rectifier Power MOSFETs ..... A-8
CHAPTER 2 The Do's and Don'ts of Using Power HEXFETs ..... A-19
CHAPTER 3 Current Ratings, Safe Operating Area, and High Frequency Switching Performance of Power HEXFETs ..... A-25
CHAPTER 4 A New Gate Charge Factor Leads To Easy Drive Design For Power MOSFET Circuits ..... A-36
CHAPTER 5 Gate Drive Characteristics and Requirements for Power HEXFETs ..... A-40
CHAPTER 6 The HEXFET's Integral Body Diode - Its Characteristics and Limitations ..... A-48
CHAPTER 7 An Introduction to International Rectifier P-Channel HEXFETs ..... A-60
CHAPTER 8 Understanding HEXFET Switching Performance ..... A-65
CHAPTER 9 Simplified HEXFET Power Dissipation and Junction Temperature Calculation Speeds Heatsink Design ..... A-80
CHAPTER 10 A Universal 100kHz Power Supply Using a Single HEXFET ..... A-87
CHAPTER 11 A Chopper for Motor Speed Control Using Parallel Connected Power HEXFETs ..... A-99
CHAPTER 12 High Efficiency, High Voltage Switching Using a Cascode Combination of HEXFET and Bipolar Transistor ..... A-111
CHAPTER 13 Linear Power Amplifier Using Complementary HEXFETs ..... A-123
CHAPTER 14 Transformer Isolated HEXFET Driver Provides Very Large Duty Cycle Ratios ..... A-128
CHAPTER 15 Custom Assembly of HEXFET Dice ..... A-130

## INTERNATIONAL RECTIFIER TERR

HEXFET PRODUCT DATA ..... Page
HEXFET SELECTOR GUIDE
By Package, Voltage Range and "On" Resistance ..... A-139
INDEX BY VOLTAGE RATING
TO-3 Packaged HEXFETs ..... A-140
TO-220AB Packaged HEXFETs ..... A-141
NUMERICAL INDEX
TO-3 Packaged HEXFETs ..... A-142
TO-220AB Packaged HEXFETs ..... A-143
"HEXDIP" Dual In-Line Packaged HEXFETs ..... A-144
TO-39 Packaged HEXFETs ..... A-144
Complementary Pairs (TO-220AB Package) ..... A-144
MIL-SPEC HEXFETS
JAN, JANTX, JANTXV and C.E.C.C. Test Capabilities ..... A-146
HEXFETs to JAN, JANTX, JANTXV and C.E.C.C. Specifications ..... A-149
Radiation Resistance of HEXFETs ..... A-150
INTERNATIONAL RECTIFIER TEST CAPABILITIES
Life Tests and Power-Age Capabilities ..... A-154
Environmental Test Capabilities ..... A-154
Military Test Standard Capabilities ..... A-155
HEXFET DEVICE CHARACTERISTICS AND RATINGS ..... D-1 thru
D-305
HEXFET DATA REGISTRATION FORM ..... D-313

## Quality, Reliability, and the HEXFET

It is International Rectifier's stated objective to make the HEXFET the most reliable semiconductor device ever manufactured. In order to meet this goal IR budgets approximately $\$ 1,000,000$ a year to measure, record and improve the reliability of our HEXFET.

## HEXFET Quality Today

All lots are screened at outgoing inspection to a $0.1 \% \mathrm{AQL}$. This corresponds roughly to a 1000 part per million defect rate. The purpose of screening HEXFETs to such tight levels is to provide our customers with parts that will no longer require an incoming inspection, hence resulting in a significant savings and reduced inventory.

## 100\% Visual Inspection

All HEXFETs, commercial or HiRel, plastic or hermetic, are $100 \%$ pre-cap or pre-encapsulation inspected. This inspection ensures proper wire bond placement, no damage to the semiconductor chip, as well as general appearance of the die bond and die coat, where applicable. International Rectifier's reliability group has correlated these inspection criteria to improved long term reliability results on such tests as HTRB (High Temp Reverse Bias) and gate stress.

## Traceability

All parts are tested, marked and shipped so as to maintain wafer lot and assembly lot traceability. International Rectifier feels lot traceability is an essential part of our reliability program so that, if, anytime in the future, a customer has a problem or a question concerning HEXFETs they have received, IR can attempt to correlate, the effect with the part's process history.

## 100\% Reliability Tests

Before any part is released for customer shipment, each and every wafer and assembly lot goes through an extensive series of tests designed to indicate the ultimate reliability that can be expected. This is called our Reliability Certification Program.
From each lot a sample of 80 pieces is taken. Forty pieces are put through a series of accelerated life tests (the tests are listed in table 1). Another 40 parts are destructively tested to
determine the ultimate process limits; this guarantees that the parts are rugged and that there has been no 'drift' in the process parameters (See table 2). Finally, 40 parts are kept with all the lot travelers and test results so that if a future question requires data we did not take we can always run a statistically valid test and correlate our findings with those of our customer.

If any lot does not meet any of our high standards during these tests it will not be shipped.

Table 1: Rellability Certification - Accelerated Tests
TEST SAMPLE SIZE REJECT ON PURPOSE

| HTRB <br> $T_{J}=150^{\circ} \mathrm{C}$ | 40 | 1 | Detect temperature dependent <br> failure modes and any change in <br> performance parameters with temp. |
| :--- | :---: | :---: | :--- |
| GATE <br> STRESS <br> $T_{J}=150^{\circ} \mathrm{C}$ | 40 | 1 | Check the reliability of gate oxide <br> and oxide/silicon interface. |

Table 2: Rellability Certification - Destruction Tests

| TEST | SAMPLE SIZE | REJECT ON | PURPOSE |
| :--- | :---: | :---: | :--- |
| SOA <br> FAIL POINTS | 10 | 1 | Check power handling <br> capability |
| GATE <br> DIELECTRIC <br> STRENGTH | 10 | 1 | Check oxide integrity. |
| AVALANCHE <br> ENERGY | 10 | 1 | Check ability to handle <br> inductive overloads. |
| THERMAL <br> RESISTANCE | 10 | 1 | Check Integrity of <br> header/solder/die <br> interface. |

## Long Term Reliability Reports

Finally, International Rectifier publishes quarterly HEXFET Reliability Reports which summarize all the reliability data we have taken during that period. Once a year the results are summarized. The reliability data accumulated in this report is outlined in Table 3. Reliability Reports are available to all customers on request.

Specifying a HEXFET power MOSFET for your design assures the ultimate in reliability and performance.

Table 3: Rellability Report

| TEST | CONDITIONS | PURPOSE |
| :---: | :---: | :---: |
| 85/85 <br> (plastic packages) $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$ | $.85 \mathrm{~V}_{\mathrm{DS}}$ $85 \%$ relative humidity 1000 hours | Check ability of non-hermetic packages to operate with bias in high relative humidity. |
| Power Cycles | $\Delta \mathrm{T}=70^{\circ} \mathrm{K}$ | Determine number of power cycles the package/solder/die combination can withstand. |
| HTRB | $\begin{aligned} & .8 V_{D s} \\ & T_{J}=150^{\circ} \mathrm{C} \end{aligned}$ | Determine failures per 1000 hrs . for each failure mode and temperature dependent activation energy. |



# Applying International Rectifier's Power MOSFETs 

By BRIAN R. PELLY

International Rectifier's Power MOSFETs open the door to the design of advanced products by offering the superior characteristics of Field Effect Transistors at true high power levels. Power MOSFETs simplify circuitry because they are voltage-controlled devices and require only very small instantaneous currents from the signal source. They achieve switching times of less than 100 nanoseconds at high current lev-
els. They have great ruggedness because of the absence of the second breakdown failure mechanism of bipolar transistors. In parallel operation they inherently "current share" rather than "current hog." The stability of the gain and response time characteristics over a wide temperature range is outstanding. The net result is a radically advanced power transistor of universal application capability.

## HEXFET ${ }^{\text {™ }}$ Technology

International Rectifier now offers a truly advanced line of power MOSFETs termed the HEXFETs ${ }^{\text {TM }}$. The HEXFETs are IR's second generation power MOSFET design and feature uniquely advanced technology. The HEXFET technology achieves both new high power records in switching ratings for field effect transistors and new economies in MOSFET production costs. IR's


Figure 1. Basic HEXFET Structure

## The HEXFET Structure

The HEXFET surface is characterized by a multiplicity of closed hexagonal source cells (over 500,000 per square inch) from which the name HEXFET is derived. In cross section, the HEXFET is based on a double-diffused (DMOS) structure. A channel is formed by double diffusion at the periphery of each hexagonal source cell. An insulating gate oxide layer covers the channel. A silicon gate then overlays both the insulating oxide and channel. The silicon gate in turn is insulated from the source by an additional oxide layer. All of the hexagonal source cells are then parallel connected by a continuous sheet of metalization which forms the source terminal.

Transistor action occurs by penetration of an electric field into the channel area which modulates the conductivity between drain and source. Conventional current flow is from the drain substrate, across the channel surface, and vertically out the source terminal.

(a) NPN BIPOLAR TRANSISTOR

(b) N-CHANNEL MOSFET

Figure 2. Electrical Symbols for Bipolar and MOSFET

(a) BIPOLAR TRANSISTOR

Figure 3. Bipolar Transistor is Current-Driven, MOSFET is Voltage-Driven

HEXFETs set the stage for large scale usage in applications which previously could be handled only by the bipolar technology.

Until recently, large-area MOSFET devices combining the low onresistance and the high-voltage characteristics of a true power transistor could not be fabricated. With IR's HEXFET technology, however, onresistances as low as 0.05 ohms are possible at the 100 volt level. Voltage ratings as high as 500 volts are possible by making a tradeoff with higher on-resistance. HEXFET switching ratings in excess of 4 kilowatts are available in a single device.

## The HEXFET Structure

As implied, the HEXFET structure involves a hexagonal device geometry. At the core is a radically new hexagonal cellular structure, illustrated diagrammatically in Figure 1 . It is this hexagonal geometry, along with advanced MOS processing, that gives the HEXFET an on state resistance, $\mathrm{R}_{\mathrm{DS}(o n)}$, one-third of that possible with the best previous MOSFET technology, in a given die size. At a given current level, therefore, the HEXFET can achieve a forward voltage drop quite comparable to the collector-emitter saturation voltage of high performance bipolar transistors that have about the same die size.

A planar, non V-groove structure, the HEXFET conducts current vertically. For high packing density, it uses a silicon-gate structure. The density of the hexagonal source cells on the top surface of the silicon die is over half a million cells per square inch. Electrons flow from a source cell through the channel which is
around the periphery of that cell and then into the drain body. The bottom surface of the drain body is in electrical and thermal contact with the header.

The efficient hexagonal source pattern, the silicon gate, and advanced MOS processing techniques all combine to produce the HEXFETs' unique performance characteristics.

## Some Basic Considerations

As we have seen, the HEXFET is IR's advanced design of power MOSFET. Power MOSFETs are majority carrier semiconductor devices, and their construction and principles of operation are fundamentally different from those of traditional bipolar transistors, which are minority carrier semiconductors. These fundamental differences must be understood if full advantage is to be taken of the MOSFETs’ special performance features.

## MOSFET Symbol and Terminology

The collector, base and emitter terminology for the terminals of a bipolar transistor is replaced by drain, gate, and source, respectively for a MOSFET. Figure 2 shows the circuit symbol for an N -channel MOSFET, and makes a comparison with a conventional bipolar transistor.

## Driving the Power MOSFET

The conventional bipolar transistor is essentially a current-driven device. As illustrated in Figure 3 (a), a current must be applied between the base and emitter terminals to
produce a flow of current in the collector. The amount of drive required to produce a given output depends upon the gain, but invariably a current must be made to flow into the base terminal to produce a flow of current in the collector.

The MOSFET is fundamentally different; it is a voltage-controlled device. A voltage must be applied between the gate and source terminals to produce a flow of current in the drain, as illustrated in Figure 3(b). The gate is isolated electrically from the source by a layer of silicon oxide. Theoretically no current flows into the gate when a DC voltage is applied to it - though in practice there will be an extremely small leakage current, in the order of nanoamperes.

With no voltage applied between the gate and source electrodes, the impedance between the drain and source terminals is very high, and only a small leakage current flows in the drain until the applied voltage exceeds the drain-to-source avalanche voltage. This is illustrated in Figure 4.


Figure 4. Drain-Source Blocking Characteristic

When a voltage is applied between the gate and source terminals, an electric field is set up within the MOSFET. This field modulates the resistance between the drain and source terminals, and permits a current to flow in the drain in response to the applied drain circuit voltage. The amount of current that flows depends upon the amount of voltage applied to the gate, assuming that the impedance of the external drain circuit is not limiting.

Because the gate draws only a minute DC leakage current, the DC current gain is extremely high, typically in the order of $10^{9}$. In fact, this is a rather meaningless parameter for a power MOSFET, and it is not normally used. Because a flow of current in the drain is produced essentially by a voltage applied to the gate, a more useful parameter for the MOSFET is the transconductance. This is the change of drain current brought about by a 1 volt change of gate voltage.

The extremely low drive current requirement of the power MOSFET, and the associated extremely high power gain, are a major advantage over the conventional bipolar transistor or Darlington. This feature will often make it possible to drive the power MOSFET directly from CMOS or TTL integrated circuit logic.

## The Static Operating Characteristics

The fundamental drain-source operating characteristics of the power MOSFET are illustrated in Figure 5(a). For comparison, Figure 5(b) shows the corresponding col-
lector-emitter characteristics for a conventional bipolar transistor.

For any given value of gate voltage there are essentially two clearly separate regions on the drain currentvoltage characteristic (with an intermediate zone that connects the two). The first is a "constant resistance" region. As the drain-to-source voltage is increased, the current increases almost proportionately, though in practice the resistance does increase at higher currents. At a certain current level, however, a channel pinchoff effect is reached within the device, and the operating characteristic moves into a constant current region.

The bipolar transistor also exhibits a generally similar type of collector characteristic. It does not, however, show a truly resistive effect in its saturation region, nor does it exhibit nearly such a well regulated constant current characteristic.

For switching applications, the On-Resistance $\mathrm{R}_{\mathrm{dS}(\mathrm{ON})}$ of the power MOSFET is obviously an important characteristic because it determines the power loss for a given drain current. The lower the On-Resistance the higher the current handling capability of the device. On-Resistance is thus an important "figure of merit" of the power MOSFET.

## Threshold Voltage and Transconductance

Inspection of the static drainsource operating characteristics of Figure 5 reveals that as the gate-tosource voltage is increased from zero, initially the drain current does not



Figure 6. Transfer Characteristics (IRF130)
increase significantly. Only once a certain threshold gate voltage has been reached, does the drain current start to increase appreciably.

This is illustrated more clearly by the typical relationships between drain current and gate voltage shown in Figure 6. It is seen that in the operating region beyond the threshold gate voltage, the relationship between the drain current and the gate voltage is approximately linear. Stated another way, the rate of change of drain current with gate voltage - the transconductance referred to earlier - becomes relatively constant at higher values of drain current.

## Features of IR Power MOSFETs

## Basic Characteristics

Table 1 shows the available types at the time of publication of this article, September, 1979. Other types will continue to be introduced, and the reader should check with IR for the latest product information.

All IR's MOSFETs will conduct their rated continuous drain current, Io, with less than 10 volts, Vgs, applied from gate-to-source. Conduction will begin before 3 volts $V_{G S(t h),}$ threshold voltage is applied to the gate. The threshold voltage is always greater than 1 volt, which allows leakage currents from a previous stage to be easily bypassed to ground. A cutoff condition of the power stage is thereby assured without any special reverse-biasing. All units have a maximum junction operating temperature of $150^{\circ} \mathrm{C}$.

Rated at $100 \mathrm{~V}, 28 \mathrm{~A}$ continuous and 70A pulsed, the IRF150 (Table 1) brings on-resistance down to the lowest value to date of any power MOSFET - $0.055 \Omega$ maximum. Typical on-resistance, just $0.04 \Omega$, produces a 1.0 V saturation-voltage drop


Table 1. Ratings and Characteristics of IR's High Current HEXFETs. September 1979
at 25 A , which is low enough to compare with the $\mathrm{V}_{\mathrm{VE}(\mathrm{SAT})}$ of a bipolar transistor of similar size, and lower than that of a Darlington transistor.

Such a small forward voltage drop is particularly impressive in light of the fact that the HEXFET requires only nanoamperes of gate drive, not the amperes of base drive a bipolar needs. In addition, the MOSFET does not suffer the loss of switching speed the bipolar does when driven hard into saturation.
The IRF350 (Table 1) is a high voltage version of the die size used for the IRF 150 transistor. Rated at 400 V and 11 A continuous, 25A pulsed, the IRF350 has a maximum onresistance of $0.30 \Omega$. Moreover, an
ability to switch 4.4 kW continuously makes the IRF350 by far the highestpower MOSFET available anywhere in the world at the time of writing.

At a case temperature of $25^{\circ} \mathrm{C}$, both of these HEXFETs have a continuous dissipation rating of 150 W . Thermal impedance, from junction to case, is $0.83^{\circ} \mathrm{C} / \mathrm{W}$. Both the IRF150 and IRF350 families are in standard TO-3 metal cases, with copper base and 0.06 in . diameter pins for high electrical and thermal conductivity.

The lower power IRF130 and IRF330 families provide voltage ratings and maximum on-resistance values essentially equivalent to the first generation IRF100 and IRF300

MOSFET families (now obsolescent). The HEXFETs accomplish the specifications with a transistor die about one-third the size of the original MOSFET types.

Able to handle 12A continuous, 30 A pulsed, the 100 V IRF 130 holds on-resistance to a maximum $0.18 \Omega$. And providing greater blocking voltage and lower current capability, the IRF330 is rated at 400 V and 4.0 A continuous, 8.0 A pulsed. Its maximum on-resistance is $1.0 \Omega$.

At a case temperature of $25^{\circ} \mathrm{C}$, these lower power HEXFETs can dissipate 75 W of dc power. Their internal thermal impedance is $1.6^{\circ} \mathrm{C} / \mathrm{W}$. Again, the package is the industry-standard TO-3 case, with 0.04 in diameter pins.

(b) THEORETICAL SWITCHING WAVEFORMS


(c) TYPICAL ACTUAL SWITCHING WAVEFORMS

Figure 7. Switching the MOSFET

## Switching Times

MOSFET power transistors are much faster than bipolar power transistors of comparable size, primarily because they do not have minority carrier delay times. The response times of MOSFETs are determined primarily by the device capacitances, and secondarily by such factors as the extremely short channel transit time of the electrons.

The input capacitance, $\mathrm{C}_{\text {iss }}$, is the primary factor which determines the response time of a MOSFET. Although MOSFETs can be controlled by extremely low currents (i.e. high source impedances), the relatively long charge and discharge time of the input capacitance, $\mathrm{C}_{\text {iss }}$, results in a tradeoff of response time against extreme sensitivity. A first order approximation of the response time of a MOSFET can be made by determining the time constant which results from the input capacitance times the effective source impedance.

Figure 7 shows typical switching waveforms of an IRF330 when driven by a 500 nanosecond-wide pulse. A good first order understanding of the switching response times $t_{d(o n)}, t_{r}, t_{d(o f)}$, and $t_{f}$, can be made by considering the power MOSFET an ideal switch with a 3 volt "on" threshold. The output current can be considered controlled, without delay, by the instantaneous gate voltage which, in turn, is controlled by the time constant formed by $\mathrm{R}_{\text {input }} \times \mathrm{C}_{\text {iss }}$.

With these concepts in mind, the switching waveshapes of Figure 7(b) and the response times can be more
easily understood. The turn-on delay, $t_{d(o n))}$, is primarily the time for the transistor gate capacitance to be charged by the control signal to the threshold level of 3 volts maximum. The rise time, $\mathrm{t}_{\mathrm{r}}$, is the gate charging time required to drive from the threshold voltage, through the linear control region, to the gate voltage (typically 5 to 8 volts) required for full conduction of the drain current. In turn-off the procedure is reversed, and the turn-off delay time, $\mathrm{t}_{\text {doff) }}$, is primarily the time required for the gate capacitance to discharge from the gate overdrive saturation voltage (typically 10 volts) to the active gate control region (typically 5 to 8 volts). Finally, the fall time, $t_{f}$, is primarily the time delay required for the input capacitance to discharge through the active control region to the gate threshold voltage.

Figure 8 shows typical relationships for the IRF330 between the


Figure 8. Typical relationships between Switching Times and Applied Gate Voltage (IRF330)
amplitude of the applied gate voltage signal, the turn off delay time, the fall time, and the rise time of the drain current, with the simple "resistive" gate drive circuit shown in Figure 7. Note that the turn off delay time increases with increasing gate drive, for the reasons already explained. The rise time of the drain current, on the other hand, decreases with increasing gate drive; this is because the higher the applied gate drive signal the faster the gate to source voltage reaches the level needed to support the drain current. The fall time of the drain current remains practically constant with applied gate drive; this is because the decay of the gate-to-source voltage below the point at which the drain current $I_{D}$ can no longer be maintained, is practically independent of the amplitude of the applied gate signal.

Typical relationships between switching times and gate circuit re-


Figure 9. Typical relationships between Switching Times and Gate Circuit Resistance (IRF330)
sistance are shown in Figure 9. Predictably, the higher the gate resistance, the longer the switching times, because of the longer time constant $\mathrm{R}_{\mathrm{G}} \mathrm{C}_{\text {iss }}$.

## Simple Capacitive Speed-Up Circuit

The alert designer will realise that circuit techniques for forcing the charge on $\mathrm{C}_{15}$, give a means of controlling the response time of the MOSFET, or alternatively the input impedance level at which a given response time occurs.


Figure 10. Gate Speed-up Circuit

Figure 10 shows a simple gate "speed-up" circuit. The circuit produces a significant reduction in the switching times, at the expense of the need for an increased amplitude of input gate signal, and an increased, (but still comparatively low) current drain on the drive source. When switching on, the capacitor C initially provides a low impedance path for the applied gate pulse, bypassing the resistor $\mathrm{R}_{2}$, and thus the input capaci-
tance $\mathrm{C}_{\text {iss }}$ of the MOSFET is rapidly charged. When switching off, the capacitor $C$ is charged positively on its left-hand terminal; the charged capacitor forces a discharge current through the input capacitance of the MOSFET, thus making it switch off rapidly.

A point to remember about this gate speed-up circuit is that to be effective it does require an increase in the amplitude of the source signal voltage, because of the voltage dividing effect of $R_{3}$ with $R_{1}$ and $R_{2}$. Another point is that the resistor $R_{3}$ draws a continuous current from the gate drive source. Clearly it is desirable that the value of $\mathrm{R}_{3}$ should be as high as possible. Figure 11 shows typical switching times for different values of $R_{3}$, for a given values of $R_{1}$, $R_{2}$ and $C$. It is seen that very fast switching times - in the order of 50 nanoseconds - can be obtained with the gate-to-source resistance $\mathrm{R}_{3}$ as high as 10 k Ohms. This represents a continuous current drain on the gate drive source of about 1 mA . This is an order of magnitude lower than the drive current required for a comparably rated bipolar Darlington, which in any event exhibits switching times more than an order of magnitude longer.

Figure 12 shows typical relationships between the switching speeds of the IRF330 and the drain current, with and without a gate speed-up circuit. Note the drastic reduction in the turn off delay and fall times with the speed-up circuit, at drain current lev-


Figure 13. Typical relationships between Drain-Source Voltage and DrainSource Self 'Capacitance (IRF330)
els above 1 A . The increase in the fall time at low levels of drain current is due to the drain-to-source capacitance, Coss. The lower the drain current, the higher the load resistance $R$, and the greater the time constant $\mathrm{RC}_{\text {oss }}$. A typical relationship between $\mathrm{C}_{\text {oss }}$ and drain to source voltage is shown in Figure 13.

Simple external circuit techniques such as this can be used to obtain the fast switching speeds possible with power MOSFETs, yet maintain extremely high effective gain, thereby keeping complexity to a minimum. Power MOSFETs operating at many amperes and kilowatt power levels can commonly be driven directly from linear and digital IC components, whilst switching times still much faster than those of bipolar power transistors are easily achieved.


Figure 11. Values in Gate Speed-up Circuit and Switching Times (IRF330)


Figure 12. Typical relationships between Switching Times and Drain Current with and without Gate Speed-up Circuit (IRF330)

## Switching Times with an Inductive Load

So far we have considered the switching of the power MOSFET with a simple resistive load. In many applications the load during the switching interval will be essentially inductive, and it is often of more practical interest to the circuit designer to know the switching times with an inductive load. Figure 14 shows a simple circuit with a clamped inductive load; corresponding idealized switching waveforms are shown in Figure 15. Note that at switch-on the current first rises, then the voltage falls. At switch off the drain voltage rises, then the current falls. Note that this assumes that the load is sufficiently inductive that current flows continuously in it; through the MOSFET when it is switched on, and through the clamping diode when the MOSFET is switched off. It is also assumed that stray circuit inductance between the clamping diode and the MOSFET is negligible. Thus at switch on, load current that is already flowing in the clamping diode commutates into the MOSFET, and the transfer of this current is unrestricted by stray circuit inductance. In general this assumption for the switch on condition is somewhat pessimistic, but it can be approximated in certain circuits.


Figure 14. Simple circuit with Clamped Inductive Load


Figure 15. Idealized Switching Waveforms for Clamped Inductive Load



Figure 16. Typical relatıonships between Switching Times and Drain Current with Clamped Inductive Load and Gate Speed-up Circuit (IRF330)

Figure 16 shows typical relationships between the switching times and the drain current for a clamped inductive load with a gate speed-up circuit.

## Maximum Operating Frequency

Because the switching times of the power MOSFET are very fast - at least an order of magnitude faster than those of comparably rated bipolar transistors - the energy dissipated during switching is very much lower, and the power MOSFET is able to operate at switching frequencies an order of magnitude or more higher.

Relationships between operating frequency and switching efficiency of the IRF330 power MOSFET with a resistive load, are shown in Figure 17. This data is based upon actual measured values of switching energy at a supply voltage of 300 V , and a $50 \%$ duty cycle. Figure 17 takes account of the losses in the power MOSFET itself, and not of other components in the circuit; it does not therefore represent the overall circuit efficiency. Clearly, so far as the MOSFET itself is concerned, switching frequencies up to 500 kHz or higher are quite feasible. The switching efficiency is defined as:

## Switching Efficiency

$=$ Power Input - MOSFET losses

## Power Input.

## Safe Operating Area

One of the outstanding features of IR's power MOSFETs is that they do not display the second breakdown phenomenon which is frequently the Achilles heel of bipolar transistors. A simple physical explanation accounts for this superiority. If localized, potentially destructive, heating occurs within a MOSFET transistor, the carrier mobility in that area decreases. As a result the MOSFET has a positive temperature coefficient and acts in a self-protective manner by forcing currents to be uniformly distributed through the silicon die. In contrast a bipolar transistor, particularly under conditions of high collector-emitter voltage, displays


Figure 17. Switching Efficiency (IRF330)
"current crowding" in the base region, which causes hot spots. Because of the bipolar's negative temperature coefficient, these hot spots tend to further "hog" the current and cause instantaneous, catastrophic destruction of the die.

As any power transistor circuit designer will know, the rated maximum power dissipation of the bipolar actually applies only over a very limited range of collector voltage, typically up to $10 \%$ of rated $V_{\text {ceo. At higher }}$ voltages, the dc power dissipation is severely limited by second breakdown. Typically, at rated voltage the permissible power dissipation is only $5 \%$ of full rated power.

The Safe Operating Area of the IRF330 series MOSFET is shown as an example in Figure 18. Note that the DC current is limited throughout the voltage range only by the 75 watt power dissipation slope. There are no secondary slopes in the DC dissipation curve (or the pulse curve) that indicate the second breakdown limit commonly seen on bipolar Safe Operating Area curves. Note also the high values of pulse current and the corresponding long time periods for which the pulse power can be safely tolerated.

The IRF330, for example, can tolerate 0.375 amperes at 200 volts on a DC basis. By contrast, the popular 2N6545, a bipolar transistor with the same voltage rating, 'but double the continuous current rating, has only a 0.06 ampere DC second breakdown limit at 200 volts. At one
millisecond pulse width and 300 volts, the IRF330 rates at 1.0 amperes versus only 0.45 amperes for the 2N6545.

The absence of second breakdown means that the power MOSFET is generally a much more rugged device than the bipolar transistor. This is extremely important, both for "linear" and "switching" applications.

The $\mathrm{V}_{\mathrm{DS}}$ absolute maximum rating of MOSFETs should not be exceeded by allowing them to operate in the avalanche region. However, it is possible to reliably turn off high level inductive currents, which can generate high voltage inductive transients, by using a simple voltage clamp circuit. All of IR's MOSFETs have a clamped inductive rating such that the maximum rated pulse current can be turned off with a 100 microhenry inductor in series. Because MOSFETs are very fast devices, caution must be taken that the voltage clamp device has a sufficiently fast response, and that it is closely coupled to the drain-source terminals. A zener diode connected physically as close as possible to the drain and source terminals generally will provide acceptable voltage clamping.

The transconductance, $g_{f s}$, of a MOSFET is maximum at the highest allowable drain currents. In contrast, the DC gain, $\mathrm{h}_{\mathrm{FE}}$, of a bipolar transistor, decreases drastically at high collector currents. The high transconductance of MOSFETs at high currents, combined with the excellent


Figure 18. Maximum Safe Operating Area. (IRF330/333)

SOA rating, result in MOSFETs being superb pulse amplifiers. All of IR's power MOSFETs have a pulsed current rating, $\mathrm{I}_{\mathrm{DM}}$, that is at least twice the continuous current rating, $I_{D}$. IR's power MOSFETs operate excellently in the pulse region as long as the allowable average power dissipation, safe operating area, and $\pm 20$ volt maximum gate voltage ratings are not exceeded.

## Temperature Stability

MOSFETs have outstanding gain and switching time stability with temperature variations, relative to the stability of typical bipolar transistors. The transconductance of IR Power MOSFETs typically varies less than $\pm 20 \%$ from the $25^{\circ} \mathrm{C}$ value, over a $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ range. The DC current gain of a power bipolar commonly varies by a factor of 2 or 3 over this temperature range.

A rough comparison of the typical DC gain stability for an IR power MOSFET versus a power bipolar would yield a transconductance, $\mathrm{g}_{\mathrm{f}}$, temperature coefficient of about $-0.2 \%$ per ${ }^{\circ} \mathrm{C}$ versus a bipolar current gain, $\mathrm{h}_{\mathrm{FE}}$, temperature coefficient of about $+0.8 \%$ per ${ }^{\circ} \mathrm{C}$ - a four-fold difference.

Reference to Figure 6 will show that the threshold voltage (bias point) and the transconductance (DC gain) move with temperature in compensating directions. Therefore, an operating point on the DC transfer characteristic maintains unusually good open loop stability. Drift-free operation becomes easy in a linear, closed loop system.

The switching time of IR power MOSFETs is essentially independent of operating temperature. This is a tremendous advantage relative to bipolar transistors, for which the $25^{\circ} \mathrm{C}$ switching times and associated power losses commonly increase by a factor of 2 or 3 at the higher actual operating temperatures. The extraordinary switching time stability of MOSFETs results because the response times are primarily dependent on the input capacitance, $\mathrm{C}_{\text {iss }}$, which is essentially temperature invariant.

The on-resistance, $\mathrm{R}_{\mathrm{D}(\mathrm{ON})}$ of power MOSFETs, has a positive temperature coefficient, of approximately $+0.7 \%$ per ${ }^{\circ} \mathrm{C}$. This is an advantage in paralleling MOSFETs, and as has been seen it also accounts for their excellent safe operating area. However, in determining the on-state power losses in a switching mode, the increased value of $\mathrm{RD}_{(\mathrm{ON})}$ at the actual maximum junction operating
temperature must be used. Sufficient heatsink must always be used so that a thermal runaway situation cannot occur.

## Paralleling

Power MOSFETs are easy to parallel. because the positive temperature coefficient forces current sharing among the paralleled devices. Current sharing resistors, with their associated power losses, are not necessary. Some resistance in series with the gates (typically 100 ohms ) and close paralleled lead connections may be necessary to assure that the good high frequency response of the MOSFETs does not cause oscillations.

## MOS Caution

The $\pm 20$ volt absolute maximum gate voltage rating of IR power MOSFETs should never be exceeded, or permanent damage can occur.

Zener diode protection should be used if there is a danger of transient gate overvoltages. This caution applies also to the buildup of static charge. IR power MOSFETs have large gate capacitances and thick oxide layers relative to low level MOS devices, where static charge damage can be particularly dangerous. Though significantly more rugged than such low level MOS devices, reasonable precautions which are normally taken in handling MOS devices should be observed until the installation of MOSFETs in a circuit.

## APPLICATIONS

Power MOSFETs offer tremendous operating advantages over conventional bipolartransistors, and they will undoubtedly replace bipo-
lars in many existing applications. In order to take full advantage of their unique operating features, and thus to produce an optimum overall system design, it will almost never be sufficient merely to make a one-forone replacement of a bipolar with a MOSFET in an otherwise unmodified circuit. The much lower drive requirement of the MOSFET will usually mean that very significant simplifications can be made in the drive circuitry; the vastly superior switching speed will offer the possibility for lower losses, or higher operating frequency, or both; and the superior safe operating area will offer greater loading and overloading capability, and minimization or elimination of protective snubber components.

Many potential applications of Power MOSFETs are obvious, and are already being actively pursued by circuit development engineers throughout the world. A great number of as yet unexplored applications will surely emerge, as the unique advantages of IR's power MOSFETs become more widely understood, and as power MOSFET technology itself develops and matures.

In the following sections we will briefly review some of the most obvious application areas. This may help to stimulate the imagination of the reader to perceive new applications for power MOSFETs in his own particular field of expertise.

## Switching Power Supplies

Switching DC power supplies are rapidly replacing conventional 50 or 60 Hz transformer/rectifier supplies. The basic principle of the switching power supply is illustrated in Figure
19. This switching scheme by comparison with the conventional line frequency power supply, offers smaller overall size, due to much smaller transformer and smoothing components, faster response, better regulation, and higher efficiency.

Switching power supplies presently use bipolar transistors, and usually operate in the $20-35 \mathrm{kHz}$ frequency range. Higher operating frequencies are not generally practical, because bipolar switching times are too long. From the system viewpoint, an increase in the switching frequency to 200 kHz or higher would offer the possibility for further reductions in size, weight, and response time. Such high operating frequencies now become a practical reality, with the availability of IR's power MOSFETs. Other potential advantages would be elimination of electrolytic capacitors, smaller EMI filters, and simplified drive and snubber circuits.

The MOSFET also offers advantages in the existing 20 to 30 kHz range, in terms both of reduced overall losses, because of reduced switching losses, and reduced circuit complexity, because of the minimal gate drive requirement.

## Audio Amplifiers

The power MOSFET offers a quite linear input to output transfer characteristic. This means that with appropriate biasing it can be used as a simple high quality audio amplifier, illustrated in a simplified form in Figure 20.

The excellent Safe Operating Area of power MOSFETs make them particularly well suited for class B amplifiers, which require extreme low fre-


Figure 19. Basic Principle of Switching Power Supply


Figure 20. Basic Principle of Audio Amplification using Power MOSFET


Figure 21. Class D Audio Amplifier Basic Principle
quency response at high power levels. The wide MOSFET bandwidth makes good high frequency response of the amplifier easy.

Another type of audio amplifier uses the class D pulsewidth modulation principle, illustrated diagrammatically in Figure 21. Implementation of this type of amplifier with bipolar transistors has not generally been successful, because the carrier frequency must be much higher than the audio frequency to produce a good quality output. The relatively long switching times of the bipolar are a fundamental limitation. With the availability of IR's power MOSFETs, these limitations are eliminated. This type of approach offers the possibility for an audio amplifier of extremely high efficiency, small size, and high fidelity.

## Motor Speed Control

The use of bipolar transistors for speed control of both DC and AC motors is taking a firm hold in the marketplace, for power ratings up to several tens of horsepower. Basic chopper and inverter schemes for motor speed control using power

MOSFETs are shown in Figure 22. The use of variable frequency DC to AC inverters, for efficient control of the speed of AC induction motors is becoming particularly topical in view of the present day emphasis on energy saving techniques.

In these circuits the switching frequency typically will be in the range of a few hundred Hz , to a few kHz . This, of course, is well within the capability of bipolar transistors. MOSFETs can however offer significant advantages, because of their substantially reduced drive power requirements, and improved safe operating area and ruggedness. These features will result in simplification of peripheral circuitry, improved reliability, and improved response time.

The ease of paralleling power MOSFETs for higher power output is also an important advantage, whilst the somewhat higher conduction voltage drop and hence higher power loss of the MOSFET is but a slight disadvantage - more theoretical than practical. The extra heatsink required to accommodate the greater power dissipation of the MOSFET is minimal indeed, and is greatly outweighed by the advantages to be gained.

## AM Transmitters

Conventional AM broadcasting transmitters operate in the 0.5 to 1.6 MHz range. They use vacuum tubes, which are relatively bulky and unreliable. Newer designs are using parallel connected bipolar transistors.

Typically an AM transmitter using bipolars requires about 60 devices, for each kilowatt of output power. The high operating frequency pushes
the limits of bipolar operation, paralleling is difficult, and the required reliability is not easy to achieve.

Power MOSFETs are capable of operation within the required frequency range, and are easily parallelable. The total number of devices would be drastically reduced; for example 8 IRF350's would be needed for each kilowatt of output power, as compared to 60 bipolar transistors. Another advantage of the MOSFET system would be that it is able to handle mismatch and fault conditions, and the driver stages would be much simpler. A basic schematic of an AM transmitter using power MOSFETs is shown in Figure 23.


Figure 23. AM Transmitter - Basic Principle

## Induction Heating

The heating of metal by energizing an induction coil that couples magnetic flux and induces a flow of eddy current into the work piece is an established principle, that is widely used throughout industry. It is an efficent, clean and cost effective means of melting, heating, hardening, annealing and welding of metals.


Figure 22. Basic schemes for Variable Speed Control of DC and AC Motors using Power MOSFETs

Induction heating systems cover a wide range of frequencies, starting at line frequency and progressing up to around 500 kHz . The lower frequency ranges, up to 20 kHz or so, today are generally covered by variable frequency thyristor inverters, which have now largely replaced the older fixed frequency rotating generator sets.

Power levels of induction heating equipment extend up to several megawatts at the lower end of the frequency spectrum. As the required frequency increases, generally the power requirement decreases.

For frequencies in the 100 to 500 kHz range vacuum tube oscillators, with ratings from a few kilowatts upwards, are presently the normal means of producing the required frequency. These are not too efficient, typically about $60 \%$, they are quite large, and they require periodic maintenance.

The availability of IR's power MOSFETs offers the opportunity for realising efficient, compact and reliable solid state RF induction heating generators at the required power ratings, at frequencies up to 500 kHz .

Another use of induction heating that has been proposed is in domestic cooking. Heating currents are induced from an induction coil directly into the cooking utensil. This technique offers dramatic improvements in efficiency and response time.

Commercial exploitation of this principle has not so far generally been successful, primarily because of the complexity of the required high frequency inverter circuitry. The availability of IR's power MOSFETs
makes possible a complete reappraisal of the induction cooker.

## High Frequency Welding

Modern DC power supplies use high frequency switching techniques to obtain greater compactness, improved efficiency and faster response. This very same switching technique is also applicable to DC welding supplies. These traditionally use a bulky mains frequency transformer, often a ballast impedance to obtain the required output regulation, and an output rectifier to provide the required DC.

Figure 24 shows a basic schematic of a possible high frequency welding system using power MOSFETs. IR's power MOSFETs can deliver several kilowatts of power at frequencies well above the audio range; this type of scheme would provide a compact, portable, silent, efficient welder, with fast response and excellent controllability.

## Fluorescent Lighting

Conventional mains frequency fluorescent lighting requires bulky inductive ballasting and power factor capacitors, and is relatively inefficient. It is well known that by using high frequency to supply the fluorescent tube, power consumption for a given light output can be reduced by 30 to $35 \%$, whilst tube life can be substantially increased, and bulky ballast components are eliminated.

- Fluorescent lighting schemes using high frequency bipolar transistor inverters are presently used in applications such as transportation and emergency lighting systems.

Application of high frequency techniques to the general consumer
market has so far been inhibited by the relative complexity of the drive circuitry required for the bipolar transistor. IR's power MOSFETs with their extremely simple drive requirements are potentially ideal for this application.

A basic schematic of a high frequency fluorescent lighting scheme using MOSFETs is shown in Figure 25.

## Other Applications

The applications discussed above are just a few of the many potential uses of IR's power MOSFETs. Other immediate application areas are high frequency generators for diathermy, drivers for high power bipolar transistors and thyristors, pulsewidth modulated high current supplies for spark erosion, beam control of video displays for computer terminals, and VLF and HF generators.

## Summary

Power MOSFETs have numerous operating characteristics which are distinctly superior to those of power bipolar transistors. These superiorities occur because MOSFETs have fundamentally different operating principles. Understanding the operating principles and superiorities of MOSFETs will allow the creative designer to make fundamental improvements in many types of transistorized products, as well as to innovate entirely new types of product.

The introduction of IR HEXFETs - the world's most advanced form of power MOSFETs - further underscores the importance of MOSFET technology for the circuit designs of the future.


Figure 24. HF Welding System - Basic Principle


Figure 25. HF Lighting System - Basic Principle

CHAPTER 2<br>APPLICATION NOTE 936

# The Do's and Don'ts of Using Power HEXFETs̊ 

By BRIAN R. PELLY

## Summary

In common with all power semiconductor devices, power MOSFETs have their own technical subtleties, which must be properly understood if the designer is to get the most out of them. In this article, some of the most common "Do's and Don'ts" of using power HEXFETs are explained.

## Introduction

Power HEXFETs offer many advantages over conventional bipolar transistors, in both linear and switching applications. These advantages include very fast switching, absence of second breakdown, wide safe operating area, and extremely high gain. Typical applications are high frequency switching power supplies, chopper and inverter systems for DC and AC motor speed control, high frequency generators for induction heating, ultrasonic generators, audio amplifiers, AM transmitters, computer peripherals, telecommunications equipment, and a host of special military and space needs.
There are several basic types of power MOSFETs available. Original designs used so-called V-groove or U-groove structures, while the trend today is towards vertical D-MOS technology, with a closed cellular source configuration. This technology was first embodied in the HEXFET structure, shown in Figure 1.

Current flows vertically through the silicon from the drain, through the body of the device, then horizontally through the channel region, and vertically out of the source, as illustrated. The flow of transistor current is controlled by the voltage applied between the gate and source termi-
nals; the applied gate voltage sets up a field in the channel region, which modulates the resistance of the device. The gate is isolated electrically from the body; as a result, the power HEXFET has a very high, almost infinite, DC gain.
A feature of power MOSFETs is that they inherently have built into them an integral reverse body-drain diode. The existence of this diode is explained by reference to Figure 1. When the source terminal is made positive with respect to the drain, current can flow through the middle of the source cell, across a forward biased $\mathbf{P}-\mathrm{N}$ junction. In the "reverse" direction, the power HEXFET thus behaves like a $\mathrm{P}-\mathrm{N}$ junction rectifier.

The integral body-drain diode is a real circuit element, and its current handling capability is typically as high as that of the transistor itself. Some circuits require an "inverse" rectifier to be connected across the switching device, and in these circuits it will often be possible to utilize the body-drain diode of the HEXFET, provided the proper precautions are taken.

In this application note, some of the most common do's and don'ts of using power HEXFETs are described. The objective is to help the user get the most out of these remarkable devices, while reducing "on the job" learning time to a minimum.


Figure 1. Basic HEXFET Structure

## Be Careful When Handling \& Testing Power HEXFETs

The user's first "contact" with the power HEXFET could be a package of parts arriving on his desk. Even at this stage, it behooves one to be knowledgeable about some elementary precautions.
Power HEXFETs, being MOS devices, can potentially be damaged by static charge when handling, testing or installing into a circuit. The problem is rather slight by comparison with that experienced with low level MOS devices. Power HEXFETs are, after all, power devices; as such, they have much greater input capacitance, and are much more able to absorb static charge without excessive buildup of voltage. In order to avoid possible problems, however, the following proced ures should be followed as a matter of good practice, wherever possible:

- HEXFETs should be left in their anti-static shipping bags, or conductive foam, or they should be placed in metal containers or conductive tote bins, until required for testing or connection into a circuit. The person handling the device should ideally be grounded through a suitable wrist strap, though in reality this added precaution is seldom essential.
- HEXFETs should be handled by the package, not by the leads.
When checking the electrical characteristics of the power HEXFET on a curve tracer, or in a test circuit, the following precautions should be observed:
- Test stations should use electrically conductive floor and table mats that are grounded. Suitable mats are available commercially.
- When inserting HEXFETs into a curve tracer or a test circuit, voltage should not be applied until all terminals are solidly connected into the circuit.
- When using a curve tracer, a resistor should be connected in series with the gate to damp spurious oscillations that can otherwise occur on the trace. A suitable value of resistance is 100 ohms.
- For repeated testing, it is convenient to build this resistor into the test fixture.
- When switching from one test range to a nother, voltage and current settings should be reduced to zero, to avoid the generation of potentially destructive voltage surges during switching.
The next step is to connect the power HEXFET into an actual circuit. The following simple precautions should be observed:
- Work stations should use electrically grounded table and floor mats.
- Soldering irons should be grounded.
Now that the power HEXFET has been connected into its circuit, it is ready for the power to be applied. From here on, success in applying the device becomes a matter of the integrity of the circuit design, and of what circuit precautions have been taken to guard against unintentional abuse of the HEXFET's ratings.
The following are the interrelated device and circuit considerations that lead to reliable, trouble-free design.


## Beware of Unexpected Gate-to-Source Voltage Spikes

Excessive voltage will punch through the gate-source oxide layer and result in permanent damage.
This seems obvious enough, but it is not so obvious that transient gate-tosource overvoltages can be generated that are quite unrelated to, and well in excess of, the a mplitude of the applied drive signal. The problem is illustrated by reference to Figure 2.

If we assume that the impedance, $Z$, of the drive source is high, then any positive-going change of voltage applied across the drain and source terminals (caused, for example, by the switching of another device in the circuit) will be reflected as a positivegoing voltage transient across the source and the drain terminals, in the approximate ratio of:

$$
\frac{1}{1+C_{\mathrm{gs}}}
$$

The above ratio is typically about 1 to 6 . This means that a change of drain-to-source voltage of 300 V , for example, could produce a voltage transient approaching 50 V between the gate and source terminals. This calculation is based upon the worst case assumption that the transient impedance of the drive circuit is high by comparison with the gate-tosource capacitance of the HEXFET. This situation can, in fact, be quite easily approximated if the gate drive circuit contains inductance - for example, the leakage inductance of an isolating drive transformer. This inductance exhibits a high impedance for short transients, and effectively decouples the gate from its drive circuit for the duration of the transient.
The positive-going gate-to-source voltage transient produced under the above circumstances is undesirable because it may exceed the gate voltage rating of the device, causing permanent damage; moreover, it tends to turn the device ON "unintention-


Figure 2. A Rapidly Changing Applied Drain-Source Voltage will Produce Gate-Source Voltage Transients


Figure 3. Drain-Source Overvoltage
Transient when Switching Off with Unclamped Inductive Load


Figure 4. Drain-Source Overvoltage Transient Produced by Stray Circuit Inductance When Switching Off with Clamped Inductive Load
ally", causing transient current overloading of this and other devices in the circuit.

It is, of course, true that since the applied drain transient results in a voltage at the gate which tends to turn the HEXFET device ON, the overall effect is to an extent selflimiting so far as the gate voltage transient is concerned. Whether this self-limiting action will prevent the voltage transient at the gate from exceeding the gate-source voltage rating of the device depends upon the impedance of the external circuit. Spurious turn-on is of itself undesirable, of course, though in practical terms one may grudgingly be able to accept this circuit operating imperfection, provided the safe operating area of the device is not violated.

As a minimum solution to the problem, the gate-source terminals must be provided with a voltage clamp (a conventional zener diode is suitable for this purpose) to prevent the gatesource voltage rating from being exceeded. A more fundamental solution, of course, is to make the impedance of the gate circuit low enough that not only is the gate-source voltage rating not exceeded, but also the voltage transient at the gate is contained to a level at which spurious turn-on does not occur.

It should be remembered that a collapse of voltage across the HEXFET (i.e., a negative-going $d v / d t$ ) will produce a transient negative voltage spike across the gate-source terminals. In this case, of course, there will be no tendency for the device to turn ON , and hence no tendency for the effect to be self-limiting. A zener diode connected to clamp positive transients will automatically clamp negative-going transients, limiting
them to the forward conduction voltage drop of the zener.

## Beware of Drain-Source Voltage Spikes Induced by Switching

The uninitiated designer is often not a ware that self-inflicted overvoltage transients can be produced when the device is switched OFF, even though the DC supply voltage for the drain circuit is well below the $\mathrm{V}_{\mathrm{DS}}$ rating of the HEXFET.
Figure 3 shows how a voltage spike is produced when switching the device OFF, as a result of inductance in the circuit. The faster the HEXFET is switched, the higher the overvoltage will be. Inductance is always present to some extent in a practical circuit, and therefore, there is always danger of inducing overvoltage transients when switching OFF. Usually, of course, the main inductive component of the load will be "clamped", as shown in Figure 4. Stray circuit inductance still exists, however, and overvoltage transients will still be produced as a result - to say nothing of the fact that the clamping diode may not provide an instantaneous clamping action, due to its "forward recovery" characteristic.
The first approach to this problem is to minimize stray circuit inductance, by means of careful attention to circuit layout, to the point that whatever residual inductance is left in the circuit can be tolerated. If the device has an inductive energy rating, use can be made of this rating for this situation. Generally, however, such ratings do not yet exist for power HEXFETs, and a clamping device should be connected, physically as close as possible to the drain and source terminals, as shown in Figure
5. A conventional zener diode, or a "transorb" clamping device, are satisfactory for this purpose. An alternative clamping circuit is shown in Figure 6. The capacitor $C$ is a reservoir capacitor and charges to a substantially constant voltage, while the resistor $R$ is sized to dissipate the "clamping energy" while maintaining the desired voltage across the capacitor. The diode D must be chosen so that its forward recovery characteristic does not significantly spoil the transient clamping action of the circuit.
A simple RC snubber can also be used, as shown in Figure 7. Note, however, that an RC snubber not only limits the peak voltage, it also slows down the effective switching speed. In so doing, it absorbs energy during the whole of the switching period, not just at the end of it, as does a voltage clamp. A snubber is therefore less efficient than a true voltage clamping device.
Note that the highest voltage transient occurs when switching the highest level of current. The waveform of the voltage across the HEXFET should be checked with a high-speed oscilloscope at the full load condition to ensure that switching voltage transients are within safe limits.

## Do Not Exceed the Peak Current Rating

All HEXFETs have a specified maximum peak current rating. This is conservatively set at a level that guarantees long-term reliability, and it should not be exceeded.
It is often overlooked that peak transient currents can be obtained in a practical circuit that are well in excess of the expected normal oper-


Figure 5. Overvoltage Transient at SwitchOff Clamped by Local DrainSource Zener


Figure 6. Overvoltage Transient at SwitchOff Limited by Local Diode-Capacitor-Resistor Clamp


Figure 7. Overvoltage Transient at SwitchOff Limited by Local CapacitorResistor Snubber
ating current, unless proper precautions are taken. Heating, lighting and motor loads, for example, consume high in-rush currents if not properly controlled. A technique that ensures that the peak current does not exceed the capability of the HEXFET is to use a current sensing control that switches OFF the HEXFET whenever the current instantaneously reaches a preset limit.

Unexpectedly high transient current can also be obtained as a result of rectifier reverse recovery, when a HEXFET is switched ON rapidly into a conducting rectifier. This is illustrated in Figure 8. The solution is to use a faster rectifier, or to slow down the switching of the HEXFET to limit the peak reverse recovery current of the rectifier.

## Do Not Operate at an RMS Current in Excess of the Rating

All HEXFETs have a maximum continuous direct current rating, $\mathrm{I}_{\mathrm{D}}$. The internal bonding wires, bonding pads, and source metallization of the HEXFET are designed to carry this rated current continuously. The total continuous R MS current handled by the HEXFET should not exceed the $I_{D}$ rating. This means that in a switching application, for example, if the peak current is $I_{P K}$, and the duty cycle is D, as illustrated in Figure 9, then the maximum permissible value of $I_{P K}$ is $I_{D} / \sqrt{D}$, so long as this value is less than the $I_{D(\max )}$ rating.

## Stay Within the Thermal Limits

The power HEXFET, being a power device, is thermally limited. It must be mounted on a heatsink that is adequate to keep the junction
temperature within the rated $\mathrm{T}_{\mathrm{J}(\max )}$ $\left(150^{\circ} \mathrm{C}\right)$ under the "worst case" condition of maximum power dissipation and maximum ambient temperature.
It must be remembered that in a switching application, the total power is due to the conduction loss and the switching loss. Switching time and hence switching losses are essentially independent of temperature, but the conduction losses increase with increasing temperature, because $\mathrm{R}_{\mathrm{D}(\text { on })}$ increases with temperature. This must be taken into account when sizing the heatsink. The required thermal resistance of the heatsink can be calculated as follows:
The transistor conduction power, $P_{T}$, is given approximately by:
$\mathrm{P}_{\mathrm{T}} \quad=\mathrm{I}^{2} \mathrm{~T}_{\mathrm{T}} \mathrm{R}_{\mathrm{D}(\mathrm{on})}[1+0.007$
where $I_{T}$ $=$ RMS value of "transistor current"
$\begin{array}{ll}\mathrm{R}_{\mathrm{D}(\text { on })} & =\mathrm{ON} \text { resistance at } 25^{\circ} \mathrm{C} \\ \mathrm{T}_{\mathrm{A}} & =\underset{a m b i e n t ~ t e m p e r a t u r e ~-~}{\text { am }} \\ & { }^{\circ} \mathrm{C} \\ \Delta \mathrm{T}_{\mathrm{JA}} & = \\ & \text { temperature rise, junc- } \\ & \text { tion-to-ambient }\end{array}$
The term within the brackets [ ] accounts for the typical $0.7 \%$ increase in $\mathrm{R}_{\mathrm{D}(\text { on) }}$ per degree C temperature rise above $25^{\circ} \mathrm{C}$. The data sheet can be consulted for a more accurate value of temperature coefficient for any specific device.

The switching energy depends upon the voltage and current being switched and the type of load. The total switching loss, $\mathrm{P}_{\mathrm{S}}$, is the total switching energy, $\epsilon_{\mathrm{T}}$, multiplied by the operating frequency, f. $\epsilon_{\mathrm{T}}$ is the sum of the energies due to the individual switchings that take place in each fundamental operating cycle.

$$
P_{S}=\epsilon_{\mathrm{T}} \cdot \mathrm{f}
$$

The total power dissipation is the sum of the conduction power, $\mathrm{P}_{\mathrm{T}}$, and the switching power, $\mathrm{P}_{\mathrm{S}}$.

$$
\begin{aligned}
\mathrm{P}= & \mathrm{P}_{\mathrm{T}}+\mathrm{P}_{\mathrm{S}} \\
= & \mathrm{I}^{2} \mathrm{~T}_{\mathrm{D}(\text { on })}[1+0.007 \\
& \left.\left(\Delta \mathrm{T}_{\mathrm{JA}}+\mathrm{T}_{\mathrm{A}}-25\right)\right]+\mathrm{P}_{\mathrm{S}}
\end{aligned}
$$

Since:
$\Delta T_{J A}=P R_{J A}$
where:
$\mathrm{R}_{\mathrm{JA}}=$ junction-to-ambient thermal resistance
The required value of $\mathrm{R}_{J A}$ for a given value of $\Delta T_{J A}$ is given by:
$\mathrm{R}_{\mathrm{JA}}=$
$\frac{\Delta T_{J A}}{\Gamma_{T} R_{D(o n)}\left[1+0.007\left(\Delta T_{J A}+T_{A}-25\right)\right]+P_{S}}$
The junction-to-a mbient thermal resistance, $\mathrm{R}_{\mathrm{JA}_{\mathrm{A}}}$, is made up of the internal junction-to-case thermal resistance, $\mathrm{R}_{\mathrm{JC}}$, plus the case-to-heatsink thermal resistance, $\mathrm{R}_{\mathrm{CS}}$, plus the sink-to-ambient thermal resistance, $\mathrm{R}_{\mathrm{SA}}$. The first two terms are fixed for the device, and the required thermal resistance of the heatsink, $\mathrm{R}_{\mathrm{S}-\mathrm{A}}$, for a given junction temperature rise $\Delta \mathrm{T}_{\mathrm{J}-\mathrm{A}}$, can be calculated from:

$$
\mathrm{R}_{\mathrm{S}-\mathrm{A}}=\mathrm{R}_{\mathrm{J}-\mathrm{A}}-\left(\mathrm{R}_{\mathrm{JC}}+\mathrm{R}_{\mathrm{C}-\mathrm{S}}\right)
$$

## Pay Attention to Circuit Layout

Stray inductance in the circuit can cause overvoltage transients, slowing down of the switching speed, unexpected unbalance of current between parallel connected devices, and unwanted oscillations.
In order to minimize these effects, stray circuit inductance must be minimized. This is done by keeping conduction paths as short as possible, by minimizing the area of current loops, by using twisted pairs of leads, and

by using ground plane construction. Local decoupling capacitors alleviate the affects of any residual circuit inductance, once these measures have been taken.
Circuit layout should be kept as symmetrical as possible in order to maintain balanced currents in parallel connected HEXFETs. The gates of parallel connected devices should be decoupled by small ferrite beads placed over the gate connections, or by individual resistors in series with each gate. These measures prevent parasitic oscillations.

## Be Careful When Using the Integral Body-Drain Diode

The HEXFET's integral body-drain diode exhibits minority carrier reverse recovery. Reverse recovery presents a potential problem when switching any rectifier off; the slower the rectifier, the greater the problem. The HEXFET's rectifier is relatively fast - not as fast as the fastest discrete rectifiers available, but considerably faster than comparably related conventional general purpose rectifiers. By comparison with the HEXFET itself, on the other hand, the switching speed of the integral reverse rectifier is quite slow. The switching speed of a circuit which utilizes the body-drain diode of the HEXFET may therefore be limited by the rectifier. Whether this will be so depends upon the circuit and the operating conditions.
The most common applications of the HEXFET in which the switching speed, and hence frequency, will potentially be limited by the rectifier, are DC to DC choppers, and inverters for regulated power supplies, electric motor controllers, and so on, in which "multiple" voltage pulses


Figure 10. Local Circuit Configuration and Operating Condition Requiring Special Care When Using the HEXFET's Integral Body-Drain Diode.
are used. Fortunately, these applications generally do not require ultrafast switching, and hence they can tolerate the reverse recovery characteristic of the rectifier.

Regardless of the overall circuit configuration, or the particular application, the "local" circuit operating situation that is troublesome occurs when the freewheeling current from an inductive load is commutated from the integral rectifier of one HEXFET to the transistor of an "opposite" HEXFET, the two devices forming a tandem series connected pair across a low impedance voltage source, as shown in Figure 10. This "local" circuit configuration occurs in most chopper and inverter schemes.

If the incoming HEXFET switches ON too rapidly, the peak reverse recovery current of the integral bodydrain diode of the opposite HEXFET will rise too rapidly, the peak reverse recovery current rating will be exceeded, and the device may possibly be destroyed.

The peak reverse recovery current of the rectifier can be reduced by slowing down the rate of change of current during the commutation process. The rate of change of current can be controlled by purposefully slowing down the rate of rise of the gate driving pulse. Using this technique, the peak current can be reduced to almost any desired extent, at the expense of prolonging the high dissipation switching period. The oscillograms in Figure 11 illustrate the effect. By slowing the total switchON time from 300 ns to $1.8 \mu \mathrm{~s}$, the peak current of the IRF330 has been decreased from 20 A to 10 A . The energy dissipation associated with the "unrestrained"switch-ON in Figure $11(\mathrm{a})$ is 0.9 mJ , whereas it is 2.7 mJ

(a) $I_{(\text {max })}=20 \mathrm{~A}, \mathrm{di} / \mathrm{dt}=50 \mathrm{~A} / \mu \mathrm{s}$. Switching time $=300 \mathrm{nsec}$.
for the controlled switch-ON of Figure 11(b). Note, however, that the average switching losses at a switching frequency of, say 5 kHz , are quite manageable -4.5 W and 13.5 W for Figures 11 (a) and 11 (b), respectively.
Note also that it is not necessary to slow the switching-OFF of the HEXFET, hence the energy dissipation at switch-OFF will be relatively small by comparison with that at switchON. For operation at frequencies up to a few kHz , where ultra-fast switching is not mandatory, slowing the applied gate drive signal to reduce the peak reverse recovery current of the "opposite" rectifier offers a good practical solution.

## Be On Your Guard When Comparing Current Ratings

The user can be forgiven if he assumes that the continuous drain current rating, $I_{D}$, that appears on the data sheet represents the current at which the device can actually be operated continuously in a practical system. To be sure, that's what it should represent; unfortunately it often does not.
Most manufacturers assign a "continuous" current rating to the device which in practical terms cannot be used, because the resulting conduction power dissipation would be so large as to require a heatsink with an impractically low thermal resistance, and / or an impractically low a mbient operating temperature.
Table 1 is an illustration of the present lack of standardization of current ratings amongst different MOSFET manufacturers. The devices with higher ON -resistance are seen to have generally higher current ratings assigned to them than the lower ON-resistance parts - a tra-

(b) $I_{\text {(max) }} 20 \mathrm{~A}, \mathrm{di} / \mathrm{dt}=50 \mathrm{~A} / \mu \mathrm{s}$. Switching time $1.8 \mu \mathrm{~s}$.


Figure 11. Oscillograms of IRF330 Switching into Reverse Rectifier of Another IRF330 with Freewheeling Current of 4A.
Top Trace: Voltage $100 \mathrm{~V} / \mathrm{div}$.
Bottom Trace: Current 4A/div.
Time Scale: $2 \mu \mathrm{~s} / \mathrm{div}$.
vesty of the "correct" situation that would, and should, exist if all types of given chip size and junction-tocase thermal resistance were rated on the basis of a given power dissipation.

The best advice to the user is to
compare different types on the basis of ON -resistance, and not of $\mathrm{I}_{\mathrm{D}}$ rating. Fortunately, all manufacturers specify $\mathrm{R}_{\mathrm{D}(\mathrm{on})}$ at $25^{\circ} \mathrm{C}$, and this provides a common basis for comparison. This parameter, taken in conjunction with the junction-case ther-

Table 1. Comparison of Different Manufacturers' Practices for Assigning Current Ratings (All Parts are Rated 400V)

| Device Type | $\mathrm{R}_{\mathrm{D}(\mathrm{on})}$ Ohms | $\begin{gathered} \mathrm{I}_{\mathrm{D}} \\ \mathrm{Amps} \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{R} \theta_{1=c} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ | Calculated $\mathrm{T}_{\mathrm{C}(\max )}$ Applicable to $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: | :---: |
| IRF330 | 1.0 | 4 | 1.67 | 90 |
| MTP565 | 1.5 | 5 | 1.67 | 25 |
| HPWR6504 | 1.0 | 5 | 1.39 | 80 |
| VN4001A | 1.5 | 8 | ? | $<25$ ? |
| VN0340B1 | 1.5 | 8 | ? | $<25$ ? |

mal resistance (which, unfortunately, not all manufacturers specify), is a much better indication of the HEXFET's true current handling capability.

## Conclusions

Power HEXFETs have many advantages. When properly applied they yield an overall system design that frequently has fewer components, is lighter and more compact, and has better performance than can be obtained with other types of devices.
In common with all power semiconductors, power HEXFETs do have their own little technical subtleties. If these subtleties are properly understood, the potential pitfalls can be easily overcome, at minimal cost - and potentially great reward.

APPLICATION NOTE 949

# Current Ratings, Safe Operating Area, and High Frequency Switching Performance of Power HEXFETs 

By S. CLEMENTE, B.R. PELLY, R. RUTTONSHA

## Summary

This application note discusses the current handling capability, safe operating area, and power dissipation of a HEXFET power MOSFET. It is shown that the HEXFET's ability to carry current is essentially limited only by junction heating, both for the "switched" and "linear" modes of operation - unlike the bipolar transistor, which is limited by gain and second breakdown. For this reason, peak current ratings of HEXFETs are phenomenally high by comparison with those of bipolar transistors.
Examples are given which show how the HEXFET's current carrying ability can be utilized, and how the power dissipation of a HEXFET compares with that of a fast switching bipolar transistor, as a function of operating frequency.

## Introduction

International Rectifier HEXFETs are well established in a variety of applications which previously have been served by bipolar transistors, and are continuing to find many new applications. Designers who are familiar with the practical derating factors that need to be applied when designing with bipolar transistors frequently do not realize that the criteria for determining HEXFET ratings are quite different, and as a result often select a HEXFET which is oversized for the job. This can have a significant bearing on the cost effectiveness of the design.
The purpose of this application note is to explain the basis of the
current ratings and Safe Operating Area (SOA) of power HEXFETs, and thus enable the user to make a properly informed choice of HEXFET for his particular application.
A practical comparison of the power losses of a HEXFET and a bipolar transistor is also given. Whereas the conduction losses of a bipolar are generally lower than those of the HEXFET, the switching losses are significantly higher. Base drive power for the bipolar also reduces efficiency.
Test results are presented which illustrate the difference in losses of the HEXFET and the bipolar transistor as a function of frequency. The HEXFET is shown to be generally more efficient above frequencies in the 20 to 40 kHz range.

## Bipolar Transistor Current Ratings

It will help to set the stage by first considering the basis of the current ratings of a bipolar transistor. Whereas the continuous and peak current ratings of a bipolar that are "headlined" in the data sheet are theoretically valid, they are hardly ever usable in practice. A basis for specifying the current ratings of bipolar transistors has been adopted in the industry which unfortunately is not representative of usable current levels; it simply provides a yardstick for making comparisons between different products on a reasonably common basis.
The Achilles' heel of the bipolar's current carrying capability is the critical question of the attendant gain, saturation voltage and switching time at elevated operating temperature.

These supporting parameters are usually specified at "rated" current at a junction temperature of $25^{\circ} \mathrm{C}$ (where they give the appearance of acceptability), but the data sheet usually does not specify their values at higher "operating" junction temperature (where they are usually not so acceptable).
In reality the bipolar is not intended to be used at its headlined "rated" continuous current. To do so would require an inconveniently large amount of drive current, and the saturation voltage and switching times would be hard to live with in a practical design, in which the normal junction operating temperature would, of course, be well in excess of $25^{\circ} \mathrm{C}$.
A good maximum design operating level for a bipolar transistor is typically 60 to $70 \%$ of the headlined "continuous" collector current rating; experienced users know this and design to it. Device manufacturers know it, too; this is why the data sheet specifies the minimum gain, maximum saturation voltage and maximum switching times at elevated junction temperature (usually $100^{\circ} \mathrm{C}$ ), at a collector current which is 60 to $70 \%$ of the headlined "rated" value, but not at the "rated" current itself.

An example will illustrate this. The industry-standard 2N6542/3 bipolar transistor has a "headlined" continuous collect or rating of 5 A . The maximum value of $\mathrm{V}_{\mathrm{CE}(\mathrm{SAT})}$, the corresponding forced gain, and the maximum switching times at elevated temperature ( $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ ) are, however, specified at a collector current of only 3 A . If the designer really
wants to use this device at its headlined "rated" current, he will have to refer to the manufacturer to determine the critical "worst case" supporting data needed to design the circuit; this information will not be found on the data sheet.
The rated peak collector current of a bipolar is even more tenuous than the rated continuous value. This is usually specified without reference to the required base drive current. Consider the $2 \mathrm{~N} 6542 / 3$. The peak collector current rating headlined on the data sheet is 10 A . Not specified is the base current needed to produce this collector current.
The DC gain curve, reproduced from the data sheet in Figure 1, terminates at the "continuous" collector current rating of 5 A . Bearing in mind that this is anyway a typical curve, it is a matter of conjecture what the minimum gain will be at a collector current of 10 A , at elevated operating temperature - and hence what base current will be needed to support the 10 A peak collector current rating.
In reality the gain will likely be less than the unity. The 2N6542/3 device would therefore have to be driven with a base current of at least 10 A in order to utilize its peak collector current rating of 10 A - an untenable situation for most practical designs.

## Current Ratings of MOSFETs

Continuous Ratings
The MOSFET is quite a different
device to a bipolar, and its continuous $I_{D}$ rating is based upon quite different considerations. Whereas the usable current of a bipolar is basically limited by gain, this is not the case with a power MOSFET. Figure 2 shows a typical relationship between transconductance of a HEXFET and a drain current. Transconductance increases with increasing drain current - just the opposite situation than with a bipolar transistor. Obviously the HEXFET - unlike the bipolar - is not going to "run out of gain" as the drain current increases.

Switching speed is generally much faster than that of a bipolar. With proper drive circuit design, switching speed of a HEXFET varies relatively slightly as the current increases, and is not a factor in determining the rated current. This can be deduced from Figure 3, which shows a typical relationship between gate charge, gate voltage, and drain current for a HEXFET. For a given gate charging current, switching speed is directly proportional to gate charge. The gate charge required for switching, and hence switching speed itself, is not influenced greatly by the amplitude of the drain current, and not at all by junction operating temperature.
The major criterion on which the continuous rating of a HEXFET is based is heat removal. The HEXFET will carry as much current as the cooling system will permit, while keeping peak junction temperature
within the rated maximum value. The more efficient the heat dissipator to which the HEXFET is attached, the lower the case temperature will be, the greater the permitted case-tojunction temperature rise, the greater the permitted internal power dissipation, and the greater permissible current. These considerations are, of course, exactly the same as those which apply to other non-gainlimited power semiconductor devices, such as rectifiers and thyristors.
Usable current, $I_{D}$, for a HEXFET is therefore:
$I_{D}=\sqrt{\frac{T_{\mathrm{Jmax}}-T_{C}}{R_{\mathrm{DS}(\text { on })} \mathbf{R}_{\mathrm{th}(\mathrm{JC})}}}$
where $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ is the limiting value of the on-resistance at rated $\mathrm{T}_{\left(\mathrm{J}_{\text {max }}\right)}$, at the appropriate value of $I_{D}, \mathrm{R}_{\text {thJC }}$ is the maximum value of internal junc-tion-to-case thermal resistance, and $\mathrm{T}_{\mathrm{C}}$ is the case temperature.
Figure 4 shows the continuous current rating of the IRF330 HEXFET as a function of case temperature. Note that below a case temperature of $25^{\circ} \mathrm{C}$, the continuous $\mathrm{I}_{\mathrm{D}}$ rating is limited by the current carrying capacity of the internal source bonding wire. But this is not a practical limitation.
Figure 4 also shows the relationship between HEXFET internal power dissipation and drain current. Power is proportional to the square of the current, so rises quite rapidly as cur-


Figure 1. Typical DC Current Gain, 2N6542/3 Bipolar Transistor


Figure 2. Transconductance Vs. Drain Current of the IRF330.
rent increases. The required heatsink DC thermal resistance decreases quite rapidly with increasing continuous drain current, for two reasons. First, permissible case-to-ambient temperature decreases; and second, power dissipation increases.

For this reason the usable continuous direct current of a power MOSFET for most practical purposes relates to a case temperature around 90 to $100^{\circ} \mathrm{C}$. This allows a sufficient differential between case and ambient temperature for the heat dissipator to handle the heat transfer, maintaining the case temperature at or below the permitted maximum.
The "headlined" continuous current rating shown on the data sheets of most power MOSFETs is usually greater than the above practically usable level of continuous drain current. This is because the case temperature adopted by the industry to which the "headlined" continuous $I_{D}$ rating applies is only $25^{\circ} \mathrm{C}$.

Figure 5 shows typical heatsinks for TO-3 and TO-220 packaged HEXFETs that allow them to operate in a $40^{\circ} \mathrm{C}$ ambient at a continuous direct drain current that is 60 to $70 \%$ of the rated continuous drain current at $\mathrm{T}_{\mathrm{C}}$ $=25^{\circ} \mathrm{C}$; the corresponding steady case temperature is about $100^{\circ} \mathrm{C}$.

Actually, the continuous current rating of a MOSFET is often of little direct use to the designer, other than as a benchmark. This is because in many switching applications the

MOSFET operates at a switching duty cycle considerably less than $100 \%$, and what is really of interest is the current-carrying capability of the device under the actual "switched" operating conditions. This is discussed in the next section.

## Switching "Duty Cycle" Ratings

As has been seen, the basic criterion that determines the current-carrying capability of a HEXFET is junction heating. For most practical purposes, the HEXFET can carry any waveform of current under any "duty cycle", just so long as the peak junction temperature is kept within the rated $\mathrm{T}_{\text {(Jmax) }}\left(150^{\circ} \mathrm{C}\right)$. (The RMS content of the current wave must not exceed the continuous $I_{D}$ rating, in order not to exceed the RMS current carrying capability of the source bonding wire. Compliance with this will generally be a natural result of compliance with the condition above.)
Peak junction temperature for any "duty cycle" application can be calculated directly from the transient thermal impedance characteristics for the device, as given in the data sheet. Transient thermal impedance curves for the IRF330 HEXFET are shown in Figure 6. Each of these curves is normalized to the steady DC junc-tion-to-case thermal resistance ( 1.67 deg. C/ Watts for the IR F330).
The curve labelled "single pulse" shows the rise of junction tempera-
ture per watt of power dissipation as a function of pulse duration. As expected, junction temperature rise increases as pulse duration increases - leveling off to a steady value for pulse durations above 1 second or so.
The "single pulse" curve is useful for determining transient junction temperature rise for single or very low duty cycle pulses of power; it is not directly usable for repetitive power pulses, such as are usually encountered in switching applications. The remaining curves in Figure 6 show effective thermal impedance for repetitive operation at different duty cycles, and allow peak junction temperature rise for repetitive operation to be calculated directly. These curves are approximately related to the single pulse curve, by the following relationship:
Effective normalized thermal impedance.
$=D+(1-D) x$ (normalized transient thermal impedance for single pulse of duration $t$ ).
The effective thermal impedance,* when multiplied by the power dissipation during the conduction period $t$ (i.e., the power within the conduction pulse itself, not the power averaged over the whole cycle), gives the value of the repetitive peak junction-tocase temperature rise.
As seen from Figure 6, the effective thermal impedance for any duty cycle D increases as pulse duration increases, showing that the peak junc-


Figure 3. Typical Relationships for IRF330 HEXFET Between Gate Charge, Gate Voltage and Amplitude of Drain Current Being Switched.


Figure 4. Case Temperature and Power as Function of $I_{D}$ for IRF330 HEXFET.


Figure 5. Typical Heatsinks for HEXFETS. (Heatsinks by Wakefield)


Figure 6. Normalized Transient Thermal Impedance Curves for IRF330 HEXFET. Curves are normalized to DC Thermal Resistance ( $1.67^{\circ} \mathrm{C} / \mathrm{W}$ for IRF330).
tion temperature rise increases as frequency decreases. The reason for this is illustrated by the waveforms in Figure 7 (a) and (b). Both sets of waveforms are for the same power dissipation and duty cycle, but for different operating frequencies. The cycle-by-cycle fluctuations of junction temperature at 20 Hz (Figure 7 [a]) are clearly greater than at 200 Hz (Figure 7[b]). As frequency increases, thermal inertia of the junction "irons out"instantaneous temperature fluctuations, and the junction responds more to average, rather than peak, power dissipation. At frequencies above a few kHz , and duty cycles above $20 \%$ or so, cycle-by-cycle temperature fluctuations usually become small, and peak junction temperature rise becomes equal to the aver-
age power dissipation multiplied by the DC junction-to-case thermal resistance, within one or two percent.
To determine the absolute value of the peak junction temperature, it is, of course, necessary to know the case temperature $\mathrm{T}_{\mathrm{C}}$ under steady operating conditions. Because of thermal inertia, the heatsink responds only to average power dissipation (except at extremely low frequencies which generally will not be of practical interest). $T_{C}$ is therefore given by:

$$
T_{C}=T_{A}+\left(R_{t h C-S}+R_{t h S-A}\right) P_{A V}
$$

where:
$\mathrm{T}_{\mathrm{A}} \quad=$ ambient temperature
$\mathrm{R}_{\text {thC-S }}=$ case-to-sink thermal resistance
$\mathrm{R}_{\text {thS-A }}=$ sink-to-ambient thermal resistance
$\mathrm{P}_{\mathrm{AV}} \quad=$ average power dissipation = peak power x duty cycle, for rectangular pulses of power

## Peak Current Ratings

The underlying limitation on current handling capability of a HEXFET is junction heating. It is able to carry peak current well in excess of its continuous $\mathrm{I}_{\mathrm{D}}$ rating, provided that the rated junction temperature is not exceeded. There is, however, an upper limit on the permissible current, defined by the rated $\mathrm{I}_{\mathrm{DM}}$. Most HEXFETs have an $I_{D M}$ rating that is about 4 X the continuous $I_{D}$ rating at $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$. This is a very substantial peak current carrying capability by comparison with the $I_{C M}$ rating of a bipolar - especially when it is rec-

(a) $t=10 \mathrm{~ms} D=0.2$

(b) $t=1 \mathrm{~ms} \mathrm{D}=0.2$

Figure 7. Waveforms of Power and Junction Temperature for Repetitive Operation, showing that Peak Junction Temperature is Function of Operating Frequency. IRF330.
ognized that the $I_{D M}$ rating of a HEXFET is usable, whereas the $\mathrm{I}_{\mathrm{CM}}$ rating of a bipolar generally is not.
The $I_{D M}$ limit of a HEXFET is determined by the fact that it is, after all, fundamentally a "linear" device. As drain current increases, the point eventually is reached at which the HEXFET goes into "linear" operation and starts to act, in effect, as a current limiter. This point depends upon the drive voltage applied to the gate, the safe limit of which is determined by the thickness of the oxide that insulates the gate from the body of the device. I DM ratings of all HEXFETs are achievable with an
applied gate voltage that is equal to the maximum permissible gate-tosource voltage of 20 V .
Designers often do not know how to interpret the $I_{D M}$ rating. Data sheets typically give little or no supporting information, and no direct indication of whether this is a nonrepetitive or repetitive rating. The fact is that the $I_{D M}$ rating of all HEXFETs can be used both for repetitive and non-repetitive operation, so long as the junction temperature is kept within the rated $\mathrm{T}_{\text {Jmax }}$. Peak junction temperature can be calculated from the thermal impedance data for the device (shown in

Figure 6). The $I_{D M}$ rating is simply a "ceiling"; below this ceiling, the designer is free to move, provided the $\mathrm{T}_{\text {Jmax }}$ rating is not violated.
Use of the HEXFET's peak current ratings is illustrated by the oscillograms in Figures 8 through 10. Figure 8 shows operation of the 500 V rated IRF450 at a repetitive peak current of 52 A . The conduction time of the rectangular current pulse is $7 \mu \mathrm{~s}$, and the operating frequency is 1 kHz . The rated continuous $\mathrm{I}_{\mathrm{D}}$ (at $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ ) of this device is 13 A , and its rated $\mathrm{I}_{\mathrm{DM}}$ is 52 A .
Figure 9 illustrates the use of the $\mathrm{I}_{\mathrm{DM}}$ rating of the 100 V IRF 150 HEXFET for a "single shot" low duty cycle application, such as capacitor charging or motor starting. The peak current is 150 A , decaying to 50 A in approximately 10 milliseconds. Figure 10 illustrates similar duty, but in this case, the initial peak current is 100 A , decreasing to 30 A in approximately 400 milliseconds. The rated continuous $I_{D}$ (at $T_{C}=25^{\circ} \mathrm{C}$ ) of the IRF150 is 40 A , and its rated $\mathrm{I}_{\mathrm{DM}}$ is 160 A .
It should be pointed out that the on-resistance of any MOSFET does increase as current increases. As shown in Figure 11, the on-resistance of a 100 V rated HEXFET at its rated $\mathrm{I}_{\mathrm{DM}}$ with 20 V applied to the gate is tyically 1.4 x the value at the rated $\mathrm{I}_{\mathrm{D}}$; the corresponding multiplier for a 400 V rated HEXFET is 2.9. This increase of on-resistance must, of course, be taken into account when making thermal calculations and designing for use of the $I_{D M}$ rating.

## Safe Operating Area of MOSFET

It has been tacitly assumed so far that the HEXFET is operated as a "closed switch" in the "fully en-


Figure 8. 52A, $7 \mu$ s Pulses Being Carried by the IRF450 at Frequency of 1 kHz .


Figure 9. Single Shot 150A peak Exponentially Decaying Pulse Applied to the IRF150. Time Constant $\doteqdot 8 \mathrm{msec}$


Figure 10. Single Shot 100A peak Exponentially Decaying Pulse Applied to IRF150. Time Constant $\doteqdot 300 \mathrm{msec}$


Figure 11. Typical Variation of On-Resistance with Drain Current. $100 \% I_{D M} \doteqdot 4 \times I_{D} @$ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$
hanced" mode; the amount of current that the switch can handle has been shown to be calculatable for any specific design situation from a knowledge of the conduction losses, the effective transient thermal impedance, and the heatsink thermal resistance.
MOSFET data sheets generally show a graph of Safe Operating Area, for single pulses of power of varying duration, which for the most part cover areas of "linear" rather than "fully enhanced" operation. These curves embrace drain current and voltage values up to rated $\mathrm{I}_{\mathrm{DM}}$ and $V_{D S}$, respectively. A typical SOA
curve, for the IRF330, is shown in Figure 12.
SOA curves for HEXFETs are based upon a case temperature of $25^{\circ} \mathrm{C}$, and an internal power dissipation that increases the junction temperature to $150^{\circ} \mathrm{C}$ at the end of the power pulse. Since HEXFETs, unlike bipolar transistors, do not exhibit second breakdown, SOA curves for each pulse duration invariably follow a line of constant power at all voltages less than rated maximum $\mathrm{V}_{\mathrm{DS}}$ and more than the "fully enhanced" $\mathrm{V}_{\mathrm{DS}(\text { (on })}=\mathrm{I}_{\mathrm{D}} \times \mathrm{R}_{\mathrm{DS}(\text { (n) })}$.
The SOA curves for HEXFETs in reality are redundant, because they
can be calculated directly from the single pulse transient thermal impedance data. Nor are they particularly useful from the circuit design viewpoint, because they apply to single pulses at a case temperature of $25^{\circ} \mathrm{C}$ - conditions not generally encountered in practice.
Why, then, are the SOA curves included in the MOSFET's data sheet? The reason is that if they were not, their absence would raise questions in designers' minds. Users who are accustomed to bipolar transistors have come to look upon the SOA curves for these devices as being vital - as indeed they are - because they define the bipolar's second breakdown limits.
SOA curves for HEXFETs, on the other hand, are in essence nothing more than a graphical statement of the absence of second breakdown vital information, to be sure, but information which in reality need not be conveyed through a set of somewhat arbitrary curves.
The oscillograms in Figure 13 (a) and (b) are a verification of the HEXFET's SOA data. Figure 13 (a) shows a 10 microsecond 150A pulse of current being applied to the 100 V IRF150 HEXFET, with an applied drain-to-source voltage of 80 V . Figure 13 (b) shows a 10 microsecond 50 A pulse of current being applied to the 500 V rated IRF450 with an applied drain-to-source voltage of 400 V .

## Design Examples

The following examples illustrate typical design procedures:

## Repetitive Operation 30\% Duty Cycle

A 400 V rated HEXFET and a corresponding heatsink are required for continuous operation with a rectangular current waveform. Amplitude of the current is 3.5 A , duty cycle is $30 \%$, and ambient temperature is $45^{\circ} \mathrm{C}$. Switching losses and cycle-bycycle fluctuations of junction temperature can be ignored.
Candidate devices would be the IRF332 and IRF320. Key ratings and characteristics for these devices are shown in Table 1.
Conduction losses for IRF332:

$$
\begin{aligned}
& =3.5 \times 11.55 \times 0.3 \\
& =12.1 \mathrm{~W}
\end{aligned}
$$

Required $\mathrm{R}_{\mathrm{th}-\mathrm{A}}=\frac{(150-45)}{12.1}$

$$
=8.7^{\circ} \mathrm{C} / \mathrm{W}
$$

Required $\mathrm{R}_{\mathrm{thS}-\mathrm{A}}=8.7-1.97$
$6.7^{\circ} \mathrm{C} / \mathrm{W}$
Conduction losses for IRF320:

$$
\begin{aligned}
& =3.5 \times 13.9 \times 0.3 \\
& =14.6 \mathrm{~W}
\end{aligned}
$$

Required $\mathbf{R}_{\text {thJ-A }}=\frac{(150-45)}{14.6}$

$$
=7.2^{\circ} \mathrm{C} / \mathrm{W}
$$

Required $\mathrm{R}_{\mathrm{thS}-\mathrm{A}}=7.2-3.12$

$$
=4^{\circ} \mathrm{C} / \mathrm{W}
$$

These calculations show that either of the candidate HEXFETs could serve the application. The smaller IRF320 (almost half the chip size of the IRF332) would require a relatively larger (though quite practical) heatsink, and would dissipate 14.6 instead of 1.21 W giving about a $1 \%$ reduction in overall system efficiency.
The final choice of device will depend upon trade-offs between economics, size, and performance. The main purpose of this example has been to demonstrate that there is a choice, and that either of two HEXFET types are viable candidates.

## Repetitive Operation at High Peak

 Current, Low Duty CycleIt is required to find the thermal resistance of the heatsink needed to operate the $400 \mathrm{~V}, 5.5 \mathrm{~A}$ (continuous) rated IRF330 HEXFET with a repetitive rectangular current waveform of amplitude 18 A . On-time is 10 microseconds, and duty cycle is $0.1 \%$. Ambient temperature is $40^{\circ} \mathrm{C}$.
The limiting on-resistance of the IRF330 at $\mathrm{I}_{\mathrm{D}}=5.5 \mathrm{~A}$ at $25^{\circ} \mathrm{C}$ is 1.0 ohm. Knowing that $100 \% \mathrm{I}_{\mathrm{DM}}=22 \mathrm{~A}$, the limiting value of $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ at $\mathrm{I}_{\mathrm{D}}=$ 18A can be estimated from Figure 11 to be 2.3 ohms at $25^{\circ} \mathrm{C}$. From the relationship between $\mathrm{R}_{\mathrm{DS}(\text { on })}$ and temperature given in the data sheet, $\mathrm{R}_{\mathrm{DS}(\text { on) }}$ at $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$ and $\mathrm{I}_{\mathrm{D}}=18 \mathrm{~A}$ will be about 5.1 ohms.

$$
\begin{aligned}
\text { Power per pulse } & =18^{2} \times 5.1 \\
& =1.652 \times 10^{3} \mathrm{~W}
\end{aligned}
$$

Junction-to-case transient thermal impedance for $10 \mu \mathrm{~s}$ pulse (from Figure 6):

$$
\begin{aligned}
& =1.67 \times 0.03 \\
& =0.05^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

Table 1. Design details for IRF332 and IRF320 HEXFET's

|  |  | IRF332 | IRF320 |
| :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Volts | 400 | 400 |
| $\mathrm{I}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Amps | 4.5 | 3.0 |
| $\mathrm{~V}_{\mathrm{DS} \text { (on) }} @ 5 \mathrm{~A}, 150^{\circ} \mathrm{C}$ | Volts | 11.55 | 13.9 |
| $\mathrm{R}_{\text {thJ-C }}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 1.67 | 3.12 |
| $\mathrm{R}_{\text {thC-S }}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | 0.2 | 0.2 |
| Approximate die size | $\mathrm{mil}^{2}$ | 19,250 | 11,700 |



Figure 12. Safe Operating Area, IRF330 HEXFET.


Figure 13. Oscillograms Verifying SOA Curves of HEXFETs, Demonstrating the Absence of Second Breakdown

Junction-to-case temperature rise due to 18A pulse:

$$
\begin{aligned}
& =1.652 \times 10^{3} \times 0.05 \\
& =82.6^{\circ} \mathrm{C} .
\end{aligned}
$$

Maximum permissible case temperature:

$$
\begin{aligned}
& =150-82.6=67.4^{\circ} \mathrm{C} \\
\mathrm{~T}_{\mathrm{C}}-\mathrm{T}_{\mathrm{A}} & =67.4-40=27.4^{\circ} \mathrm{C}
\end{aligned}
$$

Average power dissipation:

$$
\begin{aligned}
& =0.01 \times 1.652 \times 10^{3} \\
& =1.652 \mathrm{~W} \\
\therefore \mathrm{R}_{\text {thC-A }} & =\frac{27.4}{1.652}=16.6^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

## High Peak Current, Single Pulse Operation

The IRF330 HEXFET is to be pulsed with a current having an initial a mplitude of 20 A , and an exponential waveform with a time constant of $150 \mu \mathrm{sec}$. Case temperature is $30^{\circ} \mathrm{C}$. Verify that the peak junction temperature does not exceed $150^{\circ} \mathrm{C}$.

As an approximation, an equivalent rectangular pulse of current will be assumed, with an amplitude of 15 A , and a duration of 150 microseconds. $\mathrm{R}_{\mathrm{DS}(\text { on })}$ for the IRF330 @ $\mathrm{I}_{\mathrm{D}}=15 \mathrm{~A}$, $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, is 1.8 ohms. At $150^{\circ} \mathrm{C}$, $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ is approximately 2.2 x this value (see above example), and is about 4.0 ohms.

Equivalent "rectangular power":

$$
=15^{2} \times 4.0=900 \mathrm{~W}
$$

Junction-to-case transient thermal impedance for 150 microsecond pulse (from Figure 6):

$$
=0.065 \times 1.67=0.11^{\circ} \mathrm{C} / \mathrm{W}
$$

$\therefore$ Junction-to-case temperature rise

$$
=0.11 \times 900=99^{\circ} \mathrm{C}
$$

$\therefore \mathrm{T}_{\mathrm{J}} \quad=30+99^{\circ} \mathrm{C}=129^{\circ} \mathrm{C}$
Hence, this operating condition is within the capability of the IRF330.

## Comparison of MOSFET and $\mathrm{Bi}-$ polar Losses

Conduction power in a bipolar transistor is generally lower than in a MOSFET, but switching energy is usually considerably higher. The bipolar, therefore, tends to be more efficient at low frequency, while the MOSFET is more efficient at high frequency.
In an effort to close the gap between bipolar and MOSFET performance in high frequency switching applications, several new types of fast switching bipolar transistors have recently been introduced, with switching times in the order to 100 to 200 nanoseconds. It is pertinent to compare the losses of these new bipolar types with those of comparably rated MOSFETs.
Figure 14 shows measured power


Figure 14. Power Dissipation Versus Frequency for $2 N 6542 / 3$, Fast Switching Bipolar, and IRF330 HEXFET. Supply Voltage $=270 \mathrm{~V}$. Conduction Duty Cycle $=0.33$. Current Amplitude $=2.5 \mathrm{~A}$.
dissipation as a function of frequency for the IRF330 HEXFET, the in-dustry-standard 2N6542/3 bipolar transistor, and a newly introduced fast switching bipolar. Power losses were obtained by measuring the case temperature rise of the device mounted on a calibrated heatsink. Thermal resistance from case-to-ambient was approximately 4.5 deg . $\mathrm{C} / \mathrm{W}$. A clamped inductive load was used.
Details of the three device types listed are summarized in Table 2. Note that the die area for the HEXFET is approximately $80 \%$ of that of each of the bipolar transistors thus, the comparison is weighted in favor of the larger-die bipolar devices.
Figure 14 shows that the frequency crossover point for the HEXFET and the $2 \mathrm{~N} 6542 / 3$ is approximately 25 kHz , while it is approximately 35 kHz for the HEXFET and the fastswitching bipolar transistor. Operating conditions were: circuit supply voltage $=270 \mathrm{~V}$, peak current $=2.5 \mathrm{~A}$, duty cycle $=33 \%$.
Note that the "full" curves represent only the dissipation within the
device. Additional power is dissipated in the external base drive circuit of the bipolar. The "dashed" curve for the fast-switching bipolar includes an additional 1.3W of external base drive power. This corresponds to an 8 V , 0.5 A drive circuit, operating at $33 \%$ duty cycle.
Figure 15 shows collector current and voltage oscillograms for the fastswitching bipolar transistor operating at 100 kHz , and Figure 16 shows drain current and voltage oscillograms for the HEXFET at 100 kHz . Note the sharper HEXFET waveforms, confirming its faster switching speed.

Oscillograms of base drive current for the bipolar and gate drive current for the HEXFET are shown in Figure 17 (a) and (b), respectively. The bipolar requires a significant base drive current both at turn-on about IA peak - and at turn-off 2.5A peak. The HEXFET, by comparison, consumes about 0.3 A for a few nanoseconds at turn-on, and about 0.2 A for a few nanoseconds at turn-off. This current charges and

Table 2. Details of Devices Tested

|  | IRF330 <br> HEXFET | 2N6542/3 <br> Bipolar | Fast-Switching <br> Bipolar |  |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ Volts | 400 | 400 | 450 | $\mathrm{~V}_{\mathrm{CEO}(\mathrm{SUS})}$ |
| $\mathrm{I}_{\mathrm{D}}$ cont <br> $\mathrm{T}_{\mathrm{C}}=25^{\circ} @$ | 6 | 5 | 5 | $\mathrm{I}_{\mathrm{C}}$ cont <br> $\mathrm{T}_{\mathrm{C}}$ <br> $=$ $\mathrm{A}^{\circ} @$ |
| Die Area $\mathrm{mil}^{2} \mathrm{C}$ |  |  |  |  |


(a) Collector Current. $0.5 \mathrm{~A} / \mathrm{Div}, 1 \mu \mathrm{~s} / \mathrm{Div}$

(b) Collector Voltage. $50 \mathrm{~V} / \mathrm{Div}, 1 \mu \mathrm{~s} /$ Div

Figure 15. Collector Current and Voltage Waveforms for Fast-Switching Bipolar Operating at 100 kHz .

(a) Drain Current. $0.5 \mathrm{~A} / \mathrm{Div}, 1 \mu \mathrm{~s} / \mathrm{Div}$

(b) Collector Voltage. $50 \mathrm{~V} / \mathrm{Div}, 1 \mu \mathrm{~s} / \mathrm{Div}$

Figure 16. Drain Current and Voltage Waveforms for IRF330 HEXFET Operating at 100 kHz .


Figure 17. (a) Base Drive Current for Fast Switching Bipolar Operating at $2.5 \mathrm{~A}, 100 \mathrm{kHz} . \mathrm{V}_{\mathrm{CC}}=270 \mathrm{~V}$

(b) HEXFET. O.1A/Div $1 \mu \mathrm{~s} / \mathrm{Div}$
(b) Gate Drive Current for IRF330 HEXFET Operating at $2.5 \mathrm{~A}, 100 \mathrm{kHz} . \mathrm{V}_{\mathrm{DD}}=270 \mathrm{~V}$.
discharges the self-capacitance of the device. Note the change of current scale between Figure 17 (a) and (b). Average gate drive power for the HEXFET is negligible - about onefiftieth of a watt at 100 kHz . Although the bipolar is driven with 1A peak base current, it nonetheless exhibits a noticeable voltage "tailing" at turnon, as seen in Figure 15 (b).
The oscillograms in Figure 18 compare the instantaneous power and energy dissipation for the fast-switching bipolar and the HEXFET. Figure 18 (a) shows instantaneous power, while Figure 18 (b) shows the integral of the power; in other words, the accumulated energy dissipated during the conduction period.
Clearly the energy expended in the bipolar at turn-on and at turn-off is greater than in the HEXFET, while the energy expended in the HEXFET during the conduction period is greater than in the bipolar. These oscillograms do not give precise
quantitative data because of the lack of resolution of the oscilloscope at these fast-switching speeds; they do, nonetheless, provide a good qualitative picture of the different switching and conduction losses in the two types of devices.
Figure 19 shows a comparison of power losses versus frequency for the HEXFET and the fast-switching bipolar, for the same 2.5A current and $33 \%$ duty cycle, but at a circuit voltage of only 70 V - instead of the previous 270 V . While the HEXFET losses are about the same as in the higher voltage circuit, the lower supply voltage greatly de-emphasizes the switching losses of the bipolar, giving a higher frequency crossover point (almost 70 kHz ). These curves, however, are not representative of a typical operating situation, since the 70 V circuit voltage is unrealistically low for 400 to 450 V rated devices.
Finally, the curves in Figure 20 show power losses versus frequency
for the HEXFET and the fast-switching bipolar, operating at a peak current of 5 A in a 270 V circuit, at a duty cycle of $33 \%$. Although the conduction losses of the HEXFET are more than 4 x greater than with $\mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}$, the switching losses of the bipolar are also significantly greater. Additionally, the bipolar's base drive current has to be increased significantly to maintain acceptable switching performance, as shown by the oscillogram in Figure 21. Interestingly, the frequency "crossover point" is not greatly different from that obtained at 2.5 A - about 42 kHz versus 35 kHz , ignoring external base drive power, and about 20 kHz , taking this into account.

## Conclusions

The main purpose of this application note has been to show that the current-carrying capability of a power MOSFET is determined essentially by thermal considerations, un-

BIPOLAR 100W/DIV


$25 \mu \mathrm{~J} / \mathrm{DIV}$

HEXFET 250W/DIV



Figure 18. Oscillographs of (a) Power and (b) Energy for Fast-Switching Bipolar Transistor and HEXFET from Turn-On to Turn-Off. Circuit Voltage $=270 \mathrm{~V}$. Switched Current $=2.5 \mathrm{~A}$. Duty Cycle $=33 \%$. Frequency $=100 \mathrm{kHz}$.
like that of the bipolar transistor, which is limited by gain. With proper thermal design, the HEXFET can be operated at much higher peak current than a comparable bipolar.
A practical comparison of power losses of a HEXFET and a fastswitching bipolar transistor in a switching application shows that the HEXFET is generally more efficient above frequencies in the 20 to 40 kHz range.

Editors' Note: This Application Note AN-949 is a much expanded version of the subject discussed in Application Note AN-945, "Understanding HEXFET Current Ratings - $A$ Necessity for the Cost-Conscious Designer," which this application note supersedes.


Figure 19. Power Dissipation Versus Frequency for 2N6542/3, Fast-Switching Bipolar and IRF330 HEXFET. Supply Voltage $=70 \mathrm{~V}$. Conduction Duty $\mathrm{Cycle}=$ 0.33 . Current Amplitude $=2.5 \mathrm{~A}$.


Figure 20. Power Dissipation Versus Frequency for FastSwitching Bipolar and IRF330. Supply Voltage $=$ 270V. Conduction Duty Cycle $=0.33$. Current Amplitude $=5 \mathrm{~A}$.


Figure 21. Base Drive Current for Fast-Switching Bipolar. Circuit Voltage $=270 \mathrm{~V}$. Collector Current $=5 \mathrm{~A}$. Operating Frequency $=50 \mathrm{kHz}$.

# A New Gate Charge Factor Leads to Easy Drive Design for Power MOSFET Circuits 

By B. R. PELLY

Designers unfamiliar with MOSFET characteristics begin drive circuit design by determining component values based on the gate-tosource, or input, capacitance listed on the data sheet. While RC values derived in this manner do serve as a starting point in design, they can only be considered as a first-order benchmark.

If the designer wants to switch the MOSFET in 100 nanoseconds, an $R C$ value based on the gate-to-source capacitance is determined to provide a suitable, theoretical time constant. The RC value does not solve the entire problem because the gate-todrain capacitance must also be accounted for in charge time.

Although the gate-to-source capacitance is an important value, the gate-to-drain capacitance is actually more significant - and more difficult to deal with - because it is a non-linear capacitance affected as a function of voltage; the gate-tosource capacitance is also affected as a voltage function, but to a much lesser extent. This gate-to-drain capacitance function is similar to that found in vacuum tube amplifiers.

The gate-to-drain capacitance effect is akin to the "Miller" effect, a phenomenon by which a feedback path between the input and output of an electronic device is provided by the interelectrode capacitance. This affects the total input admittance of the device which results in the total dynamic input capacitance generally being greater than the sum of the
static electrode capacitances. The phenomenon of the effects of the plate impedance and voltage gain on the input admittance was first studied in vacuum tube triode amplifier circuits by John M. Miller.
Essentially, at high frequencies where the grid-to-plate (gate-todrain) capacitance is not negligible, the circuit is not open but involves a capacitance that is a function of the voltage gain.
Solving for the "Miller" effect is not exactly a straightforward process, even with vacuum tubes where much is known, but is even more difficult in MOSFETs. In actuality, the gate-to-drain capacitance though
smaller in static value than the gate-to-source capacitance, goes through a voltage excursion that is often more than 20 times that of the gate-tosource capacity. Therefore, the gate-to-drain or "Miller" capacitance typically requires more actual charge than the input capacitance.

To account for both gate-tosource and gate-to-drain capacitance in a way readily usable by designers, each HEXFET from International Rectifier is tested to yield a specification termed "gate charge," that can be used to calculate drive circuit requirements.

A typical test circuit that can be used to measure the gate charge is


Figure 1. HEXFET Gate Charge Circuit.


Figure 2. Gate Charge Waveform for Different Values of Drain Voltage (IRF130: $I_{G}=1.5 \mathrm{~mA}, I_{D}=1 \mathrm{~A}, \mathrm{~V}_{\mathrm{DD}}=10,40$ and 80 Volts).
shown in Figure 1. In this circuit, an approximately constant current is supplied to the gate of the device-undertest from the $0.1 \mu \mathrm{~F}$ capacitor C 1 , through the regulator diode D1. A constant current in the drain circuit is set by setting the voltage on the gate of HEXFET 1, so the net measurement of the charge consumed by the gate is relative to a given current and voltage in the source-to-drain path.

An oscillogram of the gate-tosource voltage during testing, shown in Figure 2, relates the gate voltage to time. Since a constant current is supplied to the gate, the horizontal time scale is directly proportional to the charge supplied to the gate. With a suitable scaling factor, therefore, this oscillogram is a plot of gate voltage versus charge.

The point on the oscillogram of the second voltage rise indicates where the device is fully switched on. During the first voltage rise, the gate-tosource capacitance is charging, and
during the flat portion, the gate-todrain capacitance is charging. This oscillogram therefore clearly differentiates between the charge required for the gate-source and gate-to-drain ("Miller") capacitances. At the second voltage rise, both capacitances are charged to the extent needed to switch the given voltage and current. A more detailed explanation of the interpretation of this data is given later.

The graph in Figure 3 represents gate voltage versus gate charge in nanocoulombs for an IRF130. Although the second voltage rise indicates the point at which the switching operation is completed, normal design safety margins will dictate that the level of drive voltage applied to the gate is greater than that which is just required to switch the given drain current and voltage. The total charge consumed by the gate will therefore in practice be higher than the minimum required -


Figure 3. Gate Voltage Versus Gate Charge for the IRF130.
but not necessarily significantly so. For example, the gate charge required to switch 12 A at 80 V is 15 nanocoulombs (point $A$ ), and the corresponding gate voltage is about 7 V . If the applied drive voltage has an amplitude of 10 V (i.e. a 3 V margin), then the total gate charge actually consumed would be about 20 nanocoulombs, (point B).

As shown on the graph, whether switching 10 or 80 volts in the drain circuit, there is a much less than proportional difference in the charge required. This is because the "Miller" capacitance is a nonlinear function of voltage, and decreases with increasing voltage.

The importance of the gate charge data to the designer is illustrated as follows. Taking the previous example, about 15 nanocoulombs of gate charge are required to switch a drain voltage of 80 V and a drain current of 12 A . Since the 15 nC gate charge is the product of the gate input current and the switching time, if 1.5 A is supplied to the gate, the device will be switched in 10 ns . It follows that if 15 mA is supplied to the gate, then switching occurs in $1 \mu \mathrm{~s}$, and so on.

These simple calculations immediately tell the designer the trade-offs between the amount of current available from the drive circuit and the achievable switching time. With gate charge known, the designer can develop a drive circuit appropriate to the switching time required.

Consider a typical practical example of a 100 kHz switcher, in which it is required to achieve a switching time of 100 nanoseconds. The required gate drive current is derived by simply dividing the gate charge, 15 $\times 10^{-9}$, by the required switching time, $100 \times 10^{-9}$, giving 150 mA . From this calculation, the designer can further arrive at the drive circuit impedance. If the drive circuit app-
lies 14 V to the gate, for instance, then a drive impedance of about 50 ohms would be required. Note that throughout the "flat" part of the switching period (Figure 3), the gate voltage is constant at about 7 V . The difference between the applied 14 V and 7 V is what is available to drive the required current through the drive circuit resistance.

The gate charge data also lets the designer quickly determine average gate drive power. The average gate drive power, PDRIVE, is $\mathrm{Q}_{\mathrm{G}} \mathrm{V}_{\mathrm{G}} f$. Taking the above 100 kHz switcher as an example, and assuming a gate drive voltage $\mathrm{V}_{\mathrm{G}}$ of 14 V , the appropriate value of gate charge $\mathrm{Q}_{\mathrm{G}}$ is 27 nanocoulombs (point C on Figure 3). The average drive power is therefore $27 \times 10^{-9} \times 14 \times 10^{5}=0.038$ Watts. Even though the 150 mA drive current which flows during the switching interval may appear to be relatively high, the average power is miniscule $(0.004 \%)$ in relation to the power being switched in the drain current. This is because the drive current flows for such a short period that the average power is negligible.

Thus actual drive power for MOSFETs is minute compared to bipolar requirements, which must sustain switching current during the entire ON condition. Average drive power, of course, increases at higher frequencies, but even at 5 MHz it would be only 1.9 W .

## The Gate Charge Curve

The oscillograms of the gate-tosource voltage in Figure 2 neatly delineate between the charge required for the gate-to-source capacitance, and the charge required for the gate-to-drain, or "Miller" capacitance. The accompanying simplified test circuit and waveform diagram (Figures 4 and 5 respectively) give the explanation.

Before time $t_{0}$, the switch $S$ is closed; the device under test (DUT) supports the full circuit voltage, VDD, and the gate voltage and drain current are zero. S is opened at time $t_{0}$; the gate-to-source capacitance starts to charge, and the gate-to-source voltage increases. No current flows in the drain until the gate reaches the threshold voltage.

During period $\mathrm{t}_{1}$ to $\mathrm{t}_{2}$, the gate-tosource capacitance continues to charge, the gate voltage continues to rise and the drain current rises pro-
portionally. So long as the actual drain current is still building up towards the available drain current, $I_{D}$, the freewheeling rectifier stays in conduction, the voltage across it remains low, and the voltage across the DUT continues to be virtually the full circuit voltage, $V_{D D}$. The top end of the drain-to-gate capacitance $\mathrm{C}_{\mathrm{GD}}$ therefore remains at a fixed potential, whilst the potential of the lower end moves with that of the gate. The charging current taken by $\mathrm{C}_{\mathrm{GD}}$ during this period is small, and for practical purposes it can be neglected, since $C_{G D}$ is numerically small by comparison with $\mathrm{C}_{\mathrm{GS}}$.

At time $t_{2}$, the drain current reaches $I_{D}$, and the freewheeling rectifier shuts off; the potential of the drain now is no longer tied to the supply voltage, VDD. The drain current now stays constant at the value ID enforced by the circuit, whilst the drain voltage starts to fall. Since the gate voltage is inextricably related to the drain current by the intrinsic transfer characteristic of the DUT (so long as operation remains in the "active" region), the gate voltage now stays constant because the "enforced" drain current is constant. For the time being, therefore, no further charge is consumed by the


Figure 4. Basic Gate Charge Test Circuit


Figure 5. Basic Gate Charge Waveforms


Figure 6. Comparison of Gate Charge Characteristics of Different Device Types.
gate-to-source capacitance, because the gate voltage remains constant. Thus the drive current now diverts, in its entirety, into the "Miller" capacitance $C_{G D}$, and the drive circuit charge now contributes exclusively to discharging the "Miller" capacitance.

The drain voltage excursion during the period $t_{2}$ to $t_{3}$ is relatively large, and hence the total drive charge is typically higher for the "Miller" capacitance $\mathrm{C}_{\mathrm{GD}}$ than for the gate-to-source capacitance $\mathrm{C}_{\mathrm{GS}}$. At $t_{3}$ the drain voltage falls to a value equal to $\mathrm{I}_{\mathrm{D}} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, and the DUT now comes out of the "active" region of operation. (In bipolar transistor terms, it has reached "saturation.") The gate voltage is now no longer constrained by the transfer characteristic of the device to relate to the drain current, and is free to increase. This it does, until time $t_{4}$, when the gate voltage becomes equal to the voltage "behind" the gate circuit current source.

The time scale on the oscillogram of the gate-to-source voltage is directly proportional to the charge delivered by the drive circuit, because charge is equal to the product of current and time, and the current remains constant throughout the whole sequence. Thus the length of the period $t_{0}$ to $t_{1}$ represents the
charge QGS consumed by the gate-tosource capacitance, whilst the length of the period $t_{2}$ to $t_{3}$ represents the charge $\mathrm{Q}_{\mathrm{GD}}$ consumed by the gate-to-drain or "Miller" capacitance. The total charge at time $t_{3}$ is the charge required to switch the given voltage $V_{D D}$ and current $I_{D}$.

The additional charge consumed after time $t_{3}$ does not represent "switching" charge; it is simply the excess charge which will be delivered by the drive circuit because the amplitude of the applied gate drive voltage normally will be higher (as a matter of good design practice) than the bare minimum required to accomplish switching.

## Beware When Comparing Different Products

Manufacturers sometimes make technical claims for their products that appear to be plausible, but which in actuality do not stand up to scrutiny.

A case in point concerns the input capacitance of a power MOSFET. Statements such as "the input capacitance of device $Y$ is less than that of device $X$, ergo $Y$ is a faster switch than X", are frequently bandied about, but are just as frequently erroneous.

Apart from the obvious speciousness of many such statements -
"apples" are frequently not compared with "apples", and obviously larger chips have more self capacitance than smaller ones - the more basic fundamentals are generally overlooked.

As this application note shows, of "bottom line" importance is the total gate charge required for switching. The lower the charge, the lower is the gate drive current needed to achieve a given switching time.

A general comparison between hypothetical MOSFETs brands " X " and " Y " is illustrated in the Figure. Device X has a higher input capacitance; hence the initial slope of its gate charge characteristic is less than that of device $Y$. $Q_{G S}$ of device $X$ is, however, about the same as that of device Y, because it has a higher transconductance and therefore requires less voltage on its gate for the given amount of drain current $\left(\mathrm{V}_{\mathrm{GX}}\right.$ is less than $V_{G Y}$ ). The "Miller" charge consumed by device X is considerably less than that consumed by device $Y$. The overall result is that the total charge required to switch device X , Qx , is considerably less than that required to switch device $\mathrm{Y}, \mathrm{QY}$.

Had the comparison between devices $X$ and $Y$ been made on the more superficial basis of input capacitances, it would have been concluded erroneously - that $Y$ is "better" than X .

Another consideration is the energy required for switching. Again, device X scores handsomely over device $Y$ in this example. The energy is the product of the gate charge and the gate voltage, and is represented by the area of the rectangle whose corner lies at the "switching point". (Point 1 for device $X$, and point 2 for device Y.) It is obvious that $X$ requires significantly less gate energy than Y.

To summarize: beware of superficial comparisons. Check the full facts before deciding which MOSFET really has the edge in switching performance.

# Gate Drive Characteristics and Requirements for Power HEXFETs̊ 

By STEVE CLEMENTE

## Introduction

The conventional bipolar transistor is essentially a current-driven device. As illustrated in Figure 1(a), a current must be applied between the base and emitter terminals to produce a flow of current in the collector. The amount of a drive required to produce a given output depends upon the gain, but invariably a current must be made to flow into the base terminal to produce a flow of current in the collector.
The HEXFET is fundamentally different; it is a voltage-controlled power MOSFET device. A voltage must be applied between the gate and source terminals to produce a flow of current in the drain (see Figure lb). The gate is isolated electrically from the source by a layer of silicon oxide. Theoretically, therefore, no current flows into the gate when a DC voltage is applied to it - though in practice there will be an extremely small leakage current, in the order of nanoamperes. With no voltage applied between the gate and source electrodes, the impedance between the drain and source terminals is very high, and only a small leakage current flows in the drain until the applied voltage exceeds the drain-tosource avalanche voltage.
When a voltage is applied between the gate and source terminals, an electric field is set up within the HEXFET. This field modulates the resistance between the drain and source terminals, and permits a current to flow in the drain in response to the applied drain circuit voltage.
Although it is common knowledge that HEXFET transistors are more easily driven than bipolars, a few basic considerations have to be kept in mind in order to avoid a loss in performance or outright device failure.

## Gate Voltage Limitations

Figure 2 shows the basic HEXFET structure. The silicon oxide layer between the gate and the source regions can be easily perforated if the gate-to-source voltage exceeds 20 V , even if the current is limited to a very low value.

Since the perforation of this oxide layer is one of the most common causes of device failure, great care should be exercised not to exceed the gate-to-source maximum voltage rating. It should be kept in mind, also, that even if the applied gate voltage is kept below the maximum rated gate


Figure 1. Bipolar Transistor is Current Driven, HEXFET is Voltage Driven


Figure 2. Basic HEXFET Structure
voltage, the stray inductance of the gate connection, coupled with the gate capacitance, may generate ringing voltages that could lead to the destruction of the oxide layer. Overvoltages can also be coupled through the drain-gate self-capacitance due to transients in the drain circuit. For these reasons, it is advisable to connect a zener diode between gate and source to provide a reliable clamp on the gate voltage. A small resistor or a ferrite bead will normally be adequate to swamp out undesired oscillations.

## The Impedance of the Gate Circuit

In comparing power HEXFETs to bipolar transistors, the point is often made that the former require hardly any drive power. This is certainly true, and is the main reason why the
drive circuit is normally an order of magnitude simpler than for the bipolar counterparts.
However, whenever more than mediocre performance is required, careful thought should be given to the design and layout of the drive stage, particularly as far as its equivalent internal impedance is concerned. For this reason, a word is in order on the bearing that this internal impedance has on the device performance.
For a device to be turned ON, a certain charge has to be supplied to the gate to raise it to the desired voltage, whether in the linear region, or in the "saturation". Ideally, the best way to achieve this is by means of a voltage source, capable of supplying any amount of current in the shortest possible time. If the device is operated as a switch, a large transient cur-
rent capability of the drive circuit reduces the time spent in the linear region, thereby reducing the switching losses. On the other hand, if the device is operated in the linear mode, a relatively large current capability in the gate drive circuit minimizes the relevance of the Miller effect, improving the bandwidth of the stage and reducing the harmonic distortion.
The above considerations can be identified with a detailed analysis of the basic switching waveforms at turn-ON and turn-OFF for a clamped inductive load, as shown in Figures 3 and 5 . Figure 3 shows the waveforms of the drain current, drain-to-source voltage and gate voltage during the turn-ON interval. For the sake of simplicity, the equivalent impedance of the drive circuit has been assumed


Figure 3. Waveforms at Turn-On


Figure 4. Diagrammatic Representation of Effects When Switching-ON


Figure 5. Waveforms at Turn-OFF
as purely resistive.
At time, $\mathrm{t}_{0}$, the drive pulse starts to rise. At $t_{1}$ it reaches the threshold voltage of the HEXFET, and the drain current starts to increase. At this point, two things happen which make the gate-source voltage waveform deviate from its original "path". First, inductance in series with the source which is common to the gate circuit develops an induced voltage, as a result of the increasing source current. This voltage counteracts the applied gate drive voltage, and slows down the rate of rise of voltage appearing directly across the gate and source terminals; this in turn slows down the rate of rise of the source current. This is a negative feedback effect; increasing current in the source produces a counteractive voltage at the gate, which tends to resist the change of current.

The second factor that influences the gate-source voltage is the socalled "Miller" effect. During the period $t_{1}$ to $t_{2}$ some voltage is dropped across "unclamped" stray circuit inductance in series with the drain, and the drain-source voltage starts to fall.

The decreasing drain-source voltage is reflected across the drain-gate capacitance, pulling a discharge current through it, and increasing the effective capacitive load on the drive circuit. This in turn increases the voltage drop across the source impedance of the drive circuit, and decreases the rate of rise of voltage appearing between the gate and source terminals. Obviously, the lower the impedance of the gate drive circuit, the less this effect will be. This also is a negative feedback effect; increasing current in the drain results in a fall of drain-to-source voltage, which in turn slows down the rise of gate-source voltage, and tends to resist the increase of drain current. These effects are illustrated diagramatically in Figure 4.
This state of affairs continues throughout the period $t_{1}$ to $t_{2}$, whilst the current in the HEXFET rises to the level of the current, $\mathrm{I}_{\mathrm{M}}$, already flowing in the freewheeling rectifier, and it continues into the next period, $t_{2}$ to $t_{3}$, whilst the current increases further, due to the reverse recovery of the freewheeling rectifier.

At time $t_{3}$ the freewheeling rectifier


Figure 6. Transients of Voltage Induced on the Gate by Rapid Changes on the Drain-to-Source Voltage
starts to support voltage, whilst the drain current and the drain voltage start to fall. The rate of fall of drain voltage is now governed almost exclusively by the Miller effect, and an equilibrium condition is reached, under which the drain voltage falls at just the rate necessary for the voltage between gate and source terminals to satisfy the level of drain current established by the load. This is why the gate-to-source voltage falls as the recovery current of the freewheeling rectifier falls, then stays constant at a level corresponding to the drain current, whilst the drain voltage is falling. Obviously, the lower the impedance of the gate-drive circuit, the higher the discharge current through the drain-gate self-capacitance, and the faster will be the full time of the drain voltage.
Finally, at time $t_{4}$, the HEXFET is switched fully ON, and the gate-tosource voltage rises rapidly towards the applied "open circuit" value.
Similar considerations apply to the turn-OFF interval. Figure 5 shows theoretical waveforms for the HEXFET in the circuit of Figure 4 during the turn-OFF interval. At $t_{0}$ the gatedrive starts to fall. At $t_{1}$ the gate voltage reaches a level that just sustains the drain current, $I$, and the device enters the linear mode of operation. The drain-to-source voltage now starts to rise. The Miller effect governs the rate-of-rise of drain voltage, and holds the gate-to-source voltage at a level corresponding to the constant drain current. The lower the impedance of the drive circuit, the greater the charging current into the drain-gate capacitance, and the faster will be the rise time of the drain voltage. At $t_{3}$ the rise of drain voltage is complete, and the gate voltage and drain current start to fall at a rate determined by the gate-source circuit impedance.

In some circuit configurations, even if the performance is of no great concern, it may be important to minimize the impedance in the gate drive circuit to minimize unwanted voltage transients on the gate. With reference to Figure 6, when one HEXFET is turned ON or OFF, a step of voltage is applied between drain and source of the other device on the same leg. This step of voltage is coupled to the gate through the gate-to-drain capacitance, and it can be large enough to turn the device ON for a short instant.
To prevent this from occurring, the gate circuit impedance and/or the rate-of-rise of the step have to be reduced to the extent that the voltage coupled to the gate is below the threshold voltage or some other suitably chosen safe value.

## Driving HEXFETs From TTL

Table 1 shows the guaranteed sourcing and sinking currents for different TTL families at their respective voltages. From this table, taking as an example the 74LS series, it is apparent that, even with a sourcing current as low as 0.4 mA , the guaranteed logic one voltage is 2.4 V ( 2.7 for 74 LS and 74 S ), and that is lower than the possible threshold of a HEXFET. The use of a pull-up resistor on the output (Figure 7) would take this voltage up to 5 V , but it would still not be sufficient to guarantee "saturated" switching of the HEXFET, unless the
current to be switched is substantially less than the rated value of the HEXFET.
More specifically, with reference to the output characteristics (Figure 3 of the data sheet), it can be seen that for a low voltage device (e.g., IRF130) the drain current corresponding to a gate voltage of 5 V is approximately half its DC rated value, while for a high voltage device (e.g., IRF330) it is higher than the DC rated current. It should be emphasized though, that the curves show typical values and that, with a $\mathrm{V}_{\mathrm{GS}}=5 \mathrm{~V}$, saturation is not guaranteed for either $D C$ or
pulse rated conditions for any device.
Figure 8 shows a typical application of a TTL inverter driving a IRF320 with the waveforms that would normally be expected. The 74LS05 is an open collector device, but waveforms do not change significantly for a totem pole device. With reference to the drain voltage (bottom waveform) it is apparent that the device turns on much more slowly than it turns off. This is because the gate-to-source and gate-to-drain capacitances are charged exponentially through the pull-up resistor, while they are discharged through a saturated bipolar

Table 1. Driving HEXFETs from TTL (Totem Pole Outputs)

| Logic <br> Conditions | $54 / 74$ | $54 \mathrm{H} / 74 \mathrm{H}$ | $(54 \mathrm{~L}) /$ <br> 74 L | $(54 \mathrm{LS}) /$ <br> 74 LS | 74 S |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Logic Zero <br> Min. sink current <br> for V OL | 16 mA <br> $\leqslant 0.4 \mathrm{~V}$ | 20 mA <br> $\leqslant(0.4 \mathrm{~V}) /$ | $(2) / 3.6 \mathrm{~mA}$ <br> $\leqslant(0.3 \mathrm{~V}) /$ <br> 0.4 V | $(4) / 8$ <br> $\leqslant(0.4 \mathrm{~V}) /$ <br> 0.5 V | 20 mA |
| Logic One <br> Max. source <br> current for $\mathrm{V}_{\mathrm{OH}}$ <br> -0.4 mA <br> $\geqslant 2.4 \mathrm{~V}$ <br> -0.5 mA <br> $\geqslant 2.4 \mathrm{~V}$ <br> Typical Gate <br> Propagation Delay-0.2 mA <br> $\geqslant 2.4 \mathrm{~V}$ | -0.4 mA <br> $\geqslant(2.5) /$ <br> 2.7 V | -1.0 mA <br> $\geqslant 2.7 \mathrm{~V}$ |  |  |  |



Top Trace: Gate Voltage 2V/div. Middle Trace: Drain Current 1A/div. Bottom Trace: Drain Voltage $100 \mathrm{~V} / \mathrm{div}$. Time Scale: $2 \mu \mathrm{~s} /$ div.


Figure 8. Waveforms Associated with a HEXFET Driven by a TTL Gate


Top Trace:
Gate Voltage $5 \mathrm{~V} /$ div. Middle Trace: Drain Current 2A/div. Bottom Trace: Drain Voltage $10 \mathrm{~V} /$ div. Time Scale: $500 \mathrm{~ns} / \mathrm{div}$.


Figure 9. Waveforms Obtained with High Voltage TTL Driver


Figure 10. Waveforms Associated with the Circuit in Figure 9, at Different Drain Voltage. Same Scales except Bottom Trace: $100 \mathrm{~V} / \mathrm{div}$.


Figure 11. Simple Interface to Drive HEXFETs from TTL
transistor. The waveforms show also, that the device stays in the linear region for 9 microseconds and that, at the end of this time, the gate is finally free to rise to 5 V , after the gate-to-drain capacitance has been fully charged. The main reason for such a poor performance is, of course, the fact that the maximum voltage available on the gate is 5 V . The performance improves substantially if two or three gates are connected in parallel to charge or discharge this capacitance.
For guaranteed "saturation" and fast switching, high voltage open collector buffers can be used ( 7406,7407 , etc.), possibly with several devices connected in parallel.
Figure 9 shows the waveforms that can be obtained with two parallel high voltage drivers pulled up to 12 V . Whilst a dramatic improvement can be seen with respect to Figure 8, the performance is still well below what can ultimately be obtained from a HEXFET. The waveforms in Figures 9 and 10 are for the same device, with the same drive circuit and the same drain current, but with different drain voltages. At higher voltages, $\mathrm{C}_{\mathrm{GD}}$ takes a longer time to discharge, so the device stays in the linear region


Figure 12. High Performance Driver
for more than 0.5 microseconds before reaching saturation.
Whenever better switching performance is required, interface circuits should be added to provide fast current sourcing and sinking to the gate capacitances. One simple interface circuit is the one shown in Figure 11.
It is a complementary emitter follower stage, capable of sinking or sourcing approximately 1 A . The choice of the output transistor is important when switching times have to be in the order of 40 ns .
They should have good gain at high currents to be capable of delivering whatever current is required by the Miller effect during the allowed switching time. To gain a better insight on the operation of these transistors, we can attempt a rough calculation of the current they have to supply in a switching operation. Disregarding for a moment the Miller effect, if $\mathrm{C}_{\mathrm{GS}}$ is 700 pF (IRF330) and we want to charge it linearly to 12 V in 40 ns , a current pulse is required equal to:

$$
\begin{aligned}
\mathrm{I} & =\frac{\mathrm{C}_{\mathrm{GS}} \times \mathrm{V}_{\mathrm{GS}}}{\mathrm{t}_{\mathrm{s}}} \\
& =\frac{0.7 \times 10^{-9} \times 12}{40.10^{-9}}=0.21 \mathrm{~A}
\end{aligned}
$$

In the simplistic assumption that the gate-to-drain capacitance is discharged in the same time, assuming a drain voltage of 200 V , we have:

$$
\begin{aligned}
\mathrm{I} & =\frac{\mathrm{C}_{\mathrm{DG}} \times \mathrm{V}_{\mathrm{DS}}}{\mathrm{t}_{\mathrm{s}}} \\
& =\frac{40 \times 0.10^{-12} \times(200-12)}{4010^{-9}}=0.188 \mathrm{~A}
\end{aligned}
$$

In the final assumption that the two currents add up and that the switching frequency is 100 kHz , we can obtain an approximate figure for the power lost in one driver transistor:
$\mathrm{P}=\mathrm{V}_{\mathrm{CE}} \mathrm{XI}_{\mathrm{C}} \mathrm{Xt}_{\mathrm{s}} \mathrm{Xf}=1 \mathrm{X} 0.398 \mathrm{X}$ $40.10^{-9} \times 10010^{3}=1.6 \mathrm{~mW}$

The conclusion is that the driver devices have to be capable of supplying 0.4 A without significant voltage drop, but that hardly any power is dissipated in them. Core drivers (2N3725, 2N3244), seem to be the most suitable devices. Unfortunately, the gain of these devices drops very fast for currents over 0.5A. Audio drivers ( $2 \mathrm{~N} 5320,2 \mathrm{~N} 5322$ ), have better gain at high currents but are slower. A double buffer stage may be advisable in some applications with fast switching bipolar devices ( 2 N 2369A and 2 N 4208 or MPS2369 and MPS3640) driving two HEXFETs, as shown in Figure 12.
Buffer stages can also be implemented with special purpose integrated circuits like the ones shown in Figure 13. These buffers have guaranteed switching times and high current sourcing and sinking capability. Furthermore, they are directly compatible with 5 V TTL.

## Driving HEXFETs from C-MOS

While the same general considerations presented above for TTL would also apply to C-MOS, there are three substantial differences that should be kept in mind:

1. C-MOS has a more balanced source/sink characteristic that, on a first approximation, can be thought of as a 500 ohm resistance for operation over 8 V and a 1 k ohm for operation under 8 V (Table 2).
2. C-MOS can operate from higher supply voltages than 5 V so that HEXFET saturation can be guaranteed.
3. Switching times are longer than TTL (Table 2).

When C-MOS outputs are directly coupled to the gate of a HEXFET, the dominant limitation to performance is not the switching time, but the internal impedance (assuming that C-MOS are operated from a 10 V


Figure 13. Buffer Stages Implemented with Special Purpose Drivers
or higher voltage supply). It will certainly not be able to turn OFF the HEXFET as fast as the TTL, while the turn-ON waveform will be slightly better than what can be achieved with a 7407 with a 680 ohm pull-up resistor. Of course, gates can be paralleled in any number to lower the impedance and this makes C-MOS a very simple and convenient means of driving HEXFETs. Drivers can also be used, like the 4049 and 4050 which have a much higher current sinking capability (Table 2), but they do not yield any significant improvement in current sourcing.

For better switching speeds, buffer circuits should be considered, not only to provide better current sourcing and sinking capability, but also to improve over the switching times of
the C-MOS output itself. The circuit shown in Figure 11 (without the pullup resistor which would not be needed), and Figure 12 will improve the drive capability, while the circuits in Figure 13 will improve both drive capability and switching times, but require a TTL compatible drive signal ( 5 V ). Another possibility, of course, is to interface C-MOS to TTL and then use the TTL drive circuits.

## Driving HEXFETs From <br> <br> Linear Circuits

 <br> <br> Linear Circuits}The complementary emitter follower configuration of Figure 11 can also be used in linear applications to improve drive capability from an opamp or other analog source (Figure 14).

Table 2. Driving HEXFETs from C-MOS (Buffered)

|  | Standard Buffered Outputs |  |  | 4049/4050 Drivers |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Logic Supply Voltage Conditions | 5 V | 10 V | 15 V | 5 V | 10 V | 15 V |
| Logic Zero: <br> Approximate sink current for $\mathrm{V}_{\mathrm{OL}} \leqslant 1.5 \mathrm{~V}$ | 1.5 mA | 3.5 mA | 4 mA | 20 mA | 40 mA | 40 mA |
| Logic One: <br> Minimum source current for $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & -0.51 \mathrm{~mA} \\ & \geqslant 4.6 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} -1.3 \mathrm{~mA} \\ \geqslant 9.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & -3.4 \mathrm{~mA} \\ & \geqslant 13.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -1.25 \mathrm{~mA} \\ \geqslant 2.5 \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{aligned} & -1.25 \mathrm{~mA} \\ & \geqslant 9.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & -3.75 \mathrm{~mA} \\ & \geqslant 13.5 \mathrm{~V} \end{aligned}$ |
| Typical switching times of logic drive signals: RISE FALL | 100 ns 100 ns | 50 ns 50 ns | $\begin{aligned} & 40 \mathrm{~ns} \\ & 40 \mathrm{~ns} \end{aligned}$ | 100 ns 40ns | $\begin{aligned} & 50 \mathrm{~ns} \\ & 20 \mathrm{~ns} \end{aligned}$ | 40ns 15 ns |

If the driving signal is generated by an operational amplifier, the use of power operational amplifiers (e.g., $\mu \mathrm{A} 791)$ that can supply as much as 1 A can be considered. In practice, their slew rate is so low $(0.5 \mathrm{~V} / \mu \mathrm{s})$ that their current capability would be redundant and the usable bandwidth would be less than 25 kHz . A larger bandwidth can be obtained with better operational amplifiers followed by a current booster, like the ones shown in Figures 15 or 16 . For a system bandwidth of 1 MHz , the opamp bandwidth must be significantly higher than 1 MHz and its slew rate at least $30 \mathrm{~V} / \mu \mathrm{s}$. Presently, there are several devices capable of this performance, e.g., LF157, LM110, $\mu \mathrm{A} 715$, HA2620, etc. If a larger bandwidth is needed, special purpose current amplifiers can be used, like the HA2630 (band width 8 MHz , slew rate $500 \mathrm{~V} / \mu \mathrm{s}, ~ 0.4 \mathrm{~A}$ output current) or very fast operational amplifiers like the NE5539 (band width 48 MHz , slew rate $600 \mathrm{~V} / \mu \mathrm{s}$ ) followed by a current booster.
When analog signals determine the switching frequency or duty cycle of a HEXFET, as in PWM applications, a voltage comparator is normally used to command the switching. Here, too, the limiting factors are the slew rate of the comparator and its current drive capability. Response times under 40ns can be obtained at the price of low output voltage swing (TTL compatible) and this implies the use of output buffers like the ones shown in Figures 9, 11, 12 and 13. If better switching speeds


Figure 14. Current Booster for Analog Applications


Figure 15. Dual Supply Op-Amp Drive Circuit


Figure 16. Single Supply Op-Amp Drive Circuit (Voltage Follower)
are desired, a fast op-amp should be used. Figure 17 shows a typical comparator connection.
In many applications, when the HEXFET is turned on, current transfers from a freewheeling diode into the HEXFET. If the switching speed is high and the stray inductances in the diode path are small, this transfer can occur in such a short time as to cause a reverse recovery current in the diode high enough to destroy it. For this reason, it may be necessary to slow down the turn-on of the HEXFET while leaving the turn-off as fast as practical. Pulse shaping circuits can be used for this purpose, like the ones in Figures 18 and 19.


Figure 17. Comparator Drive

In linear applications, the use of special circuits like the LM391 audio driver with an output booster can be considered. The LM391 has separate source and sink outputs.

## Drive Circuits Not Referenced to Ground

To drive a HEXFET into saturation, an appropriate voltage must be applied between the gate and source. If the load is connected between source and ground, and the drive voltage is applied between gate and ground, the effective voltage between gate and source decreases as the device turns on. An equilibrium point is reached in which the amount of current flowing in the load is such that the voltage between gate and source maintains that amount of drain current and no more.
For this reason, it is often advantageous to have the gate drive circuit referenced to the source rather than to the ground. There are basically three ways of floating the gate drive circuit with respect to ground:

1. By means of optically coupled isolators.
2. By means of pulse transformers.
3. By means of DC to DC chopper circuits with transformer isolation.


Figure 20. Opto Coupler Drive Circuit

Opto couplers require a separate supply grounded to the source on the receiving end of the optical link. Optically coupled gates (TTL compatible) are available with 50 ns delay times and 25 ns rise and fall times. They can be used to a few MHz , but they require a booster stage at the output, as shown in Figure 20. CMOS level translators, like the 4504, could be used in place of the 7406. If speed is not a major factor, a simplified circuit can be used like the one shown in Figure 21.
The Schmitt trigger function of the 74 C 14 could be accomplished with a 555, which has fairly good switching and driving capabilities $(100 \mathrm{~ns}, 0.2 \mathrm{~A})$.

One of the major difficulties encountered in the use of opto couplers is their susceptibility to noise. This is of particular relevance in applications where high currents are being switched rapidly. They do, however, offer a simple means of transmitting a signal that contains a DC component. Pulse transformers, on the other hand, can only transfer to the secondary the AC component of the input signal. Consequently, their output voltage swings from negative to positive by an amount that changes with the duty cycle. Furthermore, whatever leakage inductance the transformer has, reduces its effectiveness as a gate drive circuit. To overcome these difficulties, a signal conditioning stage may be necessary; this requires a separate power supply. It remains, however, a reliable approach with high noise immunity, whenever the duty cycle has a fixed known minimum.
Chopper circuits are fairly complex, expensive and limited in bandwidth and performance. They do have their advantages, though, like the possibility of transferring a DC component, noise immunity and the fact that with some additional circuitry, the separate supply can be avoided.
Considering the small amount of power that is required to drive the gate of a HEXFET, it may be possible in some applications to develop a supply for the gate drive circuit directly from the drain voltage. Figure 22 shows a possible way implementing such a circuit.

If the duty cycle is small, or the frequency is low, the circuit in Figure 23 should be considered. The size of $Q, R$, and $C$ depend on the duty cycle of the drain voltage waveform as well as its frequency and the amount of gate capacitance that has to be driven.

Obviously, this circuit will not work if the HEXFET may be kept in the on-state for an undetermined period of time and there is lower frequency limit below which C becomes quite large and the circuit is not attractive any longer.


Figure 21. Simplified Opto Coupler Drive. 555 can be substituted for the 74 C 14


Figure 22. Supply for the Gate Drive Circuit Developed from the Drain Voltage


Figure 23. Gate Drive Supply Developed from the Drain Voltage for Small Duty. Cycle or Low Frequency Operation

# The HEXFET's's Integral Body Diode Its Characteristics and Limitations 

By S. CLEMENTE, B.R. PELLY, and B. SMITH

## Summary

All power HEXFETs have an integral reverse rectifier or "body diode" built into them. The current rating of the reverse rectifier is equal to that of the transistor. This article details the characteristics of the body diode, and shows where and how to use it.

## Introduction

A not too well-known feature of HEXFETs (actually in general, of all power MOSFETs) is that they inherently have built into them an integral reverse p-n junction rectifier or "body diode." This is illustrated in the equivalent circuit diagram of Figure 1. Far from being an inconsequential "parasitic" component, the integral body diode is a real circuit element with a current handling capability as high as that of the transistor itself, and, as it normally happens with practical circuit components, its own set of characteristics and limitations.


Figure 1. Complete Symbols for the HEXFET

The integral body diode may or may not be important in a practical circuit. In some applications it is irrelevant, because the circuit operation is such that the voltage across the transistor never reverses; hence, the forward conduction characteristic of the diode never comes into play.

Other circuits require the switching device to support "negative" voltage as well as "positive" voltage. In that event, a rectifier must be connected in series with the HEXFET, because the integral body diode does not allow it to support "negative" voltage. This is no different, of course, than with a bipolar transistor, which also cannot support significant reverse voltage (but, unlike the HEXFET, nor can it carry significant reverse current).

There are other circuits which actually require a "reverse" rectifier across the switching device. In these circuits, it will often be possible to utilize "free of charge" the integral body diode built into IR's HEXFET, thereby obviating the need for additional discrete rectifiers in the circuit. This can be a significant added bonus of using the HEXFET, though, as will be seen, certain precautions may be necessary.

The purpose of this application note is to discuss some of the uses, as well as the characteristics, ratings and limitations of the integral body diode in IR's HEXFETs. Solutions to the potential circuit problems will be considered, and design procedures given. The intention is to give the circuit designer the information he needs to assess the importance and applicability of this "hidden" component in IR's HEXFETs.

## Some Basic Circuit Applications

The following discussion deals with various circuit examples; this will give a basic understanding of where the reverse rectifier is important, and where it can be utilized.

First, there are circuits in which the reverse rectifier has no effect. The flyback converter shown in Figure 2a is an example. Here, the voltage across the HEXFET is always positive; the
integral body diode plays no part in the circuit operation, and it stays unobtrusively in the background. The same is true in the "forward" converter circuit, shown in Figure 2b. There are many circuits of this type.


Figure 2a. Flyback Converter Circuit


Figure 2b. Forward Converter Circuit


The integral body diode has no obvious effect upon the operation of the DC to DC chopper circuit shown in Figure 3. If a situation could arise, however, where the motor is driven at overspeed by an "overhauling" load, "uncontrolled" current would flow through the integral body diode. If this can occur, then a rectifier should be connected in series with the HEXFET, to prevent the flow of energy back to the DC source, assuming that a regenerative braking facility is not required.

If, on the other hand, it is required to provide a controlled regenerative braking facility, then this can be neatly furnished by the circuit shown in Figure 4a, which utilizes two HEXFETs. For the motoring mode of operation, HEXFET 1 is chopped on and off at some suitable repetition rate, typically a few hundred Hz to a few kHz , to provide control of the average level of voltage applied to the motor. HEXFET 2 is off, but its integral body diode acts as the conventional free-wheeling rectifier, and carries the motor current when HEXFET 1 is instantaneously off.

For the regenerative braking mode of operation, HEXFET 2 is chopped on and off, to control the regenerative current fed back from the motor. HEXFET 1 is off, but its integral body diode carries the motor current when HEXFET 2 is instantaneously off, thus carrying the motor current back into the DC supply. Theoretical operating waveforms are shown in Figure 4b.

Another example of the use of the integral body diode is shown in Figure 5. Here, two HEXFETs connected in series opposition form a bi-directional AC switch. When control terminal 3 is driven positive with respect to control terminal 4, both HEXFETs are on, and the switch is closed for current flow in either direction. Current in one


Figure 4b. Operating Waveforms for Circuit of Figure 4a.
direction flows via the transistor of HEXFET 1 and the body diode of HEXFET 2; in the other, it flows through the transistor of HEXFET 2 and the body diode of HEXFET 1. When control terminal 3 is driven to the same potential, or negative, with respect to control terminal 4, the AC switch is off, and it blocks voltage in either direction.

Perhaps the most obvious use of the integral body diode built into IR's HEXFETs is in voltage-fed DC to AC inverter circuits of the types commonly used for switching power supplies, motor speed controllers, and general purpose AC power supplies. In these types of circuit, the basic principle is to switch the DC supply voltage in alternating directions across the load, in accordance with a prescribed switching pattern. The waveform of the output current is determined by the characteristics of the load.

For all loads other than purely resistive, there are intervals during which the polarity of the output current is instantaneously opposite to that of the impressed voltage. This means that each switch within the inverter must be capable of carrying current in the "reverse" direction. In a conventional inverter circuit, this facility is provided by connecting a reverse rectifier across each switching device. These rectifiers are often known as "reactive feedback" rectifiers.

The integral body diode in the HEXFET can automatically serve as the reactive feedback rectifier. A simple "half bridge" DC to AC inverter circuit operating from a "split" DC supply is shown in Figure 6a. The circuit can be operated in a simple square wave mode, in which case a single voltage pulse is produced for

(a) Voltage-Fed Inverter Circuit

(c) Pulse Width Modulated Operation - Filtered Load

Figure 6. Simple Voltage-Fed Inverter and Theoretical Operating Waveforms


Figure 5. Bidirectional AC Switch Using Two HEXFETs in Series Opposition
each half cycle of the output, or it can be operated in a more complex "mul-ti-pulse" mode, with many voltage pulses being produced for each fundamental output half cycle. This latter technique significantly reduces the harmonic distortion at the output.

These two operating techniques are illustrated by the waveforms in Figures $6 b$ and $6 c$ respectively. These waveforms show that current flows both in the "positive" direction, through the transistor, and in the "negative" direction, through the integral body diode, during separate intervals. The "reactive feedback" rectifiers, therefore, play an essential and important role in the operation of the circuit.


Figure 7a. Conduction Voltage Drop vs. Current in Integral Reverse Rectifier (IRF130, 530, Series HEXFET)


Figure 7b. Conduction Voltage Drop vs. Current in Integral Reverse Rectifier (IRF150 Series HEXFET)

## Ratings and Characteristics of the Reverse Rectifier

The integral body diode built into the HEXFET consists basically of a conventional p-n junction. Its electrical characteristics, therefore, are basically those of a conventional silicon rectifier.

## Current Ratings

The peak current rating of the integral body diode $I_{D R M}$, defines the maximum permissible peak "rectifier" current, just as the peak current rating of the transistor, $\mathrm{I}_{D M}$, defines the maximum permissible peak "transistor" current. The "rectifier" and "transistor" peak current ratings are the same as one another, as also are the RMS ratings.

## Conduction Voltage

Relationships between the conduction voltage drop of the integral diode and the instantaneous current through it, at junction temperatures of $25^{\circ} \mathrm{C}$ and $150^{\circ} \mathrm{C}$, are shown in Figure 7. The rated pulsed current level, $\mathrm{I}_{P K}$, is indicated for reference on these diagrams. The voltage drop across the integral body diode is relatively low, and ranges between 1 to 2 V at normal operating currents.

A point of interest is that the conduction voltage drop of the integral body diode can be modified by applying positive drive voltage to the gate of the HEXFET. Figure 8 shows what happens as the gate to source voltage is increased. At low current levels, the conduction voltage drop across the rectifier decreases as the drive voltage is increased.


Figure 8. Typical Curves of forward conduction voltage vs. current through integral reverse rectifier, with varying amounts of applied gate-source voltage. IRF130 $\mathrm{V}_{\mathrm{GS}}=0,+2,+4,+6,+8,+10 \mathrm{~V}$.


Figure 9. Varying applied gate voltage results in varying equipment resistor across reverse rectifier.

The physical explanation for this is simple. As the gate voltage is increased, the channel resistance of the transistor reduces due to the applied electric field, just as it does for the normal "transistor" direction of current flow. The reverse rectifier is thus shunted by the channel resistance, and the equivalent circuit is as shown in Figure 9.

At low current levels, the voltage drop across the channel resistance is lower than it would be across the rectifier on its own, and most of the current flows through the equivalent resistor. As the current is increased, the voltage drop across the rectifier is lower than it would be across the resistor in its own; most of the current now flows through the rectifier. The resistor then has little effect, and the influence of the applied gate drive voltage is minimal.

## Reverse Recovery

An important practical consideration is the reverse recovery characteristic of the integral body diode. This diode is a conventional $p-n$ junction, and therefore it exhibits a classical reverse recovered charge; that is to say, when the diode switches off, the current through it reverses for a short period, as illustrated in Figure 10.

Values of $t_{a}$ and $t_{b}{ }^{*}$ for values of initial conduction current and di/dt other than those indicated in the data sheet can be estimated from the approximate normalized relationships shown in Figure 11.

The reverse recovery of the integral body diode must be carefully considered in the design of a practical circuit, and it may be necessary to make definite provisions to alleviate its effect. This is discussed in the next section.

[^0]The HEXFET's integral body diode exhibits minority carrier reverse recovery. Reverse recovery presents a potential problem when switching any rectifier off; the slower the rectifier, the greater the problem. The HEXFET's rectifier is relativey fast - not as fast as the fastest discrete rectifiers a vailable, but considerably faster than comparably related conventional general purpose rectifiers. By comparison with the HEXFET itself, on the other hand, the switching speed of the integral reverse rectifier is quite slow. The switching speed of a circuit utilizing the reverse rectifier of the HEXFET


Figure 10. Rectifier Reverse Recovery


Figure 11a. Approximate correction factors for $t_{a}$ and $t_{b}$ as function of per unit initial forward rectifier current


Figure 11b. Approximate Correction Factors for $t_{a}$ and $t_{b}$ as function of $d i / d t$
may therefore be limited by the rectifier. Whether this will be so depends upon the circuit and the operating conditions, as discussed later.

The most common applications of the HEXFET in which the switching speed, and hence frequency, will potentially be limited by the rectifier, are DC to DC choppers and inverters for regulated power supplies, electric motor controllers, and so on, in which "multiple" voltage pulses are used.

## Effect of Reverse Recovery on Circuit Operation

Regardless of the overall circuit configuration, or the particular application, the "local" circuit operating situation that is troublesome occurs when free-wheeling current from an inductive load is commutated from the reverse rectifier of one HEXFET to the transistor of an "opposite" HEXFET, the two devices forming a tandem series connected pair across a low impedance voltage source. This "local" circuit configuration occurs in most chopped and inverter schemes. The operating sequence is depicted in Figure 12 and associated theoretical operating waveforms are shown in Figure 13.

Throughout the commutating sequence, which of course is short by
comparison with the overall fundamental operating cycle of the circuit, a constant current $\mathrm{I}_{o}$ flows through an external inductive load. During the operating period $\mathrm{t}_{o}$, the current $\mathrm{I}_{o}$ flows through the rectifier of HEXFET 2. At the start of the operating period $\mathrm{t}_{1}$, HEXFET 1 is turned on, and the load current starts to transfer to the transistor of HEXFET 1. The current $i_{l}$ in HEXFET 1 increases, whilst the current $\mathrm{i}_{2}$ flowing in the rectifier of HEXFET 2 decreases. The sum of $i_{l}$ and $i_{2}$ is equal to $I_{0}$. At the end of period $t_{l}$, the current flowing in HEXFET 1 is equal to the load current $\mathrm{I}_{o}$, and the current flowing in the rectifier of HEXFET 2 is instantaneously zero.

Note that during period $\mathrm{t}_{1}$ (also during the subsequent period $\mathrm{t}_{a}$ ) the voltage across HEXFET 1 theoretically is virtually the full source voltage. This is because so long as the rectifier of HEXFET 2 remains conducting, the voltage across it can be only its conduction voltage; the difference between this relatively small voltage and the total source voltage is developed across HEXFET 1.

This ignores the effect of stray circuit impedance. In practice, some of the source voltage will be dropped across the circuit impedance, and the voltage across HEXFET 1 will be less than the source voltage, by the voltage drop across the circuit impedance. A
possible voltage across HEXFET 1 that takes account of the voltage drop across circuit and inductance is represented by the dashed wave in Figure 13a.

If the rectifier was "perfect," with no recovered charge, the commutation process would be complete at the end of period $t_{1}$. In practice, the rectifier current reverses during the recovery period, before the rectifier begins to support voltage. This happens during periods $\mathrm{t}_{a}$ and $\mathrm{t}_{b}$ (Figure 12c). During period $\mathrm{t}_{a}$ the reverse current $\mathrm{i}_{2}$ increases until it reaches its peak value, $\mathrm{I}_{\text {RM(REC) }}$. In the meantime, the current $i_{l}$ through HEXFET 1 , is now the sum of the rectifier reverse current $\mathrm{i}_{2}$ and the output current $\mathrm{I}_{o}$, and its peak value, $\mathrm{I}_{M A X}$, is the sum of $\mathrm{I}_{o}$ and $\mathrm{I}_{\text {RM(REC) }}$. During period $\mathrm{t}_{a}$, the voltage across HEXFET 1 still theoretically remains virtually equal to the source voltage, because the voltage across the rectifier of HEXFET 2 is still relatively low.

During the final period $\mathrm{t}_{b}$, the rectifier of HEXFET 2 begins to support reverse voltage. The reverse rectifier recovery current $i_{2}$ decreases, and the voltage across HEXFET 1 falls to its final conduction level. Note the effect that circuit inductance has in producing an overvoltage transient across the rectifier, as illustrated by the dashed wave in Figure 13c.

Certain important points are evi-


Figure 12. Commutation of Freewheeling Current $I_{0}$ from the Rectifer of HEXFET 2 to the Transistor of HEXFET 1. HEXFET 1 and HEXFET 2 Form a Tandem Series Connected Pair Across a DC Source.


Figure 13. Theoretical Voltage \& Current Waveforms for Commutating Sequence Depicted in Figure 12.
dent. First, $t_{l}, t_{a}$, and, to a lesser extent, $t_{b}$, are high dissipation periods. Second, the peak current in HEXFET 1 is the sum of the load current and the rectifier reverse recovery current, and this peak current occurs at an instant when the voltage across the HEXFET is high. It is important that this peak current does not violate the HEXFET's $I_{D M}$ rating. In fact, if the HEXFET is switched at a speed close to its limiting capability, and no other special precautions are taken, it may well do. A marginal situation for the IRF330 is illustrated by the voltage and current oscillograms in Figure 14a. Here, the IRF330 HEXFET is switched from a 300 V source into a freewheeling current of about 4 A (flowing in the integral rectifier of a second IRF330) at a rate of change of current of about $50 \mathrm{~A} / \mu \mathrm{s}$. The peak current, $\mathrm{I}_{M A X}$, in the HEXFET reaches a value that comes very close to the pulsed current rating. If the peak current was to substantially exceed the rating, diode failure could result, as explained in the last section. Fundamentally, the peak reverse recovery current of the rectifier can be reduced only by slowing down the rate of change of current during the commutation process. This is illustrated in Figure 15. Note that these waveforms assume a linear rate of change of current. The peak reverse current could also be reduced by slowing down the rate of change just in the reverse recovery region.

The rate of change of current can be controlled either by inserting inductance into the circuit, or by purposefully slowing down the rate of rise of the gate driving pulse. Theoretical switching waveforms obtained with

(a) $I_{\text {MAX }}=20 \mathrm{~A}, \mathrm{di} / \mathrm{dt}=50 \mathrm{~A} / \mu \mathrm{s}\left(\mathrm{t}_{1}+\mathrm{t}_{\mathrm{a}}\right)=300$ nanoseconds

(b) $I_{\text {MAX }}=20 \mathrm{~A}, \mathrm{di} / \mathrm{dt}=50 \mathrm{~A} / \mu \mathrm{s}\left(\mathrm{t}_{1}+\mathrm{t}_{\mathrm{a}}\right)=3001.8 \mu \mathrm{~s}$

Figure 14. Oscillograms of IRF330 Switching into Reverse Rectifier of Another IRF330 with Freewheeling Current of 4A. Top Trace: Voltage 100V/div. Bottom Trace: Current 4A/div. Time Scale: $2 \mu \mathrm{~s} / \mathrm{div}$.


Figure 15. Reducing the Peak Rectifier Reverse Current by Reducing the Rate of Change of Current.
these alternative techniques are illustrated in Figure 16.

From the waveforms in Figure 16a, it is seen that an inductor in series with the HEXFET not only slows down the rate of change of current, it also supports the bulk of the source voltage, that would otherwise be developed across the HEXFET during the turn-ON interval. The energy in the HEXFET at switch-ON is therefore substantially reduced. There are, however, some disadvantageous side effects. First, the energy stored in the inductor inherently produces an overvoltage transient when the rectifier recovers, as shown. This voltage transient must be limited by an RC snubber or a voltage clamp, which dissipates the stored energy. Second, the inductance creates an overvoltage transient across the HEXFET when it is switched OFF (at a later point in the cycle, not shown in Figure 16). This overvoltage, again, must be clamped; unfortunately, the energy dissipated in the clamp at turn-OFF is significantly greater than the energy saved at turn-ON.

The other solution mentioned, which avoids the need for an additional power circuit inductor, is simply to slow down the switching-ON of the HEXFET by appropriately slowing down the rise of the applied gate drive signal. The effect on the circuit operation is illustrated in Figure 16b.

The peak current carried by the HEXFET can be reduced to almost any desired extent, at the expense of prolonging the high dissipation period, and hence increasing the energy dissipation at switch-ON. The practical oscillograms in Figure 14b illustrate this technique. By slowing the total switch-ON time $\left(\mathrm{t}_{l}+\mathrm{t}_{a}\right)$ from 300 ns to $1.8 \mu \mathrm{~s}$, the peak current, $\mathrm{I}_{\text {MAX }}$ has been decreased from 20 A to 10 A . The energy dissipation associated with the "unrestrained" switch-ON in Figure 14 a is 0.9 mJ , whereas it is 2.7 mJ for the controlled switch-ON of Figure 14b.

Note that it is not necessary to slow the switching-OFF of the HEXFET, hence the energy dissipation at switchOFF will be relatively small by comparison with that at switch-ON. For operation at frequencies up to a few kHz , where ultra fast switching is not mandatory, slowing of the applied gate drive signal to reduce the peak reverse recovery current of the rectifier (of the opposite device) will offer a good practical solution.

## Use of External Fast Recovery Rectifier

As will be seen in the next section,

(a) Slowing the Rate of Change of Current by Inserting a Series Inductor

(b) Slowing the Rate of Change of Current by Slowing the Applied Drive Signal

Figure 16. Alternative Circuit Techniques for Controlling the Peak Reverse Recovery Current
for many applications where high switching frequency is required, the reverse recovery characteristic of the integral body diode is not a factor, even though this rectifier is used to carry inductive load current.

There will, however, be some highfrequency applications which require a reverse rectifier in which reverse recovery will be critically important, and in which the reverse recovery time of the integral reverse rectifier will not be fast enough.

In this event, the first approach is to
connect an external fast recovery rectifier, or Schottky rectifier, across the HEXFET. So long as the conduction voltage drop of the external rectifier is appropriately lower than that of the integral rectifier, the external rectifier will carry the bulk of the "freewheeling" current, and the reverse recovery characteristic seen in the circuit will be that of the fast external rectifier. An example of the reduction in peak reverse recovery current obtained by connecting an external fast rectifier across the HEXFET is illustrated in


Figure 17. Oscillograms of IRF130 Switching into a Current of 12A Freewheeling in (a) The Reverse Rectifier of Another IRF130 and (b) an External Fast Rectifier Connected Directly Across the Reverse Rectifier of an IRF130.

Figure 17. With an external rectifier across the IRF130, the peak current at switch-ON is reduced from 25A to 16A, and the switching energy in the HEXFET is reduced from 500 to $120 \mu \mathrm{~J}$.
This solution will generally be applicable for low voltage HEXFETs, for which compatible low voltage drop fast recovery rectifiers or Schottky rectifiers are commercially available. For high voltage HEXFETs, however, fast recovery rectifiers are not yet generally available with sufficiently low conduction voltage. For
these applications, it may be necessary to connect a rectifier or Schottky rectifier in series with the HEXFET, and a separate, high voltage, fast recovery rectifier across the combination. The series rectifier will block reverse current from flowing through the integral reverse rectifier of the HEXFET, thereby alleviating the recovery problem by shifting it to the faster external rectifier. (fig. 18)

## Where Reverse Recovery Is Not Critical

All "full wave" voltage-fed inverter
circuits use at least one of the tandemswitch circuit modules shown in Figure 12 (or an equivalent derivative thereof). A half bridge circuit, for example, uses one of these modules; a full single-phase bridge circuit uses two, and a three-phase bridge circuit uses three.

As has been seen, reverse recovery presents a difficulty when commutating current from a rectifier to a transistor. Whether or not this operating condition occurs depends upon the operating mode of the circuit. It does not occur in an inverter in which each


Figure 18. Cure for Reverse Conduction


Figure 19. Voltage and Current Wave-forms When Switching Output Current $I_{0}$ from Transistor to Opposite Rectifier

(a) DC to AC Inverter With Inductive Load

(b) Theoretical Operating Waveforms

Figure 20. Inverter Circuit and Waveforms
output half cycle comprises a single voltage pulse, so long as the load is resistive or inductive. With a resistive load, the rectifiers do not come into play. With an inductive load, current is commutated from a transistor into an opposite rectifier; but never from a rectifier into an opposite transistor (it simply reverses naturally from the rectifier to the transistor of the same device, at an instant determined by the phase angle of the load, not by the inverter switching). Inspection of the waveforms in Figure 6c and Figure 20b will verify this rule. This is an important point, because it means that the reverse rectifier of the HEXFET is not frequency limiting conventional "single voltage pulse" switching inverter circuits (i.e., most common switching mode power supply circuits), even though these circuits can utilize the rectifier to carry inductive current.

## Where Reverse Recovery Is Cricital

The situation is different with a capacitive load, for which the current leads the voltage. For a capacitive load, the current is instantaneously "negative" in a given switch at the moment of commutation, and current is now commutated from a rectifier to the opposite transistor. But this is of no great practical concern, since most practical loads are not capacitive.

The critical commutation situation will, however, be obtained in an inverter in which multiple output voltage pulses are produced during the course of each fundamental output cycle. The classical pulse width modulated inverter, commonly used for variable speed control of AC machines, stand-by power supplies, and so on, is an example. Inspection of the waveforms in Figure 6 c will verify that the critical
commutation condition (i.e., commutation of current from a rectifier to an opposite transistor) does indeed occur in this pulse width modulated (PWM) circuit.

Since operation under these conditions can sometimes lead to unexplained failures, if appropriate solutions are not adopted, it may be interesting to examine in more detail the equivalent circuit of a power MOSFET, taking into account its parasitic elements. As shown in Figure 21 , the integral reverse diode is actually the base-collector junction of a bipolar transistor that has a baseemitter short.
If (for reasons that we shall examine later) this bipolar transistor goes into conduction at a time when the power MOSFET is supposed to block forward voltage (i.e. $\mathrm{V}_{G S}=0$ ) a potentially hazardous circuit operation would ensue that, depending on the specific power circuit, could lead to catastrophic failure. As we shall now briefly examine, there are three conceivable ways of causing unwanted conduction of the bipolar transistor shown in Figure 21.

The first is by avalanching the col-lector-base junction. If the voltage rating of the device is exceeded by a significant amount and if the supply has a suitably low internal impedance, the injection of minority carriers into the base region will cause, at some point, the bipolar transistor to go into conduction. This is knows as a "switchback" effect and is shown in Figure 22.

Some proprietary elements in the geometry and in the process of HEXFETs make them particularly well suited to absorb energy in avalanche without loss of blocking capability, as it appears from the waveforms for an unclamped inductive energy test shown in Figures 23 and 24.

The second possible way of getting the bipolar transistor into conduction is by applying a very steep voltage pulse on the drain. The collector-tobase capacitance (Figure 21) would couple such a pulse to the base of the transistor which could, conceivably, go into conduction. However, as shown in Ref. 1, for such a phenomenon to occur, the $\mathrm{dv} / \mathrm{dt}$ of the voltage pulse would have to be well in excess of $75 \mathrm{~V} / \mathrm{ns}$ and HEXFETs are totally insensitive to practically achievable levels of $\mathrm{dv} / \mathrm{dt}$.

Finally, the bipolar could go in conduction if a relatively high dv/dt is applied to the device when the diode is recovering after forward conduction. As explained in Ref. 1, if the collectorbase junction is forward biased the effective value of Cl (Figure 21) can


Figure 21. Parasitic Elements in the MOSFET Structure


Figure 22. Undesirable switching during avalanche condition


VARY $t_{p}$ TO OBTAIN


Figure 23. IRF330 Avalanche Energy Test


TEST CIRCUIT


Figure 24. IRF150 Avalanche Energy Test


Figure 25. Current and Voltage Waveforms During Body Diode Recovery


Figure 26. Effect of an External Diode With Longer trron the $\mathrm{dv} / \mathrm{dt}$ Applied to the Body Diode During Reverse Recovery
be many times greater. This, combined with the fact that minority carriers are already present in the base region, can cause spurious triggering at much lower values of $d v / d t$.

It should be emphasized, however, that this would only occur in those circuits in which multiple output voltage pulses are produced during the course of each fundamental output cycle, as shown in Figure 6c. On the other hand, in those circuits (like power supplies) that only generate a single voltage pulse for each half cycle of the output, as shown in Figure 6b, no $\mathrm{dv} / \mathrm{dt}$ is applied to the diode during reverse recovery because at that time the diode itself is short circuited by its own conducting MOSFET and current transfers gradually from the diode into the same MOSFET of which the diode is a part. This would not necessarily be true, however, under abnormal operating conditions caused, for example, by logic malfunctions, misgatings due to noise or double pulsing of the control integrated circuit.

In those applications where a substantial dv/dt is likely to be applied during the reverse recovery, means should be provided to limit its value at that specific time (Figure 25).

In addition to the well known RC techniques employed to limit the $d v / d t$, a simple but often effective way of achieving the same result is shown in Figure 26. The connection or a diode with longer reverse recovery in parallel with the integral diode ensures that it will have recovered completely before any reverse voltage is applied to it.

## Conclusions

The HEXFET's integral body diode, far from being a "parasitic" component, can be utilized in its own right, and indeed has a current rating equal to that of the transistor. This application note has shown where and how to use this diode, what cautions should be observed, and where it cannot be used.

Generally, the HEXFET's integral body diode will be applicable in the following areas:
(a) DC to AC inverters, which operate with one voltage pulse per output half cycle. In these circuits, the use of the integral body diode does not limit the switching frequency, so long as the load is inductive (as it normally is).
(b) Multi-pulse (PWM) DC to AC
inverters, such as those used for variable frequency speed control of $A C$ machines, and genearl purpose AC power supplies. Rectifier switching speed will usually restrict operating frequency to the $5-10 \mathrm{kHz}$ range, but in many cases this will not be practically limiting.
(c) DC to DC choppers, such as are used in regenerative DC motor controllers. Again, rectifier switching speed will usually limit switching frequency to the $5-10 \mathrm{kHz}$ range.
(d) Bidirectional AC switching circuits.

The HEXFET's integral body diode has so far been largely overlooked. Circuit designers can now take serious note of it; it represents yet another potential application advantage of IR's HEXFETs.

## References

R. Severns: "dv/dt Effects in MOSFETs and Bipolar Junction Transistor Switches," PESC-81 Record, IEEE Power Electronics Specialists Conference, 1981

# An Introduction to International Rectifier P-Channel HEXFETs̊ 

By S. CLEMENTE

With the introduction of International Rectifier's line of P-Channel power HEXFETs, a new option is available to the designer that can simplify circuitry while optimizing performance and parts count. This application note discusses the basic characteristics of P-Channel HEXFETs and gives a conceptual overview of typical circuit applications.

## Basic Characteristics of P-Channel HEXFETs

Like their N -Channel counterparts, International Rectifier P-Channel HEXFETs are all presently enhancement mode devices; that is, application of voltage between the gate and the source terminals enhances the conductivity and allows current to flow, while no drain current flows when the gate is shorted to the source. For drain current to flow, the gate voltage has to be increased (in absolute value) towards the drain voltage. In a P-Channel device, the conventional flow of drain current is in the "negative" direction - that is, current flows out of the drain, with a negative gate-to-source voltage applied (Figure 1).

While the basic physical principles of operation for P - and N-Channel HEXFETs are similar, the different resistivity of the base silicon material has a distinct bearing on their specific characteristics, as well as upon cost. Since the resistivity of P-type silicon is much higher than that of N-type silicon, the P -Channel device requires a larger active area to achieve the same on-resistance and current rating.
This difference in resistivity of the basic silicon material is an obstacle to
the construction of a P-Channel device that is truly electrically complementary in all respects to an N Channel counterpart. Since for a given drain-source voltage capability, the on-resistance is the most basic parameter, the P-Channel HEXFET device will have the larger active area needed to achieve the same on-resistance as its complementary N-Channel counterpart. Gate threshold voltage, transconductance and self-capacitances are equalized as nearly as possible by accurate device design. Table 1 shows the parameters of two typical complementary P- and N-Channel HEXFETs (the IRF9130 and the IRF120) and shows to what extent their major parameters match one another. Voltage ratings, on-resistance, threshold voltage and, of course, package configuration, are exactly the same. Input capacitance and transconductance are also fairly closely matched. However, those parameters that are closely related to the die area, specifically thermal resistance, pulsed current rating, safe operating area and, to some extent, continuous current rating, are different, as would be expected. While these last parameters do not affect circuit operation directly, they have a bearing on circuit design and, whenever matched operation is required, the P-Channel device will operate with a larger safety margin with respect to its current ratings and thermal limits.
A close analysis of the data sheet would also show that the temperature variations of the threshold voltage, on-resistance and transconductance for a P - and an N -Channel are slightly different. This difference can, however, be considered a second or-


Figure 1. P-Channel power HEXFET
der effect in most practical applications.
As shown in Figure 1, the P-Channel HEXFET, like its N -Channel counterpart, has an integral reverse rectifier, whose anode is connected to the drain. This diode is specified as a real circuit element with a current handling capability as high as that of the transistor itself. It is a very valuable circuit component in some applications.

## Circuit Applications

In the following sections, we present a brief overview of the areas where a P-Channel can be used to particular advantage.

## Grounded Loads

One area where P-Channel HEXFETs yield circuit simplification and
cost savings is where the load is connected to ground. This is mandated in many automotive and aircraft applications and, sometimes, in household appliances. In these applications, in addition to wide safe operating area and excellent switching characteristics that are common to all HEXFETs, the use of a PChannel device allows the load to be tied to the drain so that the gate drive can be referenced to one side of the supply. If an N -Channel were used, a separate supply would be required, referenced to the source, for the gate drive voltage.
Figure 2(a) shows how such a circuit would operate when driven from a C-MOS gate. However, if the load is operated at voltages above 15 V , the logic ground cannot be connected to the load ground, and a separate supply is needed for the logic circuits,

Table 1.

|  | N-Channel | P-Channel |
| :--- | :---: | :---: |
| Device Type | IRF120 | IRF9130 |
| Drain-to-Source Voltage (Max.) | 100 V | -100 V |
| Die Size | $8.04 \mathrm{~mm}^{2}$ | $13.25 \mathrm{~mm}^{2}$ |
| On-Resistance (Maximum) | $0.3 \Omega$ | $0.3 \Omega$ |
| On-State Drain Current @ $\mathrm{T}_{\mathrm{C}}=90^{\circ} \mathrm{C}$ | 6 A | -8 A |
| Pulsed Drain Current | 15 A | -30 A |
| Gate Threshold Voltage <br> (Minimum-Maximum) | 2 to 4 V | -2 to -4 V |
| Forward Transconductance (Typical) | 2.5 S | 3.5 S |
| Input Capacitance (Typical) | 450 pF | 500 pF |
| Output Capacitance (Typical) | 200 pF | 300 pF |
| Reverse Transfer Capacitance (Typical) | 50 pF | 100 pF |
| Maximum Thermal Resistance | 3.12 deg. C/W | 1.67 deg. C/W |
| Package | TO-3 | TO-3 |



Figure 2(a). Switching Ground Connected Loads Operating from Low Voltages


Figure 3(a). Driving Grounded Load in Linear Mode (Low Voltage)


Figure 3(b). Driving Grounded Load in Linear Mode (High Voltage)
as shown in Figure 2(b). An alternative approach is to drive the P Channel HEXFET through a level shifter, as shown in Figure 5. Notice that to achieve the same result with an N-Channel HEXFET, a separate supply referenced to the source would be required.
A P-Channel device can also be operated in linear mode as shown in Figure 3. The device lends itself readily to voltage or current regulation which can be achieved through the use of suitable feedback. In the applications shown in Figures 3(a) and 3(b), the device drops whatever excess voltage is available from the unregulated supply. For parallel connection of devices, or where fast slew rate is
important, a current boosting stage at the out put of the operational amplifier may be required.

## Totem Pole Switching Circuits

One of the most common building blocks for switching applications is the "totem pole." It is used in a variety of applications, such as switching power supplies, DC-to-AC converters, AC motor speed controllers, AM transmitters and Class D switching audio amplifiers.
Figure 4 shows one such circuit, implemented with two N -Channel HEXFETs, and its associated gate drive circuit. Since the drive circuits have to be referenced to the respec-


Figure 5. P/N-Channel Combination Totem Pole and its Associated Drive Circuits. Load is Connected to the Drains.
tive sources, they are isolated from each other. The most commonly used techniques to develop an "isolated" gate drive signal are optical isolators, transformer coupling and "bootstrapping." Optical isolators, shown in Figure 4, require a separate supply and are relatively slow and susceptible to noise. Pulse transformers, on the other hand, can only transfer to the secondary an AC signal (Figure 8 ), and hence have a limitation on the maximum and minimum possible switching duty cycle. They also always have some unwanted amount of leakage inductance. "Bootstrapping" is a technique for deriving a local gate drive voltage via a capacitor connected in the main drain circuit. Whereas it is satisfactory in many applications, it again has limitations regarding permissible duty cycle and maximum operating frequency.
The totem pole shown in Figure 5, using one N -Channel and one P Channel HEXFET, is a step forward in the simplification of the drive circuit, since the gate drive signals are now referenced to separate ends of the DC supply. As shown, the drive signal referenced to the other rail can be developed by means of a simple level shifter. Furthermore, if the supply voltage is less than 20 V , the two gates can be connected together and driven with respect to either end of the supply (Figure 6).

When using this type of totem pole, care should be exercised to have a gate drive signal with fast rise time. If the two gates are independent, as in Figure 5, another possibility is to have a deadband between the turnon gate command of the P-Channel and that of the N -Channel equal to the rise time of the gate drive signal. Unless this is done, a short circuit current will flow through the two devices during the transition times,


Figure 6. $\mathrm{P} / \mathrm{N}$-Channel HEXFET Totem Pole with Drive Circuit for Operation at Low Voltages
as shown in Figure 7. However, the current regulating characteristic of power MOSFETs tends to limit the amount of this current and, while it may significantly increase the switching losses, it would not necessarily reach catastrophic values.

Should a common reference be desired for both gate drive signals, the circuit configuration shown in Figure 8 can be used. The positions of the P - and N -Channel HEXFET devices have been interchanged so that both have the load connected to the source. The gate drive signals are now referenced to the same point; however, this point is neither of the two supply leads. This is probably the circuit configuration that affords the simplest and most noise-immune gate drive circuit. An added advantage of this circuit is that it will not draw a short circuit current (Figure 7), because it is inherently impossible
to drive both devices ON simultaneously.

## Application of the Switching Totem Pole

The switching totem pole is used in a number of different applications. Some of the most common are the following:

- DC-to-AC inverters for battery operated supplies, stand-by and uninterruptible power systems.
- Variable frequency inverter for high efficiency speed control of AC induction motors.
- Regenerative speed control of DC motors.
Taking as an example this last application, we show in Figure 9 a way of implementing a DC motor speed control with regenerative braking capability with a complementary totem pole.


Figure 7. Short Circuit Current Caused by Overlapping Gate Signals


Figure 8. N/P-Channel Combination Totem Pole and its Associated Drive Circuits

In the "motoring" mode of operation, HEXFET 1 is switched ON and OFF, at an appropriate repetition rate, and provides control of the average voltage applied to the motor. HEXFET 2 is OFF, but its integral reverse body-drain diode acts as the conventional freewheeling rectifier, and carries the freewheeling motor current during the periods when HEXFET 1 is OFF. When the motor is required to act as a generator and return energy to the DC source, HEXFET 2 is chopped ON and OFF, and controls the current fed back from the motor to the supply. In this operating mode, HEXFET 1 is OFF, but its integral reverse rectifier carries motor current back to the DC source during the intervals when HEXFET 2 is OFF. The circuit shown in Figure 10 could equally well be used and would offer the advantage of a common reference point for both gate drive signals, as mentioned previously. For this application, since only one device at a time is operated within any given control cycle, there is no danger of drawing a short circuit current.


Figure 9. Regenerative DC Motor Controller


Figure 10. Alternative Configuration for the Regenerative DC Motor Controller

Another consideration in choosing between the circuit connections of Figure 9 or Figure 10 is the current rating of the two devices. Normally, the device that is being switched during regeneration does not need to have a current rating as high as the motoring device, since friction and windage in the motor contribute to the braking torque. Therefore, the P Channel HEXFET, because of its lower current rating for a given die size, may be a better choice for the regenerative operation.
Apart from being the basic building block of a large variety of inverter circuits, totem poles can be profitably used to drive large transistors or a parallel combination of them whenever high performance is required (Figure 11). This circuit can be used either in linear or switching applications and provides a good low impedance gate drive source. The integral reverse rectifiers clamp possible voltage transients on the gate.

## Linear Application of Complementary Pairs

Because of the wide range of linearity of $g_{s}$, immunity from secondary breakdown, high speed and intrinsic freedom from thermal runaway, power HEXFETs are ideally suited for operation as linear amplifiers, alone or in complementary pairs. When used in linear mode, the gate has to be biased to some level, depending on the type of operation desired. Several circuit configurations will achieve this end; they are inevitably simpler than would be required for bipolar transistors, since


Figure 11. High Performance Drivers
power MOSFETs require very little drive power and are not subject to thermal runaway.
Figure 12 shows the basic biasing scheme for linear operation, but much simpler versions can be developed for specific applications, as shown in Figure 13. The zener diodes should be chosen to give the desired bias current in relation to the available supply voltage. The gain bandwidth product that can be obtained with this stage driven by a simple differential amplifier is much larger than what can be obtained by a more complex bipolar configuration. The slew rate would also be much better.

## Summary

P-Channel HEXFETs are electrical complements to International Rectifier N -Channel types. The availability of these devices offers new design options to the circuit engineer, and opens up the possibility for new HEXFET applications that were not before feasible with N-Channel types alone.

## Acknowledgements

The amplifier circuit shown in Figure 13 was developed by H. Schar of International Rectifier GmbH, Frankfurt, West Germany.


Figure 12. Basic Biasing Scheme for Linear Operation


Figure 13. Simple Biasing Scheme for linear Operation

# Understanding HEXFET ${ }^{\circledR}$ Switching Performance 

By S. Clemente, B.R. Pelly, A. Isidori


#### Abstract

A simple analytical technique for predicting the switching performance of the HEXFET is presented.

Closed-form solutions for the gate voltage, drain current, and drain voltage during the switching interval, in terms of each of the relevant device and circuit parameters, are derived. A specific design example is considered, in which the effects are demonstrated of the drive circuit resistance, drain circuit inductance, and drive voltage, on the switching time and switching energy.


## I. Introduction

The HEXFET is an almost ideal switch, which is characterized by very high gain and extremely fast switching characteristics. While users often ignore the intricacies of the switching operation, on the assumption that this is not critical to the overall design, the fact is that a clear understanding of the factors that affect switching can have a profound effect upon the system performance, particularly in high frequency circuits, and is, therefore, of vital interest to the user who needs to optimize his design.
Another reason why many users have a rather incomplete understanding of the HEXFET's switching operation is that the device is still relatively new, and HEXFET circuit design knowhow has not yet matured. Users also tend to relate to their experience with bipolar transistors. The switching operation of bipolars is very difficult to analyze, and hence an empirical "try


Figure 1. Electrical Model for HEXFET
it and see" approach has generally held sway over more rigorous analytical techniques.

One of the major "incidental" benefits of the HEXFET-in addition to its very real operating advantages-is that it lends itself rather well to analytical modeling; its operation can, therefore, be predicted rather easily at the design stage.

The primary objective of this application note is to show how, starting with a simple model of the HEXFET and using logical reasoning, the principles that govern the HEXFET's operation in a switching circuit can be readily predicted, and approximate mathematical relationships that describe these waveforms can be readily derived. Emphasis will be placed upon an understanding of basic principles.

## II. The HEXFET Model

The electrical model for the HEXFET is shown in Figure 1. The self-capacitances are actually nonlinear functions of the applied voltage; also, to some extent, of the drain current. For purposes of analysis, however, these capacitances will be assumed to have fixed values; this does not detract from our basic objective, which is to understand fundamental principles.

This simple model of the HEXFET is assumed to have a linear transfer characteristic, with slope $\mathrm{g}_{\mathrm{fs}}$ and gate threshold voltage $\mathrm{V}_{\mathrm{T}}$. The external drain current is assumed to be instantaneously responsive to the gate voltage, for operation in the active region.

Under transient switching conditions, charging and discharging currents flow through the various selfcapacitive elements. The paths for components of these currents is through the drain-to-source terminals. The presence of these internal capacitive currents is assumed not to affect the transfer characteristic between the gate voltage and the external drain current.

The presence of $\mathrm{C}_{\mathrm{DS}}$ will also generally be ignored for operations in the active region. This is valid because the effect of the gate-to-drain capacitance $\mathrm{C}_{\mathrm{GD}}$-providing, as it does, a coupling path from the drain circuit to the relatively sensitive gate circuit-generally "swamps" the effect of $\mathrm{C}_{\mathrm{DS}}$.

## III. The Circuit Model

The clamped load is assumed to have sufficient inductance that the current flowing in it has a constant value $I_{O}$ throughout the switching interval (Figure 2). The inductance $L_{\ell}$ represents "unclamped" stray circuit inductance.

The effect of the common source inductance ${ }^{L_{S}}$, shown dashed in Figure 2, will generally be neglected. This is not


Figure 2. General Circuit Model
because it is necessarily negligible, but because to include it in a general analysis complicates the issue, making clarity of presentation and a grasp of fundamental principles more difficult. We prefer instead to consider the modifying effect of this inductance once the basic analysis is complete.

A number of switching circuits can be resolved into the equivalent circuit shown in Figure 2, or variants thereof, and in this sense the analysis is fairly general. The main point, however, is that the chosen circuit serves as a vehicle for obtaining an understanding of basic principles; once this has been accomplished the designer will be well equipped to deal with the switching operating of the HEXFET in any circuit.

## IV. Nomenclature

${ }^{{ }^{2}}$ D Instantaneous drain-source voltage
${ }^{v_{G S}} \quad$ Instantaneous gate-source voltage
$\mathrm{v}_{\mathrm{GD}} \quad$ Instantaneous gate-drain voltage
$\mathrm{V}_{\mathrm{D}} \quad$ Steady applied drain circuit voltage
$\mathrm{V}_{\text {DR }} \quad$ Applied positive gate drive voltage (turn-on)
$\mathrm{V}_{\mathrm{T}} \quad$ Gate threshold voltage
$\mathrm{V}_{\mathrm{F}} \quad$ Positive gate drive "forcing" voltage ( $\mathrm{V}_{\mathrm{DR}}-\mathrm{V}_{\mathrm{T}}$ )
$-\mathrm{V}_{2} \quad$ Applied negative gate drive voltage (turn-off)
$\mathrm{V}_{\mathrm{D}}{ }^{*} \quad$ Initial value of drain-source voltage at start of interval
$\mathrm{V}_{\mathrm{GS}}{ }^{*} \quad$ Initial value of gate-source voltage at start of interval
$\mathrm{V}_{\text {CLAMP }}$ Drain-source clamping voltage
$i_{D} \quad$ Instantaneous current flowing into drain terminal
${ }^{\mathrm{i}} \mathrm{GS} \quad$ Instantaneous current in $\mathrm{C}_{\mathbf{G S}}$
${ }^{i_{G D}} \quad$ Instantaneous current in $\mathrm{C}_{\mathrm{GD}}$
$\mathrm{I}_{\mathrm{O}} \quad$ Steady current in clamped inductive load
${ }^{1} D^{*}$ Initial value of current flowing into drain terminal at start of interval
$\mathrm{R}_{\mathrm{DR}} \quad$ Gate drive circuit resistance
$\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$
On-state resistance of HEXFET
Stray drain circuit resistance
Le Stray drain circuit inductance
${ }^{L_{S}} \quad$ Inductance in series with source that is common to gate circuit
$\mathrm{C}_{\mathrm{GS}} \quad$ Gate-source capacitance of HEXFET
$\mathrm{C}_{\mathrm{GD}} \quad$ Gate-drain capacitance of HEXFET
$\mathrm{C}_{\mathrm{DS}}$ Drain-source capacitance of HEXFET
$\mathrm{C}_{\mathrm{G}} \quad \mathrm{C}_{\mathrm{GS}}+\mathrm{C}_{\mathrm{GD}}$
$C_{D} \quad C_{D S}+C_{G D}$
$\mathrm{g}_{\mathrm{fs}} \quad$ Transconductance of HEXFET
p Differential operator

## V. Analysis of Switching Operation

Each switching sequence, either from the OFF to the ON condition, or vice versa, is subdivided into a number of separate intervals, for which different constraints and conditions apply. Each interval will be considered in sequence. The end-conditions for one interval become the starting conditions for the next. For simplicity we will take $t=0$ at the start of each new interval.

The approach will be to consider each time interval in a qualitative manner, and through a process of reasoning based upon the known conditions and constraints, deduce as much as we can about the general shapes of the dynamic waveforms of drain voltage, drain current and gate voltage.

For certain time intervals this qualitative reasoning leads directly to the parametric analytic solution for that interval; for other time intervals, however, the analytic solutions are not so quickly obtained, except for parametric extremes at each end of the possible spectrum of external circuit conditions; a wide middle range of conditions remains for which derivation of the parametric solutions is rather too lengthy to be presented in its entirety, and in these cases we will simply state the final solutions.

## A. TURN-ON

## Turn-On Delay Interval 1

The circuit model for this interval is shown in Figure 3, and operating waveforms are shown in Figure 4. The applied drive


Figure 3. Circuit Model for Turn-On Delay Interval


Figure 4. Waveforms for Turn-On Delay Interval $\left(\mathrm{t}_{1}\right)$
voltage is assumed to rise instantaneously to its full value; however, the voltage actually appearing between the gate and source terminals, which directly controls the external drain current, rises at a finite rate determined by the gate-to-source and drain-to-source self-capacitances. No drain current flows so long as the gate voltage is less than the threshold voltage, $\mathrm{V}_{\mathrm{T}}$. The end of the turn-on delay period is defined as the point at which the gate-to-source voltage becomes equal to the threshold voltage.

The analytic solution for the turn-on delay is almost trivial. Since no drain current flows, the drain voltage remains at $V_{D}$. Both the "drain" terminal of $\mathrm{C}_{\mathrm{GD}}$ and the "source"terminal of $\mathrm{C}_{\mathrm{GS}}$ sensibly do not change their potentials. The drive source voltage, $\mathrm{V}_{\mathrm{DR}}$, 'sees' the parallel combination of $\mathrm{C}_{\mathrm{GD}}+\mathrm{C}_{\mathrm{GS}}=$ $\mathrm{C}_{\mathrm{G}}$, through the series resistor $\mathrm{R}_{\mathrm{DR}}$. The gate-to-source voltage ${ }^{\mathrm{v} G S}$ follows a classical exponential:
$v_{G S}=V_{D R}\left(1-e^{-t / T} G\right)$
where
$\mathrm{T}_{\mathrm{G}}=\mathrm{R}_{\mathrm{DR}} \mathrm{C}_{\mathrm{G}}$

## Turn-On Interval 2

The general circuit model for this interval is shown in Figure 5. The drain current now rises as the drain voltage falls. Which of these events is completed first depends upon the external circuit parameters. When one of these events is completed (or both simultaneously) the interval ends.


Figure 5. General Circuit Model for Switch-On Interval 2


Figure 6. Circuit Model for Switch-On Interval 2 Small L $/ R_{\text {DR }}$


Figure 7. Waveforms for Turn-On Interval 2
Small Le/R ${ }_{\text {DR }}$

$$
\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}<\frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{10 \mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}
$$

Since the drain current ${ }^{i} D$ is less than the current $I_{O}$ throughout this period, the difference between $\mathrm{I}_{\mathrm{O}}$ and $\mathrm{i}_{\mathrm{D}}$ must continue to circulate in the freewheeling rectifier D , forcing this diode to stay in conduction. This keeps the potential at the "top" of $L_{\ell}$ virtually constant at $\mathrm{V}_{\mathrm{D}}$.

As the gate-to-source voltage rises above the threshold level, the drain current starts to increase since drain current is proportional to gate voltage. The drain voltage also starts to fall because the increasing drain current induces a voltage across Le. As the drain voltage falls, current $\mathrm{i}_{\mathrm{GD}}$ flows out of the "Miller" capactance $\mathrm{C}_{\mathrm{GD}}$; this current is drawn from the drive source, and deprives the gate-source capacitance $\mathrm{C}_{\mathrm{GS}}$ of a portion of the charging current it would otherwise have received. This, in turn, reduces the rate of change of gate voltage, and hence also of drain current.

A dynamically "intertwined" situation obviously exists, by virtue of the "negative feedback" effect that couples the drain circuit to the gate circuit via the "Miller" capacitance $\mathrm{C}_{\mathrm{GD}}$. The "strength" of this feedback depends upon the ratio of the external circuit parameters $\mathrm{L}_{\ell}$ to $\mathrm{R}_{\mathrm{DR}}$, as we will now see.

Large $L \ell$ means large impedance to the rate of change of drain current, while small $R_{D R}$ means fast gate circuit response, and hence potentially fast rate of change of drain current. With a high ratio of $L_{\ell}$ to $\mathrm{R}_{\mathrm{DR}}$ the reactance of the drain circuit will therefore be high, the voltage drop across $L \ell$ will be high, the "Miller" effect will predominate, and the rate of change of drain current will be unable to match the applied gate circuit stimulus. High $L_{\ell /} / R_{D R}$, therefore, means that the switching speed is severely limited by the constraints of the drain circuit; the drive circuit is "too fast" for the drain circuit.

Small $L_{l /} / R_{D R}$ ratio means just the opposite; the potential rate of change of drain current is now much faster than the drive circuit actually allows. The voltage drop across $L \ell$ is small, the "Miller" effect is small, and the gate circuit largely controls the switching time, virtually unimpeded by the drain circuit. Both of these extreme conditions are rather casy to analyze.

For intermediate $\mathrm{L}_{\ell /} / \mathrm{R}_{\mathrm{DR}}$, the drain circuit and gate circuit responses can be envisioned as being reasonably "compatible" with one another. From a purist's viewpoint, compatibility of the gate and drain circuit responses might be considered to be the "correct" design point, because the gate circuit is neither too fast nor too slow for the drain circuit.

## Small L $/ /_{\mathbf{R}_{\mathbf{D R}}}$

We will start the analysis by considering the situation when $\mathrm{L}_{\ell /} / \mathrm{R}_{\mathrm{DR}}$ is small. The circuit model is shown in Figure 6, and switching waveforms are shown in Figure 7. Since there is very little voltage developed across $L_{l}$, the drain voltage $v_{D}$ stays virtually at the circuit voltage, $\mathrm{V}_{\mathrm{D}}$, until the drain current has risen to its full load value ${ }^{I_{O}}$.

Because the rate of change of drain voltage is small (almost zero), virtually no current flows through $\mathrm{C}_{\mathrm{GD}}$, and the drive circuit continues to see the simple parallel combination of $\mathrm{C}_{\mathrm{GD}}$ and $\mathrm{C}_{\mathrm{GS}}$ (as it did during the turn-on delay period). The gate-to-source voltage, ${ }^{{ }^{G}} \mathbf{G S}$, therefore, continues to rise exponentially:
$v_{G S}=V_{F}\left(1-e^{-t / T} G\right)$
The drain current rises in sympathy with the gate voltage:
${ }^{i} D=g_{f s} V_{F}\left(1-e^{-t / T} G\right)$
The drain voltage is equal to the circuit voltage $\mathrm{V}_{\mathrm{D}}$, less the small (almost negligible) voltage drop across $\mathrm{L} \ell$ :
$v_{D}=V_{D} \frac{g_{f s} V_{F} L^{2} e^{-t / T} G}{T_{G}}$
The period ends when $\mathrm{i}_{\mathrm{D}}=\mathrm{I}_{\mathrm{O}}$.

It remains to quantify how small the ratio $\mathrm{L} \ell / \mathrm{R}_{\mathrm{DR}}$ must be for equations (3) through (5) to remain valid. The essential condition is that the rise of drain current must, for all practical purposes, be exclusively under the influence of the applied drive voltage. This means that whatever voltage change occurs across $L_{\ell}$ should not be noticed in the gate circuit. The current through $\mathrm{C}_{\mathrm{GD}}$ will, therefore, be small by comparison with the current through $\mathrm{C}_{\mathrm{GS}}\left(\mathrm{C}_{\mathrm{GS}}\right.$ is typically about $10 \times \mathrm{C}_{\mathrm{GD}}$; however, a sufficiently large voltage change at the drain would produce a current through $\mathrm{C}_{\mathrm{GD}}$ which is comparable to or larger than that through $\mathrm{C}_{\mathrm{GS}}$.

The essential condition therefore is that $\mathrm{i}_{\mathrm{GD}}\left[\doteq \mathrm{C}_{\mathrm{GD}}\right.$ $\left.\left(\mathrm{dv}_{\mathrm{D}} / \mathrm{dt}\right)\right]$ should be small by comparison with ${ }_{\mathrm{i}}^{\mathrm{D} S}\left[\doteq \mathrm{C}_{\mathrm{GS}}\right.$ $\left.\left(\mathrm{dv}_{\mathrm{GS}} / \mathrm{dT}\right)\right]$.

By differentiation of equations (3) and (5), this yields:
$\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}} \ll \frac{\mathrm{C}^{2}{ }_{\mathrm{GS}}}{\mathrm{g}_{\mathrm{fs}} \mathrm{C}_{\mathrm{GD}}}$
Table 1 puts the above criterion into perspective, and shows typical value of $L_{\ell}$ and the corresponding "minimum" values of $\mathrm{R}_{\mathrm{DR}}$, for various HEXFETs. Clearly the values of $\mathrm{R}_{\mathrm{DR}}$ needed to satisfy this condition are very high relative to most

Table 1: Limiting values of $R_{D R}$ that define which equations (turn-on interval 2, and turn-off interval 3) are applicable, for various HEXFETs.

|  |  | Small $L_{\ell} / \mathbf{R}_{\text {DR }}$ | Intermediate $\mathbf{L}_{\ell} / \mathbf{R}_{\mathbf{D R}}$ |  | Large $\mathbf{L}_{\ell} / \mathbf{R}_{\mathbf{D R}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}<\frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{10 \mathrm{C}_{\mathrm{CG}} \mathrm{~g}_{\mathrm{fs}}}$ | $\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}<\frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{4 \mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}$ | $\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}>\frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{4 \mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}$ | $\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}>\frac{10 \mathrm{C}_{\mathrm{GS}}{ }^{2}}{\mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}$ |
| Applicable Equations |  | 3-5, 37-39 | 8-10, 40-42 | 14-16, 43-45 | 24-26, 46-48 |
| $\begin{aligned} & 1 \text { RF510 } \\ & (100 \mathrm{~V}, 2.5 \mathrm{~A}) \end{aligned}$ | $\begin{aligned} & \mathrm{L}_{\ell} \\ & 100 \mathrm{nH} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-2.4 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}}-960 \Omega$ min | $\mathrm{R}_{\mathrm{DR}}{ }^{-960 \Omega}$ max | $\mathrm{R}_{\mathrm{DR}}-40 \Omega$ max |
|  | $\begin{aligned} & \mathrm{L}_{\ell} \\ & 1 \mu \mathrm{H} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-24 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-9.6 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}^{-9.66} \Omega \text { max }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-400 \Omega \text { max }}$ |
| $\begin{aligned} & \text { 1RF130 } \\ & (100 \mathrm{~V}, 9 \mathrm{~A}) \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L}_{\ell} \\ & 100 \mathrm{nH} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-1.3 \mathrm{k} \Omega}$ min | $\mathrm{R}_{\mathrm{DR}}{ }^{-520 \Omega}$ min | $\mathrm{R}_{\mathrm{DR}}{ }^{-520 \Omega}$ max | $\mathrm{R}_{\mathrm{DR}}{ }^{-20 \Omega}$ max |
|  | $\begin{aligned} & \mathrm{L}_{\ell} \\ & 1 \mu \mathrm{H} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-13 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-5.2 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-5.2 \mathrm{k} \Omega \text { max }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-200 \Omega}$ max |
| $\begin{aligned} & 1 \mathrm{RF} 150 \\ & (100 \mathrm{~V}, 25 \mathrm{~A}) \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L}_{\ell} \\ & 100 \mathrm{nH} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}-410 \Omega$ min | $\mathrm{R}_{\mathrm{DR}^{-165 \Omega}} \mathrm{~min}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-165 \Omega}$ max | $\mathrm{R}_{\mathrm{DR}}{ }^{-6 \Omega}$ max |
|  | $\begin{aligned} & \mathrm{L}_{\ell} \\ & 1 \mu \mathrm{H} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-4.1 \mathrm{k} \Omega}$ min | $\mathrm{R}_{\mathrm{DR}}{ }^{-1.65 k} \Omega$ min | $\mathrm{R}_{\mathrm{DR}}{ }^{-1.65 k \Omega \text { max }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-60 \Omega}$ max |
| $\begin{aligned} & 1 \text { RF710 } \\ & (400 \mathrm{~V}, 1 \mathrm{~A}) \end{aligned}$ | $\begin{aligned} & \mathrm{L}_{\ell} \\ & 100 \mathrm{nH} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-620 \Omega \mathrm{~min}}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-325 \Omega}$ min | $\mathrm{R}_{\mathrm{DR}}{ }^{-325 \Omega}$ max | $\mathrm{R}_{\mathrm{DR}}{ }^{-13 \Omega}$ max |
|  | $\begin{aligned} & \mathrm{L}_{\ell} \\ & 1 \mu \mathrm{H} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-6.2 \mathrm{k} \Omega} \mathrm{min}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-3.25 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-3.25 \mathrm{k} \Omega \text { max }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-130}$ max |
| $\begin{aligned} & 1 \mathrm{RF} 330 \\ & (400 \mathrm{~V}, 3.5 \mathrm{~A}) \end{aligned}$ | $\begin{aligned} & \hline \mathrm{L}_{\ell} \\ & 100 \mathrm{nH} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-420 \Omega \mathrm{~min}}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-170 \Omega \mathrm{~min}}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-170 \Omega}$ max | $\mathrm{R}_{\mathrm{DR}^{-7 \Omega} \text { max }}$ |
|  | $\begin{aligned} & \mathrm{L}_{\ell} \\ & 1 \mu \mathrm{H} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-4.2 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-1.7 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}^{-1.7} \mathrm{k} \Omega \text { max }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-70 \Omega \text { max }}$ |
| $\begin{aligned} & 1 \mathrm{RF} 350 \\ & (400 \mathrm{~V}, 9 \mathrm{~A}) \end{aligned}$ | $\begin{aligned} & \mathrm{L} \ell \\ & 100 \mathrm{nH} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-120 \Omega} \mathrm{~min}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-50 \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-50 \Omega \text { max }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-2 \Omega}$ max |
|  | $\begin{aligned} & \mathrm{L}_{\ell} \\ & { }_{\mu} \end{aligned}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-1.2 \mathrm{k} \Omega \text { min }}$ | $\mathrm{R}_{\mathrm{DR}}{ }^{-500 \Omega}$ min | $\mathrm{R}_{\mathrm{DR}}{ }^{-500 \Omega}$ max | $\mathrm{R}_{\mathrm{DR}}{ }^{-20 \Omega \text { max }}$ |


normal application requirements. This condition will not, therefore, be frequently met in practice; its consideration here is useful, however, because it helps to introduce the overall problem.

## Intermediate $\mathbf{L}_{\boldsymbol{\ell}} / \mathbf{R}_{\mathbf{D R}}$

We will now consider the situation when the ratio of $L_{\ell} / R_{D R}$ is not small, but has some intermediate value; the voltage drop across $L_{\ell}$ due to the increasing drain current becomes significant, and the current through $\mathrm{C}_{\mathrm{GD}}$ cannot be neglected. The general circuit model of Figure 5 applies, and typical switching waves are illustrated in Figure 8(a) and (b).

The mathematical analysis is a little too lengthy to keep touch with physical realities. We will, therefore, confine ourselves to a simple statement of the results.

There are two possible sets of solutions, depending upon whether or not the system is critically damped. If overdamped, then:
$\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}<\frac{\mathrm{C}_{\mathrm{GS}}^{2}}{4 \mathrm{C}_{\mathrm{GD}} \mathrm{g}_{\mathrm{fs}}}$
Note the similarity of condition (7) to (6). Table 1 also shows typical values of $\mathrm{L} \ell$ and corresponding minimum values of
$\mathrm{R}_{\mathrm{DR}}$ that satisfy equation (7). This condition is certainly more likely to be encountered than condition (6), though once again it is generally not representative of most typical practical situations.

The gate voltage, $v_{G S}$, the drain current, $i_{D}$, and the drain voltage $v_{D}$, are:
$v_{G S}=V_{T}+V_{F}-\frac{V_{F}}{\left(T_{1}-T_{2}\right)}\left\{T_{1} e^{-t / T_{1}}-T_{2} e^{-t / T_{2}}\right\}$
${ }^{i} D=g_{f s} V_{F}\left\{1-\frac{1}{\left(T_{1}-T_{2}\right)}\right\}\left\{T_{1} e^{-t / T_{1}}-T_{2} e^{-t / T_{2}}\right\}$
$v_{D}=V_{D}-\frac{g_{f s} V_{F} L_{\ell}}{\left(T_{1}-T_{2}\right)}\left\{e^{-t / T_{2}}-e^{-t / T_{1}}\right\}$
where

$$
\begin{align*}
& \mathrm{T}_{1}=\frac{2 \mathrm{~L}_{\ell} \mathrm{C}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}} \mathrm{~g}_{\mathrm{fs}}}{\mathrm{R}_{\mathrm{DR}} \mathrm{C}_{\mathrm{GS}}+\sqrt{\mathrm{R}^{2} \mathrm{DR}^{\mathrm{C}^{2} \mathrm{GS}^{-4 L_{\ell} \mathrm{C}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}} \mathrm{~g}_{\mathrm{fs}}}}}}  \tag{11}\\
& \mathrm{~T}_{2}=\frac{2 \mathrm{LC}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}} \mathrm{~g}_{\mathrm{fs}}}{\mathrm{R}_{\mathrm{DR}} \mathrm{C}_{\mathrm{GS}}-\sqrt{\mathrm{R}_{\mathrm{DR}}{ }^{2} \mathrm{C}_{\mathrm{GS}}{ }^{2}-4 \mathrm{~L}_{\ell} \mathrm{C}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}} \mathrm{~g}_{\mathrm{fs}}}} \tag{12}
\end{align*}
$$

The end of the time interval will generally be marked by the drain voltage having fallen all the way to $\mathrm{i}_{\mathrm{D}} \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, with the drain current not having completed its rise.

For an "underdamped" system, the converse of (7) applies:
$\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}>\frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{4 \mathrm{C}_{\mathrm{GD}} \mathrm{g}_{\mathrm{fs}}}$
The minimum values of $R_{D R}$ shown in Table 1 that satisfy equation (7) now become the maximum values that satisfy equation (13). Generally, most practical situations will be covered by equation (13).

The gate voltage ${ }^{v_{G S}}$, the drain current ${ }_{\mathrm{i}}^{\mathrm{D}}$, and the drain voltage $v_{D}$, are:

$$
\begin{align*}
& v_{G S}=\left(V_{T}+V_{F}\right)-V_{F} e^{-t / T_{3}}\left\{\cos \omega_{3} t+\frac{\sin \omega_{3} t}{\omega_{3} T_{3}}\right\}  \tag{14}\\
& i_{D}=g_{f s} V_{F}-g_{f s} V_{F} e^{-t / T_{3}}\left\{\cos \omega_{3} t+\frac{\sin \omega_{3} t}{\omega_{3} T_{3}}\right\}  \tag{15}\\
& v_{D}=v_{D}-g_{f s} V_{F} \omega_{3} L_{\ell} e^{-t / T_{3}}\left\{1+\frac{1}{\omega_{3}^{2} T_{3}^{2}}\right\} \sin \omega_{3} t \tag{16}
\end{align*}
$$

where
$\mathrm{T}_{3}=\frac{2 \mathrm{~L}_{\ell} \mathrm{C}_{\mathrm{GD}} \mathrm{g}_{\mathrm{fs}}}{\mathrm{C}_{\mathrm{GS}}}$
$\omega_{3}=\frac{\sqrt{4 L_{\ell} C_{G D} R_{D R} g_{f s}-R_{D R}{ }^{2} C_{G S}{ }^{2}}}{2 \mathrm{~L}_{\ell} \mathrm{C}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}} \mathrm{g}_{\mathrm{fs}}}$
The end of the time interval will be marked either by the drain circuit $i_{D}$ reaching $I_{O}$, or the drain voltage ${ }^{v_{D}}$ collapsing to $i_{D}{ }^{x}$ $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, whichever occurs first.

## Large L//RDR

Now consider the situation when $L / / R_{\text {DR }}$ has a large value-representing a "fast drive" circuit with a "slow" drain circuit. The equivalent circuit model is shown in Figure 9, and switching waves are illustrated in Figure 10. Note that we are ignoring the gate-to-source capacitance $\mathrm{C}_{\mathrm{GS}}$. This is valid bec. Ise with large $L \ell / R_{D R}$ ratio the "Miller" effect predominate, and current through $\mathrm{C}_{\mathrm{GS}}$ is small by comparison with that through $\mathrm{C}_{\mathrm{GD}}$.

The inductance $L \ell$ now presents such a high impedance that the increase of drain current "requested" by the drive circuit cannot be satisfied; the drive circuit is largely impotent to bring about the drain current that it asks for.

The drain voltage now collapses relatively quickly-generally well before the current rise is completed. The end of the period is marked by the HEXFET reaching the essential condition of a "closed switch"-the voltage across it having collapsed completely.

The mathematics are rather simple; in order to gain insight, it is useful to proceed through the analysis step by step:
${ }^{v_{G S}}=\left(V_{T}+V_{F}\right)-i_{D R} R_{D R}$

$$
\begin{equation*}
{ }^{i} \mathrm{D}=\mathrm{g}_{\mathrm{fs}}\left(\mathrm{v}_{\mathrm{GS}}-\mathrm{v}_{\mathrm{T}}\right) \tag{19}
\end{equation*}
$$

Therefore, from (19):
$\mathrm{i}_{\mathrm{D}}=\mathrm{g}_{\mathrm{fs}}\left(\mathrm{v}_{\mathrm{F}}-\mathrm{i}_{\mathrm{DR}} \mathrm{R}_{\mathrm{DR}}\right)$

$$
\begin{align*}
\therefore \mathrm{pL}_{\ell} \mathrm{i}_{\mathrm{D}} & =-\mathrm{pL}_{\ell} \mathrm{g}_{\mathrm{fs}} \mathrm{R}_{\mathrm{DR}}{ }^{\mathrm{i} D R}  \tag{21}\\
\mathrm{v}_{\mathrm{D}} & =\mathrm{V}_{\mathrm{D}}-\mathrm{pL}_{\ell} \mathrm{i}_{\mathrm{D}}
\end{align*}
$$

Therefore from (21):

$$
\begin{equation*}
\mathrm{v}_{\mathrm{D}}=\mathrm{V}_{\mathrm{D}}+\mathrm{pL}_{\ell} \mathrm{g}_{\mathrm{fs}} \mathrm{R}_{\mathrm{DR}}{ }^{\mathrm{i}} \mathrm{DR} \tag{22}
\end{equation*}
$$

$\mathrm{i}_{\mathrm{DR}}=-\mathrm{pC}_{\mathrm{GD}^{\mathrm{V}} \mathrm{D}}$
Therefore from (22):
$\therefore\left(\mathrm{p}^{2} \mathrm{~L}_{\ell} \mathrm{C}_{\mathrm{GD}} \mathrm{g}_{\mathrm{fs}} \mathrm{R}_{\mathrm{DR}}+1\right) \mathrm{i}_{\mathrm{DR}}=0$
Equation (23) is a classical second order differential, with purely "oscillatory" terms.

By imposing the appropriate boundary conditions $\left[\mathrm{v}_{\mathrm{GS}}=\mathrm{V}_{\mathrm{T}}\right.$ at $\mathrm{t}=0$, and $\mathrm{pLi}_{\mathrm{D}}=0$ at $\mathrm{t}=0$ (since $\left.\mathrm{i}_{\mathrm{GD}} \neq \infty\right)$ ], the following solutions are obtained:
${ }^{v_{G S}}=V_{F}\left(1-\cos \omega_{1} t\right)$
${ }^{i} D=g_{f s} V_{F}\left(1-\cos \omega_{1} t\right)$
$\mathrm{v}_{\mathrm{D}}=\mathrm{V}_{\mathrm{D}}-\omega_{1} \mathrm{~L}_{\ell} \mathrm{g}_{\mathrm{fs}} \mathrm{V}_{\mathrm{F}} \sin \omega_{1} \mathrm{t}$


Figure 9. Circuit Model for Turn-On Interval 2, High $L / / R_{D R}$


Figure 10. Waveforms for Turn-On Interval 2 Large $\mathrm{L}_{\ell} / \mathrm{R}_{\mathrm{DR}}$
$\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}>\frac{10 \mathrm{C}_{\mathrm{GS}}{ }^{2}}{\mathrm{C}_{\mathrm{GD}} \mathrm{g}_{\mathrm{fs}}}$

$$
\begin{equation*}
=\mathrm{V}_{\mathrm{D}}-\sqrt{\frac{\mathrm{g}_{\mathrm{fs}} \mathrm{~L}_{\ell}}{\mathrm{C}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}}}} \sin \omega_{1}^{\mathrm{t}} \tag{27}
\end{equation*}
$$

where
$\omega_{1}=\frac{1}{\sqrt{\mathrm{~g}_{\mathrm{fs}} \mathrm{C}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}}{ }^{\mathrm{L}_{\ell}}}}$
It remains now to establish how large $L_{\ell /} / \mathbf{R}_{\mathrm{DR}}$ must be for the above simple relationships to be valid.
The starting assumption was that the current through $\mathrm{C}_{\mathrm{GS}}$ is small by comparison with the "Miller" current $\mathrm{i}_{\mathrm{GD}}$ through $\mathrm{C}_{\mathrm{GD}}$. This implies:
$\mathrm{R}_{\mathrm{DR}} \ll \frac{1}{{ }^{\omega}{ }_{1} \mathrm{C}_{\mathrm{GS}}}$
$\therefore \mathrm{R}_{\mathrm{DR}} \ll \frac{\sqrt{\mathrm{g}_{\mathrm{fs}} \mathrm{C}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}}{ }^{\mathrm{L}} \ell}}{\mathrm{C}_{\mathrm{GS}}}$
$\therefore \frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}} \gg \frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{\mathrm{C}_{\mathrm{GD}} \mathrm{g}_{\mathrm{fs}}}$
Table 1 shows maximum values of $\mathrm{R}_{\text {DR }}$ for various HEXFET's for different values of $L_{\ell}$ that satisfy the above condition. It is clear that this condition, and hence expressions (24) through (26), will generally apply only to relatively low impedance drive circuits.

Simple qualitative checks on the above relationships will prove their validity. From equation (28), $\omega_{1}$ increases as $R_{D R}$ or $L_{\ell}$ decreases. The rate of rise of drain current, therefore, increases as either of these parameters decrease, which is to be expected. From equation (27), the voltage across $L_{\ell}$ is proportional to $L \ell / R_{D R}$. Thus increasing $L \ell$ or decreasing $R_{D R}$ gives increasing voltage across $\mathrm{L} \ell$-again, to be expected.
The end of the interval occurs when either the drain current ${ }^{i} \mathrm{D}$ reaches $\mathrm{I}_{\mathrm{O}}$, or the drain voltage collapses to zero [more precisely when it becomes equal to $\mathrm{i}_{\mathrm{D}} \times \mathrm{R}_{\mathrm{DS}}(\mathrm{ON})$. If $\mathrm{I}_{\mathrm{O}}$ or $\mathrm{V}_{\mathrm{F}}$, or both, are small, $\mathrm{i}_{\mathrm{D}}$ could reach $\mathrm{I}_{\mathrm{O}}$ before the collapse of drain voltage is complete. In practice, the voltage collapse will generally occur well before the current has risen to $\mathrm{I}_{\mathrm{O}}$. To take an example, with the IRF150 HEXFET (rated 25 A at $100^{\circ} \mathrm{C}$ ) operating in a 60 V circuit, with a gate forcing voltage $V_{F}$ of 7 V ,
$\mathrm{L}_{\ell}=1 \mu \mathrm{H}$, and $\mathrm{R}_{\mathrm{DR}}=2 \Omega$, the voltage collapse will be completed by the time the drain current has risen to 0.25 A (i.e., about $1 \%$ of rated current).
This result is to be expected; we have already reasoned that for large $L \ell / R_{D R}$ ratio, the HEXFET essentially acts as a closed switch, the voltage across it collapsing quickly, with the current rising much more slowly, at a rate determined by the external circuit inductance.

## Turn-On Interval 3

The second time interval ends at the completion either of the drain current rise or the drain voltage fall. The completion of the remaining event-voltage fall, or current rise-whichever it is, takes place during the third time interval.

Fortunately, since only the drain voltage or the drain current are now still changing, the analysis is easy, and is independent of the ratio of $\mathrm{L}_{\ell / \mathrm{R}_{\mathrm{DR}} \text {. If the drain current is no longer changing, }}$ then $L \ell$ is irrelevant, since there is no voltage drop across it, whilst if the drain voltage is no longer changing, the HEXFET already acts as a closed switch, and $\mathrm{R}_{\mathrm{DR}}$ is irrelevant.

Consider first the situation when the voltage completes its fall, during the third interval. The equivalent circuit model is shown in Figure 11. At the start of the period the drain voltage is $\mathrm{V}_{\mathrm{D}}{ }^{*}$. Since the drain current is constant, $\mathrm{v}_{\mathrm{GS}}$ must also be constant:
$\mathrm{v}_{\mathrm{GS}}=\mathrm{v}_{\mathrm{T}}+\frac{\mathrm{I}_{0}}{\mathrm{~g}_{\mathrm{fs}}}$
Therefore $\mathrm{i}_{\mathrm{DR}}$ is also constant:
${ }^{i_{D R}}=\frac{1}{R_{D R}}\left(\mathrm{~V}_{\mathrm{DR}}-\mathrm{V}_{\mathrm{GS}}\right)=\frac{\mathrm{V}_{\mathrm{DR}}-\left(\mathrm{V}_{\mathrm{T}}+\mathrm{I}_{0} / \mathrm{g}_{\mathrm{FS}}\right)}{\mathrm{R}_{\mathrm{DR}}}$
Since ${ }^{v_{G S}}$, is constant, no current flows in $\mathrm{C}_{\mathrm{GS}}$, and all of $\mathrm{i}_{\mathrm{DR}}$ flows in $\mathrm{C}_{\mathrm{GD}}$. The rate of change of voltage across $\mathrm{C}_{\mathrm{GD}}$ is therefore:
$\frac{{ }^{\mathrm{d} v_{\mathrm{GD}}}}{\mathrm{dt}}=\frac{\mathrm{i}_{\mathrm{DR}}}{\mathrm{C}_{\mathrm{GD}}}=\frac{\mathrm{V}_{\mathrm{DR}}-\left(\mathrm{v}_{\mathrm{T}}+\mathrm{I}_{0} / \mathrm{g}_{\mathrm{fs}}\right)}{\mathrm{R}_{\mathrm{DR}} \mathrm{C}_{\mathrm{GD}}}$
The rate of change of drain-source voltage is equal to the rate of change of drain-gate voltage, since ${ }^{v_{G S}}$ is constant. Therefore, the drain voltage is:
$\mathrm{v}_{\mathrm{D}}=\mathrm{V}_{\mathrm{D}^{*}}{ }^{*}-\left(\frac{\mathrm{V}_{\mathrm{DR}}-\left(\mathrm{V}_{\mathrm{T}}+\mathrm{I}_{0} / \mathrm{g}_{\mathrm{fs}}\right)}{\mathrm{R}_{\mathrm{DR}} \mathrm{C}_{\mathrm{GD}}}\right) \mathrm{t}$


Figures 11 and 12. Circuit Model and Waveforms for Turn-On Interval $3, i_{D}$ is Already Equal to $\mathrm{I}_{\mathrm{O}} \cdot \mathrm{v}_{\mathrm{D}}$ Collapses.

We will now consider the situation when the current completes its rise during the third time interval, the drain voltage having already collapsed.

The equivalent circuit model is shown in Figure 13 and switching waveforms are shown in Figure 14. The drain current ${ }^{i} D$ is:
${ }^{i} D_{D}=I_{D}{ }^{*}+\frac{V_{D}}{L_{\ell}} t$
The gate voltage continues to increase exponentially during the third interval, at time constant $\mathrm{T}_{\mathrm{G}}$ [equation (2)]. This, however, has no influence over the drain current or voltage, since the HEXFET is already "fully on."

## Turn-On Interval 4

The gate voltage completes its exponential charge, at time constant $T_{G}$, to the level of the applied drive voltage $V_{D R}$. This has no influence over the drain current or voltage, since the switching sequence in the drain circuit has already been completed.

## B. TURN-OFF

## Turn-Off Delay Interval 1

The equivalent circuit model is shown in Figure 15, and operating waveforms are shown in Figure 16. The applied drive voltage $\mathrm{V}_{\mathrm{DR}}$ is assumed to fall instantaneously to a negative


Figure 13. Circuit Model for Turn-On Interval 3, $v_{D}$ Has Already Collapsed. $\mathrm{i}_{\mathrm{D}}$ rises to $\mathrm{I}_{\mathrm{O}}$.


Figure 14. Waveforms for Turn-On Interval $3, v_{D}$ Has Already Collapsed. $\mathrm{i}_{\mathrm{D}}$ rises to $\mathrm{I}_{\mathrm{O}}$.


Figure 15. Circuit Model for Turn-Off Delay Interval


Figure 16. Waveforms for Turn-Off Delay Interval $\left(t_{1}\right)$
voltage $-\mathrm{V}_{2}$ (this could, of course, be zero, or even positive, representing a small residual positive drive voltage). The voltage appearing between the gate and source terminals falls at a rate determined by the time constant $\mathrm{R}_{\mathrm{DR}} \mathrm{C}_{\mathrm{G}}$, and nothing happens in the drain circuit until the gate voltage falls to $\mathrm{V}_{\mathrm{T}}{ }^{+}$ ( $\mathrm{I}_{\mathrm{O}} / \mathrm{g}_{\mathrm{fs}}$ ), which corresponds to the gate voltage needed to sustain the drain current $\mathrm{I}_{\mathrm{O}}$. This point marks the end of the turn-off delay period. The gate voltage during the turn-off delay interval is given by:
$v_{G S}=\left(V_{D R}+V_{2}\right) e^{-t / T} G_{G}-V_{2}$

## Turn-Off Interval 2

The equivalent circuit model is shown in Figure 17, and typical switching waveforms are shown in Figure 18. The drain voltage rises to $\mathrm{V}_{\mathrm{D}}$ whilst the drain current remains constant at $\mathrm{I}_{\mathrm{O}}$, and the gate voltage remains constant at $\left(\mathrm{V}_{\mathrm{T}}+\mathrm{I}_{\mathrm{O}} / \mathrm{g}_{\mathrm{fs}}\right)$. At first sight this may be surprising; a moment's thought shows it has to be so. Until the drain voltage just exceeds the circuit voltage, $V_{D}$, the freewheeling rectifier $D$ (Figure 2) remains reverse biased; the whole of $I_{O}$ must, therefore, continue to flow into the drain of the HEXFET. So long as the drain current is constant, the gate voltage will also be constant (since these two parameters are inextricably tied to one another by the HEXFET's transfer characteristic), and the current flowing "out of" the resistor $\mathrm{R}_{\mathrm{DR}}$ is drawn exclusively from the gate-to-drain capacitance.

Since the drain current is constant, the ratio of $L_{\ell /} / R_{D R}$ has no bearing upon the operation during this period. By similar
reasoning used to analyze the voltage fall during the third interval of switch-on, the following relationship is derived:
$\mathrm{v}_{\mathrm{D}}=\frac{\left(\mathrm{I}_{0} / \mathrm{g}_{\mathrm{fs}}+\mathrm{V}_{\mathrm{T}}+\mathrm{V}_{2}\right)}{\mathrm{C}_{\mathrm{GD}} \mathrm{R}_{\mathrm{DR}}} \mathrm{t}$

## Turn-Off Interval 3

The general circuit model for this interval is shown in Figure 19. At the end of the second interval, the drain voltage is just equal to the supply voltage $\mathrm{V}_{\mathrm{D}}$, while the current is equal to the full load value, $I_{O}$. The freewheeling rectifier $D$ (Figure 2) is now poised at the point of conduction, ready to receive the load current $\mathrm{I}_{\mathrm{O}}$, and the potential at the "top" of $\mathrm{L} \ell$ is now fixed essentially at $\mathrm{V}_{\mathrm{D}}$. In order for the drain current to be commutated into the freewheeling rectifier, it is axiomatic that the drain voltage must increase above $\mathrm{V}_{\mathrm{D}}$. This reflects the fundamental property of inductance $L \ell$; the voltage across it must reverse in order for the current in it to reduce; a voltage-time integral must be developed, equal to $\mathrm{I}_{\mathrm{O}} \times \mathrm{L}_{\ell}$, for the drain current to be returned to zero. This fundamental consideration relates directly to the inductance $L_{\ell}$, and is quite independent of any other circuit considerations. The magnitude of the peak overvoltage developed across the HEXFET will be proportional to the size of the inductance $\mathrm{L} \ell$, the magnitude of the current $\mathrm{I}_{\mathrm{O}}$, and the speed of switching.

In most practical circuits, the voltage transient at the drain can easily exceed the voltage rating of the HEXFET. In the absence of an externally connected local voltage clamp, the HEXFET will likely be driven into avalanche, acting, in effect,


Figure 17. Circuit Model for Turn-Off Interval 2


Figure 18. Waveforms for Turn-Off Interval 2


Figure 19. General Circuit Model for Turn-Off Interval 3


Figure 20. Circuit Model for Turn-Off Interval 3 Small $L^{\ell} / R_{D R}$
as its own voltage clamp, and preventing further substantial increase of voltage. This may or may not be permissible, depending upon whether the HEXFET is rated to handle the avalanche energy. If it cannot do so, then a local external voltage clamp, such as a zener diode, connected physically close to the drain and source terminals will be needed, and this will be functionally equivalent to the HEXFET itself avalanching, save that the energy is absorbed by the clamp, rather than by the HEXFET.

In this third time interval of turn-off, as during the second time interval of turn-on, both the drain current and the drain voltage change. Again, these two events are dynamically intertwined. A change of drain current produces a change of voltage across $\mathrm{L}_{\ell}$; this produces a current flow through the "Miller" capacitance $\mathrm{C}_{\mathrm{GD}}$; this restrains the rate of decrease of gate voltage, which in turn restrains the original rate of change of drain current.

As we would expect, the form of the analytic solutions depends upon the ratio of $L_{\ell /} / R_{D R}$. We will simply state the results, since the derivation follows the same general procedures covered for the second turn-on interval.

## Small L/R DR

The equivalent circuit model is shown in Figure 20, and operating waveforms are shown in Figure 21.

For small $L \ell / R_{D R}$, equation (6) must be satisfied:

$$
\begin{equation*}
v_{G S}=\left(I_{0} / g_{f s}+v_{T}+V_{2}\right) e^{-t / T_{G}}-v_{2} \tag{37}
\end{equation*}
$$



Figure 21. Waveforms for Turn-Off Interval 3 Small L $/ R_{\text {DR }}$

$$
\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}<{ }^{\circ} \frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{10 \mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}
$$

$$
\begin{equation*}
i_{D}=\left(I_{0}+g_{f s}\left[V_{T}+V_{2}\right]\right) e^{-t / T_{G}}-g_{f s}\left[V_{T}+V_{2}\right] \tag{38}
\end{equation*}
$$

$$
\begin{equation*}
v_{D}=v_{D}+\frac{\left(I_{0}+g_{f s}\left[V_{T}+v_{2}\right]\right) e^{-t / T_{G}}}{T_{G}} \tag{39}
\end{equation*}
$$

The interval ends when the drain current ${ }^{i} \mathrm{D}$ falls to zero.

## Intermediate L $\boldsymbol{\ell} / \mathbf{R}_{\mathbf{D R}}$

The general circuit model shown in Figure 19 applies. Either equation (7) or (13) must be satisfied. Operating waveforms for
$L_{\ell /} R_{D R}$ that satisfy equation (7) are shown in Figure 22(a). Expressions for the gate voltage ${ }^{v_{G S}}$, the drain current ${ }_{i}$, and the drain voltage ${ }^{v_{D}}$ are as follows:

$$
\begin{align*}
& { }_{v_{G S}=} \frac{\left(I_{0} / \mathrm{g}_{\mathrm{f}}+\mathrm{v}_{\mathrm{T}}+\mathrm{v}_{2}\right)}{\left(T_{1}-T_{2}\right)}\left\{T_{1} e^{-t / T_{1}}-T_{2} e^{-t / T_{2}}\right\}-v_{2}  \tag{40}\\
& { }^{i_{D}}=\frac{\left(I_{0}+g_{f S}\left[V_{T}+v_{2}\right]\right)}{\left(T_{1}-T_{2}\right)}\left\{T_{1} e^{-t / t_{1}}-T_{2} e^{-t / T_{2}}\right\} \ldots \\
& \ldots-g_{f S}\left[V_{T}+v_{2}\right]  \tag{41}\\
& v_{D}=v_{D}+\frac{\left(I_{0}+g_{f S}\left[V_{T}+v_{2}\right]\right) L_{\ell}}{\left(T_{1}-T_{2}\right)}\left\{e^{-t / T_{2}}-e^{-1 / T_{1}}\right\} \tag{42}
\end{align*}
$$

where $T_{1}$ and $T_{2}$ are given by equations (11) and (12). respectively.
Operating waveforms for $\mathrm{L}_{\ell / \mathrm{R}_{\mathrm{DR}} \text { given by equation(13) are }}$ shown in Figure 22 (b). Expressions for the gate voltage $\mathrm{v}_{\mathrm{GS}}$, the drain current ${ }^{i} \mathrm{D}$, and the drain voltage $\mathrm{v}_{\mathrm{D}}$ are as follows:

$$
\begin{equation*}
v_{G S}=\left(I_{0} / g_{f s}+V_{T}+V_{2}\right) e^{-t / T_{3}}\left\{\cos \omega_{3} t+\frac{\sin \omega_{3} t}{\omega_{3} t_{3}}\right\}-v_{2}( \tag{43}
\end{equation*}
$$

$$
\begin{aligned}
i_{D}=\left(I_{0}+g_{f s}\left[V_{T}+V_{2}\right]\right) e^{-t / T_{3}}\left\{\cos \omega_{3} t+\frac{\sin \omega_{3} t}{\omega_{3} t_{3}}\right\} \ldots \\
\ldots-g_{f s}\left[V_{T}+V_{2}\right](44
\end{aligned}
$$



$$
\begin{aligned}
v_{G S} & =\frac{\left(\frac{l_{0}}{g_{f s}}+V_{T}+V_{2}\right.}{\left(T_{1}-T_{2}\right)}\left\{T_{1} e^{-t / T_{1}}-T_{2} e^{-t / T_{2}}\right\}-V_{2} \\
i_{D} & =\frac{\left(I_{0}+g_{f s}\left[V_{T}+V_{2}\right)\right.}{\left(T_{1}-T_{2}\right)}\left\{T_{1} e^{\left.-t / T_{1}-T_{2} e^{-t / T_{2}}\right\}-g_{f s}\left(V_{2}+V_{T}\right)}\right.
\end{aligned}
$$

$$
v_{D}=v_{D}+\frac{\left(I_{0}+g_{f s}\left[v_{T}+v_{2}\right]\right) L_{\ell}}{\left(T_{1}-T_{2}\right)}\left\{e^{\left.-t / T_{2}-e^{-t / T_{1}}\right\}}\right.
$$

Figure 22(a). Waveforms for Turn-Off Interval 3 Intermediate $L / R_{\text {DR }}$

$$
\frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{10 \mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}<\frac{\mathrm{L}}{\mathrm{R}_{\mathrm{DR}}}<\frac{\mathrm{C}_{\mathrm{GS}}{ }^{2}}{4 \mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}
$$



Figure 22(b). Waveforms for Turn-Off Interval 3 Intermediate L/ $\mathrm{R}_{\mathrm{DR}}$

$$
v_{G S}=\left(\frac{{ }^{\prime}}{g_{f s}}+v_{T}+v_{2}\right) e^{-t / T_{3}}\left\{\cos \omega_{3} t+\frac{\sin \omega_{3} t}{\omega_{3} T_{3}}\right\}-v_{2}
$$

$$
i_{0}=\left(I_{0}+g_{f s}\left[V_{T} t v_{2}\right]\right) e^{-t / T_{3}}\left\{\cos \omega_{3} t+\frac{\sin \omega_{3} t}{\omega_{3} T_{3}}\right\}-g_{f s}\left(V_{T}+v_{2}\right)
$$

$$
v_{D}=v_{D}+\left(l_{0}+g_{f s}\left[v_{T}+v_{2}\right]\right) \omega_{3} L_{\ell} e^{-t / T_{3}}\left\{1+\frac{1}{\omega_{3} T_{3}}\right\} \sin \omega_{3} t
$$

$$
\frac{\mathrm{C}_{\mathrm{GS}}^{2}}{4 \mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}<\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}<\frac{10 \mathrm{C}_{\mathrm{GS}}{ }^{2}}{\mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}
$$



Figure 23. Circuit Model for Turn-Off Interval 3 Large $L_{\ell} / R_{D R}$


Figure 24. Waveforms for Turn-Off Internal 3 Large Le/R

$$
\frac{\mathrm{L}_{\ell}}{\mathrm{R}_{\mathrm{DR}}}>\frac{10 \mathrm{C}_{\mathrm{GS}}{ }^{2}}{\mathrm{C}_{\mathrm{GD}} \mathrm{~g}_{\mathrm{fs}}}
$$

$$
\begin{array}{r}
v_{D}=V_{D}+\left(I_{0}+g_{f s}\left[V_{T}+V_{2}\right]\right) \omega_{3} L_{\ell} e^{-t / T_{3}} \\
\ldots\left\{1+\frac{1}{\omega_{3}^{2} T_{3}^{2}}\right\} \sin \omega_{3} t \tag{45}
\end{array}
$$

where $T_{3}$ and $\omega_{3}$ are given by equations (17) and (18), respectively.

## Large $L / / \mathbf{R}_{\mathbf{D R}}$

Large $L \ell / R_{D R}$ is defined by equation (29). The circuit model is shown in Figure 23, and operating waveforms are shown in Figure 24. Expressions for the gate voltage $v_{G S}$, the drain current ${ }^{i} \mathrm{D}$, and the drain voltage ${ }^{{ }^{\mathrm{V}}} \mathrm{D}$, are as follows:
$v_{G S}=\left(I_{0} / g_{f s}+V_{T}+V_{2}\right) \cos \omega_{1} t-V_{2}$
${ }^{\mathrm{i}} \mathrm{D}=\left(\mathrm{I}_{0}+\mathrm{g}_{\mathrm{fs}}\left[\mathrm{V}_{\mathrm{T}}+\mathrm{V}_{2}\right]\right) \cos \omega_{1} \mathrm{t}-\mathrm{g}_{\mathrm{fs}}\left(\mathrm{V}_{\mathrm{T}}+\mathrm{V}_{2}\right)$
${ }^{v_{D}}=V_{D}+\left(I_{0}+g_{f s}\left[V_{T}+V_{2}\right]\right) \omega_{1} L_{\ell} \sin \omega_{1} t$

## Turn-Off Interval 3a (Clamping of the Drain Voltage)

The expressions just derived assume that the drain voltage will increase to whatever extent the circuit operation dictates. In practice, as already stated, the instantaneous drain voltage is likely to exceed the voltage rating of the HEXFET; this is particularly true for high $L_{\ell} / R_{D R}$ ratio.
In this event, either the HEXFET will be driven into avalanche-in effect acting as its own "voltage clamp" and limiting further increase of voltage-or, if the HEXFET is unable to handle this, an external local voltage clamping device would have to be connected.
In either event, at the instant at which the drain voltage becomes equal to the "clamp" voltage, interval 3, as given by the previous equations, comes to an end, and interval 3a-the clamping interval-starts.

Figure 25 shows the equivalent circuit for the "clamping" interval, with an external clamp, and operating waveforms are shown in Figure 26. The drain voltage is assumed to stay constant at the "clamp"level, $\mathrm{V}_{\text {CLAMP }}$, while the drain circuit current decays linearly to zero:
$\mathrm{i}_{\mathrm{D}}=\mathrm{I}_{\mathrm{D}} *-\frac{\left(\mathrm{V}_{\text {CLAMP }}-\mathrm{V}_{\mathrm{D}}\right)}{\mathrm{L}_{\ell}} \mathrm{t}$
The period ends when $\mathrm{i}_{\mathrm{D}}=0$. Note that if the HEXFET acts as its own clamp and is driven into avalanche, then equation (49) applies to the HEXFET's drain current; if an external clamp is used, drain current can be assumed to stop flowing at the start of this interval, and equation (49) then applies to the current in the external clamp.

## Turn-Off Interval 4

At the end of interval 3 (or 3a) the drain current has fallen to zero, but the drain voltage $\mathrm{V}_{\mathrm{D}}{ }^{*}$, is greater than the circuit


Figure 25. Circuit for Clamping Turn-Off Interval 3a


Figure 26. Waveforms for Clamping Turn-Off Interval 3a
voltage $V_{D}$. The drain capacitance $C_{D}$ then "rings" with the stray circuit inductance $\mathrm{L} \ell$, the oscillation being damped by the stray circuit resistance R $\ell$. Figure 27 shows the equivalent circuit for this interval, and Figure 28 shows a typical drain voltage waveform.
${ }^{v_{D}}=V_{D}+\left(V_{D}{ }^{*}-V_{D}\right)^{-t / T} 4 \cos \omega_{4} t$
where
$\mathrm{T}_{4}=\frac{2 \mathrm{~L}_{\ell}}{\mathrm{R}_{\ell}}$
$\omega_{4}=\frac{\sqrt{4 L_{\ell} C_{D}-C_{D}{ }^{2} R_{e}{ }^{2}}}{2 L_{\ell} C_{D}} \ell$
During this interval the gate voltage discharges exponentially with time constant $\mathrm{T}_{\mathrm{G}}$ towards a final value of $-\mathrm{V}_{2}$.

## VI. A Worked Design Example

Figures 29 through 32 show switching waveforms for a specific design example, obtained from the analytic expressions presented in this paper. Various combinations of $L_{\ell /} R_{D R}$, and amplitude of drive voltage, are considered in order to illustrate the effects of these parameters on the switching performance. The following data is used:

HEXFET type: IRF150
$\mathrm{C}_{\mathrm{GS}}: 2650 \mathrm{pF}$
$\mathrm{C}_{\mathrm{GD}}: 350 \mathrm{pF}$
$\mathrm{V}_{\mathrm{T}}: 3 \mathrm{~V}$
$\mathrm{g}_{\mathrm{fs}}: 8 \mathrm{~A} / \mathrm{V}$
$\mathrm{V}_{\mathrm{D}}: 50 \mathrm{~V}$
${ }^{\mathrm{I}} \mathrm{O}: 35 \mathrm{~A}$


Figure 27. Circuit Model for Turn-Off Interval 4


Figure 28. Drain Voltage for Turn-Off Interval 4
a) $\mathrm{R}_{\mathrm{DR}}=5 \Omega$
$L_{\ell}=200 \mathrm{nH}$


$\psi^{\mathbf{V}} \mathbf{D}, \mathbf{V}$
$i_{D}, A$
p, W $\times 10$
(c) $\mathrm{R}_{\mathrm{DR}}=50 \Omega$
$L_{\ell}=1,000 \mathrm{nH}$

Figure 29. Turn-On Waveforms For Various Circuit Conditions
(a) $R_{D R}+5 \Omega L_{S}=200 \mathrm{nH}$
(b) $R_{D R}+50 \Omega, L_{S}=200 \mathrm{nH}$
(c) $\mathrm{R}_{\mathrm{DR}}+50 \Omega, \mathrm{~L}_{\mathrm{S}}=1 \mu \mathrm{H}$
IRF 150, $V_{D R}=10 \mathrm{~V}$

$$
v_{2}=0
$$

Figure 29 shows waveforms calculated for the turn-on interval for: (a) $\mathrm{R}_{\mathrm{DR}}=5$ ohms, $\mathrm{L}_{\ell}=200 \mathrm{nH}$; (b) $\mathrm{R}_{\mathrm{DR}}=50 \mathrm{ohms}, \mathrm{L} \ell$ $=200 \mathrm{nH}$; and (c) $\mathrm{R}_{\mathrm{DR}}=50$ ohms, $\mathrm{L}_{\ell}=1 \mu \mathrm{H}$. The drive voltage $\mathrm{V}_{\mathrm{DR}}$ is 10 volts.

Condition (a) is representative of a fast drive circuit, and a relatively high impedance of $\mathrm{L}_{\ell}$. The drain voltage falls rapidly, and most of the current rise time occurs subsequent to the collapse of drain voltage. The switching energy is almost negligible -a mere $0.12 \mu \mathrm{~J}$. In Figure 29(b), the inductance is the same, but the drive resistance has increased to 50 ohms . The gate drive circuit is now much slower, and the drain voltage collapses much less rapidly; in fact, the drain current now completes its rise before the drain voltage collapses completely. The total switching time (current rise + voltage fall) increases from 150 ns in Figure 29(a) to 360 ns in Figure 29(b). More significantly, the switching energy increases from $0.12 \mu \mathrm{~J}$ to 55 $\mu \mathrm{J}$.
In Figure 29(c), the drive circuit resistance is still 50 ohms, while the drain inductance $\mathrm{L} \ell$ has increased from 200 nH to 1 $\mu \mathrm{H}$. The speed of the drive circuit is, therefore, the same as in Figure 29(b), but the impedance of $L \ell$ increases by a factor of 5 . The voltage drop in the drain circuit is, therefore, once again very significant, and the drain voltage collapses much more
rapidly. Because of the increased inductance, however, the current rise time is much longer. The switching energy decreases from $55 \mu \mathrm{~J}$ in Figure 29(b) to $1.8 \mu \mathrm{~J}$ in Figure 29(c), because of the much faster voltage collapse. It would be wrong to believe, however, that the overall switching losses can be decreased by increasing $\mathrm{L}_{\ell}$. The energy saved during turn-on by increasing $\mathrm{L} \ell$ is more than offset by increased energy at turn-off. Increasing $L_{\ell}$ to reduce the turn-on losses is counterproductive; it simply postpones the "day of reckoning" to the turn-off interval.
Before studying the details of the turn-off waveforms in Figure 30, it will be instructive to make some basic comparisons between the operation during the turn-on and turn-off intervals.

At turn-on the peak dissipation is drastically effected by the $L_{\ell} / R_{D R}$ ratio, and is very small if this ratio is large. At turn-off, however, $L_{\ell /} R_{D R}$ has no real influence on the peak dissipation, and this is always relatively high. This is because the drain current cannot start to decrease until the drain voltage has risen all the way to the circuit voltage. The peak dissipation during the voltage rise interval (turn-off interval 2) will, therefore, always be $\mathrm{V}_{\mathrm{D}} \times \mathrm{I}_{\mathrm{O}}$. While the value of drive resistance, $\mathrm{R}_{\mathrm{DR}}$, controls the duration of this period, $L_{\ell}$, has no effect upon it.
The next turn-off interval ( $\mathrm{t}_{3}$ ), is also one of relatively high power dissipation. Even with no drain inductance, the drain current must decay from $I_{O}$ to zero with the drain voltage at the full circuit value, $\mathrm{V}_{\mathrm{D}}$. In practice $\mathrm{L}_{\ell}$ will never be zero, and the energy stored in this inductance ( $1 / 2 \mathrm{~L}_{\ell} \mathrm{O}^{2}$ ) will also be dissipated during this period. It is evident, therefore, that while the turn-on energy depends strongly upon the $L_{\ell / R_{D R}}$ ratio, and can be very small if $L_{\ell /} / R_{D R}$ is large, there is no way of avoiding a much more significant turn-off energy. Generally, the larger is $L_{\ell}$, the greater will be the total energy dissipation, even though the turn-on dissipation may be very low.
${ }^{v_{D}} \cdot \mathrm{~V}$
'D. A UNCLAMPED
$\mathrm{kw} \times 10^{-1} 1$ VOLTAGE $=235 \mathrm{VPK}$
(a) $\mathrm{R}_{\mathrm{DR}}=5$ !?
$\mathrm{L}_{\mathrm{K}}=200 \mathrm{nH}$
10095 C CLAMP "SWITCHING."ENERGY $=45 \mu \mathrm{~J}$
80 OCLAMP"ENERGY $=235 \mu \mathrm{~J}$ 60 vd

t, ns


Figure 30. Turn-On Waveforms For Various Circuit Conditions
(a) $R_{D R}=5 \Omega, L_{S}=200 \mathrm{nH}$
(b) $R_{D R}=50 \Omega, L_{S}=200 \mathrm{nH}$
(c) $R_{D R}=50 \Omega, L_{S}=1000 \mathrm{nH}$

IRF 150, $\begin{aligned} V_{D R} & =10 \mathrm{~V} \\ V_{2} & =0\end{aligned}$


Figures 30(a) through (c) show waveforms at turn-off that correspond to the same three sets of values of $\mathrm{R}_{\mathrm{DR}}$ and $\mathrm{L} \ell$ as in Figure 29(a) through (c). The waveforms in Figure 30 (a) are for a fast drive circuit ( $\mathrm{R}_{\mathrm{DR}}=5$ ohms). The drain voltage rises rapidly to the clamping level of 95 V . Note that in the absence of a clamp the drain voltage would rise to a hypothetical peak of 235 V (assuming that this 100 V rated HEXFET would take it!). The energy dissipated in the HEXFET during the time the drain voltage rises to the 95 V clamp level is referred to in Figure 31 as "switching" energy, and is $45 \mu \mathrm{~J}$-more than two orders of magnitude greater than the energy at turn-on for the same values of $R_{D R}$ and $L_{\ell}$ [Figure 29(a)].

Once the 95 V clamp level is reached, the current decays approximately linearly, and an additional $235 \mu \mathrm{~J}$ of energy is dissipated during the clamping period. This energy would be dissipated either in an external clamp, if this is used, or in the HEXFET itself-assuming that it is capable of operating in its avalanche mode.

Note that the energy stored in $\mathrm{L} \ell, 1 / 2 \mathrm{~L} \ell \mathrm{I}_{\mathrm{O}}{ }^{2}=122 \mu \mathrm{~J}$, is about half the total energy dissipated during the clamping period. Simple physical reasoning confirms the correctness of this; not only must the energy stored in $L_{\ell}$ be dissipated, but since the supply voltage $V_{D}$ continues to feed energy to the circuit (iD continues to be drawn from $\mathrm{V}_{\mathrm{D}}$ ), this energy also must end up being dissipated during this period.

Figure 30(b) shows waveforms for $\mathrm{R}_{\mathrm{DR}}=50$ ohms, with $\mathrm{L}_{\ell}$ the same as for Figure 30(a). The response of the gate drive circuit is much slower, and hence the rate of rise of drain voltage is also much slower -so slow, in fact, that the drain voltage never reaches the clamping level of 95 V . In this case, all the switching energy must be dissipated in the device itself, and there is no opportunity for shunting some of this into an external clamp. The total switching time increases from 175 ns [Figure 30(a)] to 400 ns , and the total switching energy increases from 280 to $450 \mu \mathrm{~J}$. Once again, the turn-off energy of $450 \mu \mathrm{~J}$ is much greater than the turn-on energy of $55 \mu \mathrm{~J}$ for the same value of $\mathrm{L}_{\ell}$ and $\mathrm{R}_{\mathrm{DR}}$ [Figure 29(b)].

Figure 32. Turn-Off Waveforms for:
(a) "Negative Drive Voltage" $\left(-V_{2}\right)=0$
(b) "Negative Voltage" $\left(-V_{2}\right)=15 \mathrm{~V}$

$$
\begin{aligned}
\text { IRF } 150 \mathrm{R}_{\mathrm{DR}} & =50 \Omega \\
\mathrm{~L}_{\mathrm{S}} & =200 \mathrm{nH}
\end{aligned}
$$

Figure 30(c) shows turn-off waveforms for $\mathrm{R}_{\mathrm{DR}}=50$ ohms, but with $\mathrm{L} \ell$ increased to $1 \mu \mathrm{H}$. As would be expected, the initial rate of change of drain voltage is the same as in Figure 30(b); until the drain voltage becomes equal to the circuit voltage of 50 V , the drain current remains constant at $\mathrm{I}_{\mathrm{O}}$, and $\mathrm{L} \ell$ has no effect. Thereafter, however, the drain voltage moves much more rapidly upwards, and has no difficulty in reaching the clamp level of 95 V . The total switching time increases to 950 ns , because of the increased value of $\mathrm{L} \ell$, and the total switching energy increases from $450 \mu \mathrm{~J}$ in Figure 30(b) to $1435 \mu \mathrm{~J}$ in Figure 30(c).
It is interesting to compare the energy reduction at turn-on when $\mathrm{L}_{\ell}$ is increased from 200 nH to $1 \mu \mathrm{H}$, Figures 29(b) and (c), versus the energy increase at turn-off [Figures 30 (b) and (c)]. The energy reduction at turn-on is $(55-1.8)=(53.2 \mu \mathrm{~J}$, while the energy increase at turn-off is $(1435-450)=985 \mu \mathrm{~J}$. The net effect of increasing drain circuit inductance is a very substantial increase in the total energy dissipation.
The waveforms in Figure 31 show the effect of increasing the applied drive voltage from 10 V to 15 V , for $\mathrm{R}_{\mathrm{DR}}$. 50 ohms and $\mathrm{L}_{\ell}=200 \mathrm{nH}$. The total switching time decreases from 360 ns to 160 ns , and the switching energy decreases from $55 \mu \mathrm{~J}$ to $6 \mu \mathrm{~J}$.

Figure 32 shows the same comparison for the turn-off interval. The waveforms in Figure 32(a) are for no applied drive voltage during the turn-off interval, while those in Figure 32(b) are for a negative drive voltage of -15 V . The total switching time decreases from 400 to 250 ns , and the switching energy from 450 to $305 \mu \mathrm{~J}$. The negative gate drive voltage not only reduces the total switching energy, but also, because it forces the drain voltage to reach the 95 V clamping level, it offers the possibility for "dumping" $195 \mu \mathrm{~J}$ of energy which would otherwise be dissipated in the HEXFET, into an external clamp.

## VII. The Effect of Common Source Inductance

So far we have ignored the effect of the common source inductance ${ }^{2}$, shown dashed in Figure 2. This inductance will always be present to some extent; even with careful circuit layout, the user will have to accept, at a minimum, the internal lead inductance within the package of the device. For a TO-3 package, this inductance is in the order of 10 to 15 nH . We will now consider briefly the modifying effect of $\mathrm{L}_{\mathbf{S}}$ on the switching operation.

Figure 33 shows the general equivalent circuit which includes ${ }^{L_{S}}$. As the drain current ${ }^{i} D$ starts to increase at turn-on, a voltage will be developed across $\mathrm{L}_{S}$ due to the rate of change of drain current. This voltage is common to the gate circuit, and its polarity is such to reduce the net voltage appearing between the gate and source terminals. Like the "Miller" effect, which provides a negative feedback from the drain to the gate, slowing down the rate of change of current, so the common source inductance also provides a negative feedback, from the source circuit to the gate, also slowing down the change of drain current.

A complete analysis of the switching operation that includes the effect of the common source inductance can be accomplished by means of the procedures already presented. This is beyond the scope of this paper. We will content ourselves instead with an approximate analysis, the main benefit of which is the extreme simplicity of the result.

Referring to the equvialent circuit in Figure 33, it is evident that $\mathrm{L}_{\mathrm{S}}$ only has an effect when the drain current is changing, and the HEXFET is in its active region. This restricts the analysis to interval 2 during turn-on, and interval 3 during turn-off.

The loop equation for the gate circuit is:
${ }^{\mathrm{i}} \mathrm{DR} \mathrm{R}_{\mathrm{DR}}+\frac{\mathrm{i}_{\mathrm{GS}}}{\mathrm{pC}_{G S}}+\mathrm{pL}_{\mathrm{S}_{\mathrm{G} S}}+\mathrm{pL}_{S} \mathrm{i}_{\mathrm{D}}=\mathrm{V}_{\mathrm{DR}}$
By making the approximation (valid for practical operating conditions) $\mathrm{pL}_{\mathrm{S}^{\mathrm{i}} \mathrm{D}} \gg \mathrm{pL}^{\mathrm{i}} \mathrm{GSS}^{\text {, equation (53) becomes: }}$
${ }^{i_{D R}} R_{D R}+\frac{\mathrm{i}_{G S}}{\mathrm{pC}_{G S}}+\mathrm{pL}_{\mathrm{S}^{\mathrm{i}} \mathrm{D}}=\mathrm{V}_{\mathrm{DR}}$
Now
${ }^{i_{D}}=g_{f s}{ }^{v} G S=\frac{g_{f s}{ }^{i} G S}{p C_{G S}}$


Figure 33. Equivalent Circuit Including the Effect of Common Source Inductance, $L_{S}$

Substituting for ${ }^{\mathrm{i}} \mathrm{D}$ into equation (54) gives:
${ }^{i_{D R}} R_{D R}+\frac{i_{G S}}{\mathrm{pC}_{G S}}+\frac{\mathrm{g}_{\mathrm{fs}} \mathrm{L}_{S_{G S}}^{\mathrm{i}_{\mathrm{GS}}}}{\mathrm{C}_{\mathrm{GS}}}=\mathrm{V}_{\mathrm{DR}}$
It is seen from equation (56) that the effect of $\mathrm{L}_{\mathbf{S}}$, has been to add a resistive voltage drop, equal to $\mathrm{R} \mathrm{i}_{\mathrm{GS}}$, into the loop equation, where:
$\mathrm{R}^{\prime}=\frac{\mathrm{g}_{\mathrm{fs}} \mathrm{L}_{\mathrm{S}}}{\mathrm{C}_{\mathrm{GS}}}$
Equation (57) quantifies the voltage which subtracts from the gate-to-source voltage, and hence acts to restrict the switching speed. Since $\mathrm{i}_{\mathrm{G}} \ll \mathrm{I}_{\mathrm{DR}}\left[\mathrm{i}_{\mathrm{GS}} \quad \mathrm{i}_{\mathrm{DR}}\right.$ as $\mathrm{L} \ell / \mathrm{R}_{\mathrm{RD}} \rightarrow 0$ ] we could conservatively represent this voltage drop as $R^{\prime}{ }^{\prime} i D R$. To be sure this will be "over representing" the modifying effect of ${ }_{\mathbf{L}}^{\mathbf{S}}$, but the result is too simple to resist. The loop equation then becomes:
${ }^{\mathrm{i}} \mathrm{DR}\left(\mathrm{R}_{\mathrm{DR}}+\mathrm{R}^{\prime}\right)+\frac{\mathrm{i}_{\mathrm{GS}}}{\mathrm{pC} \mathrm{C}_{\mathrm{GS}}}=\mathrm{V}_{\mathrm{DR}}$
We conclude that we can conservatively represent the effect of the source inductance $\mathrm{L}_{\mathbf{S}}$ by simply adding an equivalent resistance R', given by equation (57) to the "real" drive circuit resistance, $\mathrm{R}_{\mathrm{DR}}$.

The only modification we then have to make to the analytic expressions already obtained is to substitute ( $R_{D R}+R^{\prime}$ ) for $\mathrm{R}_{\mathrm{DR}}$, for turn-on interval 2 and turn-off interval 3. The analytic expressions for all other intervals remains unaltered.

It is interesting to see what a typical value of R' will be. Taki:ag the IRF150, 100V 28A HEXFET, and assuming $\mathrm{L}_{\mathrm{S}}=10$ nH, R' $30 \Omega$.

According to this simple representation, the modifying effect of $\mathrm{L}_{S}$ will clearly be greatest when the "real" drive circuit resistance is low. This is to be expected. We should bear in mind, however, that this equivalent representation will tend to become progressively more conservative as the real drive circuit resistance becomes lower (assuming that this accompanied by a corresponding increase in $\left.\mathrm{L} / / \mathrm{R}_{\mathrm{DR}}\right)$. This is because as the "Miller"effect becomes greater $\mathrm{i}_{\mathrm{GS}}$ becomes smaller relative to ${ }^{i} D R$ and hence the approximation $i_{G S} R^{\prime} \doteq i_{D R} R$ ' becomes more conservative.

## VIII. Conclusions

Our major objective has been to convey an understanding of the switching operation of the HEXFET, by giving a physical
insight into the switching mechanism, and into the interaction of the HEXFET with the external circuit, and to provide analytical tools that enable the switching performance to be quantified at the design stage. The major conclusions are as follows:

1. The shapes of the switching waves during the intervals that the drain current and drain voltage simultaneously change are profoundly influenced by the external circuit parametersspecifically the drain circuit inductance and the gate circuit resistance. A given ratio of these parameters substantially determines the geometry of the switching waves, but the actual switching time depends upon specific values.
2. At turn-on, the current rises before the voltage fall is completed, if the ratio of $\mathrm{L} \ell / \mathrm{R}_{\mathrm{DR}}$ is small (assuming a clamped inductive load). The converse is true, if the ratio of $L / / R_{D R}$ is large.
3. At turn-off, the drain voltage always rises to the circuit voltage while the drain current remains constant (assuming an inductive load). The rate of rise of drain voltage is controlled by the drive circuit resistance, but it is independent of drain circuit inductance. Once the drain voltage reaches the circuit voltage, the waveshapes then depend upon the ratio of $L_{\ell /} / \mathrm{R}_{\mathrm{DR}}$.
4. The turn-off energy is always greater than the turn-on energy. Increasing the drain circuit inductance decreases turn-on losses, but increases the turn-off losses by a far greater amount. The smaller this inductance, the faster the switching times, and the lower the overall energy losses. It is good design practice, therefore, to keep this inductance as small as possible, by appropriate attention to circuit layout, transformer design, etc.
5. Turn-on time and turn-on energy can be decreased by increasing the applied drive voltage. Turn-off time and turnoff energy can be decreased by applying an increasing negative drive voltage.
6. Common source inductance reduces the switching speed and increases switching energy. It effects the operation during those intervals in which the drain current changes, and the HEXFET is in its active mode (turn-on interval 2, and turn-off interval 3). For these intervals it can be conservatively represented by an equivalent resistance added in series with the drive circuit resistance.

## References

1. "Paralleling of Power MOSFETs For Higher Power Output," James B. Forsythe, 1981, IAS-IEEE.
2. "Analysis and Characterization of Power MOSFET Switching Interval Performance, "S.M. Clemente, B.R. Pelly. A. Isidori, POWERCON 8, 1981.

# Simplified HEXFET ${ }^{\circ}$ Power Dissipation and Junction Temperature Calculation Speeds Heatsink Design 

by R. SEVERNS

The reliability and life expectancy of HEXFETs, like that of any power semiconductor, is directly related to the maximum junction temperature the device experiences. It is, therefore, vital for the designer to be able to accurately determine the device power dissipation and the maximum junction temperature. The power dissipation and maximum junction temperature along with the ambient temperature, determine the design of the heatsink.
The first step in this process is to determine the total power dissipation in the device. This is not trivial since while the power dissipation determines the junction temperature, the power dissipation is itself a function of the junction temperature, because the on-resistance increases with temperature. Because of the nonlinear nature of the on-resistance increase, which varies from one device type to another, strictly analytical solutions can be time-consuming.
This application note presents a simple graphical method for determining the total power dissipation and junction temperature for any given heatsink. The method provides a graphic illustration of the conditions that provide a sound and stable thermal design, as well as showing the designer conditions that are to be avoided because they lead to unnecessary thermal runaway.
The total power dissipation ( $\mathrm{P}_{\mathrm{T}}$ ) is the sum of the switching transition loss $\left(P_{S}\right)$, the conduction loss $\left(P_{C}\right)$, a fraction of the gate drive power $\left(\mathrm{P}_{\mathrm{G}}\right)$,
and the loss due to $I_{\text {DSS }}\left(\mathrm{P}_{\mathrm{L}}\right)$, during the switch OFF time.

## Swithining Transition Loss

Because of the rapid transition times which are possible, $\mathrm{P}_{\mathrm{S}}$ for a HEXFET can, in theory, be almost arbitrarily small for switching rates up to several hundred kHz if a sufficiently low impedance gate driver is used. In a practical circuit, however, there are often limitations on the switch transition time, due to transient ringing of parasitic circuits or the capabilities of the rectifier diodes, so that $P_{S}$ is usually not negligible. Even if the switching time were zero, any practical circuit will have stray capacity in the drain circuit. The energy stored in this capacity while the device is OFF will be dissipated in the switch at turn-on.

Unlike a bipolar switch, the losses during switching for a MOSFET are not increased by quasi-saturation or current tailing. As shown in Figure 1(a), the switching waveforms for an inductive load can usually be closely approximated by two straight lines. The switching loss for each type of transition (turn-on or turn-off) is then:
$P_{S}=\frac{\left(V_{D S(\text { max })} \cdot I_{D(\text { max })}\right)}{2} \tau_{\mathrm{s}} \mathrm{f}_{\mathrm{s}}$
where $f_{s}$ is the switching frequency.
The values for $\mathrm{V}_{\mathrm{DS}(\max )}$ and $\tau_{\mathrm{s}}$ will probably differ for the turn-on and turn-off transitions due to stray inductance and capacitance. $P_{S}$ is then
the sum of the turn-on and turn-off transition losses.
If the load is resistive, then the switching transitions will be as shown in Figure 1(b) and the losses due to each type of transition can be expressed as:
$P_{S}=\frac{\left(V_{D S(\text { max })} \cdot I_{D(\text { max })}\right)}{6} \tau_{\mathrm{s}} \mathrm{f}_{\mathrm{s}}$
If, because of load or drive circuit peculiarities, the straight line approximations of Figure 1 are not sufficiently accurate, then the power dissipation can be found from:
$P_{S}=f_{s} \int_{0}^{r_{s}} \quad V_{D S}(t) \cdot I_{D}(t) d t$
Usually a simple piecewise linear approximation for $V_{D S}(t)$ and $I_{D}(t)$ is sufficient.


Figure 1. Inductive and Resistive Load Switching Transitions

When the switching losses are calculated from circuit oscillographs, the foregoing equations are quite accurate, but if the losses are being estimated in advance of breadboarding the circuit, a slightly different procedure is needed.
It is not unusual for $\mathrm{C}_{\mathrm{Ds}}+\mathrm{C}_{\text {stray }}$ to be large enough to significantly alter the transition time of $\mathrm{V}_{\mathrm{DS}}$ during turn-off. Figure 2 shows an oscillograph of typical switching waveforms in a power converter. Note that even though the gate turn-on and turn-off times are identical, the transition time at turn-off is noticeably longer than at turn-on. This is due to the finite charging time for the capacitance in the drain circuit by the drain load current.
This capacitance, as shown in Figure 3 , includes $\mathrm{C}_{\text {oss }}$ which is integral to the device, and the stray capacitance in the drain circuit. A TO-3 case, using a thin mica or plastic film insulating washer will add about 200 pF to $\mathrm{C}_{\text {stray }}$. A $0.062^{\prime \prime}$ beryllia washer, on the other hand, will add only about 25 pF to $\mathrm{C}_{\text {stray }}$ and as an additional benefit will provide a lower case-to-heatsink thermal impedance ( $\mathrm{R}_{\theta \mathrm{CH}}$ ).
$P_{S}$ can be estimated by using equations (1) or (2) with the anticipated transition times due to the gate drive characteristics in the absence of the output capacitance and then include an additional loss ( $\mathrm{P}_{\mathrm{SC}}$ ) due to the drain capacitance.


Figure 2. Effect of Drain-Source Capacity

This loss is:
$P_{S C}=\frac{\left(C_{D S}+C_{\text {stray }}\right) V^{2}{ }_{D S} f_{s}}{2}$
where $V_{D S}$ is the value of $V_{D S}$ at switch turn-on.


Figure 3. Drain-to-Source Capacitances

## Drain-Source Leakage Current Losses

During the switch OFF period, a small temperature-dependent current ( $\mathrm{I}_{\text {DSS }}$ ) will flow through the switch.
The loss due to this current is:

$$
\begin{equation*}
P_{L}=I_{D S S} \cdot V_{D S}(1-D) \tag{5}
\end{equation*}
$$

where $V_{D S}$ is the drain-source voltage during the OFF time and $D$ is the ON time duty cycle of the switch.
Even for $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$, this loss is usually quite small, of the order of $1 / 2 \mathrm{~W}$ or less in a 400 V device. There are, however, circumstances where $P_{L}$ is not insignificant. If due to the drive circuit, $\mathrm{V}_{\mathrm{GS}}>0$ during the OFF time, then I DSS can be an order of magnitude larger, and in that case, $P_{L}$ may well be important. This problem can arise when driving the HEXFET from IC logic.
Normally, with the logic driver in the " 0 " state, the current into the driver from the HEXFET is minute (nanoamperes or less) and the gatesource voltage is very low. However, if an open collector driver is used with a relatively low value of resistance in the collector to improve the switching speed, the " 0 " state gatesource voltage may be high enough to significantly increase $I_{\text {DSS }}$.
Due to the considerable variation in $I_{\text {DSS }}$ as a function of $T_{j}, V_{G S}$ and $V_{G S(t h)}$ from one device to another, it is difficult to quantify this effect in advance of the actual design. The designer will need to look at the
actual circuit to see if there is a problem when the device is being operated in a radiation environment or if $\mathrm{V}_{\mathrm{GS}}$ is substantially greater than zero during the OFF time.
In a radiation environment, $\mathrm{V}_{\mathrm{GS}(\mathrm{th})}$ is progressively reduced as the dosage is increased. This can dramatically increase $\mathrm{l}_{\text {DSS }}$, and it is recommended that $I_{\text {DSS }}$ be reduced by applying a negative $\mathrm{V}_{\mathrm{GS}}$ during the OFF time.

## Dissipation Due to Gate Drive

A portion of the gate drive power ( $\mathrm{P}_{\mathrm{Gi}}$ ) will be dissipated internally by the device due to the internal gate resistance. The portion of the total gate drive power ( $\mathrm{P}_{\mathrm{G}}$ ) dissipated in the device depends on the internal gate resistance ( $\mathrm{R}_{\mathrm{G}}$ ), and the external drive source resistance ( $\mathrm{R}_{\mathrm{S}}$ ) and may be expressed as:

$$
\begin{align*}
& \mathbf{P}_{\mathrm{Gi}}=\mathbf{P}_{\mathrm{G}}\left(\frac{\mathrm{R}_{\mathrm{G}}}{\mathrm{R}_{\mathrm{S}}+\mathrm{R}_{\mathrm{G}}}\right)  \tag{6}\\
& \mathbf{P}_{\mathrm{Gi}}=\mathbf{v}_{\mathrm{GS}} \mathbf{Q}_{\mathrm{G}} \mathbf{f}_{\mathrm{s}}\left(\frac{\mathrm{R}_{\mathrm{G}}}{\mathrm{R}_{\mathrm{S}}+\mathrm{R}_{\mathrm{G}}}\right)
\end{align*}
$$

$\mathrm{R}_{\mathrm{G}}$ is typically 1 to $10 \Omega$. For switching rates below $100 \mathrm{kHz}, \mathrm{P}_{\mathrm{Gi}}$ is very small and may be ignored, but as the switching rate is increased, $\mathrm{R}_{\mathrm{S}}$ must be reduced to obtain faster transition times, and $\mathrm{P}_{\mathrm{G}}$ is increased due to the faster switching rate. In addition, the amount of $\mathrm{V}_{\mathrm{GS}}$ overdrive is often increased to further reduce the transition times. The net result is that $\mathrm{P}_{\mathrm{Gi}}$ may be significant especially for switching frequencies above 500 kHz .

## Conduction Power Loss

The major power loss in a MOSFET is $\mathrm{P}_{\mathrm{C}}$. The conduction loss is: $P_{C}=I^{2}{ }_{\text {D(RMS) }} R_{\text {DS(on) }}$
Equation (7) is deceptively simple. In many applications, $I_{D}$ will be a duty cycle modulated triangular or trapezoidal waveform, and the designer must calculate the RMS value of the drain current. $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ is a function of $I_{D}, T_{J}$ and $V_{G S}$, and $T_{J}$ is itself a function of $\mathbf{P}_{\mathrm{T}}$.
The data sheet provides graphs for determining $\mathrm{R}_{\mathrm{DS}(o n)}$. Figure 4 shows $R_{D S(\text { on })}$ as a function of $V_{G S}$ and $I_{D}$ at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, and Figure 5 shows the normalized value of $\mathrm{R}_{\mathrm{DS}(o n)}$ as a function of $T_{J}$.
The first step is to determıne $I_{D(R M S)}$ and $\mathrm{V}_{\mathrm{GS}}$ and then the value of $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ at $25^{\circ} \mathrm{C}\left[\mathrm{R}_{\mathrm{DS}\left(\text { on } 125^{\circ} \mathrm{C}\right.}\right]$ can be taken from Figure 4. If $T_{J}$ is known, then the appropriate multiplier for $\mathrm{R}_{\mathrm{DS}\left(\text { on) } 25^{\circ} \mathrm{C}\right.}$ can be found from Figure 5 and $P_{C}$ calculated directly from equation (7). Note that Figure 5 is for
a particular value of $I_{D}$ and $V_{G S}$. The curve does not change very much for variations in $I_{D}$, but it is strongly affected by changes in $V_{G S}$ when $V_{G S}$ is close to $\mathrm{V}_{\mathrm{GS}(\mathrm{th})}$. The value of $\mathrm{V}_{\mathrm{GS}}$ selected for the data sheet curve is well above $\mathrm{V}_{\mathrm{GS}(\mathrm{th})}$ and as long as the designer uses a value of $\mathrm{V}_{\mathrm{GS}}$ equal to or greater than the curve value, then little error will occur.
Instead of using Figure 6, an analytical expression for $\mathrm{R}_{\mathrm{DS}(\text { on })}$ can be used:
$\mathrm{R}_{\mathrm{DS}(\text { on })} \cong \mathrm{R}_{\mathrm{DS}(\text { on })} 25^{\circ} \mathrm{C}\left(1+\frac{\alpha}{100}\right)^{\mathrm{T}_{\mathrm{J}}-25}$ (8)
The dashed line on Figure 5 is a plot
of equation (8) with $\alpha=0.7$. The fit of the equation is very good above $25^{\circ} \mathrm{C}$, but below $25^{\circ} \mathrm{C}$ the fit becomes quite poor. Figure 5 is for an IRF431 which is a 450 V device. Figure 6 shows the normalized $\mathrm{R}_{\mathrm{DS}(\text { on })}$ curve for an IRF151, a 100 V device. Using an $\alpha$ of 0.4 , the fit is very good, and the analytic expression for $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ is quite accurate. As the examples in Figure 5 and 6 show, both the shape of the $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ curve and the value for $\alpha$, vary from one device type to another and for each value of $\mathrm{V}_{\mathrm{GS}}$. In order to determine $\alpha$, it is necessary to have the $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ versus temperature curve, but if one has the curve, then there is no real need for an ana-
lytic solution since the graphical solution is simpler and will produce answers of sufficient accuracy. For those who wish an analytic solution using equation (8), Table I is a tabulation of solutions to that equation.

The solution for $P_{C}$ is not so easy if $\mathrm{T}_{\mathrm{J}}$ is not defined. In a typical application, the properties of the heatsink may be defined and the designer must then calculate both $P_{C}$ and $T_{J}$ for a variety of load and line conditions. In this case, $P_{C}$ is in part determined by $\mathbf{P}_{\mathrm{S}}, \mathbf{P}_{\mathrm{L}}$ and $\mathbf{P}_{\mathrm{G}}$ and the solution has to include these losses. Fortunately, there is a simple graphical solution method.


Figure 4. $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ Dependence on $\mathrm{I}_{\mathrm{D}}$


Figure 5. Normalized On-Resistance Vs. Temperature (IRF431)


Figure 6. Normalized On-Resistance Vs. Temperature (IRF151)

Table I

|  |  | $\mathrm{R}_{\text {DS(on) }}$ NORMALIZED |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \mathrm{T}_{\mathrm{J}}{ }^{\circ} \mathrm{C} \\ \mathrm{~T}_{\mathrm{A}}= \\ 25^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \Delta \mathrm{T}_{\mathrm{J}} \\ { }^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.30 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.35 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.40 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.45 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.50 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.55 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.60 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.65 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.70 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.75 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.80 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.85 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.90 \end{gathered}$ | $\begin{gathered} \alpha= \\ 0.95 \end{gathered}$ | $\begin{gathered} \alpha= \\ 1.00 \end{gathered}$ |
| -40 | -65 | 0.82 | 0.80 | 0.77 | 0.75 | 0.72 | 0.70 | 0.68 | 0.66 | 0.64 | 0.62 | 0.60 | 0.58 | 0.56 | 0.54 | 0.52 |
| -20 | -45 | 0.87 | 0.85 | 0.84 | 0.82 | 0.80 | 0.78 | 0.76 | 0.75 | 0.73 | 0.71 | 0.70 | 0.68 | 0.67 | 0.65 | 0.64 |
| 0 | -25 | 0.93 | 0.92 | 0.91 | 0.89 | 0.88 | 0.87 | 0.86 | 0.85 | 0.84 | 0.83 | 0.82 | 0.81 | 0.80 | 0.79 | 0.78 |
| 25 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 40 | 15 | 1.05 | 1.05 | 1.06 | 1.07 | 1.08 | 1.09 | 1.09 | 1.10 | 1.11 | 1.12 | 1.13 | 1.14 | 1.14 | 1.15 | 1.16 |
| 60 | 35 | 1.11 | 1.13 | 1.15 | 1.17 | 1.19 | 1.21 | 1.23 | 1.25 | 1.28 | 1.30 | 1.32 | 1.34 | 1.37 | 1.39 | 1.42 |
| 80 | 55 | 1.18 | 1.21 | 1.25 | 1.28 | 1.32 | 1.35 | 1.39 | 1.43 | 1.47 | 1.51 | 1.55 | 1.59 | 1.64 | 1.68 | 1.73 |
| 100 | 75 | 1.25 | 1.30 | 1.35 | 1.40 | 1.45 | 1.51 | 1.57 | 1.63 | 1.69 | 1.75 | 1.82 | 1.89 | 1.96 | 2.03 | 2.11 |
| 120 | 95 | 1.33 | 1.39 | 1.46 | 1.53 | 1.61 | 1.68 | 1.77 | 1.85 | 1.94 | 2.03 | 2.13 | 2.23 | 2.34 | 2.46 | 257 |
| 140 | 115 | 1.41 | 1.49 | 1.58 | 1.68 | 1.77 | 1.88 | 1.99 | 2.11 | 2.23 | 2.36 | 2.50 | 2.65 | 2.80 | 2.97 | 3.14 |
| 160 | 135 | 1.50 | 1.60 | 1.71 | 1.83 | 1.96 | 2.10 | 2.24 | 2.40 | 2.56 | 2.74 | 2.93 | 3.14 | 3.35 | 3.58 | 3.83 |
| 180 | 155 | 1.59 | 1.72 | 1.86 | 2.01 | 2.17 | 2.34 | 2.53 | 2.73 | 2.95 | 3.18 | 3.44 | 3.71 | 4.01 | 4.33 | 4.68 |
| 200 | 175 | 1.69 | 1.84 | 2.01 | 2.19 | 2.39 | 2.61 | 2.85 | 3.11 | 3.39 | 3.70 | 4.03 | 4.40 | 4.80 | 5.23 | 5.70 |

## Graphical Solution for MOSFET Thermal Design

From the earlier discussion:
$P_{T}=P_{S}+P_{L}+P_{G}+P_{C}$
For convenience, one can lump together the fixed losses*:

$$
\begin{equation*}
P_{1}=P_{S}+P_{L}+P_{G} \tag{10}
\end{equation*}
$$

Substituting equations (7) and (10) in equation (9):

$$
\begin{equation*}
\mathbf{P}_{\mathrm{T}}=\mathrm{P}_{1}+\mathrm{I}^{2}{ }_{\mathrm{D}(\mathrm{RMS})} \mathrm{R}_{\mathrm{DS}(\mathrm{on})} \tag{11}
\end{equation*}
$$

From thermal considerations:

$$
\begin{equation*}
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\mathrm{R}_{\theta \mathrm{JA}} \mathrm{P}_{\mathrm{T}} \tag{12}
\end{equation*}
$$

and

$$
\begin{equation*}
\mathbf{R}_{\theta \mathrm{JA}}=\mathbf{R}_{\theta \mathrm{HA}}+\mathbf{R}_{\theta \mathrm{CH}}+\mathbf{R}_{\theta \mathrm{JC}} \tag{13}
\end{equation*}
$$

*This example ignores the temperature dependent nature of $P_{L}$ on the assumption that it is negligible or that the worst case value is used.

To determine $P_{C}$ and $T_{J}$ requires the simultaneous solution of equations (11) and (12). This can be done graphically as shown in Figure 7.
If $P_{1}$ and $I_{D(R M S)}$ are presumed constant over the range of $T_{J}$ the shape of the $P_{T}$ versus $T_{J}$ curve is determined by $\mathrm{R}_{\mathrm{DS}(\text { on) }}$. Except for a scale factor and an offset, the curve for $P_{T}$ is exactly the same as that shown in Figures 5 and 6

The scale factor is:

$$
\begin{equation*}
\mathrm{K}_{1}=\mathrm{I}^{2} \mathrm{D}_{\text {(RMS) }} \mathrm{R}_{\mathrm{DS}(\mathrm{on}) 25^{\circ} \mathrm{C}} \tag{14}
\end{equation*}
$$

The offset is:

$$
K_{2}=P_{1}
$$

Then the total power dissipation is:

$$
\mathrm{P}_{\mathrm{T}}=\mathrm{K}_{1} \mathrm{R}_{\mathrm{DS}(\text { on }) \text { normalized }}+\mathrm{K}_{2}
$$

The curve for equation (12) is simply a straight line with slope of $1 / R_{\theta J \mathrm{~A}}$ and which intersects the $T_{J}$ axis at $T_{J}$ $=\mathrm{T}_{\mathrm{A}}$.

$$
\begin{equation*}
\frac{1}{\mathbf{R}_{\theta \mathrm{JA}}}=\left(\frac{\mathbf{P}_{\mathrm{T}}}{\mathrm{~T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{A}}}\right) \tag{15}
\end{equation*}
$$

The intersection of the two curves is the desired solution. Figure 7 clearly demonstrates the effect of increasing $\mathbf{R}_{\theta \mathrm{JA}}$. As $\mathbf{R}_{\theta \mathrm{JA}}$ is increased, both $\mathrm{P}_{\mathrm{T}}$ and $T_{J}$ increase. A point is reached where there may be two intersections of the curves at $T_{j 2}$ and $T_{j 2}$.
$\mathrm{T}_{\mathrm{J} 2}$ represents a point of stable thermal equilibrium and $T_{j 2}^{\prime}$ represents an unstable equilibrium point. That this is so can be seen by inspection of Figure 7 as follows:

1. Stable equilibrium can exist only if the heat input ( $\mathrm{P}_{\mathrm{T}}$ ) from the switch equals the heat dissipated by the sink.
2. For $\mathrm{T}_{\mathrm{J}}<\mathrm{T}_{\mathrm{J} 2}^{\prime} \mathrm{P}_{\mathrm{T}}$ exceeds the heat removed by the sink. $T_{J}$ must therefore rise, increasing $P_{T}$, until $T_{J}=T_{j}^{\prime}$ where $P_{T}$ equals the heat removed.
3. For $\mathrm{T}_{\mathrm{J} 2}<\mathrm{T}_{\mathrm{J}}<\mathrm{T}_{\mathrm{J} 22}^{\prime}$ the heat removed by the sink is greater than $\mathrm{P}_{\mathrm{T}}$ and the device must cool down, reducing $P_{T}$, until $T_{J}=T_{J 2}^{\prime}$.
4. If $T_{J}>T_{J 2}^{\prime}$ then $P_{T}$ is always greater than the heat removed. $P_{T}$ and $T_{J}$ will then increase without limit until the device is destroyed. This is a thermal runa way condition.
As long as the initial temperature is less than $T_{J 2}^{\prime}$ then $T_{J}$ will converge at $\mathrm{T}_{\mathrm{R}_{2}}^{\prime}$. If $\mathrm{R}_{\theta \mathrm{JA}}$ is further increased to $\mathrm{R}_{\theta \mathrm{JA} 2}$, there is no intersection of the curves and this also represents a condition of thermal runaway, since $P_{T}$ is always greater than the heat removed by the heatsink.

## Design Example 1

| Device | $=$ IRF431 |
| :--- | :--- |
| $\mathrm{R}_{\theta J \mathrm{C}}$ | $=1.7$ deg. $\mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{CH}}$ | $=0.4$ deg. $\mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{HA}}$ | $=2$ deg. $\mathrm{C} / \mathrm{W}$ and |
|  |  |
| $\mathrm{I}_{\mathrm{D}(\mathrm{RMS})}$ |  |
| $\mathrm{R}_{\mathrm{DS}(\text { on }) 25^{\circ} \mathrm{C}}$ | $=2.1 \mathrm{~A} . \mathrm{C} / \mathrm{W}$ |
|  | $=1.7 \Omega$ (max. |
|  | $\mathrm{R}_{\mathrm{DS}(\text { on })}$ at $\mathrm{I}_{\mathrm{D}}=$ |
|  |  |
|  | $3 \mathrm{~A})$ |
| $\mathrm{T}_{\mathrm{A}}$ | $=55^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{1}$ |  |
|  | $=0$ |

Find $T_{J}$ and $P_{T}$ for each value of $\mathrm{R}_{\theta \mathrm{HA}}$.
$\mathrm{R}_{\text {өJA }}$
$\mathbf{R}_{\theta J \mathrm{~A} 1}$
$\mathrm{R}_{\theta \mathrm{JA} 2}$

$$
\begin{aligned}
& =\mathrm{R}_{\theta \mathrm{JC}}+\mathrm{R}_{\theta \mathrm{CH}}+ \\
& \mathrm{R}_{\theta \mathrm{HA}} \\
& =4.1 \text { deg. } \mathrm{C} / \mathrm{W} \\
& =6.1 \text { deg. } \mathrm{C} / \mathrm{W}
\end{aligned}
$$

The graphical solution is shown in Figure 8. For $\mathrm{R}_{\theta \mathrm{HA}}=2$ deg. $\mathrm{C} / \mathrm{W}, \mathrm{P}_{\mathrm{T}}$ $=14.5 \mathrm{~W}$ and $\mathrm{T}_{\mathrm{J}}=115^{\circ} \mathrm{C}$. For $\mathrm{R}_{\theta \mathrm{HA}}=$ $4 \mathrm{deg} . \mathrm{C} / \mathrm{W}$, there is no intersection and the device will experience thermal runaway.


Figure 7. Graphical Representation of the Thermal Equations


Figure 8. Design Example 1

Suppose one wishes to set $P_{1}$ to some value other than zero or to vary $I_{D}$. The solution method used in Figure 8 would require the graphs to be redrawn for each new condition. It would be preferable if the normalized ON-resistance versus temperature graph could be used directly without a change of scale for all solutions. The $P_{T}$ and $T_{J}$ calculations could then be done directly on the data sheet curves, adding only straight lines. This can be done by normalizing the $P_{T}$ scale.

At any temperature:
$\mathrm{P}_{\mathrm{T}}=\mathrm{P}_{1}+\mathrm{I}_{\mathrm{D}(\mathrm{RMS})} \mathrm{R}_{\mathrm{DS}(\text { on })}$
At $25^{\circ} \mathrm{C}$ :
$\mathrm{P}_{\mathrm{T}\left(25^{\circ} \mathrm{C}\right)}=\mathrm{P}_{1}+\mathrm{I}^{2}{ }_{\mathrm{D}(\mathrm{RMS})} \mathrm{R}_{\mathrm{DS}(\text { on }) 25^{\circ} \mathrm{C}}$
Reordering equations (16) and (17):
$\mathrm{P}_{\mathrm{T}}-\mathrm{P}_{1}=\mathrm{I}^{2} \mathrm{D}_{\mathrm{D}(\mathrm{RMS})} \mathrm{R}_{\mathrm{DS}(\text { on })}$
$\mathrm{P}_{\mathrm{T}\left(25^{\circ} \mathrm{C}\right)}-\mathrm{P}_{1}=\mathrm{I}^{2}{ }_{\mathrm{D}(\mathrm{RMS})} \mathrm{R}_{\mathrm{DS}(\text { on }) 25^{\circ} \mathrm{C}}$
Dividing equation (18) by equation (19):

$$
\begin{equation*}
\frac{\mathbf{P}_{\mathrm{T}}-\mathrm{P}_{\mathrm{I}}}{\mathrm{P}_{\mathrm{T}\left(25^{\circ} \mathrm{C}\right)}-\mathrm{P}_{\mathrm{I}}}=\frac{\mathrm{R}_{\mathrm{DS}(\mathrm{on})}}{\mathrm{R}_{\left.\mathrm{DS}(\text { on }) 25^{\circ} \mathrm{C}\right)}} \tag{20}
\end{equation*}
$$

$=\mathrm{R}_{\mathrm{DS}(\text { on }) \mathrm{N}}=$ normalized value of $\mathrm{R}_{\mathrm{DS}(\text { on })}$ as given in the data sheet graph.

If we then define the normalized power $\mathrm{P}_{\mathrm{N}}$ :
$P_{N} \cong \frac{P_{T}-P_{1}}{P_{T\left(25^{\circ} \mathrm{C}\right)}-P_{1}}=R_{\mathrm{DS}(\mathrm{on}) \mathrm{N}}$
$\mathrm{P}_{\mathrm{N}}=\mathrm{R}_{\mathrm{DS}(\text { on }) \mathrm{N}}$
The vertical scale of the $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ normalized scale is now numerically equal to $\mathrm{P}_{\mathrm{N}}$.
In a similar fashion, the second equation can be normalized:

$$
\begin{equation*}
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\mathrm{R}_{\theta \mathrm{JA}} \mathrm{P}_{\mathrm{T}} \tag{23}
\end{equation*}
$$

Rearranging equation (21):

$$
\begin{equation*}
\mathbf{P}_{\mathrm{T}}=\mathbf{P}_{1}+\mathbf{P}_{\mathrm{N}}\left[\mathbf{P}_{\mathrm{T}\left(25^{\circ} \mathrm{C}\right)}-\mathbf{P}_{1}\right] \tag{24}
\end{equation*}
$$

Equation (24) may be simplified to:

$$
\begin{align*}
& \mathrm{P}_{\mathrm{T}}= \mathrm{P}_{1}+\mathrm{P}_{\mathrm{N}}\left[\mathrm{I}^{2} \mathrm{D}(\mathrm{RMS})\right.  \tag{25}\\
&\left.\mathrm{R}_{\mathrm{DS}(\mathrm{on}) 25^{\circ} \mathrm{C}}\right]
\end{align*}
$$

And then combine equations (23) and (25):

$$
\mathrm{T}_{\mathrm{J}}=\underset{\left(\mathrm{I}^{2}{ }_{\mathrm{D}(\mathrm{RMS})}\right.}{\mathrm{T}_{\mathrm{A}}+\mathrm{R}_{\left.\theta \mathrm{DS}(\text { on }) 25^{\circ} \mathrm{C}\right)}\left[\mathrm{R}_{\mathrm{D}}+\mathrm{P}_{1}+\mathrm{P}_{\mathrm{N}}\right.}
$$

Once a graphical solution in terms of $P_{N}$ is found, $T_{J}$ may be read out directly and $P_{T}$ can be calculated from equation (25).

## Design Example 2

Refer to Figure 9.

| Device | $=$ IRF431 |
| :--- | :--- |
| $\mathrm{R}_{\theta \mathrm{JC}}$ | $=1.7$ deg. $\mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{CH}}$ | $=0.4$ deg. $\mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{HA}}$ | $=2$ deg. $\mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\left.\mathrm{DS}(\text { on }) 25^{\circ} \mathrm{C}\right)}$ | $=1.7 \Omega$ at 2.1 A and |
|  |  |
|  |  |
|  |  |

$\begin{array}{ll}\mathrm{T}_{\mathrm{A}} & =55^{\circ} \mathrm{C} \\ \mathrm{I}_{\mathrm{D}(\mathrm{RMS})} & =2.1 \text { and } 1.2 \mathrm{~A} \\ \mathrm{P}_{1} & =0 \mathrm{~W} \text { and } 4 \mathrm{~W}\end{array}$
Find $\mathrm{T}_{\mathrm{J}}$ and $\mathrm{P}_{\mathrm{T}}$ for each case.

## Solution 1

Step 1:
Locate two points on the graph to plot equation (26):
Point 1: For $P_{N}=0, T_{J}=T_{A}$
Point 2: For $P_{N}=1$
$T_{J}=T_{A}+R_{\theta J A} I^{2}{ }_{D(R M S)} R_{D S(o n) 25^{\circ} \mathrm{C}}$
$\mathrm{T}_{\mathrm{J}}=55^{\circ}+(4.1)\left(2.1^{2}\right)(1.7)=86^{\circ} \mathrm{C}$
Step 2:
Draw a straight line through:
$\mathrm{P}_{\mathrm{N}}=0, \mathrm{~T}_{\mathrm{J}}=55^{\circ} \mathrm{C}$ and $\mathrm{P}_{\mathrm{N}}=1, \mathrm{~T}_{\mathrm{J}}=86^{\circ} \mathrm{C}$
Step 3:
Read $\mathrm{T}_{\mathrm{J}}$ directly off, $\mathrm{T}_{\mathrm{J}}=115^{\circ} \mathrm{C}$
$P_{N}=1.9$
Step 4:
Calculate $\mathrm{P}_{\mathrm{T}}$
$\mathrm{P}_{\mathrm{T}}=\mathrm{P}_{1}+\mathrm{I}^{2}{ }_{\mathrm{D}(\mathrm{RMS})} \mathrm{R}_{\mathrm{D}(\mathrm{on}) 25^{\circ} \mathrm{C}} \mathrm{P}_{\mathrm{N}}$
$P_{T}=0+\left(2.2^{2}\right)(1.7)(1.9)$
$\mathrm{P}_{\mathrm{T}}=14.5 \mathrm{~W}$

## Solution 2

$I_{D(R M S)}$ is reduced to 1.2 A and $\mathbf{P}_{1}$ is increased to $4 \mathrm{~W} . \mathrm{T}_{\mathrm{A}}$ remains at $55^{\circ} \mathrm{C}$.
Step 1:
Find two points for equation (26)
with $\mathrm{P}_{\mathrm{N}}=0$ and $\mathrm{P}_{\mathrm{N}}=1$.
Point 1 :
$\mathrm{T}_{\mathrm{J} 1}=\mathrm{T}_{\mathrm{A}}+\mathrm{R}_{\theta \mathrm{JA}} \mathrm{P}_{1}$
$\mathrm{T}_{\mathrm{J} 1}=55+(4.1)(4)$
$\mathrm{T}_{\mathrm{J} 1}=71^{\circ} \mathrm{C}$
Point 2:
$\mathrm{T}_{\mathrm{J} 2}=\mathrm{T}_{\mathrm{A}}+\mathrm{R}_{\theta \mathrm{JA}} \mathrm{P}_{\mathrm{T}\left(25^{\circ} \mathrm{C}\right)}$
$\mathrm{T}_{\mathrm{J} 2}=55+4.1\left[\left(1.2^{2}\right)(1.5)+4\right]$
$\mathrm{T}_{\mathrm{J} 2}=80^{\circ} \mathrm{C}$
Step 2:
Draw a straight line through:
$P_{N}=0, T_{J}=71^{\circ} \mathrm{C}$ and $\mathrm{P}_{\mathrm{N}}=1, \mathrm{~T}_{\mathrm{J}}=64^{\circ} \mathrm{C}$
Step 3:
Read off $T_{J}=85^{\circ} \mathrm{C}$ and $\mathrm{P}_{\mathrm{N}}=1.6$
Step 4:
Calculate $\mathrm{P}_{\mathrm{T}}$
$\mathrm{P}_{\mathrm{T}}=4+1.6\left[\left(1.2^{2}\right)(1.5)\right]$
$\mathrm{P}_{\mathrm{T}}=7.5 \mathrm{~W}$

## Determination of the Peak Junction Temperature for Pulsed Current Waveforms

The previous discussion and examples were for the average junction temperature. For very long ( $>1 \mathrm{sec}$.), high duty cycle pulses or very short
( $<10 \mu \mathrm{~s}$ ) pulses, the peak junction temperature is very nearly equal to the average junction temperature, and the procedure is acceptable. For other operating conditions, the procedure is identical, but the equation (26) must be modified to use the transient thermal impedance, $Z_{\theta J \mathrm{C}} \cdot \mathrm{Z}_{\theta \mathrm{JJC}}$ is related to $R_{\theta J C}$ by:

$$
\begin{equation*}
Z_{\theta J C}=r(t) R_{\theta J C} \tag{27}
\end{equation*}
$$

where $r(t)$ is the normalizing factor taken from the normalized transient thermal impedance curves for the particular device. The appropriate values for the pulse width ( $\mathrm{t}_{\mathrm{p}}$ ) and duty cycle (D) must be used.
Equation (26) can now be modified to:
$\mathrm{T}_{\mathrm{J}}=\underset{\left(\mathrm{I}^{2}{ }_{\mathrm{D}(\mathrm{RMS})}\right.}{\left.\mathrm{T}_{\mathrm{MS}}+\left(\mathrm{r}(\mathrm{t}) \mathrm{R}_{\theta \mathrm{JCC}}+\mathrm{R}_{\theta \mathrm{CA} \text { (on)25 }}\right)\right]}\left[\mathrm{P}_{1}+\underset{(28)}{\mathrm{P}_{\mathrm{N}}}\right.$
The procedure is exactly as shown earlier except that equation (28) is used instead of equation (26).

## Summary

The power loss calculation for a power MOSFET differs substantially from the same calculation for a bipolar power transistor primarily because of the $\mathrm{I}^{2} \mathrm{D}$ (RMS) $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ loss characteristic. The calculation is further complicated by the non-linear behavior of $R_{D S(o n)}$ versus $T_{J}$. Because the $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ characteristic must be determined experimentally for each device type, a strictly algebraic approach to the loss calculation is very cumbersome. The graphical method shown here is much more rapid and is just as accurate.

## APPENDIX

## Determining the RMS Value of $I_{D}$ Waveforms

To accurately determine the conduction losses in a MOSFET, the RMS value for $I_{D}$ must be known. The current waveforms are rarely simple sinusoids or rectangles, and this can pose some problems in determining the value for $I_{\text {RMS }}$. The following equations and procedure can be used to determine $I_{R M S}$ for any waveform that can be broken up into segments for which the RMS value can be calculated individually.
The RMS value of any waveform is defined as:
$\mathrm{I}_{\mathrm{RMS}}=\left[1 / \mathrm{T} \int_{0}^{\tau}[\mathrm{I}(\mathrm{t})]^{2} \mathrm{dt}\right]^{1 / 2}$
Figure A-1 shows several simple waveforms and the derivation for $\mathrm{I}_{\text {RMS }}$ using equation (1).
If the actual waveform can be approximated satisfactorily by combining the waveforms in Figure A-1, then the RMS value of the waveform
can be calculated from:
$\mathrm{I}_{\mathrm{RMS}}=$
$\sqrt{\mathrm{I}^{2} \mathrm{RMS}^{2}(1)+\mathrm{I}^{2}{ }_{\mathrm{RMS}(2)}+\ldots+\mathrm{I}^{2}{ }_{\mathrm{RMS}(\mathrm{N})}}$
(2)

In some applications such as switching regulators, it is possible for the designer to control the wave shape to some extent. This can be very beneficial in reducing the value for $I_{R M S}$ in the switch for a given value of average current ( $\mathrm{I}_{\mathrm{AVG}}$ ).

## Effect of Waveform Shape on RMS Value

In a switch mode converter, the current waveforms through the in-
ductors, transformer windings, rectifiers and switches will appear as shown in Figure A-2, ranging from a triangle to a rectangle depending on the value of the averaging inductor and the load. For the capacitors, the waveforms will be similar, except that there can be no DC component as shown in Figure A-3. The RMS values of the waveform are given in the figures.

It can be shown that:
$\underset{\text { where }}{K}=\frac{I_{a}}{I_{b}}=f\left(L / L_{c}\right)$
$L=$ inductance of the averaging choke.

$I_{\text {RMS }}=I_{1}\left[\frac{D}{2}+\frac{\sin \tau(1-D) \cos \pi(1-D)}{2 \pi}\right]^{1 / 2}$
D $=1-\frac{t_{1}}{T}$


Figure A-1.
$\mathrm{L}_{\mathrm{c}}=1$ is the critical inductance for a particular input voltage and load power.
As $L$ is increased, $K$ goes from 0 (triangle) to 1 (rectangle). Substituting $K=I_{a} / I_{b}$, for the continuous choke current case:
$\mathrm{I}_{\mathrm{RMS}}=\frac{2 \mathrm{I}_{\text {(avg) }}}{\sqrt{\mathrm{D}}} \sqrt{\frac{\mathrm{K}^{2}+\mathrm{K}+1}{3(\mathrm{~K}+1)^{2}}}$
For constant $\mathrm{I}_{\text {(avg) }}$ and D , the nor$\operatorname{malized}\left(I_{R M S}=1\right.$ for $\left.K=1\right) I_{R M S}$ is as shown in Figure $A-4$. This curve shows that, for triangular current waveforms, the $\mathrm{I}^{2} \mathrm{R}$ losses are $32 \%$ higher than for rectangular waveforms. It is also apparent that for
$\mathrm{I}_{\mathrm{a}} / \mathrm{I}_{\mathrm{b}}>0.6$, the additional losses incurred by having $\mathrm{L}<\alpha$ is only $2 \%$, so from a practical point of view, $L$ need only be about twice $L_{c}$. Increasing the value of $I_{a} / I_{b}$ increases the switch turn-on losses but decreases the turn-off losses. Since the turn-off losses frequently dominate, increasing $I_{a} / I_{b}$ reduces the total switching loss also.
For the case of discontinuous inductor current $\left(\mathrm{L}<\mathrm{L}_{\mathrm{c}}\right), \mathrm{I}_{\mathrm{a}} / \mathrm{I}_{\mathrm{b}}=0$ and is no longer relevant, since the waveforms are now triangles. For a given $I_{\text {(avg) }}$ the RMS current is:
$\mathrm{I}_{\mathrm{RMS}}=\frac{2 \mathrm{I}_{(\mathrm{avg})}}{\sqrt{3 \mathrm{D}}}$

A plot of equation (4) is given in Figure A-5, where $I_{(a v g)}$ is constant and $I_{R M S}$ is normalized to $D=1$. Obviously, triangular current waveforms with high peak currents and low duty cycles are to be avoided if low losses are desired.
For the case where: $I_{a}=I_{b}$ :
$I_{\text {RMS }}=\frac{I_{(\text {avg })}}{\sqrt{3 D}}$
the curve in Figure A-5 also applies. It is important to realize that for a given input voltage, current and transformation ratio, there can be a difference in duty cycle which allows one circuit to have lower losses due to the lower value of $I_{\text {RMS }}$.


GENERAL CASE
$I_{\text {RMS }}=\left\{D\left[\frac{I_{a}{ }^{2}+I_{a} I_{b}+I_{b}{ }^{2}}{3}-\frac{D}{4}\left(I_{a}+I_{b}\right)^{2}\right]\right\}^{1 / 2}$
$\mathrm{D}=\frac{\tau}{\mathbf{T}}$

## SPECIAL CASES

1) $\mathbf{D}=1$
$I_{R M S}=\frac{I_{b}-I_{a}}{\sqrt{12}}$
2) $I_{a}=I_{b}$
$I_{\text {RMS }}=I_{a} \sqrt{D-D^{2}}$
3) $I_{a}=0$
$I_{\text {RMS }}=I_{b} \sqrt{\frac{D}{3}-\frac{D^{2}}{4}}$

Figure A-2. RMS Current Through a Capacitor


SMALL L

LARGE L

Figure A-3. Current Waveform


Figure A-4. Variation of $I_{\text {RMS }}$ with Squareness Ratio


Figure A-5. Variation of $I_{\text {RMS }}$ Value with Duty Cycle

# A Universal 100kHz Power Supply Using a Single HEXFET ${ }^{\circ}$ 

By S. CLEMENTE, B. PELLY, R. RUTTONSHA

## Summary

Power MOSFETs are attractive candidates for use in switching power supplies. In order to take full advantage of their unique characteristics, one cannot simply substitute a MOSFET for a bipolar transistor in an existing circuit. More fundamentally, it is necessary to rethink basic concepts, and to shape the circuit around the operating features of the device.
This application note describes a $100 \mathrm{kHz}, 100 \mathrm{~W}$ off-line power supply providing a regulated 5 V DC output. The circuit is "universal" in the sense that it operates both from 115 V and 240 V line inputs, without any alteration of circuitry or switching of components. The circuit uses a single 500 V -rated power HEXFET in a modification of the classical "forward converter" circuit.

## Introduction

DC power supplies are employed today wherever electrical or electronic equipment is in use. Traditional designs that operate from AC input power are based upon the use of a line frequency transformer, a secondary rectifier, an output filter and a dissipative series regulating element; typical overall efficiency is $40 \%$ to $50 \%$.
Newer designs are based upon fundamentally more efficient high frequency switching techniques. The line frequency is first rectified to DC, then inverted to high frequency AC , by a transistor switching circuit. The high frequency voltage is fed through an output transformer, rectified and filtered to produce the required DC. Regulation of the output is accomplished by controlling the pulse width
of the high frequency voltage wave. This circuit technique gives much better efficiency - typically $75 \%$ to $85 \%$ - and a dramatic reduction in size - typically 4 or 5 to 1 - because of the much smaller magnetic and filter components associated with the use of high frequency.
Today, most switching power supplies use power bipolar transistors. Switching frequencies are in the range of 20 kHz to 40 kHz . Although a few designs operate at higher frequency, this undoubtedly means "pushing" the bipolar to the limits of its performance.
Higher operating frequency than the usual 20 kHz to 40 kHz range is in principle advantageous, because it offers the possibility for further reductions in size of magnetic and filter components, as well as faster response. With the availability of power MOSFETs, the switching component is no longer the frequency limiting element in the system. This new situation has generated considerable interest in where the optimum switching frequency of a power supply now lies, having due regard to the technology of the associated magnetic and filter components. Presently, there is no clear consensus. It is safe to say, however, that the optimum switching frequency is certainly greater than the 20 kHz to 40 kHz range of the bipolar transistor. Most probably it is at least 100 kHz , and perhaps considerably higher.
It would be erroneous, however, to assume that the potential advantage of the power MOSFET is simply one of faster switching speed and higher frequency. In order to utilize all of the characteristics of the power MOSFET to best advantage, the design
task is not simply one of pursuing well trodden bipolar transistor circuit techniques, albeit with higher operating frequency. Basic circuit concepts should be rethought; only then can all the potential advantages of the MOSFET be realized.

By the same token, it can be quite erroneous to labor under the notion that because power MOSFETs still are more expensive than bipolars, therefore they are not yet economically competitive. This overlooks the fact that performance advantages, or cost reductions, or both, are achieveable at the system level with these devices, that can more than compensate for their higher costs.

In this application note, we present a switching power supply using a HEXFET that operates at 100 kHz a considerably higher frequency than normally used with bipolar transistors. Attainment of this frequency actually is no particular feat for a power HEXFET, since frequencies much higher are within easy reach. A more vital objective of this application note is to demonstrate that by rethinking basic circuit concepts, results are achievable which, to many circuit designers at first sight, might seem to be unattainable. Specifically, we will show that just a single 500 V rated HEXFET can be used in a circuit that operates from a 265 V line input; this compares with the usual 800 V minimum rating requirement of a bipolar transistor in a singleended circuit. We will moreover demonstrate a circuit which has the surprising capability of maintaining a constant DC output voltage over a very wide range of line input voltage -a "universal" power supply - that can operate both from the 115 V line
common in the United States, and from a $220 \mathrm{~V} / 240 \mathrm{~V}$ line common in Europe, without any modification of circuitry or switching of components.

## Specific Design Goals

The discussion that follows is addressed to the general circuit concepts involved in using a single power HEXFET in a wide input voltage range switching power supply. A specific implementation of the concepts described is presented; this is a circuit for a $100 \mathrm{k} \mathrm{Hz}, 100 \mathrm{~W}, 5 \mathrm{~V}$ DC power supply that employs a single $500 \mathrm{~V} / 3.5 \mathrm{~A}$-rated power HEXFET in a TO-220 package.
The performance of this power supply is summarized in Table 1. Variations from these specifications - different output power, different output
voltage, different operating frequency, and so on - are obviously possible, without departing from the basic concepts.

## Basic Concepts

## The Conventional Forward Conver-

 ter CircuitThe basic single-transistor forward converter circuit is shown in Figure 1. Idealized voltage and current waveforms that describe the operation are shown in Figure 2. During the conduction period of the transistor, current is transferred from the primary DC power source through the output transformer to the output circuit. During the OFF period of the transistor, the magnetizing current in the transformer is returned via the clamping winding to the primary DC source,

Table 1. Performance Characteristics of 100 kHz "Universal" Power Supply

| Minimum Input Voltage | $85 \mathrm{~V} \mathrm{RMS}, 50-400 \mathrm{~Hz}$ |
| :--- | :--- |
| Maximum Input Voltage | $265 \mathrm{~V} \mathrm{RMS}, 50-400 \mathrm{~Hz}$ |
| Output Voltage | 5 V DC |
| Maximum Output Current | 20 A DC |
| DC Output Voltage Regulation, For <br>  <br> Input Voltage | $\pm 0.5 \%$ |
| Maximum Output Ripple Voltage | $50 \mathrm{mV} \mathrm{P-P}$ |
| Transient Response for a Step Change <br> of 10A Load Current | 500 mV, settling within |
| Full Load Efficiency | $250 \mu \mathrm{~s}$ |

resetting the flux in the transformer core, prior to the next cycle of operation.
The clamping winding usually has the same number of turns as the primary, which means that the peak voltage developed across the transistor during the OFF period is twice the primary DC supply voltage. For a nominal line input voltage of say 240 V , this peak voltage would be about 720 V ; this is why a transistor voltage rating of at least 800 V is required.
The maximum permissible conduction period of the transistor is $50 \%$ of the total cycle time. It cannot be longer than this, because there would then be insufficient time for the transformer flux to be reset during the transistor OFF period, and the transformer would be driven into saturation. A $50 \%$ duty cycle is approached for the condition of low input voltage and full load; the transistor conduction time automatically decreases from this point as the line input voltage increases or as the output load decreases, under the action of a closed-loop regulator circuit, which acts so as to maintain an essentially constant output voltage.

## Modified Circuit

There is no fundamental need to clamp the peak transistor voltage to twice the supply voltage. The device voltage could be clamped to any level that is higher than the DC supply


Figure 1. Basic Single-Transistor Forward Converter Circuit



Figure 2. Idealized Waveforms for the Circuit of Figure 1
voltage, so long as the voltage-time integral developed across the transformer during the OFF period of the transistor is equal and opposite to the voltage-time integral during the conduction period, thereby fully resetting the flux by the end of each cycle.
It is therefore possible, in principle, to reduce the peak transistor voltage, at the expense of reducing the conduction time of the transistor. The penalty is that the peak device current necessarily increases as the conduction time decreases, for a given power output and input voltage level. The idealized waveforms in Figure 3(a) illustrate operation with a $20 \%$ duty cycle; for comparison, Figure 3(b) represents operation with a $50 \%$ duty cycle, for the same power output and input voltage. The peak transistor current is greater by a factor of 2.5 for the shorter conduction period; the peak transistor voltage, on the other hand, is lower, by a factor of 1.6. This means that for a 240 V input, the peak transistor voltage is reduced from the usual 720 V to around 450 V , permitting a 500 V -rated HEXFET to be used.
With a bipolar transistor, operation with a duty cycle substantially less than $50 \%$ is undesirable. The gain of a bipolar decreases, and the device becomes increasingly difficult to use as the peak current increases. The transconductance of the power HEXFET, on the other hand, does not decrease with increasing drain
current, and it is quite practical to operate a HEXFET with a short duty cycle at relatively high peak current. Higher peak current will, of course, produce greater conduction power dissipation than would be obtained in a circuit operating with a longer conduction time at correspondingly lower current. This is of little concern, however, because the HEXFET is well able to handle the "extra" dissipation; in any event, the dissipation in the switching device is substantially less than that in the output rectifiers. It is an unfortunate fact that the conduction voltage drop in these rectifiers is quite significant for a 5 V output, and the circuit losses tend to be dominated by the rectifier losses.

## Clamping the Drain Voltage

The drain voltage must be clamped at a level that ensures the output transformer is completely reset during the OFF period of the HEXFET. There are various ways of doing this.
A clamping winding on the output transformer - used in the conventional forward converter with a $50 \%$ duty cycle - can, in principle, still be used. The ratio of clamping turns to primary turns would, of course, no longer be 1 to 1 . Taking the example considered, for a conduction duty cycle of 0.2 , the peak transistor voltage must be at least 1.25 X the primary DC source voltage. The clamping winding should therefore have four
times the number of primary turns, as shown in Figure 4(a).
This fixes the peak transistor voltage at 1.25 X the primary DC source voltage, as illustrated in Figure 4(b). A duty cycle of 0.2 would be set to occur when the line input voltage is lowest, and the output load current is highest. As the line input voltage increases, or the load current decreases, the conduction time of the transistor would decrease, under the action of a closed-loop regulator, so as to keep the DC output voltage at a constant value. The transistor clamping voltage would always be 1.25 X the primary DC source voltage, regardless of what that voltage might be. The flux in the transformer is therefore reset before the end of the cycle, except at the condition of minimum line input voltage, and the peak transistor voltage is therefore generally higher than the level that is just sufficient to reset the transformer by the end of the cycle.
A transformer clamping winding, though realizable, creates some practical problems. In the example considered, the peak voltage developed between the primary and clamping windings would be five times the DC source voltage; the insulation between these windings must be sufficient to withstand this voltage. The clamping rectifier also sees a total of five times the DC source voltage and must be rated accordingly. Perhaps the biggest practical difficulty is that
(a) 20\% Duty Cycle

(b) $50 \%$ Duty Cycle


Figure 3. Idealized Waveforms of Device Voltage and Current
(a) Circuit

(b) Idealized Device Voltage


Figure 4. Use of a Transformer
Clamping Winding
substantial leakage inductance and self-capacitance inevitably appears between the primary and clamping windings, and this gives rise to superimposed high frequency oscillations on the current and voltage waves, as shown in Figure 4(c). These oscillations are difficult to eliminate.

## A Different Approach

A much more satisfactory a pproach arises from the basic fact that for minimum voltage stress on the HEXFET, the voltage that appears across the transformer during the device OFF period should have the right amplitude to reset the flux just by the end of this period, independent of the conduction duty cycle. This principle is illustrated by the idealized waveforms in Figure 5. In this example, it is assumed that the minimum duty cycle, which occurs at maximum input voltage, is 0.15 .
If this principle is followed, the voltage that appears across the transformer during the reset period by no means bears a fixed relationship to the primary DC source voltage; it increases as the DC source voltage decreases and is inversely proportional to (1-D), where $D$ is the duty cycle. Thus, a transformer clamping winding, in principle, will not do the job.
If the required clamping circuit could be devised, two benefits - in addition to the elimination of the transformer clamping winding would be realized. First, as already mentioned, the voltage across the HEXFET would be minimized. Second, there would not be a maximum permissible conduction period for the transistor - as there is with a transformer clamping winding above which the transistor OFF period becomes too short for the transformer flux to be reset. There would therefore no longer be the same minimum line voltage below which the circuit cannot operate.
This is very interesting; it means, for example, that if the circuit is designed so that it operates with a rather short duty cycle, say 0.15 at a line voltage around 265 V , then the circuit could be made to stay in regulation and to deliver the same DC output voltage when the line input voltage is as low as say 80 V , at which point the conduction duty cycle would be about 0.5 . This example is actually represented by the idealized waveforms in Figure 5.
Even this would not theoretically be the limiting range of operation; as a practical matter, however, most integrated circuits that are intended for controlling power supplies of this
type have a maximum duty cycle of 0.5 . At all events, if we design the circuit according to these principles, we will have a "universal" power supply, capable of delivering the same regulated DC output voltage both from 115 V and $220 \mathrm{~V} / 240 \mathrm{~V}$ line inputs, with no modification of circuitry, or switching of components.

## A Capacitor-Resistor-Diode Clamp

The desired clamping circuit can be
realized in a surprisingly simple manner. The circuit is illustrated in Figure 6. The capacitor C is a "reservoir" capacitor which charges to an essentially steady level of voltage - the necessary transformer resetting voltage. The resistor $R$ dissipates the energy delivered to the clamping circuit from the transformer. Unlike the transformer winding, which returns the energy stored in the transformer to the primary DC source, this is a dissipative clamp.
(c) Practical Oscillograms


Figure 4. Use of a Transformer Clamping Winding (continued)

(c) $\mathrm{V}_{\mathrm{DC}}=0.3 \mathrm{~V}_{\mathrm{DC}(\text { max })} \mathrm{D}=0.5$


Figure 5. Idealized Waveforms Illustrating Operation when Device VoItage During OFF Period Always has just Correct Amplitude to Reset Transformer by End of this Period.


Figure 6. Capacitor-Resistor-Diode Clamp

From a practical point of view, because of the possibility for operating at high frequency, the transformer can be designed so that the power dissipation in the clamp is kept to a quite acceptable level. In the specific circuit described, the power dissipation in the clamping circuit is quite minimal, and ranges between $2 \%$ and $3 \%$ of the output power.
The inherent action of this simple clamp can be arranged to be such as to adjust the steady-state voltage across the capacitor to the level required to reset the transformer just by the end of the OFF period, regardless of the level of input voltage. This can be seen by assuming for the moment that the voltage across the capacitor is insufficient to reset the transformer. In this event, the magnetizing current, and the voltage across the capacitor, "ratchet up" during succeeding cycles, until the voltage does become sufficient, at which point an equilibrium condition is attained. This action is illustrated by the idealized waveforms in Figure 7.
This clamp thus provides the required voltage to keep the transformer voltage-time integral within balance, independent (within limits) of the value of the capacitor $C$ or the resistor R. Care must be taken, however, to size the resistor so that minimum energy is stored in the transformer - that is, so that the magnetizing current does not "ratchet up" more than is necessary - otherwise, the losses will be excessive. Assuming that the magnetizing current will always be continuous, and thus that the HEXFET voltage will always be minimized, the "best" design will result from sizing the resistor so that the magnetizing current is just continuous at the highest input voltage level.

The general relationship between the voltage across the clamping resistor, $\mathrm{V}_{\mathrm{R}}$, and the primary DC source voltage, $V_{D C}$, for a given conduction duty cycle, $D$, with continuous transformer magnetizing current is:

$$
V_{R}=\frac{D V_{D C}}{(1-D)}
$$

The required value of the resistor $R$ is therefore given by:
$\frac{R=\left[\frac{D_{(\text {min })} V_{D C(\text { max })}}{1-D_{(\text {min })}}\right]^{2}}{\left[1 / 2 L_{(\text {mag })} I_{(\text {mag })}{ }_{P K}+1 / 2 L_{S} I^{2} L_{P K}\right] f}$ Where $D_{(\min )}$ is the minimum full load duty cycle, (obtained when $\mathrm{V}_{\mathrm{DC}}$ $\left.=\mathrm{V}_{\mathrm{DC}(\max )}\right)$.
$\mathrm{L}_{\text {(mag) }} \quad$ is the transformer magnet$I_{\text {(mag)PK }}$ is the peak magnetizing current for just-continuous magnetizing current.
$\mathrm{L}_{\mathrm{S}} \quad$ is the leakage inductance of the transformer, referred to the primary.
$\mathrm{I}_{\mathrm{L}_{P K}}$ is the peak full load current $f \quad$ is the frequency.

The ratio of the voltage $V_{R}$ across R at any other lower value of primary $D C$ voltage $V_{D C}$ is:

$$
\frac{\mathrm{V}_{\mathrm{R}}}{\mathrm{~V}_{\mathrm{R}(\min )}}=\frac{1-\mathrm{D}_{(\min )}}{1-\left[\frac{\mathrm{V}_{\mathrm{DC}(\max )}}{\mathrm{V}_{\mathrm{DC}}} \cdot \mathrm{D}_{(\min )}\right]}
$$

Considering a specific example, if $\mathrm{D}_{(\min )}=0.15$ and $\frac{\mathrm{V}_{\mathrm{DC}(\max )}}{\mathrm{V}_{\mathrm{DC}}}=0.3$, then:

$$
\begin{aligned}
\frac{\mathrm{V}_{\mathrm{R}}}{\mathrm{~V}_{\mathrm{R}(\min )}} & =\frac{1-0.15}{1-[(0.15) 3]} \\
& =1.55
\end{aligned}
$$

The losses in the clamping resistor at $1 / 3$ of the maximum input voltage
would then be $1.55^{2}=2.4 \mathrm{X}$ the losses at maximum input voltage.

The maximum power dissipation in the clamp - obtained at the lowest input voltage - can be reduced, at the expense of a small increase in the maximum voltage developed across the HEXFET - obtained at the highest input voltage - by sizing the resistor R so that the magnetizing current becomes discontinuous at some intermediate value of line input voltage. As the input voltage increases above this level, the peak magnetizing current stays constant, while the magnetizing current waveform becomes progressively more discontinuous, and the voltage across the clamp circuit stays constant, because (for a given load current) the energy stored in the transformer is constant. Below the critical intermediate level of line voltage, the transformer magnetizing current becomes continuous, and the clamping voltage rises as the input voltage decreases.
As an example of this design approach, assume that the clamp resistor is sized to give just-continuous conduction at $45 \%$ of maximum line voltage. If the minimum duty cycle at maximum input voltage is 0.15 , then at maximum input voltage, the peak voltage developed across the transistor will be 1.23 , instead of 1.18 times the primary DC source voltage. For a total range of input voltage variation of 3 to 1 , the maximum duty cycle would be 0.45 , and the ratio of the maximum to minimum voltage across the clamp resistor would be:
$\frac{V_{R(\max )}}{\mathrm{V}_{\mathrm{R}(\min )}}=\frac{1-(0.15 / 0.45)}{1-0.45}=1.22$
The range of maximum to minimum power loss in the clamp resistor at full output power would then be $1.22^{2}=1.49$. Figure 8 illustrates this specific design example.


## Practical Circuit

Figure 9 shows a complete diagram for a $100 \mathrm{~W}, 100 \mathrm{kHz}, 5 \mathrm{~V}$ DC output circuit, which conforms with the performance specifications shown in Table 1. Component details are listed in Table 2.

Table 2. List of Components for Figure 9

| Q1 | IRF830 HEXFET |
| :---: | :---: |
| IC | Silicon General 3526 |
| B1 | IR 3KCB80 |
| C1 | $500 \mu \mathrm{~F}, 450 \mathrm{~V}$ wkg. |
| C2 | $0.68 \mu \mathrm{~F}, 100 \mathrm{~V}$ |
| C3 | 4X $150 \mu \mathrm{~F}, 6 \mathrm{~V}$ |
| C4 | $22 \mu \mathrm{~F}, 16 \mathrm{~V}$ |
| C5 | $0.5 \mu \mathrm{~F}, 25 \mathrm{~V}$ wkg. |
| C6 | 10 nF |
| C7 | 910pF |
| C8 | 0.0068 mfd . |
| C9 | $0.005 \mu \mathrm{~F}$ |
| C10 | $0.1 \mu \mathrm{~F}$ |
| Cl1 | $22 \mu \mathrm{~F}, 25 \mathrm{~V}$ |
| R1 | $1.5 \mathrm{~K}(3 \mathrm{X} 500 \Omega, 5 \mathrm{~W})$ |
| R2 | $12 \Omega 1 / 4 \mathrm{~W}$ |
| R3 | $6.8 \mathrm{k} \Omega 1 / 4 \mathrm{~W}$ |
| R4 | $10 \Omega$ |
| R5 | $12 \mathrm{k} \Omega 1 / 4 \mathrm{~W}$ |
| R6 | $100 \Omega$ potentiometer |
| R7 | $33 \Omega 1 / 4 \mathrm{~W}$ |
| R8 | $560 \Omega 1 / 4 \mathrm{~W}$ |
| D1 | 20FQ030 |
| D2 | 60HQ100 |
| D3 | IR 40SL6 |
| Z1 | 1N4112 zener diode |
| Z2 | 1N4112 zener diode |
| Z3 | 4X 1N987B zener diodes in series |
| L1 | Pan Magnetics International E-2481 (Core Arnold A-930157-2, 16 turns, 2 in parallel \#14) |
| T1 | Pan Magnetics International E-2478 (Core TDK 26/20. <br> Primary: 20 turns, 3 in parallel \#32; Secondary: 3 turns, $0.3 \mathrm{~mm} \times 0.8 \mathrm{~cm}$ copper strip) |
| T2 | Pan Magnetics International E-2479 (Core TDK H5B2T10-20-5. Primary: 6 turns \#24; Secondary: 6 turns \#24) |
| T3 | Pan Magnetics International E-2480 (Core TDK H5B2T5-10-2.5. Primary: 1 turn; Secondary: 100 turns \#32) |

## Performance Measurements

Oscillograms for various operating conditions are shown in Figures 10 through 20. Figure $10(\mathrm{a})$ and (b) shows oscillograms of drain voltage and drain current for output currents of 20 A and 5 A , respectively, with a

85 V input. Figure 11 (a) and (b) shows corresponding waveforms with 265 V input.
Figure 12(a) and (b) shows oscillograms of HEXFET voltage and current during turn-ON for output currents of 20 A and 5 A , respectively, with 85 V input. Note that although the voltage across the HEXFET falls in about 75 ns , the rise time of the HEXFET current with a 20 A output is over 300 ns . This rather long rise time is due to leakage inductance, primarily of the transformer, and does not reflect the switching speed of the HEXFET. Figure 13(a) and (b) shows corresponding oscillograms for the turn-on interval, with 265 V input. The rise time of the current is faster, because the higher voltage produces an increased rate-of-rise of current in the circuit inductance.

Figure 14(a) and (b) shows oscillograms of HEXFET voltage and current during turn-OFF for output currents of 20 A and 5 A , respectively, with 85 V input. Transformer leakage inductance does not significantly effect the fall time of the current, because the current in the leakage inductance when switching OFF is diverted into the clamping circuit, and the slow fall time is not "seen" by the HEXFET. Figure 15(a) and (b) shows corresponding oscillograms during turn-OFF, with 265 V input.
In Figures 11 and 15, it can be seen that with the maximum line input voltage of 265 V , the peak voltage developed across the HEXFET at full load, including the voltage "spike" when switching OFF, is about 440 V . This is comfortably within the 500 V rating of the device.


Figure 9. Circuit Diagram of $100 \mathrm{kHz}, 100 \mathrm{~W}$ Wide Range Power Supply


Figure 10. Oscillograms of Drain Voltage and Current, 85 V Line Input


Figure 11. Oscillograms of Drain Voltage and Current, 265V Line Input


Figure 12. Oscillograms of Drain Voltage and Current During Turn-On, 85 V Line Input


Figure 13. Oscillograms of Drain Voltage and Current During Turn-On, 265V Line Input

$\begin{array}{lll}\text { Upper Trace: } & \text { Drain Current: } & \text { 5A/division } \\ & & 50 \mathrm{~ns} / \mathrm{division} \\ & \text { (a) } \\ & & \end{array}$


| Upper Trace: | Drain Current: | $1 \mathrm{~A} /$ division | (b) |
| :--- | :--- | :--- | :--- |
| Lower Trace: | Drain Voltage: | $50 \mathrm{~ns} / \mathrm{division}$ |  |
|  | Output Current: | $5 \mathrm{~A} /$ division |  |

Figure 14. Oscillograms of Drain Current and Voltage During Turn-Off, 85 V Line Input


Figure 15. Oscillograms of Drain Current and Voltage During Turn-Off, 265V Line Input

Figure 16(a) and (b) shows oscillograms of the gate-to-source and drain-to-source voltages at line input voltages of 85 V and 265 V , respectively, with the full load output current of 20 A , while Figure 17 shows oscillograms of voltage across the output rectifiers, $\mathrm{D}_{1}$ and $\mathrm{D}_{2}$, with 5 A output current, for input voltages of 85 V and 265 V . Note that with 265 V input, the voltage across the output freewheeling rectifier, $\mathrm{D}_{2}$, including the transient commutation spike, is about 75 V . An experimental 20 A , 100 V Schottky rectifier was used in this position. At the time of writing, this particular device is not yet commercially available; the $60 \mathrm{~A}, 100 \mathrm{~V}$ rated 60 HQ 100 Schottky rectifier, though really oversized, is listed in

Table 2, since it is commercially available. Alternatively, of course, an appropriate 100 V fast recovery rectifier, such as the 40 HFL 100 S 02 , could be employed. Note that the peak voltage across rectifier $D_{1}$, including the commutation "spike", is less than 20 V , which means that a 30 V -rated Schottky is adequate.

Figure 18(a) and (b) shows the transient response of the output voltage to a step change in output current from 10 A to 20 A , and vice versa, with 85 V input, while Figure 19(a) and (b) shows corresponding oscillograms for 265 V input.

Figure 20(a) and (b) shows oscillograms of drain current and drain volt-
age with a short circuit applied at the output, at input voltages of 85 V and 265 V , respectively. With 85 V input, the peak HEXFET current is regulated to about 3 A , by the automatic current limiting facility built into the control circuit, and the corresponding DC output current is just over 20 A . With 265 V input, however, the peak HEXFET current is about 7A, the short circuit DC output current is about 55A, and the peak HEXFET voltage is almost 500 V . The lack of effective current limiting under this condition is due to the fact that the control circuit has a minimum ON conduction time of about 0.8 microseconds, and this is not short enough to keep the current under control under short circuit conditions.


Figure 16. Oscillograms of Gate-Source Voltage and Drain Voltage, 20A Output


Figure 17. Oscillograms of Voltage Across Output Rectifiers D1 and D2, 5A Output Current


Figure 18. Oscillograms of DC Output Voltage During Step Change of Output Load Current, 85V Line Input


Figure 19. Oscillograms of DC Output Voltage During Step Change of Output Load Current, 265V Line Input


Figure 20. Oscillograms of Drain Voltage and Current with Short Circuit at Output

Attention should be paid to this point in a production design. A solution could be to add a circuit that clamps the "soft start" terminal of the control circuit to ground when the output current exceeds a predetermined level, thereby switching OFF the power supply. Resetting would be done manually once the fault condition has cleared. While this design aspect certainly needs consideration, it is of interest to see that the circuit continues to operate satisfactorily, albeit under high stress, with a short circuit output current close to 3 X the rated value.
Generally, our objective has been to demonstrate the feasibility of the basic circuit concepts described, and we have not paid particular attention to design details that can be handled in a rather routine manner, according to the particular requirements of the designer. In this vein, we have taken for granted that 15 V DC is available to supply the control circuit. This auxiliary DC supply could be derived from a small line frequency transformer with a rectifier and a relatively coarse voltage regulator. A 12 V to 16 V range of regulation would be quite satisfactory. Current consumption of the control circuit is 50 mA maximum, which equates to a total power dissipation in this auxiliary power supply circuit of a little over 2 W at maximum input voltage, and less than 1 W at minimum input voltage.

## Power Losses and Overall Efficiency

Table 3 shows the power dissipation in the various individual components of the circuit, as well as the overall efficiency, for various levels of output power, at input voltages of 90 V and 260 V . This data has been obtained through a combination of measurement and estimation.

The DC power delivered from the input bridge rectifier, and the DC output power, are measured directly, and the overall loss in the intervening circuitry is derived from the difference of these two measurements. The loss in the input rectifier, the HEXFET, the output rectifier, and an assumed auxiliary DC control power supply, fed from the input line through a transformer (as discussed above), are estimated individually from a knowledge of the operating voltage and currents for these components. The loss in the clamp circuit is calculated from the measured voltage across the clamp resistor; and the power loss in the output transformer and filter choke is taken as the difference between the total power dissipation, and the sum of the losses in the other components.

The overall full load efficiency arrived at in this way is $76 \%$ at 265 V input, and $74 \%$ at 85 V input. It should be added that an EMI filter, required in a practical system, but not included here, would reduce the overall efficiency slightly from the values shown here.

## "Wide Range" Versus "Dual Range"

A point of contention may have arisen in the mind of the astute reader. This is that it is a usual design requirement to maintain rated DC output voltage during loss of the input line voltage for one cycle. In order to do this, the input reservoir capacitor, $C_{1}$ in Figure 9, must be sized to supply the required energy to the output, while its voltage must not deplete below a level at which control of the output voltage can be maintained. If this capacitor is sized to supply the required energy when operating from a 115 V input, as it should be, it will then be grossly oversized for operation from a 240 V input, and most likely will be larger and more
expensive than the capacitance required by a conventional power supply.
A conventional "dual voltage" power supply can operate either from 115 V or 240 V input, by means of switching from a voltage doubler circuit when operating at 115 V , to a full rectifier bridge circuit when operating at 240 V , with the two "doubler" capacitors then connected directly in series across the output of the bridge. Substantially the same primary DC source voltage is thereby maintained for both AC input voltage levels.
Taking the specific case of a 100 W supply, the choice would then typically be between the single $500 \mu \mathrm{~F}$ 450 V capacitor, shown in Figure $21(\mathrm{a})$, for the wide range power supply, versus two $600 \mu \mathrm{~F} 200 \mathrm{~V}$ capacitors, shown in Figure 21(b), for the "dual voltage" supply. The single capacitor in Figure 21(a) has approximately $30 \%$ more volume than the combined volume of the two capacitors shown in Figure 20(b); the cost differential is about $11 \%$, or $\$ 0.60$ extra for the capacitor for the wide range power supply. This could be more than compensated for by the fact that the additional complication of switching from a doubler to a bridge configuration is eliminated, to say nothing of the functional convenience of not having to make any adjustments when operating from 115 V or 240 V input.
A quite different aspect is that if the wide regulation capability of the circuit is utilized only under the shortterm condition of loss of input line voltage for one cycle, then a drastic reduction in the size of the input reservoir capacitance can be made. This is because the voltage across this capacitor can then be allowed to "drift" all the way from, say, 310 V down to 120 V , during the one-cycle "outage" period.

Table 3. Power Losses and Overall Efficiency Under Various Operating Conditions

| Line <br> Input Voltage V | DC <br> Output <br> Voltage <br> V | Power Output W | Total Power Loss W | Estimated <br> Power <br> Loss in Input Rectifier W | Estimated Power Loss in HEXFET W | Power Loss in Clamp Circuit W | Estimated Power Loss in Transformer and Filter Choke W | Estimated <br> Power <br> Loss in Output Rectifier W | Estimated Power Loss in Control Circuit W | Overall Efficiency \% |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 90 | $\begin{aligned} & 5.0 \\ & 5.0 \\ & 5.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 97.26 \\ & 73.11 \\ & 48.81 \\ & 24.40 \end{aligned}$ | $\begin{gathered} 34.09 \\ 24.4 \\ 15.94 \\ 9.3 \end{gathered}$ | $\begin{aligned} & 4 \\ & 3 \\ & 2 \\ & 1 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 4.6 \\ & 2.3 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 2.99 \\ & 2.60 \\ & 2.24 \\ & 2.02 \end{aligned}$ | $\begin{aligned} & 2.7 \\ & 2.4 \\ & 1.5 \\ & 1.28 \end{aligned}$ | $\begin{array}{r} 15.5 \\ 10.9 \\ 7.0 \\ 3.3 \end{array}$ | $\begin{aligned} & 0.9 \\ & 0.9 \\ & 0.9 \\ & 0.9 \end{aligned}$ | $\begin{aligned} & 74 \\ & 75 \\ & 75 \\ & 72 \end{aligned}$ |
| 260 | $\begin{aligned} & 5.0 \\ & 5.0 \\ & 5.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 96.96 \\ & 72.81 \\ & 48.66 \\ & 24.35 \end{aligned}$ | $\begin{aligned} & 30.22 \\ & 22.74 \\ & 16.69 \\ & 10.98 \end{aligned}$ | $\begin{aligned} & 1.3 \\ & 1.0 \\ & 0.7 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 5.4 \\ & 3.7 \\ & 2.3 \\ & 1 . \end{aligned}$ | $\begin{aligned} & 2.02 \\ & 1.54 \\ & 1.29 \\ & 1.18 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 2.9 \\ & 2.7 \\ & 2.3 \end{aligned}$ | $\begin{array}{r} 15.5 \\ 10.9 \\ 7.0 \\ 3.3 \end{array}$ | $\begin{aligned} & 2.7 \\ & 2.7 \\ & 2.7 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 76 \\ & 76 \\ & 74 \\ & 69 \end{aligned}$ |

Capacitor required for wide range power supply when designed to operate from 115 V and 240 V inputs without modification.

Capacitors required for wide range power supply when used with facility for switching from "voltage doubler" to bridge configurations for 115 V and 240 V inputs, respectively.


Capacitor Required: $2 \times 200 \mu \mathrm{~F}, 200 \mathrm{~V}$
Total Volume:
5.23 cubic inch Typical Cost: $\quad \$ 2.64$

Capacitors required for power supply with facility for switching from "voltage doubler" to bridge configurations for 115 V and 240 V inputs, respectively.


Capacitor Required: $2 \times 600 \mu \mathrm{~F}, 200 \mathrm{~V}$ Total Volume: $\quad 11.49$ cubic inch Typical Cost: $\quad \$ 5.88$
$\begin{array}{ll}\text { Capacitor Required: } 1 \times 500 \mu \mathrm{~F}, 450 \mathrm{~V} \\ \text { Total Volume: } & 14.72 \text { cubic inch } \\ \text { Typical Cost: } & \$ 6.50\end{array}$

Figure 21. Input Reservoir Capacitors Required for Various Alternative Designs

With this design approach, it would be necessary to switch from a voltage doubler circuit to a bridge circuit when operating from 115 V and 240 V inputs, respectively, but the size of the required input capacitors would be reduced as shown in Figure 21(c). The volume of these capacitors is just under $50 \%$ of the volume of the capacitors required for a conven-
tional "dual voltage" power supply, and the cost is approximately $45 \%$ an absolute saving in the region of $\$ 3.00$.

## Conclusions

In order to get the most out of a power HEXFET, it is necessary to rethink basic concepts, and to design
the circuitry to take maximum advantage of the special operating features of the device. An illustration of this basic precept is the 100 kHz , 100 W "universal" switching power supply described in this article. The circuit uses a single 500 V -rated HEXFET to provide a regulated 5V DC output, over the entire range of line input voltage from 85 V to 265 V .

# A Chopper for Motor Speed Control Using Parallel Connected Power HEXFETs 

By S. CLEMENTE, B. PELLY

## Summary

Today's MOSFETs are rated at currents as high as 28A continuous and 70 A peak, at 100 V . They are easily parallelable for higher current operation, and are attractive candidates for controlling the speed of electric motors at currents up to several hundred amperes.

This application note demonstrates an experimental DC to DC chopper circuit using parallel connected power MOSFETs, for speed control of a separately excited DC motor. The circuit operates from a 48 V battery, and provides "two-quadrant" operation, with maximum motoring and regenerating currents of 200 A and 140 A , respectively.

## Introduction

Efficient speed control of DC motors operating from DC supplies is today accomplished with switching chopper circuits using forced commutated thyristors or bipolar transistors. Battery operated systems rated at hundreds of amperes are in common use in forklift truck and electrical vehicle controllers. Larger thyristor choppers rated at thousands of amperes, at DC voltages up to 1500 V , are in use in high power railway traction applications.
In this type of application power MOSFETs would offer some advantages, like very high gain, very rugged performance, and very fast switching speed. The power MOSFET lends itself readily to paralleling (providing the proper precautions are observed), and a power MOSFET chopper operating at currents of several hundred amperes is technically within grasp.

In this application note, we demonstrate the technical feasibility of a chopper circuit using parallel connected HEXFETs to provide a 200A, 48 V output for motor speed control. A particular feature of the circuit is its facility for providing electrical braking of the motor by feeding electrical energy back to the DC source. This is accomplished through the use of the integral body-drain diode of the HEXFET, which acts as a circuit component in its own right, and provides the "freewheeling" and "flyback" functions for the "motoring" and "regenerating" modes.

## The Power HEXFET

The basic structure of a HEXFET
is illustrated in Figure 1, and the electrical symbol is shown in Figure 2. Current flows from the drain region vertically through the silicon, then horizontally through the channel, then vertically out through the source.
The HEXFET design is based upon vertical D-MOS technology. The closed hexagonal cellular structure with the buried silicon gate allow for optimum utilization of silicon, and yield a rugged, highly reliable device.
A feature of the HEXFET (actually, of all power MOSFETs) is that it inherently has built into it an integral reverse "body-drain" diode. The full electrical symbol for the power MOSFETincludes the reverse parallel rectifier shown dashed in Figure 2.


Figure 1. Basic HEXFET Structure


Figure 2. Electrical Symbol for Power HEXFET (MOSFET) including the Body-Drain Diode

The existence of this integral reverse rectifier is explained by reference to Figure 1. Current is free to flow through the middle of each source cell across a forward-biased P-N junction, and out of the drain. The path for this "reverse" current flow is at least comparable in cross-section to that of the "forward" current "transistor" channel. Far from being an inconsequential "parasitic" component, the integral reverse body-drain diode is therefore a real circuit element, with a current handling capability as high as that of the transistor.
The integral reverse body-drain diode may or may not be important in a practical circuit. In some circuits, it is irrelevant, because the circuit opera-
tion is such that the voltage across the switching device never changes polarity, and the forward conduction characteristic of the body-drain diode never comes into play. This is the case, for example, in a simple DC to DC chopper circuit for motor control which is not configured for regenerative energy flow, and in which the motor voltage never exceeds the source voltage.
A DC to DC chopper circuit for motor speed control that provides a regenerative braking capability would, however, require rectifiers to be connected across the switching devices, and in this case, the reverse body-drain diode of the HEXFET can be used for this purpose, and, in fact, eliminates the need for additional discrete rectifiers.

## Potential Advantages of Power HEXFETs for Motor Drives

The power HEXFET has several unique features which make it a potentially attractive switching component for a chopper drive. These features are briefly discussed below:

## High Gain

The HEXFET is a voltage driven device. The gate is isolated electrically from the source by a layer of silicon oxide. The gate draws only minute leakage current, in the order of nanoamperes, and the DC gain in the conventional sense used for a bipolar transistor is rather meaningless. A more useful parameter is the transconductance. This is the change of drain current brought about by a

1 V change of voltage on the gate. The transconductance of the IRF150 HEXFET is typically 10 amps per volt.
Another important advantage is that, unlike the bipolar transistor, the gain of the HEXFET does not decrease with increasing current. This means that the HEXFET is able to handle high peak current, without showing the bipolar transistor's tendency to "pull out of saturation." Typical relationships between gate-to-source voltage and drain current are shown in Figure 3.
Because the gain of the HEXFET is very high, the drive circuitry required is relatively simple. It should be clearly recognized, however, that although the gate consumes virtually no current under "steady" conditions, this is not so under transitional switching conditions. The gate-to-source and gate-to-drain self-capacitances must be charged and discharged appropriately to obtain the desired switching speed, and the drive circuit must have a sufficiently low output impedance to supply the required charging and discharging current. Even once these requirements have been catered for, the fact remains that the drive circuitry required for a HEXFET is considerably simpler than that required for a bipolar transistor.

## Ruggedness

One of the outstanding features of the HEXFET is that it does not display the second breakdown phenomenon of the bipolar transistor, and as a result, it has an extremely rugged switching performance.


Figure 3. Transfer Characteristics IRF150


Figure 4. Maximum Safe Operating Area IRF150

A simple physical explanation accounts for this superiority. If localized, potentially destructive heating occurs within a HEXFET, the carrier mobility in that area decreases. As a resalt, the device has a positive temperature coefficient and acts in a selfprotective manner by forcing currents to be uniformly distributed throughout the silicon. The safe operating area of the IRF150 HEXFET is shown as an example in Figure 4. Note that the safe operating area for $10 \mu \mathrm{~s}$ is fully rectangular; this means, in principle, that it is possible to switch 70 A at 100 V in this device. As a matter of good design practice, of course, one would not operate at this limit.

The absence of second breakdown
is, of course, important for this type of application.

## Ease of Paralleling

Power HEXFETs are, in principle, easy to parallel, because the positive temperature coefficient forces current sharing among parallel devices. They therefore lend themselves well to the construction of a chopper rated at several hundred amperes, and the problems of paralleling will be much less than those associated with bipolar transistors.

## A Basic HEXFET Two-Quadrant Chopper Circuit

Figure 5 shows the basic circuit of a DC to DC chopper that provides con-


Figure 5. Basic Two Quadrant Chopper Circuit Using HEXFETs


Figure 6. Idealized Operating Waveforms for Figure 5
tinuous speed control in the "motoring" mode of operation (i.e., with the motor receiving power from the DC source), and also provides the facility for the motor to return regenerative energy to the DC source, over the whole speed range. Idealized waveforms that describe the operation are shown in Figure 6, while Figure 7 defines the two operating quadrants of the circuit developed.


Figure 7. Motoring and Regenerating Operating Quadrants for the Circuit of Figure 5

In the "motoring" mode of operation, HEXFET 1 is switched ON and OFF, at an appropriate repetition rate, and provides control of the average voltage applied to the motor. HEXFET 2 is OFF, but its integral reverse body-drain diode acts as the conventional freewheeling rectifier and carries the freewheeling motor current during the periods when HEXFET 1 is OFF. When the motor is required to act as a generator and return energy to the DC source, HEXFET 2 is chopped ON and OFF, and controls the current fed back from the motor to the supply. In this operating mode, HEXFET 1 is OFF, but its integral reverse rectifier carries the motor current back to the DC source during the intervals when HEXFET 2 is OFF.
In order for the motor to "regenerate," it is necessary for it to have either a shunt or a separately excited field. A series-connected field is not feasible, unless the connections to it are reversed for the regenerative mode of operation, which is not practically convenient.
The major objectives of this application note are to demonstrate the feasibility of operating a group of parallel connected HEXFETs at currents in the order of hundreds of amperes, and of using the reverse body-drain diode of the HEXFET as a circuit element in its own right, in the basic two quadrant chopper circuits shown in Figure 5.
To achieve these objectives, it is
necessary to consider certain detailed aspects of the operation of the HEXFETs. We do this in the following section.

## Use of the HEXFETs Body-Drain Diode

An important consideration when using the HEXFET's integral bodydrain diode is its reverse recovery characteristic. This rectifier is a conventional $\mathrm{P}-\mathrm{N}$ junction device, and therefore it exhibits a classical reverse recovery charge. That is to say, when the rectifier switches OFF, the current through it reverses for a short period, as illustrated in Figure 8.


Figure 8. Rectifier Reverse Recovery

The reverse recovery time depends upon the operating conditions. For
the IRF150 HEXFET, rated 28A continuous at 100 V (the type used here), the reverse recovery time is about 400 ns at maximum operating temperature, and about 260 ns at $25^{\circ} \mathrm{C}$, for an initial peak forward current of 70 A , and a di/dt of $100 \mathrm{~A} / \mu \mathrm{s}$.
Reverse recovery presents a potential problem when switching any rectifier OFF. The slower the rectifier, the greater the problem. Although the HEXFET's body-drain diode is relatively fast - not as fast as the fastest discrete rectifiers available, but considerably faster than comparably rated general purpose rectifiers - by comparison with the HEXFET itself, it is rather slow. This presents a potential problem in a chopper circuit, as we will now see.
To illustrate the problem, we will consider the motoring mode of operation. The operating condition that is troublesome is when freewheeling current is commutated from the body-drain diode of HEXFET 2 to the transistor of HEXFET 1. The operating sequence is depicted in Figure 9; the theoretical operating waveforms are shown in Figure 10.
Throughout the commutating sequence which, of course, is short by comparison with the overall fundamental operating cycle of the circuit, a constant current, $\mathrm{I}_{\mathrm{M}}$, is assumed to flow through the motor. During the operating period, $\mathrm{t}_{0}$, the current, $\mathrm{I}_{\mathrm{M}}$,
is freewheeling through the rectifier of HEXFET 2. At the start of the operating period, $t_{1}$, HEXFET 1 is turned ON, and the load current starts to transfer to the transistor of HEXFET 1. The current, $i_{1}$, in HEXFET 1 increases, while the current, $i_{2}$, flowing in the rectifier of HEXFET 2 decreases. The sum of $i_{1}$ and $i_{2}$ is equal to $\mathrm{I}_{\mathrm{M}}$. At the end of period $\mathrm{t}_{1}$, the current flowing in HEXFET 1 is equal to the motor current, $\mathrm{I}_{\mathrm{M}}$, and the current flowing in the rectifier of HEXFET 2 is instantaneously zero.
Note that during period $\mathrm{t}_{1}$ (also during the subsequent period $t_{a}$ ), the voltage across HEXFET 1 theoretically is virtually the full source voltage. This is because, as long as the rectifier of HEXFET 2 remains conducting, the voltage across it can be only its conduction voltage; the difference between this relatively small voltage and the total source voltage is developed across HEXFET 1.
This ignores the effect of circuit inductance. In practice, some of the source voltage will be dropped across circuit inductance, and the voltage across HEXFET 1 will be less than the source voltage, by the voltage drop across this inductance. A typical voltage across HEXFET 1 that takes account of the voltage drop across circuit inductance is represented by the dashed wave in Figure 10.


Figure 9. Commutation of Freewheeling Current 1 from the Rectifier of HEXFET 2 to the Transistor of HEXFET 1. HEXFET 1 and HEXFET 2 form a Tandem Series Connected Pair across a DC source.


Figure 10. Theoretical Voltage and Current Waveforms for Commutating Sequence Depicted in Figure 9.

If the rectifier was "perfect," with no recovered charge, the commutation process would be complete at the end of period $t_{1}$. In practice, the rectifier current reverses during the recovery periods $t_{a}$ and $t_{b}$. During the period $t_{a}$, the reverse current $i_{2}$ increases until it reaches its peak value, $\mathrm{I}_{\mathrm{RM}(\mathrm{rec}) \text {. The current, }} i_{1}$, through HEXFET 1 is now the sum of the rectifier reverse current, $i_{2}$, and the motor current, $\mathrm{I}_{\mathrm{M}}$, and its peak value, $\mathrm{I}_{\text {MAX }}$, is the sum of $\mathrm{I}_{\mathrm{M}}$ and $\mathrm{I}_{\mathrm{RM} \text { (rec) }}$. The voltage across HEXFET 1 still theoretically remains high, because the voltage across the rectifier of HEXFET 2 is still relatively low.
During the second part of the recovery period $t_{b}$, the rectifier of HEXFET 2 begins to support reverse voltage. The rectifier recovery current $\mathrm{i}_{2}$ decreases, and the voltage across HEXFET 1 falls to its final conduction level. Note the effect that circuit inductance has in producing an overvoltage transient across the rectifier, as illustrated by the dashed wave in Figure 10.
Certain important points are evident. First, $t_{1}, t_{a}$, and to a lesser extent, $t_{b}$, are high dissipation periods. Second, the peak current in HEXFET 1 is the sum of the motor current and the rectifier reverse recovery current, and this peak current occurs at an instant when the voltage across the HEXFET is high. It is important that this peak current does not violate the HEXFET's $I_{D M}$ rating. In fact, if the HEXFET is switched at a speed close to its limiting capability, and no other special precautions are taken, it certainly will do. If the peak current was to substantially exceed this rating, diode failure could occur, as explained in Ref. 1.
Fundamentally, the peak reverse recovery current of the rectifier can be reduced only by slowing down the rate of change of current during the


Figure 11. Reducing the Peak Rectifier Reverse Current by Reducing the Rate of Change of Current
commutation process. This is illustrated in Figure 11. The rate of change of current can be controlled either by inserting inductance into the circuit, or by purposefully slowing down the rate-of-rise of the gate pulse that drives HEXFET 1. A linear inductor inserted in the circuit for the purpose of slowing down the rate of change of current when the HEXFET is switched ON is not attractive, because it produces a transient voltage spike when switching OFF, to say nothing of the fact that it is an added "power circuit" component.
The better practical solution is simply to slow down the switching-ON of the HEXFET by slowing down the drive signal. The peak current carried by the HEXFET can be reduced to almost any desired extent, at the expense of prolonging the high dissipation period. This is a necessary compromise in order to keep the peak current within safe limits, and as a practical matter, the switching losses, when averaged over the full operating cycle, are relatively small, for the operating frequencies that will be of interest in this application (normally a few hundred to a few thousand Hz ).
Note that it is not necessary (nor desirable) to slow the switching-OFF; hence, the energy dissipation at switch-OFF will be relatively small by comparison with that at switchON. As explained in detail in Ref. 1, in this application a substantial dv/dt is likely to be applied across the HEXFET that acts as a diode during its reverse recovery. Since the device is sensitive to $\mathrm{dv} / \mathrm{dt}$ at that time, a snubber should be added between drain and source, as shown in Figure 21.

## Paralleling of HEXFETs

A key question that is fundamental to the successful demonstration of a chopper operating at hundreds of amperes, is the feasibility of multiple paralleling of HEXFETs.
Two questions must be considered: (1) "steady-state" sharing of current, and (2) dynamic sharing of current under the transitional switching conditions.

## Steady-State Sharing of Current

During the periods outside of the switching transitions, the current in a parallel group of HEXFETs will distribute itself in the individual devices in inverse proportion to their ON resistance. The device with the lowest ON resistance will carry the highest current. This will, to an extent, be self-compensating, because the power loss in this device will be the highest.

It will run hottest, and the increase in ON resistance due to heating will be more than that of the other devices, which will tend to equalize the current.
An analysis of the "worst case" device current in a group of "N" parallel connected devices can be based on the simplifying assumption that $(N-1)$ devices have the highest limiting value of ON resistance, while just one lone device has the lowest

limiting value of ON resistance. The analysis can then be concentrated on the current in this one device.
The equivalent electrical circuit shown in Figure 12 simplifies the analysis further by assuming the number of devices is sufficiently large that the current that flows through each of the high resistance devices is approximately $\mathrm{I}_{\mathrm{TOT} /(\mathrm{N}-1)}$. On this assumption, the voltage drop across the lone low resistance device, and hence the current in it, can be calculated.

The ON resistance of each of the "high resistance" devices, at operating temperature, $T$, is given by:
$\mathrm{R}_{(\max ) \mathrm{T}}=\mathrm{R}_{(\max ) 25}\left(1+\left[\left(\mathrm{T}_{\mathrm{A}}-25\right)\right.\right.$
$\left.\left.\frac{+\mathbf{I}^{2} \mathrm{TOT}^{(N-1)^{2}}}{\left(R_{(\max ) \mathrm{T}}\right.} \mathrm{R}_{\mathrm{JA}}\right] \mathrm{K}\right)$
where $\mathrm{R}_{(\max ) 25}$ is the limiting maximum value of ON resistance at $25^{\circ} \mathrm{C}$, $\mathrm{R}_{\mathrm{JA}}$ is the total junction-to-ambient thermal resistance in deg. $\mathrm{C} / \mathrm{W}$, and $K$ is the per unit change of $O N$ resistance per ${ }^{\circ} \mathrm{C}$.

$$
\begin{align*}
& \therefore \mathrm{R}_{(\max ) \mathrm{T}}= \\
& \quad \frac{\mathrm{R}_{(\max ) 25}\left(1+\left[\mathrm{T}_{\mathrm{A}}-25\right] \mathrm{K}\right)}{1-\mathrm{R}_{(\max ) 25} \frac{\mathrm{I}^{2} \mathrm{TOT}}{(\mathrm{~N}-1)^{2}} \mathrm{R}_{\mathrm{JA}} \mathrm{~K}} \tag{1}
\end{align*}
$$

The voltage drop, $V$, across the parallel group is:

$$
\begin{equation*}
\mathrm{V}=\frac{\mathrm{I}_{\mathrm{TOT}}}{(\mathbf{N}-1)} \cdot \mathbf{R}_{(\max ) \mathrm{T}} \tag{2}
\end{equation*}
$$

The resistance of the one low resistance device at its operating temperature is:
$\mathrm{R}_{(\text {min }) \mathrm{T}}=\underset{\mathrm{VI}_{(\text {max })}}{\mathrm{R}_{\text {(min } 25}}\left(1+\left[\mathrm{R}_{\mathrm{JA}}-25+\right.\right.$
where $\mathrm{R}_{(\min ) 25}$ is the limiting minimum value of ON resistance at $25^{\circ} \mathrm{C}$, and $\mathrm{I}_{(\max )}$ is the current in this device.

$$
\text { But, } \begin{align*}
\mathrm{R}_{(\min ) \mathrm{T}} & =\frac{\mathrm{V}}{\mathrm{I}_{(\max )}} \\
\therefore \mathrm{I}_{(\max )} & =\frac{-\mathrm{b}+\sqrt{\left(\mathrm{b}^{2}+4 \mathrm{aV}\right)}}{2 \mathrm{a}} \tag{3}
\end{align*}
$$

where:

$\mathrm{a}=\mathrm{R}_{(\min ) 25} \mathrm{~V} \mathrm{R}_{\mathrm{JA}} \mathrm{K}$
The following example shows the "worst case" degree of current sharing that can be expected, by applying the above relationships to the IRF150 HEXFET, and making the following assumptions:

$$
\begin{aligned}
\mathrm{R}_{(\max ) 25} & =0.045 \Omega \\
\mathrm{R}_{(\min ) 25} & =0.03 \Omega \\
\mathrm{R}_{\mathrm{JA}} & =3 \mathrm{deg} \cdot \mathrm{C} / \mathrm{W} \\
\frac{\mathrm{I}_{\mathrm{TOT}}}{(\mathrm{~N}-1)} & =20 \mathrm{~A} \\
\mathrm{~K} & =0.006 \text { per degree } \mathrm{C} \\
\mathrm{~T}_{\mathrm{A}} & =35^{\circ} \mathrm{C}
\end{aligned}
$$

Using the relationships (1), (2), and (3) above, it can be calculated that the "worst case" maximum value of device current is 27 A for the hypothetical situation where all devices but one have high limiting ON resistance, of $0.045 \Omega$, and carry 20 A each, whereas the remaining one has low limiting $O N$ resistance of $0.03 \Omega$.

## Dynamic Sharing of Current Under Switching Conditions

## Turn-On

It is necessary to take positive steps to ensure that the current is distributed properly between a group of parallel connected devices during the switching transition. Since the HEXFETs will not all have identical threshold and gain characteristics, some will tend to switch sooner than others, and attempt to take more than their share of the current. Adding to the problem is the fact that circuit inductance associated with each device may be different, and this will also contribute to unbalancing the current under switching conditions. A detailed analysis of these waveforms can be found in Ref. 2. Here we will limit ourselves to a brief qualitative description of the differ-
ent events that occur during a switching transition.
The problem will be introduced by considering the switching waveforms for the basic chopper circuit, shown in Figure 5, which contains a single HEXFET in each of the "motoring" and "regenerating" positions. We will consider the motoring mode of operation, under which HEXFET 1 is switched ON and OFF, while the motor current (assumed to be smooth, due to the motor inductance) alternates between this HEXFET and the body-drain diode of HEXFET 2, which acts as a freewheeling rectifier.
Figure 13 shows waveforms of drain current, drain-to-source voltage, and gate voltage during the turn-ON interval. We have already seen that in order to limit the peak recovery current of the body diode of HEXFET 2, the gate drive voltage for HEXFET 1 must be applied at a controlled rate. This is the reason that the applied drive pulse is shown increasing at a relatively slow rate.
At time, $\mathrm{t}_{0}$, the drive pulse starts its rise. At $t_{1}$, it reaches the threshold voltage of the HEXFET, and the drain current starts to increase. At this point, two things happen which make the gate-source voltage wave-


Figure 13. Waveforms at Turn-ON - Single HEXFET


Figure 14. Diagrammatic Representation of Effects When Switching-ON
form deviate from its original "path." First, inductance in series with the source which is common to the gate circuit develops an induced voltage, as a result of the increasing source current. This voltage counteracts the applied gate drive voltage and slows down the rate-of-rise of voltage appearing directly across the gate and source terminals; this, in turn, slows down the rate-of-rise of the source current. This is a negative feedback effect; increasing current in the source produces a counteractive voltage at the gate, which tends to resist the change of current.
The second factor that influences the gate-source voltage is the socalled "Miller" effect. During the period $t_{1}$ to $t_{2}$, some voltage is dropped across circuit inductance in series with the drain, and the drainsource voltage starts to fall. The decreasing drain-source voltage is reflected across the drain-gate capacitance, pulling a discharge current through it, and increasing the effective capacitance load on the drive circuit. This, in turn, increases the voltage drop across the impedance of the drive circuit and decreases the rate-of-rise of voltage appearing between the gate and source terminals. This also is a negative feedback effect; increasing current in the drain results in a fall of drain-to-source voltage, which, in turn, slows down the rise of gate-source voltage and tends to resist the increase of drain current. These effects are illustrated diagrammatically in Figure 14.
This state of affairs continues throughout the period $t_{1}$ to $t_{2}$, while the current in the HEXFET rises to the level of the current, $\mathrm{I}_{\mathrm{M}}$, already flowing in the freewheeling rectifier, and it continues into the next period, $t_{2}$ to $t_{3}$, while the current increases further, due to the reverse recovery of the freewheeling rectifier.
At time $t_{3}$, the freewheeling rectifier starts to support voltage, while the drain current and the drain voltage start to fall. The rate-of-fall of drain voltage is now governed by the Miller effect, and an equilibrium condition is reached, under which the drain voltage falls at just the rate necessary for the voltage between gate and source terminals to satisfy the level of drain current established by the load. This is why the gate-to-source voltage falls as the recovery current of the freewheeling rectifier falls, then stays constant at a level corresponding to the motor current, while the drain voltage is falling.

Finally, at time $t_{4}$, the HEXFET is switched fully ON, and the gate-tosource voltage rises rapidly towards

the applied "open circuit" value.
The gate-to-source voltage waveform for the circuit shown in Figure 5, with just a single device in each position, provides the clue to the difficulties that can be expected with parallel connected devices. The first potential difficulty is that if we apply a common drive signal to all gates in a parallel group, then the first device to turn ON - the one with the lowest threshold voltage - will tend to slow the rise of voltage on the gates of the others, and further delay the turnON of these devices. This will be due to the Miller effect. The inductive feedback effect, on the other hand, only influences the gate voltage of its own device (assuming that each source has its own separate inductance).

The second potential difficulty is that if the individual source inductances are unequal, then this will result in dynamic unbalance of current, even if the devices themselves are perfectly matched. Obviously, the solution to this is to ensure that inductances associated with the individual devices are as nearly equal as possible. This can be done by proper attention to the circuit layout.

As examined in detail in Ref. 3, there are several other circuit and device parameters that will contribute to dynamic unbalance. The conclusions presented in the above mentioned paper indicate, however, that the problem is not severe, as long as attention is paid to the following points, in order to ensure satisfactory sharing of current between parallel

## HEXFETs at turn-ON:

- Threshold voltages should be within determined limits.
- Stray inductances throughout the circuit should be equalized by careful layout.
- Gates should be decoupled with individual resistors, but not more than strictly required, as it will be explained later.


## Turn-Off

Similar considerations apply to the dynamic sharing of current during the turn-OFF interval. Figure 15 shows theoretical waveforms for HEXFET 1 in the circuit of Figure 3 during the turn-OFF interval. At $t_{0}$, the gate drive starts to fall. At $t_{1}$, the gate voltage reaches a level that just sustains the drain current, I. The drain-to-source voltage now starts to rise. The Miller effect governs the rate-of-rise of drain voltage and holds the gate-to-source voltage at a level corresponding to the constant drain current. At $\mathrm{t}_{3}$, the rise of drain voltage is complete, and the gate voltage starts to fall at a rate determined by the gate-source circuit impedance, while the drain current falls to zero.
Figure 16 shows theoretical waveforms for two parallel connected HEXFETs with their gates connected directly together. For purposes of discussion, the source inductance is assumed to be zero. At $t_{1}$, the gate voltage reaches the point at which HEXFET B can no longer sustain its drain current. The load current now


Figure 16. Waveforms at Turn-OFF - Two HEXFETs with Common Gates and Common Sources
redistributes; current in HEXFET B decreases, while that in HEXFET A increases. At $t_{2}$, HEXFET B can no longer sustain its current; both HEXFETs now operate in their "linear" region, and the drain voltage starts to rise. The gate-to-source voltage is kept practically constant by the Miller effect, while the currents in the two HEXFETs remain at their separate levels. Clearly, the unbalance of current in this example is significant.
While a turn-off unbalance is potentially a more serious problem, the analysis in Ref. 3 shows that this is not so in practice as long as the devices are turned off with a "hard" (very low impedance) gate drive. This by itself will almost guarantee limited dynamic unbalance at turn-off.
In summary, to achieve good sharing at turn-off the same precautions should be used as for turn-on, with the addition of a "hard" drive.
Figure 17 shows that when using paralleled devices, a low impedance path is generated that may be prone to parasitic self oscillations. For this reason some degree of gate decoupling is needed as necessary to prevent oscillations.


Figure 17. Low Impedance Path for Parasitic Oscillation for Unbalanced Parallel Branches

## A Complete Functional Control Scheme for a Two-Quadrant Chopper

A simplified functional diagram of the control and drive circuitry for a two-quadrant HEXFET chopper is shown in Figure 18; this is intended to demonstrate the basic operating principle of the overall chopper system, and differs in some minor details from the actual practical circuitry presented later (Figure 22).
The control system has an outer voltage feedback loop, which com-
pares the motor voltage with a reference voltage and processes the resulting "error" signal to keep the motor voltage essentially equal to the reference value. In a practical system, the voltage control loop could be complemented with a signal proportional to the armature voltage drop, to give a closer regulation of actual motor speed. Alternatively, the voltage feedback signal could be substituted with a signal from a tachogenerator, to give a more precise speed regulation.
An inner control loop regulates the current to the level required to satisfy the load on the motor. The current control loop also determines the chopper switching frequency by regulating the peak-to-peak ripple current between preset upper and lower limits. This it does by switching the HEXFET ON whenever the current falls a given amount below the reference value, and switching the HEXFET OFF whenever the current rises a given amount above it.
The current control loop also provides instantaneous limiting of the peak HEXFET and motor current. This is accomplished simply by setting a maximum limit on the current reference signal and clamping it to this level. Whenever the instantaneous motor current attempts to exceed the maximum current reference by more than the preset peak ripple current, the HEXFET is immediately switched OFF. Thus, the system is completely self-protecting against overcurrent.
Referring to the functional diagram in Figure 18, the voltage reference is compared with the voltage across the motor; and the error signal is amplified through the voltage error amplifier. The output of the voltage error amplifier is the current reference signal. The voltage error signal is also fed into the motor-regenerate logic comparator. When the voltage error is positive, the current reference is also positive, and the control circuit is demanding "motoring" current. The output of the motor-regenerate logic comparator is high, the motor signal has a logic " 1 " value, while the regen signal has a logic " 0 " value. Switches A and D are closed, while switches B and C are open.
When the current reference is negative, the control circuit is demanding "regenerating" current. The output of the motor-regenerate logic comparator is negative, the regen signal has a logic " 1 " value, while the motor signal has a logic "0" value. Switches B and C are closed, while A and D are open.
The motor-regenerate logic comparator has a built-in hysteresis to


Figure 18. Simplified Control System
prevent unwanted "bouncing" back and forth between the "regeneration" and "motoring" modes of operation, at low current levels.
Consider the "motoring" mode of operation. The positive current reference signal is compared with a signal representing the actual motor current; the difference is amplified through the current error amplifier. The output of this amplifier is fed through switch A , which is closed, to the motor comparator. This comparator produces a " 0 " output signal in response to a positive input signal above a preset threshold level, and a " 1 " output signal in response to a negative input signal below a certain preset level.
The output signal of the motor comparator is isolated and shaped to become the gate drive signal for the "motoring" HEXFET. The "motoring" HEXFET is thereby switched ON when the motor current falls a predetermined amount below the reference and OFF whenever the motor current rises a predetermined amount above the reference value, while the switching frequency automatically adjusts itself to keep the peak-topeak ripple current constant. The peak-to-peak ripple current and operating frequency can be adjusted by
adjusting the hysteresis of the motor comparator.
Note that in the motoring mode, switch D is closed, applying a steady negative input to the regen comparator, and shutting OFF the gate drive signal to the "regenerating" HEXFET. Theoretical waveforms which illustrate the operation of this scheme in the motoring mode are illustrated in Figure 19.
In the regenerating mode of operation, switches B and C are closed. A continuous positive signal is applied to the input of the motor comparator, shutting OFF the drive to the "motoring" HEXFET. The current reference is negative, and the current error signal is fed to the input of the regen comparator. This comparator produces a "l" output signal in response to a positive input signal above a certain preset level, and a " 0 " output signal in response to a negative input signal below a given preset level. The "regenerating" HEXFET is now switched ON whenever the regenerative current from the motor falls a preset amount below the reference value, and OFF whenever the motor current rises a preset amount above the reference value. Theoretical waveforms which illustrate the operation in the regenerating mode
are shown in Figure 20.

## A 48V, 200A Experimental Chopper Power Circuit

A schematic diagram of the power circuit of a experimental laboratory chopper is shown in Figure 21. This employs a total of ten IRF150 HEXFETs connected in parallel for the "motoring" switch, and five IRF150 HEXFETs connected in parallel for the "regenerating" switch.
All HEXFETs are mounted on a 22 -inch length of aluminum heatsink extrusion, with outer dimensions of 5 inches by 3 inches, with the regenerating HEXFETs being isolated electrically from the heatsink.
The assembly is capable of delivering 200A forward "motoring" current and 140A of "regenerating" current. The "motoring" HEXFETs by themselves actually are capable of carrying about 300 A of output current; the 200 A limit is set by the current carrying capacity of the five freewheeling body-drain diodes of the "regenerating" HEXFETs.

## Control and Drive Circuitry

Figure 22 shows a diagram of the control and drive circuitry. This is
based upon the functional circuit shown in Figure 18 and requires no additional explanation other than to point out that for practical reasons, some of the signal polarities are opposite to those assumed for the simplified functional circuit of Figure 18.

## Test Results

Practical test results are shown in Figures 23 through 27.
Figure 23 shows the current when the motor accelerates from standstill to about half speed. The current limit


Figure 19. Theoretical Waveforms for the Motoring Mode of Operation


Figure 20. Theoretical Waveforms for the Regenerating Mode of Operation


Figure 21. Power Circuit Schematic
circuit keeps the peak motor current to just over 200A. The chopping frequency is about 2 kHz .
Figure 24 shows motor current and voltage waveforms when accelerating from half speed to almost full speed, then decelerating back to half speed. The current limit holds the peak motoring current to about 205A, and the peak regenerating current to about 140A.

Figure 25 shows the output voltage and current of the chopper with a passive inductive load. Note the classical linear rise and fall of the current associated with an inductive load.
Figures 26 and 27 show turn-ON and turn-OFF oscillograms respectively for one HEXFET, with the chopper operating with a passive inductive load of 120 A . These waveforms generally agree with the foregoing theoretical discussion. Note, however, in Figure 27, that the gate voltage reverses at a switch-OFF; this is due to resonance between the gate capacitance and circuit inductance.

## Conclusions

This application note has demonstrated the technical feasibility of a DC-to-DC chopper using parallel connected HEXFETs for motor speed control, operating at the 200A level, and the use of HEXFET's bodydrain diode to provide the freewheeling and flyback functions needed for two quadrant operation. The potential attractions of using HEXFETs are simplicity of drive circuitry, ruggedness, speed of response, ease of paralleling and overall compactness.
Power HEXFETs also offer an interesting system advantage in this type of application. Due to the ease of operating at high frequency, a separately excited field winding, with the added motor controlability and superior system performance that this provides, becomes a practical reality. Present-day choppers using bipolar transistors or thyristors generally operate at relatively low frequency (in order to keep them simple), and require a series-connected field winding to keep the motor ripple current to an acceptable level. With the higher chopper frequency made possible by power HEXFETs, on the other hand, the inductance of the motor armature is by itself sufficient to smooth the current, thus allowing the field winding to be disassociated from the armature circuit, and to be independently controlled, offering better system performance and superior control flexibility.
As improvements in circuit design, MOSFET technology, packaging,


Figure 22. Control and Drive Circuit Schematic


Figure 23. Motor Current under Acceleration. Peak Motor Current = 220A. 40A per division. 10ns per division.


Figure 24. Motor Voltage \& Current when Accelerating \& Decelerating. Peak Motoring Current $=205 \mathrm{~A}$. Peak Regenerating Current $=$ 140A. Top Trace: Voltage 25 V per division. Bottom Trace: Current 115A per division.


Figure 25. Output Voltage \& Current of Chopper into Passive Inductive Load - $220 \mu \mathrm{~s}$ per division. Lower Trace: Voltage 10V per division.
and device costs all take place, the type of system described in this application note will become economically as well as technically superior to today's chopper systems using bipolar transistors or thyristors.

## References:

1. International Rectifier Application Note AN934A: "The HEXFET Integral Body Diode".
2. International Rectifier Application Note AN947: "Understanding HEXFET Switching Performance".
3. J.B. Forsythe: "Paralleling of Power MOSFETs," IEEE-IAS Conference Record, October 1981.

## Acknowledgements

The assistance of H. Murphy and T. Gilmore of Allis Chalmers, and of F. Stich of Siemens Allis, in reviewing and commenting upon this application note, and in providing the motor, is gratefully acknowledged.


Figure 26. Turn-On Oscillograms for one HEXFET. Total Output Current $=120 \mathrm{~A} .500$ ns per division. Top Trace: Gate-Source Voltage 5 V per div. Middle Trace: DrainSource Voltage 20 V per div. Lower Trace: Drain Current 10A per div.


Figure 27. Turn-Off Oscillograms for one HEXFET. Total Output Current $=120 \mathrm{~A} .200 \mathrm{~ns}$ per division. Top Trace: Gate-Source Voltage 5V per div. Middle Trace: DrainSource Voltage 5A per div. Lower Trace: Drain Current 5A per div.

# High Voltage, High Frequency Switching Using a Cascode Connection of HEXFET® ${ }^{\circledR}$ and Bipolar Transistor 

(HEXFET is the trademark for International Rectifier Power MOSFETs)
By S. CLEMENTE, B. PELLY, R. RUTTONSHA, B. TAYLOR

## Summary

A cascode connection of high voltage bipolar transistor and low voltage HEXFET is described. A specific example is considered that is capable of switching 10 A at 750 V in 200-300 nanoseconds. The use of this combinational "BIMOS" switch is demonstrated in a 10 A inverter bridge circuit operating at 25 kHz from a dc input voltage up to 750 V .

## Introduction

Power HEXFETs are now firmly established at voltage ratings up to 500 V . Their main attributes are very fast switching speed, permitting switching frequencies of hundreds of kilohertz - very high input impedance, permitting very simple drive circuitry - and absence of second breakdown, permitting reduction or elimination of protection circuitry, and enhanced reliability.

The power HEXFET is a majority carrier device, and its on-state voltage drop is a strong function of voltage rating. A 100 V rated HEXFET, for example, has a voltage drop at rated usable current, at rated maximum junction temperature, of about 2.5 V , while a 500 V rated device has a voltage drop of about 9 V , at rated maximum junction temperature.

MOSFETs with voltage ratings above 500 V are technically feasible, but voltage drop increases rapidly, as illustrated in Figure 1. An 850 V rated MOSFET, for example, would have a voltage drop of about 18 V , and a 1000 V rated MOSFET would have about a 23 V drop. This relationship between voltage drop and voltage rating is presently a barrier to general commercial usage of power MOSFETs at voltage ratings much above 500 V .

Circuit designers would nonetheless welcome an 800 to 1000 V rated device, with the switching performance and Safe Operating Area of a power HEXFET, but with a voltage drop and price - that are lower than those of a comparably rated high voltage MOSFET.

This device, if it existed, would open up a range of application possibilities, such as direct off-line ( 240 V ) high frequency $(20-250 \mathrm{kHz})$ singleended switching power supplies, and direct off-line ( $440 / 480 \mathrm{~V}, 3$-phase) high frequency bridge inverter circuits for motor drives, uninterruptable power supplies, and high power (class D) switching amplifiers.

The concept of using a low voltage, fast switching transistor in the emitter of a second high voltage transistor -


Figure 1. Conduction voltage versus voltage rating of power MOSFET. $\mathrm{T}_{J}=150^{\circ} \mathrm{C}$

## Basic Principle of BIMOS Switch

The basic BIMOS switch is shown in Figure 2. It is switched ON and OFF by control of the gate of the HEXFET. When the HEXFET is ON , the bipolar is ON, since it receives base drive current from the bias supply voltage $\mathrm{V}_{\mathrm{B}}$. When the HEXFET is OFF, the bipolar is also OFF, since its emitter is open-circuited.
The voltage developed across the HEXFET when it is OFF is essentially only the bias voltage supply $\mathrm{V}_{\mathrm{B}}$ (typically 10 to 15 V ). The collectorsource blocking voltage capability of the combined BIMOS switch is the relatively high $\mathrm{V}_{\text {CBo }}$ rating of the bipolar, because of the "common base" configuration. In addition, the switching speed of the bipolar is much faster than is achievable in the usual common emitter connection. In essence, this is because the "forcible" opening of the emitter at switch-OFF diverts the collector current in its entirety out of the base.
Since the ON or OFF condition of the BIMOS switch is controlled at the gate of the HEXFET, the input impedance is that of the HEXFET; the externally applied drive current is only that needed to charge and discharge the self capacitance of the HEXFET.
Consideration of a specific example - the 2N6547 bipolar transistor in combination with the IRF131 HEXFET - will illustrate typical performance characteristics. Figure 3 shows the Switching Safe Operating Area of the 2 N 6547 transistor in common base configuration. Also shown is the Safe Operating Area for the common emitter configuration. Note the substantially wider Safe Operating Area for common base, reflecting the 850 V $\mathrm{V}_{\text {CBO }}$ rating versus the $400 \mathrm{~V} \mathrm{~V}_{\text {CEO }}$ rating of this device.

Table 1 shows typical switching times of the 2 N 6547 in the common base connection, for different conduction times, when switching 10A in a 650 V circuit. The storage times (180ns to 1000 ns ) are considerably shorter than for the common emitter connection (typically 2 to $4 \mu \mathrm{~s}$ ), as are the switching times ( 40 ns to 230 ns versus 1 to $1.5 \mu \mathrm{~s}$ ).
Table 1. Turn-Off Switching Times 2N6547 (Common Base). Clamped Inductive Load.

| On Time | Storage <br> Time | Switching <br> Time |
| :---: | :---: | :---: |
| $1 \mu \mathrm{~s}$ | 180 ns | 40 ns |
| $2 \mu \mathrm{~s}$ | 200 ns | 50 ns |
| $4 \mu \mathrm{~s}$ | 400 ns | 85 ns |
| $6 \mu \mathrm{~s}$ | 520 ns | 120 ns |
| $8 \mu \mathrm{~s}$ | 620 ns | 160 ns |
| $10 \mu \mathrm{~s}$ | 770 ns | 170 ns |
| $15 \mu \mathrm{~s}$ | 900 ns | 210 ns |
| $20 \mu \mathrm{~s}$ | 1000 ns | 230 ns |



Figure 2. Cascode connection of HEXFET and bipolar


Figure 3. Comparison of common emitter and common base switching SOA of 2N6547 Bipolar


Figure 4. Maximum conduction voltage of BIMOS switch using 2N6547 and IRF131

## Test Conditions

for Table 1 are:

$$
\begin{aligned}
& I_{\mathrm{C}}=10 \mathrm{Amps} \\
& \mathrm{I}_{\mathrm{BI}}=2 \mathrm{Amps} \\
& V_{\text {collector }}=650 \mathrm{VDC}
\end{aligned}
$$

Switching time is the sum of collector voltage rise time and collector current fall time, measured from $10 \%$ collector voltage to $10 \%$ collector current.
As illustrated in Figure 4, the conduction voltage drop across the BIMOS switch at a load current of 10A (the maximum usable current of the 2 N 6547 ) is about 6.8 V . This compares with about 18 V for an equivalent $10 \mathrm{~A}, 850 \mathrm{~V}$ rated HEXFET.

## Circuit Implementation

In practice it will generally be more convenient to replace the fixed voltage supply $\mathrm{V}_{\mathrm{B}}$ in Figure 2 with a proportional base drive, derived from a current transformer in the collector circuit. A practical circuit is shown in Figure 5.
The capacitor Cl is charged to the voltage of the zener diode DZ1 when the BIMOS switch is OFF. When the HEXFET is switched ON, base drive for the bipolar is initially derived from C 1 . Once the collector current is estab-


Figure 6. Oscillograms for BIMOS switch of Figure 5 when switching $650 \mathrm{~V}, 10 \mathrm{~A}$ into resistive/inductive load ( $65 \Omega, 50 \mu \mathrm{H}$ ) with parallel clamping diode


Figure 5. Practical implementation of BIMOS switch (For component detail see Table 2, page 6.)
lished, CT1 supplies steady base drive current to the bipolar.

With this particular transformer the maximum ON time of the switch when carrying 10 A is about $25 \mu \mathrm{~s}$, and the minimum OFF time - required to reset the current transformer - is about $1.5 \mu \mathrm{~s}$. The peak "reset" voltage across the secondary of the current transformer is approximately 135 V ; this is determined largely by circuit capacitance. Typical operating oscillograms for this basic BIMOS switch are shown in Figures 6 through 10. A brief description of these waveforms follows:

Figure 6(a) shows waveforms of voltage and current when switching $650 \mathrm{~V}, 10 \mathrm{~A}$. The load has approximately $65 \Omega$ resistance and $50 \mu \mathrm{H}$ series inductance, with a clamping (freewheeling) diode connected across it. The relatively slow rate of rise of current at switch ON is due to the load inductance. Note the rapid fall time of the voltage during turn ON and the rapid rise and fall times of the voltage and current during turn OFF.

Figure 6(b) shows the base current in the bipolar transistor, the voltage across DZI, and the drive voltage at the gate of the HEXFET. Note the initial "spike" of base current supplied by the capacitor C1. Note also the reverse base current of 10A during the storage period, equal to the 10 A collector current, due to the open emitter. The storage time for this 10 A collector


Figure 7. Voltage and current waveforms for BIMOS switch of Figure 5 (a) at turn-ON, and (b) at turn-OFF, when switching 650V, 10 A , into resistive/inductive load $(65 \Omega, 50 \mu \mathrm{H})$ with parallel clamping diode


Figure 8. Base drive circuit waveforms for BIMOS switch of Figure 5 when switching 10 A (a) $5 \mu \mathrm{~s} / \mathrm{div}$ (b) expanded to $1 \mu \mathrm{~s} / \mathrm{div}$ to show details of turn-OFF


Upper: 5A/div $5 \mu \mathrm{~s} /$ div
Middle: 5A/div Lower: 50V/div
Figure 9. Base drive circuit waveforms for BIMOS switch of Figure 5 with conduction time greater than the $25 \mu$ s maximum limit permitted by CT1
current level and $18 \mu$ s conduction time is approximately $1 \mu \mathrm{~s}$.

Figure 7 shows expanded voltage and current waveforms for the BIMOS switch at turn-ON and turn-OFF. The voltage fall time at turn-ON is less than 100 ns , and the combined voltage rise time and current fall time at turnOFF for this $18 \mu \mathrm{~s}$ conduction time is about 200 nanoseconds.

Figure 8 shows base drive waveforms for the bipolar. The reset voltage spike across the secondary of CT1 has a peak value of approximately 135 V . The reset time is approximately $1.5 \mu \mathrm{~s}$.

Figure 9 shows base drive waveforms for a "forbidden" operating mode when the conduction time is extended beyond the $25 \mu \mathrm{~s}$ maximum permitted by this particular current transformer. The transformer starts to saturate after about $28 \mu \mathrm{~s}$, collapsing the base drive to the transistor. Since
the HEXFET is still switched ON, the emitter of the bipolar is still "grounded." The collector current continues to flow for the relatively long "grounded emitter" storage time of the bipolar about $12 \mu \mathrm{~s}$. (To add insult to injury, negative base current is zero; this would normally be applied to the grounded emitter configuration to shorten storage time.) The "grounded base" storage time, by contrast, (Figure 6(b)) is about $1 \mu \mathrm{~s}$.

Figure 10 shows the effect on the switching waveforms of changing the
voltage of zener diode DZ1 (Figure 5) With a zener voltage of 5 V (Figure 10(a)), the fall time of the voltage at turn-ON is relatively slow ( 100 ns ), since the capacitor Cl is charged to only 5 V , and supplies only a mediocre "spike" of base current at turn-ON. During the storage time at turn-OFF the collector-drain voltage becomes the zener voltage of DZ1 plus the col-lector-base voltage; this voltage is relatively low, because the zener voltage is relatively low. Dissipation during this period is therefore relatively small.

With a zener voltage of 18 V (Figure

10(b)) the fall time of the voltage at turn-ON is reduced to about 50 ns , because of the increased charge in Cl . The collector-drain voltage at turnOFF during the storage time is, however, relatively high, because the zener voltage is relatively high, and dissipation during this period is increased.

Judicious selection of the zener voltage will minimize the total switching losses. The 10 V zener used in Figure 5 and 11 was judged to be nearoptimum.

TURN-ON


TURN-OFF



100ns/div


Voltage: $100 \mathrm{~V} / \mathrm{div}$
Current: 5A/div

Figure 10. Voltage and current waveforms at turn-ON and turn-OFF for the BIMOS switch of Figure 5 when switching 10 A at 650 V with DZ1 voltage (a) 5 V and (b) 18 V


Figure 11. BIMOS bridge circuit

Table 2. Components Listing for Figure 5 and 11.

## LIST OF COMPONENTS FOR BIMOS BRIDGE CIRCUIT

$\mathrm{Q}_{1}, \mathrm{Q}_{3}, \mathrm{Q}_{5}, \mathrm{Q}_{7}$
$\mathrm{Q}_{2}, \mathrm{Q}_{4}, \mathrm{Q}_{6}, \mathrm{Q}_{8}$
$\mathrm{C}_{1}, \mathrm{C}_{3}, \mathrm{C}_{5}, \mathrm{C}_{7}$
$\mathrm{C}_{2}, \mathrm{C}_{4}, \mathrm{C}_{6}, \mathrm{C}_{8}$
$\mathbf{R}_{1}, \mathrm{R}_{3}, \mathrm{R}_{5}, \mathrm{R}_{7}$
$\mathrm{R}_{2}, \mathrm{R}_{4}, \mathrm{R}_{6}, \mathrm{R}_{8}$
$\mathrm{D}_{1}, \mathrm{D}_{5}, \mathrm{D}_{9}, \mathrm{D}_{13}$
$\mathrm{D}_{2}, \mathrm{D}_{6}, \mathrm{D}_{10}, \mathrm{D}_{14}$
$\mathrm{D}_{3}, \mathrm{D}_{7}, \mathrm{D}_{11}, \mathrm{D}_{15}$
$\mathrm{D}_{4}, \mathrm{D}_{8}, \mathrm{D}_{12}, \mathrm{D}_{16}$
$\mathrm{DZ}, \mathrm{DZ}_{2}, \mathrm{DZ}_{3}, \mathrm{DZ}_{4}$
$\mathrm{CT}_{1}, \mathrm{CT}_{2}, \mathrm{CT}_{3}, \mathrm{CT}_{4}$

IR2N6547
IRF131
$0.1 \mu \mathrm{~F}$
$0.068 \mu \mathrm{~F}, 1000 \mathrm{~V}$
100k 1/2W
100k 2W
UES1305
IR IN4007
Two IR 40SL6 connected in series with sharing resistors
12FL100S05
10 V zener diode, 1.5 W
Primary 2 turns \#16
Secondary 10 turns \#24
Core TDK H5B2T10-20-5

## A BIMOS Bridge Inverter Operating at 650-750V DC, 10A, 25kHz

A major circuit application area for a BIMOS switch is in high frequency bridge inverters operating from 440 / $480 \mathrm{~V}, 1$ or $3-$ phase lines, for large switching power supplies, motor drives, welding, induction heating, uninterruptible power supplies, high power switching amplifiers, and so on.

The feasibility of a BIMOS switch for this type of application has been demonstrated in an experimental single phase BIMOS bridge circuit operating from 650 to 750 V DC at $10 \mathrm{~A}, 25 \mathrm{kHz}$. A diagram of the power circuit is shown in Figure 11. The test results reported in this article are for an inductive load, with a blocking capacitor, $\mathrm{C}_{\text {output }}$, used to prevent DC load saturation. The experimental control and drive circuitry is shown in Figure 12.


Figure 12. Control and drive circuit for BIMOS bridge
Table 3. Components Listing for Figure 12.
LIST OF COMPONENTS FOR CONTROL AND DRIVE CIRCUIT FOR BIMOS BRIDGE

| $\mathrm{Q}_{1}, \mathrm{Q}_{3}, \mathrm{Q}_{5}, \mathrm{Q}_{7}$ | IRFD9121 | $\mathrm{R}_{3}$ | $5 \mathrm{k} \Omega$, ten turn potentiometer $1 / 4 \mathrm{~W}$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{Q}_{2}, \mathrm{Q}_{4}, \mathrm{Q}_{6}, \mathrm{Q}_{8}$ | IRFDII1 | $\mathrm{R}_{4}$, $\mathrm{R}_{5}$ | 150』, 2W |
| $\mathrm{IC}_{1}$ | Texas Instrument TL494 | $\mathrm{R}_{6}, \mathrm{R}_{7}, \mathrm{R}_{12}, \mathrm{R}_{17}$ | $22 \Omega, 1 / 4 \mathrm{~W}$ |
| $\mathrm{IC}_{2}, \mathrm{IC}_{4}$ | MC14528B | $\mathrm{R}_{8}, \mathbf{R}_{10}, \mathrm{R}_{13}, \mathrm{R}_{15}$ | $4.7 \mathrm{k} \Omega, 1 / 4 \mathrm{~W}$ |
| $\mathrm{IC}_{3}, \mathrm{IC}_{5}$ | MC14093B |  | $500 \mathrm{k} \Omega, 1 / 4 \mathrm{~W}$ ten turn potentiometer |
| $\mathrm{C}_{1}$ | $0.01 \mu \mathrm{~F}$ | $\mathrm{R}_{11}, \mathrm{R}_{14}, \mathrm{R}_{16}$ | $50 \mathrm{k} \Omega, 1 / 4 \mathrm{~W}$ ten turn potentiometer |
| $\mathrm{C}_{2}{ }^{\text {C }}$ | ${ }^{68 p F}$ | $\mathrm{T}_{1}, \mathrm{~T}_{2}$ | Primary: 40 turns \#24 |
| $\mathrm{C}_{3}, \mathrm{C}_{4}, \mathrm{C}_{5}$ | . $0068 \mu \mathrm{~F}$ |  | Secondary: 40 turns \#24 |
| $\mathrm{R}_{1}$ | $5 \mathrm{k} \Omega$, ten turn potentiometer |  | Core TDK $\mathrm{H}_{5} \mathrm{~B}_{2} \mathrm{Tl} 10-20-5$ |
| $\mathrm{R}_{2}$ | $2.2 \mathrm{~K} 1 / 4 \mathrm{~W}$ |  |  |

Idealized gating waveforms for the BIMOS switches are shown in Figure 13. Each leg or "pole" of the inverter circuit is gated to deliver a $180^{\circ}$ square wave of output voltage (with respect to DC midpoint potential), with a short deadtime when switching from an upper to a lower device, and vice versa, to allow for the storage time of the BIMOS switch. Pulse width control of the output voltage of the bridge is obtained by phase-shifting the gating waveforms applied to the two legs of the bridge. With this gating regime two of the four switches are always gated ON (except during the short crossover dead-time), and the output voltage waveform is always defined by
the gating pattern, independent of the load characteristics.

A "simpler" gating regime under which diagonally opposite pairs of switches were simultaneously gated ON for a controllable time, with all gating signals being removed during the intervening periods, was unsatisfactory. This is because substantial oscillation took place between the self capacitance of the switch and the inductance of the load, once inductive current feedback from the load to the DC source was completed, and the BIMOS switches were then left temporarily "floating" with no gating signals applied to them. Operation with
this "incorrect" gating regime is illustrated by the oscillograms in Figure 14.

Figures 15 through 24 show waveforms which illustrate the operation of this experimental BIMOS bridge circuit. The dc input voltage for Figures 15 through 23 is 650 V , and for Figure 24 it is 750 V . A description of these oscillograms follows:

Figure 15(a) shows output voltage and current waveforms with partialwidth output voltage pulses, and Figure 15(b) shows corresponding waveforms with almost "full" width output voltage. The peak current for this latter case is approximately 10 A .


Figure 13. Gating regime for experimental BIMOS bridge


Figure 14. Output current and voltage waveforms with "incorrect" gating regime. Inductive load


Figure 15. Output voltage and current of BIMOS bridge circuit with 650 V DC input
(a) "Partial" output voltage
(b) "Full" output voltage

Figures 16(a) and (b) show the output voltage and gating pulses for BIMOS switches No's 3 and 4 at partial and full ouput voltage respectively.

Figure 17 shows voltage and current waveforms for the No. 1 BIMOS
switch/feedback diode combination, at partial and full output voltage. Note the relatively long period of "negative" freewheeling current in the feedback diode at partial output because of the relatively short period of the "active" output voltage pulse.

Figure 18 shows an expanded trace of voltage and current for the No. 1 BIMOS switch/feedback diode combination, during the time that the No. 3 switch turns off, forcing inductive load current into the No. 1 feedback diode.


Figure 16. Output voltage and gate drive voltages for BIMOS bridge. 650 V DC input. (a) "Partial" output voltage (b) "Full" output voltage


Figure 17. Voltage and current for BIMOS switch/feetback diode combination. 650V DC input.
(a) "Partial" output voltage (3A peak at switch-off) (b) "Full" output voltage (10A peak at switch-off)


Voltage: $100 \mathrm{~V} / \mathrm{div} 5 \mu \mathrm{~s} / \mathrm{div}$
Current: 2A/div


Voltage: $100 \mathrm{~V} / \mathrm{div} \quad 5 \mu \mathrm{~s} / \mathrm{div}$ Current: 5A/div

Figure 18. Voltage and current for No. 1 BIMOS switch/feedback diode combination when No. 3 turns-off and current commutates into No. 1 feedback diode. 650V DC input.
(a) "Partial" output voltage (3.5A peak at commutation) (b) "Full" output voltage (10A peak at commutation)


Voltage: $100 \mathrm{~V} /$ div Current: $2 \mathrm{~A} /$ div
Figure 19. Voltage and current for BIMOS switch at partial output voltage when switching off 3A.
(a) $1 \mu \mathrm{~s} / \mathrm{div}$ (b) $100 \mathrm{~ns} / \mathrm{div} 650 \mathrm{~V}$ DC input.


Figure 20. Voltage and current for BIMOS switch at full output voltage when switching off 10 A .
(a) $1 \mu \mathrm{~s} / \mathrm{div}$ (b) $100 \mathrm{~ns} / \mathrm{div} 650 \mathrm{~V}$ DC input.


Figure 21. Voltage and current waveforms for BIMOS switch and feedback diode (No. 1) 650V DC input.
(a) "Partial" output voltage (b) "Full" output voltage

Figure 19 shows voltage and current waveforms for the BIMOS switch at partial output voltage, when turning off 3 A . The storage time is approximately 600 ns , and the sum of the voltage rise and current fall times is about 500 ns .

Figure 20 shows similar waveforms at full output voltage, when turning off 10 A . The storage time is about

500 ns , and the sum of the voltage rise and current fall times is about 300 ns .

Note that the current waveforms in Figures 19 and 20 include the current in the clamping circuit D3, C2, R3 (Figure 11). The current fall-times seen in these oscillograms are therefore greater than for the BIMOS switch itself.

Figure 21 shows waveforms of voltage and current for the No. 1 BIMOS switch/feedback diode combination, and the waveform of current for the feedback diode by itself. Note the "notch" of current "missing" from the feedback diode current waveform. The "missing" current flows through the base-collector junction of the bipolar transistor, as explained below.


Figure 22. Output voltage, collector current, and gate voltage waveforms. (Switch No. 1) 650 V DC input.
(a) "Partial" output voltage (3A peak) (b) "Full" output voltage (10A peak)


Figure 23. Base current, zener voltage, and gate voltage waveforms for BIMOS switch. 650V DC input.
(a) "Partial" output voltage (b) "Full" output voltage
Voltage: $500 \mathrm{~V} / \mathrm{div} \quad 10 \mu \mathrm{~s} / \mathrm{div} \quad$ Current: $5 \mathrm{~A} / \mathrm{div}$


Figure 24. Waveforms of (a) Output voltage and current and (b) Switch voltage and current at turn-off. 750 V DC input

Figure 22 shows waveforms of output voltage, collector current, and gate voltage for BIMOS switch No. 1. Note the negative collector current notches - the "missing" feedback diode current notches referred to above - which occur just after the opposite device in the same inverter leg has turned OFF, but before the No. 1 HEXFET is gated ON. During
this period, the inductive load current flows through the bipolar transistor's collector base junction, which is forward biased by the voltage on the capacitor Cl . By the time the HEXFET is gated ON, whatever charge still remains on capacitor Cl is rapidly discharged through the HEXFET, and the load current transfers into the feed back diode (D4).

Figure 23 shows waveforms of base current, zener voltage, and gate voltage for BIMOS switch No. 1. The "notch" of base-collector current referred to above can be seen on the base current waveform. This notch of current substantially discharges capacitor Cl by the time the HEXFET is gated ON.

Figure 24 shows waveforms of out-

Table 4. Comparisons Between Alternative Devices

|  | BIMOS SWITCH | HIGH VOLTAGE HEXFET | GTO |
| :--- | :--- | :--- | :--- |
| Maximum voltage capability | 1000V | 1000 V | 1800 V |
| Switching speed | Fast <br> 40ns to 250ns fall time <br> 180ns to 1 $\mu \mathrm{s}$ storage | Very Fast <br> 50 to 100ns fall time <br> No storage | Moderate <br> 1 to $2 \mu \mathrm{~s} \mathrm{fall} \mathrm{time}$ <br> $1 \mu \mathrm{~s}$ storage |
| Voltage drop | Moderate | High | Low |
| Snubber energy | Low | Low | High |
| Relative efficiency | Good at intermediate to high <br> frequency | Good at high frequency. <br> Moderate at low frequency. | Good at low frequency. <br> Poor at high frequency. |
| Overload capability | Poor | Good | Good |
| Drive Circuitry | Simple | Simple | Complex |
| Relative cost | Low/moderate | High | Low |

Table 5. Approximate Cost Comparison

|  | 850 V 10 A BIMOS |  | 850 V 10 A HEXFET | $850-1500 \mathrm{~V} 10 \mathrm{~A}$ GTO |
| :--- | :---: | :---: | :---: | :---: |
| Basic Device Cost | 2 N 6547 | $\$ 2.90$ | $\$ 20.00^{*}$ | $\$ 4.00^{*}$ |
|  | IRF131* | 2.00 |  | 0.70 |
| Other circuit components | 3.60 |  | 0.50 | 3.00 |
| Drive circuitry (isolated) | 0.50 |  | 21.00 | 7.70 |
| Total $\$$ | 9.00 |  |  |  |

*Estimated 10K piece price, 1984 put voltage, output current, and voltage and current for the No. 1 BIMOS switch at turn-OFF, with a DC input voltage of 750 V . The peak load current is about 10A. These waveforms are included to demonstrate the solid capability of the BIMOS switch to operate at a voltage close to the $\mathrm{V}_{\text {сво }}$ rating of the bipolar - and actually represent a slight excursion beyond the limits of the common base Safe Operating Area shown in Figure 3 for the 2N6547.

## Comparison With Alternatives

Alternative candidate devices to the BIMOS switch are (a) a single high voltage HEXFET (or two HEXFETs connected in series, which would have approximately similar characteristics) and (b) a gate turn-off thyristor (GTO).

Each of the three alternatives has its own particular features, and each will find use in the applications in which it best fits. A comparison between the most salient features of a BIMOS switch, a high voltage HEXFET, and a GTO is given in Table 4. Table 5 gives an approximate comparison of component costs; this provides an indication of relative costs, and is not exact. It does not include circuit assembly costs, which will have a modifying effect, but will not greatly alter the relative comparison.

The following general summary can be made:
(a) A high voltage HEXFET (or two HEXFETs connected in series) offers the fastest switching speed, and therefore has the greatest advantage at high frequency (say 200 kHz and above). For lower frequency it will generally not be the best choice for applications requiring $850-1000 \mathrm{~V}$ rating, because voltage drop and cost are relatively high.
(b) The GTO offers the highest voltage capability - up to 1800 V and will generally be the best choice for applications that require device voltage ratings substantially in excess of 1000 V , provided that the operating frequency is not too high - say 10 to 15 kHz maximum. (It is to be noted, however, that the GTO can be operated at higher frequency, perhaps up to 50 kHz , by operating at reduced current and/or voltage. But cost per switching volt-ampere then increases significantly.)
Switching speed of the GTO at normal "rated" conditions is relatively slow, and snubber energy is relatively high, Snubber losses per device could typically be 50 W for a GTO switching 10 A at 700 V , at 10 kHz - unless a complex "lossless" snubber circuit is used. Drive
circuitry for the GTO is also relatively complex.
(c) The BIMOS switch offers higher frequency than the GTO, up 100 or 200 kHz , with relatively good efficiency. Its cost is significantly lower than for a high voltage HEXFET, but higher than for a GTO. Several discrete components are needed to make a BIMOS switch, which is a disadvantage, but external drive circuitry is simple.
Another possibility, not included in the above comparison, would be a cascode connection of GTO and low vottage HEXFET. This would offer higher voltage capability than the BIMOS switch, but would have slower switching speed, higher losses, and probably somewhat higher cost. It would have the advantage over the GTO on its own of much simpler external drive circuitry, and improved switching speed.

## Conclusion

The BIMOS switch should be considered as a serious candidate for applications requiring device voltage ratings up to 1000 V , operating frequency up to one or two hundred kilohertz, and power levels up to tens of kilowatts.

# Linear Power Amplifier Using Complimentary HEXFETs̊ 

## By Peter Wilson

## Introduction

The class AB amplifier described in this application note uses a complementary pair of HEXFET devices as the output stage. This feature offers performance improvements over the equivalent bipolar output stage and allows a reduction in the complexity of the driver circuit, the output devices being driven by a single class A driver.

The design described will deliver 60 W rms into a 4 ohm load when working from $\pm 30 \mathrm{~V}$ supplies. The bandwidth is in excess of 100 kHz , but may be tailored to the user requirements by making component value changes.

## Circuit Description

The amplifier circuit diagram is shown in Figure 1, and the components listing in Table 1. Split power supply rails ( $\pm \mathrm{V}_{\mathrm{DD}}$ ) are used, giving improved rejection of power supply ripple and allowing the load, $\mathrm{R}_{\text {load }}$, to be direct coupled. The output devices $\mathrm{Q}_{5}, \mathrm{Q}_{6}$, operate in source follower configuration. This offers a twofold advantage; a) the possibility of oscillation in the power output stage is reduced as the voltage gain is less than unity and b) signal feedback through the heatsink on which the devices are assembled is eliminated as the drain terminal, which is electrically connected to the tab on the TO220 package, is at dc voltage.
Symmetrical output is achieved by providing "bootstrapped" drive to the gate of the n -channel device, $\mathrm{Q}_{5}$, from the output. The use of the bootstrap circuit, $\mathrm{C}_{4}, \mathrm{R}_{8}, \mathrm{R}_{9}$ also allows
the driver transistor, $\mathrm{Q}_{4}$, to operate at near constant current which improves the linearity of the driver stage. The diode $\mathrm{D}_{1}$ acts as a clamp for the bootstrap circuit, restricting the positive voltage at the gate of $\mathrm{Q}_{5}$ to $+\mathrm{V}_{\mathrm{DD}}$. This allows symmetry to be maintained under overload conditions.
Transistor $\mathrm{Q}_{3}$ and resistors $\mathrm{R}_{11}$, $\mathrm{R}_{12}, \mathrm{R}_{13}$ provide gate-source offset voltage for the output devices. $\mathrm{R}_{12}$ is variable, allowing adjustment of the output quiescent current for varia-
tion in HEXFET threshold voltage. A degree of temperature compensation is built into the circuit as both the bipolar transistor, $\mathrm{Q}_{3}$, emitter base voltage and the combined threshold voltages of the HEXFETs, $\mathrm{Q}_{5}$, Q6 have a temperature coefficient of $-0.3 \% /{ }^{\circ} \mathrm{C}$.

The class A driver transistor, $\mathrm{Q}_{4}$, operates at a bias current determined by resistors $\mathrm{R}_{8}, \mathrm{R}_{9}$, nominally 5 mA . $\mathrm{Q}_{4}$ is driven by a PNP differential input pair, $\mathrm{Q}_{1}, \mathrm{Q}_{2}$. The bias current in the input stage is set to 2 mA by


Figure 1. Class AB Amplifier Circuit Diagram

| Table 1. Components List |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{R}_{1}$ | $4.7 \mathrm{~K} \Omega$ | $\mathrm{R}_{9}$ | $2.7 \mathrm{~K} \Omega$ | $\mathrm{C}_{1}$ | 220 pF | $\mathrm{Q}_{1}, \mathrm{Q}_{2}$, | $2 \mathrm{~N} 4356,2 \mathrm{~N} 5086$ |
| $\mathrm{R}_{2}$ | $47 \mathrm{~K} \Omega$ | $\mathrm{R}_{10}$ | $680 \Omega$ | $\mathrm{C}_{2}$ | $100 \mu \mathrm{~F} 10 \mathrm{~V}$ |  | or equivalent |
| $\mathrm{R}_{3}$ | $15 \mathrm{~K} \Omega$ | $\mathrm{R}_{11}$ | $10 \mathrm{~K} \Omega$ | $\mathrm{C}_{3}$ | $47 \mu \mathrm{~F} 40 \mathrm{~V}$ | $\mathrm{Q}_{3}, \mathrm{Q}_{4}$, | 2N4410,2N5088 |
| $\mathrm{R}_{4}$ | $1.2 \mathrm{~K} \Omega$ | $\mathrm{R}_{12}$ | $1 \mathrm{~K} \Omega$ Pot. | $\mathrm{C}_{4}$ | $47 \mu \mathrm{~F} 40 \mathrm{~V}$ |  | or equivalent |
| $\mathrm{R}_{5}$ | $560 \Omega$ | $\mathrm{R}_{13}$ | $820 \Omega$ | $\mathrm{C}_{5}$ | $2200 \mu \mathrm{~F} 40 \mathrm{~V}$ | $\mathrm{Q}_{5}$ | IRF532 |
| $\mathrm{R}_{6}$ | $47 \mathrm{~K} \Omega$ | $\mathrm{R}_{14}$ | $4.7 \mathrm{~K} \Omega$ | $\mathrm{C}_{6}$ | $2200 \mu \mathrm{~F} 40 \mathrm{~V}$ | $\mathrm{Q}_{6}$ | IRF9532 |
| $\mathrm{R}_{7}$ | $470 \Omega$ | $\mathrm{R}_{15}$ | $10 \Omega 1 \mathrm{~W}$ | $\mathrm{C}_{7}$ | 68 nF | $\mathrm{D}_{1}$ | IN4002 |
| $\mathrm{R}_{8}$ | $2.7 \mathrm{~K} \Omega$ | $\mathrm{R}_{\text {load }} 8 / 4 \Omega$ | $\mathrm{~L}_{1}$ | $3 \mu \mathrm{H}$ aircored |  |  |  |

resistor $\mathbf{R}_{3}$. Negative feedback from the output of the amplifier is fed to the base of $Q_{2}$ by resistor $R_{6}$. Components $\mathrm{R}_{7}, \mathrm{C}_{2}$ set the closed loop gain of the amplifier $\left(R_{6} / R_{7}\right)$ and provide low frequency gain boosting. The additional components $\mathrm{R}_{15}, \mathrm{C}_{7}$ connected between the output node and ground suppress the high frequency response of the output stage, allowing the h.f. performance of the amplifier to be determined by the input circuit. Components $\mathbf{R}_{1}, \mathbf{R}_{2}$, $\mathrm{C}_{1}$ at the input of the amplifier define the input impedance ( 47 Kohm ) and suppress noise.

The amplifier input stage requires additional power supply ripple suppression which is provided by components $\mathrm{R}_{4}, \mathrm{C}_{3}$.

Additional circuit components have been added to ensure high frequency stability of the complete amplifier. Placement of the components and component values will depend to some extent on the printed circuit board layout. The following rules should be followed when designing the printed circuit board:
(a) A 'common ground' principle should be adopted, i.e., power supply decoupling capacitors, load and input stage biasing components should all be taken to ground in close proximity, eliminating the effects of


Component Side


Figure 2. Amplifier Printed Circuit Board Layout


Figure 3. Power Curves for the Amplifier with 4 and 8 Ohm Loads and $\pm 30 \mathrm{~V}$ Power Supplies
common node ground current. Similarly, a "common output node" should be used, the load, feedback resistor and h.f. suppression components being taken from a common point on the pcb.
(b) The length of connecting lead to the gate terminals of HEXFETs $Q_{5}$, $Q_{6}$ should be an absolute minimum to avoid oscillation of the power output stage. A series gate resistor, $\mathrm{R}_{10}$, may be used to suppress oscillation, but too high a resistor value will limit the slew rate. Oscillation of the amplifier caused by capacitive coupling to the base of the driver transistor, $Q_{4}$, is suppressed by the addition of a series resistor, $\mathrm{R}_{14}$.
(c) Phase shift in the amplifier when driving a reactive load can lead to high frequency instability. With a capacitive load, the addition of a small, air-cored choke ( $3 \mu \mathrm{H}$ with an 8 ohm, $2 \mu \mathrm{~F}$ load) will restore stability. The final value of the choke is defined by experiment.
Figure 2 shows a printed circuit layout which can be used for the circuit shown in Figure 1. The preceding design rules have been followed.

## Amplifier Performance

(a) Output Power: To achieve 60W rms into a 4 ohm load, the current in
the load is 3.9 A rms or 5.5 A pk . This information is derived from equations (1) and (2):
$\mathrm{P}_{\mathrm{O}}=\mathrm{I}^{2}{ }_{\mathrm{rms}} \mathrm{R}_{\text {load }}$
$=\frac{\mathrm{V}_{\mathrm{rms}}^{2}}{\mathrm{R}_{\text {load }}}$
$I_{\mathrm{rms}}=\frac{\mathrm{I}_{\mathrm{pk}}}{\sqrt{2}}$
$\mathrm{V}_{\mathrm{rms}}=\frac{\mathrm{V}_{\mathrm{pk}}}{\sqrt{2}}$
Also from equation (1), the voltage developed across the load at 60 W output is 15.5 V rms or 22 V pk. To sustain a source current of 5.5 A , the n-channel HEXFET, IRF532, requires a gate source voltage of 5 V . One can conclude that the gate bias voltage to achieve peak power in the positive sense is $\mathrm{V}_{\mathrm{pk}}+\mathrm{V}_{\mathrm{gs}}=27 \mathrm{~V}$. A similar calculation for the negative peak, using the P channel HEXFET, IRF9532, shows that a negative gate bias supply of -28 V is required.

Consequently, a $\pm 30 \mathrm{~V}$ supply will be adequate for a 60 W output, provided that the supply voltage does not fall below $\pm 28 \mathrm{~V}$ when loaded, i.e., the power supply impedance should be better than 1 ohm. The


Figure 4. Amplifier Open and Closed Loop Frequency Response Curves
relationship between the power delivered to the load and the power absorbed from the supply is shown in Figure 3, assuming a sinusoidal waveform and a $\pm 30 \mathrm{~V}$ supply. The curve representing the power delivered to the load can be easily plotted with the help of equation (1) for different values of load current.
The power absorbed from the supply has been plotted with the help of the following relationship:

$$
\begin{align*}
\mathrm{P}_{\mathrm{S}} & =\left(\mathrm{V}_{\mathrm{avg}}\right)\left(\mathrm{I}_{\mathrm{avg}}\right) \\
& =\left(2 \mathrm{~V}_{\mathrm{DC}}\right)\left(\frac{\sqrt{2}}{\pi} \mathrm{I}_{\mathrm{rms}}\right) \tag{4}
\end{align*}
$$

The difference between the two is the power dissipated in the HEXFETs and as it can be seen from Figure 3, it has a peak of approximately 46W. Assuming a maximum ambient temperature of $55^{\circ} \mathrm{C}$, the total thermal resistance between the junction of the two HEXFETs and the ambient will have to be less than $2^{\circ} \mathrm{C} / \mathrm{W}$. Considering that the IRF532 and IRF9532 have a thermal resistance between junction and case of $1.67^{\circ} \mathrm{C} / \mathrm{W}$ each, the maximum case temperature will have to be less than $110^{\circ} \mathrm{C}$ and the thermal resistance of the heatsink will have to be less than $1.16^{\circ} \mathrm{C} / \mathrm{W}$ to ambient.
(b) Frequency Response: Open loop and closed loop frequency response curves for the amplifier are shown in Figure 4. The open loop gain, measured with gate and source
connections to the HEXFETs broken, is $30 \mathrm{db},-3 \mathrm{db}$ points occurring at 15 Hz and 60 kHz . Closed loop curves are shown for amplifier gains of $100\left(\mathrm{R}_{7}=470 \mathrm{ohm}\right)$ and $20\left(\mathrm{R}_{7}=\right.$ 2.2 K ohm). In both instances the curves remain flat to within +1 db between 15 Hz and 100 kHz with an 8 ohm load. The slew rate of the amplifier, measured with a 2 V pk-pk square wave input is $13 \mathrm{~V} / \mu$ s positive going and $16 \mathrm{~V} / \mu \mathrm{s}$ negative going. The discrepancy could be balanced out by addition of a series gate resistor for $\mathrm{Q}_{6}$.
(c) Total Harmonic Distortion: The fidelity of the amplifier is shown in the distortion curves, Figure 5, and is limited by the loop gain. Reduction of the closed loop gain from 100 to 20 produces a significant improvement in distortion figure. The output stage quiescent current was adjusted to 100 mA and can influence the distortion measurement significantly if allowed to fall below 50 mA .
(d) Quiescent Operating Conditions: The dependence of the quiescent current in the output stage and of the output offset voltage on power supply voltage are illustrated in Table 2. The quiescent current is set by first adjusting the potentiometer, $\mathrm{R}_{12}$. for minimum offset voltage turned fully anticlockwise if the pcb layout in Figure 2 is used - and applying the power supply voltage, the positive supply passing through an ammeter with 1 A f.s.d. $\mathrm{R}_{12}$ is then adjusted until the meter reading is 100 mA with $\pm 30 \mathrm{~V}$ supplies. The meter should be removed from circuit before applying an input signal to the amplifier.

## Power Supply Requirement

A simple line derived power supply suitable for the class AB amplifier is illustrated in Figure 6. The $\pm 30 \mathrm{~V}$ supplies are taken from the centertapped secondary of the line transformer.
The $2200 \mu \mathrm{~F}$ supply decoupling capacitors, $\mathrm{C}_{5}, \mathrm{C}_{6}$, (Figure 1) which


Figure 5. Amplifier Total Harmonic Distortion Curves
should be mounted as close as possible to the amplifier output stage, reduce the supply frequency ripple to 5.5 V pk -pk at full load.

## Setting up Procedure and Faultfinding

It is unlikely that any experienced experimenter will have difficulty in achieving satisfactory results when building an amplifier to this design. The printed circuit board shown in Figure 2 is intended to assist in this respect. The major problems anticipated are those associated with the faulty assembly of components and damage to the HEXFETs through handling or circuit oscillation.

The following troubleshooting checklist is offered as a guide to the experimenter:

1. When assembling the printed circuit board, mount the passive components first, ensuring the correct polarity of electrolytic capacitors. Then solder in the transistors $\mathrm{Q}_{1}$ - $\mathrm{Q}_{4}$ checking for correct pin identification. Finally, mount the HEXFETs, avoiding static discharge by shorting the pins together to ground and using a grounded soldering iron. Check the assembled board for correct component placement. A component side overlay as shown in Figure 2 is useful for this purpose. Check the copper side of the board for solder bridges between tracks, and remove them. Check for dry solder joints visually and electrically using a resistance meter and rework, if necessary.
2. Power can now be applied to the amplifier and the output stage quiescent current set to between 50 and 100 mA . The potentiometer, $\mathrm{R}_{12}$ is first adjusted for minimum offset (fully anticlockwise on the pcb layout in Figure 2). An ammeter is connected in series with the positive supply and selected to read 1A f.s.d $\mathrm{R}_{12}$ is adjusted until the ammeter reads between 50 mA and 100 mA . Quiescent current setting can be per-


Figure 6. Simple Line-derived Power Supply
formed without the load connected. If, however, a loudspeaker load is connected in circuit, it can be protected by a fuse from dc overload. With the quiescent current set, the output offset voltage can be confirmed to be less than 100 mV . Excessive and erratic variation in quiescent current as $\mathrm{R}_{12}$ is adjusted are indicative of circuit oscillation or faulty wiring. The solutions described in "Circuit Description"(series gate resistors, minimized gate wiring and common earthing) should be adopted. Also, supply decoupling capacitors should be mounted in close proximity to the amplifier output stage and load ground point. Quiescent current setting should be performed with the HEXFETs mounted on their heatsink to avoid overdissipation.
3. With the quiescent current set, the ammeter should be removed from the positive supply and a signal can be applied to the amplifier input. Signal requirements for full rated output are:

$$
\begin{aligned}
\text { gain } & =100: \\
\mathrm{R}_{\mathrm{L}} & =4 \Omega, \mathrm{~V}_{\text {in }}=150 \mathrm{mV} \mathrm{rms} \\
\mathrm{R}_{\mathrm{L}} & =8 \Omega, \mathrm{~V}_{\text {in }}=160 \mathrm{mV} \mathrm{rms}
\end{aligned}
$$

| Table 2. Variation in Output offset voltage and Output quiescent current with <br> supply voltage |  |  |
| :---: | :---: | :---: |
| Supply Voltage <br> $\pm V_{\text {DD }}$ V | Output Offset <br> V OS mV | Output Quiescent Current <br> $\mathrm{I}_{\mathrm{q}} \mathrm{mA}$ |
| 35 | -40 | 135 |
| 30 | -20 | 100 |
| 25 | +4 | 75 |
| 20 | +30 | 54 |

gain $=20$ :
$\mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{~V}_{\text {in }}=770 \mathrm{mV} \mathrm{rms}$
$\mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{~V}_{\text {in }}=800 \mathrm{mV} \mathrm{rms}$
"Clipping" of the output waveform when operating at rated power indicates poor supply regulation and can be remedied by reducing the input signal amplitude and derating the amplifier. Alternatively, a lower impedance supply should be used. The frequency response of the amplifier can be checked over the frequency range $15 \mathrm{~Hz}-100 \mathrm{kHz}$ with the aid of an audio test set or signal generator and oscilloscope. Distortion of the output waveform at high frequency is indicative of a reactive load and adjustment of the output choke will be required to restore the waveform. The high frequency response may be tailored with a compensation capacitor in parallel with $\mathrm{R}_{6}$. The low frequency response is controlled by components $\mathrm{R}_{7}, \mathrm{C}_{2}$.
4. Hum pickup will be more likely to occur in a high gain circuit. Pickup at the high impedance input is minimized by use of a shielded cable, grounded at the signal source. Supply frequency ripple injected through the supply to the input stage of the amplifier can be detected across capacitor, $\mathrm{C}_{3}$. This is attenuated by the common mode rejection ratio of $\mathrm{Q}_{1}, \mathrm{Q}_{2}$ before being amplified. However, if this is the source of hum, adjustment to the values of $\mathrm{C}_{3}$, $\mathrm{R}_{5}$ can be made to suppress the signal amplitude.
5. In the event of the output stage being destroyed, either through short circuit load or h.f. oscillation, both HEXFETs should be replaced. It is
(a) SINEWAVE FREQUENCY RESPONSE

(b) SQUARE WAVE RESPONSE


Figure 7. Amplifier Waveforms illustrating Frequency Response
unlikely, howeyer, that other circuit components will have been affected. The setup procedure should, of course, be repeated with the new devices in circuit.

## Performance Summary

Using a complementary pair of HEXFETs, IRF532 and IRF9532 and with a $\pm 30 \mathrm{~V}$ supply, the following performance can be achieved:

Maximum rms output power:
60 W into $4 \Omega$ 32 W into $8 \Omega$

## Bandwidth:

15 Hz to $100 \mathrm{kHz} \pm 1 \mathrm{db}$
Total harmonic distortion ( 1 kHz ):
$0.15 \%$ at 60 W into $4 \Omega$
$0.08 \%$ at 32 W into $8 \Omega$

Voltage gain:
Adjustable, $\times 100$ to $\times 20$
Input impedance: $47 \mathrm{~K} \Omega$

Figure 7 illustrates the amplifier response to 1 kHz and 100 kHz sinewave input signals and also the square wave response at 1 kHz and $25 \mathrm{kHz} . \square$

# Transformer-Isolated HEXFET ${ }^{\circledR}$ Driver Provides very large duty cycle ratios 

(HEXFET is the trademark for International Rectifier Power MOSFETs)
By P. WOOD

Transformer coupling of low level signals to power switches offers several advantages such as impedance matching, DC isolation and either step up or step down capability.
Unfortunately, transformers can deliver only AC signals since the core flux must be reset each half cycle. This "constant volt seconds" property of transformers results in large voltage swings if a narrow reset pulse, i.e., a large duty cycle is required (Figure 1).


NOTE: VOLT-SECONDS PRODUCTIN SHADED AREAS MUST BE EQUAL. THIS CAUSES RESET VOLTAGE TO BE 3 TIMES APPLIED VOLTAGE E.

Figure 1. Constant-Volt-Seconds
Characteristics of Transformers
For this reason, transformers in semiconductor drive circuits are limited to $50 \%$ duty cycle or roughly equal pulse widths positive and negative because of drive voltage limitations of the semiconductors themselves.
For large duty cycle ratios designers must choose an alternative to the transformer, such as an optical coupler to provide the necessary drive isolation.
These devices have poor noise immunity, high impedance output and require additional floating power sources which add complexity.
When a power HEXFET is used for the power switch, the high output impedance of optical couplers is less of a problem because the HEXFET
power MOSFET does not require drive current in the ON or OFF states. Switching speed, however, is seriously comprised by $\mathrm{C}_{\text {iss }}$ if a high impedance driver is used.

The circuit in Figure 2 provides a low impedance answer during the switching intervals, and a duty cycle ratio of $1-99 \%$; furthermore, it can have any desired voltage ratio, and provides electrical isolation!
In Figure 2, Q2 is a power HEXFET providing the switching function for a switching power supply, motor drive or other application requiring isolation between the low level logic
and high power output. Q1 is a low power HEXFET such as the IRFDIZ1, which is used to control the drive signals to Q 2 , and T 1 is a small $1: 1$ driver transformer providing electrical isolation from, and coupling to, the low level circuitry.
The waveforms in Figure 3 explain the circuit operation. Waveform A is the desired logic signal to be switched by Q2. When this voltage is applied to the primary of T 1 the waveform is supported by changing core flux until saturation occurs as shown in waveform B. At this time the winding voltages fall to zero and remain so until


Figure 2. Wide Duty Cycle HEXFET Driver Circuit


Figure 3. Waveform Characteristics of HEXFET Driver Circuit
the core flux is reversed by the nega-tive-going portion of waveform A. Saturation will again occur if the negative-applied pulse exceeds the volt-seconds capability of the core.
During the positive portion of the secondary waveform, which, of course, has the same form as the primary, the intrinsic diode of Q1 is in forward conduction and Q2 receives a positive gate drive voltage with a source impedance of R1 plus the intrinsic diode forward impedance. In a practical circuit this can be less than 10 Ohms total, with a consequent turn-on time of around 75 nsec .
When T1 saturates, the intrinsic diode of Q1 isolates the collapse of voltage at the winding from the gate of the power HEXFET and the input capacitance $\mathrm{C}_{\text {iss }}$ of the power switch holds the gate bias at the fully enhanced condition for a time limited only by the gate leakage current of Q2 as indicated in Figure 3c.
When waveform A goes 12 volts negative Q1 will become fully enhanced; and the main switch Q2 will now be turned off at approximately -12 V at a source impedance R1 + $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of Q 2 . This will again be less than 10 Ohms and will yield a turnoff time less than 100 nsec .
When T1 again saturates, during the negative half cycle, its winding voltages fall to zero and Q1 turns off. As T1 voltage collapses, the gate of Q2 also follows this voltage and remains at zero bias. The drain voltage of the power HEXFET Q2 appears in Figure 3d, showing that it is indeed a mirror image of waveform A, the desired low level logic signal. Note that because T1 need only support a 12 V signal, for $1 \mu \mathrm{sec}$ or less, it is very small - and inexpensive.
There are many circuits where power HEXFETs are replacing bipolar transistors, and this one illustrates an important feature of HEXFETs not shared by bipolars, namely the insignificant gate currents required to achieve full conduction - so small, in fact, that the ON or OFF bias levels can be stored in the gate-to-source capacitance!
A few examples of possible circuit applications are shown in Figures 4, 5 , and 6 .
It should be noted with reference to Figure 3 b that the gate-source voltage of Q2 in the OFF state returns to zero when Tl saturates. For most applications, the noise immunity provided by the threshold voltage of $\mathrm{Q}^{2}$ is sufficient ( $2 \mathrm{~V}<\mathrm{V}_{\mathrm{TH}}<4 \mathrm{~V}$ ). In some applications it may be desirable to provide more noise immunity. This can be achieved merely by adding another small N -Channel HEXFET


Figure 4. Single Switch Regulators


Figure 5. High Voltage, High Power HEXFET Switch (500V, 8A per Section)


Figure 6. Bi-directional AC Switch using HEXFETs


Figure 7.
HEXFET Driver Circuit with additional Noise Immunity
(typically an IRFDIZ1) as shown in Figure 7.

The circuit now provides -12 V to the power MOSFET after the transformer saturates, and this reverse bias remains until the next positive half cycle of drive. Thus, a minimum of 14V noise immunity is provided which should be adequate for all applications. Cost of the HEXFETs used in Figure 7 is minimal, and these are available in 4-pin HEXDIP pack-
ages, which can be stacked side by side in standard DIP sockets.

## Conclusion

As described in this application note, the circuit in Figure 7 offers a simple and inexpensive way to drive HEXFETs. It is especially useful where isolated drives with variable ON-OFF ratios are needed, and which are difficult to accomplish with conventional transformers or optical isolators.

## Custom Assembly of HEXFET ${ }^{\circledR}$ Dice

## Introduction

This application note describes the HEXFET transistors available from International Rectifier in die form. These power MOS field effect transistor dice feature the same high reliability planar technology used for the IRF series of TO-3, TO-220, TO-39 and HEX-Dip packaged HEXFETs. The same advanced MOS processing techniques, silicon gate structure, and efficient hexagonal source pattern are available in die form for hybrid assembly. As the name implies, the HEXFET consists of an hexagonal cell structure which results in a packing density of over 500,000 cells per square inch. Use of a silicon-gate design and state-of-the-art MOS processing techniques result in an extremely reliable device which is highly reproducible in various die sizes. Hybrid packaging of such die results in substantial savings in weight and volume compared to standard packaging.

## Die Characteristics

Six HEXFET die sizes presently available from International Rectifier are summarized in Table 1. These are termed HEX-Z ( $43 \mathrm{mil} \times 35 \mathrm{mil}$ ), HEX-1 ( 91 mil x 69 mil), HEX-2 ( 137 mil x 87 mil ), HEX-3 ( $175 \mathrm{mil} \times 115$ $\mathrm{mil})$, HEX-4 ( $227 \mathrm{mil} \times 170 \mathrm{mil}$ ), and HEX-5 ( $257 \mathrm{mil} \times 257 \mathrm{mil}$ ). The majority of die sizes are available in eight voltage ranges, with the exception of the P-Channel devices (see Table 2), at corresponding on-resistances. All die sizes have one gate and one source bonding pad as shown in Figures 1 through 6. Each HEXFET die is individually probed at room ambient temperature to the electrical specifications shown in Tables 2 and 3.
Because of limitations when electrically probing in wafer form, some of the generic specifications of the equivalent packaged device cannot be tested and guaranteed in die form. These are power dissipation, $\mathrm{P}_{\mathrm{D}}$, safe
operating area, SOA, thermal resistance, $R_{\text {thJC }}$, on-resistance at rated current, $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$, and inductive current, $\mathrm{I}_{\mathrm{LM}}$. (On-resistance at $\mathrm{I}_{\mathrm{D}}=1 \mathrm{~A}$ is tested and guaranteed according to Tables 2 and 3. These parameters are dependent upon the user's assembly technique. However, the following characteristics are guaranteed by design to meet the specifications of the equivalent part: $\mathrm{g}_{\mathrm{fs}}, \mathrm{C}_{\mathrm{iss}}, \mathrm{C}_{\text {oss }}, \mathrm{C}_{\mathrm{rss}}$, $t_{d(\text { on })}, t_{r}, t_{d(\text { off })}, t_{f}$, and $T_{J(\max )}$. Consult the appropriate data sheet from each table.

Following electrical probing, the dice are inked for identification and scribed. The dice are mechanically separated, $100 \%$ visually inspected, and packed for shipment.

[^1]Table 1. HEXFET Die Dimension Summary with Photo Showing Size Relationship (HEX-4 circled)

| HEXFET DIE DIMENSIONS |  | HEX-Z | HEX-1 | HEX-2 | HEX-3 | HEX-4 | HEX-5 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | inch mm | $\frac{0.043}{1.09}$ | $\frac{0.091}{2.31}$ | $\frac{0.137}{3.48}$ | $\frac{0.175}{4.45}$ | $\frac{0.227}{5.77}$ | $\frac{0.257}{6.53}$ |
| W | inch mm | $\frac{0.035}{0.89}$ | $\frac{0.069}{1.75}$ | $\frac{0.087}{2.21}$ | $\frac{0.115}{2.92}$ | $\frac{0.170}{4.32}$ | $\frac{0.257}{6.53}$ |
| $L_{\text {Gate }}$ | inch <br> mm | $\frac{0.006}{0.15}$ | $\frac{0.012}{0.30}$ | $\frac{0.024}{0.61}$ | $\frac{0.029}{0.74}$ | $\frac{0.040}{1.02}$ | $\frac{0.050}{1.27}$ |
| ${ }^{W}$ Gate | inch | $\frac{0.006}{0.15}$ | $\frac{0.014}{0.36}$ | $\frac{0.031}{0.79}$ | $\frac{0.038}{0.97}$ | $\frac{0.060}{1.52}$ | $\frac{0.070}{1.78}$ |
| $L_{\text {Source }}$ | inch mm | $\frac{0.006}{0.15}$ | $\frac{0.012}{0.30}$ | $\frac{0.023}{0.58}$ | $\frac{0.029}{0.74}$ | $\frac{0.040}{1.02}$ | $\frac{0.050}{1.27}$ |
| $W_{\text {Source }}$ | inch mm | $\frac{0.006}{0.15}$ | $\frac{0.014}{0.36}$ | $\frac{0.029}{0.74}$ | $\frac{0.040}{1.42}$ | $\frac{0.060}{1.52}$ | $\frac{0.070}{1.70}$ |
| Thickness | inch mm | $\frac{0.016}{0.41}$ | $\frac{0.016}{0.41}$ | $\frac{0.016}{0.41}$ | $\frac{0.016}{0.41}$ | $\frac{0.016}{0.41}$ | $\frac{0.016}{0.41}$ |
| Number of Gate Fingers |  | 1 | 1 | 2 | 2 | 4 | 6 |



Table 2. Electrical Probe Specifications for N-Channel HEXFET Power MOSFET Die

| HEXFET DIE SIZE | PART NUMBER | $\begin{gathered} \text { MAXIMUM } \\ \text { RATED } \\ \text { VDS } \end{gathered}$ | $\begin{gathered} R_{D S}(o n) @ \\ P_{D}=1 A \\ V_{G S}=10 \mathrm{~V} \end{gathered}$ |  | IDSS @ RATED $V_{D S}$ MAXIMUM | $\begin{gathered} \text { IGSS @ } \\ \text { VGS }=20 \mathrm{~V} \\ \text { MAXIMUM } \end{gathered}$ | $\begin{aligned} & V_{G S}(\mathrm{TH}) @ \\ & I_{D}=1 \mathrm{~mA}, \\ & V_{D S}=V_{G S} \end{aligned}$ |  | DATA SHEET FOR CORRESPONDING PACKAGED DEVICE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP | MAX |  |  | MIN | MAX |  |
| $\underset{N}{\text { HEX-Z }}$ | $\begin{aligned} & \text { IRFC1Z0 } \\ & \text { IRFC1Z1 } \\ & \text { IRFC1Z2 } \\ & \text { IRFC1Z3 } \end{aligned}$ | $\begin{gathered} 100 \mathrm{~V} \\ 60 \mathrm{~V} \\ 100 \mathrm{~V} \\ 60 \mathrm{~V} \end{gathered}$ | 2.2 $\Omega$ <br> 2.2 $\Omega$ <br> 2.8 $\Omega$ <br> 2.8 $\Omega$ |   <br> 2.4 $\Omega$ <br> 2.4 $\Omega$ <br> 3.2 $\Omega$ <br> 3.2 $\Omega$ | $\begin{aligned} & 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \end{aligned}$ | 100 nA <br> 100 nA <br> 100 nA <br> 100nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline \text { PD- } 9.380 \\ & \text { PD } 9.380 \\ & \text { PD } 9.380 \\ & \text { PD }-9.380 \\ & \hline \end{aligned}$ |
| $\text { HEX-1 }_{N}$ | $\begin{aligned} & \text { IRFC110 } \\ & \text { IRFC111 } \\ & \text { IRFC112 } \\ & \text { IRFC113 } \end{aligned}$ | $\begin{gathered} 100 \mathrm{~V} \\ 60 \mathrm{~V} \\ 100 \mathrm{~V} \\ 60 \mathrm{~V} \end{gathered}$ | 0.5 $\Omega$ <br> 0.5 $\Omega$ <br> 0.6 $\Omega$ <br> 0.6 $\Omega$ | 0.6 $\Omega$ <br> 0.6 $\Omega$ <br> 0.8 $\Omega$ <br> 0.8 $\Omega$ | $\begin{aligned} & \hline 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 100 \mathrm{nA} \\ & 100 \mathrm{nA} \\ & 100 \mathrm{nA} \\ & 100 \mathrm{nA} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.325 \\ & \text { PD } 9.325 \\ & \text { PD }-9.325 \\ & \text { PD }-9.325 \end{aligned}$ |
|  | IRFC210 IRFC211 IRFC212 IRFC213 | $\begin{aligned} & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \\ & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 1.0 & \Omega \\ 1.0 & \Omega \\ 1.5 & \Omega \\ 1.5 & \Omega \end{array}$ | $\begin{array}{ll} 1.5 & \Omega \\ 1.5 & \Omega \\ 2.4 & \Omega \\ 2.4 & \Omega \end{array}$ | 0.5 mA 0.5 mA 0.5 mA 0.5 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.326 \\ & \text { PD- } 9.326 \\ & \text { PD- } 9.326 \\ & \text { PD-9.326 } \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC310 } \\ & \text { IRFC311 } \\ & \text { IRFC312 } \\ & \text { IRFC313 } \end{aligned}$ | $\begin{aligned} & 400 \mathrm{~V} \\ & 350 \mathrm{~V} \\ & 400 \mathrm{~V} \\ & 350 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 3.3 & \Omega \\ 3.3 & \Omega \\ 3.6 & \Omega \\ 3.6 & \Omega \end{array}$ | $\begin{array}{\|ll} 3.6 & \Omega \\ 3.6 & \Omega \\ 5.0 & \Omega \\ 5.0 & \Omega \\ \hline \end{array}$ | $\begin{aligned} & 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \\ & 0.5 \mathrm{~mA} \end{aligned}$ | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.327 \\ & \text { PD- } 9.327 \\ & \text { PD- } 9.327 \\ & \text { PD- } 9.327 \end{aligned}$ |
| $\underset{\mathrm{N}}{\text { HEX-2 }}$ | $\begin{aligned} & \text { IRFC120 } \\ & \text { IRFC121 } \\ & \text { IRFC122 } \\ & \text { IRFC123 } \end{aligned}$ | $\begin{gathered} 100 \mathrm{~V} \\ 60 \mathrm{~V} \\ 100 \mathrm{~V} \\ 60 \mathrm{~V} \end{gathered}$ | 0.25 $\Omega$ <br> 0.25 $\Omega$ <br> 0.3 $\Omega$ <br> 0.3 $\Omega$ | 0.3 $\Omega$ <br> 0.3 $\Omega$ <br> 0.4 $\Omega$ <br> 0.4 $\Omega$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline \text { PD }-9.312 \\ & \text { PD }-9.312 \\ & \text { PD }-9.312 \\ & \text { PD }-9.312 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC220 } \\ & \text { IRFC221 } \\ & \text { IRFC222 } \\ & \text { IRFC223 } \end{aligned}$ | $\begin{aligned} & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \\ & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 0.5 & \Omega \\ 0.5 & \Omega \\ 0.8 & \Omega \\ 0.8 & \Omega \end{array}$ | $\left\lvert\, \begin{array}{ll} 0.8 & \Omega \\ 0.8 & \Omega \\ 1.2 & \Omega \\ 1.2 & \Omega \end{array}\right.$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD }-9.316 \\ & \text { PD }-9.316 \\ & \text { PD- } 9.316 \\ & \text { PD-9.316 } \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC320 } \\ & \text { IRFC321 } \\ & \text { IRFC322 } \\ & \text { IRFC323 } \end{aligned}$ | $\begin{aligned} & 400 \mathrm{~V} \\ & 350 \mathrm{~V} \\ & 400 \mathrm{~V} \\ & 350 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 1.5 & \Omega \\ 1.5 & \Omega \\ 1.8 & \Omega \\ 1.8 & \Omega \end{array}$ | $\begin{array}{ll} 1.8 & \Omega \\ 1.8 & \Omega \\ 2.5 & \Omega \\ 2.5 & \Omega \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100nA <br> 100nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD-9.134 } \\ & \text { PD- } 9.134 \\ & \text { PD- } 9.134 \\ & \text { PD- } 9.134 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC420 } \\ & \text { IRFC421 } \\ & \text { IRFC422 } \\ & \text { IRFC423 } \end{aligned}$ | $\begin{aligned} & 500 \mathrm{~V} \\ & 450 \mathrm{~V} \\ & 500 \mathrm{~V} \\ & 450 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 2.5 & \Omega \\ 2.5 & \Omega \\ 3.0 & \Omega \\ 3.0 & \Omega \end{array}$ | $\begin{array}{ll} 3.0 & \Omega \\ 3.0 & \Omega \\ 4.0 & \Omega \\ 4.0 & \Omega \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.323 \\ & \text { PD } 9.323 \\ & \text { PD- } 9.323 \\ & \text { PD-9.323 } \end{aligned}$ |
| $\underset{N}{\text { HEX-3 }}$ | IRFC130 IRFC131 IRFC132 IRFC133 | $\begin{gathered} 100 \mathrm{~V} \\ 60 \mathrm{~V} \\ 100 \mathrm{~V} \\ 60 \mathrm{~V} \end{gathered}$ | $\begin{array}{ll} \hline 0.14 & \Omega \\ 0.14 & \Omega \\ 0.2 & \Omega \\ 0.2 & \Omega \end{array}$ | $\begin{aligned} & \hline 0.18 \Omega \\ & 0.18 \Omega \\ & 0.25 \Omega \\ & 0.25 \Omega \end{aligned}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline \text { PD- } 9.303 \\ & \text { PD- } 9.303 \\ & \text { PD } 9.303 \\ & \text { PD- } 9.303 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC230 } \\ & \text { IRFC231 } \\ & \text { IRFC232 } \\ & \text { IRFC233 } \end{aligned}$ | $\begin{aligned} & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \\ & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 0.25 & \Omega \\ 0.25 & \Omega \\ 0.4 & \Omega \\ 0.4 & \Omega \end{array}$ | $\begin{array}{ll} 0.4 & \Omega \\ 0.4 & \Omega \\ 0.6 & \Omega \\ 0.6 & \Omega \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100nA <br> 100nA <br> 100nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD-9.306 } \\ & \text { PD-9.306 } \\ & \text { PD- } 9.306 \\ & \text { PD-9.306 } \end{aligned}$ |
|  | IRFC330 IRFC331 IRFC332 IRFC333 | 400 V 350 V 400 V 350 V | $\begin{array}{ll} 0.8 & \Omega \\ 0.8 & \Omega \\ 1.0 & \Omega \\ 1.0 & \Omega \end{array}$ | $\begin{array}{ll} 1.0 & \Omega \\ 1.0 & \Omega \\ 1.5 & \Omega \\ 1.5 & \Omega \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA 100 nA <br> 100nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.302 \\ & \text { PD }-9.302 \\ & \text { PD } 9.302 \\ & \text { PD- } 9.302 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC430 } \\ & \text { IRFC431 } \\ & \text { IRFC432 } \\ & \text { IRFC433 } \\ & \hline \end{aligned}$ | $\begin{aligned} & 500 \mathrm{~V} \\ & 450 \mathrm{~V} \\ & 500 \mathrm{~V} \\ & 450 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 1.3 & \Omega \\ 1.3 & \Omega \\ 1.5 & \Omega \\ 1.5 & \Omega \\ \hline \end{array}$ | $\begin{array}{ll} 1.5 & \Omega \\ 1.5 & \Omega \\ 2.0 & \Omega \\ 2.0 & \Omega \\ \hline \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | $\begin{aligned} & 100 \mathrm{nA} \\ & 100 \mathrm{nA} \\ & 100 \mathrm{nA} \\ & 100 \mathrm{nA} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD }-9.310 \\ & \text { PD }-9.310 \\ & \text { PD } 9.310 \\ & \text { PD }-9.310 \\ & \hline \end{aligned}$ |
| $\underset{\text { HEX }}{\text { H.4 }}$ | $\begin{aligned} & \text { IRFC140 } \\ & \text { IRFC141 } \\ & \text { IRFC142 } \\ & \text { IRFC143 } \end{aligned}$ | $\begin{gathered} 100 \mathrm{~V} \\ 60 \mathrm{~V} \\ 100 \mathrm{~V} \\ 60 \mathrm{~V} \end{gathered}$ | $\begin{array}{ll} 0.07 \Omega \\ 0.07 & \Omega \\ 0.09 & \Omega \\ 0.09 & \Omega \end{array}$ | $\begin{aligned} & \hline 0.085 \Omega \\ & 0.085 \Omega \\ & 0.11 \Omega \\ & 0.11 \Omega \end{aligned}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { P0- } 9.369 \\ & \text { PD- } 9.369 \\ & \text { PD- } 9.369 \\ & \text { PD }-9.369 \end{aligned}$ |
|  | IRFC240 IRFC241 IRFC242 IRFC243 | $\begin{aligned} & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \\ & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.14 \Omega \\ & 0.14 \Omega \\ & 0.20 \Omega \\ & 0.20 \Omega \end{aligned}$ | $\begin{array}{ll} 0.18 & \Omega \\ 0.19 & \Omega \\ 0.22 & \Omega \\ 0.22 & \Omega \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.370 \\ & \text { PD- } 9.370 \\ & \text { PD- } 9.370 \\ & \text { PD- } 9.370 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC340 } \\ & \text { IRFC341 } \\ & \text { IRFC342 } \\ & \text { IRFC343 } \end{aligned}$ | $\begin{aligned} & 400 \mathrm{~V} \\ & 350 \mathrm{~V} \\ & 400 \mathrm{~V} \\ & 350 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.47 \Omega \\ & 0.47 \Omega \\ & 0.68 \Omega \\ & 0.68 \Omega \end{aligned}$ | $\begin{aligned} & 0.55 \Omega \\ & 0.55 \Omega \\ & 0.80 \Omega \\ & 0.80 \Omega \end{aligned}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD-9.371 } \\ & \text { PD-9.371 } \\ & \text { PD- } 9.371 \\ & \text { PD- } 9.371 \end{aligned}$ |
|  | IRFC440 IRFC441 IRFC442 IRFC443 | $\begin{aligned} & 500 \mathrm{~V} \\ & 450 \mathrm{~V} \\ & 500 \mathrm{~V} \\ & 450 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 0.8 & \Omega \\ 0.8 & \Omega \\ 1.0 & \Omega \\ 1.0 & \Omega \end{array}$ | $\begin{array}{ll} 0.85 \Omega \\ 0.85 & \Omega \\ 1.1 & \Omega \\ 1.1 & \Omega \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.372 \\ & \text { PD } 9.372 \\ & \text { PD } 9.372 \\ & \text { PD- } 9.372 \end{aligned}$ |
| $\underset{N}{\operatorname{HEX}-5}$ | $\begin{aligned} & \text { IRFC150 } \\ & \text { IRFC151 } \\ & \text { IRFC152 } \\ & \text { IRFC153 } \end{aligned}$ | $\begin{array}{r} 100 \mathrm{~V} \\ 60 \mathrm{~V} \\ 100 \mathrm{~V} \\ 60 \mathrm{~V} \end{array}$ | $\begin{aligned} & 0.045 \Omega \\ & 0.045 \Omega \\ & 0.06 \Omega \\ & 0.06 \Omega \end{aligned}$ | $\begin{aligned} & \hline 0.055 \Omega \\ & 0.055 \Omega \\ & 0.08 \Omega \\ & 0.08 \Omega \end{aligned}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA 100 nA 100 nA 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.305 \\ & \text { PD } 9.305 \\ & \text { PD } 9.305 \\ & \text { PD }-9.305 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC250 } \\ & \text { IRFC251 } \\ & \text { IRFC252 } \\ & \text { IRFC253 } \end{aligned}$ | $\begin{aligned} & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \\ & 200 \mathrm{~V} \\ & 150 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.07 \Omega \\ & 0.07 \Omega \\ & 0.09 \Omega \\ & 0.09 \Omega \end{aligned}$ | $\begin{aligned} & 0.085 \Omega \\ & 0.085 \Omega \\ & 0.12 \Omega \\ & 0.12 \Omega \end{aligned}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD-9.321 } \\ & \text { PD-9.321 } \\ & \text { PD- } 9.321 \\ & \text { PD-9.321 } \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC350 } \\ & \text { IRFC351 } \\ & \text { IRFC352 } \\ & \text { IRFC353 } \end{aligned}$ | $\begin{aligned} & 400 \mathrm{~V} \\ & 350 \mathrm{~V} \\ & 400 \mathrm{~V} \\ & 350 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 0.25 & \Omega \\ 0.25 & \Omega \\ 0.3 & \Omega \\ 0.3 & \Omega \end{array}$ | $\begin{array}{ll} 0.3 & \Omega \\ 0.3 & \Omega \\ 0.4 & \Omega \\ 0.4 & \Omega \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD-9.304 } \\ & \text { PD- } 9.304 \\ & \text { PD-9.304 } \\ & \text { PD-9.304 } \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC450 } \\ & \text { IRFC451 } \\ & \text { IRFC452 } \\ & \text { IRFC453 } \end{aligned}$ | $\begin{aligned} & 500 \mathrm{~V} \\ & 450 \mathrm{~V} \\ & 500 \mathrm{~V} \\ & 450 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 0.3 & \Omega \\ 0.3 & \Omega \\ 0.4 & \Omega \\ 0.4 & \Omega \end{array}$ | $\begin{array}{ll} 0.4 & \Omega \\ 0.4 & \Omega \\ 0.5 & \Omega \\ 0.5 & \Omega \end{array}$ | 1.0 mA <br> 1.0 mA <br> 1.0 mA <br> 1.0 mA | 100 nA <br> 100 nA <br> 100 nA <br> 100 nA | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \\ & 4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.322 \\ & \text { PD } 9.322 \\ & \text { PD- } 9.322 \\ & \text { PD-9.322 } \end{aligned}$ |

Table 3. Electrical Probe Specifications for P-Channel HEXFET Power MOSFET Die

| $\begin{gathered} \text { HEXFET } \\ \text { DIE } \\ \text { SIZE } \end{gathered}$ | PART NUMBER | $\begin{gathered} \text { MAXIMUM } \\ \text { RATED } \\ V_{D S} \\ \hline \end{gathered}$ | $\begin{gathered} \text { RDS }(0 n) @ \\ V_{D S}=1 A \\ V_{G S}=10 \mathrm{~V} \end{gathered}$ |  | IDSS @ RATED $V_{D S}$ MAXIMUM | $\begin{aligned} & \text { IGSS@ } \\ & \text { VGS }=20 \mathrm{~V} \\ & \text { MAXIMUM } \end{aligned}$ | $\begin{aligned} & V_{G S}(T H) @ \\ & I_{D}=1 \mathrm{~mA}, \\ & V_{D S}=V_{G S} \end{aligned}$ |  | DATA SHEET FOR CORRESPONDING PACKAGED DEVICE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP | MAX |  |  | MIN | MAX |  |
| $\underset{P}{\text { HEX-1 }}$ | IRFC9110 IRFC9111 IRFC9112 IRFC9113 | $\begin{gathered} -100 \mathrm{~V} \\ -60 \mathrm{~V} \\ -100 \mathrm{~V} \\ -60 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 1.0 \Omega \\ & 1.0 \Omega \\ & 1.2 \Omega \\ & 1.2 \Omega \end{aligned}$ | $\begin{aligned} & 1.2 \Omega \\ & 1.2 \Omega \\ & 1.6 \Omega \\ & 1.6 \Omega \end{aligned}$ | $-0.5 \mathrm{~mA}$ <br> $-0.5 \mathrm{~mA}$ <br> $-0.5 \mathrm{~mA}$ <br> $-0.5 \mathrm{~mA}$ | -100nA <br> -100nA <br> $-100 \mathrm{nA}$ <br> -100nA | $\begin{aligned} & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD-9.381 } \\ & \text { PD- } 9.381 \\ & \text { PD- } 9.381 \\ & \text { PD- } 9.381 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC9210 } \\ & \text { IRFC9211 } \\ & \text { IRFC9212 } \\ & \text { IRFC9213 } \end{aligned}$ | $\begin{aligned} & -200 \mathrm{~V} \\ & -150 \mathrm{~V} \\ & -200 \mathrm{~V} \\ & -150 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.3 \Omega \\ & 2.3 \Omega \\ & 3.5 \Omega \\ & 3.5 \Omega \end{aligned}$ | $\begin{aligned} & 3.0 \Omega \\ & 3.0 \Omega \\ & 4.5 \Omega \\ & 4.5 \Omega \end{aligned}$ | $\begin{aligned} & -0.5 \mathrm{~mA} \\ & -0.5 \mathrm{~mA} \\ & -0.5 \mathrm{~mA} \\ & -0.5 \mathrm{~mA} \end{aligned}$ | -100nA <br> -100nA <br> -100nA <br> -100nA | $\begin{aligned} & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD-9.350 } \\ & \text { PD-9.350 } \\ & \text { PD-9.350 } \\ & \text { PD-9.350 } \end{aligned}$ |
| $\underset{P}{\text { HEX-2 }}$ | $\begin{aligned} & \text { IRFC9120 } \\ & \text { IRFC9121 } \\ & \text { IRFC9122 } \\ & \text { IRFC9123 } \end{aligned}$ | $\begin{array}{r} -100 \mathrm{~V} \\ -60 \mathrm{~V} \\ -100 \mathrm{~V} \\ -60 \mathrm{~V} \end{array}$ | $\begin{aligned} & \hline 0.5 \Omega \\ & 0.5 \Omega \\ & 0.6 \Omega \\ & 0.6 \Omega \end{aligned}$ | $\begin{aligned} & \hline 0.6 \Omega \\ & 0.6 \Omega \\ & 0.8 \Omega \\ & 0.8 \Omega \end{aligned}$ | $\begin{aligned} & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \end{aligned}$ | -100nA <br> -100nA <br> -100nA <br> -100nA | $\begin{aligned} & -2.0 \mathrm{~V} \\ & -.2 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD }-9.319 \\ & \text { PD }-9.319 \\ & \text { PD }-9.319 \\ & \text { PD }-9.319 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC9220 } \\ & \text { IRFC9221 } \\ & \text { IRFC9222 } \\ & \text { IRFC9223 } \end{aligned}$ | $\begin{aligned} & -200 \mathrm{~V} \\ & -150 \mathrm{~V} \\ & -200 \mathrm{~V} \\ & -150 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.0 \Omega \\ & 1.0 \Omega \\ & 1.5 \Omega \\ & 1.5 \Omega \end{aligned}$ | $\begin{aligned} & 1.5 \Omega \\ & 1.5 \Omega \\ & 2.4 \Omega \\ & 2.4 \Omega \end{aligned}$ | $\begin{aligned} & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \end{aligned}$ | -100nA <br> -100nA <br> $-100 \mathrm{nA}$ <br> -100nA | $\begin{aligned} & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD- } 9.351 \\ & \text { PD- } 9.351 \\ & \text { PD- } 9.351 \\ & \text { PD- } 9.351 \end{aligned}$ |
| $\underset{P}{\text { HEX-3 }}$ | $\begin{aligned} & \hline \text { IRFC9130 } \\ & \text { IRFC9131 } \\ & \text { IRFC9132 } \\ & \text { IRFC9133 } \end{aligned}$ | $\begin{gathered} -100 \mathrm{~V} \\ -60 \mathrm{~V} \\ -100 \mathrm{~V} \\ -60 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & \hline 0.25 \Omega \\ & 0.25 \Omega \\ & 0.3 \Omega \\ & 0.3 \Omega \end{aligned}$ | $\begin{aligned} & \hline 0.3 \Omega \\ & 0.3 \Omega \\ & 0.4 \Omega \\ & 0.4 \Omega \end{aligned}$ | $\begin{aligned} & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \end{aligned}$ | -100nA <br> -100nA <br> -100nA <br> -100nA | $\begin{aligned} & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline \text { PD- } 9.318 \\ & \text { PD- } 9.318 \\ & \text { PD- } 9.318 \\ & \text { PD } 9.318 \end{aligned}$ |
|  | $\begin{aligned} & \text { IRFC9230 } \\ & \text { IRFC9231 } \\ & \text { IRFC9232 } \\ & \text { IRFC9233 } \end{aligned}$ | $\begin{aligned} & -200 \mathrm{~V} \\ & -150 \mathrm{~V} \\ & -200 \mathrm{~V} \\ & -150 \mathrm{~V} \end{aligned}$ | $\begin{array}{ll} 0.5 & \Omega \\ 0.5 & \Omega \\ 0.8 & \Omega \\ 0.8 & \Omega \end{array}$ | $\begin{aligned} & 0.8 \Omega \\ & 0.8 \Omega \\ & 1.2 \Omega \\ & 1.2 \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \\ & -1.0 \mathrm{~mA} \end{aligned}$ | -100nA <br> -100nA <br> $-100 \mathrm{nA}$ <br> $-100 \mathrm{nA}$ | $\begin{aligned} & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \\ & -2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \\ & -4.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { PD-9.349 } \\ & \text { PD- } 9.349 \\ & \text { PD- } 9.349 \\ & \text { PD } 9.349 \\ & \hline \end{aligned}$ |

## Handling and Shipping

HEXFET dice from International Rectifier are shipped in anti-static chip trays and sealed in plastic containers for protection during shipment. Once opened, the dice must be stored in a dry, inert atmosphere such as nitrogen prior to assembly. Dice should be handled with DuPont Teflon-tipped vacuum pencils to prevent mechanical damage. Any nonconformance to the electrical or visual inspection specifications in this brochure must be reported in writing to International Rectifier within 60 days after shipment of the lot by International Rectifier. International Rectifier assumes no responsibilities for die which have been subjected to further processing such as mountdown, wire bonding, or encapsulation. In the interest of product improvement, the right is reserved to make design or processing changes without notification.
The anti-static chip trays are designed to avoid the build-up of static charge. International Rectifier HEXFETs have large gate capacitances and thick oxide layers relative to low level MOS devices. Though significantly more rugged than such low level devices, reasonable precautions should be observed during handling and assembly to prevent exceeding the $\pm 20 \mathrm{~V}$ maximum gate-source voltage. The chip tray capacities are 400 , $180,140,96,35$ and 16 die per tray for HEX-Z, HEX-1, HEX-2, HEX-3, HEX-4 and HEX-5 dice, respectively.

## Visual Inspection of Die

International Rectifier HEXFET die are designed to meet the visual inspection criteria of Mil-Standard 750B, Method 2072 with the exception of the specific criteria listed below. HEXFET dice are visually screened to a $1.0 \%$ AQL level. MilStandard 750B, Method 2072 shall apply except as follows (the paragraph numbers refer to Method 2072):

PAR. 3.1. All inspection is at 30X magnification.
PAR. 3.1.1.3 Localized areas of discoloration are generally harmless films which are present in varying degrees from lot to lot and are not cause for rejection.
PAR. 3.1.3.d A die having attached portions of the adjacent die up to $10 \%$ of additional length is acceptable, provided the die still fits the chip tray cavity.
PAR. 3.2.3.1 Ink, chemical stains, and other foreign material attached to the surface of the HEXFET die are isolated by a vapox (silicon dioxide) layer, except for the aluminum bonding pads, and are not cause for rejection.

## Die Mounting

The HEXFET dice have chromium-nickel-silver drain metallization which is suitable for solder preform mounting using solders such as $95 / 5$ PbSn or $92.5 / 2.5 / 5 \mathrm{~Pb}$ AgIn solder.

Any of the commonly used header or substrate materials such as copper, nickel-plated copper, and gold-plated molybdenum, beryllia, and alumina are acceptable. The substrate must be freed of oxides prior to assembly either by chemical cleaning or $\mathrm{H}_{2}$ prefiring techniques. The HEXFET dice should be cleaned prior to mountdown in deionized water cascade (one minute) followed by isopropyl alcohol agitated bath (twice, one minute each) and then $70^{\circ} \mathrm{C}$ nitrogen chamber drying. Mounting is generally accomplished in a profiled belt furnace. The furnace zone settings will depend upon hybrid mass density, jigging, and belt speed. The HEXFET die temperature must not exceed $400^{\circ} \mathrm{C}$, nor be in the range of 350 to $400^{\circ} \mathrm{C}$ for greater than one minute. A clean furnace of hydrogen atmosphere is recommended, although nitrogen atmosphere or forming gas (nitrogen-hydrogen, $85 \%$ $15 \%$ ) is acceptable.

## Wire Bonding

Electrical connection to the gate and source aluminum bonding pads is by ultrasonic wirebonding with annealed $99 \% \mathrm{Al}, 1 \%$ Si wire having an elongation of $10 \%$. The maximum recommended wire diameter for HEX-Z, HEX-1, HEX-2, HEX-3, HEX-4 and HEX-5 is 2 mil, 4 mil, 8 mil, 10 mil, 20 mil and 20 mil, respectively. Caution must be exercised during wire bonding to insure that the bonding footprint remains within
the bonding pad area; otherwise, device failure can result. Likewise, wire bond equipment settings should be optimized and a wire pull test performed (e.g., see Method 2037, MilStandard 750B) to monitor wire bond strength uniformity. Destructive sample testing and $100 \%$ non-destructive testing is recommended. Rebonding of wire bond rejects can be performed although decreased yield can be expected from such reworks. Using process controls as described above, final assembly yields of $80 \%$ to $95 \%$ can be achieved.

## Encapsulation

Prior to encapsulation, the die/ assembly must be kept in a moisturefree environment, as I GSS particularly is sensitive to surface moisture. If the final package is non-hermetic, a high grade electronic coating such as Dow Corning RTV3140 or equivalent should be applied. If the package is hermetic, the coating is optional. Cleaning of the die in a freon vapor degreaser prior to coating is recommended. Immediately prior to encapsulation, a $150^{\circ} \mathrm{C}$, two-hour bake should be performed to remove any surface moisture. Capping of hermetic packages should be performed in a dry, nitrogen atmosphere.

## Conclusion

The use of power MOSFET dice for hybrid assemblies can result in significant reduction in overall package size. In addition, the high gain characteristics of the HEXFET can allow further miniaturization by eliminating complex drive circuitry. Several HEXFET dice can readily be mounted on the same heatsink to form circuit configurations or to parallel devices. The HEXFET operational advantages, thereby, can be realized in very compact, custom package configurations.

All dimensions shown in $\frac{\text { inches }}{\mathrm{mm}}$

HEXFET DIE and BONDING PAD DIMENSIONS
(Not shown to scale)


Figure 1. HEX-Z


Figure 2. HEX-1


THICKNESS $=0.0 .41$
Figure 3. HEX-2


Figure 4. HEX-3


Figure 5. HEX-4


Figure 6. HEX-5

## NOTES ISR INTERNATIONAL RECTIFIER

INTERNATIONAL RECTIFIER ISR NOTES

NOTES I\&R INTERNATIONAL RECTIFIER

INTERNATIONAL RECTIFIER IGR NOTES

INTERNATIONAL RECTIFIER


The HEXFET devices detailed in the following pages represent the International Rectifier power MOSFET line as of August, 1982

## HEXFET SELECTOR GUIDE <br> BY PACKAGE, VOLTAGE RANGE AND "ON" RESISTANCE



| VOLTAGE RANGE | SERIES NUMBER | "ON" <br> RESISTANCE | PAGE <br> NUMBER |
| :---: | :---: | :---: | :---: |
| $60 \mathrm{~V}-100 \mathrm{~V}$ | IRF120 | 0.30 hms | D-69 |
|  | IRF130 | 0.180 mms | D-75 |
|  | IRF140 | 0.0850 hms | D-81 |
|  | IRF150 | 0.0550 hms | D-87 |
|  | IRF9130* | 0.30 hms | D-263 |
|  | 2N6755 | 0.250 hms | D-1 |
|  | 2N6756** | 0.180 mms | D-1 |
|  | 2N6763 | 0.08 Ohms | D-17 |
|  | 2N6764** | 0.055 Ohms | D-17 |
| $150 \mathrm{~V}-200 \mathrm{~V}$ | IRF220 | 0.80 hms | D-93 |
|  | IRF230 | 0.40 hms | D-99 |
|  | IRF240 | 0.180 hms | D-105 |
|  | IRF250 | 0.085 Ohms | D-111 |
|  | IRF9230* | 0.80 hms | D-269 |
|  | 2N6757 | 0.60 hms | D-5 |
|  | 2N6758** | 0.40 hms | D-5 |
|  | 2N6765 | 0.12 Ohms | D-21 |
|  | 2N6766** | 0.085 Ohms | D-21 |
| $350 \mathrm{~V}-400 \mathrm{~V}$ | IRF320 | 1.80 hms | D-117 |
|  | IRF330 | 1.00 hms | D-123 |
|  | IRF340 | 0.550 hms | D-129 |
|  | IRF350 | 0.30 hms | D-135 |
|  | 2N6759 | 1.50 hms | D-9 |
|  | 2N6760** | 1.00 hms | D-9 |
|  | 2N6767 | 0.40 hms | D-25 |
|  | 2N6768 | 0.30 hms | D-25 |
| 450V-500V | IRF420 | 3.00 hms | D-141 |
|  | IRF430 | 1.50 hms | D-147 |
|  | IRF440 | 0.850 hms | D-153 |
|  | IRF450 | 0.40hms | D-159 |
|  | 2N6761 | 2.00 hms | D-13 |
|  | 2N6762 | 1.50 hms | D-13 |
|  | 2N6769 | 0.50 hms | D-29 |
|  | 2N6770 | 0.4 Ohms | D-29 |

*P-Channel **Available to JAN/JANTX/JANTXV

HD-1 Package
4-PIN HEXDIP ${ }^{\text {m }}$

| VOLTAGE RANGE | SERIES NUMBER | $\begin{aligned} & \text { "ON" } \\ & \text { RESISTANCE } \end{aligned}$ | $\begin{gathered} \text { PAGE } \\ \text { NUMBER } \end{gathered}$ |
| :---: | :---: | :---: | :---: |
| 60 V -100V | IRFD110 | 0.60 hms | D-39 |
|  | IRFD1Z0 | 2.40 hms | D-33 |
|  | IRFD9120* | 0.6 Ohms | D-45 |




| $\begin{array}{c}\text { VOLTAGE } \\ \text { RANGE }\end{array}$ | $\begin{array}{l}\text { SERIES } \\ \text { NUMBER }\end{array}$ | "ON" |
| :---: | :--- | :--- | :---: |
| RESISTANCE |  |  |\(\left.\quad \begin{array}{c}PAGE <br>

NUMBER\end{array}\right]\)
*P-Channel

## TO-39 Package



| VOLTAGE | SERIES | "ON" | PAGE |
| :---: | :--- | :--- | :---: |
| RANGE | NUMBER | RESISTANCE | NUMBER |
| 60V-100V | IRFF110 | 0.60 hms | D-51 |
|  | IRFF120 | 0.30 hms | $D-57$ |
|  | IRFF130 | 0.180 hms | $\mathrm{D}-63$ |

NOTE: This Selector Guide lists only the first part number within a series of devices. Refer to appropriate listings for the complete HEXFET product line.
*P-Channel


Electrical Characteristics at $25^{\circ} \mathrm{C}$ unless noted otherwise

| $V_{D S}$ <br> Drain <br> Source | RDS (on) On-State Resistance (Ohms) | Part Numbers | ID Continuous Drain Current (Amps) |  | IDM Pulsed Drain Current (Amps) | PD Max Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage (Volts) |  |  | $\begin{aligned} & 100^{\circ} \mathrm{C} \\ & \text { Case } \\ & \hline \end{aligned}$ | $\begin{array}{l\|} 25^{\circ} \mathrm{C} \\ \text { Case } \end{array}$ |  |  |  |
| 500 | 0.4 | 2N6770 | 7.75 | 12.0 | 25 | 150 | D-29 |
| 500 | 0.4 | IRF450 | 8.0 | 13.0 | 52 | 150 | D-159 |
| 500 | 0.5 | IRF452 | 70 | 12.0 | 48 | 150 | D-159 |
| 500 | 0.85 | IRF440 | 5.0 | 8.0 | 32 | 125 | D-153 |
| 500 | 1.1 | IRF442 | 4.0 | 7.0 | 28 | 125 | D-153 |
| 500 | 1.5 | 2N6762 | 30 | 4.5 | 7 | 75 | D-13 |
| 500 | 1.5 | IRF430 | 3.0 | 4.5 | 18 | 75 | D-147 |
| 500 | 2.0 | IRF432 | 2.5 | 4.0 | 16 | 75 | D-147 |
| 500 | 3.0 | IRF420 | 1.5 | 2.5 | 10 | 40 | D-141 |
| 500 | 4.0 | IRF422 | 1.0 | 2.0 | 8 | 40 | D-141 |
| 450 | 0.4 | IRF451 | 8.0 | 13.0 | 52 | 150 | D-159 |
| 450 | 0.5 | 2N6769 | 7.0 | 11.0 | 20 | 150 | D-29 |
| 450 | 0.5 | IRF453 | 70 | 12.0 | 48 | 150 | D-159 |
| 450 | 0.85 | IRF441 | 5.0 | 8.0 | 32 | 125 | D-153 |
| 450 | 1.1 | IRF443 | 4.0 | 7.0 | 28 | 125 | D-153 |
| 450 | 1.5 | IRF431 | 3.0 | 4.5 | 18 | 75 | D-147 |
| 450 | 2.0 | 2N6761 | 2.5 | 4.0 | 6 | 75 | D-13 |
| 450 | 2.0 | IRF433 | 2.5 | 4.0 | 16 | 75 | D-147 |
| 450 | 3.0 | IRF421 | 1.5 | 2.5 | 10 | 40 | D-141 |
| 450 | 4.0 | IRF423 | 1.0 | 2.0 | 8 | 40 | D-141 |
| 400 | 0.3 | 2N6768 | 9.0 | 14.0 | 25 | 150 | D-25 |
| 400 | 0.3 | IRF350 | 9.0 | 15.0 | 60 | 150 | D-135 |
| 400 | 0.4 | IRF352 | 8.0 | 13.0 | 52 | 150 | D-135 |
| 400 | 0.55 | IRF340 | 6.0 | 10.0 | 40 | 125 | D-129 |
| 400 | 0.8 | IRF342 | 5.0 | 8.0 | 32 | 125 | D-129 |
| 400 | 1.0 | 2N6760 | 3.5 | 5.5 | 8 | 75 |  |
| 400 | 1.0 | IRF330 | 3.5 | 5.5 | 22 | 75 | D-123 |
| 400 | 1.5 | IRF332 | 3.0 | 4.5 | 18 | 75 | D-123 |
| 400 | 1.8 | IRF320 | 2.0 | 3.0 | 12 | 40 | D-117 |
| 400 | 2.5 | IRF322 | 1.5 | 2.5 | 10 | 40 | D-117 |
| 350 | 0.3 | IRF351 | 9.0 | 15.0 | 60 | 150 | D-135 |
| 350 | 0.4 | 2N6767 | 7.75 | 12.0 | 20 | 150 | D-25 |
| 350 | 0.4 | IRF353 | 8.0 | 13.0 | 52 | 150 | D-135 |
| 350 | 0.55 | IRF341 | 6.0 | 10.0 | 40 | 125 | D-129 |
| 350 | 0.8 | IRF343 | 5.0 | 8.0 | 32 | 125 | D-129 |
| 350 | 1.0 | IRF331 | 3.5 | 5.5 | 22 | 75 | D-123 |
| 350 | 1.5 | 2N6759 | 3.0 | 4.5 | 7 | 75 | D-9 |
| 350 | 1.5 | IRF333 | 3.5 | 4.5 | 18 | 75 | D-123 |
| 350 | 1.8 | IRF321 | 2.0 | 3.0 | 12 | 40 | D-117 |
| 350 | 2.5 | IRF323 | 1.5 | 2.5 | 10 | 40 | D-117 |
| 200 | 0.085 | 2N6766 |  | 30.0 | 60 |  |  |
| 200 | 0.085 | IRF250 | 19.0 | 30.0 | 120 | 150 | D-111 |
| 200 | 0.12 | IRF252 | 16.0 | 25.0 | 100 | 150 | D-111 |
| 200 | 0.18 | IRF240 | 11.0 | 18.0 | 72 | 125 | D-105 |
| 200 | 0.22 | IRF242 | 10.0 | 16.0 | 64 | 125 | D-105 |
| 200 | 0.4 | 2N6758 | 6.0 | 9.0 | 15 | 75 | D-5 |
| 200 | 0.4 | IRF230 | 6.0 | 9.0 | 36 | 75 | D-99 |
| 200 | 0.6 | IRF232 | 5.0 | 8.0 | 32 | 75 | D-99 |
| 200 | 0.8 | IRF220 | 3.0 | 5.0 | 20 | 40 | D-93 |
| 200 | 1.2 | IRF222 | 2.5 | 4.0 | 16 | 40 | D-93 |

JEDEC Types
Listed withın the TO-3 packaged HEXFETs are 16 JEDEC registered devices, sequentially numbered from 2N6755 to 2N6770. The IRF part number immediately following each JEDEC number is the International Rectifier HEXFET equivalent.
Contact the factory for current JEDEC information

* JAN, JANTX, JANTXV Types.

The JEDEC numbered devices identified with a star are available to JAN, JANTX, JANTXV specifications.

| $V_{\text {DS }}$ Drain Source Voltage (Volts) | $R_{\text {DS (on) }}$ On-State Resistance (0hms) | Part Numbers | ${ }^{1}$ D Continuous Drain Current (Amps) |  | ${ }^{\text {I DM }}$ Pulsed Drain Curren (Amps) | PD Max Power DisSIpation(Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \hline 100^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ |  |  |  |
| 150 | 0.085 | IPF251 | 19.0 | 30.0 | 120 | 150 | D-111 |
| 150 | 0.12 | 2N6765 | 16.0 | 25.0 | 50 | 150 | D-21 |
| 150 | 012 | IRF253 | 16.0 | 25.0 | 100 | 150 | D-111 |
| 150 | 0.18 | IRF241 | 110 | 18.0 | 72 | 125 | D-105 |
| 150 | 0.22 | IRF243 | 100 | 16.0 | 64 | 125 | D-105 |
| 150 | 0.4 | IRF231 | 6.0 | 9.0 | 36 | 75 | D-99 |
| 150 | 0.6 | 2N6757 | 50 | 8.0 | 12 | 75 | D-5 |
| 150 | 0.6 | IRF233 | 5.0 | 8.0 | 32 | 75 | D-99 |
| 150 | 0.8 | IRF221 | 3.0 | 5.0 | 20 | 40 | D-93 |
| 150 | 12 | IRF223 | 2.5 | 4.0 | 16 | 40 | D-93 |
| 100 | 0.055 | 2N6764 | 240 | 38.0 | 70 | 150 | D-17 |
| 100 | 0055 | IRF150 | 250 | 40.0 | 160 | 150 | D-87 |
| 100 | 0.08 | IRF 152 | 20.0 | 33.0 | 132 | 150 | D-87 |
| 100 | 0.085 | IRF140 | 170 | 27.0 | 108 | 125 | D-81 |
| 100 | 0.11 | IRF 142 | 15.0 | 24.0 | 96 | 125 | D-81 |
| 100 | 018 | 2N6756 | 9.0 | 14.0 | 30 | 75 | D-1 |
| 100 | 0.18 | IRF 130 | 9.0 | 14.0 | 56 | 75 | D-75 |
| 100 | 0.25 | IRF 132 | 8.0 | 12.0 | 48 | 75 | D-75 |
| 100 | 0.3 | IRF 120 | 5.0 | 8.0 | 32 | 40 | D-69 |
| 100 | 0.4 | IRF 122 | 4.0 | 7.0 | 28 | 40 | D-69 |
| 60 | 0.055 | IRF 151 | 25.0 | 40.0 | 160 | 150 | D-87 |
| 60 | 0.08 | 2N6763 | 20.0 | 31.0 | 60 | 150 | D-17 |
| 60 | 0.08 | IRF 153 | 20.0 | 33.0 | 132 | 150 | D-87 |
| 60 | 0.085 | IRF141 | 17.0 | 27.0 | 108 | 125 | D-81 |
| 60 | 0.11 | IRF 143 | 15.0 | 24.0 | 96 | 125 | D-81 |
| 60 | 0.18 | IRF 131 | 9.0 | 14.0 | 56 | 75 | D-75 |
| 60 | 0.25 | 2N6755 | 8.0 | 12.0 | 25 | 75 | D-1 |
| 60 | 0.25 | IRF 133 | 8.0 | 12.0 | 48 | 75 | D-75 |
| 60 | 0.3 | IRF 121 | 5.0 | 8.0 | 32 | 40 | D-69 |
| 60 | 0.4 | IRF 123 | 4.0 | 7.0 | 28 | 40 | D-69 |

## P-Channel Types

| $V_{D S}$ <br> Drain <br> Source <br> Voltage <br> (Volts) | $R_{D S}(0 N)$ On-State Resistance (Ohms) | Part Numbers | ID Continuous Drain Current (Amps) |  | IDM Pulsed Drain Current (Amps) | PD Max. Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & 100^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ |  |  |  |
| -200 | 0.8 | IRF9230 | -4.0 | -6.5 | -26 | 75 | D-269 |
| -200 | 1.2 | IRF9232 | -3.5 | -5.5 | -22 | 75 | D-269 |
| -150 | 0.8 | IRF9231 | -4.0 | -6.5 | -26 | 75 | D-269 |
| -150 | 1.2 | IRF9233 | -3.5 | -5.5 | -22 | 75 | D-269 |
| -100 | 0.3 | IRF9130 | -7.5 | -12.0 | -48 | 75 | D-263 |
| -100 | 0.4 | IRF9132 | -6.5 | -10.0 | -40 | 75 | D-263 |
| -60 | 0.3 | IRF9131 | -7.5 | -12.0 | -48 | 75 | D-263 |
| -60 | 0.4 | IRF9133 | -6.5 | -10.0 | -40 | 75 | D-263 |

## INDEX TO TO-220AB PACKAGED HEXFETs BY VOLTAGE RATING

$\mathbf{N}$-Channel Types


Electrical Characteristics at $25^{\circ} \mathrm{C}$ unless noted otherwise


TO-220AB plastıc packaged HEXFETs offer a complete range of smaller, lower cost power MOSFETs ideally suited for commercial applications. Leads are on standard 100 mil centers for convenience in PC Board design. Savings in assembly costs can be realized because these devices can be installed by working from only one side of the board.

International Rectifier's advancements in construction techniques, materials and in-process production and quality control inspection ensure the high reliability of both the HEXFET die and the finished TO-220AB packaged HEXFET.

| $V_{\text {DS }}$ Drain Source Voltage (Volts) | $\mathrm{R}_{\mathrm{DS}(0 n)}$ On-State Resistance (0hms) | Part Numbers | ID Continuous Drain Current (Amps) |  | IDM Pulsed Drain Current (Amps) | PD Max Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 100 | 0.6 | IRF510 | 2.5 | 4.0 | 16 | 20 | D-165 |
| 109 | 0.8 | IRF512 | 2.0 | 3.5 | 14 | 20 | D-165 |
| 60 | 0.085 | IRF541 | 17.0 | 27.0 | 108 | 125 | D-183 |
| 60 | 0.11 | IRF543 | 15.0 | 24.0 | 96 | 125 | D-183 |
| 60 | 0.18 | IRF531 | 9.0 | 14.0 | 56 | 75 | D-177 |
| 60 | 0.25 | IRF533 | 8.0 | 12.0 | 48 | 75 | D-177 |
| 60 | 03 | IRF521 | 5.0 | 8.0 | 32 | 40 | D-171 |
| 60 | 0.4 | IRF523 | 4.0 | 7.0 | 28 | 40 | D-171 |
| 60 | 06 | IRF511 | 2.5 | 4.0 | 16 | 20 | D-165 |
| 60 | 08 | IRF513 | 2.0 | 3.5 | 14 | 20 | D-165 |

## P-Channel Types

| $V_{D S}$ Draın Source Noltage (Volts) | $R_{D S}$ (on) On-State Resistance (0hms) | Part Numbers | ${ }^{1}$ D Continuous Drain Current (Amps) |  | IDM Pulsed Drain Current (Amps) | $\|$PD Max <br> Power <br> Dissi- <br> pation <br> Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & -200 \\ & -200 \\ & -200 \\ & -200 \\ & -200 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 1.2 \\ & 1.5 \\ & 2.4 \\ & 3.0 \end{aligned}$ | IRF9630 IRF9632 IRF9620 IRF9622 IRF9610 | $\begin{array}{r} -4.0 \\ -3.5 \\ -2.0 \\ -1.5 \\ -1.0 \end{array}$ | -6.5 -5.5 -3.5 -3.0 -1.75 | $\begin{array}{r} -26 \\ -22 \\ -14 \\ -12 \\ -7 \end{array}$ | $\begin{aligned} & 75 \\ & 75 \\ & 40 \\ & 40 \\ & 20 \end{aligned}$ | $\begin{aligned} & D-299 \\ & D-299 \\ & D-293 \\ & D-293 \\ & D-287 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & -200 \\ & -150 \\ & -150 \\ & -150 \\ & -150 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 0.8 \\ & 1.2 \\ & 1.5 \\ & 2.4 \end{aligned}$ | IRF9612 IRF9631 IRF9633 IR9621 IRF9623 | $\begin{aligned} & -0.9 \\ & -4.0 \\ & -35 \\ & -2.0 \\ & -1.5 \end{aligned}$ | $\begin{aligned} & -1.5 \\ & -6.5 \\ & -5.5 \\ & -3.5 \\ & -3.0 \end{aligned}$ | $\begin{aligned} & -6 \\ & -26 \\ & -22 \\ & -14 \\ & -12 \end{aligned}$ | $\begin{aligned} & 20 \\ & 75 \\ & 75 \\ & 40 \\ & 40 \end{aligned}$ | $\begin{array}{\|l\|} \hline D-287 \\ D-299 \\ D-299 \\ D-293 \\ D-293 \end{array}$ |
| $\begin{aligned} & -150 \\ & -150 \\ & -100 \\ & -100 \\ & -100 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 4.5 \\ & 0.3 \\ & 0.4 \\ & 0.6 \end{aligned}$ | IRF9611 IRF9613 IRF9530 IRF9532 IRF9520 | $\begin{array}{r} -1.0 \\ -0.9 \\ -7.5 \\ -6.5 \\ -4.0 \end{array}$ | $\begin{aligned} & -1.75 \\ & -1.5 \\ & -12.0 \\ & -10.0 \\ & -6.0 \end{aligned}$ | $\begin{array}{r} -7 \\ -6 \\ -48 \\ -40 \\ -24 \\ \hline \end{array}$ | $\begin{aligned} & 20 \\ & 20 \\ & 75 \\ & 75 \\ & 40 \end{aligned}$ | $\begin{aligned} & D-287 \\ & D-287 \\ & D-281 \\ & D-281 \\ & D-275 \end{aligned}$ |
| -100 -60 -60 -60 -60 | $\begin{aligned} & 0.8 \\ & 0.3 \\ & 0.4 \\ & 0.6 \\ & 0.8 \end{aligned}$ | IRF9522 RF9531 IRF9533 IRF9521 IRF9523 | $\begin{array}{r} -3.5 \\ -7.5 \\ -6.5 \\ -4.0 \\ -3.5 \end{array}$ | $\begin{array}{r} -5.0 \\ -12.0 \\ -10.0 \\ -6.0 \\ -5.0 \end{array}$ | $\begin{aligned} & -20 \\ & -48 \\ & -40 \\ & -24 \\ & -20 \end{aligned}$ | $\begin{aligned} & 40 \\ & 75 \\ & 75 \\ & 40 \\ & 40 \end{aligned}$ | $\begin{aligned} & \mathrm{D}-275 \\ & \mathrm{D}-281 \\ & \mathrm{D}-281 \\ & \mathrm{D}-275 \\ & \mathrm{D}-275 \end{aligned}$ |

## Characteristics common to all TO-3 and TO-220AB HEXFETs.

$T_{J}=-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Operating
VGS(th) Gate Threshold $=20$ to 40 Volts
See Data Sheets for conditions
Lead Temperature $=300^{\circ} \mathrm{C}$ for 10 Seconds Max

## NUMERICAL INDEX TO TO-3 PACKAGED HEXFETs.



Electrical Characteristics at $25^{\circ} \mathrm{C}$ unless noted otherwise

| Part Numbers | VDS. Drain Source Voltage (Volts) | RDS (on), On-State, Resistance (Ohms) | $\begin{aligned} & \text { ID, Continuous } \\ & \text { Drain } \\ & \text { Current } \\ & \hline \end{aligned}$ |  | IDM. <br> Pulse <br> Drain <br> Current <br> (Amps) | PD, Max Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & 100^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ |  |  |  |
| IRF120 | 100 | 0.3 | 5.0 | 8.0 | 32 | 40 | D-69 |
| IRF121 | 60 | 0.3 | 5.0 | 8.0 | 32 | 40 |  |
| IRF122 | 100 | 0.4 | 4.0 | 7.0 | 28 | 40 |  |
| IRF123 | 60 | 0.4 | 4.0 | 7.0 | 28 | 40 |  |
| IRF130 | 100 | 0.18 | 9.0 | 14.0 | 56 | 75 | D-75 |
| IRF131 | 60 | 0.18 | 9.0 | 14.0 | 56 | 75 |  |
| IRF132 | 100 | 0.25 | 8.0 | 12.0 | 48 | 75 |  |
| IRF133 | 60 | 0.25 | 8.0 | 12.0 | 48 | 75 |  |
| IRF140 | 100 | 0.085 | 17.0 | 27.0 | 108 | 125 | D-81 |
| IRF141 | 60 | 0.085 | 17.0 | 27.0 | 108 | 125 |  |
| IRF142 | 100 | 0.11 | 15.0 | 24.0 | 96 | 125 |  |
| IRF143 | 60 | 0.11 | 15.0 | 24.0 | 96 | 125 |  |
| IRF150 | 100 | 0.055 | 25.0 | 40.0 | 160 | 150 | D-87 |
| IRF151 | 60 | 0.055 | 25.0 | 40.0 | 160 | 150 |  |
| IRF152 | 100 | 0.08 | 20.0 | 33.0 | 132 | 150 |  |
| IRF153 | 60 | 0.08 | 20.0 | 33.0 | 132 | 150 |  |
| IRF220 | 200 | 0.8 | 3.0 | 5.0 | 20 | 40 | D-93 |
| IRF221 | 150 | 0.8 | 3.0 | 5.0 | 20 | 40 |  |
| IRF222 | 200 | 1.2 | 2.5 | 4.0 | 16 | 40 |  |
| IRF223 | 150 | 1.2 | 2.5 | 4.0 | 16 | 40 |  |
| IRF230 | 200 | 0.4 | 6.0 | 9.0 | 36 | 75 | D-99 |
| IRF231 | 150 | 0.4 | 6.0 | 9.0 | 36 | 75 |  |
| IRF232 | 200 | 0.6 | 5.0 | 8.0 | 32 | 75 |  |
| IRF233 | 150 | 0.6 | 5.0 | 8.0 | 32 | 75 |  |
| IRF240 | 200 | 0.18 | 11.0 | 18.0 | 72 | 125 | D-105 |
| IRF241 | 150 | 0.18 | 11.0 | 18.0 | 72 | 125 |  |
| IRF242 | 200 | 0.22 | 10.0 | 16.0 | 64 | 125 |  |
| IRF243 | 200 | 0.22 | 10.0 | 16.0 | 64 | 125 |  |
| IRF250 | 200 | 0.085 | 19.0 | 30.0 | 120 | 150 | D-111 |
| IRF251 | 150 | 0.085 | 19.0 | 30.0 | 120 | 150 |  |
| IRF252 | 200 | 0.120 | 16.0 | 25.0 | 100 | 150 |  |
| IRF253 | 150 | 0.120 | 16.0 | 25.0 | 100 | 150 |  |
| IRF320 | 400 | 1.8 | 2.0 | 3.0 | 12 | 40 | D-117 |
| IRF321 | 350 | 1.8 | 2.0 | 3.0 | 12 | 40 |  |
| IRF322 | 400 | 2.5 | 1.5 | 2.5 | 10 | 40 |  |
| IRF323 | 350 | 2.5 | 1.5 | 2.5 | 10 | 40 |  |
| IRF330 | 400 | 1.0 | 3.5 | 5.5 | 22 | 75 | D-123 |
| IRF331 | 350 | 1.0 | 3.5 | 5.5 | 22 | 75 |  |
| IRF332 | 400 | 1.5 | 3.0 | 4.5 | 18 | 75 |  |
| IRF333 | 350 | 1.5 | 3.0 | 4.5 | 18 | 75 |  |
| IRF340 | 400 | 0.55 | 6.0 | 10.0 | 40 | 125 | D-129 |
| IRF341 | 350 | 0.55 | 6.0 | 10.0 | 40 | 125 |  |
| IRF342 | 400 | 0.8 | 5.0 | 8.0 | 32 | 125 |  |
| IRF343 | 350 | 0.8 | 5.0 | 8.0 | 32 | 125 |  |
| IRF350 | 400 | 0.3 | 9.0 | 15.0 | 60 | 150 | D-135 |
| IRF351 | 350 | 0.3 | 9.0 | 15.0 | 60 | 150 |  |
| IRF352 | 400 | 0.4 | 8.0 | 13.0 | 52 | 150 |  |
| IRF353 | 350 | 0.4 | 8.0 | 13.0 | 52 | 150 |  |

## JEDEC Types

Listed within the TO-3 packaged HEXFETs are 16 JEDEC registered devices, sequentially numbered from 2N6755 to 2N6770. The IRF part number immediately following each JEDEC number is the International Rectifier HEXFET equivalent.
Contact the factory for current JEDEC information

- JAN, JANTX, JANTXV Types.

The JEDEC numbered devices identified with a star are available to JAN, JANTX, JANTXV specifications.

| Part Numbers | $V_{D S}$, Drain Source Voltage (Volts) | RDS (on), On-State, Resistance (Ohms) | $\begin{aligned} & \text { ID. Continuous } \\ & \text { Drain } \\ & \text { Current } \end{aligned}$ |  | IDM, <br> Pulse <br> Drain <br> Current <br> (Amps) | $\mathrm{P}_{\mathrm{D}}$, Max. Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & 100^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ |  |  |  |
| IRF420 | 500 | 0.3 | 1.5 | 2.5 | 10 | 40 | D-141 |
| IRF421 | 450 | 0.3 | 1.5 | 2.5 | 10 | 40 |  |
| IRF422 | 500 | 2.0 | 1.0 | 2.0 | 8 | 40 |  |
| IRF423 | 450 | 2.0 | 1.0 | 2.0 | 8 | 40 |  |
| IRF430 | 500 | 1.5 | 3.0 | 4.5 | 18 | 75 | D-147 |
| IRF431 | 450 | 1.5 | 3.0 | 4.5 | 18 | 75 |  |
| IRF432 | 500 | 2.0 | 2.5 | 4.0 | 16 | 75 |  |
| IRF433 | 450 | 2.0 | 2.5 | 4.0 | 16 | 75 |  |
| IRF440 | 500 | 0.85 | 5.0 | 8.0 | 32 | 125 | D-153 |
| IRF441 | 450 | 0.85 | 5.0 | 8.0 | 32 | 125 |  |
| IRF442 | 500 | 1.1 | 4.0 | 7.0 | 28 | 125 |  |
| IRF443 | 450 | 1.1 | 4.0 | 7.0 | 28 | 125 |  |
| IRF450 | 500 | 0.4 | 8.0 | 13.0 | 52 | 150 | D-159 |
| IRF451 | 450 | 0.4 | 8.0 | 13.0 | 52 | 150 |  |
| IRF452 | 500 | 0.5 | 7.0 | 12.0 | 48 | 150 |  |
| IRF453 | 450 | 0.5 | 7.0 | 12.0 | 48 | 150 |  |
| 2N6755 | 60 | 0.25 | 8.0 | 12.0 | 25 | 75 | D-1 |
| - 2 N6756 | 100 | 0.18 | 9.0 | 14.0 | 30 | 75 | D-1 |
| 2N6757 | 150 | 0.6 | 5.0 | 8.0 | 12 | 75 | D-5 |
| - 2N6758 | 200 | 0.4 | 6.0 | 9.0 | 15 | 75 | D-5 |
| 2N6759 | 350 | 1.5 | 3.0 | 4.5 | 7 | 75 | D-9 |
| +2N6760 | 400 | 1.0 | 3.5 | 5.5 | 8 | 75 | D-9 |
| 2N6761 | 450 | 2.0 | 2.5 | 4.0 | 6 | 75 | D-13 |
| 2N6762 | 500 | 1.5 | 3.0 | 4.5 | 7 | 75 | D-13 |
| 2N6763 | 60 | 0.08 | 20.0 | 31.0 | 60 | 150 | D-17 |
| - 2 N6764 | 100 | 0.055 | 24.0 | 38.0 | 70 | 150 | D-17 |
| 2N6765 | 150 | 0.12 | 16.0 | 25.0 | 50 | 150 | D-21 |
| - 2N6766 | 200 | 0.085 | 19.0 | 30.0 | 60 | 150 | D-21 |
| 2N6767 | 350 | 0.4 | 7.75 | 12.0 | 20 | 150 | D-25 |
| 2N6768 | 400 | 0.3 | 9.0 | 14.0 | 25 | 150 | D-25 |
| 2N6769 | 450 | 0.5 | 7.0 | 11.0 | 20 | 150 | D-29 |
| - 2N6770 | 500 | 0.4 | 7.75 | 12.0 | 25 | 150 | D-29 |

$\star$ JAN, JANTX, JANTXV Types
P-Channel Types

| Part Numbers | $V_{\mathrm{V} S}$, <br> Drain <br> Source <br> Voltage <br> (Volts) | RDS (on), On-State, Resistance (Ohms) | $\begin{gathered} \hline \mathrm{I}_{\mathrm{D}}, \begin{array}{c} \text { Continuous } \\ \text { Drain } \\ \text { Current } \\ \hline \end{array} \mathrm{C} \\ \hline \end{gathered}$ |  | IDM, Pulse Drain Current (Amps) | $\begin{array}{\|c\|} \hline \mathrm{P}_{\mathrm{D}}, \text { Max. } \\ \text { Power } \\ \text { Dissi- } \\ \text { pation } \\ \text { (Watts) } \\ \hline \end{array}$ | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & 100^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ |  |  |  |
| IRF9130 | -100 | 0.3 | -7.5 | -12.0 | -48 | 75 | D-263 |
| IRF9131 | -60 | 0.3 | -7.5 | -12.0 | -48 | 75 |  |
| IRF9132 | -100 | 0.4 | -6.5 | -10.0 | -40 | 75 |  |
| IRF9133 | -60 | 0.4 | -6.5 | -10.0 | -40 | 75 |  |
| IRF9230 | -200 | 0.8 | -4.0 | -6.5 | -26 | 75 | D-269 |
| IRF9231 | -150 | 0.8 | -4.0 | -6.5 | -26 | 75 |  |
| IRF9232 | -200 | 1.2 | -3.5 | -5.5 | -22 | 75 |  |
| IRF9233 | -150 | 1.2 | -3.5 | -5.5 | -22 | 75 |  |

## NUMERICAL INDEX TO TO-220AB PACKAGED HEXFETs.



Electrical Characteristics at $25^{\circ} \mathrm{C}$ unless noted otherwise

| Part Numbers | VDS, Drain Source Voltage (Volts) | ROS (on), On-State, Resistance (0hms) | $\begin{array}{\|c} \text { ID. Continuous } \\ \text { Drain } \\ \text { Current } \end{array}$ |  | IDM, <br> Pulse <br> Drain Current (Amps) | PD, Max. Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & 100^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ |  |  |  |
| IRF510 | 100 | 0.6 | 2.5 | 4.0 | 16 | 20 | D-165 |
| IRF511 | 60 | 0.6 | 2.5 | 4.0 | 16 | 20 |  |
| IRF512 | 100 | 0.8 | 2.0 | 3.5 | 14 | 20 |  |
| IRF513 | 60 | 0.8 | 2.0 | 3.5 | 14 | 20 |  |
| IRF520 | 100 | 0.3 | 5.0 | 8.0 | 32 | 40 | D-171 |
| IRF521 | 60 | 0.3 | 5.0 | 8.0 | 32 | 40 |  |
| IRF522 | 100 | 0.4 | 4.0 | 7.0 | 28 | 40 |  |
| IRF523 | 60 | 0.4 | 4.0 | 7.0 | 28 | 40 |  |
| IRF530 | 100 | 0.18 | 9.0 | 14.0 | 56 | 75 | D-177 |
| IRF531 | 60 | 0.18 | 9.0 | 14.0 | 56 | 75 |  |
| IRF532 | 100 | 0.25 | 8.0 | 12.0 | 48 | 75 |  |
| IRF533 | 60 | 0.25 | 8.0 | 12.0 | 48 | 75 |  |
| IRF540 | 100 | 0.085 | 17.0 | 27.0 | 108 | 125 | D-183 |
| IRF541 | 60 | 0.085 | 17.0 | 27.0 | 108 | 125 |  |
| IRF542 | 100 | 0.11 | 15.0 | 24.0 | 96 | 125 |  |
| IRF543 | 60 | 0.11 | 15.0 | 24.0 | 96 | 125 |  |
| IRF610 | 200 | 1.5 | 1.5 | 2.5 | 10 | 20 | D-189 |
| IRF611 | 150 | 1.5 | 1.5 | 2.5 | 10 | 20 |  |
| IRF612 | 200 | 2.4 | 1.25 | 2.0 | 8 | 20 |  |
| IRF613 | 150 | 2.4 | 1.25 | 2.0 | 8 | 20 |  |
| IRF620 | 200 | 0.8 | 3.0 | 5.0 | 20 | 40 | D-195 |
| IRF621 | 150 | 0.8 | 3.0 | 5.0 | 20 | 40 |  |
| IRF622 | 200 | 1.2 | 2.5 | 4.0 | 16 | 40 |  |
| IRF623 | 150 | 1.2 | 2.5 | 4.0 | 16 | 40 |  |
| IRF630 | 200 | 0.4 | 6.0 | 9.0 | 36 | 75 | D-201 |
| IRF631 | 150 | 0.4 | 6.0 | 9.0 | 36 | 75 |  |
| IRF632 | 200 | 0.6 | 5.0 | 8.0 | 32 | 75 |  |
| IRF633 | 150 | 0.6 | 5.0 | 8.0 | 32 | 75 |  |
| IRF640 | 200 | 0.18 | 11.0 | 18.0 | 72 | 125 | D-207 |
| IRF641 | 150 | 0.18 | 11.0 | 18.0 | 72 | 125 |  |
| IRF642 | 200 | 0.22 | 10.0 | 16.0 | 64 | 125 |  |
| IRF643 | 150 | 0.22 | 10.0 | 16.0 | 64 | 125 |  |
| IRF710 | 400 | 3.6 | 1.0 | 1.5 | 6 | 20 | D-213 |
| IRF711 | 350 | 3.6 | 1.0 | 1.5 | 6 | 20 |  |
| IRF712 | 400 | 5.0 | 0.8 | 1.3 | 5 | 20 |  |
| IRF713 | 350 | 5.0 | 0.8 | 1.3 | 5 | 20 |  |
| IRF720 | 400 | 1.8 | 2.0 | 3.0 | 12 | 40 | D-219 |
| IRF721 | 350 | 1.8 | 2.0 | 3.0 | 12 | 40 |  |
| IRF722 | 400 | 2.5 | 1.5 | 2.5 | 10 | 40 |  |
| IRF723 | 350 | 2.5 | 1.5 | 2.5 | 10 | 40 |  |
| IRF730 | 400 | 1.0 | 3.5 | 5.5 | 22 | 75 | D-225 |
| IRF731 | 350 | 1.0 | 3.5 | 5.5 | 22 | 75 |  |
| IRF732 | 400 | 1.5 | 3.0 | 4.5 | 18 | 75 |  |
| IRF733 | 350 | 1.5 | 3.0 | 4.5 | 18 | 75 |  |
| IRF740 | 400 | 0.55 | 6.0 | 10.0 | 40 | 125 | D-231 |
| IRF741 | 350 | 0.55 | 6.0 | 10.0 | 40 | 125 |  |
| IRF742 | 400 | 0.8 | 5.0 | 8.0 | 32 | 125 |  |
| IRF743 | 350 | 0.8 | 5.0 | 8.0 | 32 | 125 |  |

TO-220AB plastic packaged HEXFETs offer a complete range of smaller, lower cost power MOSFETs ideally suited for commercial applications Leads are on standard 100 mil centers for convenience in PC Board design. Savings in assembly costs can be realized because these devices can be installed by working from only one side of the board
International Rectifier's advancements in construction techniques, materials and in-process production and quality control inspectıon ensure the high reliability of both the HEXFET die and the finished TO-220AB packaged HEXFET

| Part Numbers | $\mathrm{V}_{\mathrm{DS}}$, Drain Source Voltage (Volts) | $\begin{array}{\|c\|} \hline \text { RDS (on), } \\ \text { On-State, } \\ \text { Resis- } \\ \text { tance } \\ \text { (Ohms) } \\ \hline \end{array}$ | $\begin{aligned} & \text { ID, Continuous } \\ & \text { Drain } \\ & \text { Current } \\ & \hline \end{aligned}$ |  | IDM, Pulse Drain Current (Amps) | $\mathrm{P}_{\mathrm{D}}$, Max. Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & 100^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ |  |  |  |
| IRF820 | 500 | 3.0 | 1.5 | 2.5 | 10 | 40 | D-237 |
| IRF821 | 450 | 3.0 | 1.5 | 2.5 | 10 | 40 |  |
| IRF822 | 500 | 4.0 | 1.0 | 2.0 | 8 | 40 |  |
| IRF823 | 450 | 4.0 | 1.0 | 2.0 | 8 | 40 |  |
| IRF830 | 500 | 1.5 | 3.0 | 4.5 | 18 | 75 | D-243 |
| IRF831 | 450 | 1.5 | 3.0 | 4.5 | 18 | 75 |  |
| IRF832 | 500 | 2.0 | 2.5 | 4.0 | 16 | 75 |  |
| IRF833 | 450 | 2.0 | 2.5 | 4.0 | 16 | 75 |  |
| IRF840 | 500 | 0.85 | 5.0 | 8.0 | 32 | 125 | D-249 |
| IRF841 | 450 | 0.85 | 5.0 | 8.0 | 32 | 125 |  |
| IRF842 | 500 | 1.1 | 4.0 | 7.0 | 28 | 125 |  |
| IRF843 | 450 | 1.1 | 4.0 | 7.0 | 28 | 125 |  |

## P-Channel Types

| Part Numbers |  | RDS (on), <br> On-State, <br> Resis- <br> tance <br> (Ohms) | $\begin{array}{\|c\|} \hline \text { ID. Continuous } \\ \text { Drain } \\ \text { Current } \\ \hline \end{array}$ |  | IDM. <br> Pulse <br> Drain <br> Current <br> (Amps) | $P_{D}$, Max. Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & 100^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ | $\begin{aligned} & 25^{\circ} \mathrm{C} \\ & \text { Case } \end{aligned}$ |  |  |  |
| IRF9520 | -100 | 0.6 | -4.0 | -6.0 | -24 | 40 | D-275 |
| IRF9521 | -60 | 0.6 | -4.0 | -6.0 | -24 | 40 |  |
| IRF9522 | -100 | 0.8 | -3.5 | -5.0 | -20 | 40 |  |
| IRF9523 | -60 | 0.8 | -3.5 | -5.0 | -20 | 40 |  |
| IRF9530 | -100 | 0.3 | -7.5 | -12.0 | -48 | 75 | D-281 |
| IRF9531 | -60 | 0.3 | -7.5 | -12.0 | -48 | 75 |  |
| IRF9532 | -100 | 0.4 | -6.5 | -10.0 | -40 | 75 |  |
| IRF9533 | -60 | 0.4 | -6.5 | -10.0 | -40 | 75 |  |
| IRF9610 | -200 | 3.0 | -1.0 | -1.75 | -7 | 20 | D-287 |
| IRF9611 | -150 | 3.0 | -1.0 | -1.75 | -7 | 20 |  |
| IRF9612 | -200 | 4.5 | -0.9 | -1.5 | -6 | 20 |  |
| IRF9613 | -150 | 4.5 | -0.9 | -1.5 | -6 | 20 |  |
| IRF9620 | -200 | 1.5 | -2.0 | -3.5 | -14 | 40 | D-293 |
| IRF9621 | -150 | 1.5 | -2.0 | -3.5 | -14 | 40 |  |
| IRF9622 | -200 | 2.4 | -1.5 | -3.0 | -12 | 40 |  |
| IRF9623 | -150 | 2.4 | -1.5 | -3.0 | -12 | 40 |  |
| IRF9630 | -200 | 0.8 | -4.0 | -6.5 | -26 | 75 | D-299 |
| IRF9631 | -150 | 0.8 | -4.0 | -6.5 | -26 | 75 |  |
| IRF9632 | -200 | 1.2 | -3.5 | -5.5 | -22 | 75 |  |
| IRF9633 | -150 | 1.2 | -3.5 | -5.5 | -22 | 75 |  |

## Dual In-Line HEXDIPs

HEXDIPs combine automatic insertion efficiency, a 1 watt heat sink tab with the HEXFET high performance, quality, and reliability. These space saving HEXDIPs are end-stackable in rows of any length on 100 mil centers. The low profile N and P -Channel HEXDIPs can be used on boards for cages with $0.5^{\prime \prime}$ board spacing.


Electrical Characteristics at $25^{\circ} \mathrm{C}$ unless noted otherwise


## TO-39 Packaged HEXFETs.

HEXFET power MOSFETs in TO-39 packages offer the industry's lowest on-state resistance and best power ratios in this case style.

Used as switching devices, these hermetically sealed TO-39 HEXFETs are suitable for interfacing logic signals in hostile environment applications such as military, instrumentation, process controls and on-site computer systems. Because the HEXFET process yields on-state resistances that are approximately 30 percent lower than MOSFET technologies, signal integrity is high and component losses are low.

Electrical Characteristics at $25^{\circ} \mathrm{C}$ unless noted otherwise

| Part Numbers | Vos Drain Source Voltage (Volts) | ROS(on). On-State Resistance (0hms) | Continuous Drain Current $25^{\circ} \mathrm{C}$ Case | IDM Pulse Drain Current (Amps) | PD Max. Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IRFF110 } \\ & \text { IRFFF111 } \\ & \text { IRFF112 } \\ & \text { IRFF1113 } \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 60 \\ 100 \\ 60 \\ \hline \end{array}$ | $\begin{aligned} & 0.6 \\ & 0.6 \\ & 0.8 \\ & 0.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 3.5 \\ & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 14 \\ & 12 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \\ & 15 \\ & 15 \\ & \hline \end{aligned}$ | D-51 |
| $\begin{aligned} & \text { IRFF120 } \\ & \text { IRFF121 } \\ & \text { IRFFF122 } \\ & \text { IRFF123 } \end{aligned}$ | $\begin{array}{r} 100 \\ 60 \\ 100 \\ 60 \end{array}$ | $\begin{aligned} & 0.3 \\ & 0.3 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 24 \\ & 20 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 20 \\ & 20 \\ & 20 \\ & \hline \end{aligned}$ | D-57 |
| IRFF130 IRFF131 IRFF132 | $\begin{array}{r} 100 \\ 60 \\ 100 \\ 60 \\ \hline \end{array}$ | $\begin{aligned} & 0.18 \\ & 0.18 \\ & 0.25 \\ & 0.25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \\ & 7.0 \\ & 7.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 32 \\ & 28 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & 25 \\ & 25 \\ & \hline \end{aligned}$ | D-63 |

## TO-220AB N and P-Channel Complementary Pairs.

Broad bandwidth and linearity make these complementary HEXFET pairs ideal for high-quality amplifiers in audio, ultrasonic, radar/sonar and general purpose applications. Using these HEXFETs in complementary output stages allows two devices to share load current equally and provide identical characteristics and low harmonic distortion.
As presented in the table at right, each part number covers two TO-220AB devices. Example: IRF5522 consists of one N-Channel device marked N F5522 and one P-Channel device marked P F5522.

Electrical Characteristics at $25^{\circ} \mathrm{C}$ unless noted otherwise

| Part Numbers | Device <br> Types Included | VDS Drain Source Voltage (Volts) | lom Pulsed Drain Current (Amps) | PD Max. Power Dissipation (Watts) | Page |
| :---: | :---: | :---: | :---: | :---: | :---: |
| \|RF5522 | N -Channel P-Channel | $\begin{aligned} & +100 \\ & -100 \end{aligned}$ | $\begin{aligned} & +12 \\ & -12 \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ | D-255 |
| IRF5523 | N-Channel <br> P-Channel | $\begin{aligned} & +60 \\ & +60 \end{aligned}$ | $\begin{aligned} & +12 \\ & -12 \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ | D-255 |
| \|RF5532 | N-Channel P-Channel | $\begin{aligned} & +100 \\ & +100 \\ & -100 \end{aligned}$ | $\begin{aligned} & +25 \\ & +-25 \end{aligned}$ | $\begin{aligned} & 75 \\ & 75 \end{aligned}$ | 0-259 |
| IRF5533 | N-Channel P-Channel | $\begin{aligned} & +60 \\ & +60 \end{aligned}$ | $\begin{aligned} & +25 \\ & -25 \end{aligned}$ | $\begin{aligned} & 75 \\ & 75 \\ & \hline \end{aligned}$ | D-259 |

## JAN, JANTX, JANTXV and C.E.C.C. Test Capabilities.

International Rectifier supplies HEXFETs which meet the high reliability requirements of the Military, DOE and NASA. The manufacturing facilities and test lab of International Rectifier at El Segundo, CA, have been surveyed by DESC to Appendix D of MIL-S-19500F and have been approved to produce the JAN, JANTX and JANTXV devices listed on the pages that follow. The IR facilities at Oxted, England have been
approved to produce the C.E.C.C. devices listed.

High reliability tests available include such screens as pre-cap visual, oven bake, temperature cycling, hermetic seal, constant acceleration, burn-in with delta limits, and tests such as salt atmosphere, altitude, moisture resistance, vibration, shock, thermal resistance and life tests.




## JAN, JANTX, JANTXV HEXFET POWER MOSFETs

| Part <br> Number | Cross <br> Reference | JAN | JANTX | JANTXV | Voltage | Current <br> $\mathbf{( 2 5}{ }^{\circ}$ C) | MIL Spec | Qualification |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2N6756 | IRF130 | Yes | Yes | Yes | 100 V | 14.0 A | MIL-S-19500/542A | 19500-488-81 |
| 2N6758 | IRF230 | Yes | Yes | Yes | 200 V | 9.0 A | MIL-S-19500/542A | 19500-488-81 |
| 2N6760 | IRF330 | Yes | Yes | Yes | 400 V | 5.5 A | MIL-S-19500/542A | 19500-488-81 |
| 2N6762 | IRF430 | Yes | Yes | Yes | 500 V | 4.5 A | MIL-S-19500/542A | $* *$ |
| 2N6764 | IRF150 | Yes | Yes | Yes | 100 V | 38.0 A | MIL-S-19500/543A | 19500-490-81 |
| 2N6766 | IRF250 | Yes | Yes | Yes | 200 V | 30.0 A | MIL-S-19500/543A | 19500-490-81 |
| 2N6768 | IRF350 | Yes | Yes | Yes | 400V | 14.0 A | MIL-S-19500/543A | $*$ |
| 2N6770 | IRF450 | Yes | Yes | Yes | 500V | 12.0 A | MIL-S-19500/543A | * |

*Qualification testing completed as of September, 1982. Consult factory for qualification approval status.
C.E.C.C. POWER HEXFET REGISTRATIONS AND APPROVALS

| C.E.C.C. <br> Part <br> Number | Approval Number |
| :---: | :---: |
| IRF120 CECC | 50-012-012 |
| IRF120 CECC SA | 50-012-012 |
| IRF120 CECC SB. | 50-012-012 |
| IRF120 CECC SC | 50-012-012 |
| IRF120 CECC SD | 50-012-012 |
| IRF123 CECC | 50-012-012 |
| IRF130 CECC | 50-012-013 |
| IRF130 CECC SA | 50-012-013 |
| IRF130 CECC SB | 50-012-013 |
| IRF130 CECC SC. | 50-012-013 |
| IRF130 CECC SD | 50-012-013 |
| IRF133 CECC | 50-012-013 |
| IRF150 CECC | 50-012-014 |
| IRF150 CECC SA | 50-012-014 |
| IRF150 CECC SB. | 50-012-014 |
| IRF150 CECC SC. | 50-012-014 |
| IRF150 CECC SD. | 50-012-014 |
| IRF153 CECC | 50-012-014 |
| IRF220 CECC | 50-012-012 |
| IRF220 CECC SA | 50-012-012 |
| IRF220 CECC SB. | 50-012-012 |
| IRF220 CECC SC. | 50-012-012 |
| IRF220 CECC SD. | 50-012-012 |
| IRF223 CECC | 50-012-012 |
| IRF230 CECC | 50-012-013 |
| IRF230 CECC SA | 50-012-013 |


| C.E.C.C. <br> Part <br> Number | Approval Number |
| :---: | :---: |
| IRF230 CECC SB | 50-012-013 |
| IRF230 CECC SC. | 50-012-013 |
| IRF230 CECC SD. | 50-012-013 |
| IRF233 CECC. | 50-012-013 |
| IRF250 CECC | 50-012-014 |
| IRF250 CECC SA | 50-012-014 |
| IRF250 CECC SB | 50-012-014 |
| IRF250 CECC SC | 50-012-014 |
| IRF250 CECC SD | 50-012-014 |
| IRF253 CECC | 50-012-014 |
| IRF320 CECC | 50-012-012 |
| IRF320 CECC SA | 50-012-012 |
| IRF320 CECC SB. | 50-012-012 |
| IRF320 CECC SC. | 50-012-012 |
| IRF320 CECC S | 50-012-012 |
| IRF323 CECC | 50-012-012 |
| IRF330 CECC | 50-012-013 |
| IRF330 CECC SA | 50-012-013 |
| IRF330 CECC SB . | 50-012-013 |
| IRF330 CECC SC. | 50-012-013 |
| IRF330 CECC SD . | 50-012-013 |
| IRF333 CECC | 50-012-013 |
| IRF350 CECC | 50-012-014 |
| IRF350 CECC SA | 50-012-014 |
| IRF350 CECC SB. | 50-012-014 |
| IRF350 CECC SC. | 50-012-014 |


| C.E.C.C. <br> Part <br> Number | Approval Number |
| :---: | :---: |
| IR | 50-012-014 |
| 1 RF353 CECC | 50-012-014 |
| IRF420 CECC | 50-012-012 |
| IRF420 CECC SA | 50-012-012 |
| IRF420 CECC SB | 50-012-012 |
| IRF420 CECC SC | 50-012-012 |
| IRF420 CECC SD | 50-012-012 |
| IRF423 CECC | 50-012-012 |
| IRF430 CECC | 50-012-013 |
| IRF430 CECC SA | 50-012-013 |
| IRF430 CECC SB | 50-012-013 |
| IRF430 CECC SC | 50-012-013 |
| IRF430 CECC SD | 50-012-013 |
| IRF433 CECC | 50-012-013 |
| IRF450 CECC | 50-012-014 |
| IRF450 CECC SA | 50-012-014 |
| IRF450 CECC SB. | 50-012-014 |
| IRF450 CECC SC. | 50-012-014 |
| IRF450 CECC SD | 50-012-014 |
| IRF453 CECC | 50-012-014 |
| IRF9130 CECC | 50-012-015 |
| IRF9130 CECC SA | 50-012-015 |
| IRF9130 SECC SB | 50-012-015 |
| IRF9130 SECC SC | 50-012-015 |
| IRF9130 SECC SD | 50-012-015 |
| IRF9133 SECC | 50-012-015 |

## CUSTOM HEXFET PACKAGING

Military and hi-rel requirements often dictate special packages which optimize mechanical or thermal designs and result in weight and/or space savings.
In addition to the T03 and T039 hermetic packages shown in the catalog, HEXFETs can be obtained on special order in such industry standard packages as T061, T066, 14-pin ceramic side braze, etc. Consult sales representative for more information.


# Radiation Resistance of HEXFETs ${ }^{\star}$ 

(HEXFET is the trademark for International Rectifier Power MOSFE Ts)

This report presents test results that demonstrate the radiation hardness of HEXFETs in Space and Military applications.
The effects of ionizing and neutron radiation on HEXFETs are important in this type of duty, and it is necessary for the circuit designer to know what parameters are effected and by how much. Armed with this information, HEXFET circuitry can be designed to circumvent the effects of radiation, and provide reliable operation even in the most "hostile" environments.

## lonizing Radiation

The main effect of ionizing radiation is to introduce charges into the gate oxide which produce a shift in the gate-to-source threshold voltage. $\mathrm{V}_{\mathrm{GS}(\mathrm{th})}$ of N-Channel HEXFETs decreases with increasing total dose, while $\mathrm{V}_{\mathrm{GS}(\mathrm{th})}$ of P-Channel HEXFETs increases with increasing total dose. This change of threshold voltage is essentially independent of dose rate, and depends only on total dose.
HEXFET gate drive circuitry for switching applications can be designed to nullify these threshold voltage shifts by overriding them with appropriate biasing levels.
Figure 1 shows typical variation of gate-to-source threshold voltage with total dose for IRF150 and IRF252 HEXFETs, for various biasing conditions. The threshold voltage is tested with a fixed applied drain-to-source voltage. (The commonly used test condition of the gate tied to the drain can be misleading for high dose levels, because as $\mathrm{V}_{\mathrm{GS}}$ decreases, $\mathrm{V}_{\mathrm{DS}}$ and hence $\mathrm{I}_{\mathrm{DS}}$ also tend to zero, giving and "artificial" threshold voltage reading that always remains positive.)
For the biased OFF $\left(\mathrm{V}_{\mathrm{GS}}=-10 \mathrm{~V}\right)$ test, (curve 1) the threshold voltage reaches about -6 V at $2 \times 10^{5}$ rads,
then stays practically constant at this value with further increase in radiation. The applied gate voltage of -10 V ensures that the HEXFET remains fully OFF, even after 1 megarad of exposure.
The variation of threshold voltage is about the same for the biased ON ( $\mathrm{I}_{\mathrm{D}}=1 \mathrm{~A}$, curve 2) and biased OFF $\mathrm{V}_{\mathrm{GS}}=-10 \mathrm{~V}$, curve 1) test conditions, for doses up to about 30k rads. Thereafter threshold voltage decreases much more rapidly for the biased ON condition, reaching -10 V at about 120 k rads. This relatively rapid shift of threshold voltage for the biased ON condition must be considered and accounted for in linear applications, by providing a sufficient dynamic range of control of gate voltage. Figure 2 shows similar relationships between threshold voltage and dose rate for the IRF130 HEXFET.

In a practical switching application, the HEXFET is switched ON and OFF at the switching frequency, and the above static biasing conditions are not directly applicable. It could be expected from the above results, though, that a negative gate bias of say -10 V during the OFF period would ensure correct switch OFF for total doses up to 1 megarad. This was verified by measuring the change in threshold voltage of an IRF 150 HEXFET in a switching circuit after a 1 megarad dose. The operating frequency was 50 kHz , and the gate was switched between $\pm 12.0 \mathrm{~V}$. Peak drain current was about 2.5 A , and peak drain voltage about 25 V . The threshold voltage after 1 megarad was -4.4 V - a shift that actually was less than for the above static biasing conditions.
Figure 3 shows the shift of thresh-


Figure 1. Typical Gate Threshold Voltage vs. Total Gamma ( $\mathrm{CO}^{60}$ ) Dose. IRF150 \& IRF252.
old voltage with radiation dose for a P-Channel HEXFET - the IRF9132. In this case, threshold voltage increases with increasing dose - that is, the P-Channel HEXFET becomes more biased OFF as dose increases.
Figure 4 shows the effect on drainsource leakage current of total radiation dose, for various N-Channel HEXFET types. Notice, as would be expected, that with $\mathrm{V}_{\mathrm{GS}}=0$ the leakage current increases quite rapidly when a dose level is reached at which the threshold voltage approaches zero. Also to be expected, the increase of I DSS with increasing dose can be largely nullified simply by applying a negative bias voltage to the gate, as shown for the IRF252 in Figure 4.
Figure 5 shows the relationship between drain-source leakage current and total dose for the IRF9132 PChannel HEXFET. For this device the leakage current tends to saturate at a dose of about 100 k rads, and does not increase further.
Table 1 shows typical values of onresistance ( $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ ) and input capacitance ( $\mathrm{C}_{\text {iss }}$ ) for IRF150 and IRF130 HEXFETs, before and after 1 megarad of radiation. These results demonstrate that gamma radiation has no practical effect on these parameters.

## Neutron Radiation

The effect of neutron radiation is to produce an increase in the HEXFET's on-resistance. The increase of onresistance depends on the resistivity of the silicon - and hence the voltage rating of the HEXFET. It is almost negligible for a 100 V rated HEXFET, but can be appreciable for a 400 V rated device at high neutron fluence.
Figure 6 shows typical measured relationships between on-resistance and neutron fluence level for 100 V and 400 V rated HEXFETs. On-resistance of the 100 V hardly increases up to a fluence of $2 \times 10^{13}$ neutr $/ \mathrm{cm}^{2}$, while at $10^{14}$ neutr $/ \mathrm{cm}^{2}$ it shows about a $30 \%$ increase. The 400 V HEXFET's on-resistance increases by about $25 \%$ at $2 \times 10^{13}$ neutr $/ \mathrm{cm}^{2}$, and by about $150 \%$ at $10^{14}$ neutr $/ \mathrm{cm}^{2}$.

The increase of on-resistance caused by neutron radiation will result in increased conduction losses in switching applications, but will have little practical effect in linear applications. It can be allowed for at the design stage by appropriate choice of the HEXFET/heatsink combination.

## Conclusion

The primary effect of ionizing radiation on HEXFETs is to cause a decrease in the threshold voltage of


Figure 2. Gate Threshold Voltage vs. Total Gamma ( $\mathrm{CO}^{60}$ ) Dose. IRF130.


Figure 3. Typical Gate Threshold Voltage vs. Total Dose (150KV) X-ray. IRF9132.

TABLE 1: $\mathrm{R}_{\mathrm{DS}(\mathrm{on})}$ and $\mathrm{C}_{\text {iss }}$ before and after 1 megarad ionizing ( $\mathrm{Co}^{60}$ ) radiation.

| IRF150 |  |  |  | IRF130 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {DS(on) }}$ <br> ohms |  | C iss <br> pF |  | $R_{\text {DS(on) }}$ <br> ohms |  | $C_{\text {iss }}$ <br> pF |  |
| Before | After | Before | After | Before | After | Before | After |
| 0.38 | 0.35 | 2480 | 2500 | 0.127 | 0.111 | 515 | 520 |
| 0.34 | 0.34 | 2500 | 2530 | 0.128 | 0.135 | 510 | 540 |
| 0.33 | 0.31 | 2500 | 2590 | 0.127 | 0.106 | 673 | 710 |




Figure 5. Typical Drain-Source Leakage Current vs. Total Dose (150KV X-ray). IRF9132.

Figure 4. Typical Drain-Source Leakage Current vs. Total Dose. IRF150, IRF252 \& IRF350.

N -Channel types and an increase for P-Channel types. The amount of change of threshold voltage is a function of the biasing conditions, particularly at radiation doses which are sufficient to change the polarity of the threshold voltage ( N -Channel HEXFETs) - typically -10 V - allows reliable switching operation at doses up to at least 1 megarad (Si).

The primary effect of neutron radiation is to cause an increase in onresistance. This is almost negligible for low voltage ( 100 V ) HEXFETs, but can be significant at higher neutron fluence levels for higher voltage types. By allowing for the increase of on-resistance at the design stage, predictable and reliable operation of HEXFETs in a neutron radiation environment can be readily achieved.


Figure 6. On-resistance vs. Neutron Fluence Level.

INTERNATIONAL RECTIFIER ISR NOTES

## Life, Power-Age, Environmental and Military Test Capabilities

## 1. Life Tests and Power-Age Capabilities

International Rectifier has complete facilities to provide life tests and power-age on all devices which they manufacture.
A. High temperature storage life testing up to $200^{\circ} \mathrm{C}$.
B. Voltage temperature stress tests at both ambient and elevated conditions.
C. Free air operation life. Test capability, 1000 positions for power transistors, and 1500 positions for power diodes.
D. HTRB test capabilities. Several thousands of positions for $V_{G S}$ and for $V_{D S}$ burn-in.
E. Computerized readout equipment.

## 2. Environmental Test Capabilities

| TEST | CAPABILITY |
| :---: | :---: |
| Acceleration, Sustained (Centrifuge) | 50-30,000g (Standard) |
| Altitude (Barometric Pressure, Reduced) | 450,000 Ft. Simulated Altitude with $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ Capability |
| Moisture Resistance | $25-85{ }^{\circ} \mathrm{C} 85 \% \mathrm{RH}$ |
| Salt Atmosphere/Spray | $25^{\circ} \mathrm{C}$ to $71^{\circ} \mathrm{C}$, up to $20 \%$ Salt Solution by Weight |
| Seal-Gross, Fine Leak | $1 \times 10^{-8} \mathrm{~atm} \mathrm{cc} / \mathrm{sec}$, Fluorocarbons, Mineral Oils, FC-43, Hydrostatic Pressure: 0-100psig |
| Symbolization (Resistance to Solvents) |  |
| Shock (Mechanical) | Pulse Shape - Approximately Half-sine 500-1500g at $0.5-1.0 \mathrm{msec}$ |
| Solderability | Up to $280^{\circ} \mathrm{C}$ |
| Temperature Cycling | $-65^{\circ} \mathrm{C}$ to $200^{\circ} \mathrm{C}$ |
| Terminal Strength (Lead Integrity) | Lead Fatigue, Tension, Stud Torque, Terminal Torque |
| Thermal Shock | $-65^{\circ} \mathrm{C}$ to $200^{\circ} \mathrm{C}$ |
| Vibration, Fatigue | $60 \mathrm{~Hz}, 5-20 \mathrm{~g}$ |
| Vibration, Variable | $5-2000 \mathrm{~Hz}$ as Limited by 1 inch DA and 60 inches/second Velocity; 0-20g (Standard) |

## INTERNATIONAL RECTIFIER IFR

## 3. Military Test Standard Capabilities

| TEST CATEGORY | MIL-STD-202 | MIL-STD-750 |
| :---: | :---: | :---: |
| Barometric Pressure (reduced) | Method 105 <br> All Conditions | Method 1001 <br> All Conditions |
| Moisture Resistance | Method 106 | Method 1021 |
| Resistance to Solvents | Method 215 | Method 1022 |
| Salt Atmosphere | Method 101 <br> All Conditions | Method 1041 |
| Seal, Gross Leak | Method 112B, Conditions $A, B \& D$ | Method 1071 Conditions C,D \& F |
| Seal, Fine Leak | Only Method 112B, Condition C Procedure IIIA | Method 1071, Condition H |
| Solderability | Method 208 | Method 2026 |
| Soldering Heat | Method 210 <br> All Conditions | Method 2031 |
| Temperature Cycling | Method 102 <br> All Conditions | Method 1051 <br> All Conditions |
| Terminal Strength | Method 211 <br> All Conditions | Method 2036 <br> All Conditions |
| Terminal Shock (Glass Strain) | Method 107 <br> All Conditions | Method 1056 <br> All Conditions |
| Acceleration, Sustained (Centrifuge) | Method 212 <br> All Conditions | Method 2006 |
| Shock (Mechanical) | Method 213 <br> Conditions D,E \& F | Method 2016 |
| Vibration, Fatigue | Method 201 | Method 2046 |
| Vibration, Variable Frequency | Method 204 | Method 2056 |

NOTES IGR INTERNATIONAL RECTIFIER

INTERNATIONAL RECTIFIER ISR NOTES

NOTES IGR INTERNATIONAL RECTIFIER

## INTERNATIONAL RECTIFIER IGR NOTES

NOTES I\&R INTERNATIONAL RECTIFIER

INTERNATIONAL RECTIFIER ISR NOTES

NOTES ISRR INTERNATIONAL RECTIFIER

INTERNATIONAL RECTIFIER ISR NOTES

## NOTES ISR INTERNATIONAL RECTIFIER

## INTERNATIONAL RECTIFIER I\&R NOTES

## HEXFET DEVICE CHARACTERISTICS AND RATINGS

The HEXFET devices listed in this DATABOOK represent the International Rectifier power MOSFET line as of August, 1982. Some changes to earlier published Data Sheets have been made. Therefore the data presented here supersedes all previous specifications.

Reference is made to all previous Data Sheets in the upper corner of each page beginning a specific series. This will permit holders of previous materials to compare the current data with that appearing on the earlier Data Sheets, if necessary.

In the interest of product improvement, International Rectifier reserves the right to change specifications at any time without notice.

## HEXFET ${ }^{\circ}$ JEDEC REGIGTERED N-CHANNEL POWER MOSFETs

 TRANSISTORS 2N6755
## 100 Volt, 0.18 Ohm HEXFET

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| $2 N 6755$ | 60 V | $0.25 \Omega$ | 12 A |
| $2 N 6756$ | 100 V | $0.18 \Omega$ | 14 A |

CASE STYLE AND DIMENSIONS



## 2N6755 and 2N6756 Devices

## Absolute Maximum Ratings

| Parameter |  | 2N6755 | 2N6756 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage | 60* | 100* | V |
| $V_{\text {DGR }}$ | Drain-Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) | 60* | 100* | V |
| ${ }^{1} \mathrm{D}^{@} \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 12* | 14* | A |
| $\mathrm{I}_{\mathrm{D}} \mathrm{OT}^{\text {C }}$ C $=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0* | 9.0* | A |
| ${ }^{1} \mathrm{DM}$ | Pulsed Drain Current | 25 | 30 | A |
| $V_{\text {GS }}$ | Gate - Source Voltage | $\pm 20 *$ |  | V |
| $P_{D} @ T_{C}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75* (See Fig. 11) |  | w |
| $P_{\text {D }} @ T_{C}=100^{\circ} \mathrm{C}$ | Max. Power Dissipation | 30* (See Fig. 11) |  | w |
|  | Linear Derating Factor | 0.6* (See Fig. 11) |  | W/K |
| ${ }^{\prime}$ LM | Inductive Current, Clamped | $\begin{aligned} & \text { (See Fig. } 1 \text { and } 2 \text { ) } \mathrm{L}=100 \mu \mathrm{H} \\ & 25 \end{aligned}$ |  | A |
| $\begin{aligned} & T_{J} \\ & T_{\text {stg }} \\ & \hline \end{aligned}$ | Operating and <br> Storage Temperature Range | $-55^{*}$ to 150* |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | $300 *(0.063 \mathrm{in}$. ( 1.6 mm ) from case for 10 s ) |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ TC $=\mathbf{2 5}^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

|  | Parameter | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | 2N6755 | 60 | - | - | V | $\begin{aligned} & V_{G S}=0 \\ & I_{D}=1.0 \mathrm{~mA} \end{aligned}$ |
|  |  | 2N6756 | 100 | - | - | V |  |
| $\mathrm{V}_{\text {GS }}(\mathrm{th})$ | Gate Threshold Voltage | ALL | 2.0* | - | 4.0* | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}} \cdot \mathrm{I}_{\mathrm{D}}=1 \mathrm{~mA}$ |
| ${ }^{1}$ GSSF | Gate - Body Leakage Forward | ALL | - | - | 100* | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |
| ${ }^{\text {'GSSR }}$ | Gate - Body Leakage Reverse | ALL | - | - | 100* | $n \mathrm{~A}$ | $\mathrm{V}_{\text {GS }}=-20 \mathrm{~V}$ |
| ${ }^{\prime}$ DSS | Zero Gate Voltage Drain Current | ALL | - | 0.1 | 1.0* | mA | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0$ |
|  |  |  | - | 0.2 | 4.0* | mA | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0, \mathrm{~T}^{\mathrm{T}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {DS(on) }}$ | Static Drain-Source On-State Voltage | 2N6755 | - | - | 3.0* | $v$ | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=12 \mathrm{~A}$ |
|  |  | 2N6756 | - | - | 2.52* | V | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=14 \mathrm{~A}$ |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Static Drain-Source On-State Resistance (1) | 2N6755 | - | 0.20 | 0.25* | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=8 \mathrm{~A}$ |
|  |  | 2N6756 | - | 0.14 | 0.18* | $\Omega$ | $V_{G S}=10 \mathrm{~V}, I_{D}=9 \mathrm{~A}$ |
| R ${ }_{\text {DS }}$ (on) | Static Drain-Source On-State Resistance | 2N6755 | - | - | 0.45* | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=8 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
|  |  | 2N6756 | - | - | 0.33* | $\Omega$ | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=9 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (1) | ALL | 4.0* | 5.5 | 12.0* | $\mathrm{S}(\mho)$ | $V_{D S}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=9 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | 350* | 600 | 800* | pF | $V_{G S}=0, V_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | 150* | 300 | 500* | pF |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | $50^{*}$ | 100 | 150* | pF |  |
| ${ }^{\text {t }} \mathrm{d}$ ( on ) | Turn-On Delay Time | ALL | - | - | 30* | ns | $V_{D D} \cong 36 V, I_{D}=9 A, z_{0}=15 \Omega$ <br> (See Figs. 13 and 14) <br> (MOSFET switching times are essentially independent of operating temperature.) |
| $t_{\text {r }}$ | Rise Time | ALL | - | - | 75* | ns |  |
| ${ }^{t} d$ (off) | Turn-Off Delay Time | ALL | - | - | 40* | ns |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 45* | ns |  |

Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | $1.67^{*}$ | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |  |

## Body-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | 2N6755 | - | - | 12* | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 2N6756 | - | - | 14* |  |  |
| 'SM | Pulsed Source Current (Body Diode) | 2N6755 | - | - | 25 | A |  |
|  |  | 2N6756 | - | - | 30 |  |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (1) | 2N6755 | 0.85* | - | 1.7* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=12 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
|  |  | 2N6756 | 0.90* | - | 1.8* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=14 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 300 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=I_{S M}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 4.0 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, I_{\mathrm{F}}=\mathrm{I}_{\mathrm{SM}}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |

*JEDEC registered values. (1) Pulse Test: Pulse Width $\leqslant 300 \mu \mathrm{sec}$, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Clamped Inductive Test Circuit


Fig. 2 - Clamped Inductive Waveforms


Fig. 3 - Typical Output Characteristics


Fig. 5- Typical Saturation Characteristics (2N6755)


Fig. 7 - Typical Transconductance Vs. Drain Current


Fig. 4 - Typical Transfer Characteristics


Fig. 6- Typical Saturation Characteristics (2N6756)


Fig. 8 - Maximum Safe Operating Area


Fig.9-Normalized Typical On-Resistance Vs. Temperature


Fig. 11 - Power Vs. Temperature Derating Curve


Fig. 13 - Switching Time Test Circuit


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage

$V_{S D}$, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
Fig. 12 - Typical Body-Drain Diode Forward Voltage


Fig. 14 - Switching Time Waveforms

## INTERNATIONAL RECTIFIER IRZR

## JEDEC REGISTERED N-CHANNEL POWER MOSFETs

HEXFET ${ }^{\text {P TANSISTORS DNETST }}$

## 200 Volt, 0.4 Ohm HEXFET

The HEXFET ${ }^{\circ}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{D S(o n)}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| $2 N 6757$ | 150 V | $0.6 \Omega$ | 8 A |
| 2N6758 | 200 V | $0.4 \Omega$ | 9 A |

## CASE STYLE AND DIMENSIONS




Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## 2N6757 and 2N6758 Devices

## Absolute Maximum Ratings

| Parameter |  | 2N6757 | 2N6758 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage | 150* | 200* | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) | 150* | 200* | V |
| ${ }^{1} D @ T_{C}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0* | 9.0* | A |
| $I_{D}$ © $T_{C}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 5.0* | 6.0* | A |
| IDM | Pulsed Drain Current | 12 | 15 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20 *$ |  | V |
| $P_{D}$ @ $T_{C}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75* (See Fig. 11) |  | W |
| $P_{\text {D }}$ © $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Max. Power Dissipation | 30* (See Fig. 11) |  | W |
|  | Linear Derating Factor | 0.6* (See Fig. 11) |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 1 and 2) $\mathrm{L}=100 \mu \mathrm{H}$12 |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\mathrm{stg}} \end{aligned}$ | Operating and Storage Temperature Range | -55* to 150* |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | $300^{*}$ ( 0.063 in . ( 1.6 mm ) from case for 10 s ) |  | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics @ TC $=\mathbf{2 5}^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

|  | Parameter | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BV ${ }_{\text {OSS }}$ Drain - Source Breakdown Voltage |  | 2N6757 | 150 | - | - | V | $\begin{aligned} & V_{G S}=0 \\ & I_{D}=1.0 \mathrm{~mA} \end{aligned}$ |
|  |  | 2N6758 | 200 | - | - | $v$ |  |
| $\mathrm{V}_{\text {GS(th) }}$ | Gate Threshold Voltage | ALL | 2.0* | - | 4.0* | $v$ | $V_{D S}=V_{G S} \cdot I_{D}=1 \mathrm{~mA}$ |
| 'GSSF | Gate - Body Leakage Forward | ALL | - | - | 100* | nA | $V_{G S}=20 \mathrm{~V}$ |
| IGSSR | Gate - Body Leakage Reverse | ALL | - | - | 100* | nA | $V_{\text {GS }}=-20 \mathrm{~V}$ |
| 'DSS | Zero Gate Voltage Drain Current | ALL | - | 0.1 | 1.0* | mA | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0$ |
|  |  |  | - | 0.2 | $4.0{ }^{*}$ | mA | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\text {GS }}=0, \mathrm{~T}^{\text {C }}=125^{\circ} \mathrm{C}$ |
| $V_{\text {DS(on) }}$ | Static Drain-Source On-State <br> Voltage <br> (1) | 2N6757 | - | - | 4.8* | V | $V_{G S}=10 \mathrm{~V}, 1_{D}=8 \mathrm{~A}$ |
|  |  | 2N6758 | - | - | 3.6* | V | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=9 \mathrm{~A}$ |
| R DS(on) | Static Drain-Source On-State Resistance | 2N6757 | - | 0.4 | 0.6* | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=5 \mathrm{~A}$ |
|  |  | 2N6758 | - | 0.25 | $0.4 *$ | $\Omega$ | $V_{G S}=10 \mathrm{~V}, I_{D}=6 \mathrm{~A}$ |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Drain-Source On-State Resistance (1) | 2N6757 | - | - | 1.13* | $\Omega$ | $V_{G S}=10 \mathrm{~V}, I_{D}=5 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
|  |  | 2N6758 | - | - | 0.75* | $\Omega$ | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=6 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (1) | ALL | 3.0* | 5.0 | 9.0* | $s(v)$ | $\mathrm{V}_{\text {DS }}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=6 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | 350* | 600 | 800* | pF | $V_{G S}=0, V_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | 100* | 250 | 450* | pF |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | 40* | 80 | 150* | pF |  |
| ${ }^{\text {t } d}$ (on) | Turn-On Delay Time | ALL | - | - | 30* | ns | $V_{D D} \cong 90 V, I_{D}=6 A, Z_{0}=15 \Omega$ <br> (See Figs. 13 and 14) <br> (MOSFET switching times are essentially independent of operating temperature.) |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | $50^{*}$ | ns |  |
| ${ }^{\text {d }}$ d (0ff) | Turn-Off Delay Time | ALL | - | - | $50^{*}$ | ns |  |
| $t_{f}$ | Fall Time | ALL | - | - | 40* | ns |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | $1.67^{*}$ | K/W |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 30 | K/W | Free Air Operation |

## Body-Drain Diode Ratings and Characteristics

| ${ }^{\prime}$ S | Continuous Source Current | 2N6757 | - | - | 8.0* | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 2N6758 | - | - | 9.0* | A |  |
| ${ }^{\text {I SM }}$ | Pulsed Source Current (Body Diode) | 2N6757 | - | - | 12 | A |  |
|  |  | 2N6758 | - | - | 15 |  |  |
| $\mathbf{V}_{\mathbf{S D}}$ | Diode Forward Voltage (1) | 2N6757 | 0.75* | - | 1.50* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=8 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
|  |  | 2N6758 | 0.80* | - | 1.60* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=9 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
| ${ }_{\text {tr }}$ | Reverse Recovery Time | ALL | - | 650 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=1 \mathrm{I}_{\mathrm{SM}}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\text {RR }}$ | Reverse Recovered Charge | ALL | - | 10 | - | $\mu \mathrm{C}$ | $T_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=1 \mathrm{I} M, \mathrm{~d} \mathrm{I}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |

-JEDEC registered values. (1) Pulse Test: Pulse Width $\leqslant \mathbf{3 0 0} \mu \mathrm{sec}$, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Clamped Inductive Test Circuit


Fig. 2 - Clamped Inductive Waveforms


Fig. 3 - Typical Output Characteristics

$V_{\text {OS }}$, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Fig. 5- Typical Saturation Characteristics (2N6757)


Fig. 7 - Typical Transconductance Vs. Drain Current


Fig. 4 - Typical Transfer Characteristics


Fig. 6- Typical Saturation Characteristics (2N6758)


Fig. 8 - Maximum Safe Operating Area

2N6757 and 2N6758 Devices


Fig. 9-Normalized Typical On-Resistance Vs. Temperature


Fig. 11 - Power Vs. Temperature Derating Curve


Fig. 13 - Switching Time Test Circuit


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical Body-Drain Diode Forward Voltage


Fig. 14 - Switching Time Waveforms

## INTERNATIONAL RECTIFIER TRZR

## HEXFET ${ }^{\circ}$ JEDEC REGISTERED N-CHANNEL POWER MOSFETs

 TRANSISTORS 2N6759
## 400 Volt, 1.0 Ohm HEXFET

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| $2 N 6759$ | 350 V | $1.5 \Omega$ | 4.5 A |
| 2 N 6760 | 400 V | $1.0 \Omega$ | 5.5 A |

## CASE STYLE AND DIMENSIONS




Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## 2N6759 and 2N6760 Devices

## Absolute Maximum Ratings

| Parameter |  | 2N6759 | 2N6760 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage | $350 *$ | 400* | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\text {GS }}=1 \mathrm{M} \Omega$ ) | 350* | 400* | V |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 4.5* | 5.5* | A |
| ${ }^{1} D^{(1) T} T_{C}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.0 * | 3.5* | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current | 7.0 | 8.0 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20 *$ |  | V |
| $P_{\text {D }} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75* (See Fig. 11) |  | W |
| $P_{D} @ T_{C}=100^{\circ} \mathrm{C}$ | Max. Power Dissipation | 30* (See Fig. 11) |  | W |
|  | Linear Derating Factor | 0.6* (See Fig. 11) |  | W/K |
| ${ }^{\text {L LM }}$ | Inductive Current, Clamped | $\begin{array}{l\|l} \hline \text { (See Fig. } 1 \text { and 2) } \mathrm{L}=100 \mu \mathrm{H} \\ 7.0 & 8.0 \\ \hline \end{array}$ |  | A |
| $\begin{aligned} & \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \\ & \hline \end{aligned}$ | Operating and Storage Temperature Range | $-55^{*}$ to $150 *$ |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | $300 *$ (0.063 in. ( 1.6 mm ) from case for 10 s ) |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T}_{\mathbf{C}}=\mathbf{2 5}^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

|  | Parameter | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | 2N6759 | 350 | - | - | V | $\begin{aligned} & V_{G S}=0 \\ & I_{D}=1.0 \mathrm{~mA} \end{aligned}$ |
|  |  | 2N6760 | 400 | - | - | V |  |
| $V_{\text {GS(th) }}$ | Gate Threshold Voltage | ALL | 2.0* | - | 4.0* | V | $V_{D S}=V_{G S},{ }^{\prime} \mathrm{D}=1 \mathrm{~mA}$ |
| ${ }^{\prime}$ GSSF | Gate - Body Leakage Forward | ALL | - | - | 100* | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |
| ${ }^{\text {IGSSR }}$ | Gate - Body Leakage Reverse | ALL | - | - | 100* | $n \mathrm{n}$ | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |
| 'oss | Zero Gate Voltage Drain Current | ALL | - | 0.1 | 1.0* | mA | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0$ |
|  |  |  | - | 0.2 | 4.0* | mA | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $V_{\text {DS }}(0 n)$ | Static Drain-Source On-State Voltage <br> (1) | 2N6759 | - | - | $7.0^{*}$ | v | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.5 \mathrm{~A}$ |
|  |  | 2N6760 | - | - | 6.7* | V | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=5.5 \mathrm{~A}$ |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Drain-Source On-State Resistance | 2N6759 | - | 1.0 | 1.5* | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3 \mathrm{~A}$ |
|  |  | 2N6760 | - | 0.8 | 1.0* | $\Omega$ | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.5 \mathrm{~A}$ |
| R DS(on) | Static Drain-Source On-State Resistance | 2N6759 | - | - | 3.3* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
|  |  | 2N6760 | - | - | 2.2* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.5 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (1) | ALL | 3.0* | 4.5 | 9.0* | $s(\mho)$ | $\mathrm{V}_{\mathrm{DS}}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.5 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | 350* | 600 | 800* | pF | $V_{G S}=0, V_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | 50* | 150 | 300* | pF |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | 20* | 40 | $80^{*}$ | pF |  |
| $t_{d}(0 n)$ | Turn-On Delay Time | ALL | - | - | $30^{*}$ | ns | $V_{D D} \cong 175 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.5 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=15 \Omega$ <br> (See Figs. 13 and 14) <br> (MOSFET switching times are essentially independent of operating temperature.) |
| $t_{\text {r }}$ | Rise Time | ALL | - | - | 35* | ns |  |
| ${ }^{\text {t }} \mathrm{d}$ (off) | Turn-Off Delay Time | ALL | - | - | $55^{*}$ | ns |  |
| $t_{f}$ | Fall Time | ALL | - | - | 35* | ns |  |

Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | $1.67^{*}$ | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |

Body-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current | 2N6759 | - | - | 4.5* | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | (Body Diode) | 2N6760 | - | - | 5.5* | A |  |
| ${ }^{\text {ISM }}$ | Pulsed Source Current (Body Diode) | 2N6759 | - | - | 7.0 | A |  |
|  |  | 2N6760 | - | - | 8.0 |  |  |
| $\mathrm{v}_{\text {SD }}$ | Diode Forward Voltage (1) | 2N6759 | 0.70* | - | 1.4* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=4.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
|  |  | 2N6760 | 0.75* | - | 1.5* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=5.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
| $\mathrm{trr}^{\text {r }}$ | Reverse Recovery Time | ALL | - | 550 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, 1_{F}=I_{S M}, \mathrm{dt}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 8.0 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=\mathrm{I}_{\mathrm{SM}}, \mathrm{d} \mathrm{I}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |

*JEDEC registered values. (1) Pulse Test: Pulse Width $\leqslant 300 \mu \mathrm{sec}$, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Clamped Inductive Test Circuit


Fig. 2 - Clamped Inductive Waveforms


Fig. 3 - Typical Output Characteristics


Fig. 5- Typical Saturation Characteristics (2N6759)


Fig. 7 - Typical Transconductance Vs. Drain Current


Fig. 4 - Typical Transfer Characteristics


Fig. 6- Typical Saturation Characteristics (2N6760)


Fig. 8 - Maximum Safe Operating Area

## 2N6759 and 2N6760 Devices



Fig. 9-Normalized Typical On-Resistance Vs. Temperature


Fig. 11 - Power Vs. Temperature Derating Curve


Fig. 13 - Switching Time Test Circuit


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical Body-Drain Diode Forward Voltage


Fig. 14 - Switching Time Waveforms

## INTERNATIONAL RECTIFIER <br> I

## HEXFET ${ }^{\circ}$ TRANSISTORS EN6761 <br> JEDEC RECISTERED N-CHANNEL POWVER MOSFETs <br>  2NG762

## 500 Volt, 1.5 Ohm HEXFET

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}(\mathrm{on})$ | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| 2 N 6761 | 450 V | $2.0 \Omega$ | 4.0 A |
| 2 N 6762 | 500 V | $1.5 \Omega$ | 4.5 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE

$\dagger$ MEASURED AT SEATING PLANE
Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## 2N6761 and 2N6762 Devices

Absolute Maximum Ratings

| Parameter |  | 2N6761 | 2N6762 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage | 450* | $500 *$ | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\text {GS }}=1 \mathrm{M} \Omega$ ) | 450* | 500* | V |
| $\mathrm{I}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 4.0* | 4.5* | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | $2.5 *$ | $3.0 *$ | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current | 6.0 | 7.0 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20 *$ |  | V |
| $P_{D} @ T_{C}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75* (See Fig. 11) |  | W |
| $P_{D} @ T_{C}=100^{\circ} \mathrm{C}$ | Max. Power Dissipation | 30* (See Fig. 11) |  | W |
|  | Linear Derating Factor | 0.6* (See Fig. 11) |  | W/K |
| ${ }^{\text {LM }}$ | Inductive Current, Clamped | (See Fig. 1 and 2) $\mathrm{L}=100 \mu \mathrm{H}$6.0 |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \\ & \hline \end{aligned}$ | Operating and Storage Temperature Range | -55* to 150 |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | $300 *$ (0.063 in. ( 1.6 mm ) from case for 10s) |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T C}_{\mathbf{C}}=\mathbf{2 5}^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | 2N6761 | 450 | - | - | V | $\begin{aligned} & \mathrm{V}_{G S}=0 \\ & \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~mA} \\ & \hline \end{aligned}$ |
|  |  | 2N6762 | 500 | - | - | V |  |
| $\mathrm{V}_{\text {GS(th) }}$ | Gate Threshold Voltage | ALL | $2.0 *$ | - | 4.0* | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}} \cdot \mathrm{I}_{\mathrm{D}}=1 \mathrm{~mA}$ |
| 'Gssf | Gate - Body Leakage Forward | ALL | - | - | $100 *$ | nA | $\mathrm{V}_{\text {GS }}=20 \mathrm{~V}$ |
| 'GSSR | Gate - Body Leakage Reverse | ALL | - | - | $100{ }^{*}$ | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |
| 'DSS | Zero Gate Voltage Drain Current | ALL | - | 0.1 | $1.0 *$ | mA | $\mathrm{V}_{\text {DS }}=0.8 \times$ Max. Rating, $\mathrm{V}_{\text {GS }}=0$ |
|  |  |  | - | 0.2 | 4.0* | mA | $V_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0, \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| $V_{\text {DS(on) }}$ | Static Drain-Source On-State <br> Voltage <br> (1) | 2N6761 | - | - | 8.0* | V | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4 \mathrm{~A}$ |
|  |  | 2N6762 | - | - | 7.7* | V | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.5 \mathrm{~A}$ |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Drain-Source On-State Resistance | 2N6761 | - | 1.5 | 2.0* | $\Omega$ | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}$ |
|  |  | 2N6762 | - | 1.3 | 1.5* | $\Omega$ | $\mathrm{V}_{\text {GS }}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.0 \mathrm{~A}$ |
| R DS(on) | Static Drain-Source On-State Resistance | 2N6761 | - | - | 4.4* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
|  |  | 2N6762 | - | - | 3.3* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.0 \mathrm{~A}, \mathrm{~T}^{\mathrm{T}} \mathrm{C}=125^{\circ} \mathrm{C}$ |
| $\mathrm{g}_{\mathrm{f}}$ | Forward Transconductance (1) | ALL | 2.5* | 3.5 | 7.5* | $S$ (ひ) | $\mathrm{V}_{\mathrm{DS}}=16 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | 350* | 600 | 800* | pF | $V_{G S}=0, V_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| Coss | Output Capacitance | ALL | 25* | 100 | 200* | pF |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | 15* | 30 | 60* | pF |  |
| $t_{d}(0 n)$ | Turn-On Delay Time | ALL | - | - | 30* | ns | $V_{D D} \cong 225 V, I_{D}=3 A, Z_{O}=15 \Omega$ <br> (See Figs. 13 and 14) <br> (MOSFET switching times are essentially independent of operating temperature.) |
| ${ }^{\text {t }}$ r | Rise Time | ALL | - | - | 30* | ns |  |
| $t_{d}$ (off) | Turn-Off Delay Time | ALL | - | - | 55* | ns |  |
| $t_{f}$ | Fall Time | ALL | - | - | 30* | ns |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | $1.67^{*}$ | K/W |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :--- | :--- |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | K/W | Free Air Operation |  |

## Body-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | 2N6761 | - | - | 4.0* | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 2N6762 | - | - | 4.5* |  |  |
| 'SM | Pulsed Source Current (Body Diode) | 2N6761 | - | - | 6.0 | A |  |
|  |  | 2N6762 | - | - | 7.0 |  |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (1) | 2N6761 | $0.65 *$ | - | 1.3* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=4 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
|  |  | 2N6762 | 0.7* | - | 1.4* | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=4.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
| ${ }^{\text {tr }}$ | Reverse Recovery Time | ALL | - | 500 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=I_{S M}, \mathrm{dI} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{a}_{\text {RR }}$ | Reverse Recovered Charge | ALL | - | 7.0 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=I_{S M}, \mathrm{~d} \mathrm{I}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |

*JEDEC registered values. (1) Pulse Test: Pulse Width $\leqslant 300 \mu \mathrm{sec}$, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Clamped Inductive Test Circuit


Fig. 2 - Clamped Inductive Waveforms


Fig. 3 - Typical Output Characteristics


Fig. 5- Typical Saturation Characteristics (2N6761)


ID. DRAIN CURRENT (AMPERES)
Fig. 7 - Typical Transconductance Vs. Drain Current


Fig. 4 - Typical Transfer Characteristics


VOS, DRAIN-TOSOURCE VOLTAGE (VOLTS)
Fig. 6- Typical Saturation Characteristics (2N6762)


Fig. 8 - Maximum Safe Operating Area


Fig. 9 - Normalized Typical On-Resistance Vs. Temperature


Fig. 11 - Power Vs. Temperature Derating Curve


Fig. 13 - Switching Time Test Circuit


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical Body-Drain Diode Forward Voltage


Fig. 14 - Switching Time Waveforms

## INTERNATIONAL RECTIFIER

## HENFET® TRANE JEDEC REGISTERED N-CHANNEL POWER MOSFETs

## 100 Volt, 0.055 Ohm HEXFET

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{D S}(o n)$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| $2 N 6763$ | 60 V | $0.08 \Omega$ | 31 A |
| $2 N 6764$ | 100 V | $0.055 \Omega$ | 38 A |

## CASE STYLE AND DIMENSIONS




Conforms to JEDEC Outline TO-204AE (Modified TO-3) Dimensions in Millimeters and (Inches)

## 2N6763 and 2N6764 Devices

## Absolute Maximum Ratings

| Parameter |  | 2N6763 | 2N6764 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain.-Source Voltage | 60* | 100* | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) | $60^{*}$ | 100* | $\checkmark$ |
| ${ }^{1} 0^{@} T_{C}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | $31 *$ | 38* | A |
| $\mathrm{I}_{\mathrm{D}} @ T_{C}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 20* | 24* | A |
| 'DM | Pulsed Drain Current | 60 | 70 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20 *$ |  | V |
| $P_{D} @ T_{C}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 150* (See Fig. 11) |  | w |
| $P_{D} @ T_{C}=100^{\circ} \mathrm{C}$ | Max. Power Dissipation | 60* (See Fig. 11) |  | W |
|  | Linear Derating Factor | 1.2* (See Fig. 11) |  | W/K |
| 'LM | Inductive Current, Clamped | (See Fig. 1 and 2) $\mathrm{L}=100 \mu \mathrm{H}$60 |  | A |
| $\begin{aligned} & T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating and Storage Temperature Range | -55* to 150* |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | $300^{*}$ (0.063 in. ( 1.6 mm ) from case for 10s) |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ TC $=\mathbf{2 5}^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

|  | Parameter | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | 2N6763 | 60 | - | - | V | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=0 \\ & \mathrm{I}_{\mathrm{D}}=1.0 \mathrm{~mA} \end{aligned}$ |
|  |  | 2N6764 | 100 | - | - | v |  |
| $\mathrm{V}_{\text {GS }}(\mathrm{th})$ | Gate Threshold Voltage | ALL | 2.0* | - | 4.0* | V | $V_{D S}=V_{G S}, I_{D}=1 \mathrm{~mA}$ |
| ${ }^{\prime}$ GSSF | Gate - Body Leakage Forward | ALL | - | - | 100* | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |
| 'GSSR | Gate - Body Leakage Reverse | ALL | - | - | 100* | nA | $\mathrm{V}_{\text {GS }}=-20 \mathrm{~V}$ |
| 'oss | Zero Gate Voltage Drain Current | ALL | - | 0.1 | $1.0 *$ | mA | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\text {GS }}=0$ |
|  |  |  | - | 0.2 | 4.0* | mA | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {DS }}$ (on) | Static Drain-Source On-State Voltage | 2N6763 | - | - | 2.48* | V | $V_{G S}=10 \mathrm{~V} \mathrm{I}_{\mathrm{D}}=31 \mathrm{~A}$ |
|  |  | 2N6764 | - | - | 2.09* | V | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=38 \mathrm{~A}$ |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Drain-Source On-State Resistance <br> (1) | 2N6763 | - | 0.06 | 0.08* | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=20 \mathrm{~A}$ |
|  |  | 2N6764 | - | 0.045 | 0.055* | $\Omega$ | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=24 \mathrm{~A}$ |
| $\mathrm{R}_{\text {DS }}$ (on) | Static Drain-Source On-State Resistance | 2N6763 | - | - | 0.136* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=20 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
|  |  | 2N6764 | - | - | 0.094* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=24 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (1) | ALL | 9.0* | 12.5 | 27* | S (ひ) | $\mathrm{V}_{\mathrm{DS}}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=24 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | 1000** | 2000 | 3000* | pF | $\mathrm{V}_{\mathrm{GS}}=0, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | 500* | 1000 | 1500* | pF |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | 150* | 350 | 500* | pF |  |
| $t_{d}(0 n)$ | Turn-On Delay Time | ALL | - | - | 35* | ns | $\mathrm{V}_{\mathrm{DD}} \cong 24 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=24 \mathrm{~A}, \mathrm{z}_{\mathrm{o}}=4.7 \Omega$ <br> (See Figs. 13 and 14) <br> (MOSFET switching times are essentially independent of operating temperature.) |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 100* | ns |  |
| ${ }^{\text {d }}$ ( (off) | Turn-Off Delay Time | ALL | - | - | 125* | ns |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 100* | ns |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | $0.83^{*}$ | K/W |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | K/W | Free Air Operation |  |

## Body-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | 2N6763 | - | - | 31* | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 2N6764 | - | - | 38* | A |  |
| ${ }^{1} \mathrm{SM}$ | Pulsed Source Current (Body Diode) | 2N6763 | - | - | 60 | A |  |
|  |  | 2N6764 | - | - | 70 |  |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (1) | 2N6763 | 0.90* | - | 1.8* | V | $\mathrm{T}^{\mathrm{T}} \mathrm{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=31 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
|  |  | 2N6764 | 0.95* | - | 1.9* | $\checkmark$ | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=38 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 500 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=I_{S M}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 10 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=\mathrm{I}_{S M}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |

*JEDEC registered values. (1) Pulse Test: Pulse Width $\leqslant 300 \mu \mathrm{sec}$, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Clamped Inductive Test Circuit


Fig. 2 - Clamped Inductive Waveforms


Fig. 3 - Typical Output Characteristics


Fig. 5- Typical Saturation Characteristics (2N6763)


Fig. 7 - Typical Transconductance Vs. Drain Current


Fig. 4 - Typical Transfer Characteristics


Fig. 6- Typical Saturation Characteristics (2N6764)


Fig. 8 - Maximum Safe Operating Area

## 2N6763 and 2N6764 Devices



Fig. 9 -Normalized Typical On-Resistance Vs. Temperature


Fig. 11 - Power Vs. Temperature Derating Curve


Fig. 13 - Switching Time Test Circuit


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical Body-Drain Diode Forward Voltage


Fig. 14 - Switching Time Waveforms

## INTERNATIONAL RECTIFIER IRR

## HENFET® TRAME JEDEC RECIGTERED N-CHANNEL POWER MOEFETs

## 200 Volt, 0.085 Ohm HEXFET

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current - Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}(\text { on })}$ | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| 2N6765 | 150 V | $0.120 \Omega$ | 25 A |
| 2N6766 | 200 V | $0.085 \Omega$ | 30 A |

CASE STYLE AND DIMENSIONS


$\dagger$ measured at Seating plane
Conforms to JEDEC Outline TO-204AE (Modified TO-3)
Dimensions in Millimeters and (Inches)

## 2N6765 and 2N6766 Devices

## Absolute Maximum Ratings

| Parameter |  | 2N6765 | 2N6766 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage | 150* | 200* | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) | 150* | 200* | V |
| ${ }^{1} \mathrm{D}^{\text {@ } T_{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 25* | 30* | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 16* | 19* | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current | 50 | 60 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20^{*}$ |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 150* (See Fig. 11) |  | w |
| $P_{\text {D }} @ T_{C}=100^{\circ} \mathrm{C}$ | Max. Power Dissipation | 60* (See Fig. 11) |  | w |
|  | Linear Derating Factor | 1.2* (See Fig. 11) |  | W/K |
| ${ }^{1}$ LM | Inductive Current, Clamped | (See Fig. 1 and 2) $\mathrm{L}=100 \mu \mathrm{H}$ |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \\ & \hline \end{aligned}$ | Operating and <br> Storage Temperature Range | -55* to 150* |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | $300 *$ (0.063 in. (1.6mm) from case for 10s) |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ TC $=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

|  | Parameter | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | 2N6765 | 150 | - | - | V | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=0 \\ & \mathrm{I}_{\mathrm{D}}=1.0 \mathrm{~mA} \end{aligned}$ |
|  |  | 2N6766 | 200 | - | - | V |  |
| $\mathrm{V}_{\text {GS(th) }}$ | Gate Threshold Voltage | ALL | $2.0 *$ | - | 4.0* | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}} \cdot \mathrm{I}_{\mathrm{D}}=1 \mathrm{~mA}$ |
| 'GSSF | Gate - Body Leakage Forward | ALL | - | - | 100* | nA | $\mathrm{V}_{\text {GS }}=20 \mathrm{~V}$ |
| 'GSSR | Gate - Body Leakage Reverse | ALL | - | - | 100* | nA | $V_{\text {GS }}=-20 \mathrm{~V}$ |
| ${ }^{\prime}$ DSS | Zero Gate Voltage Drain Current | ALL | - | 0.1 | 1.0* | mA | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0$ |
|  |  |  | - | 0.2 | 4.0* | mA | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {DS }}$ (on) | Static Drain-Source On-State Voltage | 2N6765 | - | - | 3.0* | V | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=25 \mathrm{~A}$ |
|  |  | 2N6766 | - | - | 2.7* | V | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=30 \mathrm{~A}$ |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Drain-Source On-State Resistance | 2N6765 | - | 0.09 | 0.12* | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=16 \mathrm{~A}$ |
|  |  | 2N6766 | - | 0.07 | 0.085* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=19 \mathrm{~A}$ |
| $\mathrm{R}_{\mathrm{DS}(\mathrm{on)}}$ | Static Drain-Source On-State Resistance | 2N6765 | - | - | 0.216* | $\Omega$ | $\mathrm{V}_{\text {GS }}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=16 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
|  |  | 2N6766 | - | - | 0.153* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=19 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (1) | ALL | 9.0* | 15.5 | 27* | S (ひ) | $V_{D S}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=19 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | 1000** | 2000 | 3000** | pF | $V_{G S}=0, v_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| Coss | Output Capacitance | ALL | 450* | 800 | 1200** | pF |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | 150* | 300 | 500* | pF |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{on})$ | Turn-On Delay Time | ALL | - | - | 35* | ns | $V_{D D} \cong 95 \mathrm{~V}, I_{D}=19 \mathrm{~A}, Z_{0}=4.7 \Omega$ <br> (See Figs. 13 and 14) <br> (MOSFET switching times are essentially independent of operating temperature.) |
| $t_{r}$ | Rise Time | ALL | - | - | 100* | ns |  |
| ${ }^{\text {d }}$ d (off) | Turn-Off Delay Time | ALL | - | - | 125* | ns |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 100* | ns |  |

Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | $0.83^{*}$ | K/W |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 30 | K/W | Free Air Operation |

## Body-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current | 2N6765 | - | - | 25* | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | (Body Diode) | 2N6766 | - | - | 30* |  |  |
| ${ }^{\prime} \mathrm{SM}$ | Pulsed Source Current (Body Diode) | 2N6765 | - | - | 50 | A |  |
|  |  | 2N6766 | - | - | 60 |  |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (1) | 2N6765 | 0.85* | - | 1.7* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=25 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
|  |  | 2N6766 | 0.9* | - | 1.8* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=30 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
| ${ }^{\text {tr }}$ | Reverse Recovery Time | ALL | - | 500 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=\mathrm{I}_{S M}, \mathrm{dI} / \mathrm{I}^{\prime} \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 10 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=\mathrm{I}_{S M}, \mathrm{~d} \mathrm{I}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |

*JEDEC registered values. (1) Pulse Test: Pulse Width $\leqslant 300 \mu \mathrm{sec}$, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Clamped Inductive Test Circuit


Fig. 2 - Clamped Inductive Waveforms


Fig. 3 - Typical Output Characteristics


Fig. 5- Typical Saturation Characteristics (2N6765)


Fig. 7 - Typical Transconductance Vs. Drain Current


Fig. 4 - Typical Transfer Characteristics

$V_{\text {DS }}$, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Fig. 6- Typical Saturation Characteristics
(2N6766)


Fig. 8 - Maximum Safe Operating Area


Fig.9-Normalized Typical On-Resistance Vs. Temperature


Fig. 11 - Power Vs. Temperature Derating Curve


Fig. 13 - Switching Time Test Circuit


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical Body-Drain Diode Forward Voltage


Fig. 14 - Switching Time Waveforms

# HEXFET ${ }^{\circ}$ TRANSISTORS 2NG767 <br> JEDEC REGISTERED N-CHANNEL POWER MOSFETs <br>  <br> <br> 2N6768 

 <br> <br> 2N6768}

## 400 Volt, 0.3 Ohm HEXFET

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| $2 N 6767$ | 350 V | $0.4 \Omega$ | 12 A |
| $2 N 6768$ | 400 V | $0.3 \Omega$ | 14 A |

CASE STYLE AND DIMENSIONS



Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## 2N6767 and 2N6768 Devices

## Absolute Maximum Ratings

| Parameter |  | 2N6767 | 2N6768 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage | 350* | 400* | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) | 350* | 400* | V |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 12* | 14* | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 7.75* | 9.0* | A |
| ${ }^{1}$ DM | Pulsed Drain Current | 20 | 25 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20 *$ |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 150* (See Fig. 11) |  | W |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Max. Power Dissipation | 60* (See Fig. 11) |  | w |
|  | Linear Derating Factor | 1.2* (See Fig. 11) |  | W/K |
| ${ }^{\text {L }}$ LM | Inductive Current, Clamped | (See Fig. 1 and 2) L $=100 \mu \mathrm{H}$ |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating and <br> Storage Temperature Range | -55* to $150 *$ |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300* (0.063 in. (1.6mm) from case for 10 |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T} \mathbf{C}=\mathbf{2 5}^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | 2N6767 | 350 | - | - | V | $\begin{aligned} & V_{G S}=0 \\ & I_{D}=1.0 \mathrm{~mA} \end{aligned}$ |
|  |  | 2N6768 | 400 | - | - | v |  |
| $\mathrm{V}_{\text {GS(th) }}$ | Gate Threshold Voltage | ALL | 2.0* | - | 4.0* | V | $V_{D S}=V_{G S} \cdot I_{D}=1 \mathrm{~mA}$ |
| IGSSF | Gate - Body Leakage Forward | ALL | - | - | 100* | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |
| 'GSSR | Gate - Body Leakage Reverse | ALL | - | - | $100 *$ | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |
| 'DSS | Zero Gate Voltage Drain Current | ALL | - | 0.1 | 1.0* | mA | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0$ |
|  |  |  | - | 0.2 | 4.0* | mA | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {DS }}$ (on) | Static Drain-Source On-State Voltage (1) | 2N6767 | - | - | 5.4* | V | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=12 \mathrm{~A}$ |
|  |  | 2N6768 | - | - | 5.6* | V | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=14 \mathrm{~A}$ |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Drain-Source On-State Resistance | 2N6767 | - | 0.3 | 0.4* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.75 \mathrm{~A}$ |
|  |  | 2N6768 | - | 0.25 | 0.3* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=9.0 \mathrm{~A}$ |
| $\mathrm{R}_{\mathrm{DS}(o n)}$ | Static Drain-Source On-State Resistance | 2N6767 | - | - | 0.88* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.75 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
|  |  | 2N6768 | - | - | 0.66* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=9.0 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (1) | ALL | 8.0* | 11.0 | 24* | $S(\mho)$ | $V_{D S}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=9.0 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | 1000* | 2000 | 3000* | pF | $v_{G S}=0, v_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| Coss | Output Capacitance | ALL | 200* | 400 | 600* | pF |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | 50* | 100 | 200* | pF |  |
| $\mathrm{t}_{\mathrm{d}}$ (on) | Turn-On Delay Time | ALL | - | - | 35* | ns | $V_{D D} \cong 180 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=9.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{O}}=4.7 \Omega$ <br> (See Figs. 13 and 14) <br> (MOSFET switching times are essentially independent of operating temperature.) |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 65* | ns |  |
| $\mathrm{t}_{\mathrm{d}}$ (off) | Turn-Off Delay Time | ALL | - | - | 150* | ns |  |
| $t_{f}$ | Fall Time | ALL | - | - | 75* | ns |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | $0.83^{*}$ | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | $\mathbf{3 0}$ | $\mathrm{K} / \mathrm{W}$ | Free Air Operation |  |

## Body-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | 2N6767 | - | - | 12* | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 2N6768 | - | - | 14* |  |  |
| ${ }^{\text {I SM }}$ | Pulsed Source Current (Body Diode) | 2N6767 | - | - | 20 | A |  |
|  |  | 2N6768 | - | - | 25 |  |  |
| $\mathrm{v}_{\text {SD }}$ | Diode Forward Voltage (1) | 2N6767 | 0.8* | - | 1.6* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=12 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
|  |  | 2N6768 | 0.85* | - | 1.7* | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=14 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 1000 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=\mathrm{I}_{S M}, \mathrm{dI}_{F} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{S}$ |
| $\mathrm{Q}_{\text {RR }}$ | Reverse Recovered Charge | ALL | - | 25 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=\mathrm{I}_{S M}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{S}$ |

*JEDEC registered values. (1) Pulse Test: Pulse Width $\leqslant 300 \mu$ sec, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Clamped Inductive Test Circuit


Fig. 2 - Clamped Inductive Waveforms


Fig. 3 - Typical Output Characteristics


Fig. 5- Typical Saturation Characteristics (2N6767)


Fig. 7 - Typical Transconductance Vs. Drain Current


Fig. 4 - Typical Transfer Characteristics


Fig. 6- Typical Saturation Characteristics (2N6768)


Fig. 8 - Maximum Safe Operating Area


Fig.9-Normalized Typical On-Resistance Vs. Temperature


Fig. 11 - Power Vs. Temperature Derating Curve


Fig. 13 - Switching Time Test Circuit


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical Body-Drain Diode Forward Voltage


Fig. 14 - Switching Time Waveforms

## HEXFET ${ }^{\circ}$ TRANSISTORS 2N6769 Jedec registered N-CHANNEL POWER MOSFETs <br>  <br> 2N6770

## 500 Volt, 0.4 Ohm HEXFET

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{D S(o n)}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| $2 N 6769$ | 450 V | $0.5 \Omega$ | 11 A |
| $2 N 6770$ | 500 V | $0.4 \Omega$ | 12 A |

CASE STYLE AND DIMENSIONS



## 2N6769 and 2N6770 Devices

## Absolute Maximum Ratings

| Parameter |  | 2N6769 | 2N6770 | Units |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage | $450{ }^{*}$ | $500 *$ | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\text {GS }}=1 \mathrm{MS}$ ) | 450* | 500* | $V$ |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 11* | 12* | A |
| ${ }^{1} D @ T_{C}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 7.0* | 7.75* | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current | 20 | 25 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20 *$ |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 150* (See Fig. 11) |  | W |
| $\mathrm{P}_{\mathrm{D}} @^{T_{C}}=100^{\circ} \mathrm{C}$ | Max. Power Dissipation | 60* (See Fig. 11) |  | W |
|  | Linear Derating Factor | 1.2* (See Fig. 11) |  | W/K |
| ${ }^{\text {LM }}$ | Inductive Current, Clamped | (See Fig. 1 and 2) L $=100 \mu \mathrm{H}$ |  | A |
| $\begin{aligned} & \hline T_{\mathbf{J}} \\ & \mathrm{T}_{\mathbf{s t g}} \\ & \hline \end{aligned}$ | Operating and Storage Temperature Range | -55* to 150* |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | $300 *$ (0.063 in. (1.6mm) from case for 10s) |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T C}_{\mathbf{C}}=\mathbf{2 5}^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | 2N6769 | 450 | - | - | V | $\begin{aligned} & V_{G S}=0 \\ & I_{D}=4.0 \mathrm{~mA} \end{aligned}$ |
|  |  | 2N6770 | 500 | - | - | V |  |
| $\mathbf{V}_{\text {GS(th) }}$ | Gate Threshold Voltage | ALL | 2.0* | - | 4.0* | $v$ | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=1 \mathrm{~mA}$ |
| ${ }^{\prime}$ GSSF | Gate - Body Leakage Forward | ALL | - | - | 100* | nA | $\mathrm{V}_{\text {GS }}=20 \mathrm{~V}$ |
| IGSSR | Gate - Body Leakage Reverse | ALL | - | - | 100* | nA | $\mathrm{V}_{\text {GS }}=-20 \mathrm{~V}$ |
| 'oss | Zero Gate Voltage Drain Current | ALL | - | 0.1 | 1.0* | mA | $\mathrm{V}_{\text {DS }}=0.8 \times$ Max. Rating, $\mathrm{V}_{\text {GS }}=0$ |
|  |  |  | - | 0.2 | 4.0* | mA | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0, \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {DS(on) }}$ | Static Drain-Source On-State Voltage | 2N6769 | - | - | $6.0^{*}$ | V |  |
|  |  | 2N6770 | - | - | 6.0* | V |  |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Drain-Source On-State Resistance (1) | 2N6769 | - | 0.4 | 0.5* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.0 \mathrm{~A}$ |
|  |  | 2N6770 | - | 0.3 | $0.4 *$ | $\Omega$ | $\mathrm{V}_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.75 \mathrm{~A}$ |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Drain-Source On-State Resistance (1) | 2N6769 | - | - | 1.1* | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.0 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
|  |  | 2N6770 | - | - | 0.88* | $\Omega$ | $\mathrm{V}_{\text {GS }}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.75 \mathrm{~A}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (1) | ALL | 8.0* | 12.0 | 24* | S (ひ) | $\mathrm{V}_{\mathrm{DS}}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.75 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | 1000* | 2000 | 3000* | pF | $V_{G S}=0, V_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| Coss | Output Capacitance | ALL | 200* | 400 | 600* | pF |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | 50* | 100 | 200* | pF |  |
| ${ }^{\text {t }}$ d (on) | Turn-On Delay Time | ALL | - | - | 35* | n \$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}} \cong 210 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.75 \mathrm{~A}, \mathrm{Z}_{\mathrm{O}}=4.7 \Omega \\ & \text { (See Figs. } 13 \text { and 14) } \\ & \text { (MOSFET switching times are essentially } \\ & \text { independent of operating temperature.) } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 50** | ns |  |
| ${ }^{\text {d }}$ ( (off) | Turn-Off Delay Time | ALL | - | - | 150** | ns |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 70* | ns |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | $0.83^{*}$ | K/W |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |  |

## Body-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | 2N6769 | - | - | 11* | A | Modified MOSFET symbol showing the integral reverse $\mathbf{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 2N6770 | - | - | 12* | A |  |
| 'SM | Pulsed Source Current (Body Diode) | 2N6769 | - | - | 20 | A |  |
|  |  | 2N6770 | - | - | 25 |  |  |
| $V_{S D}$ | Diode Forward Voltage (1) | 2N6769 | $0.75{ }^{*}$ | - | 1.5* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=11 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
|  |  | 2N6770 | 0.80* | - | 1.6* | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=12 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0$ |
| ${ }^{\text {tr }}$ | Reverse Recovery Time | ALL | - | 400 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{F}=I_{S M}, \mathrm{dI}_{F} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\text {RR }}$ | Reverse Recovered Charge | ALL | - | 10 | - | $\mu \mathrm{C}$ | $T_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{F}=I_{S M}, d l_{F} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |

*JEDEC registered values. (1) Pulse Test: Pulse Width $\leqslant 300 \mu s e c$, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Clamped Inductive Test Circuit


Fig. 2 - Clamped Inductive Waveforms


Fig. 3 - Typical Output Characteristics


Fig. 5- Typical Saturation Characteristics (2N6769)


Fig. 7 - Typical Transconductance Vs. Drain Current


Fig. 4 - Typical Transfer Characteristics


Fig. 6- Typical Saturation Characteristics (2N6770)


Fig. 8 - Maximum Safe Operating Area


Fig.9-Normalized Typical On-Resistance Vs. Temperature


Fig. 11 - Power Vs. Temperature Derating Curve


Fig. 13 - Switching Time Test Circuit


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical Body-Drain Diode Forward Voltage


Fig. 14 - Switching Time Waveforms

## INTERNATIONAL RECTIFIER <br> ITR

## HEXFET ${ }^{\oplus}$ TRANSISTORS IRFD1ZO N-CHANNEL HEXDIP" <br> 1-WATT RATED POWER MOSFETs IN A 4-PIN, DUAL IN-LINE PACKAGE <br> 

## 100 Volt, 2.4 Ohm, 1-Watt HEXDIP

HEXFET technology is the key to International Rectifier's advanced line of power MOSFET transistors. Efficient geometry and unique processing of the HEXFET design achieve a very low on-state resistance combined with high transconductance and great device ruggedness. HEXFETs feature all of the established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.
The HEXDIP 4-pin, Dual In-Line Package brings the advantages of HEXFETs to high volume applications where automatic PC Board insertion is desirable, such as circuit boards for computers, printers, telecommunications equipment and consumer products. Their compatibility with automatic insertion equipment, low-profile and end-stackable features, repre-

- For Automatic Insertion
- Compact, End-Stackable
- Fast Switching
- Low Drive Current
- Easily Paralleled
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | V $_{\text {DS }}$ | R DS(on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRFD1Z0 | 100 V | $2.4 \Omega$ | 0.5 A |
| IRFD1Z1 | 60 V | $2.4 \Omega$ | 0.5 A |
| IRFD1Z2 | 100 V | $3.2 \Omega$ | 0.4 A |
| IRFD1Z3 | 60 V | $3.2 \Omega$ | 0.4 A | sent the state-of-the-art in power device packaging.



IRFD1Z0, IRFD1Z1, IRFD1Z2, IRFD1Z3 Devices

Absolute Maximum Ratings

|  | Parameter | IRFD1Z0 | IRFD1Z1 | IRFD1Z2 | IRFD1Z3 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) ${ }^{(1)}$ | 100 | 60 | 100 | 60 | V |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 0.5 | 0.5 | 0.4 | 0.4 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current | 2.0 | 2.0 | 1.5 | 1.5 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 1.0 (See Fig. 13) |  |  |  | W |
|  | Linear Derating Factor | 0.008 (See Fig. 13) |  |  |  | W/K |
| ${ }^{\text {I LM }}$ | Inductive Current, Clamped | (See Fig. 14 and 15) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BV ${ }_{\text {DSS }}$ Drain - Source Breakdown Voltage |  | $\begin{aligned} & \text { IRFD1Z0 } \\ & \text { IRFD1Z2 } \end{aligned}$ | 100 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRFD1Z1 } \\ & \text { IRFD1Z3 } \end{aligned}$ | 60 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}($ th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS},} \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ID(on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRFD1ZO } \\ & \text { IRFD1Z1 } \\ & \hline \end{aligned}$ | 0.5 | - | - | A | $V_{D S}>I^{D}\left(\right.$ on) $\times R_{\text {DS(on) max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{array}{\|l} \text { IRFD1Z2 } \\ \text { IRFD1Z3 } \end{array}$ | 0.4 | - | - | A |  |  |
| RDS(on) | Static Drain-Source On-State Resistance (2) | $\begin{array}{\|l} \text { IRFD1ZO } \\ \text { IRFD1Z1 } \\ \hline \end{array}$ | - | 2.2 | 2.4 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0.25 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRFD1Z2 } \\ & \text { IRFD1Z3 } \end{aligned}$ | - | 2.8 | 3.2 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | - | 0.35 | - | S ( ${ }^{\text {( }}$ | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{I}_{\mathrm{D}}=0.25 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 50 | 70 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 9 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 20 | 30 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 5.0 | 10 | pF |  |  |
| $t_{d}(0 n)$ | Turn-On Delay Time | ALL | - | 10 | 20 | ns | $V_{D D} \simeq 0.5{B V_{D S S}, I_{D}=0.25 A, Z_{O}=50 \Omega}$ <br> See Fig. 16 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 15 | 25 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 15 | 25 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 10 | 20 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 2.0 | 3.0 | nC | $V_{G S}=10 \mathrm{~V}, I_{D}=1.2 \mathrm{~A}, V_{D S}=0.8$ Max. Rating. See Fig. 17 for test circuit. \|Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 1.0 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 1.0 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 4.0 | - | nH | Measured from the drain lead, 2.0 mm ( 0.08 in .) from package to center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $\mathrm{L}_{\mathrm{S}}$ | Internal Source Inductance | ALL | - | 6.0 | - | nH | Measured from the source lead, 2.0 mm ( 0.08 in .) from package to source bonding pad. |  |

## Thermal Resistance

| $R_{\text {th }}$ JA Junction-to-Ambient | ALL | - | - | 120 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRFD1Z0 } \\ & \text { IRFD1Z1 } \end{aligned}$ | - | - | 0.5 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{\|l} \text { IRFD1Z2 } \\ \text { IRFD1Z3 } \\ \hline \end{array}$ | - | - | 0.4 | A |  |
| ISM | Pulse Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRFD1Z0 } \\ & \text { IRFD1Z1 } \end{aligned}$ | - | - | 2.0 | A |  |
|  |  | $\begin{aligned} & \text { IRFD1Z2 } \\ & \text { IRFD173 } \end{aligned}$ | - | - | 1.5 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{array}{\|l} \hline \text { IRFD1ZO } \\ \text { IRFD1Z1 } \end{array}$ | - | - | 1.4 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=0.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{array}{\|l} \text { IRFD1Z2 } \\ \text { IRFD1Z3 } \end{array}$ | - | - | 1.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=0.4 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trr}_{\text {r }}$ | Reverse Recovery Time | ALL | - | 100 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=0.5 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 0.2 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=0.5 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Typical Transconductance Vs. Drain Current


Fig. 7 - Breakdown Voltage Vs. Temperature


Fig. 6 - Typical Source-Drain Diode Forward Voltage


Fig. 8 - Normalized On-Resistance Vs. Temperature


Fig. 9 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 11 - Typical On-Resistance Vs. Drain Current


Fig. 10 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 12 - Maximum Drain Current Vs. Case Temperature


Fig. 13 - Power Vs. Temperature Derating Curve

# IRFD1Z0, IRFD1Z1, IRFD1Z2, IRFD1Z3 Devices 



Fig. 14 - Clamped Inductive Test Circuit


Fig. 15 - Clamped Inductive Waveforms


Fig. 16 - Switching Time Test Circuit


Fig. 17 - Gate Charge Test Circuit

## HEXFET® TRANSISTORS IRFD110 N-CHANNEL HEXDIP ${ }^{\text {m }}$ <br> 1-WATT RATED POWER MOSFETs IN A 4-PIN, DUAL-IN-LINE PACKAGE <br> 

## 100 VOLT, 0.6 Ohm, 1-Watt HEXDIP

HEXFET technology is the key to International Rectifier's advanced line of power MOSFET transistors. Efficient geometry and unique processing of the HEXFET design achieve a very low on-state resistance combined with high transconductance and great device ruggedness. HEXFETs feature all of the established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.
The HEXDIP 4-pin, Dual-In-Line Package brings the advantages of HEXFETs to high volume applications where automatic PC Board insertion is desirable, such as circuit boards for computers, printers, telecommunications equipment and consumer products. Their compatibility with automatic insertion equipment, low-profile and end-stackable features represent the state-of-the-art in power device packaging.

- For Automatic Insertion
- Compact, End Stackable
- Fast Switching
- Low Drive Current
- Easily Paralleled
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{\text {DS(on) }}$ | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRFD110 | 100 V | $0.6 \Omega$ | 1.0 A |
| IRFD111 | 60 V | $0.6 \Omega$ | 1.0 A |
| IRFD112 | 100 V | $0.8 \Omega$ | 0.8 A |
| IRFD113 | 60 V | $0.8 \Omega$ | 0.8 A |



## IRFD110, IRFD111, IRFD112, IRFD113 Devices

## Absolute Maximum Ratings

|  | Parameter | IRFD110 | IRFD111 | IRFD112 | IRFD113 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 1.0 | 1.0 | 0.8 | 0.8 | A |
| IDM | Pulsed Drain Current | 4.0 | 4.0 | 3.0 | 3.0 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 1.0 (See Fig. 13) |  |  |  | W |
|  | Linear Derating Factor | 0.008 (See Fig. 13) |  |  |  | W/K |
| ${ }^{\text {L LM }}$ | Inductive Current, Clamped | (See Fig. 14 and 15) L $=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @TC $=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BV DSS | Drain - Source Breakdown Voltage | $\begin{aligned} & \hline \text { IRFD110 } \\ & \text { IRFD112 } \end{aligned}$ | 100 | - | -- | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRFD111 } \\ & \text { IRFD113 } \end{aligned}$ | 60 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}($ th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRFD110 } \\ & \text { IRFD111 } \\ & \hline \end{aligned}$ | 1.0 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(o n) \text { max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRFD112 } \\ & \text { IRFD113 } \end{aligned}$ | 0.8 | - | - | A |  |  |
| RDS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRFD110 } \\ & \text { IRFD111 } \end{aligned}$ | - | 0.5 | 0.6 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=0.8 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRFD112 } \\ & \text { IRFD113 } \end{aligned}$ | - | 0.6 | 0.8 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 0.8 | 1.2 | - | S ( $)$ | $\mathrm{V}_{\mathrm{DS}}>{ }^{\text {d }}$ (on) $\times{ }^{\text {R }}$ DS(on) max. ${ }^{\prime} \mathrm{I}_{\mathrm{D}}=0.8 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 135 | 200 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 9 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 80 | 100 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 20 | 25 | pF |  |  |
| $\mathrm{t}_{\mathrm{d}(\mathrm{on})}$ | Turn-On Delay Time | ALL | - | 10 | 20 | ns | $V_{D D} \simeq 0.5 B V_{D S S} \cdot I_{D}=0.8 \mathrm{~A}, \mathrm{z}_{\mathrm{o}}=50 \Omega$ <br> See Fig. 16 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 15 | 25 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 15 | 25 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 10 | 20 | ns |  |  |
| $\mathrm{O}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 5.0 | 7.0 | nC | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 17 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 2.0 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("'Miller') Charge | ALL | - | 7.0 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 4.0 | - | nH | Measured from the drain lead, 2.0 mm ( 0.08 in .) from package to center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 6.0 | - | nH | Measured from the source lead, 2.0 mm ( 0.08 in .) from package to source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 120 | K/W | Free Air Operation |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | IRFD110 <br> IRFD111 | - | - | 1.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRFD112 } \\ & \text { IRFD113 } \end{aligned}$ | - | - | 0.8 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) | $\begin{array}{\|l} \hline \text { IRFD110 } \\ \text { IRFD111 } \\ \hline \end{array}$ | - | - | 4.0 | A |  |
|  |  | $\begin{aligned} & \text { IRFD112 } \\ & \text { IRFD113 } \end{aligned}$ | - | - | 3.0 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{array}{\|l\|} \hline \text { IRFD110 } \\ \text { IRFD111 } \end{array}$ | - | - | 2.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRFD112 } \\ & \text { IRFD113 } \\ & \hline \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=0.8 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trr}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 100 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 0.2 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu$ s, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Typical Transconductance Vs. Drain Current


Fig. 7 - Breakdown Voltage Vs. Temperature


Fig. 6 - Typical Source-Drain Diode Forward Voltage


Fig. 8 - Normalized On-Resistance Vs. Temperature

IRFD110, IRFD111, IRFD112, IRFD113 Devices


Fig. 9 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 11 - Typical On-Resistance Vs. Drain Current


Fig. 10 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 12 - Maximum Drain Current Vs. Case Temperature


Fig. 13 - Power Vs. Temperature Derating Curve

## IRFD110, IRFD111, IRFD112, IRFD113 Devices



Fig. 14 - Clamped Inductive Test Circuit


Fig. 15 - Clamped Inductive Waveforms


Fig. 16 - Switching Time Test Circuit


Fig. 17 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS IRFD9120 P_CHANNEL HEXDIP" ${ }^{\text {w }}$ <br> 1-WATT RATED POWER MOSFETs IN A 4-PIN, DUAL IN-LINE PACKAGE <br> 

## -100 VOLT, 0.6 Ohm, 1-Watt HEXDIP

HEXFET technology is the key to International Rectifier's advanced line of power MOSFET transistors. Efficient geometry and unique processing of the HEXFET design achieve a very low on-state resistance combined with high transconductance and great device ruggedness. HEXFETs feature all of the established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

The P-Channel HEXDIPs are designed for applications which require the convenience of reverse polarity operation or the simplification of complementary circuit configurations. For example, the P-Channel IRFD9121 type is essentially the electrical complement to the N-Channel IRFD111 type HEXDIP.

The HEXDIP 4-pin Dual In-Line Package brings the advantages of HEXFETs to high volume applications where automatic PC Board insertion is desirable, such as circuit boards for computers, printers, telecommunications equipment and consumer products. Their compatibility with automatic insertion equipment, low-profile and end-stackable features represent the state-of-the-art in power device packaging.

- P-Channel Versatility
- For Automatic Insertion
- Compact, End Stackable
- Fast Switching
- Low Drive Current
- Easily Paralleled
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}(\mathrm{on})$ | $\mathrm{I}_{\mathrm{D}}$ |
| :--- | :---: | :---: | :---: |
| IRFD9120 | -100 V | $0.6 \Omega$ | -1.0 A |
| IRFD9121 | -60 V | $0.6 \Omega$ | -1.0 A |
| IRFD9122 | -100 V | $0.8 \Omega$ | -0.8 A |
| IRFD9123 | -60 V | $0.8 \Omega$ | -0.8 A |



ACTUAL SIZE


NOTES
(1) APPLIES to SPread of LEADS PR' JR TO INSTALLATION
(2) Applies to installed lead centers

Case Style HD-1 (Similar to JEDEC Outline MO-001) Nominal Dimensions in Millimeters and (Inches)

## IRFD9120, IRFD9121, IRFD9122, IRFD9123 Devices

Absolute Maximum Ratings

|  | Parameter | IRFD9120 | IRFD9121 | IRFD9122 | IRFD9123 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | -100 | -60 | -100 | -60 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | -100 | -60 | -100 | -60 | V |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | -1.0 | -1.0 | -0.8 | -0.8 | A |
| IDM | Pulsed Drain Current | -4.0 | -4.0 | -3.0 | -3.0 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 1.0 (See Fig. 13) |  |  |  | W |
|  | Linear Derating Factor | 0.008 (See Fig. 13) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 14 and 15) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T}_{\mathbf{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 120 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | $\begin{array}{\|l\|} \hline \text { IRFD9120 } \\ \text { IRFD9121 } \end{array}$ | - | - | -1.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{\|l\|} \hline \text { IRFD9122 } \\ \text { IRFD9123 } \end{array}$ | - | - | -0.8 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) | $\begin{aligned} & \text { IRFD9120 } \\ & \text { IRFD9121 } \end{aligned}$ | - | - | -4.0 | A |  |
|  |  | $\begin{array}{\|l\|} \hline \text { IRFD9122 } \\ \text { IRFD9123 } \end{array}$ | - | - | -3.0 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{array}{\|l\|} \hline \text { IRFD9120 } \\ \text { IRFD9121 } \end{array}$ | - | - | -6.3 | V | $T_{C}=25^{\circ} \mathrm{C}, I_{S}=-1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{array}{\|l\|} \hline \text { IRFD9122 } \\ \text { IRFD9123 } \end{array}$ | - | - | 6.0 | V | $\mathrm{T}^{\top} \mathrm{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=-0.8 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 150 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-4.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 0.9 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-4.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Typical Transconductance Vs. Drain Current


Fig. 7 - Breakdown Voltage Vs. Temperature


Fig. 6 - Typical Source-Drain Diode Forward Voltage


Fig. 8 - Normalized On-Resistance Vs. Temperature

IRFD9120, IRFD9121, IRFD9122, IRFD9123 Devices


Fig. 9 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 11 - Typical On-Resistance Vs. Drain Current


Fig. 10 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 12 - Maximum Drain Current Vs. Case Temperature


Fig. 13 - Power Vs. Temperature Derating Curve

## IRFD9120, IRFD9121, IRFD9122, IRFD9123 Devices



Fig. 14 - Clamped Inductive Test Circuit


Fig. 15 - Clamped Inductive Waveforms


Fig. 16 - Switching Time Test Circuit


Fig. 17 - Gate Charge Test Circuit

# HEXFET ${ }^{\circ}$ TRANSISTORS IRFF110 <br> > N-CHANNEL POWER MQSFETs TO-39 PACKAGE <br> <br> N-CHANNEL <br> <br> N-CHANNEL POWVER MOSFETs POWVER MOSFETs TO-39 PACKAGE TO-39 PACKAGE <br>  <br>  <br> IRFF113 

## 100 Volt, 0.60 Ohm HEXFET ${ }^{( }$

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS(on) }}$ | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRFF110 | 100 V | $0.6 \Omega$ | 3.5 A |
| IRFF111 | 60 V | $0.6 \Omega$ | 3.5 A |
| IRFF112 | 100 V | $0.8 \Omega$ | 3.0 A |
| IRFF113 | 60 V | $0.8 \Omega$ | 3.0 A |

CASE STYLE AND DIMENSIONS



Conforms to JEDEC Outline TO-205AD (TO-39) All Dimensions in Millimeters and (Inches)

## IRFF110, IRFF111, IRFF112, IRFF113 Devices

## Absolute Maximum Ratings

|  | Parameter | IRFF110 | IRFF111 | IRFF112 | IRFF113 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 100 | 60 | 100 | 60 | V |
| ${ }^{1}$ D © $T^{\text {C }}$ C $=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.5 | 3.5 | 3.0 | 3.0 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 14 | 14 | 12 | 12 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 15 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.12 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\prime} \mathrm{LM}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @TC $=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\mathrm{DSS}}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRFF110 } \\ & \text { IRFF112 } \end{aligned}$ | 100 | - | - | V | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  | IRFF111 <br> IRFF113 | 60 | - | - | V | $I_{D}=250 \mu \mathrm{~A}$ |  |
| $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {I GSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRFF110 } \\ & \text { IRFF111 } \\ & \hline \end{aligned}$ | 3.5 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\text { (on) }} \times \mathrm{R}_{\mathrm{DS}(\text { (on) max. }}{ } \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | IRFF112 IRFF113 | 3.0 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRFF110 } \\ & \text { IRFF111 } \end{aligned}$ | - | 0.5 | 0.6 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1.5 \mathrm{~A}$ |  |
|  |  | IRFF112 IRFF113 | - | 0.6 | 0.8 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 1.0 | 1.5 | - | S (ひ) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime}{ }_{\mathrm{D}}=1.5 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 135 | 200 | pF | $V_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 80 | 100 | pF |  |  |
| Crss | Reverse Transfer Capacitance | ALL | - | 20 | 25 | pF |  |  |
| $\mathrm{t}_{\mathrm{d}}$ (on) | Turn-On Delay Time | ALL | - | 10 | 20 | ns | $V_{D D}=0.5 \mathrm{BV}_{\mathrm{DSS}}, \mathrm{I}=1.5 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 15 | 25 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 15 | 25 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 10 | 20 | ns |  |  |
| $\mathrm{a}_{\mathrm{g}}$ | Total Gate Charge <br> (Gate-Source Plus Gate-Drain) | ALL | - | 5.0 | 7.5 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 2.0 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ('Miller') Charge | ALL | - | 3.0 | - | nC |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 5.0 | - | $n \mathrm{H}$ | Measured from the drain lead, $5 \mathrm{~mm}(0.2$ in.) from header to center of die. | Modified MOSFET symbol showing the internal device inductances. |
| ${ }^{\text {L }}$ S | Internal Source Inductance | ALL | - | 15 | - | nH | Measured from the source lead, 5 mm ( 0.2 in.) from header to source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 8.33 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 175 | $\mathrm{~K} / \mathrm{W}$ |

## Source-Drain Diode Ratings and Characteristics


(1) $T J=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRFF110, IRFF111, IRFF112, IRFF113 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER IRR

## HEXFET ${ }^{\circ}$ TRANSISTORS IRFF120 N-CHANNEL POWVER MOSFETs TO-39 PACKAGE <br> 

## 100 Volt, 0.30 Ohm HEXFET®

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | V DS | $R_{\text {DS(on) }}$ | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRFF120 | 100 V | $0.30 \Omega$ | 6.0 A |
| IRFF121 | 60 V | $0.30 \Omega$ | 6.0 A |
| IRFF122 | 100 V | $0.40 \Omega$ | 5.0 A |
| IRFF123 | 60 V | $0.40 \Omega$ | 5.0 A |

CASE STYLE AND DIMENSIONS



Conforms to JEDEC Outline TO-205AD (TO-39)
All Dimensions in Millimeters and (Inches)

## Absolute Maximum Ratings

|  | Parameter | IRFF120 | IRFF121 | IRFF122 | IRFF123 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain-Gate Voltage ( $\left.\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega\right)(1)$ | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}^{\prime} \mathrm{C}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 6.0 | 6.0 | 5.0 | 5.0 | A |
| IDM | Pulsed Drain Current (3) | 24 | 24 | 20 | 20 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 20 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.16 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {ILM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics @ $\mathrm{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type <br> IRFF120 <br> IRFF122 | $\frac{\text { Min. }}{100}$ | Typ. - | Max. <br> - | $\frac{\text { Units }}{V}$ | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage |  |  |  |  |  | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | IRFF121 <br> IRFF123 | 60 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}($ th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=25$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| $\mathrm{I}_{\text {GSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }} \mathrm{D}(\mathrm{on})$ | On-State Drain Current (2) | IRFF120 | 6.0 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\mathrm{on})} \times \mathrm{R}_{\mathrm{DS}(\mathrm{on)} \text { max. }} \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | IRFF122 IRFF123 | 5.0 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | IRFF120 IRFF121 | - | 0.25 | 0.30 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.0 \mathrm{~A}$ |  |
|  |  | IRFF122 IRFF123 | - | 0.30 | 0.40 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 1.5 | 2.9 | - | $\mathrm{S}(\mho)$ | $\mathrm{V}_{\mathrm{DS}}>{ }_{\mathrm{D}}$ (on) $\times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{1} \mathrm{D}=3.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {ISs }}$ | Input Capacitance | ALL | - | 450 | 600 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 200 | 400 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 50 | 100 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | 20 | 40 | ns | $V_{D D} \simeq 0.5{B V_{D S S}} I_{D}=3.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 37 | 70 | ns |  |  |
| $t_{d}$ (off) | Turn-Off Delay Time | ALL | - | 50 | 100 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 35 | 70 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 10 | 15 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8$ Max. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 6.0 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 4.0 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured from the drain lead, $5 \mathrm{~mm}(0.2$ in.) from header to center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 15 | - | $n \mathrm{H}$ | Measured from the source lead, 5 mm (0.2 in.) from header to source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 6.25 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 175 | $\mathrm{~K} / \mathrm{W}$ |

## IRFF120, IRFF121, IRFF122, IRFF123 Devices

## Source-Drain Diode Ratings and Characteristics

| Is | Contınuous Source Current (Body Diode) | IRFF120 <br> IRFF121 | - | - | 6.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | IRFF122 IRFF123 | - | - | 5.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | IRFF120 IRFF121 | - | - | 24 | A |  |
|  |  | IRFF122 IRFF123 | - | - | 20 | A |  |
| $V_{S D}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRFF120 } \\ & \text { IRFF121 } \end{aligned}$ | - | - | 2.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=6.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRFF122 } \\ & \text { IRFF123 } \\ & \hline \end{aligned}$ | - | - | 2.3 | V | $\mathrm{T}^{\text {C }}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=5.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 230 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=6.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 1.2 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=6.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Puise Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics

Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRFF120, IRFF121, IRFF122, IRFF123 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circ}$ TRANSISTORS IRFF130 <br> $$
\begin{aligned} & \text { N-CHANNEL } \\ & \text { POWER MOSFETS } \\ & \text { TO- } 39 \text { PACKAGE } \end{aligned}
$$ POWER MOSFETs POWER MOSFETs TO-39 PACKAGE TO-39 PACKAGE <br> 

## 100 Volt, 0.18 Ohm HEXFET ${ }^{\circledR}$

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}$ (on) | I $_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRFF130 | 100 V | $0.18 \Omega$ | 8.0 A |
| IRFF131 | 60 V | $0.18 \Omega$ | 8.0 A |
| IRFF132 | 100 V | $0.25 \Omega$ | 7.0 A |
| IRFF133 | 60 V | $0.25 \Omega$ | 7.0 A |

CASE STYLE AND DIMENSIONS



Conforms to JEDEC Outline TO-205AD (TO-39)
All Dimensions in Millimeters and (Inches)

IRFF130, IRFF131, IRFF132, IRFF133 Devices

## Absolute Maximum Ratings

|  | Parameter | IRFF130 | IRFF131 | IRFF132 | IRFF133 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $V_{\text {DGR }}$ | Drain-Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0 | 8.0 | 7.0 | 7.0 | A |
| IDM | Pulsed Drain Current (3) | 32 | 32 | 28 | 28 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 25 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.2 |  |  |  | W/K |
| ${ }^{1} \mathrm{LM}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{\mathrm{J}} \\ & T_{\mathrm{stg}} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 5.0 | K/W |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 175 | K/W | Free Air Operation |

## Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | IRFF130 IRFF131 | - | - | 8.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{array}{\|l\|} \hline \text { IRFF132 } \\ \text { IRFF133 } \\ \hline \end{array}$ | - | - | 7.0 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRFF130 } \\ & \text { IRFF131 } \end{aligned}$ | - | - | 32 | A |  |
|  |  | IRFF132 IRFF133 | - | - | 28 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | IRFF130 IRFF131 | - | - | 2.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRFF132 } \\ & \text { IRFF133 } \end{aligned}$ | - | - | 2.3 | $v$ | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=7.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trrr}_{\text {r }}$ | Reverse Recovery Time | ALL | - | 300 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\text {RR }}$ | Reverse Recovered Charge | ALL | - | 1.5 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited by max. junction temperature.


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 7 - Typical Source-Drain Diode Forward Voltage

Fig. 8 - Breakdown Voltage Vs. Temperature



Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit


## 100 Volt, 0.3 Ohm HEXFET

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF120 | 100 V | $0.30 \Omega$ | 8.0 A |
| IRF121 | 60 V | $0.30 \Omega$ | 8.0 A |
| IRF122 | 100 V | $0.40 \Omega$ | 7.0 A |
| IRF123 | 60 V | $0.40 \Omega$ | 7.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## IRF120, IRF121, IRF122, IRF123 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF120 | IRF121 | IRF122 | IRF123 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) ${ }^{(1)}$ | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0 | 8.0 | 7.0 | 7.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 5.0 | 5.0 | 4.0 | 4.0 | A |
| IDM | Pulsed Drain Current (3) | 32 | 32 | 28 | 28 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| 'LM | Inductive Current, Clamped | $32 \mathrm{l\|c\|c\mid c}$(See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  | 28 | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | IRF120 IRF122 | 100 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF121 } \\ & \text { IRF123 } \\ & \hline \end{aligned}$ | 60 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| 'DSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime} \mathrm{D}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF120 } \\ & \text { IRF121 } \end{aligned}$ | 8.0 | - | - | A | $V_{D S}>I_{\text {D(on) }} \times R_{\text {DS(on) max. }} \cdot{ } \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | IRF122 IRF123 | 7.0 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF120 } \\ & \text { IRF121 } \\ & \hline \end{aligned}$ | - | 0.25 | 0.30 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF122 } \\ & \text { IRF123 } \end{aligned}$ | - | 0.30 | 0.40 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 1.5 | 2.9 | - | S (\%) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 450 | 600 | pF | $V_{G S}=0 V, V_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 200 | 400 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 50 | 100 | pF |  |  |
| $t_{d}(0 n)$ | Turn-On Delay Time | ALL | - | 20 | 40 | ns | $\mathrm{V}_{\mathrm{DD}} \simeq 0.5 \mathrm{BV}_{\mathrm{DSS}}, \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 35 | 70 | ns |  |  |
| $t_{\text {d (off) }}$ | Turn-Off Delay Time | ALL. | - | 50 | 100 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 35 | 70 | ns |  |  |
| $\mathrm{O}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 10 | 15 | $n \mathrm{C}$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating . <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 6.0 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 4.0 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| ${ }^{\text {L }}$ S | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 3.12 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF120 } \\ & \text { IRF121 } \end{aligned}$ | - | - | 8.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF122 } \\ & \text { IRF123 } \end{aligned}$ | - | - | 7.0 | A |  |
| ${ }^{\prime} \mathrm{SM}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF120 } \\ & \text { IRF121 } \end{aligned}$ | - | - | 32 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF122 } \\ & \text { IRF123 } \end{aligned}$ | - | - | 28 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF120 } \\ & \text { IRF121 } \end{aligned}$ | - | - | 2.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF122 } \\ & \text { IRF123 } \end{aligned}$ | - | - | 2.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=7.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 280 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 1.6 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Puise Test: Puise width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics

Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER

ITR

## HEXFET ${ }^{\circledR}$ TRANSISTORS IRF130 <br> 

## 100 Volt, 0.18 Ohm HEXFET

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF130 | 100 V | $0.18 \Omega$ | 14 A |
| IRF131 | 60 V | $0.18 \Omega$ | 14 A |
| IRF132 | 100 V | $0.25 \Omega$ | 12 A |
| IRF133 | 60 V | $0.25 \Omega$ | 12 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE

$\dagger$ MEASURED AT SEATING PLANE
Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## IRF130, IRF131, IRF132, IRF133 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF130 | IRF131 | IRF132 | IRF133 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 14 | 14 | 12 | 12 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 9.0 | 9.0 | 8.0 | 8.0 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 56 | 56 | 48 | 48 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| 'LM | Inductive Current, Clamped | $56 \quad$(See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics @TC $=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)



Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |

Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | IRF130 IRF131 | - | - | 14 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF132 } \\ & \text { IRF133 } \end{aligned}$ | - | - | 12 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF130 } \\ & \text { IRF131 } \end{aligned}$ | - | - | 56 | A |  |
|  |  | IRF132 <br> IRF133 | - | - | 48 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | IRF130 IRF131 | - | - | 2.5 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=14 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | IRF132 IRF133 | - | - | 2.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, I_{S}=12 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trr}_{\text {r }}$ | Reverse Recovery Time | ALL | - | 360 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=14 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\text {RR }}$ | Reverse Recovered Charge | ALL | - | 2.1 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=14 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area

IRF130, IRF131, IRF132, IRF133 Devices



Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage

Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circ}$ TRANSISTORS IRF140 <br> N-CHANNEL POWER MOSFETs <br>  <br> IRF142 IRF143

## 100 Volt, 0.085 Ohm HEXFET

The HEXFET ${ }^{\odot}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.
The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.
They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF140 | 100 V | $0.085 \Omega$ | 27 A |
| IRF141 | 60 V | $0.085 \Omega$ | 27 A |
| IRF142 | 100 V | $0.11 \Omega$ | 24 A |
| IRF143 | 60 V | $0.11 \Omega$ | 24 A |

## CASE STYLE AND DIMENSIONS



ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## IRF140, IRF141, IRF142, IRF143 Devices

## Absolute Maximum Ratings

| Parameter | IRF140 | IRF141 | IRF142 | IRF143 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ Drain-Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{V}_{\text {DGR }} \quad$ Drain - Gate Voltage ( $\left.\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega\right)$ (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ Continuous Drain Current | 27 | 27 | 24 | 24 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ Continuous Drain Current | 17 | 17 | 15 | 15 | A |
| IDM Pulsed Drain Current (3) | 108 | 108 | 96 | 96 | A |
| $\mathrm{V}_{\mathrm{GS}}$ Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $P_{D} @ T_{C}=25^{\circ} \mathrm{C}$ Max. Power Dissipation | 125 (See Fig. 14) |  |  |  | W |
| Linear Derating Factor | 1.0 (See Fig. 14) |  |  |  | W/K |
| ILM Inductive Current, Clamped | 108 (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
|   <br> $\mathrm{T}_{\mathrm{J}}$ Operating Junction and <br> $\mathrm{T}_{\text {stg }}$ Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $@ \mathrm{~T} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \hline \text { IRF140 } \\ & \text { IRF142 } \end{aligned}$ | 100 | - | - | v | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | IRF141 IRF143 | 60 | - | - | v |  |  |
| $\mathrm{V}_{\text {GS(th) }}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS},} \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $V_{G S}=-20 \mathrm{~V}$ |  |
| I'dss | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ID(on) | On-State Drain Current (2) | IRF140 IRF141 | 27 | - | - | A | $\mathrm{V}_{\mathrm{DS}}{ }^{\prime} \mathrm{I}_{\mathrm{D}(\text { (on) }} \times \mathrm{R}_{\text {DS(on) max. }}{ }^{\prime} \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF142 } \\ & \text { IRF143 } \end{aligned}$ | 24 | - | - | A |  |  |
| $\mathrm{R}_{\text {DS }}$ (on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF140 } \\ & \text { IRF141 } \\ & \hline \end{aligned}$ | - | 0.07 | 0.085 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=15 \mathrm{~A}$ |  |
|  |  | IRF142 IRF143 | - | 0.09 | 0.11 | $\Omega$ |  |  |
| $\mathrm{gfs}^{\text {f }}$ | Forward Transconductance (2) | ALL | 6.0 | 10 | - | $\mathrm{S}(\mathrm{z})$ | $\mathrm{V}_{\mathrm{DS}}{ }^{\text {I }} \mathrm{I}_{\text {(on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }} \mathrm{I}_{\mathrm{D}}=15 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 1275 | 1600 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 550 | 800 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 160 | 300 | pF |  |  |
| $\mathrm{t}_{\mathrm{d}(\mathrm{on})}$ | Turn-On Delay Time | ALL | - | 16 | 30 | ns | $V_{D D} \approx 30 \mathrm{~V}, I_{D}=15 \mathrm{~A}, \mathrm{z}_{\mathrm{o}}=4.7 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 27 | 60 | ns |  |  |
| $\mathrm{t}_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 38 | 80 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 14 | 30 | ns |  |  |
| $\mathrm{o}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 38 | 60 | nC | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=34 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 17 | - | nc |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 21 | - | nC |  |  |
| $L_{\text {d }}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| Ls | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.0 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

Source-Drain Diode Ratings and Characteristics

| IS | Continuous Source Current (Body Diode) | IRF140 <br> IRF141 | - | - | 27 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | IRF142 IRF143 | - | - | 24 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF140 } \\ & \text { IRF141 } \end{aligned}$ | - | - | 108 | A |  |
|  |  | IRF142 IRF143 | - | - | 96 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF140 } \\ & \text { IRF141 } \end{aligned}$ | - | - | 2.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=27 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF142 } \\ & \text { IRF143 } \end{aligned}$ | - | - | 2.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=24 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 500 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=27 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.9 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=27 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{0}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu$ s, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current

Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF140, IRF141, IRF142, IRF143 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER

## HEXFET ${ }^{\circledR}$ TRANSISTORS IRF150



## 100 Volt, 0.055 Ohm HEXFET

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling - No Second Breakdown - Excellent Temperature Stability Product Summary

| Part <br> Number | $V_{\text {DS }}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF150 | 100 V | $0.055 \Omega$ | 40 A |
| IRF151 | 60 V | $0.055 \Omega$ | 40 A |
| IRF152 | 100 V | $0.08 \Omega$ | 33 A |
| IRF153 | 60 V | $0.08 \Omega$ | 33 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AE (Modified TO-3)
Dimensions in Millimeters and (Inches)

## IRF150, IRF151, IRF152, IRF153 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF150 | IRF151 | IRF152 | IRF153 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 40 | 40 | 33 | 33 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 25 | 25 | 20 | 20 | A |
| IDM | Pulsed Drain Current (3) | 160 | 160 | 132 | 132 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 150 |  | (See Fig. 14) |  | W |
|  | Linear Derating Factor | 1.2 |  | (See Fig. 14) |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

|  |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \hline \text { IRF150 } \\ & \text { IRF152 } \end{aligned}$ | 100 | - | - | V | $\begin{aligned} & V_{G S}=O V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF151 } \\ & \text { IRF153 } \end{aligned}$ | 60 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}($ th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\text {GS }}=-20 \mathrm{~V}$ |  |
| ${ }^{\text {I DSS }}$ | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ID(on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF150 } \\ & \text { IRF151 } \end{aligned}$ | 40 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>I_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }} \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF152 } \\ & \text { IRF153 } \end{aligned}$ | 33 | - | - | A |  |  |
| R DS(on) | ```Static Drain-Source On-State Resistance (2)``` | $\begin{aligned} & \hline \text { IRF150 } \\ & \text { IRF151 } \\ & \hline \end{aligned}$ | - | 0.045 | 0.055 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=20 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF152 } \\ & \text { IRF153 } \end{aligned}$ | - | 0.06 | 0.08 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 9.0 | 11 | - | S (8) | $\mathrm{V}_{\mathrm{DS}}>{ }^{\text {D }}$ D(on) $\times{ }^{\text {d }}$ DS(on) max. ${ }^{\prime} \mathrm{I}_{\mathrm{D}}=20 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 2000 | 3000 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 1000 | 1500 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 350 | 500 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | - | 35 | ns | $V_{D D} \approx 24 V, I_{D}=20 A, Z_{o}=4.7 \Omega$ <br> See Figure 17. <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 100 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | - | 125 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 100 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 63 | 120 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, I_{D}=50 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 27 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 36 | - | $n \mathrm{C}$ |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $L_{S}$ | Internal Source Inductance | ALL. | - | 12.5 | - | $n \mathrm{H}$ | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 0.83 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | IRF150 IRF151 | - | - | 40 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | IRF152 IRF153 | - | - | 33 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF150 } \\ & \text { IRF151 } \end{aligned}$ | - | - | 160 | A |  |
|  |  | IRF152 IRF153 | - | - | 132 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | IRF150 IRF151 | - | - | 2.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=40 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | IRF152 IRF153 | - | - | 2.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=33 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 600 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=40 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 3.3 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=40 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| ${ }^{\text {on }}$ \% | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$.
(2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area

## IRF150, IRF151, IRF152, IRF153 Devices



Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\text {™ }}$ TRANSISTORS IRFE2O <br>  <br> N-Channel <br> IRF221 <br> IRF222 <br> IRF223

## 200 Volt, 0.8 Ohm HEXFET

The HEXFET ${ }^{\text {(4) }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF220 | 200 V | $0.8 \Omega$ | 5.0 A |
| IRF221 | 150 V | $0.8 \Omega$ | 5.0 A |
| IRF222 | 200 V | $1.2 \Omega$ | 4.0 A |
| IRF223 | 150 V | $1.2 \Omega$ | 4.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## IRF220, IRF221, IRF222, IRF223 Devices

Absolute Maximum Ratings

|  | Parameter | IRF220 | IRF221 | IRF222 | IRF223 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 5.0 | 5.0 | 4.0 | 4.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.0 | 3.0 | 2.5 | 2.5 | A |
| IDM | Pulsed Drain Current (3) | 20 | 20 | 16 | 16 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -50 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF220 } \\ & \text { IRF222 } \end{aligned}$ | 200 | - | - | V | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF221 } \\ & \text { IRF223 } \end{aligned}$ | 150 | - | - | V | ${ }^{\prime} \mathrm{D}=250 \mu \mathrm{~A}$ |  |
| $\mathrm{V}_{\mathrm{GS}}($ th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, I_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF220 } \\ & \text { IRF221 } \end{aligned}$ | 5.0 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(o n) \text { max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF222 } \\ & \text { IRF223 } \end{aligned}$ | 4.0 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF220 } \\ & \text { IRF221 } \end{aligned}$ | - | 0.5 | 0.8 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF222 } \\ & \text { IRF223 } \end{aligned}$ | - | 0.8 | 1.2 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 1.3 | 2.5 | - | S ( ${ }^{\text {c }}$ | $\mathrm{V}_{\mathrm{DS}}>{ }^{\text {d }}$ (on) $\times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{I_{D}}=2.5 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 450 | 600 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 150 | 300 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 40 | 80 | pF |  |  |
| $t_{\text {d }}(\mathrm{on})$ | Turn-On Delay Time | ALL | - | 20 | 40 | ns | $\mathrm{V}_{\mathrm{DD}} \simeq 0.5 \mathrm{BV}_{\mathrm{DSS}}, \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 30 | 60 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 50 | 100 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 30 | 60 | ns |  |  |
| $\mathrm{a}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 11 | 15 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=6.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \text { Max. Rating. }$ <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 5.0 | - | nC |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 6.0 | - | nC |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $L_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in .) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 3.12 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF220 } \\ & \text { IRF221 } \end{aligned}$ | - | - | 5.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF222 } \\ & \text { IRF223 } \end{aligned}$ | - | - | 4.0 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF220 } \\ & \text { IRF221 } \end{aligned}$ | - | - | 20 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF222 } \\ & \text { IRF223 } \end{aligned}$ | - | - | 16 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF220 } \\ & \text { IRF221 } \end{aligned}$ | - | - | 2.0 | V | $T_{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=5.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF222 } \\ & \text { IRF223 } \end{aligned}$ | - | - | 1.8 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=4.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 350 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=5.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.3 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=5.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2)Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics

Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area

Fig. 3 - Typical Saturation Characteristics


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature

$\mathrm{V}_{\text {SD }}$, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

IRF220, IRF221, IRF222, IRF223 Devices


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER IER

## HEXFET ${ }^{\text {TR }}$ TRANSISTORS IRF230 <br> 

## 200 Volt, 0.4 Ohm HEXFET

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

## Fast Switching

- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability Product Summary

| Part Number | V $_{\text {DS }}$ | R $_{\text {DS }}$ (on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF230 | 200 V | $0.4 \Omega$ | 9.0 A |
| IRF231 | 150 V | $0.4 \Omega$ | 9.0 A |
| IRF232 | 200 V | $0.6 \Omega$ | 8.0 A |
| IRF233 | 150 V | $0.6 \Omega$ | 8.0 A |

## CASE STYLE AND DIMENSIONS



ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3) Dimensions in Millimeters and (Inches)

IRF230, IRF231, IRF232, IRF233 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF230 | IRF231 | IRF232 | IRF233 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 200 | 150 | 200 | 150 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 9.0 | 9.0 | 8.0 | 8.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 6.0 | 6.0 | 5.0 | 5.0 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 36 | 36 | 32 | 32 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BV ${ }_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF230 } \\ & \text { IRF232 } \\ & \hline \end{aligned}$ | 200 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF231 } \\ & \text { IRF233 } \end{aligned}$ | 150 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {I GSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| ${ }^{\text {I DSS }}$ | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime} \mathrm{D}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF230 } \\ & \text { IRF231 } \\ & \hline \end{aligned}$ | 9.0 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(\text { on) max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRF232 } \\ & \text { IRF233 } \end{aligned}$ | 8.0 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF230 } \\ & \text { IRF231 } \end{aligned}$ | - | 0.25 | 0.4 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=5.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF232 } \\ & \text { IRF233 } \end{aligned}$ | - | 0.4 | 0.6 | $\Omega$ |  |  |
| $\mathrm{g}_{\text {f }}$ | Forward Transconductance (2) | ALL | 3.0 | 4.8 | - | S ( ${ }^{\text {c }}$ ) | $\mathrm{V}_{\mathrm{DS}}{ }^{\text {P }} \mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{I}_{\mathrm{D}}=5.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 600 | 800 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 250 | 450 | pF |  |  |
| Crss | Reverse Transfer Capacitance | ALL | - | 80 | 150 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | - | 30 | ns | $V_{D D} \simeq 90 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=5.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=15 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 50 | ns |  |  |
| $t_{d}$ (off) | Turn-Off Delay Time | ALL | - | - | 50 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 40 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 19 | 30 | nC | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=12 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max} . \text { Rating }$ <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 10 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 9.0 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $L_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

## Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF230 } \\ & \text { IRF231 } \end{aligned}$ | - | - | 9.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF232 } \\ & \text { IRF233 } \end{aligned}$ | - | - | 8.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF230 } \\ & \text { IRF231 } \\ & \hline \end{aligned}$ | - | - | 36 | A |  |
|  |  | $\begin{aligned} & \text { IRF232 } \\ & \text { IRF233 } \end{aligned}$ | - | - | 32 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF230 } \\ & \text { IRF231 } \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=9.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF232 } \\ & \text { IRF233 } \end{aligned}$ | - | - | 1.8 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 450 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=9.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 3.0 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=9.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 3 - Typical Saturation Characteristics


VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current

Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage

${ }^{1}$ D. DRAIN CURRENT (AMPERES)
Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF230, IRF231, IRF232, IRF233 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER TER

## HEXFET ${ }^{\circ}$ TRANSISTORS IRF240 N-CHANNEL POWER MOSFETs <br> 

## 200 Volt, 0.2 Ohm HEXFET

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.
The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | V $_{\text {DS }}$ | R DS(on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF240 | 200 V | $0.18 \Omega$ | 18 A |
| IRF241 | 150 V | $0.18 \Omega$ | 18 A |
| IRF242 | 200 V | $0.22 \Omega$ | 16 A |
| IRF243 | 150 V | $0.22 \Omega$ | 16 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3) Dimensions in Millimeters and (Inches)

## Absolute Maximum Ratings

|  | Parameter | IRF240 | IRF241 | IRF242 | IRF243 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 200 | 150 | 200 | 150 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 18 | 18 | 16 | 16 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 11 | 11 | 10 | 10 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 72 | 72 | 64 | 64 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 125 (See Fig. |  |  |  | W |
|  | Linear Derating Factor | 1.0 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {LM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \hline \text { IRF240 } \\ & \text { IRF242 } \end{aligned}$ | 200 | - | - | V | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF241 } \\ & \text { IRF243 } \end{aligned}$ | 150 | - | - | V | ${ }^{\prime} \mathrm{D}=250 \mu \mathrm{~A}$ |  |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| 'GSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }_{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| ${ }^{\text {I DSS }}$ | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF240 } \\ & \text { IRF241 } \end{aligned}$ | 18 | - | - | A | $V_{D S}>I_{D(\text { on) }} \times R_{D S(\text { on) max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF242 } \\ & \text { IRF243 } \end{aligned}$ | 16 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF240 } \\ & \text { IRF241 } \end{aligned}$ | - | 0.14 | 0.18 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF242 } \\ & \text { IRF243 } \end{aligned}$ | - | 0.20 | 0.22 | $\Omega$ |  |  |
| $\mathrm{g}_{\text {f }}$ | Forward Transconductance (2) | ALL | 6.0 | 9.0 | - | $\mathrm{S}(8)$ |  |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 1275 | 1600 | pF | $V_{G S}=0 V, V_{D S}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 500 | 750 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 160 | 300 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { ( } \mathrm{on} \text { ) }}$ | Turn-On Delay Time | ALL | - | 16 | 30 | ns | $V_{D D} \simeq 75 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=4.7 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 27 | 60 | ns |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (off) }}$ | Turn-Off Delay Time | ALL | - | 40 | 80 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 31 | 60 | ns |  |  |
| $\mathrm{O}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 43 | 60 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, I_{D}=22 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 16 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 27 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.0 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ |

## Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF240 } \\ & \text { IRF241 } \end{aligned}$ | - | - | 18 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF242 } \\ & \text { IRF243 } \end{aligned}$ | - | - | 16 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF240 } \\ & \text { IRF241 } \end{aligned}$ | - | - | 72 | A |  |
|  |  | $\begin{aligned} & \text { IRF242 } \\ & \text { IRF243 } \end{aligned}$ | - | - | 64 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF240 } \\ & \text { IRF241 } \end{aligned}$ | - | - | 2.0 | V | ${ }^{T} \mathrm{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=18 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF242 } \\ & \text { IRF243 } \end{aligned}$ | - | - | 1.9 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=16 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 650 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=18 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 4.1 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=18 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2)Puise Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics

Fig. 4 - Maximum Safe Operating Area

IRF240, IRF241, IRF242; IRF243 Devices


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit


## 200 Volt, 0.085 Ohm HEXFET

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF250 | 200 V | $0.085 \Omega$ | 30 A |
| IRF251 | 150 V | $0.085 \Omega$ | 30 A |
| IRF252 | 200 V | $0.120 \Omega$ | 25 A |
| IRF253 | 150 V | $0.120 \Omega$ | 25 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AE (Modified TO-3)
Dimensions in Millimeters and (Inches)

IRF250, IRF251, IRF252, IRF253 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF250 | IRF251 | IRF252 | IRF253 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 200 | 150 | 200 | 150 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) ${ }^{(1)}$ | 200 | 150 | 200 | 150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 30 | 30 | 25 | 25 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 19 | 19 | 16 | 16 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 120 | 120 | 100 | 100 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $P_{D} @ T_{C}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 150 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 1.2 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {ILM }}$ | Inductive Current, Clamped | 120(See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$  <br> 120 100 |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BV ${ }_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF250 } \\ & \text { IRF252 } \end{aligned}$ | 200 | - | - | V | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRF251 } \\ & \text { IRF253 } \end{aligned}$ | 150 | - | - | V | ${ }^{\prime} \mathrm{D}=250 \mu \mathrm{~A}$ |  |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, 1_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Forward | ALL | - | - | 100 | $n \mathrm{~A}$ | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -100 | $n \mathrm{~A}$ | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| I'DSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $V_{D S}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime} \mathrm{D}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \hline \text { IRF250 } \\ & \text { IRF251 } \end{aligned}$ | 30 | - | - | A | $V_{D S}>I^{D(o n)} \times R_{\text {DS(on) max. }},{ }^{\text {GSS }}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF252 } \\ & \text { IRF253 } \end{aligned}$ | 25 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF250 } \\ & \text { IRF251 } \\ & \hline \end{aligned}$ | - | 0.07 | 0.085 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=16 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF252 } \\ & \text { IRF253 } \end{aligned}$ | - | 0.09 | 0.120 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 8.0 | 14 | - | $\mathrm{S}(\mathrm{J})$ | $\mathrm{V}_{\mathrm{DS}}{ }^{\text {/ }} \mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{D}_{\mathrm{D}}=16 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 2000 | 3000 | pF | $V_{G S}=0 V, V_{D S}=25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 800 | 1200 | pF |  |  |
| Crss | Reverse Transfer Capacitance | ALL | - | 300 | 500 | pF |  |  |
| $t_{d}(0 n)$ | Turn-On Delay Time | ALL | - | - | 35 | ns | $V_{D D} \simeq 95 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=16 \mathrm{~A}, \mathrm{z}_{\mathrm{o}}=4.7 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 100 | ns |  |  |
| $t_{\text {d (off) }}$ | Turn-Off Delay Time | ALL | - | - | 125 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 100 | ns |  |  |
| $\mathrm{a}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 79 | 120 | nC | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=38 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 37 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 42 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $L_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | $n \mathrm{H}$ | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 0.83 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

## Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF250 } \\ & \text { IRF251 } \end{aligned}$ | - | - | 30 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF252 } \\ & \text { IRF253 } \end{aligned}$ | - | - | 25 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF250 } \\ & \text { IRF251 } \\ & \hline \end{aligned}$ | - | - | 120 | A |  |
|  |  | $\begin{aligned} & \text { IRF252 } \\ & \text { IRF253 } \end{aligned}$ | - | - | 100 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF250 } \\ & \text { IRF251 } \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=30 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF252 } \\ & \text { IRF253 } \end{aligned}$ | - | - | 1.8 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=25 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 750 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=30 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 4.7 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=30 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF250, IRF251, IRF252, IRF253 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit


## 400 Volt, 1.8 Ohm HEXFET

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{\text {DS }}$ (on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF320 | 400 V | $1.8 \Omega$ | 3.0 A |
| IRF321 | 350 V | $1.8 \Omega$ | 3.0 A |
| IRF322 | 400 V | $2.5 \Omega$ | 2.5 A |
| IRF323 | 350 V | $2.5 \Omega$ | 2.5 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## IRF320, IRF321, IRF322, IRF323 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF320 | IRF321 | IRF322 | IRF323 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 400 | 350 | 400 | 350 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 400 | 350 | 400 | 350 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.0 | 3.0 | 2.5 | 2.5 | A |
| $\mathrm{I}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 2.0 | 2.0 | 1.5 | 1.5 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 12 | 12 | 10 | 10 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & T_{J} \\ & T_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

|  |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF320 } \\ & \text { IRF322 } \end{aligned}$ | 400 | - | - | V | $\begin{aligned} & V_{G S}=o V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF321 } \\ & \text { IRF323 } \end{aligned}$ | 350 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| 'DSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF320 } \\ & \text { IRF321 } \end{aligned}$ | 3.0 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>I_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }} \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRF322 } \\ & \text { IRF323 } \end{aligned}$ | 2.5 | - | - | A |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF320 } \\ & \text { IRF321 } \end{aligned}$ | - | 1.5 | 1.8 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1.5 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF322 } \\ & \text { IRF323 } \end{aligned}$ | - | 1.8 | 2.5 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 1.0 | 2.0 | - | S (8) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }} \mathrm{I}_{\mathrm{D}}=1.5 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 450 | 600 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 100 | 200 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 20 | 40 | pF |  |  |
| $t_{d}(0 n)$ | Turn-On Delay Time | ALL | - | 20 | 40 | ns | See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 25 | 50 | ns |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (off) }}$ | Turn-Off Delay Time | ALL | - | 50 | 100 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 25 | 50 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 12 | 15 | nC | $V_{G S}=10 \mathrm{~V}, I_{D}=4.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating . <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 6.0 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 6.0 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in .) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 3.12 | K/W |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |  |

## Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF320 } \\ & \text { IRF321 } \end{aligned}$ | - | - | 3.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF322 } \\ & \text { IRF323 } \end{aligned}$ | - | - | 2.5 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF320 } \\ & \text { IRF321 } \end{aligned}$ | - | - | 12 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF322 } \\ & \text { IRF323 } \end{aligned}$ | - | - | 10 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF320 } \\ & \text { IRF321 } \end{aligned}$ | - | - | 1.6 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=3.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF322 } \\ & \text { IRF323 } \end{aligned}$ | - | - | 1.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=2.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 450 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=3.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 3.1 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=3.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Puise Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current

Fig. 8 - Breakdown Voltage Vs. Temperature

$V_{\text {SD }}$, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF320, IRF321, IRF322, IRF323 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS IRF330 <br>  <br> IRF333

## 400 Volt, 1.0 Ohm HEXFET

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | V $_{\text {DS }}$ | R $_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF330 | 400 V | $1.0 \Omega$ | 5.5 A |
| IRF331 | 350 V | $1.0 \Omega$ | 5.5 A |
| IRF332 | 400 V | $1.5 \Omega$ | 4.5 A |
| IRF333 | 350 V | $1.5 \Omega$ | 4.5 A |

## CASE STYLE AND DIMENSIONS



ACTUAL SIZE

† MEASURED AT SEATING PLANE
Conforms to JEDEC Outline TO-204AA (TO-3) Dimensions in Millimeters and (Inches)

## Absolute Maximum Ratings

|  | Parameter | IRF330 | IRF331 | IRF332 | IRF333 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 400 | 350 | 400 | 350 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) $(1)$ | 400 | 350 | 400 | 350 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 5.5 | 5.5 | 4.5 | 4.5 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.5 | 3.5 | 3.0 | 3.0 | A |
| IDM | Pulsed Drain Current (3) | 22 | 22 | 18 | 18 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BV ${ }_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF330 } \\ & \text { IRF332 } \end{aligned}$ | 400 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF331 } \\ & \text { IRF333 } \end{aligned}$ | 350 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}($ th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=25$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| ${ }^{\text {I DSS }}$ | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime} \mathrm{D}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \hline \text { IRF330 } \\ & \text { IRF331 } \end{aligned}$ | 5.5 | - | - | A | $V_{\mathrm{DS}}>I_{\mathrm{D}(\text { on) }} \times R_{\mathrm{DS}(\text { on) max. }}, V_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRF332 } \\ & \text { IRF333 } \end{aligned}$ | 4.5 | - | - | A |  |  |
| RDS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF330 } \\ & \text { IRF331 } \end{aligned}$ | - | 0.8 | 1.0 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, I_{D}=3.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF332 } \\ & \text { IRF333 } \end{aligned}$ | - | 1.0 | 1.5 | $\Omega$ |  |  |
| $\mathrm{g}_{\text {f }}$ | Forward Transconductance (2) | ALL | 3.0 | 4.0 | - | S (\%) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{D}=3.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 700 | 900 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 150 | 300 | pF |  |  |
| Crss | Reverse Transfer Capacitance | ALL | - | 40 | 80 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | - | 30 | ns | $V_{D D}=175 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=15 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 35 | ns |  |  |
| $\mathrm{t}_{\text {d }}$ (off) | Turn-Off Delay Time | ALL. | - | - | 55 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 35 | ns |  |  |
| $\mathrm{a}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 18 | 30 | $n C$ | $V_{G S}=10 \mathrm{~V}, I_{D}=7.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 11 | - | nC |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain (''Miller') Charge | ALL | - | 7.0 | - | $n \mathrm{C}$ |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| LS | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

IRF330, IRF331, IRF332, IRF333 Devices

Source-Drain Diode Ratings and Characteristics

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area

IRF330, IRF331, IRF332, IRF333 Devices



Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


ID, DRAIN CURRENT (AMPERES)
Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

IRF330, IRF331, IRF332, IRF333 Devices


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER I

## HEXFET ${ }^{\circ}$ TRANSISTORS IRF340 <br> N-CHANNEL POWER MOSFETS <br> 

## 400 Volt, 0.55 Ohm HEXFET

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.
The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | $\mathrm{ID}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF340 | 400 V | $0.55 \Omega$ | 10 A |
| IRF341 | 350 V | $0.55 \Omega$ | 10 A |
| IRF342 | 400 V | $0.80 \Omega$ | 8.0 A |
| IRF343 | 350 V | $0.80 \Omega$ | 8.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## Absolute Maximum Ratings

|  | Parameter | IRF340 | IRF341 | IRF342 | IRF343 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage (1) | 400 | 350 | 400 | 350 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 400 | 350 | 400 | 350 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 10 | 10 | 8.0 | 8.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 6.0 | 6.0 | 5.0 | 5.0 | A |
| IDM | Pulsed Drain Current (3) | 40 | 40 | 32 | 32 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 125 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 1.0 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @T $\mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.0 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF340 } \\ & \text { IRF341 } \end{aligned}$ | - | - | 10 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF342 } \\ & \text { IRF343 } \end{aligned}$ | - | - | 8.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF340 } \\ & \text { IRF341 } \end{aligned}$ | - | - | 40 | A |  |
|  |  | $\begin{aligned} & \text { IRF342 } \\ & \text { IRF343 } \end{aligned}$ | - | - | 32 | A |  |
| $\mathrm{V}_{S D}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF340 } \\ & \text { IRF341 } \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}^{\prime}=10 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF342 } \\ & \text { IRF343 } \end{aligned}$ | - | - | 1.9 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| trrr | Reverse Recovery Time | ALL | - | 800 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=10 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 5.7 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=10 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


VGS, GATE-TO-SOURCE VOLTAGE (VOLTS)
Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF340, IRF341, IRF342, IRF343 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS



IRF 351
IRF352
IRF 353

## 400 Volt, 0.3 Ohm HEXFET

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching

Low Drive Current
Ease of Paralleling

- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part <br> Number | V $_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}(\text { on })}$ | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF350 | 400 V | $0.3 \Omega$ | 15 A |
| IRF351 | 350 V | $0.3 \Omega$ | 15 A |
| IRF352 | 400 V | $0.4 \Omega$ | 13 A |
| IRF353 | 350 V | $0.4 \Omega$ | 13 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


+ MEASURED AT SEATING PLANE

Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

Absolute Maximum Ratings

|  | Parameter | IRF350 | IRF351 | IRF352 | IRF353 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 400 | 350 | 400 | 350 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 400 | 350 | 400 | 350 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 15 | 15 | 13 | 13 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 9.0 | 9.0 | 8.0 | 8.0 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 60 | 60 | 52 | 52 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 150 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 1.2 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {LLM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) L $=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $@ \mathbf{T}_{\mathbf{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF350 } \\ & \text { IRF352 } \end{aligned}$ | 400 | - | - | V | $\begin{aligned} & V_{G S}=O V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF351 } \\ & \text { IRF353 } \end{aligned}$ | 350 | - | - | V |  |  |
| $\mathrm{V}_{\text {GS }}$ (th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{ID}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF350 } \\ & \text { IRF351 } \\ & \hline \end{aligned}$ | 15 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\text { on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}, \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRF352 } \\ & \text { IRF353 } \end{aligned}$ | 13 | - | - | A |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF350 } \\ & \text { IRF351 } \\ & \hline \end{aligned}$ | - | 0.25 | 0.3 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, I_{D}=8.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF352 } \\ & \text { IRF353 } \end{aligned}$ | - | 0.3 | 0.4 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 8.0 | 10 | - | S (\%) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max }}{ }^{\prime} \mathrm{I}_{\mathrm{D}}=8.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 2000 | 3000 | pF | $V_{G S}=0 V, V_{D S}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 400 | 600 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 100 | 200 | pF |  |  |
| $t_{d}($ on) | Turn-On Delay Time | ALL | - | - | 35 | ns | $V_{D D} \simeq 180 \mathrm{~V}, I_{D}=8.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=4.7 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 65 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | - | 150 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 75 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 79 | 120 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, I_{D}=18 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 38 | - | nC |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 41 | - | $n \mathrm{C}$ |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $L_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 0.83 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | IRF350 IRF351 | - | - | 15 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | IRF352 IRF353 | - | - | 13 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF350 } \\ & \text { IRF351 } \end{aligned}$ | - | - | 60 | A |  |
|  |  | $\begin{aligned} & \text { IRF352 } \\ & \text { IRF353 } \end{aligned}$ | - | - | 52 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF350 } \\ & \text { IRF351 } \end{aligned}$ | - | - | 1.6 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=15 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF352 } \\ & \text { IRF353 } \end{aligned}$ | - | - | 1.5 | V | $\mathrm{T}^{\mathrm{T}} \mathrm{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=13 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 1000 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=15 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 6.6 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=15 \mathrm{~A}, \mathrm{di} \mathrm{F}^{\prime} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

IRF350, IRF351, IRF352, IRF353 Devices


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER IS?R

## HEXFETTRANSISTORS IRF420



## 500 Volt, 3.0 Ohm HEXFET

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}$ (on) | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF420 | 500 V | $3.0 \Omega$ | 2.5 A |
| IRF421 | 450 V | $3.0 \Omega$ | 2.5 A |
| IRF422 | 500 V | $4.0 \Omega$ | 2.0 A |
| IRF423 | 450 V | $4.0 \Omega$ | 2.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Inches and (Millimeters)

## Absolute Maximum Ratings

|  | Parameter | IRF420 | IRF421 | IRF422 | IRF423 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 500 | 450 | 500 | 450 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 500 | 450 | 500 | 450 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 2.5 | 2.5 | 2.0 | 2.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 1.5 | 1.5 | 1.0 | 1.0 | A |
| IDM | Pulsed Drain Current (3) | 10 | 10 | 8.0 | 8.0 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type <br> IRF420 <br> IRF422 | $\frac{\text { Min. }}{500}$ | Typ. | Max. | $\begin{gathered} \hline \text { Units } \\ \hline \mathrm{V} \end{gathered}$ | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $B V_{\text {DSS }}$ | Drain - Source Breakdown Voltage |  |  |  |  |  | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF421 } \\ & \text { IRF423 } \end{aligned}$ | 450 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| $\mathrm{I}_{\text {GSS }}$ | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime}$ D(on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF420 } \\ & \text { IRF421 } \end{aligned}$ | 2.5 | - | - | A | $V_{D S}>I^{\text {(on) }}$ $\times R_{\text {DS(on) max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF422 } \\ & \text { IRF423 } \end{aligned}$ | 2.0 | - | - | A |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF420 } \\ & \text { IRF421 } \end{aligned}$ | - | 2.5 | 3.0 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF422 } \\ & \text { IRF423 } \end{aligned}$ | - | 3.0 | 4.0 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{f}}$ | Forward Transconductance (2) | ALL | 1.0 | 1.75 | - | $S$ ( 3 ) | $\mathrm{V}_{\mathrm{DS}}{ }^{>1} \mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{1} \mathrm{D}=1.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 300 | 400 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 75 | 150 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 20 | 40 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | 30 | 60 | ns | $V_{D D}=0.5 \mathrm{BV}_{D S S^{\prime}} \mathrm{I}_{\mathrm{D}}=1.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 25 | 50 | ns |  |  |
| $t_{\text {d (off) }}$ | Turn-Off Delay Time | ALL | - | 30 | 60 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 15 | 30 | ns |  |  |
| $\mathrm{O}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 11 | 15 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, \mathrm{ID}_{\mathrm{D}}=3.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max} . \text { Rating }$ <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 5.0 | - | nC |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ('Miller') Charge | ALL | - | 6.0 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 3.12 | K/W |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thCS }}$ Case-to-Sink | ALL | - | 0.1 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | K/W | Free Air Operation |

## Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF420 } \\ & \text { IRF421 } \end{aligned}$ | - | - | 2.5 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF422 } \\ & \text { IRF423 } \end{aligned}$ | - | - | 2.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF420 } \\ & \text { IRF421 } \end{aligned}$ | - | - | 10 | A |  |
|  |  | $\begin{aligned} & \text { IRF422 } \\ & \text { IRF423 } \end{aligned}$ | - | - | 8.0 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF420 } \\ & \text { IRF421 } \end{aligned}$ | - | - | 1.4 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=2.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF422 } \\ & \text { IRF423 } \end{aligned}$ | - | - | 1.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=2.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trrr}^{\text {r }}$ | Reverse Recovery Time | ALL | - | 600 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=2.5 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 3.5 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=2.5 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}$ |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2)Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics

Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF420, IRF421, IRF422, IRF423 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF420, IRF421, IRF422, IRF423 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit


## 500 Volt, 1.5 Ohm HEXFET

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}$ (on) | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF430 | 500 V | $1.5 \Omega$ | 4.5 A |
| IRF431 | 450 V | $1.5 \Omega$ | 4.5 A |
| IRF432 | 500 V | $2.0 \Omega$ | 4.0 A |
| IRF433 | 450 V | $2.0 \Omega$ | 4.0 A |

## CASE STYLE AND DIMENSIONS



ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## IRF430, IRF431, IRF432, IRF433 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF430 | IRF431 | IRF432 | IRF433 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 500 | 450 | 500 | 450 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} 2$ ) (1) | 500 | 450 | 500 | 450 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 4.5 | 4.5 | 4.0 | 4.0 | A |
| $\mathrm{I}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.0 | 3.0 | 2.5 | 2.5 | A |
| IDM | Pulsed Drain Current (3) | 18 | 18 | 16 | 16 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF430 } \\ & \text { IRF432 } \end{aligned}$ | 500 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF431 } \\ & \text { IRF433 } \end{aligned}$ | 450 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $V_{D S}=V_{G S}, I_{D}=250 \mu \mathrm{~A}$ |  |
| $\mathrm{I}_{\text {GSS }}$ | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| ${ }^{\text {I DSS }}$ | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {DS }}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime} \mathrm{D}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF430 } \\ & \text { IRF431 } \end{aligned}$ | 4.5 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>{ }^{\text {D }}$ (on) $\times R_{\text {DS(on) max. }} \cdot{ }^{\text {( }}$ GS $=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF432 } \\ & \text { IRF433 } \end{aligned}$ | 4.0 | - | - | A |  |  |
| R ${ }_{\text {DS }}$ (on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF430 } \\ & \text { IRF431 } \end{aligned}$ | - | 1.3 | 1.5 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF432 } \\ & \text { IRF433 } \end{aligned}$ | - | 1.5 | 2.0 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 2.5 | 3.2 | - | S (\%) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 600 | 800 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 100 | 200 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 30 | 60 | pF |  |  |
| $t_{\text {d }}(\mathrm{on})$ | Turn-On Delay Time | ALL | - | - | 30 | ns | $\mathrm{V}_{\mathrm{DD}}=225 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}, \mathrm{Z}_{\mathrm{O}}=15 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 30 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | - | 55 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 30 | ns |  |  |
| $\mathrm{a}_{\mathrm{g}}$ | Total Gate Charge <br> (Gate-Source Plus Gate-Drain) | ALL | - | 22 | 30 | $n \mathrm{C}$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=6.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 11 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 11 | - | nC |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $L_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF430 } \\ & \text { IRF431 } \end{aligned}$ | - | - | 4.5 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF432 } \\ & \text { IRF5433 } \end{aligned}$ | - | - | 4.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF430 } \\ & \text { IRF431 } \end{aligned}$ | - | - | 18 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF432 } \\ & \text { IRF433 } \end{aligned}$ | - | - | 16 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF430 } \\ & \text { IRF431 } \end{aligned}$ | - | - | 1.4 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=4.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF432 } \\ & \text { IRF433 } \end{aligned}$ | - | - | 1.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=4.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 800 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=4.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 4.6 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=4.5 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

HEXFET ${ }^{\circ}$ TRANSISTORS IRF440

## N-CHANNEL POWER MOSFETs



## 500 Volt, 0.85 Ohm HEXFET

The HEXFET ${ }^{\text { }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.
The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | V $_{\text {DS }}$ | R DS(on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF440 | 500 V | $0.85 \Omega$ | 8.0 A |
| IRF441 | 450 V | $0.85 \Omega$ | 8.0 A |
| IRF442 | 500 V | $1.10 \Omega$ | 7.0 A |
| IRF443 | 450 V | $1.10 \Omega$ | 7.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE

$\dagger$ MEASURED AT SEATING PLANE
Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## Absolute Maximum Ratings

|  | Parameter | IRF440 | IRF441 | IRF442 | IRF443 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage (1) | 500 | 450 | 500 | 450 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\left.\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega\right)(1)$ | 500 | 450 | 500 | 450 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0 | 8.0 | 7.0 | 7.0 | A |
| $\mathrm{I}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 5.0 | 5.0 | 4.0 | 4.0 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 32 | 32 | 28 | 28 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 125 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 1.0 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {L LM }}$ | Inductive Current, Clamped | 32 (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & T_{J} \\ & T_{s t g} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @TC $=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF440 } \\ & \text { IRF442 } \end{aligned}$ | 500 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF441 } \\ & \text { IRF443 } \end{aligned}$ | 450 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}(\text { th })}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF440 } \\ & \text { IRF441 } \end{aligned}$ | 8.0 | - | - | A | $V_{D S}>I_{D(\text { on) }} \times R_{D S(\text { on) max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF442 } \\ & \text { IRF443 } \end{aligned}$ | 7.0 | - | - | A |  |  |
| $\mathrm{R}_{\mathrm{DS}}(\mathrm{on)}$ | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF440 } \\ & \text { IRF441 } \end{aligned}$ | - | 0.8 | 0.85 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, I_{\mathrm{D}}=4.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF442 } \\ & \text { IRF443 } \end{aligned}$ | - | 1.0 | 1.1 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{f}}$ | Forward Transconductance (2) | ALL | 4.0 | 6.5 | - | S (\%) | $\mathrm{V}_{\mathrm{DS}}>{ }^{\text {D }}$ (on) $\times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{D}_{\mathrm{D}}=4.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 1225 | 1600 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 200 | 350 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 85 | 150 | pF |  |  |
| $\mathrm{t}_{\mathrm{d}(\mathrm{on})}$ | Turn-On Delay Time | ALL | - | 17 | 35 | ns | $V_{D D} \approx 200 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{O}}=4.7 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 5 | 15 | ns |  |  |
| $t_{d}$ (off) | Turn-Off Delay Time | ALL | - | 42 | 90 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 14 | 30 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 42 | 60 | $n \mathrm{C}$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8$ Max. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 20 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 22 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| LS | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in .) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.0 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |

## IRF440, IRF441, IRF442, IRF443 Devices

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF440 } \\ & \text { IRF441 } \end{aligned}$ | - | - | 8.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF442 } \\ & \text { IRF443 } \end{aligned}$ | - | - | 7.0 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF440 } \\ & \text { IRF441 } \end{aligned}$ | - | - | 32 | A |  |
|  |  | $\begin{aligned} & \text { IRF442 } \\ & \text { IRF443 } \end{aligned}$ | - | - | 28 | A |  |
| $\mathrm{V}_{\mathrm{SD}}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF440 } \\ & \text { IRF441 } \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF442 } \\ & \text { IRF443 } \end{aligned}$ | - | - | 1.9 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=7.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trr}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 1100 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 6.4 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |



Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current

Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage

Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF440, IRF441, IRF442, IRF443 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

IRF440, IRF441, IRF442, IRF443 Devices


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS



## 500 Volt, 0.4 Ohm HEXFET

The HEXFET ${ }^{\text {® }}$ Technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{\text {DS }}$ | R $_{\text {DS }}$ (on) | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF450 | 500 V | $0.4 \Omega$ | 13 A |
| IRF451 | 450 V | $0.4 \Omega$ | 13 A |
| IRF452 | 500 V | $0.5 \Omega$ | 12 A |
| IRF453 | 450 V | $0.5 \Omega$ | 12 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## IRF450, IRF451, IRF452, IRF453 Devices

## Absolute Maximum Ratings

| . | Parameter | IRF450 | IRF451 | IRF452 | IRF453 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 500 | 450 | 500 | 450 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 500 | 450 | 500 | 450 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 13 | 13 | 12 | 12 | A |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0 | 8.0 | 7.0 | 7.0 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 52 | 52 | 48 | 48 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $P_{D} @ T_{C}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 150 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 1.2 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | $52 \mathrm{C} \|$(See Fig. 14 and 15) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  | 48 | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @TC $=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter | Type | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BV ${ }_{\text {DSS }}$ Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF450 } \\ & \text { IRF452 } \end{aligned}$ | 500 | - | - | V | $\begin{aligned} & V_{G S}=O V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |
|  | $\begin{aligned} & \hline \text { IRF451 } \\ & \text { IRF453 } \end{aligned}$ | 450 | - | - | V |  |
| $\mathrm{V}_{\text {GS(th) }}$ Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |
| IGSS Gate-Source Leakage Forward | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |
| IGSS Gate-Source Leakage Reverse | ALL | - | - | -100 | $n \mathrm{~A}$ | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |
| IDSS Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |
| ${ }^{\prime}$ D(on) On-State Drain C | $\begin{aligned} & \text { IRF450 } \\ & \text { IRF451 } \end{aligned}$ | 13 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }} \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |
|  | $\begin{aligned} & \hline \text { IRF452 } \\ & \text { IRF453 } \end{aligned}$ | 12 | - | - | A |  |
| Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF450 } \\ & \text { IRF451 } \end{aligned}$ | - | 0.3 | 0.4 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.0 \mathrm{~A}$ |
|  | $\begin{aligned} & \text { IRF452 } \\ & \text { IRF453 } \end{aligned}$ | - | 0.4 | 0.5 | $\Omega$ |  |
| $\mathrm{g}_{\mathrm{fs}} \quad$ Forward Transconductance (2) | ALL | 6.0 | 11 | - | $\mathrm{S}(0)$ | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }} \mathrm{I}_{\mathrm{D}}=7.0 \mathrm{~A}$ |
| $\mathrm{C}_{\text {iss }}$ Input Capacitance | ALL | - | 2000 | 3000 | pF | $V_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |
| Coss Output Capacitance | ALL | - | 400 | 600 | pF |  |
| $\mathrm{C}_{\text {rss }}$ Reverse Transfer Capacitance | ALL | - | 100 | 200 | pF |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ Turn-On Delay Time | ALL | - | - | 35 | ns | $\mathrm{V}_{\mathrm{DD}} \simeq 210 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=7.0 \mathrm{~A}, \mathrm{z}_{\mathrm{O}}=4.7 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |
| $\mathrm{t}_{\mathrm{r}} \quad$ Rise Time | ALL | - | - | 50 | ns |  |
| $t_{\text {d}}$ (off) Turn-Off Delay Time | ALL | - | - | 150 | ns |  |
| $\mathrm{t}_{\mathrm{f}} \quad$ Fall Time | ALL | - | - | 70 | ns |  |


| $\mathrm{O}_{\mathrm{g}}$ | Total Gate Charge <br> (Gate-Source Plus Gate-Drain) | ALL | - | 82 | 120 | nC |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 40 | - | nC |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ('Miller') Charge | ALL | - | 42 | - | nC |

$V_{G S}=10 \mathrm{~V}, I_{D}=16 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.)

| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| LS | Internal Source Inductance | ALL | - | 12.5 | - | nH |
|  |  |  |  |  |  |  |

Modified MOSFET symbol showing the internal device inductances.


## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | .83 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thCS }}$ Case-to-Sink | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF450 } \\ & \text { IRF451 } \end{aligned}$ | - | - | 13 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF452 } \\ & \text { IRF453 } \end{aligned}$ | - | - | 12 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF450 } \\ & \text { IRF451 } \end{aligned}$ | - | - | 52 | A |  |
|  |  | $\begin{aligned} & \text { IRF452 } \\ & \text { IRF453 } \end{aligned}$ | - | - | 48 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF450 } \\ & \text { IRF451 } \\ & \hline \end{aligned}$ | - | - | 1.4 | V | $\mathrm{T}^{\text {C }}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=13 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF452 } \\ & \text { IRF453 } \end{aligned}$ | - | - | 1.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=12 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 1300 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=13 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 7.4 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=13 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2)Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature

$\mathrm{V}_{\text {SD }}$, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage

${ }^{1} \mathrm{D}$, DRAIN CURRENT (AMPERES)
Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage

Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

# IRF450, IRF451, IRF452, IRF453 Devices 



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER

## HEXFET ${ }^{\circledR}$ TRANSISTORS

 IRF511 IRF512 IRF513

## 100 Volt, 0.6 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

## - Compact Plastic Package

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{D S}(o n)$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF510 | 100 V | $0.6 \Omega$ | 4.0 A |
| IRF511 | 60 V | $0.6 \Omega$ | 4.0 A |
| IRF512 | 100 V | $0.8 \Omega$ | 3.5 A |
| IRF513 | 60 V | $0.8 \Omega$ | 3.5 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF510, IRF511, IRF512, IRF513 Devices

## Absolute Maximum Ratings

| Parameter | IRF510 | IRF511 | IRF512 | IRF513 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{V}_{\text {DGR }} \quad$ Drain - Gate Voltage ( $\left.\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega\right)$ (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ Continuous Drain Current | 4.0 | 4.0 | 3.5 | 3.5 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ Continuous Drain Current | 2.5 | 2.5 | 2.0 | 2.0 | A |
| IDM Pulsed Drain Current (3) | 16 | 16 | 14 | 14 | A |
| $\mathrm{V}_{\text {GS }}$ Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ Max. Power Dissipation | 20 (See Fig. 14) |  |  |  | w |
| Linear Derating Factor | 0.16 (See Fig. 14) |  |  |  | W/K |
| ILM Inductive Current, Clamped | (See Fig. 15 and 16) L $=100 \mu \mathrm{H}$ |  |  |  | A |
|   <br> $\mathrm{T}_{\mathrm{J}}$ Operating Junction and <br> $\mathrm{T}_{\text {stg }}$ Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C} \mathbf{C}=\mathbf{2 5}^{\boldsymbol{\circ}} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF510 } \\ & \text { IRF512 } \end{aligned}$ | 100 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF511 } \\ & \text { IRF513 } \end{aligned}$ | 60 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| ${ }^{\text {G GSS }}$ | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ID(on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF510 } \\ & \text { IRF511 } \end{aligned}$ | 4.0 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\mathrm{on})} \times \mathrm{R}_{\mathrm{DS}(\text { on) max. }}, \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF512 } \\ & \text { IRF513 } \end{aligned}$ | 3.5 | - | - | A |  |  |
| RDS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF510 } \\ & \text { IRF511 } \end{aligned}$ | - | 0.5 | 0.6 | $\Omega$ | $\mathrm{GS}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.0 \mathrm{~A}$ |  |
|  |  | IRF512 IRF513 | - | 0.6 | 0.8 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 1.0 | 1.5 | - | S ( $\%$ ) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{D}=2.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 135 | 150 | pF | $V_{G S}=0 V, V_{D S}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 80 | 100 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 20 | 25 | pF |  |  |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{on})$ | Turn-On Delay Time | ALL | - | 10 | 20 | ns | $\mathrm{V}_{\mathrm{DD}} \simeq 0.5 \mathrm{BV}_{\mathrm{DSS}}, \mathrm{I}_{\mathrm{D}}=2.0 \mathrm{~A}, \mathrm{z}_{\mathrm{O}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 15 | 25 | ns |  |  |
| $t_{d}$ (off) | Turn-Off Delay Time | ALL | - | 15 | 25 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 10 | 20 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge <br> (Gate-Source Plus Gate-Drain) | ALL | - | 5.0 | 7.5 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, I_{D}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8$ Max. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 2.0 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 3.0 | - | nC |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, 6 mm 10.25 in.) from package to center of die. |  |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 7.5 | - | nH | Measured from the source lead, 6 mm ( 0.25 in.) from package to source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 6.4 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF510 } \\ & \text { IRF511 } \end{aligned}$ | - | - | 4.0 | A | Modified MOSFET symbol showing the integral reverse P -N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF512 } \\ & \text { IRF513 } \\ & \hline \end{aligned}$ | - | - | 3.5 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF510 } \\ & \text { IRF511 } \end{aligned}$ | - | - | 16 | A |  |
|  |  | IRF512 <br> IRF513 | - | - | 14 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF510 } \\ & \text { IRF511 } \end{aligned}$ | - | - | 2.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, I_{S}=4.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | IRF512 IRF513 | - | - | 2.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=3.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 230 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=4.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 1.4 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=4.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF510, IRF511, IRF512, IRF513 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

# IRF510, IRF511, IRF512, IRF513 Devices 



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit ITR

## HEXFET ${ }^{\oplus}$ TRANSISTORS



IRF520
IRF521
IRF522
IRF523

## 100 Volt, 0.3 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}$ (on) | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF520 | 100 V | $0.30 \Omega$ | 8.0 A |
| IRF521 | 60 V | $0.30 \Omega$ | 8.0 A |
| IRF522 | 100 V | $0.40 \Omega$ | 7.0 A |
| IRF523 | 60 V | $0.40 \Omega$ | 7.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF520, IRF521, IRF522, IRF523 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF520 | IRF521 | IRF522 | IRF523 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0 | 8.0 | 7.0 | 7.0 | A |
| ${ }^{\mathrm{I}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 5.0 | 5.0 | 4.0 | 4.0 | A |
| IDM | Pulsed Drain Current (3) | 32 | 32 | 28 | 28 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | 32 (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \hline \text { IRF520 } \\ & \text { IRF522 } \end{aligned}$ | 100 | - | - | v | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF521 } \\ & \text { IRF523 } \end{aligned}$ | 60 | - | - | v |  |  |
| $\mathrm{V}_{\mathrm{GS}}($ th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {G GSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| 'DSs | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {DS }}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T} \mathrm{C}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \hline \text { IRF520 } \\ & \text { IRF521 } \end{aligned}$ | 8.0 | - | - | A | $\mathrm{V}_{\mathrm{DS}}{ }^{\prime} \mathrm{I}_{\mathrm{D}(\text { on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF522 } \\ & \text { IRF523 } \end{aligned}$ | 7.0 | - | - | A |  |  |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF520 } \\ & \text { IRF521 } \end{aligned}$ | - | 0.25 | 0.30 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF522 } \\ & \text { IRF523 } \end{aligned}$ | - | 0.30 | 0.40 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 1.5 | 2.9 | - | S (\%) | $V_{D S}>l_{\text {d(on) }} \times{ }^{\text {d }}$ DS(on) max. ${ }^{\prime}{ }_{D}=4.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 450 | 600 | pF | $\begin{aligned} & V_{G S}=0 V, V_{D S}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz} \\ & \text { See Fig. } 10 \end{aligned}$ |  |
| Coss | Output Capacitance | ALL | - | 200 | 400 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 50 | 100 | pF |  |  |
| $t_{\text {d }}$ (on) | Turn-On Delay Time | ALL | - | 20 | 40 | ns | $\mathrm{V}_{\mathrm{DD}}=0.5 \mathrm{BV}_{\mathrm{DSS}}, I_{\mathrm{D}}=4.0 \mathrm{~A}, \mathrm{z}_{\mathrm{O}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 35 | 70 | ns |  |  |
| $\mathrm{t}_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 50 | 100 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 35 | 70 | ns |  |  |
| $\mathrm{a}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 10 | 15 | nC | $V_{G S}=15 \mathrm{~V}, I_{D}=10 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 6.0 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ('Miller") Charge | ALL | - | 4.0 | - | nC |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| Ls | Internal Source Inductance | ALL | - | 7.5 | - | nH | Measured from the source lead, 6 mm ( 0.25 in .) from package to source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 3.12 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

## Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF520 } \\ & \text { IRF521 } \end{aligned}$ | - | - | 8.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF522 } \\ & \text { IRF523 } \end{aligned}$ | - | - | 7.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF520 } \\ & \text { IRF521 } \end{aligned}$ | - | - | 32 | A |  |
|  |  | $\begin{aligned} & \text { IRF522 } \\ & \text { IRF523 } \end{aligned}$ | - | - | 28 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF520 } \\ & \text { IRF521 } \end{aligned}$ | - | - | 2.5 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF522 } \\ & \text { IRF523 } \end{aligned}$ | - | - | 2.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=7.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{tr}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 280 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 1.6 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF520, IRF521, IRF522, IRF523 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS



## 100 Volt, 0.18 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $V_{\text {DS }}$ | R $_{\text {DS }}$ (on) | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF530 | 100 V | $0.18 \Omega$ | 14 A |
| IRF531 | 60 V | $0.18 \Omega$ | 14 A |
| IRF532 | 100 V | $0.25 \Omega$ | 12 A |
| IRF533 | 60 V | $0.25 \Omega$ | 12 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


## Absolute Maximum Ratings

|  | Parameter | IRF530 | IRF531 | IRF532 | IRF533 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 14 | 14 | 12 | 12 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 9.0 | 9.0 | 8.0 | 8.0 | A |
| IDM | Pulsed Drain Current (3) | 56 | 56 | 48 | 48 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $P_{D} @ T_{C}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75 |  |  |  | W |
|  | Linear Derating Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| 'LM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF530 } \\ & \text { IRF532 } \end{aligned}$ | 100 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF531 } \\ & \text { IRF533 } \end{aligned}$ | 60 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}$ (th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{l}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF530 } \\ & \text { IRF531 } \end{aligned}$ | 14 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(o n) \text { max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRF532 } \\ & \text { IRF533 } \end{aligned}$ | 12 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF530 } \\ & \text { IRF531 } \end{aligned}$ | - | 0.14 | 0.18 | $\Omega$ | $S=10 \mathrm{~V}, \mathrm{ID}=8.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF532 } \\ & \text { IRF533 } \end{aligned}$ | - | 0.20 | 0.25 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 4.0 | 5.5 | - | S (0) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\text { on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{1} \mathrm{D}=8.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 600 | 800 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 300 | 500 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 100 | 150 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { ( }}$ n) | Turn-On Delay Time | ALL | - | - | 30 | ns | $V_{D D} \simeq 36 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=8.0 \mathrm{~A}, \mathrm{z}_{\mathrm{o}}=15 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 75 | ns |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (off) }}$ | Turn-Off Delay Time | ALL | - | - | 40 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 45 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 18 | 30 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=18 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8$ Max. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 9.0 | - | nC |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ('Miller') Charge | ALL | - | 9.0 | - | nc |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 7.5 | - | $n \mathrm{H}$ | Measured from the source lead, 6 mm ( 0.25 in.) from package to source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |  |

Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF530 } \\ & \text { IRF531 } \end{aligned}$ | - | - | 14 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF532 } \\ & \text { IRF533 } \end{aligned}$ | - | - | 12 | A |  |
| ${ }^{\text {ISM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF530 } \\ & \text { IRF531 } \end{aligned}$ | - | - | 56 | A |  |
|  |  | $\begin{aligned} & \text { IRF532 } \\ & \text { IRF533 } \\ & \hline \end{aligned}$ | - | - | 48 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF530 } \\ & \text { IRF531 } \end{aligned}$ | - | - | 2.5 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I} \mathrm{S}=14 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF532 } \\ & \text { IRF533 } \end{aligned}$ | - | - | 2.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=12 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 360 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=14 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.1 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=14 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area

## IRF530, IRF531, IRF532, IRF533 Devices



Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature

$\mathrm{V}_{\text {SD }}$, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF530, IRF531, IRF532, IRF533 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER IRR

## HEXFET ${ }^{*}$ TRANSISTORS IRF540 <br> N-CHANNEL <br> POWER MOSFETs <br> 

## 100 Volt, 0.085 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\oplus}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.
They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | V $_{\text {DS }}$ | R $_{\mathrm{DS}}$ (on) | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF540 | 100 V | $0.085 \Omega$ | 27 A |
| IRF541 | 60 V | $0.085 \Omega$ | 27 A |
| IRF542 | 100 V | $0.11 \Omega$ | 24 A |
| IRF543 | 60 V | $0.11 \Omega$ | 24 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## Absolute Maximum Ratings

|  | Parameter | IRF540 | IRF541 | IRF542 | IRF543 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 100 | 60 | 100 | 60 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage $\left(\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega\right)(1)$ | 100 | 60 | 100 | 60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 27 | 27 | 24 | 24 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 17 | 17 | 15 | 15 | A |
| IDM | Pulsed Drain Current (3) | 108 | 108 | 96 | 96 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 125 |  |  |  | W |
|  | Linear Derating Factor | 1.0 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {L LM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @TC $=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.0 | K/W |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | K/W |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | Kounting surface flat, smooth, and greased. | Free Air Operation |

## Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF540 } \\ & \text { IRF541 } \end{aligned}$ | - | - | 27 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF542 } \\ & \text { IRF543 } \end{aligned}$ | - | - | 24 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF540 } \\ & \text { IRF541 } \end{aligned}$ | - | - | 108 | A |  |
|  |  | IRF542 <br> IRF543 | - | - | 96 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF540 } \\ & \text { IRF541 } \end{aligned}$ | - | - | 2.5 | V | $\mathrm{T}^{\text {C }}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=27 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF542 } \\ & \text { IRF543 } \end{aligned}$ | - | - | 2.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=24 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 500 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=27 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.9 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=27 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| ${ }^{t}{ }_{\text {On }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF540, IRF541, IRF542, IRF543 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS



## 200 Volt, 1.5 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | V DS | R DS(on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF610 | 200 V | $1.5 \Omega$ | 2.5 A |
| IRF611 | 150 V | $1.5 \Omega$ | 2.5 A |
| IRF612 | 200 V | $2.4 \Omega$ | 2.0 A |
| IRF613 | 150 V | $2.4 \Omega$ | 2.0 A |

## CASE STYLE AND DIMENSIONS



ACTUAL SIZE


IRF610, IRF611, IRF612, IRF613 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF610 | IRF611 | IRF612 | IRF613 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 2.5 | 2.5 | 2.0 | 2.0 | A |
| ${ }^{\mathrm{I}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 1.5 | 1.5 | 1.25 | 1.25 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 10 | 10 | 8.0 | 8.0 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 20 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.16 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {L LM }}$ | Inductive Current, Clamped | 10 (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics @TC $=\mathbf{2 5}^{\boldsymbol{\circ}} \mathrm{C}$ (Unless Otherwise Specified)

|  |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $B V_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF610 } \\ & \text { IRF612 } \end{aligned}$ | 200 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF611 } \\ & \text { IRF613 } \end{aligned}$ | 150 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}($ th $)$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $V_{G S}=20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current. | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime}$ D(on) | On-State Drain Current (2) | $\begin{aligned} & \text { IRF610 } \\ & \text { IRF611 } \end{aligned}$ | 2.5 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(\text { on) max. }} V_{G S}=10 \mathrm{~V}$ |  |
|  |  | IRF612 IRF613 | 2.0 | - | - | A |  |  |
| $\mathrm{R}_{\text {DS(on) }}$ | Static Draın-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF610 } \\ & \text { IRF611 } \end{aligned}$ | - | 1.0 | 1.5 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=1.25 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF612 } \\ & \text { IRF613 } \end{aligned}$ | - | 1.5 | 2.4 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 0.8 | 1.3 | - | S (ひ) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime}{ }^{\text {d }}=1.25 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 135 | 150 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {OSS }}$ | Output Capacitance | ALL | - | 60 | 80 | pF |  |  |
| $\mathrm{C}_{\mathrm{rss}}$ | Reverse Transfer Capacitance | ALL | - | 16 | 25 | pF |  |  |
| $\mathrm{t}_{\mathrm{d}(\mathrm{on})}$ | Turn-On Delay Time | ALL | - | 8.0 | 15 | ns | $V_{D D}=0.5{B V_{D S S},}^{D}=1.25 A, Z_{o}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 15 | 25 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 10 | 15 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 8.0 | 15 | ns |  |  |
| $\mathrm{a}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 5.0 | 7.5 | nC | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 2.0 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ('Miller') Charge | ALL | - | 3.0 | - | nC |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL. | - | 7.5 | - | $n \mathrm{H}$ | Measured from the source lead, 6 mm ( 0.25 in .) from package to source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 6.4 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

## IRF610, IRF611, IRF612, IRF613 Devices

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF610 } \\ & \text { IRF611 } \end{aligned}$ | - | - | 2.5 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF612 } \\ & \text { IRF613 } \end{aligned}$ | - | - | 2.0 | A |  |
| ${ }^{\prime}$ SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF610 } \\ & \text { IRF611 } \end{aligned}$ | - | - | 10 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF612 } \\ & \text { IRF613 } \end{aligned}$ | - | - | 8.0 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF610 } \\ & \text { IRF611 } \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=2.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF612 } \\ & \text { IRF613 } \end{aligned}$ | - | - | 1.8 | V | $\mathrm{T}^{\text {C }}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=2.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=O \mathrm{~V}$ |
| trrr | Reverse Recovery Time | ALL | - | 290 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=2.5 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.0 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=2.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu$ s, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics

$V_{\text {DS }}$, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF610, IRF611, IRF612, IRF613 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF610, IRF611, IRF612, IRF613 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit


## 200 Volt, 0.8 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.


## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}$ (on) | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF620 | 200 V | $0.8 \Omega$ | 5.0 A |
| IRF621 | 150 V | $0.8 \Omega$ | 5.0 A |
| IRF622 | 200 V | $1.2 \Omega$ | 4.0 A |
| IRF623 | 150 V | $1.2 \Omega$ | 4.0 A |



# IRF620, IRF621, IRF622, IRF623 Devices 

## Absolute Maximum Ratings

|  | Parameter | IRF620 | IRF621 | IRF622 | IRF623 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 200 | 150 | 200 | 150 | V |
| ${ }^{\prime} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 5.0 | 5.0 | 4.0 | 4.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.0 | 3.0 | 2.5 | 2.5 | A |
| IDM | Pulsed Drain Current (3) | 20 | 20 | 16 | 16 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {L LM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T} \mathbf{C}=\mathbf{2 5}^{\boldsymbol{\circ}} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 3.12 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ |

Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF620 } \\ & \text { IRF621 } \end{aligned}$ | - | - | 5.0 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF622 } \\ & \text { IRF623 } \end{aligned}$ | - | - | 4.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF620 } \\ & \text { IRF621 } \end{aligned}$ | - | - | 20 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF622 } \\ & \text { IRF623 } \end{aligned}$ | - | - | 16 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF620 } \\ & \text { IRF621 } \\ & \hline \end{aligned}$ | - | - | 1.8 | V | $\mathrm{T}^{\text {C }}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=5.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF622 } \\ & \text { IRF623 } \end{aligned}$ | - | - | 1.4 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=4.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trrr}^{\text {r }}$ | Reverse Recovery Time | ALL | - | 350 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=5.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.3 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=5.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


ID, DRAIN CURRENT (AMPERES)
Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF620, IRF621, IRF622, IRF623 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## 200 Volt, 0.4 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low onstate resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS }}$ (on) | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF630 | 200 V | $0.4 \Omega$ | 9.0 A |
| IRF631 | 150 V | $0.4 \Omega$ | 9.0 A |
| IRF632 | 200 V | $0.6 \Omega$ | 8.0 A |
| IRF633 | 150 V | $0.6 \Omega$ | 8.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF630, IRF631, IRF632, IRF633 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF630 | IRF631. | IRF632 | IRF633 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 200 | 150 | 200 | 150 | V |
|  | Continuous Drain Current | 9.0 | 9.0 | 8.0 | 8.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 6.0 | 6.0 | 5.0 | 5.0 | A |
| ${ }^{1}$ DM | Pulsed Drain Current (3) | 36 | 36 | 32 | 32 | A |
| $\mathrm{V}_{\text {GS }}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75 |  | (See Fig. 14) |  | W |
|  | Linear Derating Factor | 0.6 |  | (See Fig. 14) |  | W/K |
| ${ }^{\text {LM }}$ | Inductive Current, Clamped | 36 (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @TC $=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  |  |  |  |  |  | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \hline \text { IRF630 } \\ & \text { IRF632 } \end{aligned}$ | 200 | - | - | V | $\begin{aligned} & V_{G S}=O V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF631 } \\ & \text { IRF633 } \end{aligned}$ | 150 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $V_{D S}=V_{G S}, I_{D}=25$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| 'GSS | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime} \mathrm{D}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \hline \text { IRF630 } \\ & \text { IRF631 } \end{aligned}$ | 9.0 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(\text { on) max. }} V_{G S}=10 V$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF632 } \\ & \text { IRF633 } \end{aligned}$ | 8.0 | - | - | A |  |  |
| RDS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF630 } \\ & \text { IRF631 } \\ & \hline \end{aligned}$ | - | 0.25 | 0.4 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, I_{D}=5.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF632 } \\ & \text { IRF633 } \end{aligned}$ | - | 0.4 | 0.6 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 3.0 | 4.8 | -- | S ( $\%$ ) | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\mathrm{on})} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{D}=5.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 600 | 800 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 250 | 450 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 80 | 150 | pF |  |  |
| ${ }^{\text {d }}$ ( ${ }_{\text {d }}$ ) | Turn-On Delay Time | ALL | - | - | 30 | ns | $V_{D D} \approx 90 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=5.0 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=15 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 50 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | - | 50 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 40 | ns |  |  |
| $\mathrm{a}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 19 | 30 | $n \mathrm{C}$ | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=12 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8$ Max. Rating. <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 10 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 9.0 | - | nC |  |  |
| $L^{\text {D }}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 7.5 | - | nH | Measured from the source lead, 6 mm ( 0.25 in .) from package to source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ |

## Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF630 } \\ & \text { IRF631 } \end{aligned}$ | - | - | 9.0 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF632 } \\ & \text { IRF633 } \end{aligned}$ | - | - | 8.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF630 } \\ & \text { IRF631 } \end{aligned}$ | - | - | 36 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF632 } \\ & \text { IRF633 } \end{aligned}$ | - | - | 32 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF630 } \\ & \text { IRF631 } \\ & \hline \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=9.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF632 } \\ & \text { IRF633 } \end{aligned}$ | - | - | 1.8 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, I_{S}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trrr}^{\text {r }}$ | Reverse Recovery Time | ALL | - | 450 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=9.0 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 3.0 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=9.0 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration

$I^{\prime} \mathrm{D}$, DRAIN CURRENT (AMPERES)
Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature

$V_{S D}$, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circ}$ TRANSISTORS IRF640 <br> N-CHANNEL POWER MOSFETs <br>  IRF642 IRF643

## 200 Volt, 0.2 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\ominus}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.
The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

■ Compact Plastic Package

- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{\text {DS }}$ | R $_{\text {DS }}$ (on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF640 | 200 V | $0.18 \Omega$ | 18 A |
| IRF641 | 150 V | $0.18 \Omega$ | 18 A |
| IRF642 | 200 V | $0.22 \Omega$ | 16 A |
| IRF643 | 150 V | $0.22 \Omega$ | 16 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

IRF640, IRF641, IRF642, IRF643 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF640 | IRF641 | IRF642 | IRF643 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 200 | 150 | 200 | 150 | V |
| $V_{\text {DGR }}$ | Draın-Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 200 | 150 | 200 | 150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 18 | 18 | 16 | 16 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 11 | 11 | 10 | 10 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 72 | 72 | 64 | 64 | A |
| $V_{G S}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 125 (See Fig. 14) |  |  |  | W |
|  | Linear Deratıng Factor | 1.0 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {L LM }}$ | Inductive Current, Clamped | $\lrcorner$ (See Fig. 15 and 16) L $=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 100 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.064 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics @TC $=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \hline \text { IRF640 } \\ & \text { IRF642 } \end{aligned}$ | 200 | - | - | V | $\mathrm{V}_{\mathrm{GS}}=O \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF641 } \\ & \text { IRF643 } \end{aligned}$ | 150 | - | -- | V | ${ }^{\prime} \mathrm{D}=250 \mu \mathrm{~A}$ |  |
| $\mathrm{V}_{\mathrm{GS}(\text { th })}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, I_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| 'GSS | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| 'DSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{aligned} & \hline \text { IRF640 } \\ & \text { IRF641 } \end{aligned}$ | 18 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(\text { on) max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF642 } \\ & \text { IRF643 } \end{aligned}$ | 16 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF640 } \\ & \text { IRF641 } \\ & \hline \end{aligned}$ | - | 0.14 | 0.18 | $\Omega$ | $V_{G S}=10 \mathrm{~V}, I_{D}=10 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF642 } \\ & \text { IRF643 } \end{aligned}$ | - | 0.20 | 0.22 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 6.0 | 10 | - | $S(0)$ | $\mathrm{V}_{\mathrm{DS}}>{ }_{\mathrm{D}}$ (on) $\times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{1} \mathrm{D}=10 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 1275 | 1600 | pF | $V_{G S}=0 V, V_{D S}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 500 | 750 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 160 | 300 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | 16 | 30 | ns | $V_{D D} \simeq 75 \mathrm{~V}, I_{D}=10 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=4.7 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Tıme | ALL | - | 27 | 60 | ns |  |  |
| $t_{\text {d (off) }}$ | Turn-Off Delay Time | ALL | - | 40 | 80 | ns |  |  |
| $t_{f}$ | Fall Time | ALL | - | 31 | 60 | ns |  |  |
| $\mathrm{O}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 43 | 60 | $n \mathrm{C}$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=22 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 16 | - | $n \mathrm{C}$ |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 27 | - | nC |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 3.5 | - | $n \mathrm{H}$ | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 7.5 | - | nH | Measured from the source lead, 6 mm ( 0.25 in .) from package to source bonding pad. |  |

Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.0 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

## Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF640 } \\ & \text { IRF641 } \end{aligned}$ | - | - | 18 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF642 } \\ & \text { IRF643 } \end{aligned}$ | - | - | 16 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF640 } \\ & \text { IRF641 } \end{aligned}$ | - | - | 72 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF642 } \\ & \text { IRF643 } \end{aligned}$ | - | - | 64 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF640 } \\ & \text { IRF64 } \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}^{\text {C }}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=18 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF642 } \\ & \text { IRF643 } \end{aligned}$ | - | - | 1.9 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=16 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 650 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=18 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 4.1 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=18 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$. (3) Repetitive Rating: Pulse width limited


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF640, IRF641, IRF642, IRF643 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF640, IRF641, IRF642, IRF643 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS



## IRF711

N-Channel

## 400 Volt, 3.6 Ohm HEXFET <br> TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF710 | 400 V | $3.6 \Omega$ | 1.5 A |
| IRF711 | 350 V | $3.6 \Omega$ | 1.5 A |
| IRF712 | 400 V | $5.0 \Omega$ | 1.3 A |
| IRF713 | 350 V | $5.0 \Omega$ | 1.3 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF710, IRF711, IRF712, IRF713 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF710 | IRF711 | IRF712 | IRF713 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage (1) | 400 | 350 | 400 | 350 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 400 | 350 | 400 | 350 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 1.5 | 1.5 | 1.3 | 1.3 | A |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 1.0 | 1.0 | 0.8 | 0.8 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | 6.0 | 6.0 | 5.0 | 5.0 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 20 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.16 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {LLM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) L $=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 6.4 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |  |

## Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF710 } \\ & \text { IRF711 } \end{aligned}$ | - | - | 1.5 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF712 } \\ & \text { IRF713 } \end{aligned}$ | - | - | 1.3 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF710 } \\ & \text { IRF711 } \\ & \hline \end{aligned}$ | - | - | 6.0 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF712 } \\ & \text { IRF713 } \end{aligned}$ | - | - | 5.0 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF710 } \\ & \text { IRF711 } \end{aligned}$ | - | - | 1.6 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{IS}=1.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF712 } \\ & \text { IRF713 } \end{aligned}$ | - | - | 1.5 | V | $\mathrm{T}^{\text {C }}=25^{\circ} \mathrm{C}, I_{S}=1.3 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trrr}^{\text {r }}$ | Reverse Recovery Time | ALL | - | 380 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.7 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=1.5 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area

## IRF710, IRF711, IRF712, IRF713 Devices



Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage

${ }^{1}$ D, DRAIN CURRENT (AMPERES)
Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF710, IRF711, IRF712, IRF713 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit


## 400 Volt, 1.8 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability Product Summary

| Part Number | V $_{\text {DS }}$ | $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF720 | 400 V | $1.8 \Omega$ | 3.0 A |
| IRF721 | 350 V | $1.8 \Omega$ | 3.0 A |
| IRF722 | 400 V | $2.5 \Omega$ | 2.5 A |
| IRF723 | 350 V | $2.5 \Omega$ | 2.5 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF720, IRF721, IRF722, IRF723 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF720 | IRF721 | IRF722 | IRF723 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D S}$ | Drain - Source Voltage (1) | 400 | 350 | 400 | 350 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 400 | 350 | 400 | 350 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.0 | 3.0 | 2.5 | 2.5 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 2.0 | 2.0 | 1.5 | 1.5 | A |
| IDM | Pulsed Drain Current (3) | 12 | 12 | 10 | 10 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage |  |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation |  | 40 | Fig. 14) |  | W |
| PD | Linear Derating Factor |  | 0.32 | Fig. 14) |  | W/K |
| ILM | Inductive Current, Clamped | 12 | $\begin{gathered} \hline \text { ee Fig. } 15 \\ 12 \end{gathered}$ | $\begin{gathered} \mathrm{L}=100 \mu \mathrm{H} \\ 10 \end{gathered}$ | 10 | A |
| $\begin{aligned} & T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T}_{\mathbf{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 3.12 | K/W |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thCS }}$ Case-to-Sink | ALL | - | 1.0 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | K/W | Free Air Operation |

Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF720 } \\ & \text { IRF721 } \end{aligned}$ | - | - | 3.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF722 } \\ & \text { IRF723 } \end{aligned}$ | - | - | 2.5 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF720 } \\ & \text { IRF721 } \end{aligned}$ | - | - | 12 | A |  |
|  |  | $\begin{aligned} & \text { IRF722 } \\ & \text { IRF723 } \end{aligned}$ | - | - | 10 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF720 } \\ & \text { IRF721 } \end{aligned}$ | - | - | 1.6 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, I_{S}=3.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF722 } \\ & \text { IRF723 } \end{aligned}$ | - | - | 1.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, I_{S}=2.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 450 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=3.0 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 3.1 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=3.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{0 n}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Puise Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics

Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF720, IRF721, IRF722, IRF723 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER TER

## HEXFET ${ }^{\circledR}$ TRANSISTORS IRF730 <br> 

## 400 Volt, 1.0 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features: <br> - Compact Plastic Package <br> - Fast Switching <br> - Low Drive Current <br> - Ease of Paralleling <br> - No Second Breakdown <br> - Excellent Temperature Stability <br> Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF730 | 400 V | $1.0 \Omega$ | 5.5 A |
| IRF731 | 350 V | $1.0 \Omega$ | 5.5 A |
| IRF732 | 400 V | $1.5 \Omega$ | 4.5 A |
| IRF733 | 350 V | $1.5 \Omega$ | 4.5 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF730, IRF731, IRF732, IRF733 Devices

Absolute Maximum Ratings


Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

## Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF730 } \\ & \text { IRF731 } \end{aligned}$ | - | - | 5.5 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF732 } \\ & \text { IRF733 } \end{aligned}$ | - | - | 4.5 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF730 } \\ & \text { IRF731 } \end{aligned}$ | - | - | 22 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF732 } \\ & \text { IRF733 } \end{aligned}$ | - | - | 18 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF730 } \\ & \text { IRF731 } \end{aligned}$ | - | - | 1.6 | V | $T_{C}=25^{\circ} \mathrm{C}, I_{S}=5.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF732 } \\ & \text { IRF733 } \end{aligned}$ | - | - | 1.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=4.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trr}^{\text {r }}$ | Reverse Recovery Time | ALL | - | 600 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=5.5 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 4.0 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=5.5 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dtt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L^{\prime}$ |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circ}$ TRANSISTORS IRF740 <br> N-CHANNEL POWER MOSFETs <br> 

## 400 Volt, 0.55 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.
The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | V $_{\text {DS }}$ | R $_{\text {DS }}$ (on) | ID |
| :---: | :---: | :---: | :---: |
| IRF740 | 400 V | $0.55 \Omega$ | 10 A |
| IRF741 | 350 V | $0.55 \Omega$ | 10 A |
| IRF742 | 400 V | $0.80 \Omega$ | 8.0 A |
| IRF743 | 350 V | $0.80 \Omega$ | 8.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF740, IRF741, IRF742, IRF743 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF740 | IRF741 | IRF742 | IRF743 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D S}$ | Drain - Source Voltage (1) | 400 | 350 | 400 | 350 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 400 | 350 | 400 | 350 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 10 | 10 | 8.0 | 8.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 6.0 | 6.0 | 5.0 | 5.0 | A |
| IDM | Pulsed Drain Current (3) | 40 | 40 | 32 | 32 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 125 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 1.0 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=\mathbf{2 5}{ }^{\boldsymbol{\circ}} \mathrm{C}$ (Unless Otherwise Specified)



## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.0 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |  |

## Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF740 } \\ & \text { IRF741 } \end{aligned}$ | - | - | 10 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF742 } \\ & \text { IRF743 } \end{aligned}$ | - | - | 8.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF740 } \\ & \text { IRF741 } \end{aligned}$ | - | - | 40 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF742 } \\ & \text { IRF743 } \end{aligned}$ | - | - | 32 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF740 } \\ & \text { IRF741 } \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=10 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF742 } \\ & \text { IRF743 } \end{aligned}$ | - | - | 1.9 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trr}^{\text {r }}$ | Reverse Recovery Time | ALL | - | 800 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=10 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 5.7 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=10 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{on}}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

[^2](3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF740, IRF741, IRF742, IRF743 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF740, IRF741, IRF742, IRF743 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER IER

HEXFET ${ }^{\circledR}$ TRANSISTORS


## 500 Volt, 3.0 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\text {® }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}$ (on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF820 | 500 V | $3.0 \Omega$ | 2.5 A |
| IRF821 | 450 V | $3.0 \Omega$ | 2.5 A |
| IRF822 | 500 V | $4.0 \Omega$ | 2.0 A |
| IRF823 | 450 V | $4.0 \Omega$ | 2.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## Absolute Maximum Ratings

|  | Parameter | IRF820 | IRF821 | IRF822 | IRF823 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 500 | 450 | 500 | 450 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\left.\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega\right)(1)$ | 500 | 450 | 500 | 450 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 2.5 | 2.5 | 2.0 | 2.0 | A |
| $\mathrm{I}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 1.5 | 1.5 | 1.0 | 1.0 | A |
| ${ }^{\prime} \mathrm{DM}$ | Pulsed Drain Current (3) | 10 | 10 | 8.0 | 8.0 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | 10 (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C} \mathbf{C}=\mathbf{2 5}^{\boldsymbol{\circ}} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 3.12 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF820 } \\ & \text { IRF821 } \end{aligned}$ | - | - | 2.5 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF822 } \\ & \text { IRF823 } \end{aligned}$ | - | - | 2.0 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF820 } \\ & \text { IRF821 } \end{aligned}$ | - | - | 10 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF822 } \\ & \text { IRF823 } \end{aligned}$ | - | - | 8.0 | A |  |
| $\mathrm{V}_{\mathrm{SD}}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF820 } \\ & \text { IRF821 } \end{aligned}$ | - | - | 1.6 | V | $\mathrm{T}^{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=2.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF822 } \\ & \text { IRF823 } \end{aligned}$ | - | - | 1.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=2.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 600 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=2.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 3.5 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=2.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu$ s, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature

$\mathrm{V}_{\text {SD }}$, SOURCE-TO-DRAIN VOLTAGE (VOLTS)
Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF820, IRF821, IRF822, IRF823 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS

IRF830


IRF831

IRF833

## 500 Volt, 1.5 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{(8)}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}$ (on) | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF830 | 500 V | $1.5 \Omega$ | 4.5 A |
| IRF831 | 450 V | $1.5 \Omega$ | 4.5 A |
| IRF832 | 500 V | $2.0 \Omega$ | 4.0 A |
| IRF833 | 450 V | $2.0 \Omega$ | 4.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF830, IRF831, IRF832, IRF833 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF830 | IRF831 | IRF832 | IRF833 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | 500 | 450 | 500 | 450 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | 500 | 450 | 500 | 450 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 4.5 | 4.5 | 4.0 | 4.0 | A |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 3.0 | 3.0 | 2.5 | 2.5 | A |
| IDM | Pulsed Drain Current (3) | 18 | 18 | 16 | 16 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| 'LM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T} \mathbf{C}=\mathbf{2 5}^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF830 } \\ & \text { IRF832 } \end{aligned}$ | 500 | - | - | V | $\begin{aligned} & V_{G S}=o V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF831 } \\ & \text { IRF833 } \end{aligned}$ | 450 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}{ }^{\prime} \mathrm{D}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\prime} \mathrm{D}(\mathrm{on)}$ | On-State Drain Current (2) | $\begin{aligned} & \text { IRF830 } \\ & \text { IRF831 } \\ & \hline \end{aligned}$ | 4.5 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(\text { on) max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF832 } \\ & \text { IRF833 } \end{aligned}$ | 4.0 | - | - | A |  |  |
| RDS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \text { IRF830 } \\ & \text { IRF831 } \\ & \hline \end{aligned}$ | - | 1.3 | 1.5 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF832 } \\ & \text { IRF833 } \end{aligned}$ | - | 1.5 | 2.0 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 2.5 | 3.25 | - | S (ひ) | $V_{D S}>I_{D(o n)} \times R_{D S}\left(\right.$ on) max. ${ }^{\prime} D_{D}=2.5 A$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 600 | 800 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 100 | $200^{\circ}$ | pF |  |  |
| Crss | Reverse Transfer Capacitance | ALL | - | 30 | 60 | pF |  |  |
| $t_{\text {d }}$ (on) | Turn-On Delay Time | ALL | $\bullet$ | - | 30 | ns | $V_{D D} \simeq 225 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2.5 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=15 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | - | 30 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | - | 55 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | - | 30 | ns |  |  |
| $\mathrm{O}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 22 | 30 | $n \mathrm{C}$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=6.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 11 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 11 | - | nC |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 7.5 | - | nH | Measured from the source lead, 6 mm ( 0.25 in .) from package to source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

## Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF830 } \\ & \text { IRF831 } \end{aligned}$ | - | - | 4.5 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF832 } \\ & \text { IRF833 } \end{aligned}$ | - | - | 4.0 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \hline \text { IRF830 } \\ & \text { IRF831 } \end{aligned}$ | - | - | 18 | A |  |
|  |  | $\begin{aligned} & \text { IRF832 } \\ & \text { IRF833 } \end{aligned}$ | - | - | 16 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF830 } \\ & \text { IRF831 } \end{aligned}$ | - | - | 1.6 | V | $\mathrm{T}^{\mathrm{T}} \mathrm{C}=25^{\circ} \mathrm{C}, I_{\mathrm{S}}=4.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF832 } \\ & \text { IRF833 } \end{aligned}$ | - | - | 1.5 | V | $\mathrm{T}^{\text {C }}=25^{\circ} \mathrm{C}, I_{S}=4.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{trr}_{\text {r }}$ | Reverse Recovery Time | ALL | - | 800 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=4.5 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\text {RR }}$ | Reverse Recovered Charge | ALL | - | 4.6 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=4.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER ISRR

## HEXFET ${ }^{\ominus}$ TRANSISTORS IRF840 N-CHANNEL POWER MOSFETs <br>  <br> 

## 500 Volt, 0.85 Ohm HEXFET TO-220AB Plastic Package

The HEXFET ${ }^{\text {o }}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.
The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

They are well suited for applications such as switching power supplies, motor controls, inverters, choppers, audio amplifiers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | VDS | R $_{\text {DS(on) }}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF840 | 500 V | $0.85 \Omega$ | 8.0 A |
| IRF841 | 450 V | $0.85 \Omega$ | 8.0 A |
| IRF842 | 500 V | $1.10 \Omega$ | 7.0 A |
| IRF843 | 450 V | $1.10 \Omega$ | 7.0 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


## Absolute Maximum Ratings

|  | Parameter | IRF840 | IRF841 | IRF842 | IRF843 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | 500 | 450 | 500 | 450 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M}$ ) ${ }^{(1)}$ | 500 | 450 | 500 | 450 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0 | 8.0 | 7.0 | 7.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 5.0 | 5.0 | 4.0 | 4.0 | A |
| IDM | Pulsed Drain Current (3) | 32 | 32 | 28 | 28 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 125 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 1.0 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {ILM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{T} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $B V_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF840 } \\ & \text { IRF842 } \end{aligned}$ | 500 | - | - | V | $\begin{aligned} & V_{G S}=O V \\ & I_{D}=250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF841 } \\ & \text { IRF843 } \end{aligned}$ | 450 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}$ (th) | Gate Threshold Voltage | ALL | 2.0 | - | 4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}} \mathrm{I}_{\mathrm{D}}=250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Voltage Drain Current | ALL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | 1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ID(on) | On-State Drain Current (2) | $\begin{aligned} & \hline \text { IRF840 } \\ & \text { IRF841 } \\ & \hline \end{aligned}$ | 8.0 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(\text { on }) \text { max. }}, V_{G S}=10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF842 } \\ & \text { IRF843 } \end{aligned}$ | 7.0 | - | - | A |  |  |
| R ${ }_{\text {DS }}$ (on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF840 } \\ & \text { IRF841 } \\ & \hline \end{aligned}$ | - | 0.1 | 1.0 | $\Omega$ | $\mathrm{GS}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF842 } \\ & \text { IRF843 } \end{aligned}$ | - | 0.2 | 4.0 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 4.0 | 6.5 | - | $\mathrm{S}(\mho)$ | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D} \text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }}{ }^{\prime} \mathrm{I}_{\mathrm{D}}=4.0 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 1225 | 1600 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 200 | 350 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 85 | 150 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | 17 | 35 | ns | $V_{D D} \simeq 200 V, I_{D}=4.0 \mathrm{~A}, Z_{o}=4.7 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 5 | 15 | ns |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (off) }}$ | Turn-Off Delay Time | ALL | - | 42 | 90 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 14 | 30 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 42 | 60 | nC | $V_{G S}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=10 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8 \mathrm{Max} . \text { Rating }$ <br> See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{Q}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 20 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller') Charge | ALL | - | 22 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| $L_{S}$ | Internal Source Inductance | ALL | - | 7.5 | - | nH | Measured from the source lead, 6 mm (0.25 in.) from package to source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.0 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ | Junctiun-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ |

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF840 } \\ & \text { IRF841 } \end{aligned}$ | - | - | 8.0 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF842 } \\ & \text { IRF843 } \end{aligned}$ | - | - | 7.0 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF840 } \\ & \text { IRF841 } \\ & \hline \end{aligned}$ | - | - | 32 | A |  |
|  |  | $\begin{aligned} & \text { IRF842 } \\ & \text { IRF843 } \end{aligned}$ | - | - | 28 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF840 } \\ & \text { IRF841 } \end{aligned}$ | - | - | 2.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=8.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=100 \mathrm{~A} / \mu \mathrm{s}$ |
|  |  | $\begin{aligned} & \text { IRF842 } \\ & \text { IRF843 } \end{aligned}$ | - | - | 1.9 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=7.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 1100 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 6.4 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=8.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Puise width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current

Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage

${ }^{1} \mathrm{D}$, DRAIN CURRENT (AMPERES)
Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF840, IRF841, IRF842, IRF843 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER TRRR

## HEXFET ${ }^{\circ}$ TRANSISTORS IRF5522 <br> MOSFET COMPLEMENTARY PAIRS <br> N-Channel <br>  <br> 

## 100 Volt Complementary HEXFETs TO-220AB Plastic Package

The HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

This complementary pair is particularly well suited for audio applications but can be also used in power supplies, motor controls, inverters, choppers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- No Storage Time
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $I_{D M}$ | $P_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF5522 | $\pm 100 \mathrm{~V}$ | $\pm 12 \mathrm{~A}$ | 40 W |
| IRF5523 | $\pm 60 \mathrm{~V}$ | $\pm 12 \mathrm{~A}$ | 40 W |



## Absolute Maximum Ratings

| Parameter |  | IRF5522 |  | IRF5523 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | N-CHANNEL | P-CHANNEL | N-CHANNEL | P-CHANNEL |  |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage | 100 | -100 | 60 | -60 | V |
| VDGR | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) | 100 | -100 | 60 | -60 | V |
| $1 \mathrm{D} @ \mathrm{TC}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 4.0 | -3.5 | 4.0 | -3.5 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | 7.0 | -5.0 | 7.0 | -5.0 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current | 12 | -12 | 12 | -12 | A |
| VGS | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ | Max. Power Dissipation | 40 |  |  |  | W |
|  | Linear Derating Factor | 0.32 |  |  |  | W/K |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \\ & \hline \end{aligned}$ | Operating and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ TC $=\mathbf{2 5}^{\circ} \mathbf{C}$ (Unless Otherwise Specified)

| Parameter |  | Device Type |  | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BVDSS | Drain - Source Breakdown Voltage | IRF5522 | N-CHANNEL | 100 | - | - | V | $\begin{aligned} & \mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V} \\ & I_{D}=250 \mu \mathrm{~A}(\mathrm{~N}-\mathrm{CHANNEL}) \\ & I_{D}=-250 \mu \mathrm{~A} \text { (P-CHANNEL) } \end{aligned}$ |
|  |  |  | P-CHANNEL | -100 | - | - |  |  |
|  |  | IRF5523 | N-CHANNEL | -60 | - | - |  |  |
|  |  |  | P-CHANNEL | -60 | - | - |  |  |
| $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ | Gate Threshold Voltage | ALL | N-CHANNEL | 2.0 | - | 4.0 | V | $V_{\text {DS }}=V_{\text {GS }}, 1 D= \pm 250 \mu \mathrm{~A}$ |
|  |  |  | P-CHANNEL | -2.0 | - | -4.0 |  |  |
| ${ }^{\text {IGSS }}$ | Gate - Source Leakage | ALL | N-CHANNEL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |
|  |  |  | P-CHANNEL | - | - | -500 |  | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |
| IDSS | Zero Gate Voltage Drain Current | ALL | N-CHANNEL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  |  |  | - | - | 1000 |  | $\begin{aligned} & V_{D S}=\text { Max. Rating } \times 0.8, \\ & V_{G S}=0 \mathrm{~V}, T_{J}=125^{\circ} \mathrm{C} \end{aligned}$ |
|  |  |  | P-CHANNEL | - | - | -250 |  | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  |  |  | - | - | -1000 |  | $\begin{aligned} & V_{\mathrm{DS}}=\text { Max. Rating } \times 0.8, \\ & \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \end{aligned}$ |
| RDS(on) | Static Drain-Source On-State Resistance | ALL | N-CHANNEL | - | 0.3 | 0.4 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=3 \mathrm{~A}$ |
|  |  |  | P-CHANNEL | - | 0.6 | 0.8 |  | $V_{G S}=-10 V, I_{D}=-2 A$ |
| $\mathrm{g}_{\text {fs }}$ | Forward Transconductance | ALL | N-CHANNEL | 1.5 | 2.5 | - | S (ひ) | $V_{D S}=25 \mathrm{~V}, I_{D}=3 \mathrm{~A}$ |
|  |  |  | P-CHANNEL | 0.9 | 1.8 | - |  | $V_{D S}=-25 V, I D=-2 A$ |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | N-CHANNEL | - | 450 | 600 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
|  |  |  | P-CHANNEL | - | 300 | 450 |  | $V_{\text {DS }}=25 \mathrm{~V}$ ( $\left.\mathrm{N}-\mathrm{CHANNEL}\right)$ |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | ALL | - | 200 | 400 |  | $V_{\text {DS }}=-25 \mathrm{~V}$ (P-CHANNEL) |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | ALL | - | 50 | 100 |  | See Figs. 11 and 12 |

## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | ALL | - | - | 3.12 | K/W |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | ALL | - | 1.0 | - | K/W | Mounting surface flat, smooth, and <br> greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | ALL | - | - | 80 | K/W | Free Air Operation |  |



VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Fig. 1 - Typical Output Characteristics (N-Channel Device)


VDS, DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Fig. 2 - Typical Output Characteristics (P-Channel Device)


Fig. 3 - Typical Transfer Characteristics (N-Channel Device)


Fig. 5 - Typical Transconductance Vs. Drain Current (N-Channel Device)


Fig. 7 - Maximum Safe Operating Area (N-Channel Device)


Fig. 4 - Typical Transfer Characteristics (P-Channel Device)


Id. DRAIN CURRENT (AMPERES)
Fig. 6 - Typical Transconductance Vs. Drain Current (P-Channel Device)


Fig. 8 - Maximum Safe Operating Area (P-Channel Device)


Fig. 9 - Normalized On-Resistance Vs. Temperature ( N -Channel Device)


Fig. 11 - Typical Capacitance Vs. Drain-to-Source Voltage (N-Channel Device)


Fig. 10 - Normalized On-Resistance Vs. Temperature (P-Channel Device)


Fig. 12 - Typical Capacitance Vs. Drain-to-Source Voltage (P-Channel Device)

## HEXFET ${ }^{\circ}$ TRANSISTORS IRF5532

## MOSFET COMPLEMENTARY PAIRS



N-Channel


P-Channel

## 100 Volt Complementary HEXFETs

 TO-220AB Plastic PackageThe HEXFET ${ }^{\circledR}$ technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and great device ruggedness.

The HEXFET transistors also feature all of the well established advantages of MOSFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and temperature stability of the electrical parameters.

This complementary pair is particularly well suited for audio applications but can be also used in power supplies, motor controls, inverters, choppers, and high energy pulse circuits.

## Features:

- Compact Plastic Package
- No Storage Time
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | V $_{\text {DS }}$ | $I_{\text {DM }}$ | $P_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF5532 | $\pm 100 \mathrm{~V}$ | $\pm 25 \mathrm{~A}$ | 75 W |
| IRF5533 | $\pm 60 \mathrm{~V}$ | $\pm 25 \mathrm{~A}$ | 75 W |



Absolute Maximum Ratings

| Parameter |  | IRF5532 |  | IRF5533 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | N-CHANNEL | P-CHANNEL | N-CHANNEL | P-CHANNEL |  |
| VDS | Drain - Source Voltage | 100 | -100 | 60 | -60 | V |
| VDGR | Drain - Gate Voltage ( $\mathrm{GGS}^{\text {= }} 1 \mathrm{M} \Omega$ ) | 100 | -100 | 60 | -60 | V |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | 8.0 | -6.5 | 8.0 | -6.5 | A |
| $I_{D} @ T_{C}=25{ }^{\circ} \mathrm{C}$ | Continuous Drain Current | 12 | -10 | 12 | -10 | A |
| IDM | Pulsed Drain Current | 25 | -25 | 25 | -25 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ | Max. Power Dissipation | 75 |  |  |  | W |
|  | Linear Derating Factor | 0.6 |  |  |  | W/K |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \end{aligned}$ | Operating and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ TC $=\mathbf{2 5}^{\boldsymbol{\circ}} \mathbf{C}$ (Unless Otherwise Specified)

| Parameter | Device Type |  | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{ll}\text { BVDSS } & \begin{array}{l}\text { Drain-Source Breakdown } \\ \text { Voltage }\end{array}\end{array}$ | IRF5532 | N-CHANNEL | 100 | - | - | V | $\begin{aligned} & V_{G S}=0 \mathrm{~V} \\ & I_{\mathrm{D}}=250 \mu \mathrm{~A}(\mathrm{~N}-\mathrm{CHANNEL}) \\ & \mathrm{I}_{\mathrm{D}}=-250 \mu \mathrm{~A}(\mathrm{P}-\mathrm{CHANNEL}) \end{aligned}$ |
|  |  | P-CHANNEL | -100 | - | - |  |  |
|  | IRF5533 | N-CHANNEL | 60 | - | - |  |  |
|  |  | P-CHANNEL | -60 | - | - |  |  |
| VGS(th) Gate Threshold Voltage | ALL | N-CHANNEL | 2.0 | - | 4.0 | V | $V_{D S}=V_{G S}, I_{D}=250 \mu \mathrm{~A}$ |
|  |  | P-CHANNEL | -2.0 | - | -4.0 |  | $V_{\text {DS }}=V_{\text {GS }}, I_{D}=-250 \mu \mathrm{~A}$ |
| Gate - Source Leakage | ALL | N-CHANNEL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |
|  |  | P-CHANNEL | - | - | -500 |  | $\mathrm{V}_{\text {GS }}=-20 \mathrm{~V}$ |
| Zero Gate Voltage Drain Current | ALL | N-CHANNEL | - | - | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  |  | - | - | 1000 |  | $\begin{aligned} & V_{D S}=\text { Max. Rating } \times 0.8, \\ & V_{G S}=0 \mathrm{~V}, T_{J}=125^{\circ} \mathrm{C} \end{aligned}$ |
|  |  | P-CHANNEL | - | - | -250 |  | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  |  | - | - | -1000 |  | $\begin{aligned} & V_{\mathrm{DS}}=\text { Max. Rating } \times 0.8, \\ & V_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=125^{\circ} \mathrm{C} \end{aligned}$ |
| Static Drain-Source On-State Resistance | ALL | N-CHANNEL | - | 0.20 | 0.25 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=6 \mathrm{~A}$ |
|  |  | P-CHANNEL | - | 0.30 | 0.40 |  | $V_{G S}=-10 \mathrm{~V}, I_{D}=-4 \mathrm{~A}$ |
| Forward Transconductance | ALL | N-CHANNEL | 4.0 | 5.5 | 12 | S (ひ) | $\mathrm{V}_{\mathrm{DS}}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=9 \mathrm{~A}$ |
|  |  | P-CHANNEL | 3.0 | 4.5 | 9 |  | $V_{\text {DS }}=-15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=-6 \mathrm{~A}$ |
| Input Capacitance | ALL | N-CHANNEL | 350 | 600 | 800 | pF | $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ |
|  |  | P-CHANNEL | - | 500 | 700 |  | $V_{\text {DS }}=25 \mathrm{~V}$ (N-CHANNEL) |
| Coss Output Capacitance | ALL | ALL | 150 | 300 | 500 |  | $V_{\text {DS }}=-25 \mathrm{~V}$ (P-CHANNEL) |
| Crss $\quad$ Reverse Transfer Capacitance | ALL | ALL | 50 | 100 | 200 |  | See Figs. 11 and 12 |

## Thermal Resistance

| $R_{\text {thJC }}$ Junction-to-Case | ALL | ALL | - | - | 1.67 | K/W |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thCS }}$ Case-to-Sink | ALL | ALL | - | 1.0 | - | K/W | Mounting surface flat, smooth, and <br> greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | ALL | - | - | 80 | K/W | Free Air Operation |



Fig. 1 - Typical Output Characteristics (N-Channel Device)


Fig. 2 - Typical Output Characteristics (P-Channel Device)


Fig. 3 - Typical Transfer Characteristics ( $\mathbf{N}$-Channel Device)


Fig. 5 - Typical Transconductance Vs. Drain Current (N-Channel Device)


Fig. 7 - Maximum Safe Operating Area (N-Channel Device)


Fig. 4 - Typical Transfer Characteristics (P-Channel Device)


Fig. 6 - Typical Transconductance Vs. Drain Current (P-Channel Device)


Fig. 8 - Maximum Safe Operating Area (P-Channel Device)

## IRF5532 and IRF5533 Devices



Fig. 9 - Normalized On-Resistance Vs. Temperature (N-Channel Device)


Fig. 11 - Typical Capacitance Vs. Drain-to-Source Voltage (N-Channel Device)


Fig. 10 - Normalized On-Resistance Vs. Temperature (P-Channel Device)


Fig. 12 - Typical Capacitance Vs. Drain-to-Source Voltage (P-Channel Device)

## INTERNATIONAL RECTIFIER <br> I?R

## HEXFET ${ }^{\circledR}$ TRANSISTORS IRF9130 <br> 

## -100 Volt, 0.3 Ohm HEXFET

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and extreme device ruggedness.

The P-Channel HEXFETs are designed for applications which require the convenience of reverse polarity operation. They retain all of the features of the more common N-Channel HEXFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and excellent temperature stability. The P-Channel IRF9130 device is an approximate electrical complement to the N-Channel IRF120 HEXFET.

P-Channel HEXFETs are intended for use in power stages where complementary symmetry with N -Channel devices offers circuit simplification. They are also very useful in drive stages because of the circuit versatility offered by the reverse polarity connection. Applications include motor control, audio amplifiers, switched mode converters, control circuits and pulse amplifiers.

## Features:

- P-Channel Versatility
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability Product Summary

| Part Number | $\mathrm{V}_{\mathrm{DS}}$ | $\mathrm{R}_{\mathrm{DS}}$ (on) | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF9130 | -100 V | $0.30 \Omega$ | -12 A |
| IRF9131 | -60 V | $0.30 \Omega$ | -12 A |
| IRF9132 | -100 V | $0.40 \Omega$ | -10 A |
| IRF9133 | -60 V | $0.40 \Omega$ | -10 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE

† MEASURED AT SEATING PLANE
Conforms to JEDEC Outline TO-204AA (TO-3)
Dimensions in Millimeters and (Inches)

## IRF9130, IRF9131, IRF9132, IRF9133 Devices

## Absolute Maximum Ratings



## Electrical Characteristics @ $\mathrm{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)



## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sınk | ALL | - | 0.1 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

## IRF9130, IRF9131, IRF9132, IRF9133 Devices

Source-Drain Diode Ratings and Characteristics

| ${ }^{\text {I }}$ | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF9130 } \\ & \text { IRF9131 } \end{aligned}$ | - | - | -12 | A | Modified MOSFET symbol showing the integral reverse P -N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF9132 } \\ & \text { IRF9133 } \end{aligned}$ | - | - | -10 | A |  |
| ${ }^{1} \mathrm{SM}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF9130 } \\ & \text { IRF9131 } \end{aligned}$ | - | - | -48 | A |  |
|  |  | $\begin{aligned} & \text { IRF9132 } \\ & \text { IRF9133 } \end{aligned}$ | - | - | -40 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF9130 } \\ & \text { IRF9131 } \end{aligned}$ | - | - | -6.3 | V | $T_{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=-12 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF9132 } \\ & \text { IRF9133 } \end{aligned}$ | - | - | -6.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=-10 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 300 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-12 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $Q_{R R}$ | Reverse Recovered Charge | ALL | - | 1.8 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-12 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {On }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF9130, IRF9131, IRF9132, IRF9133 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


- Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

# HEXFET TRANSISTORS IRF9230 P-CHANNEL 2OO VOLT POWER MOSFETS <br>  <br> IRF9233 

## -200 Volt, 0.8 Ohm HEXFET

The HEXFET technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and extreme device ruggedness.

The P-Channel HEXFETs are designed for applications which require the convenience of reverse polarity operation. They retain all of the features of the more common N-Channel HEXFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and excellent temperature stability. The P-Channel IRF9230 device is an approximate electrical complement to the N-Channel IRF220 HEXFET.

P-Channel HEXFETs are intended for use in power stages where complementary symmetry with N-Channel devices offers circuit simplification. They are also very useful in drive stages because of the circuit versatility offered by the reverse polarity connection. Applications include motor control, audio amplifiers, switched mode converters, control circuits and pulse amplifiers.

## Features:

- P-Channel Versatility
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | VDS | R $_{\text {DS }}$ (on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF9230 | -200 V | $0.8 \Omega$ | -6.5 A |
| IRF9231 | -150 V | $0.8 \Omega$ | -6.5 A |
| IRF9232 | -200 V | $1.2 \Omega$ | -5.5 A |
| IRF9233 | -150 V | $1.2 \Omega$ | -5.5 A |

CASE STYLE AND DIMENSIONS


$\dagger$ measured at Seating plane
Conforms to JEDEC Outline TO-204AA (TO-3)
All Dimensions in Millimeters and (Inches)

## Absolute Maximum Ratings

|  | Parameter | IRF9230 | IRF9231 | IRF9232 | IRF9233 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DS }}$ | Drain - Source Voltage (1) | -200 | -150 | -200 | -150 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) ${ }^{(1)}$ | -200 | -150 | -200 | -150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | -6.5 | -6.5 | -5.5 | -5.5 | A |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | -4.0 | -4.0 | -3.5 | -3.5 | A |
| IDM | Pulsed Draın Current (3) | -26 | -26 | -22 | -22 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipatıon | 75 (See Fig. 14) |  |  |  | W |
|  | Linear Deratıng Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {ILM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10 s ) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $@ \mathrm{~T} C=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Mın. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{BV}_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \text { IRF9230 } \\ & \text { IRF9232 } \end{aligned}$ | -200 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=-250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF9231 } \\ & \text { IRF9233 } \end{aligned}$ | -150 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | Gate Threshold Voltage | ALL | -2.0 | - | -4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS} \text {, }} \mathrm{I}_{\mathrm{D}}=-250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | -100 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| 'GSS | Gate-Source Leakage Reverse | ALL | - | - | 100 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| ${ }^{\prime}$ DSS | Zero Gate Voltage Drain Current | ALL | - | - | -250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | -1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| ${ }^{\text {I }}$ (on) | On-State Drain Current (2) | $\begin{array}{\|l\|} \hline \text { IRF9230 } \\ \text { IRF9231 } \end{array}$ | -6.5 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>{ }^{\text {D }}$ (on) $\times \mathrm{R}_{\mathrm{DS} \text { (on) max. }} \mathrm{V}_{\mathrm{GS}}=-10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRF9232 } \\ & \text { IRF9233 } \end{aligned}$ | $-5.5$ | - | - | A |  |  |
| R ${ }_{\text {DS }}$ (on) | Static Drain-Source On-State Resistance (2) | $\begin{array}{\|l} \hline \text { IRF9230 } \\ \text { IRF9231 } \end{array}$ | - | 0.5 | 0.8 | $\Omega$ | $V_{G S}=-10 \mathrm{~V}, I_{D}=-3.5 \mathrm{~A}$ |  |
|  |  | $\begin{array}{\|l} \hline \text { IRF9232 } \\ \text { IRF9233 } \end{array}$ | - | 0.8 | 1.2 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 2.2 | 3.5 | - | $\mathrm{S}(\mho)$ | $\mathrm{V}_{\mathrm{DS}}>{ }^{\text {D }}$ (on) $\times{ }^{\times R_{D S}}$ (on) max. ${ }^{\prime} \mathrm{D}_{\mathrm{D}}=-3.5 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 550 | 650 | pF | $V_{G S}=0 V, V_{D S}=-25 \mathrm{~V}, f=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 170 | 300 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 50 | 90 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | 30 | 50 | ns | $V_{D D} \simeq 0.5 \mathrm{BV}_{\mathrm{DSS}}, \mathrm{I}_{\mathrm{D}}=-3.5 \mathrm{~A}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 50 | 100 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 50 | 100 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 40 | 80 | ns |  |  |
| $\mathrm{O}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 31 | 45 | $n \mathrm{C}$ | $V_{G S}=-15 \mathrm{~V}, I_{D}=-8.0 A, V_{D S}=0.8 \mathrm{Max}$. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 18 | - | nC |  |  |
| $\mathrm{Q}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 13 | - | nC |  |  |
| $L_{D}$ | Internal Drain Inductance | ALL | - | 5.0 | - | nH | Measured between the contact screw on header that is closer to source and gate pins and center of die. | Modified MOSFET symbol showing the internal device inductances. |
| $L_{S}$ | Internal Source Inductance | ALL | - | 12.5 | - | nH | Measured from the source pin, 6 mm ( 0.25 in.) from header and source bonding pad. |  |

## Thermal Resistance

| $R_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.67 | K/W |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $R_{\text {thCS }}$ | Case-to-Sink | ALL | - | 0.1 | - | K/W | Mounting surface flat, smooth, and greased. |
| $R_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 30 | K/W | Free Air Operation |  |

## Source-Drain Diode Ratings and Characteristics

| Is | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF9230 } \\ & \text { IRF9231 } \end{aligned}$ | - | - | -6.5 | A | Modified MOSFET symbol showing the integral reverse $P$-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF9232 } \\ & \text { IRF9233 } \end{aligned}$ | - | - | -5.5 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{array}{\|l\|} \hline \text { IRF9230 } \\ \text { IRF9231 } \end{array}$ | - | - | -26 | A |  |
|  |  | $\begin{aligned} & \hline \text { IRF9232 } \\ & \text { IRF9233 } \end{aligned}$ | -- | - | -22 | A |  |
| $V_{S D}$ | Dıode Forward Voltage (2) | $\begin{aligned} & \text { IRF9230 } \\ & \text { IRF9231 } \end{aligned}$ | - | - | -6.5 | V | ${ }^{\top} \mathrm{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=-6.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF9232 } \\ & \text { IRF9233 } \end{aligned}$ | - | - | -6.3 | V | ${ }^{T} \mathrm{C}=25^{\circ} \mathrm{C}, \mathrm{I}^{\prime}=-5.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 400 | - | ns | $\mathrm{T}^{\top}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-6.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.6 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-6.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on tıme is negligible. Turn-on speed is substantially controlied by $L_{S}+L_{D}$. |  |  |  |  |

(1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF9230, IRF9231, IRF9232, IRF9233 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF9230, IRF9231, IRF9232, IRF9233 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\circledR}$ TRANSISTORS IRF9520 <br>  IRF9521 <br> P-Channel IRF9522 IRF9523

## -100 Volt, 0.6 Ohm HEXFET TO-220AB Plastic Package

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and extreme device ruggedness.

The P-Channel HEXFETs are designed for applications which require the convenience of reverse polarity operation. They retain all of the features of the more common N -Channel HEXFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and excellent temperature stability.

P-Channel HEXFETs are intended for use in power stages where complementary symmetry with N -Channel devices offers circuit simplification. They are also very useful in drive stages because of the circuit versatility offered by the reverse polarity connection. Applications include motor control, audio amplifiers, switched mode converters, control circuits and pulse amplifiers.

## Features:

- P-Channel Versatility
- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability

Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS }}(o n)$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF9520 | -100 V | $0.60 \Omega$ | -6.0 A |
| IRF9521 | -60 V | $0.60 \Omega$ | -6.0 A |
| IRF9522 | -100 V | $0.80 \Omega$ | -5.0 A |
| IRF9523 | -60 V | $0.80 \Omega$ | -5.0 A |



## IRF9520, IRF9521, IRF9522, IRF9523 Devices

## Absolute Maximum Ratings

| Parameter |  | IRF9520 | IRF9521 | IRF9522 | IRF9523 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage (1) | -100 | -60 | -100 | -60 | V |
| $V_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) $(1)$ | -100 | -60 | -100 | -60 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | -6.0 | -6.0 | -5.0 | -5.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | -4.0 | -4.0 | -3.5 | -3.5 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | -24 | -24 | -20 | -20 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissıpation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| ${ }^{\text {ILM }}$ | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $R_{\text {thJC }}$ | Junctıon-to-Case | ALL | - | - | 3.12 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sınk | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |

Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{aligned} & \text { IRF9520 } \\ & \text { IRF9521 } \end{aligned}$ | - | - | -6.0 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF9522 } \\ & \text { IRF9523 } \end{aligned}$ | - | - | -5.0 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF9520 } \\ & \text { IRF9521 } \end{aligned}$ | - | - | -24 | A |  |
|  |  | $\begin{aligned} & \text { IRF9522 } \\ & \text { IRF9523 } \end{aligned}$ | - | - | -20 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF9520 } \\ & \text { IRF9521 } \end{aligned}$ | - | - | -6.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=-6.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF9522 } \\ & \text { IRF9523 } \end{aligned}$ | - | - | -6.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=-5.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 230 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-6.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 1.3 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-6.0 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{on}}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics

Fig. 3 - Typical Saturation Characteristics

(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF9520, IRF9521, IRF9522, IRF9523 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF9520, IRF9521, IRF9522, IRF9523 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## HEXFET ${ }^{\text {T}}$ TRANSISTORS IRF9530 <br> 

## -100 Volt, 0.3 Ohm HEXFET TO-220AB Plastic Package

The HEXFET® technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and extreme device ruggedness.

The P-Channel HEXFETs are designed for applications which require the convenience of reverse polarity operation. They retain all of the features of the more common N -Channel HEXFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and excellent temperature stability. The P-Channel IRF9530 device is an approximate electrical complement to the N-Channel IRF520 HEXFET.

P-Channel HEXFETs are intended for use in power stages where complementary symmetry with N -Channel devices offers circuit simplification. They are also very useful in drive stages because of the circuit versatility offered by the reverse polarity connection. Applications include motor control, audio amplifiers, switched mode converters, control circuits and pulse amplifiers.

Features:

- P-Channel Versatility
- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{\text {DS }}$ | $R_{\text {DS }}$ (on) | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF9530 | -100 V | $0.30 \Omega$ | -12 A |
| IRF9531 | -60 V | $0.30 \Omega$ | -12 A |
| IRF9532 | -100 V | $0.40 \Omega$ | -10 A |
| IRF9533 | -60 V | $0.40 \Omega$ | -10 A |




Case Style TO-220AB
Dimensions in Millimeters and (Inches)

## IRF9530, IRF9531, IRF9532, IRF9533 Devices

## Absolute Maximum Ratings

| Parameter | IRF9530 | IRF9531 | IRF9532 | IRF9533 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ Drain - Source Voltage (1) | -100 | -60 | -100 | -60 | V |
| $\mathrm{V}_{\mathrm{DGR}} \quad$ Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | -100 | -60 | -100 | -60 | V |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ Continuous Drain Current | -12 | -12 | -10 | -10 | A |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ Continuous Drain Current | -7.5 | -7.5 | -6.5 | -6.5 | A |
| IDM Pulsed Drain Current (3) | -48 | -48 | -40 | -40 | A |
| $\mathrm{V}_{\mathrm{GS}} \quad$ Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ Max. Power Dissipation | 75 (See Fig. 14) |  |  |  | W |
| Linear Derating Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| ILM Inductive Current, Clamped | (See Fig. 15 and 16) L $=100 \mu \mathrm{H}$ |  |  |  | A |
|   <br> $T_{J}$ Operating Junction and <br> $T_{s t g}$ Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type <br> IRF9530 <br> IRF9532 | $\frac{\text { Min. }}{-100}$ | Typ. - | Max. | $\begin{gathered} \hline \text { Units } \\ \hline \mathrm{V} \end{gathered}$ | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $B V_{\text {DSS }}$ | Drain - Source Breakdown Voltage |  |  |  |  |  | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=-250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \text { IRF9531 } \\ & \text { IRF9533 } \end{aligned}$ | -60 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS}}(\mathrm{th})$ | Gate Threshold Voltage | ALL | -2.0 | - | -4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=-25$ |  |
| ${ }^{\text {IGSS }}$ | Gate-Source Leakage Forward | ALL | - | - | -500 | nA | $\mathrm{V}_{\mathrm{GS}}=-20 \mathrm{~V}$ |  |
| ${ }^{\text {I GSS }}$ | Gate-Source Leakage Reverse | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| IDSS | Zero Gate Vcltage Drain Current | ALL | - | - | -250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | -1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| 'D(on) | On-State Dran Current (2) | $\begin{aligned} & \text { IRF9530 } \\ & \text { IRF9531 } \end{aligned}$ | -12 | - | - | A | $V_{D S}>I_{D(o n)} \times R_{D S(o n) \text { max. }} V_{G S}=-10 V$ |  |
|  |  | $\begin{aligned} & \text { IRF9532 } \\ & \text { IRF9533 } \end{aligned}$ | -10 | - | - | A |  |  |
| R DS(on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF9530 } \\ & \text { IRF9531 } \end{aligned}$ | - | 0.25 | 0.30 | $\Omega$ | $V_{G S}=-10 V, I_{D}=-6.5 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF9532 } \\ & \text { IRF9533 } \end{aligned}$ | - | 0.30 | 0.40 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{fs}}$ | Forward Transconductance (2) | ALL | 2.0 | 3.8 | - | S ( ${ }^{\text {c }}$ | $\mathrm{V}_{\mathrm{DS}}{ }^{\prime}{ }^{\prime} \mathrm{D}$ (on) $\times \mathrm{R}_{\mathrm{DS} \text { (on) }}$ max. ${ }^{\prime} \mathrm{I}_{\mathrm{D}}=-6.5 \mathrm{~A}$ |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 500 | 700 | pF | $V_{G S}=O V, V_{D S}=-25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 300 | 450 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 100 | 200 | pF |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | Turn-On Delay Time | ALL | - | 30 | 60 | ns | $V_{D D} \approx 0.5{B V_{D S S},}^{I_{D}}=-6.5 A, Z_{o}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 70 | 140 | ns |  |  |
| $t_{d}$ (off) | Turn-Off Delay Time | ALL | - | 70 | 140 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 70 | 140 | ns |  |  |
| $\mathrm{Q}_{\mathrm{g}}$ | Total Gate Charge <br> (Gate-Source Plus Gate-Drain) | ALL | - | 25 | 45 | $n \mathrm{C}$ | $\mathrm{V}_{\mathrm{GS}}=-15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=-15 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8$ Max. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 13 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain (''Miller') Charge | ALL | - | 12 | - | $n \mathrm{C}$ |  |  |
| $L_{\text {D }}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| $\mathrm{L}_{S}$ | Internal Source Inductance | ALL | - | 7.5 | - | nH | Measured from the source lead, 6 mm (0.25 in.) from package to source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 1.67 | K/W |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | K/W | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ | Junction-to-Ambient | ALL | - | - | 80 | K/W | Free Air Operation |

## Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{array}{\|l\|} \hline \text { IRF9530 } \\ \text { IRF9531 } \end{array}$ | - | - | -12 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ رunction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF9532 } \\ & \text { IRF9533 } \end{aligned}$ | - | - | -10 | A |  |
| 'SM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF9530 } \\ & \text { IRF9531 } \end{aligned}$ | - | - | -48 | A |  |
|  |  | $\begin{aligned} & \text { IRF9532 } \\ & \text { IRF9533 } \end{aligned}$ | - | - | -40 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \text { IRF9530 } \\ & \text { IRF9531 } \end{aligned}$ | - | - | -6.3 | V | ${ }^{T} \mathrm{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=-12 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \text { IRF9532 } \\ & \text { IRF9533 } \end{aligned}$ | - | - | -6.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=-10 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 300 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-12 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 1.8 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-12 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

[^3](3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 4 - Maximum Safe Operating Area

## IRF9530, IRF9531, IRF9532, IRF9533 Devices



Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF9530, IRF9531, IRF9532, IRF9533 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

IRF9530, IRF9531, IRF9532, IRF9533 Devices


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER <br> $\mathbf{I S}$

## HEXFET ${ }^{\circ}$ TRANSISTORS IRF9610 P-CHANNEL 2OOVOLT DEVICES <br>  <br> IRF9611 IRF9612 IRF9613

## -200 Volt, 3.0 Ohm HEXFET TO-220AB Plastic Package

The HEXFET technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and extreme device ruggedness.
The P-Channel HEXFETs are designed for applications which require the convenience of reverse polarity operation. They retain all of the features of the more common N -Channel HEXFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and excellent temperature stability. The P-Channel IRF9610 device is an approximate electrical complement to the N -Channel IRF610 HEXFET for linear applications.

P-Channel HEXFETs are intended for use in power stages where complementary symmetry with N -Channel devices offers circuit simplification. They are also very useful in drive stages because of the circuit versatility offered by the reverse polarity connection. Applications include motor control, audio amplifiers, switched mode converters, control circuits and pulse amplifiers.

## Features:

- P-Channel Versatility
- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | V $_{\text {DS }}$ | RDS(on) | $I_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF9610 | -200 V | $3.0 \Omega$ | -1.75 A |
| IRF9611 | -150 V | $3.0 \Omega$ | -1.75 A |
| IRF9612 | -200 V | $4.5 \Omega$ | -1.5 A |
| IRF9613 | -150 V | $4.5 \Omega$ | -1.5 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


Case Style TO-220AB
All Dimensions in Millimeters and (Inches)

Absolute Maximum Ratings

|  | Parameter | IRF9610 | IRF9611 | IRF9612 | IRF9613 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | -200 | -150 | -200 | -150 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | -200 | -150 | -200 | -150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | -1.75 | -1.75 | -1.5 | -1.5 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | -1.0 | -1.0 | -0.9 | -0.9 | A |
| ${ }^{\text {I DM }}$ | Pulsed Drain Current (3) | -7.0 | -7.0 | -6.0 | -6.0 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 20 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.16 (See Fig. 14) |  |  |  | W/K |
| ILM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\mathrm{stg}} \\ & \hline \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathbf{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 6.4 | K/W |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |  |

## Source-Drain Diode Ratings and Characteristics

| 's | Continuous Source Current (Body Diode) | $\begin{array}{\|l\|} \hline \text { IRF9610 } \\ \text { IRF9611 } \end{array}$ | - | - | -1.75 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \hline \text { IRF9612 } \\ & \text { IRF9613 } \end{aligned}$ | - | - | -1.5 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{array}{\|l\|} \hline \text { IRF9610 } \\ \text { IRF9611 } \\ \hline \end{array}$ | - | - | -7.0 | A |  |
|  |  | $\begin{array}{\|l} \hline \text { IRF9612 } \\ \text { IRF9613 } \end{array}$ | - | - | -6.0 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{array}{\|l\|} \hline \text { IRF9610 } \\ \text { IRF9611 } \end{array}$ | - | - | -5.8 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=-1.75 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF9612 } \\ & \text { IRF9613 } \end{aligned}$ | - | - | -5.5 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=-1.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 240 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-1.75 \mathrm{~A}, \mathrm{di}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 1.7 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-1.75 \mathrm{~A}, \mathrm{dI}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $t_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $\mathrm{L}_{S}+\mathrm{L}_{\mathrm{D}}$. |  |  |  |  |

(1) $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu$ s, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


VGS, GATE-TO-SOURCE VOLTAGE (VOLTS)
Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF9610, IRF9611, IRF9612, IRF9613 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

## INTERNATIONAL RECTIFIER IERR

## HEXFET TRANSISTORS IRF9620 <br> P-CHANNEL 200 VOLT POWER MOSFETs <br> 

## -200 Volt, 1.5 Ohm HEXFET TO-220AB Plastic Package

The HEXFET technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and extreme device ruggedness.

The P-Channel HEXFETs are designed for applications which require the convenience of reverse polarity operation. They retain all of the features of the more common N -Channel HEXFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and excellent temperature stability. The P-Channel IRF9620 device is an approximate electrical complement to the N -Channel IRF610 HEXFET.

P-Channel HEXFETs are intended for use in power stages where complementary symmetry with N -Channel devices offers circuit simplification. They are also very useful in drive stages because of the circuit versatility offered by the reverse polarity connection. Applications include motor control, audio amplifiers, switched mode converters, control circuits and pulse amplifiers.

## Features:

- P-Channel Versatility
- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | VDS | $\mathrm{R}_{\mathrm{DS} \text { (on) }}$ | $\mathrm{I}_{\mathrm{D}}$ |
| :---: | :---: | :---: | :---: |
| IRF9620 | -200 V | $1.5 \Omega$ | -3.5 A |
| IRF9621 | -150 V | $1.5 \Omega$ | -3.5 A |
| IRF9622 | -200 V | $2.4 \Omega$ | -3.0 A |
| IRF9623 | -150 V | $2.4 \Omega$ | -3.0 A |

CASE STYLE AND DIMENSIONS



## IRF9620, IRF9621, IRF9622, IRF9623 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF9620 | IRF9621 | IRF9622 | IRF9623 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DS }}$ | Drain - Source Voltage (1) | -200 | -150 | -200 | -150 | V |
| V DGR | Drain-Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | -200 | -150 | -200 | -150 | V |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | -3.5 | -3.5 | -3.0 | -3.0 | A |
| $\mathrm{I}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | -2.0 | -2.0 | -1.5 | -1.5 | A |
| IDM | Pulsed Drain Current (3) | -14 | -14 | -12 | -12 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 40 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.32 (See Fig. 14) |  |  |  | W/K |
| 'LM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline T_{J} \\ & T_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)

| Parameter |  | Type | Min. | Typ. | Max. | Units | Test Conditions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BV ${ }_{\text {DSS }}$ | Drain - Source Breakdown Voltage | $\begin{aligned} & \hline \text { IRF9620 } \\ & \text { IRF9622 } \\ & \hline \end{aligned}$ | -200 | - | - | V | $\begin{aligned} & V_{G S}=0 V \\ & I_{D}=-250 \mu \mathrm{~A} \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline \text { IRF9621 } \\ & \text { IRF9623 } \end{aligned}$ | -150 | - | - | V |  |  |
| $\mathrm{V}_{\mathrm{GS} \text { (th) }}$ | Gate Threshold Voltage | ALL | -2.0 | - | -4.0 | V | $\mathrm{V}_{\mathrm{DS}}=\mathrm{V}_{\mathrm{GS}}, \mathrm{I}_{\mathrm{D}}=-250 \mu \mathrm{~A}$ |  |
| IGSS | Gate-Source Leakage Forward | ALL | - | - | -500 | nA | $V_{G S}=-20 \mathrm{~V}$ |  |
| IGSS | Gate-Source Leakage Reverse | ALL | - | - | 500 | nA | $\mathrm{V}_{\mathrm{GS}}=20 \mathrm{~V}$ |  |
| I DSs | Zero Gate Voltage Drain Current | ALL | - | - | -250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating, $\mathrm{V}_{\mathrm{GS}}=0 \mathrm{~V}$ |  |
|  |  |  | - | - | -1000 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{DS}}=$ Max. Rating $\times 0.8, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{C}}=125^{\circ} \mathrm{C}$ |  |
| 'D(on) | On-State Drain Current (2) | $\begin{aligned} & \hline \text { IRF9620 } \\ & \text { IRF9621 } \end{aligned}$ | -3.5 | - | - | A | $\mathrm{V}_{\mathrm{DS}}>\mathrm{I}_{\mathrm{D}(\text { (on) }} \times \mathrm{R}_{\mathrm{DS} \text { (on) max. }} . \mathrm{V}_{\mathrm{GS}}=-10 \mathrm{~V}$ |  |
|  |  | $\begin{aligned} & \text { IRF9622 } \\ & \text { IRF9623 } \end{aligned}$ | -3.0 | - | - | A |  |  |
| $\mathrm{R}_{\text {DS }}$ (on) | Static Drain-Source On-State Resistance (2) | $\begin{aligned} & \hline \text { IRF9620 } \\ & \text { IRF9621 } \end{aligned}$ | - | 1.0 | 1.5 | $\Omega$ | $\mathrm{V}_{\mathrm{GS}}=-10 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=-1.5 \mathrm{~A}$ |  |
|  |  | $\begin{aligned} & \text { IRF9622 } \\ & \text { IRF9623 } \end{aligned}$ | - | 1.5 | 2.4 | $\Omega$ |  |  |
| $\mathrm{g}_{\mathrm{s}}$ | Forward Transconductance (2) | ALL | 1.0 | 1.8 | - | S(\%) |  |  |
| $\mathrm{C}_{\text {iss }}$ | Input Capacitance | ALL | - | 350 | 400 | pF | $V_{G S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DS}}=-25 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ <br> See Fig. 10 |  |
| $\mathrm{C}_{\text {oss }}$ | Output Capacitance | ALL | - | 100 | 125 | pF |  |  |
| $\mathrm{C}_{\text {rss }}$ | Reverse Transfer Capacitance | ALL | - | 30 | 45 | pF |  |  |
| $t_{\text {d }}$ (on) | Turn-On Delay Time | ALL | - | 15 | 40 | ns | $V_{D D} \simeq 0.5 B_{D S S}, I_{D}=1.5 \mathrm{~A}, \mathrm{Z}_{\mathrm{o}}=50 \Omega$ <br> See Fig. 17 <br> (MOSFET switching times are essentially independent of operating temperature.) |  |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | ALL | - | 25 | 50 | ns |  |  |
| $t_{\text {d }}$ (off) | Turn-Off Delay Time | ALL | - | 20 | 50 | ns |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | ALL | - | 15 | 40 | ns |  |  |
| $\mathrm{o}_{\mathrm{g}}$ | Total Gate Charge (Gate-Source Plus Gate-Drain) | ALL | - | 16 | 22 | nC | $\mathrm{V}_{\mathrm{GS}}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=-4.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DS}}=0.8$ Max. Rating. See Fig. 18 for test circuit. (Gate charge is essentially independent of operating temperature.) |  |
| $\mathrm{O}_{\mathrm{gs}}$ | Gate-Source Charge | ALL | - | 9.0 | - | nC |  |  |
| $\mathrm{O}_{\mathrm{gd}}$ | Gate-Drain ("Miller") Charge | ALL | - | 7.0 | - | nC |  |  |
| $L_{\text {d }}$ | Internal Drain Inductance | ALL | - | 3.5 | - | nH | Measured from the contact screw on tab to center of die. | Modified MOSFET symbol showing the internal device inductances. |
|  |  |  | - | 4.5 | - | nH | Measured from the drain lead, $6 \mathrm{~mm}(0.25$ in.) from package to center of die. |  |
| Ls | Internal Source Inductance | ALL | - | 7.5 | - | nH | Measured from the source lead, 6 mm ( 0.25 in.) from package to source bonding pad. |  |

## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ | Junction-to-Case | ALL | - | - | 3.12 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Free Air Operation |  |

## Source-Drain Diode Ratings and Characteristics

| IS | Continuous Source Current (Body Diode) | $\begin{array}{\|l\|} \hline \text { IRF9620 } \\ \text { IRF9621 } \end{array}$ | - | - | -3.5 | A | Modified MOSFET symbol showing the integral reverse P-N junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF9622 } \\ & \text { IRF9623 } \end{aligned}$ | - | - | -3.0 | A |  |
| ISM | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF9620 } \\ & \text { IRF9621 } \end{aligned}$ | - | - | -14 | A |  |
|  |  | $\begin{array}{\|l\|} \hline \text { IRF9622 } \\ \text { IRF9623 } \end{array}$ | - | - | -12 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF9620 } \\ & \text { IRF9621 } \end{aligned}$ | - | - | -7.0 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=-3.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF9622 } \\ & \text { IRF9623 } \end{aligned}$ | - | - | -6.8 | V | ${ }^{T} \mathrm{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=-3.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 300 | - | ns | $\mathrm{T}_{J}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-3.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{Q}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 1.9 | - | $\mu \mathrm{C}$ | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-3.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$ |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics
(3) Repetitive Rating: Pulse width limited
by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area


Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage

Fig. 9 - Normalized On-Resistance Vs. Temperature


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage


Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

## IRF9620, IRF9621, IRF9622, IRF9623 Devices



Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit

# HEXFET TRANSISTORS IRF9630 p-CHANNEL 200 VOLT POWER MOSFETS <br>  

## -200 Volt, 0.8 Ohm HEXFET TO-220AB Plastic Package

The HEXFET technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and extreme device ruggedness.

The P-Channel HEXFETs are designed for applications which require the convenience of reverse polarity operation. They retain all of the features of the more common N-Channel HEXFETs such as voltage control, freedom from second breakdown, very fast switching, ease of paralleling, and excellent temperature stability. The P-Channel IRF9630 device is an approximate electrical complement to the N-Channel IRF620 HEXFET.

P-Channel HEXFETs are intended for use in power stages where complementary symmetry with N -Channel devices offers circuit simplification. They are also very useful in drive stages because of the circuit versatility offered by the reverse polarity connection. Applications include motor control, audio amplifiers, switched mode converters, control circuits and pulse amplifiers.

## Features:

- P-Channel Versatility
- Compact Plastic Package
- Fast Switching
- Low Drive Current
- Ease of Paralleling
- No Second Breakdown
- Excellent Temperature Stability


## Product Summary

| Part Number | $V_{D S}$ | $R_{D S(o n)}$ | $I_{D}$ |
| :---: | :---: | :---: | :---: |
| IRF9630 | -200 V | $0.8 \Omega$ | -6.5 A |
| IRF9631 | -150 V | $0.8 \Omega$ | -6.5 A |
| IRF9632 | -200 V | $1.2 \Omega$ | -5.5 A |
| IRF9633 | -150 V | $1.2 \Omega$ | -5.5 A |

CASE STYLE AND DIMENSIONS


ACTUAL SIZE


All Dimensions in Millimeters and (Inches)

## IRF9630, IRF9631, IRF9632, IRF9633 Devices

## Absolute Maximum Ratings

|  | Parameter | IRF9630 | IRF9631 | IRF9632 | IRF9633 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DS}}$ | Drain - Source Voltage (1) | -200 | -150 | -200 | -150 | V |
| $\mathrm{V}_{\text {DGR }}$ | Drain - Gate Voltage ( $\mathrm{R}_{\mathrm{GS}}=1 \mathrm{M} \Omega$ ) (1) | -200 | -150 | -200 | -150 | V |
| ${ }^{1} \mathrm{D} @ \mathrm{~T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Continuous Drain Current | -6.5 | -6.5 | -5.5 | -5.5 | A |
| $\mathrm{I}_{\mathrm{D}} @ \mathrm{~T}_{\mathrm{C}}=100^{\circ} \mathrm{C}$ | Continuous Drain Current | -4.0 | -4.0 | -3.5 | -3.5 | A |
| IDM | Pulsed Drain Current (3) | -26 | -26 | -22 | -22 | A |
| $\mathrm{V}_{\mathrm{GS}}$ | Gate - Source Voltage | $\pm 20$ |  |  |  | V |
| $\mathrm{P}_{\mathrm{D}}$ @ $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}$ | Max. Power Dissipation | 75 (See Fig. 14) |  |  |  | W |
|  | Linear Derating Factor | 0.6 (See Fig. 14) |  |  |  | W/K |
| 'LM | Inductive Current, Clamped | (See Fig. 15 and 16) $\mathrm{L}=100 \mu \mathrm{H}$ |  |  |  | A |
| $\begin{aligned} & \hline \mathrm{T}_{\mathrm{J}} \\ & \mathrm{~T}_{\text {stg }} \end{aligned}$ | Operating Junction and Storage Temperature Range | -55 to 150 |  |  |  | ${ }^{\circ} \mathrm{C}$ |
|  | Lead Temperature | 300 (0.063 in. (1.6mm) from case for 10s) |  |  |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics @ $\mathrm{C} \mathbf{C}=25^{\circ} \mathrm{C}$ (Unless Otherwise Specified)


## Thermal Resistance

| $\mathrm{R}_{\text {thJC }}$ Junction-to-Case | ALL | - | - | 1.67 | $\mathrm{~K} / \mathrm{W}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thCS }}$ | Case-to-Sink | ALL | - | 1.0 | - | $\mathrm{K} / \mathrm{W}$ |
| $\mathrm{R}_{\text {thJA }}$ Junction-to-Ambient | ALL | - | - | 80 | $\mathrm{~K} / \mathrm{W}$ | Mounting surface flat, smooth, and greased. |

IRF9630, IRF9631, IRF9632, IRF9633 Devices

## Source-Drain Diode Ratings and Characteristics

| I's | Continuous Source Current (Body Diode) | $\begin{aligned} & \hline \text { IRF9630 } \\ & \text { IRF9631 } \end{aligned}$ | - | - | -6.5 | A | Modified MOSFET symbol showing the integral reverse $\mathrm{P}-\mathrm{N}$ junction rectifier. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { IRF9632 } \\ & \text { IRF9633 } \end{aligned}$ | - | - | -5.5 | A |  |
| ${ }^{\text {I SM }}$ | Pulse Source Current (Body Diode) (3) | $\begin{aligned} & \text { IRF9630 } \\ & \text { IRF9631 } \end{aligned}$ | - | - | -26 | A |  |
|  |  | $\begin{aligned} & \text { IRF9632 } \\ & \text { IRF9633 } \end{aligned}$ | - | - | -22 | A |  |
| $\mathrm{V}_{\text {SD }}$ | Diode Forward Voltage (2) | $\begin{aligned} & \hline \text { IRF9630 } \\ & \text { IRF9631 } \end{aligned}$ | - | - | -6.5 | V | $T_{C}=25^{\circ} \mathrm{C}, \mathrm{I}_{S}=-6.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
|  |  | $\begin{aligned} & \hline \text { IRF9632 } \\ & \text { IRF9633 } \end{aligned}$ | - | - | -6.3 | V | $\mathrm{T}_{\mathrm{C}}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{S}}=-5.5 \mathrm{~A}, \mathrm{~V}_{\mathrm{GS}}=0 \mathrm{~V}$ |
| $\mathrm{t}_{\mathrm{rr}}$ | Reverse Recovery Time | ALL | - | 400 | - | ns | $\mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-6.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{O}_{\mathrm{RR}}$ | Reverse Recovered Charge | ALL | - | 2.6 | - | $\mu \mathrm{C}$ | $\mathrm{T}^{\top}{ }_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{F}}=-6.5 \mathrm{~A}, \mathrm{dl}_{\mathrm{F}} / \mathrm{dt}=100 \mathrm{~A} / \mu \mathrm{s}$ |
| $\mathrm{t}_{\text {on }}$ | Forward Turn-on Time | ALL | Intrinsic turn-on time is negligible. Turn-on speed is substantially controlled by $L_{S}+L_{D}$. |  |  |  |  |

(1) $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$. (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.
(3) Repetitive Rating: Pulse width limited by max. junction temperature.
See Transient Thermal Impedance Curve (Fig. 5).


Fig. 1 - Typical Output Characteristics


Fig. 3 - Typical Saturation Characteristics


Fig. 2 - Typical Transfer Characteristics


Fig. 4 - Maximum Safe Operating Area

IRF9630, IRF9631, IRF9632, IRF9633 Devices



Fig. 5 - Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration


Fig. 6 - Typical Transconductance Vs. Drain Current


Fig. 8 - Breakdown Voltage Vs. Temperature


Fig. 7 - Typical Source-Drain Diode Forward Voltage


Fig. 9 - Normalized On-Resistance Vs. Temperature

IRF9630, IRF9631, IRF9632, IRF9633 Devices


Fig. 10 - Typical Capacitance Vs. Drain-to-Source Voltage

${ }^{\prime}{ }_{D}$, DRAIN CURRENT (AMPERES)
Fig. 12 - Typical On-Resistance Vs. Drain Current


Fig. 11 - Typical Gate Charge Vs. Gate-to-Source Voltage


Fig. 13 - Maximum Drain Current Vs. Case Temperature


Fig. 14 - Power Vs. Temperature Derating Curve

IRF9630, IRF9631, IRF9632, IRF9633 Devices


Fig. 15 - Clamped Inductive Test Circuit


Fig. 16 - Clamped Inductive Waveforms


Fig. 17 - Switching Time Test Circuit


Fig. 18 - Gate Charge Test Circuit


[^0]:    *The minimum values of $t_{b}$ are important because it defines the degree of "softness" of recovery, and hence also the level of voltage transient induced in circuit inductance during this period.

    ## Rectifier Reverse Recovery -Circuit Considerations-

[^1]:    Dimensional Tolerances (Table 1.)
    Bonding Pad Lor W:
    $<0.025$ in., Tolerance $= \pm 0.0005 \mathrm{in}$.
    $\geqslant 0.025$ in., Tolerance $= \pm 0.001 \mathrm{in}$.

    ## Overall Die L or W:

    $<0.050$ in., Tolerance $= \pm 0.004 \mathrm{in}$.
    $\geqslant 0.050 \mathrm{in}$., Tolerance $= \pm 0.008 \mathrm{in}$.

[^2]:    (1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$.
    (2) Pulse Test: Pulse width $\leqslant 300 \mu \mathrm{~s}$, Duty Cycle $\leqslant 2 \%$.

[^3]:    (1) $T_{J}=25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$.

