

| REV. |          | <b>REVISION HISTORY</b> | DATE |
|------|----------|-------------------------|------|
| -001 | Original | Issue                   | 8/82 |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |
|      |          |                         |      |

AU LI

Additional copies of this manual or other Intel literature may be obtained from:

Literature Department Intel Corporation 3065 Bowers Avenue Santa Clara, CA 95051

The information in this document is subject to change without notice.

Intel

Intel

Intelevision

Intellec

iOSP

iRMX

iSBC

iPDS

Intel Corporation makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Intel Corporation assumes no responsibility for any errors that may appear in this document. Intel Corporation makes no commitment to update nor to keep current the information contained in this document.

Intel Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Intel product. No other circuit patent licenses are implied.

Intel software products are copyrighted by and shall remain the property of Intel Corporation. Use, duplication or disclosure is subject to restrictions stated in Intel's software license, or as defined in ASPR 7-104.9(a) (9).

No part of this document may be copied or reproduced in any form or by any means without prior written consent of Intel Corporation.

The following are trademarks of Intel Corporation and its affiliates and may be used only to identify Intel products:

> BXP CREDIT ICE iCS iMMX Insite

im

iSBX Library Manager MCS Megachassis Micromainframe Mircromap Multibus

Multichannel Multimodule Plug-A-Bubble PROMPT RMX/80 System 2000 UPL

A901 / 283/ 3K DD

#### PREFACE

This manual provides general information, installation and setup instructions, programming guidelines for the on-board, programmable devices, board level principles of operation, and service information for the iSBC 80/16 Single Board Computer. Related information is provided in the following publications:

- iSBC<sup>®</sup> Applications Manual, Order Number: 142687
- Intel Multibus<sup>®</sup> Specification, Order Number: 9800683
- Intel Multibus<sup>®</sup> Interfacing, Application Note, AP-28A
- MCS-80 Assembly Language Programming Manual, Order Number: 9800640
- PL/M 80 Programming Manual, Order Number: 9800466
- Intel iSBX "Bus Specification, Order Number: 142686
- Designing iSBX<sup>™</sup> Multimodule<sup>™</sup> Boards, Application Note AP-96
- Using the iRMX 80 Operating System, Application Note AP-86
- Intel Component Data Catalog
- The MCS 80/85 Family Users Manual

#### NOTE TO READERS

This hardware reference manual uses a visual scheme to denote section levels, rather than a numerical scheme used in many technical documents. This visual scheme allows you to more readily identify which section headings are sub-sections. The visual distinction among the different sizes used in the paragraph headings indicates what level or order a particular paragraph occupies. Refer to the Table of Contents to see how the paragraph levels compare to each other.



### CONTENTS

| CHAPTER 1                   |    |
|-----------------------------|----|
| GENERAL INFORMATION         |    |
| Introduction                | 1  |
| Description                 | 1- |
| System Software Development | 1  |
| Equipment Supplied          | 1. |
| Equipment Required          | 1. |
| Specifications              | 1  |

## CHAPTER 2

.

| PREPARATION FOR USE                                           |      |
|---------------------------------------------------------------|------|
| Introduction                                                  | 2-1  |
| Unpacking and Inspection                                      | 2-1  |
| Installation Considerations                                   | 2-1  |
| Power Requirements                                            | 2-2  |
| Cooling Requirements                                          | 2-2  |
| Physical Dimensions                                           | 2-2  |
| User-Furnished Components                                     | 2-3  |
| User-Furnished Component Installation                         | 2-8  |
| Memory Device Installation                                    | 2-9  |
| Line Driver Installation                                      | 2-11 |
| Jumper Configurations                                         | 2-13 |
| On-Board Memory Configuration                                 | 2-19 |
| Decode PROM Operation Select                                  | 2-19 |
| Installing EPROM Devices Onto The Board                       | 2-19 |
| Installing 2708 EPROM Devices Onto The Board                  | 2-22 |
| Installing Static Byte-Wide RAM Devices Onto The Board        | 2-22 |
| Installing E <sup>2</sup> PROM Devices Onto The Board         | 2-23 |
| 80/10A and 80/10B Multibus Interface Emulation Configurations | 2-26 |
| Shadow Memory Configurations                                  | 2-26 |
| Ready Circuitry Jumper Configuration                          | 2-27 |
| Baud Rate Generator Jumper Configuration                      | 2-28 |
| 8255A PPI Jumper Configuration                                | 2-29 |
| Interrupt Jumper Configuration                                | 2-31 |
| 8251A PCI and Serial Interface Jumper Configuration           | 2-32 |
| Timeout Jumper Configuration                                  | 2-33 |
| Multibus Interface Jumper Configuration                       | 2-33 |
| Multibus Interface Information                                | 2-34 |
| Signal Characteristics                                        | 2-34 |
| Auxiliary (P2) Interface Information                          | 2-44 |
| Parallel I/O Interface Information                            | 2-45 |
| Parallel I/O Cabling Requirements                             | 2-48 |
| Serial I/O Interface Information                              | 2-49 |
| Serial I/O Cabling Requirements                               | 2-49 |
| iSBX Bus Interface Information                                | 2-51 |
| iSBX Multimodule Board Installation                           | 2-52 |
| iRMX 80 System Software                                       | 2-54 |
| Final Installation                                            | 2-54 |

v

PAGE

# CONTENTS (continued)

x

| CHAPTER 3<br>PROGRAMMING INFORMATION            |      |  |  |
|-------------------------------------------------|------|--|--|
| Introduction                                    | 3-1  |  |  |
| Memory Addressing                               |      |  |  |
| System Initialization                           | 3-2  |  |  |
| System Initialization                           |      |  |  |
| Mode Instruction Word Format                    | 3-4  |  |  |
| Sync Characters                                 | 3-7  |  |  |
| Command Instruction Word Format                 | 3-7  |  |  |
| Reset                                           | 3-8  |  |  |
| Addressing                                      | 3-8  |  |  |
|                                                 | 3-8  |  |  |
| 8255A PP1 Programming                           | 3-13 |  |  |
| Addressing                                      | 3-13 |  |  |
| Initialization                                  | 3-15 |  |  |
| Operation.                                      | 3-16 |  |  |
| operation                                       | 2-10 |  |  |
| CHAPTER 4                                       |      |  |  |
| PRINCIPLES OF OPERATION                         |      |  |  |
| Introduction                                    | 4-1  |  |  |
| Clock Circuits                                  |      |  |  |
| Central Processing Unit (CPU) Group             |      |  |  |
| Serial I/O Interface<br>Parallel I/O Interfaces |      |  |  |
|                                                 | 4-4  |  |  |
| Chin Select Decode Logic                        | 4-5  |  |  |
| iSBX Multimodule Board Interfaces               | 4-5  |  |  |
| Multihus Interface                              | 4-6  |  |  |
| Hold Sequence.                                  | 4-7  |  |  |
| Interrupt Sequence                              | 4-7  |  |  |
| CHAPTER 5                                       |      |  |  |
| SERVICE INFORMATION                             |      |  |  |
| Introduction                                    | 5-1  |  |  |
| Replaceable Parts                               | 5-1  |  |  |
| Service Diagrams                                | 5-1  |  |  |
| Service And Repair Assistance                   | 5-4  |  |  |
| APPENDIX A                                      |      |  |  |
| DECODE PROM PROGRAMMING                         |      |  |  |
| Introduction                                    | A-1  |  |  |
| Decode PROM Function Description                | A-1  |  |  |
| Programming Option 8                            | A-2  |  |  |
| PROM Data Definitions                           |      |  |  |

PAGE

# CONTENTS (continued)

### FIGURES

| 1-1.  | iSBC 80/16 Single Board Computer                    | 1-1  |
|-------|-----------------------------------------------------|------|
| 2-1.  | iSBC 80/16 Board User-Furnished Component Locations | 2-4  |
| 2-2.  | Memory Device Installation                          | 2-9  |
| 2-3.  | JEDEC Memory Socket Pairs                           | 2-10 |
| 2-4.  | JEDEC Memory Socket Configuration Examples          | 2-11 |
| 2-5.  | Jumper Location Diagram                             | 2-13 |
| 2-6.  | Memory Configuration Jumper Matrix (Typical)        | 2-25 |
| 2-7.  | Typical Configurations                              | 2-25 |
| 2-8.  | Multibus Memory and I/O Timing (WRITE)              | 2-41 |
| 2-9.  | Multibus Memory and I/O Timing (READ)               | 2-42 |
| 2-10. | Multibus Control Exchange Timing                    | 2-43 |
| 2-11. | Spacer Installation Technique                       | 2-53 |
| 2-12. | iSBX Multimodule Board Orientation                  | 2-53 |
| 3-1.  | Memory Map (as-shipped configuration)               | 3-2  |
| 3-2.  | PCI Synchronous Mode Instruction Word Format        | 3-5  |
| 3-3.  | PCI Synchronous Mode Transmission Format            | 3-5  |
| 3-4.  | PCI Asynchronous Mode Instruction Word Format       | 3-6  |
| 3-5.  | PCI Asynchronous Mode Transmission Format           | 3-6  |
| 3-6.  | PCI Command Instruction Word Format                 | 3-7  |
| 3-7.  | Typical PCI Initialization and Data I/O Sequence    | 3-9  |
| 3-8.  | PCI Status Read Format                              | 3-12 |
| 3-9.  | PPI Control Word Format                             | 3-15 |
| 3-10. | PPI Port C Bit Set/Reset Control Word Format        | 3-16 |
| 4-1.  | Functional Block Diagram                            | 4-1  |
| 5-1.  | iSBC 80/16 Board Parts Location Diagram             | 5-5  |
| 5-2.  | iSBC 80/16 Board Schematic Diagram (Sheet 1 of 10)  | 5-7  |
| A-1.  | Ten-bit PROM Address Creation                       | A-3  |
| A-2.  | I/O Map In The Decode PROM                          | A-4  |
| A-3.  | Memory Map In The Decode PROM                       | A-5  |

### TABLES

| 1-1.  | Specifications                                       | 1-5  |
|-------|------------------------------------------------------|------|
| 2-2.  | User-Furnished Connector Information                 | 2-7  |
| 2-3.  | Parallel Port Receiver/Driver Socket Assignment      | 2-12 |
| 2-4.  | Jumper Listing By Numerical Order                    | 2-14 |
| 2-5.  | Memory Address Ranges/Configurations Allowed At Each |      |
|       | Socket By Each Decode PROM Operating Mode            | 2-20 |
| 2-6.  | EPROM Jumper Configurations                          | 2-21 |
| 2-7.  | 2708 EPROM Jumper Modifications                      | 2-22 |
| 2-8.  | Static RAM Jumper Configurations                     | 2-23 |
| 2-9.  | E <sup>2</sup> PROM Jumper Configurations            | 2-24 |
| 2-10. | E <sup>2</sup> PROM Jumper Functions                 | 2-24 |
| 2-11. | Emulation Mode Select Jumpers                        | 2-26 |
| 2-12. | SHADOW PROM Jumper Connections                       | 2-27 |
| 2-13. | Wait-state Jumper Configuration <sup>2</sup>         | 2-28 |
| 2-14. | Baud Rate Configuration For Rate Generator           | 2-29 |
| 2-15. | Parallel Port Jumper Configuration For U19           | 2-30 |
| 2-16. | Parallel Port Jumper Configuration For U20           | 2-30 |

.

# TABLES (continued)

| <ul> <li>2-18. Serial Interface Jumper Configurations</li></ul>     | 2-32<br>2-33<br>2-35<br>2-36<br>2-37<br>2-39<br>2-40<br>2-40<br>2-45<br>2-46<br>2-46<br>2-47 |
|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| <ul> <li>2-19. Multibus Interface Jumper Options</li></ul>          | 2-33<br>2-35<br>2-36<br>2-37<br>2-39<br>2-40<br>2-45<br>2-46<br>2-46<br>2-47                 |
| <ul> <li>2-20. Connector P1 Pin Assignments</li></ul>               | 2-35<br>2-36<br>2-37<br>2-39<br>2-40<br>2-45<br>2-46<br>2-47                                 |
| <ul> <li>2-21. Conector Pl Signal Descriptions</li></ul>            | 2-36<br>2-37<br>2-39<br>2-40<br>2-45<br>2-46<br>2-47                                         |
| <ul> <li>2-22. Pl Connector DC Characteristics</li></ul>            | 2-37<br>2-39<br>2-40<br>2-45<br>2-46<br>2-47                                                 |
| 2-23. Pl Connector AC Characteristics With Continuous Bus Control   | 2-39<br>2-40<br>2-45<br>2-46<br>2-47                                                         |
| 2 23. Bi Connector AC Characteristics with Continuous bus Control 2 | 2-40<br>2-45<br>2-46<br>2-47                                                                 |
| / $/$ $/$ $/$ $/$ $/$ $/$ $/$ $/$ $/$                               | 2-45<br>2-46<br>2-47                                                                         |
| 2-24. II connector Ac characteristics with bus control Exchange     | 2-45<br>2-46<br>2-47                                                                         |
| 2-26 Parallal I/O Connector II Pin Aggionments                      | 2-40                                                                                         |
| 2-20. Farallel 1/0 connector 12 Bin Assignments.                    | 5-47                                                                                         |
| 2-29 Parallel 1/0 Connector J2 rin Assignments                      | 2-40                                                                                         |
| 2-20, Parallel 1/0 Connector J1 DC Characteristics                  | 2-40                                                                                         |
| 2 - 29, rarallel 1/0 capling information                            | 2 50                                                                                         |
| 2-30. Serial 1/0 Connector J3 Pin Assignments                       | 2-30                                                                                         |
| 2-31. RS232C Cable Types                                            | 2-50                                                                                         |
| 2-32. ISBX Bus Connector J4 And J5 Pin Assignments                  | 2-51                                                                                         |
| 2-33. iSBX Bus Signal Descriptions                                  | 2-52                                                                                         |
| 3-1. I/O Port Addresses                                             | 3-3                                                                                          |
| 3-2. Typical PCI Mode or Command Instruction Subroutine             | 3-10                                                                                         |
| 3-3. Typical PCI Data Character Read Subroutine                     | 3-11                                                                                         |
| 3-4. Typical PCI Data Character Write Subroutine                    | 3-11                                                                                         |
| 3-5. Typical PCI Status Read Subroutine                             | 3-12                                                                                         |
| 3-6. Parallel I/O Interface Configurations                          | 3-14                                                                                         |
| 3-7. Typical PPI Initialization Subroutine                          | 3-17                                                                                         |
| 3-8. Typical PPI Port Read Subroutine                               | 3-17                                                                                         |
| 3-9. Typical PPI Port Write Subroutine                              | 3-17                                                                                         |
| 5-1. Replaceable Parts                                              | 5-1                                                                                          |
| 5-2. Manufacturer's Codes                                           | 5-3                                                                                          |
| A-1. Data Entries For The Decode PROM                               | A-3                                                                                          |

#### CHAPTER 1. GENERAL INFORMATION

### 1-1. INTRODUCTION

The iSBC 80/16 Single Board Computer is a complete computer system that is designed around the 8-bit 8080A-1 MOS microprocessor, clocked at a rate of 2.048 MHz.

The iSBC 80/16 board provides an iSBC 80/10B board replacement for many applications. The board contains 6 JEDEC-compatible memory chip sockets (for installation of up to 64k bytes of user-provided memory), a serial communications port providing an RS232C interface, two parallel I/O ports providing 48 individual I/O lines, two iSBX Bus connectors providing functional expansion by interfacing to all 8-bit iSBX Multimodule boards, and a Multibus interface supporting 8-bit data transfers. The board is shipped with 2k bytes of Static RAM installed into one of the JEDEC-compatible memory sockets.

The iSBC 80/16 board is compatible with the Multibus interface when the board is operated as the only master on the interface, and requires the use of a special Multibus interface control exchange mechanism if used with another bus master. The board receives one interrupt signal from the Multibus interface and is configurable for operation as a limited bus master in a system environment. Compatibility of the iSBC 80/16 board with the iSBC 80/10B board includes compatibility with most of the software designed for the iSBC 80/10B board.



Figure 1-1. iSBC<sup>®</sup> 80/16 Single Board Computer

1-1

#### 1-2. DESCRIPTION

The iSBC 80/16 Single Board Computer, shown in Figure 1-1, is an I/O intensive processor board designed around the 8080A-1 CPU. The iSBC 80/16 board can be configured for compatibility with the software and hardware functions provided by the iSBC 80/10B board, except for the current loop operation, AACK/ support, 2758 EPROM support, and 110 baud operation on the serial interface.

The features of the iSBC 80/16 board are listed in the following text.

- \* 8080A-1 CPU providing operation at 2.048 MHz clock frequency.
- \* Software compatible with the iSBC 80/10B Single Board Computer in most applications.
- \* Six JEDEC-compatible 24/28 pin sockets for installation of up to 64k bytes (maximum) of memory onto the board; 2k bytes of Static RAM is shipped with the board.
- Two iSBX Bus connectors providing interfaces to all 8-bit iSBX Multimodule boards.
- \* 48 programmable parallel I/O lines on two I/O connectors (J1 and J2) via the 8255A Programmable Peripheral Interface devices.
- \* 1 interrupt signal from the Multibus interface via the EXT INTR1/ signal line.
- \* 1 serial RS232C-compatible I/O port provided via the 8251A Programmable Communications Interface device.
- Multibus interface compatibility.

The 8080A-1 CPU is a 40-pin LSI device providing an interface with 8-bit systems. The 8080A-1 CPU contains six 8-bit general purpose registers. The 8-bit registers may be addressed individually or in pairs, providing both single and double precision operators. The 8080A-1 CPU supports a wide range of addressing modes and data transfer operations, and logical operations. The architecture of the 8080A-1 CPU allows you to control the address and data busses via the HOLD signal, a derivitive of the Bus Priority In signal (BPRN/) on the Multibus interface.

Two iSBX Bus interfaces are available on the iSBC 80/16 board via the J4 and J5 connectors. The iSBX Bus connectors allow expansion of the functionality of the iSBC 80/16 board in small increments by installing Multimodule boards such as the iSBX 311 Analog Input Multimodule Board, the iSBX 328 Analog Output Multimodule Board, the iSBX 350 Parallel I/O Multimodule Board, the iSBX 351 Serial I/O Multimodule Board, the iSBX 331 Fixed/Floating Point Math Multimodule Board, the iSBX 332 Floating Point Math Multimodule Board, and others. Each iSBX Bus connector is capable of interfacing to only 8-bit iSBX Multimodule boards.

The iSBC 80/16 board can hold a maximum of 64k bytes of memory in six JEDEC-compatible memory sockets. The six 24/28 pin IC sockets accommodate user-installation of read only memory, electrically erasable memory, or static RAM devices. The sockets may be filled with different memory components in three independent sets of two sockets. Configuration jumpers allow memory device size increments of 2k, 4k, 8k, or 16k bytes.

The iSBC 80/16 board includes 48 programmable parallel I/O lines implemented by means of two Intel 8255A-5 Programmable Peripheral Interface (PPI) devices. The I/O signals are jumper selectable to many combinations of unidirectional input/output and bidirectional ports. The I/O interface may be customized to meet specific peripheral requirements and, in order to take full advantage of the large number of possible I/O configurations, IC sockets are provided for installation of user-supplied I/O line drivers and terminators. This further enhances the flexibility of the parallel I/O interface by allowing combinations of optional line drivers and terminators to provide the required sink current, polarity, and drive/termination characteristics for each application. The 48 programmable I/O lines and signal ground lines are available at two 50-pin edge connectors (J1 and J2).

The RS232C-compatible serial I/O port at connector J3 is controlled and interfaced by an Intel 8251A Programmable Communications Interface (PCI) device. Integrated circuits U13 and U14 on the iSBC 80/16 board provide the serial RS232C interface termination for the J3 interface. The PCI is individually programmable for operation in synchronous or asynchronous data transmission modes.

In the synchronous mode the following features are programmable:

- a. Character length,
- b. Sync character (or characters), and
- c. Parity.

In the asynchronous mode the following features are programmable:

- a. Character length,
- b. Baud rate factor (clock divide ratios of 1, 16, or 64),
- c. Stop bits, and
- d. Parity.

In both the synchronous and asynchronous modes, the serial I/O port features half- or full-duplex, double buffered transmit and receive capability on an RS232C compatible interface. In addition, PCI error detection circuits can check for parity, overrun, and framing errors. The PCI transmit and receive clock rates are supplied by a jumper selectable baud rate generator. These clocks may optionally be supplied from an external source. The RS232C command lines, serial data lines, and signal ground lines are brought out to a 26-pin edge connector (J3).

Multibus interface control requests from another bus master are sensed in the iSBC 80/16 board via the Bus Priority In (BPRN/) signal. The jumperconfigured signal can suspend 8080A-1 CPU operation while the other master accesses the Multibus interface resources. Note that this bus exchange timing on the iSBC 80/16 board is not compatible with the requirements described in the INTEL MULTIBUS SPECIFICATION (see Figure 2-10).

### 1-3. SYSTEM SOFTWARE DEVELOPMENT

The development cycle of iSBC 80/16 Single Board Computer based products may be significantly reduced using an Intel Intellec Series II Microcomputer Development System (MDS) with an ISIS-II software package. The ISIS-II Software package includes the high level programming language PL/M 80. PL/M 80 allows programming in a natural, algorithmic language and eliminates the need to manage register usage or memory allocation. The programs can be written in a much shorter time than Assembly Language programs for a given application.

Program development may be performed on the Intel Personal Development System (iPDS) products, however, the iPDS products do not provide the ability to emulate as does the MDS.

#### 1-4. EQUIPMENT SUPPLIED

Each iSBC 80/16 board is shipped with a current revision of the schematic diagram for the board. Insert the current revision drawing into this manual. No other equipment is provided with the iSBC 80/16 board.

#### 1-5. EQUIPMENT REQUIRED

A list of components required to configure the iSBC 80/16 board is provided in Chapter 2. Because the iSBC 80/16 board is designed to satisfy a variety of applications, the user must purchase and install only those components required to satisfy his particular needs.

#### 1-6. SPECIFICATIONS

Specifications of the iSBC 80/16 Single Board Computer are listed in Table 1-1.

and and a second section of

Table 1-1. Specifications

| CPU                                     | Intel 8080A-1                                                                                                                                                                                         |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WORD SIZE                               |                                                                                                                                                                                                       |
| Instruction:<br>Data:<br>Address:       | 8, 16, or 24 bits.<br>8 bits.<br>16 bits.                                                                                                                                                             |
| SYSTEM CLOCK SPEED:                     | 2.048 MHz <u>+</u> 0.1%                                                                                                                                                                               |
| INSTRUCTION CYCLE TIME<br>At 2.048 MHz: | 1950 nanoseconds.                                                                                                                                                                                     |
| MEMORY ARRAY<br>On-board Memory:        | 6 JEDEC-compatible chip sockets hold<br>user-provided memory devices in 1kx8, 2kx8,<br>4kx8, 8kx8, 16kx8, or 32kx8 capacity. Sockets<br>must be configured in pairs; 3 independent<br>pairs possible. |
|                                         | Note: Installation of lkx8 and 32kx8 devices<br>requires programming a decode PROM. Refer to<br>Table 2-5 for a list of devices supported by<br>the decode PROM in the as-shipped configuration       |
| On-board Static RAM:                    | JEDEC-compatible Static RAM devices; either<br>2kx8 or 8kx8. One 2k by 8 Static RAM is<br>provided in socket U45. Refer to paragraph<br>2-12 for more information.                                    |
| On-board E <sup>2</sup> PROM:           | JEDEC-compatible E <sup>2</sup> PROM devices in socket<br>pair U43/U44 and/or U45/U46. Refer to<br>paragraph 2-12 for more information.                                                               |
| MAXIMUM MEMORY<br>ADDRESS RANGE         | 64k bytes; 0000 to FFFFH. Addresses at each<br>JEDEC-compatible memory socket depends on the<br>type of decode PROM operation selected.                                                               |
| I/O CAPABILITY                          |                                                                                                                                                                                                       |
| Parallel:                               | 48 programmable I/O lines using two 8255A PPI<br>devices and parallel I/O connectors J1 and J2.                                                                                                       |
| Serial:                                 | l programmable RS232C-compatible interface using the 8251A PCI device.                                                                                                                                |
| Expansion:                              | 2 iSBX Bus connectors providing expansion via<br>either single-wide or double-wide 8-bit iSBX<br>Multimodule boards.                                                                                  |

.

### Table 1-1. Specifications (continued)

| SERIAL COMMUNICATIONS<br>CHARACTERISTICS |                                                                                                              |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Synchronous:                             | 5 to 8 bit characters; internal or external character synchronization; automatic sync bit insertion.         |
| As ynchronous :                          | 5 to 8 bit characters; break character<br>generation; 1, 1 1/2, or 2 stop bits; false<br>start-up detection. |
| Baud Rates:                              |                                                                                                              |
|                                          |                                                                                                              |

| Output    | Bauc                  | l Rates |           |  |
|-----------|-----------------------|---------|-----------|--|
| Frequency | Sync Mode   Asynchron |         | ious Mode |  |
| (in kHz)  | (x1)                  | (x16)   | (x64)     |  |
|           |                       |         |           |  |
| 207.0     |                       | 10000   | (000      |  |
| 307.2     |                       | 19200   | 4800      |  |
| 153.6     |                       | 9600    | 2400      |  |
| 76.8      |                       | 4800    | 1200      |  |
| 38.4      | 38400                 | 2400    | 600       |  |
| 19.2      | 19200                 | 1200    | 300       |  |
| 9.6       | 9600                  | 600     | 150       |  |
| 4.8       | 4800                  | 300     | 75        |  |
|           |                       |         |           |  |
| 460.8     |                       |         | 7200      |  |
| 230.4     |                       | 14400   | 3600      |  |
| 115.2     |                       | 7200    | 1800      |  |
| 57.6      |                       | 3600    | 900       |  |
| 28.8      | 28800                 | 1800    | 450       |  |
| 14.4      | 14400                 | 900     | 225       |  |
| 7.2       | 7200                  | 450     | 112.5     |  |
|           |                       |         |           |  |

### PHYSICAL CHARACTERISTICS

| Width:     | 30.48 cm. (12.00 in.) |
|------------|-----------------------|
| Length:    | 17.15 cm. (6.75 in.)  |
| Thickness: | 1.27 cm. (0.50 in.)   |
| Weight:    | 371 gm. (13.0 oz.)    |

| Table | 1-1. | Specifications | (continued) | ١ |
|-------|------|----------------|-------------|---|
|       |      | opectricacións | (concruded) | , |

| ENVIRONMENTAL REQUIREMENT                                         | 'S                                                                                                                                      |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Operating Temperature:                                            | 0°C to 55°C                                                                                                                             |
| Relative Humidity:                                                | to 90%, non-condensing                                                                                                                  |
| ELECTRICAL CHARACTERISTIC<br>DC Power Requirements:               | S                                                                                                                                       |
| iSBC 80/16 board <sup>1</sup><br>Without memory devices           | +5V +12V -5V <sup>2</sup> -12V<br>(All voltages +/- 5%)<br>Icc=1.95A Idd=160mA Ibb=0mA Iaa=100mA                                        |
| Notes: 1. Excludes power<br>driver/terminat<br>2. The Vbb power i | requirements for byte-wide devices, I/O<br>tor devices, and iSBX Multimodule boards.<br>Is required only when using 2708 EPROM devices. |



### CHAPTER 2. PREPARATION FOR USE

### 2-1. INTRODUCTION

This chapter provides instructions for preparing the iSBC 80/16 Single Board Computer for use in a user-defined environment. Included in this chapter are instructions on unpacking and inspection; installation considerations; component installation; jumper configuration; interface configuration for the Multibus, the iSBX bus, the parallel I/O, and the serial I/O interfaces; connector information; serial I/O cabling information; parallel I/O cabling information; and board installation information. Ensure that you have a firm understanding of the contents of the entire chapter before beginning the configuration and installation.

#### 2-2. UNPACKING AND INSPECTION

Inspect the shipping carton immediately upon receipt for evidence of mishandling during transit. If the shipping carton is severely damaged or waterstained, request that the carrier's agent be present when the carton is opened. If the carrier's agent is not present when the carton is opened and the contents of the carton are damaged, keep the carton and the packing material for the agent's inspection.

For repair to a product damaged in shipment, contact the Intel Product Service Center to obtain a Return Authorization Number and further instructions. Telephone numbers for the various centers are listed in Chapter 5 of this manual. A purchase order will be required to complete the repair. A copy of the purchase order should be submitted to the carrier with your claim.

It is suggested that the salvageable shipping cartons and packing material be saved for future use in the event that the product must be shipped.

When unpacking your iSBC 80/16 board, you will find a current copy of the schematic drawing for the board. Place that copy of the schematic drawing into this manual.

#### 2-3. INSTALLATION CONSIDERATIONS

Installation considerations such as power requriements, cooling requirements, physical size requirements, and user-furnished components for the iSBC 80/16 board are outlined in the following paragraphs.

#### 2-4. POWER REQUIREMENTS

The iSBC 80/16 board normally requires a +5 volt (1.95 A) power source, a +12 volt (160 mA) power source, and a -12 volt (100 mA) power source. The iSBC 80/16 board uses the -12 volt supply and an on-board regulator to provide a local -5 volt power source for the 8080A-1 CPU. All voltages, including the -5 volts for the 2708 devices, are drawn from the Multibus interface.

The +12 volt power is required for the clock generator device, the 8080A-1 CPU, and the RS232C interface driver. The -12 volt power is required for the RS232C interface receiver and for the -5 volt regulator. The current requirements for the +12 volt and the +5 volt supplies increase if an iSBX Multimodule board is installed.

#### 2-5. COOLING REQUIRMENTS

The iSBC 80/16 board dissipates 937 (maximum) gram-calories of heat per minute (3.79 BTU per minute) with all worst case memory devices and iSBX Multimodule boards installed. Adequate circulation of air must be provided to prevent a temperature rise above 55°C (131°F). Typically, a minimum air flow of 200 linear feet per minute will satisfy these cooling requirements. The system chassis units available from Intel include fans that provide adequate intake and exhaust of ventilating air.

#### 2-6. PHYSICAL DIMENSIONS

The outside dimensions of the iSBC 80/16 board are as follows:

| a. | Width:     | 30.48 cm (12.00 inches)          |
|----|------------|----------------------------------|
| b. | Length:    | 17.15 cm (6.75 inches)           |
| c. | Thickness: | 1.27 cm (0.50 inch)              |
|    |            | 2.91 cm (1.16 inches) board with |
|    |            | iSBX Multimodule board           |

Greater detail of the outside dimensions of the iSBC 80/16 board may be obtained from the INTEL MULTIBUS SPECIFICATION.

### 2-7. USER-FURNISHED COMPONENTS

The user-furnished components required to configure all intended applications of the iSBC 80/16 board are listed in Table 2-1. Table 2-2 contains a list of the connector manufacturers from which you may obtain parts to interface with the P1, P2, J1, J2, J3, J4, and J5 connectors on the iSBC 80/16 board. Cable configuration information for serial I/O connector J3 and parallel I/O connectors J1 and J2 is listed in paragraph 2-30 through 2-33. Figure 2-1 shows the mounting locations on the iSBC 80/16 board for each of the user-provided components. Only those components required to satisfy the application need be installed.

When installing the integrated circuit packages into the sockets on the iSBC 80/16 board, ensure that pin 1 of the chip is oriented closest to the white dot (indicating pin 1 of the socket) that is silk-screened onto the board.



If installing 24-pin devices into the 28-pin EPROM sockets, refer to paragraph 2-9 for installation information.



# Table 2-1. User-Furnished Components

| F           |                                    |                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                |
|-------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item<br>No. | Item                               | Description                                                                                                                                                                                                                                                                                                                                      | Function                                                                                                                                                                                                                                                                                       |
| 1           | iSBC 604/614<br>iSBC 608/618       | Modular Backplane and Cardcage.<br>Includes 4 or 8 slots with bus<br>terminators.                                                                                                                                                                                                                                                                | Provides power input and<br>Multibus signal interface<br>between the CPU board and<br>up to 15 other boards.                                                                                                                                                                                   |
| 2           | Connector<br>(mates<br>with Pl)    | See Multibus Connector details<br>in Table 2-2.                                                                                                                                                                                                                                                                                                  | Power inputs and Multibus<br>signal interface. Not<br>required if the CPU board<br>is installed in an Intel<br>cardcage/backplane.                                                                                                                                                             |
| 3           | Connector<br>(mates<br>with P2)    | See Auxiliary Connector details<br>in Table 2-2.                                                                                                                                                                                                                                                                                                 | Used for special interface<br>functions.                                                                                                                                                                                                                                                       |
| 4           | Memory<br>Chips                    | 2, 4, or 6 each of the<br>following types:<br><u>EPROM</u><br>2708 1kx8<br>2716 2kx8<br>2732A 4kx8<br>2764 8kx8<br>27128 16kx8<br>32kx8 (when available)<br>2, 4, or 6 each of the<br>following types: Static<br>RAMs or E <sup>2</sup> PROM devices,<br>in capacities as follows:<br><u>STATIC and E<sup>2</sup>PROM</u><br><u>2kx8</u><br>8kx8 | Ultraviolet Erasable PROM<br>(EPROM) for dedicated<br>program storage. Use of<br>2708 devices is restricted<br>to four sockets.<br>E <sup>2</sup> PROM or Static RAM<br>for data storage. Refer<br>to paragraph 2-9. Use of<br>E <sup>2</sup> PROM devices is re-<br>stricted to four sockets. |
| 5           | Connector<br>(mates<br>with J3)    | See serial connector cabling<br>details in Table 2-2.                                                                                                                                                                                                                                                                                            | Provide compatible cables<br>for serial I/O interface<br>to the 8251A PCI device.                                                                                                                                                                                                              |
| 6           | Connector<br>(mates<br>with J1,J2) | See parallel connector cabling<br>details in Table 2-2.                                                                                                                                                                                                                                                                                          | Provide compatible cables<br>for parallel I/O signal<br>interface to the 8255A PPI<br>devices.                                                                                                                                                                                                 |
|             |                                    | +                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                |

| []          |                                  |                                                                                                                                                                                                     | ·····                                                                                                                                                                       |
|-------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Item<br>No. | l<br>Item                        | Description                                                                                                                                                                                         | Function                                                                                                                                                                    |
| 7           | Line<br>Drivers                  | NumberTypeCurrentSN7403I, OC16 mASN7400I16 mASN7408NI16 mASN7409NI, OC16 mASN7437I48 mASN7438I, OC48 mA                                                                                             | The parallel I/O ports<br>E5, E6, E8, E9, and EA<br>are affected. Requires<br>two line drivers for each<br>8-bit parallel output port.                                      |
| 8           | Line<br>Termin-<br>ators         | Interface parallel I/O port<br>Intel 8255A PPI devices. R<br>(220/330 ohm) or two iSBC 9<br>8-bit parallel input port.<br>$iSBC 901 \xrightarrow{+5V}{220}$                                         | s E5, E6, E8, E9, and EA with<br>equires two iSBC 901 Dividers<br>02 Pull-Ups (lk ohm) for each<br>ISBC 902                                                                 |
| 9           | External<br>Timing<br>Capacitors | Capacitors C32, C33, C34, a<br>required when installing 28<br>chip sockets U43, U44, U45,<br>to manufacturer's specifica<br>Note that 2817A E <sup>2</sup> PROM devi<br>installation of these capac | nd C35 provide timing functions<br>17 E <sup>2</sup> PROM devices into memory<br>and U46, respectively. Refer<br>tions for capacitor values.<br>ce do not require<br>itors. |
| 10          | Line Driver<br>Receiver          | The iSBC 80/16 board includ<br>Transceiver in socket U2 as<br>Connector J1. The interfac<br>non-inverting operation by<br>Transceiver into the socket                                               | es an inverting 8287 Octal Bus<br>the interface to port A of<br>e may be configured for<br>installing an 8286 Octal Bus<br>at U2.                                           |

# Table 2-1. User-Furnished Components (continued)

| Function                          | ∦ of<br>Pins | Centers<br>Inches | Connector<br>Type | Vendor<br>Name                 | Vendor<br>Number                                                |
|-----------------------------------|--------------|-------------------|-------------------|--------------------------------|-----------------------------------------------------------------|
| Parallel<br>Connectors<br>(J1,J2) | 25/50        | 0.1               | Wirewrap          | TI<br>VIKING                   | H311125<br>3VH25/1JND5                                          |
| Parallel<br>Connectors<br>(J1,J2) | 25/50        | 0.1               | Soldered          | AMP<br>TI<br>VIKING            | 2-583485-6<br>H312125<br>2VH25/1JV5                             |
| Parallel<br>Connectors<br>(J1,J2) | 25/50        | 0.1               | Flat Crimp        | AMP<br>Ansley<br>3m<br>3m      | 88083-1<br>609-5015<br>3415-0000 (ears)<br>3415-0001 (w/o ears) |
| Serial<br>Connector<br>(J3)       | 13/26        | 0.1               | Wirewrap          | TI                             | Н311113                                                         |
| Serial<br>Connector<br>(J3)       | 13/26        | 0.1               | Soldered          | TI<br>AMP                      | H312113<br>1-583485-5                                           |
| Serial<br>Connector<br>(J3)       | 13/26        | 0.1               | Flat Crimp        | 3M<br>Amp<br>Ansley            | 3462-0001<br>88106-1<br>609-2615                                |
| Multibus<br>Connector<br>(Pl)     | 43/86        | 0.156             | Soldered          | VIKING<br>Elfab<br>Viking      | 2KH43/9AMK12<br>BS1562D43PBB<br>2VH43/1AV5                      |
| Multibus<br>Connector<br>(P1)     | 43/86        | 0.156             | Wirewrap          | ELFAB<br>EDAC<br>ELFAB<br>EDAC | BW1562D43PBB<br>337086540201<br>BW1562A43PBB<br>337086540202    |
| Auxiliary<br>Connector<br>(P2)    | 30/60        | 0.1               | Soldered          | ELFAB<br>EDAC                  | BS1020A30PBB<br>345060524802                                    |

## Table 2-2. User-Furnished Connector Information

| Function                                                                                                                                                                                               | ∦ of<br>Pins | Centers<br>Inches | Connector<br>Type | Vendor<br>Name                | Vendor<br>Number                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------|-------------------|-------------------------------|----------------------------------------------------------|
| Auxiliary<br>Connector<br>(P2)                                                                                                                                                                         | 30/60        | 0.1               | Wirewrap          | ELFAB<br>EDAC<br>TI<br>VIKING | BS1020D30PBB<br>345060540201<br>H421121-30<br>3KH30/9JNK |
| iSBX Bus<br>Connector<br>8-bit                                                                                                                                                                         | 36           | 0.1               | Soldered          | VIKING<br>VIKING              | 000292-0001 male<br>000291-0001 female                   |
| Notes: Pin numbers appearing on the connector may not agree with the<br>numbers on the board; notice that the even pin numbers are on the<br>component side of the parallel and serial I/O connectors. |              |                   |                   |                               |                                                          |

Wirewrap pin lengths are not guaranteed to conform to Intel

### Table 2-2. User-Furnished Connector Information (continued)

#### 2-8. USER-FURNISHED COMPONENT INSTALLATION

packaging standards.

Instructions for installing the user-provided components (memory and line driver/terminator devices) onto the iSBC 80/16 board are contained in the following paragraphs. When installing these components, ensure that pin 1 of the component is closest to the white dot indicating pin 1 of the respective IC socket, unless otherwise noted.

### CAUTION

All MOS devices such as EPROM and RAM devices are highly susceptible to damage from static electricity. Use extreme caution when installing MOS devices in a low humidity environment. Always ground yourself before handling MOS devices to ensure that a static charge build-up is not dissipated through or around the MOS devices.

### 2-9. Memory Device Installation

A maximum of 64k bytes of memory may be installed into the JEDEC-compatible memory sockets U41 through U46 on the iSBC 80/16 board and may consist of several different types of memory devices. Possible memory devices that can be installed onto the board include EPROM devices, E<sup>2</sup>PROM devices, and Static byte-wide RAM devices. However, in selecting memory devices for installation into the memory sockets, you must adhere to two restrictions: 1) the memory sockets must be jumper-configured in pairs, and 2) not all types of devices may be installed into each chip socket.

The iSBC 80/16 board contains six JEDEC memory sockets into which you can install memory devices. Sockets U41 and U42 accept all types of EPROM and Static RAM devices. In addition to these types of devices, the sockets at U43, U44, U45, and U46 also accept  $E^{2}$ PROM devices. If 2708 EPROM devices are installed, the board accepts up to four, and those four must be installed into memory chip sockets U41, U42, U43, and U44. The jumper configurations and other considerations required for each type of memory device are outlined in later sections of this chapter.



The iSBC 80/16 board is designed to accommodate both 24- and 28-pin JEDEC-compatible memory components in the same socket. The 24-pin component must be installed as shown in Figure 2-2; pin 1 of the component should line up with pin 3 of the socket.

The JEDEC memory sockets may be configured to provide three independent sections of memory address space. Figure 2-3 shows the three pairs of JEDEC memory sockets and the actual orientation of the sockets on the iSBC 80/16 board.



Figure 2-2. Memory Device Installation



Figure 2-3. JEDEC Memory Socket Pairs

The memory address space at each pair of sockets can vary depending on the operation of the decode PROM (U33) on the board. Jumper connections allow configuration of the address and control signals to the JEDEC memory sockets. The following paragraphs describe the jumper configurations required for each component. You must remember to configure the decode PROM jumpers to select the proper operating mode for the decode PROM on the iSBC 80/16 board. A detailed description of the operating modes available and the jumper configurations required to select each mode of operation of the decode PROM is provided in paragraph 2-13.

As shipped from the factory, the iSBC 80/16 board is configured to accept four user-provided 2716 EPROM devices at sockets U41, U42, U43, and U44 and to accept two 2k by 8 bit Static RAM devices in sockets U45 and U46 (Note: the 2k by 8 bit Static RAM at U45 is provided with the board). This configuration places the local EPROM at memory addresses 0000 through lFFFH and the local RAM at memory addresses 3000H through 3FFFH; 3800H through 3FFFH are installed when shipped.

If a different type of configuration is required, the decode PROM provides you with seven readily available options that you can select by reconfiguring the jumpers as described in paragraph 2-13. Reference the special instructions for 2708 and E<sup>2</sup>PROM devices if either type of memory device is installed into the JEDEC memory sockets. Figure 2-4 shows some examples of memory configurations that are available without reprogramming the decode PROM.

After selecting the memory device type to best suit your application, carefully insert each device into its socket.



Never insert MOS devices into a board when power is applied. Doing so could damage the devices.

| Chip<br>Sockets | Chip<br>Type | Address<br>Range |         |      |              |      |          |          |          |          |          |      |              |              |
|-----------------|--------------|------------------|---------|------|--------------|------|----------|----------|----------|----------|----------|------|--------------|--------------|
|                 |              | 0000             |         | 0000 |              | 0000 |          | 0000     |          | 0000     |          | 0000 | 1            | 0000         |
| U41             | 2716         | 1                | 2732    |      | 2764         |      | 27128    |          | 2764     |          | 27128    |      | 27128        |              |
|                 |              | 07FF             |         | OFFF |              | 1FFF |          | 3FFF     |          | 1FFF     |          | 3FFF |              | 3FFF         |
|                 |              | 0800             |         | 1000 |              | 2000 |          | 4000     |          | 2000     |          | 4000 |              | 4000         |
| U42             | 2716         |                  | 2732    |      | 2764         |      | 27128    |          | 2764     |          | 27128    |      | 27128        |              |
|                 |              | OFFF             |         | 1FFF |              | 3FFF |          | 7FFF     |          | 3FFF     |          | 7FFF |              | 7FFF         |
|                 |              | 1000             |         | 2000 |              | 4000 |          | 8000     |          | 4000     |          | 8000 |              | 8000         |
| U43             | 2716         |                  | 2732    |      | 2764         |      | 27128    |          | 2764     |          | 27128    |      | 8kx8<br>SRAM |              |
|                 |              | 17FF             |         | 2FFF |              | 5FFF |          | BFFF     |          | 5FFF     |          | BFFF |              | 9FFF         |
| 1144            | 2716         | 1800             |         | 3000 | 0764         | 6000 | % of     | C000     | 2764     | 6000     | <b>F</b> |      | 0            | A000         |
| 044             | 2/10         | 1FFF             | 2732    |      | 2704         | 7FFF | 27128    | EFFF     |          | 7FFF     | Socket   |      | SRAM         |              |
|                 |              |                  |         | 3FFF |              | £    | V////    |          | V////    | 1        |          |      |              | BFFF         |
| _               |              | 3800             |         | 4800 |              | F800 |          | F800     | Tara     | E000     |          | E000 |              | E000         |
| U45             | SRAM         |                  | SRAM    |      | SRAM         |      | SRAM     |          | SRAM     |          | SRAM     |      | SRAM         |              |
|                 |              | 3FFF             |         | 4FFF |              | FFFF |          | FFFF     |          | FFFF     | •••••    | FFFF |              | FFFF         |
|                 |              | 3000             |         | 4000 |              | F000 |          | F000     |          | C000     |          | C000 |              | <u>c</u> 000 |
| U46             | 2kx8<br>SRAM |                  | SRAM    | 1    | 2kx8<br>SRAM |      | SRAM     | 1        | SRAM     |          | SRAM     |      | SRAM         |              |
|                 |              | 37FF             | •••••   | 47FF | -            | F7FF | -        | F7FF     |          | DFFF     |          | DFFF |              | DFFF         |
| _               | -            | <b></b>          |         |      | -            |      |          | <b>-</b> |          | <b>-</b> |          |      |              |              |
| C               | DOPT = 1     | 11 D             | OPT = 1 | 10   | DOPT = 1     | 01   | DOPT = 1 | 00       | DOPT = 0 | 11       | DOPT = 0 | 10   | DOPT = 0     | 01           |
|                 | •            |                  | 2       |      | 3            |      | 4        |          | 5        |          | 0        |      | '            |              |
|                 |              |                  |         |      |              |      |          |          |          |          |          |      |              | 1005         |

Notes: The number listed under each configuration example is the input configuration required at the decode PROM to obtain that memory map. Refer to Table 2-5 for more information. In option number 4, the upper 3/4 of the address space in the fourth 27128 (socket U44) is overlayed by Static RAM and not used.

Figure 2-4. JEDEC Memory Socket Configuration Examples

### 2-10. Line Driver Installation

In the as-shipped configuration, the iSBC 80/16 board contains RS232C driver and receiver devices for the serial RS232C interface on the J3 connector and contains an 8287 Octal Bus Transceiver performing part of the parallel interface to the J1 connector. You must provide line driver and/or receiver devices for the remainder of the J1 connector interface (chip sockets U3, U4, U5, and U6) and for all of the J2 connector interface (chip sockets U7, U8, U9, U10, U11, and U12).

The parallel I/O interface at connector Jl includes four 14-pin chip sockets (U3 through U6) for installation of user provided line drivers and terminators to configure the I/O port signals on Port B and Port C of the 8255A PPI device. Table 2-1 lists some of the common types of line drivers and terminators that may be installed. The iSBC 80/16 board includes an 8287 Octal Bus Transceiver device (U2) that interfaces the Port A I/O signals to/from the 8255A PPI.

The parallel I/O interface at connector J2 includes six 14-pin chip sockets (U7 through U12) for installation of user provided line drivers and terminators to configure the I/O port signals on Port A, Port B, and Port C (respectively) of the 8255A PPI device. Table 2-1 lists some of the common types of line drivers and terminators that may be installed. Table 2-3 lists the chip sockets and shows their correlation to the parallel port interface signals.

| 8255A PPI Device                                                                                                                                                                  | Port<br>Number      | Driver/Receiver<br>Socket | Operating Modes<br>Available                                                                                         |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| U19, Connector J1                                                                                                                                                                 | Port A              | U2 (8287)                 | Mode 0 Input<br>Mode 0 Output (Latched)<br>Mode 1 Input (Strobed)<br>Mode 1 Output (Latched)<br>Mode 2 Bidirectional |  |  |  |
| U19, Connector J1                                                                                                                                                                 | Port B              | υ5, υ6                    | Mode O Input<br>Mode O Output (Latched)<br>Mode 1 Input (Strobed)<br>Mode 1 Output (Latched)                         |  |  |  |
| U19, Connector J1                                                                                                                                                                 | Port C <sup>2</sup> | U3, U4                    | Mode 0 8-bit Input<br>Mode 0 8-bit Output (latched)                                                                  |  |  |  |
| U20, Connector J2                                                                                                                                                                 | Port A              | U7, U8                    | Mode 0 8-bit Input<br>Mode 0 8-bit Output (Latched)                                                                  |  |  |  |
| U20, Connector J2                                                                                                                                                                 | Port B              | U11, U12                  | Mode 0 8-bit Input<br>Mode 0 8-bit Output (Latched)                                                                  |  |  |  |
| U20, Connector J2                                                                                                                                                                 | Port C              | U9, U1O                   | Mode 0 8-bit Input<br>Mode 0 8-bit Output<br>Mode 0 4-bit In, 4-bit Out<br>Mode 0 4-bit Out, 4-bit In                |  |  |  |
| Notes: Refer to Table 2-1 for a list of chip types that may be installed<br>into the Driver/Terminator sockets.<br>The control signals for modes 1 and 2 depend on ports A and B. |                     |                           |                                                                                                                      |  |  |  |

Table 2-3. Parallel Port Receiver/Driver Socket Assignment

### 2-11. JUMPER CONFIGURATIONS

The iSBC 80/16 board provides a variety of jumper-selectable options to allow user-configuration of the board for a particular application. Table 2-4 lists all jumpers on the iSBC 80/16 board in numerical order and provides a short description of each. Figure 2-5 shows the approximate location of each of the jumper posts. Some of the jumper functions and configuration requirements are detailed in subsequent paragraphs.



Figure 2-5. Jumper Location Diagram

Table 2-4. Jumper Listing By Numerical Order

| Jumper<br>Number | Description                                                                                                                                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E1-E2*           | Provides a nominal 10 millisecond timeout before generating                                                                                                                                                                |
| E3-E8*           | a READY input to the 8080A-1 GPU.<br>Connects Port C bit 7 (Port address E6) from the 8255A PPI                                                                                                                            |
| E4-E9*           | Connects Port C bit 5 (Port address E6) from the 8255A PPI<br>to parallel interface socket U3 and to Connector J1, pin 27.                                                                                                 |
| E5-E10*          | Connects Port C bit 1 (Port address E6) from the 8255A PPI                                                                                                                                                                 |
| E6-E11*          | Connects Port C bit 0 (Port address E6) from the 8255A PPI                                                                                                                                                                 |
| E7-E12*          | to parallel interface socket US and to Connector JI, pin 25.<br>Provides a constant LOW signal level (LOWLVL2), disabling<br>generation of the 8255A interrupt request signal (INT55) to<br>the interrupt concretion logic |
| E13-E14          | Connects the Power Fail Sense Reset signal (PFSR/) to the P2 connector.                                                                                                                                                    |
| E15              | Provides access to the selectable length (either 1 mS or 10 mS duration) interrupt request output signal (MST) from [1]6.                                                                                                  |
| E16-E21*         | Connects Port C bit 4 (Port address E6) from the 8255A PPI<br>to parallel interface seeket U4 and to Connector II pin 21                                                                                                   |
| E17-E22*         | Connects Port C bit 6 (Port address E6) from the 8255A PPI                                                                                                                                                                 |
| E18-E23*         | Connects Port C bit 2 (Port address E6) from the 8255A PPI                                                                                                                                                                 |
| E19-E24*         | Connects Port C bit 3 (Port address E6) from the 8255A PPI<br>to parallel interface socket U4 and to Connector II, pin 17                                                                                                  |
| E20-E25*         | Provides a constant LOW signal level (LOWLVL2), disabling<br>generation of the 8255A interrupt request signal (INT55) to<br>the interrupt generation logic.                                                                |
| E26-E27*         | Connects the "running" signal to the driver input for LED<br>DS1; a high input to E27 lights the LED indicator.                                                                                                            |
| E28              | Access for Port C bit 1 (Port address EA) between the 8255A<br>PPI and parallel interface socket U10 (to Connector J2, pin<br>23).                                                                                         |
| E29              | Configures one of the three mode select signals (DOPT2) for<br>the proper decode PROM operation; may be connected to $+5$ (no<br>jumper installed) ground (E207) or parallel port control                                  |
| E30              | Access for Port C bit 0 (Port address EA) between the 8255A<br>PPI and parallel interface socket Ul0 (to Connector J2, pin                                                                                                 |
| E32              | Access for Port C bit 2 (Port address EA) between the 8255A<br>PPI and parallel interface socket U10 (to Connector J2, pin                                                                                                 |
| E34              | Access for Port C bit 3 (Port address EA) between the 8255A<br>PPI and parallel interface socket U10 (to Connector J2, pin<br>19).                                                                                         |

Table 2-4. Jumper Listing By Numerical Order (continued)

.

| Jumper<br>Number    | Description                                                                                                                                                                                                                       |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E31-E37             | Configures one of the three mode select signals (DOPTO) for<br>the proper decode PROM operation; connected to +5 volts (no<br>jumper installed), ground (when installed), or parallel port                                        |
| E33-E39             | control.<br>Configures one of the three mode select signals (DOPT1) for<br>the proper decode PROM operation; connected to +5 volts (no<br>jumper installed), ground (when installed), or parallel port                            |
| E35-E36*<br>E38     | Provides a LOW signal level to the driver input for LED DS2<br>disabling its use; a high input to E36 lights the LED.<br>Controls the enabling/disabling of the shadow EPROM feature;                                             |
|                     | a low signal level disables the normally active memory chip selects.                                                                                                                                                              |
| E40                 | Clears the timeout interrupt latch when LOW; may be controlled via parallel port.                                                                                                                                                 |
| E41-E42             | Places +5 volts on Connector J2, pin 1.                                                                                                                                                                                           |
| E43-E42*            | Places ground on Connector J2, pin 1.                                                                                                                                                                                             |
| E44-E45             | Enables the Receive Clock signal (RXC) to be sent off-board (via Connector J3, pin 8) when installed.                                                                                                                             |
| E46-E51             | Connects the Chassis Ground signal (CHASSIS GND on Connector J3, pin 1) and the iSBC 80/16 board ground, when installed.                                                                                                          |
| E47 to E50,         |                                                                                                                                                                                                                                   |
| and E52 to          |                                                                                                                                                                                                                                   |
| E59                 | Select the required output frequency from the baud rate generator logic; refer to Table 2–14 for more detail.                                                                                                                     |
| E60-E61*            | Selects a divide by 15 count-value for the baud rate generator.                                                                                                                                                                   |
| E62-E61             | Selects a divide by 10 count-value.                                                                                                                                                                                               |
| E63-E64             | Allows the RTS signal to provide a CTS signal to the 8251A PCI device.                                                                                                                                                            |
| E63-E69*            | Allows the Request-To-Send (RTS/) signal to be sent<br>off-board; connects Request-To-Send from the 8251A to the<br>Clear-To-Send (CTS) signal line at Connector J3, pin 9.                                                       |
| E64-E65*            | Allows the Clear-To-Send (CTS/) signal to drive off-board;<br>connects Clear-To-Send (CTS/) from the 8251A to the<br>Request-To-Send (RTS) signal line at Connector J3, pin 7.                                                    |
| E66-E67             | Allows the Transmit Clock signal (TXC/) to originate from<br>off-board; connects the Transmit Clock input to the 8251A<br>PCI with the TXC/DTR signal on Connector J3, pin 14 when                                                |
| E67-E68*            | Allows the Data Set Ready signal (DSR/) to originate from<br>off-board; connects the Data Set Ready input to the 8251A<br>PCI with the TXC/DTR signal line on Connector J3, pin 14,<br>when used as a Data Terminal Ready signal. |
| E69-E70<br>E71-E78* | Activates the CTS/ signal on the Jl connector.<br>Allows the Receive Clock signal (RXC/) to originate from the<br>on-board baud rate generator output.                                                                            |

Table 2-4. Jumper Listing By Numerical Order (continued)

| Jumper<br>Number | Description                                                                                                                                                                            |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E71-E72          | Allows the Receive Clock signal (RXC/) to originate from                                                                                                                               |
| E73-E74*         | Disables generation of an interrupt request as a result of<br>the SBXBINTO signal from the iSBX Bus Connector J4, pin 14,                                                              |
| E75-E74          | Allows generation of an interrupt request as a result of the<br>SBXBINTO signal from the iSBX Bus Connector .14, pin 14.                                                               |
| E76-E77*         | Allows the Transmit Clock signal (TXC/) to originate from<br>on-board; connects the Transmit Clock output from the baud                                                                |
| E79-E80*         | rate generator to the 8251A PCI.<br>Disables generation of an interrupt request signal as a<br>result of the SBXBINT1 signal from the iSBX Bus Connector<br>J4. pin 12.                |
| E81-E80          | Allows generation of an interrupt request signal as a result<br>of the SBXBINT1 signal from the iSBX Bus Connector J4, pin<br>12.                                                      |
| E82-E84          | Enables the Transmit Buffer Empty signal (TXE) to generate<br>the 8251A PCI interrupt signal (INT51/) to the interrupt                                                                 |
| E83-E84          | Logic and to the 8080A-1 CPU.<br>Enables the Transmitter Ready signal (TXRDY) to generate the<br>8251A PCI interrupt signal (INT51/) to the interrupt logic<br>and to the 8080A-1 CPU. |
| E85-E84*         | Disables generation of the 8251A PCI interrupt signal                                                                                                                                  |
| E86-E87*         | Disables generation of an interrupt request signal as a<br>result of the SBXAINT1 signal from the iSBX Bus Connector                                                                   |
| E88-E87          | Allows generation of an interrupt request signal as a result<br>of the SBXAINT1 signal from the iSBX Bus Connector J5, pin<br>12.                                                      |
| E89-E90          | Enables the Receiver Ready signal (RXRDY) to generate the 8251A PCI interrupt signal (INT51/) to the interrupt logic                                                                   |
| E91-E90*         | Disables generation of the 8251A PCI interrupt signal                                                                                                                                  |
| E92-E93*         | Disables generation of an interrupt request signal as a<br>result of the SBXAINTO signal from the iSBX Bus Connector                                                                   |
| E94-E93          | J5, pin 14.<br>Allows generation of an interrupt request signal as a result<br>of the SBXAINTO signal from the iSBX Bus Connector J5, pin<br>14.                                       |
| E95              | Accesses the SBXBOPT1 signal on pin 28 of the iSBX Bus<br>Connector J4.                                                                                                                |
| E96              | Accesses the SBXBOPTO signal on pin 30 of the iSBX Bus<br>Connector J4.                                                                                                                |
| E97-E98          | Forces insertion of one wait-state into all bus cycles.                                                                                                                                |

Table 2-4. Jumper Listing By Numerical Order (continued)

| Jumper<br>Number  | Description                                                                                                                                                                                                            |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E99-E100*         | Provides a common reset signal (INIT/) for the iSBC 80/16<br>board and the Multibus interface (via Connector Pl, pin 14)<br>when the import is installed                                                               |
| E101-E102*        | Configures the 8287 Bus Transceiver on Port A of the U19<br>8255 PPI as an output port.                                                                                                                                |
| E103-E102         | Allows 8255A PPI Port C, bit 6 to control the direction of<br>the 8287 Bus Transceiver for Port A of the 8255A PPI; if bit<br>6 is LOW, Port A is an output port, if Port C bit 6 is HIGH,<br>Port A is an input port. |
| E104              | Accesses the SBXAOPT1 signal on pin 28 of the iSBX Bus<br>Connector J5.                                                                                                                                                |
| E105              | Accesses the SBXAOPTO signal on pin 30 of the iSBX Bus<br>Connector J5.                                                                                                                                                |
| E108-E109         | Enables generation of a 10 millisecond latched interrupt signal (MST); must be enabled by installing E15-E20.                                                                                                          |
| E110-E109         | Enables generation of a 1 millisecond latched interrupt signal (MST); must be enabled by installing E15-E20.                                                                                                           |
| E111 thru<br>E127 | Provides configuration options for placing various types of<br>memory devices into memory chip socket pair U41 and U42;<br>refer to paragraph 2-14 for more information.                                               |
| E128 thru<br>E146 | Provides configuration options for placing various types of<br>memory devices into socket pair U43 and U44; refer to<br>paragraph 2-14 for more information.                                                           |
| E147-E148*        | Configures socket pair U43 and U44 on the board for use without E <sup>2</sup> PROM devices; remove jumper if installing E <sup>2</sup> PROM devices requiring the timing capacitors.                                  |
| E149 thru<br>E163 | Provides configuration options for placing various types of<br>memory devices into socket pair U45 and U46; refer to<br>paragraph 2-14 for more information.                                                           |
| E164-E165*        | Configures sockets U45 and U46 on the board for use without E <sup>2</sup> PROM devices; remove jumper if installing E <sup>2</sup> PROM devices requiring the timing capacitors.                                      |
| E166-E167*        | Enables an interrupt request signal from parallel I/O<br>Connector Jl, pin 49 to the interrupt generation logic.                                                                                                       |
| E169-E170         | Provides a negative-true Bus Priority In (BPRN/) signal to<br>the HOLD input on the 8080A-1 CPU.                                                                                                                       |
| E171-E170*        | Provides a positive-true Bus Priority In (BPRN) signal to<br>the HOLD input on the 8080A-1 CPU.                                                                                                                        |

| Table 2-4. Jumper Listing By Numerical Order ( | (continued) |  |
|------------------------------------------------|-------------|--|
|------------------------------------------------|-------------|--|

| Jumper<br>Number                                     | Description                                                                                                                                                                                                                        |  |  |  |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| E172, E173,<br>E174                                  | Allows for installation of 2708 EPROM devices into memory socket U41; refer to paragraph 2-15 for more information.                                                                                                                |  |  |  |
| E175, E176,<br>E177                                  | Allows for installation of 2708 EPROM devices into memory socket U42; refer to paragraph 2-15 for more information.                                                                                                                |  |  |  |
| E178, E179,<br>E180                                  | Allows for installation of 2708 EPROM devices into memory socket U43; refer to paragraph 2-15 for more information.                                                                                                                |  |  |  |
| E181, E182,<br>E183                                  | Allows for installation of 2708 EPROM devices into memory socket U44; refer to paragraph 2-15 for more information.                                                                                                                |  |  |  |
| E184 thru<br>E189                                    | Provides control of the EPROM shadowing option; refer to paragraph 2-19 for more information.                                                                                                                                      |  |  |  |
| E190-E191*                                           | Allows the on-board address, data, and command signals to<br>be available on the Multibus interface; when removed, the<br>jumper disables all on-board address, data, and command<br>signals from reaching the Multibus interface. |  |  |  |
| E192-E193                                            | Enables the on-board WAIT signal from the 8080A-1 CPU to an external device via Connector P2, pin 30.                                                                                                                              |  |  |  |
| E194,E195,<br>E196                                   | Allows configuration for emulating operation of either the iSBC 80/10A or the iSBC 80/10B board; see paragraph 2-18 for more information.                                                                                          |  |  |  |
| Е197-Е198                                            | Allows the board to provide a HALT/ signal on connector P2, pin 28, when installed.                                                                                                                                                |  |  |  |
| E199-E200*                                           | Allows local generation of the BCLK/ clock signal for the<br>Multibus interface via Connector P1, pin 13; remove the<br>jumper if BCLK/ is generated off-board.                                                                    |  |  |  |
| E201-E202*                                           | Allows local generation of the CCLK/ clock signal for the<br>Multibus interface via Connector Pl, pin 31; remove the<br>jumper if CCLK/ is generated off-board.                                                                    |  |  |  |
| E207, E208                                           | Provides access to the board ground.                                                                                                                                                                                               |  |  |  |
| Note: The * identifies the as-shipped configuration. |                                                                                                                                                                                                                                    |  |  |  |

### 2-12. ON-BOARD MEMORY CONFIGURATION

The iSBC 80/16 board accepts many combinations of memory chips in the local JEDEC memory sockets. Your configuration of the local memory space for operation consists of two steps. First select an operating mode for the decode PROM via configuration of the DOPTO, DOPT1, and DOPT2 lines. Then configure the required jumpers for each specific type of memory device installed into each of the three pairs of memory chip sockets.

Recall that the jumpers on the board are factory-configured for user installation of four 2716 EPROM devices in sockets U41, U42, U43, and U44, and 2kx8 Static RAM devices in sockets U45 and U46. The decode PROM mode select jumpers are configured for option 111B, selecting option 1 as defined later in Table 2-5.

Each of the memory configuring considerations is described in the following paragraphs. The description covers the jumper configurations required for installation of each of the recommended types of memory device into each socket pair on the iSBC 80/16 board. Figure 2-6 shows the details of the jumper matrix used to configure each JEDEC socket pair and Figure 2-7 shows connections for some of the typical configurations.

#### 2-13. Decode PROM Operation Select

The configuration of the three input signals to the decode PROM (via jumpers E29, E31, and E33) and configuration of jumpers E184 through E189 from the decode PROM on the iSBC 80/16 board determine the addressing at the JEDEC memory sockets. As shipped, the decode PROM on the iSBC 80/16 board provides you with eight options for configuring the memory address space provided by the six JEDEC memory sockets on the board. Table 2-5 provides a list of the eight options available within the as-shipped version of the decode PROM. You must choose the option by configuring the jumpers on the decode PROM input signals to be either HIGH (jumper removed) or LOW (jumper installed).

In addition to the eight choices of operation of the decode PROM, the iSBC 80/16 board allows you to define memory configurations of your own by programming and installing your own version of the decode PROM (U33). Note that option 8 of the existing decode PROM is listed in Table 2-5 as "user defined". This indicates that you can program that section of the decode PROM for a user-defined memory configuration and not lose the other configuration options that are provided in the as-shipped version of the decode PROM. A memory map of the decode PROM is provided in Appendix A of this manual.

#### 2-14. Installing EPROM Devices Onto The Board

As shipped, the board is configured for immediate installation of 2716 EPROM devices into JEDEC memory sockets U41, U42, U43, and U44. If you install a different type of EPROM device, you must perform some special

Jumper configurations to allow proper addressing of the devices. Note that this assumes that you are using one of the allowed memory configurations as described in Table 2-5.

| Opt. | PROM <sup>6</sup>                                                    | Type Of Memory Devices Allowed In Each JEDEC Socket Pair |                                           |                                |  |  |
|------|----------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------|--------------------------------|--|--|
| No•  | Input                                                                | U41, U42 <sup>2</sup>                                    | U43, U44 <sup>3</sup>                     | U45, U46                       |  |  |
| 1*   | 111                                                                  | two 2716 EPROMs<br>(0000-OFFFH)                          | two 2kx8 devices<br>(1000-1FFFH)          | two 2kx8 SRAMs<br>(3000-3FFFH) |  |  |
| 2    | 110                                                                  | two 2732A EPROMs<br>(0000-1FFFH)                         | two 4kx8 devices<br>(2000-3FFFH)          | two 2kx8 SRAMs<br>(4000-4FFFH) |  |  |
| 3    | 101                                                                  | two 2764 EPROMs<br>(0000-3FFFH)                          | two 8kx8 devices<br>(4000-7FFFH)          | two 2kx8 SRAMs<br>(F000-FFFFH) |  |  |
| 4    | 100                                                                  | two 27128 EPROMs<br>(0000-7FFFH)                         | two 16kx8 devices<br>(8000-EFFFH, NOTE 7) | two 2kx8 SRAMs<br>(F000-FFFFH) |  |  |
| 5    | 011                                                                  | two 2764 EPROMs<br>(0000-3FFFH)                          | two 8kx8 devices<br>(4000-7FFFH)          | two 8kx8 SRAMs<br>(COOO-FFFFH) |  |  |
| 6    | 010                                                                  | two 27128 EPROMs<br>(0000-7FFFH)                         | one 16kx8 device<br>(8000-BFFFH)          | two 8kx8 SRAMs<br>(C000-FFFFH) |  |  |
| 7    | 001                                                                  | two 27128 EPROMs<br>(0000-7FFFH)                         | two 8kx8 devices<br>(8000-BFFFH)          | two 8kx8 SRAMs<br>(COOO-FFFFH) |  |  |
| 8    | 000                                                                  | User defined                                             | User defined                              | User defined                   |  |  |
| Noto | Notes: 1 The * identifies the exceptioned configuration of the beard |                                                          |                                           |                                |  |  |

Table 2-5. Memory Address Ranges/Configurations Allowed At Each Socket By Each Decode PROM Operating Mode

 The \* identifies the as-shipped configuration of the board.
 In normal operation, the lower portion of memory must contain EPROM devices from which to begin program execution.

- 3. JEDEC sockets U43 and U44 may contain E<sup>2</sup>PROM, EPROM, or static RAM devices.
- 4. The iSBC 80/16 provides many more user-configured options for the JEDEC memory sockets, however, the other configurations (including option 8) require reprogramming of the 3625A decode PROM (U33) as described in Appendix A.
- 5. Use of 2708 EPROMs and 32kx8 devices on the board requires selection and programming of decode PROM option number 8.
- 6. The PROM input codes are (from left to right) the states of signals DOPT2, DOPT1, and DOPT0. DOPT0 is available at E31; DOPT1 is available at E33; DOPT2 is available at E29.
- 7. This configuration uses only 3/4 of the second device in this socket pair.
Figure 2-3 shows location of the the jumper configuration matrix for each pair of memory chip sockets on the iSBC 80/16 board. Table 2-6 lists the jumper configurations required for installing EPROM devices into the JEDEC memory sockets. More jumper connections are listed in Table 2-7.

| Type of Memory   | Jumpers Required To Install In Each Socket Pair |                  |               |
|------------------|-------------------------------------------------|------------------|---------------|
| Device installed | 041, 042                                        | 043, 044         | 045,046       |
| 2700 EDDOM       | <b>B110 B110</b>                                | <b>E100 E101</b> |               |
|                  | E112-E113                                       | E130-E131        | not available |
| IKX8 device      | E118-E120                                       | E130-E145        |               |
|                  | E123-E127                                       | E142-E146        |               |
| 2716 EPROM       | E112-E113*                                      | E130-E131*       | E151-E152*    |
| 2kx8 device      | E115-E123*                                      | E133-E142*       | E154-E162     |
|                  | E125-E126*                                      | E144-E145*       |               |
| 2732A EPROM      | E112-E113                                       | E130-E131        | E151-E152*    |
| 4kx8 device      | E122-E123                                       | E141-E142        | E161-E162     |
|                  | E125-E126                                       | E144-E145        |               |
| 2764 EPROM       | E111-E119                                       | E128-E137        | E149-E157     |
| 8kx8 device      | E112-E121                                       | E130-E139        | E151-E159     |
|                  | E116-E117                                       | E134-E135        | E161-E162     |
|                  | E122-E123                                       | E141-E142        | E152-E153     |
|                  | E125-E126*                                      | E144-E145*       |               |
| 27128 EPROM      | E111-E119                                       | E128-E137        | E149-E157     |
| 16kx8 device     | E112-E121                                       | E130-E139        | E151-E159     |
|                  | E116-E117                                       | E134-E135        | E161-E162     |
|                  | E122-E123                                       | E141-E142        | E155-E156     |
|                  | E125-E126*                                      | E144-E145*       | E152-E153     |
|                  | E113-E114                                       | E131-E132        |               |
| 32kx8 device     | E111-E119                                       | E128-E137        | E149-E157     |
| (when available) | E120-E121                                       | E138-E139        | E158-E159     |
|                  | E116-E117                                       | E134-E135        | E161-E162     |
|                  | E122-E123                                       | E141-E142        | E155-E156     |
|                  | E125-E126*                                      | E144-E145*       | E152-E153     |
|                  | E113-E114                                       | E131-E132        |               |

Table 2-6. EPROM Jumper Configurations

2-15. Installing 2708 EPROM Devices Onto The Board

If you install Intel 2708 EPROM devices into JEDEC memory sockets U41, U42, U43, or U44, you must perform some special jumper configurations to allow proper addressing of the devices and you must provide some decode PROM programming as described in Appendix A.

Table 2-6 lists the jumper configurations required for each of the four sockets to contain a 2708 EPROM device. More jumper configurations are listed in Table 2-7. Recall that the 2708 devices must be installed onto the iSBC 80/16 board in pairs. JEDEC memory sockets U41 and U42 are one pair; U43 and U44 are the other pair.

| Socket<br>Number                                                     | Configuration For<br>Non-2708 Devices | Configuration For<br>2708 Devices | Function Performed                                            |  |
|----------------------------------------------------------------------|---------------------------------------|-----------------------------------|---------------------------------------------------------------|--|
| U41                                                                  | E172-E173*                            | E173-E174                         | Provides a permanent<br>chip select signal for                |  |
| U42                                                                  | E175-E176*                            | E176-E177                         | Provides a permanent<br>chip select signal for<br>socket U42. |  |
| U43                                                                  | E178-E179*                            | E179-E180                         | Provides a permanent<br>chip select signal for<br>socket U43. |  |
| U44                                                                  | E181-E182*                            | E182-E183                         | Provides a permanent<br>chip select signal for<br>socket U44. |  |
| Notes: The * identifies the as-shipped configuration of the jumpers. |                                       |                                   |                                                               |  |

Table 2-7. 2708 EPROM Jumper Modifications

A memory configuration including 2708 EPROM devices gramming and use of option 8 of the decode PROM (see Table 2-5).

2-16. Installing Static Byte-Wide RAM Devices Onto The Board

As shipped, the iSBC 80/16 board is configured for operation with two 2kx8 Static byte-wide RAM devices installed in JEDEC memory sockets U45 and U46; the static RAM at socket U45 is provided with the board.

If static byte-wide RAM devices are installed onto the iSBC 80/16 board, the decode PROM allows installation of either 2kx8 or 8kx8 devices. Installation of static RAM devices into JEDEC memory sockets U41 and U42 requires installation of a user-programmed decode PROM that allows the configuration. The different configurations made available by the decode PROM for each socket pair are listed in Table 2-5. Those configurations are implemented on the iSBC 80/16 board by connecting the jumpers as described in Table 2-8.

| Type of Memory   | Jumpers Required At Each Socket Pair |            |            |
|------------------|--------------------------------------|------------|------------|
| Device Installed | U41, U42                             | U43, U44   | U45, U46   |
|                  |                                      |            |            |
| Static RAM       | E112-E113*                           | E130-E131* | E151-E152* |
| 2kx8 device      | E123-E124                            | E142-E143  | E162-E163* |
|                  | E125-E126*                           | E144-E145* |            |
| Static RAM       | E111-E119                            | E128-E137  | E149-E157  |
| 8kx8 device      | E122-E123                            | E141-E142  | E155-E163  |
|                  | E116-E124                            | E134-E143  | E161-E162  |
|                  | E125-E126*                           | E144-E145* |            |
|                  |                                      |            |            |

### Table 2-8. Static RAM Jumper Configurations

Notes: The \* identifies the as-shipped configuration.

The decode PROM, when configured as-shipped, supports installation of static byte-wide RAM devices into only memory sockets U43, U44, U45, and U46. If you wish to install static RAM devices into sockets U41 and U42, you must first modify the decode PROM to allow installation.

# 2-17. Installing E<sup>2</sup>PROM Devices Onto The Board

The iSBC 80/16 board accepts installation of the  $E^2$ PROM devices in pairs and only into JEDEC sockets U43, U44, U45, and U46. The installation of  $E^2$ PROM devices onto the iSBC 80/16 board requires jumper modifications and, in some cases, installation of user-provided external timing capacitors into their respective mounting locations on the board.

The user-provided timing capacitors must be installed into mounting pads on the board only if 2817  $E^2PROM$  devices are installed into sockets U43, U44, U45, and U46. When 2817A  $E^2PROM$  devices are used, the installation of the timing capacitors is not required. The capacitor installation sites are shown in Figure 2-1; there is one installation site for each of the four sockets that accepts an  $E^2PROM$  device. In both cases, you must remove some jumper connections that are installed when the board is in the as-shipped configuration. Refer to the data sheet for the memory device for more information.

Table 2-9 lists the jumper connections required at each JEDEC socket pair to allow installation of  $E^{2}PROM$  devices. Refer to Table 2-10 for a description of the functions performed by each of the jumpers.

If the  $E^2RDY$  signal is not used with the  $E^2PROM$  devices, then you must ensure that pin-2 of the  $E^2PROM$  device is not inserted into the memory chip socket.

| Type of Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Jumpers Requ | ired For Each                                     | JEDEC Socket Pair                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------|-------------------------------------|
| Device Installed                                                                                                                                                                                                                                                                                                                                                                                                                                                    | U41, U42     | U43, U44                                          | U45, U46                            |
| 2817 E <sup>2</sup> PROM devices                                                                                                                                                                                                                                                                                                                                                                                                                                    | n/a          | E139-E140<br>E134-E143<br>E144-E145*<br>E142-E208 | E159-E160<br>E155-E163<br>E162-E208 |
| Notes: All other jumpers in the jumper matrix for the socket pair should<br>be removed.<br>Jumper E147-E148* must be removed when E <sup>2</sup> PROM devices are<br>installed into JEDEC sockets U43 and U44 and when user-provided<br>capacitors C32 and C33 are installed.<br>Jumper E164-E165* must be removed when E <sup>2</sup> PROM devices are<br>installed into JEDEC sockets U45 and U46 and when user-provided<br>capacitors C34 and C35 are installed. |              |                                                   |                                     |

# Table 2-9. E<sup>2</sup>PROM Jumper Configurations

| Jumper<br>Number                                                                                                                        | Signal<br>Name     | Function Performed                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E129, E150                                                                                                                              | e <sup>2</sup> rdy | $E^2$ PROM completed a write operation and is<br>ready for the next operation. Jumpers<br>provide access to $E^2$ RDY signal for JEDEC<br>socket pair U43/U44 and U45/U46, respectively.<br>Each $E^2$ PROM must have an open collector<br>$E^2$ RDY input if more than one device is<br>connected to this signal. |
| E140, E160                                                                                                                              | VPP                | Programming voltage for E <sup>2</sup> PROM devices.<br>Jumpers provide access to VPP signal for<br>JEDEC socket pair U43/U44 and U45/U46,<br>respectively.                                                                                                                                                        |
| Note: Ensure that the pin-out of the E <sup>2</sup> PROM device is compatible with the signal configuration of the JEDEC memory socket. |                    |                                                                                                                                                                                                                                                                                                                    |

Table 2-10. E<sup>2</sup>PROM Jumper Functions





Figure 2-6. Memory Configuration Jumper Matrix (Typical)

| 2708 EPROM     | 8kx8 EPROM/ROM    | 2kx8 STATIC RAM                        |
|----------------|-------------------|----------------------------------------|
|                |                   |                                        |
| 2kx8 EPROM/ROM | 16kx8 EPROM/ROM** | 8kx8 STATIC RAM**                      |
|                |                   | •••••••••••••••••••••••••••••••••••••• |
| 4kx8 EPROM/ROM | 32kx8 EPROM/RÓM** | 2kx8 E <sup>2</sup> PROM**             |

NOTES: \* Install jumper only if E<sup>2</sup>RDY is used. \*\* Verify connection with data sheet for memory device.

1008

# Figure 2-7. Typical Configurations

TTE.

### 2-18. 80/10A AND 80/10B MULTIBUS INTERFACE EMULATION CONFIGURATIONS

The iSBC 80/16 board is designed to emulate the Multibus interface operation of either the iSBC 80/10A board or the iSBC 80/10B board. The type of emulation is selected by configuring jumpers E194, E195, and E196 as listed in Table 2-11.

| Emulation<br>Mode Selected | Jumpers Required         | Functions Performed                                             |
|----------------------------|--------------------------|-----------------------------------------------------------------|
| 80/10B*                    | E190-E191*<br>E194-E195* | Allows only off-board commands to go off-board.                 |
| 80/10A                     | E190-E191*<br>E196-E195  | Allows both on-board and off-board<br>commands to go off-board. |
| Note: The * ide            | entifies the as-shi      | pped configuration.                                             |

Table 2-11. Emulation Mode Select Jumpers

#### 2-19. SHADOW MEMORY CONFIGURATIONS

Shadow memory is memory that may be overlayed with some other memory in the system. A particularly useful application for shadow memory arises when the iSBC 80/16 board must begin immediate execution of a boot-load routine on power-up. The iSBC 80/16 board supports three modes of operation for the shadow memory feature. The three modes are described in the following paragraphs and summarized in Table 2-12.

- As shipped, the iSBC 80/16 board provides a WRITE-only memory shadowing feature for JEDEC memory sockets U41, U42, U43, and U44. This type of operation allows WRITE-only memory (e.g., an output memory buffer) to exist off-board at the same addresses as on-board EPROM.
- 2. The iSBC 80/16 board provides a SHADOW/ signal that may be connected to a parallel port line or to ground, in order to disable access to either four or six of the local JEDEC memory sockets. This mode of operation is useful in systems requiring overlay of a local bootload PROM with off-board RAM, or in a system using off-board memory for code development.
- 3. The iSBC 80/16 board supports a totally local type of memory shadowing in which on-board memory is used to overlay on-board memory. This method eliminates the need for other Multibus memory.

To use the feature, you must install a new decode PROM (U33) to define and control the two memory configurations. The new decode PROM must be programmed so that by changing the state of one of the DOPTx signals, you can generate different local chip select signals. The local memory map must be constructed so that when the DOPTx signal is HIGH, the bootload memory configuration for the iSBC 80/16 board is enabled for operation; when the DOPTx signal is LOW, the run memory configuration must be enabled.

In planning for this configuration, you must provide a common sequence of memory addresses in static RAM that remain unchanged for both configurations. The bootload routine must use this common address area for execution of a routine that switches the state of the DOPTx signal (via a parallel port), thereby placing the memory map into a run configuration.

### 2-20. READY CIRCUITRY JUMPER CONFIGURATION

The ready circuitry on the iSBC 80/16 board contains one set of jumper posts (E97-E98) for use in inserting a wait-state into CPU bus cycles. The jumpers allow insertion of either zero or one wait-state into both memory and I/O cycles. Refer to Table 2-13 for a list of jumper connections and access times provided for each configuration.

| JEDEC Sockets<br>Configured         | Jumpers Required         | Jumper Function                                                                                              |
|-------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------|
| U41, U42,<br>U43, and U44           | E185-E186*<br>E188-E189* | Shadows memory at the four JEDEC<br>sockets with off-board memory for<br>WRITE operations only.              |
| U41, U42,<br>U43, and U44           | E187-E188<br>E185-E186*  | Shadows memory at the four JEDEC<br>sockets with off-board memory<br>when the SHADOW/ signal is LOW.         |
| U41, U42, U43,<br>U44, U45, and U46 | E184-E185                | Shadows local memory at all six<br>JEDEC sockets with off-board<br>memory when the SHADOW/ signal is<br>LOW. |

Table 2-12. SHADOW PROM Jumper Connewctions

| Type Of Memory Device<br>Installed In Sockets                                                                                                                                                       | Number Of Wait-States<br>and Jumpers Required | Time Provided<br>Between Valid Address<br>and Data |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------|
| 2708 EPROM devices<br>or any E <sup>2</sup> PROM devices                                                                                                                                            | No wait-states *<br>Remove E97-E98 *          | 600 nS                                             |
| 2708 EPROM devices<br>or any E <sup>2</sup> PROM devices                                                                                                                                            | One wait-state<br>Install E97-E98             | 1100 nS                                            |
| All other types of EPROM<br>and EPROM replacements                                                                                                                                                  | No wait-states *<br>Remove E97-E98 *          | 450 nS                                             |
| All other types of EPROM<br>and EPROM replacement                                                                                                                                                   | One wait-state<br>Install E97-E98             | 950 nS                                             |
| Notes: 1. The * identifies the as-shipped configuration.<br>2. The RDY IN signal from U28 to the CPU may be generated by<br>either the E <sup>2</sup> RDY signal or the WAIT/ signal, but not both. |                                               |                                                    |

# Table 2-13. Wait-state Jumper Configuration<sup>2</sup>

# 2-21. BAUD RATE GENERATOR JUMPER CONFIGURATION

Table 2-14 lists the jumper configuations allowed for the baud rate generator logic to generate the specific frequencies commonly used for data transfers. Table 2-14 also lists the jumpers required to preload the proper count into the counter to make it generate the required period for each given frequency.

| Preload<br>Jumper                                                                                                                                                        | Baud Rate<br>Jumper                                                                                                                                      | Ouput<br>Frequency<br>(in kHz)                                                                                 | Baud<br>Sync Mode<br>(X1)                                            | Rates<br>Asynchronod<br>(X16)                                                                          | us Mode<br>(X64)                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| E60-E61*<br>E60-E61*<br>E60-E61*<br>E60-E61*<br>E60-E61*<br>E60-E61*<br>E60-E61*<br>E61-E62<br>E61-E62<br>E61-E62<br>E61-E62<br>E61-E62<br>E61-E62<br>E61-E62<br>E61-E62 | E48-E53<br>E49-E54<br>E50-E55<br>E56-E52<br>E57-E53*<br>E58-E54<br>E59-E55<br>E48-E53<br>E49-E54<br>E50-E55<br>E56-E52<br>E57-E53*<br>E58-E54<br>E59-E55 | 307.2<br>153.6<br>76.8<br>38.4<br>19.2<br>9.6<br>4.8<br>460.8<br>230.4<br>115.2<br>57.6<br>28.8<br>14.4<br>7.2 | <br>38400<br>19200<br>9600<br>4800<br><br><br>28800<br>14400<br>7200 | 19200<br>9600<br>4800<br>2400<br>1200<br>600<br>300<br><br>14400<br>7200<br>3600<br>1800<br>900<br>450 | 4800<br>2400<br>1200<br>600<br>300<br>150<br>75<br>7200<br>3600<br>1800<br>900<br>450<br>225<br>112.5 |
| Note: The                                                                                                                                                                | Note: The * identifies the as-shipped configuration.                                                                                                     |                                                                                                                |                                                                      |                                                                                                        |                                                                                                       |

# Table 2-14. Baud Rate Configuration For Rate Generator

### 2-22. 8255A PPI JUMPER CONFIGURATION

The two 8255A PPI devices provide six 8-bit ports of parallel I/O signals that are configurable for operation as inputs or outputs. Table 2-15 and Table 2-16 list the functions performed by each bit of each port and list the jumper configuration required to enable the functions. More information on the operating modes of the 8255A PPI device is available in the Programming Information Chapter of this text. All ports of each 8255A PPI device may be configured to operate as either input or output ports, as defined by the INTEL COMPONENT DATA CATALOG.

Jumper post E102 provides access to the direction control input of the 8287 Octal Bus Transceiver provided as a buffer/driver for the Port A I/O signals of PPI device U19. Bit 6 from Port C of the 8255A PPI may be used as an output to control the state of the direction control signal to the 8287 Bus Transceiver.

| Bit                                                  | Jumper          | Function Performed               |
|------------------------------------------------------|-----------------|----------------------------------|
| DG 7                                                 | H3 H07          |                                  |
| PC7                                                  | E3-E8*          | PG/ control to/from J1           |
| PCJ                                                  |                 | PCJ control to/from J1           |
| FUL                                                  |                 | FUL CONTROL TO/ILOW JI           |
| PCO                                                  | E6-E11*         | PCO control to/from J1           |
|                                                      | E6-E7           | Interrupt from PCO to INT55      |
| PC4                                                  | E16-E21*        | PC4 control to/from J1           |
| PC6                                                  | E17-E22*        | PC6 control to/from J1           |
| PC 2                                                 | E18-E23*        | PC2 control to/from J1           |
| PC3                                                  | E19-E24*        | PC3 control to/from J1           |
|                                                      | E19-E20         | Interrupt from PC3 to INT55      |
| Direction                                            | E101-E102*      | Configures 8287 for output       |
| <b>Control</b>                                       | E102-E103       | 8287 direction controlled by PC6 |
|                                                      | E102-no connect | Configures 8287 for input        |
|                                                      |                 |                                  |
| Note: The * identifies the as-shipped configuration. |                 |                                  |

Table 2-15. Parallel Port Jumper Configuration For U19

Table 2-16. Parallel Port Jumper Configuration For U20

| Bit    | Jumper                                      | Function Performed                                                                                                                                            |
|--------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PC 0   | E30-E31<br>E30-E36                          | PCO provides decode PROM mode select (DOPTO)<br>PCO provides diagnostic LED control                                                                           |
| PC1    | E28-E29<br>E28-E27                          | PC1 provides decode PROM mode select (DOPT2)<br>PC1 provides diagnostic LED control                                                                           |
| PC2    | E32-E33<br>E32-E31<br>E32-E38<br>E32-E37    | PC2 provides decode PROM mode select (DOPT1)<br>PC2 provides decode PROM mode select (DOPT0)<br>PC2 provides SHADOW/ signal control<br>Holds DOPTO signal LOW |
| PC3    | E34-E33<br>E34-E40                          | PC3 provides decode PROM mode select (DOPT1)<br>PC3 clears timer interrupt latch (CTI/)                                                                       |
| Others | E41-E42<br>E42-E43*<br>E26-E27*<br>E35-E36* | +5 volts to J2-1<br>Ground to J2-1<br>RUN indicator control<br>Disables operation of the spare LED                                                            |

# 2-23. INTERRUPT JUMPER CONFIGURATION

The iSBC 80/16 board can accept one interrupt request for the 8080A-1 CPU from several sources, including: iSBX bus interface interrupts, parallel I/O interrupts (INT55), serial I/O interrupts (INT51/), PFIN interrupt via auxilliary connector P2, external interrupt via the Multibus interface (EXT INTR1/), and external interrupt (EXT INTRO/) on pin-50 of the J1 connector. The interrupt sources are completely user selectable and configurable. Table 2-17 provides a list of the interrupt source jumpers and the jumper configuration required to enable each. The iSBC 80/16 board does not generate an interrupt request signal to the Multibus interface.

| Interrupt Source<br>And Port Number                                                  | Remove<br>Jumpers                            | Install<br>Jumpers                       | Signal Name/Function                                                                                      |
|--------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Serial Port<br>Serial Port<br>Serial Port                                            | E90-E91*<br>E84-E85*<br>E84-E85*             | E89-E90<br>E83-E84<br>E82-E84            | RXRDY to INT51/<br>TXRDY to INT51/<br>TXE to INT51/                                                       |
| Parallel Port                                                                        | E6-E11*,<br>and E7-E12*                      | E6-E7                                    | Port C bit O to INT55                                                                                     |
| Parallel Port                                                                        | E19-E24*,<br>and E20-E25*                    | E19-E20                                  | Port C bit 3 to INT55                                                                                     |
| Timer                                                                                | E20-E25*                                     | E15-E20                                  | MST from timer to INT55                                                                                   |
| iSBX Bus Port<br>iSBX Bus Port<br>iSBX Bus Port<br>iSBX Bus Port<br>External via J1* | E92-E93*<br>E86-E87*<br>E73-E74*<br>E79-E80* | E93-E94<br>E87-E88<br>E74-E75<br>E80-E81 | SBXA INTO from J5<br>SBXA INT1 from J5<br>SBXB INTO from J4<br>SBXB INT1 from J4<br>EXT INTRO/ from J1-49 |
| External via P2                                                                      | E166-E167*                                   | E166-E168                                | PFIN/ from P2-19                                                                                          |
| External via Pl                                                                      | none                                         | none                                     | EXT INTRI/ from P1-42                                                                                     |

Table 2-17. Interrupt Source Jumper Configurations

Note: The \* indicates that the interrupt is enabled when the board is configured as shipped.

### 2-24. 8251A PCI AND SERIAL INTERFACE JUMPER CONFIGURATION

The iSBC 80/16 board contains jumpers for configuring the output signals at both the serial interface and the PCI device. The configurable signals at the 8251A Programmable Communications Interface (PCI) device consist of the Transmit Clock (TxC), the Receive Clock (RxC), the Clear-To-Send (CTS), Request-To-Send (RTS), and the Data Set Ready (DSR) inputs. The configurable signals at the serial interface include the Receive Clock (RxC) and the Chassis Ground signal. Table 2-18 lists some of the options available for configuring the jumpers for serial interface connector J3.

The TxC signal for the 8251A PCI may be derived from one of two sources: either from the Transmit Clock input signal from the RS232C interface (connector J3, pin 14) via E66-E67 or from the output clock from the Baud Rate Generation logic via E76-E77 (the as shipped configuration).

The RxC signal may be derived from one of two sources: either from the Data Terminal Equipment Transmit Clock (DTE TxC) signal from the RS232C interface (connector J3, pin 22) via E71-E72 or from the output from the Baud Rate Generation logic via E71-E78 (the as shipped configuration).

The DTR signal from the RS232C interface is on the same pin number (pin 14) of connector J3 as the Transmit Clock signal. One or the other signal may be used on the interface; both cannot be used at the same time. Jumper connection E67-E68 provides use of the line as a DTR signal providing a DSR input to the 8251A PCI. Jumper connection E67-E69 provides use of the line as an externally generated Transmit Clock signal for the 8251A PCI.

| Jumper                                               | Function Performed                               |  |  |  |  |
|------------------------------------------------------|--------------------------------------------------|--|--|--|--|
| E76-E77*                                             | Transmit Clock (TwC) from on-board to 82514 PCI  |  |  |  |  |
| E66-E67                                              | Transmit Clock (TxC) from off-board to 8251A PCI |  |  |  |  |
| E71-E78*                                             | Receive Clock (RxC) from on-board to 8251A PCI   |  |  |  |  |
| E71-E72                                              | Receive Clock (RxC) from off-board to 8251A PCI  |  |  |  |  |
| E67-E68*                                             | Data Set Ready (DSR) from off-board to 8251A PCI |  |  |  |  |
| E63-E64                                              | Request-To-Send (RTS/) from the 8251A PCI to     |  |  |  |  |
|                                                      | Clear-To-Send (CTS/) to the 8251A PCI            |  |  |  |  |
| E63-E69*                                             | RTS/ from the 8251A PCI to CTS/ off-board        |  |  |  |  |
| E64-E65*                                             | RTS/ from off-board to the 8251A PCI CTS/        |  |  |  |  |
| E46-E51                                              | Chassis ground to board ground                   |  |  |  |  |
| E44-E45                                              | RxC clock to J3 connector interface              |  |  |  |  |
| E64-E70                                              | Ground Clear-To-Send at 8251A PCI                |  |  |  |  |
|                                                      |                                                  |  |  |  |  |
| Note: The * identifies the as-shipped configuration. |                                                  |  |  |  |  |

Table 2-18. Serial Interface Jumper Configurations

#### 2-25. TIMEOUT JUMPER CONFIGURATION

The iSBC 80/16 board contains one jumper option for configuration of the timeout feature of the board. This timeout feature allows the iSBC 80/16 board to generate a timeout signal to the READY input of the 8080A-1 CPU when an expected response from an off-board resource (in the form of an XACK/ signal) is too late in arriving at the iSBC 80/16 board. As shipped, the iSBC 80/16 board contains a jumper connecting E1-E2, enabling generation of the timeout signal (TIME OUT) after 10 ms.

### 2-26. MULTIBUS INTERFACE JUMPER CONFIGURATION

Jumpers are provided on the iSBC 80/16 board to allow user configuration of the following Multibus interface signals: BCLK/, CCLK/, HALT/, WAIT/, INIT/, BPRN/, and emulation control. The functions performed by each of these signals are listed in Table 2-19.

| JUMPER                  | SIGNAL NAME                                   | DESCRIPTION                                                                                                                              |  |  |
|-------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| E13, E14                | PFSR/ and PFSN/                               | Provides access to the Power Fail<br>Sense Reset and Power Fail Sense<br>signals on P2.                                                  |  |  |
| E99-E100*               | INIT/ Initialize                              | Provides a common board and<br>system RESET signal for power-up<br>to the Multibus interface.                                            |  |  |
| E167-E168               | PFIN/                                         | Provides an interrupt signal from<br>P2 if a power fail is sensed.                                                                       |  |  |
| E170-E171*<br>E169-E170 | BPRN Bus Priority In<br>BPRN/ Bus Priority In | Provides an active HIGH signal.<br>Provides an active LOW signal to<br>indicate that another bus master<br>is requesting use of the bus. |  |  |
| E192-E193               | WAIT/ Wait-state                              | Provides access on the P2<br>connector to the WAIT/ signal<br>from the 8080A-1 CPU.                                                      |  |  |
| E197-E198               | HALT/ Halt                                    | Provides access on the P2<br>connector to the HALT/ signal<br>from the 8080A-1 CPU.                                                      |  |  |
| E199-E200*              | BCLK/ Bus Clock                               | Provides BCLK/ to the Multibus interface.                                                                                                |  |  |
| E201-E202*              | CCLK/ Constant clock                          | Provides CCLK/ to the Multibus interface.                                                                                                |  |  |

## Table 2-19. Multibus<sup>®</sup> Interface Jumper Options

#### 2-27. MULTIBUS INTERFACE INFORMATION

For systems applications, the iSBC 80/16 board is designed for installation in a standard Intel iSBC System Modular Backplane and Cardcage. The iSBC 80/16 board can interface to a user-designed system backplane by means of an 86-pin connector, however, the iSBC 80/16 board does not support the full Multibus Interface Standard. The main difference is in the method by which the Multibus interface control is passed from the iSBC 80/16 board to the other bus master. This is described in more detail in the following paragraph.

The iSBC 80/16 board shares the Multibus interface with only one other bus master and requires that the other bus master operate as the highest priority device on the interface. The BPRN/ signal to the iSBC 80/16 board is the active BPRO/ signal from the other bus master. By deactivating the BPRN/ signal, the other bus master places the 8080A-1 CPU into a HOLD state, suspending all CPU operations, until the Bus Priority In signal (BPRN/) is reactivated (see timing in Figure 2-10).

NOTE

The operation of the BPRN/ signal on the iSBC 80/16 board is not compatible with the normal operating requirements of the Multibus Specification.

The iSBC 80/16 board does not generate interrupt signals to the Multibus interface and receives an interrupt signal (via the EXT INTR1/ signal) from the Multibus interface.

### 2-28. SIGNAL CHARACTERISTICS

As shown in Figure 2-1, connector P1 interfaces the iSBC 80/16 board to the Multibus interface. Connector P1 pin assignments are listed in Table 2-20 and descriptions of the signal functions are provided in Table 2-21.

Signal names indicate the active state of the signal on the Multibus interface. If the signal name ends with a slash (/), the signal is active when LOW; if the signal does not end with a slash, the signal is active when HIGH.

DC characteristics for the Pl interface on the iSBC 80/16 board are provided in Table 2-22. Tables 2-23 and 2-24 contains the ac characteristics for the Pl interface. Each parameter in the ac characteristics appears on the bus master or bus slave mode timing diagrams shown in Figure 2-8, Figure 2-9, and Figure 2-10.

|                    | (COMPONENT SIDE)    |              |                  | (CIRCUIT SIDE) |                |                    |  |
|--------------------|---------------------|--------------|------------------|----------------|----------------|--------------------|--|
|                    | PIN                 | MNEMONIC     | DESCRIPTION      | PIN            | MNEMONIC       | DESCRIPTION        |  |
|                    |                     |              |                  |                |                |                    |  |
|                    |                     | GND          | Signal Ground    | 2              | GND            | Signal Ground      |  |
| DOUED              | 5                   | +3V<br>+57   | TJ VOC           | 4              | +3V<br>+517    | TJ VOC             |  |
| POWER<br>CUDDI TEC |                     | +3V<br>+1.2V |                  | 0              | +3V<br>+1.2V   |                    |  |
| SOLLTES            | 9                   | -5V          | -5 Vdc           | 10             | -5V            | -5 Vdc             |  |
|                    | 11                  | GND          | Signal Ground    | 12             | GND            | Signal Ground      |  |
|                    |                     |              |                  | L              |                |                    |  |
|                    | 13                  | BCLK/        | Bus Clock        | 14             | INIT/          | Initalize          |  |
| DIIC               | 17                  | DIKN/        | Bus Priority In  | 10             |                |                    |  |
| CONTROLS           | 10                  | MRDC/        | Mem Read Command | 20             | MWTC/          | Mem Write Command  |  |
| CONTROLD           | 21                  | TOR C/       | T/O Read Command | 22             | TOWC/          | T/O Write Command  |  |
|                    | 23                  | XACK/        | XFER Acknowledge | 24             | 1000           | 170 WITCE Communic |  |
|                    |                     |              |                  |                |                |                    |  |
| DUG                | 25                  |              |                  | 26             |                |                    |  |
| DUS<br>CONTROLS    | 21                  |              |                  | 28             |                |                    |  |
| CONTROLS           | 29                  | CCIVI        | Constant Clock   | 20             |                |                    |  |
|                    | 33                  |              | Wilstant Crock   | 34             |                |                    |  |
|                    |                     |              |                  | 54             |                |                    |  |
|                    | 35                  |              |                  | 36             |                |                    |  |
| TNTER-             | 20                  |              |                  | 1 20           |                |                    |  |
| RUPTS              | 41                  |              |                  | 40             | EYT            |                    |  |
| KUI IS             |                     |              |                  | 72             | INTR1/         | Ext. Interrupt     |  |
|                    |                     |              |                  |                |                |                    |  |
|                    | 43                  | ADRE/        |                  | 44             | ADR F/         |                    |  |
|                    | 45                  | ADRC/        |                  | 46             | ADRD/          |                    |  |
|                    | 4/                  | ADRA/        |                  | 48             | ADR B/         |                    |  |
| ADDRESS            | 49                  | ADR8/        | Address          | 50             | ADR9/          | Address            |  |
|                    | 52                  |              | BUS              | 52             | ADR//          | Bus                |  |
|                    | 55                  | ADR4/        |                  | 56             |                |                    |  |
|                    | 57                  | ADR2/        |                  | 58             | ADR3/          |                    |  |
|                    |                     |              |                  |                |                |                    |  |
|                    | 59                  |              |                  | 60             |                |                    |  |
|                    | 61                  |              |                  | 62             |                |                    |  |
|                    | 63                  |              |                  | 64             |                |                    |  |
| DATA               | 65                  | DATE         |                  | 66             | DA             |                    |  |
|                    | 60                  | DATO/        | Data             |                | DAT//          | Data               |  |
|                    | 71                  | DATY/        | Bug              | 70             |                | Buc                |  |
|                    | 73                  | DATO/        | 503              | 74             | DATS/<br>DAT1/ | DUS                |  |
|                    |                     |              |                  |                |                |                    |  |
|                    |                     | GND          | Signal Ground    | 76             | GND            | Signal Ground      |  |
| POURP              |                     | _1277        | Keserved         | /8             | _1 977         | Keserved           |  |
|                    | / 9<br>  <u>9</u> 1 | -12V<br>+5V  |                  | 00             |                | -12 Vac            |  |
| DOLLPTED           | lor                 | יעדן         |                  | 104            | יכד ן          | <b>JDV UT</b>      |  |

# Table 2-20. Connector P1 Pin Assignments

84

86

+5V

GND

+5 Vdc

Signal Ground

+5 Vdc

Signal Ground

83 85 +57

GND

Table 2-21. Connector Pl Signal Descriptions

| Signal      | Functional Description                                                                                                                                                                                                       |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADRO/-ADRF/ | Address. These 16 lines transmit the address of the memory location or I/O port to be accessed. ADRF/ is the most significant address bit.                                                                                   |
| BCLK/       | Bus Clock. Used for bus arbitration and synchronization.                                                                                                                                                                     |
| BPRN/       | Bus Priority In. Indicates to the iSBC 80/16 board that<br>no higher priority master is requesting use of the bus.                                                                                                           |
| BUSY/       | Bus Busy. Indicates that the bus is in use and prevents all other bus masters from gaining control of the bus.                                                                                                               |
| CCLK/       | <u>Constant Clock</u> . Provides a clock signal of constant frequency for use by other system modules.                                                                                                                       |
| DATO/-DAT7/ | Data. These 8 bidirectional data lines transmit and receive data to and from the addressed memory location or I/O port. DAT7/ is the most-significant bit.                                                                   |
| INIT/       | Initialize. Resets the entire system to a known internal state.                                                                                                                                                              |
| IORC/       | <u>I/O Read</u> . Indicates that the address of an I/O port is<br>on the Multibus interface address lines and that the<br>output of that port is to be read via the Multibus<br>interface data lines.                        |
| IOWC/       | <u>I/O Write</u> . Indicates that the address of an I/O port is<br>on the Multibus interface address lines and that the<br>contents on the Multibus interface data lines are to be<br>accepted by the addressed port.        |
| MRDC/       | <u>Memory Read Command</u> . Indicates that the address of a<br>memory loction is on the Multibus interface address lines<br>and that the contents of that location are to be read via<br>the Multibus interface data lines. |
| MWTC/       | Memory Write Command. Indicates that the address of a<br>memory location is on the Multibus interface address<br>lines and that the contents on the Multibus interface<br>data lines are to be written into that location.   |
| XACK/       | Transfer Acknowledge. Indicates to the bus master that<br>the read or write operation is completed by the<br>generating device and that valid data is available on the<br>Multibus interface.                                |

2-36

# Table 2-22. Pl Connector DC Characteristics

| Signals                   | Symbol                                               | Parameter<br>Description                                                                                                                                                          | Test<br>Conditions                                            | Min        | Max                                   | Units                         |
|---------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------|---------------------------------------|-------------------------------|
| ADRO/-ADRF/               | Vol<br>Voh<br>Vil<br>Vih<br>Iil<br>Iih               | Output Low Voltage<br>Output High Voltage<br>Input Low Voltage<br>Input High Voltage<br>Input Current at<br>Low V<br>Input Current at<br>High V<br>Capacitive Load                | Io1=24 mA<br>Ioh=15 mA<br>Vin=0.45V<br>Vin=5.25V              | 2.4<br>2.0 | 0.45<br>0.8<br>-0.20<br>20<br>18      | V<br>V<br>V<br>mA<br>uA<br>pF |
| BPRN/, XACK/              | Vil<br>Vih<br>Iil<br>Iih<br>*Cl                      | Input Low Voltage<br>Input High voltage<br>Input Current at<br>Low V<br>Input Current at<br>High V<br>Capacitive Load                                                             | Vin=0.5V<br>Vin=2.7V                                          | 2.0        | 0.8<br>-2.5<br>0.3<br>18              | V<br>V<br>mA<br>mA<br>pF      |
| BUSY/<br>(open collector) | Vo1<br>*C1                                           | Output Low Voltage<br>Capacitive Load                                                                                                                                             | Io 1=32 mA                                                    |            | 0.4<br>18                             | V<br>pF                       |
| BCLK/, CCLK/              | Vol<br>Voh<br>*Cl                                    | Output Low Voltage<br>Output High Voltage<br>Capacitive Load                                                                                                                      | Io1=32 mA<br>Ioh=-5.2 mA                                      | 2.4        | 0.5<br>18                             | V<br>V<br>pF                  |
| DATO/-DAT7/               | Vol<br>Voh<br>Vil<br>Vih<br>Iil<br>Ilh<br>Ill<br>*Cl | Output Low Voltage<br>Output High Voltage<br>Input Low Voltage<br>Input High Voltage<br>Input Current at<br>Low V<br>Output Leakage High<br>Output Leakage Low<br>Capacitive Load | Io1=32 mA<br>Ioh=-5 mA<br>Vin=0.45V<br>Voh=5.25V<br>Vo1=0.45V | 2.4<br>2.0 | 0.5<br>0.8<br>-0.2<br>50<br>200<br>18 | V<br>V<br>V<br>mA<br>uA<br>pF |
| EXT INTR1/                | Vil<br>Vih<br>Iil<br>Ilh<br>*Cl                      | Input Low Voltage<br>Input High Voltage<br>Input Current at<br>Low V<br>Output Leakage High<br>Capacitive Load                                                                    | Vin=0.4 V<br>Voh=5.5 V                                        | 2.0        | 0.8<br>-2.5<br>1.0<br>18              | V<br>V<br>uA<br>mA<br>pF      |

| Signals                                                  | Symbol     | Parameter<br>Description                  | Test<br>Conditions | Min     | Max  | Units        |  |  |
|----------------------------------------------------------|------------|-------------------------------------------|--------------------|---------|------|--------------|--|--|
| INIT/                                                    | Vol<br>Voh | Output Low Voltage<br>Output High Voltage | Io1=32 mA<br>open  |         | 0.4  | v            |  |  |
|                                                          | Vi1        | Input Low Voltage                         | corrector          |         | 0.8  | v            |  |  |
|                                                          | Vih        | Input High Voltage                        |                    | 2.0     |      | v            |  |  |
|                                                          | Ii1        | Input Current at                          | Vin=0.3V           |         | -2.1 | mA           |  |  |
|                                                          | Iih        | Input Current at<br>High V                | Vin=5.5V           |         | 0.2  | mA           |  |  |
|                                                          | *C1        | Capacitive Load                           |                    |         | 18   | pF           |  |  |
|                                                          | Vo1        | Output Low Voltage                        | $T_0 = 32 mA$      |         | 0.4  | v            |  |  |
| MRDC/ MWTC/                                              | Voh        | Output High Voltage                       | Toh = -5.2  mA     | 2.4     | 0.4  | v            |  |  |
| 1100/, 11w10/                                            |            | Output Loskage High                       | $V_{ob=2} 4 V$     | <i></i> | 40   |              |  |  |
|                                                          | T1 1       | Output Leakage Low                        | $V_{01}=0.4$ V     |         | -40  | ι <b>ι</b> Δ |  |  |
|                                                          | *01        | Capacitive Load                           | 101-014 A          |         | 15   |              |  |  |
|                                                          |            | vapacitive way                            |                    |         | 23   | Pr           |  |  |
| Note: The Capacitive Load values (*) are approximations. |            |                                           |                    |         |      |              |  |  |

# Table 2-22. Pl Connector DC Characteristics (continued)

| Parameter | Ove   | rall | RE   | AD   | WRI  | TE   | Description                                                                               |
|-----------|-------|------|------|------|------|------|-------------------------------------------------------------------------------------------|
|           | Min.  | Max. | Min. | Max. | Min. | Max. |                                                                                           |
| tAS       | 82    |      | 82   |      | 658  |      | Address setup time to<br>Command                                                          |
| tAH       | 79    |      | 0    |      | 79   |      | Address hold time from<br>Command                                                         |
| tDS       | 113   |      | -    |      | 113  |      | Data setup time to Comman                                                                 |
| LDH       | 79    |      | 0    |      | 79   |      | Data Hold Time                                                                            |
| tACK0     |       |      | 63   | 191  |      |      | First ACK sample point;<br>generates 0 wait-state.                                        |
| tACK1     |       |      | 546  | 684  | -84  | 137  | Second ACK sample point;<br>generates 1 wait-state.                                       |
| tACK2     |       |      | 1029 | 1177 | 399  | 630  | Third ACK sample point;<br>generates 2 wait-states.                                       |
| tCY       | 483   | 493  |      |      |      |      | ACK and BPRN sample time                                                                  |
| tSEP      | 259   |      | 613  |      | 259  |      | Command separation time;<br>between a WRITE command<br>and next READ command.             |
| tWC       |       |      | 596  | 840  | 1412 | 1516 | Command width; READ with<br>0 wait-states, WRITE wit<br>2 wait-states.                    |
| tACC      | 344   |      |      | 344  |      |      | READ access time; assume<br>no acknowledge delays.                                        |
| tXKD      | 0     |      | 0    |      |      |      | XACK delay from valid<br>data or WRITE.                                                   |
| tXK0      | 0     | 100  | 0    | 100  | 0    | 100  | XACK turn-off delay.                                                                      |
| tBCY      | 107   | 110  |      |      |      |      | Bus Clock cycle time;<br>generated by 80/16 board                                         |
| tBW       | 25    | 85   |      |      |      |      | Bus Clock low or high<br>period; generated by<br>80/16 board.                             |
| tINT      | 10 mS |      |      |      | í.   |      | Initialization pulse<br>width; all voltages<br>stable; based on iSBX Bu;<br>Specification |

Table 2-23. Pl Connector AC Characteristics With Continuous Bus Control

| Parameter | Ove  | rall | RE   | AD   | WRI  | TE   | Description                                                                   |
|-----------|------|------|------|------|------|------|-------------------------------------------------------------------------------|
|           | Min. | Max. | Min. | Max. | Min. | Max. |                                                                               |
| tAS       | 82   |      | 82   |      | 658  |      | Address setup time to<br>Command                                              |
| tAH       | 61   |      | 0    |      | 61   |      | Address hold time from<br>Command                                             |
| tDS       | 113  |      | -    |      | 113  |      | Data setup time to Command                                                    |
| tDH       | 61   |      | 0    |      | 61   |      | Data Hold Time                                                                |
| tACK0     |      |      | 63   | 191  |      |      | First ACK sample point;<br>generates 0 wait-state.                            |
| tACK1     |      |      | 546  | 684  | -84  | 132  | Second ACK sample point;<br>generates 1 wait-state.                           |
| tACK2     |      |      | 1029 | 1174 | 399  | 630  | Third ACK sample point;<br>generates 2 wait-states.                           |
| tCY       | 483  | 493  |      |      |      |      | ACK and BPRN sample time.                                                     |
| tSEP      | 259  |      | 613  |      | 259  |      | Command separation time;<br>between a WRITE command<br>and next READ command. |
| tWC       |      |      | 476  | 703  | 1412 | 1516 | Command width; READ with<br>O wait-states, WRITE with<br>2 wait-states.       |
| tACC      |      |      |      | 344  |      |      | READ access time; assumes<br>no acknowledge delays.                           |
| tXKD      | 0    |      | 0    |      |      |      | XACK delay from valid<br>data or WRITE.                                       |
| ŁXKO      | 0    | 100  | 0    | 100  | 0    | 100  | XACK turn-off delay.                                                          |
| tDBS      |      | 3500 |      |      |      |      | Bus sampled to exchange initiated.                                            |
| tDBY      | 544  | 1217 |      |      |      |      | Bus BUSY turn-on delay.                                                       |

Table 2-24. P1 Connector AC Characteristics With Bus Control Exchange

2-40



# Figure 2-8. Multibus<sup>®</sup> Memory and I/O Timing (WRITE)



Figure 2-9. Multibus<sup>®</sup> Memory and I/O Timing (READ)



# Figure 2-10. Multibus<sup>®</sup> Control Exchange Timing

### 2-29. AUXILIARY (P2) INTERFACE INFORMATION

A mating connector can be installed in the iSBC 604/614 Modular Cardcage to accommodate auxiliary connector P2 (refer to Figure 2-1). Table 2-2 lists some 60-pin connectors that are compatible; both solder and wirewrap connector types are listed. Table 2-25 lists the pin assignments for the P2 connector.

The P2 connector contains 4 output signals and 4 input signals. The function of each signal on the P2 interface is outlined in the following paragraphs.

- a. "ALE". The address latch enable (ALE) signal is an internally generated output signal can be used to monitor the status of the system.
- b. HALT/. The halt signal is an internally generated output signal that is made available to the interface for status monitoring purposes.
- c. AUX RESET/. The auxiliary RESET signal is an externally generated RESET signal input to the iSBC 80/16 board.
- d. PFIN/. The power fail interrupt signal (PFIN/) is an externally generated input signal that can be used to interrupt the CPU if a power fail occurs.
- e. PFSN/. The power fail sense signal (PFSN/) is implemented as a general purpose input signal.
- f. PFSR/. The power fail sense reset signal (PFSR/) is implemented as a general purpose output signal.
- g. WAIT/. The wait signal is an internally generated term that is made available to the interface for status monitoring purposes.
- h. VPP. The EEPROM voltage required to re-program an electrically eraseable ROM is generated externally input signal to the iSBC 80/16 board, and must conform to the requirements of the chips, as described in the data sheet for each.

| Pin                                                         | Mnemonic                                                                                                                                                                                                                                                                                                                                                                                                                                        | Description                                                                                                                                                                           |  |  |  |  |  |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1<br>2<br>6<br>13<br>17<br>19<br>21<br>22<br>28<br>30<br>32 | GND<br>GND<br>VPP<br>PFSR/<br>PFSN/<br>PFIN/<br>GND<br>GND<br>HALT/<br>WAIT/<br>ALE                                                                                                                                                                                                                                                                                                                                                             | Ground<br>Ground<br>E <sup>2</sup> PROM VPP<br>Power Fail Sense Reset<br>Power Fail Sense<br>Power Fail Interrupt<br>Ground<br>Ground<br>CPU Halt<br>CPU Wait<br>Address Latch Enable |  |  |  |  |  |
| 38                                                          | AUX RESET/                                                                                                                                                                                                                                                                                                                                                                                                                                      | Reset Switch                                                                                                                                                                          |  |  |  |  |  |
| Notes: 1.<br>2.<br>3.                                       | <ul> <li>Notes: 1. All even-numbered pins (2,4,6, etc., 26) for this connector are on the component side of the board. Pin 2 is the left-most pin when viewed from the component side of the board with the extractors at the top.</li> <li>2. Cable connector numbering convention may not agree with board connector numbering convention.</li> <li>3. All unlisted pin numbers are reserved and not used by the iSBC 80/16 board.</li> </ul> |                                                                                                                                                                                       |  |  |  |  |  |

## Table 2-25. Auxiliary Connector P2 Pin Assignments

### 2-30. PARALLEL I/O INTERFACE INFORMATION

The parallel I/O interface at the Jl connector on the iSBC 80/16 board is controlled by the 8255A PPI device (U35). Table 2-26 provides a list of the parallel I/O interface pin assignments for connector Jl. Table 2-27 provides a list of the parallel I/O interface pin assignments for connector J2. Table 2-28 provides a listing of the dc characteristics for the signals found on the Jl connector. The pin assignments on conector J1 can be readily modified via the jumpers included on the iSBC 80/16 board; refer to Table 2-4 for more information.

Table 2-26. Parallel I/O Connector J1 Pin Assignments

| Pin<br>Number | Driver/<br>Receiver                                                | Function           | Port<br>Address | Pin<br>Number | Function |  |  |  |
|---------------|--------------------------------------------------------------------|--------------------|-----------------|---------------|----------|--|--|--|
|               |                                                                    |                    |                 |               |          |  |  |  |
| 1             | U6                                                                 | PORT B $-$ BIT 3   | E2              | 2             | Ground   |  |  |  |
| 3             | 06                                                                 | PORT $B = BIT 2$   | ED<br>TC        | 4             | Ground   |  |  |  |
| 5             | U6                                                                 | PORT $B = BIT 1$   | E2              | 6             | Ground   |  |  |  |
|               | U6                                                                 | PORT B - BIT O     | E5              | 8             | Ground   |  |  |  |
| 9             | U5                                                                 | PORT $B - BIT 4$   | E5              | 10            | Ground   |  |  |  |
| 11            | <b>U</b> 5                                                         | PORT B - BIT 5     | E5              | 12            | Ground   |  |  |  |
| 13            | <b>U</b> 5                                                         | PORT B - BIT 6     | E5              | 14            | Ground   |  |  |  |
| 15            | <b>U</b> 5                                                         | PORT B - BIT 7     | E5              | 16            | Ground   |  |  |  |
| 17            | U4                                                                 | PORT C - BIT 3     | E6              | 18            | Ground   |  |  |  |
| 19            | U4                                                                 | PORT C - BIT 2     | E6              | 20            | Ground   |  |  |  |
| 21            | U4                                                                 | PORT C - BIT 4     | E6              | 22            | Ground   |  |  |  |
| 23            | U4                                                                 | PORT C - BIT 6     | E6              | 24            | Ground   |  |  |  |
| 25            | <b>U</b> 3                                                         | PORT C - BIT O     | E6              | 26            | Ground   |  |  |  |
| 27            | U3                                                                 | PORT C - BIT 5     | E6              | 28            | Ground   |  |  |  |
| 29            | U3                                                                 | PORT C - BIT 1     | E6              | 30            | Ground   |  |  |  |
| 31            | U3                                                                 | PORT C - BIT 7     | E6              | 32            | Ground   |  |  |  |
| 33            | 112                                                                | PORT A - BIT 7     | E4              | 34            | Ground   |  |  |  |
| 35            | 112                                                                | PORT A $-$ BIT 6   | E4              | 36            | Ground   |  |  |  |
| 37            | 112                                                                | PORT A $-$ BIT 5   | E4              | 38            | Ground   |  |  |  |
| 39            | 112                                                                | PORT A $-$ BTT 4   | E4              | 40            | Ground   |  |  |  |
| 41            | U2                                                                 | PORT A $-$ BIT 1   | E4              | 42            | Ground   |  |  |  |
| 43            | U2                                                                 | PORT A - BIT O     | E4              | 44            | Ground   |  |  |  |
| 45            | U2                                                                 | PORT A - BIT 2     | E4              | 46            | Ground   |  |  |  |
| 47            | U2                                                                 | PORT A - BIT 3     | E4              | 48            | Ground   |  |  |  |
| 49            | none                                                               | EXT INTR 0/ or +5V |                 | 50            | Ground   |  |  |  |
|               |                                                                    | if required        |                 |               |          |  |  |  |
| Notes: Al     | Notes: All even-numbered pins on this connector are located on the |                    |                 |               |          |  |  |  |

component side of the board.

Cable and connector pin numbering conventions may not agree with the pin numbering conventions used on the board edge connectors.

| Pin<br>Number | Driver/<br>Receiver | Function                                                                                                                                                                                     | Port<br>Address | Pin<br>Number | Function |
|---------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------|----------|
| 1             |                     | Ground or +5V                                                                                                                                                                                |                 | 2             | Ground   |
| 3             | U12                 | PORT B - BIT 3                                                                                                                                                                               | Е9              | 4             | Ground   |
| 5             | U12                 | PORT B - BIT O                                                                                                                                                                               | Е9              | 6             | Ground   |
| 7             | U12                 | PORT B - BIT 1                                                                                                                                                                               | Е9              | 8             | Ground   |
| 9             | U12                 | PORT B - BIT 2                                                                                                                                                                               | E9              | 10            | Ground   |
| 11            | U11                 | PORT B - BIT 4                                                                                                                                                                               | E9              | 12            | Ground   |
| 13            | U11                 | PORT B - BIT 5                                                                                                                                                                               | E9              | 14            | Ground   |
| 15            | U11                 | PORT B - BIT 6                                                                                                                                                                               | E9              | 16            | Ground   |
| 17            | U11                 | PORT B - BIT 7                                                                                                                                                                               | E9              | 18            | Ground   |
| 10            | 1110                |                                                                                                                                                                                              | ΨA              | 20            | Ground   |
| 21            | U10                 | PORT C = BTT 2                                                                                                                                                                               |                 | 20            | Ground   |
| 23            | U10                 | PORT C = RTT 1                                                                                                                                                                               | ΕΔ              | 24            | Ground   |
| 25            | U10                 | $\begin{array}{c} PORT C - BIT \\ \end{array}$                                                                                                                                               | ΕΔ              | 26            | Ground   |
| 27            | 119                 | PORT C $-$ BIT 4                                                                                                                                                                             | EA              | 28            | Ground   |
| 29            | 119                 | PORT C $-$ BIT 5                                                                                                                                                                             | EA              | 30            | Ground   |
| 31            | U9                  | PORT C $-$ BIT 6                                                                                                                                                                             | EA              | 32            | Ground   |
| 33            | U9                  | PORT C - BIT 7                                                                                                                                                                               | EA              | 34            | Ground   |
| 25            | 118                 | ד ד ד ד ד ד ד ד ד                                                                                                                                                                            | τQ              | 26            | Crowni   |
| 37            | 817                 |                                                                                                                                                                                              | EO              | 20            | Ground   |
| 30            | 118                 | $\begin{array}{c} \text{FORT } \mathbf{A} = \mathbf{D}\mathbf{I}\mathbf{I} \ 0 \\ \mathbf{D}\mathbf{O}\mathbf{D}\mathbf{T} \ \mathbf{A} = \mathbf{D}\mathbf{I}\mathbf{T} \ 0 \\ \end{array}$ | EO              |               | Ground   |
|               | 119                 |                                                                                                                                                                                              | EO              | 40            | Ground   |
| 41            |                     | $\begin{array}{c} FUKL A = DLL 4 \\ DODT A = DTT 0 \end{array}$                                                                                                                              | EO              | 42            | Ground   |
| 43            |                     | $\begin{array}{c c} FUKL A = BIL U \\ \hline DODT A = DTT 1 \end{array}$                                                                                                                     | EO              | 44            | Ground   |
| 40            |                     | FUKLA - BIT I                                                                                                                                                                                | LO              | 40            | Ground   |
| 4/            |                     | PORT A - BIT 2                                                                                                                                                                               | LO              | 48            | Ground   |
| 49            | 0/                  | PORTA - BIT 3                                                                                                                                                                                | LO<br>LO        | 50            | Ground   |

# Table 2-27. Parallel I/O Connector J2 Pin Assignments

Notes: All even-numbered pins on this connector are located on the component side of the board.

Cable and connector pin numbering conventions may not agree with the pin numbering conventions used on the board edge connectors.

| Table 2-28. | Parallel | I/0 | Connector | J1 | DC | Characteristics |
|-------------|----------|-----|-----------|----|----|-----------------|
|-------------|----------|-----|-----------|----|----|-----------------|

| Bi-<br>directional<br>DriversVol<br>Voh<br>Vil<br>Input Low Voltage<br>Input Low Voltage<br>Input Low Voltage<br>Input Low Voltage<br>Input Low Voltage<br>Input High Voltage<br>Input Current at Low V<br>Vin=0.4V<br>Vin=5.25VIo 1=27 mA<br>Loh=-7.0 mA<br>2.40.5<br>V<br>V<br>0.9<br>V<br>-5.2<br>0.3<br>mA<br>N mA<br>N NA<br>NA<br>NA8255A<br>Driver/<br>ReceiverVol<br>Voh<br>Voh<br>Voh<br>Nutput High Voltage<br>Output Low Voltage<br>Input Low Voltage<br>Notage<br>Input Low Voltage<br>Vin=5.25VIo 1=27 mA<br>Loh=-7.0 mA<br>2.40.5<br>V<br>V<br>Voh<br>-5.2<br>0.3<br>0.3<br>0.3<br>0.3<br>mA<br>18<br>V<br>Vin=5.25V8255A<br>Driver/<br>ReceiverVol<br>Voh<br>Input Low Voltage<br>Input High Voltage<br>Input Low Voltage<br>Vin<br>Input Current at Low V<br>Input Current at Low V<br>Vin=0.4V<br>Vin=0.4V<br>Vin=0.4V<br>Vin=0.4V0.45<br>V<br>V<br>0.45<br>V<br>0.8<br>V<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10 | Signals                       | Symbol                                        | Parameter<br>Description                                                                                                                                     | Test<br>Conditions                                    | Min.       | Max.                            | Units                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------|---------------------------------|-------------------------------|
| 8255A<br>Driver/<br>ReceiverVol<br>Voh<br>Vi1<br>Vi1<br>High Voltage<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Bi-<br>directional<br>Drivers | Vol<br>Voh<br>Vil<br>Vih<br>Iil<br>Iih<br>*Cl | Output Low Voltage<br>Output High Voltage<br>Input Low Voltage<br>Input High Voltage<br>Input Current at Low V<br>Input Current at High V<br>Capacitive Load | Io 1=27 mA<br>Io h=-7.0 mA<br>Vi n=0.4V<br>Vi n=5.25V | 2.4<br>2.0 | 0.5<br>0.9<br>-5.2<br>0.3<br>18 | V<br>V<br>V<br>mA<br>mA<br>pF |
| EXT INTRO/ Vil Input Low Voltage 0.8 V<br>Vih Input High Voltage 2.0 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8255A<br>Driver/<br>Receiver  | Vol<br>Voh<br>Vil<br>Vih<br>Iil<br>Iih<br>*Cl | Output Low Voltage<br>Output High Voltage<br>Input Low Voltage<br>Input High Voltage<br>Input Current at Low V<br>Input Current at High V<br>Capacitive Load | Io 1=1.7 mA<br>Io h=-50 uA<br>Vi n=0.4V<br>Vi n=5.25V | 2.4<br>2.0 | 0.45<br>0.8<br>10<br>10<br>18   | V<br>V<br>V<br>uA<br>uA<br>pF |
| Ii1Input Current at Low VVin=0.4V-7.0mAIihInput Current at High VVin=5.25V2.0mA*C1Capacitive Load18pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EXT INTRO/                    | Vil<br>Vih<br>Iil<br>Iih<br>*Cl               | Input Low Voltage<br>Input High Voltage<br>Input Current at Low V<br>Input Current at High V<br>Capacitive Load                                              | Vi n=0. 4V<br>Vi n=5.25V                              | 2.0        | 0.8<br>-7.0<br>2.0<br>18        | V<br>V<br>mA<br>mA<br>pF      |

# 2-31. PARALLEL I/O CABLING REQUIREMENTS

Table 2-29 contains part numbers of types of cable that may be used to interface the parallel I/O ports at connectors J1 and J2 to a user application. Any functionally and electrically equivalent parts may be substituted. Compatible connector information was presented earlier in the text in Table 2-2. To obtain maximum reliability, limit the length of the parallel I/O cable to 3 meters (about 10 feet) or less.

| Cable Type                                  | Guage | Mfgr / Part Number |
|---------------------------------------------|-------|--------------------|
| Flat Cable, 50 conductor, w/o ground plane  | 28    | 3м/3365-50         |
| Flat Cable, 50 conductor, with ground plane | 28    | 3м/3469-50         |

### Table 2-29. Parallel I/O Cabling Information

#### 2-32. SERIAL I/O INTERFACE INFORMATION

The serial I/O interface on the iSBC 80/16 board at connector J3 provides an EIA RS232C standard 13/26-pin connector interface. Table 2-30 lists the corresponding RS232C connector pin numbers at which the same signal may be located. Notice that the J3 connector may be used only as an RS232C interface.

#### 2-33. SERIAL I/O CABLING REQUIREMENTS

The iSBC 80/16 board requires a serial I/O cable and connectors for the J3 connector. The configuration of the cable and connectors depends on the type of interfacing application, however, an RS232C interface requires a 26-pin edge connector, a 25-conductor flat cable, and a 25-pin RS232C connector.

Table 2-31 lists some recommended types of cables and connectors that may be used for interfacing the serial I/O signals. Any functionally and electrically equivalent parts may be substituted.

#### CAUTION

The pin numbering convention used on the parallel and serial I/O edge connectors is different than that used on the Multibus interface edge connectors. Ensure that your cable connectors are oriented properly when installing them onto the board's edge connectors. Failure to do so could result in damage to the line driver or receiver devices. .

| PIN                                                                   | SIGNAL                                                                                                              | PIN                                                                    | SIGNAL                                                                                 |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 1<br>3<br>5<br>7<br>9<br>11<br>13<br>15<br>17<br>19<br>21<br>23<br>25 | CHASSIS GROUND<br>TRANSMITTED DATA<br>RECEIVED DATA<br>REQUEST TO SEND<br>CLEAR TO SEND<br>DATA SET READY<br>GROUND | 2<br>4<br>6<br>8<br>10<br>12<br>14<br>16<br>18<br>20<br>22<br>24<br>26 | RECEIVE CLOCK<br>TRANSMIT CLOCK or<br>DATA TERMINAL READY<br>DTE TRANSMIT CLOCK<br>GND |

Table 2-30. Serial I/O Connector J3 Pin Assignments

Table 2-31. RS232C Cable Types

| Configur-<br>ation                                                                                                                                                                                                                                                                                                                                       | ur-<br>Mode <sup>1</sup> Edge Connector Cable |                                                                                | Connector                                            |                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|
| R S 2 3 2 C<br>R S 2 3 2 C                                                                                                                                                                                                                                                                                                                               | DTE<br>DCE                                    | 26-pin <sup>3</sup> ,<br>3M-3462-0001<br>26-pin <sup>3</sup> ,<br>3M-3462-0001 | 3м <sup>2</sup> -3349/25<br>3м <sup>2</sup> -3349/25 | 25-pin <sup>4</sup> ,<br>3M-3482-1000<br>25-pin <sup>4</sup> ,<br>3M-3483-1000 |
| <ul> <li>Notes: 1. DTE - Data Terminal Equipment mode (male connector).<br/>DCE - Data Set Equipment mode (female connector).</li> <li>2. Cable is tapered at one end to fit the 3M-3462 connector.</li> <li>3. Pin 26 of the edge connector is not connected to the flat cable.</li> <li>4. May be used with the cable housing 3M-3485-1000.</li> </ul> |                                               |                                                                                |                                                      |                                                                                |

### 2-34. iSBX BUS INTERFACE INFORMATION

The iSBC 80/16 board contains two iSBX (single board expansion) bus connectors (J4 and J5) that allow on-board expansion using 8-bit iSBX Multimodule boards. The iSBX Bus connectors are labeled in Figure 2-1. The connectors are situated on the iSBC 80/16 board to allow installation of up to 2 single-wide or one single- and one double-wide Multimodule board.

The iSBX Bus interfaces on the iSBC 80/16 board support the iSBX BUS INTERFACE SPECIFICATION except for the Multimodule DMA function signals (TDMA, MDRQT, and MDACK/), and the Multimodule Present signal (MPST). Table 2-32 provides the iSBX bus connector pin assignments, and Table 2-33 provides descriptions of iSBX bus signals as found on both J4 and J5. Each of the connectors has identical pin assignments, functions, and physical layout.

| Pin                                                                                                 | Mnemonic                                                                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                            | Pin                                                                                                  | Mnemonic                                                                                          | Description                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>3<br>5<br>7<br>9<br>11<br>13<br>15<br>17<br>19<br>21<br>23<br>25<br>27<br>29<br>31<br>33<br>35 | +12V<br>GND<br>MRESET<br>MA2<br>MA1<br>MA0<br>IOWRT/<br>IORD/<br>GND<br>MD7<br>MD6<br>MD5<br>MD4<br>MD5<br>MD4<br>MD3<br>MD2<br>MD1<br>MD0<br>GND | +12 volts<br>Ground<br>Module Reset<br>Address Bit 2<br>Address Bit 2<br>Address Bit 1<br>Address Bit 0<br>I/O Write Command<br>I/O Read Command<br>Ground<br>Module Data Bit 7<br>Module Data Bit 7<br>Module Data Bit 5<br>Module Data Bit 5<br>Module Data Bit 3<br>Module Data Bit 2<br>Module Data Bit 1<br>Module Data Bit 1<br>Module Data Bit 1<br>Module Data Bit 0<br>Ground | 2<br>4<br>6<br>8<br>10<br>12<br>14<br>16<br>18<br>20<br>22<br>24<br>26<br>28<br>30<br>32<br>34<br>36 | -12V<br>+5V<br>MCLK<br>MINTR1<br>MINTR0<br>MWAIT/<br>+5V<br>MCS1/<br>MCS0/<br>OPT1<br>OPT0<br>+5V | -12 volts<br>+5 volts<br>Module Clock<br>Reserved<br>Module Interrupt 1<br>Module Interrupt 2<br>Wait-state Request<br>+5 volts<br>Module Chip Select 1<br>Module Chip Select 0<br>Reserved<br>Reserved<br>Option Line 1<br>Option Line 1<br>Option Line 0<br>Reserved<br>Reserved<br>Reserved<br>+5 volts |

Table 2-32. iSBX™ Bus Connector J4 and J5 Pin Assignments

| Table 2-3 | 33. iSB | SX™ Bus | Signal | Descriptions |
|-----------|---------|---------|--------|--------------|
|-----------|---------|---------|--------|--------------|

| Signal               | Description                                                                                                                                                                                    |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IORD/                | Multimodule READ command. Commands the Multimodule board to perform the READ operation.                                                                                                        |
| IOWRT/               | Multimodule WRITE command. Commands the Multimodule board to perform the WRITE operation.                                                                                                      |
| RESET                | Multimodule RESET signal. Initializes the Multimodule<br>board to a known internal state.                                                                                                      |
| MCSO/                | Multimodule chip select. Selects I/O addresses from CO to C7H for devices on the J4 Multimodule connector and I/O $$                                                                           |
|                      | addresses from FO to F7H for devices on the J5 Multimodule connector.                                                                                                                          |
| MCS1/                | Chip select. Selects I/O addresses from C8 to CFH (for<br>8-bit devices only) on the J4 Multimodule connector, and<br>selects I/O addresses from F8 to FFH on the J5 Multimodule<br>connector. |
| MAO,MA1,MA2          | Least three bits of the I/O address. Used in conjunction<br>with the chip select and command lines.                                                                                            |
| MINTRO,<br>MINTR1    | Two interrupt request lines from the Multimodule boards to<br>the iSBC 80/16 board interrupt matrix.                                                                                           |
| MWAIT/               | Multimodule wait-state request to the CPU. Causes ISBC<br>80/16 board to execute wait states until the Multimodule<br>board is ready to respond.                                               |
| MCLK                 | 9.216 MHz timing reference from the iSBC 80/16 board for<br>the Multimodule board.                                                                                                             |
| OPTO,OPT1<br>MDO-MD7 | Optional use lines as defined by the Multimodule board.<br>8 bidirectional data lines.                                                                                                         |

#### 2-35. iSBX MULTIMODULE BOARD INSTALLATION

The iSBC 80/16 board provides two iSBX Multimodule connectors (J4 and J5). When an iSBX Multimodule board is installed, the iSBC 80/16 board's power requirement will increase by the amount specified in the iSBX Multimodule board manual. The required mounting hardware is provided with the Multimodule boards. Install the Multimodule boards as follows:

- With a nylon 1/4-inch x 6/32 screw, secure the 1/2 inch spacer (Figure 2-11) to the iSBC 80/16 board in the mounting hole for the Multimodule board being installed (refer to Figure 2-12) for hole location). If installing a Multimodule board onto the iSBC 80/16 board, mount the spacers as shown in Figure 2-11.
- 2. Locate pin 1 of the iSBX bus connector on the iSBX Multimodule board and align it with pin 1 of the iSBX connector on the iSBC 80/16 board.
- 3. Align the Multimodule board mounting hole with the spacer(s) on the iSBC 80/16 board.

- 4. Gently press the two boards together until the connector seats.
- 5. Secure the Multimodule board to the top of the spacer with the other 1/4-inch x 6/32 nylon screw. (Refer to Figure 2-11).



Figure 2-11. Spacer Installation Technique



Figure 2-12. iSBX<sup>m</sup> Multimodule<sup>m</sup> Board Orientation

### 2-36. 1RMX 80 SYSTEM SOFTWARE

The iSBC 80/16 board is compatible with Intel's iRMX 80 Real-Time Multitasking Operating System. For more information about iRMX 80 features and capabilities, contact your local intel Field Applications Engineer or Sales Office.

### 2-37. FINAL INSTALLATION

In an iSBC single board computer based system, install the iSBC 80/16 board in any card slot that has not been wired for a dedicated function. Ensure that auxiliary edge connector P2 (if used) is correctly installed. Attach the appropriate cable assemblies to parallel and serial connectors J1, J2, and J3 and install any required Multimodule boards and their interfacing connectors at Multimodule connectors J4 and J5.



Always turn off the computer system power supply before installing or removing the iSBC 80/16 board and before installing or removing interface cables. Failure to take these precautions can result in damage to the iSBC 80/16 board.

#### CHAPTER 3. PROGRAMMING INFORMATION

#### 3-1. INTRODUCTION

The iSBC 80/16 board contains three Intel programmable I/O devices, an 8251A Programmable Communications Interface device and two 8255A Programmable Peripheral Interface devices. This chapter provides programming information for these devices and gives typical examples for most applications. Memory and I/O addressing requirements are provided in table form, for quick reference.

#### 3-2. MEMORY ADDRESSING

In the maximum configuration, the iSBC 80/16 board accommodates 64k bytes of on-board memory in six JEDEC-compatible sockets. The memory may consist of combinations of EPROM,  $E^2$ PROM, and Static RAM devices, however, the restrictions presented in paragraphs 2-12 through 2-17 must be followed.

Figure 3-1 shows a memory map for the iSBC 80/16 board when configured as shipped. This memory configuration provides an on-board EPROM address range (for user-installation of four 2716 devices) from 0000 to 1FFFH (hexadecimal) and a Static RAM address range (installation of 1 Static RAM device; 1 is provided) from 3000 to 3FFFH.

In the factory configuration, the iSBC 80/16 board contains one 2k by 8-bit Static RAM device in JEDEC socket U45 and accepts user-installation of a second 2k by 8-bit Static RAM at socket U46. The memory address range provided by the Static RAM is shown in Figure 3-1. Notice that the starting address of the on-board RAM varies depending on the configuration of the memory.

When the CPU is addressing on-board memory, an internal Acknowledge signal is automatically generated to prevent imposing wait-states into the access sequence. When the CPU is addressing off-board system memory via the Multibus interface, the CPU must first issue a Memory Read or Memory Write command, and then execute wait-states until a Transfer Acknowlege (XACK/) signal is received from the addressed memory.

If non-existent off-board memory is addressed, the CPU executes wait-states for approximately 10 milliseconds, at which point the failsafe timer times out and provides the acknowledge signal. The acknowledge signal sent to the CPU allows processing to resume. For failsafe timer jumper information, refer to paragraph 2-25.

### PROGRAMMING INFORMATION



Figure 3-1. Memory Map (as-shipped configuration)

### 3-3. I/O ADDRESSING

The on-board 8080A-1 CPU communicates with the programmable devices through a sequence of I/O read and I/O write commands. Each device has a specific fixed (dedicated) I/O port address, or group of port addresses, through which commands and/or data are transferred. All of the fixed I/O port addresses for the iSBC 80/16 board are listed in Table 3-1.

### 3-4. SYSTEM INITIALIZATION

When power is initially applied to the board, the initialization signal (INIT/) is automatically generated by the 8224 Clock Generator/Driver. INIT/ clears the 8080A-1 internal counters, instruction registers, and interrupt enable circuitry. After receiving an INIT/ signal, the iSBC 80/16 board automatically executes the first instruction from memory location 0000.

The INIT/ signal also is routed to all other iSBC boards in your system via Multibus line P1-14. On-board, the INIT/ signal generates a RESET signal that is routed to the 8255A PPI devices, to the 8251A PCI device, and to both iSBX bus connectors. The RESET signal causes:
- a. The 8251A PCI device to idle and wait for a set of command words; and
- b. Sets all parallel ports in each of the 8255A PPI devices to mode 0, input.

The INIT/ signal may also be generated by an auxiliary RESET switch, typically found as a system front panel control. This switch may be connected to P2-38 (AUX RESET/) on the auxiliary connector.

| I/O Device and Connector<br>Number                             | I/O Port<br>Address | Chip<br>Selected   | Functional<br>Description                 |
|----------------------------------------------------------------|---------------------|--------------------|-------------------------------------------|
| Serial I/O, Connector J3                                       | EC or EE            | U21 PCI            | Read/Write: Data                          |
| Serial I/O, Connector J3                                       | ED or EF            | U21 PCI            | Write: Mode or Cmd<br>Word Read: Status   |
| Parallel port A, Connector Jl<br>Parallel port B, Connector Jl | E4<br>E5            | U19 PPI<br>U19 PPI | Read/Write: Port A<br>Read/Write: Port B  |
| Parallel port C, Connector J1                                  | E6                  | U19 PPI            | Read/Write: Port C                        |
| Connector J1                                                   | E 7                 | U19 PPI            | Write only: Control<br>Byte               |
| Parallel port A, Connector J2                                  | E8                  | U20 PPI            | Read/Write: Port A                        |
| Parallel port B, Connector J2                                  | E9                  | U20 PPI            | Read/Write: Port B                        |
| Parallel port C, Connector J2<br>Parallel port control.        | EA                  | U20 PPI            | Read/Write: Port C                        |
| Connector J2                                                   | EB                  | U20 PPI            | Write only: Control<br>Byte               |
| iSBX Connector J5                                              | F0-F7               |                    | Generates the MCSO/                       |
| iSBX Connector J5                                              | F8-FF               |                    | signal.<br>Generates the MCS1/<br>signal. |
| iSBX Connector J4                                              | CO-C7               |                    | Generates the MCSO/                       |
| iSBX Connector J4                                              | C8-CF               |                    | Generates the MCS1/<br>signal.            |

Table 3-1. I/O Port Addresses

Note: The I/O addressing on the iSBC 80/16 board is controlled by the decode PROM (U33). If you wish to modify the addressing, refer to Appendix A for instructions.

#### 3-5. 8251A PCI PROGRAMMING

The 8251 Programmable Communications Interface (PCI) device converts parallel output data into serial output data format. The PCI also converts serial input data into parallel data format.

Prior to transmitting or receiving data, the PCI must be loaded with a set of control words. These control words define the complete functional operation of the PCI and must be issued following a RESET (internal or external) signal. The control words are either a <u>Mode Instruction Word</u> or a Command Instruction Word.

#### 3-6. MODE INSTRUCTION WORD FORMAT

The Mode Instruction Word defines the general characteristics of the PCI and must be the first word issued after a RESET. The Mode Instruction Word defines the operating mode of the PCI by selecting either Synchronous Mode operation or Asynchronous Mode operation. The configurable features available through the Mode Instruction Word for each mode are as follows:

a. For Synchronous Mode Operation the Mode Instruction Word defines:

- (1) Character length
- (2) Parity enable
- (3) Even/odd parity generation and check
- (4) External sync detect
- (5) Single or double sync character

b. For Asynchronous Mode Operation the Mode Instruction Word defines:

- (1) Baud rate factor (X16, or X64)
- (2) Character length
- (3) Parity enable
- (4) Even/odd parity generation and check
- (5) Number of stop bits

The Mode Instruction Word format and data transmission format for synchronous and asynchronous modes are shown in Figures 3-2 through 3-5. After issuing the Mode Instruction Word to the PCI, you may send either sync characters or Command Instruction Words.



Figure 3-3. PCI Synchronous Mode Transmission Format







Figure 3-5. PCI Asynchronous Mode Transmission Format

#### 3-7. SYNC CHARACTERS

Sync characters are written to the PCI that received a Mode Instruction Word to placed it into synchronous mode operation. The PCI can be programmed to send either one or two sync characters; the format of the sync characters is user selectable via the Mode Instruction Word Format for a synchronous mode operation.

#### 3-8. COMMAND INSTRUCTION WORD FORMAT

The Command Instruction Word, shown in Figure 3-6, defines the operation of the PCI. A Command Instruction Word must follow the Command Mode Word and/or sync characters (depending on the mode of operation selected). Once the Command Instruction Word is written, data can be transmitted or received by the PCI.



Figure 3-6. PCI Command Instruction Word Format

It is not necessary for a Command Instruction Word to precede all data transactions; only those transactions that require a change in the format of the operation require another Command Instruction Word. A good example is a change from transmit to receive. Command Instruction Words can be written to the PCI at any time after the Mode Instruction Word. After the PCI receives initialization (in the form of a hardware or software RESET, Mode Instruction Word, and Command Instruction Word), it is advisable that you always read the PCI status, checking for activation of the TxRDY bit prior to writing either data or commands to the PCI. This precaution ensures that any prior input to the PCI is not overwritten and lost.

## 3-9. Reset

Another method for changing the Mode Instruction Word is to issue to the PCI a RESET. This can be either a hardware generated RESET or a RESET operation generated by bit 6 of the Command Instruction Word. By issuing a Command Instruction Word with bit 6 (IR) set, you can perform a software reset and return the PCI to the point where it is looking for another Mode Instruction Word.

The next word written to the PCI after either type of RESET is assumed to be a Mode Instruction Word. Similarly, the next word after a Mode Instruction Word is assumed to be one or more sync characters if operating synchronously. All control words written to the PCI after the Mode Instruction Word is written (and the sync characters, if used) are assumed to be Command Instruction Words.

## 3-10. Addressing

The PCI device uses two consecutive pairs of I/O port addresses. The even address in each pair is used to read and write I/O data; the odd address in each pair is used to write Mode Control Words and Command Instruction Words and to read the PCI status. PCI port I/O addresses are listed in Table 3-1.

## 3-11. Initialization

A typical PCI initialization and data I/O sequence is presented in Figure 3-7. The PCI device is initialized in five steps:

- a. RESET the PCI to accept a Mode Instruction Word.
- b. Write a Mode Instruction Word to the PCI. One function of the Mode Instruction Word is to specify synchronous or asynchronous operation.
- c. If synchronous mode is selected, write one or two sync characters, as required.
- d. Write the Command Instruction Word to the PCI.



\*The second sync character is skipped if Mode instruction has programmed PCI to single character internal sync mode. Both sync characters are skipped if Mode instruction has programmed PCI to async mode.

x-112

Figure 3-7. Typical PCI Initialization and Data I/O Sequence

To avoid spurious interrupts during PCI initialization, disable operation of the PCI interrupt (the INT51/ signal). This can be done by executing a DI command within the 8080A-1 CPU.

The PCI device may be RESET by writing a Command Instruction Word to Port ED (or EF). The Command Instruction Word must set bit 6 (IR = 1); the status of all other bits is not considered.

#### NOTE

This reset procedure should be used only if the PCI has been completely initialized, or if the initialization procedure has reached the point where the PCI is ready to receive a Command Instruction Word. If the RESET command is written when the initialization sequence calls for a sync character, then subsequent programming will be misinterpreted.

Next write a Mode Instruction Word to the PCI (see Figures 3-2, 3-3, and 3-4). A typical subroutine for writing both the Mode Instruction Word and Command Instruction Words is given in Table 3-2.

If the PCI is programmed for synchronous operation, write one or two sync characters depending on the transmission format you select.

Finally, write a Command Instruction Word to the PCI. Refer to Figure 3-6 and Table 3-2.

NOTE

The PCI requires a minimum of 16 clock cycles of time between back-to-back WRITE operations. Failure to provide this time may result in faulty operation of the 8251A PCI device.

Table 3-2. Typical PCI Mode or Command Instruction Subroutine

| ;CMD2 0<br>;USES-S` | UTPUTS (<br>TAT; DEST                          | CONTROL WO                            | ORD OR MODE WORD TO PCI.<br>IING.                                                                                                                      |            |
|---------------------|------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
|                     | EXTRN                                          | STAT                                  |                                                                                                                                                        |            |
| CMD2:<br>LP:        | PUSH<br>CALL<br>ANI<br>JZ<br>POP<br>OUT<br>RET | PSW<br>STAT<br>1<br>LP<br>PSW<br>OEDH | ;SAVE DATA AND CPU STATUS<br>;GET PCI STATUS<br>;CHECK TXRDY<br>;TXRDY MUST BE TRUE<br>;RESTORE DATA AND CPU STATUS;<br>;SEND COMMAND/MODE WORD TO PCI |            |
|                     | END                                            |                                       |                                                                                                                                                        | <b>X</b> - |

The TXRDY, TXE, and RXRDY outputs of the PCI are available at jumper posts for generation of an interrupt signal to the CPU. If, for example, TXRDY and RXRDY signals are input to the interrupt generation logic, the logic interrupts the CPU and software must check the condition of the TXRDY and RXRDY bits in the Status Byte in the PCI, recognize each interrupting condition, set the servicing priorities, and perform the interrupt service routines for each condition, even though they are reported to the CPU simultaneously.

For an example of data receive and data transmit operations, refer to the subroutines provided in Tables 3-3 and 3-4.

Status Read. The CPU can determine the status of the serial I/0 port by issuing an I/0 Read Command to the upper I/0 port address (ED or EF) of the PCI. The format of the status word is shown in Figure 3-8. A typical status read subroutine is given in Table 3-5.

Table 3-3. Typical PCI Data Character Read Subroutine

| ;RX1 READS<br>;USES-STAT        | S DATA (<br>I; DESTI       | CHARACTER FRO<br>ROYS-A, FLAGS. | A PCI.                                                                        |       |
|---------------------------------|----------------------------|---------------------------------|-------------------------------------------------------------------------------|-------|
| E                               | XTRN                       | STAT                            |                                                                               |       |
| RX1: C.<br>Al<br>J2<br>IN<br>RI | ALL<br>NI<br>Z<br>N<br>RET | STAT<br>2<br>RX1<br>0ECH        | GET PCI STATUS<br>CHECK FOR RXRDY<br>RXRDY MUST BE TRUE<br>READ DATA FROM PCI |       |
| EI                              | ND                         |                                 |                                                                               |       |
|                                 |                            |                                 |                                                                               | x-099 |

Table 3-4. Typical PCI Data Character Write Subroutine

| ;TX1 WR<br>;USES-S | ITES DATA                                      | A CHARACTE<br>TROYS NOTH                | ER FROM REG A TO PCI<br>IING.                                                                                                                |    |
|--------------------|------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----|
| TX1:<br>TX11:      | PUSH<br>CALL<br>ANI<br>JZ<br>POP<br>OUT<br>RET | PSW<br>STAT<br>1<br>TX11<br>PSW<br>0ECH | ;SAVE DATA AND CPU STATUS<br>;GET PCI STATUS<br>;CHECK FOR TXRDY<br>;TXRDY MUST BE TRUE<br>;RESTORE DATA AND CPU STATUS<br>;SEND DATA TO PCI |    |
|                    | END                                            |                                         |                                                                                                                                              | X- |



Figure 3-8. PCI Status Read Format



| ;STAT I<br>;USES- | READS PC  | I STATUS<br>; DESTROYS-A | ۸.             |       |
|-------------------|-----------|--------------------------|----------------|-------|
| ;STAT             | IN<br>RET | 0EDH                     | GET PCI STATUS |       |
|                   | END       |                          |                |       |
|                   |           |                          |                |       |
|                   |           |                          |                | x-101 |
|                   |           |                          |                |       |

#### 3-12. 8255A PPI PROGRAMMING

The 8255A Programmable Peripheral Interface (PPI) devices provide the iSBC 80/16 board with a total of 48 parallel I/O lines, grouped into six port addresses: E4, E5, E6, E8, E9, and EA. All parallel I/O lines exit/enter the board via connectors J1 and J2. Each of the two 8255A PPI devices controls three I/O ports. Line identification for each parallel I/O connector is provided in Tables 2-26 and 2-27.

Each of the parallel I/O ports may be programmed independently. However, as implemented on the iSBC 80/16 board, some lines have restricted use in certain modes. The modes allowed for each port of each 8255A PPI device on the iSBC 80/16 board are listed in Table 2-3. Each half of I/O Port C for each PPI device (port addresses E6 and EA) may be programmed independently.

Default jumpers set the bus transceiver (an 8287 device) for Port A of PPI device U19 (port address E4) to the output (transmit) mode. Optional jumper connections allow the bus transceivers to be set to either input mode or bit-programmble input/output mode. Refer to Tables 2-15 and 2-16 for jumper information.

Ports B and C of PPI device U19 (connector J1) and ports A, B, and C of PPI device U20 (connector J2) do not have bus transceivers installed at the factory. Line drivers or terminators can be installed for these ports as described in paragraph 2-10.

In order to use any of the parallel port lines, the 8255A PPI device must first be initialized and programmed for the desired mode and direction of data transfer. Table 3-6 provides a list of the configurations available for each of the parallel interfaces. All six ports may be programmed for operation as input or output ports, however, the majority of the ports cannot operate in any mode other than Mode 0.

#### 3-13. PPI CONTROL WORD FORMAT

The Control Word format shown in Figure 3-9 is used to initialize each port for both PPI devices. Notice that the three ports for each PPI device are controlled as two separate groups of I/O lines. Group A (Control Word bits 3 through 6) defines the operating mode for Port A and the upper four bits of Port C. Group B (Control Word bits 0 through 2) defines the operating mode for Port B and the lower four bits of Port C. Bit 7 of the Control Word controls the Mode Set Flag. Control Words are sent to Port E7 for the U19 PPI device and to port EB for the U20 PPI device. There are restrictions associated with the use of certain port addresses in modes 1 and 2, as listed in Table 3-6.

Table 3-6. Parallel I/O Interface Configurations

PPI Device U19, Port Address E4, Port A at J1 Mode 0 Input Mode 0 Output (Latched) Mode 1 Input (Strobed) Mode 1 Output (Latched) Mode 2 Bidirectional PPI Device U19, Port Address E5, Port B at J1 Mode 0 Input Mode 0 Output (Latched) Mode 1 Input (Strobed) Mode 1 Output (Latched) PPI Device U19, Port Address E6, Port C at J1 Mode 0 8 Bit Input Mode 0 8 Bit Output (Latched) Note: Controls for operating in modes 1 or 2 depend on the mode of operation of Port A and Port B. PPI Device U20, Port Address E8 and E9, Ports A and B at J2 Mode 0 8 Bit Input Mode 0 8 Bit Output (Latched) PPI Device U20, Port Address EA, Port C at J2 Mode 0 8 Bit Input Mode 0 8 Bit Ouput Mode 0 4 Bit Input/4 Bit Output (Unlatched/Latched) Mode 0 4 Bit Output/4 Bit Input (Latched/Unlatched)



Figure 3-9. PPI Control Word Format

#### 3-14. ADDRESSING

The PPI device (U19) controlling parallel connector Jl uses 3 consecutive I/O port addresses (E4, E5, and E6) for data transfer, plus a command port address (E7). The PPI device (U20) controlling parallel connector J2 also uses 3 consecutive I/O port addresses (E8, E9, and EA) for data transfer, plus a command port address (EB). Refer to Table 3-6.

### 3-15. INITIALIZATION

To initialize the PPI devices, write a Control Word to each devices respective control port address (either E7 or EB). Refer to Figure 3-9 and Table 3-7 and assume that the Control Word is 92H. This example initializes a PPI device as follows: a. Mode Set Flag active

b. Port A (E4 or E8) set to Mode O Input

c. Port C (E6 or EA) upper set to Mode O Output

d. Port B (E5 or E9) set to Mode O Input

e. Port C (E6 or EA) lower set to Mode O Output

After RESET, each port of a PPI device is initialized to Mode 0, Input.

#### 3-16. OPERATION

The primary considerations in determining how to operate each of the three I/0 ports are:

- a. Choice of operating mode (as defined in Table 3-6);
- b. Direction of data flow (input, output or bidirectional); and
- c. Choice of driver/terminator networks.

After the PPI has been initialized, the operation is completed by simply performing a read or write to the appropriate port.

A typical read subroutine for Port A is given in Table 3-8. A typical write subroutine for Port C is given in Table 3-9.

Any of the eight bits of Port C may be set or reset using the Bit Set/Reset Control Word Format as shown in Figure 3-10. When Port C is being used as a status/control for Port A and/or Port B, port C can be set or reset, just as a data port, by using the Bit Set/Reset Control Word function.



Figure 3-10. PPI Port C Bit Set/Reset Control Word Format



## Table 3-7. Typical PPI Initialization Subroutine

;INTPAR INITIALIZES PARALLEL PORTS. ;USES NOTHING; DESTROYS-A. INTPAR: MVI A,92H ;MODE WORD (PPI PORT A&B IN, C OUT). OUT 0EBH ;SEND MODE WORD TO PPI RET END

## Table 3-8. Typical PPI Port Read Subroutine

| ;AREAD F<br>;USES NO | READS A<br>DTHING, I | BYTE FROM PORT<br>DESTROYS-A. | ΓΑ INTO REG A. |       |
|----------------------|----------------------|-------------------------------|----------------|-------|
| AREAD:               | IN<br>RET            | 0E8H                          | ;READ PORT EBH |       |
|                      | END                  |                               |                |       |
|                      |                      |                               |                | x-103 |

## Table 3-9. Typical PPI Port Write Subroutine

| ;COU <sup>1</sup><br>;USES | r outputs<br>Nothing, | A BYTE FRC<br>DESTROYS | OM REG A TO PORT C.<br>NOTHING. |       |
|----------------------------|-----------------------|------------------------|---------------------------------|-------|
| COUT                       | : OUT<br>RET          | 0EAH                   | OUTPUT TO PORT EAH              |       |
|                            | END                   |                        |                                 |       |
|                            |                       |                        |                                 | x-104 |

•

#### CHAPTER 4. PRINCIPLES OF OPERATION

### 4-1. INTRODUCTION

A functional block diagram of the iSBC 80/16 board is provided in Figure 4-1. The following paragraphs provide a brief description of each functional block of the iSBC 80/16 board.

Many of the logic signals traverse from one sheet to another on the schematic diagram. These signals may be identified by a single or double digit number and a signal mnemonic (e.g., INTR) near a signal line break. The source sheet number is generally on the left side of the drawing, while the destination sheet is on the right side. Signals which enter or exit the board are shown with a three or four digit connector and pin designation along with the signal mnemonic (e.g., PI-14 INIT/).

Both active-high and active-low signals are used. A signal mnemonic that ends with a slash (e.g., WAIT/) denotes that the signal is active-low (less than 0.4V).



Figure 4-1. Functional Block Diagram

#### 4-2. CLOCK CIRCUITS

All timing signals for the iSBC 80/16 board originate from the 8224 (U39) device that is connected to an 18.432 MHz crystal, used as a reference for the waveforms required on the board.

The OSC signal from the 8224 device is used to drive the baud rate generator logic (Figure 5-2, sheet 6). Additional timing pulses are derived from this network, including the 1 or 10 millisecond timer (MST) signal and the master clock (MCLK) signal. The MCLK signal is subsequently split by logic devices U49 and U50 into BCLK/ and CCLK/ for use on the Multibus interface (sheet 3).

#### 4-3. CENTRAL PROCESSING UNIT (CPU) GROUP

The CPU group consists of the 8080A-1 microprocessor (U34), the 8224 Clock Generator (U39), the 8238 System Controller (U40), and the READY Generator logic (U28, U30, and U39). Together, the elements in the CPU group perform all central processing functions.

The CPU group is the heart of the iSBC 80/16 board. It performs all system processing functions and provides a stable timing reference for all other circuitry in the system. The CPU group generates all of the address and control signals necessary to access memory and I/O ports, both on-board and off-board. The CPU group is capable of fetching and executing any of the 8080A-1 instructions. The CPU group responds to interrupt requests originating both on-board and off-board, HOLD requests from Multibus devices wishing to acquire control of the Multibus interface, and WAIT requests from memory or I/O devices having an access time which is slower than the cycle time of the 8080A-1 CPU.

The 8238 System Controller provides the necessary commands (IORD/, IOWR/, MRD/, and MWR/) and data bus buffering required to interface the 8080A-1 CPU to the memory and I/O devices. The 8238 device provides control based on the status received from the 8080A-1 CPU. The status information is latched into the 8238 device at the beginning of each machine cycle via the status strobe output (SS/) from the 8224 device. The 8238 device handles interrupt acknowledge cycles by providing an automatic RST7 instruction for the 8080A-1 CPU after an interrupt.

For a local operation, the ready generation logic is responsible for generating the ready signal to the 8080A-1 CPU when valid data is available on the data bus. The RDYIN signal arrives at the 8224 device and is sent on to the 8080A-1 CPU as a result of completion of an an on-board operation, receiving the XACK/ signal for an off-board operation, or receiving the timeout signal after a nominal 10 millisecond timeout occurs. The READY signal generated on completion of an on-board access may be inhibited by the MWAIT/, the E<sup>2</sup>RDY, or the WAIT/ signal if wait-states are required. Typically, on-board accesses do not require wait-states.

The interaction between the devices within the CPU group is described in more detail in the INTEL MCS 80/85 FAMILY USERS MANUAL.

### PRINCIPLES OF OPERATION

### 4-4. SERIAL I/O INTERFACE

The serial interface logic on the iSBC 80/16 board consists of an 8251A PCI device (U21), the baud rate generator output clock (U15 on 6ZD4), and the associated line driver (U14) and line receiver (U13) devices. These logic sections present an EIA RS232C-standard interface to a peripheral device via serial connector J3.

The serial I/O interface provides a serial data communications channel that can be programmed to operate with synchronous or asynchronous serial data transmission modes. The communication features that are program selectable within the 8251A PCI device include the choice of synchronous or asynchronous mode, baud rate factor (jumper selectable), character length, number of stop bits, and the choice of even, odd, or no parity.

The PCI uses a parallel, eight-bit interface to the CPU group via the I/O data bus (IOO-IO7). The interface between the 8251A PCI and the local bus is enabled when the chip select (CS/) pin of the 8251A PCI is held LOW. The chip select generation logic (U31) holds the chip select input to the 8251A PCI device LOW when the I/O address on the system address bus is between ECH and EFH. Address bits A through F are decoded (at U33) to enable the I/O chip select signal generator (U31). The least significant address bit, ABO, is applied to the Control/Data input (C/D on pin 12) on the 8251A PCI indicating that the byte is either a control byte (if set) or a data byte (if reset) on the data bus.

The PCI accepts a control byte from the local data bus when the CS/ signal is LOW and when an output instruction is decoded for port ED or EF. The control byte can be either a Mode Instruction Word or a Command Instruction Word, depending on the sequence in which it is sent. The various bits in the mode control word specify the baud rate factor, character length, parity, and number of stop bits as described in Chapter 3. Note that the actual baud rate selected is dependent on the configuration of the baud rate jumper network (refer to Table 2-14). The various bits in the Command Instruction Word instruct the PCI to enable/disable the receiver and transmitter, to reset errors, to reset internal control and return to the Mode Instruction Word cycle, and to set/clear the Data Terminal Ready and Request-To-Send outputs.

Timing for the internal functions of the 8251A PCI is provided by the baud rate generator. Various jumper connections for generating the required baud rate clocks from the baud rate generator are listed in Chapter 2 of this manual. The PCI is reset by the occurrence of a high level on the RESET line. The baud rate generator consists of three 4-bit counters whose output signals are cascaded and made available at jumper posts on the board (refer to Table 2-14). The baud rate generator drives two additional counters that provide an interrupt signal at either a 1.024 mS or a 10.24 mS period.

Once programmed, the PCI is ready to perform its communication functions. The TxRDY output (when HIGH) from the 8251A PCI device indicates to the CPU that the PCI is ready to receive a data character. TxRDY is reset automatically by the PCI device when the CPU writes a data character to the PCI. The PCI receives serial data either from a modem or from a peripheral device via the serial interface at connector J3. Upon receiving an entire character, the 8251A PCI device generates the RxRDY output to signal to the CPU that the PCI has a complete character and is ready for the CPU to read the character. The RxRDY signal is reset automatically when the CPU reads the data character from the PCI device.

The PCI cannot begin transmission of a data character until the TxEN (Transmitter Enable) bit is set in the Command Instruction Word and until the PCI receives a Clear-To-Send (CTS) signal input. The PCI device holds its TxD signal output in the "MARKING" state upon sensing a RESET signal.

### 4-5. PARALLEL I/O INTERFACES

The parallel I/O interfaces on the iSBC 80/16 board are available at parallel I/O connectors Jl and J2. By using two Intel 8255A Programmable Peripheral Interface (PPI) devices (U19 and U20), the iSBC 80/16 board provides 48 I/O signal lines for transferring and controlling data to or from peripheral devices.

Port A of PPI device U19 (port address E4) already has an 8287 Bidirectional Bus Transceiver device installed at IC location U2. This device allows eight lines to be configured as either inputs, outputs, or bidirectional (selected via jumpers). The direction of data transfer for the remaining 40 lines (five ports) is user-defined. Sockets are provided for the installation of drivers or terminators as required to meet the specific application requirements.

PPI device U20 must be operating in Mode 0, however, you can program PPI device U19 for operation in one of three basic modes. The operating modes are Mode 0, Basic I/O operation; Mode 1, Strobed I/O operation, and Mode 2, Bidirectional operation. The modes for Port A, B, and C of each 8255A PPI device can be selected and set individually. The output registers and the status flipflops are reset whenever the mode of the 8255A PPI device is changed. Modes of operation for a given port may be combined to provide almost any required I/O combination.

Only Port C may be divided into both an input port and an output port. Any of the eight Port C bits can be set or reset independently by using a single output instruction. You may use the Bit Set/Reset operation for configuring the unused bits.

The RESET signal is used to provide initialization for the 8255A PPI devices on the iSBC 80/16 board. A high on the RESET input to the 8255A PPI device causes the PPI device to clear all internal registers including the Control Register and set all ports to the Mode O input mode of operation (i.e., all 48 parallel port lines on the interface are placed into the high impedance state). After the RESET signal is removed, the signal lines for the 8255A PPI devices remain in the high impedance state without further user initialization. The other modes of operation may then be selected during subsequent system program execution.

Additional 8255A PPI device information may be found in the INTEL PERIPHERAL DESIGN HANDBOOK or in the INTEL COMPONENT DATA CATALOG.

#### 4-6. JEDEC-COMPATIBLE MEMORY

Six JEDEC-compatible 28-pin sockets are provided on the iSBC 80/16 board for user installation of memory devices. The iSBC 80/16 board is compatible with EPROM, Static RAM, and  $E^{2}PROM$  devices. The various memory device types and memory configurations available for the iSBC 80/16 board are described in Chapter 2.

The board is configured at shipment for installation of four 2716 EPROM devices in sockets U41, U42, U43, and U44; the remaining two sockets are configured to accept 2k by 8-bit Static RAM devices. When configured to its maximum capacity, the iSBC 80/16 board accommodates a maximum of 64k bytes of memory.

Device chip select signals (BWCSO/ through BWCS5/) are generated by U32 as a result of the output from decode PROM U33 and address bits ADRA through ADRF. The iSBC 80/16 board generates one enable signal for each of the six JEDEC-compatible sockets.

### 4-7. CHIP SELECT DECODE LOGIC

The chip select decode logic controls accesses to the on-board memory, the on-board I/O, and the Multibus resources. This section of the iSBC 80/16 board's logic consists of the chip select logic (U30, U35, U31, and U32), the buffer control logic (U48), the advanced status latches (U48), and the memory address decode PROM (U33). Each of these is described in more detail in the following paragraphs.

The chip select logic consists of two 3-to-8 line decoders; one for memory select and one for I/O select. The inputs to the decoders are outputs from the memory decode PROM, the advanced status latches, and the shadow PROM control logic.

Buffer direction control is provided by the advanced status latch (U48) output, the memory decode PROM (U33), and the shadow PROM control logic. The buffer direction control provides direction configuration of the data bus buffers (U52 and U55).

The advanced status latches determine the type of machine cycle that is going to be executed prior to the 8238 device issuing a command to the board. The status latches determine the type of processor cycle by sensing the state of the data output lines from the 8080A-1 CPU for a memory or I/O operation, for a READ or WRITE cycle, and for an interrupt acknowledge cycle.

The memory address decode PROM allows flexibility in mapping the memory and I/O resources for the iSBC 80/16 board. By changing the contents of the decode PROM, you can map the local memory to any 1K byte boundary and local I/O to any fourth sequential port boundary. The decode PROM, when configured as shipped, allows user selection of one of eight different memory mapping options; seven are pre-defined within the decode PROM and one is user-defined by providing decode PROM programming. These memory mapping options are listed in Table 2-5.

#### 4-8. iSBX MULTIMODULE BOARD INTERFACES

The iSBC 80/16 board accepts two iSBX Multimodule boards at iSBX Bus connectors J4 and J5. The Multimodule boards plug directly onto the component side of the iSBC 80/16 board. The iSBX Bus interfaces are shown schematically in Figure 5-2, sheet 9. The chip select logic generates two chip select signals for each iSBX Bus connector: MCSO/ and MCS1/. Whenever the address lines select port addresses F0 through F7, chip select term MCSO/ is enabled on connector J5; port addresses F8 through FF generate chip select term MSC1/ is enabled on connector J5. Whenever the address lines select port addresses C0 through C7, chip select term MCSO/ is enabled on connector J4; port addresses C8 through CF generate chip select term MSC1/ is enabled on connector J4. Multimodule interrupts (MINTR0, MINTR1) must be enabled on each of the two iSBX Bus interfaces by connecting the required jumpers, as described in Chapter 2.

## 4-9. MULTIBUS INTERFACE

Multibus interface on the iSBC 80/16 board consists of all off-board signals which are handled by connectors Pl and P2. The Multibus interface includes address, data, and control lines that provide interaction between the iSBC 80/16 board and other processor and peripheral boards. Table 2-21 describes each signal on the Multibus interface. For additional Multibus information refer to the INTEL MULTIBUS SPECIFICATION.

Most of the circuitry that performs the interfacing between the iSBC 80/16 board and the Multibus interface is shown in sheet 3 of Figure 5-2. Data is transferred to and from the bus via the 8287 Octal Bus Transceiver (U55). Address drivers U53 and U54 handle the address transfer between the Multibus interface and the board.

The iSBC 80/16 board is capable of generating BCLK/ and CCLK/ clock signals for the Multibus interface. However, when the clock signals are provided by another master on the Multibus interface, ensure that you do not allow the iSBC 80/16 board to also drive the clock signals.

The Multibus interface control logic includes a feature that allows configuration for on-board-only operation. During normal operation on the Multibus interface, the iSBC 80/16 board is capable of driving address, command, and data to the Multibus interface except when the 8080A-1 CPU is in a HOLD state. The on-board-only mode does not allow driving of control, data, and address onto the Multibus interface, and is selected by removing jumper E190-E191 (with E195-E196 installed) as described in Table 2-11.

The Multibus interface control logic includes a feature that allows configuration for on-board-only control signal sensing. During normal operation on the Multibus interface, the iSBC 80/16 board is capable of driving commands to the Multibus interface except during HOLD.

## PRINCIPLES OF OPERATION

### 4-10. HOLD SEQUENCE

The 8080A-1 CPU is placed into a HOLD state whenever the other CPU asserts the BPRN/ signal. This raises the HOLD input to the 8080A-1 CPU and suspends further normal operation of the CPU until the HOLD is released. After sensing a HOLD input, the 8080A-1 CPU generates a continuous HLDA output. The HLDA signal is inverted through a flipflop to become the DHLDA/ signal, and eventually to be placed onto the Multibus interface as an inactive BUSY/ signal; effectively saying, "the Multibus interface is now available for use".

During a HOLD sequence, the 8080A-1 CPU places its address and data busses into a high impedance condition and allows another CPU to gain control of the Multibus interface. The remote processor drives the address and data busses and completes its Multibus interface operation without further 8080A-1 CPU intervention or contention.

### 4-11. INTERRUPT SEQUENCE

The iSBC 80/16 board uses no dedicated interrupt controller other than the CPU. All of the interrupt requests handled by the interrupt generation logic are passed to the 8080A-1 CPU via the INTR line. The board accepts three external (off-board) interrupts via connector Jl, pin 49 (a signal named EXT INTRO/), connector P2, pin 19 (a signal named PFIN/), and connector P1, pin 42 (a signal named EXT INTR1/). All other sources for interrupts to the 8080A-1 CPU are on-board.

When the 8080A-1 CPU senses an interrupt request, the CPU automatically executes an interrupt cycle. The interrupt cycle in the CPU is similar to a fetch cycle. However, the interrupt causes the CPU to execute a CALL instruction to start processing the interrupt. The process is as follows:

A high level on the INTR input is serviced by the 8080A-1 CPU at the end of the current instruction when interrupts are enabled. When INTR goes active, the CPU performs the following operations:

- a. Completes execution of the current instruction cycle.
- b. If the interrupts are enabled, the CPU performs an interrupt acknowledge cycle.
- c. The 8238 Bus Controller delivers a RST7 instruction to the local bus that causes the CPU to execute a CALL to memory location 38H. At this location, you should have a pointer to the interrupt service routine.

For more information on the operation of the 8080A-1 CPU during interrupt cycles, refer to the MCS80/85 FAMILY USERS MANUAL.

#### CHAPTER 5. SERVICE INFORMATION

#### 5-1. INTRODUCTION

This chapter provides a list of replaceable parts, a parts location diagram, service diagrams, and service and repair assistance instructions for the iSBC 80/16 Single Board Computer. A diagram showing the jumper locations on the board is provided in Chapter 2 of this manual.

## 5-2. REPLACEABLE PARTS

Table 5-1 provides a list of replaceable parts for the iSBC 80/16 board. Table 5-2 identifies and locates the manufacturers specified in the MFR CODE column in Table 5-1. Intel parts that are available on the open market are listed in the MFR CODE column as "COML"; every effort should be made to procure these parts from a local (commercial) distributor.

### 5-3. SERVICE DIAGRAMS

The parts location diagram and schematic diagram for the iSBC 80/16 board are provided in Figures 5-1 and 5-2, respectively. On the schematic diagram, a signal mnemonic that ends with a slash (e.g., WAIT/) is active LOW. Conversely, a signal mnemonic without a slash (e.g., WAIT) is active HIGH.

| Reference                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                             | Mfr. Part No.                                                                                                                   | Mfr. Code                                                                                             | Qty                                                           |
|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| U19,20<br>U21<br>U40<br>U52<br>U2,55<br>U39<br>U34<br>U33<br>U45<br>U35<br>U22<br>U37<br>U49<br>U18 | IC, 8255A-5 PPI<br>IC, 8251A PCI<br>IC, 8238 System Controller<br>IC, 8286 Bus Transceiver<br>IC, 8287 Bus Transceiver<br>IC, 8287 Bus Transceiver<br>IC, 8224 Clock Generator<br>IC, 8224 Clock Generator<br>IC, 8080A-1 Processor<br>IC, Preprogrammed PROM<br>IC, 2kx8 Static RAM<br>IC, Quad 2-in pos-NAND<br>IC, Quad 2-in pos-NOR<br>IC, Hex inverter<br>IC, Hex inverter<br>IC, Hex inverter, OC | 8255A-5<br>8251A<br>8238<br>8286<br>8287<br>8224<br>8080A-1<br>144217<br>2kx8 SRAM<br>74S00<br>74LS02<br>7404<br>74LS04<br>7406 | Intel<br>Intel<br>Intel<br>Intel<br>Intel<br>Intel<br>Intel<br>Intel<br>Intel<br>TI<br>TI<br>TI<br>TI | 2<br>1<br>1<br>2<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 |
| 030                                                                                                 | IC, Tri 3-in pos-NAND                                                                                                                                                                                                                                                                                                                                                                                   | 74\$10                                                                                                                          | TI                                                                                                    | 1                                                             |

Table 5-1. Replaceable Parts

5-1

## SERVICE INFORMATION

| Reference                                     | Description                                                                                                                                                             | Mfr. Part No.                                 | Mfr. Code                            | Qty                        |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------|----------------------------|
| U23,28<br>U29<br>U25,36,38                    | IC, Dual 4-in pos-NAND<br>IC, Quad 2-in pos-NOR<br>IC, Quad 2-in pos-NOR                                                                                                | 74LS20<br>74S32<br>74LS32<br>74LS32           | TI<br>TI<br>TI                       | 2<br>1<br>3                |
| U48<br>U27<br>U31,32<br>U17                   | IC, Juar D-type IIIpilop<br>IC, 4-bit bistable latch<br>IC, Quad tri-state buffer<br>IC, 3-to-8 line Multiplexer<br>IC, Sync Decade Rate Mux                            | 74L374<br>74LS75<br>74126<br>74S138<br>74S163 | TI<br>TI<br>TI<br>TI<br>TI           | 1<br>1<br>2<br>1           |
| U53,54<br>U26<br>U15<br>U50                   | IC, Octal D-type flipflop<br>IC, Dual Decade Counter<br>IC, Dual 4-bit Binary Count<br>IC, 3-state Hex Buffer                                                           | 74LS240<br>74LS390<br>74LS393<br>DM8097       | TI<br>TI<br>TI<br>NAT                | 2<br>1<br>1<br>1           |
| U16<br>U14<br>U13                             | IC, Dual Monostable Multivib<br>IC, RS232C Line Driver<br>IC, RS232C Line Receiver                                                                                      | DM9602<br>SN75188<br>SN75189                  | NAT<br>TI<br>TI                      | 1<br>1<br>1                |
| RP2,3,5<br>RP1                                | Res Pack, 10k, 10 pin,9 res.<br>Res Pack, 1k, 10 pin,9 res.                                                                                                             | OBD<br>OBD                                    | COML<br>COML                         | 3<br>1                     |
| 13-31,36-43<br>45,46,<br>48-53,67,68          | Capacitor,0.luF,50V,+80%-20%                                                                                                                                            | OBD                                           | COML                                 | 55                         |
| C44,47,54,64<br>C63,65<br>C12                 | Capacitor, 22uF,15V, <u>+</u> 10%<br>Capacitor, 15uF,20V, <u>+</u> 20%<br>Capacitor, 0.68uF,50V, <u>+</u> 10%                                                           | OBD<br>OBD<br>OBD                             | COML<br>COML<br>COML                 | 5<br>2<br>1                |
| R3,10,18,19,<br>22,32,33<br>R2,21,24,34,      | Resistor, lk, 1/4W, 5%                                                                                                                                                  | OBD                                           | COML                                 | 8                          |
| 36, 37, 39, 40<br>R6, 9, 11-17,<br>23, 28-31  | Resistor, $10k$ , $1/4W$ , $5\%$<br>Registor, 2.2k, $1/4W$ , $5\%$                                                                                                      | OBD                                           | COML                                 | 8                          |
| R25<br>R35<br>R1<br>R4,5<br>R26,27<br>R7.8,20 | Resistor, 100k, 1/4W, 5%<br>Resistor, 20k, 1/4W, 5%<br>Resistor, 20k, 1/4W, 5%<br>Resistor, 47k, 1/4W, 5%<br>Resistor, 220 ohm, 1/4W, 5%<br>Resistor, 510 ohm, 1/4W, 5% | OBD<br>OBD<br>OBD<br>OBD<br>OBD<br>OBD        | COML<br>COML<br>COML<br>COML<br>COML | 1<br>1<br>1<br>2<br>2<br>3 |
| , ,                                           |                                                                                                                                                                         |                                               |                                      |                            |

## Table 5-1. Replaceable Parts (continued)

5-2

## SERVICE INFORMATION

| Reference                                                                                             | Description                                                                                                                                                                                                                                                         | Mfr. Part No.                                                                                                                                       | Mfr. Code                                                                         | Qty                                                     |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------|
| VR1<br>CR1<br>DS1,DS2<br>Y1<br>J4,J5<br>XU3 thru 12<br>XU33<br>XU2<br>XU41,42,43,<br>44,45,46<br>XU34 | Regulator, -5 volt<br>Diode, 1N914B<br>Diode,LED,Red<br>Crystal, 18.432 MHz<br>Connector, iSBX Bus, 36-pin<br>Socket, 14-pin DIP<br>Socket, 18-pin DIP<br>Socket, 20-pin DIP<br>Socket, 28-pin DIP<br>Socket, 40-pin DIP<br>Plug, shorting, 2 pin<br>Post, wirewrap | MC79L05ACP<br>OBD<br>HLMP-301<br>CY19B<br>000291-0001<br>DILB14P-108<br>DILB18P-108<br>DILB20P-108<br>528-AG37D<br>540-AG37D<br>530153-2<br>87623-1 | MOT<br>COML<br>HEW<br>CRY<br>VIK<br>BDY<br>BDY<br>BDY<br>AUG<br>AUG<br>AMP<br>AMP | 1<br>1<br>2<br>10<br>1<br>1<br>1<br>6<br>1<br>49<br>195 |

# Table 5-1. Replaceable Parts (continued)

| Table 5-2. | Manufacturer | s | Codes |
|------------|--------------|---|-------|
|------------|--------------|---|-------|

| Mfr. Code                                                                  | Manufacturer                                                                                                                                                                                                                                  | Manufacturer's Location                                                                                                                                                 |
|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AMP<br>AUG<br>BDY<br>CRY<br>Intel<br>HEW<br>NAT<br>MOT<br>TI<br>VIK<br>OBD | Amp, Inc.<br>Augat, Inc.<br>Burndy<br>Crystek Crystals Corp.<br>Intel Corporation<br>Hewlett Packard<br>National Semiconductor<br>Motorola<br>Texas Instruments<br>Viking Connector<br>Order by description;<br>any commercial (COML) source. | Harrisburg, PA<br>Attelboro, MA<br>Norwalk, CT.<br>Fort Meyer, FL<br>Santa Clara, CA<br>Cupertino, CA<br>Sunta Clara, CA<br>Phoenix, AZ<br>Dallas, TX<br>Chatsworth, CA |

### 5-4. SERVICE AND REPAIR ASSISTANCE

United States customers can obtain service and repair assistance by contacting the Intel Product Service Center in Phoenix, Arizona. Customers outside the United States should contact their sales source (Intel Sales Office or Authorized Distributor) for service information and repair assistance.

Before calling the Product Service Center, you should have the following information available:

- a. Date you received the product.
- b. Complete part number of the product (including dash number). This number is usually silk-screened onto the component side of the board.
- c. Serial number of product. This number is usually stamped onto the component side of the board.
- d. Shipping and billing addresses.
- e. Purchase order number for billing purposes if your Intel product warranty has expired.
- f. Extended warranty agreement information, if applicable.

Use the following numbers for contacting the Intel Product Service Center: Regional Telephone Numbers

| Western Region: | 602-869-4951 |
|-----------------|--------------|
| Midwest Region: | 602-869-4392 |
| East Region:    | 602-869-4045 |
| International:  | 602-869-4391 |

TWX Number

910 - 951 - 1330

Always contact the Product Service Center before returning a product to Intel for repair. You will be given a repair authorization number, shipping instructions, and other important information which will help Intel provide you with fast, efficient service. If you are returning the product because of damage sustained during shipment or if the product is out of warranty, a purchase order is required before Intel can initiate the repair.

In preparing the product for shipment to the Repair Center, use the original factory packing material, if possible. If this material is not available, wrap the product in cushioning material such as Air Cap TH-240, manufactured by the Sealed Air Corporation, Hawthorne, N.J. Then enclose in a heavy duty corrugated shipping carton, and label "FRAGILE" to ensure careful handling. Ship only to the address specified by the Product Service Center Personnel.

1 ۲ 80/16 Board





SERVICE INFORMATION

## SERVICE INFORMATION



5-7

.

•



٠

## CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

١

## SERVICE INFORMATION



## CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

5-9

.

.

## SERVICE INFORMATION



•

.



## CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

SERVICE INFORMATION

3

5-11

## SERVICE INFORMATION


# CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

SERVICE INFORMATION

.

.

\* t



### CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

SERVICE INFORMATION

.

.

5-15

.

.



### CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

SERVICE INFORMATION

5-17

, .



#### CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

SERVICE INFORMATION

5-19

.

.



.

f

SERVICE INFORMATION

### CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

Figure 5-2. 1SBC<sup>®</sup> 80/16 Board Schematic Diagram (Sheet œ of 10)

. .

5-21



.

### CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

SERVICE INFORMATION

.

.



.

### CAUTION: These schematic diagrams may have been revised. See "Service Information" chapter for details.

Figure 5-2. iSBC<sup>®</sup> 80/16 Board Schematic Diagram (Sheet 10 of 10)

.

٠

5-25

#### APPENDIX A. DECODE PROM PROGRAMMING

#### A-1. INTRODUCTION

The local memory and I/O address decoding and chip select generation on the iSBC 80/16 board is performed via a factory programmed memory decode PROM (U33) on the board. The PROM contains a bit pattern that decodes the ten input address lines, reads data from a memory location, and provides four output signals whose states depend on the data.

The iSBC 80/16 board provides you a certain amount of configuration control by allowing you to change the data that is stored; for other than option 8, this involves providing an entirely new decode PROM. Note that option 8, the user programmed option, contains OFH (unprogrammed) throughout that portion of the PROM (for both memory and I/O).

#### A-2. DECODE PROM FUNCTION DESCRIPTION

The decode PROM on the iSBC 80/16 board consists of a 3625A PROM, an 18-pin device that is preprogrammed to output a specific bit pattern for a specific range of addresses. By changing the data pattern within the decode PROM, you cause the iSBC 80/16 board to generate a different output signal pattern for any given memory or I/O address. As a result of changing the output signal pattern, you control which chip select signal is generated on the board.

The decode PROM uses address bits AA through AF, DOPTO, DOPT1, DOPT2, and the IO/M signals as address bits for the decode PROM. Figure A-1 shows how the various signals and address bits are assembled to form a ten-bit PROM address and shows a relationship between the chip select signals and the decode PROM input signals on the iSBC 80/16 board.

The IO/M signal enables generation of an I/O chip select when LOW and enables generation of the memory chip select signals when HIGH. The DOPTO, DOPT1, and DOPT2 signals are user-configured via jumpers and select one of the eight sections of the decode PROM. Selecting one of the eight memory map configurations is performed by connecting jumper posts on the iSBC 80/16 board as described in paragraph 2-13 of this manual.

Depending on the data stored within the selected area of the decode PROM, the decode PROM generates a specific chip select signal on the board. The correlation between a particular data byte and the chip select signals that it generates is described in Table A-1. Those data patterns that are not listed may cause undesireable results and should be avoided.

The procedure for writing data into one of the 3625A decode PROMs may vary depending on the type of PROM programming device used; refer to the operator's manual on the PROM programming device for details of a specific programming procedure.

#### A-3. PROGRAMMING OPTION 8

When providing programming for option 8 of the existing 3625A Decode PROM, you must copy the contents of the other seven options into the memory buffer within the PROM programming device, add to that the requirements for option 8 of the Decode PROM, and then rewrite the entire PROM rather than just the option 8 portion of the decode PROM. This method avoids errant entries into the other option areas of the decode PROM that would cause faulty operation of options 1 through 7.

#### A-4. PROM DATA DEFINITIONS

Each option provided by the decode PROM contains sufficient space (64 possible entries) to define the entire 256 bytes of I/O space (if IO/M is LOW) or the 64k bytes of memory space (if IO/M is HIGH).

In Figure A-2, the contents of the upper left memory location within each option define the chip select signal that is generated for all accesses to I/O addresses 0 through 3H (a 4 byte block). The next entry to the right defines the chip select signal that is generated for all accesses to I/O locations 4H through 7H, and so on, through the 64 data entries within each option. The last entry in each option defines the chip select signal that is generated to I/O addresses F8H through FFH.

In Figure A-3, the contents of the upper left memory location within each option define the chip select signal that is generated for all accesses to memory locations 0 through 3FFH (a lk byte block). The next entry to the right defines the chip select signal that is generated for all accesses to memory locations 0400H through 07FFH, and so on, through the 64 data entries within each option. The last entry in each option defines the chip select signal that is generated for all accesses to memory locations FOO0H through FFFFH.

### PROGRAMMING THE DECODE PROM

| Type Of<br>Operation                                     | Stored Data<br>Value                         | Chip Select<br>Signal Generated                                                   | Function Performed<br>By the Chip Select                                                                                                                                                                                                                                                      |
|----------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory<br>Memory<br>Memory<br>Memory<br>Memory<br>Memory | OF<br>OE<br>OD<br>OC<br>OB<br>OA<br>OO       | BWCSO/<br>BWCS1/<br>BWCS2/<br>BWCS3/<br>BWCS4/<br>BWCS5/<br>none                  | Chip select for U41<br>Chip select for U42<br>Chip select for U43<br>Chip select for U44<br>Chip select for U44<br>Chip select for U45<br>Chip select for U46<br>No local chip select<br>generated; operation is for<br>an off-board resource.                                                |
| I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O            | OF<br>OE<br>OD<br>OC<br>OB<br>OA<br>O9<br>OO | SBXACSO/<br>SBXACS1/<br>SBXBCSO/<br>SBXBCS1/<br>55CS0/<br>55CS1/<br>51CS/<br>none | Chip select for J5, MCSO/<br>Chip select for J5, MCS1/<br>Chip select for J4, MCSO/<br>Chip select for J4, MCS1/<br>Chip select for 8255 PPI U19<br>Chip select for 8255 PPI U20<br>Chip select for 8251 PCI<br>No local chip select<br>generated; operation is for<br>an off-board resource. |

| Table A-1. Data Entries For The Decode P. |
|-------------------------------------------|
|-------------------------------------------|



Figure A-1. Ten-bit PROM Address Creation

-

| Address   0   1   2   3   4   5   6   7   8   9   A   B   C   D   E   F     000   0F                                                                                                                                                                                                              | Decod<br>PROM | e        |          |          |          |          |          |          |          |          |          |          |          |          |          |          | DO       | DOP<br>DOP<br>PT2 |   | 0 |         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-------------------|---|---|---------|
| $ \begin{array}{c cccc} 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (hex)         | 0        | 1        | 2        | 3        | 4        | 5        | 6        | 7        | 8        | 9        | A        | В        | С        | D        | E        | F        |                   |   |   |         |
| 000   0F                                                                                                                                                                                                |               | -        | ~        |          |          |          |          |          |          |          |          |          | ~-       |          | ~-       |          | ~        | -                 |   |   |         |
| 010   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00                                                                                                                                                                                                | 000           | OF       | _ ↓               |   |   |         |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 010           | OF<br>OF | 0r<br>0r | 0F<br>0F | OF<br>OF | OF       | OF       | OF       | OF       | OF       | OF<br>OF | 0r<br>0r | 0F<br>0F | OF<br>OF | 0F<br>0F | OF<br>OF | OF       | 0                 | 0 | 0 | lleor-  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 030           | OF       | OF       | OF       | 0F<br>0F | 0F<br>0F | 0f<br>0f | OF       | Ū                 | U | Ŭ | Defined |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 040           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 050           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | ~                 | ~ | - |         |
| 080   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00                                                                                                                                                                                                | 060<br>070    | 00<br>0D | 00<br>0D | 00<br>0C | 00<br>0C | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>0B | 00<br>0A | 00<br>09 | 00<br>0f | 00<br>0f | 00<br>0E | 00<br>0E | 0                 | 0 | 1 |         |
| 090   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00                                                                                                                                                                                                | 080           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 0A0 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 <t< td=""><td>090</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td></td><td></td><td></td><td></td></t<>                                                                                                                            | 090           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 0B0   0D   0C                                                                                                                                                                                                | 0A0           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 0                 | 1 | 0 |         |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ОВО           | OD       | 0D       | 0C       | 0C       | 00       | 00       | 00       | 00       | 00       | OB       | 0A       | 09       | OF       | OF       | 0E       | OE       |                   |   |   |         |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 000           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 0E0 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 <t< td=""><td>0D0</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>0</td><td>1</td><td>1</td><td></td></t<>                                                                                                                         | 0D0           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 0                 | 1 | 1 |         |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | OE0<br>OF0    | 00<br>0D | 00<br>0D | 00<br>0C | 00<br>00 | 00       | 00       | 00       | 00       | 00       | 00<br>0B | 00<br>0A | 00       | 00<br>Of | 00<br>Of | OU<br>OE | 0E       | U                 | T | T |         |
| 110 00 00 00 00 00 00 00 00 00 00 00 00 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 100           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 120 00 00 00 00 00 00 00 00 00 00 00 00 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 110           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 140 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 <t< td=""><td>120<br/>130</td><td>00<br/>0D</td><td>00<br/>0D</td><td>00<br/>0C</td><td>00<br/>0C</td><td>00<br/>00</td><td>00<br/>00</td><td>00<br/>00</td><td>00<br/>00</td><td>00<br/>00</td><td>00<br/>0B</td><td>00<br/>0A</td><td>00<br/>09</td><td>00<br/>0F</td><td>00<br/>0F</td><td>00<br/>0E</td><td>00<br/>0e</td><td>1</td><td>0</td><td>0</td><td></td></t<> | 120<br>130    | 00<br>0D | 00<br>0D | 00<br>0C | 00<br>0C | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>0B | 00<br>0A | 00<br>09 | 00<br>0F | 00<br>0F | 00<br>0E | 00<br>0e | 1                 | 0 | 0 |         |
| 150 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 <t< td=""><td>140</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td></td><td></td><td></td><td></td></t<>                                                                                                                            | 140           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 160 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 <t< td=""><td>150</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td></td><td></td><td></td><td></td></t<>                                                                                                                            | 150           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 170 OD OD OC OC OO OO OO OB OA O9 OF OF OE OE   180 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00                                                                                                                                                                                                                                                                                                                                                                            | 160           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 1                 | 0 | 1 |         |
| 180 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 <t< td=""><td>170</td><td>OD</td><td>0D</td><td>0C</td><td><u> </u></td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>OB</td><td>-0A</td><td>09</td><td>0F</td><td>0F</td><td>0E</td><td>0E</td><td></td><td></td><td></td><td></td></t<>                                                                                                                     | 170           | OD       | 0D       | 0C       | <u> </u> | 00       | 00       | 00       | 00       | 00       | OB       | -0A      | 09       | 0F       | 0F       | 0E       | 0E       |                   |   |   |         |
| 1A0 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 <t< td=""><td>180</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td>00</td><td></td><td></td><td></td><td></td></t<>                                                                                                                            | 180           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 1B0 OD OD OC OC OO OO OO OO OO OB OA O9 OF OF OE OE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 140           |          | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 1                 | 1 | 0 |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1B0           | 0D       | 0D       | 0C       | 0C       | 00       | 00       | 00       | 00       | 00       | OB       | 0A       | 09       | OF       | OF       | 0E       | 0E       | Ŧ                 | - | J |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1C0           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   |   |         |
| 1D0 00 00 00 00 00 00 00 00 00 00 00 00 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1D0           | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       | 00       |                   |   | _ |         |
| 1E0   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00   00                                                                                                                                                                                                | 1E0<br>1F0    | 00<br>0D | 00<br>0D | 00<br>0C | 00<br>0C | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>00 | 00<br>0B | 00<br>0A | 00<br>09 | 00<br>Of | 00<br>0F | 00<br>0e | 00<br>0e | 1                 | 1 | 1 |         |

Figure A-2. I/O Map in the Decode PROM

A-4

PROGRAMMING THE DECODE PROM

ŝ

.....

| Decode<br>PROM<br>Addres | e<br>ss  |             |          |          |          |          |          |            |            |            |            |            |                |           |            | I<br>DOI   | 00P1<br>2T2 | ]<br>[] |   |          |
|--------------------------|----------|-------------|----------|----------|----------|----------|----------|------------|------------|------------|------------|------------|----------------|-----------|------------|------------|-------------|---------|---|----------|
| (hex)                    | 0        | 1           | 2        | 3        | 4        | 5        | 6        | 7          | 8          | 9          | A          | B          | С              | D         | E          | F          |             |         |   |          |
| 200                      | 012      | 012         | 012      | 012      | 017      | OF       | 017      | 017        | 017        | 017        | 0P         | OP         | 0P             | 017       | 012        | 017        |             |         |   |          |
| 200                      | OF       | OF          | Or       | Or       | OF       | OF       | OF       | OF         | OF         | OF         | OP         | OF         | OF             | OF        | OF         | OF         |             |         |   |          |
| 220                      | OF       | Or<br>Or    | Or<br>Or | Or<br>Or | Or<br>Or | Or<br>Or | Or       | Or<br>Or   | Or<br>Or   | OF<br>OF   | OF<br>OF   | OF         | OF<br>OF       | OF<br>OF  | Or<br>Of   | Or<br>Or   | 0           | 0       | 1 | lleor-   |
| 220                      | 0r<br>0r | Or<br>Or    | Or<br>Of | OF       | OF<br>OF | Or<br>Or | Or<br>Or | Or<br>Og   | Or<br>Or   | Or<br>Or   | Or<br>Or   | Or<br>Or   | Or<br>Of       | OF<br>OF  | Or<br>Or   | OF         | 0           | U       | U | Defined  |
| 230                      | or       | Ur          |          |          | Or       | Ur       |          |            |            |            |            |            |                |           |            |            |             |         |   | Dertile( |
| 240                      | OF       | 0f          | Of       | OF       | OF       | Of       | Of       | OF         | OF         | OF         | Of         | Of         | Of             | Of        | Of         | OF         |             |         |   |          |
| 250                      | 0E       | 0E          | 0E       | 0E       | 0E       | 0E       | 0E       | 0E         | 0E         | 0E         | 0E         | 0E         | 0E             | 0E        | 0E         | 0E         |             |         |   |          |
| 260                      | 0D       | 0D          | 0D       | 0D       | 0D       | 0D       | 0D       | 0D         | <b>0</b> C | <b>0</b> C | <b>0C</b>  | <b>0</b> C | <b>0</b> C     | <b>0C</b> | <b>0</b> C | <b>0</b> C | 0           | 0       | 1 |          |
| 270                      | OA       | 0A          | 0A       | 0A       | 0A       | 0A       | 0A       | 0A         | OB         | OB         | OB         | OB         | OB             | OB        | OB         | OB         |             |         |   |          |
| 280                      | ਸਹ       | <br>F       | <br>ਸ0   | <br>ਸ0   | <br>ਸ0   | <br>ਸ0   | <br>ਸ0   | ਸ<br>()    | <br>70     | 5          | <br>ਸ0     | <br>TE()   | न्न <b>(</b> ) | <br>ਸ()   | <br>ਸ0     | OF         |             |         |   |          |
| 290                      | OF       | OF          | OF       | OF       | OF       | OE       | OF       | OF         | OF.        | 0F         | 0F         | OF         | OF.            | OF        | OE         | OF         |             |         |   |          |
| 2A0                      | OD       | 0D          | 0D       | 0D       | 0D       | 0D       | 0D       | 0D         | 00         | 0D         | 0D         | 0D         | 0D             | 0D        | 0D         | OD         | 0           | 1       | 0 |          |
| <b>2B</b> 0              | 0A       | 0A          | 0A       | 0A       | 0A       | 0A       | 0A       | 0A         | OB         | OB         | OB         | OB         | OB             | OB        | OB         | ОВ         | _           | -       | - |          |
| 200                      | 0.2      | <u>በ</u> ም  |          | 0.5      |          |          | 0₽       | <u>م</u>   | 0F         | 077        | 017        | 017        | 0.5            | 017       | <br>0F     | <br>റ¤     |             |         |   |          |
| 200                      |          | Or          | 0r<br>0D | OD       | OD       | Or<br>OD |          | Or<br>OD   | 00         | 00         | 00         | 00         | 00             | 00        |            | 00         |             |         |   |          |
| 2E0                      | 00       | 00          | 00       | 00       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         | 00             | 00        | 00         | 00         | 0           | 1       | 1 |          |
| 2F0                      | 0A       | 0A          | 0A       | 0A       | 0A       | 0A       | 0A       | 0A         | OB         | OB         | OB         | OB         | OB             | OB        | OB         | ОВ         |             |         |   |          |
| 300                      | OF       | OF          | OF       | TO       | OF       | -<br>TO  | OF       | OF         | OF         | OF         | <b>T</b> O | <br>F()    | <b>T</b> ()    | OF        | AU<br>AU   | <br>70     |             |         |   |          |
| 310                      | OE       | OF.         | OE       | OF.      | OE       | OE       | OE       | OE         | OE         | OE         | OF.        | OE         | OE             | OF.       | OF.        | OE         |             |         |   |          |
| 320                      | 0D       | 0D          | 0D       | 0D       | 0D       | 0D       | 0D       | 0D         | 0D         | 0D         | 0D         | 0D         | 0D             | 0D        | 0D         | 0D         | 1           | 0       | 0 |          |
| 330                      | 0C       | 00          | 0C       | 0C       | 0C       | 0C       | 0C       | 0C         | 0C         | 0C         | 0C         | 0C         | 0A             | 0A        | OB         | OB         | -           | •       | • |          |
| 340                      |          | 017         | 0.5      | 012      | 012      | 012      | OF       | <br>()][7] | 0.5        | <br>קר     | 017        |            | 0F             |           | 017        | 05         |             |         |   |          |
| 350                      |          | ΔD          | Ωn       | ΩΠ       | Ωn       | ΩΓ       | 0r<br>0n | 0r<br>0n   | 00         | 00         | 00         | 00         | 00             |           |            |            |             |         |   |          |
| 360                      |          | 00          | 00       | 00       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         | 00             | 00        | 00         | 00         | 1           | ٥       | 1 |          |
| 370                      | 00       | 00          | 00       | 00       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         | 00<br>OA       | 0A        | 0B         | 0B         | -           | Ŭ       | 1 |          |
| 380                      | 30       | <br>T       |          | <br>ק    | OF       | <br>0F   | 017      |            | 00         | <u>مں</u>  |            | <br>0D     | <u>~</u>       | <u>~</u>  | <u> </u>   | <u></u>    |             |         |   |          |
| 390                      |          | 01          | UB<br>0L | 0P       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         |                | 00        | 00         | 00         |             |         |   |          |
| 3A0                      |          | 00          | 00       | 00       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         | 00             | 00        | 00         | 00         | 1           | 1       | 0 |          |
| 3B0                      | 00       | 00          | 00       | 00       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         | 00             | 00        | 00         | 00         | T           | -       | J |          |
| 300                      | ਜ        | <b>T</b> () | OE       | OF       | 00       | <br>0D   | 00       | 00         | 00         | 00         | 00         | 00         | <u></u>        |           | ()R        | <br>()]R   |             |         |   |          |
| 3D0                      | 00       | 00          | 00       | 00       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         | 00             | 00        | 00         | 00         |             |         |   |          |
| 3E0                      | 00       | 00          | 00       | 00       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         | 00             | 00        | 00         | 00         | 1           | 1       | 1 |          |
| 0                        | 100      | 00          | 00       | 00       | 00       | 00       | 00       | 00         | 00         | 00         | 00         | 00         | 00             | 00        | 00         | 00         | -           | *       | - |          |

Figure A-3. Memory Map in the Decode PROM

A-5

#### INDEX

Addressing 1/0 3-2 Memory 3-1 Operation 4-5 CPU 1-4, 4-2 Cabling Parallel I/O 2-49 Serial 1/0 2-49 Chip Select 4-5 Clock Circuits 4-2 Cooling Requirements 2-2 Decode PROM 2-19, A-1 Emulation Mode 2-26 Equipment Supplied 1-4 I/O Addressing 3-2 Initialization 3-2 Installation 2-1 2708 EPROM Devices 2-22 Byte-Wide RAM Devices 2-22 **EEPROM Devices 2-23 EPROM Devices 2-19** iSBX Multimodule Board 2-52 Line Driver 2-11 Memory Device 2-9 Interface Auxiliary (P2) 2-44 iSBX Multimodule Board 2-51, 4-6 Serial I/O 2-49, 4-3 Parallel I/O 2-45, 4-4 Interrupts 1-2, 2-31, 4-11 iRMX 80 Software 2-54 **iSBX** Bus Information 2-51 Installation 2-52 Operation 4-6 Pin Assignments 2-51 Signal Descriptions 2-52 JEDEC Memory Socket Pairs 2-10 JEDEC-Compatible Memory 4-5 Jumpers 8255A PPI 2-29 8251A PCI/Serial Interface 2-32 Baud Rate Generator 2-28 Emulation Mode 2-26 Interrupt 2-31 Location Diagram 2-13 Multibus Interface 2-33 Numerical List 2-14 to 2-18 Ready Circuitry 2-27 Timeout 2-33 Wait-state 2-28 Memory Addressing 3-1 Map 3-2

Multibus AC Characteristics 2-39, 2-40 Control Exchange Timing 2-43 DC Characteristics 2-37 Signal Characteristics 2-34 Interface 4-6 Hold Sequence 4-7 Interrupt Sequence 4-7 Jumper Options 2-33 Memory and I/O Timing (READ) 2-42 Memory and I/O Timing (WRITE) 2-41 Signal Descriptions 2-36 Multimodule 1-2, 2-52, 4-6 Parallel I/O Interface Cabling 2-49 Information 2-45 DC Characteristics 2-48 Operation 4-4 Pin Assignments 2-46, 2-47 Parts 5-1 Physical Dimensions 2-2 Pin Assignments Auxiliary Connector (P2) 2-45 iSBX Bus 2-51 Multibus (P1) 2-35 Parallel I/O Connector J1 2-46 Parallel I/O Connector J2 2-47 Serial I/O Connector J3 2-50 Power Requirements 2-2 Programming 8251A PCI Programming 3-4 8255A PPI Programming 3-13 Decode PROM Programming RS232C Cable Types 2-50 Repair 5-4 Reset 3-8 Serial I/O Interface Cabling 2-49 Information 2-49 Jumper Configurations 2-32 Operation 4-3 Pin Assignments 2-50 Service Assistance 5-4 Service Diagrams 5-1 Shadow Memory 2-26 Shadow Memory 2-26 Specifications 1-4 System Software 1-4 Unpacking 2-1 Wait-state Jumper 2-28



iSBC® 80/16 Single Board Computer Hardware Reference Manual 144779-001

# **REQUEST FOR READER'S COMMENTS**

Intel's Technical Publications Departments attempt to provide publications that meet the needs of all Intel product users. This form lets you participate directly in the publication process. Your comments will help us correct and improve our publications. Please take a few minutes to respond.

Please restrict your comments to the usability, accuracy, readability, organization, and completeness of this publication. If you have any comments on the product that this publication describes, please contact your Intel representative. If you wish to order publications, contact the Intel Literature Department (see page ii of this manual).

1. Please describe any errors you found in this publication (include page number).

2. Does the publication cover the information you expected or required? Please make suggestions for improvement.

3. Is this the right type of publication for your needs? Is it at the right level? What other types of publications are needed?

4. Did you have any difficulty understanding descriptions or wording? Where?

| NAME                  |           | DATE                                     |  |
|-----------------------|-----------|------------------------------------------|--|
|                       |           | an a |  |
| COMPANY NAME/DEPARTME | NT        |                                          |  |
| ADDRESS               |           |                                          |  |
| CITY                  | STATE     | ZIP CODE                                 |  |
|                       | (COUNTRY) |                                          |  |

# WE'D LIKE YOUR COMMENTS . . .

This document is one of a series describing Intel products. Your comments on the back of this form will help us produce better manuals. Each reply will be carefully reviewed by the responsible person. All comments and suggestions become the property of Intel Corporation.

NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES

# BUSINESS REPLY MAIL

FIRST CLASS PERMIT NO. 79 BEAVERTON, OR

POSTAGE WILL BE PAID BY ADDRESSEE

Intel Corporation 5200 N.E. Elam Young Pkwy. Hillsboro, Oregon 97123

**OMO Technical Publications**