#### **FEATURES** - □ Z80 Microprocessor - ☐ All Signals Fully Bus Buffered - □ STD-Z80 Bus Compatible - ☐ Six 28 Pin sockets for Industry Standard ROM's, EPROM's or RAM's - ☐ Flexible Memory Decoding on any 2K Boundary - Phantom PROM Capability DMA to Onboard Memory Capability - ☐ Supports Memory Bank Switching - □ Automatic, Transparant Dynamic Memory Refresh - □ 4.0 MHz operation - □ 1 Year Warranty - □ Single + 5 Volt Supply #### DESCRIPTION The STD-CPUE is designed to be an extremely cost effective Z80 based STD Bus CPU with six 28-pin memory sockets for RAM, ROM or EPROM. An on-board memory configuration PROM supports a very flexible memory map configuration. This PROM allows up to 8 different map configurations. Each map is selectable under software control. Additionally, the user may reprogram the PROM to select his own special configurations. The board permits a phantom PROM operation to support bootstrap or diagnostic programs. MEMEX is supported to permit bank switching schemes. Finally, I/O port FF hexadecimal is decoded and gated onto the STD-Z80 Bus as MCSYNC\* This allows multiplex addressing for Z80 systems providing memory expansion beyond 64K of memory. This scheme is compatible with the COLEX STD-256DRAM and STD-128DRAM cards. Address, data and control buses are bidirectional to allow external DMA access to on-card memory. #### **SPECIFICATIONS** #### ELECTRICAL □ Processor: Z80 STD-Z80 □ System Bus: □ System clock: 4.0 MHz 8 bits, bi-directional □ Data bus: 16 bits standard with □ Address bus: 8 bits extended (for multiplex bank select) □ Signal Loading: Inputs: One 74LS maximum Outputs: -3mA min @ 2.4 volts 24mA min @ 0.5 volts □ Operating Temperature: 0°C to 60°C □ System Interrupt Units: 0 SIU's □ EPROM Timing Requirements: 249 ns from Output Enable I/O Address: Port FF hexadecimal used □ Power Requirements: @25°C | Parameter | Condition | Min. | Typ. | Max. | Units | |-----------|-----------|------|------|------|-------| | Vcc | _ | 4.75 | 5.0 | 5.25 | Volts | | ICC | @ 5V | _ | 487 | 725 | mA* | \*With no ROM/PROM/RAM installed in the sockets. #### **MECHANICAL** □ Card Dimensions: | Form Factor | H | W | L | Units | |-------------|------|-----|-----|--------| | STD-Bus | 0.60 | 4.5 | 6.5 | inches | □ PC Board Thickness: 0.062 inch □ Connectors: STD-Bus (J1) — 56 pin card edge dual readout, 0.125 inch centers #### ORDERING INFORMATION | Part Number | Description | |-------------|----------------------------------------------| | STD-CPUE | 4 MHz Z80 processor<br>with 6 memory sockets | | STM-CPUE | STD-CPUE Technical<br>Manual | CPUE ## **FEATURES** | | Z80 Microprocessor | |---|---------------------------------------------| | | All Signals Fully Bus Buffered | | | STD-Z80 Bus Compatible | | | Six 28-Pin Sockets for Industry | | | Standard ROMs, EPROMs or RAMs | | | Flexible Memory Decoding on Any 2K Boundary | | U | Phantom PROM Capability | | | DMA to On-board Memory Capability | | П | Supports Memory Bank Switching . | | U | Automatic, Transparent Dynamic | | _ | Memory Refresh | | Н | 4.0 MHz Operation | | | Single +5 Volt Supply | | | | ## DESCRIPTION STD-CPUE The STD-CPUE is designed to be an etremely cost effective Z80 based STD Bus CPU with six 28 pin memory sockets for RAM, ROM or EPROM. An on board memory configuration PROM supports a very flexible memory map configuration. This PROM allows up to 8 different map configurations. Each map is selectable under software control. Additionally, the user may reprogram the PROM to select his own special configurations. The boad permits a phantom PROM operation to support bootstrap or diagnostic programs. MEMEX is supported to permit bank switching schemes. Finally, I/O port FF hexadecimal is decoded and gated onto the STD Z80 Bus as MCSYNC\*. This allows multiplex addressing for Z80 systems providing memory expansion beyond 64K of memory. This scheme is compartible with the COLEX STD-256DRAM and STD 128DRAM cards. Address, data and control buses are bi-directional to allow external DMA access to on-card memory. Figure 2. STD-CPUE Block Diagram # MEMORY SOCKET CONFIGURATION The six memory sockets have six associated headers. These headers select the memory configuration on a socket by socket basis. These sockets accept the JEDEC 28-pin compatible ROMs, PROMs and RAMs. The configuration headers J2 through J7 pin outs are shown in Figure 3. | UX-22<br>/OBM | 11<br>9 | • | 12<br>10 | /MEMRD | |---------------|---------|---|----------|--------| | A11 | 7 | | 8 | UX-23 | | Al4 | 5 | | 6 | VCC+5 | | UX-1 | 3 | | . 4 | VCC+5 | | A13 | 1 | | 2 | UX-76 | Figure 3. Memory Configuration Header (J2 through J7) # MEMORY SOCKET STRAPPING Below are the strapping configurations for various device types. JX is the header corresponding from J2 through J7. Each socket must be strapped for the required device type. | Device Types | Straps Required | |--------------|-------------------------------| | 2716 | JX - (2-4) (6-8) (11-12) | | INTEL 2732 | JX - (2-4) (7-8) (11-12) | | INTEL 2764 | JX - (3-4) (7-8) (11-12) | | MX34000 | JX - (2-4) (9-11) | | MX37000 | JX - (7-8) (9-11) | | MK38000 | JX - (1-2) (3-5) (7-8) (9-11) | | NMC2116N-20 | JX - (2-4) (8-10) (9-17) | | 2K x 8 RAM | JX - (2-4) (8-10) (11-12) | | 8K x 8 RAM | JX - (2-9) (7-8) (11-12) | Figure 4. Memory Strapping Chart Both 24- and 28-pin devices can be placed in the sockets. The 24-pin devices are oriented toward the bottom of the socket as shown in Figure 5. | | | 28 PIN | | 7 | |-----|-----|--------|----|----| | 1. | X | | XX | 28 | | Ž | X | | XX | 27 | | 3 | 1 | P4-PIN | 24 | 26 | | 4 | 2 | | 23 | 25 | | 5 | ] 3 | | 22 | 24 | | 6 | 4 | | 21 | 23 | | 7 | 5 | | 20 | 22 | | 8 | 6 | | 19 | 21 | | 9 | 7 | | 18 | 20 | | 10 | 8 | | 17 | 19 | | 11 | 9 | | 16 | 18 | | 12 | 10 | | 15 | 17 | | 13. | 11 | | 14 | 16 | | 4 | 12 | | 13 | 15 | Figure 5. Memory Socket Reference Each header is directly associated with a memory socket. The socket and header identification is below. | Socket | Header | | |--------|------------|--| | . UI . | J2 | | | UZ | l ji | | | U4 | J4 | | | U5 | J5 | | | U6 | <b>j</b> 6 | | | U8 | <b>J</b> 7 | | Figure 6. Memory Sockets and Header Reference # STRAPPING OPTIONS Figure 7 shows the locations of the memory sockets and associated headers. Figure 7. STD-CPUE Header Locations ## MEMORY REFRESH The STD-CPUE generates all address and control signals necessary to refresh STD Bus dynamic RAM cards. The REFRESH\* occurs automatically during each OP code fetch and is transparent to system throughput and to cards not decoding the Refresh commands. ## MEMORY MAP The STD-CPUE card has a flexible memory map allowing it to support various on-board and off-board configurations. The Z80 has a standard direct addressing range of 64K bytes. The STD-CPUE can select 1 of 8 possible 64K byte configuration maps as shown in Figure 8. The smallest resolution in the map is 2K blocks. This map determines how each one of the six on-board memory sockets are to be addressed, as well as any additional off-board memory. The off-board memory is enabled by assertion of MEMEX\*. This signal is decoded by other STD Bus memory cards and determines if the card can respond to the address. The on-board memory installed can be either ROM, PROM or RAM. The numbers in the brackets indicate the on-board sockets. Upon PBRESET\* or at power up, Map 0 is always selected. For example, Map 0 selects socket U1 for the first 8K memory addresses and then 5 additional sockets on 8K boundaries for memory addresses through BFFFH. For memory addresses from E800H through FFFFH, memory external to this board is addressable. This is used typically as a base page or common memory. Assertion of external memory is via the MEMEX\* command which is indicated by the symbol ":M." During on-board memory cycles no MEMRQ\* will be asserted on the STD Bus preventing dual address conflicts with other memory cards in a system. | Starting<br>Memor | | | | | Мар | | | | |-------------------|--------|------|-----|--------|-----|----|----|-----| | Address | | 1 | 2 | 3 | 4 | 5 | 6 | 77 | | F800 | :M | [8] | :M | :M | :M | :M | :M | :M | | F000 | . ] :M | [7] | :M | : :м | :М | :м | :М | :M | | E800 | :М | [5] | :M | :м | :M | :M | :M | :M | | E000 | | [4] | :M | :М | | 1 | - | | | D800 | | | :м | :M | | 1 | | 1. | | D000 | 1 | İ | :М | :M | 1 | | 1 | | | C800 | | Î | :м | :M | | | 1 | | | C000 | | | :M | :М | | | | 1 | | B800 | [8] | | :M | :M | | | | 1 | | B000 | [8] | | :M | :M | 1 | İ | | | | A800 | [8] | 1 | :M | :M | 1 | | | | | A000 | [8] | | :M | :M | | 1 | | | | 9800 | [7] | 1 | :M | :M | 1 | 1 | | | | 9000 | [7] | | :M | :M | | 1 | | | | 8800 | [7] | | :M | :M | | | | 1 | | 8000 | [7] | | :M | :M | | 1 | | 1 | | 7800 | [5] | 1 | :M | :M | | 1 | 1 | 1 | | 7000 | [5] | ĺ | :M | :M | | ] | | | | 6800 | [5] | l | :M | :M | 1 | | | | | 6000 | [5] | l | :M | :M | 1 | | | | | 5800 | [4] | | :M | :M | | l | | j l | | 5000 | [4] | } | :M | :M | | ] | ľ | ŀ | | 4800 | [4] | ļ | :M | :M | | | 1 | | | 4000 | [4] | ] | :М | :M | l | i | l | | | 3800 | [2] | [2] | :M | [2] | ] | | | | | 3000 | [2] | [2] | :M | [2] | | | | | | 2800 | [2] | ·[2] | :М | [2] | [ | | | | | 2000 | [2] | [2] | :M | [2] | | | ] | | | 1800 | [1] | [1] | (1) | (1) | | | | | | 1000 | [1] | {IJ | [1] | [1] | | | | | | 0800 | [1] | [1] | [1] | [1] | | | | | | 0000 | [1] | {t] | [1] | [1] | | | | | Figure 8. STD-CPUE Memory Map Configuration [] = STD-CPUE socket number :M = MEMEX low (active) in this address space Additional Memory configurations (Map 1 through Map 7) are possible by setting one mutually exclusive bit in Port FFH. Figure 8 details the relation between the output bit and map selected. | Select Byte | Bank Selected | Memory Map Selected | | | |-------------------------|--------------------|---------------------|------------|--| | (Port FF <sub>H</sub> ) | (Off Board Memory) | J8 Installed | J8 Removed | | | 01 | 0 | . 5 | 0 | | | 02 | 1 | 6 | t | | | 04 | 2 | 4 | 2 | | | 08 | 3 | 4 | 3 | | | 10 | 4 | 4 | 4 | | | 20 | 5 | 4 | 5 | | | 40 | 6 | 4 | 6 | | | 80 | 7 | 4 | 7 | | Figure 8. Memory Bank Select Note: Only the above port selection bytes are permitted in port FFH. Any other combination will cause dual addressing conflicts. # **BANK SWITCHING** The Z80 has its memory capability extended beyond 64K bytes through a bank switching technique. Bank switching allows multiple pages of memory up to 64K bytes to reside in a system. These banks are enabled individually by setting a specific bit in I/O port FFH. STD Bus systems can support up to 512K bytes of memory in eight 64K byte pages. The STD-CPUE supports bank switching via Port FFH. This same port serves a dual function for both bank switching and memory map configuration. COLEX has carefully selected the map configuration to allow maximum utilization with and without bank switching. Figure 8 shows the relation between the Port Select Byte, Bank Select and Memory Configuration Map. J8 is defined as the Memory Map expansion jumper. When inserted, only three maps are available until a PBRESET\* or power on occurs, which resets to Map 0. Removal of the jumper permits selection of all 8 memory configuration maps. ## MEMORY MAP PROGRAMMING If a special memory map is required for your application, refer either to the COLEX Application note or contact your local sales office for information on customized configuration of the memory map on the STD-CPUE. ## .MCSYNC\* The Colex STD-CPUE generates a signal called MCSYNC\*. This signal is asserted whenever I/O Port FFH is addressed. It is used to latch the data written to the port on memory cards such as the STD-128DRAM and STD-256DRAM for bank switching applications. | - | Pin 1 | Numbers | ser com | |-----------|-------|---------|-----------| | . +5 V | 2 | 1 | +5 V | | Ground | 4 | 3 | Ground | | N.C. | 6 | 5 | N.C. | | D7 | . 8 | 7 | D3 | | D6 | 10 | 9 | D2 | | D5 | 12 | 11 | Di | | D4 | 14 | 13 | DO | | A15 | 16 | 15 | A7 | | A14 | 18 | 17 | A6 | | AI3 | 20 | 19 | A5 | | A12 | 22 | 21 | A4 | | AH | 24 | 23 | LA | | A10 | 26 | 25 | AZ | | A9 | 28 | 27 | AL | | A8 | 30 | 29 | AO | | RD* | 32 | 31 | WR* | | MEMRQ* | 34 | 33 | IORQ* | | MEMEX | 36 | 35 | N.C. | | MCSYNC* | 38 | 37 | REFRESH* | | STATUS 0° | 40 | 39 | STATUS 1° | | BUSRQ* | 42 | 41 | BUSAK* | | INTRQ* | 44 | 43 | INTAK* | | NMIRQ* | 46 | 45 | WAITRQ* | | PBRESET* | 48 | 47 | SYSRESET* | | CNTRL* | 50 | 49 | CLOCK* | | PCI | 52 | 5 L | PCO | | N.C. | 54 | 53 | N.C. | | N.C. | 56 | 55 | N.C. | Figure 9. STD-Z80 Bus Connector # **SPECIFICATIONS** | ELECTRIC | ELECTRICAL | | | | | | | | |-----------------|-----------------------|-------------------|-----------------|------------|-----------------|--|--|--| | | ☐ Processor: Z80 | | | | | | | | | | ☐ System Bus: STD-Z80 | | | | | | | | | ☐ System | Clock: 4.0 M | H, | | | | | | | | Data Bu | ıs: 8 bits, bi-c | ii ii<br>Iirectio | nal | | | | | | | ☐ Address | Bus 16 bits | standar | uai<br>Lwish | Ω Lina | | | | | | | (for mu | ltinlev | hank i | o ous | extende | | | | | ☐ Signal L | oading: Inpu | ter One | 741 C | xelecty | | | | | | - 6 | Outni<br>Outni | ire Io | | iliaxii | mum<br>in @ 2.4 | | | | | | · | ان، سد<br>volt | | irv is | ın @ Z.4 | | | | | | | | | Δ:. | n @ 0.9 | | | | | | | volt | | A um | 1 @ 0.3 | | | | | ☐ Operation | ng Temperatu | | | o°C | | | | | | ☐ System I | nterrupt Uni | | i to co<br>I te | <i>J</i> C | | | | | | ☐ EPROM | Timing Req | w o or<br>Uisema | os<br>nto 10 | ۲۵ ۵ | | | | | | - | Times and | an citic | | | | | | | | | | | | 75ns f | Enable | | | | | | | | | | | | | | | □ I/O Add | lress: Port FF | hewd | Iodinal | hip E | nable | | | | | ☐ Power R | equirements: | @ 25° | | usea | | | | | | | - q-wanterios | G 23 | • | | | | | | | Parameter | Condition | 1 1/2 | | T | | | | | | <u> </u> | Condition | Min. | Тур. | Max | Units | | | | | V <sub>cc</sub> | - | 4.75 | 5.0 | 5.25 | Volts | | | | | 1 <sub>cc</sub> | @ 5∨ | - | 487 | 725 | mA* | | | | | | | | ليسبب | | | | | | | I | 1 <sub>cc</sub> | @ 5∨ | - | 487 | 725 | mA* | |---|-----------------|------|---|--------|-----|-----| | | - <del></del> - | | | لــــا | | | # \*With no ROM/PROM/RAM installed in the sockets. ## MECHANICAL ☐ Card Dimensions: | Form Factor | Н | W | L | Units | |-------------|------|-----|-----|--------| | STD-Bus | 0.60 | 4.5 | 6.5 | inches | PC Board thickness: 0.062 inches ☐ Connectors: STD-Bus (J1): 56-pin card edge dual readout 0.125 inch centers